i915_gem_gtt.c 61.3 KB
Newer Older
1 2
/*
 * Copyright © 2010 Daniel Vetter
3
 * Copyright © 2011-2014 Intel Corporation
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

26
#include <linux/seq_file.h>
27 28
#include <drm/drmP.h>
#include <drm/i915_drm.h>
29 30 31 32
#include "i915_drv.h"
#include "i915_trace.h"
#include "intel_drv.h"

33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92
/**
 * DOC: Global GTT views
 *
 * Background and previous state
 *
 * Historically objects could exists (be bound) in global GTT space only as
 * singular instances with a view representing all of the object's backing pages
 * in a linear fashion. This view will be called a normal view.
 *
 * To support multiple views of the same object, where the number of mapped
 * pages is not equal to the backing store, or where the layout of the pages
 * is not linear, concept of a GGTT view was added.
 *
 * One example of an alternative view is a stereo display driven by a single
 * image. In this case we would have a framebuffer looking like this
 * (2x2 pages):
 *
 *    12
 *    34
 *
 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
 * rendering. In contrast, fed to the display engine would be an alternative
 * view which could look something like this:
 *
 *   1212
 *   3434
 *
 * In this example both the size and layout of pages in the alternative view is
 * different from the normal view.
 *
 * Implementation and usage
 *
 * GGTT views are implemented using VMAs and are distinguished via enum
 * i915_ggtt_view_type and struct i915_ggtt_view.
 *
 * A new flavour of core GEM functions which work with GGTT bound objects were
 * added with the _view suffix. They take the struct i915_ggtt_view parameter
 * encapsulating all metadata required to implement a view.
 *
 * As a helper for callers which are only interested in the normal view,
 * globally const i915_ggtt_view_normal singleton instance exists. All old core
 * GEM API functions, the ones not taking the view parameter, are operating on,
 * or with the normal GGTT view.
 *
 * Code wanting to add or use a new GGTT view needs to:
 *
 * 1. Add a new enum with a suitable name.
 * 2. Extend the metadata in the i915_ggtt_view structure if required.
 * 3. Add support to i915_get_vma_pages().
 *
 * New views are required to build a scatter-gather table from within the
 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
 * exists for the lifetime of an VMA.
 *
 * Core API is designed to have copy semantics which means that passed in
 * struct i915_ggtt_view does not need to be persistent (left around after
 * calling the core API functions).
 *
 */

93 94
const struct i915_ggtt_view i915_ggtt_view_normal;

95 96
static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv);
static void chv_setup_private_ppat(struct drm_i915_private *dev_priv);
97

98 99
static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
{
100 101 102 103 104 105
	bool has_aliasing_ppgtt;
	bool has_full_ppgtt;

	has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
	has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;

106 107 108 109 110 111
	/*
	 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
	 * execlists, the sole mechanism available to submit work.
	 */
	if (INTEL_INFO(dev)->gen < 9 &&
	    (enable_ppgtt == 0 || !has_aliasing_ppgtt))
112 113 114 115 116
		return 0;

	if (enable_ppgtt == 1)
		return 1;

117
	if (enable_ppgtt == 2 && has_full_ppgtt)
118 119
		return 2;

120 121 122 123
#ifdef CONFIG_INTEL_IOMMU
	/* Disable ppgtt on SNB if VT-d is on. */
	if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
		DRM_INFO("Disabling PPGTT because VT-d is on\n");
124
		return 0;
125 126 127
	}
#endif

128
	/* Early VLV doesn't have this */
129 130
	if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
	    dev->pdev->revision < 0xb) {
131 132 133 134
		DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
		return 0;
	}

135 136 137 138
	if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists)
		return 2;
	else
		return has_aliasing_ppgtt ? 1 : 0;
139 140
}

B
Ben Widawsky 已提交
141

142 143 144 145 146
static void ppgtt_bind_vma(struct i915_vma *vma,
			   enum i915_cache_level cache_level,
			   u32 flags);
static void ppgtt_unbind_vma(struct i915_vma *vma);

B
Ben Widawsky 已提交
147 148 149 150 151 152
static inline gen8_gtt_pte_t gen8_pte_encode(dma_addr_t addr,
					     enum i915_cache_level level,
					     bool valid)
{
	gen8_gtt_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
	pte |= addr;
153 154 155

	switch (level) {
	case I915_CACHE_NONE:
B
Ben Widawsky 已提交
156
		pte |= PPAT_UNCACHED_INDEX;
157 158 159 160 161 162 163 164 165
		break;
	case I915_CACHE_WT:
		pte |= PPAT_DISPLAY_ELLC_INDEX;
		break;
	default:
		pte |= PPAT_CACHED_INDEX;
		break;
	}

B
Ben Widawsky 已提交
166 167 168
	return pte;
}

B
Ben Widawsky 已提交
169 170 171 172 173 174 175 176 177 178 179 180 181
static inline gen8_ppgtt_pde_t gen8_pde_encode(struct drm_device *dev,
					     dma_addr_t addr,
					     enum i915_cache_level level)
{
	gen8_ppgtt_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
	pde |= addr;
	if (level != I915_CACHE_NONE)
		pde |= PPAT_CACHED_PDE_INDEX;
	else
		pde |= PPAT_UNCACHED_INDEX;
	return pde;
}

182
static gen6_gtt_pte_t snb_pte_encode(dma_addr_t addr,
183
				     enum i915_cache_level level,
184
				     bool valid, u32 unused)
185
{
186
	gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
187
	pte |= GEN6_PTE_ADDR_ENCODE(addr);
188 189

	switch (level) {
190 191 192 193 194 195 196 197
	case I915_CACHE_L3_LLC:
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
		pte |= GEN6_PTE_UNCACHED;
		break;
	default:
198
		MISSING_CASE(level);
199 200 201 202 203 204
	}

	return pte;
}

static gen6_gtt_pte_t ivb_pte_encode(dma_addr_t addr,
205
				     enum i915_cache_level level,
206
				     bool valid, u32 unused)
207
{
208
	gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
209 210 211 212 213
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	switch (level) {
	case I915_CACHE_L3_LLC:
		pte |= GEN7_PTE_CACHE_L3_LLC;
214 215 216 217 218
		break;
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
219
		pte |= GEN6_PTE_UNCACHED;
220 221
		break;
	default:
222
		MISSING_CASE(level);
223 224
	}

225 226 227
	return pte;
}

228
static gen6_gtt_pte_t byt_pte_encode(dma_addr_t addr,
229
				     enum i915_cache_level level,
230
				     bool valid, u32 flags)
231
{
232
	gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
233 234
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

235 236
	if (!(flags & PTE_READ_ONLY))
		pte |= BYT_PTE_WRITEABLE;
237 238 239 240 241 242 243

	if (level != I915_CACHE_NONE)
		pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;

	return pte;
}

244
static gen6_gtt_pte_t hsw_pte_encode(dma_addr_t addr,
245
				     enum i915_cache_level level,
246
				     bool valid, u32 unused)
247
{
248
	gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
249
	pte |= HSW_PTE_ADDR_ENCODE(addr);
250 251

	if (level != I915_CACHE_NONE)
252
		pte |= HSW_WB_LLC_AGE3;
253 254 255 256

	return pte;
}

257
static gen6_gtt_pte_t iris_pte_encode(dma_addr_t addr,
258
				      enum i915_cache_level level,
259
				      bool valid, u32 unused)
260
{
261
	gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
262 263
	pte |= HSW_PTE_ADDR_ENCODE(addr);

264 265 266 267
	switch (level) {
	case I915_CACHE_NONE:
		break;
	case I915_CACHE_WT:
268
		pte |= HSW_WT_ELLC_LLC_AGE3;
269 270
		break;
	default:
271
		pte |= HSW_WB_ELLC_LLC_AGE3;
272 273
		break;
	}
274 275 276 277

	return pte;
}

278
/* Broadwell Page Directory Pointer Descriptors */
279
static int gen8_write_pdp(struct intel_engine_cs *ring, unsigned entry,
280
			   uint64_t val)
281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300
{
	int ret;

	BUG_ON(entry >= 4);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
	intel_ring_emit(ring, (u32)(val >> 32));
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
	intel_ring_emit(ring, (u32)(val));
	intel_ring_advance(ring);

	return 0;
}

301
static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt,
302
			  struct intel_engine_cs *ring)
303
{
304
	int i, ret;
305 306 307 308 309 310

	/* bit of a hack to find the actual last used pd */
	int used_pd = ppgtt->num_pd_entries / GEN8_PDES_PER_PAGE;

	for (i = used_pd - 1; i >= 0; i--) {
		dma_addr_t addr = ppgtt->pd_dma_addr[i];
311
		ret = gen8_write_pdp(ring, i, addr);
312 313
		if (ret)
			return ret;
314
	}
B
Ben Widawsky 已提交
315

316
	return 0;
317 318
}

319
static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
320 321
				   uint64_t start,
				   uint64_t length,
322 323 324 325 326
				   bool use_scratch)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
	gen8_gtt_pte_t *pt_vaddr, scratch_pte;
327 328 329
	unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
	unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
	unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
330
	unsigned num_entries = length >> PAGE_SHIFT;
331 332 333 334 335 336
	unsigned last_pte, i;

	scratch_pte = gen8_pte_encode(ppgtt->base.scratch.addr,
				      I915_CACHE_LLC, use_scratch);

	while (num_entries) {
337
		struct page *page_table = ppgtt->gen8_pt_pages[pdpe][pde];
338

339
		last_pte = pte + num_entries;
340 341 342 343 344
		if (last_pte > GEN8_PTES_PER_PAGE)
			last_pte = GEN8_PTES_PER_PAGE;

		pt_vaddr = kmap_atomic(page_table);

345
		for (i = pte; i < last_pte; i++) {
346
			pt_vaddr[i] = scratch_pte;
347 348
			num_entries--;
		}
349

350 351
		if (!HAS_LLC(ppgtt->base.dev))
			drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
352 353
		kunmap_atomic(pt_vaddr);

354 355 356 357 358
		pte = 0;
		if (++pde == GEN8_PDES_PER_PAGE) {
			pdpe++;
			pde = 0;
		}
359 360 361
	}
}

362 363
static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
				      struct sg_table *pages,
364
				      uint64_t start,
365
				      enum i915_cache_level cache_level, u32 unused)
366 367 368 369
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
	gen8_gtt_pte_t *pt_vaddr;
370 371 372
	unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
	unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
	unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
373 374
	struct sg_page_iter sg_iter;

375
	pt_vaddr = NULL;
376

377
	for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
378 379 380
		if (WARN_ON(pdpe >= GEN8_LEGACY_PDPS))
			break;

381
		if (pt_vaddr == NULL)
382
			pt_vaddr = kmap_atomic(ppgtt->gen8_pt_pages[pdpe][pde]);
383

384
		pt_vaddr[pte] =
385 386
			gen8_pte_encode(sg_page_iter_dma_address(&sg_iter),
					cache_level, true);
387
		if (++pte == GEN8_PTES_PER_PAGE) {
388 389
			if (!HAS_LLC(ppgtt->base.dev))
				drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
390
			kunmap_atomic(pt_vaddr);
391
			pt_vaddr = NULL;
392 393 394 395 396
			if (++pde == GEN8_PDES_PER_PAGE) {
				pdpe++;
				pde = 0;
			}
			pte = 0;
397 398
		}
	}
399 400 401
	if (pt_vaddr) {
		if (!HAS_LLC(ppgtt->base.dev))
			drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
402
		kunmap_atomic(pt_vaddr);
403
	}
404 405
}

406 407 408 409 410 411 412 413 414 415 416 417 418
static void gen8_free_page_tables(struct page **pt_pages)
{
	int i;

	if (pt_pages == NULL)
		return;

	for (i = 0; i < GEN8_PDES_PER_PAGE; i++)
		if (pt_pages[i])
			__free_pages(pt_pages[i], 0);
}

static void gen8_ppgtt_free(const struct i915_hw_ppgtt *ppgtt)
419 420 421
{
	int i;

422 423 424
	for (i = 0; i < ppgtt->num_pd_pages; i++) {
		gen8_free_page_tables(ppgtt->gen8_pt_pages[i]);
		kfree(ppgtt->gen8_pt_pages[i]);
425
		kfree(ppgtt->gen8_pt_dma_addr[i]);
426
	}
427 428 429 430 431 432

	__free_pages(ppgtt->pd_pages, get_order(ppgtt->num_pd_pages << PAGE_SHIFT));
}

static void gen8_ppgtt_unmap_pages(struct i915_hw_ppgtt *ppgtt)
{
433
	struct pci_dev *hwdev = ppgtt->base.dev->pdev;
434 435 436 437 438 439 440 441
	int i, j;

	for (i = 0; i < ppgtt->num_pd_pages; i++) {
		/* TODO: In the future we'll support sparse mappings, so this
		 * will have to change. */
		if (!ppgtt->pd_dma_addr[i])
			continue;

442 443
		pci_unmap_page(hwdev, ppgtt->pd_dma_addr[i], PAGE_SIZE,
			       PCI_DMA_BIDIRECTIONAL);
444 445 446 447

		for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
			dma_addr_t addr = ppgtt->gen8_pt_dma_addr[i][j];
			if (addr)
448 449
				pci_unmap_page(hwdev, addr, PAGE_SIZE,
					       PCI_DMA_BIDIRECTIONAL);
450 451 452 453
		}
	}
}

B
Ben Widawsky 已提交
454 455 456 457 458
static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);

459 460
	gen8_ppgtt_unmap_pages(ppgtt);
	gen8_ppgtt_free(ppgtt);
B
Ben Widawsky 已提交
461 462
}

463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485
static struct page **__gen8_alloc_page_tables(void)
{
	struct page **pt_pages;
	int i;

	pt_pages = kcalloc(GEN8_PDES_PER_PAGE, sizeof(struct page *), GFP_KERNEL);
	if (!pt_pages)
		return ERR_PTR(-ENOMEM);

	for (i = 0; i < GEN8_PDES_PER_PAGE; i++) {
		pt_pages[i] = alloc_page(GFP_KERNEL);
		if (!pt_pages[i])
			goto bail;
	}

	return pt_pages;

bail:
	gen8_free_page_tables(pt_pages);
	kfree(pt_pages);
	return ERR_PTR(-ENOMEM);
}

486 487 488
static int gen8_ppgtt_allocate_page_tables(struct i915_hw_ppgtt *ppgtt,
					   const int max_pdp)
{
489 490
	struct page **pt_pages[GEN8_LEGACY_PDPS];
	int i, ret;
491

492 493 494 495 496 497 498 499 500 501 502 503 504
	for (i = 0; i < max_pdp; i++) {
		pt_pages[i] = __gen8_alloc_page_tables();
		if (IS_ERR(pt_pages[i])) {
			ret = PTR_ERR(pt_pages[i]);
			goto unwind_out;
		}
	}

	/* NB: Avoid touching gen8_pt_pages until last to keep the allocation,
	 * "atomic" - for cleanup purposes.
	 */
	for (i = 0; i < max_pdp; i++)
		ppgtt->gen8_pt_pages[i] = pt_pages[i];
505 506

	return 0;
507 508 509 510 511 512 513 514

unwind_out:
	while (i--) {
		gen8_free_page_tables(pt_pages[i]);
		kfree(pt_pages[i]);
	}

	return ret;
515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595
}

static int gen8_ppgtt_allocate_dma(struct i915_hw_ppgtt *ppgtt)
{
	int i;

	for (i = 0; i < ppgtt->num_pd_pages; i++) {
		ppgtt->gen8_pt_dma_addr[i] = kcalloc(GEN8_PDES_PER_PAGE,
						     sizeof(dma_addr_t),
						     GFP_KERNEL);
		if (!ppgtt->gen8_pt_dma_addr[i])
			return -ENOMEM;
	}

	return 0;
}

static int gen8_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt,
						const int max_pdp)
{
	ppgtt->pd_pages = alloc_pages(GFP_KERNEL, get_order(max_pdp << PAGE_SHIFT));
	if (!ppgtt->pd_pages)
		return -ENOMEM;

	ppgtt->num_pd_pages = 1 << get_order(max_pdp << PAGE_SHIFT);
	BUG_ON(ppgtt->num_pd_pages > GEN8_LEGACY_PDPS);

	return 0;
}

static int gen8_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt,
			    const int max_pdp)
{
	int ret;

	ret = gen8_ppgtt_allocate_page_directories(ppgtt, max_pdp);
	if (ret)
		return ret;

	ret = gen8_ppgtt_allocate_page_tables(ppgtt, max_pdp);
	if (ret) {
		__free_pages(ppgtt->pd_pages, get_order(max_pdp << PAGE_SHIFT));
		return ret;
	}

	ppgtt->num_pd_entries = max_pdp * GEN8_PDES_PER_PAGE;

	ret = gen8_ppgtt_allocate_dma(ppgtt);
	if (ret)
		gen8_ppgtt_free(ppgtt);

	return ret;
}

static int gen8_ppgtt_setup_page_directories(struct i915_hw_ppgtt *ppgtt,
					     const int pd)
{
	dma_addr_t pd_addr;
	int ret;

	pd_addr = pci_map_page(ppgtt->base.dev->pdev,
			       &ppgtt->pd_pages[pd], 0,
			       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);

	ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pd_addr);
	if (ret)
		return ret;

	ppgtt->pd_dma_addr[pd] = pd_addr;

	return 0;
}

static int gen8_ppgtt_setup_page_tables(struct i915_hw_ppgtt *ppgtt,
					const int pd,
					const int pt)
{
	dma_addr_t pt_addr;
	struct page *p;
	int ret;

596
	p = ppgtt->gen8_pt_pages[pd][pt];
597 598 599 600 601 602 603 604 605 606 607
	pt_addr = pci_map_page(ppgtt->base.dev->pdev,
			       p, 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
	ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pt_addr);
	if (ret)
		return ret;

	ppgtt->gen8_pt_dma_addr[pd][pt] = pt_addr;

	return 0;
}

B
Ben Widawsky 已提交
608
/**
609 610 611 612
 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
 * with a net effect resembling a 2-level page table in normal x86 terms. Each
 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
 * space.
B
Ben Widawsky 已提交
613
 *
614 615
 * FIXME: split allocation into smaller pieces. For now we only ever do this
 * once, but with full PPGTT, the multiple contiguous allocations will be bad.
B
Ben Widawsky 已提交
616
 * TODO: Do something with the size parameter
617
 */
B
Ben Widawsky 已提交
618 619 620
static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt, uint64_t size)
{
	const int max_pdp = DIV_ROUND_UP(size, 1 << 30);
621
	const int min_pt_pages = GEN8_PDES_PER_PAGE * max_pdp;
622
	int i, j, ret;
B
Ben Widawsky 已提交
623 624 625 626

	if (size % (1<<30))
		DRM_INFO("Pages will be wasted unless GTT size (%llu) is divisible by 1GB\n", size);

627 628 629 630
	/* 1. Do all our allocations for page directories and page tables. */
	ret = gen8_ppgtt_alloc(ppgtt, max_pdp);
	if (ret)
		return ret;
631

B
Ben Widawsky 已提交
632
	/*
633
	 * 2. Create DMA mappings for the page directories and page tables.
B
Ben Widawsky 已提交
634 635
	 */
	for (i = 0; i < max_pdp; i++) {
636
		ret = gen8_ppgtt_setup_page_directories(ppgtt, i);
637 638
		if (ret)
			goto bail;
B
Ben Widawsky 已提交
639 640

		for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
641
			ret = gen8_ppgtt_setup_page_tables(ppgtt, i, j);
642 643
			if (ret)
				goto bail;
B
Ben Widawsky 已提交
644 645 646
		}
	}

647 648 649 650 651
	/*
	 * 3. Map all the page directory entires to point to the page tables
	 * we've allocated.
	 *
	 * For now, the PPGTT helper functions all require that the PDEs are
B
Ben Widawsky 已提交
652
	 * plugged in correctly. So we do that now/here. For aliasing PPGTT, we
653 654
	 * will never need to touch the PDEs again.
	 */
B
Ben Widawsky 已提交
655 656 657 658 659 660 661 662
	for (i = 0; i < max_pdp; i++) {
		gen8_ppgtt_pde_t *pd_vaddr;
		pd_vaddr = kmap_atomic(&ppgtt->pd_pages[i]);
		for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
			dma_addr_t addr = ppgtt->gen8_pt_dma_addr[i][j];
			pd_vaddr[j] = gen8_pde_encode(ppgtt->base.dev, addr,
						      I915_CACHE_LLC);
		}
663 664
		if (!HAS_LLC(ppgtt->base.dev))
			drm_clflush_virt_range(pd_vaddr, PAGE_SIZE);
B
Ben Widawsky 已提交
665 666 667
		kunmap_atomic(pd_vaddr);
	}

668 669 670 671 672
	ppgtt->switch_mm = gen8_mm_switch;
	ppgtt->base.clear_range = gen8_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
	ppgtt->base.cleanup = gen8_ppgtt_cleanup;
	ppgtt->base.start = 0;
673
	ppgtt->base.total = ppgtt->num_pd_entries * GEN8_PTES_PER_PAGE * PAGE_SIZE;
674

675
	ppgtt->base.clear_range(&ppgtt->base, 0, ppgtt->base.total, true);
676

B
Ben Widawsky 已提交
677 678 679
	DRM_DEBUG_DRIVER("Allocated %d pages for page directories (%d wasted)\n",
			 ppgtt->num_pd_pages, ppgtt->num_pd_pages - max_pdp);
	DRM_DEBUG_DRIVER("Allocated %d pages for page tables (%lld wasted)\n",
680 681
			 ppgtt->num_pd_entries,
			 (ppgtt->num_pd_entries - min_pt_pages) + size % (1<<30));
B
Ben Widawsky 已提交
682
	return 0;
B
Ben Widawsky 已提交
683

684 685 686
bail:
	gen8_ppgtt_unmap_pages(ppgtt);
	gen8_ppgtt_free(ppgtt);
B
Ben Widawsky 已提交
687 688 689
	return ret;
}

B
Ben Widawsky 已提交
690 691 692 693 694 695 696 697 698
static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
	struct i915_address_space *vm = &ppgtt->base;
	gen6_gtt_pte_t __iomem *pd_addr;
	gen6_gtt_pte_t scratch_pte;
	uint32_t pd_entry;
	int pte, pde;

699
	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
B
Ben Widawsky 已提交
700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745

	pd_addr = (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm +
		ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);

	seq_printf(m, "  VM %p (pd_offset %x-%x):\n", vm,
		   ppgtt->pd_offset, ppgtt->pd_offset + ppgtt->num_pd_entries);
	for (pde = 0; pde < ppgtt->num_pd_entries; pde++) {
		u32 expected;
		gen6_gtt_pte_t *pt_vaddr;
		dma_addr_t pt_addr = ppgtt->pt_dma_addr[pde];
		pd_entry = readl(pd_addr + pde);
		expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);

		if (pd_entry != expected)
			seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
				   pde,
				   pd_entry,
				   expected);
		seq_printf(m, "\tPDE: %x\n", pd_entry);

		pt_vaddr = kmap_atomic(ppgtt->pt_pages[pde]);
		for (pte = 0; pte < I915_PPGTT_PT_ENTRIES; pte+=4) {
			unsigned long va =
				(pde * PAGE_SIZE * I915_PPGTT_PT_ENTRIES) +
				(pte * PAGE_SIZE);
			int i;
			bool found = false;
			for (i = 0; i < 4; i++)
				if (pt_vaddr[pte + i] != scratch_pte)
					found = true;
			if (!found)
				continue;

			seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
			for (i = 0; i < 4; i++) {
				if (pt_vaddr[pte + i] != scratch_pte)
					seq_printf(m, " %08x", pt_vaddr[pte + i]);
				else
					seq_puts(m, "  SCRATCH ");
			}
			seq_puts(m, "\n");
		}
		kunmap_atomic(pt_vaddr);
	}
}

B
Ben Widawsky 已提交
746
static void gen6_write_pdes(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
747
{
748
	struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
B
Ben Widawsky 已提交
749 750 751 752
	gen6_gtt_pte_t __iomem *pd_addr;
	uint32_t pd_entry;
	int i;

B
Ben Widawsky 已提交
753
	WARN_ON(ppgtt->pd_offset & 0x3f);
B
Ben Widawsky 已提交
754 755 756 757 758 759 760 761 762 763 764 765
	pd_addr = (gen6_gtt_pte_t __iomem*)dev_priv->gtt.gsm +
		ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);
	for (i = 0; i < ppgtt->num_pd_entries; i++) {
		dma_addr_t pt_addr;

		pt_addr = ppgtt->pt_dma_addr[i];
		pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
		pd_entry |= GEN6_PDE_VALID;

		writel(pd_entry, pd_addr + i);
	}
	readl(pd_addr);
B
Ben Widawsky 已提交
766 767
}

768
static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
769
{
770 771 772 773 774
	BUG_ON(ppgtt->pd_offset & 0x3f);

	return (ppgtt->pd_offset / 64) << 16;
}

775
static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
776
			 struct intel_engine_cs *ring)
777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799
{
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

800
static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
801
			  struct intel_engine_cs *ring)
802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821
{
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

822 823 824 825 826 827 828
	/* XXX: RCS is the only one to auto invalidate the TLBs? */
	if (ring->id != RCS) {
		ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
		if (ret)
			return ret;
	}

829 830 831
	return 0;
}

832
static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
833
			  struct intel_engine_cs *ring)
834 835 836 837
{
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

838

839 840 841 842 843 844 845 846
	I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));

	POSTING_READ(RING_PP_DIR_DCLV(ring));

	return 0;
}

847
static void gen8_ppgtt_enable(struct drm_device *dev)
848 849
{
	struct drm_i915_private *dev_priv = dev->dev_private;
850
	struct intel_engine_cs *ring;
851
	int j;
B
Ben Widawsky 已提交
852

853 854 855 856 857
	for_each_ring(ring, dev_priv, j) {
		I915_WRITE(RING_MODE_GEN7(ring),
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
	}
}
B
Ben Widawsky 已提交
858

859
static void gen7_ppgtt_enable(struct drm_device *dev)
B
Ben Widawsky 已提交
860
{
861
	struct drm_i915_private *dev_priv = dev->dev_private;
862
	struct intel_engine_cs *ring;
863
	uint32_t ecochk, ecobits;
B
Ben Widawsky 已提交
864
	int i;
B
Ben Widawsky 已提交
865

866 867
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
868

869 870 871 872 873 874 875 876
	ecochk = I915_READ(GAM_ECOCHK);
	if (IS_HASWELL(dev)) {
		ecochk |= ECOCHK_PPGTT_WB_HSW;
	} else {
		ecochk |= ECOCHK_PPGTT_LLC_IVB;
		ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
	}
	I915_WRITE(GAM_ECOCHK, ecochk);
877

878
	for_each_ring(ring, dev_priv, i) {
B
Ben Widawsky 已提交
879
		/* GFX_MODE is per-ring on gen7+ */
880 881
		I915_WRITE(RING_MODE_GEN7(ring),
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
882
	}
883
}
B
Ben Widawsky 已提交
884

885
static void gen6_ppgtt_enable(struct drm_device *dev)
886
{
887
	struct drm_i915_private *dev_priv = dev->dev_private;
888
	uint32_t ecochk, gab_ctl, ecobits;
889

890 891 892
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
		   ECOBITS_PPGTT_CACHE64B);
B
Ben Widawsky 已提交
893

894 895 896 897 898 899 900
	gab_ctl = I915_READ(GAB_CTL);
	I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

	ecochk = I915_READ(GAM_ECOCHK);
	I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);

	I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
901 902
}

903
/* PPGTT support for Sandybdrige/Gen6 and later */
904
static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
905 906
				   uint64_t start,
				   uint64_t length,
907
				   bool use_scratch)
908
{
909 910
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
911
	gen6_gtt_pte_t *pt_vaddr, scratch_pte;
912 913
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
914
	unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
915 916
	unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
	unsigned last_pte, i;
917

918
	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
919

920 921 922 923 924
	while (num_entries) {
		last_pte = first_pte + num_entries;
		if (last_pte > I915_PPGTT_PT_ENTRIES)
			last_pte = I915_PPGTT_PT_ENTRIES;

925
		pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
926

927 928
		for (i = first_pte; i < last_pte; i++)
			pt_vaddr[i] = scratch_pte;
929 930 931

		kunmap_atomic(pt_vaddr);

932 933
		num_entries -= last_pte - first_pte;
		first_pte = 0;
934
		act_pt++;
935
	}
936 937
}

938
static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
D
Daniel Vetter 已提交
939
				      struct sg_table *pages,
940
				      uint64_t start,
941
				      enum i915_cache_level cache_level, u32 flags)
D
Daniel Vetter 已提交
942
{
943 944
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
945
	gen6_gtt_pte_t *pt_vaddr;
946
	unsigned first_entry = start >> PAGE_SHIFT;
947
	unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
948 949 950
	unsigned act_pte = first_entry % I915_PPGTT_PT_ENTRIES;
	struct sg_page_iter sg_iter;

951
	pt_vaddr = NULL;
952
	for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
953 954
		if (pt_vaddr == NULL)
			pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
955

956 957
		pt_vaddr[act_pte] =
			vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
958 959
				       cache_level, true, flags);

960 961
		if (++act_pte == I915_PPGTT_PT_ENTRIES) {
			kunmap_atomic(pt_vaddr);
962
			pt_vaddr = NULL;
963
			act_pt++;
964
			act_pte = 0;
D
Daniel Vetter 已提交
965 966
		}
	}
967 968
	if (pt_vaddr)
		kunmap_atomic(pt_vaddr);
D
Daniel Vetter 已提交
969 970
}

971
static void gen6_ppgtt_unmap_pages(struct i915_hw_ppgtt *ppgtt)
972
{
973 974 975 976
	int i;

	if (ppgtt->pt_dma_addr) {
		for (i = 0; i < ppgtt->num_pd_entries; i++)
977
			pci_unmap_page(ppgtt->base.dev->pdev,
978 979 980
				       ppgtt->pt_dma_addr[i],
				       4096, PCI_DMA_BIDIRECTIONAL);
	}
981 982 983 984 985
}

static void gen6_ppgtt_free(struct i915_hw_ppgtt *ppgtt)
{
	int i;
986 987 988 989 990 991 992

	kfree(ppgtt->pt_dma_addr);
	for (i = 0; i < ppgtt->num_pd_entries; i++)
		__free_page(ppgtt->pt_pages[i]);
	kfree(ppgtt->pt_pages);
}

993 994 995 996 997 998 999 1000 1001 1002 1003
static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);

	drm_mm_remove_node(&ppgtt->node);

	gen6_ppgtt_unmap_pages(ppgtt);
	gen6_ppgtt_free(ppgtt);
}

1004
static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
1005
{
1006
	struct drm_device *dev = ppgtt->base.dev;
1007
	struct drm_i915_private *dev_priv = dev->dev_private;
1008
	bool retried = false;
1009
	int ret;
1010

B
Ben Widawsky 已提交
1011 1012 1013 1014 1015
	/* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
	 * allocator works in address space sizes, so it's multiplied by page
	 * size. We allocate at the top of the GTT to avoid fragmentation.
	 */
	BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
1016
alloc:
B
Ben Widawsky 已提交
1017 1018 1019 1020
	ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
						  &ppgtt->node, GEN6_PD_SIZE,
						  GEN6_PD_ALIGN, 0,
						  0, dev_priv->gtt.base.total,
1021
						  DRM_MM_TOPDOWN);
1022 1023 1024
	if (ret == -ENOSPC && !retried) {
		ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
					       GEN6_PD_SIZE, GEN6_PD_ALIGN,
1025 1026 1027
					       I915_CACHE_NONE,
					       0, dev_priv->gtt.base.total,
					       0);
1028 1029 1030 1031 1032 1033
		if (ret)
			return ret;

		retried = true;
		goto alloc;
	}
B
Ben Widawsky 已提交
1034 1035 1036

	if (ppgtt->node.start < dev_priv->gtt.mappable_end)
		DRM_DEBUG("Forced to use aperture for PDEs\n");
1037

1038
	ppgtt->num_pd_entries = GEN6_PPGTT_PD_ENTRIES;
1039 1040 1041 1042 1043 1044 1045
	return ret;
}

static int gen6_ppgtt_allocate_page_tables(struct i915_hw_ppgtt *ppgtt)
{
	int i;

D
Daniel Vetter 已提交
1046
	ppgtt->pt_pages = kcalloc(ppgtt->num_pd_entries, sizeof(struct page *),
1047
				  GFP_KERNEL);
1048 1049

	if (!ppgtt->pt_pages)
1050
		return -ENOMEM;
1051 1052 1053

	for (i = 0; i < ppgtt->num_pd_entries; i++) {
		ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL);
1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074
		if (!ppgtt->pt_pages[i]) {
			gen6_ppgtt_free(ppgtt);
			return -ENOMEM;
		}
	}

	return 0;
}

static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
{
	int ret;

	ret = gen6_ppgtt_allocate_page_directories(ppgtt);
	if (ret)
		return ret;

	ret = gen6_ppgtt_allocate_page_tables(ppgtt);
	if (ret) {
		drm_mm_remove_node(&ppgtt->node);
		return ret;
1075 1076
	}

D
Daniel Vetter 已提交
1077
	ppgtt->pt_dma_addr = kcalloc(ppgtt->num_pd_entries, sizeof(dma_addr_t),
B
Ben Widawsky 已提交
1078
				     GFP_KERNEL);
1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091
	if (!ppgtt->pt_dma_addr) {
		drm_mm_remove_node(&ppgtt->node);
		gen6_ppgtt_free(ppgtt);
		return -ENOMEM;
	}

	return 0;
}

static int gen6_ppgtt_setup_page_tables(struct i915_hw_ppgtt *ppgtt)
{
	struct drm_device *dev = ppgtt->base.dev;
	int i;
1092

B
Ben Widawsky 已提交
1093 1094
	for (i = 0; i < ppgtt->num_pd_entries; i++) {
		dma_addr_t pt_addr;
D
Daniel Vetter 已提交
1095

B
Ben Widawsky 已提交
1096 1097
		pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i], 0, 4096,
				       PCI_DMA_BIDIRECTIONAL);
1098

B
Ben Widawsky 已提交
1099
		if (pci_dma_mapping_error(dev->pdev, pt_addr)) {
1100 1101
			gen6_ppgtt_unmap_pages(ppgtt);
			return -EIO;
D
Daniel Vetter 已提交
1102
		}
1103

B
Ben Widawsky 已提交
1104
		ppgtt->pt_dma_addr[i] = pt_addr;
1105 1106
	}

1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139
	return 0;
}

static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
{
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
	if (IS_GEN6(dev)) {
		ppgtt->switch_mm = gen6_mm_switch;
	} else if (IS_HASWELL(dev)) {
		ppgtt->switch_mm = hsw_mm_switch;
	} else if (IS_GEN7(dev)) {
		ppgtt->switch_mm = gen7_mm_switch;
	} else
		BUG();

	ret = gen6_ppgtt_alloc(ppgtt);
	if (ret)
		return ret;

	ret = gen6_ppgtt_setup_page_tables(ppgtt);
	if (ret) {
		gen6_ppgtt_free(ppgtt);
		return ret;
	}

	ppgtt->base.clear_range = gen6_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
	ppgtt->base.cleanup = gen6_ppgtt_cleanup;
	ppgtt->base.start = 0;
1140
	ppgtt->base.total =  ppgtt->num_pd_entries * I915_PPGTT_PT_ENTRIES * PAGE_SIZE;
B
Ben Widawsky 已提交
1141
	ppgtt->debug_dump = gen6_dump_ppgtt;
1142

B
Ben Widawsky 已提交
1143 1144
	ppgtt->pd_offset =
		ppgtt->node.start / PAGE_SIZE * sizeof(gen6_gtt_pte_t);
1145

1146
	ppgtt->base.clear_range(&ppgtt->base, 0, ppgtt->base.total, true);
1147

1148 1149 1150
	DRM_DEBUG_DRIVER("Allocated pde space (%ldM) at GTT entry: %lx\n",
			 ppgtt->node.size >> 20,
			 ppgtt->node.start / PAGE_SIZE);
1151

1152 1153 1154 1155
	gen6_write_pdes(ppgtt);
	DRM_DEBUG("Adding PPGTT at offset %x\n",
		  ppgtt->pd_offset << 10);

1156
	return 0;
1157 1158
}

1159
static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
1160 1161 1162
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1163
	ppgtt->base.dev = dev;
1164
	ppgtt->base.scratch = dev_priv->gtt.base.scratch;
1165

B
Ben Widawsky 已提交
1166
	if (INTEL_INFO(dev)->gen < 8)
1167
		return gen6_ppgtt_init(ppgtt);
B
Ben Widawsky 已提交
1168
	else
R
Rodrigo Vivi 已提交
1169
		return gen8_ppgtt_init(ppgtt, dev_priv->gtt.base.total);
1170 1171 1172 1173 1174
}
int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret = 0;
B
Ben Widawsky 已提交
1175

1176 1177
	ret = __hw_ppgtt_init(dev, ppgtt);
	if (ret == 0) {
B
Ben Widawsky 已提交
1178
		kref_init(&ppgtt->ref);
1179 1180
		drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
			    ppgtt->base.total);
1181
		i915_init_vm(dev_priv, &ppgtt->base);
1182
	}
1183 1184 1185 1186

	return ret;
}

1187 1188 1189 1190 1191 1192 1193
int i915_ppgtt_init_hw(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *ring;
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
	int i, ret = 0;

1194 1195 1196 1197 1198 1199
	/* In the case of execlists, PPGTT is enabled by the context descriptor
	 * and the PDPs are contained within the context itself.  We don't
	 * need to do anything here. */
	if (i915.enable_execlists)
		return 0;

1200 1201 1202 1203 1204 1205 1206 1207 1208 1209
	if (!USES_PPGTT(dev))
		return 0;

	if (IS_GEN6(dev))
		gen6_ppgtt_enable(dev);
	else if (IS_GEN7(dev))
		gen7_ppgtt_enable(dev);
	else if (INTEL_INFO(dev)->gen >= 8)
		gen8_ppgtt_enable(dev);
	else
1210
		MISSING_CASE(INTEL_INFO(dev)->gen);
1211 1212 1213

	if (ppgtt) {
		for_each_ring(ring, dev_priv, i) {
1214
			ret = ppgtt->switch_mm(ppgtt, ring);
1215 1216
			if (ret != 0)
				return ret;
1217
		}
1218
	}
1219 1220 1221

	return ret;
}
1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239
struct i915_hw_ppgtt *
i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
{
	struct i915_hw_ppgtt *ppgtt;
	int ret;

	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
	if (!ppgtt)
		return ERR_PTR(-ENOMEM);

	ret = i915_ppgtt_init(dev, ppgtt);
	if (ret) {
		kfree(ppgtt);
		return ERR_PTR(ret);
	}

	ppgtt->file_priv = fpriv;

1240 1241
	trace_i915_ppgtt_create(&ppgtt->base);

1242 1243 1244
	return ppgtt;
}

1245 1246 1247 1248 1249
void  i915_ppgtt_release(struct kref *kref)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(kref, struct i915_hw_ppgtt, ref);

1250 1251
	trace_i915_ppgtt_release(&ppgtt->base);

1252 1253 1254 1255
	/* vmas should already be unbound */
	WARN_ON(!list_empty(&ppgtt->base.active_list));
	WARN_ON(!list_empty(&ppgtt->base.inactive_list));

1256 1257 1258
	list_del(&ppgtt->base.global_link);
	drm_mm_takedown(&ppgtt->base.mm);

1259 1260 1261
	ppgtt->base.cleanup(&ppgtt->base);
	kfree(ppgtt);
}
1262

1263
static void
1264 1265 1266
ppgtt_bind_vma(struct i915_vma *vma,
	       enum i915_cache_level cache_level,
	       u32 flags)
1267
{
1268 1269 1270 1271
	/* Currently applicable only to VLV */
	if (vma->obj->gt_ro)
		flags |= PTE_READ_ONLY;

1272
	vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
1273
				cache_level, flags);
1274 1275
}

1276
static void ppgtt_unbind_vma(struct i915_vma *vma)
1277
{
1278
	vma->vm->clear_range(vma->vm,
1279 1280
			     vma->node.start,
			     vma->obj->base.size,
1281
			     true);
1282 1283
}

1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299
extern int intel_iommu_gfx_mapped;
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
static inline bool needs_idle_maps(struct drm_device *dev)
{
#ifdef CONFIG_INTEL_IOMMU
	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
	if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
		return true;
#endif
	return false;
}

B
Ben Widawsky 已提交
1300 1301 1302 1303
static bool do_idling(struct drm_i915_private *dev_priv)
{
	bool ret = dev_priv->mm.interruptible;

1304
	if (unlikely(dev_priv->gtt.do_idle_maps)) {
B
Ben Widawsky 已提交
1305
		dev_priv->mm.interruptible = false;
1306
		if (i915_gpu_idle(dev_priv->dev)) {
B
Ben Widawsky 已提交
1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317
			DRM_ERROR("Couldn't idle GPU\n");
			/* Wait a bit, in hopes it avoids the hang */
			udelay(10);
		}
	}

	return ret;
}

static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
{
1318
	if (unlikely(dev_priv->gtt.do_idle_maps))
B
Ben Widawsky 已提交
1319 1320 1321
		dev_priv->mm.interruptible = interruptible;
}

1322 1323 1324
void i915_check_and_clear_faults(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1325
	struct intel_engine_cs *ring;
1326 1327 1328 1329 1330 1331 1332 1333 1334 1335
	int i;

	if (INTEL_INFO(dev)->gen < 6)
		return;

	for_each_ring(ring, dev_priv, i) {
		u32 fault_reg;
		fault_reg = I915_READ(RING_FAULT_REG(ring));
		if (fault_reg & RING_FAULT_VALID) {
			DRM_DEBUG_DRIVER("Unexpected fault\n"
1336
					 "\tAddr: 0x%08lx\n"
1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350
					 "\tAddress space: %s\n"
					 "\tSource ID: %d\n"
					 "\tType: %d\n",
					 fault_reg & PAGE_MASK,
					 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
					 RING_FAULT_SRCID(fault_reg),
					 RING_FAULT_FAULT_TYPE(fault_reg));
			I915_WRITE(RING_FAULT_REG(ring),
				   fault_reg & ~RING_FAULT_VALID);
		}
	}
	POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
}

1351 1352 1353 1354 1355 1356 1357 1358 1359 1360
static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
{
	if (INTEL_INFO(dev_priv->dev)->gen < 6) {
		intel_gtt_chipset_flush();
	} else {
		I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
		POSTING_READ(GFX_FLSH_CNTL_GEN6);
	}
}

1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373
void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Don't bother messing with faults pre GEN6 as we have little
	 * documentation supporting that it's a good idea.
	 */
	if (INTEL_INFO(dev)->gen < 6)
		return;

	i915_check_and_clear_faults(dev);

	dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
1374 1375
				       dev_priv->gtt.base.start,
				       dev_priv->gtt.base.total,
1376
				       true);
1377 1378

	i915_ggtt_flush(dev_priv);
1379 1380
}

1381 1382 1383
void i915_gem_restore_gtt_mappings(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1384
	struct drm_i915_gem_object *obj;
B
Ben Widawsky 已提交
1385
	struct i915_address_space *vm;
1386

1387 1388
	i915_check_and_clear_faults(dev);

1389
	/* First fill our portion of the GTT with scratch pages */
1390
	dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
1391 1392
				       dev_priv->gtt.base.start,
				       dev_priv->gtt.base.total,
1393
				       true);
1394

1395
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
1396 1397 1398 1399 1400
		struct i915_vma *vma = i915_gem_obj_to_vma(obj,
							   &dev_priv->gtt.base);
		if (!vma)
			continue;

1401
		i915_gem_clflush_object(obj, obj->pin_display);
1402 1403 1404
		/* The bind_vma code tries to be smart about tracking mappings.
		 * Unfortunately above, we've just wiped out the mappings
		 * without telling our object about it. So we need to fake it.
1405 1406 1407
		 *
		 * Bind is not expected to fail since this is only called on
		 * resume and assumption is all requirements exist already.
1408
		 */
1409
		vma->bound &= ~GLOBAL_BIND;
1410
		WARN_ON(i915_vma_bind(vma, obj->cache_level, GLOBAL_BIND));
1411 1412
	}

B
Ben Widawsky 已提交
1413

1414
	if (INTEL_INFO(dev)->gen >= 8) {
1415 1416 1417 1418 1419
		if (IS_CHERRYVIEW(dev))
			chv_setup_private_ppat(dev_priv);
		else
			bdw_setup_private_ppat(dev_priv);

B
Ben Widawsky 已提交
1420
		return;
1421
	}
B
Ben Widawsky 已提交
1422 1423 1424 1425 1426 1427 1428 1429 1430 1431

	list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
		/* TODO: Perhaps it shouldn't be gen6 specific */
		if (i915_is_ggtt(vm)) {
			if (dev_priv->mm.aliasing_ppgtt)
				gen6_write_pdes(dev_priv->mm.aliasing_ppgtt);
			continue;
		}

		gen6_write_pdes(container_of(vm, struct i915_hw_ppgtt, base));
1432 1433
	}

1434
	i915_ggtt_flush(dev_priv);
1435
}
1436

1437
int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
1438
{
1439
	if (obj->has_dma_mapping)
1440
		return 0;
1441 1442 1443 1444 1445 1446 1447

	if (!dma_map_sg(&obj->base.dev->pdev->dev,
			obj->pages->sgl, obj->pages->nents,
			PCI_DMA_BIDIRECTIONAL))
		return -ENOSPC;

	return 0;
1448 1449
}

B
Ben Widawsky 已提交
1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461
static inline void gen8_set_pte(void __iomem *addr, gen8_gtt_pte_t pte)
{
#ifdef writeq
	writeq(pte, addr);
#else
	iowrite32((u32)pte, addr);
	iowrite32(pte >> 32, addr + 4);
#endif
}

static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *st,
1462
				     uint64_t start,
1463
				     enum i915_cache_level level, u32 unused)
B
Ben Widawsky 已提交
1464 1465
{
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1466
	unsigned first_entry = start >> PAGE_SHIFT;
B
Ben Widawsky 已提交
1467 1468 1469 1470
	gen8_gtt_pte_t __iomem *gtt_entries =
		(gen8_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
	int i = 0;
	struct sg_page_iter sg_iter;
1471
	dma_addr_t addr = 0; /* shut up gcc */
B
Ben Widawsky 已提交
1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499

	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
		addr = sg_dma_address(sg_iter.sg) +
			(sg_iter.sg_pgoffset << PAGE_SHIFT);
		gen8_set_pte(&gtt_entries[i],
			     gen8_pte_encode(addr, level, true));
		i++;
	}

	/*
	 * XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
	if (i != 0)
		WARN_ON(readq(&gtt_entries[i-1])
			!= gen8_pte_encode(addr, level, true));

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

1500 1501 1502 1503 1504 1505
/*
 * Binds an object into the global gtt with the specified cache level. The object
 * will be accessible to the GPU via commands whose operands reference offsets
 * within the global GTT as well as accessible by the GPU through the GMADR
 * mapped BAR (dev_priv->mm.gtt->gtt).
 */
1506
static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
1507
				     struct sg_table *st,
1508
				     uint64_t start,
1509
				     enum i915_cache_level level, u32 flags)
1510
{
1511
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1512
	unsigned first_entry = start >> PAGE_SHIFT;
1513 1514
	gen6_gtt_pte_t __iomem *gtt_entries =
		(gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
1515 1516
	int i = 0;
	struct sg_page_iter sg_iter;
1517
	dma_addr_t addr = 0;
1518

1519
	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
1520
		addr = sg_page_iter_dma_address(&sg_iter);
1521
		iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
1522
		i++;
1523 1524 1525 1526 1527 1528 1529 1530
	}

	/* XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
1531 1532 1533 1534
	if (i != 0) {
		unsigned long gtt = readl(&gtt_entries[i-1]);
		WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
	}
1535 1536 1537 1538 1539 1540 1541

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
1542 1543
}

B
Ben Widawsky 已提交
1544
static void gen8_ggtt_clear_range(struct i915_address_space *vm,
1545 1546
				  uint64_t start,
				  uint64_t length,
B
Ben Widawsky 已提交
1547 1548 1549
				  bool use_scratch)
{
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1550 1551
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
B
Ben Widawsky 已提交
1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569
	gen8_gtt_pte_t scratch_pte, __iomem *gtt_base =
		(gen8_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
	const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

	scratch_pte = gen8_pte_encode(vm->scratch.addr,
				      I915_CACHE_LLC,
				      use_scratch);
	for (i = 0; i < num_entries; i++)
		gen8_set_pte(&gtt_base[i], scratch_pte);
	readl(gtt_base);
}

1570
static void gen6_ggtt_clear_range(struct i915_address_space *vm,
1571 1572
				  uint64_t start,
				  uint64_t length,
1573
				  bool use_scratch)
1574
{
1575
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1576 1577
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1578 1579
	gen6_gtt_pte_t scratch_pte, __iomem *gtt_base =
		(gen6_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
1580
	const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
1581 1582 1583 1584 1585 1586 1587
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

1588
	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch, 0);
1589

1590 1591 1592 1593 1594
	for (i = 0; i < num_entries; i++)
		iowrite32(scratch_pte, &gtt_base[i]);
	readl(gtt_base);
}

1595 1596 1597 1598

static void i915_ggtt_bind_vma(struct i915_vma *vma,
			       enum i915_cache_level cache_level,
			       u32 unused)
1599
{
1600
	const unsigned long entry = vma->node.start >> PAGE_SHIFT;
1601 1602 1603
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

1604
	BUG_ON(!i915_is_ggtt(vma->vm));
1605
	intel_gtt_insert_sg_entries(vma->ggtt_view.pages, entry, flags);
1606
	vma->bound = GLOBAL_BIND;
1607 1608
}

1609
static void i915_ggtt_clear_range(struct i915_address_space *vm,
1610 1611
				  uint64_t start,
				  uint64_t length,
1612
				  bool unused)
1613
{
1614 1615
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1616 1617 1618
	intel_gtt_clear_range(first_entry, num_entries);
}

1619 1620 1621 1622
static void i915_ggtt_unbind_vma(struct i915_vma *vma)
{
	const unsigned int first = vma->node.start >> PAGE_SHIFT;
	const unsigned int size = vma->obj->base.size >> PAGE_SHIFT;
1623

1624
	BUG_ON(!i915_is_ggtt(vma->vm));
1625
	vma->bound = 0;
1626 1627
	intel_gtt_clear_range(first, size);
}
1628

1629 1630 1631
static void ggtt_bind_vma(struct i915_vma *vma,
			  enum i915_cache_level cache_level,
			  u32 flags)
1632
{
1633
	struct drm_device *dev = vma->vm->dev;
1634
	struct drm_i915_private *dev_priv = dev->dev_private;
1635
	struct drm_i915_gem_object *obj = vma->obj;
1636

1637 1638 1639 1640
	/* Currently applicable only to VLV */
	if (obj->gt_ro)
		flags |= PTE_READ_ONLY;

1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652
	/* If there is no aliasing PPGTT, or the caller needs a global mapping,
	 * or we have a global mapping already but the cacheability flags have
	 * changed, set the global PTEs.
	 *
	 * If there is an aliasing PPGTT it is anecdotally faster, so use that
	 * instead if none of the above hold true.
	 *
	 * NB: A global mapping should only be needed for special regions like
	 * "gtt mappable", SNB errata, or if specified via special execbuf
	 * flags. At all other times, the GPU will use the aliasing PPGTT.
	 */
	if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
1653
		if (!(vma->bound & GLOBAL_BIND) ||
1654
		    (cache_level != obj->cache_level)) {
1655
			vma->vm->insert_entries(vma->vm, vma->ggtt_view.pages,
1656
						vma->node.start,
1657
						cache_level, flags);
1658
			vma->bound |= GLOBAL_BIND;
1659 1660
		}
	}
1661

1662
	if (dev_priv->mm.aliasing_ppgtt &&
1663
	    (!(vma->bound & LOCAL_BIND) ||
1664 1665 1666
	     (cache_level != obj->cache_level))) {
		struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
		appgtt->base.insert_entries(&appgtt->base,
1667
					    vma->ggtt_view.pages,
1668
					    vma->node.start,
1669
					    cache_level, flags);
1670
		vma->bound |= LOCAL_BIND;
1671
	}
1672 1673
}

1674
static void ggtt_unbind_vma(struct i915_vma *vma)
1675
{
1676
	struct drm_device *dev = vma->vm->dev;
1677
	struct drm_i915_private *dev_priv = dev->dev_private;
1678 1679
	struct drm_i915_gem_object *obj = vma->obj;

1680
	if (vma->bound & GLOBAL_BIND) {
1681 1682 1683
		vma->vm->clear_range(vma->vm,
				     vma->node.start,
				     obj->base.size,
1684
				     true);
1685
		vma->bound &= ~GLOBAL_BIND;
1686
	}
1687

1688
	if (vma->bound & LOCAL_BIND) {
1689 1690
		struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
		appgtt->base.clear_range(&appgtt->base,
1691 1692
					 vma->node.start,
					 obj->base.size,
1693
					 true);
1694
		vma->bound &= ~LOCAL_BIND;
1695
	}
1696 1697 1698
}

void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
1699
{
B
Ben Widawsky 已提交
1700 1701 1702 1703 1704 1705
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool interruptible;

	interruptible = do_idling(dev_priv);

1706 1707 1708 1709
	if (!obj->has_dma_mapping)
		dma_unmap_sg(&dev->pdev->dev,
			     obj->pages->sgl, obj->pages->nents,
			     PCI_DMA_BIDIRECTIONAL);
B
Ben Widawsky 已提交
1710 1711

	undo_idling(dev_priv, interruptible);
1712
}
1713

1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729
static void i915_gtt_color_adjust(struct drm_mm_node *node,
				  unsigned long color,
				  unsigned long *start,
				  unsigned long *end)
{
	if (node->color != color)
		*start += 4096;

	if (!list_empty(&node->node_list)) {
		node = list_entry(node->node_list.next,
				  struct drm_mm_node,
				  node_list);
		if (node->allocated && node->color != color)
			*end -= 4096;
	}
}
B
Ben Widawsky 已提交
1730

D
Daniel Vetter 已提交
1731 1732 1733 1734
static int i915_gem_setup_global_gtt(struct drm_device *dev,
				     unsigned long start,
				     unsigned long mappable_end,
				     unsigned long end)
1735
{
1736 1737 1738 1739 1740 1741 1742 1743 1744
	/* Let GEM Manage all of the aperture.
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently prefetches
	 * past the end of the object, and we've seen multiple hangs with the
	 * GPU head pointer stuck in a batchbuffer bound at the last page of the
	 * aperture.  One page should be enough to keep any prefetching inside
	 * of the aperture.
	 */
1745 1746
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
1747 1748 1749
	struct drm_mm_node *entry;
	struct drm_i915_gem_object *obj;
	unsigned long hole_start, hole_end;
1750
	int ret;
1751

1752 1753
	BUG_ON(mappable_end > end);

1754
	/* Subtract the guard page ... */
1755
	drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
1756
	if (!HAS_LLC(dev))
1757
		dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
1758

1759
	/* Mark any preallocated objects as occupied */
1760
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
1761
		struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
1762

B
Ben Widawsky 已提交
1763
		DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
1764 1765 1766
			      i915_gem_obj_ggtt_offset(obj), obj->base.size);

		WARN_ON(i915_gem_obj_ggtt_bound(obj));
1767
		ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
1768 1769 1770 1771
		if (ret) {
			DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
			return ret;
		}
1772
		vma->bound |= GLOBAL_BIND;
1773 1774
	}

1775 1776
	dev_priv->gtt.base.start = start;
	dev_priv->gtt.base.total = end - start;
1777

1778
	/* Clear any non-preallocated blocks */
1779
	drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
1780 1781
		DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
			      hole_start, hole_end);
1782 1783
		ggtt_vm->clear_range(ggtt_vm, hole_start,
				     hole_end - hole_start, true);
1784 1785 1786
	}

	/* And finally clear the reserved guard page */
1787
	ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
1788

1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802
	if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
		struct i915_hw_ppgtt *ppgtt;

		ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
		if (!ppgtt)
			return -ENOMEM;

		ret = __hw_ppgtt_init(dev, ppgtt);
		if (ret != 0)
			return ret;

		dev_priv->mm.aliasing_ppgtt = ppgtt;
	}

1803
	return 0;
1804 1805
}

1806 1807 1808 1809 1810
void i915_gem_init_global_gtt(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long gtt_size, mappable_size;

1811
	gtt_size = dev_priv->gtt.base.total;
1812
	mappable_size = dev_priv->gtt.mappable_end;
1813

1814
	i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
1815 1816
}

1817 1818 1819 1820 1821
void i915_global_gtt_cleanup(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *vm = &dev_priv->gtt.base;

1822 1823 1824 1825 1826 1827
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

		ppgtt->base.cleanup(&ppgtt->base);
	}

1828 1829 1830 1831 1832 1833 1834
	if (drm_mm_initialized(&vm->mm)) {
		drm_mm_takedown(&vm->mm);
		list_del(&vm->global_link);
	}

	vm->cleanup(vm);
}
1835

1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854
static int setup_scratch_page(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct page *page;
	dma_addr_t dma_addr;

	page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
	if (page == NULL)
		return -ENOMEM;
	set_pages_uc(page, 1);

#ifdef CONFIG_INTEL_IOMMU
	dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
				PCI_DMA_BIDIRECTIONAL);
	if (pci_dma_mapping_error(dev->pdev, dma_addr))
		return -EINVAL;
#else
	dma_addr = page_to_phys(page);
#endif
1855 1856
	dev_priv->gtt.base.scratch.page = page;
	dev_priv->gtt.base.scratch.addr = dma_addr;
1857 1858 1859 1860 1861 1862 1863

	return 0;
}

static void teardown_scratch_page(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1864 1865 1866 1867
	struct page *page = dev_priv->gtt.base.scratch.page;

	set_pages_wb(page, 1);
	pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
1868
		       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
1869
	__free_page(page);
1870 1871 1872 1873 1874 1875 1876 1877 1878
}

static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
{
	snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
	return snb_gmch_ctl << 20;
}

1879 1880 1881 1882 1883 1884
static inline unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
{
	bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
	if (bdw_gmch_ctl)
		bdw_gmch_ctl = 1 << bdw_gmch_ctl;
1885 1886 1887 1888 1889 1890 1891

#ifdef CONFIG_X86_32
	/* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
	if (bdw_gmch_ctl > 4)
		bdw_gmch_ctl = 4;
#endif

1892 1893 1894
	return bdw_gmch_ctl << 20;
}

1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905
static inline unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GGMS_MASK;

	if (gmch_ctrl)
		return 1 << (20 + gmch_ctrl);

	return 0;
}

1906
static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
1907 1908 1909 1910 1911 1912
{
	snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
	return snb_gmch_ctl << 25; /* 32 MB units */
}

1913 1914 1915 1916 1917 1918 1919
static inline size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
{
	bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
	return bdw_gmch_ctl << 25; /* 32 MB units */
}

1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937
static size_t chv_get_stolen_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GMS_MASK;

	/*
	 * 0x0  to 0x10: 32MB increments starting at 0MB
	 * 0x11 to 0x16: 4MB increments starting at 8MB
	 * 0x17 to 0x1d: 4MB increments start at 36MB
	 */
	if (gmch_ctrl < 0x11)
		return gmch_ctrl << 25;
	else if (gmch_ctrl < 0x17)
		return (gmch_ctrl - 0x11 + 2) << 22;
	else
		return (gmch_ctrl - 0x17 + 9) << 22;
}

1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949
static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
{
	gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;

	if (gen9_gmch_ctl < 0xf0)
		return gen9_gmch_ctl << 25; /* 32 MB units */
	else
		/* 4MB increments starting at 0xf0 for 4MB */
		return (gen9_gmch_ctl - 0xf0 + 1) << 22;
}

B
Ben Widawsky 已提交
1950 1951 1952 1953
static int ggtt_probe_common(struct drm_device *dev,
			     size_t gtt_size)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1954
	phys_addr_t gtt_phys_addr;
B
Ben Widawsky 已提交
1955 1956 1957
	int ret;

	/* For Modern GENs the PTEs and register space are split in the BAR */
1958
	gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
B
Ben Widawsky 已提交
1959 1960
		(pci_resource_len(dev->pdev, 0) / 2);

1961
	dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
B
Ben Widawsky 已提交
1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976
	if (!dev_priv->gtt.gsm) {
		DRM_ERROR("Failed to map the gtt page table\n");
		return -ENOMEM;
	}

	ret = setup_scratch_page(dev);
	if (ret) {
		DRM_ERROR("Scratch setup failed\n");
		/* iounmap will also get called at remove, but meh */
		iounmap(dev_priv->gtt.gsm);
	}

	return ret;
}

B
Ben Widawsky 已提交
1977 1978 1979
/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
 * bits. When using advanced contexts each context stores its own PAT, but
 * writing this data shouldn't be harmful even in those cases. */
1980
static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992
{
	uint64_t pat;

	pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC)     | /* for normal objects, no eLLC */
	      GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
	      GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
	      GEN8_PPAT(3, GEN8_PPAT_UC)                     | /* Uncached objects, mostly for scanout */
	      GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
	      GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
	      GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
	      GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));

1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008
	if (!USES_PPGTT(dev_priv->dev))
		/* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
		 * so RTL will always use the value corresponding to
		 * pat_sel = 000".
		 * So let's disable cache for GGTT to avoid screen corruptions.
		 * MOCS still can be used though.
		 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
		 * before this patch, i.e. the same uncached + snooping access
		 * like on gen6/7 seems to be in effect.
		 * - So this just fixes blitter/render access. Again it looks
		 * like it's not just uncached access, but uncached + snooping.
		 * So we can still hold onto all our assumptions wrt cpu
		 * clflushing on LLC machines.
		 */
		pat = GEN8_PPAT(0, GEN8_PPAT_UC);

B
Ben Widawsky 已提交
2009 2010 2011 2012 2013 2014
	/* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
	 * write would work. */
	I915_WRITE(GEN8_PRIVATE_PAT, pat);
	I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
}

2015 2016 2017 2018 2019 2020 2021 2022 2023 2024
static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
{
	uint64_t pat;

	/*
	 * Map WB on BDW to snooped on CHV.
	 *
	 * Only the snoop bit has meaning for CHV, the rest is
	 * ignored.
	 *
2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035
	 * The hardware will never snoop for certain types of accesses:
	 * - CPU GTT (GMADR->GGTT->no snoop->memory)
	 * - PPGTT page tables
	 * - some other special cycles
	 *
	 * As with BDW, we also need to consider the following for GT accesses:
	 * "For GGTT, there is NO pat_sel[2:0] from the entry,
	 * so RTL will always use the value corresponding to
	 * pat_sel = 000".
	 * Which means we must set the snoop bit in PAT entry 0
	 * in order to keep the global status page working.
2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049
	 */
	pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(1, 0) |
	      GEN8_PPAT(2, 0) |
	      GEN8_PPAT(3, 0) |
	      GEN8_PPAT(4, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(5, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(6, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(7, CHV_PPAT_SNOOP);

	I915_WRITE(GEN8_PRIVATE_PAT, pat);
	I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
}

B
Ben Widawsky 已提交
2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069
static int gen8_gmch_probe(struct drm_device *dev,
			   size_t *gtt_total,
			   size_t *stolen,
			   phys_addr_t *mappable_base,
			   unsigned long *mappable_end)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned int gtt_size;
	u16 snb_gmch_ctl;
	int ret;

	/* TODO: We're not aware of mappable constraints on gen8 yet */
	*mappable_base = pci_resource_start(dev->pdev, 2);
	*mappable_end = pci_resource_len(dev->pdev, 2);

	if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
		pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));

	pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);

2070 2071 2072 2073
	if (INTEL_INFO(dev)->gen >= 9) {
		*stolen = gen9_get_stolen_size(snb_gmch_ctl);
		gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
	} else if (IS_CHERRYVIEW(dev)) {
2074 2075 2076 2077 2078 2079
		*stolen = chv_get_stolen_size(snb_gmch_ctl);
		gtt_size = chv_get_total_gtt_size(snb_gmch_ctl);
	} else {
		*stolen = gen8_get_stolen_size(snb_gmch_ctl);
		gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
	}
B
Ben Widawsky 已提交
2080

B
Ben Widawsky 已提交
2081
	*gtt_total = (gtt_size / sizeof(gen8_gtt_pte_t)) << PAGE_SHIFT;
B
Ben Widawsky 已提交
2082

2083 2084 2085 2086
	if (IS_CHERRYVIEW(dev))
		chv_setup_private_ppat(dev_priv);
	else
		bdw_setup_private_ppat(dev_priv);
B
Ben Widawsky 已提交
2087

B
Ben Widawsky 已提交
2088 2089
	ret = ggtt_probe_common(dev, gtt_size);

B
Ben Widawsky 已提交
2090 2091
	dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
	dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
B
Ben Widawsky 已提交
2092 2093 2094 2095

	return ret;
}

2096 2097
static int gen6_gmch_probe(struct drm_device *dev,
			   size_t *gtt_total,
2098 2099 2100
			   size_t *stolen,
			   phys_addr_t *mappable_base,
			   unsigned long *mappable_end)
2101 2102
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2103
	unsigned int gtt_size;
2104 2105 2106
	u16 snb_gmch_ctl;
	int ret;

2107 2108 2109
	*mappable_base = pci_resource_start(dev->pdev, 2);
	*mappable_end = pci_resource_len(dev->pdev, 2);

2110 2111
	/* 64/512MB is the current min/max we actually know of, but this is just
	 * a coarse sanity check.
2112
	 */
2113
	if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
2114 2115 2116
		DRM_ERROR("Unknown GMADR size (%lx)\n",
			  dev_priv->gtt.mappable_end);
		return -ENXIO;
2117 2118 2119 2120 2121 2122
	}

	if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
		pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
	pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);

2123
	*stolen = gen6_get_stolen_size(snb_gmch_ctl);
2124

B
Ben Widawsky 已提交
2125 2126
	gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
	*gtt_total = (gtt_size / sizeof(gen6_gtt_pte_t)) << PAGE_SHIFT;
2127

B
Ben Widawsky 已提交
2128
	ret = ggtt_probe_common(dev, gtt_size);
2129

2130 2131
	dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
	dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
2132

2133 2134 2135
	return ret;
}

2136
static void gen6_gmch_remove(struct i915_address_space *vm)
2137
{
2138 2139

	struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
2140

2141 2142
	iounmap(gtt->gsm);
	teardown_scratch_page(vm->dev);
2143
}
2144 2145 2146

static int i915_gmch_probe(struct drm_device *dev,
			   size_t *gtt_total,
2147 2148 2149
			   size_t *stolen,
			   phys_addr_t *mappable_base,
			   unsigned long *mappable_end)
2150 2151 2152 2153 2154 2155 2156 2157 2158 2159
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
	if (!ret) {
		DRM_ERROR("failed to set up gmch\n");
		return -EIO;
	}

2160
	intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
2161 2162

	dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
2163
	dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
2164

2165 2166 2167
	if (unlikely(dev_priv->gtt.do_idle_maps))
		DRM_INFO("applying Ironlake quirks for intel_iommu\n");

2168 2169 2170
	return 0;
}

2171
static void i915_gmch_remove(struct i915_address_space *vm)
2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182
{
	intel_gmch_remove();
}

int i915_gem_gtt_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_gtt *gtt = &dev_priv->gtt;
	int ret;

	if (INTEL_INFO(dev)->gen <= 5) {
2183
		gtt->gtt_probe = i915_gmch_probe;
2184
		gtt->base.cleanup = i915_gmch_remove;
B
Ben Widawsky 已提交
2185
	} else if (INTEL_INFO(dev)->gen < 8) {
2186
		gtt->gtt_probe = gen6_gmch_probe;
2187
		gtt->base.cleanup = gen6_gmch_remove;
2188
		if (IS_HASWELL(dev) && dev_priv->ellc_size)
2189
			gtt->base.pte_encode = iris_pte_encode;
2190
		else if (IS_HASWELL(dev))
2191
			gtt->base.pte_encode = hsw_pte_encode;
2192
		else if (IS_VALLEYVIEW(dev))
2193
			gtt->base.pte_encode = byt_pte_encode;
2194 2195
		else if (INTEL_INFO(dev)->gen >= 7)
			gtt->base.pte_encode = ivb_pte_encode;
2196
		else
2197
			gtt->base.pte_encode = snb_pte_encode;
B
Ben Widawsky 已提交
2198 2199 2200
	} else {
		dev_priv->gtt.gtt_probe = gen8_gmch_probe;
		dev_priv->gtt.base.cleanup = gen6_gmch_remove;
2201 2202
	}

2203
	ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
2204
			     &gtt->mappable_base, &gtt->mappable_end);
2205
	if (ret)
2206 2207
		return ret;

2208 2209
	gtt->base.dev = dev;

2210
	/* GMADR is the PCI mmio aperture into the global GTT. */
2211 2212
	DRM_INFO("Memory usable by graphics device = %zdM\n",
		 gtt->base.total >> 20);
2213 2214
	DRM_DEBUG_DRIVER("GMADR size = %ldM\n", gtt->mappable_end >> 20);
	DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
2215 2216 2217 2218
#ifdef CONFIG_INTEL_IOMMU
	if (intel_iommu_gfx_mapped)
		DRM_INFO("VT-d active for gfx access\n");
#endif
2219 2220 2221 2222 2223 2224 2225 2226
	/*
	 * i915.enable_ppgtt is read-only, so do an early pass to validate the
	 * user's requested state against the hardware/driver capabilities.  We
	 * do this now so that we can print out any log messages once rather
	 * than every time we check intel_enable_ppgtt().
	 */
	i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
	DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
2227 2228 2229

	return 0;
}
2230 2231

static struct i915_vma *__i915_gem_vma_create(struct drm_i915_gem_object *obj,
2232 2233
					      struct i915_address_space *vm,
					      const struct i915_ggtt_view *view)
2234 2235 2236 2237 2238 2239 2240 2241 2242 2243
{
	struct i915_vma *vma = kzalloc(sizeof(*vma), GFP_KERNEL);
	if (vma == NULL)
		return ERR_PTR(-ENOMEM);

	INIT_LIST_HEAD(&vma->vma_link);
	INIT_LIST_HEAD(&vma->mm_list);
	INIT_LIST_HEAD(&vma->exec_list);
	vma->vm = vm;
	vma->obj = obj;
2244
	vma->ggtt_view = *view;
2245

R
Rodrigo Vivi 已提交
2246
	if (INTEL_INFO(vm->dev)->gen >= 6) {
2247 2248 2249 2250 2251 2252 2253
		if (i915_is_ggtt(vm)) {
			vma->unbind_vma = ggtt_unbind_vma;
			vma->bind_vma = ggtt_bind_vma;
		} else {
			vma->unbind_vma = ppgtt_unbind_vma;
			vma->bind_vma = ppgtt_bind_vma;
		}
R
Rodrigo Vivi 已提交
2254
	} else {
2255 2256 2257 2258 2259
		BUG_ON(!i915_is_ggtt(vm));
		vma->unbind_vma = i915_ggtt_unbind_vma;
		vma->bind_vma = i915_ggtt_bind_vma;
	}

2260 2261
	list_add_tail(&vma->vma_link, &obj->vma_list);
	if (!i915_is_ggtt(vm))
2262
		i915_ppgtt_get(i915_vm_to_ppgtt(vm));
2263 2264 2265 2266 2267

	return vma;
}

struct i915_vma *
2268 2269 2270
i915_gem_obj_lookup_or_create_vma_view(struct drm_i915_gem_object *obj,
				       struct i915_address_space *vm,
				       const struct i915_ggtt_view *view)
2271 2272 2273
{
	struct i915_vma *vma;

2274
	vma = i915_gem_obj_to_vma_view(obj, vm, view);
2275
	if (!vma)
2276
		vma = __i915_gem_vma_create(obj, vm, view);
2277 2278 2279

	return vma;
}
2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323

static inline
int i915_get_vma_pages(struct i915_vma *vma)
{
	if (vma->ggtt_view.pages)
		return 0;

	if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
		vma->ggtt_view.pages = vma->obj->pages;
	else
		WARN_ONCE(1, "GGTT view %u not implemented!\n",
			  vma->ggtt_view.type);

	if (!vma->ggtt_view.pages) {
		DRM_ERROR("Failed to get pages for VMA view type %u!\n",
			  vma->ggtt_view.type);
		return -EINVAL;
	}

	return 0;
}

/**
 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
 * @vma: VMA to map
 * @cache_level: mapping cache level
 * @flags: flags like global or local mapping
 *
 * DMA addresses are taken from the scatter-gather table of this object (or of
 * this VMA in case of non-default GGTT views) and PTE entries set up.
 * Note that DMA addresses are also the only part of the SG table we care about.
 */
int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
		  u32 flags)
{
	int ret = i915_get_vma_pages(vma);

	if (ret)
		return ret;

	vma->bind_vma(vma, cache_level, flags);

	return 0;
}