intel_dp.c 77.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32 33 34
#include <drm/drmP.h>
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
35
#include "intel_drv.h"
36
#include <drm/i915_drm.h>
37 38 39 40
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
	return intel_dp->base.type == INTEL_OUTPUT_EDP;
}

/**
 * is_pch_edp - is the port on the PCH and attached to an eDP panel?
 * @intel_dp: DP struct
 *
 * Returns true if the given DP struct corresponds to a PCH DP port attached
 * to an eDP panel, false otherwise.  Helpful for determining whether we
 * may need FDI resources for a given DP output or not.
 */
static bool is_pch_edp(struct intel_dp *intel_dp)
{
	return intel_dp->is_pch_edp;
}

A
Adam Jackson 已提交
66 67 68 69 70 71 72 73 74 75 76
/**
 * is_cpu_edp - is the port on the CPU and attached to an eDP panel?
 * @intel_dp: DP struct
 *
 * Returns true if the given DP struct corresponds to a CPU eDP port.
 */
static bool is_cpu_edp(struct intel_dp *intel_dp)
{
	return is_edp(intel_dp) && !is_pch_edp(intel_dp);
}

77 78 79 80 81 82
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
	return container_of(intel_attached_encoder(connector),
			    struct intel_dp, base);
}

83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101
/**
 * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
 * @encoder: DRM encoder
 *
 * Return true if @encoder corresponds to a PCH attached eDP panel.  Needed
 * by intel_display.c.
 */
bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
{
	struct intel_dp *intel_dp;

	if (!encoder)
		return false;

	intel_dp = enc_to_intel_dp(encoder);

	return is_pch_edp(intel_dp);
}

C
Chris Wilson 已提交
102
static void intel_dp_link_down(struct intel_dp *intel_dp);
103

104
void
105
intel_edp_link_config(struct intel_encoder *intel_encoder,
C
Chris Wilson 已提交
106
		       int *lane_num, int *link_bw)
107
{
C
Chris Wilson 已提交
108
	struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
109

C
Chris Wilson 已提交
110
	*lane_num = intel_dp->lane_count;
D
Daniel Vetter 已提交
111
	*link_bw = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
112 113
}

114 115 116 117 118
int
intel_edp_target_clock(struct intel_encoder *intel_encoder,
		       struct drm_display_mode *mode)
{
	struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
119
	struct intel_connector *intel_connector = intel_dp->attached_connector;
120

121 122
	if (intel_connector->panel.fixed_mode)
		return intel_connector->panel.fixed_mode->clock;
123 124 125 126
	else
		return mode->clock;
}

127
static int
C
Chris Wilson 已提交
128
intel_dp_max_link_bw(struct intel_dp *intel_dp)
129
{
130
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
		break;
	default:
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

static int
intel_dp_link_clock(uint8_t link_bw)
{
	if (link_bw == DP_LINK_BW_2_7)
		return 270000;
	else
		return 162000;
}

152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168
/*
 * The units on the numbers in the next two are... bizarre.  Examples will
 * make it clearer; this one parallels an example in the eDP spec.
 *
 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
 *
 *     270000 * 1 * 8 / 10 == 216000
 *
 * The actual data capacity of that configuration is 2.16Gbit/s, so the
 * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz -
 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
 * 119000.  At 18bpp that's 2142000 kilobits per second.
 *
 * Thus the strange-looking division by 10 in intel_dp_link_required, to
 * get the result in decakilobits instead of kilobits.
 */

169
static int
170
intel_dp_link_required(int pixel_clock, int bpp)
171
{
172
	return (pixel_clock * bpp + 9) / 10;
173 174
}

175 176 177 178 179 180
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

181 182 183
static bool
intel_dp_adjust_dithering(struct intel_dp *intel_dp,
			  struct drm_display_mode *mode,
184
			  bool adjust_mode)
185 186
{
	int max_link_clock = intel_dp_link_clock(intel_dp_max_link_bw(intel_dp));
187
	int max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);
188 189 190 191 192 193 194 195 196 197
	int max_rate, mode_rate;

	mode_rate = intel_dp_link_required(mode->clock, 24);
	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);

	if (mode_rate > max_rate) {
		mode_rate = intel_dp_link_required(mode->clock, 18);
		if (mode_rate > max_rate)
			return false;

198 199
		if (adjust_mode)
			mode->private_flags
200 201 202 203 204 205 206 207
				|= INTEL_MODE_DP_FORCE_6BPC;

		return true;
	}

	return true;
}

208 209 210 211
static int
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
212
	struct intel_dp *intel_dp = intel_attached_dp(connector);
213 214
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
215

216 217
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
218 219
			return MODE_PANEL;

220
		if (mode->vdisplay > fixed_mode->vdisplay)
221 222 223
			return MODE_PANEL;
	}

224
	if (!intel_dp_adjust_dithering(intel_dp, mode, false))
225
		return MODE_CLOCK_HIGH;
226 227 228 229

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

230 231 232
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258
	return MODE_OK;
}

static uint32_t
pack_aux(uint8_t *src, int src_bytes)
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

static void
unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

259 260 261 262 263 264 265
/* hrawclock is 1/4 the FSB frequency */
static int
intel_hrawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t clkcfg;

266 267 268 269
	/* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
	if (IS_VALLEYVIEW(dev))
		return 200;

270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292
	clkcfg = I915_READ(CLKCFG);
	switch (clkcfg & CLKCFG_FSB_MASK) {
	case CLKCFG_FSB_400:
		return 100;
	case CLKCFG_FSB_533:
		return 133;
	case CLKCFG_FSB_667:
		return 166;
	case CLKCFG_FSB_800:
		return 200;
	case CLKCFG_FSB_1067:
		return 266;
	case CLKCFG_FSB_1333:
		return 333;
	/* these two are just a guess; one of them might be right */
	case CLKCFG_FSB_1600:
	case CLKCFG_FSB_1600_ALT:
		return 400;
	default:
		return 133;
	}
}

293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308
static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	return (I915_READ(PCH_PP_STATUS) & PP_ON) != 0;
}

static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	return (I915_READ(PCH_PP_CONTROL) & EDP_FORCE_VDD) != 0;
}

309 310 311 312 313
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
314

315 316
	if (!is_edp(intel_dp))
		return;
317
	if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
318 319
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
320
			      I915_READ(PCH_PP_STATUS),
321 322 323 324
			      I915_READ(PCH_PP_CONTROL));
	}
}

325
static int
C
Chris Wilson 已提交
326
intel_dp_aux_ch(struct intel_dp *intel_dp,
327 328 329
		uint8_t *send, int send_bytes,
		uint8_t *recv, int recv_size)
{
C
Chris Wilson 已提交
330
	uint32_t output_reg = intel_dp->output_reg;
331
	struct drm_device *dev = intel_dp->base.base.dev;
332 333 334 335 336 337
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t ch_ctl = output_reg + 0x10;
	uint32_t ch_data = ch_ctl + 4;
	int i;
	int recv_bytes;
	uint32_t status;
338
	uint32_t aux_clock_divider;
339
	int try, precharge;
340

341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363
	if (IS_HASWELL(dev)) {
		switch (intel_dp->port) {
		case PORT_A:
			ch_ctl = DPA_AUX_CH_CTL;
			ch_data = DPA_AUX_CH_DATA1;
			break;
		case PORT_B:
			ch_ctl = PCH_DPB_AUX_CH_CTL;
			ch_data = PCH_DPB_AUX_CH_DATA1;
			break;
		case PORT_C:
			ch_ctl = PCH_DPC_AUX_CH_CTL;
			ch_data = PCH_DPC_AUX_CH_DATA1;
			break;
		case PORT_D:
			ch_ctl = PCH_DPD_AUX_CH_CTL;
			ch_data = PCH_DPD_AUX_CH_DATA1;
			break;
		default:
			BUG();
		}
	}

364
	intel_dp_check_edp(intel_dp);
365
	/* The clock divider is based off the hrawclk,
366 367
	 * and would like to run at 2MHz. So, take the
	 * hrawclk value and divide by 2 and use that
368 369 370
	 *
	 * Note that PCH attached eDP panels should use a 125MHz input
	 * clock divider.
371
	 */
A
Adam Jackson 已提交
372
	if (is_cpu_edp(intel_dp)) {
373 374 375
		if (IS_VALLEYVIEW(dev))
			aux_clock_divider = 100;
		else if (IS_GEN6(dev) || IS_GEN7(dev))
K
Keith Packard 已提交
376
			aux_clock_divider = 200; /* SNB & IVB eDP input clock at 400Mhz */
377 378 379
		else
			aux_clock_divider = 225; /* eDP input clock at 450Mhz */
	} else if (HAS_PCH_SPLIT(dev))
380
		aux_clock_divider = DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
381 382 383
	else
		aux_clock_divider = intel_hrawclk(dev) / 2;

384 385 386 387 388
	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

389 390 391 392 393 394 395 396 397 398 399
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
		status = I915_READ(ch_ctl);
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
		WARN(1, "dp_aux_ch not started status 0x%08x\n",
		     I915_READ(ch_ctl));
400 401 402
		return -EBUSY;
	}

403 404 405
	/* Must try at least 3 times according to DP spec */
	for (try = 0; try < 5; try++) {
		/* Load the send data into the aux channel data registers */
406 407 408
		for (i = 0; i < send_bytes; i += 4)
			I915_WRITE(ch_data + i,
				   pack_aux(send + i, send_bytes - i));
409

410
		/* Send the command and wait for it to complete */
411 412 413 414 415 416 417 418 419
		I915_WRITE(ch_ctl,
			   DP_AUX_CH_CTL_SEND_BUSY |
			   DP_AUX_CH_CTL_TIME_OUT_400us |
			   (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
			   (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
			   (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
			   DP_AUX_CH_CTL_DONE |
			   DP_AUX_CH_CTL_TIME_OUT_ERROR |
			   DP_AUX_CH_CTL_RECEIVE_ERROR);
420 421 422 423
		for (;;) {
			status = I915_READ(ch_ctl);
			if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
				break;
424
			udelay(100);
425
		}
426

427
		/* Clear done status and any errors */
428 429 430 431 432
		I915_WRITE(ch_ctl,
			   status |
			   DP_AUX_CH_CTL_DONE |
			   DP_AUX_CH_CTL_TIME_OUT_ERROR |
			   DP_AUX_CH_CTL_RECEIVE_ERROR);
433 434 435 436

		if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
			      DP_AUX_CH_CTL_RECEIVE_ERROR))
			continue;
437
		if (status & DP_AUX_CH_CTL_DONE)
438 439 440 441
			break;
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
442
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
443
		return -EBUSY;
444 445 446 447 448
	}

	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
449
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
450
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
451 452
		return -EIO;
	}
453 454 455

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
456
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
457
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
458
		return -ETIMEDOUT;
459 460 461 462 463 464 465
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
466

467 468 469
	for (i = 0; i < recv_bytes; i += 4)
		unpack_aux(I915_READ(ch_data + i),
			   recv + i, recv_bytes - i);
470 471 472 473 474 475

	return recv_bytes;
}

/* Write data to the aux channel in native mode */
static int
C
Chris Wilson 已提交
476
intel_dp_aux_native_write(struct intel_dp *intel_dp,
477 478 479 480 481 482 483
			  uint16_t address, uint8_t *send, int send_bytes)
{
	int ret;
	uint8_t	msg[20];
	int msg_bytes;
	uint8_t	ack;

484
	intel_dp_check_edp(intel_dp);
485 486 487 488
	if (send_bytes > 16)
		return -1;
	msg[0] = AUX_NATIVE_WRITE << 4;
	msg[1] = address >> 8;
489
	msg[2] = address & 0xff;
490 491 492 493
	msg[3] = send_bytes - 1;
	memcpy(&msg[4], send, send_bytes);
	msg_bytes = send_bytes + 4;
	for (;;) {
C
Chris Wilson 已提交
494
		ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
495 496 497 498 499 500 501
		if (ret < 0)
			return ret;
		if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
			break;
		else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
			udelay(100);
		else
502
			return -EIO;
503 504 505 506 507 508
	}
	return send_bytes;
}

/* Write a single byte to the aux channel in native mode */
static int
C
Chris Wilson 已提交
509
intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
510 511
			    uint16_t address, uint8_t byte)
{
C
Chris Wilson 已提交
512
	return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
513 514 515 516
}

/* read bytes from a native aux channel */
static int
C
Chris Wilson 已提交
517
intel_dp_aux_native_read(struct intel_dp *intel_dp,
518 519 520 521 522 523 524 525 526
			 uint16_t address, uint8_t *recv, int recv_bytes)
{
	uint8_t msg[4];
	int msg_bytes;
	uint8_t reply[20];
	int reply_bytes;
	uint8_t ack;
	int ret;

527
	intel_dp_check_edp(intel_dp);
528 529 530 531 532 533 534 535 536
	msg[0] = AUX_NATIVE_READ << 4;
	msg[1] = address >> 8;
	msg[2] = address & 0xff;
	msg[3] = recv_bytes - 1;

	msg_bytes = 4;
	reply_bytes = recv_bytes + 1;

	for (;;) {
C
Chris Wilson 已提交
537
		ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
538
				      reply, reply_bytes);
539 540 541
		if (ret == 0)
			return -EPROTO;
		if (ret < 0)
542 543 544 545 546 547 548 549 550
			return ret;
		ack = reply[0];
		if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
			memcpy(recv, reply + 1, ret - 1);
			return ret - 1;
		}
		else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
			udelay(100);
		else
551
			return -EIO;
552 553 554 555
	}
}

static int
556 557
intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
		    uint8_t write_byte, uint8_t *read_byte)
558
{
559
	struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
C
Chris Wilson 已提交
560 561 562
	struct intel_dp *intel_dp = container_of(adapter,
						struct intel_dp,
						adapter);
563 564 565
	uint16_t address = algo_data->address;
	uint8_t msg[5];
	uint8_t reply[2];
566
	unsigned retry;
567 568 569 570
	int msg_bytes;
	int reply_bytes;
	int ret;

571
	intel_dp_check_edp(intel_dp);
572 573 574 575 576 577 578 579
	/* Set up the command byte */
	if (mode & MODE_I2C_READ)
		msg[0] = AUX_I2C_READ << 4;
	else
		msg[0] = AUX_I2C_WRITE << 4;

	if (!(mode & MODE_I2C_STOP))
		msg[0] |= AUX_I2C_MOT << 4;
580

581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601
	msg[1] = address >> 8;
	msg[2] = address;

	switch (mode) {
	case MODE_I2C_WRITE:
		msg[3] = 0;
		msg[4] = write_byte;
		msg_bytes = 5;
		reply_bytes = 1;
		break;
	case MODE_I2C_READ:
		msg[3] = 0;
		msg_bytes = 4;
		reply_bytes = 2;
		break;
	default:
		msg_bytes = 3;
		reply_bytes = 1;
		break;
	}

602 603 604 605
	for (retry = 0; retry < 5; retry++) {
		ret = intel_dp_aux_ch(intel_dp,
				      msg, msg_bytes,
				      reply, reply_bytes);
606
		if (ret < 0) {
607
			DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
608 609
			return ret;
		}
610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628

		switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
		case AUX_NATIVE_REPLY_ACK:
			/* I2C-over-AUX Reply field is only valid
			 * when paired with AUX ACK.
			 */
			break;
		case AUX_NATIVE_REPLY_NACK:
			DRM_DEBUG_KMS("aux_ch native nack\n");
			return -EREMOTEIO;
		case AUX_NATIVE_REPLY_DEFER:
			udelay(100);
			continue;
		default:
			DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
				  reply[0]);
			return -EREMOTEIO;
		}

629 630 631 632 633 634 635
		switch (reply[0] & AUX_I2C_REPLY_MASK) {
		case AUX_I2C_REPLY_ACK:
			if (mode == MODE_I2C_READ) {
				*read_byte = reply[1];
			}
			return reply_bytes - 1;
		case AUX_I2C_REPLY_NACK:
636
			DRM_DEBUG_KMS("aux_i2c nack\n");
637 638
			return -EREMOTEIO;
		case AUX_I2C_REPLY_DEFER:
639
			DRM_DEBUG_KMS("aux_i2c defer\n");
640 641 642
			udelay(100);
			break;
		default:
643
			DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
644 645 646
			return -EREMOTEIO;
		}
	}
647 648 649

	DRM_ERROR("too many retries, giving up\n");
	return -EREMOTEIO;
650 651
}

652
static void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp);
653
static void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
654

655
static int
C
Chris Wilson 已提交
656
intel_dp_i2c_init(struct intel_dp *intel_dp,
657
		  struct intel_connector *intel_connector, const char *name)
658
{
659 660
	int	ret;

Z
Zhenyu Wang 已提交
661
	DRM_DEBUG_KMS("i2c_init %s\n", name);
C
Chris Wilson 已提交
662 663 664 665
	intel_dp->algo.running = false;
	intel_dp->algo.address = 0;
	intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;

666
	memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
C
Chris Wilson 已提交
667 668
	intel_dp->adapter.owner = THIS_MODULE;
	intel_dp->adapter.class = I2C_CLASS_DDC;
669
	strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
C
Chris Wilson 已提交
670 671 672 673
	intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
	intel_dp->adapter.algo_data = &intel_dp->algo;
	intel_dp->adapter.dev.parent = &intel_connector->base.kdev;

674 675
	ironlake_edp_panel_vdd_on(intel_dp);
	ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
676
	ironlake_edp_panel_vdd_off(intel_dp, false);
677
	return ret;
678 679 680
}

static bool
681 682
intel_dp_mode_fixup(struct drm_encoder *encoder,
		    const struct drm_display_mode *mode,
683 684
		    struct drm_display_mode *adjusted_mode)
{
685
	struct drm_device *dev = encoder->dev;
C
Chris Wilson 已提交
686
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
687
	struct intel_connector *intel_connector = intel_dp->attached_connector;
688
	int lane_count, clock;
689
	int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
C
Chris Wilson 已提交
690
	int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
691
	int bpp, mode_rate;
692 693
	static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };

694 695 696
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
697 698
		intel_pch_panel_fitting(dev, DRM_MODE_SCALE_FULLSCREEN,
					mode, adjusted_mode);
699 700
	}

701
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
702 703
		return false;

704 705
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
		      "max bw %02x pixel clock %iKHz\n",
706
		      max_lane_count, bws[max_clock], adjusted_mode->clock);
707

708
	if (!intel_dp_adjust_dithering(intel_dp, adjusted_mode, true))
709 710 711
		return false;

	bpp = adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC ? 18 : 24;
712
	mode_rate = intel_dp_link_required(adjusted_mode->clock, bpp);
713

714 715
	for (clock = 0; clock <= max_clock; clock++) {
		for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
716
			int link_avail = intel_dp_max_data_rate(intel_dp_link_clock(bws[clock]), lane_count);
717

718
			if (mode_rate <= link_avail) {
C
Chris Wilson 已提交
719 720 721
				intel_dp->link_bw = bws[clock];
				intel_dp->lane_count = lane_count;
				adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
722 723
				DRM_DEBUG_KMS("DP link bw %02x lane "
						"count %d clock %d bpp %d\n",
C
Chris Wilson 已提交
724
				       intel_dp->link_bw, intel_dp->lane_count,
725 726 727
				       adjusted_mode->clock, bpp);
				DRM_DEBUG_KMS("DP link bw required %i available %i\n",
					      mode_rate, link_avail);
728 729 730 731
				return true;
			}
		}
	}
732

733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753
	return false;
}

struct intel_dp_m_n {
	uint32_t	tu;
	uint32_t	gmch_m;
	uint32_t	gmch_n;
	uint32_t	link_m;
	uint32_t	link_n;
};

static void
intel_reduce_ratio(uint32_t *num, uint32_t *den)
{
	while (*num > 0xffffff || *den > 0xffffff) {
		*num >>= 1;
		*den >>= 1;
	}
}

static void
754
intel_dp_compute_m_n(int bpp,
755 756 757 758 759 760
		     int nlanes,
		     int pixel_clock,
		     int link_clock,
		     struct intel_dp_m_n *m_n)
{
	m_n->tu = 64;
761
	m_n->gmch_m = (pixel_clock * bpp) >> 3;
762 763 764 765 766 767 768 769 770 771 772 773
	m_n->gmch_n = link_clock * nlanes;
	intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
	m_n->link_m = pixel_clock;
	m_n->link_n = link_clock;
	intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
}

void
intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
		 struct drm_display_mode *adjusted_mode)
{
	struct drm_device *dev = crtc->dev;
774
	struct intel_encoder *encoder;
775 776
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
777
	int lane_count = 4;
778
	struct intel_dp_m_n m_n;
779
	int pipe = intel_crtc->pipe;
780 781

	/*
782
	 * Find the lane count in the intel_encoder private
783
	 */
784 785
	for_each_encoder_on_crtc(dev, crtc, encoder) {
		struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
786

787 788 789
		if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_dp->base.type == INTEL_OUTPUT_EDP)
		{
C
Chris Wilson 已提交
790
			lane_count = intel_dp->lane_count;
791
			break;
792 793 794 795 796 797 798 799
		}
	}

	/*
	 * Compute the GMCH and Link ratios. The '3' here is
	 * the number of bytes_per_pixel post-LUT, which we always
	 * set up for 8-bits of R/G/B, or 3 bytes total.
	 */
800
	intel_dp_compute_m_n(intel_crtc->bpp, lane_count,
801 802
			     mode->clock, adjusted_mode->clock, &m_n);

803 804 805 806 807 808
	if (IS_HASWELL(dev)) {
		I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
		I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
		I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
		I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
	} else if (HAS_PCH_SPLIT(dev)) {
809
		I915_WRITE(TRANSDATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
810 811 812
		I915_WRITE(TRANSDATA_N1(pipe), m_n.gmch_n);
		I915_WRITE(TRANSDPLINK_M1(pipe), m_n.link_m);
		I915_WRITE(TRANSDPLINK_N1(pipe), m_n.link_n);
813 814 815 816 817
	} else if (IS_VALLEYVIEW(dev)) {
		I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
		I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
		I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
		I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
818
	} else {
819
		I915_WRITE(PIPE_GMCH_DATA_M(pipe),
820
			   TU_SIZE(m_n.tu) | m_n.gmch_m);
821 822 823
		I915_WRITE(PIPE_GMCH_DATA_N(pipe), m_n.gmch_n);
		I915_WRITE(PIPE_DP_LINK_M(pipe), m_n.link_m);
		I915_WRITE(PIPE_DP_LINK_N(pipe), m_n.link_n);
824 825 826
	}
}

827 828 829 830 831 832 833 834 835 836 837 838 839 840 841
void intel_dp_init_link_config(struct intel_dp *intel_dp)
{
	memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
	intel_dp->link_configuration[0] = intel_dp->link_bw;
	intel_dp->link_configuration[1] = intel_dp->lane_count;
	intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
	/*
	 * Check for DPCD version > 1.1 and enhanced framing support
	 */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
		intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
	}
}

842 843 844 845
static void
intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
		  struct drm_display_mode *adjusted_mode)
{
846
	struct drm_device *dev = encoder->dev;
847
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
848
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
849
	struct drm_crtc *crtc = intel_dp->base.base.crtc;
850 851
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

852
	/*
K
Keith Packard 已提交
853
	 * There are four kinds of DP registers:
854 855
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
856 857
	 * 	SNB CPU
	 *	IVB CPU
858 859 860 861 862 863 864 865 866 867
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
868

869 870 871 872
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
873

874 875
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
876

C
Chris Wilson 已提交
877
	switch (intel_dp->lane_count) {
878
	case 1:
C
Chris Wilson 已提交
879
		intel_dp->DP |= DP_PORT_WIDTH_1;
880 881
		break;
	case 2:
C
Chris Wilson 已提交
882
		intel_dp->DP |= DP_PORT_WIDTH_2;
883 884
		break;
	case 4:
C
Chris Wilson 已提交
885
		intel_dp->DP |= DP_PORT_WIDTH_4;
886 887
		break;
	}
888 889 890
	if (intel_dp->has_audio) {
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
				 pipe_name(intel_crtc->pipe));
C
Chris Wilson 已提交
891
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
892 893
		intel_write_eld(encoder, adjusted_mode);
	}
894 895

	intel_dp_init_link_config(intel_dp);
896

897
	/* Split out the IBX/CPU vs CPT settings */
898

899
	if (is_cpu_edp(intel_dp) && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
K
Keith Packard 已提交
900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

		if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
			intel_dp->DP |= DP_ENHANCED_FRAMING;

		intel_dp->DP |= intel_crtc->pipe << 29;

		/* don't miss out required setting for eDP */
		if (adjusted_mode->clock < 200000)
			intel_dp->DP |= DP_PLL_FREQ_160MHZ;
		else
			intel_dp->DP |= DP_PLL_FREQ_270MHZ;
	} else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939
		intel_dp->DP |= intel_dp->color_range;

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

		if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
			intel_dp->DP |= DP_ENHANCED_FRAMING;

		if (intel_crtc->pipe == 1)
			intel_dp->DP |= DP_PIPEB_SELECT;

		if (is_cpu_edp(intel_dp)) {
			/* don't miss out required setting for eDP */
			if (adjusted_mode->clock < 200000)
				intel_dp->DP |= DP_PLL_FREQ_160MHZ;
			else
				intel_dp->DP |= DP_PLL_FREQ_270MHZ;
		}
	} else {
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
940
	}
941 942
}

943 944 945 946 947 948 949 950 951 952 953 954
#define IDLE_ON_MASK		(PP_ON | 0 	  | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | 0 	  | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)

#define IDLE_OFF_MASK		(PP_ON | 0        | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_OFF_VALUE		(0     | 0        | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)

#define IDLE_CYCLE_MASK		(PP_ON | 0        | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | 0        | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)

static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
				       u32 mask,
				       u32 value)
955
{
956 957
	struct drm_device *dev = intel_dp->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
958

959 960 961 962
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
		      mask, value,
		      I915_READ(PCH_PP_STATUS),
		      I915_READ(PCH_PP_CONTROL));
963

964 965 966 967
	if (_wait_for((I915_READ(PCH_PP_STATUS) & mask) == value, 5000, 10)) {
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
			  I915_READ(PCH_PP_STATUS),
			  I915_READ(PCH_PP_CONTROL));
968
	}
969
}
970

971 972 973 974
static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
	ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
975 976
}

977 978 979 980 981 982 983 984 985 986 987 988 989
static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
	ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
}

static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
{
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
	ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
}


990 991 992 993 994 995 996 997 998 999 1000
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

static  u32 ironlake_get_pp_control(struct drm_i915_private *dev_priv)
{
	u32	control = I915_READ(PCH_PP_CONTROL);

	control &= ~PANEL_UNLOCK_MASK;
	control |= PANEL_UNLOCK_REGS;
	return control;
1001 1002
}

1003 1004 1005 1006 1007 1008
static void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;

1009 1010
	if (!is_edp(intel_dp))
		return;
1011
	DRM_DEBUG_KMS("Turn eDP VDD on\n");
1012

1013 1014 1015 1016
	WARN(intel_dp->want_panel_vdd,
	     "eDP VDD already requested on\n");

	intel_dp->want_panel_vdd = true;
1017

1018 1019 1020 1021 1022
	if (ironlake_edp_have_panel_vdd(intel_dp)) {
		DRM_DEBUG_KMS("eDP VDD already on\n");
		return;
	}

1023 1024 1025
	if (!ironlake_edp_have_panel_power(intel_dp))
		ironlake_wait_panel_power_cycle(intel_dp);

1026
	pp = ironlake_get_pp_control(dev_priv);
1027 1028 1029
	pp |= EDP_FORCE_VDD;
	I915_WRITE(PCH_PP_CONTROL, pp);
	POSTING_READ(PCH_PP_CONTROL);
1030 1031
	DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
		      I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
1032 1033 1034 1035 1036

	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
	if (!ironlake_edp_have_panel_power(intel_dp)) {
1037
		DRM_DEBUG_KMS("eDP was not running\n");
1038 1039
		msleep(intel_dp->panel_power_up_delay);
	}
1040 1041
}

1042
static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
1043 1044 1045 1046 1047
{
	struct drm_device *dev = intel_dp->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;

1048
	if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
1049
		pp = ironlake_get_pp_control(dev_priv);
1050 1051 1052 1053 1054 1055 1056
		pp &= ~EDP_FORCE_VDD;
		I915_WRITE(PCH_PP_CONTROL, pp);
		POSTING_READ(PCH_PP_CONTROL);

		/* Make sure sequencer is idle before allowing subsequent activity */
		DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
			      I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
1057 1058

		msleep(intel_dp->panel_power_down_delay);
1059 1060
	}
}
1061

1062 1063 1064 1065 1066 1067
static void ironlake_panel_vdd_work(struct work_struct *__work)
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);
	struct drm_device *dev = intel_dp->base.base.dev;

1068
	mutex_lock(&dev->mode_config.mutex);
1069
	ironlake_panel_vdd_off_sync(intel_dp);
1070
	mutex_unlock(&dev->mode_config.mutex);
1071 1072 1073 1074
}

static void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
{
1075 1076
	if (!is_edp(intel_dp))
		return;
1077

1078 1079
	DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
	WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
1080

1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093
	intel_dp->want_panel_vdd = false;

	if (sync) {
		ironlake_panel_vdd_off_sync(intel_dp);
	} else {
		/*
		 * Queue the timer to fire a long
		 * time from now (relative to the power down delay)
		 * to keep the panel power up across a sequence of operations
		 */
		schedule_delayed_work(&intel_dp->panel_vdd_work,
				      msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
	}
1094 1095
}

1096
static void ironlake_edp_panel_on(struct intel_dp *intel_dp)
1097
{
1098
	struct drm_device *dev = intel_dp->base.base.dev;
1099
	struct drm_i915_private *dev_priv = dev->dev_private;
1100
	u32 pp;
1101

1102
	if (!is_edp(intel_dp))
1103
		return;
1104 1105 1106 1107 1108

	DRM_DEBUG_KMS("Turn eDP power on\n");

	if (ironlake_edp_have_panel_power(intel_dp)) {
		DRM_DEBUG_KMS("eDP power already on\n");
1109
		return;
1110
	}
1111

1112
	ironlake_wait_panel_power_cycle(intel_dp);
1113

1114
	pp = ironlake_get_pp_control(dev_priv);
1115 1116 1117 1118 1119 1120
	if (IS_GEN5(dev)) {
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
		I915_WRITE(PCH_PP_CONTROL, pp);
		POSTING_READ(PCH_PP_CONTROL);
	}
1121

1122
	pp |= POWER_TARGET_ON;
1123 1124 1125
	if (!IS_GEN5(dev))
		pp |= PANEL_POWER_RESET;

1126
	I915_WRITE(PCH_PP_CONTROL, pp);
1127
	POSTING_READ(PCH_PP_CONTROL);
1128

1129
	ironlake_wait_panel_on(intel_dp);
1130

1131 1132 1133 1134 1135
	if (IS_GEN5(dev)) {
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
		I915_WRITE(PCH_PP_CONTROL, pp);
		POSTING_READ(PCH_PP_CONTROL);
	}
1136 1137
}

1138
static void ironlake_edp_panel_off(struct intel_dp *intel_dp)
1139
{
1140
	struct drm_device *dev = intel_dp->base.base.dev;
1141
	struct drm_i915_private *dev_priv = dev->dev_private;
1142
	u32 pp;
1143

1144 1145
	if (!is_edp(intel_dp))
		return;
1146

1147
	DRM_DEBUG_KMS("Turn eDP power off\n");
1148

1149
	WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
1150

1151
	pp = ironlake_get_pp_control(dev_priv);
1152 1153 1154
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
	pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
1155 1156
	I915_WRITE(PCH_PP_CONTROL, pp);
	POSTING_READ(PCH_PP_CONTROL);
1157

1158 1159
	intel_dp->want_panel_vdd = false;

1160
	ironlake_wait_panel_off(intel_dp);
1161 1162
}

1163
static void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
1164
{
1165
	struct drm_device *dev = intel_dp->base.base.dev;
1166
	struct drm_i915_private *dev_priv = dev->dev_private;
1167
	int pipe = to_intel_crtc(intel_dp->base.base.crtc)->pipe;
1168 1169
	u32 pp;

1170 1171 1172
	if (!is_edp(intel_dp))
		return;

1173
	DRM_DEBUG_KMS("\n");
1174 1175 1176 1177 1178 1179
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
1180
	msleep(intel_dp->backlight_on_delay);
1181
	pp = ironlake_get_pp_control(dev_priv);
1182 1183
	pp |= EDP_BLC_ENABLE;
	I915_WRITE(PCH_PP_CONTROL, pp);
1184
	POSTING_READ(PCH_PP_CONTROL);
1185 1186

	intel_panel_enable_backlight(dev, pipe);
1187 1188
}

1189
static void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
1190
{
1191
	struct drm_device *dev = intel_dp->base.base.dev;
1192 1193 1194
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;

1195 1196 1197
	if (!is_edp(intel_dp))
		return;

1198 1199
	intel_panel_disable_backlight(dev);

1200
	DRM_DEBUG_KMS("\n");
1201
	pp = ironlake_get_pp_control(dev_priv);
1202 1203
	pp &= ~EDP_BLC_ENABLE;
	I915_WRITE(PCH_PP_CONTROL, pp);
1204 1205
	POSTING_READ(PCH_PP_CONTROL);
	msleep(intel_dp->backlight_off_delay);
1206
}
1207

1208
static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
1209
{
1210 1211
	struct drm_device *dev = intel_dp->base.base.dev;
	struct drm_crtc *crtc = intel_dp->base.base.crtc;
1212 1213 1214
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1215 1216 1217
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

1218 1219
	DRM_DEBUG_KMS("\n");
	dpa_ctl = I915_READ(DP_A);
1220 1221 1222 1223 1224 1225 1226 1227 1228
	WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We don't adjust intel_dp->DP while tearing down the link, to
	 * facilitate link retraining (e.g. after hotplug). Hence clear all
	 * enable bits here to ensure that we don't enable too much. */
	intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	intel_dp->DP |= DP_PLL_ENABLE;
	I915_WRITE(DP_A, intel_dp->DP);
1229 1230
	POSTING_READ(DP_A);
	udelay(200);
1231 1232
}

1233
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
1234
{
1235 1236
	struct drm_device *dev = intel_dp->base.base.dev;
	struct drm_crtc *crtc = intel_dp->base.base.crtc;
1237 1238 1239
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1240 1241 1242
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

1243
	dpa_ctl = I915_READ(DP_A);
1244 1245 1246 1247 1248 1249 1250
	WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
	     "dp pll off, should be on\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We can't rely on the value tracked for the DP register in
	 * intel_dp->DP because link_down must not change that (otherwise link
	 * re-training will fail. */
1251
	dpa_ctl &= ~DP_PLL_ENABLE;
1252
	I915_WRITE(DP_A, dpa_ctl);
1253
	POSTING_READ(DP_A);
1254 1255 1256
	udelay(200);
}

1257
/* If the sink supports it, try to set the power state appropriately */
1258
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
		ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
						  DP_SET_POWER_D3);
		if (ret != 1)
			DRM_DEBUG_DRIVER("failed to write sink power state\n");
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
			ret = intel_dp_aux_native_write_1(intel_dp,
							  DP_SET_POWER,
							  DP_SET_POWER_D0);
			if (ret == 1)
				break;
			msleep(1);
		}
	}
}

1287 1288
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
1289
{
1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 tmp = I915_READ(intel_dp->output_reg);

	if (!(tmp & DP_PORT_EN))
		return false;

	if (is_cpu_edp(intel_dp) && IS_GEN7(dev)) {
		*pipe = PORT_TO_PIPE_CPT(tmp);
	} else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
		*pipe = PORT_TO_PIPE(tmp);
	} else {
		u32 trans_sel;
		u32 trans_dp;
		int i;

		switch (intel_dp->output_reg) {
		case PCH_DP_B:
			trans_sel = TRANS_DP_PORT_SEL_B;
			break;
		case PCH_DP_C:
			trans_sel = TRANS_DP_PORT_SEL_C;
			break;
		case PCH_DP_D:
			trans_sel = TRANS_DP_PORT_SEL_D;
			break;
		default:
			return true;
		}

		for_each_pipe(i) {
			trans_dp = I915_READ(TRANS_DP_CTL(i));
			if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
				*pipe = i;
				return true;
			}
		}
	}

	DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n", intel_dp->output_reg);
1331

1332 1333 1334
	return true;
}

1335
static void intel_disable_dp(struct intel_encoder *encoder)
1336
{
1337
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1338 1339 1340 1341

	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
	ironlake_edp_panel_vdd_on(intel_dp);
1342
	ironlake_edp_backlight_off(intel_dp);
1343
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1344
	ironlake_edp_panel_off(intel_dp);
1345 1346 1347 1348

	/* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
	if (!is_cpu_edp(intel_dp))
		intel_dp_link_down(intel_dp);
1349 1350
}

1351 1352 1353 1354
static void intel_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

1355 1356
	if (is_cpu_edp(intel_dp)) {
		intel_dp_link_down(intel_dp);
1357
		ironlake_edp_pll_off(intel_dp);
1358
	}
1359 1360
}

1361
static void intel_enable_dp(struct intel_encoder *encoder)
1362
{
1363 1364 1365 1366
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
1367

1368 1369 1370
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;

1371
	ironlake_edp_panel_vdd_on(intel_dp);
1372
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1373 1374 1375 1376
	intel_dp_start_link_train(intel_dp);
	ironlake_edp_panel_on(intel_dp);
	ironlake_edp_panel_vdd_off(intel_dp, true);
	intel_dp_complete_link_train(intel_dp);
1377
	ironlake_edp_backlight_on(intel_dp);
1378 1379
}

1380
static void intel_pre_enable_dp(struct intel_encoder *encoder)
1381
{
1382
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1383

1384 1385
	if (is_cpu_edp(intel_dp))
		ironlake_edp_pll_on(intel_dp);
1386 1387 1388
}

/*
1389 1390
 * Native read with retry for link status and receiver capability reads for
 * cases where the sink may still be asleep.
1391 1392
 */
static bool
1393 1394
intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
			       uint8_t *recv, int recv_bytes)
1395
{
1396 1397
	int ret, i;

1398 1399 1400 1401
	/*
	 * Sinks are *supposed* to come up within 1ms from an off state,
	 * but we're also supposed to retry 3 times per the spec.
	 */
1402
	for (i = 0; i < 3; i++) {
1403 1404 1405
		ret = intel_dp_aux_native_read(intel_dp, address, recv,
					       recv_bytes);
		if (ret == recv_bytes)
1406 1407 1408
			return true;
		msleep(1);
	}
1409

1410
	return false;
1411 1412 1413 1414 1415 1416 1417
}

/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
static bool
1418
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
1419
{
1420 1421
	return intel_dp_aux_native_read_retry(intel_dp,
					      DP_LANE0_1_STATUS,
1422
					      link_status,
1423
					      DP_LINK_STATUS_SIZE);
1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443
}

#if 0
static char	*voltage_names[] = {
	"0.4V", "0.6V", "0.8V", "1.2V"
};
static char	*pre_emph_names[] = {
	"0dB", "3.5dB", "6dB", "9.5dB"
};
static char	*link_train_names[] = {
	"pattern 1", "pattern 2", "idle", "off"
};
#endif

/*
 * These are source-specific values; current Intel hardware supports
 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
 */

static uint8_t
K
Keith Packard 已提交
1444
intel_dp_voltage_max(struct intel_dp *intel_dp)
1445
{
K
Keith Packard 已提交
1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460
	struct drm_device *dev = intel_dp->base.base.dev;

	if (IS_GEN7(dev) && is_cpu_edp(intel_dp))
		return DP_TRAIN_VOLTAGE_SWING_800;
	else if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp))
		return DP_TRAIN_VOLTAGE_SWING_1200;
	else
		return DP_TRAIN_VOLTAGE_SWING_800;
}

static uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
	struct drm_device *dev = intel_dp->base.base.dev;

1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473
	if (IS_HASWELL(dev)) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_9_5;
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
	} else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
K
Keith Packard 已提交
1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_600:
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
1495 1496 1497 1498
	}
}

static void
1499
intel_get_adjust_train(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
1500 1501 1502 1503
{
	uint8_t v = 0;
	uint8_t p = 0;
	int lane;
K
Keith Packard 已提交
1504 1505
	uint8_t voltage_max;
	uint8_t preemph_max;
1506

1507
	for (lane = 0; lane < intel_dp->lane_count; lane++) {
1508 1509
		uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
		uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
1510 1511 1512 1513 1514 1515 1516

		if (this_v > v)
			v = this_v;
		if (this_p > p)
			p = this_p;
	}

K
Keith Packard 已提交
1517
	voltage_max = intel_dp_voltage_max(intel_dp);
1518 1519
	if (v >= voltage_max)
		v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
1520

K
Keith Packard 已提交
1521 1522 1523
	preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
	if (p >= preemph_max)
		p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
1524 1525

	for (lane = 0; lane < 4; lane++)
1526
		intel_dp->train_set[lane] = v | p;
1527 1528 1529
}

static uint32_t
1530
intel_dp_signal_levels(uint8_t train_set)
1531
{
1532
	uint32_t	signal_levels = 0;
1533

1534
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548
	case DP_TRAIN_VOLTAGE_SWING_400:
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
	case DP_TRAIN_VOLTAGE_SWING_600:
		signal_levels |= DP_VOLTAGE_0_6;
		break;
	case DP_TRAIN_VOLTAGE_SWING_800:
		signal_levels |= DP_VOLTAGE_0_8;
		break;
	case DP_TRAIN_VOLTAGE_SWING_1200:
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
1549
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566
	case DP_TRAIN_PRE_EMPHASIS_0:
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
	case DP_TRAIN_PRE_EMPHASIS_3_5:
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
	case DP_TRAIN_PRE_EMPHASIS_6:
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
	case DP_TRAIN_PRE_EMPHASIS_9_5:
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

1567 1568 1569 1570
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen6_edp_signal_levels(uint8_t train_set)
{
1571 1572 1573
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
1574
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1575 1576 1577 1578
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
1579
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1580 1581
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
1582
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1583 1584
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
1585
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1586 1587
	case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
1588
	default:
1589 1590 1591
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
1592 1593 1594
	}
}

K
Keith Packard 已提交
1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen7_edp_signal_levels(uint8_t train_set)
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659
/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
static uint32_t
intel_dp_signal_levels_hsw(uint8_t train_set)
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_400MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_400MV_3_5DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
		return DDI_BUF_EMP_400MV_6DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
		return DDI_BUF_EMP_400MV_9_5DB_HSW;

	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_600MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_600MV_3_5DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
		return DDI_BUF_EMP_600MV_6DB_HSW;

	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_800MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_800MV_3_5DB_HSW;
	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return DDI_BUF_EMP_400MV_0DB_HSW;
	}
}

1660
static bool
C
Chris Wilson 已提交
1661
intel_dp_set_link_train(struct intel_dp *intel_dp,
1662
			uint32_t dp_reg_value,
1663
			uint8_t dp_train_pat)
1664
{
1665
	struct drm_device *dev = intel_dp->base.base.dev;
1666 1667
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;
1668
	uint32_t temp;
1669

1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705
	if (IS_HASWELL(dev)) {
		temp = I915_READ(DP_TP_CTL(intel_dp->port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_IDLE;
			I915_WRITE(DP_TP_CTL(intel_dp->port), temp);

			if (wait_for((I915_READ(DP_TP_STATUS(intel_dp->port)) &
				      DP_TP_STATUS_IDLE_DONE), 1))
				DRM_ERROR("Timed out waiting for DP idle patterns\n");

			temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(intel_dp->port), temp);

	} else if (HAS_PCH_CPT(dev) &&
		   (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743
		dp_reg_value &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			dp_reg_value |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			dp_reg_value |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
			dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
		dp_reg_value &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			dp_reg_value |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			dp_reg_value |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			dp_reg_value |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
			dp_reg_value |= DP_LINK_TRAIN_PAT_2;
			break;
		}
	}

C
Chris Wilson 已提交
1744 1745
	I915_WRITE(intel_dp->output_reg, dp_reg_value);
	POSTING_READ(intel_dp->output_reg);
1746

C
Chris Wilson 已提交
1747
	intel_dp_aux_native_write_1(intel_dp,
1748 1749 1750
				    DP_TRAINING_PATTERN_SET,
				    dp_train_pat);

1751 1752 1753 1754 1755 1756 1757 1758 1759
	if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) !=
	    DP_TRAINING_PATTERN_DISABLE) {
		ret = intel_dp_aux_native_write(intel_dp,
						DP_TRAINING_LANE0_SET,
						intel_dp->train_set,
						intel_dp->lane_count);
		if (ret != intel_dp->lane_count)
			return false;
	}
1760 1761 1762 1763

	return true;
}

1764
/* Enable corresponding port and start training pattern 1 */
1765
void
1766
intel_dp_start_link_train(struct intel_dp *intel_dp)
1767
{
1768 1769
	struct drm_encoder *encoder = &intel_dp->base.base;
	struct drm_device *dev = encoder->dev;
1770 1771 1772
	int i;
	uint8_t voltage;
	bool clock_recovery = false;
1773
	int voltage_tries, loop_tries;
C
Chris Wilson 已提交
1774
	uint32_t DP = intel_dp->DP;
1775

1776 1777 1778
	if (IS_HASWELL(dev))
		intel_ddi_prepare_link_retrain(encoder);

1779 1780 1781 1782
	/* Write the link configuration data */
	intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
				  intel_dp->link_configuration,
				  DP_LINK_CONFIGURATION_SIZE);
1783 1784

	DP |= DP_PORT_EN;
K
Keith Packard 已提交
1785

1786
	memset(intel_dp->train_set, 0, 4);
1787
	voltage = 0xff;
1788 1789
	voltage_tries = 0;
	loop_tries = 0;
1790 1791
	clock_recovery = false;
	for (;;) {
1792
		/* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
1793
		uint8_t	    link_status[DP_LINK_STATUS_SIZE];
1794
		uint32_t    signal_levels;
1795

1796 1797 1798 1799 1800
		if (IS_HASWELL(dev)) {
			signal_levels = intel_dp_signal_levels_hsw(
							intel_dp->train_set[0]);
			DP = (DP & ~DDI_BUF_EMP_MASK) | signal_levels;
		} else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
K
Keith Packard 已提交
1801 1802 1803
			signal_levels = intel_gen7_edp_signal_levels(intel_dp->train_set[0]);
			DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_IVB) | signal_levels;
		} else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
1804
			signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
1805 1806
			DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
		} else {
1807
			signal_levels = intel_dp_signal_levels(intel_dp->train_set[0]);
1808 1809
			DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
		}
1810 1811
		DRM_DEBUG_KMS("training pattern 1 signal levels %08x\n",
			      signal_levels);
1812

1813
		/* Set training pattern 1 */
1814
		if (!intel_dp_set_link_train(intel_dp, DP,
1815 1816
					     DP_TRAINING_PATTERN_1 |
					     DP_LINK_SCRAMBLING_DISABLE))
1817 1818
			break;

1819
		drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
1820 1821
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
1822
			break;
1823
		}
1824

1825
		if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
1826
			DRM_DEBUG_KMS("clock recovery OK\n");
1827 1828 1829 1830 1831 1832 1833
			clock_recovery = true;
			break;
		}

		/* Check to see if we've tried the max voltage */
		for (i = 0; i < intel_dp->lane_count; i++)
			if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
1834
				break;
1835
		if (i == intel_dp->lane_count && voltage_tries == 5) {
1836
			if (++loop_tries == 5) {
1837 1838 1839 1840 1841 1842 1843
				DRM_DEBUG_KMS("too many full retries, give up\n");
				break;
			}
			memset(intel_dp->train_set, 0, 4);
			voltage_tries = 0;
			continue;
		}
1844

1845
		/* Check to see if we've tried the same voltage 5 times */
1846 1847
		if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) != voltage) {
			voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
1848
			voltage_tries = 0;
1849 1850
		} else
			++voltage_tries;
1851

1852
		/* Compute new intel_dp->train_set as requested by target */
1853
		intel_get_adjust_train(intel_dp, link_status);
1854 1855
	}

1856 1857 1858
	intel_dp->DP = DP;
}

1859
void
1860 1861
intel_dp_complete_link_train(struct intel_dp *intel_dp)
{
1862
	struct drm_device *dev = intel_dp->base.base.dev;
1863
	bool channel_eq = false;
1864
	int tries, cr_tries;
1865 1866
	uint32_t DP = intel_dp->DP;

1867 1868
	/* channel equalization */
	tries = 0;
1869
	cr_tries = 0;
1870 1871
	channel_eq = false;
	for (;;) {
1872
		/* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
1873
		uint32_t    signal_levels;
1874
		uint8_t	    link_status[DP_LINK_STATUS_SIZE];
1875

1876 1877 1878 1879 1880 1881
		if (cr_tries > 5) {
			DRM_ERROR("failed to train DP, aborting\n");
			intel_dp_link_down(intel_dp);
			break;
		}

1882 1883 1884 1885
		if (IS_HASWELL(dev)) {
			signal_levels = intel_dp_signal_levels_hsw(intel_dp->train_set[0]);
			DP = (DP & ~DDI_BUF_EMP_MASK) | signal_levels;
		} else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
K
Keith Packard 已提交
1886 1887 1888
			signal_levels = intel_gen7_edp_signal_levels(intel_dp->train_set[0]);
			DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_IVB) | signal_levels;
		} else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
1889
			signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
1890 1891
			DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
		} else {
1892
			signal_levels = intel_dp_signal_levels(intel_dp->train_set[0]);
1893 1894 1895
			DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
		}

1896
		/* channel eq pattern */
1897
		if (!intel_dp_set_link_train(intel_dp, DP,
1898 1899
					     DP_TRAINING_PATTERN_2 |
					     DP_LINK_SCRAMBLING_DISABLE))
1900 1901
			break;

1902
		drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
1903
		if (!intel_dp_get_link_status(intel_dp, link_status))
1904 1905
			break;

1906
		/* Make sure clock is still ok */
1907
		if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
1908 1909 1910 1911 1912
			intel_dp_start_link_train(intel_dp);
			cr_tries++;
			continue;
		}

1913
		if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
1914 1915 1916
			channel_eq = true;
			break;
		}
1917

1918 1919 1920 1921 1922 1923 1924 1925
		/* Try 5 times, then try clock recovery if that fails */
		if (tries > 5) {
			intel_dp_link_down(intel_dp);
			intel_dp_start_link_train(intel_dp);
			tries = 0;
			cr_tries++;
			continue;
		}
1926

1927
		/* Compute new intel_dp->train_set as requested by target */
1928
		intel_get_adjust_train(intel_dp, link_status);
1929
		++tries;
1930
	}
1931

1932 1933 1934
	if (channel_eq)
		DRM_DEBUG_KMS("Channel EQ done. DP Training successfull\n");

1935
	intel_dp_set_link_train(intel_dp, DP, DP_TRAINING_PATTERN_DISABLE);
1936 1937 1938
}

static void
C
Chris Wilson 已提交
1939
intel_dp_link_down(struct intel_dp *intel_dp)
1940
{
1941
	struct drm_device *dev = intel_dp->base.base.dev;
1942
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
1943
	uint32_t DP = intel_dp->DP;
1944

1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962
	/*
	 * DDI code has a strict mode set sequence and we should try to respect
	 * it, otherwise we might hang the machine in many different ways. So we
	 * really should be disabling the port only on a complete crtc_disable
	 * sequence. This function is just called under two conditions on DDI
	 * code:
	 * - Link train failed while doing crtc_enable, and on this case we
	 *   really should respect the mode set sequence and wait for a
	 *   crtc_disable.
	 * - Someone turned the monitor off and intel_dp_check_link_status
	 *   called us. We don't need to disable the whole port on this case, so
	 *   when someone turns the monitor on again,
	 *   intel_ddi_prepare_link_retrain will take care of redoing the link
	 *   train.
	 */
	if (IS_HASWELL(dev))
		return;

1963
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
1964 1965
		return;

1966
	DRM_DEBUG_KMS("\n");
1967

K
Keith Packard 已提交
1968
	if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
1969
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
C
Chris Wilson 已提交
1970
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
1971 1972
	} else {
		DP &= ~DP_LINK_TRAIN_MASK;
C
Chris Wilson 已提交
1973
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
1974
	}
1975
	POSTING_READ(intel_dp->output_reg);
1976

1977
	msleep(17);
1978

1979
	if (HAS_PCH_IBX(dev) &&
1980
	    I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
1981 1982
		struct drm_crtc *crtc = intel_dp->base.base.crtc;

1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996
		/* Hardware workaround: leaving our transcoder select
		 * set to transcoder B while it's off will prevent the
		 * corresponding HDMI output on transcoder A.
		 *
		 * Combine this with another hardware workaround:
		 * transcoder select bit can only be cleared while the
		 * port is enabled.
		 */
		DP &= ~DP_PIPEB_SELECT;
		I915_WRITE(intel_dp->output_reg, DP);

		/* Changes to enable or select take place the vblank
		 * after being written.
		 */
1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009
		if (crtc == NULL) {
			/* We can arrive here never having been attached
			 * to a CRTC, for instance, due to inheriting
			 * random state from the BIOS.
			 *
			 * If the pipe is not running, play safe and
			 * wait for the clocks to stabilise before
			 * continuing.
			 */
			POSTING_READ(intel_dp->output_reg);
			msleep(50);
		} else
			intel_wait_for_vblank(dev, to_intel_crtc(crtc)->pipe);
2010 2011
	}

2012
	DP &= ~DP_AUDIO_OUTPUT_ENABLE;
C
Chris Wilson 已提交
2013 2014
	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
2015
	msleep(intel_dp->panel_power_down_delay);
2016 2017
}

2018 2019
static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
2020 2021
{
	if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
2022 2023
					   sizeof(intel_dp->dpcd)) == 0)
		return false; /* aux transfer failed */
2024

2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040
	if (intel_dp->dpcd[DP_DPCD_REV] == 0)
		return false; /* DPCD not present */

	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

	if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
					   intel_dp->downstream_ports,
					   DP_MAX_DOWNSTREAM_PORTS) == 0)
		return false; /* downstream port status fetch failed */

	return true;
2041 2042
}

2043 2044 2045 2046 2047 2048 2049 2050
static void
intel_dp_probe_oui(struct intel_dp *intel_dp)
{
	u8 buf[3];

	if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
		return;

D
Daniel Vetter 已提交
2051 2052
	ironlake_edp_panel_vdd_on(intel_dp);

2053 2054 2055 2056 2057 2058 2059
	if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);

	if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);
D
Daniel Vetter 已提交
2060 2061

	ironlake_edp_panel_vdd_off(intel_dp, false);
2062 2063
}

2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

	ret = intel_dp_aux_native_read_retry(intel_dp,
					     DP_DEVICE_SERVICE_IRQ_VECTOR,
					     sink_irq_vector, 1);
	if (!ret)
		return false;

	return true;
}

static void
intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	/* NAK by default */
2082
	intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK);
2083 2084
}

2085 2086 2087 2088 2089 2090 2091 2092 2093 2094
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
 */

static void
C
Chris Wilson 已提交
2095
intel_dp_check_link_status(struct intel_dp *intel_dp)
2096
{
2097
	u8 sink_irq_vector;
2098
	u8 link_status[DP_LINK_STATUS_SIZE];
2099

2100
	if (!intel_dp->base.connectors_active)
2101
		return;
2102

2103
	if (WARN_ON(!intel_dp->base.base.crtc))
2104 2105
		return;

2106
	/* Try to read receiver status if the link appears to be up */
2107
	if (!intel_dp_get_link_status(intel_dp, link_status)) {
C
Chris Wilson 已提交
2108
		intel_dp_link_down(intel_dp);
2109 2110 2111
		return;
	}

2112
	/* Now read the DPCD to see if it's actually running */
2113
	if (!intel_dp_get_dpcd(intel_dp)) {
2114 2115 2116 2117
		intel_dp_link_down(intel_dp);
		return;
	}

2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
		intel_dp_aux_native_write_1(intel_dp,
					    DP_DEVICE_SERVICE_IRQ_VECTOR,
					    sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

2132
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
2133 2134
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
			      drm_get_encoder_name(&intel_dp->base.base));
2135 2136 2137
		intel_dp_start_link_train(intel_dp);
		intel_dp_complete_link_train(intel_dp);
	}
2138 2139
}

2140
/* XXX this is probably wrong for multiple downstream ports */
2141
static enum drm_connector_status
2142
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
2143
{
2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157
	uint8_t *dpcd = intel_dp->dpcd;
	bool hpd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

	/* if there's no downstream port, we're done */
	if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
		return connector_status_connected;

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
	hpd = !!(intel_dp->downstream_ports[0] & DP_DS_PORT_HPD);
	if (hpd) {
2158
		uint8_t reg;
2159
		if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
2160
						    &reg, 1))
2161
			return connector_status_unknown;
2162 2163
		return DP_GET_SINK_COUNT(reg) ? connector_status_connected
					      : connector_status_disconnected;
2164 2165 2166 2167
	}

	/* If no HPD, poke DDC gently */
	if (drm_probe_ddc(&intel_dp->adapter))
2168
		return connector_status_connected;
2169 2170 2171 2172 2173 2174 2175 2176

	/* Well we tried, say unknown for unreliable port types */
	type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
	if (type == DP_DS_PORT_TYPE_VGA || type == DP_DS_PORT_TYPE_NON_EDID)
		return connector_status_unknown;

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
2177
	return connector_status_disconnected;
2178 2179
}

2180
static enum drm_connector_status
Z
Zhenyu Wang 已提交
2181
ironlake_dp_detect(struct intel_dp *intel_dp)
2182 2183 2184
{
	enum drm_connector_status status;

2185 2186 2187 2188 2189 2190 2191
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
		status = intel_panel_detect(intel_dp->base.base.dev);
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}
2192

2193
	return intel_dp_detect_dpcd(intel_dp);
2194 2195
}

2196
static enum drm_connector_status
Z
Zhenyu Wang 已提交
2197
g4x_dp_detect(struct intel_dp *intel_dp)
2198
{
2199
	struct drm_device *dev = intel_dp->base.base.dev;
2200
	struct drm_i915_private *dev_priv = dev->dev_private;
2201
	uint32_t bit;
2202

C
Chris Wilson 已提交
2203
	switch (intel_dp->output_reg) {
2204
	case DP_B:
2205
		bit = DPB_HOTPLUG_LIVE_STATUS;
2206 2207
		break;
	case DP_C:
2208
		bit = DPC_HOTPLUG_LIVE_STATUS;
2209 2210
		break;
	case DP_D:
2211
		bit = DPD_HOTPLUG_LIVE_STATUS;
2212 2213 2214 2215 2216
		break;
	default:
		return connector_status_unknown;
	}

2217
	if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
2218 2219
		return connector_status_disconnected;

2220
	return intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
2221 2222
}

2223 2224 2225
static struct edid *
intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
{
2226
	struct intel_connector *intel_connector = to_intel_connector(connector);
2227

2228 2229 2230 2231 2232 2233 2234
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		struct edid *edid;
		int size;

		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
2235 2236
			return NULL;

2237
		size = (intel_connector->edid->extensions + 1) * EDID_LENGTH;
2238 2239 2240 2241
		edid = kmalloc(size, GFP_KERNEL);
		if (!edid)
			return NULL;

2242
		memcpy(edid, intel_connector->edid, size);
2243 2244
		return edid;
	}
2245

2246
	return drm_get_edid(connector, adapter);
2247 2248 2249 2250 2251
}

static int
intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
{
2252
	struct intel_connector *intel_connector = to_intel_connector(connector);
2253

2254 2255 2256 2257 2258 2259 2260 2261
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
			return 0;

		return intel_connector_update_modes(connector,
						    intel_connector->edid);
2262 2263
	}

2264
	return intel_ddc_get_modes(connector, adapter);
2265 2266 2267
}


Z
Zhenyu Wang 已提交
2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287
/**
 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect DP connection.
 *
 * \return true if DP port is connected.
 * \return false if DP port is disconnected.
 */
static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
	struct drm_device *dev = intel_dp->base.base.dev;
	enum drm_connector_status status;
	struct edid *edid = NULL;

	intel_dp->has_audio = false;

	if (HAS_PCH_SPLIT(dev))
		status = ironlake_dp_detect(intel_dp);
	else
		status = g4x_dp_detect(intel_dp);
2288

2289 2290 2291 2292
	DRM_DEBUG_KMS("DPCD: %02hx%02hx%02hx%02hx%02hx%02hx%02hx%02hx\n",
		      intel_dp->dpcd[0], intel_dp->dpcd[1], intel_dp->dpcd[2],
		      intel_dp->dpcd[3], intel_dp->dpcd[4], intel_dp->dpcd[5],
		      intel_dp->dpcd[6], intel_dp->dpcd[7]);
2293

Z
Zhenyu Wang 已提交
2294 2295 2296
	if (status != connector_status_connected)
		return status;

2297 2298
	intel_dp_probe_oui(intel_dp);

2299 2300
	if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
		intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
2301
	} else {
2302
		edid = intel_dp_get_edid(connector, &intel_dp->adapter);
2303 2304 2305 2306
		if (edid) {
			intel_dp->has_audio = drm_detect_monitor_audio(edid);
			kfree(edid);
		}
Z
Zhenyu Wang 已提交
2307 2308 2309
	}

	return connector_status_connected;
2310 2311 2312 2313
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
2314
	struct intel_dp *intel_dp = intel_attached_dp(connector);
2315
	struct intel_connector *intel_connector = to_intel_connector(connector);
2316
	struct drm_device *dev = intel_dp->base.base.dev;
2317
	int ret;
2318 2319 2320 2321

	/* We should parse the EDID data and find out if it has an audio sink
	 */

2322
	ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
2323
	if (ret)
2324 2325
		return ret;

2326
	/* if eDP has no EDID, fall back to fixed mode */
2327
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
2328
		struct drm_display_mode *mode;
2329 2330
		mode = drm_mode_duplicate(dev,
					  intel_connector->panel.fixed_mode);
2331
		if (mode) {
2332 2333 2334 2335 2336
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
	return 0;
2337 2338
}

2339 2340 2341 2342 2343 2344 2345
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
	struct edid *edid;
	bool has_audio = false;

2346
	edid = intel_dp_get_edid(connector, &intel_dp->adapter);
2347 2348 2349 2350 2351 2352 2353 2354
	if (edid) {
		has_audio = drm_detect_monitor_audio(edid);
		kfree(edid);
	}

	return has_audio;
}

2355 2356 2357 2358 2359
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
2360
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
2361 2362 2363 2364 2365 2366 2367
	struct intel_dp *intel_dp = intel_attached_dp(connector);
	int ret;

	ret = drm_connector_property_set_value(connector, property, val);
	if (ret)
		return ret;

2368
	if (property == dev_priv->force_audio_property) {
2369 2370 2371 2372
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
2373 2374
			return 0;

2375
		intel_dp->force_audio = i;
2376

2377
		if (i == HDMI_AUDIO_AUTO)
2378 2379
			has_audio = intel_dp_detect_audio(connector);
		else
2380
			has_audio = (i == HDMI_AUDIO_ON);
2381 2382

		if (has_audio == intel_dp->has_audio)
2383 2384
			return 0;

2385
		intel_dp->has_audio = has_audio;
2386 2387 2388
		goto done;
	}

2389 2390 2391 2392 2393 2394 2395 2396
	if (property == dev_priv->broadcast_rgb_property) {
		if (val == !!intel_dp->color_range)
			return 0;

		intel_dp->color_range = val ? DP_COLOR_RANGE_16_235 : 0;
		goto done;
	}

2397 2398 2399 2400 2401
	return -EINVAL;

done:
	if (intel_dp->base.base.crtc) {
		struct drm_crtc *crtc = intel_dp->base.base.crtc;
2402 2403
		intel_set_mode(crtc, &crtc->mode,
			       crtc->x, crtc->y, crtc->fb);
2404 2405 2406 2407 2408
	}

	return 0;
}

2409
static void
2410
intel_dp_destroy(struct drm_connector *connector)
2411
{
2412
	struct drm_device *dev = connector->dev;
2413
	struct intel_dp *intel_dp = intel_attached_dp(connector);
2414
	struct intel_connector *intel_connector = to_intel_connector(connector);
2415

2416 2417 2418
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

2419
	if (is_edp(intel_dp)) {
2420
		intel_panel_destroy_backlight(dev);
2421 2422
		intel_panel_fini(&intel_connector->panel);
	}
2423

2424 2425
	drm_sysfs_connector_remove(connector);
	drm_connector_cleanup(connector);
2426
	kfree(connector);
2427 2428
}

2429 2430 2431 2432 2433 2434
static void intel_dp_encoder_destroy(struct drm_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

	i2c_del_adapter(&intel_dp->adapter);
	drm_encoder_cleanup(encoder);
2435 2436 2437 2438
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
		ironlake_panel_vdd_off_sync(intel_dp);
	}
2439 2440 2441
	kfree(intel_dp);
}

2442 2443 2444
static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
	.mode_fixup = intel_dp_mode_fixup,
	.mode_set = intel_dp_mode_set,
2445
	.disable = intel_encoder_noop,
2446 2447
};

2448 2449 2450 2451 2452 2453
static const struct drm_encoder_helper_funcs intel_dp_helper_funcs_hsw = {
	.mode_fixup = intel_dp_mode_fixup,
	.mode_set = intel_ddi_mode_set,
	.disable = intel_encoder_noop,
};

2454
static const struct drm_connector_funcs intel_dp_connector_funcs = {
2455
	.dpms = intel_connector_dpms,
2456 2457
	.detect = intel_dp_detect,
	.fill_modes = drm_helper_probe_single_connector_modes,
2458
	.set_property = intel_dp_set_property,
2459 2460 2461 2462 2463 2464
	.destroy = intel_dp_destroy,
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
2465
	.best_encoder = intel_best_encoder,
2466 2467 2468
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
2469
	.destroy = intel_dp_encoder_destroy,
2470 2471
};

2472
static void
2473
intel_dp_hot_plug(struct intel_encoder *intel_encoder)
2474
{
C
Chris Wilson 已提交
2475
	struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
2476

2477
	intel_dp_check_link_status(intel_dp);
2478
}
2479

2480 2481
/* Return which DP Port should be selected for Transcoder DP control */
int
2482
intel_trans_dp_port_sel(struct drm_crtc *crtc)
2483 2484
{
	struct drm_device *dev = crtc->dev;
2485
	struct intel_encoder *encoder;
2486

2487 2488
	for_each_encoder_on_crtc(dev, crtc, encoder) {
		struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2489

2490 2491
		if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_dp->base.type == INTEL_OUTPUT_EDP)
C
Chris Wilson 已提交
2492
			return intel_dp->output_reg;
2493
	}
C
Chris Wilson 已提交
2494

2495 2496 2497
	return -1;
}

2498
/* check the VBT to see whether the eDP is on DP-D port */
2499
bool intel_dpd_is_edp(struct drm_device *dev)
2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct child_device_config *p_child;
	int i;

	if (!dev_priv->child_dev_num)
		return false;

	for (i = 0; i < dev_priv->child_dev_num; i++) {
		p_child = dev_priv->child_dev + i;

		if (p_child->dvo_port == PORT_IDPD &&
		    p_child->device_type == DEVICE_TYPE_eDP)
			return true;
	}
	return false;
}

2518 2519 2520
static void
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
2521
	intel_attach_force_audio_property(connector);
2522
	intel_attach_broadcast_rgb_property(connector);
2523 2524
}

2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
				    struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct edp_power_seq cur, vbt, spec, final;
	u32 pp_on, pp_off, pp_div, pp;

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
	pp = ironlake_get_pp_control(dev_priv);
	I915_WRITE(PCH_PP_CONTROL, pp);

	pp_on = I915_READ(PCH_PP_ON_DELAYS);
	pp_off = I915_READ(PCH_PP_OFF_DELAYS);
	pp_div = I915_READ(PCH_PP_DIVISOR);

	/* Pull timing values out of registers */
	cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		PANEL_POWER_UP_DELAY_SHIFT;

	cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		PANEL_LIGHT_ON_DELAY_SHIFT;

	cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		PANEL_LIGHT_OFF_DELAY_SHIFT;

	cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		PANEL_POWER_DOWN_DELAY_SHIFT;

	cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;

	DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);

	vbt = dev_priv->edp.pps;

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

	DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
#define assign_final(field)	final.field = (max(cur.field, vbt.field) == 0 ? \
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

#define get_delay(field)	(DIV_ROUND_UP(final.field, 10))
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

	/* And finally store the new values in the power sequencer. */
	pp_on = (final.t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
		(final.t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (final.t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
		 (final.t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
	pp_div = ((100 * intel_pch_rawclk(dev))/2 - 1)
			<< PP_REFERENCE_DIVIDER_SHIFT;
	pp_div |= (DIV_ROUND_UP(final.t11_t12, 1000)
			<< PANEL_POWER_CYCLE_DELAY_SHIFT);

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
	if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
		if (is_cpu_edp(intel_dp))
			pp_on |= PANEL_POWER_PORT_DP_A;
		else
			pp_on |= PANEL_POWER_PORT_DP_D;
	}

	I915_WRITE(PCH_PP_ON_DELAYS, pp_on);
	I915_WRITE(PCH_PP_OFF_DELAYS, pp_off);
	I915_WRITE(PCH_PP_DIVISOR, pp_div);


	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
		      I915_READ(PCH_PP_ON_DELAYS),
		      I915_READ(PCH_PP_OFF_DELAYS),
		      I915_READ(PCH_PP_DIVISOR));
}

2637
void
2638
intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
2639 2640 2641
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_connector *connector;
C
Chris Wilson 已提交
2642
	struct intel_dp *intel_dp;
2643
	struct intel_encoder *intel_encoder;
2644
	struct intel_connector *intel_connector;
2645
	struct drm_display_mode *fixed_mode = NULL;
2646
	const char *name = NULL;
2647
	int type;
2648

C
Chris Wilson 已提交
2649 2650
	intel_dp = kzalloc(sizeof(struct intel_dp), GFP_KERNEL);
	if (!intel_dp)
2651 2652
		return;

2653
	intel_dp->output_reg = output_reg;
2654
	intel_dp->port = port;
2655 2656
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
2657

2658 2659
	intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
	if (!intel_connector) {
C
Chris Wilson 已提交
2660
		kfree(intel_dp);
2661 2662
		return;
	}
C
Chris Wilson 已提交
2663
	intel_encoder = &intel_dp->base;
2664
	intel_dp->attached_connector = intel_connector;
2665

C
Chris Wilson 已提交
2666
	if (HAS_PCH_SPLIT(dev) && output_reg == PCH_DP_D)
2667
		if (intel_dpd_is_edp(dev))
C
Chris Wilson 已提交
2668
			intel_dp->is_pch_edp = true;
2669

2670 2671 2672 2673 2674 2675 2676 2677
	/*
	 * FIXME : We need to initialize built-in panels before external panels.
	 * For X0, DP_C is fixed as eDP. Revisit this as part of VLV eDP cleanup
	 */
	if (IS_VALLEYVIEW(dev) && output_reg == DP_C) {
		type = DRM_MODE_CONNECTOR_eDP;
		intel_encoder->type = INTEL_OUTPUT_EDP;
	} else if (output_reg == DP_A || is_pch_edp(intel_dp)) {
2678 2679 2680 2681 2682 2683 2684
		type = DRM_MODE_CONNECTOR_eDP;
		intel_encoder->type = INTEL_OUTPUT_EDP;
	} else {
		type = DRM_MODE_CONNECTOR_DisplayPort;
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
	}

2685
	connector = &intel_connector->base;
2686
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
2687 2688
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

2689 2690
	connector->polled = DRM_CONNECTOR_POLL_HPD;

2691
	intel_encoder->cloneable = false;
2692

2693 2694
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
			  ironlake_panel_vdd_work);
Z
Zhenyu Wang 已提交
2695

J
Jesse Barnes 已提交
2696
	intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
2697

2698 2699 2700
	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

2701
	drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
2702
			 DRM_MODE_ENCODER_TMDS);
2703 2704 2705 2706 2707 2708 2709

	if (IS_HASWELL(dev))
		drm_encoder_helper_add(&intel_encoder->base,
				       &intel_dp_helper_funcs_hsw);
	else
		drm_encoder_helper_add(&intel_encoder->base,
				       &intel_dp_helper_funcs);
2710

2711
	intel_connector_attach_encoder(intel_connector, intel_encoder);
2712 2713
	drm_sysfs_connector_add(connector);

2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726
	if (IS_HASWELL(dev)) {
		intel_encoder->enable = intel_enable_ddi;
		intel_encoder->pre_enable = intel_ddi_pre_enable;
		intel_encoder->disable = intel_disable_ddi;
		intel_encoder->post_disable = intel_ddi_post_disable;
		intel_encoder->get_hw_state = intel_ddi_get_hw_state;
	} else {
		intel_encoder->enable = intel_enable_dp;
		intel_encoder->pre_enable = intel_pre_enable_dp;
		intel_encoder->disable = intel_disable_dp;
		intel_encoder->post_disable = intel_post_disable_dp;
		intel_encoder->get_hw_state = intel_dp_get_hw_state;
	}
2727
	intel_connector->get_hw_state = intel_connector_get_hw_state;
2728

2729
	/* Set up the DDC bus. */
2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748
	switch (port) {
	case PORT_A:
		name = "DPDDC-A";
		break;
	case PORT_B:
		dev_priv->hotplug_supported_mask |= DPB_HOTPLUG_INT_STATUS;
		name = "DPDDC-B";
		break;
	case PORT_C:
		dev_priv->hotplug_supported_mask |= DPC_HOTPLUG_INT_STATUS;
		name = "DPDDC-C";
		break;
	case PORT_D:
		dev_priv->hotplug_supported_mask |= DPD_HOTPLUG_INT_STATUS;
		name = "DPDDC-D";
		break;
	default:
		WARN(1, "Invalid port %c\n", port_name(port));
		break;
2749 2750
	}

2751 2752
	if (is_edp(intel_dp))
		intel_dp_init_panel_power_sequencer(dev, intel_dp);
2753 2754 2755

	intel_dp_i2c_init(intel_dp, intel_connector, name);

2756
	/* Cache DPCD and EDID for edp. */
2757 2758
	if (is_edp(intel_dp)) {
		bool ret;
2759
		struct drm_display_mode *scan;
2760
		struct edid *edid;
2761 2762

		ironlake_edp_panel_vdd_on(intel_dp);
2763
		ret = intel_dp_get_dpcd(intel_dp);
2764
		ironlake_edp_panel_vdd_off(intel_dp, false);
2765

2766
		if (ret) {
2767 2768 2769
			if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
				dev_priv->no_aux_handshake =
					intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
J
Jesse Barnes 已提交
2770 2771
					DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
		} else {
2772
			/* if this fails, presume the device is a ghost */
2773
			DRM_INFO("failed to retrieve link info, disabling eDP\n");
2774
			intel_dp_encoder_destroy(&intel_dp->base.base);
2775
			intel_dp_destroy(&intel_connector->base);
2776
			return;
J
Jesse Barnes 已提交
2777 2778
		}

2779 2780 2781
		ironlake_edp_panel_vdd_on(intel_dp);
		edid = drm_get_edid(connector, &intel_dp->adapter);
		if (edid) {
2782 2783 2784 2785 2786 2787 2788 2789 2790
			if (drm_add_edid_modes(connector, edid)) {
				drm_mode_connector_update_edid_property(connector, edid);
				drm_edid_to_eld(connector, edid);
			} else {
				kfree(edid);
				edid = ERR_PTR(-EINVAL);
			}
		} else {
			edid = ERR_PTR(-ENOENT);
2791
		}
2792
		intel_connector->edid = edid;
2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808

		/* prefer fixed mode from EDID if available */
		list_for_each_entry(scan, &connector->probed_modes, head) {
			if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
				fixed_mode = drm_mode_duplicate(dev, scan);
				break;
			}
		}

		/* fallback to VBT if available for eDP */
		if (!fixed_mode && dev_priv->lfp_lvds_vbt_mode) {
			fixed_mode = drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
			if (fixed_mode)
				fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
		}

2809 2810
		ironlake_edp_panel_vdd_off(intel_dp, false);
	}
2811

2812
	intel_encoder->hot_plug = intel_dp_hot_plug;
2813

2814
	if (is_edp(intel_dp)) {
2815
		intel_panel_init(&intel_connector->panel, fixed_mode);
2816
		intel_panel_setup_backlight(connector);
2817
	}
2818

2819 2820
	intel_dp_add_properties(intel_dp, connector);

2821 2822 2823 2824 2825 2826 2827 2828 2829
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
}