intel_ringbuffer.c 58.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <drm/drmP.h>
31
#include "i915_drv.h"
32
#include <drm/i915_drm.h>
33
#include "i915_trace.h"
34
#include "intel_drv.h"
35

36 37
static inline int ring_space(struct intel_ring_buffer *ring)
{
38
	int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
39 40 41 42 43
	if (space < 0)
		space += ring->size;
	return space;
}

44 45 46 47 48 49 50 51 52 53
void __intel_ring_advance(struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	ring->tail &= ring->size - 1;
	if (dev_priv->gpu_error.stop_rings & intel_ring_flag(ring))
		return;
	ring->write_tail(ring, ring->tail);
}

54
static int
55 56 57 58 59 60 61 62
gen2_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
63
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen4_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
84
{
85
	struct drm_device *dev = ring->dev;
86
	u32 cmd;
87
	int ret;
88

89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
118
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
119 120 121
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
122

123 124 125
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
126

127 128 129
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
130

131 132 133
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
134 135

	return 0;
136 137
}

138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
{
178
	u32 scratch_addr = ring->scratch.gtt_offset + 128;
179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen6_render_ring_flush(struct intel_ring_buffer *ring,
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
215
	u32 scratch_addr = ring->scratch.gtt_offset + 128;
216 217
	int ret;

218 219 220 221 222
	/* Force SNB workarounds for PIPE_CONTROL flushes */
	ret = intel_emit_post_sync_nonzero_flush(ring);
	if (ret)
		return ret;

223 224 225 226
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
227 228 229 230 231 232 233
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
234
		flags |= PIPE_CONTROL_CS_STALL;
235 236 237 238 239 240 241 242 243 244 245
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
246
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
247
	}
248

249
	ret = intel_ring_begin(ring, 4);
250 251 252
	if (ret)
		return ret;

253
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
254 255
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
256
	intel_ring_emit(ring, 0);
257 258 259 260 261
	intel_ring_advance(ring);

	return 0;
}

262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280
static int
gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
{
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

R
Rodrigo Vivi 已提交
281 282 283 284 285 286 287
static int gen7_ring_fbc_flush(struct intel_ring_buffer *ring, u32 value)
{
	int ret;

	if (!ring->fbc_dirty)
		return 0;

288
	ret = intel_ring_begin(ring, 6);
R
Rodrigo Vivi 已提交
289 290 291 292 293 294
	if (ret)
		return ret;
	/* WaFbcNukeOn3DBlt:ivb/hsw */
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, value);
295 296 297
	intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
R
Rodrigo Vivi 已提交
298 299 300 301 302 303
	intel_ring_advance(ring);

	ring->fbc_dirty = false;
	return 0;
}

304 305 306 307 308
static int
gen7_render_ring_flush(struct intel_ring_buffer *ring,
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
309
	u32 scratch_addr = ring->scratch.gtt_offset + 128;
310 311
	int ret;

312 313 314 315 316 317 318 319 320 321
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
341
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
342 343 344 345 346

		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
		gen7_render_ring_cs_stall_wa(ring);
347 348 349 350 351 352 353 354
	}

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, flags);
355
	intel_ring_emit(ring, scratch_addr);
356 357 358
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

359
	if (!invalidate_domains && flush_domains)
R
Rodrigo Vivi 已提交
360 361
		return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);

362 363 364
	return 0;
}

B
Ben Widawsky 已提交
365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405
static int
gen8_render_ring_flush(struct intel_ring_buffer *ring,
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
	u32 scratch_addr = ring->scratch.gtt_offset + 128;
	int ret;

	flags |= PIPE_CONTROL_CS_STALL;

	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_QW_WRITE;
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
	}

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;

}

406
static void ring_write_tail(struct intel_ring_buffer *ring,
407
			    u32 value)
408
{
409
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
410
	I915_WRITE_TAIL(ring, value);
411 412
}

413
u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
414
{
415 416
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
	u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
D
Daniel Vetter 已提交
417
			RING_ACTHD(ring->mmio_base) : ACTHD;
418 419 420 421

	return I915_READ(acthd_reg);
}

422 423 424 425 426 427 428 429 430 431 432
static void ring_setup_phys_status_page(struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(ring->dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

433
static int init_ring_common(struct intel_ring_buffer *ring)
434
{
435 436
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
437
	struct drm_i915_gem_object *obj = ring->obj;
438
	int ret = 0;
439 440
	u32 head;

441
	gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
442

443
	/* Stop the ring if it's running. */
444
	I915_WRITE_CTL(ring, 0);
445
	I915_WRITE_HEAD(ring, 0);
446
	ring->write_tail(ring, 0);
447 448
	if (wait_for_atomic((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000))
		DRM_ERROR("%s :timed out trying to stop ring\n", ring->name);
449

450 451 452 453 454
	if (I915_NEED_GFX_HWS(dev))
		intel_ring_setup_status_page(ring);
	else
		ring_setup_phys_status_page(ring);

455
	head = I915_READ_HEAD(ring) & HEAD_ADDR;
456 457 458

	/* G45 ring initialization fails to reset head to zero */
	if (head != 0) {
459 460 461 462 463 464 465
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
466

467
		I915_WRITE_HEAD(ring, 0);
468

469 470 471 472 473 474 475 476 477
		if (I915_READ_HEAD(ring) & HEAD_ADDR) {
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
		}
478 479
	}

480 481 482 483
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
484
	I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
485
	I915_WRITE_CTL(ring,
486
			((ring->size - PAGE_SIZE) & RING_NR_PAGES)
487
			| RING_VALID);
488 489

	/* If the head is still not zero, the ring is dead */
490
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
491
		     I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
492
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
493 494 495 496 497 498 499
		DRM_ERROR("%s initialization failed "
				"ctl %08x head %08x tail %08x start %08x\n",
				ring->name,
				I915_READ_CTL(ring),
				I915_READ_HEAD(ring),
				I915_READ_TAIL(ring),
				I915_READ_START(ring));
500 501
		ret = -EIO;
		goto out;
502 503
	}

504 505
	if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
		i915_kernel_lost_context(ring->dev);
506
	else {
507
		ring->head = I915_READ_HEAD(ring);
508
		ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
509
		ring->space = ring_space(ring);
510
		ring->last_retired_head = -1;
511
	}
512

513 514
	memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));

515
out:
516
	gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
517 518

	return ret;
519 520
}

521 522 523 524 525
static int
init_pipe_control(struct intel_ring_buffer *ring)
{
	int ret;

526
	if (ring->scratch.obj)
527 528
		return 0;

529 530
	ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
	if (ring->scratch.obj == NULL) {
531 532 533 534
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
535

536 537 538
	ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
	if (ret)
		goto err_unref;
539

540
	ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
541 542 543
	if (ret)
		goto err_unref;

544 545 546
	ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
	ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
	if (ring->scratch.cpu_page == NULL) {
547
		ret = -ENOMEM;
548
		goto err_unpin;
549
	}
550

551
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
552
			 ring->name, ring->scratch.gtt_offset);
553 554 555
	return 0;

err_unpin:
B
Ben Widawsky 已提交
556
	i915_gem_object_ggtt_unpin(ring->scratch.obj);
557
err_unref:
558
	drm_gem_object_unreference(&ring->scratch.obj->base);
559 560 561 562
err:
	return ret;
}

563
static int init_render_ring(struct intel_ring_buffer *ring)
564
{
565
	struct drm_device *dev = ring->dev;
566
	struct drm_i915_private *dev_priv = dev->dev_private;
567
	int ret = init_ring_common(ring);
568

569 570
	/* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
	if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
571
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
572 573 574 575

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
576
	 *
577
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw
578 579 580 581
	 */
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

582 583 584 585 586
	/* Required for the hardware to program scanline values for waiting */
	if (INTEL_INFO(dev)->gen == 6)
		I915_WRITE(GFX_MODE,
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_ALWAYS));

587 588 589 590
	if (IS_GEN7(dev))
		I915_WRITE(GFX_MODE_GEN7,
			   _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
591

592
	if (INTEL_INFO(dev)->gen >= 5) {
593 594 595 596 597
		ret = init_pipe_control(ring);
		if (ret)
			return ret;
	}

598
	if (IS_GEN6(dev)) {
599 600 601 602 603 604
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
605
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
606 607 608 609 610 611 612

		/* This is not explicitly set for GEN6, so read the register.
		 * see intel_ring_mi_set_context() for why we care.
		 * TODO: consider explicitly setting the bit for GEN5
		 */
		ring->itlb_before_ctx_switch =
			!!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
613 614
	}

615 616
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
617

618
	if (HAS_L3_DPF(dev))
619
		I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
620

621 622 623
	return ret;
}

624 625
static void render_ring_cleanup(struct intel_ring_buffer *ring)
{
626 627
	struct drm_device *dev = ring->dev;

628
	if (ring->scratch.obj == NULL)
629 630
		return;

631 632
	if (INTEL_INFO(dev)->gen >= 5) {
		kunmap(sg_page(ring->scratch.obj->pages->sgl));
B
Ben Widawsky 已提交
633
		i915_gem_object_ggtt_unpin(ring->scratch.obj);
634
	}
635

636 637
	drm_gem_object_unreference(&ring->scratch.obj->base);
	ring->scratch.obj = NULL;
638 639
}

640
static void
641
update_mboxes(struct intel_ring_buffer *ring,
642
	      u32 mmio_offset)
643
{
644 645 646 647 648 649
/* NB: In order to be able to do semaphore MBOX updates for varying number
 * of rings, it's easiest if we round up each individual update to a
 * multiple of 2 (since ring updates must always be a multiple of 2)
 * even though the actual update only requires 3 dwords.
 */
#define MBOX_UPDATE_DWORDS 4
650
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
651
	intel_ring_emit(ring, mmio_offset);
652
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
653
	intel_ring_emit(ring, MI_NOOP);
654 655
}

656 657 658 659 660 661 662 663 664
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
665
static int
666
gen6_add_request(struct intel_ring_buffer *ring)
667
{
668 669 670
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *useless;
671
	int i, ret, num_dwords = 4;
672

673 674 675 676 677
	if (i915_semaphore_is_enabled(dev))
		num_dwords += ((I915_NUM_RINGS-1) * MBOX_UPDATE_DWORDS);
#undef MBOX_UPDATE_DWORDS

	ret = intel_ring_begin(ring, num_dwords);
678 679 680
	if (ret)
		return ret;

B
Ben Widawsky 已提交
681 682 683 684 685 686
	if (i915_semaphore_is_enabled(dev)) {
		for_each_ring(useless, dev_priv, i) {
			u32 mbox_reg = ring->signal_mbox[i];
			if (mbox_reg != GEN6_NOSYNC)
				update_mboxes(ring, mbox_reg);
		}
687
	}
688 689 690

	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
691
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
692
	intel_ring_emit(ring, MI_USER_INTERRUPT);
693
	__intel_ring_advance(ring);
694 695 696 697

	return 0;
}

698 699 700 701 702 703 704
static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
					      u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->last_seqno < seqno;
}

705 706 707 708 709 710 711 712
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
static int
713 714 715
gen6_ring_sync(struct intel_ring_buffer *waiter,
	       struct intel_ring_buffer *signaller,
	       u32 seqno)
716 717
{
	int ret;
718 719 720
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
721

722 723 724 725 726 727
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

728 729 730
	WARN_ON(signaller->semaphore_register[waiter->id] ==
		MI_SEMAPHORE_SYNC_INVALID);

731
	ret = intel_ring_begin(waiter, 4);
732 733 734
	if (ret)
		return ret;

735 736 737 738 739 740 741 742 743 744 745 746 747 748
	/* If seqno wrap happened, omit the wait with no-ops */
	if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
		intel_ring_emit(waiter,
				dw1 |
				signaller->semaphore_register[waiter->id]);
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
749
	intel_ring_advance(waiter);
750 751 752 753

	return 0;
}

754 755
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
756 757
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
758 759 760 761 762 763
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
764
pc_render_add_request(struct intel_ring_buffer *ring)
765
{
766
	u32 scratch_addr = ring->scratch.gtt_offset + 128;
767 768 769 770 771 772 773 774 775 776 777 778 779 780
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

781
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
782 783
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
784
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
785
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
786 787 788 789 790 791 792 793 794 795 796 797
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128; /* write to separate cachelines */
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
798

799
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
800 801
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
802
			PIPE_CONTROL_NOTIFY);
803
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
804
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
805
	intel_ring_emit(ring, 0);
806
	__intel_ring_advance(ring);
807 808 809 810

	return 0;
}

811
static u32
812
gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
813 814 815 816
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
817
	if (!lazy_coherency)
818 819 820 821
		intel_ring_get_active_head(ring);
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

822
static u32
823
ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
824
{
825 826 827
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

M
Mika Kuoppala 已提交
828 829 830 831 832 833
static void
ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
	intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
}

834
static u32
835
pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
836
{
837
	return ring->scratch.cpu_page[0];
838 839
}

M
Mika Kuoppala 已提交
840 841 842
static void
pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
843
	ring->scratch.cpu_page[0] = seqno;
M
Mika Kuoppala 已提交
844 845
}

846 847 848 849 850
static bool
gen5_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
851
	unsigned long flags;
852 853 854 855

	if (!dev->irq_enabled)
		return false;

856
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
857 858
	if (ring->irq_refcount++ == 0)
		ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
859
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
860 861 862 863 864 865 866 867 868

	return true;
}

static void
gen5_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
869
	unsigned long flags;
870

871
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
872 873
	if (--ring->irq_refcount == 0)
		ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
874
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
875 876
}

877
static bool
878
i9xx_ring_get_irq(struct intel_ring_buffer *ring)
879
{
880
	struct drm_device *dev = ring->dev;
881
	drm_i915_private_t *dev_priv = dev->dev_private;
882
	unsigned long flags;
883

884 885 886
	if (!dev->irq_enabled)
		return false;

887
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
888
	if (ring->irq_refcount++ == 0) {
889 890 891 892
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
893
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
894 895

	return true;
896 897
}

898
static void
899
i9xx_ring_put_irq(struct intel_ring_buffer *ring)
900
{
901
	struct drm_device *dev = ring->dev;
902
	drm_i915_private_t *dev_priv = dev->dev_private;
903
	unsigned long flags;
904

905
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
906
	if (--ring->irq_refcount == 0) {
907 908 909 910
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
911
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
912 913
}

C
Chris Wilson 已提交
914 915 916 917 918
static bool
i8xx_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
919
	unsigned long flags;
C
Chris Wilson 已提交
920 921 922 923

	if (!dev->irq_enabled)
		return false;

924
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
925
	if (ring->irq_refcount++ == 0) {
C
Chris Wilson 已提交
926 927 928 929
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
930
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
931 932 933 934 935 936 937 938 939

	return true;
}

static void
i8xx_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
940
	unsigned long flags;
C
Chris Wilson 已提交
941

942
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
943
	if (--ring->irq_refcount == 0) {
C
Chris Wilson 已提交
944 945 946 947
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
948
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
949 950
}

951
void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
952
{
953
	struct drm_device *dev = ring->dev;
954
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
955 956 957 958 959 960 961
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
962
		case RCS:
963 964
			mmio = RENDER_HWS_PGA_GEN7;
			break;
965
		case BCS:
966 967
			mmio = BLT_HWS_PGA_GEN7;
			break;
968
		case VCS:
969 970
			mmio = BSD_HWS_PGA_GEN7;
			break;
971
		case VECS:
B
Ben Widawsky 已提交
972 973
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
974 975 976 977
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
978
		/* XXX: gen8 returns to sanity */
979 980 981
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

982 983
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
984

985 986 987 988 989 990 991 992
	/*
	 * Flush the TLB for this page
	 *
	 * FIXME: These two bits have disappeared on gen8, so a question
	 * arises: do we still need this and if so how should we go about
	 * invalidating the TLB?
	 */
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
993
		u32 reg = RING_INSTPM(ring->mmio_base);
994 995 996 997

		/* ring should be idle before issuing a sync flush*/
		WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);

998 999 1000 1001 1002 1003 1004 1005
		I915_WRITE(reg,
			   _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					      INSTPM_SYNC_FLUSH));
		if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
			     1000))
			DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
				  ring->name);
	}
1006 1007
}

1008
static int
1009 1010 1011
bsd_ring_flush(struct intel_ring_buffer *ring,
	       u32     invalidate_domains,
	       u32     flush_domains)
1012
{
1013 1014 1015 1016 1017 1018 1019 1020 1021 1022
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
1023 1024
}

1025
static int
1026
i9xx_add_request(struct intel_ring_buffer *ring)
1027
{
1028 1029 1030 1031 1032
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
1033

1034 1035
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1036
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
1037
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1038
	__intel_ring_advance(ring);
1039

1040
	return 0;
1041 1042
}

1043
static bool
1044
gen6_ring_get_irq(struct intel_ring_buffer *ring)
1045 1046
{
	struct drm_device *dev = ring->dev;
1047
	drm_i915_private_t *dev_priv = dev->dev_private;
1048
	unsigned long flags;
1049 1050 1051 1052

	if (!dev->irq_enabled)
	       return false;

1053
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1054
	if (ring->irq_refcount++ == 0) {
1055
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1056 1057
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
1058
					 GT_PARITY_ERROR(dev)));
1059 1060
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
P
Paulo Zanoni 已提交
1061
		ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1062
	}
1063
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1064 1065 1066 1067 1068

	return true;
}

static void
1069
gen6_ring_put_irq(struct intel_ring_buffer *ring)
1070 1071
{
	struct drm_device *dev = ring->dev;
1072
	drm_i915_private_t *dev_priv = dev->dev_private;
1073
	unsigned long flags;
1074

1075
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1076
	if (--ring->irq_refcount == 0) {
1077
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1078
			I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
1079 1080
		else
			I915_WRITE_IMR(ring, ~0);
P
Paulo Zanoni 已提交
1081
		ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1082
	}
1083
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1084 1085
}

B
Ben Widawsky 已提交
1086 1087 1088 1089 1090 1091 1092 1093 1094 1095
static bool
hsw_vebox_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return false;

1096
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1097
	if (ring->irq_refcount++ == 0) {
B
Ben Widawsky 已提交
1098
		I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
P
Paulo Zanoni 已提交
1099
		snb_enable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1100
	}
1101
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115

	return true;
}

static void
hsw_vebox_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return;

1116
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1117
	if (--ring->irq_refcount == 0) {
B
Ben Widawsky 已提交
1118
		I915_WRITE_IMR(ring, ~0);
P
Paulo Zanoni 已提交
1119
		snb_disable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1120
	}
1121
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1122 1123
}

1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169
static bool
gen8_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return false;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (ring->irq_refcount++ == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
					 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
		} else {
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	return true;
}

static void
gen8_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (--ring->irq_refcount == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
		} else {
			I915_WRITE_IMR(ring, ~0);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
}

1170
static int
1171 1172 1173
i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
			 u32 offset, u32 length,
			 unsigned flags)
1174
{
1175
	int ret;
1176

1177 1178 1179 1180
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1181
	intel_ring_emit(ring,
1182 1183
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1184
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1185
	intel_ring_emit(ring, offset);
1186 1187
	intel_ring_advance(ring);

1188 1189 1190
	return 0;
}

1191 1192
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1193
static int
1194
i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
1195 1196
				u32 offset, u32 len,
				unsigned flags)
1197
{
1198
	int ret;
1199

1200 1201 1202 1203
	if (flags & I915_DISPATCH_PINNED) {
		ret = intel_ring_begin(ring, 4);
		if (ret)
			return ret;
1204

1205 1206 1207 1208 1209 1210
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, offset + len - 8);
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
	} else {
1211
		u32 cs_offset = ring->scratch.gtt_offset;
1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239

		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

		ret = intel_ring_begin(ring, 9+3);
		if (ret)
			return ret;
		/* Blit the batch (which has now all relocs applied) to the stable batch
		 * scratch bo area (so that the CS never stumbles over its tlb
		 * invalidation bug) ... */
		intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
				XY_SRC_COPY_BLT_WRITE_ALPHA |
				XY_SRC_COPY_BLT_WRITE_RGB);
		intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
		intel_ring_emit(ring, cs_offset);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, 4096);
		intel_ring_emit(ring, offset);
		intel_ring_emit(ring, MI_FLUSH);

		/* ... and execute it. */
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, cs_offset + len - 8);
		intel_ring_advance(ring);
	}
1240

1241 1242 1243 1244 1245
	return 0;
}

static int
i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
1246 1247
			 u32 offset, u32 len,
			 unsigned flags)
1248 1249 1250 1251 1252 1253 1254
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1255
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1256
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1257
	intel_ring_advance(ring);
1258 1259 1260 1261

	return 0;
}

1262
static void cleanup_status_page(struct intel_ring_buffer *ring)
1263
{
1264
	struct drm_i915_gem_object *obj;
1265

1266 1267
	obj = ring->status_page.obj;
	if (obj == NULL)
1268 1269
		return;

1270
	kunmap(sg_page(obj->pages->sgl));
B
Ben Widawsky 已提交
1271
	i915_gem_object_ggtt_unpin(obj);
1272
	drm_gem_object_unreference(&obj->base);
1273
	ring->status_page.obj = NULL;
1274 1275
}

1276
static int init_status_page(struct intel_ring_buffer *ring)
1277
{
1278
	struct drm_device *dev = ring->dev;
1279
	struct drm_i915_gem_object *obj;
1280 1281 1282 1283 1284 1285 1286 1287
	int ret;

	obj = i915_gem_alloc_object(dev, 4096);
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate status page\n");
		ret = -ENOMEM;
		goto err;
	}
1288

1289 1290 1291
	ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
	if (ret)
		goto err_unref;
1292

1293
	ret = i915_gem_obj_ggtt_pin(obj, 4096, 0);
1294
	if (ret)
1295 1296
		goto err_unref;

1297
	ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
1298
	ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1299
	if (ring->status_page.page_addr == NULL) {
1300
		ret = -ENOMEM;
1301 1302
		goto err_unpin;
	}
1303 1304
	ring->status_page.obj = obj;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1305

1306 1307
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
1308 1309 1310 1311

	return 0;

err_unpin:
B
Ben Widawsky 已提交
1312
	i915_gem_object_ggtt_unpin(obj);
1313
err_unref:
1314
	drm_gem_object_unreference(&obj->base);
1315
err:
1316
	return ret;
1317 1318
}

1319
static int init_phys_status_page(struct intel_ring_buffer *ring)
1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
			drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

	ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);

	return 0;
}

1336 1337
static int intel_init_ring_buffer(struct drm_device *dev,
				  struct intel_ring_buffer *ring)
1338
{
1339
	struct drm_i915_gem_object *obj;
1340
	struct drm_i915_private *dev_priv = dev->dev_private;
1341 1342
	int ret;

1343
	ring->dev = dev;
1344 1345
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
1346
	ring->size = 32 * PAGE_SIZE;
1347
	memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
1348

1349
	init_waitqueue_head(&ring->irq_queue);
1350

1351
	if (I915_NEED_GFX_HWS(dev)) {
1352
		ret = init_status_page(ring);
1353 1354
		if (ret)
			return ret;
1355 1356
	} else {
		BUG_ON(ring->id != RCS);
1357
		ret = init_phys_status_page(ring);
1358 1359
		if (ret)
			return ret;
1360
	}
1361

1362 1363 1364 1365 1366
	obj = NULL;
	if (!HAS_LLC(dev))
		obj = i915_gem_object_create_stolen(dev, ring->size);
	if (obj == NULL)
		obj = i915_gem_alloc_object(dev, ring->size);
1367 1368
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate ringbuffer\n");
1369
		ret = -ENOMEM;
1370
		goto err_hws;
1371 1372
	}

1373
	ring->obj = obj;
1374

1375
	ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1376 1377
	if (ret)
		goto err_unref;
1378

1379 1380 1381 1382
	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto err_unpin;

1383
	ring->virtual_start =
1384
		ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
1385
			   ring->size);
1386
	if (ring->virtual_start == NULL) {
1387
		DRM_ERROR("Failed to map ringbuffer.\n");
1388
		ret = -EINVAL;
1389
		goto err_unpin;
1390 1391
	}

1392
	ret = ring->init(ring);
1393 1394
	if (ret)
		goto err_unmap;
1395

1396 1397 1398 1399 1400
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
	ring->effective_size = ring->size;
1401
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
1402 1403
		ring->effective_size -= 128;

1404 1405
	i915_cmd_parser_init_ring(ring);

1406
	return 0;
1407 1408

err_unmap:
1409
	iounmap(ring->virtual_start);
1410
err_unpin:
B
Ben Widawsky 已提交
1411
	i915_gem_object_ggtt_unpin(obj);
1412
err_unref:
1413 1414
	drm_gem_object_unreference(&obj->base);
	ring->obj = NULL;
1415
err_hws:
1416
	cleanup_status_page(ring);
1417
	return ret;
1418 1419
}

1420
void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
1421
{
1422 1423 1424
	struct drm_i915_private *dev_priv;
	int ret;

1425
	if (ring->obj == NULL)
1426 1427
		return;

1428 1429
	/* Disable the ring buffer. The ring must be idle at this point */
	dev_priv = ring->dev->dev_private;
1430
	ret = intel_ring_idle(ring);
1431
	if (ret && !i915_reset_in_progress(&dev_priv->gpu_error))
1432 1433 1434
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

1435 1436
	I915_WRITE_CTL(ring, 0);

1437
	iounmap(ring->virtual_start);
1438

B
Ben Widawsky 已提交
1439
	i915_gem_object_ggtt_unpin(ring->obj);
1440 1441
	drm_gem_object_unreference(&ring->obj->base);
	ring->obj = NULL;
1442 1443
	ring->preallocated_lazy_request = NULL;
	ring->outstanding_lazy_seqno = 0;
1444

Z
Zou Nan hai 已提交
1445 1446 1447
	if (ring->cleanup)
		ring->cleanup(ring);

1448
	cleanup_status_page(ring);
1449 1450
}

1451 1452 1453
static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
{
	struct drm_i915_gem_request *request;
1454
	u32 seqno = 0, tail;
1455 1456 1457 1458 1459
	int ret;

	if (ring->last_retired_head != -1) {
		ring->head = ring->last_retired_head;
		ring->last_retired_head = -1;
1460

1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471
		ring->space = ring_space(ring);
		if (ring->space >= n)
			return 0;
	}

	list_for_each_entry(request, &ring->request_list, list) {
		int space;

		if (request->tail == -1)
			continue;

1472
		space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
1473 1474 1475 1476
		if (space < 0)
			space += ring->size;
		if (space >= n) {
			seqno = request->seqno;
1477
			tail = request->tail;
1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491
			break;
		}

		/* Consume this request in case we need more space than
		 * is available and so need to prevent a race between
		 * updating last_retired_head and direct reads of
		 * I915_RING_HEAD. It also provides a nice sanity check.
		 */
		request->tail = -1;
	}

	if (seqno == 0)
		return -ENOSPC;

1492
	ret = i915_wait_seqno(ring, seqno);
1493 1494 1495
	if (ret)
		return ret;

1496
	ring->head = tail;
1497 1498 1499 1500 1501 1502 1503
	ring->space = ring_space(ring);
	if (WARN_ON(ring->space < n))
		return -ENOSPC;

	return 0;
}

1504
static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
1505
{
1506
	struct drm_device *dev = ring->dev;
1507
	struct drm_i915_private *dev_priv = dev->dev_private;
1508
	unsigned long end;
1509
	int ret;
1510

1511 1512 1513 1514
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

1515 1516 1517
	/* force the tail write in case we have been skipping them */
	__intel_ring_advance(ring);

C
Chris Wilson 已提交
1518
	trace_i915_ring_wait_begin(ring);
1519 1520 1521 1522 1523 1524
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
1525

1526
	do {
1527 1528
		ring->head = I915_READ_HEAD(ring);
		ring->space = ring_space(ring);
1529
		if (ring->space >= n) {
C
Chris Wilson 已提交
1530
			trace_i915_ring_wait_end(ring);
1531 1532 1533
			return 0;
		}

1534 1535
		if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
		    dev->primary->master) {
1536 1537 1538 1539
			struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
		}
1540

1541
		msleep(1);
1542

1543 1544
		ret = i915_gem_check_wedge(&dev_priv->gpu_error,
					   dev_priv->mm.interruptible);
1545 1546
		if (ret)
			return ret;
1547
	} while (!time_after(jiffies, end));
C
Chris Wilson 已提交
1548
	trace_i915_ring_wait_end(ring);
1549 1550
	return -EBUSY;
}
1551

1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579
static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
{
	uint32_t __iomem *virt;
	int rem = ring->size - ring->tail;

	if (ring->space < rem) {
		int ret = ring_wait_for_space(ring, rem);
		if (ret)
			return ret;
	}

	virt = ring->virtual_start + ring->tail;
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);

	ring->tail = 0;
	ring->space = ring_space(ring);

	return 0;
}

int intel_ring_idle(struct intel_ring_buffer *ring)
{
	u32 seqno;
	int ret;

	/* We need to add any requests required to flush the objects and ring */
1580
	if (ring->outstanding_lazy_seqno) {
1581
		ret = i915_add_request(ring, NULL);
1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596
		if (ret)
			return ret;
	}

	/* Wait upon the last request to be completed */
	if (list_empty(&ring->request_list))
		return 0;

	seqno = list_entry(ring->request_list.prev,
			   struct drm_i915_gem_request,
			   list)->seqno;

	return i915_wait_seqno(ring, seqno);
}

1597 1598 1599
static int
intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
{
1600
	if (ring->outstanding_lazy_seqno)
1601 1602
		return 0;

1603 1604 1605 1606 1607 1608 1609 1610 1611 1612
	if (ring->preallocated_lazy_request == NULL) {
		struct drm_i915_gem_request *request;

		request = kmalloc(sizeof(*request), GFP_KERNEL);
		if (request == NULL)
			return -ENOMEM;

		ring->preallocated_lazy_request = request;
	}

1613
	return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
1614 1615
}

1616 1617
static int __intel_ring_prepare(struct intel_ring_buffer *ring,
				int bytes)
M
Mika Kuoppala 已提交
1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635
{
	int ret;

	if (unlikely(ring->tail + bytes > ring->effective_size)) {
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}

	if (unlikely(ring->space < bytes)) {
		ret = ring_wait_for_space(ring, bytes);
		if (unlikely(ret))
			return ret;
	}

	return 0;
}

1636 1637
int intel_ring_begin(struct intel_ring_buffer *ring,
		     int num_dwords)
1638
{
1639
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1640
	int ret;
1641

1642 1643
	ret = i915_gem_check_wedge(&dev_priv->gpu_error,
				   dev_priv->mm.interruptible);
1644 1645
	if (ret)
		return ret;
1646

1647 1648 1649 1650
	ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
	if (ret)
		return ret;

1651 1652 1653 1654 1655
	/* Preallocate the olr before touching the ring */
	ret = intel_ring_alloc_seqno(ring);
	if (ret)
		return ret;

1656 1657
	ring->space -= num_dwords * sizeof(uint32_t);
	return 0;
1658
}
1659

1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680
/* Align the ring tail to a cacheline boundary */
int intel_ring_cacheline_align(struct intel_ring_buffer *ring)
{
	int num_dwords = (64 - (ring->tail & 63)) / sizeof(uint32_t);
	int ret;

	if (num_dwords == 0)
		return 0;

	ret = intel_ring_begin(ring, num_dwords);
	if (ret)
		return ret;

	while (num_dwords--)
		intel_ring_emit(ring, MI_NOOP);

	intel_ring_advance(ring);

	return 0;
}

1681
void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
1682
{
1683
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1684

1685
	BUG_ON(ring->outstanding_lazy_seqno);
1686

1687 1688 1689
	if (INTEL_INFO(ring->dev)->gen >= 6) {
		I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
1690 1691
		if (HAS_VEBOX(ring->dev))
			I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
1692
	}
1693

1694
	ring->set_seqno(ring, seqno);
1695
	ring->hangcheck.seqno = seqno;
1696
}
1697

1698
static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1699
				     u32 value)
1700
{
1701
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1702 1703

       /* Every tail move must follow the sequence below */
1704 1705 1706 1707

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
1708
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1709 1710 1711 1712
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1713

1714
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
1715
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
1716 1717 1718
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
1719

1720
	/* Now that the ring is fully powered up, update the tail */
1721
	I915_WRITE_TAIL(ring, value);
1722 1723 1724 1725 1726
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
1727
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1728
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1729 1730
}

1731 1732
static int gen6_bsd_ring_flush(struct intel_ring_buffer *ring,
			       u32 invalidate, u32 flush)
1733
{
1734
	uint32_t cmd;
1735 1736 1737 1738 1739 1740
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

1741
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
1742 1743
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
1744 1745 1746 1747 1748 1749
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1750
	if (invalidate & I915_GEM_GPU_DOMAINS)
1751 1752
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
			MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1753
	intel_ring_emit(ring, cmd);
1754
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
1755 1756 1757 1758 1759 1760 1761
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
1762 1763
	intel_ring_advance(ring);
	return 0;
1764 1765
}

1766 1767 1768 1769 1770
static int
gen8_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
			      u32 offset, u32 len,
			      unsigned flags)
{
B
Ben Widawsky 已提交
1771 1772 1773
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	bool ppgtt = dev_priv->mm.aliasing_ppgtt != NULL &&
		!(flags & I915_DISPATCH_SECURE);
1774 1775 1776 1777 1778 1779 1780
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	/* FIXME(BDW): Address space and security selectors. */
B
Ben Widawsky 已提交
1781
	intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
1782 1783 1784 1785 1786 1787 1788 1789
	intel_ring_emit(ring, offset);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810
static int
hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
			      u32 offset, u32 len,
			      unsigned flags)
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);

	return 0;
}

1811
static int
1812
gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1813 1814
			      u32 offset, u32 len,
			      unsigned flags)
1815
{
1816
	int ret;
1817

1818 1819 1820
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
1821

1822 1823 1824
	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1825 1826 1827
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
1828

1829
	return 0;
1830 1831
}

1832 1833
/* Blitter support (SandyBridge+) */

1834 1835
static int gen6_ring_flush(struct intel_ring_buffer *ring,
			   u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
1836
{
R
Rodrigo Vivi 已提交
1837
	struct drm_device *dev = ring->dev;
1838
	uint32_t cmd;
1839 1840
	int ret;

1841
	ret = intel_ring_begin(ring, 4);
1842 1843 1844
	if (ret)
		return ret;

1845
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
1846 1847
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
1848 1849 1850 1851 1852 1853
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1854
	if (invalidate & I915_GEM_DOMAIN_RENDER)
1855
		cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
1856
			MI_FLUSH_DW_OP_STOREDW;
1857
	intel_ring_emit(ring, cmd);
1858
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
1859 1860 1861 1862 1863 1864 1865
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
1866
	intel_ring_advance(ring);
R
Rodrigo Vivi 已提交
1867

1868
	if (IS_GEN7(dev) && !invalidate && flush)
R
Rodrigo Vivi 已提交
1869 1870
		return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);

1871
	return 0;
Z
Zou Nan hai 已提交
1872 1873
}

1874 1875 1876
int intel_init_render_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1877
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1878

1879 1880 1881 1882
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1883 1884
	if (INTEL_INFO(dev)->gen >= 6) {
		ring->add_request = gen6_add_request;
1885
		ring->flush = gen7_render_ring_flush;
1886
		if (INTEL_INFO(dev)->gen == 6)
1887
			ring->flush = gen6_render_ring_flush;
1888
		if (INTEL_INFO(dev)->gen >= 8) {
B
Ben Widawsky 已提交
1889
			ring->flush = gen8_render_ring_flush;
1890 1891 1892 1893 1894 1895
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
		} else {
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
		}
1896
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
1897
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
1898
		ring->set_seqno = ring_set_seqno;
1899
		ring->sync_to = gen6_ring_sync;
1900 1901 1902
		ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_RV;
		ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_RB;
B
Ben Widawsky 已提交
1903
		ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_RVE;
1904 1905 1906
		ring->signal_mbox[RCS] = GEN6_NOSYNC;
		ring->signal_mbox[VCS] = GEN6_VRSYNC;
		ring->signal_mbox[BCS] = GEN6_BRSYNC;
B
Ben Widawsky 已提交
1907
		ring->signal_mbox[VECS] = GEN6_VERSYNC;
1908 1909
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
1910
		ring->flush = gen4_render_ring_flush;
1911
		ring->get_seqno = pc_render_get_seqno;
M
Mika Kuoppala 已提交
1912
		ring->set_seqno = pc_render_set_seqno;
1913 1914
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
1915 1916
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
					GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
1917
	} else {
1918
		ring->add_request = i9xx_add_request;
1919 1920 1921 1922
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
1923
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
1924
		ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
1925 1926 1927 1928 1929 1930 1931
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
1932
		ring->irq_enable_mask = I915_USER_INTERRUPT;
1933
	}
1934
	ring->write_tail = ring_write_tail;
1935 1936
	if (IS_HASWELL(dev))
		ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
1937 1938
	else if (IS_GEN8(dev))
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
1939
	else if (INTEL_INFO(dev)->gen >= 6)
1940 1941 1942 1943 1944 1945 1946
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
1947 1948 1949
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;

1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960
	/* Workaround batchbuffer to combat CS tlb bug. */
	if (HAS_BROKEN_CS_TLB(dev)) {
		struct drm_i915_gem_object *obj;
		int ret;

		obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate batch bo\n");
			return -ENOMEM;
		}

1961
		ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
1962 1963 1964 1965 1966 1967
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

1968 1969
		ring->scratch.obj = obj;
		ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
1970 1971
	}

1972
	return intel_init_ring_buffer(dev, ring);
1973 1974
}

1975 1976 1977 1978
int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1979
	int ret;
1980

1981 1982 1983 1984
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1985
	if (INTEL_INFO(dev)->gen >= 6) {
1986 1987
		/* non-kms not supported on gen6+ */
		return -ENODEV;
1988
	}
1989 1990 1991 1992 1993

	/* Note: gem is not supported on gen5/ilk without kms (the corresponding
	 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
	 * the special gen5 functions. */
	ring->add_request = i9xx_add_request;
1994 1995 1996 1997
	if (INTEL_INFO(dev)->gen < 4)
		ring->flush = gen2_render_ring_flush;
	else
		ring->flush = gen4_render_ring_flush;
1998
	ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
1999
	ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
2000 2001 2002 2003 2004 2005 2006
	if (IS_GEN2(dev)) {
		ring->irq_get = i8xx_ring_get_irq;
		ring->irq_put = i8xx_ring_put_irq;
	} else {
		ring->irq_get = i9xx_ring_get_irq;
		ring->irq_put = i9xx_ring_put_irq;
	}
2007
	ring->irq_enable_mask = I915_USER_INTERRUPT;
2008
	ring->write_tail = ring_write_tail;
2009 2010 2011 2012 2013 2014
	if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
2015 2016
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;
2017 2018 2019 2020 2021 2022 2023

	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);

	ring->size = size;
	ring->effective_size = ring->size;
2024
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
2025 2026
		ring->effective_size -= 128;

2027 2028
	ring->virtual_start = ioremap_wc(start, size);
	if (ring->virtual_start == NULL) {
2029 2030 2031 2032 2033
		DRM_ERROR("can not ioremap virtual address for"
			  " ring buffer\n");
		return -ENOMEM;
	}

2034
	if (!I915_NEED_GFX_HWS(dev)) {
2035
		ret = init_phys_status_page(ring);
2036 2037 2038 2039
		if (ret)
			return ret;
	}

2040 2041 2042
	return 0;
}

2043 2044 2045
int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2046
	struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
2047

2048 2049 2050
	ring->name = "bsd ring";
	ring->id = VCS;

2051
	ring->write_tail = ring_write_tail;
2052
	if (INTEL_INFO(dev)->gen >= 6) {
2053
		ring->mmio_base = GEN6_BSD_RING_BASE;
2054 2055 2056
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
2057
		ring->flush = gen6_bsd_ring_flush;
2058 2059
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2060
		ring->set_seqno = ring_set_seqno;
2061 2062 2063 2064 2065
		if (INTEL_INFO(dev)->gen >= 8) {
			ring->irq_enable_mask =
				GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
2066 2067
			ring->dispatch_execbuffer =
				gen8_ring_dispatch_execbuffer;
2068 2069 2070 2071
		} else {
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
2072 2073
			ring->dispatch_execbuffer =
				gen6_ring_dispatch_execbuffer;
2074
		}
2075
		ring->sync_to = gen6_ring_sync;
2076 2077 2078
		ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VR;
		ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VB;
B
Ben Widawsky 已提交
2079
		ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_VVE;
2080 2081 2082
		ring->signal_mbox[RCS] = GEN6_RVSYNC;
		ring->signal_mbox[VCS] = GEN6_NOSYNC;
		ring->signal_mbox[BCS] = GEN6_BVSYNC;
B
Ben Widawsky 已提交
2083
		ring->signal_mbox[VECS] = GEN6_VEVSYNC;
2084 2085 2086
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
2087
		ring->add_request = i9xx_add_request;
2088
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2089
		ring->set_seqno = ring_set_seqno;
2090
		if (IS_GEN5(dev)) {
2091
			ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2092 2093 2094
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
2095
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2096 2097 2098
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2099
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2100 2101 2102
	}
	ring->init = init_ring_common;

2103
	return intel_init_ring_buffer(dev, ring);
2104
}
2105 2106 2107 2108

int intel_init_blt_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2109
	struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
2110

2111 2112 2113 2114 2115
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
2116
	ring->flush = gen6_ring_flush;
2117 2118
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2119
	ring->set_seqno = ring_set_seqno;
2120 2121 2122 2123 2124
	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2125
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2126 2127 2128 2129
	} else {
		ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2130
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2131
	}
2132
	ring->sync_to = gen6_ring_sync;
2133 2134 2135
	ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_BR;
	ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_BV;
	ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_INVALID;
B
Ben Widawsky 已提交
2136
	ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_BVE;
2137 2138 2139
	ring->signal_mbox[RCS] = GEN6_RBSYNC;
	ring->signal_mbox[VCS] = GEN6_VBSYNC;
	ring->signal_mbox[BCS] = GEN6_NOSYNC;
B
Ben Widawsky 已提交
2140
	ring->signal_mbox[VECS] = GEN6_VEBSYNC;
2141
	ring->init = init_ring_common;
2142

2143
	return intel_init_ring_buffer(dev, ring);
2144
}
2145

B
Ben Widawsky 已提交
2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159
int intel_init_vebox_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = &dev_priv->ring[VECS];

	ring->name = "video enhancement ring";
	ring->id = VECS;

	ring->mmio_base = VEBOX_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = gen6_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
2160 2161 2162

	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
2163
			GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
2164 2165
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2166
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2167 2168 2169 2170
	} else {
		ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
		ring->irq_get = hsw_vebox_get_irq;
		ring->irq_put = hsw_vebox_put_irq;
2171
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2172
	}
B
Ben Widawsky 已提交
2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186
	ring->sync_to = gen6_ring_sync;
	ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VER;
	ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_VEV;
	ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VEB;
	ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_INVALID;
	ring->signal_mbox[RCS] = GEN6_RVESYNC;
	ring->signal_mbox[VCS] = GEN6_VVESYNC;
	ring->signal_mbox[BCS] = GEN6_BVESYNC;
	ring->signal_mbox[VECS] = GEN6_NOSYNC;
	ring->init = init_ring_common;

	return intel_init_ring_buffer(dev, ring);
}

2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223
int
intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
{
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

	ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);

	ring->gpu_caches_dirty = false;
	return 0;
}

int
intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
{
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);

	ring->gpu_caches_dirty = false;
	return 0;
}