intel_display.c 248.1 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Copyright © 2006-2007 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
 */

27
#include <linux/dmi.h>
28 29
#include <linux/module.h>
#include <linux/input.h>
J
Jesse Barnes 已提交
30
#include <linux/i2c.h>
31
#include <linux/kernel.h>
32
#include <linux/slab.h>
33
#include <linux/vgaarb.h>
34
#include <drm/drm_edid.h>
35
#include <drm/drmP.h>
J
Jesse Barnes 已提交
36
#include "intel_drv.h"
37
#include <drm/i915_drm.h>
J
Jesse Barnes 已提交
38
#include "i915_drv.h"
39
#include "i915_trace.h"
40 41
#include <drm/drm_dp_helper.h>
#include <drm/drm_crtc_helper.h>
42
#include <linux/dma_remapping.h>
J
Jesse Barnes 已提交
43

44 45
#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))

46
bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
47
static void intel_increase_pllclock(struct drm_crtc *crtc);
48
static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
J
Jesse Barnes 已提交
49 50

typedef struct {
51 52 53 54 55 56 57 58 59
	/* given values */
	int n;
	int m1, m2;
	int p1, p2;
	/* derived values */
	int	dot;
	int	vco;
	int	m;
	int	p;
J
Jesse Barnes 已提交
60 61 62
} intel_clock_t;

typedef struct {
63
	int	min, max;
J
Jesse Barnes 已提交
64 65 66
} intel_range_t;

typedef struct {
67 68
	int	dot_limit;
	int	p2_slow, p2_fast;
J
Jesse Barnes 已提交
69 70 71
} intel_p2_t;

#define INTEL_P2_NUM		      2
72 73
typedef struct intel_limit intel_limit_t;
struct intel_limit {
74 75 76
	intel_range_t   dot, vco, n, m, m1, m2, p, p1;
	intel_p2_t	    p2;
	bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
77
			int, int, intel_clock_t *, intel_clock_t *);
78
};
J
Jesse Barnes 已提交
79

J
Jesse Barnes 已提交
80 81 82
/* FDI */
#define IRONLAKE_FDI_FREQ		2700000 /* in kHz for mode->clock */

83 84 85 86 87 88 89 90 91 92
int
intel_pch_rawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	WARN_ON(!HAS_PCH_SPLIT(dev));

	return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
}

93 94
static bool
intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
95 96
		    int target, int refclk, intel_clock_t *match_clock,
		    intel_clock_t *best_clock);
97 98
static bool
intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
99 100
			int target, int refclk, intel_clock_t *match_clock,
			intel_clock_t *best_clock);
J
Jesse Barnes 已提交
101

102 103
static bool
intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
104 105
		      int target, int refclk, intel_clock_t *match_clock,
		      intel_clock_t *best_clock);
106
static bool
107
intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
108 109
			   int target, int refclk, intel_clock_t *match_clock,
			   intel_clock_t *best_clock);
110

111 112 113 114 115
static bool
intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
			int target, int refclk, intel_clock_t *match_clock,
			intel_clock_t *best_clock);

116 117 118
static inline u32 /* units of 100MHz */
intel_fdi_link_freq(struct drm_device *dev)
{
119 120 121 122 123
	if (IS_GEN5(dev)) {
		struct drm_i915_private *dev_priv = dev->dev_private;
		return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
	} else
		return 27;
124 125
}

126
static const intel_limit_t intel_limits_i8xx_dvo = {
127 128 129 130 131 132 133 134
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 930000, .max = 1400000 },
	.n = { .min = 3, .max = 16 },
	.m = { .min = 96, .max = 140 },
	.m1 = { .min = 18, .max = 26 },
	.m2 = { .min = 6, .max = 16 },
	.p = { .min = 4, .max = 128 },
	.p1 = { .min = 2, .max = 33 },
135 136
	.p2 = { .dot_limit = 165000,
		.p2_slow = 4, .p2_fast = 2 },
137
	.find_pll = intel_find_best_PLL,
138 139 140
};

static const intel_limit_t intel_limits_i8xx_lvds = {
141 142 143 144 145 146 147 148
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 930000, .max = 1400000 },
	.n = { .min = 3, .max = 16 },
	.m = { .min = 96, .max = 140 },
	.m1 = { .min = 18, .max = 26 },
	.m2 = { .min = 6, .max = 16 },
	.p = { .min = 4, .max = 128 },
	.p1 = { .min = 1, .max = 6 },
149 150
	.p2 = { .dot_limit = 165000,
		.p2_slow = 14, .p2_fast = 7 },
151
	.find_pll = intel_find_best_PLL,
152
};
153

154
static const intel_limit_t intel_limits_i9xx_sdvo = {
155 156 157 158 159 160 161 162
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1400000, .max = 2800000 },
	.n = { .min = 1, .max = 6 },
	.m = { .min = 70, .max = 120 },
	.m1 = { .min = 10, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
163 164
	.p2 = { .dot_limit = 200000,
		.p2_slow = 10, .p2_fast = 5 },
165
	.find_pll = intel_find_best_PLL,
166 167 168
};

static const intel_limit_t intel_limits_i9xx_lvds = {
169 170 171 172 173 174 175 176
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1400000, .max = 2800000 },
	.n = { .min = 1, .max = 6 },
	.m = { .min = 70, .max = 120 },
	.m1 = { .min = 10, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 7, .max = 98 },
	.p1 = { .min = 1, .max = 8 },
177 178
	.p2 = { .dot_limit = 112000,
		.p2_slow = 14, .p2_fast = 7 },
179
	.find_pll = intel_find_best_PLL,
180 181
};

182

183
static const intel_limit_t intel_limits_g4x_sdvo = {
184 185 186 187 188 189 190 191 192 193 194
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 4 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 10, .max = 30 },
	.p1 = { .min = 1, .max = 3},
	.p2 = { .dot_limit = 270000,
		.p2_slow = 10,
		.p2_fast = 10
195
	},
196
	.find_pll = intel_g4x_find_best_PLL,
197 198 199
};

static const intel_limit_t intel_limits_g4x_hdmi = {
200 201 202 203 204 205 206 207 208 209
	.dot = { .min = 22000, .max = 400000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 4 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 16, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8},
	.p2 = { .dot_limit = 165000,
		.p2_slow = 10, .p2_fast = 5 },
210
	.find_pll = intel_g4x_find_best_PLL,
211 212 213
};

static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
214 215 216 217 218 219 220 221 222 223
	.dot = { .min = 20000, .max = 115000 },
	.vco = { .min = 1750000, .max = 3500000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 28, .max = 112 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 0,
		.p2_slow = 14, .p2_fast = 14
224
	},
225
	.find_pll = intel_g4x_find_best_PLL,
226 227 228
};

static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
229 230 231 232 233 234 235 236 237 238
	.dot = { .min = 80000, .max = 224000 },
	.vco = { .min = 1750000, .max = 3500000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 14, .max = 42 },
	.p1 = { .min = 2, .max = 6 },
	.p2 = { .dot_limit = 0,
		.p2_slow = 7, .p2_fast = 7
239
	},
240
	.find_pll = intel_g4x_find_best_PLL,
241 242 243
};

static const intel_limit_t intel_limits_g4x_display_port = {
244 245 246 247 248 249 250 251 252
	.dot = { .min = 161670, .max = 227000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 2 },
	.m = { .min = 97, .max = 108 },
	.m1 = { .min = 0x10, .max = 0x12 },
	.m2 = { .min = 0x05, .max = 0x06 },
	.p = { .min = 10, .max = 20 },
	.p1 = { .min = 1, .max = 2},
	.p2 = { .dot_limit = 0,
253
		.p2_slow = 10, .p2_fast = 10 },
254
	.find_pll = intel_find_pll_g4x_dp,
255 256
};

257
static const intel_limit_t intel_limits_pineview_sdvo = {
258 259
	.dot = { .min = 20000, .max = 400000},
	.vco = { .min = 1700000, .max = 3500000 },
260
	/* Pineview's Ncounter is a ring counter */
261 262
	.n = { .min = 3, .max = 6 },
	.m = { .min = 2, .max = 256 },
263
	/* Pineview only has one combined m divider, which we treat as m2. */
264 265 266 267
	.m1 = { .min = 0, .max = 0 },
	.m2 = { .min = 0, .max = 254 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
268 269
	.p2 = { .dot_limit = 200000,
		.p2_slow = 10, .p2_fast = 5 },
270
	.find_pll = intel_find_best_PLL,
271 272
};

273
static const intel_limit_t intel_limits_pineview_lvds = {
274 275 276 277 278 279 280 281
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1700000, .max = 3500000 },
	.n = { .min = 3, .max = 6 },
	.m = { .min = 2, .max = 256 },
	.m1 = { .min = 0, .max = 0 },
	.m2 = { .min = 0, .max = 254 },
	.p = { .min = 7, .max = 112 },
	.p1 = { .min = 1, .max = 8 },
282 283
	.p2 = { .dot_limit = 112000,
		.p2_slow = 14, .p2_fast = 14 },
284
	.find_pll = intel_find_best_PLL,
285 286
};

287 288 289 290 291
/* Ironlake / Sandybridge
 *
 * We calculate clock using (register_value + 2) for N/M1/M2, so here
 * the range value for them is (actual_value - 2).
 */
292
static const intel_limit_t intel_limits_ironlake_dac = {
293 294 295 296 297 298 299 300 301 302
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 5 },
	.m = { .min = 79, .max = 127 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 10, .p2_fast = 5 },
303
	.find_pll = intel_g4x_find_best_PLL,
304 305
};

306
static const intel_limit_t intel_limits_ironlake_single_lvds = {
307 308 309 310 311 312 313 314 315 316
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 118 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 28, .max = 112 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 14, .p2_fast = 14 },
317 318 319 320
	.find_pll = intel_g4x_find_best_PLL,
};

static const intel_limit_t intel_limits_ironlake_dual_lvds = {
321 322 323 324 325 326 327 328 329 330
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 127 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 14, .max = 56 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 7, .p2_fast = 7 },
331 332 333
	.find_pll = intel_g4x_find_best_PLL,
};

334
/* LVDS 100mhz refclk limits. */
335
static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
336 337 338 339 340 341 342
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 2 },
	.m = { .min = 79, .max = 126 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 28, .max = 112 },
343
	.p1 = { .min = 2, .max = 8 },
344 345
	.p2 = { .dot_limit = 225000,
		.p2_slow = 14, .p2_fast = 14 },
346 347 348 349
	.find_pll = intel_g4x_find_best_PLL,
};

static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
350 351 352 353 354 355 356
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 126 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 14, .max = 42 },
357
	.p1 = { .min = 2, .max = 6 },
358 359
	.p2 = { .dot_limit = 225000,
		.p2_slow = 7, .p2_fast = 7 },
360 361 362 363
	.find_pll = intel_g4x_find_best_PLL,
};

static const intel_limit_t intel_limits_ironlake_display_port = {
364 365 366 367 368 369 370 371 372
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000},
	.n = { .min = 1, .max = 2 },
	.m = { .min = 81, .max = 90 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 10, .max = 20 },
	.p1 = { .min = 1, .max = 2},
	.p2 = { .dot_limit = 0,
373
		.p2_slow = 10, .p2_fast = 10 },
374
	.find_pll = intel_find_pll_ironlake_dp,
J
Jesse Barnes 已提交
375 376
};

377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392
static const intel_limit_t intel_limits_vlv_dac = {
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 4000000, .max = 6000000 },
	.n = { .min = 1, .max = 7 },
	.m = { .min = 22, .max = 450 }, /* guess */
	.m1 = { .min = 2, .max = 3 },
	.m2 = { .min = 11, .max = 156 },
	.p = { .min = 10, .max = 30 },
	.p1 = { .min = 2, .max = 3 },
	.p2 = { .dot_limit = 270000,
		.p2_slow = 2, .p2_fast = 20 },
	.find_pll = intel_vlv_find_best_pll,
};

static const intel_limit_t intel_limits_vlv_hdmi = {
	.dot = { .min = 20000, .max = 165000 },
393
	.vco = { .min = 4000000, .max = 5994000},
394 395 396 397 398 399 400 401 402 403 404 405
	.n = { .min = 1, .max = 7 },
	.m = { .min = 60, .max = 300 }, /* guess */
	.m1 = { .min = 2, .max = 3 },
	.m2 = { .min = 11, .max = 156 },
	.p = { .min = 10, .max = 30 },
	.p1 = { .min = 2, .max = 3 },
	.p2 = { .dot_limit = 270000,
		.p2_slow = 2, .p2_fast = 20 },
	.find_pll = intel_vlv_find_best_pll,
};

static const intel_limit_t intel_limits_vlv_dp = {
406 407
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 4000000, .max = 6000000 },
408
	.n = { .min = 1, .max = 7 },
409
	.m = { .min = 22, .max = 450 },
410 411 412 413 414 415 416 417 418
	.m1 = { .min = 2, .max = 3 },
	.m2 = { .min = 11, .max = 156 },
	.p = { .min = 10, .max = 30 },
	.p1 = { .min = 2, .max = 3 },
	.p2 = { .dot_limit = 270000,
		.p2_slow = 2, .p2_fast = 20 },
	.find_pll = intel_vlv_find_best_pll,
};

J
Jesse Barnes 已提交
419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443
u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
{
	unsigned long flags;
	u32 val = 0;

	spin_lock_irqsave(&dev_priv->dpio_lock, flags);
	if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
		DRM_ERROR("DPIO idle wait timed out\n");
		goto out_unlock;
	}

	I915_WRITE(DPIO_REG, reg);
	I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
		   DPIO_BYTE);
	if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
		DRM_ERROR("DPIO read wait timed out\n");
		goto out_unlock;
	}
	val = I915_READ(DPIO_DATA);

out_unlock:
	spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
	return val;
}

444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465
static void intel_dpio_write(struct drm_i915_private *dev_priv, int reg,
			     u32 val)
{
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->dpio_lock, flags);
	if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
		DRM_ERROR("DPIO idle wait timed out\n");
		goto out_unlock;
	}

	I915_WRITE(DPIO_DATA, val);
	I915_WRITE(DPIO_REG, reg);
	I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_WRITE | DPIO_PORTID |
		   DPIO_BYTE);
	if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100))
		DRM_ERROR("DPIO write wait timed out\n");

out_unlock:
       spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
}

J
Jesse Barnes 已提交
466 467 468 469 470 471 472 473 474 475 476
static void vlv_init_dpio(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Reset the DPIO config */
	I915_WRITE(DPIO_CTL, 0);
	POSTING_READ(DPIO_CTL);
	I915_WRITE(DPIO_CTL, 1);
	POSTING_READ(DPIO_CTL);
}

477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494
static int intel_dual_link_lvds_callback(const struct dmi_system_id *id)
{
	DRM_INFO("Forcing lvds to dual link mode on %s\n", id->ident);
	return 1;
}

static const struct dmi_system_id intel_dual_link_lvds[] = {
	{
		.callback = intel_dual_link_lvds_callback,
		.ident = "Apple MacBook Pro (Core i5/i7 Series)",
		.matches = {
			DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
			DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro8,2"),
		},
	},
	{ }	/* terminating entry */
};

495 496 497 498 499
static bool is_dual_link_lvds(struct drm_i915_private *dev_priv,
			      unsigned int reg)
{
	unsigned int val;

500 501 502 503
	/* use the module option value if specified */
	if (i915_lvds_channel_mode > 0)
		return i915_lvds_channel_mode == 2;

504 505 506
	if (dmi_check_system(intel_dual_link_lvds))
		return true;

507 508 509 510 511 512 513 514 515
	if (dev_priv->lvds_val)
		val = dev_priv->lvds_val;
	else {
		/* BIOS should set the proper LVDS register value at boot, but
		 * in reality, it doesn't set the value when the lid is closed;
		 * we need to check "the value to be set" in VBT when LVDS
		 * register is uninitialized.
		 */
		val = I915_READ(reg);
516
		if (!(val & ~(LVDS_PIPE_MASK | LVDS_DETECTED)))
517 518 519 520 521 522
			val = dev_priv->bios_lvds_val;
		dev_priv->lvds_val = val;
	}
	return (val & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP;
}

523 524
static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
						int refclk)
525
{
526 527
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
528
	const intel_limit_t *limit;
529 530

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
531
		if (is_dual_link_lvds(dev_priv, PCH_LVDS)) {
532
			/* LVDS dual channel */
533
			if (refclk == 100000)
534 535 536 537
				limit = &intel_limits_ironlake_dual_lvds_100m;
			else
				limit = &intel_limits_ironlake_dual_lvds;
		} else {
538
			if (refclk == 100000)
539 540 541 542 543
				limit = &intel_limits_ironlake_single_lvds_100m;
			else
				limit = &intel_limits_ironlake_single_lvds;
		}
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
544 545
			HAS_eDP)
		limit = &intel_limits_ironlake_display_port;
546
	else
547
		limit = &intel_limits_ironlake_dac;
548 549 550 551

	return limit;
}

552 553 554 555 556 557 558
static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	const intel_limit_t *limit;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
559
		if (is_dual_link_lvds(dev_priv, LVDS))
560
			/* LVDS with dual channel */
561
			limit = &intel_limits_g4x_dual_channel_lvds;
562 563
		else
			/* LVDS with dual channel */
564
			limit = &intel_limits_g4x_single_channel_lvds;
565 566
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
		   intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
567
		limit = &intel_limits_g4x_hdmi;
568
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
569
		limit = &intel_limits_g4x_sdvo;
570
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
571
		limit = &intel_limits_g4x_display_port;
572
	} else /* The option is for other outputs */
573
		limit = &intel_limits_i9xx_sdvo;
574 575 576 577

	return limit;
}

578
static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
J
Jesse Barnes 已提交
579 580 581 582
{
	struct drm_device *dev = crtc->dev;
	const intel_limit_t *limit;

583
	if (HAS_PCH_SPLIT(dev))
584
		limit = intel_ironlake_limit(crtc, refclk);
585
	else if (IS_G4X(dev)) {
586
		limit = intel_g4x_limit(crtc);
587
	} else if (IS_PINEVIEW(dev)) {
588
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
589
			limit = &intel_limits_pineview_lvds;
590
		else
591
			limit = &intel_limits_pineview_sdvo;
592 593 594 595 596 597 598
	} else if (IS_VALLEYVIEW(dev)) {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
			limit = &intel_limits_vlv_dac;
		else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
			limit = &intel_limits_vlv_hdmi;
		else
			limit = &intel_limits_vlv_dp;
599 600 601 602 603
	} else if (!IS_GEN2(dev)) {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
			limit = &intel_limits_i9xx_lvds;
		else
			limit = &intel_limits_i9xx_sdvo;
J
Jesse Barnes 已提交
604 605
	} else {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
606
			limit = &intel_limits_i8xx_lvds;
J
Jesse Barnes 已提交
607
		else
608
			limit = &intel_limits_i8xx_dvo;
J
Jesse Barnes 已提交
609 610 611 612
	}
	return limit;
}

613 614
/* m1 is reserved as 0 in Pineview, n is a ring counter */
static void pineview_clock(int refclk, intel_clock_t *clock)
J
Jesse Barnes 已提交
615
{
616 617 618 619 620 621 622 623
	clock->m = clock->m2 + 2;
	clock->p = clock->p1 * clock->p2;
	clock->vco = refclk * clock->m / clock->n;
	clock->dot = clock->vco / clock->p;
}

static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
{
624 625
	if (IS_PINEVIEW(dev)) {
		pineview_clock(refclk, clock);
626 627
		return;
	}
J
Jesse Barnes 已提交
628 629 630 631 632 633 634 635 636
	clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
	clock->p = clock->p1 * clock->p2;
	clock->vco = refclk * clock->m / (clock->n + 2);
	clock->dot = clock->vco / clock->p;
}

/**
 * Returns whether any output on the specified pipe is of the specified type
 */
637
bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
J
Jesse Barnes 已提交
638
{
639 640 641
	struct drm_device *dev = crtc->dev;
	struct intel_encoder *encoder;

642 643
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->type == type)
644 645 646
			return true;

	return false;
J
Jesse Barnes 已提交
647 648
}

649
#define INTELPllInvalid(s)   do { /* DRM_DEBUG(s); */ return false; } while (0)
J
Jesse Barnes 已提交
650 651 652 653 654
/**
 * Returns whether the given set of divisors are valid for a given refclk with
 * the given connectors.
 */

655 656 657
static bool intel_PLL_is_valid(struct drm_device *dev,
			       const intel_limit_t *limit,
			       const intel_clock_t *clock)
J
Jesse Barnes 已提交
658 659
{
	if (clock->p1  < limit->p1.min  || limit->p1.max  < clock->p1)
660
		INTELPllInvalid("p1 out of range\n");
J
Jesse Barnes 已提交
661
	if (clock->p   < limit->p.min   || limit->p.max   < clock->p)
662
		INTELPllInvalid("p out of range\n");
J
Jesse Barnes 已提交
663
	if (clock->m2  < limit->m2.min  || limit->m2.max  < clock->m2)
664
		INTELPllInvalid("m2 out of range\n");
J
Jesse Barnes 已提交
665
	if (clock->m1  < limit->m1.min  || limit->m1.max  < clock->m1)
666
		INTELPllInvalid("m1 out of range\n");
667
	if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
668
		INTELPllInvalid("m1 <= m2\n");
J
Jesse Barnes 已提交
669
	if (clock->m   < limit->m.min   || limit->m.max   < clock->m)
670
		INTELPllInvalid("m out of range\n");
J
Jesse Barnes 已提交
671
	if (clock->n   < limit->n.min   || limit->n.max   < clock->n)
672
		INTELPllInvalid("n out of range\n");
J
Jesse Barnes 已提交
673
	if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
674
		INTELPllInvalid("vco out of range\n");
J
Jesse Barnes 已提交
675 676 677 678
	/* XXX: We may need to be checking "Dot clock" depending on the multiplier,
	 * connector, etc., rather than just a single range.
	 */
	if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
679
		INTELPllInvalid("dot out of range\n");
J
Jesse Barnes 已提交
680 681 682 683

	return true;
}

684 685
static bool
intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
686 687
		    int target, int refclk, intel_clock_t *match_clock,
		    intel_clock_t *best_clock)
688

J
Jesse Barnes 已提交
689 690 691 692 693 694
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	intel_clock_t clock;
	int err = target;

695
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
696
	    (I915_READ(LVDS)) != 0) {
J
Jesse Barnes 已提交
697 698 699 700 701 702
		/*
		 * For LVDS, if the panel is on, just rely on its current
		 * settings for dual-channel.  We haven't figured out how to
		 * reliably set up different single/dual channel state, if we
		 * even can.
		 */
703
		if (is_dual_link_lvds(dev_priv, LVDS))
J
Jesse Barnes 已提交
704 705 706 707 708 709 710 711 712 713
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

714
	memset(best_clock, 0, sizeof(*best_clock));
J
Jesse Barnes 已提交
715

716 717 718 719
	for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
	     clock.m1++) {
		for (clock.m2 = limit->m2.min;
		     clock.m2 <= limit->m2.max; clock.m2++) {
720 721
			/* m1 is always 0 in Pineview */
			if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
722 723 724 725 726
				break;
			for (clock.n = limit->n.min;
			     clock.n <= limit->n.max; clock.n++) {
				for (clock.p1 = limit->p1.min;
					clock.p1 <= limit->p1.max; clock.p1++) {
J
Jesse Barnes 已提交
727 728
					int this_err;

729
					intel_clock(dev, refclk, &clock);
730 731
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
J
Jesse Barnes 已提交
732
						continue;
733 734 735
					if (match_clock &&
					    clock.p != match_clock->p)
						continue;
J
Jesse Barnes 已提交
736 737 738 739 740 741 742 743 744 745 746 747 748 749

					this_err = abs(clock.dot - target);
					if (this_err < err) {
						*best_clock = clock;
						err = this_err;
					}
				}
			}
		}
	}

	return (err != target);
}

750 751
static bool
intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
752 753
			int target, int refclk, intel_clock_t *match_clock,
			intel_clock_t *best_clock)
754 755 756 757 758 759
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	intel_clock_t clock;
	int max_n;
	bool found;
760 761
	/* approximately equals target * 0.00585 */
	int err_most = (target >> 8) + (target >> 9);
762 763 764
	found = false;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
765 766
		int lvds_reg;

767
		if (HAS_PCH_SPLIT(dev))
768 769 770 771
			lvds_reg = PCH_LVDS;
		else
			lvds_reg = LVDS;
		if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
772 773 774 775 776 777 778 779 780 781 782 783 784
		    LVDS_CLKB_POWER_UP)
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

	memset(best_clock, 0, sizeof(*best_clock));
	max_n = limit->n.max;
785
	/* based on hardware requirement, prefer smaller n to precision */
786
	for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
787
		/* based on hardware requirement, prefere larger m1,m2 */
788 789 790 791 792 793 794 795
		for (clock.m1 = limit->m1.max;
		     clock.m1 >= limit->m1.min; clock.m1--) {
			for (clock.m2 = limit->m2.max;
			     clock.m2 >= limit->m2.min; clock.m2--) {
				for (clock.p1 = limit->p1.max;
				     clock.p1 >= limit->p1.min; clock.p1--) {
					int this_err;

796
					intel_clock(dev, refclk, &clock);
797 798
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
799
						continue;
800 801 802
					if (match_clock &&
					    clock.p != match_clock->p)
						continue;
803 804

					this_err = abs(clock.dot - target);
805 806 807 808 809 810 811 812 813 814
					if (this_err < err_most) {
						*best_clock = clock;
						err_most = this_err;
						max_n = clock.n;
						found = true;
					}
				}
			}
		}
	}
815 816 817
	return found;
}

818
static bool
819
intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
820 821
			   int target, int refclk, intel_clock_t *match_clock,
			   intel_clock_t *best_clock)
822 823 824
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
825

826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843
	if (target < 200000) {
		clock.n = 1;
		clock.p1 = 2;
		clock.p2 = 10;
		clock.m1 = 12;
		clock.m2 = 9;
	} else {
		clock.n = 2;
		clock.p1 = 1;
		clock.p2 = 10;
		clock.m1 = 14;
		clock.m2 = 8;
	}
	intel_clock(dev, refclk, &clock);
	memcpy(best_clock, &clock, sizeof(intel_clock_t));
	return true;
}

844 845 846
/* DisplayPort has only two frequencies, 162MHz and 270MHz */
static bool
intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
847 848
		      int target, int refclk, intel_clock_t *match_clock,
		      intel_clock_t *best_clock)
849
{
850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869
	intel_clock_t clock;
	if (target < 200000) {
		clock.p1 = 2;
		clock.p2 = 10;
		clock.n = 2;
		clock.m1 = 23;
		clock.m2 = 8;
	} else {
		clock.p1 = 1;
		clock.p2 = 10;
		clock.n = 1;
		clock.m1 = 14;
		clock.m2 = 2;
	}
	clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
	clock.p = (clock.p1 * clock.p2);
	clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
	clock.vco = 0;
	memcpy(best_clock, &clock, sizeof(intel_clock_t));
	return true;
870
}
871 872 873 874 875 876 877 878 879 880 881
static bool
intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
			int target, int refclk, intel_clock_t *match_clock,
			intel_clock_t *best_clock)
{
	u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
	u32 m, n, fastclk;
	u32 updrate, minupdate, fracbits, p;
	unsigned long bestppm, ppm, absppm;
	int dotclk, flag;

882
	flag = 0;
883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938
	dotclk = target * 1000;
	bestppm = 1000000;
	ppm = absppm = 0;
	fastclk = dotclk / (2*100);
	updrate = 0;
	minupdate = 19200;
	fracbits = 1;
	n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
	bestm1 = bestm2 = bestp1 = bestp2 = 0;

	/* based on hardware requirement, prefer smaller n to precision */
	for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
		updrate = refclk / n;
		for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
			for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
				if (p2 > 10)
					p2 = p2 - 1;
				p = p1 * p2;
				/* based on hardware requirement, prefer bigger m1,m2 values */
				for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
					m2 = (((2*(fastclk * p * n / m1 )) +
					       refclk) / (2*refclk));
					m = m1 * m2;
					vco = updrate * m;
					if (vco >= limit->vco.min && vco < limit->vco.max) {
						ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
						absppm = (ppm > 0) ? ppm : (-ppm);
						if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
							bestppm = 0;
							flag = 1;
						}
						if (absppm < bestppm - 10) {
							bestppm = absppm;
							flag = 1;
						}
						if (flag) {
							bestn = n;
							bestm1 = m1;
							bestm2 = m2;
							bestp1 = p1;
							bestp2 = p2;
							flag = 0;
						}
					}
				}
			}
		}
	}
	best_clock->n = bestn;
	best_clock->m1 = bestm1;
	best_clock->m2 = bestm2;
	best_clock->p1 = bestp1;
	best_clock->p2 = bestp2;

	return true;
}
939

P
Paulo Zanoni 已提交
940 941 942 943 944 945 946 947 948
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
					     enum pipe pipe)
{
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	return intel_crtc->cpu_transcoder;
}

949 950 951 952 953 954 955 956 957 958 959
static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 frame, frame_reg = PIPEFRAME(pipe);

	frame = I915_READ(frame_reg);

	if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
		DRM_DEBUG_KMS("vblank wait timed out\n");
}

960 961 962 963 964 965 966 967 968
/**
 * intel_wait_for_vblank - wait for vblank on a given pipe
 * @dev: drm device
 * @pipe: pipe to wait for
 *
 * Wait for vblank to occur on a given pipe.  Needed for various bits of
 * mode setting code.
 */
void intel_wait_for_vblank(struct drm_device *dev, int pipe)
J
Jesse Barnes 已提交
969
{
970
	struct drm_i915_private *dev_priv = dev->dev_private;
971
	int pipestat_reg = PIPESTAT(pipe);
972

973 974 975 976 977
	if (INTEL_INFO(dev)->gen >= 5) {
		ironlake_wait_for_vblank(dev, pipe);
		return;
	}

978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993
	/* Clear existing vblank status. Note this will clear any other
	 * sticky status fields as well.
	 *
	 * This races with i915_driver_irq_handler() with the result
	 * that either function could miss a vblank event.  Here it is not
	 * fatal, as we will either wait upon the next vblank interrupt or
	 * timeout.  Generally speaking intel_wait_for_vblank() is only
	 * called during modeset at which time the GPU should be idle and
	 * should *not* be performing page flips and thus not waiting on
	 * vblanks...
	 * Currently, the result of us stealing a vblank from the irq
	 * handler is that a single frame will be skipped during swapbuffers.
	 */
	I915_WRITE(pipestat_reg,
		   I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);

994
	/* Wait for vblank interrupt bit to set */
995 996 997
	if (wait_for(I915_READ(pipestat_reg) &
		     PIPE_VBLANK_INTERRUPT_STATUS,
		     50))
998 999 1000
		DRM_DEBUG_KMS("vblank wait timed out\n");
}

1001 1002
/*
 * intel_wait_for_pipe_off - wait for pipe to turn off
1003 1004 1005 1006 1007 1008 1009
 * @dev: drm device
 * @pipe: pipe to wait for
 *
 * After disabling a pipe, we can't wait for vblank in the usual way,
 * spinning on the vblank interrupt status bit, since we won't actually
 * see an interrupt when the pipe is disabled.
 *
1010 1011 1012 1013 1014 1015
 * On Gen4 and above:
 *   wait for the pipe register state bit to turn off
 *
 * Otherwise:
 *   wait for the display line value to settle (it usually
 *   ends up stopping at the start of the next frame).
1016
 *
1017
 */
1018
void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
1019 1020
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1021 1022
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
1023 1024

	if (INTEL_INFO(dev)->gen >= 4) {
1025
		int reg = PIPECONF(cpu_transcoder);
1026 1027

		/* Wait for the Pipe State to go off */
1028 1029
		if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
			     100))
1030
			WARN(1, "pipe_off wait timed out\n");
1031
	} else {
1032
		u32 last_line, line_mask;
1033
		int reg = PIPEDSL(pipe);
1034 1035
		unsigned long timeout = jiffies + msecs_to_jiffies(100);

1036 1037 1038 1039 1040
		if (IS_GEN2(dev))
			line_mask = DSL_LINEMASK_GEN2;
		else
			line_mask = DSL_LINEMASK_GEN3;

1041 1042
		/* Wait for the display line to settle */
		do {
1043
			last_line = I915_READ(reg) & line_mask;
1044
			mdelay(5);
1045
		} while (((I915_READ(reg) & line_mask) != last_line) &&
1046 1047
			 time_after(timeout, jiffies));
		if (time_after(jiffies, timeout))
1048
			WARN(1, "pipe_off wait timed out\n");
1049
	}
J
Jesse Barnes 已提交
1050 1051
}

1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074
static const char *state_string(bool enabled)
{
	return enabled ? "on" : "off";
}

/* Only for pre-ILK configs */
static void assert_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;

	reg = DPLL(pipe);
	val = I915_READ(reg);
	cur_state = !!(val & DPLL_VCO_ENABLE);
	WARN(cur_state != state,
	     "PLL state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_pll_enabled(d, p) assert_pll(d, p, true)
#define assert_pll_disabled(d, p) assert_pll(d, p, false)

1075 1076
/* For ILK+ */
static void assert_pch_pll(struct drm_i915_private *dev_priv,
1077 1078 1079
			   struct intel_pch_pll *pll,
			   struct intel_crtc *crtc,
			   bool state)
1080 1081 1082 1083
{
	u32 val;
	bool cur_state;

E
Eugeni Dodonov 已提交
1084 1085 1086 1087 1088
	if (HAS_PCH_LPT(dev_priv->dev)) {
		DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
		return;
	}

1089 1090
	if (WARN (!pll,
		  "asserting PCH PLL %s with no PLL\n", state_string(state)))
1091 1092
		return;

1093 1094 1095 1096 1097 1098 1099 1100
	val = I915_READ(pll->pll_reg);
	cur_state = !!(val & DPLL_VCO_ENABLE);
	WARN(cur_state != state,
	     "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
	     pll->pll_reg, state_string(state), state_string(cur_state), val);

	/* Make sure the selected PLL is correctly attached to the transcoder */
	if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
1101 1102 1103
		u32 pch_dpll;

		pch_dpll = I915_READ(PCH_DPLL_SEL);
1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115
		cur_state = pll->pll_reg == _PCH_DPLL_B;
		if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
			  "PLL[%d] not attached to this transcoder %d: %08x\n",
			  cur_state, crtc->pipe, pch_dpll)) {
			cur_state = !!(val >> (4*crtc->pipe + 3));
			WARN(cur_state != state,
			     "PLL[%d] not %s on this transcoder %d: %08x\n",
			     pll->pll_reg == _PCH_DPLL_B,
			     state_string(state),
			     crtc->pipe,
			     val);
		}
1116
	}
1117
}
1118 1119
#define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
#define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
1120 1121 1122 1123 1124 1125 1126

static void assert_fdi_tx(struct drm_i915_private *dev_priv,
			  enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;
1127 1128
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
1129

1130 1131
	if (IS_HASWELL(dev_priv->dev)) {
		/* On Haswell, DDI is used instead of FDI_TX_CTL */
1132
		reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
1133
		val = I915_READ(reg);
1134
		cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
1135 1136 1137 1138 1139
	} else {
		reg = FDI_TX_CTL(pipe);
		val = I915_READ(reg);
		cur_state = !!(val & FDI_TX_ENABLE);
	}
1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153
	WARN(cur_state != state,
	     "FDI TX state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)

static void assert_fdi_rx(struct drm_i915_private *dev_priv,
			  enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;

1154 1155 1156 1157 1158 1159 1160 1161
	if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
			DRM_ERROR("Attempting to enable FDI_RX on Haswell pipe > 0\n");
			return;
	} else {
		reg = FDI_RX_CTL(pipe);
		val = I915_READ(reg);
		cur_state = !!(val & FDI_RX_ENABLE);
	}
1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178
	WARN(cur_state != state,
	     "FDI RX state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)

static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

	/* ILK FDI PLL is always enabled */
	if (dev_priv->info->gen == 5)
		return;

1179 1180 1181 1182
	/* On Haswell, DDI ports are responsible for the FDI PLL setup */
	if (IS_HASWELL(dev_priv->dev))
		return;

1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193
	reg = FDI_TX_CTL(pipe);
	val = I915_READ(reg);
	WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
}

static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

1194 1195 1196 1197
	if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
		DRM_ERROR("Attempting to enable FDI on Haswell with pipe > 0\n");
		return;
	}
1198 1199 1200 1201 1202
	reg = FDI_RX_CTL(pipe);
	val = I915_READ(reg);
	WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
}

1203 1204 1205 1206 1207 1208
static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
				  enum pipe pipe)
{
	int pp_reg, lvds_reg;
	u32 val;
	enum pipe panel_pipe = PIPE_A;
1209
	bool locked = true;
1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228

	if (HAS_PCH_SPLIT(dev_priv->dev)) {
		pp_reg = PCH_PP_CONTROL;
		lvds_reg = PCH_LVDS;
	} else {
		pp_reg = PP_CONTROL;
		lvds_reg = LVDS;
	}

	val = I915_READ(pp_reg);
	if (!(val & PANEL_POWER_ON) ||
	    ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
		locked = false;

	if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
		panel_pipe = PIPE_B;

	WARN(panel_pipe == pipe && locked,
	     "panel assertion failure, pipe %c regs locked\n",
1229
	     pipe_name(pipe));
1230 1231
}

1232 1233
void assert_pipe(struct drm_i915_private *dev_priv,
		 enum pipe pipe, bool state)
1234 1235 1236
{
	int reg;
	u32 val;
1237
	bool cur_state;
1238 1239
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
1240

1241 1242 1243 1244
	/* if we need the pipe A quirk it must be always on */
	if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
		state = true;

1245
	reg = PIPECONF(cpu_transcoder);
1246
	val = I915_READ(reg);
1247 1248 1249
	cur_state = !!(val & PIPECONF_ENABLE);
	WARN(cur_state != state,
	     "pipe %c assertion failure (expected %s, current %s)\n",
1250
	     pipe_name(pipe), state_string(state), state_string(cur_state));
1251 1252
}

1253 1254
static void assert_plane(struct drm_i915_private *dev_priv,
			 enum plane plane, bool state)
1255 1256 1257
{
	int reg;
	u32 val;
1258
	bool cur_state;
1259 1260 1261

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1262 1263 1264 1265
	cur_state = !!(val & DISPLAY_PLANE_ENABLE);
	WARN(cur_state != state,
	     "plane %c assertion failure (expected %s, current %s)\n",
	     plane_name(plane), state_string(state), state_string(cur_state));
1266 1267
}

1268 1269 1270
#define assert_plane_enabled(d, p) assert_plane(d, p, true)
#define assert_plane_disabled(d, p) assert_plane(d, p, false)

1271 1272 1273 1274 1275 1276 1277
static void assert_planes_disabled(struct drm_i915_private *dev_priv,
				   enum pipe pipe)
{
	int reg, i;
	u32 val;
	int cur_pipe;

1278
	/* Planes are fixed to pipes on ILK+ */
1279 1280 1281 1282 1283 1284
	if (HAS_PCH_SPLIT(dev_priv->dev)) {
		reg = DSPCNTR(pipe);
		val = I915_READ(reg);
		WARN((val & DISPLAY_PLANE_ENABLE),
		     "plane %c assertion failure, should be disabled but not\n",
		     plane_name(pipe));
1285
		return;
1286
	}
1287

1288 1289 1290 1291 1292 1293 1294
	/* Need to check both planes against the pipe */
	for (i = 0; i < 2; i++) {
		reg = DSPCNTR(i);
		val = I915_READ(reg);
		cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
			DISPPLANE_SEL_PIPE_SHIFT;
		WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
1295 1296
		     "plane %c assertion failure, should be off on pipe %c but is still active\n",
		     plane_name(i), pipe_name(pipe));
1297 1298 1299
	}
}

1300 1301 1302 1303 1304
static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
{
	u32 val;
	bool enabled;

E
Eugeni Dodonov 已提交
1305 1306 1307 1308 1309
	if (HAS_PCH_LPT(dev_priv->dev)) {
		DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
		return;
	}

1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325
	val = I915_READ(PCH_DREF_CONTROL);
	enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
			    DREF_SUPERSPREAD_SOURCE_MASK));
	WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
}

static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
				       enum pipe pipe)
{
	int reg;
	u32 val;
	bool enabled;

	reg = TRANSCONF(pipe);
	val = I915_READ(reg);
	enabled = !!(val & TRANS_ENABLE);
1326 1327 1328
	WARN(enabled,
	     "transcoder assertion failed, should be off on pipe %c but is still active\n",
	     pipe_name(pipe));
1329 1330
}

1331 1332
static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
			    enum pipe pipe, u32 port_sel, u32 val)
1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348
{
	if ((val & DP_PORT_EN) == 0)
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
		u32	trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
		u32	trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
		if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
			return false;
	} else {
		if ((val & DP_PIPE_MASK) != (pipe << 30))
			return false;
	}
	return true;
}

1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395
static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
	if ((val & PORT_ENABLE) == 0)
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
		if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
			return false;
	} else {
		if ((val & TRANSCODER_MASK) != TRANSCODER(pipe))
			return false;
	}
	return true;
}

static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
	if ((val & LVDS_PORT_EN) == 0)
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
		if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
			return false;
	} else {
		if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
			return false;
	}
	return true;
}

static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
	if ((val & ADPA_DAC_ENABLE) == 0)
		return false;
	if (HAS_PCH_CPT(dev_priv->dev)) {
		if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
			return false;
	} else {
		if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
			return false;
	}
	return true;
}

1396
static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
1397
				   enum pipe pipe, int reg, u32 port_sel)
1398
{
1399
	u32 val = I915_READ(reg);
1400
	WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
1401
	     "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
1402
	     reg, pipe_name(pipe));
1403

1404 1405
	WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
	     && (val & DP_PIPEB_SELECT),
1406
	     "IBX PCH dp port still using transcoder B\n");
1407 1408 1409 1410 1411
}

static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
				     enum pipe pipe, int reg)
{
1412
	u32 val = I915_READ(reg);
1413
	WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
1414
	     "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
1415
	     reg, pipe_name(pipe));
1416

1417 1418
	WARN(HAS_PCH_IBX(dev_priv->dev) && (val & PORT_ENABLE) == 0
	     && (val & SDVO_PIPE_B_SELECT),
1419
	     "IBX PCH hdmi port still using transcoder B\n");
1420 1421 1422 1423 1424 1425 1426 1427
}

static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

1428 1429 1430
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
1431 1432 1433

	reg = PCH_ADPA;
	val = I915_READ(reg);
1434
	WARN(adpa_pipe_enabled(dev_priv, pipe, val),
1435
	     "PCH VGA enabled on transcoder %c, should be disabled\n",
1436
	     pipe_name(pipe));
1437 1438 1439

	reg = PCH_LVDS;
	val = I915_READ(reg);
1440
	WARN(lvds_pipe_enabled(dev_priv, pipe, val),
1441
	     "PCH LVDS enabled on transcoder %c, should be disabled\n",
1442
	     pipe_name(pipe));
1443 1444 1445 1446 1447 1448

	assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
	assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
	assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
}

1449 1450 1451 1452 1453 1454 1455 1456 1457 1458
/**
 * intel_enable_pll - enable a PLL
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to enable
 *
 * Enable @pipe's PLL so we can start pumping pixels from a plane.  Check to
 * make sure the PLL reg is writable first though, since the panel write
 * protect mechanism may be enabled.
 *
 * Note!  This is for pre-ILK only.
1459 1460
 *
 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
1461
 */
1462
static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1463 1464 1465 1466 1467
{
	int reg;
	u32 val;

	/* No really, not for ILK+ */
1468
	BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517

	/* PLL is protected by panel, make sure we can write it */
	if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
		assert_panel_unlocked(dev_priv, pipe);

	reg = DPLL(pipe);
	val = I915_READ(reg);
	val |= DPLL_VCO_ENABLE;

	/* We do this three times for luck */
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
}

/**
 * intel_disable_pll - disable a PLL
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to disable
 *
 * Disable the PLL for @pipe, making sure the pipe is off first.
 *
 * Note!  This is for pre-ILK only.
 */
static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	int reg;
	u32 val;

	/* Don't disable pipe A or pipe A PLLs if needed */
	if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
		return;

	/* Make sure the pipe isn't still relying on us */
	assert_pipe_disabled(dev_priv, pipe);

	reg = DPLL(pipe);
	val = I915_READ(reg);
	val &= ~DPLL_VCO_ENABLE;
	I915_WRITE(reg, val);
	POSTING_READ(reg);
}

1518 1519 1520 1521 1522 1523 1524
/* SBI access */
static void
intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value)
{
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->dpio_lock, flags);
1525
	if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538
				100)) {
		DRM_ERROR("timeout waiting for SBI to become ready\n");
		goto out_unlock;
	}

	I915_WRITE(SBI_ADDR,
			(reg << 16));
	I915_WRITE(SBI_DATA,
			value);
	I915_WRITE(SBI_CTL_STAT,
			SBI_BUSY |
			SBI_CTL_OP_CRWR);

1539
	if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552
				100)) {
		DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
		goto out_unlock;
	}

out_unlock:
	spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
}

static u32
intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg)
{
	unsigned long flags;
1553
	u32 value = 0;
1554 1555

	spin_lock_irqsave(&dev_priv->dpio_lock, flags);
1556
	if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567
				100)) {
		DRM_ERROR("timeout waiting for SBI to become ready\n");
		goto out_unlock;
	}

	I915_WRITE(SBI_ADDR,
			(reg << 16));
	I915_WRITE(SBI_CTL_STAT,
			SBI_BUSY |
			SBI_CTL_OP_CRRD);

1568
	if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580
				100)) {
		DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
		goto out_unlock;
	}

	value = I915_READ(SBI_DATA);

out_unlock:
	spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
	return value;
}

1581
/**
1582
 * ironlake_enable_pch_pll - enable PCH PLL
1583 1584 1585 1586 1587 1588
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to enable
 *
 * The PCH PLL needs to be enabled before the PCH transcoder, since it
 * drives the transcoder clock.
 */
1589
static void ironlake_enable_pch_pll(struct intel_crtc *intel_crtc)
1590
{
1591
	struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1592
	struct intel_pch_pll *pll;
1593 1594 1595
	int reg;
	u32 val;

1596
	/* PCH PLLs only available on ILK, SNB and IVB */
1597
	BUG_ON(dev_priv->info->gen < 5);
1598 1599 1600 1601 1602 1603
	pll = intel_crtc->pch_pll;
	if (pll == NULL)
		return;

	if (WARN_ON(pll->refcount == 0))
		return;
1604 1605 1606 1607

	DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
		      pll->pll_reg, pll->active, pll->on,
		      intel_crtc->base.base.id);
1608 1609 1610 1611

	/* PCH refclock must be enabled first */
	assert_pch_refclk_enabled(dev_priv);

1612
	if (pll->active++ && pll->on) {
1613
		assert_pch_pll_enabled(dev_priv, pll, NULL);
1614 1615 1616 1617 1618 1619
		return;
	}

	DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);

	reg = pll->pll_reg;
1620 1621 1622 1623 1624
	val = I915_READ(reg);
	val |= DPLL_VCO_ENABLE;
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(200);
1625 1626

	pll->on = true;
1627 1628
}

1629
static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
1630
{
1631 1632
	struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
	struct intel_pch_pll *pll = intel_crtc->pch_pll;
1633
	int reg;
1634
	u32 val;
1635

1636 1637
	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);
1638 1639
	if (pll == NULL)
	       return;
1640

1641 1642
	if (WARN_ON(pll->refcount == 0))
		return;
1643

1644 1645 1646
	DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
		      pll->pll_reg, pll->active, pll->on,
		      intel_crtc->base.base.id);
1647

1648
	if (WARN_ON(pll->active == 0)) {
1649
		assert_pch_pll_disabled(dev_priv, pll, NULL);
1650 1651 1652
		return;
	}

1653
	if (--pll->active) {
1654
		assert_pch_pll_enabled(dev_priv, pll, NULL);
1655
		return;
1656 1657 1658 1659 1660 1661
	}

	DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);

	/* Make sure transcoder isn't still depending on us */
	assert_transcoder_disabled(dev_priv, intel_crtc->pipe);
1662

1663
	reg = pll->pll_reg;
1664 1665 1666 1667 1668
	val = I915_READ(reg);
	val &= ~DPLL_VCO_ENABLE;
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(200);
1669 1670

	pll->on = false;
1671 1672
}

1673 1674
static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
					   enum pipe pipe)
1675
{
1676
	struct drm_device *dev = dev_priv->dev;
1677
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1678
	uint32_t reg, val, pipeconf_val;
1679 1680 1681 1682 1683

	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);

	/* Make sure PCH DPLL is enabled */
1684 1685 1686
	assert_pch_pll_enabled(dev_priv,
			       to_intel_crtc(crtc)->pch_pll,
			       to_intel_crtc(crtc));
1687 1688 1689 1690 1691

	/* FDI must be feeding us bits for PCH ports */
	assert_fdi_tx_enabled(dev_priv, pipe);
	assert_fdi_rx_enabled(dev_priv, pipe);

1692 1693 1694 1695 1696 1697 1698 1699 1700
	if (HAS_PCH_CPT(dev)) {
		/* Workaround: Set the timing override bit before enabling the
		 * pch transcoder. */
		reg = TRANS_CHICKEN2(pipe);
		val = I915_READ(reg);
		val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
		I915_WRITE(reg, val);
	}

1701 1702
	reg = TRANSCONF(pipe);
	val = I915_READ(reg);
1703
	pipeconf_val = I915_READ(PIPECONF(pipe));
1704 1705 1706 1707 1708 1709 1710

	if (HAS_PCH_IBX(dev_priv->dev)) {
		/*
		 * make the BPC in transcoder be consistent with
		 * that in pipeconf reg.
		 */
		val &= ~PIPE_BPC_MASK;
1711
		val |= pipeconf_val & PIPE_BPC_MASK;
1712
	}
1713 1714 1715

	val &= ~TRANS_INTERLACE_MASK;
	if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
1716 1717 1718 1719 1720
		if (HAS_PCH_IBX(dev_priv->dev) &&
		    intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
			val |= TRANS_LEGACY_INTERLACED_ILK;
		else
			val |= TRANS_INTERLACED;
1721 1722 1723
	else
		val |= TRANS_PROGRESSIVE;

1724 1725 1726 1727 1728
	I915_WRITE(reg, val | TRANS_ENABLE);
	if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
		DRM_ERROR("failed to enable transcoder %d\n", pipe);
}

1729
static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1730
				      enum transcoder cpu_transcoder)
1731 1732 1733 1734 1735 1736 1737
{
	u32 val, pipeconf_val;

	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);

	/* FDI must be feeding us bits for PCH ports */
1738 1739
	assert_fdi_tx_enabled(dev_priv, cpu_transcoder);
	assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
1740

1741 1742
	/* Workaround: set timing override bit. */
	val = I915_READ(_TRANSA_CHICKEN2);
1743
	val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1744 1745
	I915_WRITE(_TRANSA_CHICKEN2, val);

1746
	val = TRANS_ENABLE;
1747
	pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
1748

1749 1750
	if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
	    PIPECONF_INTERLACED_ILK)
1751
		val |= TRANS_INTERLACED;
1752 1753 1754
	else
		val |= TRANS_PROGRESSIVE;

1755
	I915_WRITE(TRANSCONF(TRANSCODER_A), val);
1756 1757
	if (wait_for(I915_READ(_TRANSACONF) & TRANS_STATE_ENABLE, 100))
		DRM_ERROR("Failed to enable PCH transcoder\n");
1758 1759
}

1760 1761
static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
					    enum pipe pipe)
1762
{
1763 1764
	struct drm_device *dev = dev_priv->dev;
	uint32_t reg, val;
1765 1766 1767 1768 1769

	/* FDI relies on the transcoder */
	assert_fdi_tx_disabled(dev_priv, pipe);
	assert_fdi_rx_disabled(dev_priv, pipe);

1770 1771 1772
	/* Ports must be off as well */
	assert_pch_ports_disabled(dev_priv, pipe);

1773 1774 1775 1776 1777 1778
	reg = TRANSCONF(pipe);
	val = I915_READ(reg);
	val &= ~TRANS_ENABLE;
	I915_WRITE(reg, val);
	/* wait for PCH transcoder off, transcoder state */
	if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
1779
		DRM_ERROR("failed to disable transcoder %d\n", pipe);
1780 1781 1782 1783 1784 1785 1786 1787

	if (!HAS_PCH_IBX(dev)) {
		/* Workaround: Clear the timing override chicken bit again. */
		reg = TRANS_CHICKEN2(pipe);
		val = I915_READ(reg);
		val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
		I915_WRITE(reg, val);
	}
1788 1789
}

1790
static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
1791 1792 1793
{
	u32 val;

1794
	val = I915_READ(_TRANSACONF);
1795
	val &= ~TRANS_ENABLE;
1796
	I915_WRITE(_TRANSACONF, val);
1797
	/* wait for PCH transcoder off, transcoder state */
1798 1799
	if (wait_for((I915_READ(_TRANSACONF) & TRANS_STATE_ENABLE) == 0, 50))
		DRM_ERROR("Failed to disable PCH transcoder\n");
1800 1801 1802

	/* Workaround: clear timing override bit. */
	val = I915_READ(_TRANSA_CHICKEN2);
1803
	val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1804
	I915_WRITE(_TRANSA_CHICKEN2, val);
1805 1806
}

1807
/**
1808
 * intel_enable_pipe - enable a pipe, asserting requirements
1809 1810
 * @dev_priv: i915 private structure
 * @pipe: pipe to enable
1811
 * @pch_port: on ILK+, is this pipe driving a PCH port or not
1812 1813 1814 1815 1816 1817 1818 1819 1820
 *
 * Enable @pipe, making sure that various hardware specific requirements
 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
 *
 * @pipe should be %PIPE_A or %PIPE_B.
 *
 * Will wait until the pipe is actually running (i.e. first vblank) before
 * returning.
 */
1821 1822
static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
			      bool pch_port)
1823
{
1824 1825
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
1826 1827 1828 1829 1830 1831 1832 1833 1834 1835
	int reg;
	u32 val;

	/*
	 * A pipe without a PLL won't actually be able to drive bits from
	 * a plane.  On ILK+ the pipe PLLs are integrated, so we don't
	 * need the check.
	 */
	if (!HAS_PCH_SPLIT(dev_priv->dev))
		assert_pll_enabled(dev_priv, pipe);
1836 1837 1838 1839 1840 1841 1842 1843
	else {
		if (pch_port) {
			/* if driving the PCH, we need FDI enabled */
			assert_fdi_rx_pll_enabled(dev_priv, pipe);
			assert_fdi_tx_pll_enabled(dev_priv, pipe);
		}
		/* FIXME: assert CPU port conditions for SNB+ */
	}
1844

1845
	reg = PIPECONF(cpu_transcoder);
1846
	val = I915_READ(reg);
1847 1848 1849 1850
	if (val & PIPECONF_ENABLE)
		return;

	I915_WRITE(reg, val | PIPECONF_ENABLE);
1851 1852 1853 1854
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

/**
1855
 * intel_disable_pipe - disable a pipe, asserting requirements
1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868
 * @dev_priv: i915 private structure
 * @pipe: pipe to disable
 *
 * Disable @pipe, making sure that various hardware specific requirements
 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
 *
 * @pipe should be %PIPE_A or %PIPE_B.
 *
 * Will wait until the pipe has shut down before returning.
 */
static void intel_disable_pipe(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
1869 1870
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883
	int reg;
	u32 val;

	/*
	 * Make sure planes won't keep trying to pump pixels to us,
	 * or we might hang the display.
	 */
	assert_planes_disabled(dev_priv, pipe);

	/* Don't disable pipe A or pipe A PLLs if needed */
	if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
		return;

1884
	reg = PIPECONF(cpu_transcoder);
1885
	val = I915_READ(reg);
1886 1887 1888 1889
	if ((val & PIPECONF_ENABLE) == 0)
		return;

	I915_WRITE(reg, val & ~PIPECONF_ENABLE);
1890 1891 1892
	intel_wait_for_pipe_off(dev_priv->dev, pipe);
}

1893 1894 1895 1896
/*
 * Plane regs are double buffered, going from enabled->disabled needs a
 * trigger in order to latch.  The display address reg provides this.
 */
1897
void intel_flush_display_plane(struct drm_i915_private *dev_priv,
1898 1899
				      enum plane plane)
{
1900 1901 1902 1903
	if (dev_priv->info->gen >= 4)
		I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
	else
		I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
1904 1905
}

1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924
/**
 * intel_enable_plane - enable a display plane on a given pipe
 * @dev_priv: i915 private structure
 * @plane: plane to enable
 * @pipe: pipe being fed
 *
 * Enable @plane on @pipe, making sure that @pipe is running first.
 */
static void intel_enable_plane(struct drm_i915_private *dev_priv,
			       enum plane plane, enum pipe pipe)
{
	int reg;
	u32 val;

	/* If the pipe isn't enabled, we can't pump pixels and may hang */
	assert_pipe_enabled(dev_priv, pipe);

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1925 1926 1927 1928
	if (val & DISPLAY_PLANE_ENABLE)
		return;

	I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
1929
	intel_flush_display_plane(dev_priv, plane);
1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

/**
 * intel_disable_plane - disable a display plane
 * @dev_priv: i915 private structure
 * @plane: plane to disable
 * @pipe: pipe consuming the data
 *
 * Disable @plane; should be an independent operation.
 */
static void intel_disable_plane(struct drm_i915_private *dev_priv,
				enum plane plane, enum pipe pipe)
{
	int reg;
	u32 val;

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1949 1950 1951 1952
	if ((val & DISPLAY_PLANE_ENABLE) == 0)
		return;

	I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
1953 1954 1955 1956
	intel_flush_display_plane(dev_priv, plane);
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

1957
int
1958
intel_pin_and_fence_fb_obj(struct drm_device *dev,
1959
			   struct drm_i915_gem_object *obj,
1960
			   struct intel_ring_buffer *pipelined)
1961
{
1962
	struct drm_i915_private *dev_priv = dev->dev_private;
1963 1964 1965
	u32 alignment;
	int ret;

1966
	switch (obj->tiling_mode) {
1967
	case I915_TILING_NONE:
1968 1969
		if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
			alignment = 128 * 1024;
1970
		else if (INTEL_INFO(dev)->gen >= 4)
1971 1972 1973
			alignment = 4 * 1024;
		else
			alignment = 64 * 1024;
1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986
		break;
	case I915_TILING_X:
		/* pin() will align the object as required by fence */
		alignment = 0;
		break;
	case I915_TILING_Y:
		/* FIXME: Is this true? */
		DRM_ERROR("Y tiled not allowed for scan out buffers\n");
		return -EINVAL;
	default:
		BUG();
	}

1987
	dev_priv->mm.interruptible = false;
1988
	ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
1989
	if (ret)
1990
		goto err_interruptible;
1991 1992 1993 1994 1995 1996

	/* Install a fence for tiled scan-out. Pre-i965 always needs a
	 * fence, whereas 965+ only requires a fence if using
	 * framebuffer compression.  For simplicity, we always install
	 * a fence as the cost is not that onerous.
	 */
1997
	ret = i915_gem_object_get_fence(obj);
1998 1999
	if (ret)
		goto err_unpin;
2000

2001
	i915_gem_object_pin_fence(obj);
2002

2003
	dev_priv->mm.interruptible = true;
2004
	return 0;
2005 2006 2007

err_unpin:
	i915_gem_object_unpin(obj);
2008 2009
err_interruptible:
	dev_priv->mm.interruptible = true;
2010
	return ret;
2011 2012
}

2013 2014 2015 2016 2017 2018
void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
{
	i915_gem_object_unpin_fence(obj);
	i915_gem_object_unpin(obj);
}

2019 2020
/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
 * is assumed to be a power-of-two. */
2021 2022 2023
unsigned long intel_gen4_compute_offset_xtiled(int *x, int *y,
					       unsigned int bpp,
					       unsigned int pitch)
2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034
{
	int tile_rows, tiles;

	tile_rows = *y / 8;
	*y %= 8;
	tiles = *x / (512/bpp);
	*x %= 512/bpp;

	return tile_rows * pitch * 8 + tiles * 4096;
}

2035 2036
static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			     int x, int y)
J
Jesse Barnes 已提交
2037 2038 2039 2040 2041
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_framebuffer *intel_fb;
2042
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
2043
	int plane = intel_crtc->plane;
2044
	unsigned long linear_offset;
J
Jesse Barnes 已提交
2045
	u32 dspcntr;
2046
	u32 reg;
J
Jesse Barnes 已提交
2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059

	switch (plane) {
	case 0:
	case 1:
		break;
	default:
		DRM_ERROR("Can't update plane %d in SAREA\n", plane);
		return -EINVAL;
	}

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

2060 2061
	reg = DSPCNTR(plane);
	dspcntr = I915_READ(reg);
J
Jesse Barnes 已提交
2062 2063
	/* Mask out pixel format bits in case we change it */
	dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2064 2065
	switch (fb->pixel_format) {
	case DRM_FORMAT_C8:
J
Jesse Barnes 已提交
2066 2067
		dspcntr |= DISPPLANE_8BPP;
		break;
2068 2069 2070
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_ARGB1555:
		dspcntr |= DISPPLANE_BGRX555;
J
Jesse Barnes 已提交
2071
		break;
2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089
	case DRM_FORMAT_RGB565:
		dspcntr |= DISPPLANE_BGRX565;
		break;
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
		dspcntr |= DISPPLANE_BGRX888;
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		dspcntr |= DISPPLANE_RGBX888;
		break;
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
		dspcntr |= DISPPLANE_BGRX101010;
		break;
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
		dspcntr |= DISPPLANE_RGBX101010;
J
Jesse Barnes 已提交
2090 2091
		break;
	default:
2092
		DRM_ERROR("Unknown pixel format 0x%08x\n", fb->pixel_format);
J
Jesse Barnes 已提交
2093 2094
		return -EINVAL;
	}
2095

2096
	if (INTEL_INFO(dev)->gen >= 4) {
2097
		if (obj->tiling_mode != I915_TILING_NONE)
J
Jesse Barnes 已提交
2098 2099 2100 2101 2102
			dspcntr |= DISPPLANE_TILED;
		else
			dspcntr &= ~DISPPLANE_TILED;
	}

2103
	I915_WRITE(reg, dspcntr);
J
Jesse Barnes 已提交
2104

2105
	linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
J
Jesse Barnes 已提交
2106

2107 2108
	if (INTEL_INFO(dev)->gen >= 4) {
		intel_crtc->dspaddr_offset =
2109 2110 2111
			intel_gen4_compute_offset_xtiled(&x, &y,
							 fb->bits_per_pixel / 8,
							 fb->pitches[0]);
2112 2113
		linear_offset -= intel_crtc->dspaddr_offset;
	} else {
2114
		intel_crtc->dspaddr_offset = linear_offset;
2115
	}
2116 2117 2118

	DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
		      obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
2119
	I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
2120
	if (INTEL_INFO(dev)->gen >= 4) {
2121 2122
		I915_MODIFY_DISPBASE(DSPSURF(plane),
				     obj->gtt_offset + intel_crtc->dspaddr_offset);
2123
		I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2124
		I915_WRITE(DSPLINOFF(plane), linear_offset);
2125
	} else
2126
		I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
2127
	POSTING_READ(reg);
J
Jesse Barnes 已提交
2128

2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140
	return 0;
}

static int ironlake_update_plane(struct drm_crtc *crtc,
				 struct drm_framebuffer *fb, int x, int y)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_framebuffer *intel_fb;
	struct drm_i915_gem_object *obj;
	int plane = intel_crtc->plane;
2141
	unsigned long linear_offset;
2142 2143 2144 2145 2146 2147
	u32 dspcntr;
	u32 reg;

	switch (plane) {
	case 0:
	case 1:
J
Jesse Barnes 已提交
2148
	case 2:
2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161
		break;
	default:
		DRM_ERROR("Can't update plane %d in SAREA\n", plane);
		return -EINVAL;
	}

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

	reg = DSPCNTR(plane);
	dspcntr = I915_READ(reg);
	/* Mask out pixel format bits in case we change it */
	dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2162 2163
	switch (fb->pixel_format) {
	case DRM_FORMAT_C8:
2164 2165
		dspcntr |= DISPPLANE_8BPP;
		break;
2166 2167
	case DRM_FORMAT_RGB565:
		dspcntr |= DISPPLANE_BGRX565;
2168
		break;
2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
		dspcntr |= DISPPLANE_BGRX888;
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		dspcntr |= DISPPLANE_RGBX888;
		break;
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
		dspcntr |= DISPPLANE_BGRX101010;
		break;
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
		dspcntr |= DISPPLANE_RGBX101010;
2184 2185
		break;
	default:
2186
		DRM_ERROR("Unknown pixel format 0x%08x\n", fb->pixel_format);
2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199
		return -EINVAL;
	}

	if (obj->tiling_mode != I915_TILING_NONE)
		dspcntr |= DISPPLANE_TILED;
	else
		dspcntr &= ~DISPPLANE_TILED;

	/* must disable */
	dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;

	I915_WRITE(reg, dspcntr);

2200
	linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
2201
	intel_crtc->dspaddr_offset =
2202 2203 2204
		intel_gen4_compute_offset_xtiled(&x, &y,
						 fb->bits_per_pixel / 8,
						 fb->pitches[0]);
2205
	linear_offset -= intel_crtc->dspaddr_offset;
2206

2207 2208
	DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
		      obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
2209
	I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
2210 2211
	I915_MODIFY_DISPBASE(DSPSURF(plane),
			     obj->gtt_offset + intel_crtc->dspaddr_offset);
2212 2213 2214 2215 2216 2217
	if (IS_HASWELL(dev)) {
		I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
	} else {
		I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
		I915_WRITE(DSPLINOFF(plane), linear_offset);
	}
2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230
	POSTING_READ(reg);

	return 0;
}

/* Assume fb object is pinned & idle & fenced and just update base pointers */
static int
intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			   int x, int y, enum mode_set_atomic state)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

2231 2232
	if (dev_priv->display.disable_fbc)
		dev_priv->display.disable_fbc(dev);
2233
	intel_increase_pllclock(crtc);
J
Jesse Barnes 已提交
2234

2235
	return dev_priv->display.update_plane(crtc, fb, x, y);
J
Jesse Barnes 已提交
2236 2237
}

2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264
static int
intel_finish_fb(struct drm_framebuffer *old_fb)
{
	struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	bool was_interruptible = dev_priv->mm.interruptible;
	int ret;

	wait_event(dev_priv->pending_flip_queue,
		   atomic_read(&dev_priv->mm.wedged) ||
		   atomic_read(&obj->pending_flip) == 0);

	/* Big Hammer, we also need to ensure that any pending
	 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
	 * current scanout is retired before unpinning the old
	 * framebuffer.
	 *
	 * This should only fail upon a hung GPU, in which case we
	 * can safely continue.
	 */
	dev_priv->mm.interruptible = false;
	ret = i915_gem_object_finish_gpu(obj);
	dev_priv->mm.interruptible = was_interruptible;

	return ret;
}

2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291
static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_master_private *master_priv;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!dev->primary->master)
		return;

	master_priv = dev->primary->master->driver_priv;
	if (!master_priv->sarea_priv)
		return;

	switch (intel_crtc->pipe) {
	case 0:
		master_priv->sarea_priv->pipeA_x = x;
		master_priv->sarea_priv->pipeA_y = y;
		break;
	case 1:
		master_priv->sarea_priv->pipeB_x = x;
		master_priv->sarea_priv->pipeB_y = y;
		break;
	default:
		break;
	}
}

2292
static int
2293
intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2294
		    struct drm_framebuffer *fb)
J
Jesse Barnes 已提交
2295 2296
{
	struct drm_device *dev = crtc->dev;
2297
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2298
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2299
	struct drm_framebuffer *old_fb;
2300
	int ret;
J
Jesse Barnes 已提交
2301 2302

	/* no fb bound */
2303
	if (!fb) {
2304
		DRM_ERROR("No FB bound\n");
2305 2306 2307
		return 0;
	}

2308 2309 2310 2311
	if(intel_crtc->plane > dev_priv->num_pipe) {
		DRM_ERROR("no plane for crtc: plane %d, num_pipes %d\n",
				intel_crtc->plane,
				dev_priv->num_pipe);
2312
		return -EINVAL;
J
Jesse Barnes 已提交
2313 2314
	}

2315
	mutex_lock(&dev->struct_mutex);
2316
	ret = intel_pin_and_fence_fb_obj(dev,
2317
					 to_intel_framebuffer(fb)->obj,
2318
					 NULL);
2319 2320
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
2321
		DRM_ERROR("pin & fence failed\n");
2322 2323
		return ret;
	}
J
Jesse Barnes 已提交
2324

2325 2326
	if (crtc->fb)
		intel_finish_fb(crtc->fb);
2327

2328
	ret = dev_priv->display.update_plane(crtc, fb, x, y);
2329
	if (ret) {
2330
		intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
2331
		mutex_unlock(&dev->struct_mutex);
2332
		DRM_ERROR("failed to update base address\n");
2333
		return ret;
J
Jesse Barnes 已提交
2334
	}
2335

2336 2337
	old_fb = crtc->fb;
	crtc->fb = fb;
2338 2339
	crtc->x = x;
	crtc->y = y;
2340

2341 2342
	if (old_fb) {
		intel_wait_for_vblank(dev, intel_crtc->pipe);
2343
		intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
2344
	}
2345

2346
	intel_update_fbc(dev);
2347
	mutex_unlock(&dev->struct_mutex);
J
Jesse Barnes 已提交
2348

2349
	intel_crtc_update_sarea_pos(crtc, x, y);
2350 2351

	return 0;
J
Jesse Barnes 已提交
2352 2353
}

2354
static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
2355 2356 2357 2358 2359
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

2360
	DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386
	dpa_ctl = I915_READ(DP_A);
	dpa_ctl &= ~DP_PLL_FREQ_MASK;

	if (clock < 200000) {
		u32 temp;
		dpa_ctl |= DP_PLL_FREQ_160MHZ;
		/* workaround for 160Mhz:
		   1) program 0x4600c bits 15:0 = 0x8124
		   2) program 0x46010 bit 0 = 1
		   3) program 0x46034 bit 24 = 1
		   4) program 0x64000 bit 14 = 1
		   */
		temp = I915_READ(0x4600c);
		temp &= 0xffff0000;
		I915_WRITE(0x4600c, temp | 0x8124);

		temp = I915_READ(0x46010);
		I915_WRITE(0x46010, temp | 1);

		temp = I915_READ(0x46034);
		I915_WRITE(0x46034, temp | (1 << 24));
	} else {
		dpa_ctl |= DP_PLL_FREQ_270MHZ;
	}
	I915_WRITE(DP_A, dpa_ctl);

2387
	POSTING_READ(DP_A);
2388 2389 2390
	udelay(500);
}

2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401
static void intel_fdi_normal_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* enable normal train */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2402
	if (IS_IVYBRIDGE(dev)) {
2403 2404
		temp &= ~FDI_LINK_TRAIN_NONE_IVB;
		temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
2405 2406 2407
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
2408
	}
2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_NORMAL_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_NONE;
	}
	I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);

	/* wait one idle pattern time */
	POSTING_READ(reg);
	udelay(1000);
2425 2426 2427 2428 2429

	/* IVB wants error correction enabled */
	if (IS_IVYBRIDGE(dev))
		I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
			   FDI_FE_ERRC_ENABLE);
2430 2431
}

2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443
static void cpt_phase_pointer_enable(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 flags = I915_READ(SOUTH_CHICKEN1);

	flags |= FDI_PHASE_SYNC_OVR(pipe);
	I915_WRITE(SOUTH_CHICKEN1, flags); /* once to unlock... */
	flags |= FDI_PHASE_SYNC_EN(pipe);
	I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to enable */
	POSTING_READ(SOUTH_CHICKEN1);
}

2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466
static void ivb_modeset_global_resources(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *pipe_B_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
	struct intel_crtc *pipe_C_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
	uint32_t temp;

	/* When everything is off disable fdi C so that we could enable fdi B
	 * with all lanes. XXX: This misses the case where a pipe is not using
	 * any pch resources and so doesn't need any fdi lanes. */
	if (!pipe_B_crtc->base.enabled && !pipe_C_crtc->base.enabled) {
		WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
		WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);

		temp = I915_READ(SOUTH_CHICKEN1);
		temp &= ~FDI_BC_BIFURCATION_SELECT;
		DRM_DEBUG_KMS("disabling fdi C rx\n");
		I915_WRITE(SOUTH_CHICKEN1, temp);
	}
}

2467 2468 2469 2470 2471 2472 2473
/* The FDI link training functions for ILK/Ibexpeak. */
static void ironlake_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2474
	int plane = intel_crtc->plane;
2475
	u32 reg, temp, tries;
2476

2477 2478 2479 2480
	/* FDI needs bits from pipe & plane first */
	assert_pipe_enabled(dev_priv, pipe);
	assert_plane_enabled(dev_priv, plane);

2481 2482
	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
2483 2484
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
2485 2486
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
2487 2488
	I915_WRITE(reg, temp);
	I915_READ(reg);
2489 2490
	udelay(150);

2491
	/* enable CPU FDI TX and PCH FDI RX */
2492 2493
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2494 2495
	temp &= ~(7 << 19);
	temp |= (intel_crtc->fdi_lanes - 1) << 19;
2496 2497
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
2498
	I915_WRITE(reg, temp | FDI_TX_ENABLE);
2499

2500 2501
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2502 2503
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
2504 2505 2506
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
2507 2508
	udelay(150);

2509
	/* Ironlake workaround, enable clock pointer after FDI enable*/
2510 2511 2512
	I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
	I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
		   FDI_RX_PHASE_SYNC_POINTER_EN);
2513

2514
	reg = FDI_RX_IIR(pipe);
2515
	for (tries = 0; tries < 5; tries++) {
2516
		temp = I915_READ(reg);
2517 2518 2519 2520
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if ((temp & FDI_RX_BIT_LOCK)) {
			DRM_DEBUG_KMS("FDI train 1 done.\n");
2521
			I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2522 2523 2524
			break;
		}
	}
2525
	if (tries == 5)
2526
		DRM_ERROR("FDI train 1 fail!\n");
2527 2528

	/* Train 2 */
2529 2530
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2531 2532
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
2533
	I915_WRITE(reg, temp);
2534

2535 2536
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2537 2538
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
2539
	I915_WRITE(reg, temp);
2540

2541 2542
	POSTING_READ(reg);
	udelay(150);
2543

2544
	reg = FDI_RX_IIR(pipe);
2545
	for (tries = 0; tries < 5; tries++) {
2546
		temp = I915_READ(reg);
2547 2548 2549
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_SYMBOL_LOCK) {
2550
			I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2551 2552 2553 2554
			DRM_DEBUG_KMS("FDI train 2 done.\n");
			break;
		}
	}
2555
	if (tries == 5)
2556
		DRM_ERROR("FDI train 2 fail!\n");
2557 2558

	DRM_DEBUG_KMS("FDI train done\n");
2559

2560 2561
}

2562
static const int snb_b_fdi_train_param[] = {
2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575
	FDI_LINK_TRAIN_400MV_0DB_SNB_B,
	FDI_LINK_TRAIN_400MV_6DB_SNB_B,
	FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
	FDI_LINK_TRAIN_800MV_0DB_SNB_B,
};

/* The FDI link training functions for SNB/Cougarpoint. */
static void gen6_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2576
	u32 reg, temp, i, retry;
2577

2578 2579
	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
2580 2581
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
2582 2583
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
2584 2585 2586
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
2587 2588
	udelay(150);

2589
	/* enable CPU FDI TX and PCH FDI RX */
2590 2591
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2592 2593
	temp &= ~(7 << 19);
	temp |= (intel_crtc->fdi_lanes - 1) << 19;
2594 2595 2596 2597 2598
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	/* SNB-B */
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2599
	I915_WRITE(reg, temp | FDI_TX_ENABLE);
2600

2601 2602 2603
	I915_WRITE(FDI_RX_MISC(pipe),
		   FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);

2604 2605
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2606 2607 2608 2609 2610 2611 2612
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_1;
	}
2613 2614 2615
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
2616 2617
	udelay(150);

2618
	cpt_phase_pointer_enable(dev, pipe);
2619

2620
	for (i = 0; i < 4; i++) {
2621 2622
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2623 2624
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
2625 2626 2627
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
2628 2629
		udelay(500);

2630 2631 2632 2633 2634 2635 2636 2637 2638 2639
		for (retry = 0; retry < 5; retry++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
			if (temp & FDI_RX_BIT_LOCK) {
				I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
				DRM_DEBUG_KMS("FDI train 1 done.\n");
				break;
			}
			udelay(50);
2640
		}
2641 2642
		if (retry < 5)
			break;
2643 2644
	}
	if (i == 4)
2645
		DRM_ERROR("FDI train 1 fail!\n");
2646 2647

	/* Train 2 */
2648 2649
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2650 2651 2652 2653 2654 2655 2656
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
	if (IS_GEN6(dev)) {
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		/* SNB-B */
		temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
	}
2657
	I915_WRITE(reg, temp);
2658

2659 2660
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2661 2662 2663 2664 2665 2666 2667
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_2;
	}
2668 2669 2670
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
2671 2672
	udelay(150);

2673
	for (i = 0; i < 4; i++) {
2674 2675
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2676 2677
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
2678 2679 2680
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
2681 2682
		udelay(500);

2683 2684 2685 2686 2687 2688 2689 2690 2691 2692
		for (retry = 0; retry < 5; retry++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
			if (temp & FDI_RX_SYMBOL_LOCK) {
				I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
				DRM_DEBUG_KMS("FDI train 2 done.\n");
				break;
			}
			udelay(50);
2693
		}
2694 2695
		if (retry < 5)
			break;
2696 2697
	}
	if (i == 4)
2698
		DRM_ERROR("FDI train 2 fail!\n");
2699 2700 2701 2702

	DRM_DEBUG_KMS("FDI train done.\n");
}

2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722
/* Manual link training for Ivy Bridge A0 parts */
static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp, i;

	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(150);

2723 2724 2725
	DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
		      I915_READ(FDI_RX_IIR(pipe)));

2726 2727 2728 2729 2730 2731 2732 2733 2734
	/* enable CPU FDI TX and PCH FDI RX */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~(7 << 19);
	temp |= (intel_crtc->fdi_lanes - 1) << 19;
	temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
	temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2735
	temp |= FDI_COMPOSITE_SYNC;
2736 2737
	I915_WRITE(reg, temp | FDI_TX_ENABLE);

2738 2739 2740
	I915_WRITE(FDI_RX_MISC(pipe),
		   FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);

2741 2742 2743 2744 2745
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_AUTO;
	temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
	temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2746
	temp |= FDI_COMPOSITE_SYNC;
2747 2748 2749 2750 2751
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
	udelay(150);

2752
	cpt_phase_pointer_enable(dev, pipe);
2753

2754
	for (i = 0; i < 4; i++) {
2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
		udelay(500);

		reg = FDI_RX_IIR(pipe);
		temp = I915_READ(reg);
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_BIT_LOCK ||
		    (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
			I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2771
			DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795
			break;
		}
	}
	if (i == 4)
		DRM_ERROR("FDI train 1 fail!\n");

	/* Train 2 */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_NONE_IVB;
	temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
	temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(150);

2796
	for (i = 0; i < 4; i++) {
2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
		udelay(500);

		reg = FDI_RX_IIR(pipe);
		temp = I915_READ(reg);
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_SYMBOL_LOCK) {
			I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2812
			DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
2813 2814 2815 2816 2817 2818 2819 2820 2821
			break;
		}
	}
	if (i == 4)
		DRM_ERROR("FDI train 2 fail!\n");

	DRM_DEBUG_KMS("FDI train done.\n");
}

2822
static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2823
{
2824
	struct drm_device *dev = intel_crtc->base.dev;
2825 2826
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = intel_crtc->pipe;
2827
	u32 reg, temp;
J
Jesse Barnes 已提交
2828

2829

2830
	/* enable PCH FDI RX PLL, wait warmup plus DMI latency */
2831 2832 2833
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~((0x7 << 19) | (0x7 << 16));
2834
	temp |= (intel_crtc->fdi_lanes - 1) << 19;
2835 2836 2837 2838
	temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
	I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);

	POSTING_READ(reg);
2839 2840 2841
	udelay(200);

	/* Switch from Rawclk to PCDclk */
2842 2843 2844 2845
	temp = I915_READ(reg);
	I915_WRITE(reg, temp | FDI_PCDCLK);

	POSTING_READ(reg);
2846 2847
	udelay(200);

2848 2849 2850 2851 2852 2853 2854 2855
	/* On Haswell, the PLL configuration for ports and pipes is handled
	 * separately, as part of DDI setup */
	if (!IS_HASWELL(dev)) {
		/* Enable CPU FDI TX PLL, always on for Ironlake */
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
		if ((temp & FDI_TX_PLL_ENABLE) == 0) {
			I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2856

2857 2858 2859
			POSTING_READ(reg);
			udelay(100);
		}
2860
	}
2861 2862
}

2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891
static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* Switch from PCDclk to Rawclk */
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_PCDCLK);

	/* Disable CPU FDI TX PLL */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);

	POSTING_READ(reg);
	udelay(100);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);

	/* Wait for the clocks to turn off. */
	POSTING_READ(reg);
	udelay(100);
}

2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902
static void cpt_phase_pointer_disable(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 flags = I915_READ(SOUTH_CHICKEN1);

	flags &= ~(FDI_PHASE_SYNC_EN(pipe));
	I915_WRITE(SOUTH_CHICKEN1, flags); /* once to disable... */
	flags &= ~(FDI_PHASE_SYNC_OVR(pipe));
	I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to lock */
	POSTING_READ(SOUTH_CHICKEN1);
}
2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926
static void ironlake_fdi_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* disable CPU FDI tx and PCH FDI rx */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
	POSTING_READ(reg);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~(0x7 << 16);
	temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
	I915_WRITE(reg, temp & ~FDI_RX_ENABLE);

	POSTING_READ(reg);
	udelay(100);

	/* Ironlake workaround, disable clock pointer after downing FDI */
2927 2928
	if (HAS_PCH_IBX(dev)) {
		I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2929 2930
		I915_WRITE(FDI_RX_CHICKEN(pipe),
			   I915_READ(FDI_RX_CHICKEN(pipe) &
2931
				     ~FDI_RX_PHASE_SYNC_POINTER_EN));
2932 2933
	} else if (HAS_PCH_CPT(dev)) {
		cpt_phase_pointer_disable(dev, pipe);
2934
	}
2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960

	/* still set train pattern 1 */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_1;
	}
	/* BPC in FDI rx is consistent with that in PIPECONF */
	temp &= ~(0x07 << 16);
	temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(100);
}

2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977
static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;
	bool pending;

	if (atomic_read(&dev_priv->mm.wedged))
		return false;

	spin_lock_irqsave(&dev->event_lock, flags);
	pending = to_intel_crtc(crtc)->unpin_work != NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	return pending;
}

2978 2979
static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
{
2980
	struct drm_device *dev = crtc->dev;
2981
	struct drm_i915_private *dev_priv = dev->dev_private;
2982 2983 2984 2985

	if (crtc->fb == NULL)
		return;

2986 2987 2988
	wait_event(dev_priv->pending_flip_queue,
		   !intel_crtc_has_pending_flip(crtc));

2989 2990 2991
	mutex_lock(&dev->struct_mutex);
	intel_finish_fb(crtc->fb);
	mutex_unlock(&dev->struct_mutex);
2992 2993
}

2994
static bool ironlake_crtc_driving_pch(struct drm_crtc *crtc)
2995 2996
{
	struct drm_device *dev = crtc->dev;
2997
	struct intel_encoder *intel_encoder;
2998 2999 3000 3001 3002

	/*
	 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
	 * must be driven by its own crtc; no sharing is possible.
	 */
3003 3004
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		switch (intel_encoder->type) {
3005
		case INTEL_OUTPUT_EDP:
3006
			if (!intel_encoder_is_pch_edp(&intel_encoder->base))
3007 3008 3009 3010 3011 3012 3013 3014
				return false;
			continue;
		}
	}

	return true;
}

3015 3016 3017 3018 3019
static bool haswell_crtc_driving_pch(struct drm_crtc *crtc)
{
	return intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG);
}

3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110
/* Program iCLKIP clock to the desired frequency */
static void lpt_program_iclkip(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 divsel, phaseinc, auxdiv, phasedir = 0;
	u32 temp;

	/* It is necessary to ungate the pixclk gate prior to programming
	 * the divisors, and gate it back when it is done.
	 */
	I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);

	/* Disable SSCCTL */
	intel_sbi_write(dev_priv, SBI_SSCCTL6,
				intel_sbi_read(dev_priv, SBI_SSCCTL6) |
					SBI_SSCCTL_DISABLE);

	/* 20MHz is a corner case which is out of range for the 7-bit divisor */
	if (crtc->mode.clock == 20000) {
		auxdiv = 1;
		divsel = 0x41;
		phaseinc = 0x20;
	} else {
		/* The iCLK virtual clock root frequency is in MHz,
		 * but the crtc->mode.clock in in KHz. To get the divisors,
		 * it is necessary to divide one by another, so we
		 * convert the virtual clock precision to KHz here for higher
		 * precision.
		 */
		u32 iclk_virtual_root_freq = 172800 * 1000;
		u32 iclk_pi_range = 64;
		u32 desired_divisor, msb_divisor_value, pi_value;

		desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
		msb_divisor_value = desired_divisor / iclk_pi_range;
		pi_value = desired_divisor % iclk_pi_range;

		auxdiv = 0;
		divsel = msb_divisor_value - 2;
		phaseinc = pi_value;
	}

	/* This should not happen with any sane values */
	WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
		~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
	WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
		~SBI_SSCDIVINTPHASE_INCVAL_MASK);

	DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
			crtc->mode.clock,
			auxdiv,
			divsel,
			phasedir,
			phaseinc);

	/* Program SSCDIVINTPHASE6 */
	temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6);
	temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
	temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
	temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
	temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
	temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
	temp |= SBI_SSCDIVINTPHASE_PROPAGATE;

	intel_sbi_write(dev_priv,
			SBI_SSCDIVINTPHASE6,
			temp);

	/* Program SSCAUXDIV */
	temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6);
	temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
	temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
	intel_sbi_write(dev_priv,
			SBI_SSCAUXDIV6,
			temp);


	/* Enable modulator and associated divider */
	temp = intel_sbi_read(dev_priv, SBI_SSCCTL6);
	temp &= ~SBI_SSCCTL_DISABLE;
	intel_sbi_write(dev_priv,
			SBI_SSCCTL6,
			temp);

	/* Wait for initialization time */
	udelay(24);

	I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
}

3111 3112 3113 3114 3115 3116 3117 3118 3119
/*
 * Enable PCH resources required for PCH ports:
 *   - PCH PLLs
 *   - FDI training & RX/TX
 *   - update transcoder timings
 *   - DP transcoding bits
 *   - transcoder
 */
static void ironlake_pch_enable(struct drm_crtc *crtc)
3120 3121 3122 3123 3124
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
3125
	u32 reg, temp;
3126

3127 3128
	assert_transcoder_disabled(dev_priv, pipe);

3129 3130 3131 3132 3133
	/* Write the TU size bits before fdi link training, so that error
	 * detection works. */
	I915_WRITE(FDI_RX_TUSIZE1(pipe),
		   I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);

3134
	/* For PCH output, training FDI link */
3135
	dev_priv->display.fdi_link_train(crtc);
3136

3137 3138 3139 3140 3141 3142 3143
	/* XXX: pch pll's can be enabled any time before we enable the PCH
	 * transcoder, and we actually should do this to not upset any PCH
	 * transcoder that already use the clock when we share it.
	 *
	 * Note that enable_pch_pll tries to do the right thing, but get_pch_pll
	 * unconditionally resets the pll - we need that to have the right LVDS
	 * enable sequence. */
3144
	ironlake_enable_pch_pll(intel_crtc);
3145

3146
	if (HAS_PCH_CPT(dev)) {
3147
		u32 sel;
3148

3149
		temp = I915_READ(PCH_DPLL_SEL);
3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163
		switch (pipe) {
		default:
		case 0:
			temp |= TRANSA_DPLL_ENABLE;
			sel = TRANSA_DPLLB_SEL;
			break;
		case 1:
			temp |= TRANSB_DPLL_ENABLE;
			sel = TRANSB_DPLLB_SEL;
			break;
		case 2:
			temp |= TRANSC_DPLL_ENABLE;
			sel = TRANSC_DPLLB_SEL;
			break;
3164
		}
3165 3166 3167 3168
		if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
			temp |= sel;
		else
			temp &= ~sel;
3169 3170
		I915_WRITE(PCH_DPLL_SEL, temp);
	}
3171

3172 3173
	/* set transcoder timing, panel must allow it */
	assert_panel_unlocked(dev_priv, pipe);
3174 3175 3176
	I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
	I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
	I915_WRITE(TRANS_HSYNC(pipe),  I915_READ(HSYNC(pipe)));
3177

3178 3179 3180
	I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
	I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
	I915_WRITE(TRANS_VSYNC(pipe),  I915_READ(VSYNC(pipe)));
3181
	I915_WRITE(TRANS_VSYNCSHIFT(pipe),  I915_READ(VSYNCSHIFT(pipe)));
3182

3183
	intel_fdi_normal_train(crtc);
3184

3185 3186
	/* For PCH DP, enable TRANS_DP_CTL */
	if (HAS_PCH_CPT(dev) &&
3187 3188
	    (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
	     intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
3189
		u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) >> 5;
3190 3191 3192
		reg = TRANS_DP_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~(TRANS_DP_PORT_SEL_MASK |
3193 3194
			  TRANS_DP_SYNC_MASK |
			  TRANS_DP_BPC_MASK);
3195 3196
		temp |= (TRANS_DP_OUTPUT_ENABLE |
			 TRANS_DP_ENH_FRAMING);
3197
		temp |= bpc << 9; /* same format but at 11:9 */
3198 3199

		if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
3200
			temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
3201
		if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
3202
			temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
3203 3204 3205

		switch (intel_trans_dp_port_sel(crtc)) {
		case PCH_DP_B:
3206
			temp |= TRANS_DP_PORT_SEL_B;
3207 3208
			break;
		case PCH_DP_C:
3209
			temp |= TRANS_DP_PORT_SEL_C;
3210 3211
			break;
		case PCH_DP_D:
3212
			temp |= TRANS_DP_PORT_SEL_D;
3213 3214
			break;
		default:
3215
			BUG();
3216
		}
3217

3218
		I915_WRITE(reg, temp);
3219
	}
3220

3221
	ironlake_enable_pch_transcoder(dev_priv, pipe);
3222 3223
}

P
Paulo Zanoni 已提交
3224 3225 3226 3227 3228 3229
static void lpt_pch_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
3230
	enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
P
Paulo Zanoni 已提交
3231

3232
	assert_transcoder_disabled(dev_priv, TRANSCODER_A);
P
Paulo Zanoni 已提交
3233 3234 3235 3236 3237 3238 3239 3240 3241

	/* Write the TU size bits before fdi link training, so that error
	 * detection works. */
	I915_WRITE(FDI_RX_TUSIZE1(pipe),
		   I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);

	/* For PCH output, training FDI link */
	dev_priv->display.fdi_link_train(crtc);

3242
	lpt_program_iclkip(crtc);
P
Paulo Zanoni 已提交
3243

3244
	/* Set transcoder timing. */
3245 3246 3247
	I915_WRITE(_TRANS_HTOTAL_A, I915_READ(HTOTAL(cpu_transcoder)));
	I915_WRITE(_TRANS_HBLANK_A, I915_READ(HBLANK(cpu_transcoder)));
	I915_WRITE(_TRANS_HSYNC_A,  I915_READ(HSYNC(cpu_transcoder)));
P
Paulo Zanoni 已提交
3248

3249 3250 3251 3252
	I915_WRITE(_TRANS_VTOTAL_A, I915_READ(VTOTAL(cpu_transcoder)));
	I915_WRITE(_TRANS_VBLANK_A, I915_READ(VBLANK(cpu_transcoder)));
	I915_WRITE(_TRANS_VSYNC_A,  I915_READ(VSYNC(cpu_transcoder)));
	I915_WRITE(_TRANS_VSYNCSHIFT_A, I915_READ(VSYNCSHIFT(cpu_transcoder)));
P
Paulo Zanoni 已提交
3253

3254
	lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
P
Paulo Zanoni 已提交
3255 3256
}

3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285
static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
{
	struct intel_pch_pll *pll = intel_crtc->pch_pll;

	if (pll == NULL)
		return;

	if (pll->refcount == 0) {
		WARN(1, "bad PCH PLL refcount\n");
		return;
	}

	--pll->refcount;
	intel_crtc->pch_pll = NULL;
}

static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
{
	struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
	struct intel_pch_pll *pll;
	int i;

	pll = intel_crtc->pch_pll;
	if (pll) {
		DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
			      intel_crtc->base.base.id, pll->pll_reg);
		goto prepare;
	}

3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296
	if (HAS_PCH_IBX(dev_priv->dev)) {
		/* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
		i = intel_crtc->pipe;
		pll = &dev_priv->pch_plls[i];

		DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
			      intel_crtc->base.base.id, pll->pll_reg);

		goto found;
	}

3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332
	for (i = 0; i < dev_priv->num_pch_pll; i++) {
		pll = &dev_priv->pch_plls[i];

		/* Only want to check enabled timings first */
		if (pll->refcount == 0)
			continue;

		if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
		    fp == I915_READ(pll->fp0_reg)) {
			DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
				      intel_crtc->base.base.id,
				      pll->pll_reg, pll->refcount, pll->active);

			goto found;
		}
	}

	/* Ok no matching timings, maybe there's a free one? */
	for (i = 0; i < dev_priv->num_pch_pll; i++) {
		pll = &dev_priv->pch_plls[i];
		if (pll->refcount == 0) {
			DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
				      intel_crtc->base.base.id, pll->pll_reg);
			goto found;
		}
	}

	return NULL;

found:
	intel_crtc->pch_pll = pll;
	pll->refcount++;
	DRM_DEBUG_DRIVER("using pll %d for pipe %d\n", i, intel_crtc->pipe);
prepare: /* separate function? */
	DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);

3333 3334
	/* Wait for the clocks to stabilize before rewriting the regs */
	I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
3335 3336
	POSTING_READ(pll->pll_reg);
	udelay(150);
3337 3338 3339

	I915_WRITE(pll->fp0_reg, fp);
	I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
3340 3341 3342 3343
	pll->on = false;
	return pll;
}

3344 3345 3346
void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3347
	int dslreg = PIPEDSL(pipe);
3348 3349 3350 3351 3352 3353 3354 3355 3356 3357
	u32 temp;

	temp = I915_READ(dslreg);
	udelay(500);
	if (wait_for(I915_READ(dslreg) != temp, 5)) {
		if (wait_for(I915_READ(dslreg) != temp, 5))
			DRM_ERROR("mode set failed: pipe %d stuck\n", pipe);
	}
}

3358 3359 3360 3361 3362
static void ironlake_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3363
	struct intel_encoder *encoder;
3364 3365 3366 3367 3368
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
	u32 temp;
	bool is_pch_port;

3369 3370
	WARN_ON(!crtc->enabled);

3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382
	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
	intel_update_watermarks(dev);

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
		temp = I915_READ(PCH_LVDS);
		if ((temp & LVDS_PORT_EN) == 0)
			I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
	}

3383
	is_pch_port = ironlake_crtc_driving_pch(crtc);
3384

3385
	if (is_pch_port) {
3386 3387 3388
		/* Note: FDI PLL enabling _must_ be done before we enable the
		 * cpu pipes, hence this is separate from all the other fdi/pch
		 * enabling. */
3389
		ironlake_fdi_pll_enable(intel_crtc);
3390 3391 3392 3393
	} else {
		assert_fdi_tx_disabled(dev_priv, pipe);
		assert_fdi_rx_disabled(dev_priv, pipe);
	}
3394

3395 3396 3397 3398
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);

3399 3400 3401 3402 3403 3404 3405
	/* Enable panel fitting for LVDS */
	if (dev_priv->pch_pf_size &&
	    (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
		/* Force use of hard-coded filter coefficients
		 * as some pre-programmed values are broken,
		 * e.g. x201.
		 */
3406 3407 3408
		I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
		I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
		I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
3409 3410
	}

3411 3412 3413 3414 3415 3416
	/*
	 * On ILK+ LUT must be loaded before the pipe is running but with
	 * clocks enabled
	 */
	intel_crtc_load_lut(crtc);

3417 3418 3419 3420 3421
	intel_enable_pipe(dev_priv, pipe, is_pch_port);
	intel_enable_plane(dev_priv, plane, pipe);

	if (is_pch_port)
		ironlake_pch_enable(crtc);
3422

3423
	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
3424
	intel_update_fbc(dev);
3425 3426
	mutex_unlock(&dev->struct_mutex);

3427
	intel_crtc_update_cursor(crtc, true);
3428

3429 3430
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);
3431 3432 3433

	if (HAS_PCH_CPT(dev))
		intel_cpt_verify_modeset(dev, intel_crtc->pipe);
3434 3435 3436 3437 3438 3439 3440 3441 3442 3443

	/*
	 * There seems to be a race in PCH platform hw (at least on some
	 * outputs) where an enabled pipe still completes any pageflip right
	 * away (as if the pipe is off) instead of waiting for vblank. As soon
	 * as the first vblank happend, everything works as expected. Hence just
	 * wait for one vblank before returning to avoid strange things
	 * happening.
	 */
	intel_wait_for_vblank(dev, intel_crtc->pipe);
3444 3445
}

3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463
static void haswell_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_encoder *encoder;
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
	bool is_pch_port;

	WARN_ON(!crtc->enabled);

	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
	intel_update_watermarks(dev);

3464
	is_pch_port = haswell_crtc_driving_pch(crtc);
3465

3466
	if (is_pch_port)
3467 3468 3469 3470 3471 3472
		ironlake_fdi_pll_enable(intel_crtc);

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);

3473
	intel_ddi_enable_pipe_clock(intel_crtc);
3474

3475 3476
	/* Enable panel fitting for eDP */
	if (dev_priv->pch_pf_size && HAS_eDP) {
3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491
		/* Force use of hard-coded filter coefficients
		 * as some pre-programmed values are broken,
		 * e.g. x201.
		 */
		I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
		I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
		I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
	}

	/*
	 * On ILK+ LUT must be loaded before the pipe is running but with
	 * clocks enabled
	 */
	intel_crtc_load_lut(crtc);

3492 3493
	intel_ddi_set_pipe_settings(crtc);
	intel_ddi_enable_pipe_func(crtc);
3494 3495 3496 3497 3498

	intel_enable_pipe(dev_priv, pipe, is_pch_port);
	intel_enable_plane(dev_priv, plane, pipe);

	if (is_pch_port)
P
Paulo Zanoni 已提交
3499
		lpt_pch_enable(crtc);
3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520

	mutex_lock(&dev->struct_mutex);
	intel_update_fbc(dev);
	mutex_unlock(&dev->struct_mutex);

	intel_crtc_update_cursor(crtc, true);

	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);

	/*
	 * There seems to be a race in PCH platform hw (at least on some
	 * outputs) where an enabled pipe still completes any pageflip right
	 * away (as if the pipe is off) instead of waiting for vblank. As soon
	 * as the first vblank happend, everything works as expected. Hence just
	 * wait for one vblank before returning to avoid strange things
	 * happening.
	 */
	intel_wait_for_vblank(dev, intel_crtc->pipe);
}

3521 3522 3523 3524 3525
static void ironlake_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3526
	struct intel_encoder *encoder;
3527 3528
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3529
	u32 reg, temp;
3530

3531

3532 3533 3534
	if (!intel_crtc->active)
		return;

3535 3536 3537
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->disable(encoder);

3538
	intel_crtc_wait_for_pending_flips(crtc);
3539
	drm_vblank_off(dev, pipe);
3540
	intel_crtc_update_cursor(crtc, false);
3541

3542
	intel_disable_plane(dev_priv, plane, pipe);
3543

3544 3545
	if (dev_priv->cfb_plane == plane)
		intel_disable_fbc(dev);
3546

3547
	intel_disable_pipe(dev_priv, pipe);
3548

3549
	/* Disable PF */
3550 3551
	I915_WRITE(PF_CTL(pipe), 0);
	I915_WRITE(PF_WIN_SZ(pipe), 0);
3552

3553 3554 3555 3556
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->post_disable)
			encoder->post_disable(encoder);

3557
	ironlake_fdi_disable(crtc);
3558

3559
	ironlake_disable_pch_transcoder(dev_priv, pipe);
3560

3561 3562
	if (HAS_PCH_CPT(dev)) {
		/* disable TRANS_DP_CTL */
3563 3564 3565
		reg = TRANS_DP_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
3566
		temp |= TRANS_DP_PORT_SEL_NONE;
3567
		I915_WRITE(reg, temp);
3568 3569 3570

		/* disable DPLL_SEL */
		temp = I915_READ(PCH_DPLL_SEL);
3571 3572
		switch (pipe) {
		case 0:
3573
			temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
3574 3575
			break;
		case 1:
3576
			temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
3577 3578
			break;
		case 2:
3579
			/* C shares PLL A or B */
3580
			temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
3581 3582 3583 3584
			break;
		default:
			BUG(); /* wtf */
		}
3585 3586
		I915_WRITE(PCH_DPLL_SEL, temp);
	}
3587

3588
	/* disable PCH DPLL */
3589
	intel_disable_pch_pll(intel_crtc);
3590

3591
	ironlake_fdi_pll_disable(intel_crtc);
3592

3593
	intel_crtc->active = false;
3594
	intel_update_watermarks(dev);
3595 3596

	mutex_lock(&dev->struct_mutex);
3597
	intel_update_fbc(dev);
3598
	mutex_unlock(&dev->struct_mutex);
3599
}
3600

3601 3602 3603 3604 3605 3606 3607 3608
static void haswell_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_encoder *encoder;
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3609
	enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
3610
	bool is_pch_port;
3611 3612 3613 3614

	if (!intel_crtc->active)
		return;

3615 3616
	is_pch_port = haswell_crtc_driving_pch(crtc);

3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->disable(encoder);

	intel_crtc_wait_for_pending_flips(crtc);
	drm_vblank_off(dev, pipe);
	intel_crtc_update_cursor(crtc, false);

	intel_disable_plane(dev_priv, plane, pipe);

	if (dev_priv->cfb_plane == plane)
		intel_disable_fbc(dev);

	intel_disable_pipe(dev_priv, pipe);

3631
	intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
3632 3633 3634 3635 3636

	/* Disable PF */
	I915_WRITE(PF_CTL(pipe), 0);
	I915_WRITE(PF_WIN_SZ(pipe), 0);

3637
	intel_ddi_disable_pipe_clock(intel_crtc);
3638 3639 3640 3641 3642

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->post_disable)
			encoder->post_disable(encoder);

3643 3644
	if (is_pch_port) {
		ironlake_fdi_disable(crtc);
3645
		lpt_disable_pch_transcoder(dev_priv);
3646 3647
		ironlake_fdi_pll_disable(intel_crtc);
	}
3648 3649 3650 3651 3652 3653 3654 3655 3656

	intel_crtc->active = false;
	intel_update_watermarks(dev);

	mutex_lock(&dev->struct_mutex);
	intel_update_fbc(dev);
	mutex_unlock(&dev->struct_mutex);
}

3657 3658 3659 3660 3661 3662
static void ironlake_crtc_off(struct drm_crtc *crtc)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	intel_put_pch_pll(intel_crtc);
}

3663 3664
static void haswell_crtc_off(struct drm_crtc *crtc)
{
P
Paulo Zanoni 已提交
3665 3666 3667 3668 3669 3670
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	/* Stop saying we're using TRANSCODER_EDP because some other CRTC might
	 * start using it. */
	intel_crtc->cpu_transcoder = intel_crtc->pipe;

3671 3672 3673
	intel_ddi_put_crtc_pll(crtc);
}

3674 3675 3676
static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
{
	if (!enable && intel_crtc->overlay) {
3677
		struct drm_device *dev = intel_crtc->base.dev;
3678
		struct drm_i915_private *dev_priv = dev->dev_private;
3679

3680
		mutex_lock(&dev->struct_mutex);
3681 3682 3683
		dev_priv->mm.interruptible = false;
		(void) intel_overlay_switch_off(intel_crtc->overlay);
		dev_priv->mm.interruptible = true;
3684
		mutex_unlock(&dev->struct_mutex);
3685 3686
	}

3687 3688 3689
	/* Let userspace switch the overlay on again. In most cases userspace
	 * has to recompute where to put it anyway.
	 */
3690 3691
}

3692
static void i9xx_crtc_enable(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
3693 3694 3695 3696
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3697
	struct intel_encoder *encoder;
J
Jesse Barnes 已提交
3698
	int pipe = intel_crtc->pipe;
3699
	int plane = intel_crtc->plane;
J
Jesse Barnes 已提交
3700

3701 3702
	WARN_ON(!crtc->enabled);

3703 3704 3705 3706
	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
3707 3708
	intel_update_watermarks(dev);

3709
	intel_enable_pll(dev_priv, pipe);
3710
	intel_enable_pipe(dev_priv, pipe, false);
3711
	intel_enable_plane(dev_priv, plane, pipe);
J
Jesse Barnes 已提交
3712

3713
	intel_crtc_load_lut(crtc);
C
Chris Wilson 已提交
3714
	intel_update_fbc(dev);
J
Jesse Barnes 已提交
3715

3716 3717
	/* Give the overlay scaler a chance to enable if it's on this pipe */
	intel_crtc_dpms_overlay(intel_crtc, true);
3718
	intel_crtc_update_cursor(crtc, true);
3719

3720 3721
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);
3722
}
J
Jesse Barnes 已提交
3723

3724 3725 3726 3727 3728
static void i9xx_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3729
	struct intel_encoder *encoder;
3730 3731
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3732

3733

3734 3735 3736
	if (!intel_crtc->active)
		return;

3737 3738 3739
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->disable(encoder);

3740
	/* Give the overlay scaler a chance to disable if it's on this pipe */
3741 3742
	intel_crtc_wait_for_pending_flips(crtc);
	drm_vblank_off(dev, pipe);
3743
	intel_crtc_dpms_overlay(intel_crtc, false);
3744
	intel_crtc_update_cursor(crtc, false);
3745

3746 3747
	if (dev_priv->cfb_plane == plane)
		intel_disable_fbc(dev);
J
Jesse Barnes 已提交
3748

3749 3750
	intel_disable_plane(dev_priv, plane, pipe);
	intel_disable_pipe(dev_priv, pipe);
3751
	intel_disable_pll(dev_priv, pipe);
3752

3753
	intel_crtc->active = false;
3754 3755
	intel_update_fbc(dev);
	intel_update_watermarks(dev);
3756 3757
}

3758 3759 3760 3761
static void i9xx_crtc_off(struct drm_crtc *crtc)
{
}

3762 3763
static void intel_crtc_update_sarea(struct drm_crtc *crtc,
				    bool enabled)
3764 3765 3766 3767 3768
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_master_private *master_priv;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
J
Jesse Barnes 已提交
3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786

	if (!dev->primary->master)
		return;

	master_priv = dev->primary->master->driver_priv;
	if (!master_priv->sarea_priv)
		return;

	switch (pipe) {
	case 0:
		master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
		master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
		break;
	case 1:
		master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
		master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
		break;
	default:
3787
		DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
J
Jesse Barnes 已提交
3788 3789 3790 3791
		break;
	}
}

3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816
/**
 * Sets the power management mode of the pipe and plane.
 */
void intel_crtc_update_dpms(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *intel_encoder;
	bool enable = false;

	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		enable |= intel_encoder->connectors_active;

	if (enable)
		dev_priv->display.crtc_enable(crtc);
	else
		dev_priv->display.crtc_disable(crtc);

	intel_crtc_update_sarea(crtc, enable);
}

static void intel_crtc_noop(struct drm_crtc *crtc)
{
}

3817 3818 3819
static void intel_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
3820
	struct drm_connector *connector;
3821
	struct drm_i915_private *dev_priv = dev->dev_private;
3822

3823 3824 3825 3826 3827
	/* crtc should still be enabled when we disable it. */
	WARN_ON(!crtc->enabled);

	dev_priv->display.crtc_disable(crtc);
	intel_crtc_update_sarea(crtc, false);
3828 3829
	dev_priv->display.off(crtc);

3830 3831
	assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
	assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
3832 3833 3834

	if (crtc->fb) {
		mutex_lock(&dev->struct_mutex);
3835
		intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
3836
		mutex_unlock(&dev->struct_mutex);
3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849
		crtc->fb = NULL;
	}

	/* Update computed state. */
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		if (!connector->encoder || !connector->encoder->crtc)
			continue;

		if (connector->encoder->crtc != crtc)
			continue;

		connector->dpms = DRM_MODE_DPMS_OFF;
		to_intel_encoder(connector->encoder)->connectors_active = false;
3850 3851 3852
	}
}

3853
void intel_modeset_disable(struct drm_device *dev)
J
Jesse Barnes 已提交
3854
{
3855 3856 3857 3858 3859 3860
	struct drm_crtc *crtc;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (crtc->enabled)
			intel_crtc_disable(crtc);
	}
J
Jesse Barnes 已提交
3861 3862
}

3863
void intel_encoder_noop(struct drm_encoder *encoder)
J
Jesse Barnes 已提交
3864
{
3865 3866
}

C
Chris Wilson 已提交
3867
void intel_encoder_destroy(struct drm_encoder *encoder)
3868
{
3869
	struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
C
Chris Wilson 已提交
3870 3871 3872

	drm_encoder_cleanup(encoder);
	kfree(intel_encoder);
3873 3874
}

3875 3876 3877 3878
/* Simple dpms helper for encodres with just one connector, no cloning and only
 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
 * state of the entire output pipe. */
void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3879
{
3880 3881 3882
	if (mode == DRM_MODE_DPMS_ON) {
		encoder->connectors_active = true;

3883
		intel_crtc_update_dpms(encoder->base.crtc);
3884 3885 3886
	} else {
		encoder->connectors_active = false;

3887
		intel_crtc_update_dpms(encoder->base.crtc);
3888
	}
J
Jesse Barnes 已提交
3889 3890
}

3891 3892
/* Cross check the actual hw state with our own modeset state tracking (and it's
 * internal consistency). */
3893
static void intel_connector_check_state(struct intel_connector *connector)
J
Jesse Barnes 已提交
3894
{
3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923
	if (connector->get_hw_state(connector)) {
		struct intel_encoder *encoder = connector->encoder;
		struct drm_crtc *crtc;
		bool encoder_enabled;
		enum pipe pipe;

		DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
			      connector->base.base.id,
			      drm_get_connector_name(&connector->base));

		WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
		     "wrong connector dpms state\n");
		WARN(connector->base.encoder != &encoder->base,
		     "active connector not linked to encoder\n");
		WARN(!encoder->connectors_active,
		     "encoder->connectors_active not set\n");

		encoder_enabled = encoder->get_hw_state(encoder, &pipe);
		WARN(!encoder_enabled, "encoder not enabled\n");
		if (WARN_ON(!encoder->base.crtc))
			return;

		crtc = encoder->base.crtc;

		WARN(!crtc->enabled, "crtc not enabled\n");
		WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
		WARN(pipe != to_intel_crtc(crtc)->pipe,
		     "encoder active on the wrong pipe\n");
	}
J
Jesse Barnes 已提交
3924 3925
}

3926 3927 3928
/* Even simpler default implementation, if there's really no special case to
 * consider. */
void intel_connector_dpms(struct drm_connector *connector, int mode)
J
Jesse Barnes 已提交
3929
{
3930
	struct intel_encoder *encoder = intel_attached_encoder(connector);
3931

3932 3933 3934
	/* All the simple cases only support two dpms states. */
	if (mode != DRM_MODE_DPMS_ON)
		mode = DRM_MODE_DPMS_OFF;
3935

3936 3937 3938 3939 3940 3941 3942 3943 3944
	if (mode == connector->dpms)
		return;

	connector->dpms = mode;

	/* Only need to change hw state when actually enabled */
	if (encoder->base.crtc)
		intel_encoder_dpms(encoder, mode);
	else
3945
		WARN_ON(encoder->connectors_active != false);
3946

3947
	intel_modeset_check_state(connector->dev);
J
Jesse Barnes 已提交
3948 3949
}

3950 3951 3952 3953
/* Simple connector->get_hw_state implementation for encoders that support only
 * one connector and no cloning and hence the encoder state determines the state
 * of the connector. */
bool intel_connector_get_hw_state(struct intel_connector *connector)
C
Chris Wilson 已提交
3954
{
3955
	enum pipe pipe = 0;
3956
	struct intel_encoder *encoder = connector->encoder;
C
Chris Wilson 已提交
3957

3958
	return encoder->get_hw_state(encoder, &pipe);
C
Chris Wilson 已提交
3959 3960
}

J
Jesse Barnes 已提交
3961
static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
3962
				  const struct drm_display_mode *mode,
J
Jesse Barnes 已提交
3963 3964
				  struct drm_display_mode *adjusted_mode)
{
3965
	struct drm_device *dev = crtc->dev;
3966

3967
	if (HAS_PCH_SPLIT(dev)) {
3968
		/* FDI link clock is fixed at 2.7G */
J
Jesse Barnes 已提交
3969 3970
		if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
			return false;
3971
	}
3972

3973 3974 3975 3976 3977
	/* All interlaced capable intel hw wants timings in frames. Note though
	 * that intel_lvds_mode_fixup does some funny tricks with the crtc
	 * timings, so we need to be careful not to clobber these.*/
	if (!(adjusted_mode->private_flags & INTEL_MODE_CRTC_TIMINGS_SET))
		drm_mode_set_crtcinfo(adjusted_mode, 0);
3978

3979 3980 3981 3982 3983 3984 3985
	/* WaPruneModeWithIncorrectHsyncOffset: Cantiga+ cannot handle modes
	 * with a hsync front porch of 0.
	 */
	if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
		adjusted_mode->hsync_start == adjusted_mode->hdisplay)
		return false;

J
Jesse Barnes 已提交
3986 3987 3988
	return true;
}

J
Jesse Barnes 已提交
3989 3990 3991 3992 3993
static int valleyview_get_display_clock_speed(struct drm_device *dev)
{
	return 400000; /* FIXME */
}

3994 3995 3996 3997
static int i945_get_display_clock_speed(struct drm_device *dev)
{
	return 400000;
}
J
Jesse Barnes 已提交
3998

3999
static int i915_get_display_clock_speed(struct drm_device *dev)
J
Jesse Barnes 已提交
4000
{
4001 4002
	return 333000;
}
J
Jesse Barnes 已提交
4003

4004 4005 4006 4007
static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
{
	return 200000;
}
J
Jesse Barnes 已提交
4008

4009 4010 4011
static int i915gm_get_display_clock_speed(struct drm_device *dev)
{
	u16 gcfgc = 0;
J
Jesse Barnes 已提交
4012

4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023
	pci_read_config_word(dev->pdev, GCFGC, &gcfgc);

	if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
		return 133000;
	else {
		switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
		case GC_DISPLAY_CLOCK_333_MHZ:
			return 333000;
		default:
		case GC_DISPLAY_CLOCK_190_200_MHZ:
			return 190000;
J
Jesse Barnes 已提交
4024
		}
4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045
	}
}

static int i865_get_display_clock_speed(struct drm_device *dev)
{
	return 266000;
}

static int i855_get_display_clock_speed(struct drm_device *dev)
{
	u16 hpllcc = 0;
	/* Assume that the hardware is in the high speed state.  This
	 * should be the default.
	 */
	switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
	case GC_CLOCK_133_200:
	case GC_CLOCK_100_200:
		return 200000;
	case GC_CLOCK_166_250:
		return 250000;
	case GC_CLOCK_100_133:
J
Jesse Barnes 已提交
4046
		return 133000;
4047
	}
J
Jesse Barnes 已提交
4048

4049 4050 4051
	/* Shouldn't happen */
	return 0;
}
J
Jesse Barnes 已提交
4052

4053 4054 4055
static int i830_get_display_clock_speed(struct drm_device *dev)
{
	return 133000;
J
Jesse Barnes 已提交
4056 4057
}

4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075
struct fdi_m_n {
	u32        tu;
	u32        gmch_m;
	u32        gmch_n;
	u32        link_m;
	u32        link_n;
};

static void
fdi_reduce_ratio(u32 *num, u32 *den)
{
	while (*num > 0xffffff || *den > 0xffffff) {
		*num >>= 1;
		*den >>= 1;
	}
}

static void
4076 4077
ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
		     int link_clock, struct fdi_m_n *m_n)
4078 4079 4080
{
	m_n->tu = 64; /* default size */

4081 4082 4083
	/* BUG_ON(pixel_clock > INT_MAX / 36); */
	m_n->gmch_m = bits_per_pixel * pixel_clock;
	m_n->gmch_n = link_clock * nlanes * 8;
4084 4085
	fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);

4086 4087
	m_n->link_m = pixel_clock;
	m_n->link_n = link_clock;
4088 4089 4090
	fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
}

4091 4092
static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
{
4093 4094 4095
	if (i915_panel_use_ssc >= 0)
		return i915_panel_use_ssc != 0;
	return dev_priv->lvds_use_ssc
4096
		&& !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
4097 4098
}

4099 4100 4101
/**
 * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
 * @crtc: CRTC structure
4102
 * @mode: requested mode
4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113
 *
 * A pipe may be connected to one or more outputs.  Based on the depth of the
 * attached framebuffer, choose a good color depth to use on the pipe.
 *
 * If possible, match the pipe depth to the fb depth.  In some cases, this
 * isn't ideal, because the connected output supports a lesser or restricted
 * set of depths.  Resolve that here:
 *    LVDS typically supports only 6bpc, so clamp down in that case
 *    HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
 *    Displays may support a restricted set as well, check EDID and clamp as
 *      appropriate.
4114
 *    DP may want to dither down to 6bpc to fit larger modes
4115 4116 4117 4118 4119 4120
 *
 * RETURNS:
 * Dithering requirement (i.e. false if display bpc and pipe bpc match,
 * true if they don't match).
 */
static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
4121
					 struct drm_framebuffer *fb,
4122 4123
					 unsigned int *pipe_bpp,
					 struct drm_display_mode *mode)
4124 4125 4126 4127
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_connector *connector;
4128
	struct intel_encoder *intel_encoder;
4129 4130 4131
	unsigned int display_bpc = UINT_MAX, bpc;

	/* Walk the encoders & connectors on this crtc, get min bpc */
4132
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143

		if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
			unsigned int lvds_bpc;

			if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
			    LVDS_A3_POWER_UP)
				lvds_bpc = 8;
			else
				lvds_bpc = 6;

			if (lvds_bpc < display_bpc) {
4144
				DRM_DEBUG_KMS("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
4145 4146 4147 4148 4149 4150 4151 4152
				display_bpc = lvds_bpc;
			}
			continue;
		}

		/* Not one of the known troublemakers, check the EDID */
		list_for_each_entry(connector, &dev->mode_config.connector_list,
				    head) {
4153
			if (connector->encoder != &intel_encoder->base)
4154 4155
				continue;

4156 4157 4158
			/* Don't use an invalid EDID bpc value */
			if (connector->display_info.bpc &&
			    connector->display_info.bpc < display_bpc) {
4159
				DRM_DEBUG_KMS("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
4160 4161 4162 4163 4164 4165 4166 4167 4168 4169
				display_bpc = connector->display_info.bpc;
			}
		}

		/*
		 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
		 * through, clamp it down.  (Note: >12bpc will be caught below.)
		 */
		if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
			if (display_bpc > 8 && display_bpc < 12) {
4170
				DRM_DEBUG_KMS("forcing bpc to 12 for HDMI\n");
4171 4172
				display_bpc = 12;
			} else {
4173
				DRM_DEBUG_KMS("forcing bpc to 8 for HDMI\n");
4174 4175 4176 4177 4178
				display_bpc = 8;
			}
		}
	}

4179 4180 4181 4182 4183
	if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
		DRM_DEBUG_KMS("Dithering DP to 6bpc\n");
		display_bpc = 6;
	}

4184 4185 4186 4187 4188 4189 4190
	/*
	 * We could just drive the pipe at the highest bpc all the time and
	 * enable dithering as needed, but that costs bandwidth.  So choose
	 * the minimum value that expresses the full color range of the fb but
	 * also stays within the max display bpc discovered above.
	 */

4191
	switch (fb->depth) {
4192 4193 4194 4195 4196 4197 4198 4199
	case 8:
		bpc = 8; /* since we go through a colormap */
		break;
	case 15:
	case 16:
		bpc = 6; /* min is 18bpp */
		break;
	case 24:
4200
		bpc = 8;
4201 4202
		break;
	case 30:
4203
		bpc = 10;
4204 4205
		break;
	case 48:
4206
		bpc = 12;
4207 4208 4209 4210 4211 4212 4213
		break;
	default:
		DRM_DEBUG("unsupported depth, assuming 24 bits\n");
		bpc = min((unsigned int)8, display_bpc);
		break;
	}

4214 4215
	display_bpc = min(display_bpc, bpc);

4216 4217
	DRM_DEBUG_KMS("setting pipe bpc to %d (max display bpc %d)\n",
		      bpc, display_bpc);
4218

4219
	*pipe_bpp = display_bpc * 3;
4220 4221 4222 4223

	return display_bpc != bpc;
}

4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245
static int vlv_get_refclk(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int refclk = 27000; /* for DP & HDMI */

	return 100000; /* only one validated so far */

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
		refclk = 96000;
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
		if (intel_panel_use_ssc(dev_priv))
			refclk = 100000;
		else
			refclk = 96000;
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
		refclk = 100000;
	}

	return refclk;
}

4246 4247 4248 4249 4250 4251
static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int refclk;

4252 4253 4254
	if (IS_VALLEYVIEW(dev)) {
		refclk = vlv_get_refclk(crtc);
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289
	    intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
		refclk = dev_priv->lvds_ssc_freq * 1000;
		DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
			      refclk / 1000);
	} else if (!IS_GEN2(dev)) {
		refclk = 96000;
	} else {
		refclk = 48000;
	}

	return refclk;
}

static void i9xx_adjust_sdvo_tv_clock(struct drm_display_mode *adjusted_mode,
				      intel_clock_t *clock)
{
	/* SDVO TV has fixed PLL values depend on its clock range,
	   this mirrors vbios setting. */
	if (adjusted_mode->clock >= 100000
	    && adjusted_mode->clock < 140500) {
		clock->p1 = 2;
		clock->p2 = 10;
		clock->n = 3;
		clock->m1 = 16;
		clock->m2 = 8;
	} else if (adjusted_mode->clock >= 140500
		   && adjusted_mode->clock <= 200000) {
		clock->p1 = 1;
		clock->p2 = 10;
		clock->n = 6;
		clock->m1 = 12;
		clock->m2 = 8;
	}
}

4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323
static void i9xx_update_pll_dividers(struct drm_crtc *crtc,
				     intel_clock_t *clock,
				     intel_clock_t *reduced_clock)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 fp, fp2 = 0;

	if (IS_PINEVIEW(dev)) {
		fp = (1 << clock->n) << 16 | clock->m1 << 8 | clock->m2;
		if (reduced_clock)
			fp2 = (1 << reduced_clock->n) << 16 |
				reduced_clock->m1 << 8 | reduced_clock->m2;
	} else {
		fp = clock->n << 16 | clock->m1 << 8 | clock->m2;
		if (reduced_clock)
			fp2 = reduced_clock->n << 16 | reduced_clock->m1 << 8 |
				reduced_clock->m2;
	}

	I915_WRITE(FP0(pipe), fp);

	intel_crtc->lowfreq_avail = false;
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
	    reduced_clock && i915_powersave) {
		I915_WRITE(FP1(pipe), fp2);
		intel_crtc->lowfreq_avail = true;
	} else {
		I915_WRITE(FP1(pipe), fp);
	}
}

4324 4325 4326 4327 4328 4329 4330
static void intel_update_lvds(struct drm_crtc *crtc, intel_clock_t *clock,
			      struct drm_display_mode *adjusted_mode)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
4331
	u32 temp;
4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360

	temp = I915_READ(LVDS);
	temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
	if (pipe == 1) {
		temp |= LVDS_PIPEB_SELECT;
	} else {
		temp &= ~LVDS_PIPEB_SELECT;
	}
	/* set the corresponsding LVDS_BORDER bit */
	temp |= dev_priv->lvds_border_bits;
	/* Set the B0-B3 data pairs corresponding to whether we're going to
	 * set the DPLLs for dual-channel mode or not.
	 */
	if (clock->p2 == 7)
		temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
	else
		temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);

	/* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
	 * appropriately here, but we need to look more thoroughly into how
	 * panels behave in the two modes.
	 */
	/* set the dithering flag on LVDS as needed */
	if (INTEL_INFO(dev)->gen >= 4) {
		if (dev_priv->lvds_dither)
			temp |= LVDS_ENABLE_DITHER;
		else
			temp &= ~LVDS_ENABLE_DITHER;
	}
4361
	temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
4362
	if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
4363
		temp |= LVDS_HSYNC_POLARITY;
4364
	if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
4365
		temp |= LVDS_VSYNC_POLARITY;
4366 4367 4368
	I915_WRITE(LVDS, temp);
}

4369 4370 4371 4372
static void vlv_update_pll(struct drm_crtc *crtc,
			   struct drm_display_mode *mode,
			   struct drm_display_mode *adjusted_mode,
			   intel_clock_t *clock, intel_clock_t *reduced_clock,
4373
			   int num_connectors)
4374 4375 4376 4377 4378 4379 4380
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 dpll, mdiv, pdiv;
	u32 bestn, bestm1, bestm2, bestp1, bestp2;
4381 4382 4383 4384 4385
	bool is_sdvo;
	u32 temp;

	is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
		intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
4386

4387 4388 4389 4390 4391 4392 4393
	dpll = DPLL_VGA_MODE_DIS;
	dpll |= DPLL_EXT_BUFFER_ENABLE_VLV;
	dpll |= DPLL_REFA_CLK_ENABLE_VLV;
	dpll |= DPLL_INTEGRATED_CLOCK_VLV;

	I915_WRITE(DPLL(pipe), dpll);
	POSTING_READ(DPLL(pipe));
4394 4395 4396 4397 4398 4399 4400

	bestn = clock->n;
	bestm1 = clock->m1;
	bestm2 = clock->m2;
	bestp1 = clock->p1;
	bestp2 = clock->p2;

4401 4402 4403 4404
	/*
	 * In Valleyview PLL and program lane counter registers are exposed
	 * through DPIO interface
	 */
4405 4406 4407 4408 4409 4410 4411 4412 4413 4414
	mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
	mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
	mdiv |= ((bestn << DPIO_N_SHIFT));
	mdiv |= (1 << DPIO_POST_DIV_SHIFT);
	mdiv |= (1 << DPIO_K_SHIFT);
	mdiv |= DPIO_ENABLE_CALIBRATION;
	intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);

	intel_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), 0x01000000);

4415
	pdiv = (1 << DPIO_REFSEL_OVERRIDE) | (5 << DPIO_PLL_MODESEL_SHIFT) |
4416
		(3 << DPIO_BIAS_CURRENT_CTL_SHIFT) | (1<<20) |
4417 4418
		(7 << DPIO_PLL_REFCLK_SEL_SHIFT) | (8 << DPIO_DRIVER_CTL_SHIFT) |
		(5 << DPIO_CLK_BIAS_CTL_SHIFT);
4419 4420
	intel_dpio_write(dev_priv, DPIO_REFSFR(pipe), pdiv);

4421
	intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe), 0x005f003b);
4422 4423 4424 4425 4426 4427 4428

	dpll |= DPLL_VCO_ENABLE;
	I915_WRITE(DPLL(pipe), dpll);
	POSTING_READ(DPLL(pipe));
	if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
		DRM_ERROR("DPLL %d failed to lock\n", pipe);

4429 4430 4431 4432 4433 4434 4435 4436 4437 4438
	intel_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x620);

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
		intel_dp_set_m_n(crtc, mode, adjusted_mode);

	I915_WRITE(DPLL(pipe), dpll);

	/* Wait for the clocks to stabilize. */
	POSTING_READ(DPLL(pipe));
	udelay(150);
4439

4440 4441 4442
	temp = 0;
	if (is_sdvo) {
		temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4443 4444 4445 4446 4447
		if (temp > 1)
			temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
		else
			temp = 0;
	}
4448 4449
	I915_WRITE(DPLL_MD(pipe), temp);
	POSTING_READ(DPLL_MD(pipe));
4450

4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465 4466
	/* Now program lane control registers */
	if(intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)
			|| intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
	{
		temp = 0x1000C4;
		if(pipe == 1)
			temp |= (1 << 21);
		intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL1, temp);
	}
	if(intel_pipe_has_type(crtc,INTEL_OUTPUT_EDP))
	{
		temp = 0x1000C4;
		if(pipe == 1)
			temp |= (1 << 21);
		intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL2, temp);
	}
4467 4468
}

4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481
static void i9xx_update_pll(struct drm_crtc *crtc,
			    struct drm_display_mode *mode,
			    struct drm_display_mode *adjusted_mode,
			    intel_clock_t *clock, intel_clock_t *reduced_clock,
			    int num_connectors)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 dpll;
	bool is_sdvo;

4482 4483
	i9xx_update_pll_dividers(crtc, clock, reduced_clock);

4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583
	is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
		intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);

	dpll = DPLL_VGA_MODE_DIS;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
		dpll |= DPLLB_MODE_LVDS;
	else
		dpll |= DPLLB_MODE_DAC_SERIAL;
	if (is_sdvo) {
		int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
		if (pixel_multiplier > 1) {
			if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
				dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
		}
		dpll |= DPLL_DVO_HIGH_SPEED;
	}
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
		dpll |= DPLL_DVO_HIGH_SPEED;

	/* compute bitmask from p1 value */
	if (IS_PINEVIEW(dev))
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
	else {
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
		if (IS_G4X(dev) && reduced_clock)
			dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
	}
	switch (clock->p2) {
	case 5:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
		break;
	case 7:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
		break;
	case 10:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
		break;
	case 14:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
		break;
	}
	if (INTEL_INFO(dev)->gen >= 4)
		dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);

	if (is_sdvo && intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
		dpll |= PLL_REF_INPUT_TVCLKINBC;
	else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
		/* XXX: just matching BIOS for now */
		/*	dpll |= PLL_REF_INPUT_TVCLKINBC; */
		dpll |= 3;
	else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
		 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

	dpll |= DPLL_VCO_ENABLE;
	I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
	POSTING_READ(DPLL(pipe));
	udelay(150);

	/* The LVDS pin pair needs to be on before the DPLLs are enabled.
	 * This is an exception to the general rule that mode_set doesn't turn
	 * things on.
	 */
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
		intel_update_lvds(crtc, clock, adjusted_mode);

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
		intel_dp_set_m_n(crtc, mode, adjusted_mode);

	I915_WRITE(DPLL(pipe), dpll);

	/* Wait for the clocks to stabilize. */
	POSTING_READ(DPLL(pipe));
	udelay(150);

	if (INTEL_INFO(dev)->gen >= 4) {
		u32 temp = 0;
		if (is_sdvo) {
			temp = intel_mode_get_pixel_multiplier(adjusted_mode);
			if (temp > 1)
				temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
			else
				temp = 0;
		}
		I915_WRITE(DPLL_MD(pipe), temp);
	} else {
		/* The pixel multiplier can only be updated once the
		 * DPLL is enabled and the clocks are stable.
		 *
		 * So write it again.
		 */
		I915_WRITE(DPLL(pipe), dpll);
	}
}

static void i8xx_update_pll(struct drm_crtc *crtc,
			    struct drm_display_mode *adjusted_mode,
4584
			    intel_clock_t *clock, intel_clock_t *reduced_clock,
4585 4586 4587 4588 4589 4590 4591 4592
			    int num_connectors)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 dpll;

4593 4594
	i9xx_update_pll_dividers(crtc, clock, reduced_clock);

4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629
	dpll = DPLL_VGA_MODE_DIS;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
	} else {
		if (clock->p1 == 2)
			dpll |= PLL_P1_DIVIDE_BY_TWO;
		else
			dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
		if (clock->p2 == 4)
			dpll |= PLL_P2_DIVIDE_BY_4;
	}

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
		/* XXX: just matching BIOS for now */
		/*	dpll |= PLL_REF_INPUT_TVCLKINBC; */
		dpll |= 3;
	else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
		 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

	dpll |= DPLL_VCO_ENABLE;
	I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
	POSTING_READ(DPLL(pipe));
	udelay(150);

	/* The LVDS pin pair needs to be on before the DPLLs are enabled.
	 * This is an exception to the general rule that mode_set doesn't turn
	 * things on.
	 */
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
		intel_update_lvds(crtc, clock, adjusted_mode);

4630 4631 4632 4633 4634 4635
	I915_WRITE(DPLL(pipe), dpll);

	/* Wait for the clocks to stabilize. */
	POSTING_READ(DPLL(pipe));
	udelay(150);

4636 4637 4638 4639 4640 4641 4642 4643
	/* The pixel multiplier can only be updated once the
	 * DPLL is enabled and the clocks are stable.
	 *
	 * So write it again.
	 */
	I915_WRITE(DPLL(pipe), dpll);
}

4644 4645 4646 4647 4648 4649 4650
static void intel_set_pipe_timings(struct intel_crtc *intel_crtc,
				   struct drm_display_mode *mode,
				   struct drm_display_mode *adjusted_mode)
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe = intel_crtc->pipe;
4651
	enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664
	uint32_t vsyncshift;

	if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
		/* the chip adds 2 halflines automatically */
		adjusted_mode->crtc_vtotal -= 1;
		adjusted_mode->crtc_vblank_end -= 1;
		vsyncshift = adjusted_mode->crtc_hsync_start
			     - adjusted_mode->crtc_htotal / 2;
	} else {
		vsyncshift = 0;
	}

	if (INTEL_INFO(dev)->gen > 3)
4665
		I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
4666

4667
	I915_WRITE(HTOTAL(cpu_transcoder),
4668 4669
		   (adjusted_mode->crtc_hdisplay - 1) |
		   ((adjusted_mode->crtc_htotal - 1) << 16));
4670
	I915_WRITE(HBLANK(cpu_transcoder),
4671 4672
		   (adjusted_mode->crtc_hblank_start - 1) |
		   ((adjusted_mode->crtc_hblank_end - 1) << 16));
4673
	I915_WRITE(HSYNC(cpu_transcoder),
4674 4675 4676
		   (adjusted_mode->crtc_hsync_start - 1) |
		   ((adjusted_mode->crtc_hsync_end - 1) << 16));

4677
	I915_WRITE(VTOTAL(cpu_transcoder),
4678 4679
		   (adjusted_mode->crtc_vdisplay - 1) |
		   ((adjusted_mode->crtc_vtotal - 1) << 16));
4680
	I915_WRITE(VBLANK(cpu_transcoder),
4681 4682
		   (adjusted_mode->crtc_vblank_start - 1) |
		   ((adjusted_mode->crtc_vblank_end - 1) << 16));
4683
	I915_WRITE(VSYNC(cpu_transcoder),
4684 4685 4686
		   (adjusted_mode->crtc_vsync_start - 1) |
		   ((adjusted_mode->crtc_vsync_end - 1) << 16));

4687 4688 4689 4690 4691 4692 4693 4694
	/* Workaround: when the EDP input selection is B, the VTOTAL_B must be
	 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
	 * documented on the DDI_FUNC_CTL register description, EDP Input Select
	 * bits. */
	if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
	    (pipe == PIPE_B || pipe == PIPE_C))
		I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));

4695 4696 4697 4698 4699 4700 4701
	/* pipesrc controls the size that is scaled from, which should
	 * always be the user's requested size.
	 */
	I915_WRITE(PIPESRC(pipe),
		   ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
}

4702 4703 4704 4705
static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
			      struct drm_display_mode *mode,
			      struct drm_display_mode *adjusted_mode,
			      int x, int y,
4706
			      struct drm_framebuffer *fb)
J
Jesse Barnes 已提交
4707 4708 4709 4710 4711
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
4712
	int plane = intel_crtc->plane;
4713
	int refclk, num_connectors = 0;
4714
	intel_clock_t clock, reduced_clock;
4715
	u32 dspcntr, pipeconf;
4716 4717
	bool ok, has_reduced_clock = false, is_sdvo = false;
	bool is_lvds = false, is_tv = false, is_dp = false;
4718
	struct intel_encoder *encoder;
4719
	const intel_limit_t *limit;
4720
	int ret;
J
Jesse Barnes 已提交
4721

4722
	for_each_encoder_on_crtc(dev, crtc, encoder) {
4723
		switch (encoder->type) {
J
Jesse Barnes 已提交
4724 4725 4726 4727
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_SDVO:
4728
		case INTEL_OUTPUT_HDMI:
J
Jesse Barnes 已提交
4729
			is_sdvo = true;
4730
			if (encoder->needs_tv_clock)
4731
				is_tv = true;
J
Jesse Barnes 已提交
4732 4733 4734 4735
			break;
		case INTEL_OUTPUT_TVOUT:
			is_tv = true;
			break;
4736 4737 4738
		case INTEL_OUTPUT_DISPLAYPORT:
			is_dp = true;
			break;
J
Jesse Barnes 已提交
4739
		}
4740

4741
		num_connectors++;
J
Jesse Barnes 已提交
4742 4743
	}

4744
	refclk = i9xx_get_refclk(crtc, num_connectors);
J
Jesse Barnes 已提交
4745

4746 4747 4748 4749 4750
	/*
	 * Returns a set of divisors for the desired target clock with the given
	 * refclk, or FALSE.  The returned values represent the clock equation:
	 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
	 */
4751
	limit = intel_limit(crtc, refclk);
4752 4753
	ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
			     &clock);
J
Jesse Barnes 已提交
4754 4755
	if (!ok) {
		DRM_ERROR("Couldn't find PLL settings for mode!\n");
4756
		return -EINVAL;
J
Jesse Barnes 已提交
4757 4758
	}

4759
	/* Ensure that the cursor is valid for the new mode before changing... */
4760
	intel_crtc_update_cursor(crtc, true);
4761

4762
	if (is_lvds && dev_priv->lvds_downclock_avail) {
4763 4764 4765 4766 4767 4768
		/*
		 * Ensure we match the reduced clock's P to the target clock.
		 * If the clocks don't match, we can't switch the display clock
		 * by using the FP0/FP1. In such case we will disable the LVDS
		 * downclock feature.
		*/
4769
		has_reduced_clock = limit->find_pll(limit, crtc,
4770 4771
						    dev_priv->lvds_downclock,
						    refclk,
4772
						    &clock,
4773
						    &reduced_clock);
Z
Zhenyu Wang 已提交
4774 4775
	}

4776 4777
	if (is_sdvo && is_tv)
		i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
Z
Zhenyu Wang 已提交
4778

4779
	if (IS_GEN2(dev))
4780 4781 4782
		i8xx_update_pll(crtc, adjusted_mode, &clock,
				has_reduced_clock ? &reduced_clock : NULL,
				num_connectors);
4783
	else if (IS_VALLEYVIEW(dev))
4784 4785 4786
		vlv_update_pll(crtc, mode, adjusted_mode, &clock,
				has_reduced_clock ? &reduced_clock : NULL,
				num_connectors);
J
Jesse Barnes 已提交
4787
	else
4788 4789 4790
		i9xx_update_pll(crtc, mode, adjusted_mode, &clock,
				has_reduced_clock ? &reduced_clock : NULL,
				num_connectors);
J
Jesse Barnes 已提交
4791 4792

	/* setup pipeconf */
4793
	pipeconf = I915_READ(PIPECONF(pipe));
J
Jesse Barnes 已提交
4794 4795 4796 4797

	/* Set up the display plane register */
	dspcntr = DISPPLANE_GAMMA_ENABLE;

4798 4799 4800 4801
	if (pipe == 0)
		dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
	else
		dspcntr |= DISPPLANE_SEL_PIPE_B;
J
Jesse Barnes 已提交
4802

4803
	if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
J
Jesse Barnes 已提交
4804 4805 4806 4807 4808 4809
		/* Enable pixel doubling when the dot clock is > 90% of the (display)
		 * core speed.
		 *
		 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
		 * pipe == 0 check?
		 */
4810 4811
		if (mode->clock >
		    dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4812
			pipeconf |= PIPECONF_DOUBLE_WIDE;
J
Jesse Barnes 已提交
4813
		else
4814
			pipeconf &= ~PIPECONF_DOUBLE_WIDE;
J
Jesse Barnes 已提交
4815 4816
	}

4817 4818 4819
	/* default to 8bpc */
	pipeconf &= ~(PIPECONF_BPP_MASK | PIPECONF_DITHER_EN);
	if (is_dp) {
4820
		if (adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
4821 4822 4823 4824 4825 4826
			pipeconf |= PIPECONF_BPP_6 |
				    PIPECONF_DITHER_EN |
				    PIPECONF_DITHER_TYPE_SP;
		}
	}

4827 4828 4829 4830 4831 4832 4833 4834
	if (IS_VALLEYVIEW(dev) && intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
		if (adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
			pipeconf |= PIPECONF_BPP_6 |
					PIPECONF_ENABLE |
					I965_PIPECONF_ACTIVE;
		}
	}

4835
	DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
J
Jesse Barnes 已提交
4836 4837
	drm_mode_debug_printmodeline(mode);

4838 4839
	if (HAS_PIPE_CXSR(dev)) {
		if (intel_crtc->lowfreq_avail) {
4840
			DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4841
			pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4842
		} else {
4843
			DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4844 4845 4846 4847
			pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
		}
	}

4848
	pipeconf &= ~PIPECONF_INTERLACE_MASK;
4849
	if (!IS_GEN2(dev) &&
4850
	    adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
4851
		pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4852
	else
4853
		pipeconf |= PIPECONF_PROGRESSIVE;
4854

4855
	intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
4856 4857 4858

	/* pipesrc and dspsize control the size that is scaled from,
	 * which should always be the user's requested size.
J
Jesse Barnes 已提交
4859
	 */
4860 4861 4862 4863
	I915_WRITE(DSPSIZE(plane),
		   ((mode->vdisplay - 1) << 16) |
		   (mode->hdisplay - 1));
	I915_WRITE(DSPPOS(plane), 0);
4864

4865 4866
	I915_WRITE(PIPECONF(pipe), pipeconf);
	POSTING_READ(PIPECONF(pipe));
4867
	intel_enable_pipe(dev_priv, pipe, false);
4868 4869 4870 4871 4872 4873

	intel_wait_for_vblank(dev, pipe);

	I915_WRITE(DSPCNTR(plane), dspcntr);
	POSTING_READ(DSPCNTR(plane));

4874
	ret = intel_pipe_set_base(crtc, x, y, fb);
4875 4876 4877 4878 4879 4880

	intel_update_watermarks(dev);

	return ret;
}

4881 4882 4883 4884
/*
 * Initialize reference clocks when the driver loads
 */
void ironlake_init_pch_refclk(struct drm_device *dev)
4885 4886 4887 4888 4889 4890
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;
	u32 temp;
	bool has_lvds = false;
4891 4892 4893
	bool has_cpu_edp = false;
	bool has_pch_edp = false;
	bool has_panel = false;
4894 4895
	bool has_ck505 = false;
	bool can_ssc = false;
4896 4897

	/* We need to take the global config into account */
4898 4899 4900 4901 4902 4903 4904 4905 4906 4907 4908 4909 4910 4911
	list_for_each_entry(encoder, &mode_config->encoder_list,
			    base.head) {
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			has_panel = true;
			has_lvds = true;
			break;
		case INTEL_OUTPUT_EDP:
			has_panel = true;
			if (intel_encoder_is_pch_edp(&encoder->base))
				has_pch_edp = true;
			else
				has_cpu_edp = true;
			break;
4912 4913 4914
		}
	}

4915 4916 4917 4918 4919 4920 4921 4922 4923 4924 4925
	if (HAS_PCH_IBX(dev)) {
		has_ck505 = dev_priv->display_clock_mode;
		can_ssc = has_ck505;
	} else {
		has_ck505 = false;
		can_ssc = true;
	}

	DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
		      has_panel, has_lvds, has_pch_edp, has_cpu_edp,
		      has_ck505);
4926 4927 4928 4929 4930 4931 4932 4933 4934 4935

	/* Ironlake: try to setup display ref clock before DPLL
	 * enabling. This is only under driver's control after
	 * PCH B stepping, previous chipset stepping should be
	 * ignoring this setting.
	 */
	temp = I915_READ(PCH_DREF_CONTROL);
	/* Always enable nonspread source */
	temp &= ~DREF_NONSPREAD_SOURCE_MASK;

4936 4937 4938 4939
	if (has_ck505)
		temp |= DREF_NONSPREAD_CK505_ENABLE;
	else
		temp |= DREF_NONSPREAD_SOURCE_ENABLE;
4940

4941 4942 4943
	if (has_panel) {
		temp &= ~DREF_SSC_SOURCE_MASK;
		temp |= DREF_SSC_SOURCE_ENABLE;
4944

4945
		/* SSC must be turned on before enabling the CPU output  */
4946
		if (intel_panel_use_ssc(dev_priv) && can_ssc) {
4947
			DRM_DEBUG_KMS("Using SSC on panel\n");
4948
			temp |= DREF_SSC1_ENABLE;
4949 4950
		} else
			temp &= ~DREF_SSC1_ENABLE;
4951 4952 4953 4954 4955 4956

		/* Get SSC going before enabling the outputs */
		I915_WRITE(PCH_DREF_CONTROL, temp);
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);

4957 4958 4959
		temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;

		/* Enable CPU source on CPU attached eDP */
4960
		if (has_cpu_edp) {
4961
			if (intel_panel_use_ssc(dev_priv) && can_ssc) {
4962
				DRM_DEBUG_KMS("Using SSC on eDP\n");
4963
				temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
4964
			}
4965 4966
			else
				temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
4967 4968 4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979 4980 4981 4982 4983 4984 4985 4986 4987 4988 4989 4990 4991
		} else
			temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;

		I915_WRITE(PCH_DREF_CONTROL, temp);
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);
	} else {
		DRM_DEBUG_KMS("Disabling SSC entirely\n");

		temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;

		/* Turn off CPU output */
		temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;

		I915_WRITE(PCH_DREF_CONTROL, temp);
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);

		/* Turn off the SSC source */
		temp &= ~DREF_SSC_SOURCE_MASK;
		temp |= DREF_SSC_SOURCE_DISABLE;

		/* Turn off SSC1 */
		temp &= ~ DREF_SSC1_ENABLE;

4992 4993 4994 4995 4996 4997
		I915_WRITE(PCH_DREF_CONTROL, temp);
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);
	}
}

4998 4999 5000 5001 5002 5003 5004 5005 5006
static int ironlake_get_refclk(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;
	struct intel_encoder *edp_encoder = NULL;
	int num_connectors = 0;
	bool is_lvds = false;

5007
	for_each_encoder_on_crtc(dev, crtc, encoder) {
5008 5009 5010 5011 5012 5013 5014 5015 5016 5017 5018 5019 5020 5021 5022 5023 5024 5025 5026 5027
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_EDP:
			edp_encoder = encoder;
			break;
		}
		num_connectors++;
	}

	if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
		DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
			      dev_priv->lvds_ssc_freq);
		return dev_priv->lvds_ssc_freq * 1000;
	}

	return 120000;
}

5028 5029 5030 5031 5032 5033 5034 5035 5036 5037 5038 5039 5040 5041 5042 5043 5044 5045 5046 5047 5048 5049 5050 5051 5052 5053
static void ironlake_set_pipeconf(struct drm_crtc *crtc,
				  struct drm_display_mode *adjusted_mode,
				  bool dither)
{
	struct drm_i915_private *dev_priv = crtc->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	uint32_t val;

	val = I915_READ(PIPECONF(pipe));

	val &= ~PIPE_BPC_MASK;
	switch (intel_crtc->bpp) {
	case 18:
		val |= PIPE_6BPC;
		break;
	case 24:
		val |= PIPE_8BPC;
		break;
	case 30:
		val |= PIPE_10BPC;
		break;
	case 36:
		val |= PIPE_12BPC;
		break;
	default:
5054 5055
		/* Case prevented by intel_choose_pipe_bpp_dither. */
		BUG();
5056 5057 5058 5059 5060 5061 5062 5063 5064 5065 5066 5067 5068 5069 5070 5071
	}

	val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
	if (dither)
		val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);

	val &= ~PIPECONF_INTERLACE_MASK;
	if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
		val |= PIPECONF_INTERLACED_ILK;
	else
		val |= PIPECONF_PROGRESSIVE;

	I915_WRITE(PIPECONF(pipe), val);
	POSTING_READ(PIPECONF(pipe));
}

P
Paulo Zanoni 已提交
5072 5073 5074 5075 5076 5077
static void haswell_set_pipeconf(struct drm_crtc *crtc,
				 struct drm_display_mode *adjusted_mode,
				 bool dither)
{
	struct drm_i915_private *dev_priv = crtc->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5078
	enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
P
Paulo Zanoni 已提交
5079 5080
	uint32_t val;

5081
	val = I915_READ(PIPECONF(cpu_transcoder));
P
Paulo Zanoni 已提交
5082 5083 5084 5085 5086 5087 5088 5089 5090 5091 5092

	val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
	if (dither)
		val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);

	val &= ~PIPECONF_INTERLACE_MASK_HSW;
	if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
		val |= PIPECONF_INTERLACED_ILK;
	else
		val |= PIPECONF_PROGRESSIVE;

5093 5094
	I915_WRITE(PIPECONF(cpu_transcoder), val);
	POSTING_READ(PIPECONF(cpu_transcoder));
P
Paulo Zanoni 已提交
5095 5096
}

5097 5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108 5109 5110 5111 5112 5113 5114 5115 5116 5117 5118 5119 5120 5121 5122 5123 5124 5125 5126 5127 5128 5129 5130 5131 5132 5133 5134 5135 5136 5137 5138 5139 5140 5141 5142 5143 5144 5145 5146 5147 5148 5149 5150 5151 5152 5153 5154 5155 5156 5157 5158 5159
static bool ironlake_compute_clocks(struct drm_crtc *crtc,
				    struct drm_display_mode *adjusted_mode,
				    intel_clock_t *clock,
				    bool *has_reduced_clock,
				    intel_clock_t *reduced_clock)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *intel_encoder;
	int refclk;
	const intel_limit_t *limit;
	bool ret, is_sdvo = false, is_tv = false, is_lvds = false;

	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		switch (intel_encoder->type) {
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_SDVO:
		case INTEL_OUTPUT_HDMI:
			is_sdvo = true;
			if (intel_encoder->needs_tv_clock)
				is_tv = true;
			break;
		case INTEL_OUTPUT_TVOUT:
			is_tv = true;
			break;
		}
	}

	refclk = ironlake_get_refclk(crtc);

	/*
	 * Returns a set of divisors for the desired target clock with the given
	 * refclk, or FALSE.  The returned values represent the clock equation:
	 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
	 */
	limit = intel_limit(crtc, refclk);
	ret = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
			      clock);
	if (!ret)
		return false;

	if (is_lvds && dev_priv->lvds_downclock_avail) {
		/*
		 * Ensure we match the reduced clock's P to the target clock.
		 * If the clocks don't match, we can't switch the display clock
		 * by using the FP0/FP1. In such case we will disable the LVDS
		 * downclock feature.
		*/
		*has_reduced_clock = limit->find_pll(limit, crtc,
						     dev_priv->lvds_downclock,
						     refclk,
						     clock,
						     reduced_clock);
	}

	if (is_sdvo && is_tv)
		i9xx_adjust_sdvo_tv_clock(adjusted_mode, clock);

	return true;
}

5160 5161 5162 5163 5164 5165 5166 5167 5168 5169 5170 5171 5172 5173 5174 5175 5176 5177 5178 5179 5180 5181 5182 5183 5184 5185 5186 5187 5188 5189 5190 5191 5192 5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203 5204 5205 5206 5207 5208 5209 5210 5211 5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222 5223 5224 5225 5226 5227 5228 5229 5230 5231 5232 5233 5234 5235 5236 5237 5238 5239 5240 5241
static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t temp;

	temp = I915_READ(SOUTH_CHICKEN1);
	if (temp & FDI_BC_BIFURCATION_SELECT)
		return;

	WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
	WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);

	temp |= FDI_BC_BIFURCATION_SELECT;
	DRM_DEBUG_KMS("enabling fdi C rx\n");
	I915_WRITE(SOUTH_CHICKEN1, temp);
	POSTING_READ(SOUTH_CHICKEN1);
}

static bool ironlake_check_fdi_lanes(struct intel_crtc *intel_crtc)
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *pipe_B_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);

	DRM_DEBUG_KMS("checking fdi config on pipe %i, lanes %i\n",
		      intel_crtc->pipe, intel_crtc->fdi_lanes);
	if (intel_crtc->fdi_lanes > 4) {
		DRM_DEBUG_KMS("invalid fdi lane config on pipe %i: %i lanes\n",
			      intel_crtc->pipe, intel_crtc->fdi_lanes);
		/* Clamp lanes to avoid programming the hw with bogus values. */
		intel_crtc->fdi_lanes = 4;

		return false;
	}

	if (dev_priv->num_pipe == 2)
		return true;

	switch (intel_crtc->pipe) {
	case PIPE_A:
		return true;
	case PIPE_B:
		if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
		    intel_crtc->fdi_lanes > 2) {
			DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %i: %i lanes\n",
				      intel_crtc->pipe, intel_crtc->fdi_lanes);
			/* Clamp lanes to avoid programming the hw with bogus values. */
			intel_crtc->fdi_lanes = 2;

			return false;
		}

		if (intel_crtc->fdi_lanes > 2)
			WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
		else
			cpt_enable_fdi_bc_bifurcation(dev);

		return true;
	case PIPE_C:
		if (!pipe_B_crtc->base.enabled || pipe_B_crtc->fdi_lanes <= 2) {
			if (intel_crtc->fdi_lanes > 2) {
				DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %i: %i lanes\n",
					      intel_crtc->pipe, intel_crtc->fdi_lanes);
				/* Clamp lanes to avoid programming the hw with bogus values. */
				intel_crtc->fdi_lanes = 2;

				return false;
			}
		} else {
			DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
			return false;
		}

		cpt_enable_fdi_bc_bifurcation(dev);

		return true;
	default:
		BUG();
	}
}

5242 5243 5244 5245 5246 5247 5248
static void ironlake_set_m_n(struct drm_crtc *crtc,
			     struct drm_display_mode *mode,
			     struct drm_display_mode *adjusted_mode)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5249
	enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
5250 5251 5252 5253 5254 5255 5256 5257 5258 5259 5260 5261 5262 5263 5264 5265 5266 5267 5268 5269 5270 5271 5272 5273 5274 5275 5276 5277 5278 5279 5280 5281 5282 5283 5284 5285 5286 5287 5288 5289 5290 5291 5292 5293 5294 5295 5296 5297 5298 5299 5300 5301 5302 5303 5304 5305 5306 5307 5308 5309 5310 5311
	struct intel_encoder *intel_encoder, *edp_encoder = NULL;
	struct fdi_m_n m_n = {0};
	int target_clock, pixel_multiplier, lane, link_bw;
	bool is_dp = false, is_cpu_edp = false;

	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		switch (intel_encoder->type) {
		case INTEL_OUTPUT_DISPLAYPORT:
			is_dp = true;
			break;
		case INTEL_OUTPUT_EDP:
			is_dp = true;
			if (!intel_encoder_is_pch_edp(&intel_encoder->base))
				is_cpu_edp = true;
			edp_encoder = intel_encoder;
			break;
		}
	}

	/* FDI link */
	pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
	lane = 0;
	/* CPU eDP doesn't require FDI link, so just set DP M/N
	   according to current link config */
	if (is_cpu_edp) {
		intel_edp_link_config(edp_encoder, &lane, &link_bw);
	} else {
		/* FDI is a binary signal running at ~2.7GHz, encoding
		 * each output octet as 10 bits. The actual frequency
		 * is stored as a divider into a 100MHz clock, and the
		 * mode pixel clock is stored in units of 1KHz.
		 * Hence the bw of each lane in terms of the mode signal
		 * is:
		 */
		link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
	}

	/* [e]DP over FDI requires target mode clock instead of link clock. */
	if (edp_encoder)
		target_clock = intel_edp_target_clock(edp_encoder, mode);
	else if (is_dp)
		target_clock = mode->clock;
	else
		target_clock = adjusted_mode->clock;

	if (!lane) {
		/*
		 * Account for spread spectrum to avoid
		 * oversubscribing the link. Max center spread
		 * is 2.5%; use 5% for safety's sake.
		 */
		u32 bps = target_clock * intel_crtc->bpp * 21 / 20;
		lane = bps / (link_bw * 8) + 1;
	}

	intel_crtc->fdi_lanes = lane;

	if (pixel_multiplier > 1)
		link_bw *= pixel_multiplier;
	ironlake_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw,
			     &m_n);

5312 5313 5314 5315
	I915_WRITE(PIPE_DATA_M1(cpu_transcoder), TU_SIZE(m_n.tu) | m_n.gmch_m);
	I915_WRITE(PIPE_DATA_N1(cpu_transcoder), m_n.gmch_n);
	I915_WRITE(PIPE_LINK_M1(cpu_transcoder), m_n.link_m);
	I915_WRITE(PIPE_LINK_N1(cpu_transcoder), m_n.link_n);
5316 5317
}

5318 5319 5320
static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
				      struct drm_display_mode *adjusted_mode,
				      intel_clock_t *clock, u32 fp)
J
Jesse Barnes 已提交
5321
{
5322
	struct drm_crtc *crtc = &intel_crtc->base;
J
Jesse Barnes 已提交
5323 5324
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
5325 5326 5327 5328 5329
	struct intel_encoder *intel_encoder;
	uint32_t dpll;
	int factor, pixel_multiplier, num_connectors = 0;
	bool is_lvds = false, is_sdvo = false, is_tv = false;
	bool is_dp = false, is_cpu_edp = false;
J
Jesse Barnes 已提交
5330

5331 5332
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		switch (intel_encoder->type) {
J
Jesse Barnes 已提交
5333 5334 5335 5336
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_SDVO:
5337
		case INTEL_OUTPUT_HDMI:
J
Jesse Barnes 已提交
5338
			is_sdvo = true;
5339
			if (intel_encoder->needs_tv_clock)
5340
				is_tv = true;
J
Jesse Barnes 已提交
5341 5342 5343 5344
			break;
		case INTEL_OUTPUT_TVOUT:
			is_tv = true;
			break;
5345 5346 5347
		case INTEL_OUTPUT_DISPLAYPORT:
			is_dp = true;
			break;
5348
		case INTEL_OUTPUT_EDP:
5349
			is_dp = true;
5350
			if (!intel_encoder_is_pch_edp(&intel_encoder->base))
5351
				is_cpu_edp = true;
5352
			break;
J
Jesse Barnes 已提交
5353
		}
5354

5355
		num_connectors++;
J
Jesse Barnes 已提交
5356 5357
	}

5358
	/* Enable autotuning of the PLL clock (if permissible) */
5359 5360 5361 5362 5363 5364 5365 5366
	factor = 21;
	if (is_lvds) {
		if ((intel_panel_use_ssc(dev_priv) &&
		     dev_priv->lvds_ssc_freq == 100) ||
		    (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
			factor = 25;
	} else if (is_sdvo && is_tv)
		factor = 20;
5367

5368
	if (clock->m < factor * clock->n)
5369
		fp |= FP_CB_TUNE;
5370

5371
	dpll = 0;
5372

5373 5374 5375 5376 5377
	if (is_lvds)
		dpll |= DPLLB_MODE_LVDS;
	else
		dpll |= DPLLB_MODE_DAC_SERIAL;
	if (is_sdvo) {
5378
		pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5379 5380
		if (pixel_multiplier > 1) {
			dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
J
Jesse Barnes 已提交
5381
		}
5382 5383
		dpll |= DPLL_DVO_HIGH_SPEED;
	}
5384
	if (is_dp && !is_cpu_edp)
5385
		dpll |= DPLL_DVO_HIGH_SPEED;
J
Jesse Barnes 已提交
5386

5387
	/* compute bitmask from p1 value */
5388
	dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5389
	/* also FPA1 */
5390
	dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5391

5392
	switch (clock->p2) {
5393 5394 5395 5396 5397 5398 5399 5400 5401 5402 5403 5404
	case 5:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
		break;
	case 7:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
		break;
	case 10:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
		break;
	case 14:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
		break;
J
Jesse Barnes 已提交
5405 5406
	}

5407 5408 5409
	if (is_sdvo && is_tv)
		dpll |= PLL_REF_INPUT_TVCLKINBC;
	else if (is_tv)
J
Jesse Barnes 已提交
5410
		/* XXX: just matching BIOS for now */
5411
		/*	dpll |= PLL_REF_INPUT_TVCLKINBC; */
J
Jesse Barnes 已提交
5412
		dpll |= 3;
5413
	else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5414
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
J
Jesse Barnes 已提交
5415 5416 5417
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

5418 5419 5420 5421 5422 5423 5424 5425 5426 5427 5428 5429 5430 5431 5432 5433 5434
	return dpll;
}

static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
				  struct drm_display_mode *mode,
				  struct drm_display_mode *adjusted_mode,
				  int x, int y,
				  struct drm_framebuffer *fb)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
	int num_connectors = 0;
	intel_clock_t clock, reduced_clock;
	u32 dpll, fp = 0, fp2 = 0;
5435 5436
	bool ok, has_reduced_clock = false;
	bool is_lvds = false, is_dp = false, is_cpu_edp = false;
5437 5438 5439
	struct intel_encoder *encoder;
	u32 temp;
	int ret;
5440
	bool dither, fdi_config_ok;
5441 5442 5443 5444 5445 5446 5447 5448 5449 5450 5451

	for_each_encoder_on_crtc(dev, crtc, encoder) {
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_DISPLAYPORT:
			is_dp = true;
			break;
		case INTEL_OUTPUT_EDP:
			is_dp = true;
5452
			if (!intel_encoder_is_pch_edp(&encoder->base))
5453 5454 5455 5456 5457 5458 5459
				is_cpu_edp = true;
			break;
		}

		num_connectors++;
	}

5460 5461 5462
	WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
	     "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));

5463 5464 5465 5466 5467 5468 5469 5470 5471 5472 5473
	ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
				     &has_reduced_clock, &reduced_clock);
	if (!ok) {
		DRM_ERROR("Couldn't find PLL settings for mode!\n");
		return -EINVAL;
	}

	/* Ensure that the cursor is valid for the new mode before changing... */
	intel_crtc_update_cursor(crtc, true);

	/* determine panel color depth */
5474 5475
	dither = intel_choose_pipe_bpp_dither(crtc, fb, &intel_crtc->bpp,
					      adjusted_mode);
5476 5477 5478 5479 5480 5481 5482 5483 5484 5485
	if (is_lvds && dev_priv->lvds_dither)
		dither = true;

	fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
	if (has_reduced_clock)
		fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
			reduced_clock.m2;

	dpll = ironlake_compute_dpll(intel_crtc, adjusted_mode, &clock, fp);

5486
	DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
J
Jesse Barnes 已提交
5487 5488
	drm_mode_debug_printmodeline(mode);

5489 5490
	/* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
	if (!is_cpu_edp) {
5491
		struct intel_pch_pll *pll;
5492

5493 5494 5495 5496
		pll = intel_get_pch_pll(intel_crtc, dpll, fp);
		if (pll == NULL) {
			DRM_DEBUG_DRIVER("failed to find PLL for pipe %d\n",
					 pipe);
5497 5498
			return -EINVAL;
		}
5499 5500
	} else
		intel_put_pch_pll(intel_crtc);
J
Jesse Barnes 已提交
5501 5502 5503 5504 5505 5506

	/* The LVDS pin pair needs to be on before the DPLLs are enabled.
	 * This is an exception to the general rule that mode_set doesn't turn
	 * things on.
	 */
	if (is_lvds) {
5507
		temp = I915_READ(PCH_LVDS);
5508
		temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
5509 5510
		if (HAS_PCH_CPT(dev)) {
			temp &= ~PORT_TRANS_SEL_MASK;
5511
			temp |= PORT_TRANS_SEL_CPT(pipe);
5512 5513 5514 5515 5516 5517
		} else {
			if (pipe == 1)
				temp |= LVDS_PIPEB_SELECT;
			else
				temp &= ~LVDS_PIPEB_SELECT;
		}
5518

5519
		/* set the corresponsding LVDS_BORDER bit */
5520
		temp |= dev_priv->lvds_border_bits;
J
Jesse Barnes 已提交
5521 5522 5523 5524
		/* Set the B0-B3 data pairs corresponding to whether we're going to
		 * set the DPLLs for dual-channel mode or not.
		 */
		if (clock.p2 == 7)
5525
			temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
J
Jesse Barnes 已提交
5526
		else
5527
			temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
J
Jesse Barnes 已提交
5528 5529 5530 5531 5532

		/* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
		 * appropriately here, but we need to look more thoroughly into how
		 * panels behave in the two modes.
		 */
5533
		temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
5534
		if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
5535
			temp |= LVDS_HSYNC_POLARITY;
5536
		if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
5537
			temp |= LVDS_VSYNC_POLARITY;
5538
		I915_WRITE(PCH_LVDS, temp);
J
Jesse Barnes 已提交
5539
	}
5540

5541
	if (is_dp && !is_cpu_edp) {
5542
		intel_dp_set_m_n(crtc, mode, adjusted_mode);
5543
	} else {
5544
		/* For non-DP output, clear any trans DP clock recovery setting.*/
5545 5546 5547 5548
		I915_WRITE(TRANSDATA_M1(pipe), 0);
		I915_WRITE(TRANSDATA_N1(pipe), 0);
		I915_WRITE(TRANSDPLINK_M1(pipe), 0);
		I915_WRITE(TRANSDPLINK_N1(pipe), 0);
5549
	}
J
Jesse Barnes 已提交
5550

5551 5552
	if (intel_crtc->pch_pll) {
		I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
5553

5554
		/* Wait for the clocks to stabilize. */
5555
		POSTING_READ(intel_crtc->pch_pll->pll_reg);
5556 5557
		udelay(150);

5558 5559 5560 5561 5562
		/* The pixel multiplier can only be updated once the
		 * DPLL is enabled and the clocks are stable.
		 *
		 * So write it again.
		 */
5563
		I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
J
Jesse Barnes 已提交
5564 5565
	}

5566
	intel_crtc->lowfreq_avail = false;
5567
	if (intel_crtc->pch_pll) {
5568
		if (is_lvds && has_reduced_clock && i915_powersave) {
5569
			I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
5570 5571
			intel_crtc->lowfreq_avail = true;
		} else {
5572
			I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
5573 5574 5575
		}
	}

5576
	intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
5577

5578 5579
	/* Note, this also computes intel_crtc->fdi_lanes which is used below in
	 * ironlake_check_fdi_lanes. */
5580
	ironlake_set_m_n(crtc, mode, adjusted_mode);
5581

5582 5583
	fdi_config_ok = ironlake_check_fdi_lanes(intel_crtc);

5584
	if (is_cpu_edp)
5585
		ironlake_set_pll_edp(crtc, adjusted_mode->clock);
5586

5587
	ironlake_set_pipeconf(crtc, adjusted_mode, dither);
J
Jesse Barnes 已提交
5588

5589
	intel_wait_for_vblank(dev, pipe);
J
Jesse Barnes 已提交
5590

5591 5592
	/* Set up the display plane register */
	I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
5593
	POSTING_READ(DSPCNTR(plane));
J
Jesse Barnes 已提交
5594

5595
	ret = intel_pipe_set_base(crtc, x, y, fb);
5596 5597 5598

	intel_update_watermarks(dev);

5599 5600
	intel_update_linetime_watermarks(dev, pipe, adjusted_mode);

5601
	return fdi_config_ok ? ret : -EINVAL;
J
Jesse Barnes 已提交
5602 5603
}

P
Paulo Zanoni 已提交
5604 5605 5606 5607 5608 5609 5610 5611 5612 5613 5614 5615 5616
static int haswell_crtc_mode_set(struct drm_crtc *crtc,
				 struct drm_display_mode *mode,
				 struct drm_display_mode *adjusted_mode,
				 int x, int y,
				 struct drm_framebuffer *fb)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
	int num_connectors = 0;
	intel_clock_t clock, reduced_clock;
5617
	u32 dpll = 0, fp = 0, fp2 = 0;
P
Paulo Zanoni 已提交
5618 5619 5620 5621 5622 5623 5624 5625 5626 5627 5628 5629 5630 5631 5632 5633 5634 5635 5636 5637 5638 5639 5640 5641 5642
	bool ok, has_reduced_clock = false;
	bool is_lvds = false, is_dp = false, is_cpu_edp = false;
	struct intel_encoder *encoder;
	u32 temp;
	int ret;
	bool dither;

	for_each_encoder_on_crtc(dev, crtc, encoder) {
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_DISPLAYPORT:
			is_dp = true;
			break;
		case INTEL_OUTPUT_EDP:
			is_dp = true;
			if (!intel_encoder_is_pch_edp(&encoder->base))
				is_cpu_edp = true;
			break;
		}

		num_connectors++;
	}

P
Paulo Zanoni 已提交
5643 5644 5645 5646 5647
	if (is_cpu_edp)
		intel_crtc->cpu_transcoder = TRANSCODER_EDP;
	else
		intel_crtc->cpu_transcoder = pipe;

5648 5649 5650 5651 5652 5653 5654
	/* We are not sure yet this won't happen. */
	WARN(!HAS_PCH_LPT(dev), "Unexpected PCH type %d\n",
	     INTEL_PCH_TYPE(dev));

	WARN(num_connectors != 1, "%d connectors attached to pipe %c\n",
	     num_connectors, pipe_name(pipe));

5655
	WARN_ON(I915_READ(PIPECONF(intel_crtc->cpu_transcoder)) &
5656 5657 5658 5659
		(PIPECONF_ENABLE | I965_PIPECONF_ACTIVE));

	WARN_ON(I915_READ(DSPCNTR(plane)) & DISPLAY_PLANE_ENABLE);

5660 5661 5662
	if (!intel_ddi_pll_mode_set(crtc, adjusted_mode->clock))
		return -EINVAL;

5663 5664 5665 5666 5667 5668 5669 5670
	if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
		ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
					     &has_reduced_clock,
					     &reduced_clock);
		if (!ok) {
			DRM_ERROR("Couldn't find PLL settings for mode!\n");
			return -EINVAL;
		}
P
Paulo Zanoni 已提交
5671 5672 5673 5674 5675 5676
	}

	/* Ensure that the cursor is valid for the new mode before changing... */
	intel_crtc_update_cursor(crtc, true);

	/* determine panel color depth */
5677 5678
	dither = intel_choose_pipe_bpp_dither(crtc, fb, &intel_crtc->bpp,
					      adjusted_mode);
P
Paulo Zanoni 已提交
5679 5680 5681 5682 5683 5684
	if (is_lvds && dev_priv->lvds_dither)
		dither = true;

	DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
	drm_mode_debug_printmodeline(mode);

5685 5686 5687 5688 5689 5690 5691 5692 5693 5694 5695 5696 5697 5698 5699 5700 5701 5702 5703 5704 5705 5706
	if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
		fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
		if (has_reduced_clock)
			fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
			      reduced_clock.m2;

		dpll = ironlake_compute_dpll(intel_crtc, adjusted_mode, &clock,
					     fp);

		/* CPU eDP is the only output that doesn't need a PCH PLL of its
		 * own on pre-Haswell/LPT generation */
		if (!is_cpu_edp) {
			struct intel_pch_pll *pll;

			pll = intel_get_pch_pll(intel_crtc, dpll, fp);
			if (pll == NULL) {
				DRM_DEBUG_DRIVER("failed to find PLL for pipe %d\n",
						 pipe);
				return -EINVAL;
			}
		} else
			intel_put_pch_pll(intel_crtc);
P
Paulo Zanoni 已提交
5707

5708 5709 5710 5711 5712 5713 5714 5715 5716 5717 5718 5719 5720 5721 5722 5723
		/* The LVDS pin pair needs to be on before the DPLLs are
		 * enabled.  This is an exception to the general rule that
		 * mode_set doesn't turn things on.
		 */
		if (is_lvds) {
			temp = I915_READ(PCH_LVDS);
			temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
			if (HAS_PCH_CPT(dev)) {
				temp &= ~PORT_TRANS_SEL_MASK;
				temp |= PORT_TRANS_SEL_CPT(pipe);
			} else {
				if (pipe == 1)
					temp |= LVDS_PIPEB_SELECT;
				else
					temp &= ~LVDS_PIPEB_SELECT;
			}
P
Paulo Zanoni 已提交
5724

5725 5726 5727 5728 5729 5730 5731 5732
			/* set the corresponsding LVDS_BORDER bit */
			temp |= dev_priv->lvds_border_bits;
			/* Set the B0-B3 data pairs corresponding to whether
			 * we're going to set the DPLLs for dual-channel mode or
			 * not.
			 */
			if (clock.p2 == 7)
				temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
P
Paulo Zanoni 已提交
5733
			else
5734 5735 5736 5737 5738 5739 5740 5741 5742 5743 5744 5745 5746 5747
				temp &= ~(LVDS_B0B3_POWER_UP |
					  LVDS_CLKB_POWER_UP);

			/* It would be nice to set 24 vs 18-bit mode
			 * (LVDS_A3_POWER_UP) appropriately here, but we need to
			 * look more thoroughly into how panels behave in the
			 * two modes.
			 */
			temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
			if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
				temp |= LVDS_HSYNC_POLARITY;
			if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
				temp |= LVDS_VSYNC_POLARITY;
			I915_WRITE(PCH_LVDS, temp);
P
Paulo Zanoni 已提交
5748 5749 5750 5751 5752 5753
		}
	}

	if (is_dp && !is_cpu_edp) {
		intel_dp_set_m_n(crtc, mode, adjusted_mode);
	} else {
5754 5755 5756 5757 5758 5759 5760 5761
		if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
			/* For non-DP output, clear any trans DP clock recovery
			 * setting.*/
			I915_WRITE(TRANSDATA_M1(pipe), 0);
			I915_WRITE(TRANSDATA_N1(pipe), 0);
			I915_WRITE(TRANSDPLINK_M1(pipe), 0);
			I915_WRITE(TRANSDPLINK_N1(pipe), 0);
		}
P
Paulo Zanoni 已提交
5762 5763 5764
	}

	intel_crtc->lowfreq_avail = false;
5765 5766 5767 5768 5769 5770 5771 5772 5773 5774 5775 5776 5777 5778 5779 5780 5781 5782 5783 5784 5785 5786 5787
	if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
		if (intel_crtc->pch_pll) {
			I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);

			/* Wait for the clocks to stabilize. */
			POSTING_READ(intel_crtc->pch_pll->pll_reg);
			udelay(150);

			/* The pixel multiplier can only be updated once the
			 * DPLL is enabled and the clocks are stable.
			 *
			 * So write it again.
			 */
			I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
		}

		if (intel_crtc->pch_pll) {
			if (is_lvds && has_reduced_clock && i915_powersave) {
				I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
				intel_crtc->lowfreq_avail = true;
			} else {
				I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
			}
P
Paulo Zanoni 已提交
5788 5789 5790 5791 5792
		}
	}

	intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);

5793 5794
	if (!is_dp || is_cpu_edp)
		ironlake_set_m_n(crtc, mode, adjusted_mode);
P
Paulo Zanoni 已提交
5795

5796 5797 5798
	if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
		if (is_cpu_edp)
			ironlake_set_pll_edp(crtc, adjusted_mode->clock);
P
Paulo Zanoni 已提交
5799

P
Paulo Zanoni 已提交
5800
	haswell_set_pipeconf(crtc, adjusted_mode, dither);
P
Paulo Zanoni 已提交
5801 5802 5803 5804 5805 5806 5807 5808 5809 5810 5811 5812 5813 5814

	/* Set up the display plane register */
	I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
	POSTING_READ(DSPCNTR(plane));

	ret = intel_pipe_set_base(crtc, x, y, fb);

	intel_update_watermarks(dev);

	intel_update_linetime_watermarks(dev, pipe, adjusted_mode);

	return ret;
}

5815 5816 5817 5818
static int intel_crtc_mode_set(struct drm_crtc *crtc,
			       struct drm_display_mode *mode,
			       struct drm_display_mode *adjusted_mode,
			       int x, int y,
5819
			       struct drm_framebuffer *fb)
5820 5821 5822
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
5823 5824
	struct drm_encoder_helper_funcs *encoder_funcs;
	struct intel_encoder *encoder;
5825 5826
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
5827 5828
	int ret;

5829
	drm_vblank_pre_modeset(dev, pipe);
5830

5831
	ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
5832
					      x, y, fb);
J
Jesse Barnes 已提交
5833
	drm_vblank_post_modeset(dev, pipe);
5834

5835 5836 5837 5838 5839 5840 5841 5842 5843 5844 5845 5846 5847
	if (ret != 0)
		return ret;

	for_each_encoder_on_crtc(dev, crtc, encoder) {
		DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
			encoder->base.base.id,
			drm_get_encoder_name(&encoder->base),
			mode->base.id, mode->name);
		encoder_funcs = encoder->base.helper_private;
		encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
	}

	return 0;
J
Jesse Barnes 已提交
5848 5849
}

5850 5851 5852 5853 5854 5855 5856 5857 5858 5859 5860 5861 5862 5863 5864 5865 5866 5867 5868 5869 5870 5871 5872 5873 5874 5875 5876 5877 5878
static bool intel_eld_uptodate(struct drm_connector *connector,
			       int reg_eldv, uint32_t bits_eldv,
			       int reg_elda, uint32_t bits_elda,
			       int reg_edid)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t i;

	i = I915_READ(reg_eldv);
	i &= bits_eldv;

	if (!eld[0])
		return !i;

	if (!i)
		return false;

	i = I915_READ(reg_elda);
	i &= ~bits_elda;
	I915_WRITE(reg_elda, i);

	for (i = 0; i < eld[2]; i++)
		if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
			return false;

	return true;
}

5879 5880 5881 5882 5883 5884 5885 5886 5887 5888 5889 5890 5891 5892 5893 5894
static void g4x_write_eld(struct drm_connector *connector,
			  struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t eldv;
	uint32_t len;
	uint32_t i;

	i = I915_READ(G4X_AUD_VID_DID);

	if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
		eldv = G4X_ELDV_DEVCL_DEVBLC;
	else
		eldv = G4X_ELDV_DEVCTG;

5895 5896 5897 5898 5899 5900
	if (intel_eld_uptodate(connector,
			       G4X_AUD_CNTL_ST, eldv,
			       G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
			       G4X_HDMIW_HDMIEDID))
		return;

5901 5902 5903 5904 5905 5906 5907 5908 5909 5910 5911 5912 5913 5914 5915 5916 5917 5918
	i = I915_READ(G4X_AUD_CNTL_ST);
	i &= ~(eldv | G4X_ELD_ADDR);
	len = (i >> 9) & 0x1f;		/* ELD buffer size */
	I915_WRITE(G4X_AUD_CNTL_ST, i);

	if (!eld[0])
		return;

	len = min_t(uint8_t, eld[2], len);
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));

	i = I915_READ(G4X_AUD_CNTL_ST);
	i |= eldv;
	I915_WRITE(G4X_AUD_CNTL_ST, i);
}

5919 5920 5921 5922 5923 5924 5925 5926 5927 5928 5929 5930 5931 5932 5933 5934 5935 5936 5937 5938 5939 5940 5941 5942 5943 5944 5945 5946 5947 5948 5949 5950 5951 5952 5953 5954 5955 5956 5957 5958 5959 5960 5961 5962 5963 5964 5965 5966 5967 5968 5969 5970 5971 5972 5973 5974 5975 5976 5977 5978 5979 5980 5981 5982 5983 5984 5985 5986 5987 5988 5989 5990 5991 5992 5993 5994 5995 5996 5997 5998 5999 6000 6001 6002 6003
static void haswell_write_eld(struct drm_connector *connector,
				     struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	struct drm_device *dev = crtc->dev;
	uint32_t eldv;
	uint32_t i;
	int len;
	int pipe = to_intel_crtc(crtc)->pipe;
	int tmp;

	int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
	int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
	int aud_config = HSW_AUD_CFG(pipe);
	int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;


	DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");

	/* Audio output enable */
	DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
	tmp = I915_READ(aud_cntrl_st2);
	tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
	I915_WRITE(aud_cntrl_st2, tmp);

	/* Wait for 1 vertical blank */
	intel_wait_for_vblank(dev, pipe);

	/* Set ELD valid state */
	tmp = I915_READ(aud_cntrl_st2);
	DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
	tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
	I915_WRITE(aud_cntrl_st2, tmp);
	tmp = I915_READ(aud_cntrl_st2);
	DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);

	/* Enable HDMI mode */
	tmp = I915_READ(aud_config);
	DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
	/* clear N_programing_enable and N_value_index */
	tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
	I915_WRITE(aud_config, tmp);

	DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));

	eldv = AUDIO_ELD_VALID_A << (pipe * 4);

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
		DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
		eld[5] |= (1 << 2);	/* Conn_Type, 0x1 = DisplayPort */
		I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
	} else
		I915_WRITE(aud_config, 0);

	if (intel_eld_uptodate(connector,
			       aud_cntrl_st2, eldv,
			       aud_cntl_st, IBX_ELD_ADDRESS,
			       hdmiw_hdmiedid))
		return;

	i = I915_READ(aud_cntrl_st2);
	i &= ~eldv;
	I915_WRITE(aud_cntrl_st2, i);

	if (!eld[0])
		return;

	i = I915_READ(aud_cntl_st);
	i &= ~IBX_ELD_ADDRESS;
	I915_WRITE(aud_cntl_st, i);
	i = (i >> 29) & DIP_PORT_SEL_MASK;		/* DIP_Port_Select, 0x1 = PortB */
	DRM_DEBUG_DRIVER("port num:%d\n", i);

	len = min_t(uint8_t, eld[2], 21);	/* 84 bytes of hw ELD buffer */
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));

	i = I915_READ(aud_cntrl_st2);
	i |= eldv;
	I915_WRITE(aud_cntrl_st2, i);

}

6004 6005 6006 6007 6008 6009 6010 6011 6012
static void ironlake_write_eld(struct drm_connector *connector,
				     struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t eldv;
	uint32_t i;
	int len;
	int hdmiw_hdmiedid;
6013
	int aud_config;
6014 6015
	int aud_cntl_st;
	int aud_cntrl_st2;
6016
	int pipe = to_intel_crtc(crtc)->pipe;
6017

6018
	if (HAS_PCH_IBX(connector->dev)) {
6019 6020 6021
		hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
		aud_config = IBX_AUD_CFG(pipe);
		aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
6022
		aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
6023
	} else {
6024 6025 6026
		hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
		aud_config = CPT_AUD_CFG(pipe);
		aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
6027
		aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
6028 6029
	}

6030
	DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6031 6032

	i = I915_READ(aud_cntl_st);
6033
	i = (i >> 29) & DIP_PORT_SEL_MASK;		/* DIP_Port_Select, 0x1 = PortB */
6034 6035 6036
	if (!i) {
		DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
		/* operate blindly on all ports */
6037 6038 6039
		eldv = IBX_ELD_VALIDB;
		eldv |= IBX_ELD_VALIDB << 4;
		eldv |= IBX_ELD_VALIDB << 8;
6040 6041
	} else {
		DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
6042
		eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
6043 6044
	}

6045 6046 6047
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
		DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
		eld[5] |= (1 << 2);	/* Conn_Type, 0x1 = DisplayPort */
6048 6049 6050
		I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
	} else
		I915_WRITE(aud_config, 0);
6051

6052 6053 6054 6055 6056 6057
	if (intel_eld_uptodate(connector,
			       aud_cntrl_st2, eldv,
			       aud_cntl_st, IBX_ELD_ADDRESS,
			       hdmiw_hdmiedid))
		return;

6058 6059 6060 6061 6062 6063 6064 6065
	i = I915_READ(aud_cntrl_st2);
	i &= ~eldv;
	I915_WRITE(aud_cntrl_st2, i);

	if (!eld[0])
		return;

	i = I915_READ(aud_cntl_st);
6066
	i &= ~IBX_ELD_ADDRESS;
6067 6068 6069 6070 6071 6072 6073 6074 6075 6076 6077 6078 6079 6080 6081 6082 6083 6084 6085 6086 6087 6088 6089 6090 6091 6092 6093 6094 6095 6096 6097 6098 6099 6100 6101 6102
	I915_WRITE(aud_cntl_st, i);

	len = min_t(uint8_t, eld[2], 21);	/* 84 bytes of hw ELD buffer */
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));

	i = I915_READ(aud_cntrl_st2);
	i |= eldv;
	I915_WRITE(aud_cntrl_st2, i);
}

void intel_write_eld(struct drm_encoder *encoder,
		     struct drm_display_mode *mode)
{
	struct drm_crtc *crtc = encoder->crtc;
	struct drm_connector *connector;
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	connector = drm_select_eld(encoder, mode);
	if (!connector)
		return;

	DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
			 connector->base.id,
			 drm_get_connector_name(connector),
			 connector->encoder->base.id,
			 drm_get_encoder_name(connector->encoder));

	connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;

	if (dev_priv->display.write_eld)
		dev_priv->display.write_eld(connector, crtc);
}

J
Jesse Barnes 已提交
6103 6104 6105 6106 6107 6108
/** Loads the palette/gamma unit for the CRTC with the prepared values */
void intel_crtc_load_lut(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6109
	int palreg = PALETTE(intel_crtc->pipe);
J
Jesse Barnes 已提交
6110 6111 6112
	int i;

	/* The clocks have to be on to load the palette. */
6113
	if (!crtc->enabled || !intel_crtc->active)
J
Jesse Barnes 已提交
6114 6115
		return;

6116
	/* use legacy palette for Ironlake */
6117
	if (HAS_PCH_SPLIT(dev))
6118
		palreg = LGC_PALETTE(intel_crtc->pipe);
6119

J
Jesse Barnes 已提交
6120 6121 6122 6123 6124 6125 6126 6127
	for (i = 0; i < 256; i++) {
		I915_WRITE(palreg + 4 * i,
			   (intel_crtc->lut_r[i] << 16) |
			   (intel_crtc->lut_g[i] << 8) |
			   intel_crtc->lut_b[i]);
	}
}

6128 6129 6130 6131 6132 6133 6134 6135 6136 6137 6138
static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	bool visible = base != 0;
	u32 cntl;

	if (intel_crtc->cursor_visible == visible)
		return;

6139
	cntl = I915_READ(_CURACNTR);
6140 6141 6142 6143
	if (visible) {
		/* On these chipsets we can only modify the base whilst
		 * the cursor is disabled.
		 */
6144
		I915_WRITE(_CURABASE, base);
6145 6146 6147 6148 6149 6150 6151 6152

		cntl &= ~(CURSOR_FORMAT_MASK);
		/* XXX width must be 64, stride 256 => 0x00 << 28 */
		cntl |= CURSOR_ENABLE |
			CURSOR_GAMMA_ENABLE |
			CURSOR_FORMAT_ARGB;
	} else
		cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
6153
	I915_WRITE(_CURACNTR, cntl);
6154 6155 6156 6157 6158 6159 6160 6161 6162 6163 6164 6165 6166

	intel_crtc->cursor_visible = visible;
}

static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool visible = base != 0;

	if (intel_crtc->cursor_visible != visible) {
6167
		uint32_t cntl = I915_READ(CURCNTR(pipe));
6168 6169 6170 6171 6172 6173 6174 6175
		if (base) {
			cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
			cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
			cntl |= pipe << 28; /* Connect to correct pipe */
		} else {
			cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
			cntl |= CURSOR_MODE_DISABLE;
		}
6176
		I915_WRITE(CURCNTR(pipe), cntl);
6177 6178 6179 6180

		intel_crtc->cursor_visible = visible;
	}
	/* and commit changes on next vblank */
6181
	I915_WRITE(CURBASE(pipe), base);
6182 6183
}

J
Jesse Barnes 已提交
6184 6185 6186 6187 6188 6189 6190 6191 6192 6193 6194 6195 6196 6197 6198 6199 6200 6201 6202 6203 6204 6205 6206 6207 6208
static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool visible = base != 0;

	if (intel_crtc->cursor_visible != visible) {
		uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
		if (base) {
			cntl &= ~CURSOR_MODE;
			cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
		} else {
			cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
			cntl |= CURSOR_MODE_DISABLE;
		}
		I915_WRITE(CURCNTR_IVB(pipe), cntl);

		intel_crtc->cursor_visible = visible;
	}
	/* and commit changes on next vblank */
	I915_WRITE(CURBASE_IVB(pipe), base);
}

6209
/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6210 6211
static void intel_crtc_update_cursor(struct drm_crtc *crtc,
				     bool on)
6212 6213 6214 6215 6216 6217 6218
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int x = intel_crtc->cursor_x;
	int y = intel_crtc->cursor_y;
6219
	u32 base, pos;
6220 6221 6222 6223
	bool visible;

	pos = 0;

6224
	if (on && crtc->enabled && crtc->fb) {
6225 6226 6227 6228 6229 6230 6231 6232 6233 6234 6235 6236 6237 6238 6239 6240 6241 6242 6243 6244 6245 6246 6247 6248 6249 6250 6251 6252
		base = intel_crtc->cursor_addr;
		if (x > (int) crtc->fb->width)
			base = 0;

		if (y > (int) crtc->fb->height)
			base = 0;
	} else
		base = 0;

	if (x < 0) {
		if (x + intel_crtc->cursor_width < 0)
			base = 0;

		pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
		x = -x;
	}
	pos |= x << CURSOR_X_SHIFT;

	if (y < 0) {
		if (y + intel_crtc->cursor_height < 0)
			base = 0;

		pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
		y = -y;
	}
	pos |= y << CURSOR_Y_SHIFT;

	visible = base != 0;
6253
	if (!visible && !intel_crtc->cursor_visible)
6254 6255
		return;

6256
	if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
J
Jesse Barnes 已提交
6257 6258 6259 6260 6261 6262 6263 6264 6265
		I915_WRITE(CURPOS_IVB(pipe), pos);
		ivb_update_cursor(crtc, base);
	} else {
		I915_WRITE(CURPOS(pipe), pos);
		if (IS_845G(dev) || IS_I865G(dev))
			i845_update_cursor(crtc, base);
		else
			i9xx_update_cursor(crtc, base);
	}
6266 6267
}

J
Jesse Barnes 已提交
6268
static int intel_crtc_cursor_set(struct drm_crtc *crtc,
6269
				 struct drm_file *file,
J
Jesse Barnes 已提交
6270 6271 6272 6273 6274 6275
				 uint32_t handle,
				 uint32_t width, uint32_t height)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6276
	struct drm_i915_gem_object *obj;
6277
	uint32_t addr;
6278
	int ret;
J
Jesse Barnes 已提交
6279 6280 6281

	/* if we want to turn off the cursor ignore width and height */
	if (!handle) {
6282
		DRM_DEBUG_KMS("cursor off\n");
6283
		addr = 0;
6284
		obj = NULL;
6285
		mutex_lock(&dev->struct_mutex);
6286
		goto finish;
J
Jesse Barnes 已提交
6287 6288 6289 6290 6291 6292 6293 6294
	}

	/* Currently we only support 64x64 cursors */
	if (width != 64 || height != 64) {
		DRM_ERROR("we currently only support 64x64 cursors\n");
		return -EINVAL;
	}

6295
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
6296
	if (&obj->base == NULL)
J
Jesse Barnes 已提交
6297 6298
		return -ENOENT;

6299
	if (obj->base.size < width * height * 4) {
J
Jesse Barnes 已提交
6300
		DRM_ERROR("buffer is to small\n");
6301 6302
		ret = -ENOMEM;
		goto fail;
J
Jesse Barnes 已提交
6303 6304
	}

6305
	/* we only need to pin inside GTT if cursor is non-phy */
6306
	mutex_lock(&dev->struct_mutex);
6307
	if (!dev_priv->info->cursor_needs_physical) {
6308 6309 6310 6311 6312 6313
		if (obj->tiling_mode) {
			DRM_ERROR("cursor cannot be tiled\n");
			ret = -EINVAL;
			goto fail_locked;
		}

6314
		ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
6315 6316
		if (ret) {
			DRM_ERROR("failed to move cursor bo into the GTT\n");
6317
			goto fail_locked;
6318 6319
		}

6320 6321
		ret = i915_gem_object_put_fence(obj);
		if (ret) {
6322
			DRM_ERROR("failed to release fence for cursor");
6323 6324 6325
			goto fail_unpin;
		}

6326
		addr = obj->gtt_offset;
6327
	} else {
6328
		int align = IS_I830(dev) ? 16 * 1024 : 256;
6329
		ret = i915_gem_attach_phys_object(dev, obj,
6330 6331
						  (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
						  align);
6332 6333
		if (ret) {
			DRM_ERROR("failed to attach phys object\n");
6334
			goto fail_locked;
6335
		}
6336
		addr = obj->phys_obj->handle->busaddr;
6337 6338
	}

6339
	if (IS_GEN2(dev))
J
Jesse Barnes 已提交
6340 6341
		I915_WRITE(CURSIZE, (height << 12) | width);

6342 6343
 finish:
	if (intel_crtc->cursor_bo) {
6344
		if (dev_priv->info->cursor_needs_physical) {
6345
			if (intel_crtc->cursor_bo != obj)
6346 6347 6348
				i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
		} else
			i915_gem_object_unpin(intel_crtc->cursor_bo);
6349
		drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
6350
	}
6351

6352
	mutex_unlock(&dev->struct_mutex);
6353 6354

	intel_crtc->cursor_addr = addr;
6355
	intel_crtc->cursor_bo = obj;
6356 6357 6358
	intel_crtc->cursor_width = width;
	intel_crtc->cursor_height = height;

6359
	intel_crtc_update_cursor(crtc, true);
6360

J
Jesse Barnes 已提交
6361
	return 0;
6362
fail_unpin:
6363
	i915_gem_object_unpin(obj);
6364
fail_locked:
6365
	mutex_unlock(&dev->struct_mutex);
6366
fail:
6367
	drm_gem_object_unreference_unlocked(&obj->base);
6368
	return ret;
J
Jesse Barnes 已提交
6369 6370 6371 6372 6373 6374
}

static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

6375 6376
	intel_crtc->cursor_x = x;
	intel_crtc->cursor_y = y;
6377

6378
	intel_crtc_update_cursor(crtc, true);
J
Jesse Barnes 已提交
6379 6380 6381 6382 6383 6384 6385 6386 6387 6388 6389 6390 6391 6392 6393

	return 0;
}

/** Sets the color ramps on behalf of RandR */
void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
				 u16 blue, int regno)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	intel_crtc->lut_r[regno] = red >> 8;
	intel_crtc->lut_g[regno] = green >> 8;
	intel_crtc->lut_b[regno] = blue >> 8;
}

6394 6395 6396 6397 6398 6399 6400 6401 6402 6403
void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
			     u16 *blue, int regno)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	*red = intel_crtc->lut_r[regno] << 8;
	*green = intel_crtc->lut_g[regno] << 8;
	*blue = intel_crtc->lut_b[regno] << 8;
}

J
Jesse Barnes 已提交
6404
static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
J
James Simmons 已提交
6405
				 u16 *blue, uint32_t start, uint32_t size)
J
Jesse Barnes 已提交
6406
{
J
James Simmons 已提交
6407
	int end = (start + size > 256) ? 256 : start + size, i;
J
Jesse Barnes 已提交
6408 6409
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

J
James Simmons 已提交
6410
	for (i = start; i < end; i++) {
J
Jesse Barnes 已提交
6411 6412 6413 6414 6415 6416 6417 6418 6419 6420 6421 6422 6423
		intel_crtc->lut_r[i] = red[i] >> 8;
		intel_crtc->lut_g[i] = green[i] >> 8;
		intel_crtc->lut_b[i] = blue[i] >> 8;
	}

	intel_crtc_load_lut(crtc);
}

/**
 * Get a pipe with a simple mode set on it for doing load-based monitor
 * detection.
 *
 * It will be up to the load-detect code to adjust the pipe as appropriate for
6424
 * its requirements.  The pipe will be connected to no other encoders.
J
Jesse Barnes 已提交
6425
 *
6426
 * Currently this code will only succeed if there is a pipe with no encoders
J
Jesse Barnes 已提交
6427 6428 6429 6430 6431 6432 6433 6434 6435 6436 6437 6438
 * configured for it.  In the future, it could choose to temporarily disable
 * some outputs to free up a pipe for its use.
 *
 * \return crtc, or NULL if no pipes are available.
 */

/* VESA 640x480x72Hz mode to set on the pipe */
static struct drm_display_mode load_detect_mode = {
	DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
		 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
};

6439 6440
static struct drm_framebuffer *
intel_framebuffer_create(struct drm_device *dev,
6441
			 struct drm_mode_fb_cmd2 *mode_cmd,
6442 6443 6444 6445 6446 6447 6448 6449 6450 6451 6452 6453 6454 6455 6456 6457 6458 6459 6460 6461 6462 6463 6464 6465 6466 6467 6468 6469 6470 6471 6472 6473 6474 6475 6476 6477 6478 6479 6480 6481 6482
			 struct drm_i915_gem_object *obj)
{
	struct intel_framebuffer *intel_fb;
	int ret;

	intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
	if (!intel_fb) {
		drm_gem_object_unreference_unlocked(&obj->base);
		return ERR_PTR(-ENOMEM);
	}

	ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
	if (ret) {
		drm_gem_object_unreference_unlocked(&obj->base);
		kfree(intel_fb);
		return ERR_PTR(ret);
	}

	return &intel_fb->base;
}

static u32
intel_framebuffer_pitch_for_width(int width, int bpp)
{
	u32 pitch = DIV_ROUND_UP(width * bpp, 8);
	return ALIGN(pitch, 64);
}

static u32
intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
{
	u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
	return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
}

static struct drm_framebuffer *
intel_framebuffer_create_for_mode(struct drm_device *dev,
				  struct drm_display_mode *mode,
				  int depth, int bpp)
{
	struct drm_i915_gem_object *obj;
6483
	struct drm_mode_fb_cmd2 mode_cmd;
6484 6485 6486 6487 6488 6489 6490 6491

	obj = i915_gem_alloc_object(dev,
				    intel_framebuffer_size_for_mode(mode, bpp));
	if (obj == NULL)
		return ERR_PTR(-ENOMEM);

	mode_cmd.width = mode->hdisplay;
	mode_cmd.height = mode->vdisplay;
6492 6493
	mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
								bpp);
6494
	mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
6495 6496 6497 6498 6499 6500 6501 6502 6503 6504 6505 6506 6507 6508 6509 6510 6511 6512 6513 6514

	return intel_framebuffer_create(dev, &mode_cmd, obj);
}

static struct drm_framebuffer *
mode_fits_in_fbdev(struct drm_device *dev,
		   struct drm_display_mode *mode)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	struct drm_framebuffer *fb;

	if (dev_priv->fbdev == NULL)
		return NULL;

	obj = dev_priv->fbdev->ifb.obj;
	if (obj == NULL)
		return NULL;

	fb = &dev_priv->fbdev->ifb.base;
6515 6516
	if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
							       fb->bits_per_pixel))
6517 6518
		return NULL;

6519
	if (obj->base.size < mode->vdisplay * fb->pitches[0])
6520 6521 6522 6523 6524
		return NULL;

	return fb;
}

6525
bool intel_get_load_detect_pipe(struct drm_connector *connector,
6526
				struct drm_display_mode *mode,
6527
				struct intel_load_detect_pipe *old)
J
Jesse Barnes 已提交
6528 6529
{
	struct intel_crtc *intel_crtc;
6530 6531
	struct intel_encoder *intel_encoder =
		intel_attached_encoder(connector);
J
Jesse Barnes 已提交
6532
	struct drm_crtc *possible_crtc;
6533
	struct drm_encoder *encoder = &intel_encoder->base;
J
Jesse Barnes 已提交
6534 6535
	struct drm_crtc *crtc = NULL;
	struct drm_device *dev = encoder->dev;
6536
	struct drm_framebuffer *fb;
J
Jesse Barnes 已提交
6537 6538
	int i = -1;

6539 6540 6541 6542
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector),
		      encoder->base.id, drm_get_encoder_name(encoder));

J
Jesse Barnes 已提交
6543 6544
	/*
	 * Algorithm gets a little messy:
6545
	 *
J
Jesse Barnes 已提交
6546 6547
	 *   - if the connector already has an assigned crtc, use it (but make
	 *     sure it's on first)
6548
	 *
J
Jesse Barnes 已提交
6549 6550 6551 6552 6553 6554 6555
	 *   - try to find the first unused crtc that can drive this connector,
	 *     and use that if we find one
	 */

	/* See if we already have a CRTC for this connector */
	if (encoder->crtc) {
		crtc = encoder->crtc;
6556

6557
		old->dpms_mode = connector->dpms;
6558 6559 6560
		old->load_detect_temp = false;

		/* Make sure the crtc and connector are running */
6561 6562
		if (connector->dpms != DRM_MODE_DPMS_ON)
			connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
6563

6564
		return true;
J
Jesse Barnes 已提交
6565 6566 6567 6568 6569 6570 6571 6572 6573 6574 6575 6576 6577 6578 6579 6580 6581
	}

	/* Find an unused one (if possible) */
	list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
		i++;
		if (!(encoder->possible_crtcs & (1 << i)))
			continue;
		if (!possible_crtc->enabled) {
			crtc = possible_crtc;
			break;
		}
	}

	/*
	 * If we didn't find an unused CRTC, don't use any.
	 */
	if (!crtc) {
6582 6583
		DRM_DEBUG_KMS("no pipe available for load-detect\n");
		return false;
J
Jesse Barnes 已提交
6584 6585
	}

6586 6587
	intel_encoder->new_crtc = to_intel_crtc(crtc);
	to_intel_connector(connector)->new_encoder = intel_encoder;
J
Jesse Barnes 已提交
6588 6589

	intel_crtc = to_intel_crtc(crtc);
6590
	old->dpms_mode = connector->dpms;
6591
	old->load_detect_temp = true;
6592
	old->release_fb = NULL;
J
Jesse Barnes 已提交
6593

6594 6595
	if (!mode)
		mode = &load_detect_mode;
J
Jesse Barnes 已提交
6596

6597 6598 6599 6600 6601 6602 6603
	/* We need a framebuffer large enough to accommodate all accesses
	 * that the plane may generate whilst we perform load detection.
	 * We can not rely on the fbcon either being present (we get called
	 * during its initialisation to detect all boot displays, or it may
	 * not even exist) or that it is large enough to satisfy the
	 * requested mode.
	 */
6604 6605
	fb = mode_fits_in_fbdev(dev, mode);
	if (fb == NULL) {
6606
		DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
6607 6608
		fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
		old->release_fb = fb;
6609 6610
	} else
		DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
6611
	if (IS_ERR(fb)) {
6612
		DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
6613
		goto fail;
J
Jesse Barnes 已提交
6614 6615
	}

6616
	if (!intel_set_mode(crtc, mode, 0, 0, fb)) {
6617
		DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
6618 6619
		if (old->release_fb)
			old->release_fb->funcs->destroy(old->release_fb);
6620
		goto fail;
J
Jesse Barnes 已提交
6621
	}
6622

J
Jesse Barnes 已提交
6623
	/* let the connector get through one full cycle before testing */
6624
	intel_wait_for_vblank(dev, intel_crtc->pipe);
J
Jesse Barnes 已提交
6625

6626
	return true;
6627 6628 6629 6630
fail:
	connector->encoder = NULL;
	encoder->crtc = NULL;
	return false;
J
Jesse Barnes 已提交
6631 6632
}

6633
void intel_release_load_detect_pipe(struct drm_connector *connector,
6634
				    struct intel_load_detect_pipe *old)
J
Jesse Barnes 已提交
6635
{
6636 6637
	struct intel_encoder *intel_encoder =
		intel_attached_encoder(connector);
6638
	struct drm_encoder *encoder = &intel_encoder->base;
J
Jesse Barnes 已提交
6639

6640 6641 6642 6643
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector),
		      encoder->base.id, drm_get_encoder_name(encoder));

6644
	if (old->load_detect_temp) {
6645 6646 6647 6648 6649
		struct drm_crtc *crtc = encoder->crtc;

		to_intel_connector(connector)->new_encoder = NULL;
		intel_encoder->new_crtc = NULL;
		intel_set_mode(crtc, NULL, 0, 0, NULL);
6650 6651 6652 6653

		if (old->release_fb)
			old->release_fb->funcs->destroy(old->release_fb);

6654
		return;
J
Jesse Barnes 已提交
6655 6656
	}

6657
	/* Switch crtc and encoder back off if necessary */
6658 6659
	if (old->dpms_mode != DRM_MODE_DPMS_ON)
		connector->funcs->dpms(connector, old->dpms_mode);
J
Jesse Barnes 已提交
6660 6661 6662 6663 6664 6665 6666 6667
}

/* Returns the clock of the currently programmed mode of the given pipe. */
static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
6668
	u32 dpll = I915_READ(DPLL(pipe));
J
Jesse Barnes 已提交
6669 6670 6671 6672
	u32 fp;
	intel_clock_t clock;

	if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
6673
		fp = I915_READ(FP0(pipe));
J
Jesse Barnes 已提交
6674
	else
6675
		fp = I915_READ(FP1(pipe));
J
Jesse Barnes 已提交
6676 6677

	clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
6678 6679 6680
	if (IS_PINEVIEW(dev)) {
		clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
		clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
6681 6682 6683 6684 6685
	} else {
		clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
		clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
	}

6686
	if (!IS_GEN2(dev)) {
6687 6688 6689
		if (IS_PINEVIEW(dev))
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
				DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
6690 6691
		else
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
J
Jesse Barnes 已提交
6692 6693 6694 6695 6696 6697 6698 6699 6700 6701 6702 6703
			       DPLL_FPA01_P1_POST_DIV_SHIFT);

		switch (dpll & DPLL_MODE_MASK) {
		case DPLLB_MODE_DAC_SERIAL:
			clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
				5 : 10;
			break;
		case DPLLB_MODE_LVDS:
			clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
				7 : 14;
			break;
		default:
6704
			DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
J
Jesse Barnes 已提交
6705 6706 6707 6708 6709
				  "mode\n", (int)(dpll & DPLL_MODE_MASK));
			return 0;
		}

		/* XXX: Handle the 100Mhz refclk */
6710
		intel_clock(dev, 96000, &clock);
J
Jesse Barnes 已提交
6711 6712 6713 6714 6715 6716 6717 6718 6719 6720 6721
	} else {
		bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);

		if (is_lvds) {
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
				       DPLL_FPA01_P1_POST_DIV_SHIFT);
			clock.p2 = 14;

			if ((dpll & PLL_REF_INPUT_MASK) ==
			    PLLB_REF_INPUT_SPREADSPECTRUMIN) {
				/* XXX: might not be 66MHz */
6722
				intel_clock(dev, 66000, &clock);
J
Jesse Barnes 已提交
6723
			} else
6724
				intel_clock(dev, 48000, &clock);
J
Jesse Barnes 已提交
6725 6726 6727 6728 6729 6730 6731 6732 6733 6734 6735 6736
		} else {
			if (dpll & PLL_P1_DIVIDE_BY_TWO)
				clock.p1 = 2;
			else {
				clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
					    DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
			}
			if (dpll & PLL_P2_DIVIDE_BY_4)
				clock.p2 = 4;
			else
				clock.p2 = 2;

6737
			intel_clock(dev, 48000, &clock);
J
Jesse Barnes 已提交
6738 6739 6740 6741 6742 6743 6744 6745 6746 6747 6748 6749 6750 6751 6752
		}
	}

	/* XXX: It would be nice to validate the clocks, but we can't reuse
	 * i830PllIsValid() because it relies on the xf86_config connector
	 * configuration being accurate, which it isn't necessarily.
	 */

	return clock.dot;
}

/** Returns the currently programmed mode of the given pipe. */
struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
					     struct drm_crtc *crtc)
{
6753
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
6754
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6755
	enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
J
Jesse Barnes 已提交
6756
	struct drm_display_mode *mode;
6757 6758 6759 6760
	int htot = I915_READ(HTOTAL(cpu_transcoder));
	int hsync = I915_READ(HSYNC(cpu_transcoder));
	int vtot = I915_READ(VTOTAL(cpu_transcoder));
	int vsync = I915_READ(VSYNC(cpu_transcoder));
J
Jesse Barnes 已提交
6761 6762 6763 6764 6765 6766 6767 6768 6769 6770 6771 6772 6773 6774 6775 6776 6777 6778 6779 6780

	mode = kzalloc(sizeof(*mode), GFP_KERNEL);
	if (!mode)
		return NULL;

	mode->clock = intel_crtc_clock_get(dev, crtc);
	mode->hdisplay = (htot & 0xffff) + 1;
	mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
	mode->hsync_start = (hsync & 0xffff) + 1;
	mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
	mode->vdisplay = (vtot & 0xffff) + 1;
	mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
	mode->vsync_start = (vsync & 0xffff) + 1;
	mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;

	drm_mode_set_name(mode);

	return mode;
}

6781
static void intel_increase_pllclock(struct drm_crtc *crtc)
6782 6783 6784 6785 6786
{
	struct drm_device *dev = crtc->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
6787 6788
	int dpll_reg = DPLL(pipe);
	int dpll;
6789

6790
	if (HAS_PCH_SPLIT(dev))
6791 6792 6793 6794 6795
		return;

	if (!dev_priv->lvds_downclock_avail)
		return;

6796
	dpll = I915_READ(dpll_reg);
6797
	if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
6798
		DRM_DEBUG_DRIVER("upclocking LVDS\n");
6799

6800
		assert_panel_unlocked(dev_priv, pipe);
6801 6802 6803

		dpll &= ~DISPLAY_RATE_SELECT_FPA1;
		I915_WRITE(dpll_reg, dpll);
6804
		intel_wait_for_vblank(dev, pipe);
6805

6806 6807
		dpll = I915_READ(dpll_reg);
		if (dpll & DISPLAY_RATE_SELECT_FPA1)
6808
			DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
6809 6810 6811 6812 6813 6814 6815 6816 6817
	}
}

static void intel_decrease_pllclock(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

6818
	if (HAS_PCH_SPLIT(dev))
6819 6820 6821 6822 6823 6824 6825 6826 6827 6828
		return;

	if (!dev_priv->lvds_downclock_avail)
		return;

	/*
	 * Since this is called by a timer, we should never get here in
	 * the manual case.
	 */
	if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
6829 6830 6831
		int pipe = intel_crtc->pipe;
		int dpll_reg = DPLL(pipe);
		int dpll;
6832

6833
		DRM_DEBUG_DRIVER("downclocking LVDS\n");
6834

6835
		assert_panel_unlocked(dev_priv, pipe);
6836

6837
		dpll = I915_READ(dpll_reg);
6838 6839
		dpll |= DISPLAY_RATE_SELECT_FPA1;
		I915_WRITE(dpll_reg, dpll);
6840
		intel_wait_for_vblank(dev, pipe);
6841 6842
		dpll = I915_READ(dpll_reg);
		if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
6843
			DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
6844 6845 6846 6847
	}

}

6848 6849 6850 6851 6852 6853
void intel_mark_busy(struct drm_device *dev)
{
	i915_update_gfx_val(dev->dev_private);
}

void intel_mark_idle(struct drm_device *dev)
6854
{
6855 6856 6857 6858 6859
}

void intel_mark_fb_busy(struct drm_i915_gem_object *obj)
{
	struct drm_device *dev = obj->base.dev;
6860 6861 6862 6863 6864 6865 6866 6867 6868
	struct drm_crtc *crtc;

	if (!i915_powersave)
		return;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (!crtc->fb)
			continue;

6869 6870
		if (to_intel_framebuffer(crtc->fb)->obj == obj)
			intel_increase_pllclock(crtc);
6871 6872 6873
	}
}

6874
void intel_mark_fb_idle(struct drm_i915_gem_object *obj)
6875
{
6876 6877
	struct drm_device *dev = obj->base.dev;
	struct drm_crtc *crtc;
6878

6879
	if (!i915_powersave)
6880 6881
		return;

6882 6883 6884 6885
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (!crtc->fb)
			continue;

6886 6887
		if (to_intel_framebuffer(crtc->fb)->obj == obj)
			intel_decrease_pllclock(crtc);
6888 6889 6890
	}
}

J
Jesse Barnes 已提交
6891 6892 6893
static void intel_crtc_destroy(struct drm_crtc *crtc)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6894 6895 6896 6897 6898 6899 6900 6901 6902 6903 6904 6905 6906
	struct drm_device *dev = crtc->dev;
	struct intel_unpin_work *work;
	unsigned long flags;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;
	intel_crtc->unpin_work = NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	if (work) {
		cancel_work_sync(&work->work);
		kfree(work);
	}
J
Jesse Barnes 已提交
6907 6908

	drm_crtc_cleanup(crtc);
6909

J
Jesse Barnes 已提交
6910 6911 6912
	kfree(intel_crtc);
}

6913 6914 6915 6916 6917 6918
static void intel_unpin_work_fn(struct work_struct *__work)
{
	struct intel_unpin_work *work =
		container_of(__work, struct intel_unpin_work, work);

	mutex_lock(&work->dev->struct_mutex);
6919
	intel_unpin_fb_obj(work->old_fb_obj);
6920 6921
	drm_gem_object_unreference(&work->pending_flip_obj->base);
	drm_gem_object_unreference(&work->old_fb_obj->base);
6922

6923
	intel_update_fbc(work->dev);
6924 6925 6926 6927
	mutex_unlock(&work->dev->struct_mutex);
	kfree(work);
}

6928
static void do_intel_finish_page_flip(struct drm_device *dev,
6929
				      struct drm_crtc *crtc)
6930 6931 6932 6933
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_unpin_work *work;
6934
	struct drm_i915_gem_object *obj;
6935
	struct drm_pending_vblank_event *e;
6936
	struct timeval tvbl;
6937 6938 6939 6940 6941 6942 6943 6944 6945 6946 6947 6948 6949 6950 6951 6952 6953
	unsigned long flags;

	/* Ignore early vblank irqs */
	if (intel_crtc == NULL)
		return;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;
	if (work == NULL || !work->pending) {
		spin_unlock_irqrestore(&dev->event_lock, flags);
		return;
	}

	intel_crtc->unpin_work = NULL;

	if (work->event) {
		e = work->event;
6954
		e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
6955

6956 6957
		e->event.tv_sec = tvbl.tv_sec;
		e->event.tv_usec = tvbl.tv_usec;
6958

6959 6960 6961 6962 6963
		list_add_tail(&e->base.link,
			      &e->base.file_priv->event_list);
		wake_up_interruptible(&e->base.file_priv->event_wait);
	}

6964 6965
	drm_vblank_put(dev, intel_crtc->pipe);

6966 6967
	spin_unlock_irqrestore(&dev->event_lock, flags);

6968
	obj = work->old_fb_obj;
6969

6970
	atomic_clear_mask(1 << intel_crtc->plane,
6971
			  &obj->pending_flip.counter);
6972

6973
	wake_up(&dev_priv->pending_flip_queue);
6974
	schedule_work(&work->work);
6975 6976

	trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
6977 6978
}

6979 6980 6981 6982 6983
void intel_finish_page_flip(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];

6984
	do_intel_finish_page_flip(dev, crtc);
6985 6986 6987 6988 6989 6990 6991
}

void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];

6992
	do_intel_finish_page_flip(dev, crtc);
6993 6994
}

6995 6996 6997 6998 6999 7000 7001 7002
void intel_prepare_page_flip(struct drm_device *dev, int plane)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
	unsigned long flags;

	spin_lock_irqsave(&dev->event_lock, flags);
7003
	if (intel_crtc->unpin_work) {
7004 7005
		if ((++intel_crtc->unpin_work->pending) > 1)
			DRM_ERROR("Prepared flip multiple times\n");
7006 7007 7008
	} else {
		DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
	}
7009 7010 7011
	spin_unlock_irqrestore(&dev->event_lock, flags);
}

7012 7013 7014 7015 7016 7017 7018 7019
static int intel_gen2_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	u32 flip_mask;
7020
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
7021 7022
	int ret;

7023
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7024
	if (ret)
7025
		goto err;
7026

7027
	ret = intel_ring_begin(ring, 6);
7028
	if (ret)
7029
		goto err_unpin;
7030 7031 7032 7033 7034 7035 7036 7037

	/* Can't queue multiple flips, so wait for the previous
	 * one to finish before executing the next.
	 */
	if (intel_crtc->plane)
		flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
	else
		flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
7038 7039 7040 7041 7042
	intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
7043
	intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
7044 7045
	intel_ring_emit(ring, 0); /* aux display base address, unused */
	intel_ring_advance(ring);
7046 7047 7048 7049 7050
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7051 7052 7053 7054 7055 7056 7057 7058 7059 7060 7061
	return ret;
}

static int intel_gen3_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	u32 flip_mask;
7062
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
7063 7064
	int ret;

7065
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7066
	if (ret)
7067
		goto err;
7068

7069
	ret = intel_ring_begin(ring, 6);
7070
	if (ret)
7071
		goto err_unpin;
7072 7073 7074 7075 7076

	if (intel_crtc->plane)
		flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
	else
		flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
7077 7078 7079 7080 7081
	intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
7082
	intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
7083 7084 7085
	intel_ring_emit(ring, MI_NOOP);

	intel_ring_advance(ring);
7086 7087 7088 7089 7090
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7091 7092 7093 7094 7095 7096 7097 7098 7099 7100 7101
	return ret;
}

static int intel_gen4_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	uint32_t pf, pipesrc;
7102
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
7103 7104
	int ret;

7105
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7106
	if (ret)
7107
		goto err;
7108

7109
	ret = intel_ring_begin(ring, 4);
7110
	if (ret)
7111
		goto err_unpin;
7112 7113 7114 7115 7116

	/* i965+ uses the linear or tiled offsets from the
	 * Display Registers (which do not change across a page-flip)
	 * so we need only reprogram the base address.
	 */
7117 7118 7119
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
7120 7121 7122
	intel_ring_emit(ring,
			(obj->gtt_offset + intel_crtc->dspaddr_offset) |
			obj->tiling_mode);
7123 7124 7125 7126 7127 7128 7129

	/* XXX Enabling the panel-fitter across page-flip is so far
	 * untested on non-native modes, so ignore it for now.
	 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
	 */
	pf = 0;
	pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
7130 7131
	intel_ring_emit(ring, pf | pipesrc);
	intel_ring_advance(ring);
7132 7133 7134 7135 7136
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7137 7138 7139 7140 7141 7142 7143 7144 7145 7146
	return ret;
}

static int intel_gen6_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7147
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
7148 7149 7150
	uint32_t pf, pipesrc;
	int ret;

7151
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7152
	if (ret)
7153
		goto err;
7154

7155
	ret = intel_ring_begin(ring, 4);
7156
	if (ret)
7157
		goto err_unpin;
7158

7159 7160 7161
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
7162
	intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
7163

7164 7165 7166 7167 7168 7169 7170
	/* Contrary to the suggestions in the documentation,
	 * "Enable Panel Fitter" does not seem to be required when page
	 * flipping with a non-native mode, and worse causes a normal
	 * modeset to fail.
	 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
	 */
	pf = 0;
7171
	pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
7172 7173
	intel_ring_emit(ring, pf | pipesrc);
	intel_ring_advance(ring);
7174 7175 7176 7177 7178
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7179 7180 7181
	return ret;
}

7182 7183 7184 7185 7186 7187 7188 7189 7190 7191 7192 7193 7194 7195
/*
 * On gen7 we currently use the blit ring because (in early silicon at least)
 * the render ring doesn't give us interrpts for page flip completion, which
 * means clients will hang after the first flip is queued.  Fortunately the
 * blit ring generates interrupts properly, so use it instead.
 */
static int intel_gen7_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
7196
	uint32_t plane_bit = 0;
7197 7198 7199 7200
	int ret;

	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
	if (ret)
7201
		goto err;
7202

7203 7204 7205 7206 7207 7208 7209 7210 7211 7212 7213 7214 7215
	switch(intel_crtc->plane) {
	case PLANE_A:
		plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
		break;
	case PLANE_B:
		plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
		break;
	case PLANE_C:
		plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
		break;
	default:
		WARN_ONCE(1, "unknown plane in flip command\n");
		ret = -ENODEV;
7216
		goto err_unpin;
7217 7218
	}

7219 7220
	ret = intel_ring_begin(ring, 4);
	if (ret)
7221
		goto err_unpin;
7222

7223
	intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
7224
	intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
7225
	intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
7226 7227
	intel_ring_emit(ring, (MI_NOOP));
	intel_ring_advance(ring);
7228 7229 7230 7231 7232
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7233 7234 7235
	return ret;
}

7236 7237 7238 7239 7240 7241 7242 7243
static int intel_default_queue_flip(struct drm_device *dev,
				    struct drm_crtc *crtc,
				    struct drm_framebuffer *fb,
				    struct drm_i915_gem_object *obj)
{
	return -ENODEV;
}

7244 7245 7246 7247 7248 7249 7250
static int intel_crtc_page_flip(struct drm_crtc *crtc,
				struct drm_framebuffer *fb,
				struct drm_pending_vblank_event *event)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_framebuffer *intel_fb;
7251
	struct drm_i915_gem_object *obj;
7252 7253
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_unpin_work *work;
7254
	unsigned long flags;
7255
	int ret;
7256

7257 7258 7259 7260 7261 7262 7263 7264 7265 7266 7267 7268 7269
	/* Can't change pixel format via MI display flips. */
	if (fb->pixel_format != crtc->fb->pixel_format)
		return -EINVAL;

	/*
	 * TILEOFF/LINOFF registers can't be changed via MI display flips.
	 * Note that pitch changes could also affect these register.
	 */
	if (INTEL_INFO(dev)->gen > 3 &&
	    (fb->offsets[0] != crtc->fb->offsets[0] ||
	     fb->pitches[0] != crtc->fb->pitches[0]))
		return -EINVAL;

7270 7271 7272 7273 7274 7275 7276
	work = kzalloc(sizeof *work, GFP_KERNEL);
	if (work == NULL)
		return -ENOMEM;

	work->event = event;
	work->dev = crtc->dev;
	intel_fb = to_intel_framebuffer(crtc->fb);
7277
	work->old_fb_obj = intel_fb->obj;
7278 7279
	INIT_WORK(&work->work, intel_unpin_work_fn);

7280 7281 7282 7283
	ret = drm_vblank_get(dev, intel_crtc->pipe);
	if (ret)
		goto free_work;

7284 7285 7286 7287 7288
	/* We borrow the event spin lock for protecting unpin_work */
	spin_lock_irqsave(&dev->event_lock, flags);
	if (intel_crtc->unpin_work) {
		spin_unlock_irqrestore(&dev->event_lock, flags);
		kfree(work);
7289
		drm_vblank_put(dev, intel_crtc->pipe);
7290 7291

		DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
7292 7293 7294 7295 7296 7297 7298 7299
		return -EBUSY;
	}
	intel_crtc->unpin_work = work;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

7300 7301 7302
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto cleanup;
7303

7304
	/* Reference the objects for the scheduled work. */
7305 7306
	drm_gem_object_reference(&work->old_fb_obj->base);
	drm_gem_object_reference(&obj->base);
7307 7308

	crtc->fb = fb;
7309

7310 7311
	work->pending_flip_obj = obj;

7312 7313
	work->enable_stall_check = true;

7314 7315 7316
	/* Block clients from rendering to the new back buffer until
	 * the flip occurs and the object is no longer visible.
	 */
7317
	atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
7318

7319 7320 7321
	ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
	if (ret)
		goto cleanup_pending;
7322

7323
	intel_disable_fbc(dev);
7324
	intel_mark_fb_busy(obj);
7325 7326
	mutex_unlock(&dev->struct_mutex);

7327 7328
	trace_i915_flip_request(intel_crtc->plane, obj);

7329
	return 0;
7330

7331 7332
cleanup_pending:
	atomic_sub(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
7333 7334
	drm_gem_object_unreference(&work->old_fb_obj->base);
	drm_gem_object_unreference(&obj->base);
7335 7336
	mutex_unlock(&dev->struct_mutex);

7337
cleanup:
7338 7339 7340 7341
	spin_lock_irqsave(&dev->event_lock, flags);
	intel_crtc->unpin_work = NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

7342 7343
	drm_vblank_put(dev, intel_crtc->pipe);
free_work:
7344 7345 7346
	kfree(work);

	return ret;
7347 7348
}

7349 7350 7351
static struct drm_crtc_helper_funcs intel_helper_funcs = {
	.mode_set_base_atomic = intel_pipe_set_base_atomic,
	.load_lut = intel_crtc_load_lut,
7352
	.disable = intel_crtc_noop,
7353 7354
};

7355
bool intel_encoder_check_is_cloned(struct intel_encoder *encoder)
7356
{
7357 7358
	struct intel_encoder *other_encoder;
	struct drm_crtc *crtc = &encoder->new_crtc->base;
7359

7360 7361 7362 7363 7364 7365 7366 7367 7368 7369 7370 7371
	if (WARN_ON(!crtc))
		return false;

	list_for_each_entry(other_encoder,
			    &crtc->dev->mode_config.encoder_list,
			    base.head) {

		if (&other_encoder->new_crtc->base != crtc ||
		    encoder == other_encoder)
			continue;
		else
			return true;
7372 7373
	}

7374 7375
	return false;
}
7376

7377 7378 7379 7380 7381 7382
static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
				  struct drm_crtc *crtc)
{
	struct drm_device *dev;
	struct drm_crtc *tmp;
	int crtc_mask = 1;
7383

7384
	WARN(!crtc, "checking null crtc?\n");
7385

7386
	dev = crtc->dev;
7387

7388 7389 7390 7391 7392
	list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
		if (tmp == crtc)
			break;
		crtc_mask <<= 1;
	}
7393

7394 7395 7396
	if (encoder->possible_crtcs & crtc_mask)
		return true;
	return false;
7397
}
J
Jesse Barnes 已提交
7398

7399 7400 7401 7402 7403 7404 7405
/**
 * intel_modeset_update_staged_output_state
 *
 * Updates the staged output configuration state, e.g. after we've read out the
 * current hw state.
 */
static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7406
{
7407 7408
	struct intel_encoder *encoder;
	struct intel_connector *connector;
7409

7410 7411 7412 7413 7414
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		connector->new_encoder =
			to_intel_encoder(connector->base.encoder);
	}
7415

7416 7417 7418 7419 7420
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		encoder->new_crtc =
			to_intel_crtc(encoder->base.crtc);
	}
7421 7422
}

7423 7424 7425 7426 7427 7428 7429 7430 7431
/**
 * intel_modeset_commit_output_state
 *
 * This function copies the stage display pipe configuration to the real one.
 */
static void intel_modeset_commit_output_state(struct drm_device *dev)
{
	struct intel_encoder *encoder;
	struct intel_connector *connector;
7432

7433 7434 7435 7436
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		connector->base.encoder = &connector->new_encoder->base;
	}
7437

7438 7439 7440 7441 7442 7443
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		encoder->base.crtc = &encoder->new_crtc->base;
	}
}

7444 7445 7446
static struct drm_display_mode *
intel_modeset_adjusted_mode(struct drm_crtc *crtc,
			    struct drm_display_mode *mode)
7447
{
7448 7449 7450 7451
	struct drm_device *dev = crtc->dev;
	struct drm_display_mode *adjusted_mode;
	struct drm_encoder_helper_funcs *encoder_funcs;
	struct intel_encoder *encoder;
7452

7453 7454 7455 7456 7457 7458 7459 7460 7461 7462 7463 7464 7465 7466 7467 7468 7469 7470 7471
	adjusted_mode = drm_mode_duplicate(dev, mode);
	if (!adjusted_mode)
		return ERR_PTR(-ENOMEM);

	/* Pass our mode to the connectors and the CRTC to give them a chance to
	 * adjust it according to limitations or connector properties, and also
	 * a chance to reject the mode entirely.
	 */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {

		if (&encoder->new_crtc->base != crtc)
			continue;
		encoder_funcs = encoder->base.helper_private;
		if (!(encoder_funcs->mode_fixup(&encoder->base, mode,
						adjusted_mode))) {
			DRM_DEBUG_KMS("Encoder fixup failed\n");
			goto fail;
		}
7472 7473
	}

7474 7475 7476
	if (!(intel_crtc_mode_fixup(crtc, mode, adjusted_mode))) {
		DRM_DEBUG_KMS("CRTC fixup failed\n");
		goto fail;
7477
	}
7478 7479 7480 7481 7482 7483
	DRM_DEBUG_KMS("[CRTC:%d]\n", crtc->base.id);

	return adjusted_mode;
fail:
	drm_mode_destroy(dev, adjusted_mode);
	return ERR_PTR(-EINVAL);
7484 7485
}

7486 7487 7488 7489 7490
/* Computes which crtcs are affected and sets the relevant bits in the mask. For
 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
static void
intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
			     unsigned *prepare_pipes, unsigned *disable_pipes)
J
Jesse Barnes 已提交
7491 7492
{
	struct intel_crtc *intel_crtc;
7493 7494 7495 7496
	struct drm_device *dev = crtc->dev;
	struct intel_encoder *encoder;
	struct intel_connector *connector;
	struct drm_crtc *tmp_crtc;
J
Jesse Barnes 已提交
7497

7498
	*disable_pipes = *modeset_pipes = *prepare_pipes = 0;
J
Jesse Barnes 已提交
7499

7500 7501 7502 7503 7504 7505 7506 7507
	/* Check which crtcs have changed outputs connected to them, these need
	 * to be part of the prepare_pipes mask. We don't (yet) support global
	 * modeset across multiple crtcs, so modeset_pipes will only have one
	 * bit set at most. */
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		if (connector->base.encoder == &connector->new_encoder->base)
			continue;
J
Jesse Barnes 已提交
7508

7509 7510 7511 7512 7513 7514 7515 7516 7517
		if (connector->base.encoder) {
			tmp_crtc = connector->base.encoder->crtc;

			*prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
		}

		if (connector->new_encoder)
			*prepare_pipes |=
				1 << connector->new_encoder->new_crtc->pipe;
J
Jesse Barnes 已提交
7518 7519
	}

7520 7521 7522 7523 7524 7525 7526 7527 7528 7529 7530 7531 7532
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		if (encoder->base.crtc == &encoder->new_crtc->base)
			continue;

		if (encoder->base.crtc) {
			tmp_crtc = encoder->base.crtc;

			*prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
		}

		if (encoder->new_crtc)
			*prepare_pipes |= 1 << encoder->new_crtc->pipe;
7533 7534
	}

7535 7536 7537 7538
	/* Check for any pipes that will be fully disabled ... */
	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
			    base.head) {
		bool used = false;
J
Jesse Barnes 已提交
7539

7540 7541 7542
		/* Don't try to disable disabled crtcs. */
		if (!intel_crtc->base.enabled)
			continue;
7543

7544 7545 7546 7547 7548 7549 7550 7551
		list_for_each_entry(encoder, &dev->mode_config.encoder_list,
				    base.head) {
			if (encoder->new_crtc == intel_crtc)
				used = true;
		}

		if (!used)
			*disable_pipes |= 1 << intel_crtc->pipe;
7552 7553
	}

7554 7555 7556 7557 7558 7559 7560 7561 7562 7563 7564 7565 7566 7567 7568 7569 7570 7571 7572 7573 7574 7575 7576 7577

	/* set_mode is also used to update properties on life display pipes. */
	intel_crtc = to_intel_crtc(crtc);
	if (crtc->enabled)
		*prepare_pipes |= 1 << intel_crtc->pipe;

	/* We only support modeset on one single crtc, hence we need to do that
	 * only for the passed in crtc iff we change anything else than just
	 * disable crtcs.
	 *
	 * This is actually not true, to be fully compatible with the old crtc
	 * helper we automatically disable _any_ output (i.e. doesn't need to be
	 * connected to the crtc we're modesetting on) if it's disconnected.
	 * Which is a rather nutty api (since changed the output configuration
	 * without userspace's explicit request can lead to confusion), but
	 * alas. Hence we currently need to modeset on all pipes we prepare. */
	if (*prepare_pipes)
		*modeset_pipes = *prepare_pipes;

	/* ... and mask these out. */
	*modeset_pipes &= ~(*disable_pipes);
	*prepare_pipes &= ~(*disable_pipes);
}

7578 7579 7580 7581 7582 7583 7584 7585 7586 7587 7588 7589 7590 7591 7592 7593 7594 7595 7596 7597 7598 7599 7600 7601 7602 7603 7604 7605 7606 7607 7608 7609 7610 7611 7612 7613 7614 7615 7616 7617 7618 7619 7620 7621 7622
static bool intel_crtc_in_use(struct drm_crtc *crtc)
{
	struct drm_encoder *encoder;
	struct drm_device *dev = crtc->dev;

	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
		if (encoder->crtc == crtc)
			return true;

	return false;
}

static void
intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
{
	struct intel_encoder *intel_encoder;
	struct intel_crtc *intel_crtc;
	struct drm_connector *connector;

	list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
			    base.head) {
		if (!intel_encoder->base.crtc)
			continue;

		intel_crtc = to_intel_crtc(intel_encoder->base.crtc);

		if (prepare_pipes & (1 << intel_crtc->pipe))
			intel_encoder->connectors_active = false;
	}

	intel_modeset_commit_output_state(dev);

	/* Update computed state. */
	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
			    base.head) {
		intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
	}

	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		if (!connector->encoder || !connector->encoder->crtc)
			continue;

		intel_crtc = to_intel_crtc(connector->encoder->crtc);

		if (prepare_pipes & (1 << intel_crtc->pipe)) {
7623 7624 7625
			struct drm_property *dpms_property =
				dev->mode_config.dpms_property;

7626
			connector->dpms = DRM_MODE_DPMS_ON;
7627 7628 7629
			drm_connector_property_set_value(connector,
							 dpms_property,
							 DRM_MODE_DPMS_ON);
7630 7631 7632 7633 7634 7635 7636 7637

			intel_encoder = to_intel_encoder(connector->encoder);
			intel_encoder->connectors_active = true;
		}
	}

}

7638 7639 7640 7641 7642 7643
#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
	list_for_each_entry((intel_crtc), \
			    &(dev)->mode_config.crtc_list, \
			    base.head) \
		if (mask & (1 <<(intel_crtc)->pipe)) \

7644
void
7645 7646 7647 7648 7649 7650 7651 7652 7653 7654 7655 7656 7657 7658 7659 7660 7661 7662 7663 7664 7665 7666 7667 7668 7669 7670 7671 7672 7673 7674 7675 7676 7677 7678 7679 7680 7681 7682 7683 7684 7685 7686 7687 7688 7689 7690 7691 7692 7693 7694 7695 7696 7697 7698 7699 7700 7701 7702 7703 7704 7705 7706 7707 7708 7709 7710 7711 7712 7713 7714 7715 7716 7717 7718 7719 7720 7721 7722 7723 7724 7725 7726 7727 7728 7729 7730 7731 7732 7733 7734 7735 7736 7737 7738 7739 7740 7741
intel_modeset_check_state(struct drm_device *dev)
{
	struct intel_crtc *crtc;
	struct intel_encoder *encoder;
	struct intel_connector *connector;

	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		/* This also checks the encoder/connector hw state with the
		 * ->get_hw_state callbacks. */
		intel_connector_check_state(connector);

		WARN(&connector->new_encoder->base != connector->base.encoder,
		     "connector's staged encoder doesn't match current encoder\n");
	}

	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		bool enabled = false;
		bool active = false;
		enum pipe pipe, tracked_pipe;

		DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
			      encoder->base.base.id,
			      drm_get_encoder_name(&encoder->base));

		WARN(&encoder->new_crtc->base != encoder->base.crtc,
		     "encoder's stage crtc doesn't match current crtc\n");
		WARN(encoder->connectors_active && !encoder->base.crtc,
		     "encoder's active_connectors set, but no crtc\n");

		list_for_each_entry(connector, &dev->mode_config.connector_list,
				    base.head) {
			if (connector->base.encoder != &encoder->base)
				continue;
			enabled = true;
			if (connector->base.dpms != DRM_MODE_DPMS_OFF)
				active = true;
		}
		WARN(!!encoder->base.crtc != enabled,
		     "encoder's enabled state mismatch "
		     "(expected %i, found %i)\n",
		     !!encoder->base.crtc, enabled);
		WARN(active && !encoder->base.crtc,
		     "active encoder with no crtc\n");

		WARN(encoder->connectors_active != active,
		     "encoder's computed active state doesn't match tracked active state "
		     "(expected %i, found %i)\n", active, encoder->connectors_active);

		active = encoder->get_hw_state(encoder, &pipe);
		WARN(active != encoder->connectors_active,
		     "encoder's hw state doesn't match sw tracking "
		     "(expected %i, found %i)\n",
		     encoder->connectors_active, active);

		if (!encoder->base.crtc)
			continue;

		tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
		WARN(active && pipe != tracked_pipe,
		     "active encoder's pipe doesn't match"
		     "(expected %i, found %i)\n",
		     tracked_pipe, pipe);

	}

	list_for_each_entry(crtc, &dev->mode_config.crtc_list,
			    base.head) {
		bool enabled = false;
		bool active = false;

		DRM_DEBUG_KMS("[CRTC:%d]\n",
			      crtc->base.base.id);

		WARN(crtc->active && !crtc->base.enabled,
		     "active crtc, but not enabled in sw tracking\n");

		list_for_each_entry(encoder, &dev->mode_config.encoder_list,
				    base.head) {
			if (encoder->base.crtc != &crtc->base)
				continue;
			enabled = true;
			if (encoder->connectors_active)
				active = true;
		}
		WARN(active != crtc->active,
		     "crtc's computed active state doesn't match tracked active state "
		     "(expected %i, found %i)\n", active, crtc->active);
		WARN(enabled != crtc->base.enabled,
		     "crtc's computed enabled state doesn't match tracked enabled state "
		     "(expected %i, found %i)\n", enabled, crtc->base.enabled);

		assert_pipe(dev->dev_private, crtc->pipe, crtc->active);
	}
}

7742 7743
bool intel_set_mode(struct drm_crtc *crtc,
		    struct drm_display_mode *mode,
7744
		    int x, int y, struct drm_framebuffer *fb)
7745 7746
{
	struct drm_device *dev = crtc->dev;
7747
	drm_i915_private_t *dev_priv = dev->dev_private;
7748
	struct drm_display_mode *adjusted_mode, saved_mode, saved_hwmode;
7749 7750
	struct intel_crtc *intel_crtc;
	unsigned disable_pipes, prepare_pipes, modeset_pipes;
7751 7752
	bool ret = true;

7753
	intel_modeset_affected_pipes(crtc, &modeset_pipes,
7754 7755 7756 7757
				     &prepare_pipes, &disable_pipes);

	DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
		      modeset_pipes, prepare_pipes, disable_pipes);
7758

7759 7760
	for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
		intel_crtc_disable(&intel_crtc->base);
7761

7762 7763 7764
	saved_hwmode = crtc->hwmode;
	saved_mode = crtc->mode;

7765 7766 7767 7768 7769 7770 7771 7772 7773 7774 7775 7776
	/* Hack: Because we don't (yet) support global modeset on multiple
	 * crtcs, we don't keep track of the new mode for more than one crtc.
	 * Hence simply check whether any bit is set in modeset_pipes in all the
	 * pieces of code that are not yet converted to deal with mutliple crtcs
	 * changing their mode at the same time. */
	adjusted_mode = NULL;
	if (modeset_pipes) {
		adjusted_mode = intel_modeset_adjusted_mode(crtc, mode);
		if (IS_ERR(adjusted_mode)) {
			return false;
		}
	}
7777

7778 7779 7780 7781
	for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
		if (intel_crtc->base.enabled)
			dev_priv->display.crtc_disable(&intel_crtc->base);
	}
7782

7783 7784 7785 7786
	/* crtc->mode is already used by the ->mode_set callbacks, hence we need
	 * to set it here already despite that we pass it down the callchain.
	 */
	if (modeset_pipes)
7787
		crtc->mode = *mode;
7788

7789 7790 7791 7792
	/* Only after disabling all output pipelines that will be changed can we
	 * update the the output configuration. */
	intel_modeset_update_state(dev, prepare_pipes);

7793 7794 7795
	if (dev_priv->display.modeset_global_resources)
		dev_priv->display.modeset_global_resources(dev);

7796 7797 7798
	/* Set up the DPLL and any encoders state that needs to adjust or depend
	 * on the DPLL.
	 */
7799 7800 7801 7802 7803 7804
	for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
		ret = !intel_crtc_mode_set(&intel_crtc->base,
					   mode, adjusted_mode,
					   x, y, fb);
		if (!ret)
		    goto done;
7805 7806 7807
	}

	/* Now enable the clocks, plane, pipe, and connectors that we set up. */
7808 7809
	for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
		dev_priv->display.crtc_enable(&intel_crtc->base);
7810

7811 7812 7813
	if (modeset_pipes) {
		/* Store real post-adjustment hardware mode. */
		crtc->hwmode = *adjusted_mode;
7814

7815 7816 7817 7818 7819 7820
		/* Calculate and store various constants which
		 * are later needed by vblank and swap-completion
		 * timestamping. They are derived from true hwmode.
		 */
		drm_calc_timestamping_constants(crtc);
	}
7821 7822 7823 7824

	/* FIXME: add subpixel order */
done:
	drm_mode_destroy(dev, adjusted_mode);
7825
	if (!ret && crtc->enabled) {
7826 7827
		crtc->hwmode = saved_hwmode;
		crtc->mode = saved_mode;
7828 7829
	} else {
		intel_modeset_check_state(dev);
7830 7831 7832 7833 7834
	}

	return ret;
}

7835 7836
#undef for_each_intel_crtc_masked

7837 7838 7839 7840 7841
static void intel_set_config_free(struct intel_set_config *config)
{
	if (!config)
		return;

7842 7843
	kfree(config->save_connector_encoders);
	kfree(config->save_encoder_crtcs);
7844 7845 7846
	kfree(config);
}

7847 7848 7849 7850 7851 7852 7853
static int intel_set_config_save_state(struct drm_device *dev,
				       struct intel_set_config *config)
{
	struct drm_encoder *encoder;
	struct drm_connector *connector;
	int count;

7854 7855 7856 7857
	config->save_encoder_crtcs =
		kcalloc(dev->mode_config.num_encoder,
			sizeof(struct drm_crtc *), GFP_KERNEL);
	if (!config->save_encoder_crtcs)
7858 7859
		return -ENOMEM;

7860 7861 7862 7863
	config->save_connector_encoders =
		kcalloc(dev->mode_config.num_connector,
			sizeof(struct drm_encoder *), GFP_KERNEL);
	if (!config->save_connector_encoders)
7864 7865 7866 7867 7868 7869 7870 7871
		return -ENOMEM;

	/* Copy data. Note that driver private data is not affected.
	 * Should anything bad happen only the expected state is
	 * restored, not the drivers personal bookkeeping.
	 */
	count = 0;
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
7872
		config->save_encoder_crtcs[count++] = encoder->crtc;
7873 7874 7875 7876
	}

	count = 0;
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
7877
		config->save_connector_encoders[count++] = connector->encoder;
7878 7879 7880 7881 7882 7883 7884 7885
	}

	return 0;
}

static void intel_set_config_restore_state(struct drm_device *dev,
					   struct intel_set_config *config)
{
7886 7887
	struct intel_encoder *encoder;
	struct intel_connector *connector;
7888 7889 7890
	int count;

	count = 0;
7891 7892 7893
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		encoder->new_crtc =
			to_intel_crtc(config->save_encoder_crtcs[count++]);
7894 7895 7896
	}

	count = 0;
7897 7898 7899
	list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
		connector->new_encoder =
			to_intel_encoder(config->save_connector_encoders[count++]);
7900 7901 7902
	}
}

7903 7904 7905 7906 7907 7908 7909 7910 7911 7912 7913 7914 7915 7916 7917 7918 7919 7920 7921 7922 7923 7924 7925
static void
intel_set_config_compute_mode_changes(struct drm_mode_set *set,
				      struct intel_set_config *config)
{

	/* We should be able to check here if the fb has the same properties
	 * and then just flip_or_move it */
	if (set->crtc->fb != set->fb) {
		/* If we have no fb then treat it as a full mode set */
		if (set->crtc->fb == NULL) {
			DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
			config->mode_changed = true;
		} else if (set->fb == NULL) {
			config->mode_changed = true;
		} else if (set->fb->depth != set->crtc->fb->depth) {
			config->mode_changed = true;
		} else if (set->fb->bits_per_pixel !=
			   set->crtc->fb->bits_per_pixel) {
			config->mode_changed = true;
		} else
			config->fb_changed = true;
	}

7926
	if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
7927 7928 7929 7930 7931 7932 7933 7934 7935 7936
		config->fb_changed = true;

	if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
		DRM_DEBUG_KMS("modes are different, full mode set\n");
		drm_mode_debug_printmodeline(&set->crtc->mode);
		drm_mode_debug_printmodeline(set->mode);
		config->mode_changed = true;
	}
}

7937
static int
7938 7939 7940
intel_modeset_stage_output_state(struct drm_device *dev,
				 struct drm_mode_set *set,
				 struct intel_set_config *config)
7941
{
7942
	struct drm_crtc *new_crtc;
7943 7944
	struct intel_connector *connector;
	struct intel_encoder *encoder;
7945
	int count, ro;
7946

7947 7948 7949 7950 7951
	/* The upper layers ensure that we either disabl a crtc or have a list
	 * of connectors. For paranoia, double-check this. */
	WARN_ON(!set->fb && (set->num_connectors != 0));
	WARN_ON(set->fb && (set->num_connectors == 0));

7952
	count = 0;
7953 7954 7955 7956
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		/* Otherwise traverse passed in connector list and get encoders
		 * for them. */
7957
		for (ro = 0; ro < set->num_connectors; ro++) {
7958 7959
			if (set->connectors[ro] == &connector->base) {
				connector->new_encoder = connector->encoder;
7960 7961 7962 7963
				break;
			}
		}

7964 7965 7966 7967 7968 7969 7970 7971 7972 7973 7974 7975 7976 7977 7978
		/* If we disable the crtc, disable all its connectors. Also, if
		 * the connector is on the changing crtc but not on the new
		 * connector list, disable it. */
		if ((!set->fb || ro == set->num_connectors) &&
		    connector->base.encoder &&
		    connector->base.encoder->crtc == set->crtc) {
			connector->new_encoder = NULL;

			DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
				connector->base.base.id,
				drm_get_connector_name(&connector->base));
		}


		if (&connector->new_encoder->base != connector->base.encoder) {
7979
			DRM_DEBUG_KMS("encoder changed, full mode switch\n");
7980
			config->mode_changed = true;
7981
		}
7982 7983 7984 7985

		/* Disable all disconnected encoders. */
		if (connector->base.status == connector_status_disconnected)
			connector->new_encoder = NULL;
7986
	}
7987
	/* connector->new_encoder is now updated for all connectors. */
7988

7989
	/* Update crtc of enabled connectors. */
7990
	count = 0;
7991 7992 7993
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		if (!connector->new_encoder)
7994 7995
			continue;

7996
		new_crtc = connector->new_encoder->base.crtc;
7997 7998

		for (ro = 0; ro < set->num_connectors; ro++) {
7999
			if (set->connectors[ro] == &connector->base)
8000 8001 8002 8003
				new_crtc = set->crtc;
		}

		/* Make sure the new CRTC will work with the encoder */
8004 8005
		if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
					   new_crtc)) {
8006
			return -EINVAL;
8007
		}
8008 8009 8010 8011 8012 8013 8014 8015 8016 8017 8018 8019 8020 8021 8022 8023 8024 8025 8026 8027 8028 8029 8030 8031 8032
		connector->encoder->new_crtc = to_intel_crtc(new_crtc);

		DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
			connector->base.base.id,
			drm_get_connector_name(&connector->base),
			new_crtc->base.id);
	}

	/* Check for any encoders that needs to be disabled. */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		list_for_each_entry(connector,
				    &dev->mode_config.connector_list,
				    base.head) {
			if (connector->new_encoder == encoder) {
				WARN_ON(!connector->new_encoder->new_crtc);

				goto next_encoder;
			}
		}
		encoder->new_crtc = NULL;
next_encoder:
		/* Only now check for crtc changes so we don't miss encoders
		 * that will be disabled. */
		if (&encoder->new_crtc->base != encoder->base.crtc) {
8033
			DRM_DEBUG_KMS("crtc changed, full mode switch\n");
8034
			config->mode_changed = true;
8035 8036
		}
	}
8037
	/* Now we've also updated encoder->new_crtc for all encoders. */
8038

8039 8040 8041 8042 8043 8044 8045 8046 8047 8048
	return 0;
}

static int intel_crtc_set_config(struct drm_mode_set *set)
{
	struct drm_device *dev;
	struct drm_mode_set save_set;
	struct intel_set_config *config;
	int ret;

8049 8050 8051
	BUG_ON(!set);
	BUG_ON(!set->crtc);
	BUG_ON(!set->crtc->helper_private);
8052 8053 8054 8055

	if (!set->mode)
		set->fb = NULL;

8056 8057 8058 8059 8060 8061
	/* The fb helper likes to play gross jokes with ->mode_set_config.
	 * Unfortunately the crtc helper doesn't do much at all for this case,
	 * so we have to cope with this madness until the fb helper is fixed up. */
	if (set->fb && set->num_connectors == 0)
		return 0;

8062 8063 8064 8065 8066 8067 8068 8069 8070 8071 8072 8073 8074 8075 8076 8077 8078 8079 8080 8081 8082 8083 8084 8085 8086 8087 8088 8089 8090 8091 8092
	if (set->fb) {
		DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
				set->crtc->base.id, set->fb->base.id,
				(int)set->num_connectors, set->x, set->y);
	} else {
		DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
	}

	dev = set->crtc->dev;

	ret = -ENOMEM;
	config = kzalloc(sizeof(*config), GFP_KERNEL);
	if (!config)
		goto out_config;

	ret = intel_set_config_save_state(dev, config);
	if (ret)
		goto out_config;

	save_set.crtc = set->crtc;
	save_set.mode = &set->crtc->mode;
	save_set.x = set->crtc->x;
	save_set.y = set->crtc->y;
	save_set.fb = set->crtc->fb;

	/* Compute whether we need a full modeset, only an fb base update or no
	 * change at all. In the future we might also check whether only the
	 * mode changed, e.g. for LVDS where we only change the panel fitter in
	 * such cases. */
	intel_set_config_compute_mode_changes(set, config);

8093
	ret = intel_modeset_stage_output_state(dev, set, config);
8094 8095 8096
	if (ret)
		goto fail;

8097
	if (config->mode_changed) {
8098
		if (set->mode) {
8099 8100 8101
			DRM_DEBUG_KMS("attempting to set mode from"
					" userspace\n");
			drm_mode_debug_printmodeline(set->mode);
8102 8103 8104 8105 8106 8107 8108 8109 8110
		}

		if (!intel_set_mode(set->crtc, set->mode,
				    set->x, set->y, set->fb)) {
			DRM_ERROR("failed to set mode on [CRTC:%d]\n",
				  set->crtc->base.id);
			ret = -EINVAL;
			goto fail;
		}
8111
	} else if (config->fb_changed) {
D
Daniel Vetter 已提交
8112
		ret = intel_pipe_set_base(set->crtc,
8113
					  set->x, set->y, set->fb);
8114 8115
	}

8116 8117
	intel_set_config_free(config);

8118 8119 8120
	return 0;

fail:
8121
	intel_set_config_restore_state(dev, config);
8122 8123

	/* Try to restore the config */
8124
	if (config->mode_changed &&
8125 8126
	    !intel_set_mode(save_set.crtc, save_set.mode,
			    save_set.x, save_set.y, save_set.fb))
8127 8128
		DRM_ERROR("failed to restore config after modeset failure\n");

8129 8130
out_config:
	intel_set_config_free(config);
8131 8132 8133
	return ret;
}

8134 8135 8136 8137
static const struct drm_crtc_funcs intel_crtc_funcs = {
	.cursor_set = intel_crtc_cursor_set,
	.cursor_move = intel_crtc_cursor_move,
	.gamma_set = intel_crtc_gamma_set,
8138
	.set_config = intel_crtc_set_config,
8139 8140 8141 8142
	.destroy = intel_crtc_destroy,
	.page_flip = intel_crtc_page_flip,
};

P
Paulo Zanoni 已提交
8143 8144 8145 8146 8147 8148
static void intel_cpu_pll_init(struct drm_device *dev)
{
	if (IS_HASWELL(dev))
		intel_ddi_pll_init(dev);
}

8149 8150 8151 8152 8153 8154 8155 8156 8157 8158 8159 8160 8161 8162 8163 8164 8165
static void intel_pch_pll_init(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int i;

	if (dev_priv->num_pch_pll == 0) {
		DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
		return;
	}

	for (i = 0; i < dev_priv->num_pch_pll; i++) {
		dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
		dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
		dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
	}
}

8166
static void intel_crtc_init(struct drm_device *dev, int pipe)
J
Jesse Barnes 已提交
8167
{
J
Jesse Barnes 已提交
8168
	drm_i915_private_t *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
8169 8170 8171 8172 8173 8174 8175 8176 8177 8178 8179 8180 8181 8182 8183 8184
	struct intel_crtc *intel_crtc;
	int i;

	intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
	if (intel_crtc == NULL)
		return;

	drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);

	drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
	for (i = 0; i < 256; i++) {
		intel_crtc->lut_r[i] = i;
		intel_crtc->lut_g[i] = i;
		intel_crtc->lut_b[i] = i;
	}

8185 8186 8187
	/* Swap pipes & planes for FBC on pre-965 */
	intel_crtc->pipe = pipe;
	intel_crtc->plane = pipe;
P
Paulo Zanoni 已提交
8188
	intel_crtc->cpu_transcoder = pipe;
8189
	if (IS_MOBILE(dev) && IS_GEN3(dev)) {
8190
		DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
8191
		intel_crtc->plane = !pipe;
8192 8193
	}

J
Jesse Barnes 已提交
8194 8195 8196 8197 8198
	BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
	       dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
	dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
	dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;

8199
	intel_crtc->bpp = 24; /* default for pre-Ironlake */
8200

J
Jesse Barnes 已提交
8201 8202 8203
	drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
}

8204
int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
8205
				struct drm_file *file)
8206 8207
{
	struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
8208 8209
	struct drm_mode_object *drmmode_obj;
	struct intel_crtc *crtc;
8210

8211 8212
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;
8213

8214 8215
	drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
			DRM_MODE_OBJECT_CRTC);
8216

8217
	if (!drmmode_obj) {
8218 8219 8220 8221
		DRM_ERROR("no such CRTC id\n");
		return -EINVAL;
	}

8222 8223
	crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
	pipe_from_crtc_id->pipe = crtc->pipe;
8224

8225
	return 0;
8226 8227
}

8228
static int intel_encoder_clones(struct intel_encoder *encoder)
J
Jesse Barnes 已提交
8229
{
8230 8231
	struct drm_device *dev = encoder->base.dev;
	struct intel_encoder *source_encoder;
J
Jesse Barnes 已提交
8232 8233 8234
	int index_mask = 0;
	int entry = 0;

8235 8236 8237 8238
	list_for_each_entry(source_encoder,
			    &dev->mode_config.encoder_list, base.head) {

		if (encoder == source_encoder)
J
Jesse Barnes 已提交
8239
			index_mask |= (1 << entry);
8240 8241 8242 8243 8244

		/* Intel hw has only one MUX where enocoders could be cloned. */
		if (encoder->cloneable && source_encoder->cloneable)
			index_mask |= (1 << entry);

J
Jesse Barnes 已提交
8245 8246
		entry++;
	}
8247

J
Jesse Barnes 已提交
8248 8249 8250
	return index_mask;
}

8251 8252 8253 8254 8255 8256 8257 8258 8259 8260 8261 8262 8263 8264 8265 8266 8267
static bool has_edp_a(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!IS_MOBILE(dev))
		return false;

	if ((I915_READ(DP_A) & DP_DETECTED) == 0)
		return false;

	if (IS_GEN5(dev) &&
	    (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
		return false;

	return true;
}

J
Jesse Barnes 已提交
8268 8269
static void intel_setup_outputs(struct drm_device *dev)
{
8270
	struct drm_i915_private *dev_priv = dev->dev_private;
8271
	struct intel_encoder *encoder;
8272
	bool dpd_is_edp = false;
8273
	bool has_lvds;
J
Jesse Barnes 已提交
8274

8275
	has_lvds = intel_lvds_init(dev);
8276 8277 8278 8279
	if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
		/* disable the panel fitter on everything but LVDS */
		I915_WRITE(PFIT_CONTROL, 0);
	}
J
Jesse Barnes 已提交
8280

8281 8282
	intel_crt_init(dev);

8283 8284 8285 8286 8287 8288 8289 8290 8291 8292 8293 8294 8295 8296 8297 8298 8299 8300 8301 8302
	if (IS_HASWELL(dev)) {
		int found;

		/* Haswell uses DDI functions to detect digital outputs */
		found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
		/* DDI A only supports eDP */
		if (found)
			intel_ddi_init(dev, PORT_A);

		/* DDI B, C and D detection is indicated by the SFUSE_STRAP
		 * register */
		found = I915_READ(SFUSE_STRAP);

		if (found & SFUSE_STRAP_DDIB_DETECTED)
			intel_ddi_init(dev, PORT_B);
		if (found & SFUSE_STRAP_DDIC_DETECTED)
			intel_ddi_init(dev, PORT_C);
		if (found & SFUSE_STRAP_DDID_DETECTED)
			intel_ddi_init(dev, PORT_D);
	} else if (HAS_PCH_SPLIT(dev)) {
8303
		int found;
8304 8305 8306 8307
		dpd_is_edp = intel_dpd_is_edp(dev);

		if (has_edp_a(dev))
			intel_dp_init(dev, DP_A, PORT_A);
8308

8309
		if (I915_READ(HDMIB) & PORT_DETECTED) {
8310
			/* PCH SDVOB multiplex with HDMIB */
8311
			found = intel_sdvo_init(dev, PCH_SDVOB, true);
8312
			if (!found)
8313
				intel_hdmi_init(dev, HDMIB, PORT_B);
8314
			if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
8315
				intel_dp_init(dev, PCH_DP_B, PORT_B);
8316 8317 8318
		}

		if (I915_READ(HDMIC) & PORT_DETECTED)
8319
			intel_hdmi_init(dev, HDMIC, PORT_C);
8320

8321
		if (!dpd_is_edp && I915_READ(HDMID) & PORT_DETECTED)
8322
			intel_hdmi_init(dev, HDMID, PORT_D);
8323

8324
		if (I915_READ(PCH_DP_C) & DP_DETECTED)
8325
			intel_dp_init(dev, PCH_DP_C, PORT_C);
8326

8327
		if (I915_READ(PCH_DP_D) & DP_DETECTED)
8328
			intel_dp_init(dev, PCH_DP_D, PORT_D);
8329 8330 8331
	} else if (IS_VALLEYVIEW(dev)) {
		int found;

8332 8333 8334 8335
		/* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
		if (I915_READ(DP_C) & DP_DETECTED)
			intel_dp_init(dev, DP_C, PORT_C);

8336 8337 8338 8339
		if (I915_READ(SDVOB) & PORT_DETECTED) {
			/* SDVOB multiplex with HDMIB */
			found = intel_sdvo_init(dev, SDVOB, true);
			if (!found)
8340
				intel_hdmi_init(dev, SDVOB, PORT_B);
8341
			if (!found && (I915_READ(DP_B) & DP_DETECTED))
8342
				intel_dp_init(dev, DP_B, PORT_B);
8343 8344 8345
		}

		if (I915_READ(SDVOC) & PORT_DETECTED)
8346
			intel_hdmi_init(dev, SDVOC, PORT_C);
8347

8348
	} else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
8349
		bool found = false;
8350

8351
		if (I915_READ(SDVOB) & SDVO_DETECTED) {
8352
			DRM_DEBUG_KMS("probing SDVOB\n");
8353
			found = intel_sdvo_init(dev, SDVOB, true);
8354 8355
			if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
				DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
8356
				intel_hdmi_init(dev, SDVOB, PORT_B);
8357
			}
8358

8359 8360
			if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
				DRM_DEBUG_KMS("probing DP_B\n");
8361
				intel_dp_init(dev, DP_B, PORT_B);
8362
			}
8363
		}
8364 8365 8366

		/* Before G4X SDVOC doesn't have its own detect register */

8367 8368
		if (I915_READ(SDVOB) & SDVO_DETECTED) {
			DRM_DEBUG_KMS("probing SDVOC\n");
8369
			found = intel_sdvo_init(dev, SDVOC, false);
8370
		}
8371 8372 8373

		if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {

8374 8375
			if (SUPPORTS_INTEGRATED_HDMI(dev)) {
				DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
8376
				intel_hdmi_init(dev, SDVOC, PORT_C);
8377 8378 8379
			}
			if (SUPPORTS_INTEGRATED_DP(dev)) {
				DRM_DEBUG_KMS("probing DP_C\n");
8380
				intel_dp_init(dev, DP_C, PORT_C);
8381
			}
8382
		}
8383

8384 8385 8386
		if (SUPPORTS_INTEGRATED_DP(dev) &&
		    (I915_READ(DP_D) & DP_DETECTED)) {
			DRM_DEBUG_KMS("probing DP_D\n");
8387
			intel_dp_init(dev, DP_D, PORT_D);
8388
		}
8389
	} else if (IS_GEN2(dev))
J
Jesse Barnes 已提交
8390 8391
		intel_dvo_init(dev);

8392
	if (SUPPORTS_TV(dev))
J
Jesse Barnes 已提交
8393 8394
		intel_tv_init(dev);

8395 8396 8397
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		encoder->base.possible_crtcs = encoder->crtc_mask;
		encoder->base.possible_clones =
8398
			intel_encoder_clones(encoder);
J
Jesse Barnes 已提交
8399
	}
8400

8401
	if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8402
		ironlake_init_pch_refclk(dev);
8403 8404

	drm_helper_move_panel_connectors_to_head(dev);
J
Jesse Barnes 已提交
8405 8406 8407 8408 8409 8410 8411
}

static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
{
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);

	drm_framebuffer_cleanup(fb);
8412
	drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
J
Jesse Barnes 已提交
8413 8414 8415 8416 8417

	kfree(intel_fb);
}

static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
8418
						struct drm_file *file,
J
Jesse Barnes 已提交
8419 8420 8421
						unsigned int *handle)
{
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
8422
	struct drm_i915_gem_object *obj = intel_fb->obj;
J
Jesse Barnes 已提交
8423

8424
	return drm_gem_handle_create(file, &obj->base, handle);
J
Jesse Barnes 已提交
8425 8426 8427 8428 8429 8430 8431
}

static const struct drm_framebuffer_funcs intel_fb_funcs = {
	.destroy = intel_user_framebuffer_destroy,
	.create_handle = intel_user_framebuffer_create_handle,
};

8432 8433
int intel_framebuffer_init(struct drm_device *dev,
			   struct intel_framebuffer *intel_fb,
8434
			   struct drm_mode_fb_cmd2 *mode_cmd,
8435
			   struct drm_i915_gem_object *obj)
J
Jesse Barnes 已提交
8436 8437 8438
{
	int ret;

8439
	if (obj->tiling_mode == I915_TILING_Y)
8440 8441
		return -EINVAL;

8442
	if (mode_cmd->pitches[0] & 63)
8443 8444
		return -EINVAL;

8445 8446 8447 8448 8449 8450 8451 8452
	/* FIXME <= Gen4 stride limits are bit unclear */
	if (mode_cmd->pitches[0] > 32768)
		return -EINVAL;

	if (obj->tiling_mode != I915_TILING_NONE &&
	    mode_cmd->pitches[0] != obj->stride)
		return -EINVAL;

8453
	/* Reject formats not supported by any plane early. */
8454
	switch (mode_cmd->pixel_format) {
8455
	case DRM_FORMAT_C8:
V
Ville Syrjälä 已提交
8456 8457 8458
	case DRM_FORMAT_RGB565:
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
8459 8460 8461 8462 8463 8464 8465 8466
		break;
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_ARGB1555:
		if (INTEL_INFO(dev)->gen > 3)
			return -EINVAL;
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
V
Ville Syrjälä 已提交
8467 8468
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
8469 8470 8471 8472
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
		if (INTEL_INFO(dev)->gen < 4)
			return -EINVAL;
8473
		break;
V
Ville Syrjälä 已提交
8474 8475 8476 8477
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
	case DRM_FORMAT_YVYU:
	case DRM_FORMAT_VYUY:
8478 8479
		if (INTEL_INFO(dev)->gen < 6)
			return -EINVAL;
8480 8481
		break;
	default:
8482
		DRM_DEBUG_KMS("unsupported pixel format 0x%08x\n", mode_cmd->pixel_format);
8483 8484 8485
		return -EINVAL;
	}

8486 8487 8488 8489
	/* FIXME need to adjust LINOFF/TILEOFF accordingly. */
	if (mode_cmd->offsets[0] != 0)
		return -EINVAL;

J
Jesse Barnes 已提交
8490 8491 8492 8493 8494 8495 8496 8497 8498 8499 8500 8501 8502 8503
	ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
	if (ret) {
		DRM_ERROR("framebuffer init failed %d\n", ret);
		return ret;
	}

	drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
	intel_fb->obj = obj;
	return 0;
}

static struct drm_framebuffer *
intel_user_framebuffer_create(struct drm_device *dev,
			      struct drm_file *filp,
8504
			      struct drm_mode_fb_cmd2 *mode_cmd)
J
Jesse Barnes 已提交
8505
{
8506
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
8507

8508 8509
	obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
						mode_cmd->handles[0]));
8510
	if (&obj->base == NULL)
8511
		return ERR_PTR(-ENOENT);
J
Jesse Barnes 已提交
8512

8513
	return intel_framebuffer_create(dev, mode_cmd, obj);
J
Jesse Barnes 已提交
8514 8515 8516 8517
}

static const struct drm_mode_config_funcs intel_mode_funcs = {
	.fb_create = intel_user_framebuffer_create,
8518
	.output_poll_changed = intel_fb_output_poll_changed,
J
Jesse Barnes 已提交
8519 8520
};

8521 8522 8523 8524 8525 8526
/* Set up chip specific display functions */
static void intel_init_display(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* We always want a DPMS function */
P
Paulo Zanoni 已提交
8527 8528
	if (IS_HASWELL(dev)) {
		dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
8529 8530
		dev_priv->display.crtc_enable = haswell_crtc_enable;
		dev_priv->display.crtc_disable = haswell_crtc_disable;
8531
		dev_priv->display.off = haswell_crtc_off;
P
Paulo Zanoni 已提交
8532 8533
		dev_priv->display.update_plane = ironlake_update_plane;
	} else if (HAS_PCH_SPLIT(dev)) {
8534
		dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
8535 8536
		dev_priv->display.crtc_enable = ironlake_crtc_enable;
		dev_priv->display.crtc_disable = ironlake_crtc_disable;
8537
		dev_priv->display.off = ironlake_crtc_off;
8538
		dev_priv->display.update_plane = ironlake_update_plane;
8539 8540
	} else {
		dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
8541 8542
		dev_priv->display.crtc_enable = i9xx_crtc_enable;
		dev_priv->display.crtc_disable = i9xx_crtc_disable;
8543
		dev_priv->display.off = i9xx_crtc_off;
8544
		dev_priv->display.update_plane = i9xx_update_plane;
8545
	}
8546 8547

	/* Returns the core display clock speed */
J
Jesse Barnes 已提交
8548 8549 8550 8551
	if (IS_VALLEYVIEW(dev))
		dev_priv->display.get_display_clock_speed =
			valleyview_get_display_clock_speed;
	else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
8552 8553 8554 8555 8556
		dev_priv->display.get_display_clock_speed =
			i945_get_display_clock_speed;
	else if (IS_I915G(dev))
		dev_priv->display.get_display_clock_speed =
			i915_get_display_clock_speed;
8557
	else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
8558 8559 8560 8561 8562 8563 8564 8565
		dev_priv->display.get_display_clock_speed =
			i9xx_misc_get_display_clock_speed;
	else if (IS_I915GM(dev))
		dev_priv->display.get_display_clock_speed =
			i915gm_get_display_clock_speed;
	else if (IS_I865G(dev))
		dev_priv->display.get_display_clock_speed =
			i865_get_display_clock_speed;
8566
	else if (IS_I85X(dev))
8567 8568 8569 8570 8571 8572
		dev_priv->display.get_display_clock_speed =
			i855_get_display_clock_speed;
	else /* 852, 830 */
		dev_priv->display.get_display_clock_speed =
			i830_get_display_clock_speed;

8573
	if (HAS_PCH_SPLIT(dev)) {
8574
		if (IS_GEN5(dev)) {
8575
			dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
8576
			dev_priv->display.write_eld = ironlake_write_eld;
8577
		} else if (IS_GEN6(dev)) {
8578
			dev_priv->display.fdi_link_train = gen6_fdi_link_train;
8579
			dev_priv->display.write_eld = ironlake_write_eld;
8580 8581 8582
		} else if (IS_IVYBRIDGE(dev)) {
			/* FIXME: detect B0+ stepping and use auto training */
			dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
8583
			dev_priv->display.write_eld = ironlake_write_eld;
8584 8585
			dev_priv->display.modeset_global_resources =
				ivb_modeset_global_resources;
8586 8587
		} else if (IS_HASWELL(dev)) {
			dev_priv->display.fdi_link_train = hsw_fdi_link_train;
8588
			dev_priv->display.write_eld = haswell_write_eld;
8589 8590
		} else
			dev_priv->display.update_wm = NULL;
8591
	} else if (IS_G4X(dev)) {
8592
		dev_priv->display.write_eld = g4x_write_eld;
8593
	}
8594 8595 8596 8597 8598 8599 8600 8601 8602 8603 8604 8605 8606 8607 8608 8609 8610 8611 8612 8613 8614

	/* Default just returns -ENODEV to indicate unsupported */
	dev_priv->display.queue_flip = intel_default_queue_flip;

	switch (INTEL_INFO(dev)->gen) {
	case 2:
		dev_priv->display.queue_flip = intel_gen2_queue_flip;
		break;

	case 3:
		dev_priv->display.queue_flip = intel_gen3_queue_flip;
		break;

	case 4:
	case 5:
		dev_priv->display.queue_flip = intel_gen4_queue_flip;
		break;

	case 6:
		dev_priv->display.queue_flip = intel_gen6_queue_flip;
		break;
8615 8616 8617
	case 7:
		dev_priv->display.queue_flip = intel_gen7_queue_flip;
		break;
8618
	}
8619 8620
}

8621 8622 8623 8624 8625
/*
 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
 * resume, or other times.  This quirk makes sure that's the case for
 * affected systems.
 */
8626
static void quirk_pipea_force(struct drm_device *dev)
8627 8628 8629 8630
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	dev_priv->quirks |= QUIRK_PIPEA_FORCE;
8631
	DRM_INFO("applying pipe a force quirk\n");
8632 8633
}

8634 8635 8636 8637 8638 8639 8640
/*
 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
 */
static void quirk_ssc_force_disable(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
8641
	DRM_INFO("applying lvds SSC disable quirk\n");
8642 8643
}

8644
/*
8645 8646
 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
 * brightness value
8647 8648 8649 8650 8651
 */
static void quirk_invert_brightness(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
8652
	DRM_INFO("applying inverted panel brightness quirk\n");
8653 8654
}

8655 8656 8657 8658 8659 8660 8661
struct intel_quirk {
	int device;
	int subsystem_vendor;
	int subsystem_device;
	void (*hook)(struct drm_device *dev);
};

8662
static struct intel_quirk intel_quirks[] = {
8663
	/* HP Mini needs pipe A force quirk (LP: #322104) */
8664
	{ 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
8665 8666 8667 8668 8669 8670 8671

	/* Toshiba Protege R-205, S-209 needs pipe A force quirk */
	{ 0x2592, 0x1179, 0x0001, quirk_pipea_force },

	/* ThinkPad T60 needs pipe A force quirk (bug #16494) */
	{ 0x2782, 0x17aa, 0x201a, quirk_pipea_force },

8672
	/* 830/845 need to leave pipe A & dpll A up */
8673
	{ 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
8674
	{ 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
8675 8676 8677

	/* Lenovo U160 cannot use SSC on LVDS */
	{ 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
8678 8679 8680

	/* Sony Vaio Y cannot use SSC on LVDS */
	{ 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
8681 8682 8683

	/* Acer Aspire 5734Z must invert backlight brightness */
	{ 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
8684 8685 8686 8687 8688 8689 8690 8691 8692 8693 8694 8695 8696 8697 8698 8699 8700 8701 8702
};

static void intel_init_quirks(struct drm_device *dev)
{
	struct pci_dev *d = dev->pdev;
	int i;

	for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
		struct intel_quirk *q = &intel_quirks[i];

		if (d->device == q->device &&
		    (d->subsystem_vendor == q->subsystem_vendor ||
		     q->subsystem_vendor == PCI_ANY_ID) &&
		    (d->subsystem_device == q->subsystem_device ||
		     q->subsystem_device == PCI_ANY_ID))
			q->hook(dev);
	}
}

8703 8704 8705 8706 8707 8708 8709 8710 8711 8712 8713 8714 8715
/* Disable the VGA plane that we never use */
static void i915_disable_vga(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u8 sr1;
	u32 vga_reg;

	if (HAS_PCH_SPLIT(dev))
		vga_reg = CPU_VGACNTRL;
	else
		vga_reg = VGACNTRL;

	vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
8716
	outb(SR01, VGA_SR_INDEX);
8717 8718 8719 8720 8721 8722 8723 8724 8725
	sr1 = inb(VGA_SR_DATA);
	outb(sr1 | 1<<5, VGA_SR_DATA);
	vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
	udelay(300);

	I915_WRITE(vga_reg, VGA_DISP_DISABLE);
	POSTING_READ(vga_reg);
}

8726 8727
void intel_modeset_init_hw(struct drm_device *dev)
{
8728 8729 8730 8731 8732
	/* We attempt to init the necessary power wells early in the initialization
	 * time, so the subsystems that expect power to be enabled can work.
	 */
	intel_init_power_wells(dev);

8733 8734
	intel_prepare_ddi(dev);

8735 8736
	intel_init_clock_gating(dev);

8737
	mutex_lock(&dev->struct_mutex);
8738
	intel_enable_gt_powersave(dev);
8739
	mutex_unlock(&dev->struct_mutex);
8740 8741
}

J
Jesse Barnes 已提交
8742 8743
void intel_modeset_init(struct drm_device *dev)
{
8744
	struct drm_i915_private *dev_priv = dev->dev_private;
8745
	int i, ret;
J
Jesse Barnes 已提交
8746 8747 8748 8749 8750 8751

	drm_mode_config_init(dev);

	dev->mode_config.min_width = 0;
	dev->mode_config.min_height = 0;

8752 8753 8754
	dev->mode_config.preferred_depth = 24;
	dev->mode_config.prefer_shadow = 1;

8755
	dev->mode_config.funcs = &intel_mode_funcs;
J
Jesse Barnes 已提交
8756

8757 8758
	intel_init_quirks(dev);

8759 8760
	intel_init_pm(dev);

8761 8762
	intel_init_display(dev);

8763 8764 8765 8766
	if (IS_GEN2(dev)) {
		dev->mode_config.max_width = 2048;
		dev->mode_config.max_height = 2048;
	} else if (IS_GEN3(dev)) {
8767 8768
		dev->mode_config.max_width = 4096;
		dev->mode_config.max_height = 4096;
J
Jesse Barnes 已提交
8769
	} else {
8770 8771
		dev->mode_config.max_width = 8192;
		dev->mode_config.max_height = 8192;
J
Jesse Barnes 已提交
8772
	}
8773
	dev->mode_config.fb_base = dev_priv->mm.gtt_base_addr;
J
Jesse Barnes 已提交
8774

8775
	DRM_DEBUG_KMS("%d display pipe%s available.\n",
8776
		      dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
J
Jesse Barnes 已提交
8777

8778
	for (i = 0; i < dev_priv->num_pipe; i++) {
J
Jesse Barnes 已提交
8779
		intel_crtc_init(dev, i);
8780 8781 8782
		ret = intel_plane_init(dev, i);
		if (ret)
			DRM_DEBUG_KMS("plane %d init failed: %d\n", i, ret);
J
Jesse Barnes 已提交
8783 8784
	}

P
Paulo Zanoni 已提交
8785
	intel_cpu_pll_init(dev);
8786 8787
	intel_pch_pll_init(dev);

8788 8789
	/* Just disable it once at startup */
	i915_disable_vga(dev);
J
Jesse Barnes 已提交
8790
	intel_setup_outputs(dev);
8791 8792
}

8793 8794 8795 8796 8797 8798 8799 8800 8801
static void
intel_connector_break_all_links(struct intel_connector *connector)
{
	connector->base.dpms = DRM_MODE_DPMS_OFF;
	connector->base.encoder = NULL;
	connector->encoder->connectors_active = false;
	connector->encoder->base.crtc = NULL;
}

8802 8803 8804 8805 8806 8807 8808 8809 8810 8811 8812 8813 8814 8815 8816 8817 8818 8819 8820 8821 8822 8823 8824 8825 8826 8827 8828
static void intel_enable_pipe_a(struct drm_device *dev)
{
	struct intel_connector *connector;
	struct drm_connector *crt = NULL;
	struct intel_load_detect_pipe load_detect_temp;

	/* We can't just switch on the pipe A, we need to set things up with a
	 * proper mode and output configuration. As a gross hack, enable pipe A
	 * by enabling the load detect pipe once. */
	list_for_each_entry(connector,
			    &dev->mode_config.connector_list,
			    base.head) {
		if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
			crt = &connector->base;
			break;
		}
	}

	if (!crt)
		return;

	if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
		intel_release_load_detect_pipe(crt, &load_detect_temp);


}

8829 8830 8831 8832 8833 8834 8835 8836 8837 8838 8839 8840 8841 8842 8843 8844 8845 8846 8847
static bool
intel_check_plane_mapping(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	u32 reg, val;

	if (dev_priv->num_pipe == 1)
		return true;

	reg = DSPCNTR(!crtc->plane);
	val = I915_READ(reg);

	if ((val & DISPLAY_PLANE_ENABLE) &&
	    (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
		return false;

	return true;
}

8848 8849 8850 8851
static void intel_sanitize_crtc(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
8852
	u32 reg;
8853 8854

	/* Clear any frame start delays used for debugging left by the BIOS */
8855
	reg = PIPECONF(crtc->cpu_transcoder);
8856 8857 8858
	I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);

	/* We need to sanitize the plane -> pipe mapping first because this will
8859 8860 8861
	 * disable the crtc (and hence change the state) if it is wrong. Note
	 * that gen4+ has a fixed plane -> pipe mapping.  */
	if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
8862 8863 8864 8865 8866 8867 8868 8869 8870 8871 8872 8873 8874 8875 8876 8877 8878 8879 8880 8881 8882 8883 8884 8885 8886 8887 8888
		struct intel_connector *connector;
		bool plane;

		DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
			      crtc->base.base.id);

		/* Pipe has the wrong plane attached and the plane is active.
		 * Temporarily change the plane mapping and disable everything
		 * ...  */
		plane = crtc->plane;
		crtc->plane = !plane;
		dev_priv->display.crtc_disable(&crtc->base);
		crtc->plane = plane;

		/* ... and break all links. */
		list_for_each_entry(connector, &dev->mode_config.connector_list,
				    base.head) {
			if (connector->encoder->base.crtc != &crtc->base)
				continue;

			intel_connector_break_all_links(connector);
		}

		WARN_ON(crtc->active);
		crtc->base.enabled = false;
	}

8889 8890 8891 8892 8893 8894 8895 8896 8897
	if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
	    crtc->pipe == PIPE_A && !crtc->active) {
		/* BIOS forgot to enable pipe A, this mostly happens after
		 * resume. Force-enable the pipe to fix this, the update_dpms
		 * call below we restore the pipe to the right state, but leave
		 * the required bits on. */
		intel_enable_pipe_a(dev);
	}

8898 8899 8900 8901 8902 8903 8904 8905 8906 8907 8908 8909 8910 8911 8912 8913 8914 8915 8916 8917 8918 8919 8920 8921 8922 8923 8924 8925 8926 8927 8928 8929 8930 8931 8932 8933 8934 8935 8936 8937 8938 8939 8940 8941 8942 8943 8944 8945 8946 8947 8948 8949 8950 8951 8952 8953 8954 8955 8956 8957 8958 8959 8960 8961 8962 8963 8964 8965 8966 8967 8968 8969 8970 8971 8972 8973 8974 8975 8976 8977 8978 8979 8980 8981 8982
	/* Adjust the state of the output pipe according to whether we
	 * have active connectors/encoders. */
	intel_crtc_update_dpms(&crtc->base);

	if (crtc->active != crtc->base.enabled) {
		struct intel_encoder *encoder;

		/* This can happen either due to bugs in the get_hw_state
		 * functions or because the pipe is force-enabled due to the
		 * pipe A quirk. */
		DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
			      crtc->base.base.id,
			      crtc->base.enabled ? "enabled" : "disabled",
			      crtc->active ? "enabled" : "disabled");

		crtc->base.enabled = crtc->active;

		/* Because we only establish the connector -> encoder ->
		 * crtc links if something is active, this means the
		 * crtc is now deactivated. Break the links. connector
		 * -> encoder links are only establish when things are
		 *  actually up, hence no need to break them. */
		WARN_ON(crtc->active);

		for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
			WARN_ON(encoder->connectors_active);
			encoder->base.crtc = NULL;
		}
	}
}

static void intel_sanitize_encoder(struct intel_encoder *encoder)
{
	struct intel_connector *connector;
	struct drm_device *dev = encoder->base.dev;

	/* We need to check both for a crtc link (meaning that the
	 * encoder is active and trying to read from a pipe) and the
	 * pipe itself being active. */
	bool has_active_crtc = encoder->base.crtc &&
		to_intel_crtc(encoder->base.crtc)->active;

	if (encoder->connectors_active && !has_active_crtc) {
		DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
			      encoder->base.base.id,
			      drm_get_encoder_name(&encoder->base));

		/* Connector is active, but has no active pipe. This is
		 * fallout from our resume register restoring. Disable
		 * the encoder manually again. */
		if (encoder->base.crtc) {
			DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
				      encoder->base.base.id,
				      drm_get_encoder_name(&encoder->base));
			encoder->disable(encoder);
		}

		/* Inconsistent output/port/pipe state happens presumably due to
		 * a bug in one of the get_hw_state functions. Or someplace else
		 * in our code, like the register restore mess on resume. Clamp
		 * things to off as a safer default. */
		list_for_each_entry(connector,
				    &dev->mode_config.connector_list,
				    base.head) {
			if (connector->encoder != encoder)
				continue;

			intel_connector_break_all_links(connector);
		}
	}
	/* Enabled encoders without active connectors will be fixed in
	 * the crtc fixup. */
}

/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
 * and i915 state tracking structures. */
void intel_modeset_setup_hw_state(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe;
	u32 tmp;
	struct intel_crtc *crtc;
	struct intel_encoder *encoder;
	struct intel_connector *connector;

8983 8984 8985 8986 8987 8988 8989 8990 8991 8992 8993 8994 8995 8996 8997 8998 8999 9000 9001 9002 9003 9004 9005 9006 9007
	if (IS_HASWELL(dev)) {
		tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));

		if (tmp & TRANS_DDI_FUNC_ENABLE) {
			switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
			case TRANS_DDI_EDP_INPUT_A_ON:
			case TRANS_DDI_EDP_INPUT_A_ONOFF:
				pipe = PIPE_A;
				break;
			case TRANS_DDI_EDP_INPUT_B_ONOFF:
				pipe = PIPE_B;
				break;
			case TRANS_DDI_EDP_INPUT_C_ONOFF:
				pipe = PIPE_C;
				break;
			}

			crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
			crtc->cpu_transcoder = TRANSCODER_EDP;

			DRM_DEBUG_KMS("Pipe %c using transcoder EDP\n",
				      pipe_name(pipe));
		}
	}

9008 9009 9010
	for_each_pipe(pipe) {
		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);

9011
		tmp = I915_READ(PIPECONF(crtc->cpu_transcoder));
9012 9013 9014 9015 9016 9017 9018 9019 9020 9021 9022 9023
		if (tmp & PIPECONF_ENABLE)
			crtc->active = true;
		else
			crtc->active = false;

		crtc->base.enabled = crtc->active;

		DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
			      crtc->base.base.id,
			      crtc->active ? "enabled" : "disabled");
	}

9024 9025 9026
	if (IS_HASWELL(dev))
		intel_ddi_setup_hw_pll_state(dev);

9027 9028 9029 9030 9031 9032 9033 9034 9035 9036 9037 9038 9039 9040 9041 9042 9043 9044 9045 9046 9047 9048 9049 9050 9051 9052 9053 9054 9055 9056 9057 9058 9059 9060 9061 9062 9063 9064 9065 9066 9067 9068 9069 9070 9071
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		pipe = 0;

		if (encoder->get_hw_state(encoder, &pipe)) {
			encoder->base.crtc =
				dev_priv->pipe_to_crtc_mapping[pipe];
		} else {
			encoder->base.crtc = NULL;
		}

		encoder->connectors_active = false;
		DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
			      encoder->base.base.id,
			      drm_get_encoder_name(&encoder->base),
			      encoder->base.crtc ? "enabled" : "disabled",
			      pipe);
	}

	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		if (connector->get_hw_state(connector)) {
			connector->base.dpms = DRM_MODE_DPMS_ON;
			connector->encoder->connectors_active = true;
			connector->base.encoder = &connector->encoder->base;
		} else {
			connector->base.dpms = DRM_MODE_DPMS_OFF;
			connector->base.encoder = NULL;
		}
		DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
			      connector->base.base.id,
			      drm_get_connector_name(&connector->base),
			      connector->base.encoder ? "enabled" : "disabled");
	}

	/* HW state is read out, now we need to sanitize this mess. */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		intel_sanitize_encoder(encoder);
	}

	for_each_pipe(pipe) {
		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
		intel_sanitize_crtc(crtc);
	}
9072 9073

	intel_modeset_update_staged_output_state(dev);
9074 9075

	intel_modeset_check_state(dev);
9076 9077

	drm_mode_config_reset(dev);
9078 9079
}

9080 9081
void intel_modeset_gem_init(struct drm_device *dev)
{
9082
	intel_modeset_init_hw(dev);
9083 9084

	intel_setup_overlay(dev);
9085 9086

	intel_modeset_setup_hw_state(dev);
J
Jesse Barnes 已提交
9087 9088 9089 9090
}

void intel_modeset_cleanup(struct drm_device *dev)
{
9091 9092 9093 9094
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	struct intel_crtc *intel_crtc;

9095
	drm_kms_helper_poll_fini(dev);
9096 9097
	mutex_lock(&dev->struct_mutex);

J
Jesse Barnes 已提交
9098 9099 9100
	intel_unregister_dsm_handler();


9101 9102 9103 9104 9105 9106
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		/* Skip inactive CRTCs */
		if (!crtc->fb)
			continue;

		intel_crtc = to_intel_crtc(crtc);
9107
		intel_increase_pllclock(crtc);
9108 9109
	}

9110
	intel_disable_fbc(dev);
9111

9112
	intel_disable_gt_powersave(dev);
9113

9114 9115
	ironlake_teardown_rc6(dev);

J
Jesse Barnes 已提交
9116 9117 9118
	if (IS_VALLEYVIEW(dev))
		vlv_init_dpio(dev);

9119 9120
	mutex_unlock(&dev->struct_mutex);

9121 9122 9123 9124
	/* Disable the irq before mode object teardown, for the irq might
	 * enqueue unpin/hotplug work. */
	drm_irq_uninstall(dev);
	cancel_work_sync(&dev_priv->hotplug_work);
9125
	cancel_work_sync(&dev_priv->rps.work);
9126

9127 9128 9129
	/* flush any delayed tasks or pending work */
	flush_scheduled_work();

J
Jesse Barnes 已提交
9130 9131 9132
	drm_mode_config_cleanup(dev);
}

9133 9134 9135
/*
 * Return which encoder is currently attached for connector.
 */
9136
struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
J
Jesse Barnes 已提交
9137
{
9138 9139
	return &intel_attached_encoder(connector)->base;
}
9140

9141 9142 9143 9144 9145 9146
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder)
{
	connector->encoder = encoder;
	drm_mode_connector_attach_encoder(&connector->base,
					  &encoder->base);
J
Jesse Barnes 已提交
9147
}
9148 9149 9150 9151 9152 9153 9154 9155 9156 9157 9158 9159 9160 9161 9162 9163 9164

/*
 * set vga decode state - true == enable VGA decode
 */
int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u16 gmch_ctrl;

	pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
	if (state)
		gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
	else
		gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
	pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
	return 0;
}
9165 9166 9167 9168 9169 9170 9171 9172 9173 9174

#ifdef CONFIG_DEBUG_FS
#include <linux/seq_file.h>

struct intel_display_error_state {
	struct intel_cursor_error_state {
		u32 control;
		u32 position;
		u32 base;
		u32 size;
9175
	} cursor[I915_MAX_PIPES];
9176 9177 9178 9179 9180 9181 9182 9183 9184 9185 9186

	struct intel_pipe_error_state {
		u32 conf;
		u32 source;

		u32 htotal;
		u32 hblank;
		u32 hsync;
		u32 vtotal;
		u32 vblank;
		u32 vsync;
9187
	} pipe[I915_MAX_PIPES];
9188 9189 9190 9191 9192 9193 9194 9195 9196

	struct intel_plane_error_state {
		u32 control;
		u32 stride;
		u32 size;
		u32 pos;
		u32 addr;
		u32 surface;
		u32 tile_offset;
9197
	} plane[I915_MAX_PIPES];
9198 9199 9200 9201 9202
};

struct intel_display_error_state *
intel_display_capture_error_state(struct drm_device *dev)
{
9203
	drm_i915_private_t *dev_priv = dev->dev_private;
9204
	struct intel_display_error_state *error;
9205
	enum transcoder cpu_transcoder;
9206 9207 9208 9209 9210 9211
	int i;

	error = kmalloc(sizeof(*error), GFP_ATOMIC);
	if (error == NULL)
		return NULL;

9212
	for_each_pipe(i) {
9213 9214
		cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);

9215 9216 9217 9218 9219 9220 9221
		error->cursor[i].control = I915_READ(CURCNTR(i));
		error->cursor[i].position = I915_READ(CURPOS(i));
		error->cursor[i].base = I915_READ(CURBASE(i));

		error->plane[i].control = I915_READ(DSPCNTR(i));
		error->plane[i].stride = I915_READ(DSPSTRIDE(i));
		error->plane[i].size = I915_READ(DSPSIZE(i));
9222
		error->plane[i].pos = I915_READ(DSPPOS(i));
9223 9224 9225 9226 9227 9228
		error->plane[i].addr = I915_READ(DSPADDR(i));
		if (INTEL_INFO(dev)->gen >= 4) {
			error->plane[i].surface = I915_READ(DSPSURF(i));
			error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
		}

9229
		error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
9230
		error->pipe[i].source = I915_READ(PIPESRC(i));
9231 9232 9233 9234 9235 9236
		error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
		error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
		error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
		error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
		error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
		error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
9237 9238 9239 9240 9241 9242 9243 9244 9245 9246
	}

	return error;
}

void
intel_display_print_error_state(struct seq_file *m,
				struct drm_device *dev,
				struct intel_display_error_state *error)
{
9247
	drm_i915_private_t *dev_priv = dev->dev_private;
9248 9249
	int i;

9250 9251
	seq_printf(m, "Num Pipes: %d\n", dev_priv->num_pipe);
	for_each_pipe(i) {
9252 9253 9254 9255 9256 9257 9258 9259 9260 9261 9262 9263 9264 9265 9266 9267 9268 9269 9270 9271 9272 9273 9274 9275 9276 9277 9278 9279
		seq_printf(m, "Pipe [%d]:\n", i);
		seq_printf(m, "  CONF: %08x\n", error->pipe[i].conf);
		seq_printf(m, "  SRC: %08x\n", error->pipe[i].source);
		seq_printf(m, "  HTOTAL: %08x\n", error->pipe[i].htotal);
		seq_printf(m, "  HBLANK: %08x\n", error->pipe[i].hblank);
		seq_printf(m, "  HSYNC: %08x\n", error->pipe[i].hsync);
		seq_printf(m, "  VTOTAL: %08x\n", error->pipe[i].vtotal);
		seq_printf(m, "  VBLANK: %08x\n", error->pipe[i].vblank);
		seq_printf(m, "  VSYNC: %08x\n", error->pipe[i].vsync);

		seq_printf(m, "Plane [%d]:\n", i);
		seq_printf(m, "  CNTR: %08x\n", error->plane[i].control);
		seq_printf(m, "  STRIDE: %08x\n", error->plane[i].stride);
		seq_printf(m, "  SIZE: %08x\n", error->plane[i].size);
		seq_printf(m, "  POS: %08x\n", error->plane[i].pos);
		seq_printf(m, "  ADDR: %08x\n", error->plane[i].addr);
		if (INTEL_INFO(dev)->gen >= 4) {
			seq_printf(m, "  SURF: %08x\n", error->plane[i].surface);
			seq_printf(m, "  TILEOFF: %08x\n", error->plane[i].tile_offset);
		}

		seq_printf(m, "Cursor [%d]:\n", i);
		seq_printf(m, "  CNTR: %08x\n", error->cursor[i].control);
		seq_printf(m, "  POS: %08x\n", error->cursor[i].position);
		seq_printf(m, "  BASE: %08x\n", error->cursor[i].base);
	}
}
#endif