dsi.c 132.7 KB
Newer Older
T
Tomi Valkeinen 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
/*
 * Copyright (C) 2009 Nokia Corporation
 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#define DSS_SUBSYS_NAME "DSI"

#include <linux/kernel.h>
21 22
#include <linux/mfd/syscon.h>
#include <linux/regmap.h>
T
Tomi Valkeinen 已提交
23 24 25 26 27 28 29
#include <linux/io.h>
#include <linux/clk.h>
#include <linux/device.h>
#include <linux/err.h>
#include <linux/interrupt.h>
#include <linux/delay.h>
#include <linux/mutex.h>
30
#include <linux/module.h>
31
#include <linux/semaphore.h>
T
Tomi Valkeinen 已提交
32 33 34 35
#include <linux/seq_file.h>
#include <linux/platform_device.h>
#include <linux/regulator/consumer.h>
#include <linux/wait.h>
36
#include <linux/workqueue.h>
37
#include <linux/sched.h>
38
#include <linux/slab.h>
39
#include <linux/debugfs.h>
40
#include <linux/pm_runtime.h>
T
Tomi Valkeinen 已提交
41
#include <linux/of.h>
42
#include <linux/of_graph.h>
T
Tomi Valkeinen 已提交
43
#include <linux/of_platform.h>
T
Tomi Valkeinen 已提交
44
#include <linux/component.h>
45
#include <linux/sys_soc.h>
T
Tomi Valkeinen 已提交
46

47
#include <video/mipi_display.h>
T
Tomi Valkeinen 已提交
48

49
#include "omapdss.h"
T
Tomi Valkeinen 已提交
50 51 52 53
#include "dss.h"

#define DSI_CATCH_MISSING_TE

54
struct dsi_reg { u16 module; u16 idx; };
T
Tomi Valkeinen 已提交
55

56
#define DSI_REG(mod, idx)		((const struct dsi_reg) { mod, idx })
T
Tomi Valkeinen 已提交
57 58 59

/* DSI Protocol Engine */

60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96
#define DSI_PROTO			0
#define DSI_PROTO_SZ			0x200

#define DSI_REVISION			DSI_REG(DSI_PROTO, 0x0000)
#define DSI_SYSCONFIG			DSI_REG(DSI_PROTO, 0x0010)
#define DSI_SYSSTATUS			DSI_REG(DSI_PROTO, 0x0014)
#define DSI_IRQSTATUS			DSI_REG(DSI_PROTO, 0x0018)
#define DSI_IRQENABLE			DSI_REG(DSI_PROTO, 0x001C)
#define DSI_CTRL			DSI_REG(DSI_PROTO, 0x0040)
#define DSI_GNQ				DSI_REG(DSI_PROTO, 0x0044)
#define DSI_COMPLEXIO_CFG1		DSI_REG(DSI_PROTO, 0x0048)
#define DSI_COMPLEXIO_IRQ_STATUS	DSI_REG(DSI_PROTO, 0x004C)
#define DSI_COMPLEXIO_IRQ_ENABLE	DSI_REG(DSI_PROTO, 0x0050)
#define DSI_CLK_CTRL			DSI_REG(DSI_PROTO, 0x0054)
#define DSI_TIMING1			DSI_REG(DSI_PROTO, 0x0058)
#define DSI_TIMING2			DSI_REG(DSI_PROTO, 0x005C)
#define DSI_VM_TIMING1			DSI_REG(DSI_PROTO, 0x0060)
#define DSI_VM_TIMING2			DSI_REG(DSI_PROTO, 0x0064)
#define DSI_VM_TIMING3			DSI_REG(DSI_PROTO, 0x0068)
#define DSI_CLK_TIMING			DSI_REG(DSI_PROTO, 0x006C)
#define DSI_TX_FIFO_VC_SIZE		DSI_REG(DSI_PROTO, 0x0070)
#define DSI_RX_FIFO_VC_SIZE		DSI_REG(DSI_PROTO, 0x0074)
#define DSI_COMPLEXIO_CFG2		DSI_REG(DSI_PROTO, 0x0078)
#define DSI_RX_FIFO_VC_FULLNESS		DSI_REG(DSI_PROTO, 0x007C)
#define DSI_VM_TIMING4			DSI_REG(DSI_PROTO, 0x0080)
#define DSI_TX_FIFO_VC_EMPTINESS	DSI_REG(DSI_PROTO, 0x0084)
#define DSI_VM_TIMING5			DSI_REG(DSI_PROTO, 0x0088)
#define DSI_VM_TIMING6			DSI_REG(DSI_PROTO, 0x008C)
#define DSI_VM_TIMING7			DSI_REG(DSI_PROTO, 0x0090)
#define DSI_STOPCLK_TIMING		DSI_REG(DSI_PROTO, 0x0094)
#define DSI_VC_CTRL(n)			DSI_REG(DSI_PROTO, 0x0100 + (n * 0x20))
#define DSI_VC_TE(n)			DSI_REG(DSI_PROTO, 0x0104 + (n * 0x20))
#define DSI_VC_LONG_PACKET_HEADER(n)	DSI_REG(DSI_PROTO, 0x0108 + (n * 0x20))
#define DSI_VC_LONG_PACKET_PAYLOAD(n)	DSI_REG(DSI_PROTO, 0x010C + (n * 0x20))
#define DSI_VC_SHORT_PACKET_HEADER(n)	DSI_REG(DSI_PROTO, 0x0110 + (n * 0x20))
#define DSI_VC_IRQSTATUS(n)		DSI_REG(DSI_PROTO, 0x0118 + (n * 0x20))
#define DSI_VC_IRQENABLE(n)		DSI_REG(DSI_PROTO, 0x011C + (n * 0x20))
T
Tomi Valkeinen 已提交
97 98 99

/* DSIPHY_SCP */

100 101 102 103 104 105 106 107 108
#define DSI_PHY				1
#define DSI_PHY_OFFSET			0x200
#define DSI_PHY_SZ			0x40

#define DSI_DSIPHY_CFG0			DSI_REG(DSI_PHY, 0x0000)
#define DSI_DSIPHY_CFG1			DSI_REG(DSI_PHY, 0x0004)
#define DSI_DSIPHY_CFG2			DSI_REG(DSI_PHY, 0x0008)
#define DSI_DSIPHY_CFG5			DSI_REG(DSI_PHY, 0x0014)
#define DSI_DSIPHY_CFG10		DSI_REG(DSI_PHY, 0x0028)
T
Tomi Valkeinen 已提交
109 110 111

/* DSI_PLL_CTRL_SCP */

112 113 114 115 116 117 118 119 120
#define DSI_PLL				2
#define DSI_PLL_OFFSET			0x300
#define DSI_PLL_SZ			0x20

#define DSI_PLL_CONTROL			DSI_REG(DSI_PLL, 0x0000)
#define DSI_PLL_STATUS			DSI_REG(DSI_PLL, 0x0004)
#define DSI_PLL_GO			DSI_REG(DSI_PLL, 0x0008)
#define DSI_PLL_CONFIGURATION1		DSI_REG(DSI_PLL, 0x000C)
#define DSI_PLL_CONFIGURATION2		DSI_REG(DSI_PLL, 0x0010)
T
Tomi Valkeinen 已提交
121

122 123
#define REG_GET(dsi, idx, start, end) \
	FLD_GET(dsi_read_reg(dsi, idx), start, end)
T
Tomi Valkeinen 已提交
124

125 126
#define REG_FLD_MOD(dsi, idx, val, start, end) \
	dsi_write_reg(dsi, idx, FLD_MOD(dsi_read_reg(dsi, idx), val, start, end))
T
Tomi Valkeinen 已提交
127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147

/* Global interrupts */
#define DSI_IRQ_VC0		(1 << 0)
#define DSI_IRQ_VC1		(1 << 1)
#define DSI_IRQ_VC2		(1 << 2)
#define DSI_IRQ_VC3		(1 << 3)
#define DSI_IRQ_WAKEUP		(1 << 4)
#define DSI_IRQ_RESYNC		(1 << 5)
#define DSI_IRQ_PLL_LOCK	(1 << 7)
#define DSI_IRQ_PLL_UNLOCK	(1 << 8)
#define DSI_IRQ_PLL_RECALL	(1 << 9)
#define DSI_IRQ_COMPLEXIO_ERR	(1 << 10)
#define DSI_IRQ_HS_TX_TIMEOUT	(1 << 14)
#define DSI_IRQ_LP_RX_TIMEOUT	(1 << 15)
#define DSI_IRQ_TE_TRIGGER	(1 << 16)
#define DSI_IRQ_ACK_TRIGGER	(1 << 17)
#define DSI_IRQ_SYNC_LOST	(1 << 18)
#define DSI_IRQ_LDO_POWER_GOOD	(1 << 19)
#define DSI_IRQ_TA_TIMEOUT	(1 << 20)
#define DSI_IRQ_ERROR_MASK \
	(DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
148
	DSI_IRQ_TA_TIMEOUT)
T
Tomi Valkeinen 已提交
149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169
#define DSI_IRQ_CHANNEL_MASK	0xf

/* Virtual channel interrupts */
#define DSI_VC_IRQ_CS		(1 << 0)
#define DSI_VC_IRQ_ECC_CORR	(1 << 1)
#define DSI_VC_IRQ_PACKET_SENT	(1 << 2)
#define DSI_VC_IRQ_FIFO_TX_OVF	(1 << 3)
#define DSI_VC_IRQ_FIFO_RX_OVF	(1 << 4)
#define DSI_VC_IRQ_BTA		(1 << 5)
#define DSI_VC_IRQ_ECC_NO_CORR	(1 << 6)
#define DSI_VC_IRQ_FIFO_TX_UDF	(1 << 7)
#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
#define DSI_VC_IRQ_ERROR_MASK \
	(DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
	DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
	DSI_VC_IRQ_FIFO_TX_UDF)

/* ComplexIO interrupts */
#define DSI_CIO_IRQ_ERRSYNCESC1		(1 << 0)
#define DSI_CIO_IRQ_ERRSYNCESC2		(1 << 1)
#define DSI_CIO_IRQ_ERRSYNCESC3		(1 << 2)
170 171
#define DSI_CIO_IRQ_ERRSYNCESC4		(1 << 3)
#define DSI_CIO_IRQ_ERRSYNCESC5		(1 << 4)
T
Tomi Valkeinen 已提交
172 173 174
#define DSI_CIO_IRQ_ERRESC1		(1 << 5)
#define DSI_CIO_IRQ_ERRESC2		(1 << 6)
#define DSI_CIO_IRQ_ERRESC3		(1 << 7)
175 176
#define DSI_CIO_IRQ_ERRESC4		(1 << 8)
#define DSI_CIO_IRQ_ERRESC5		(1 << 9)
T
Tomi Valkeinen 已提交
177 178 179
#define DSI_CIO_IRQ_ERRCONTROL1		(1 << 10)
#define DSI_CIO_IRQ_ERRCONTROL2		(1 << 11)
#define DSI_CIO_IRQ_ERRCONTROL3		(1 << 12)
180 181
#define DSI_CIO_IRQ_ERRCONTROL4		(1 << 13)
#define DSI_CIO_IRQ_ERRCONTROL5		(1 << 14)
T
Tomi Valkeinen 已提交
182 183 184
#define DSI_CIO_IRQ_STATEULPS1		(1 << 15)
#define DSI_CIO_IRQ_STATEULPS2		(1 << 16)
#define DSI_CIO_IRQ_STATEULPS3		(1 << 17)
185 186
#define DSI_CIO_IRQ_STATEULPS4		(1 << 18)
#define DSI_CIO_IRQ_STATEULPS5		(1 << 19)
T
Tomi Valkeinen 已提交
187 188 189 190 191 192
#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1	(1 << 20)
#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1	(1 << 21)
#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2	(1 << 22)
#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2	(1 << 23)
#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3	(1 << 24)
#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3	(1 << 25)
193 194 195 196
#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4	(1 << 26)
#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4	(1 << 27)
#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5	(1 << 28)
#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5	(1 << 29)
T
Tomi Valkeinen 已提交
197 198
#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0	(1 << 30)
#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1	(1 << 31)
199 200
#define DSI_CIO_IRQ_ERROR_MASK \
	(DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
201 202 203 204 205 206 207 208
	 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
	 DSI_CIO_IRQ_ERRSYNCESC5 | \
	 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
	 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
	 DSI_CIO_IRQ_ERRESC5 | \
	 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
	 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
	 DSI_CIO_IRQ_ERRCONTROL5 | \
209 210
	 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
	 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
211 212 213
	 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
	 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
	 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
T
Tomi Valkeinen 已提交
214

215
typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
216
struct dsi_data;
217

218 219
static int dsi_display_init_dispc(struct dsi_data *dsi);
static void dsi_display_uninit_dispc(struct dsi_data *dsi);
220

221
static int dsi_vc_send_null(struct dsi_data *dsi, int channel);
222

223 224 225 226
/* DSI PLL HSDIV indices */
#define HSDIV_DISPC	0
#define HSDIV_DSI	1

227
#define DSI_MAX_NR_ISRS                2
T
Tomi Valkeinen 已提交
228 229
#define DSI_MAX_NR_LANES	5

230 231 232 233 234 235
enum dsi_model {
	DSI_MODEL_OMAP3,
	DSI_MODEL_OMAP4,
	DSI_MODEL_OMAP5,
};

T
Tomi Valkeinen 已提交
236 237 238 239 240 241 242 243 244 245 246 247 248
enum dsi_lane_function {
	DSI_LANE_UNUSED	= 0,
	DSI_LANE_CLK,
	DSI_LANE_DATA1,
	DSI_LANE_DATA2,
	DSI_LANE_DATA3,
	DSI_LANE_DATA4,
};

struct dsi_lane_config {
	enum dsi_lane_function function;
	u8 polarity;
};
249 250 251 252 253 254 255

struct dsi_isr_data {
	omap_dsi_isr_t	isr;
	void		*arg;
	u32		mask;
};

T
Tomi Valkeinen 已提交
256 257 258 259 260 261 262 263
enum fifo_size {
	DSI_FIFO_SIZE_0		= 0,
	DSI_FIFO_SIZE_32	= 1,
	DSI_FIFO_SIZE_64	= 2,
	DSI_FIFO_SIZE_96	= 3,
	DSI_FIFO_SIZE_128	= 4,
};

264 265 266
enum dsi_vc_source {
	DSI_VC_SOURCE_L4 = 0,
	DSI_VC_SOURCE_VP,
T
Tomi Valkeinen 已提交
267 268
};

269 270
struct dsi_irq_stats {
	unsigned long last_reset;
271 272 273 274
	unsigned int irq_count;
	unsigned int dsi_irqs[32];
	unsigned int vc_irqs[4][32];
	unsigned int cio_irqs[32];
275 276
};

277 278 279 280 281 282
struct dsi_isr_tables {
	struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
	struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
	struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
};

283
struct dsi_clk_calc_ctx {
284
	struct dsi_data *dsi;
285
	struct dss_pll *pll;
286 287 288 289 290 291 292 293 294

	/* inputs */

	const struct omap_dss_dsi_config *config;

	unsigned long req_pck_min, req_pck_nom, req_pck_max;

	/* outputs */

295
	struct dss_pll_clock_info dsi_cinfo;
296 297
	struct dispc_clock_info dispc_cinfo;

298
	struct videomode vm;
299 300 301
	struct omap_dss_dsi_videomode_timings dsi_vm;
};

302 303 304 305 306
struct dsi_lp_clock_info {
	unsigned long lp_clk;
	u16 lp_clk_div;
};

307 308 309 310 311
struct dsi_module_id_data {
	u32 address;
	int id;
};

312 313 314 315 316 317 318 319 320
enum dsi_quirks {
	DSI_QUIRK_PLL_PWR_BUG = (1 << 0),	/* DSI-PLL power command 0x3 is not working */
	DSI_QUIRK_DCS_CMD_CONFIG_VC = (1 << 1),
	DSI_QUIRK_VC_OCP_WIDTH = (1 << 2),
	DSI_QUIRK_REVERSE_TXCLKESC = (1 << 3),
	DSI_QUIRK_GNQ = (1 << 4),
	DSI_QUIRK_PHY_DCC = (1 << 5),
};

321 322 323 324
struct dsi_of_data {
	enum dsi_model model;
	const struct dss_pll_hw *pll_hw;
	const struct dsi_module_id_data *modules;
325 326
	unsigned int max_fck_freq;
	unsigned int max_pll_lpdiv;
327
	enum dsi_quirks quirks;
328 329
};

330
struct dsi_data {
331
	struct device *dev;
332 333 334
	void __iomem *proto_base;
	void __iomem *phy_base;
	void __iomem *pll_base;
335

336
	const struct dsi_of_data *data;
337 338
	int module_id;

339
	int irq;
T
Tomi Valkeinen 已提交
340

341 342
	bool is_enabled;

343
	struct clk *dss_clk;
344
	struct regmap *syscon;
345
	struct dss_device *dss;
346

347
	struct dispc_clock_info user_dispc_cinfo;
348
	struct dss_pll_clock_info user_dsi_cinfo;
T
Tomi Valkeinen 已提交
349

350 351 352
	struct dsi_lp_clock_info user_lp_cinfo;
	struct dsi_lp_clock_info current_lp_cinfo;

353 354
	struct dss_pll pll;

355
	bool vdds_dsi_enabled;
T
Tomi Valkeinen 已提交
356 357 358
	struct regulator *vdds_dsi_reg;

	struct {
359
		enum dsi_vc_source source;
T
Tomi Valkeinen 已提交
360
		struct omap_dss_device *dssdev;
T
Tomi Valkeinen 已提交
361 362
		enum fifo_size tx_fifo_size;
		enum fifo_size rx_fifo_size;
363
		int vc_id;
T
Tomi Valkeinen 已提交
364 365 366
	} vc[4];

	struct mutex lock;
367
	struct semaphore bus_lock;
T
Tomi Valkeinen 已提交
368

369 370 371 372 373
	spinlock_t irq_lock;
	struct dsi_isr_tables isr_tables;
	/* space for a copy used by the interrupt handler */
	struct dsi_isr_tables isr_tables_copy;

374
	int update_channel;
375
#ifdef DSI_PERF_MEASURE
376
	unsigned int update_bytes;
377
#endif
T
Tomi Valkeinen 已提交
378 379

	bool te_enabled;
380
	bool ulps_enabled;
T
Tomi Valkeinen 已提交
381

382 383 384 385 386
	void (*framedone_callback)(int, void *);
	void *framedone_data;

	struct delayed_work framedone_timeout_work;

T
Tomi Valkeinen 已提交
387 388 389 390 391 392
#ifdef DSI_CATCH_MISSING_TE
	struct timer_list te_timer;
#endif

	unsigned long cache_req_pck;
	unsigned long cache_clk_freq;
393
	struct dss_pll_clock_info cache_cinfo;
T
Tomi Valkeinen 已提交
394 395 396

	u32		errors;
	spinlock_t	errors_lock;
397
#ifdef DSI_PERF_MEASURE
T
Tomi Valkeinen 已提交
398 399 400 401 402
	ktime_t perf_setup_time;
	ktime_t perf_start_time;
#endif
	int debug_read;
	int debug_write;
403 404 405 406
	struct {
		struct dss_debugfs_entry *irqs;
		struct dss_debugfs_entry *regs;
	} debugfs;
407 408 409 410 411

#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
	spinlock_t irq_stats_lock;
	struct dsi_irq_stats irq_stats;
#endif
412

413 414
	unsigned int num_lanes_supported;
	unsigned int line_buffer_size;
415

T
Tomi Valkeinen 已提交
416
	struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
417
	unsigned int num_lanes_used;
418

419
	unsigned int scp_clk_refcount;
420 421

	struct dss_lcd_mgr_config mgr_config;
422
	struct videomode vm;
423
	enum omap_dss_dsi_pixel_format pix_fmt;
424
	enum omap_dss_dsi_mode mode;
425
	struct omap_dss_dsi_videomode_timings vm_timings;
426

427
	struct omap_dss_device output;
428
};
T
Tomi Valkeinen 已提交
429

430
struct dsi_packet_sent_handler_data {
431
	struct dsi_data *dsi;
432 433 434
	struct completion *completion;
};

435
#ifdef DSI_PERF_MEASURE
436 437
static bool dsi_perf;
module_param(dsi_perf, bool, 0644);
T
Tomi Valkeinen 已提交
438 439
#endif

440
static inline struct dsi_data *to_dsi_data(struct omap_dss_device *dssdev)
441
{
442
	return dev_get_drvdata(dssdev->dev);
443 444
}

445
static struct dsi_data *dsi_get_dsi_from_id(int module)
446
{
447
	struct omap_dss_device *out;
448 449
	enum omap_dss_output_id	id;

450 451 452 453 454 455 456 457 458 459
	switch (module) {
	case 0:
		id = OMAP_DSS_OUTPUT_DSI1;
		break;
	case 1:
		id = OMAP_DSS_OUTPUT_DSI2;
		break;
	default:
		return NULL;
	}
460 461 462

	out = omap_dss_get_output(id);

463
	return out ? to_dsi_data(out) : NULL;
464 465
}

466 467
static inline void dsi_write_reg(struct dsi_data *dsi,
				 const struct dsi_reg idx, u32 val)
T
Tomi Valkeinen 已提交
468
{
469 470 471 472 473 474 475 476
	void __iomem *base;

	switch(idx.module) {
		case DSI_PROTO: base = dsi->proto_base; break;
		case DSI_PHY: base = dsi->phy_base; break;
		case DSI_PLL: base = dsi->pll_base; break;
		default: return;
	}
477

478
	__raw_writel(val, base + idx.idx);
T
Tomi Valkeinen 已提交
479 480
}

481
static inline u32 dsi_read_reg(struct dsi_data *dsi, const struct dsi_reg idx)
T
Tomi Valkeinen 已提交
482
{
483
	void __iomem *base;
484

485 486 487 488 489 490 491 492
	switch(idx.module) {
		case DSI_PROTO: base = dsi->proto_base; break;
		case DSI_PHY: base = dsi->phy_base; break;
		case DSI_PLL: base = dsi->pll_base; break;
		default: return 0;
	}

	return __raw_readl(base + idx.idx);
T
Tomi Valkeinen 已提交
493 494
}

495
static void dsi_bus_lock(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
496
{
497
	struct dsi_data *dsi = to_dsi_data(dssdev);
498 499

	down(&dsi->bus_lock);
T
Tomi Valkeinen 已提交
500 501
}

502
static void dsi_bus_unlock(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
503
{
504
	struct dsi_data *dsi = to_dsi_data(dssdev);
505 506

	up(&dsi->bus_lock);
T
Tomi Valkeinen 已提交
507 508
}

509
static bool dsi_bus_is_locked(struct dsi_data *dsi)
510
{
511
	return dsi->bus_lock.count == 0;
512 513
}

514 515 516 517 518
static void dsi_completion_handler(void *data, u32 mask)
{
	complete((struct completion *)data);
}

519 520 521
static inline bool wait_for_bit_change(struct dsi_data *dsi,
				       const struct dsi_reg idx,
				       int bitnum, int value)
T
Tomi Valkeinen 已提交
522
{
523 524 525
	unsigned long timeout;
	ktime_t wait;
	int t;
T
Tomi Valkeinen 已提交
526

527 528 529
	/* first busyloop to see if the bit changes right away */
	t = 100;
	while (t-- > 0) {
530
		if (REG_GET(dsi, idx, bitnum, bitnum) == value)
531
			return true;
T
Tomi Valkeinen 已提交
532 533
	}

534 535 536
	/* then loop for 500ms, sleeping for 1ms in between */
	timeout = jiffies + msecs_to_jiffies(500);
	while (time_before(jiffies, timeout)) {
537
		if (REG_GET(dsi, idx, bitnum, bitnum) == value)
538
			return true;
T
Tomi Valkeinen 已提交
539

540 541 542
		wait = ns_to_ktime(1000 * 1000);
		set_current_state(TASK_UNINTERRUPTIBLE);
		schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
T
Tomi Valkeinen 已提交
543 544
	}

545
	return false;
T
Tomi Valkeinen 已提交
546 547
}

548
static u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
549 550 551 552 553 554 555 556 557 558 559
{
	switch (fmt) {
	case OMAP_DSS_DSI_FMT_RGB888:
	case OMAP_DSS_DSI_FMT_RGB666:
		return 24;
	case OMAP_DSS_DSI_FMT_RGB666_PACKED:
		return 18;
	case OMAP_DSS_DSI_FMT_RGB565:
		return 16;
	default:
		BUG();
560
		return 0;
561 562 563
	}
}

564
#ifdef DSI_PERF_MEASURE
565
static void dsi_perf_mark_setup(struct dsi_data *dsi)
T
Tomi Valkeinen 已提交
566
{
567
	dsi->perf_setup_time = ktime_get();
T
Tomi Valkeinen 已提交
568 569
}

570
static void dsi_perf_mark_start(struct dsi_data *dsi)
T
Tomi Valkeinen 已提交
571
{
572
	dsi->perf_start_time = ktime_get();
T
Tomi Valkeinen 已提交
573 574
}

575
static void dsi_perf_show(struct dsi_data *dsi, const char *name)
T
Tomi Valkeinen 已提交
576 577 578 579 580 581 582 583 584 585
{
	ktime_t t, setup_time, trans_time;
	u32 total_bytes;
	u32 setup_us, trans_us, total_us;

	if (!dsi_perf)
		return;

	t = ktime_get();

586
	setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
T
Tomi Valkeinen 已提交
587 588 589 590
	setup_us = (u32)ktime_to_us(setup_time);
	if (setup_us == 0)
		setup_us = 1;

591
	trans_time = ktime_sub(t, dsi->perf_start_time);
T
Tomi Valkeinen 已提交
592 593 594 595 596 597
	trans_us = (u32)ktime_to_us(trans_time);
	if (trans_us == 0)
		trans_us = 1;

	total_us = setup_us + trans_us;

598
	total_bytes = dsi->update_bytes;
T
Tomi Valkeinen 已提交
599

600 601 602 603 604 605 606 607
	pr_info("DSI(%s): %u us + %u us = %u us (%uHz), %u bytes, %u kbytes/sec\n",
		name,
		setup_us,
		trans_us,
		total_us,
		1000 * 1000 / total_us,
		total_bytes,
		total_bytes * 1000 / total_us);
T
Tomi Valkeinen 已提交
608 609
}
#else
610
static inline void dsi_perf_mark_setup(struct dsi_data *dsi)
611 612 613
{
}

614
static inline void dsi_perf_mark_start(struct dsi_data *dsi)
615 616 617
{
}

618
static inline void dsi_perf_show(struct dsi_data *dsi, const char *name)
619 620
{
}
T
Tomi Valkeinen 已提交
621 622
#endif

623 624
static int verbose_irq;

T
Tomi Valkeinen 已提交
625 626
static void print_irq_status(u32 status)
{
627 628 629
	if (status == 0)
		return;

630
	if (!verbose_irq && (status & ~DSI_IRQ_CHANNEL_MASK) == 0)
T
Tomi Valkeinen 已提交
631 632
		return;

633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654
#define PIS(x) (status & DSI_IRQ_##x) ? (#x " ") : ""

	pr_debug("DSI IRQ: 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
		status,
		verbose_irq ? PIS(VC0) : "",
		verbose_irq ? PIS(VC1) : "",
		verbose_irq ? PIS(VC2) : "",
		verbose_irq ? PIS(VC3) : "",
		PIS(WAKEUP),
		PIS(RESYNC),
		PIS(PLL_LOCK),
		PIS(PLL_UNLOCK),
		PIS(PLL_RECALL),
		PIS(COMPLEXIO_ERR),
		PIS(HS_TX_TIMEOUT),
		PIS(LP_RX_TIMEOUT),
		PIS(TE_TRIGGER),
		PIS(ACK_TRIGGER),
		PIS(SYNC_LOST),
		PIS(LDO_POWER_GOOD),
		PIS(TA_TIMEOUT));
#undef PIS
T
Tomi Valkeinen 已提交
655 656 657 658
}

static void print_irq_status_vc(int channel, u32 status)
{
659 660 661
	if (status == 0)
		return;

662
	if (!verbose_irq && (status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
T
Tomi Valkeinen 已提交
663
		return;
664 665 666 667 668 669 670 671 672 673 674 675 676 677 678

#define PIS(x) (status & DSI_VC_IRQ_##x) ? (#x " ") : ""

	pr_debug("DSI VC(%d) IRQ 0x%x: %s%s%s%s%s%s%s%s%s\n",
		channel,
		status,
		PIS(CS),
		PIS(ECC_CORR),
		PIS(ECC_NO_CORR),
		verbose_irq ? PIS(PACKET_SENT) : "",
		PIS(BTA),
		PIS(FIFO_TX_OVF),
		PIS(FIFO_RX_OVF),
		PIS(FIFO_TX_UDF),
		PIS(PP_BUSY_CHANGE));
T
Tomi Valkeinen 已提交
679 680 681 682 683
#undef PIS
}

static void print_irq_status_cio(u32 status)
{
684 685 686
	if (status == 0)
		return;

687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710
#define PIS(x) (status & DSI_CIO_IRQ_##x) ? (#x " ") : ""

	pr_debug("DSI CIO IRQ 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
		status,
		PIS(ERRSYNCESC1),
		PIS(ERRSYNCESC2),
		PIS(ERRSYNCESC3),
		PIS(ERRESC1),
		PIS(ERRESC2),
		PIS(ERRESC3),
		PIS(ERRCONTROL1),
		PIS(ERRCONTROL2),
		PIS(ERRCONTROL3),
		PIS(STATEULPS1),
		PIS(STATEULPS2),
		PIS(STATEULPS3),
		PIS(ERRCONTENTIONLP0_1),
		PIS(ERRCONTENTIONLP1_1),
		PIS(ERRCONTENTIONLP0_2),
		PIS(ERRCONTENTIONLP1_2),
		PIS(ERRCONTENTIONLP0_3),
		PIS(ERRCONTENTIONLP1_3),
		PIS(ULPSACTIVENOT_ALL0),
		PIS(ULPSACTIVENOT_ALL1));
T
Tomi Valkeinen 已提交
711 712 713
#undef PIS
}

714
#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
715 716
static void dsi_collect_irq_stats(struct dsi_data *dsi, u32 irqstatus,
				  u32 *vcstatus, u32 ciostatus)
T
Tomi Valkeinen 已提交
717 718 719
{
	int i;

720
	spin_lock(&dsi->irq_stats_lock);
721

722 723
	dsi->irq_stats.irq_count++;
	dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
724 725

	for (i = 0; i < 4; ++i)
726
		dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
727

728
	dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
729

730
	spin_unlock(&dsi->irq_stats_lock);
731 732
}
#else
733
#define dsi_collect_irq_stats(dsi, irqstatus, vcstatus, ciostatus)
734 735
#endif

736 737
static int debug_irq;

738 739
static void dsi_handle_irq_errors(struct dsi_data *dsi, u32 irqstatus,
				  u32 *vcstatus, u32 ciostatus)
740 741 742
{
	int i;

T
Tomi Valkeinen 已提交
743 744 745
	if (irqstatus & DSI_IRQ_ERROR_MASK) {
		DSSERR("DSI error, irqstatus %x\n", irqstatus);
		print_irq_status(irqstatus);
746 747 748
		spin_lock(&dsi->errors_lock);
		dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
		spin_unlock(&dsi->errors_lock);
T
Tomi Valkeinen 已提交
749 750 751 752 753
	} else if (debug_irq) {
		print_irq_status(irqstatus);
	}

	for (i = 0; i < 4; ++i) {
754 755 756 757 758 759 760 761
		if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
			DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
				       i, vcstatus[i]);
			print_irq_status_vc(i, vcstatus[i]);
		} else if (debug_irq) {
			print_irq_status_vc(i, vcstatus[i]);
		}
	}
T
Tomi Valkeinen 已提交
762

763 764 765 766 767 768 769
	if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
		DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
		print_irq_status_cio(ciostatus);
	} else if (debug_irq) {
		print_irq_status_cio(ciostatus);
	}
}
T
Tomi Valkeinen 已提交
770

771
static void dsi_call_isrs(struct dsi_isr_data *isr_array,
772
		unsigned int isr_array_size, u32 irqstatus)
773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806
{
	struct dsi_isr_data *isr_data;
	int i;

	for (i = 0; i < isr_array_size; i++) {
		isr_data = &isr_array[i];
		if (isr_data->isr && isr_data->mask & irqstatus)
			isr_data->isr(isr_data->arg, irqstatus);
	}
}

static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
		u32 irqstatus, u32 *vcstatus, u32 ciostatus)
{
	int i;

	dsi_call_isrs(isr_tables->isr_table,
			ARRAY_SIZE(isr_tables->isr_table),
			irqstatus);

	for (i = 0; i < 4; ++i) {
		if (vcstatus[i] == 0)
			continue;
		dsi_call_isrs(isr_tables->isr_table_vc[i],
				ARRAY_SIZE(isr_tables->isr_table_vc[i]),
				vcstatus[i]);
	}

	if (ciostatus != 0)
		dsi_call_isrs(isr_tables->isr_table_cio,
				ARRAY_SIZE(isr_tables->isr_table_cio),
				ciostatus);
}

807 808
static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
{
809
	struct dsi_data *dsi = arg;
810 811
	u32 irqstatus, vcstatus[4], ciostatus;
	int i;
812

813 814 815
	if (!dsi->is_enabled)
		return IRQ_NONE;

816
	spin_lock(&dsi->irq_lock);
817

818
	irqstatus = dsi_read_reg(dsi, DSI_IRQSTATUS);
T
Tomi Valkeinen 已提交
819

820
	/* IRQ is not for us */
821
	if (!irqstatus) {
822
		spin_unlock(&dsi->irq_lock);
823
		return IRQ_NONE;
824
	}
825

826
	dsi_write_reg(dsi, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
827
	/* flush posted write */
828
	dsi_read_reg(dsi, DSI_IRQSTATUS);
829 830 831 832 833

	for (i = 0; i < 4; ++i) {
		if ((irqstatus & (1 << i)) == 0) {
			vcstatus[i] = 0;
			continue;
T
Tomi Valkeinen 已提交
834 835
		}

836
		vcstatus[i] = dsi_read_reg(dsi, DSI_VC_IRQSTATUS(i));
837

838
		dsi_write_reg(dsi, DSI_VC_IRQSTATUS(i), vcstatus[i]);
T
Tomi Valkeinen 已提交
839
		/* flush posted write */
840
		dsi_read_reg(dsi, DSI_VC_IRQSTATUS(i));
T
Tomi Valkeinen 已提交
841 842 843
	}

	if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
844
		ciostatus = dsi_read_reg(dsi, DSI_COMPLEXIO_IRQ_STATUS);
T
Tomi Valkeinen 已提交
845

846
		dsi_write_reg(dsi, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
T
Tomi Valkeinen 已提交
847
		/* flush posted write */
848
		dsi_read_reg(dsi, DSI_COMPLEXIO_IRQ_STATUS);
849 850 851
	} else {
		ciostatus = 0;
	}
T
Tomi Valkeinen 已提交
852

853 854
#ifdef DSI_CATCH_MISSING_TE
	if (irqstatus & DSI_IRQ_TE_TRIGGER)
855
		del_timer(&dsi->te_timer);
856 857
#endif

858 859
	/* make a copy and unlock, so that isrs can unregister
	 * themselves */
860 861
	memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
		sizeof(dsi->isr_tables));
862

863
	spin_unlock(&dsi->irq_lock);
864

865
	dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
866

867
	dsi_handle_irq_errors(dsi, irqstatus, vcstatus, ciostatus);
868

869
	dsi_collect_irq_stats(dsi, irqstatus, vcstatus, ciostatus);
870

871
	return IRQ_HANDLED;
T
Tomi Valkeinen 已提交
872 873
}

874
/* dsi->irq_lock has to be locked by the caller */
875 876 877 878 879 880
static void _omap_dsi_configure_irqs(struct dsi_data *dsi,
				     struct dsi_isr_data *isr_array,
				     unsigned int isr_array_size,
				     u32 default_mask,
				     const struct dsi_reg enable_reg,
				     const struct dsi_reg status_reg)
T
Tomi Valkeinen 已提交
881
{
882 883 884
	struct dsi_isr_data *isr_data;
	u32 mask;
	u32 old_mask;
T
Tomi Valkeinen 已提交
885 886
	int i;

887
	mask = default_mask;
T
Tomi Valkeinen 已提交
888

889 890
	for (i = 0; i < isr_array_size; i++) {
		isr_data = &isr_array[i];
T
Tomi Valkeinen 已提交
891

892 893 894 895
		if (isr_data->isr == NULL)
			continue;

		mask |= isr_data->mask;
T
Tomi Valkeinen 已提交
896 897
	}

898
	old_mask = dsi_read_reg(dsi, enable_reg);
899
	/* clear the irqstatus for newly enabled irqs */
900 901
	dsi_write_reg(dsi, status_reg, (mask ^ old_mask) & mask);
	dsi_write_reg(dsi, enable_reg, mask);
902 903

	/* flush posted writes */
904 905
	dsi_read_reg(dsi, enable_reg);
	dsi_read_reg(dsi, status_reg);
906
}
T
Tomi Valkeinen 已提交
907

908
/* dsi->irq_lock has to be locked by the caller */
909
static void _omap_dsi_set_irqs(struct dsi_data *dsi)
910 911
{
	u32 mask = DSI_IRQ_ERROR_MASK;
T
Tomi Valkeinen 已提交
912
#ifdef DSI_CATCH_MISSING_TE
913
	mask |= DSI_IRQ_TE_TRIGGER;
T
Tomi Valkeinen 已提交
914
#endif
915
	_omap_dsi_configure_irqs(dsi, dsi->isr_tables.isr_table,
916
			ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
917 918
			DSI_IRQENABLE, DSI_IRQSTATUS);
}
T
Tomi Valkeinen 已提交
919

920
/* dsi->irq_lock has to be locked by the caller */
921
static void _omap_dsi_set_irqs_vc(struct dsi_data *dsi, int vc)
922
{
923
	_omap_dsi_configure_irqs(dsi, dsi->isr_tables.isr_table_vc[vc],
924
			ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
925 926 927 928
			DSI_VC_IRQ_ERROR_MASK,
			DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
}

929
/* dsi->irq_lock has to be locked by the caller */
930
static void _omap_dsi_set_irqs_cio(struct dsi_data *dsi)
931
{
932
	_omap_dsi_configure_irqs(dsi, dsi->isr_tables.isr_table_cio,
933
			ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
934 935 936 937
			DSI_CIO_IRQ_ERROR_MASK,
			DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
}

938
static void _dsi_initialize_irq(struct dsi_data *dsi)
939 940 941 942
{
	unsigned long flags;
	int vc;

943
	spin_lock_irqsave(&dsi->irq_lock, flags);
944

945
	memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
946

947
	_omap_dsi_set_irqs(dsi);
948
	for (vc = 0; vc < 4; ++vc)
949 950
		_omap_dsi_set_irqs_vc(dsi, vc);
	_omap_dsi_set_irqs_cio(dsi);
951

952
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
953
}
T
Tomi Valkeinen 已提交
954

955
static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
956
		struct dsi_isr_data *isr_array, unsigned int isr_array_size)
957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989
{
	struct dsi_isr_data *isr_data;
	int free_idx;
	int i;

	BUG_ON(isr == NULL);

	/* check for duplicate entry and find a free slot */
	free_idx = -1;
	for (i = 0; i < isr_array_size; i++) {
		isr_data = &isr_array[i];

		if (isr_data->isr == isr && isr_data->arg == arg &&
				isr_data->mask == mask) {
			return -EINVAL;
		}

		if (isr_data->isr == NULL && free_idx == -1)
			free_idx = i;
	}

	if (free_idx == -1)
		return -EBUSY;

	isr_data = &isr_array[free_idx];
	isr_data->isr = isr;
	isr_data->arg = arg;
	isr_data->mask = mask;

	return 0;
}

static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
990
		struct dsi_isr_data *isr_array, unsigned int isr_array_size)
991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010
{
	struct dsi_isr_data *isr_data;
	int i;

	for (i = 0; i < isr_array_size; i++) {
		isr_data = &isr_array[i];
		if (isr_data->isr != isr || isr_data->arg != arg ||
				isr_data->mask != mask)
			continue;

		isr_data->isr = NULL;
		isr_data->arg = NULL;
		isr_data->mask = 0;

		return 0;
	}

	return -EINVAL;
}

1011 1012
static int dsi_register_isr(struct dsi_data *dsi, omap_dsi_isr_t isr,
			    void *arg, u32 mask)
1013 1014 1015 1016
{
	unsigned long flags;
	int r;

1017
	spin_lock_irqsave(&dsi->irq_lock, flags);
1018

1019 1020
	r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
			ARRAY_SIZE(dsi->isr_tables.isr_table));
1021 1022

	if (r == 0)
1023
		_omap_dsi_set_irqs(dsi);
1024

1025
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
1026 1027 1028 1029

	return r;
}

1030 1031
static int dsi_unregister_isr(struct dsi_data *dsi, omap_dsi_isr_t isr,
			      void *arg, u32 mask)
1032 1033 1034 1035
{
	unsigned long flags;
	int r;

1036
	spin_lock_irqsave(&dsi->irq_lock, flags);
1037

1038 1039
	r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
			ARRAY_SIZE(dsi->isr_tables.isr_table));
1040 1041

	if (r == 0)
1042
		_omap_dsi_set_irqs(dsi);
1043

1044
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
1045 1046 1047 1048

	return r;
}

1049 1050
static int dsi_register_isr_vc(struct dsi_data *dsi, int channel,
			       omap_dsi_isr_t isr, void *arg, u32 mask)
1051 1052 1053 1054
{
	unsigned long flags;
	int r;

1055
	spin_lock_irqsave(&dsi->irq_lock, flags);
1056 1057

	r = _dsi_register_isr(isr, arg, mask,
1058 1059
			dsi->isr_tables.isr_table_vc[channel],
			ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
1060 1061

	if (r == 0)
1062
		_omap_dsi_set_irqs_vc(dsi, channel);
1063

1064
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
1065 1066 1067 1068

	return r;
}

1069 1070
static int dsi_unregister_isr_vc(struct dsi_data *dsi, int channel,
				 omap_dsi_isr_t isr, void *arg, u32 mask)
1071 1072 1073 1074
{
	unsigned long flags;
	int r;

1075
	spin_lock_irqsave(&dsi->irq_lock, flags);
1076 1077

	r = _dsi_unregister_isr(isr, arg, mask,
1078 1079
			dsi->isr_tables.isr_table_vc[channel],
			ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
1080 1081

	if (r == 0)
1082
		_omap_dsi_set_irqs_vc(dsi, channel);
1083

1084
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
1085 1086 1087 1088

	return r;
}

1089 1090
static int dsi_register_isr_cio(struct dsi_data *dsi, omap_dsi_isr_t isr,
				void *arg, u32 mask)
1091 1092 1093 1094
{
	unsigned long flags;
	int r;

1095
	spin_lock_irqsave(&dsi->irq_lock, flags);
1096

1097 1098
	r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
			ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
1099 1100

	if (r == 0)
1101
		_omap_dsi_set_irqs_cio(dsi);
1102

1103
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
1104 1105 1106 1107

	return r;
}

1108 1109
static int dsi_unregister_isr_cio(struct dsi_data *dsi, omap_dsi_isr_t isr,
				  void *arg, u32 mask)
1110 1111 1112 1113
{
	unsigned long flags;
	int r;

1114
	spin_lock_irqsave(&dsi->irq_lock, flags);
1115

1116 1117
	r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
			ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
1118 1119

	if (r == 0)
1120
		_omap_dsi_set_irqs_cio(dsi);
1121

1122
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
1123 1124

	return r;
T
Tomi Valkeinen 已提交
1125 1126
}

1127
static u32 dsi_get_errors(struct dsi_data *dsi)
T
Tomi Valkeinen 已提交
1128 1129 1130
{
	unsigned long flags;
	u32 e;
1131

1132 1133 1134 1135
	spin_lock_irqsave(&dsi->errors_lock, flags);
	e = dsi->errors;
	dsi->errors = 0;
	spin_unlock_irqrestore(&dsi->errors_lock, flags);
T
Tomi Valkeinen 已提交
1136 1137 1138
	return e;
}

1139
static int dsi_runtime_get(struct dsi_data *dsi)
T
Tomi Valkeinen 已提交
1140
{
1141 1142 1143 1144
	int r;

	DSSDBG("dsi_runtime_get\n");

1145
	r = pm_runtime_get_sync(dsi->dev);
1146 1147 1148 1149
	WARN_ON(r < 0);
	return r < 0 ? r : 0;
}

1150
static void dsi_runtime_put(struct dsi_data *dsi)
1151 1152 1153 1154 1155
{
	int r;

	DSSDBG("dsi_runtime_put\n");

1156
	r = pm_runtime_put_sync(dsi->dev);
1157
	WARN_ON(r < 0 && r != -ENOSYS);
T
Tomi Valkeinen 已提交
1158 1159
}

1160
static int dsi_regulator_init(struct dsi_data *dsi)
1161 1162 1163 1164 1165 1166
{
	struct regulator *vdds_dsi;

	if (dsi->vdds_dsi_reg != NULL)
		return 0;

1167
	vdds_dsi = devm_regulator_get(dsi->dev, "vdd");
1168 1169

	if (IS_ERR(vdds_dsi)) {
1170
		if (PTR_ERR(vdds_dsi) != -EPROBE_DEFER)
1171
			DSSERR("can't get DSI VDD regulator\n");
1172 1173 1174 1175 1176 1177 1178 1179
		return PTR_ERR(vdds_dsi);
	}

	dsi->vdds_dsi_reg = vdds_dsi;

	return 0;
}

1180
static void _dsi_print_reset_status(struct dsi_data *dsi)
T
Tomi Valkeinen 已提交
1181 1182
{
	u32 l;
1183
	int b0, b1, b2;
T
Tomi Valkeinen 已提交
1184 1185 1186 1187

	/* A dummy read using the SCP interface to any DSIPHY register is
	 * required after DSIPHY reset to complete the reset of the DSI complex
	 * I/O. */
1188
	l = dsi_read_reg(dsi, DSI_DSIPHY_CFG5);
T
Tomi Valkeinen 已提交
1189

1190
	if (dsi->data->quirks & DSI_QUIRK_REVERSE_TXCLKESC) {
1191 1192 1193 1194 1195 1196 1197 1198 1199
		b0 = 28;
		b1 = 27;
		b2 = 26;
	} else {
		b0 = 24;
		b1 = 25;
		b2 = 26;
	}

1200
#define DSI_FLD_GET(fld, start, end)\
1201
	FLD_GET(dsi_read_reg(dsi, DSI_##fld), start, end)
1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213

	pr_debug("DSI resets: PLL (%d) CIO (%d) PHY (%x%x%x, %d, %d, %d)\n",
		DSI_FLD_GET(PLL_STATUS, 0, 0),
		DSI_FLD_GET(COMPLEXIO_CFG1, 29, 29),
		DSI_FLD_GET(DSIPHY_CFG5, b0, b0),
		DSI_FLD_GET(DSIPHY_CFG5, b1, b1),
		DSI_FLD_GET(DSIPHY_CFG5, b2, b2),
		DSI_FLD_GET(DSIPHY_CFG5, 29, 29),
		DSI_FLD_GET(DSIPHY_CFG5, 30, 30),
		DSI_FLD_GET(DSIPHY_CFG5, 31, 31));

#undef DSI_FLD_GET
T
Tomi Valkeinen 已提交
1214 1215
}

1216
static inline int dsi_if_enable(struct dsi_data *dsi, bool enable)
T
Tomi Valkeinen 已提交
1217 1218 1219 1220
{
	DSSDBG("dsi_if_enable(%d)\n", enable);

	enable = enable ? 1 : 0;
1221
	REG_FLD_MOD(dsi, DSI_CTRL, enable, 0, 0); /* IF_EN */
T
Tomi Valkeinen 已提交
1222

1223
	if (!wait_for_bit_change(dsi, DSI_CTRL, 0, enable)) {
1224 1225
		DSSERR("Failed to set dsi_if_enable to %d\n", enable);
		return -EIO;
T
Tomi Valkeinen 已提交
1226 1227 1228 1229 1230
	}

	return 0;
}

1231
static unsigned long dsi_get_pll_hsdiv_dispc_rate(struct dsi_data *dsi)
T
Tomi Valkeinen 已提交
1232
{
1233
	return dsi->pll.cinfo.clkout[HSDIV_DISPC];
T
Tomi Valkeinen 已提交
1234 1235
}

1236
static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct dsi_data *dsi)
T
Tomi Valkeinen 已提交
1237
{
1238
	return dsi->pll.cinfo.clkout[HSDIV_DSI];
T
Tomi Valkeinen 已提交
1239 1240
}

1241
static unsigned long dsi_get_txbyteclkhs(struct dsi_data *dsi)
T
Tomi Valkeinen 已提交
1242
{
1243
	return dsi->pll.cinfo.clkdco / 16;
T
Tomi Valkeinen 已提交
1244 1245
}

1246
static unsigned long dsi_fclk_rate(struct dsi_data *dsi)
T
Tomi Valkeinen 已提交
1247 1248
{
	unsigned long r;
1249
	enum dss_clk_source source;
T
Tomi Valkeinen 已提交
1250

1251 1252
	source = dss_get_dsi_clk_source(dsi->dss, dsi->module_id);
	if (source == DSS_CLK_SRC_FCK) {
1253
		/* DSI FCLK source is DSS_CLK_FCK */
1254
		r = clk_get_rate(dsi->dss_clk);
T
Tomi Valkeinen 已提交
1255
	} else {
1256
		/* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
1257
		r = dsi_get_pll_hsdiv_dsi_rate(dsi);
T
Tomi Valkeinen 已提交
1258 1259 1260 1261 1262
	}

	return r;
}

1263 1264 1265
static int dsi_lp_clock_calc(unsigned long dsi_fclk,
		unsigned long lp_clk_min, unsigned long lp_clk_max,
		struct dsi_lp_clock_info *lp_cinfo)
1266
{
1267
	unsigned int lp_clk_div;
1268 1269 1270 1271 1272 1273 1274 1275
	unsigned long lp_clk;

	lp_clk_div = DIV_ROUND_UP(dsi_fclk, lp_clk_max * 2);
	lp_clk = dsi_fclk / 2 / lp_clk_div;

	if (lp_clk < lp_clk_min || lp_clk > lp_clk_max)
		return -EINVAL;

1276 1277
	lp_cinfo->lp_clk_div = lp_clk_div;
	lp_cinfo->lp_clk = lp_clk;
1278 1279 1280 1281

	return 0;
}

1282
static int dsi_set_lp_clk_divisor(struct dsi_data *dsi)
T
Tomi Valkeinen 已提交
1283 1284
{
	unsigned long dsi_fclk;
1285
	unsigned int lp_clk_div;
T
Tomi Valkeinen 已提交
1286
	unsigned long lp_clk;
1287
	unsigned int lpdiv_max = dsi->data->max_pll_lpdiv;
1288

T
Tomi Valkeinen 已提交
1289

1290
	lp_clk_div = dsi->user_lp_cinfo.lp_clk_div;
T
Tomi Valkeinen 已提交
1291

1292
	if (lp_clk_div == 0 || lp_clk_div > lpdiv_max)
T
Tomi Valkeinen 已提交
1293 1294
		return -EINVAL;

1295
	dsi_fclk = dsi_fclk_rate(dsi);
T
Tomi Valkeinen 已提交
1296 1297 1298 1299

	lp_clk = dsi_fclk / 2 / lp_clk_div;

	DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
1300 1301
	dsi->current_lp_cinfo.lp_clk = lp_clk;
	dsi->current_lp_cinfo.lp_clk_div = lp_clk_div;
T
Tomi Valkeinen 已提交
1302

1303
	/* LP_CLK_DIVISOR */
1304
	REG_FLD_MOD(dsi, DSI_CLK_CTRL, lp_clk_div, 12, 0);
T
Tomi Valkeinen 已提交
1305

1306
	/* LP_RX_SYNCHRO_ENABLE */
1307
	REG_FLD_MOD(dsi, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
T
Tomi Valkeinen 已提交
1308 1309 1310 1311

	return 0;
}

1312
static void dsi_enable_scp_clk(struct dsi_data *dsi)
1313
{
1314
	if (dsi->scp_clk_refcount++ == 0)
1315
		REG_FLD_MOD(dsi, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
1316 1317
}

1318
static void dsi_disable_scp_clk(struct dsi_data *dsi)
1319
{
1320 1321
	WARN_ON(dsi->scp_clk_refcount == 0);
	if (--dsi->scp_clk_refcount == 0)
1322
		REG_FLD_MOD(dsi, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
1323
}
T
Tomi Valkeinen 已提交
1324 1325 1326 1327 1328 1329 1330 1331

enum dsi_pll_power_state {
	DSI_PLL_POWER_OFF	= 0x0,
	DSI_PLL_POWER_ON_HSCLK	= 0x1,
	DSI_PLL_POWER_ON_ALL	= 0x2,
	DSI_PLL_POWER_ON_DIV	= 0x3,
};

1332
static int dsi_pll_power(struct dsi_data *dsi, enum dsi_pll_power_state state)
T
Tomi Valkeinen 已提交
1333 1334 1335
{
	int t = 0;

1336
	/* DSI-PLL power command 0x3 is not working */
1337 1338
	if ((dsi->data->quirks & DSI_QUIRK_PLL_PWR_BUG) &&
	    state == DSI_PLL_POWER_ON_DIV)
1339 1340
		state = DSI_PLL_POWER_ON_ALL;

1341
	/* PLL_PWR_CMD */
1342
	REG_FLD_MOD(dsi, DSI_CLK_CTRL, state, 31, 30);
T
Tomi Valkeinen 已提交
1343 1344

	/* PLL_PWR_STATUS */
1345
	while (FLD_GET(dsi_read_reg(dsi, DSI_CLK_CTRL), 29, 28) != state) {
1346
		if (++t > 1000) {
T
Tomi Valkeinen 已提交
1347 1348 1349 1350
			DSSERR("Failed to set DSI PLL power mode to %d\n",
					state);
			return -ENODEV;
		}
1351
		udelay(1);
T
Tomi Valkeinen 已提交
1352 1353 1354 1355 1356 1357
	}

	return 0;
}


1358 1359
static void dsi_pll_calc_dsi_fck(struct dsi_data *dsi,
				 struct dss_pll_clock_info *cinfo)
1360 1361 1362
{
	unsigned long max_dsi_fck;

1363
	max_dsi_fck = dsi->data->max_fck_freq;
1364

1365 1366
	cinfo->mX[HSDIV_DSI] = DIV_ROUND_UP(cinfo->clkdco, max_dsi_fck);
	cinfo->clkout[HSDIV_DSI] = cinfo->clkdco / cinfo->mX[HSDIV_DSI];
1367 1368
}

1369
static int dsi_pll_enable(struct dss_pll *pll)
1370
{
1371
	struct dsi_data *dsi = container_of(pll, struct dsi_data, pll);
T
Tomi Valkeinen 已提交
1372 1373 1374 1375
	int r = 0;

	DSSDBG("PLL init\n");

1376
	r = dsi_regulator_init(dsi);
1377 1378
	if (r)
		return r;
1379

1380
	r = dsi_runtime_get(dsi);
1381 1382 1383
	if (r)
		return r;

1384 1385 1386
	/*
	 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
	 */
1387
	dsi_enable_scp_clk(dsi);
T
Tomi Valkeinen 已提交
1388

1389 1390
	if (!dsi->vdds_dsi_enabled) {
		r = regulator_enable(dsi->vdds_dsi_reg);
1391 1392
		if (r)
			goto err0;
1393
		dsi->vdds_dsi_enabled = true;
1394
	}
T
Tomi Valkeinen 已提交
1395 1396 1397 1398

	/* XXX PLL does not come out of reset without this... */
	dispc_pck_free_enable(1);

1399
	if (!wait_for_bit_change(dsi, DSI_PLL_STATUS, 0, 1)) {
T
Tomi Valkeinen 已提交
1400 1401
		DSSERR("PLL not coming out of reset.\n");
		r = -ENODEV;
1402
		dispc_pck_free_enable(0);
T
Tomi Valkeinen 已提交
1403 1404 1405 1406 1407 1408 1409
		goto err1;
	}

	/* XXX ... but if left on, we get problems when planes do not
	 * fill the whole display. No idea about this */
	dispc_pck_free_enable(0);

1410
	r = dsi_pll_power(dsi, DSI_PLL_POWER_ON_ALL);
T
Tomi Valkeinen 已提交
1411 1412 1413 1414 1415 1416 1417 1418

	if (r)
		goto err1;

	DSSDBG("PLL init done\n");

	return 0;
err1:
1419 1420 1421
	if (dsi->vdds_dsi_enabled) {
		regulator_disable(dsi->vdds_dsi_reg);
		dsi->vdds_dsi_enabled = false;
1422
	}
T
Tomi Valkeinen 已提交
1423
err0:
1424 1425
	dsi_disable_scp_clk(dsi);
	dsi_runtime_put(dsi);
T
Tomi Valkeinen 已提交
1426 1427 1428
	return r;
}

1429
static void dsi_pll_uninit(struct dsi_data *dsi, bool disconnect_lanes)
T
Tomi Valkeinen 已提交
1430
{
1431
	dsi_pll_power(dsi, DSI_PLL_POWER_OFF);
1432
	if (disconnect_lanes) {
1433 1434 1435
		WARN_ON(!dsi->vdds_dsi_enabled);
		regulator_disable(dsi->vdds_dsi_reg);
		dsi->vdds_dsi_enabled = false;
1436
	}
1437

1438 1439
	dsi_disable_scp_clk(dsi);
	dsi_runtime_put(dsi);
1440

T
Tomi Valkeinen 已提交
1441 1442 1443
	DSSDBG("PLL uninit done\n");
}

1444 1445 1446 1447
static void dsi_pll_disable(struct dss_pll *pll)
{
	struct dsi_data *dsi = container_of(pll, struct dsi_data, pll);

1448
	dsi_pll_uninit(dsi, true);
1449 1450
}

1451
static void dsi_dump_dsi_clocks(struct dsi_data *dsi, struct seq_file *s)
T
Tomi Valkeinen 已提交
1452
{
1453
	struct dss_pll_clock_info *cinfo = &dsi->pll.cinfo;
1454
	enum dss_clk_source dispc_clk_src, dsi_clk_src;
1455
	int dsi_module = dsi->module_id;
1456
	struct dss_pll *pll = &dsi->pll;
1457

1458 1459
	dispc_clk_src = dss_get_dispc_clk_source(dsi->dss);
	dsi_clk_src = dss_get_dsi_clk_source(dsi->dss, dsi_module);
T
Tomi Valkeinen 已提交
1460

1461
	if (dsi_runtime_get(dsi))
1462
		return;
T
Tomi Valkeinen 已提交
1463

1464
	seq_printf(s,	"- DSI%d PLL -\n", dsi_module + 1);
T
Tomi Valkeinen 已提交
1465

1466
	seq_printf(s,	"dsi pll clkin\t%lu\n", clk_get_rate(pll->clkin));
T
Tomi Valkeinen 已提交
1467

1468
	seq_printf(s,	"Fint\t\t%-16lun %u\n", cinfo->fint, cinfo->n);
T
Tomi Valkeinen 已提交
1469

1470 1471
	seq_printf(s,	"CLKIN4DDR\t%-16lum %u\n",
			cinfo->clkdco, cinfo->m);
T
Tomi Valkeinen 已提交
1472

1473
	seq_printf(s,	"DSI_PLL_HSDIV_DISPC (%s)\t%-16lum_dispc %u\t(%s)\n",
1474
			dss_get_clk_source_name(dsi_module == 0 ?
1475 1476
				DSS_CLK_SRC_PLL1_1 :
				DSS_CLK_SRC_PLL2_1),
1477
			cinfo->clkout[HSDIV_DISPC],
1478
			cinfo->mX[HSDIV_DISPC],
1479
			dispc_clk_src == DSS_CLK_SRC_FCK ?
1480
			"off" : "on");
T
Tomi Valkeinen 已提交
1481

1482
	seq_printf(s,	"DSI_PLL_HSDIV_DSI (%s)\t%-16lum_dsi %u\t(%s)\n",
1483
			dss_get_clk_source_name(dsi_module == 0 ?
1484 1485
				DSS_CLK_SRC_PLL1_2 :
				DSS_CLK_SRC_PLL2_2),
1486
			cinfo->clkout[HSDIV_DSI],
1487
			cinfo->mX[HSDIV_DSI],
1488
			dsi_clk_src == DSS_CLK_SRC_FCK ?
1489
			"off" : "on");
T
Tomi Valkeinen 已提交
1490

1491
	seq_printf(s,	"- DSI%d -\n", dsi_module + 1);
T
Tomi Valkeinen 已提交
1492

1493
	seq_printf(s,	"dsi fclk source = %s\n",
1494
			dss_get_clk_source_name(dsi_clk_src));
T
Tomi Valkeinen 已提交
1495

1496
	seq_printf(s,	"DSI_FCLK\t%lu\n", dsi_fclk_rate(dsi));
T
Tomi Valkeinen 已提交
1497 1498

	seq_printf(s,	"DDR_CLK\t\t%lu\n",
1499
			cinfo->clkdco / 4);
T
Tomi Valkeinen 已提交
1500

1501
	seq_printf(s,	"TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsi));
T
Tomi Valkeinen 已提交
1502

1503
	seq_printf(s,	"LP_CLK\t\t%lu\n", dsi->current_lp_cinfo.lp_clk);
T
Tomi Valkeinen 已提交
1504

1505
	dsi_runtime_put(dsi);
T
Tomi Valkeinen 已提交
1506 1507
}

1508 1509
void dsi_dump_clocks(struct seq_file *s)
{
1510
	struct dsi_data *dsi;
1511 1512 1513
	int i;

	for  (i = 0; i < MAX_NUM_DSI; i++) {
1514 1515 1516
		dsi = dsi_get_dsi_from_id(i);
		if (dsi)
			dsi_dump_dsi_clocks(dsi, s);
1517 1518 1519
	}
}

1520
#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1521
static void dsi_dump_dsi_irqs(struct dsi_data *dsi, struct seq_file *s)
1522 1523 1524 1525
{
	unsigned long flags;
	struct dsi_irq_stats stats;

1526
	spin_lock_irqsave(&dsi->irq_stats_lock, flags);
1527

1528 1529 1530
	stats = dsi->irq_stats;
	memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
	dsi->irq_stats.last_reset = jiffies;
1531

1532
	spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
1533 1534 1535 1536 1537 1538 1539 1540

	seq_printf(s, "period %u ms\n",
			jiffies_to_msecs(jiffies - stats.last_reset));

	seq_printf(s, "irqs %d\n", stats.irq_count);
#define PIS(x) \
	seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);

1541
	seq_printf(s, "-- DSI%d interrupts --\n", dsi->module_id + 1);
1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607
	PIS(VC0);
	PIS(VC1);
	PIS(VC2);
	PIS(VC3);
	PIS(WAKEUP);
	PIS(RESYNC);
	PIS(PLL_LOCK);
	PIS(PLL_UNLOCK);
	PIS(PLL_RECALL);
	PIS(COMPLEXIO_ERR);
	PIS(HS_TX_TIMEOUT);
	PIS(LP_RX_TIMEOUT);
	PIS(TE_TRIGGER);
	PIS(ACK_TRIGGER);
	PIS(SYNC_LOST);
	PIS(LDO_POWER_GOOD);
	PIS(TA_TIMEOUT);
#undef PIS

#define PIS(x) \
	seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
			stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
			stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
			stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
			stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);

	seq_printf(s, "-- VC interrupts --\n");
	PIS(CS);
	PIS(ECC_CORR);
	PIS(PACKET_SENT);
	PIS(FIFO_TX_OVF);
	PIS(FIFO_RX_OVF);
	PIS(BTA);
	PIS(ECC_NO_CORR);
	PIS(FIFO_TX_UDF);
	PIS(PP_BUSY_CHANGE);
#undef PIS

#define PIS(x) \
	seq_printf(s, "%-20s %10d\n", #x, \
			stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);

	seq_printf(s, "-- CIO interrupts --\n");
	PIS(ERRSYNCESC1);
	PIS(ERRSYNCESC2);
	PIS(ERRSYNCESC3);
	PIS(ERRESC1);
	PIS(ERRESC2);
	PIS(ERRESC3);
	PIS(ERRCONTROL1);
	PIS(ERRCONTROL2);
	PIS(ERRCONTROL3);
	PIS(STATEULPS1);
	PIS(STATEULPS2);
	PIS(STATEULPS3);
	PIS(ERRCONTENTIONLP0_1);
	PIS(ERRCONTENTIONLP1_1);
	PIS(ERRCONTENTIONLP0_2);
	PIS(ERRCONTENTIONLP1_2);
	PIS(ERRCONTENTIONLP0_3);
	PIS(ERRCONTENTIONLP1_3);
	PIS(ULPSACTIVENOT_ALL0);
	PIS(ULPSACTIVENOT_ALL1);
#undef PIS
}

1608
static int dsi1_dump_irqs(struct seq_file *s, void *p)
T
Tomi Valkeinen 已提交
1609
{
1610
	struct dsi_data *dsi = dsi_get_dsi_from_id(0);
1611

1612
	dsi_dump_dsi_irqs(dsi, s);
1613
	return 0;
1614 1615
}

1616
static int dsi2_dump_irqs(struct seq_file *s, void *p)
1617
{
1618
	struct dsi_data *dsi = dsi_get_dsi_from_id(1);
1619

1620
	dsi_dump_dsi_irqs(dsi, s);
1621
	return 0;
1622 1623 1624
}
#endif

1625
static void dsi_dump_dsi_regs(struct dsi_data *dsi, struct seq_file *s)
1626
{
1627
#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsi, r))
T
Tomi Valkeinen 已提交
1628

1629
	if (dsi_runtime_get(dsi))
1630
		return;
1631
	dsi_enable_scp_clk(dsi);
T
Tomi Valkeinen 已提交
1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702

	DUMPREG(DSI_REVISION);
	DUMPREG(DSI_SYSCONFIG);
	DUMPREG(DSI_SYSSTATUS);
	DUMPREG(DSI_IRQSTATUS);
	DUMPREG(DSI_IRQENABLE);
	DUMPREG(DSI_CTRL);
	DUMPREG(DSI_COMPLEXIO_CFG1);
	DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
	DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
	DUMPREG(DSI_CLK_CTRL);
	DUMPREG(DSI_TIMING1);
	DUMPREG(DSI_TIMING2);
	DUMPREG(DSI_VM_TIMING1);
	DUMPREG(DSI_VM_TIMING2);
	DUMPREG(DSI_VM_TIMING3);
	DUMPREG(DSI_CLK_TIMING);
	DUMPREG(DSI_TX_FIFO_VC_SIZE);
	DUMPREG(DSI_RX_FIFO_VC_SIZE);
	DUMPREG(DSI_COMPLEXIO_CFG2);
	DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
	DUMPREG(DSI_VM_TIMING4);
	DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
	DUMPREG(DSI_VM_TIMING5);
	DUMPREG(DSI_VM_TIMING6);
	DUMPREG(DSI_VM_TIMING7);
	DUMPREG(DSI_STOPCLK_TIMING);

	DUMPREG(DSI_VC_CTRL(0));
	DUMPREG(DSI_VC_TE(0));
	DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
	DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
	DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
	DUMPREG(DSI_VC_IRQSTATUS(0));
	DUMPREG(DSI_VC_IRQENABLE(0));

	DUMPREG(DSI_VC_CTRL(1));
	DUMPREG(DSI_VC_TE(1));
	DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
	DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
	DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
	DUMPREG(DSI_VC_IRQSTATUS(1));
	DUMPREG(DSI_VC_IRQENABLE(1));

	DUMPREG(DSI_VC_CTRL(2));
	DUMPREG(DSI_VC_TE(2));
	DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
	DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
	DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
	DUMPREG(DSI_VC_IRQSTATUS(2));
	DUMPREG(DSI_VC_IRQENABLE(2));

	DUMPREG(DSI_VC_CTRL(3));
	DUMPREG(DSI_VC_TE(3));
	DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
	DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
	DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
	DUMPREG(DSI_VC_IRQSTATUS(3));
	DUMPREG(DSI_VC_IRQENABLE(3));

	DUMPREG(DSI_DSIPHY_CFG0);
	DUMPREG(DSI_DSIPHY_CFG1);
	DUMPREG(DSI_DSIPHY_CFG2);
	DUMPREG(DSI_DSIPHY_CFG5);

	DUMPREG(DSI_PLL_CONTROL);
	DUMPREG(DSI_PLL_STATUS);
	DUMPREG(DSI_PLL_GO);
	DUMPREG(DSI_PLL_CONFIGURATION1);
	DUMPREG(DSI_PLL_CONFIGURATION2);

1703 1704
	dsi_disable_scp_clk(dsi);
	dsi_runtime_put(dsi);
T
Tomi Valkeinen 已提交
1705 1706 1707
#undef DUMPREG
}

1708
static int dsi1_dump_regs(struct seq_file *s, void *p)
1709
{
1710
	struct dsi_data *dsi = dsi_get_dsi_from_id(0);
1711

1712
	dsi_dump_dsi_regs(dsi, s);
1713
	return 0;
1714 1715
}

1716
static int dsi2_dump_regs(struct seq_file *s, void *p)
1717
{
1718
	struct dsi_data *dsi = dsi_get_dsi_from_id(1);
1719

1720
	dsi_dump_dsi_regs(dsi, s);
1721
	return 0;
1722 1723
}

1724
enum dsi_cio_power_state {
T
Tomi Valkeinen 已提交
1725 1726 1727 1728 1729
	DSI_COMPLEXIO_POWER_OFF		= 0x0,
	DSI_COMPLEXIO_POWER_ON		= 0x1,
	DSI_COMPLEXIO_POWER_ULPS	= 0x2,
};

1730
static int dsi_cio_power(struct dsi_data *dsi, enum dsi_cio_power_state state)
T
Tomi Valkeinen 已提交
1731 1732 1733 1734
{
	int t = 0;

	/* PWR_CMD */
1735
	REG_FLD_MOD(dsi, DSI_COMPLEXIO_CFG1, state, 28, 27);
T
Tomi Valkeinen 已提交
1736 1737

	/* PWR_STATUS */
1738
	while (FLD_GET(dsi_read_reg(dsi, DSI_COMPLEXIO_CFG1),
1739
			26, 25) != state) {
1740
		if (++t > 1000) {
T
Tomi Valkeinen 已提交
1741 1742 1743 1744
			DSSERR("failed to set complexio power state to "
					"%d\n", state);
			return -ENODEV;
		}
1745
		udelay(1);
T
Tomi Valkeinen 已提交
1746 1747 1748 1749 1750
	}

	return 0;
}

1751
static unsigned int dsi_get_line_buf_size(struct dsi_data *dsi)
1752 1753 1754 1755 1756 1757 1758
{
	int val;

	/* line buffer on OMAP3 is 1024 x 24bits */
	/* XXX: for some reason using full buffer size causes
	 * considerable TX slowdown with update sizes that fill the
	 * whole buffer */
1759
	if (!(dsi->data->quirks & DSI_QUIRK_GNQ))
1760 1761
		return 1023 * 3;

1762
	val = REG_GET(dsi, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */
1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776

	switch (val) {
	case 1:
		return 512 * 3;		/* 512x24 bits */
	case 2:
		return 682 * 3;		/* 682x24 bits */
	case 3:
		return 853 * 3;		/* 853x24 bits */
	case 4:
		return 1024 * 3;	/* 1024x24 bits */
	case 5:
		return 1194 * 3;	/* 1194x24 bits */
	case 6:
		return 1365 * 3;	/* 1365x24 bits */
1777 1778
	case 7:
		return 1920 * 3;	/* 1920x24 bits */
1779 1780
	default:
		BUG();
1781
		return 0;
1782 1783 1784
	}
}

1785
static int dsi_set_lane_config(struct dsi_data *dsi)
T
Tomi Valkeinen 已提交
1786
{
1787 1788 1789 1790 1791 1792 1793 1794
	static const u8 offsets[] = { 0, 4, 8, 12, 16 };
	static const enum dsi_lane_function functions[] = {
		DSI_LANE_CLK,
		DSI_LANE_DATA1,
		DSI_LANE_DATA2,
		DSI_LANE_DATA3,
		DSI_LANE_DATA4,
	};
T
Tomi Valkeinen 已提交
1795
	u32 r;
1796
	int i;
T
Tomi Valkeinen 已提交
1797

1798
	r = dsi_read_reg(dsi, DSI_COMPLEXIO_CFG1);
1799 1800

	for (i = 0; i < dsi->num_lanes_used; ++i) {
1801 1802 1803
		unsigned int offset = offsets[i];
		unsigned int polarity, lane_number;
		unsigned int t;
1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816

		for (t = 0; t < dsi->num_lanes_supported; ++t)
			if (dsi->lanes[t].function == functions[i])
				break;

		if (t == dsi->num_lanes_supported)
			return -EINVAL;

		lane_number = t;
		polarity = dsi->lanes[t].polarity;

		r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
		r = FLD_MOD(r, polarity, offset + 3, offset + 3);
1817 1818
	}

1819 1820
	/* clear the unused lanes */
	for (; i < dsi->num_lanes_supported; ++i) {
1821
		unsigned int offset = offsets[i];
1822 1823 1824

		r = FLD_MOD(r, 0, offset + 2, offset);
		r = FLD_MOD(r, 0, offset + 3, offset + 3);
1825
	}
T
Tomi Valkeinen 已提交
1826

1827
	dsi_write_reg(dsi, DSI_COMPLEXIO_CFG1, r);
T
Tomi Valkeinen 已提交
1828

1829
	return 0;
T
Tomi Valkeinen 已提交
1830 1831
}

1832
static inline unsigned int ns2ddr(struct dsi_data *dsi, unsigned int ns)
T
Tomi Valkeinen 已提交
1833 1834
{
	/* convert time in ns to ddr ticks, rounding up */
1835
	unsigned long ddr_clk = dsi->pll.cinfo.clkdco / 4;
1836

T
Tomi Valkeinen 已提交
1837 1838 1839
	return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
}

1840
static inline unsigned int ddr2ns(struct dsi_data *dsi, unsigned int ddr)
T
Tomi Valkeinen 已提交
1841
{
1842
	unsigned long ddr_clk = dsi->pll.cinfo.clkdco / 4;
1843

T
Tomi Valkeinen 已提交
1844 1845 1846
	return ddr * 1000 * 1000 / (ddr_clk / 1000);
}

1847
static void dsi_cio_timings(struct dsi_data *dsi)
T
Tomi Valkeinen 已提交
1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858
{
	u32 r;
	u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
	u32 tlpx_half, tclk_trail, tclk_zero;
	u32 tclk_prepare;

	/* calculate timings */

	/* 1 * DDR_CLK = 2 * UI */

	/* min 40ns + 4*UI	max 85ns + 6*UI */
1859
	ths_prepare = ns2ddr(dsi, 70) + 2;
T
Tomi Valkeinen 已提交
1860 1861

	/* min 145ns + 10*UI */
1862
	ths_prepare_ths_zero = ns2ddr(dsi, 175) + 2;
T
Tomi Valkeinen 已提交
1863 1864

	/* min max(8*UI, 60ns+4*UI) */
1865
	ths_trail = ns2ddr(dsi, 60) + 5;
T
Tomi Valkeinen 已提交
1866 1867

	/* min 100ns */
1868
	ths_exit = ns2ddr(dsi, 145);
T
Tomi Valkeinen 已提交
1869 1870

	/* tlpx min 50n */
1871
	tlpx_half = ns2ddr(dsi, 25);
T
Tomi Valkeinen 已提交
1872 1873

	/* min 60ns */
1874
	tclk_trail = ns2ddr(dsi, 60) + 2;
T
Tomi Valkeinen 已提交
1875 1876

	/* min 38ns, max 95ns */
1877
	tclk_prepare = ns2ddr(dsi, 65);
T
Tomi Valkeinen 已提交
1878 1879

	/* min tclk-prepare + tclk-zero = 300ns */
1880
	tclk_zero = ns2ddr(dsi, 260);
T
Tomi Valkeinen 已提交
1881 1882

	DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
1883 1884
		ths_prepare, ddr2ns(dsi, ths_prepare),
		ths_prepare_ths_zero, ddr2ns(dsi, ths_prepare_ths_zero));
T
Tomi Valkeinen 已提交
1885
	DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
1886 1887
			ths_trail, ddr2ns(dsi, ths_trail),
			ths_exit, ddr2ns(dsi, ths_exit));
T
Tomi Valkeinen 已提交
1888 1889 1890

	DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
			"tclk_zero %u (%uns)\n",
1891 1892 1893
			tlpx_half, ddr2ns(dsi, tlpx_half),
			tclk_trail, ddr2ns(dsi, tclk_trail),
			tclk_zero, ddr2ns(dsi, tclk_zero));
T
Tomi Valkeinen 已提交
1894
	DSSDBG("tclk_prepare %u (%uns)\n",
1895
			tclk_prepare, ddr2ns(dsi, tclk_prepare));
T
Tomi Valkeinen 已提交
1896 1897 1898

	/* program timings */

1899
	r = dsi_read_reg(dsi, DSI_DSIPHY_CFG0);
T
Tomi Valkeinen 已提交
1900 1901 1902 1903
	r = FLD_MOD(r, ths_prepare, 31, 24);
	r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
	r = FLD_MOD(r, ths_trail, 15, 8);
	r = FLD_MOD(r, ths_exit, 7, 0);
1904
	dsi_write_reg(dsi, DSI_DSIPHY_CFG0, r);
T
Tomi Valkeinen 已提交
1905

1906
	r = dsi_read_reg(dsi, DSI_DSIPHY_CFG1);
1907
	r = FLD_MOD(r, tlpx_half, 20, 16);
T
Tomi Valkeinen 已提交
1908 1909
	r = FLD_MOD(r, tclk_trail, 15, 8);
	r = FLD_MOD(r, tclk_zero, 7, 0);
1910

1911
	if (dsi->data->quirks & DSI_QUIRK_PHY_DCC) {
1912 1913 1914 1915 1916
		r = FLD_MOD(r, 0, 21, 21);	/* DCCEN = disable */
		r = FLD_MOD(r, 1, 22, 22);	/* CLKINP_DIVBY2EN = enable */
		r = FLD_MOD(r, 1, 23, 23);	/* CLKINP_SEL = enable */
	}

1917
	dsi_write_reg(dsi, DSI_DSIPHY_CFG1, r);
T
Tomi Valkeinen 已提交
1918

1919
	r = dsi_read_reg(dsi, DSI_DSIPHY_CFG2);
T
Tomi Valkeinen 已提交
1920
	r = FLD_MOD(r, tclk_prepare, 7, 0);
1921
	dsi_write_reg(dsi, DSI_DSIPHY_CFG2, r);
T
Tomi Valkeinen 已提交
1922 1923
}

1924
/* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
1925 1926 1927
static void dsi_cio_enable_lane_override(struct dsi_data *dsi,
					 unsigned int mask_p,
					 unsigned int mask_n)
1928
{
1929 1930
	int i;
	u32 l;
1931
	u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
1932

1933 1934 1935
	l = 0;

	for (i = 0; i < dsi->num_lanes_supported; ++i) {
1936
		unsigned int p = dsi->lanes[i].polarity;
1937 1938 1939 1940 1941 1942 1943 1944

		if (mask_p & (1 << i))
			l |= 1 << (i * 2 + (p ? 0 : 1));

		if (mask_n & (1 << i))
			l |= 1 << (i * 2 + (p ? 1 : 0));
	}

1945 1946 1947 1948 1949
	/*
	 * Bits in REGLPTXSCPDAT4TO0DXDY:
	 * 17: DY0 18: DX0
	 * 19: DY1 20: DX1
	 * 21: DY2 22: DX2
1950 1951
	 * 23: DY3 24: DX3
	 * 25: DY4 26: DX4
1952 1953 1954
	 */

	/* Set the lane override configuration */
1955 1956

	/* REGLPTXSCPDAT4TO0DXDY */
1957
	REG_FLD_MOD(dsi, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
1958 1959

	/* Enable lane override */
1960 1961

	/* ENLPTXSCPDAT */
1962
	REG_FLD_MOD(dsi, DSI_DSIPHY_CFG10, 1, 27, 27);
1963 1964
}

1965
static void dsi_cio_disable_lane_override(struct dsi_data *dsi)
1966 1967
{
	/* Disable lane override */
1968
	REG_FLD_MOD(dsi, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
1969
	/* Reset the lane override configuration */
1970
	/* REGLPTXSCPDAT4TO0DXDY */
1971
	REG_FLD_MOD(dsi, DSI_DSIPHY_CFG10, 0, 22, 17);
1972
}
T
Tomi Valkeinen 已提交
1973

1974
static int dsi_cio_wait_tx_clk_esc_reset(struct dsi_data *dsi)
1975
{
1976 1977 1978 1979 1980 1981
	int t, i;
	bool in_use[DSI_MAX_NR_LANES];
	static const u8 offsets_old[] = { 28, 27, 26 };
	static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
	const u8 *offsets;

1982
	if (dsi->data->quirks & DSI_QUIRK_REVERSE_TXCLKESC)
1983 1984 1985
		offsets = offsets_old;
	else
		offsets = offsets_new;
1986

1987 1988
	for (i = 0; i < dsi->num_lanes_supported; ++i)
		in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
1989 1990 1991 1992 1993 1994

	t = 100000;
	while (true) {
		u32 l;
		int ok;

1995
		l = dsi_read_reg(dsi, DSI_DSIPHY_CFG5);
1996 1997

		ok = 0;
1998 1999
		for (i = 0; i < dsi->num_lanes_supported; ++i) {
			if (!in_use[i] || (l & (1 << offsets[i])))
2000 2001 2002
				ok++;
		}

2003
		if (ok == dsi->num_lanes_supported)
2004 2005 2006
			break;

		if (--t == 0) {
2007 2008
			for (i = 0; i < dsi->num_lanes_supported; ++i) {
				if (!in_use[i] || (l & (1 << offsets[i])))
2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020
					continue;

				DSSERR("CIO TXCLKESC%d domain not coming " \
						"out of reset\n", i);
			}
			return -EIO;
		}
	}

	return 0;
}

2021
/* return bitmask of enabled lanes, lane0 being the lsb */
2022
static unsigned int dsi_get_lane_mask(struct dsi_data *dsi)
2023
{
2024
	unsigned int mask = 0;
2025
	int i;
2026

2027 2028 2029 2030
	for (i = 0; i < dsi->num_lanes_supported; ++i) {
		if (dsi->lanes[i].function != DSI_LANE_UNUSED)
			mask |= 1 << i;
	}
2031

2032
	return mask;
2033 2034
}

2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065
/* OMAP4 CONTROL_DSIPHY */
#define OMAP4_DSIPHY_SYSCON_OFFSET			0x78

#define OMAP4_DSI2_LANEENABLE_SHIFT			29
#define OMAP4_DSI2_LANEENABLE_MASK			(0x7 << 29)
#define OMAP4_DSI1_LANEENABLE_SHIFT			24
#define OMAP4_DSI1_LANEENABLE_MASK			(0x1f << 24)
#define OMAP4_DSI1_PIPD_SHIFT				19
#define OMAP4_DSI1_PIPD_MASK				(0x1f << 19)
#define OMAP4_DSI2_PIPD_SHIFT				14
#define OMAP4_DSI2_PIPD_MASK				(0x1f << 14)

static int dsi_omap4_mux_pads(struct dsi_data *dsi, unsigned int lanes)
{
	u32 enable_mask, enable_shift;
	u32 pipd_mask, pipd_shift;

	if (dsi->module_id == 0) {
		enable_mask = OMAP4_DSI1_LANEENABLE_MASK;
		enable_shift = OMAP4_DSI1_LANEENABLE_SHIFT;
		pipd_mask = OMAP4_DSI1_PIPD_MASK;
		pipd_shift = OMAP4_DSI1_PIPD_SHIFT;
	} else if (dsi->module_id == 1) {
		enable_mask = OMAP4_DSI2_LANEENABLE_MASK;
		enable_shift = OMAP4_DSI2_LANEENABLE_SHIFT;
		pipd_mask = OMAP4_DSI2_PIPD_MASK;
		pipd_shift = OMAP4_DSI2_PIPD_SHIFT;
	} else {
		return -ENODEV;
	}

2066 2067 2068
	return regmap_update_bits(dsi->syscon, OMAP4_DSIPHY_SYSCON_OFFSET,
		enable_mask | pipd_mask,
		(lanes << enable_shift) | (lanes << pipd_shift));
2069 2070
}

2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094
/* OMAP5 CONTROL_DSIPHY */

#define OMAP5_DSIPHY_SYSCON_OFFSET	0x74

#define OMAP5_DSI1_LANEENABLE_SHIFT	24
#define OMAP5_DSI2_LANEENABLE_SHIFT	19
#define OMAP5_DSI_LANEENABLE_MASK	0x1f

static int dsi_omap5_mux_pads(struct dsi_data *dsi, unsigned int lanes)
{
	u32 enable_shift;

	if (dsi->module_id == 0)
		enable_shift = OMAP5_DSI1_LANEENABLE_SHIFT;
	else if (dsi->module_id == 1)
		enable_shift = OMAP5_DSI2_LANEENABLE_SHIFT;
	else
		return -ENODEV;

	return regmap_update_bits(dsi->syscon, OMAP5_DSIPHY_SYSCON_OFFSET,
		OMAP5_DSI_LANEENABLE_MASK << enable_shift,
		lanes << enable_shift);
}

2095 2096
static int dsi_enable_pads(struct dsi_data *dsi, unsigned int lane_mask)
{
2097 2098 2099 2100 2101
	if (dsi->data->model == DSI_MODEL_OMAP4)
		return dsi_omap4_mux_pads(dsi, lane_mask);
	if (dsi->data->model == DSI_MODEL_OMAP5)
		return dsi_omap5_mux_pads(dsi, lane_mask);
	return 0;
2102 2103 2104 2105
}

static void dsi_disable_pads(struct dsi_data *dsi)
{
2106 2107 2108 2109
	if (dsi->data->model == DSI_MODEL_OMAP4)
		dsi_omap4_mux_pads(dsi, 0);
	else if (dsi->data->model == DSI_MODEL_OMAP5)
		dsi_omap5_mux_pads(dsi, 0);
2110 2111
}

2112
static int dsi_cio_init(struct dsi_data *dsi)
T
Tomi Valkeinen 已提交
2113
{
2114
	int r;
2115
	u32 l;
T
Tomi Valkeinen 已提交
2116

2117
	DSSDBG("DSI CIO init starts");
T
Tomi Valkeinen 已提交
2118

2119
	r = dsi_enable_pads(dsi, dsi_get_lane_mask(dsi));
2120 2121
	if (r)
		return r;
2122

2123
	dsi_enable_scp_clk(dsi);
2124

T
Tomi Valkeinen 已提交
2125 2126 2127
	/* A dummy read using the SCP interface to any DSIPHY register is
	 * required after DSIPHY reset to complete the reset of the DSI complex
	 * I/O. */
2128
	dsi_read_reg(dsi, DSI_DSIPHY_CFG5);
T
Tomi Valkeinen 已提交
2129

2130
	if (!wait_for_bit_change(dsi, DSI_DSIPHY_CFG5, 30, 1)) {
2131 2132 2133
		DSSERR("CIO SCP Clock domain not coming out of reset.\n");
		r = -EIO;
		goto err_scp_clk_dom;
T
Tomi Valkeinen 已提交
2134 2135
	}

2136
	r = dsi_set_lane_config(dsi);
2137 2138
	if (r)
		goto err_scp_clk_dom;
T
Tomi Valkeinen 已提交
2139

2140
	/* set TX STOP MODE timer to maximum for this operation */
2141
	l = dsi_read_reg(dsi, DSI_TIMING1);
2142 2143 2144 2145
	l = FLD_MOD(l, 1, 15, 15);	/* FORCE_TX_STOP_MODE_IO */
	l = FLD_MOD(l, 1, 14, 14);	/* STOP_STATE_X16_IO */
	l = FLD_MOD(l, 1, 13, 13);	/* STOP_STATE_X4_IO */
	l = FLD_MOD(l, 0x1fff, 12, 0);	/* STOP_STATE_COUNTER_IO */
2146
	dsi_write_reg(dsi, DSI_TIMING1, l);
2147

2148
	if (dsi->ulps_enabled) {
2149
		unsigned int mask_p;
2150
		int i;
2151

2152 2153
		DSSDBG("manual ulps exit\n");

2154 2155 2156 2157 2158
		/* ULPS is exited by Mark-1 state for 1ms, followed by
		 * stop state. DSS HW cannot do this via the normal
		 * ULPS exit sequence, as after reset the DSS HW thinks
		 * that we are not in ULPS mode, and refuses to send the
		 * sequence. So we need to send the ULPS exit sequence
2159 2160
		 * manually by setting positive lines high and negative lines
		 * low for 1ms.
2161 2162
		 */

2163
		mask_p = 0;
2164

2165 2166 2167 2168 2169
		for (i = 0; i < dsi->num_lanes_supported; ++i) {
			if (dsi->lanes[i].function == DSI_LANE_UNUSED)
				continue;
			mask_p |= 1 << i;
		}
2170

2171
		dsi_cio_enable_lane_override(dsi, mask_p, 0);
2172
	}
T
Tomi Valkeinen 已提交
2173

2174
	r = dsi_cio_power(dsi, DSI_COMPLEXIO_POWER_ON);
T
Tomi Valkeinen 已提交
2175
	if (r)
2176 2177
		goto err_cio_pwr;

2178
	if (!wait_for_bit_change(dsi, DSI_COMPLEXIO_CFG1, 29, 1)) {
2179 2180 2181 2182 2183
		DSSERR("CIO PWR clock domain not coming out of reset.\n");
		r = -ENODEV;
		goto err_cio_pwr_dom;
	}

2184 2185 2186
	dsi_if_enable(dsi, true);
	dsi_if_enable(dsi, false);
	REG_FLD_MOD(dsi, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
T
Tomi Valkeinen 已提交
2187

2188
	r = dsi_cio_wait_tx_clk_esc_reset(dsi);
2189 2190 2191
	if (r)
		goto err_tx_clk_esc_rst;

2192
	if (dsi->ulps_enabled) {
2193 2194 2195 2196 2197 2198 2199
		/* Keep Mark-1 state for 1ms (as per DSI spec) */
		ktime_t wait = ns_to_ktime(1000 * 1000);
		set_current_state(TASK_UNINTERRUPTIBLE);
		schedule_hrtimeout(&wait, HRTIMER_MODE_REL);

		/* Disable the override. The lanes should be set to Mark-11
		 * state by the HW */
2200
		dsi_cio_disable_lane_override(dsi);
2201 2202 2203
	}

	/* FORCE_TX_STOP_MODE_IO */
2204
	REG_FLD_MOD(dsi, DSI_TIMING1, 0, 15, 15);
2205

2206
	dsi_cio_timings(dsi);
T
Tomi Valkeinen 已提交
2207

2208
	if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
2209
		/* DDR_CLK_ALWAYS_ON */
2210
		REG_FLD_MOD(dsi, DSI_CLK_CTRL,
2211
			dsi->vm_timings.ddr_clk_always_on, 13, 13);
2212 2213
	}

2214
	dsi->ulps_enabled = false;
T
Tomi Valkeinen 已提交
2215 2216

	DSSDBG("CIO init done\n");
2217 2218 2219

	return 0;

2220
err_tx_clk_esc_rst:
2221
	REG_FLD_MOD(dsi, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
2222
err_cio_pwr_dom:
2223
	dsi_cio_power(dsi, DSI_COMPLEXIO_POWER_OFF);
2224
err_cio_pwr:
2225
	if (dsi->ulps_enabled)
2226
		dsi_cio_disable_lane_override(dsi);
2227
err_scp_clk_dom:
2228
	dsi_disable_scp_clk(dsi);
2229
	dsi_disable_pads(dsi);
T
Tomi Valkeinen 已提交
2230 2231 2232
	return r;
}

2233
static void dsi_cio_uninit(struct dsi_data *dsi)
T
Tomi Valkeinen 已提交
2234
{
2235
	/* DDR_CLK_ALWAYS_ON */
2236
	REG_FLD_MOD(dsi, DSI_CLK_CTRL, 0, 13, 13);
2237

2238 2239
	dsi_cio_power(dsi, DSI_COMPLEXIO_POWER_OFF);
	dsi_disable_scp_clk(dsi);
2240
	dsi_disable_pads(dsi);
T
Tomi Valkeinen 已提交
2241 2242
}

2243 2244 2245
static void dsi_config_tx_fifo(struct dsi_data *dsi,
			       enum fifo_size size1, enum fifo_size size2,
			       enum fifo_size size3, enum fifo_size size4)
T
Tomi Valkeinen 已提交
2246 2247 2248 2249 2250
{
	u32 r = 0;
	int add = 0;
	int i;

T
Tomi Valkeinen 已提交
2251 2252 2253 2254
	dsi->vc[0].tx_fifo_size = size1;
	dsi->vc[1].tx_fifo_size = size2;
	dsi->vc[2].tx_fifo_size = size3;
	dsi->vc[3].tx_fifo_size = size4;
T
Tomi Valkeinen 已提交
2255 2256 2257

	for (i = 0; i < 4; i++) {
		u8 v;
T
Tomi Valkeinen 已提交
2258
		int size = dsi->vc[i].tx_fifo_size;
T
Tomi Valkeinen 已提交
2259 2260 2261 2262

		if (add + size > 4) {
			DSSERR("Illegal FIFO configuration\n");
			BUG();
2263
			return;
T
Tomi Valkeinen 已提交
2264 2265 2266 2267 2268 2269 2270 2271
		}

		v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
		r |= v << (8 * i);
		/*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
		add += size;
	}

2272
	dsi_write_reg(dsi, DSI_TX_FIFO_VC_SIZE, r);
T
Tomi Valkeinen 已提交
2273 2274
}

2275
static void dsi_config_rx_fifo(struct dsi_data *dsi,
2276
		enum fifo_size size1, enum fifo_size size2,
T
Tomi Valkeinen 已提交
2277 2278 2279 2280 2281 2282
		enum fifo_size size3, enum fifo_size size4)
{
	u32 r = 0;
	int add = 0;
	int i;

T
Tomi Valkeinen 已提交
2283 2284 2285 2286
	dsi->vc[0].rx_fifo_size = size1;
	dsi->vc[1].rx_fifo_size = size2;
	dsi->vc[2].rx_fifo_size = size3;
	dsi->vc[3].rx_fifo_size = size4;
T
Tomi Valkeinen 已提交
2287 2288 2289

	for (i = 0; i < 4; i++) {
		u8 v;
T
Tomi Valkeinen 已提交
2290
		int size = dsi->vc[i].rx_fifo_size;
T
Tomi Valkeinen 已提交
2291 2292 2293 2294

		if (add + size > 4) {
			DSSERR("Illegal FIFO configuration\n");
			BUG();
2295
			return;
T
Tomi Valkeinen 已提交
2296 2297 2298 2299 2300 2301 2302 2303
		}

		v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
		r |= v << (8 * i);
		/*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
		add += size;
	}

2304
	dsi_write_reg(dsi, DSI_RX_FIFO_VC_SIZE, r);
T
Tomi Valkeinen 已提交
2305 2306
}

2307
static int dsi_force_tx_stop_mode_io(struct dsi_data *dsi)
T
Tomi Valkeinen 已提交
2308 2309 2310
{
	u32 r;

2311
	r = dsi_read_reg(dsi, DSI_TIMING1);
T
Tomi Valkeinen 已提交
2312
	r = FLD_MOD(r, 1, 15, 15);	/* FORCE_TX_STOP_MODE_IO */
2313
	dsi_write_reg(dsi, DSI_TIMING1, r);
T
Tomi Valkeinen 已提交
2314

2315
	if (!wait_for_bit_change(dsi, DSI_TIMING1, 15, 0)) {
T
Tomi Valkeinen 已提交
2316 2317 2318 2319 2320 2321 2322
		DSSERR("TX_STOP bit not going down\n");
		return -EIO;
	}

	return 0;
}

2323
static bool dsi_vc_is_enabled(struct dsi_data *dsi, int channel)
2324
{
2325
	return REG_GET(dsi, DSI_VC_CTRL(channel), 0, 0);
2326 2327 2328 2329
}

static void dsi_packet_sent_handler_vp(void *data, u32 mask)
{
2330 2331
	struct dsi_packet_sent_handler_data *vp_data =
		(struct dsi_packet_sent_handler_data *) data;
2332
	struct dsi_data *dsi = vp_data->dsi;
2333 2334
	const int channel = dsi->update_channel;
	u8 bit = dsi->te_enabled ? 30 : 31;
2335

2336
	if (REG_GET(dsi, DSI_VC_TE(channel), bit, bit) == 0)
2337
		complete(vp_data->completion);
2338 2339
}

2340
static int dsi_sync_vc_vp(struct dsi_data *dsi, int channel)
2341
{
2342
	DECLARE_COMPLETION_ONSTACK(completion);
2343
	struct dsi_packet_sent_handler_data vp_data = {
2344
		.dsi = dsi,
2345 2346
		.completion = &completion
	};
2347 2348 2349
	int r = 0;
	u8 bit;

2350
	bit = dsi->te_enabled ? 30 : 31;
2351

2352
	r = dsi_register_isr_vc(dsi, channel, dsi_packet_sent_handler_vp,
2353
		&vp_data, DSI_VC_IRQ_PACKET_SENT);
2354 2355 2356 2357
	if (r)
		goto err0;

	/* Wait for completion only if TE_EN/TE_START is still set */
2358
	if (REG_GET(dsi, DSI_VC_TE(channel), bit, bit)) {
2359 2360 2361 2362 2363 2364 2365 2366
		if (wait_for_completion_timeout(&completion,
				msecs_to_jiffies(10)) == 0) {
			DSSERR("Failed to complete previous frame transfer\n");
			r = -EIO;
			goto err1;
		}
	}

2367
	dsi_unregister_isr_vc(dsi, channel, dsi_packet_sent_handler_vp,
2368
		&vp_data, DSI_VC_IRQ_PACKET_SENT);
2369 2370 2371

	return 0;
err1:
2372
	dsi_unregister_isr_vc(dsi, channel, dsi_packet_sent_handler_vp,
2373
		&vp_data, DSI_VC_IRQ_PACKET_SENT);
2374 2375 2376 2377 2378 2379
err0:
	return r;
}

static void dsi_packet_sent_handler_l4(void *data, u32 mask)
{
2380 2381
	struct dsi_packet_sent_handler_data *l4_data =
		(struct dsi_packet_sent_handler_data *) data;
2382
	struct dsi_data *dsi = l4_data->dsi;
2383
	const int channel = dsi->update_channel;
2384

2385
	if (REG_GET(dsi, DSI_VC_CTRL(channel), 5, 5) == 0)
2386
		complete(l4_data->completion);
2387 2388
}

2389
static int dsi_sync_vc_l4(struct dsi_data *dsi, int channel)
2390 2391
{
	DECLARE_COMPLETION_ONSTACK(completion);
2392
	struct dsi_packet_sent_handler_data l4_data = {
2393
		.dsi = dsi,
2394 2395
		.completion = &completion
	};
2396
	int r = 0;
2397

2398
	r = dsi_register_isr_vc(dsi, channel, dsi_packet_sent_handler_l4,
2399
		&l4_data, DSI_VC_IRQ_PACKET_SENT);
2400 2401 2402 2403
	if (r)
		goto err0;

	/* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
2404
	if (REG_GET(dsi, DSI_VC_CTRL(channel), 5, 5)) {
2405 2406 2407 2408 2409 2410 2411 2412
		if (wait_for_completion_timeout(&completion,
				msecs_to_jiffies(10)) == 0) {
			DSSERR("Failed to complete previous l4 transfer\n");
			r = -EIO;
			goto err1;
		}
	}

2413
	dsi_unregister_isr_vc(dsi, channel, dsi_packet_sent_handler_l4,
2414
		&l4_data, DSI_VC_IRQ_PACKET_SENT);
2415 2416 2417

	return 0;
err1:
2418
	dsi_unregister_isr_vc(dsi, channel, dsi_packet_sent_handler_l4,
2419
		&l4_data, DSI_VC_IRQ_PACKET_SENT);
2420 2421 2422 2423
err0:
	return r;
}

2424
static int dsi_sync_vc(struct dsi_data *dsi, int channel)
2425
{
2426
	WARN_ON(!dsi_bus_is_locked(dsi));
2427 2428 2429

	WARN_ON(in_interrupt());

2430
	if (!dsi_vc_is_enabled(dsi, channel))
2431 2432
		return 0;

2433 2434
	switch (dsi->vc[channel].source) {
	case DSI_VC_SOURCE_VP:
2435
		return dsi_sync_vc_vp(dsi, channel);
2436
	case DSI_VC_SOURCE_L4:
2437
		return dsi_sync_vc_l4(dsi, channel);
2438 2439
	default:
		BUG();
2440
		return -EINVAL;
2441 2442 2443
	}
}

2444
static int dsi_vc_enable(struct dsi_data *dsi, int channel, bool enable)
T
Tomi Valkeinen 已提交
2445
{
2446 2447
	DSSDBG("dsi_vc_enable channel %d, enable %d\n",
			channel, enable);
T
Tomi Valkeinen 已提交
2448 2449 2450

	enable = enable ? 1 : 0;

2451
	REG_FLD_MOD(dsi, DSI_VC_CTRL(channel), enable, 0, 0);
T
Tomi Valkeinen 已提交
2452

2453
	if (!wait_for_bit_change(dsi, DSI_VC_CTRL(channel), 0, enable)) {
2454 2455
		DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
		return -EIO;
T
Tomi Valkeinen 已提交
2456 2457 2458 2459 2460
	}

	return 0;
}

2461
static void dsi_vc_initial_config(struct dsi_data *dsi, int channel)
T
Tomi Valkeinen 已提交
2462 2463 2464
{
	u32 r;

2465
	DSSDBG("Initial config of virtual channel %d", channel);
T
Tomi Valkeinen 已提交
2466

2467
	r = dsi_read_reg(dsi, DSI_VC_CTRL(channel));
T
Tomi Valkeinen 已提交
2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479

	if (FLD_GET(r, 15, 15)) /* VC_BUSY */
		DSSERR("VC(%d) busy when trying to configure it!\n",
				channel);

	r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
	r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN  */
	r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
	r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
	r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
	r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
	r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
2480
	if (dsi->data->quirks & DSI_QUIRK_VC_OCP_WIDTH)
2481
		r = FLD_MOD(r, 3, 11, 10);	/* OCP_WIDTH = 32 bit */
T
Tomi Valkeinen 已提交
2482 2483 2484 2485

	r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
	r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */

2486
	dsi_write_reg(dsi, DSI_VC_CTRL(channel), r);
2487 2488

	dsi->vc[channel].source = DSI_VC_SOURCE_L4;
T
Tomi Valkeinen 已提交
2489 2490
}

2491 2492
static int dsi_vc_config_source(struct dsi_data *dsi, int channel,
				enum dsi_vc_source source)
T
Tomi Valkeinen 已提交
2493
{
2494
	if (dsi->vc[channel].source == source)
2495
		return 0;
T
Tomi Valkeinen 已提交
2496

2497
	DSSDBG("Source config of virtual channel %d", channel);
T
Tomi Valkeinen 已提交
2498

2499
	dsi_sync_vc(dsi, channel);
2500

2501
	dsi_vc_enable(dsi, channel, 0);
T
Tomi Valkeinen 已提交
2502

2503
	/* VC_BUSY */
2504
	if (!wait_for_bit_change(dsi, DSI_VC_CTRL(channel), 15, 0)) {
T
Tomi Valkeinen 已提交
2505
		DSSERR("vc(%d) busy when trying to config for VP\n", channel);
2506 2507
		return -EIO;
	}
T
Tomi Valkeinen 已提交
2508

2509
	/* SOURCE, 0 = L4, 1 = video port */
2510
	REG_FLD_MOD(dsi, DSI_VC_CTRL(channel), source, 1, 1);
T
Tomi Valkeinen 已提交
2511

2512
	/* DCS_CMD_ENABLE */
2513
	if (dsi->data->quirks & DSI_QUIRK_DCS_CMD_CONFIG_VC) {
2514
		bool enable = source == DSI_VC_SOURCE_VP;
2515
		REG_FLD_MOD(dsi, DSI_VC_CTRL(channel), enable, 30, 30);
2516
	}
2517

2518
	dsi_vc_enable(dsi, channel, 1);
T
Tomi Valkeinen 已提交
2519

2520
	dsi->vc[channel].source = source;
2521 2522

	return 0;
T
Tomi Valkeinen 已提交
2523 2524
}

2525
static void dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
2526
		bool enable)
T
Tomi Valkeinen 已提交
2527
{
2528
	struct dsi_data *dsi = to_dsi_data(dssdev);
2529

T
Tomi Valkeinen 已提交
2530 2531
	DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);

2532
	WARN_ON(!dsi_bus_is_locked(dsi));
2533

2534 2535
	dsi_vc_enable(dsi, channel, 0);
	dsi_if_enable(dsi, 0);
T
Tomi Valkeinen 已提交
2536

2537
	REG_FLD_MOD(dsi, DSI_VC_CTRL(channel), enable, 9, 9);
T
Tomi Valkeinen 已提交
2538

2539 2540
	dsi_vc_enable(dsi, channel, 1);
	dsi_if_enable(dsi, 1);
T
Tomi Valkeinen 已提交
2541

2542
	dsi_force_tx_stop_mode_io(dsi);
2543 2544

	/* start the DDR clock by sending a NULL packet */
2545
	if (dsi->vm_timings.ddr_clk_always_on && enable)
2546
		dsi_vc_send_null(dsi, channel);
T
Tomi Valkeinen 已提交
2547 2548
}

2549
static void dsi_vc_flush_long_data(struct dsi_data *dsi, int channel)
T
Tomi Valkeinen 已提交
2550
{
2551
	while (REG_GET(dsi, DSI_VC_CTRL(channel), 20, 20)) {
T
Tomi Valkeinen 已提交
2552
		u32 val;
2553
		val = dsi_read_reg(dsi, DSI_VC_SHORT_PACKET_HEADER(channel));
T
Tomi Valkeinen 已提交
2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598
		DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
				(val >> 0) & 0xff,
				(val >> 8) & 0xff,
				(val >> 16) & 0xff,
				(val >> 24) & 0xff);
	}
}

static void dsi_show_rx_ack_with_err(u16 err)
{
	DSSERR("\tACK with ERROR (%#x):\n", err);
	if (err & (1 << 0))
		DSSERR("\t\tSoT Error\n");
	if (err & (1 << 1))
		DSSERR("\t\tSoT Sync Error\n");
	if (err & (1 << 2))
		DSSERR("\t\tEoT Sync Error\n");
	if (err & (1 << 3))
		DSSERR("\t\tEscape Mode Entry Command Error\n");
	if (err & (1 << 4))
		DSSERR("\t\tLP Transmit Sync Error\n");
	if (err & (1 << 5))
		DSSERR("\t\tHS Receive Timeout Error\n");
	if (err & (1 << 6))
		DSSERR("\t\tFalse Control Error\n");
	if (err & (1 << 7))
		DSSERR("\t\t(reserved7)\n");
	if (err & (1 << 8))
		DSSERR("\t\tECC Error, single-bit (corrected)\n");
	if (err & (1 << 9))
		DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
	if (err & (1 << 10))
		DSSERR("\t\tChecksum Error\n");
	if (err & (1 << 11))
		DSSERR("\t\tData type not recognized\n");
	if (err & (1 << 12))
		DSSERR("\t\tInvalid VC ID\n");
	if (err & (1 << 13))
		DSSERR("\t\tInvalid Transmission Length\n");
	if (err & (1 << 14))
		DSSERR("\t\t(reserved14)\n");
	if (err & (1 << 15))
		DSSERR("\t\tDSI Protocol Violation\n");
}

2599
static u16 dsi_vc_flush_receive_data(struct dsi_data *dsi, int channel)
T
Tomi Valkeinen 已提交
2600 2601
{
	/* RX_FIFO_NOT_EMPTY */
2602
	while (REG_GET(dsi, DSI_VC_CTRL(channel), 20, 20)) {
T
Tomi Valkeinen 已提交
2603 2604
		u32 val;
		u8 dt;
2605
		val = dsi_read_reg(dsi, DSI_VC_SHORT_PACKET_HEADER(channel));
2606
		DSSERR("\trawval %#08x\n", val);
T
Tomi Valkeinen 已提交
2607
		dt = FLD_GET(val, 5, 0);
2608
		if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
T
Tomi Valkeinen 已提交
2609 2610
			u16 err = FLD_GET(val, 23, 8);
			dsi_show_rx_ack_with_err(err);
2611
		} else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
2612
			DSSERR("\tDCS short response, 1 byte: %#x\n",
T
Tomi Valkeinen 已提交
2613
					FLD_GET(val, 23, 8));
2614
		} else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
2615
			DSSERR("\tDCS short response, 2 byte: %#x\n",
T
Tomi Valkeinen 已提交
2616
					FLD_GET(val, 23, 8));
2617
		} else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
2618
			DSSERR("\tDCS long response, len %d\n",
T
Tomi Valkeinen 已提交
2619
					FLD_GET(val, 23, 8));
2620
			dsi_vc_flush_long_data(dsi, channel);
T
Tomi Valkeinen 已提交
2621 2622 2623 2624 2625 2626 2627
		} else {
			DSSERR("\tunknown datatype 0x%02x\n", dt);
		}
	}
	return 0;
}

2628
static int dsi_vc_send_bta(struct dsi_data *dsi, int channel)
T
Tomi Valkeinen 已提交
2629
{
2630
	if (dsi->debug_write || dsi->debug_read)
T
Tomi Valkeinen 已提交
2631 2632
		DSSDBG("dsi_vc_send_bta %d\n", channel);

2633
	WARN_ON(!dsi_bus_is_locked(dsi));
T
Tomi Valkeinen 已提交
2634

2635
	/* RX_FIFO_NOT_EMPTY */
2636
	if (REG_GET(dsi, DSI_VC_CTRL(channel), 20, 20)) {
T
Tomi Valkeinen 已提交
2637
		DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
2638
		dsi_vc_flush_receive_data(dsi, channel);
T
Tomi Valkeinen 已提交
2639 2640
	}

2641
	REG_FLD_MOD(dsi, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
T
Tomi Valkeinen 已提交
2642

2643
	/* flush posted write */
2644
	dsi_read_reg(dsi, DSI_VC_CTRL(channel));
2645

T
Tomi Valkeinen 已提交
2646 2647 2648
	return 0;
}

2649
static int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
T
Tomi Valkeinen 已提交
2650
{
2651
	struct dsi_data *dsi = to_dsi_data(dssdev);
2652
	DECLARE_COMPLETION_ONSTACK(completion);
T
Tomi Valkeinen 已提交
2653 2654 2655
	int r = 0;
	u32 err;

2656
	r = dsi_register_isr_vc(dsi, channel, dsi_completion_handler,
2657 2658 2659
			&completion, DSI_VC_IRQ_BTA);
	if (r)
		goto err0;
T
Tomi Valkeinen 已提交
2660

2661
	r = dsi_register_isr(dsi, dsi_completion_handler, &completion,
2662
			DSI_IRQ_ERROR_MASK);
T
Tomi Valkeinen 已提交
2663
	if (r)
2664
		goto err1;
T
Tomi Valkeinen 已提交
2665

2666
	r = dsi_vc_send_bta(dsi, channel);
2667 2668 2669
	if (r)
		goto err2;

2670
	if (wait_for_completion_timeout(&completion,
T
Tomi Valkeinen 已提交
2671 2672 2673
				msecs_to_jiffies(500)) == 0) {
		DSSERR("Failed to receive BTA\n");
		r = -EIO;
2674
		goto err2;
T
Tomi Valkeinen 已提交
2675 2676
	}

2677
	err = dsi_get_errors(dsi);
T
Tomi Valkeinen 已提交
2678 2679 2680
	if (err) {
		DSSERR("Error while sending BTA: %x\n", err);
		r = -EIO;
2681
		goto err2;
T
Tomi Valkeinen 已提交
2682
	}
2683
err2:
2684
	dsi_unregister_isr(dsi, dsi_completion_handler, &completion,
2685
			DSI_IRQ_ERROR_MASK);
2686
err1:
2687
	dsi_unregister_isr_vc(dsi, channel, dsi_completion_handler,
2688 2689
			&completion, DSI_VC_IRQ_BTA);
err0:
T
Tomi Valkeinen 已提交
2690 2691 2692
	return r;
}

2693 2694
static inline void dsi_vc_write_long_header(struct dsi_data *dsi, int channel,
					    u8 data_type, u16 len, u8 ecc)
T
Tomi Valkeinen 已提交
2695 2696 2697 2698
{
	u32 val;
	u8 data_id;

2699
	WARN_ON(!dsi_bus_is_locked(dsi));
T
Tomi Valkeinen 已提交
2700

2701
	data_id = data_type | dsi->vc[channel].vc_id << 6;
T
Tomi Valkeinen 已提交
2702 2703 2704 2705

	val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
		FLD_VAL(ecc, 31, 24);

2706
	dsi_write_reg(dsi, DSI_VC_LONG_PACKET_HEADER(channel), val);
T
Tomi Valkeinen 已提交
2707 2708
}

2709 2710
static inline void dsi_vc_write_long_payload(struct dsi_data *dsi, int channel,
					     u8 b1, u8 b2, u8 b3, u8 b4)
T
Tomi Valkeinen 已提交
2711 2712 2713 2714 2715 2716 2717 2718
{
	u32 val;

	val = b4 << 24 | b3 << 16 | b2 << 8  | b1 << 0;

/*	DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
			b1, b2, b3, b4, val); */

2719
	dsi_write_reg(dsi, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
T
Tomi Valkeinen 已提交
2720 2721
}

2722 2723
static int dsi_vc_send_long(struct dsi_data *dsi, int channel, u8 data_type,
			    u8 *data, u16 len, u8 ecc)
T
Tomi Valkeinen 已提交
2724 2725 2726 2727 2728 2729 2730
{
	/*u32 val; */
	int i;
	u8 *p;
	int r = 0;
	u8 b1, b2, b3, b4;

2731
	if (dsi->debug_write)
T
Tomi Valkeinen 已提交
2732 2733 2734
		DSSDBG("dsi_vc_send_long, %d bytes\n", len);

	/* len + header */
T
Tomi Valkeinen 已提交
2735
	if (dsi->vc[channel].tx_fifo_size * 32 * 4 < len + 4) {
T
Tomi Valkeinen 已提交
2736 2737 2738 2739
		DSSERR("unable to send long packet: packet too long.\n");
		return -EINVAL;
	}

2740
	dsi_vc_config_source(dsi, channel, DSI_VC_SOURCE_L4);
T
Tomi Valkeinen 已提交
2741

2742
	dsi_vc_write_long_header(dsi, channel, data_type, len, ecc);
T
Tomi Valkeinen 已提交
2743 2744 2745

	p = data;
	for (i = 0; i < len >> 2; i++) {
2746
		if (dsi->debug_write)
T
Tomi Valkeinen 已提交
2747 2748 2749 2750 2751 2752 2753
			DSSDBG("\tsending full packet %d\n", i);

		b1 = *p++;
		b2 = *p++;
		b3 = *p++;
		b4 = *p++;

2754
		dsi_vc_write_long_payload(dsi, channel, b1, b2, b3, b4);
T
Tomi Valkeinen 已提交
2755 2756 2757 2758 2759 2760
	}

	i = len % 4;
	if (i) {
		b1 = 0; b2 = 0; b3 = 0;

2761
		if (dsi->debug_write)
T
Tomi Valkeinen 已提交
2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778
			DSSDBG("\tsending remainder bytes %d\n", i);

		switch (i) {
		case 3:
			b1 = *p++;
			b2 = *p++;
			b3 = *p++;
			break;
		case 2:
			b1 = *p++;
			b2 = *p++;
			break;
		case 1:
			b1 = *p++;
			break;
		}

2779
		dsi_vc_write_long_payload(dsi, channel, b1, b2, b3, 0);
T
Tomi Valkeinen 已提交
2780 2781 2782 2783 2784
	}

	return r;
}

2785 2786
static int dsi_vc_send_short(struct dsi_data *dsi, int channel, u8 data_type,
			     u16 data, u8 ecc)
T
Tomi Valkeinen 已提交
2787 2788 2789 2790
{
	u32 r;
	u8 data_id;

2791
	WARN_ON(!dsi_bus_is_locked(dsi));
T
Tomi Valkeinen 已提交
2792

2793
	if (dsi->debug_write)
T
Tomi Valkeinen 已提交
2794 2795 2796 2797
		DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
				channel,
				data_type, data & 0xff, (data >> 8) & 0xff);

2798
	dsi_vc_config_source(dsi, channel, DSI_VC_SOURCE_L4);
T
Tomi Valkeinen 已提交
2799

2800
	if (FLD_GET(dsi_read_reg(dsi, DSI_VC_CTRL(channel)), 16, 16)) {
T
Tomi Valkeinen 已提交
2801 2802 2803 2804
		DSSERR("ERROR FIFO FULL, aborting transfer\n");
		return -EINVAL;
	}

2805
	data_id = data_type | dsi->vc[channel].vc_id << 6;
T
Tomi Valkeinen 已提交
2806 2807 2808

	r = (data_id << 0) | (data << 8) | (ecc << 24);

2809
	dsi_write_reg(dsi, DSI_VC_SHORT_PACKET_HEADER(channel), r);
T
Tomi Valkeinen 已提交
2810 2811 2812 2813

	return 0;
}

2814
static int dsi_vc_send_null(struct dsi_data *dsi, int channel)
T
Tomi Valkeinen 已提交
2815
{
2816
	return dsi_vc_send_long(dsi, channel, MIPI_DSI_NULL_PACKET, NULL, 0, 0);
T
Tomi Valkeinen 已提交
2817 2818
}

2819 2820 2821
static int dsi_vc_write_nosync_common(struct dsi_data *dsi, int channel,
				      u8 *data, int len,
				      enum dss_dsi_content_type type)
T
Tomi Valkeinen 已提交
2822 2823 2824
{
	int r;

2825 2826
	if (len == 0) {
		BUG_ON(type == DSS_DSI_CONTENT_DCS);
2827
		r = dsi_vc_send_short(dsi, channel,
2828 2829
				MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
	} else if (len == 1) {
2830
		r = dsi_vc_send_short(dsi, channel,
2831 2832
				type == DSS_DSI_CONTENT_GENERIC ?
				MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
2833
				MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
T
Tomi Valkeinen 已提交
2834
	} else if (len == 2) {
2835
		r = dsi_vc_send_short(dsi, channel,
2836 2837
				type == DSS_DSI_CONTENT_GENERIC ?
				MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
2838
				MIPI_DSI_DCS_SHORT_WRITE_PARAM,
T
Tomi Valkeinen 已提交
2839 2840
				data[0] | (data[1] << 8), 0);
	} else {
2841
		r = dsi_vc_send_long(dsi, channel,
2842 2843 2844
				type == DSS_DSI_CONTENT_GENERIC ?
				MIPI_DSI_GENERIC_LONG_WRITE :
				MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
T
Tomi Valkeinen 已提交
2845 2846 2847 2848
	}

	return r;
}
2849

2850
static int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
2851 2852
		u8 *data, int len)
{
2853
	struct dsi_data *dsi = to_dsi_data(dssdev);
2854

2855
	return dsi_vc_write_nosync_common(dsi, channel, data, len,
2856 2857
			DSS_DSI_CONTENT_DCS);
}
T
Tomi Valkeinen 已提交
2858

2859
static int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
2860 2861
		u8 *data, int len)
{
2862
	struct dsi_data *dsi = to_dsi_data(dssdev);
2863

2864
	return dsi_vc_write_nosync_common(dsi, channel, data, len,
2865 2866 2867
			DSS_DSI_CONTENT_GENERIC);
}

2868 2869 2870
static int dsi_vc_write_common(struct omap_dss_device *dssdev,
			       int channel, u8 *data, int len,
			       enum dss_dsi_content_type type)
T
Tomi Valkeinen 已提交
2871
{
2872
	struct dsi_data *dsi = to_dsi_data(dssdev);
T
Tomi Valkeinen 已提交
2873 2874
	int r;

2875
	r = dsi_vc_write_nosync_common(dsi, channel, data, len, type);
T
Tomi Valkeinen 已提交
2876
	if (r)
2877
		goto err;
T
Tomi Valkeinen 已提交
2878

2879
	r = dsi_vc_send_bta_sync(dssdev, channel);
2880 2881
	if (r)
		goto err;
T
Tomi Valkeinen 已提交
2882

2883
	/* RX_FIFO_NOT_EMPTY */
2884
	if (REG_GET(dsi, DSI_VC_CTRL(channel), 20, 20)) {
2885
		DSSERR("rx fifo not empty after write, dumping data:\n");
2886
		dsi_vc_flush_receive_data(dsi, channel);
2887 2888 2889 2890
		r = -EIO;
		goto err;
	}

2891 2892
	return 0;
err:
2893
	DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
2894
			channel, data[0], len);
T
Tomi Valkeinen 已提交
2895 2896
	return r;
}
2897

2898
static int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
2899 2900 2901 2902 2903
		int len)
{
	return dsi_vc_write_common(dssdev, channel, data, len,
			DSS_DSI_CONTENT_DCS);
}
T
Tomi Valkeinen 已提交
2904

2905
static int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
2906 2907 2908 2909 2910 2911
		int len)
{
	return dsi_vc_write_common(dssdev, channel, data, len,
			DSS_DSI_CONTENT_GENERIC);
}

2912 2913
static int dsi_vc_dcs_send_read_request(struct dsi_data *dsi, int channel,
					u8 dcs_cmd)
T
Tomi Valkeinen 已提交
2914 2915 2916
{
	int r;

2917
	if (dsi->debug_read)
2918 2919
		DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
			channel, dcs_cmd);
T
Tomi Valkeinen 已提交
2920

2921
	r = dsi_vc_send_short(dsi, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
2922 2923 2924 2925 2926
	if (r) {
		DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
			" failed\n", channel, dcs_cmd);
		return r;
	}
T
Tomi Valkeinen 已提交
2927

2928 2929 2930
	return 0;
}

2931 2932
static int dsi_vc_generic_send_read_request(struct dsi_data *dsi, int channel,
					    u8 *reqdata, int reqlen)
2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952
{
	u16 data;
	u8 data_type;
	int r;

	if (dsi->debug_read)
		DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
			channel, reqlen);

	if (reqlen == 0) {
		data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
		data = 0;
	} else if (reqlen == 1) {
		data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
		data = reqdata[0];
	} else if (reqlen == 2) {
		data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
		data = reqdata[0] | (reqdata[1] << 8);
	} else {
		BUG();
2953
		return -EINVAL;
2954 2955
	}

2956
	r = dsi_vc_send_short(dsi, channel, data_type, data, 0);
2957 2958 2959 2960 2961 2962 2963 2964 2965
	if (r) {
		DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
			" failed\n", channel, reqlen);
		return r;
	}

	return 0;
}

2966 2967
static int dsi_vc_read_rx_fifo(struct dsi_data *dsi, int channel, u8 *buf,
			       int buflen, enum dss_dsi_content_type type)
2968 2969 2970 2971
{
	u32 val;
	u8 dt;
	int r;
T
Tomi Valkeinen 已提交
2972 2973

	/* RX_FIFO_NOT_EMPTY */
2974
	if (REG_GET(dsi, DSI_VC_CTRL(channel), 20, 20) == 0) {
T
Tomi Valkeinen 已提交
2975
		DSSERR("RX fifo empty when trying to read.\n");
2976 2977
		r = -EIO;
		goto err;
T
Tomi Valkeinen 已提交
2978 2979
	}

2980
	val = dsi_read_reg(dsi, DSI_VC_SHORT_PACKET_HEADER(channel));
2981
	if (dsi->debug_read)
T
Tomi Valkeinen 已提交
2982 2983
		DSSDBG("\theader: %08x\n", val);
	dt = FLD_GET(val, 5, 0);
2984
	if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
T
Tomi Valkeinen 已提交
2985 2986
		u16 err = FLD_GET(val, 23, 8);
		dsi_show_rx_ack_with_err(err);
2987 2988
		r = -EIO;
		goto err;
T
Tomi Valkeinen 已提交
2989

2990 2991 2992
	} else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
			MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
			MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
T
Tomi Valkeinen 已提交
2993
		u8 data = FLD_GET(val, 15, 8);
2994
		if (dsi->debug_read)
2995 2996 2997
			DSSDBG("\t%s short response, 1 byte: %02x\n",
				type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
				"DCS", data);
T
Tomi Valkeinen 已提交
2998

2999 3000 3001 3002
		if (buflen < 1) {
			r = -EIO;
			goto err;
		}
T
Tomi Valkeinen 已提交
3003 3004 3005 3006

		buf[0] = data;

		return 1;
3007 3008 3009
	} else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
			MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
			MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
T
Tomi Valkeinen 已提交
3010
		u16 data = FLD_GET(val, 23, 8);
3011
		if (dsi->debug_read)
3012 3013 3014
			DSSDBG("\t%s short response, 2 byte: %04x\n",
				type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
				"DCS", data);
T
Tomi Valkeinen 已提交
3015

3016 3017 3018 3019
		if (buflen < 2) {
			r = -EIO;
			goto err;
		}
T
Tomi Valkeinen 已提交
3020 3021 3022 3023 3024

		buf[0] = data & 0xff;
		buf[1] = (data >> 8) & 0xff;

		return 2;
3025 3026 3027
	} else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
			MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
			MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
T
Tomi Valkeinen 已提交
3028 3029
		int w;
		int len = FLD_GET(val, 23, 8);
3030
		if (dsi->debug_read)
3031 3032 3033
			DSSDBG("\t%s long response, len %d\n",
				type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
				"DCS", len);
T
Tomi Valkeinen 已提交
3034

3035 3036 3037 3038
		if (len > buflen) {
			r = -EIO;
			goto err;
		}
T
Tomi Valkeinen 已提交
3039 3040 3041 3042

		/* two byte checksum ends the packet, not included in len */
		for (w = 0; w < len + 2;) {
			int b;
3043
			val = dsi_read_reg(dsi,
3044
				DSI_VC_SHORT_PACKET_HEADER(channel));
3045
			if (dsi->debug_read)
T
Tomi Valkeinen 已提交
3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062
				DSSDBG("\t\t%02x %02x %02x %02x\n",
						(val >> 0) & 0xff,
						(val >> 8) & 0xff,
						(val >> 16) & 0xff,
						(val >> 24) & 0xff);

			for (b = 0; b < 4; ++b) {
				if (w < len)
					buf[w] = (val >> (b * 8)) & 0xff;
				/* we discard the 2 byte checksum */
				++w;
			}
		}

		return len;
	} else {
		DSSERR("\tunknown datatype 0x%02x\n", dt);
3063 3064
		r = -EIO;
		goto err;
T
Tomi Valkeinen 已提交
3065
	}
3066 3067

err:
3068 3069
	DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
		type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
3070

3071
	return r;
3072 3073
}

3074
static int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3075 3076
		u8 *buf, int buflen)
{
3077
	struct dsi_data *dsi = to_dsi_data(dssdev);
3078 3079
	int r;

3080
	r = dsi_vc_dcs_send_read_request(dsi, channel, dcs_cmd);
3081 3082
	if (r)
		goto err;
3083

3084 3085 3086 3087
	r = dsi_vc_send_bta_sync(dssdev, channel);
	if (r)
		goto err;

3088
	r = dsi_vc_read_rx_fifo(dsi, channel, buf, buflen,
3089
		DSS_DSI_CONTENT_DCS);
3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101
	if (r < 0)
		goto err;

	if (r != buflen) {
		r = -EIO;
		goto err;
	}

	return 0;
err:
	DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
	return r;
T
Tomi Valkeinen 已提交
3102 3103
}

3104 3105 3106
static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
		u8 *reqdata, int reqlen, u8 *buf, int buflen)
{
3107
	struct dsi_data *dsi = to_dsi_data(dssdev);
3108 3109
	int r;

3110
	r = dsi_vc_generic_send_read_request(dsi, channel, reqdata, reqlen);
3111 3112 3113 3114 3115 3116 3117
	if (r)
		return r;

	r = dsi_vc_send_bta_sync(dssdev, channel);
	if (r)
		return r;

3118
	r = dsi_vc_read_rx_fifo(dsi, channel, buf, buflen,
3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130
		DSS_DSI_CONTENT_GENERIC);
	if (r < 0)
		return r;

	if (r != buflen) {
		r = -EIO;
		return r;
	}

	return 0;
}

3131
static int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
3132
		u16 len)
T
Tomi Valkeinen 已提交
3133
{
3134
	struct dsi_data *dsi = to_dsi_data(dssdev);
3135

3136
	return dsi_vc_send_short(dsi, channel,
3137
			MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
T
Tomi Valkeinen 已提交
3138 3139
}

3140
static int dsi_enter_ulps(struct dsi_data *dsi)
3141 3142
{
	DECLARE_COMPLETION_ONSTACK(completion);
3143
	int r, i;
3144
	unsigned int mask;
3145

3146
	DSSDBG("Entering ULPS");
3147

3148
	WARN_ON(!dsi_bus_is_locked(dsi));
3149

3150
	WARN_ON(dsi->ulps_enabled);
3151

3152
	if (dsi->ulps_enabled)
3153 3154
		return 0;

3155
	/* DDR_CLK_ALWAYS_ON */
3156 3157 3158 3159
	if (REG_GET(dsi, DSI_CLK_CTRL, 13, 13)) {
		dsi_if_enable(dsi, 0);
		REG_FLD_MOD(dsi, DSI_CLK_CTRL, 0, 13, 13);
		dsi_if_enable(dsi, 1);
3160 3161
	}

3162 3163 3164 3165
	dsi_sync_vc(dsi, 0);
	dsi_sync_vc(dsi, 1);
	dsi_sync_vc(dsi, 2);
	dsi_sync_vc(dsi, 3);
3166

3167
	dsi_force_tx_stop_mode_io(dsi);
3168

3169 3170 3171 3172
	dsi_vc_enable(dsi, 0, false);
	dsi_vc_enable(dsi, 1, false);
	dsi_vc_enable(dsi, 2, false);
	dsi_vc_enable(dsi, 3, false);
3173

3174
	if (REG_GET(dsi, DSI_COMPLEXIO_CFG2, 16, 16)) {	/* HS_BUSY */
3175 3176 3177 3178
		DSSERR("HS busy when enabling ULPS\n");
		return -EIO;
	}

3179
	if (REG_GET(dsi, DSI_COMPLEXIO_CFG2, 17, 17)) {	/* LP_BUSY */
3180 3181 3182 3183
		DSSERR("LP busy when enabling ULPS\n");
		return -EIO;
	}

3184
	r = dsi_register_isr_cio(dsi, dsi_completion_handler, &completion,
3185 3186 3187 3188
			DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
	if (r)
		return r;

3189 3190 3191 3192 3193 3194 3195
	mask = 0;

	for (i = 0; i < dsi->num_lanes_supported; ++i) {
		if (dsi->lanes[i].function == DSI_LANE_UNUSED)
			continue;
		mask |= 1 << i;
	}
3196 3197
	/* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
	/* LANEx_ULPS_SIG2 */
3198
	REG_FLD_MOD(dsi, DSI_COMPLEXIO_CFG2, mask, 9, 5);
3199

3200
	/* flush posted write and wait for SCP interface to finish the write */
3201
	dsi_read_reg(dsi, DSI_COMPLEXIO_CFG2);
3202 3203 3204 3205 3206 3207 3208 3209

	if (wait_for_completion_timeout(&completion,
				msecs_to_jiffies(1000)) == 0) {
		DSSERR("ULPS enable timeout\n");
		r = -EIO;
		goto err;
	}

3210
	dsi_unregister_isr_cio(dsi, dsi_completion_handler, &completion,
3211 3212
			DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);

3213
	/* Reset LANEx_ULPS_SIG2 */
3214
	REG_FLD_MOD(dsi, DSI_COMPLEXIO_CFG2, 0, 9, 5);
3215

3216
	/* flush posted write and wait for SCP interface to finish the write */
3217
	dsi_read_reg(dsi, DSI_COMPLEXIO_CFG2);
3218

3219
	dsi_cio_power(dsi, DSI_COMPLEXIO_POWER_ULPS);
3220

3221
	dsi_if_enable(dsi, false);
3222

3223
	dsi->ulps_enabled = true;
3224 3225 3226 3227

	return 0;

err:
3228
	dsi_unregister_isr_cio(dsi, dsi_completion_handler, &completion,
3229 3230 3231 3232
			DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
	return r;
}

3233 3234
static void dsi_set_lp_rx_timeout(struct dsi_data *dsi, unsigned int ticks,
				  bool x4, bool x16)
T
Tomi Valkeinen 已提交
3235 3236
{
	unsigned long fck;
3237 3238
	unsigned long total_ticks;
	u32 r;
T
Tomi Valkeinen 已提交
3239

3240
	BUG_ON(ticks > 0x1fff);
T
Tomi Valkeinen 已提交
3241

3242
	/* ticks in DSI_FCK */
3243
	fck = dsi_fclk_rate(dsi);
T
Tomi Valkeinen 已提交
3244

3245
	r = dsi_read_reg(dsi, DSI_TIMING2);
T
Tomi Valkeinen 已提交
3246
	r = FLD_MOD(r, 1, 15, 15);	/* LP_RX_TO */
3247 3248
	r = FLD_MOD(r, x16 ? 1 : 0, 14, 14);	/* LP_RX_TO_X16 */
	r = FLD_MOD(r, x4 ? 1 : 0, 13, 13);	/* LP_RX_TO_X4 */
T
Tomi Valkeinen 已提交
3249
	r = FLD_MOD(r, ticks, 12, 0);	/* LP_RX_COUNTER */
3250
	dsi_write_reg(dsi, DSI_TIMING2, r);
T
Tomi Valkeinen 已提交
3251

3252 3253 3254 3255 3256 3257
	total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);

	DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
			total_ticks,
			ticks, x4 ? " x4" : "", x16 ? " x16" : "",
			(total_ticks * 1000) / (fck / 1000 / 1000));
T
Tomi Valkeinen 已提交
3258 3259
}

3260 3261
static void dsi_set_ta_timeout(struct dsi_data *dsi, unsigned int ticks,
			       bool x8, bool x16)
T
Tomi Valkeinen 已提交
3262 3263
{
	unsigned long fck;
3264 3265 3266 3267
	unsigned long total_ticks;
	u32 r;

	BUG_ON(ticks > 0x1fff);
T
Tomi Valkeinen 已提交
3268 3269

	/* ticks in DSI_FCK */
3270
	fck = dsi_fclk_rate(dsi);
T
Tomi Valkeinen 已提交
3271

3272
	r = dsi_read_reg(dsi, DSI_TIMING1);
T
Tomi Valkeinen 已提交
3273
	r = FLD_MOD(r, 1, 31, 31);	/* TA_TO */
3274 3275
	r = FLD_MOD(r, x16 ? 1 : 0, 30, 30);	/* TA_TO_X16 */
	r = FLD_MOD(r, x8 ? 1 : 0, 29, 29);	/* TA_TO_X8 */
T
Tomi Valkeinen 已提交
3276
	r = FLD_MOD(r, ticks, 28, 16);	/* TA_TO_COUNTER */
3277
	dsi_write_reg(dsi, DSI_TIMING1, r);
T
Tomi Valkeinen 已提交
3278

3279 3280 3281 3282 3283 3284
	total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);

	DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
			total_ticks,
			ticks, x8 ? " x8" : "", x16 ? " x16" : "",
			(total_ticks * 1000) / (fck / 1000 / 1000));
T
Tomi Valkeinen 已提交
3285 3286
}

3287 3288
static void dsi_set_stop_state_counter(struct dsi_data *dsi, unsigned int ticks,
				       bool x4, bool x16)
T
Tomi Valkeinen 已提交
3289 3290
{
	unsigned long fck;
3291 3292
	unsigned long total_ticks;
	u32 r;
T
Tomi Valkeinen 已提交
3293

3294
	BUG_ON(ticks > 0x1fff);
T
Tomi Valkeinen 已提交
3295

3296
	/* ticks in DSI_FCK */
3297
	fck = dsi_fclk_rate(dsi);
T
Tomi Valkeinen 已提交
3298

3299
	r = dsi_read_reg(dsi, DSI_TIMING1);
T
Tomi Valkeinen 已提交
3300
	r = FLD_MOD(r, 1, 15, 15);	/* FORCE_TX_STOP_MODE_IO */
3301 3302
	r = FLD_MOD(r, x16 ? 1 : 0, 14, 14);	/* STOP_STATE_X16_IO */
	r = FLD_MOD(r, x4 ? 1 : 0, 13, 13);	/* STOP_STATE_X4_IO */
T
Tomi Valkeinen 已提交
3303
	r = FLD_MOD(r, ticks, 12, 0);	/* STOP_STATE_COUNTER_IO */
3304
	dsi_write_reg(dsi, DSI_TIMING1, r);
T
Tomi Valkeinen 已提交
3305

3306 3307 3308 3309 3310 3311
	total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);

	DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
			total_ticks,
			ticks, x4 ? " x4" : "", x16 ? " x16" : "",
			(total_ticks * 1000) / (fck / 1000 / 1000));
T
Tomi Valkeinen 已提交
3312 3313
}

3314 3315
static void dsi_set_hs_tx_timeout(struct dsi_data *dsi, unsigned int ticks,
				  bool x4, bool x16)
T
Tomi Valkeinen 已提交
3316 3317
{
	unsigned long fck;
3318 3319
	unsigned long total_ticks;
	u32 r;
T
Tomi Valkeinen 已提交
3320

3321
	BUG_ON(ticks > 0x1fff);
T
Tomi Valkeinen 已提交
3322

3323
	/* ticks in TxByteClkHS */
3324
	fck = dsi_get_txbyteclkhs(dsi);
T
Tomi Valkeinen 已提交
3325

3326
	r = dsi_read_reg(dsi, DSI_TIMING2);
T
Tomi Valkeinen 已提交
3327
	r = FLD_MOD(r, 1, 31, 31);	/* HS_TX_TO */
3328 3329
	r = FLD_MOD(r, x16 ? 1 : 0, 30, 30);	/* HS_TX_TO_X16 */
	r = FLD_MOD(r, x4 ? 1 : 0, 29, 29);	/* HS_TX_TO_X8 (4 really) */
T
Tomi Valkeinen 已提交
3330
	r = FLD_MOD(r, ticks, 28, 16);	/* HS_TX_TO_COUNTER */
3331
	dsi_write_reg(dsi, DSI_TIMING2, r);
T
Tomi Valkeinen 已提交
3332

3333 3334 3335 3336 3337 3338
	total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);

	DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
			total_ticks,
			ticks, x4 ? " x4" : "", x16 ? " x16" : "",
			(total_ticks * 1000) / (fck / 1000 / 1000));
T
Tomi Valkeinen 已提交
3339
}
3340

3341
static void dsi_config_vp_num_line_buffers(struct dsi_data *dsi)
3342 3343 3344
{
	int num_line_buffers;

3345
	if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
3346
		int bpp = dsi_get_pixel_size(dsi->pix_fmt);
3347
		struct videomode *vm = &dsi->vm;
3348 3349 3350 3351
		/*
		 * Don't use line buffers if width is greater than the video
		 * port's line buffer size
		 */
3352
		if (dsi->line_buffer_size <= vm->hactive * bpp / 8)
3353 3354 3355 3356 3357 3358 3359 3360 3361
			num_line_buffers = 0;
		else
			num_line_buffers = 2;
	} else {
		/* Use maximum number of line buffers in command mode */
		num_line_buffers = 2;
	}

	/* LINE_BUFFER */
3362
	REG_FLD_MOD(dsi, DSI_CTRL, num_line_buffers, 13, 12);
3363 3364
}

3365
static void dsi_config_vp_sync_events(struct dsi_data *dsi)
3366
{
3367
	bool sync_end;
3368 3369
	u32 r;

3370 3371 3372 3373 3374
	if (dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE)
		sync_end = true;
	else
		sync_end = false;

3375
	r = dsi_read_reg(dsi, DSI_CTRL);
3376 3377 3378
	r = FLD_MOD(r, 1, 9, 9);		/* VP_DE_POL */
	r = FLD_MOD(r, 1, 10, 10);		/* VP_HSYNC_POL */
	r = FLD_MOD(r, 1, 11, 11);		/* VP_VSYNC_POL */
3379
	r = FLD_MOD(r, 1, 15, 15);		/* VP_VSYNC_START */
3380
	r = FLD_MOD(r, sync_end, 16, 16);	/* VP_VSYNC_END */
3381
	r = FLD_MOD(r, 1, 17, 17);		/* VP_HSYNC_START */
3382
	r = FLD_MOD(r, sync_end, 18, 18);	/* VP_HSYNC_END */
3383
	dsi_write_reg(dsi, DSI_CTRL, r);
3384 3385
}

3386
static void dsi_config_blanking_modes(struct dsi_data *dsi)
3387
{
3388 3389 3390 3391
	int blanking_mode = dsi->vm_timings.blanking_mode;
	int hfp_blanking_mode = dsi->vm_timings.hfp_blanking_mode;
	int hbp_blanking_mode = dsi->vm_timings.hbp_blanking_mode;
	int hsa_blanking_mode = dsi->vm_timings.hsa_blanking_mode;
3392 3393 3394 3395 3396 3397
	u32 r;

	/*
	 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
	 * 1 = Long blanking packets are sent in corresponding blanking periods
	 */
3398
	r = dsi_read_reg(dsi, DSI_CTRL);
3399 3400 3401 3402
	r = FLD_MOD(r, blanking_mode, 20, 20);		/* BLANKING_MODE */
	r = FLD_MOD(r, hfp_blanking_mode, 21, 21);	/* HFP_BLANKING */
	r = FLD_MOD(r, hbp_blanking_mode, 22, 22);	/* HBP_BLANKING */
	r = FLD_MOD(r, hsa_blanking_mode, 23, 23);	/* HSA_BLANKING */
3403
	dsi_write_reg(dsi, DSI_CTRL, r);
3404 3405
}

3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459
/*
 * According to section 'HS Command Mode Interleaving' in OMAP TRM, Scenario 3
 * results in maximum transition time for data and clock lanes to enter and
 * exit HS mode. Hence, this is the scenario where the least amount of command
 * mode data can be interleaved. We program the minimum amount of TXBYTECLKHS
 * clock cycles that can be used to interleave command mode data in HS so that
 * all scenarios are satisfied.
 */
static int dsi_compute_interleave_hs(int blank, bool ddr_alwon, int enter_hs,
		int exit_hs, int exiths_clk, int ddr_pre, int ddr_post)
{
	int transition;

	/*
	 * If DDR_CLK_ALWAYS_ON is set, we need to consider HS mode transition
	 * time of data lanes only, if it isn't set, we need to consider HS
	 * transition time of both data and clock lanes. HS transition time
	 * of Scenario 3 is considered.
	 */
	if (ddr_alwon) {
		transition = enter_hs + exit_hs + max(enter_hs, 2) + 1;
	} else {
		int trans1, trans2;
		trans1 = ddr_pre + enter_hs + exit_hs + max(enter_hs, 2) + 1;
		trans2 = ddr_pre + enter_hs + exiths_clk + ddr_post + ddr_pre +
				enter_hs + 1;
		transition = max(trans1, trans2);
	}

	return blank > transition ? blank - transition : 0;
}

/*
 * According to section 'LP Command Mode Interleaving' in OMAP TRM, Scenario 1
 * results in maximum transition time for data lanes to enter and exit LP mode.
 * Hence, this is the scenario where the least amount of command mode data can
 * be interleaved. We program the minimum amount of bytes that can be
 * interleaved in LP so that all scenarios are satisfied.
 */
static int dsi_compute_interleave_lp(int blank, int enter_hs, int exit_hs,
		int lp_clk_div, int tdsi_fclk)
{
	int trans_lp;	/* time required for a LP transition, in TXBYTECLKHS */
	int tlp_avail;	/* time left for interleaving commands, in CLKIN4DDR */
	int ttxclkesc;	/* period of LP transmit escape clock, in CLKIN4DDR */
	int thsbyte_clk = 16;	/* Period of TXBYTECLKHS clock, in CLKIN4DDR */
	int lp_inter;	/* cmd mode data that can be interleaved, in bytes */

	/* maximum LP transition time according to Scenario 1 */
	trans_lp = exit_hs + max(enter_hs, 2) + 1;

	/* CLKIN4DDR = 16 * TXBYTECLKHS */
	tlp_avail = thsbyte_clk * (blank - trans_lp);

3460
	ttxclkesc = tdsi_fclk * lp_clk_div;
3461 3462 3463 3464 3465 3466 3467

	lp_inter = ((tlp_avail - 8 * thsbyte_clk - 5 * tdsi_fclk) / ttxclkesc -
			26) / 16;

	return max(lp_inter, 0);
}

3468
static void dsi_config_cmd_mode_interleaving(struct dsi_data *dsi)
3469 3470 3471 3472 3473 3474 3475
{
	int blanking_mode;
	int hfp_blanking_mode, hbp_blanking_mode, hsa_blanking_mode;
	int hsa, hfp, hbp, width_bytes, bllp, lp_clk_div;
	int ddr_clk_pre, ddr_clk_post, enter_hs_mode_lat, exit_hs_mode_lat;
	int tclk_trail, ths_exit, exiths_clk;
	bool ddr_alwon;
3476
	struct videomode *vm = &dsi->vm;
3477
	int bpp = dsi_get_pixel_size(dsi->pix_fmt);
3478
	int ndl = dsi->num_lanes_used - 1;
3479
	int dsi_fclk_hsdiv = dsi->user_dsi_cinfo.mX[HSDIV_DSI] + 1;
3480 3481 3482 3483 3484 3485
	int hsa_interleave_hs = 0, hsa_interleave_lp = 0;
	int hfp_interleave_hs = 0, hfp_interleave_lp = 0;
	int hbp_interleave_hs = 0, hbp_interleave_lp = 0;
	int bl_interleave_hs = 0, bl_interleave_lp = 0;
	u32 r;

3486
	r = dsi_read_reg(dsi, DSI_CTRL);
3487 3488 3489 3490 3491
	blanking_mode = FLD_GET(r, 20, 20);
	hfp_blanking_mode = FLD_GET(r, 21, 21);
	hbp_blanking_mode = FLD_GET(r, 22, 22);
	hsa_blanking_mode = FLD_GET(r, 23, 23);

3492
	r = dsi_read_reg(dsi, DSI_VM_TIMING1);
3493 3494 3495 3496
	hbp = FLD_GET(r, 11, 0);
	hfp = FLD_GET(r, 23, 12);
	hsa = FLD_GET(r, 31, 24);

3497
	r = dsi_read_reg(dsi, DSI_CLK_TIMING);
3498 3499 3500
	ddr_clk_post = FLD_GET(r, 7, 0);
	ddr_clk_pre = FLD_GET(r, 15, 8);

3501
	r = dsi_read_reg(dsi, DSI_VM_TIMING7);
3502 3503 3504
	exit_hs_mode_lat = FLD_GET(r, 15, 0);
	enter_hs_mode_lat = FLD_GET(r, 31, 16);

3505
	r = dsi_read_reg(dsi, DSI_CLK_CTRL);
3506 3507 3508
	lp_clk_div = FLD_GET(r, 12, 0);
	ddr_alwon = FLD_GET(r, 13, 13);

3509
	r = dsi_read_reg(dsi, DSI_DSIPHY_CFG0);
3510 3511
	ths_exit = FLD_GET(r, 7, 0);

3512
	r = dsi_read_reg(dsi, DSI_DSIPHY_CFG1);
3513 3514 3515 3516
	tclk_trail = FLD_GET(r, 15, 8);

	exiths_clk = ths_exit + tclk_trail;

3517
	width_bytes = DIV_ROUND_UP(vm->hactive * bpp, 8);
3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565
	bllp = hbp + hfp + hsa + DIV_ROUND_UP(width_bytes + 6, ndl);

	if (!hsa_blanking_mode) {
		hsa_interleave_hs = dsi_compute_interleave_hs(hsa, ddr_alwon,
					enter_hs_mode_lat, exit_hs_mode_lat,
					exiths_clk, ddr_clk_pre, ddr_clk_post);
		hsa_interleave_lp = dsi_compute_interleave_lp(hsa,
					enter_hs_mode_lat, exit_hs_mode_lat,
					lp_clk_div, dsi_fclk_hsdiv);
	}

	if (!hfp_blanking_mode) {
		hfp_interleave_hs = dsi_compute_interleave_hs(hfp, ddr_alwon,
					enter_hs_mode_lat, exit_hs_mode_lat,
					exiths_clk, ddr_clk_pre, ddr_clk_post);
		hfp_interleave_lp = dsi_compute_interleave_lp(hfp,
					enter_hs_mode_lat, exit_hs_mode_lat,
					lp_clk_div, dsi_fclk_hsdiv);
	}

	if (!hbp_blanking_mode) {
		hbp_interleave_hs = dsi_compute_interleave_hs(hbp, ddr_alwon,
					enter_hs_mode_lat, exit_hs_mode_lat,
					exiths_clk, ddr_clk_pre, ddr_clk_post);

		hbp_interleave_lp = dsi_compute_interleave_lp(hbp,
					enter_hs_mode_lat, exit_hs_mode_lat,
					lp_clk_div, dsi_fclk_hsdiv);
	}

	if (!blanking_mode) {
		bl_interleave_hs = dsi_compute_interleave_hs(bllp, ddr_alwon,
					enter_hs_mode_lat, exit_hs_mode_lat,
					exiths_clk, ddr_clk_pre, ddr_clk_post);

		bl_interleave_lp = dsi_compute_interleave_lp(bllp,
					enter_hs_mode_lat, exit_hs_mode_lat,
					lp_clk_div, dsi_fclk_hsdiv);
	}

	DSSDBG("DSI HS interleaving(TXBYTECLKHS) HSA %d, HFP %d, HBP %d, BLLP %d\n",
		hsa_interleave_hs, hfp_interleave_hs, hbp_interleave_hs,
		bl_interleave_hs);

	DSSDBG("DSI LP interleaving(bytes) HSA %d, HFP %d, HBP %d, BLLP %d\n",
		hsa_interleave_lp, hfp_interleave_lp, hbp_interleave_lp,
		bl_interleave_lp);

3566
	r = dsi_read_reg(dsi, DSI_VM_TIMING4);
3567 3568 3569
	r = FLD_MOD(r, hsa_interleave_hs, 23, 16);
	r = FLD_MOD(r, hfp_interleave_hs, 15, 8);
	r = FLD_MOD(r, hbp_interleave_hs, 7, 0);
3570
	dsi_write_reg(dsi, DSI_VM_TIMING4, r);
3571

3572
	r = dsi_read_reg(dsi, DSI_VM_TIMING5);
3573 3574 3575
	r = FLD_MOD(r, hsa_interleave_lp, 23, 16);
	r = FLD_MOD(r, hfp_interleave_lp, 15, 8);
	r = FLD_MOD(r, hbp_interleave_lp, 7, 0);
3576
	dsi_write_reg(dsi, DSI_VM_TIMING5, r);
3577

3578
	r = dsi_read_reg(dsi, DSI_VM_TIMING6);
3579 3580
	r = FLD_MOD(r, bl_interleave_hs, 31, 15);
	r = FLD_MOD(r, bl_interleave_lp, 16, 0);
3581
	dsi_write_reg(dsi, DSI_VM_TIMING6, r);
3582 3583
}

3584
static int dsi_proto_config(struct dsi_data *dsi)
T
Tomi Valkeinen 已提交
3585 3586 3587 3588
{
	u32 r;
	int buswidth = 0;

3589
	dsi_config_tx_fifo(dsi, DSI_FIFO_SIZE_32,
3590 3591 3592
			DSI_FIFO_SIZE_32,
			DSI_FIFO_SIZE_32,
			DSI_FIFO_SIZE_32);
T
Tomi Valkeinen 已提交
3593

3594
	dsi_config_rx_fifo(dsi, DSI_FIFO_SIZE_32,
3595 3596 3597
			DSI_FIFO_SIZE_32,
			DSI_FIFO_SIZE_32,
			DSI_FIFO_SIZE_32);
T
Tomi Valkeinen 已提交
3598 3599

	/* XXX what values for the timeouts? */
3600 3601 3602 3603
	dsi_set_stop_state_counter(dsi, 0x1000, false, false);
	dsi_set_ta_timeout(dsi, 0x1fff, true, true);
	dsi_set_lp_rx_timeout(dsi, 0x1fff, true, true);
	dsi_set_hs_tx_timeout(dsi, 0x1fff, true, true);
T
Tomi Valkeinen 已提交
3604

3605
	switch (dsi_get_pixel_size(dsi->pix_fmt)) {
T
Tomi Valkeinen 已提交
3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616
	case 16:
		buswidth = 0;
		break;
	case 18:
		buswidth = 1;
		break;
	case 24:
		buswidth = 2;
		break;
	default:
		BUG();
3617
		return -EINVAL;
T
Tomi Valkeinen 已提交
3618 3619
	}

3620
	r = dsi_read_reg(dsi, DSI_CTRL);
T
Tomi Valkeinen 已提交
3621 3622 3623 3624 3625 3626 3627 3628
	r = FLD_MOD(r, 1, 1, 1);	/* CS_RX_EN */
	r = FLD_MOD(r, 1, 2, 2);	/* ECC_RX_EN */
	r = FLD_MOD(r, 1, 3, 3);	/* TX_FIFO_ARBITRATION */
	r = FLD_MOD(r, 1, 4, 4);	/* VP_CLK_RATIO, always 1, see errata*/
	r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
	r = FLD_MOD(r, 0, 8, 8);	/* VP_CLK_POL */
	r = FLD_MOD(r, 1, 14, 14);	/* TRIGGER_RESET_MODE */
	r = FLD_MOD(r, 1, 19, 19);	/* EOT_ENABLE */
3629
	if (!(dsi->data->quirks & DSI_QUIRK_DCS_CMD_CONFIG_VC)) {
3630 3631 3632 3633
		r = FLD_MOD(r, 1, 24, 24);	/* DCS_CMD_ENABLE */
		/* DCS_CMD_CODE, 1=start, 0=continue */
		r = FLD_MOD(r, 0, 25, 25);
	}
T
Tomi Valkeinen 已提交
3634

3635
	dsi_write_reg(dsi, DSI_CTRL, r);
T
Tomi Valkeinen 已提交
3636

3637
	dsi_config_vp_num_line_buffers(dsi);
3638

3639
	if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
3640 3641 3642
		dsi_config_vp_sync_events(dsi);
		dsi_config_blanking_modes(dsi);
		dsi_config_cmd_mode_interleaving(dsi);
3643 3644
	}

3645 3646 3647 3648
	dsi_vc_initial_config(dsi, 0);
	dsi_vc_initial_config(dsi, 1);
	dsi_vc_initial_config(dsi, 2);
	dsi_vc_initial_config(dsi, 3);
T
Tomi Valkeinen 已提交
3649 3650 3651 3652

	return 0;
}

3653
static void dsi_proto_timings(struct dsi_data *dsi)
T
Tomi Valkeinen 已提交
3654
{
3655 3656 3657 3658 3659 3660 3661
	unsigned int tlpx, tclk_zero, tclk_prepare, tclk_trail;
	unsigned int tclk_pre, tclk_post;
	unsigned int ths_prepare, ths_prepare_ths_zero, ths_zero;
	unsigned int ths_trail, ths_exit;
	unsigned int ddr_clk_pre, ddr_clk_post;
	unsigned int enter_hs_mode_lat, exit_hs_mode_lat;
	unsigned int ths_eot;
3662
	int ndl = dsi->num_lanes_used - 1;
T
Tomi Valkeinen 已提交
3663 3664
	u32 r;

3665
	r = dsi_read_reg(dsi, DSI_DSIPHY_CFG0);
T
Tomi Valkeinen 已提交
3666 3667 3668 3669 3670 3671
	ths_prepare = FLD_GET(r, 31, 24);
	ths_prepare_ths_zero = FLD_GET(r, 23, 16);
	ths_zero = ths_prepare_ths_zero - ths_prepare;
	ths_trail = FLD_GET(r, 15, 8);
	ths_exit = FLD_GET(r, 7, 0);

3672
	r = dsi_read_reg(dsi, DSI_DSIPHY_CFG1);
3673
	tlpx = FLD_GET(r, 20, 16) * 2;
T
Tomi Valkeinen 已提交
3674 3675 3676
	tclk_trail = FLD_GET(r, 15, 8);
	tclk_zero = FLD_GET(r, 7, 0);

3677
	r = dsi_read_reg(dsi, DSI_DSIPHY_CFG2);
T
Tomi Valkeinen 已提交
3678 3679 3680 3681 3682
	tclk_prepare = FLD_GET(r, 7, 0);

	/* min 8*UI */
	tclk_pre = 20;
	/* min 60ns + 52*UI */
3683
	tclk_post = ns2ddr(dsi, 60) + 26;
T
Tomi Valkeinen 已提交
3684

3685
	ths_eot = DIV_ROUND_UP(4, ndl);
T
Tomi Valkeinen 已提交
3686 3687 3688 3689 3690 3691 3692 3693

	ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
			4);
	ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;

	BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
	BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);

3694
	r = dsi_read_reg(dsi, DSI_CLK_TIMING);
T
Tomi Valkeinen 已提交
3695 3696
	r = FLD_MOD(r, ddr_clk_pre, 15, 8);
	r = FLD_MOD(r, ddr_clk_post, 7, 0);
3697
	dsi_write_reg(dsi, DSI_CLK_TIMING, r);
T
Tomi Valkeinen 已提交
3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710

	DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
			ddr_clk_pre,
			ddr_clk_post);

	enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
		DIV_ROUND_UP(ths_prepare, 4) +
		DIV_ROUND_UP(ths_zero + 3, 4);

	exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;

	r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
		FLD_VAL(exit_hs_mode_lat, 15, 0);
3711
	dsi_write_reg(dsi, DSI_VM_TIMING7, r);
T
Tomi Valkeinen 已提交
3712 3713 3714

	DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
			enter_hs_mode_lat, exit_hs_mode_lat);
3715

3716
	 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
3717
		/* TODO: Implement a video mode check_timings function */
3718 3719 3720 3721 3722 3723 3724
		int hsa = dsi->vm_timings.hsa;
		int hfp = dsi->vm_timings.hfp;
		int hbp = dsi->vm_timings.hbp;
		int vsa = dsi->vm_timings.vsa;
		int vfp = dsi->vm_timings.vfp;
		int vbp = dsi->vm_timings.vbp;
		int window_sync = dsi->vm_timings.window_sync;
3725
		bool hsync_end;
3726
		struct videomode *vm = &dsi->vm;
3727
		int bpp = dsi_get_pixel_size(dsi->pix_fmt);
3728 3729
		int tl, t_he, width_bytes;

3730
		hsync_end = dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE;
3731 3732 3733
		t_he = hsync_end ?
			((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;

3734
		width_bytes = DIV_ROUND_UP(vm->hactive * bpp, 8);
3735 3736 3737 3738 3739 3740 3741 3742

		/* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
		tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
			DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;

		DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
			hfp, hsync_end ? hsa : 0, tl);
		DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
3743
			vsa, vm->vactive);
3744

3745
		r = dsi_read_reg(dsi, DSI_VM_TIMING1);
3746 3747 3748
		r = FLD_MOD(r, hbp, 11, 0);	/* HBP */
		r = FLD_MOD(r, hfp, 23, 12);	/* HFP */
		r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24);	/* HSA */
3749
		dsi_write_reg(dsi, DSI_VM_TIMING1, r);
3750

3751
		r = dsi_read_reg(dsi, DSI_VM_TIMING2);
3752 3753 3754 3755
		r = FLD_MOD(r, vbp, 7, 0);	/* VBP */
		r = FLD_MOD(r, vfp, 15, 8);	/* VFP */
		r = FLD_MOD(r, vsa, 23, 16);	/* VSA */
		r = FLD_MOD(r, window_sync, 27, 24);	/* WINDOW_SYNC */
3756
		dsi_write_reg(dsi, DSI_VM_TIMING2, r);
3757

3758
		r = dsi_read_reg(dsi, DSI_VM_TIMING3);
3759
		r = FLD_MOD(r, vm->vactive, 14, 0);	/* VACT */
3760
		r = FLD_MOD(r, tl, 31, 16);		/* TL */
3761
		dsi_write_reg(dsi, DSI_VM_TIMING3, r);
3762 3763 3764
	}
}

3765
static int dsi_configure_pins(struct omap_dss_device *dssdev,
3766 3767
		const struct omap_dsi_pin_config *pin_cfg)
{
3768
	struct dsi_data *dsi = to_dsi_data(dssdev);
3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830
	int num_pins;
	const int *pins;
	struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
	int num_lanes;
	int i;

	static const enum dsi_lane_function functions[] = {
		DSI_LANE_CLK,
		DSI_LANE_DATA1,
		DSI_LANE_DATA2,
		DSI_LANE_DATA3,
		DSI_LANE_DATA4,
	};

	num_pins = pin_cfg->num_pins;
	pins = pin_cfg->pins;

	if (num_pins < 4 || num_pins > dsi->num_lanes_supported * 2
			|| num_pins % 2 != 0)
		return -EINVAL;

	for (i = 0; i < DSI_MAX_NR_LANES; ++i)
		lanes[i].function = DSI_LANE_UNUSED;

	num_lanes = 0;

	for (i = 0; i < num_pins; i += 2) {
		u8 lane, pol;
		int dx, dy;

		dx = pins[i];
		dy = pins[i + 1];

		if (dx < 0 || dx >= dsi->num_lanes_supported * 2)
			return -EINVAL;

		if (dy < 0 || dy >= dsi->num_lanes_supported * 2)
			return -EINVAL;

		if (dx & 1) {
			if (dy != dx - 1)
				return -EINVAL;
			pol = 1;
		} else {
			if (dy != dx + 1)
				return -EINVAL;
			pol = 0;
		}

		lane = dx / 2;

		lanes[lane].function = functions[i / 2];
		lanes[lane].polarity = pol;
		num_lanes++;
	}

	memcpy(dsi->lanes, lanes, sizeof(dsi->lanes));
	dsi->num_lanes_used = num_lanes;

	return 0;
}

3831
static int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel)
3832
{
3833
	struct dsi_data *dsi = to_dsi_data(dssdev);
3834
	int bpp = dsi_get_pixel_size(dsi->pix_fmt);
3835
	struct omap_dss_device *out = &dsi->output;
3836 3837
	u8 data_type;
	u16 word_count;
3838
	int r;
3839

3840
	if (!out->dispc_channel_connected) {
3841 3842 3843 3844
		DSSERR("failed to enable display: no output/manager\n");
		return -ENODEV;
	}

3845
	r = dsi_display_init_dispc(dsi);
3846 3847 3848
	if (r)
		goto err_init_dispc;

3849
	if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
3850
		switch (dsi->pix_fmt) {
3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863
		case OMAP_DSS_DSI_FMT_RGB888:
			data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
			break;
		case OMAP_DSS_DSI_FMT_RGB666:
			data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
			break;
		case OMAP_DSS_DSI_FMT_RGB666_PACKED:
			data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
			break;
		case OMAP_DSS_DSI_FMT_RGB565:
			data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
			break;
		default:
3864 3865
			r = -EINVAL;
			goto err_pix_fmt;
J
Joe Perches 已提交
3866
		}
3867

3868 3869
		dsi_if_enable(dsi, false);
		dsi_vc_enable(dsi, channel, false);
3870

3871
		/* MODE, 1 = video mode */
3872
		REG_FLD_MOD(dsi, DSI_VC_CTRL(channel), 1, 4, 4);
3873

3874
		word_count = DIV_ROUND_UP(dsi->vm.hactive * bpp, 8);
3875

3876
		dsi_vc_write_long_header(dsi, channel, data_type,
3877
				word_count, 0);
3878

3879 3880
		dsi_vc_enable(dsi, channel, true);
		dsi_if_enable(dsi, true);
3881
	}
3882

3883
	r = dss_mgr_enable(&dsi->output);
3884 3885
	if (r)
		goto err_mgr_enable;
3886 3887

	return 0;
3888 3889 3890

err_mgr_enable:
	if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
3891 3892
		dsi_if_enable(dsi, false);
		dsi_vc_enable(dsi, channel, false);
3893 3894
	}
err_pix_fmt:
3895
	dsi_display_uninit_dispc(dsi);
3896 3897
err_init_dispc:
	return r;
3898 3899
}

3900
static void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel)
3901
{
3902
	struct dsi_data *dsi = to_dsi_data(dssdev);
3903

3904
	if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
3905 3906
		dsi_if_enable(dsi, false);
		dsi_vc_enable(dsi, channel, false);
3907

3908
		/* MODE, 0 = command mode */
3909
		REG_FLD_MOD(dsi, DSI_VC_CTRL(channel), 0, 4, 4);
3910

3911 3912
		dsi_vc_enable(dsi, channel, true);
		dsi_if_enable(dsi, true);
3913
	}
3914

3915
	dss_mgr_disable(&dsi->output);
3916

3917
	dsi_display_uninit_dispc(dsi);
T
Tomi Valkeinen 已提交
3918 3919
}

3920
static void dsi_update_screen_dispc(struct dsi_data *dsi)
T
Tomi Valkeinen 已提交
3921
{
3922 3923 3924 3925 3926 3927
	unsigned int bytespp;
	unsigned int bytespl;
	unsigned int bytespf;
	unsigned int total_len;
	unsigned int packet_payload;
	unsigned int packet_len;
T
Tomi Valkeinen 已提交
3928
	u32 l;
3929
	int r;
3930
	const unsigned channel = dsi->update_channel;
3931
	const unsigned int line_buf_size = dsi->line_buffer_size;
3932 3933
	u16 w = dsi->vm.hactive;
	u16 h = dsi->vm.vactive;
T
Tomi Valkeinen 已提交
3934

3935
	DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w, h);
T
Tomi Valkeinen 已提交
3936

3937
	dsi_vc_config_source(dsi, channel, DSI_VC_SOURCE_VP);
3938

3939
	bytespp	= dsi_get_pixel_size(dsi->pix_fmt) / 8;
T
Tomi Valkeinen 已提交
3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957
	bytespl = w * bytespp;
	bytespf = bytespl * h;

	/* NOTE: packet_payload has to be equal to N * bytespl, where N is
	 * number of lines in a packet.  See errata about VP_CLK_RATIO */

	if (bytespf < line_buf_size)
		packet_payload = bytespf;
	else
		packet_payload = (line_buf_size) / bytespl * bytespl;

	packet_len = packet_payload + 1;	/* 1 byte for DCS cmd */
	total_len = (bytespf / packet_payload) * packet_len;

	if (bytespf % packet_payload)
		total_len += (bytespf % packet_payload) + 1;

	l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
3958
	dsi_write_reg(dsi, DSI_VC_TE(channel), l);
T
Tomi Valkeinen 已提交
3959

3960
	dsi_vc_write_long_header(dsi, channel, MIPI_DSI_DCS_LONG_WRITE,
3961
		packet_len, 0);
T
Tomi Valkeinen 已提交
3962

3963
	if (dsi->te_enabled)
T
Tomi Valkeinen 已提交
3964 3965 3966
		l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
	else
		l = FLD_MOD(l, 1, 31, 31); /* TE_START */
3967
	dsi_write_reg(dsi, DSI_VC_TE(channel), l);
T
Tomi Valkeinen 已提交
3968 3969 3970 3971 3972 3973 3974 3975 3976

	/* We put SIDLEMODE to no-idle for the duration of the transfer,
	 * because DSS interrupts are not capable of waking up the CPU and the
	 * framedone interrupt could be delayed for quite a long time. I think
	 * the same goes for any DSS interrupts, but for some reason I have not
	 * seen the problem anywhere else than here.
	 */
	dispc_disable_sidle();

3977
	dsi_perf_mark_start(dsi);
3978

3979 3980
	r = schedule_delayed_work(&dsi->framedone_timeout_work,
		msecs_to_jiffies(250));
3981
	BUG_ON(r == 0);
3982

3983
	dss_mgr_set_timings(&dsi->output, &dsi->vm);
3984

3985
	dss_mgr_start_update(&dsi->output);
T
Tomi Valkeinen 已提交
3986

3987
	if (dsi->te_enabled) {
T
Tomi Valkeinen 已提交
3988 3989
		/* disable LP_RX_TO, so that we can receive TE.  Time to wait
		 * for TE is longer than the timer allows */
3990
		REG_FLD_MOD(dsi, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
T
Tomi Valkeinen 已提交
3991

3992
		dsi_vc_send_bta(dsi, channel);
T
Tomi Valkeinen 已提交
3993 3994

#ifdef DSI_CATCH_MISSING_TE
3995
		mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
T
Tomi Valkeinen 已提交
3996 3997 3998 3999 4000
#endif
	}
}

#ifdef DSI_CATCH_MISSING_TE
4001
static void dsi_te_timeout(struct timer_list *unused)
T
Tomi Valkeinen 已提交
4002 4003 4004 4005 4006
{
	DSSERR("TE not received for 250ms!\n");
}
#endif

4007
static void dsi_handle_framedone(struct dsi_data *dsi, int error)
T
Tomi Valkeinen 已提交
4008 4009 4010 4011
{
	/* SIDLEMODE back to smart-idle */
	dispc_enable_sidle();

4012
	if (dsi->te_enabled) {
4013
		/* enable LP_RX_TO again after the TE */
4014
		REG_FLD_MOD(dsi, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
T
Tomi Valkeinen 已提交
4015 4016
	}

4017
	dsi->framedone_callback(error, dsi->framedone_data);
4018 4019

	if (!error)
4020
		dsi_perf_show(dsi, "DISPC");
4021
}
T
Tomi Valkeinen 已提交
4022

4023
static void dsi_framedone_timeout_work_callback(struct work_struct *work)
4024
{
4025 4026
	struct dsi_data *dsi = container_of(work, struct dsi_data,
			framedone_timeout_work.work);
4027 4028 4029 4030 4031 4032
	/* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
	 * 250ms which would conflict with this timeout work. What should be
	 * done is first cancel the transfer on the HW, and then cancel the
	 * possibly scheduled framedone work. However, cancelling the transfer
	 * on the HW is buggy, and would probably require resetting the whole
	 * DSI */
4033

4034
	DSSERR("Framedone not received for 250ms!\n");
T
Tomi Valkeinen 已提交
4035

4036
	dsi_handle_framedone(dsi, -ETIMEDOUT);
T
Tomi Valkeinen 已提交
4037 4038
}

4039
static void dsi_framedone_irq_callback(void *data)
T
Tomi Valkeinen 已提交
4040
{
4041
	struct dsi_data *dsi = data;
4042

4043 4044 4045 4046
	/* Note: We get FRAMEDONE when DISPC has finished sending pixels and
	 * turns itself off. However, DSI still has the pixels in its buffers,
	 * and is sending the data.
	 */
T
Tomi Valkeinen 已提交
4047

4048
	cancel_delayed_work(&dsi->framedone_timeout_work);
T
Tomi Valkeinen 已提交
4049

4050
	dsi_handle_framedone(dsi, 0);
4051
}
T
Tomi Valkeinen 已提交
4052

4053
static int dsi_update(struct omap_dss_device *dssdev, int channel,
4054
		void (*callback)(int, void *), void *data)
4055
{
4056
	struct dsi_data *dsi = to_dsi_data(dssdev);
4057
	u16 dw, dh;
T
Tomi Valkeinen 已提交
4058

4059
	dsi_perf_mark_setup(dsi);
T
Tomi Valkeinen 已提交
4060

4061
	dsi->update_channel = channel;
T
Tomi Valkeinen 已提交
4062

4063 4064
	dsi->framedone_callback = callback;
	dsi->framedone_data = data;
4065

4066 4067
	dw = dsi->vm.hactive;
	dh = dsi->vm.vactive;
4068

4069
#ifdef DSI_PERF_MEASURE
4070
	dsi->update_bytes = dw * dh *
4071
		dsi_get_pixel_size(dsi->pix_fmt) / 8;
4072
#endif
4073
	dsi_update_screen_dispc(dsi);
T
Tomi Valkeinen 已提交
4074 4075 4076 4077 4078 4079

	return 0;
}

/* Display funcs */

4080
static int dsi_configure_dispc_clocks(struct dsi_data *dsi)
T
Tomi Valkeinen 已提交
4081
{
4082
	struct dispc_clock_info dispc_cinfo;
T
Tomi Valkeinen 已提交
4083
	int r;
4084
	unsigned long fck;
4085

4086
	fck = dsi_get_pll_hsdiv_dispc_rate(dsi);
4087

4088 4089
	dispc_cinfo.lck_div = dsi->user_dispc_cinfo.lck_div;
	dispc_cinfo.pck_div = dsi->user_dispc_cinfo.pck_div;
4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101

	r = dispc_calc_clock_rates(fck, &dispc_cinfo);
	if (r) {
		DSSERR("Failed to calc dispc clocks\n");
		return r;
	}

	dsi->mgr_config.clock_info = dispc_cinfo;

	return 0;
}

4102
static int dsi_display_init_dispc(struct dsi_data *dsi)
4103
{
4104
	enum omap_channel channel = dsi->output.dispc_channel;
4105
	int r;
T
Tomi Valkeinen 已提交
4106

4107
	dss_select_lcd_clk_source(dsi->dss, channel, dsi->module_id == 0 ?
4108 4109
			DSS_CLK_SRC_PLL1_1 :
			DSS_CLK_SRC_PLL2_1);
4110

4111
	if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
4112
		r = dss_mgr_register_framedone_handler(&dsi->output,
4113
				dsi_framedone_irq_callback, dsi);
4114
		if (r) {
4115
			DSSERR("can't register FRAMEDONE handler\n");
4116
			goto err;
4117 4118
		}

4119 4120
		dsi->mgr_config.stallmode = true;
		dsi->mgr_config.fifohandcheck = true;
4121
	} else {
4122 4123
		dsi->mgr_config.stallmode = false;
		dsi->mgr_config.fifohandcheck = false;
T
Tomi Valkeinen 已提交
4124 4125
	}

4126 4127
	/*
	 * override interlace, logic level and edge related parameters in
4128
	 * videomode with default values
4129
	 */
4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141
	dsi->vm.flags &= ~DISPLAY_FLAGS_INTERLACED;
	dsi->vm.flags &= ~DISPLAY_FLAGS_HSYNC_LOW;
	dsi->vm.flags |= DISPLAY_FLAGS_HSYNC_HIGH;
	dsi->vm.flags &= ~DISPLAY_FLAGS_VSYNC_LOW;
	dsi->vm.flags |= DISPLAY_FLAGS_VSYNC_HIGH;
	dsi->vm.flags &= ~DISPLAY_FLAGS_PIXDATA_NEGEDGE;
	dsi->vm.flags |= DISPLAY_FLAGS_PIXDATA_POSEDGE;
	dsi->vm.flags &= ~DISPLAY_FLAGS_DE_LOW;
	dsi->vm.flags |= DISPLAY_FLAGS_DE_HIGH;
	dsi->vm.flags &= ~DISPLAY_FLAGS_SYNC_POSEDGE;
	dsi->vm.flags |= DISPLAY_FLAGS_SYNC_NEGEDGE;

4142
	dss_mgr_set_timings(&dsi->output, &dsi->vm);
4143

4144
	r = dsi_configure_dispc_clocks(dsi);
4145 4146 4147 4148 4149
	if (r)
		goto err1;

	dsi->mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
	dsi->mgr_config.video_port_width =
4150
			dsi_get_pixel_size(dsi->pix_fmt);
4151 4152
	dsi->mgr_config.lcden_sig_polarity = 0;

4153
	dss_mgr_set_lcd_config(&dsi->output, &dsi->mgr_config);
4154

T
Tomi Valkeinen 已提交
4155
	return 0;
4156
err1:
4157
	if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
4158
		dss_mgr_unregister_framedone_handler(&dsi->output,
4159
				dsi_framedone_irq_callback, dsi);
4160
err:
4161
	dss_select_lcd_clk_source(dsi->dss, channel, DSS_CLK_SRC_FCK);
4162
	return r;
T
Tomi Valkeinen 已提交
4163 4164
}

4165
static void dsi_display_uninit_dispc(struct dsi_data *dsi)
T
Tomi Valkeinen 已提交
4166
{
4167 4168
	enum omap_channel channel = dsi->output.dispc_channel;

4169
	if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
4170
		dss_mgr_unregister_framedone_handler(&dsi->output,
4171
				dsi_framedone_irq_callback, dsi);
4172

4173
	dss_select_lcd_clk_source(dsi->dss, channel, DSS_CLK_SRC_FCK);
T
Tomi Valkeinen 已提交
4174 4175
}

4176
static int dsi_configure_dsi_clocks(struct dsi_data *dsi)
T
Tomi Valkeinen 已提交
4177
{
4178
	struct dss_pll_clock_info cinfo;
T
Tomi Valkeinen 已提交
4179 4180
	int r;

4181 4182
	cinfo = dsi->user_dsi_cinfo;

4183
	r = dss_pll_set_config(&dsi->pll, &cinfo);
T
Tomi Valkeinen 已提交
4184 4185 4186 4187 4188 4189 4190 4191
	if (r) {
		DSSERR("Failed to set dsi clocks\n");
		return r;
	}

	return 0;
}

4192
static int dsi_display_init_dsi(struct dsi_data *dsi)
T
Tomi Valkeinen 已提交
4193 4194 4195
{
	int r;

4196
	r = dss_pll_enable(&dsi->pll);
T
Tomi Valkeinen 已提交
4197 4198 4199
	if (r)
		goto err0;

4200
	r = dsi_configure_dsi_clocks(dsi);
T
Tomi Valkeinen 已提交
4201 4202 4203
	if (r)
		goto err1;

4204 4205 4206
	dss_select_dsi_clk_source(dsi->dss, dsi->module_id,
				  dsi->module_id == 0 ?
				  DSS_CLK_SRC_PLL1_2 : DSS_CLK_SRC_PLL2_2);
T
Tomi Valkeinen 已提交
4207 4208 4209

	DSSDBG("PLL OK\n");

4210
	r = dsi_cio_init(dsi);
T
Tomi Valkeinen 已提交
4211 4212 4213
	if (r)
		goto err2;

4214
	_dsi_print_reset_status(dsi);
T
Tomi Valkeinen 已提交
4215

4216 4217
	dsi_proto_timings(dsi);
	dsi_set_lp_clk_divisor(dsi);
T
Tomi Valkeinen 已提交
4218 4219

	if (1)
4220
		_dsi_print_reset_status(dsi);
T
Tomi Valkeinen 已提交
4221

4222
	r = dsi_proto_config(dsi);
T
Tomi Valkeinen 已提交
4223 4224 4225 4226
	if (r)
		goto err3;

	/* enable interface */
4227 4228 4229 4230 4231 4232
	dsi_vc_enable(dsi, 0, 1);
	dsi_vc_enable(dsi, 1, 1);
	dsi_vc_enable(dsi, 2, 1);
	dsi_vc_enable(dsi, 3, 1);
	dsi_if_enable(dsi, 1);
	dsi_force_tx_stop_mode_io(dsi);
T
Tomi Valkeinen 已提交
4233 4234 4235

	return 0;
err3:
4236
	dsi_cio_uninit(dsi);
T
Tomi Valkeinen 已提交
4237
err2:
4238
	dss_select_dsi_clk_source(dsi->dss, dsi->module_id, DSS_CLK_SRC_FCK);
T
Tomi Valkeinen 已提交
4239
err1:
4240
	dss_pll_disable(&dsi->pll);
T
Tomi Valkeinen 已提交
4241 4242 4243 4244
err0:
	return r;
}

4245 4246
static void dsi_display_uninit_dsi(struct dsi_data *dsi, bool disconnect_lanes,
				   bool enter_ulps)
T
Tomi Valkeinen 已提交
4247
{
4248
	if (enter_ulps && !dsi->ulps_enabled)
4249
		dsi_enter_ulps(dsi);
4250

4251
	/* disable interface */
4252 4253 4254 4255 4256
	dsi_if_enable(dsi, 0);
	dsi_vc_enable(dsi, 0, 0);
	dsi_vc_enable(dsi, 1, 0);
	dsi_vc_enable(dsi, 2, 0);
	dsi_vc_enable(dsi, 3, 0);
4257

4258
	dss_select_dsi_clk_source(dsi->dss, dsi->module_id, DSS_CLK_SRC_FCK);
4259 4260
	dsi_cio_uninit(dsi);
	dsi_pll_uninit(dsi, disconnect_lanes);
T
Tomi Valkeinen 已提交
4261 4262
}

4263
static int dsi_display_enable(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
4264
{
4265
	struct dsi_data *dsi = to_dsi_data(dssdev);
T
Tomi Valkeinen 已提交
4266 4267 4268 4269
	int r = 0;

	DSSDBG("dsi_display_enable\n");

4270
	WARN_ON(!dsi_bus_is_locked(dsi));
4271

4272
	mutex_lock(&dsi->lock);
T
Tomi Valkeinen 已提交
4273

4274
	r = dsi_runtime_get(dsi);
T
Tomi Valkeinen 已提交
4275
	if (r)
4276 4277
		goto err_get_dsi;

4278
	_dsi_initialize_irq(dsi);
T
Tomi Valkeinen 已提交
4279

4280
	r = dsi_display_init_dsi(dsi);
T
Tomi Valkeinen 已提交
4281
	if (r)
4282
		goto err_init_dsi;
T
Tomi Valkeinen 已提交
4283

4284
	mutex_unlock(&dsi->lock);
T
Tomi Valkeinen 已提交
4285 4286 4287

	return 0;

4288
err_init_dsi:
4289
	dsi_runtime_put(dsi);
4290
err_get_dsi:
4291
	mutex_unlock(&dsi->lock);
T
Tomi Valkeinen 已提交
4292 4293 4294 4295
	DSSDBG("dsi_display_enable FAILED\n");
	return r;
}

4296
static void dsi_display_disable(struct omap_dss_device *dssdev,
4297
		bool disconnect_lanes, bool enter_ulps)
T
Tomi Valkeinen 已提交
4298
{
4299
	struct dsi_data *dsi = to_dsi_data(dssdev);
4300

T
Tomi Valkeinen 已提交
4301 4302
	DSSDBG("dsi_display_disable\n");

4303
	WARN_ON(!dsi_bus_is_locked(dsi));
T
Tomi Valkeinen 已提交
4304

4305
	mutex_lock(&dsi->lock);
T
Tomi Valkeinen 已提交
4306

4307 4308 4309 4310
	dsi_sync_vc(dsi, 0);
	dsi_sync_vc(dsi, 1);
	dsi_sync_vc(dsi, 2);
	dsi_sync_vc(dsi, 3);
4311

4312
	dsi_display_uninit_dsi(dsi, disconnect_lanes, enter_ulps);
T
Tomi Valkeinen 已提交
4313

4314
	dsi_runtime_put(dsi);
T
Tomi Valkeinen 已提交
4315

4316
	mutex_unlock(&dsi->lock);
T
Tomi Valkeinen 已提交
4317 4318
}

4319
static int dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
T
Tomi Valkeinen 已提交
4320
{
4321
	struct dsi_data *dsi = to_dsi_data(dssdev);
4322 4323

	dsi->te_enabled = enable;
4324
	return 0;
T
Tomi Valkeinen 已提交
4325 4326
}

4327 4328 4329 4330 4331 4332 4333 4334 4335
#ifdef PRINT_VERBOSE_VM_TIMINGS
static void print_dsi_vm(const char *str,
		const struct omap_dss_dsi_videomode_timings *t)
{
	unsigned long byteclk = t->hsclk / 4;
	int bl, wc, pps, tot;

	wc = DIV_ROUND_UP(t->hact * t->bitspp, 8);
	pps = DIV_ROUND_UP(wc + 6, t->ndl); /* pixel packet size */
4336
	bl = t->hss + t->hsa + t->hse + t->hbp + t->hfp;
4337 4338 4339 4340 4341 4342 4343 4344
	tot = bl + pps;

#define TO_DSI_T(x) ((u32)div64_u64((u64)x * 1000000000llu, byteclk))

	pr_debug("%s bck %lu, %u/%u/%u/%u/%u/%u = %u+%u = %u, "
			"%u/%u/%u/%u/%u/%u = %u + %u = %u\n",
			str,
			byteclk,
4345
			t->hss, t->hsa, t->hse, t->hbp, pps, t->hfp,
4346 4347 4348 4349 4350 4351
			bl, pps, tot,
			TO_DSI_T(t->hss),
			TO_DSI_T(t->hsa),
			TO_DSI_T(t->hse),
			TO_DSI_T(t->hbp),
			TO_DSI_T(pps),
4352
			TO_DSI_T(t->hfp),
4353 4354 4355 4356 4357 4358 4359 4360

			TO_DSI_T(bl),
			TO_DSI_T(pps),

			TO_DSI_T(tot));
#undef TO_DSI_T
}

4361
static void print_dispc_vm(const char *str, const struct videomode *vm)
4362
{
4363
	unsigned long pck = vm->pixelclock;
4364 4365
	int hact, bl, tot;

4366
	hact = vm->hactive;
4367
	bl = vm->hsync_len + vm->hback_porch + vm->hfront_porch;
4368 4369 4370 4371 4372 4373 4374 4375
	tot = hact + bl;

#define TO_DISPC_T(x) ((u32)div64_u64((u64)x * 1000000000llu, pck))

	pr_debug("%s pck %lu, %u/%u/%u/%u = %u+%u = %u, "
			"%u/%u/%u/%u = %u + %u = %u\n",
			str,
			pck,
4376
			vm->hsync_len, vm->hback_porch, hact, vm->hfront_porch,
4377
			bl, hact, tot,
4378
			TO_DISPC_T(vm->hsync_len),
4379
			TO_DISPC_T(vm->hback_porch),
4380
			TO_DISPC_T(hact),
4381
			TO_DISPC_T(vm->hfront_porch),
4382 4383 4384 4385 4386 4387 4388 4389 4390 4391
			TO_DISPC_T(bl),
			TO_DISPC_T(hact),
			TO_DISPC_T(tot));
#undef TO_DISPC_T
}

/* note: this is not quite accurate */
static void print_dsi_dispc_vm(const char *str,
		const struct omap_dss_dsi_videomode_timings *t)
{
4392
	struct videomode vm = { 0 };
4393 4394 4395 4396 4397 4398 4399 4400
	unsigned long byteclk = t->hsclk / 4;
	unsigned long pck;
	u64 dsi_tput;
	int dsi_hact, dsi_htot;

	dsi_tput = (u64)byteclk * t->ndl * 8;
	pck = (u32)div64_u64(dsi_tput, t->bitspp);
	dsi_hact = DIV_ROUND_UP(DIV_ROUND_UP(t->hact * t->bitspp, 8) + 6, t->ndl);
4401
	dsi_htot = t->hss + t->hsa + t->hse + t->hbp + dsi_hact + t->hfp;
4402

4403
	vm.pixelclock = pck;
4404
	vm.hsync_len = div64_u64((u64)(t->hsa + t->hse) * pck, byteclk);
4405 4406
	vm.hback_porch = div64_u64((u64)t->hbp * pck, byteclk);
	vm.hfront_porch = div64_u64((u64)t->hfp * pck, byteclk);
4407
	vm.hactive = t->hact;
4408 4409 4410 4411 4412 4413 4414

	print_dispc_vm(str, &vm);
}
#endif /* PRINT_VERBOSE_VM_TIMINGS */

static bool dsi_cm_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
		unsigned long pck, void *data)
4415
{
4416
	struct dsi_clk_calc_ctx *ctx = data;
4417
	struct videomode *vm = &ctx->vm;
4418

4419 4420 4421 4422
	ctx->dispc_cinfo.lck_div = lckd;
	ctx->dispc_cinfo.pck_div = pckd;
	ctx->dispc_cinfo.lck = lck;
	ctx->dispc_cinfo.pck = pck;
4423

4424 4425 4426 4427 4428 4429
	*vm = *ctx->config->vm;
	vm->pixelclock = pck;
	vm->hactive = ctx->config->vm->hactive;
	vm->vactive = ctx->config->vm->vactive;
	vm->hsync_len = vm->hfront_porch = vm->hback_porch = vm->vsync_len = 1;
	vm->vfront_porch = vm->vback_porch = 0;
4430

4431
	return true;
4432 4433
}

4434
static bool dsi_cm_calc_hsdiv_cb(int m_dispc, unsigned long dispc,
4435
		void *data)
4436
{
4437
	struct dsi_clk_calc_ctx *ctx = data;
4438

4439
	ctx->dsi_cinfo.mX[HSDIV_DISPC] = m_dispc;
4440
	ctx->dsi_cinfo.clkout[HSDIV_DISPC] = dispc;
4441

4442 4443 4444
	return dispc_div_calc(dispc, ctx->req_pck_min, ctx->req_pck_max,
			dsi_cm_calc_dispc_cb, ctx);
}
4445

4446 4447
static bool dsi_cm_calc_pll_cb(int n, int m, unsigned long fint,
		unsigned long clkdco, void *data)
4448 4449
{
	struct dsi_clk_calc_ctx *ctx = data;
4450
	struct dsi_data *dsi = ctx->dsi;
4451

4452 4453
	ctx->dsi_cinfo.n = n;
	ctx->dsi_cinfo.m = m;
4454
	ctx->dsi_cinfo.fint = fint;
4455
	ctx->dsi_cinfo.clkdco = clkdco;
4456

4457
	return dss_pll_hsdiv_calc_a(ctx->pll, clkdco, ctx->req_pck_min,
4458
			dsi->data->max_fck_freq,
4459
			dsi_cm_calc_hsdiv_cb, ctx);
4460 4461
}

4462 4463 4464
static bool dsi_cm_calc(struct dsi_data *dsi,
		const struct omap_dss_dsi_config *cfg,
		struct dsi_clk_calc_ctx *ctx)
4465
{
4466 4467 4468 4469
	unsigned long clkin;
	int bitspp, ndl;
	unsigned long pll_min, pll_max;
	unsigned long pck, txbyteclk;
4470

4471
	clkin = clk_get_rate(dsi->pll.clkin);
4472 4473 4474 4475 4476 4477 4478 4479 4480
	bitspp = dsi_get_pixel_size(cfg->pixel_format);
	ndl = dsi->num_lanes_used - 1;

	/*
	 * Here we should calculate minimum txbyteclk to be able to send the
	 * frame in time, and also to handle TE. That's not very simple, though,
	 * especially as we go to LP between each pixel packet due to HW
	 * "feature". So let's just estimate very roughly and multiply by 1.5.
	 */
4481
	pck = cfg->vm->pixelclock;
4482 4483
	pck = pck * 3 / 2;
	txbyteclk = pck * bitspp / 8 / ndl;
4484

4485
	memset(ctx, 0, sizeof(*ctx));
4486
	ctx->dsi = dsi;
4487
	ctx->pll = &dsi->pll;
4488 4489 4490 4491
	ctx->config = cfg;
	ctx->req_pck_min = pck;
	ctx->req_pck_nom = pck;
	ctx->req_pck_max = pck * 3 / 2;
4492

4493 4494 4495
	pll_min = max(cfg->hs_clk_min * 4, txbyteclk * 4 * 4);
	pll_max = cfg->hs_clk_max * 4;

4496
	return dss_pll_calc_a(ctx->pll, clkin,
4497 4498
			pll_min, pll_max,
			dsi_cm_calc_pll_cb, ctx);
4499 4500
}

4501
static bool dsi_vm_calc_blanking(struct dsi_clk_calc_ctx *ctx)
4502
{
4503
	struct dsi_data *dsi = ctx->dsi;
4504 4505 4506
	const struct omap_dss_dsi_config *cfg = ctx->config;
	int bitspp = dsi_get_pixel_size(cfg->pixel_format);
	int ndl = dsi->num_lanes_used - 1;
4507
	unsigned long hsclk = ctx->dsi_cinfo.clkdco / 4;
4508
	unsigned long byteclk = hsclk / 4;
4509

4510 4511 4512 4513 4514 4515
	unsigned long dispc_pck, req_pck_min, req_pck_nom, req_pck_max;
	int xres;
	int panel_htot, panel_hbl; /* pixels */
	int dispc_htot, dispc_hbl; /* pixels */
	int dsi_htot, dsi_hact, dsi_hbl, hss, hse; /* byteclks */
	int hfp, hsa, hbp;
4516 4517
	const struct videomode *req_vm;
	struct videomode *dispc_vm;
4518 4519
	struct omap_dss_dsi_videomode_timings *dsi_vm;
	u64 dsi_tput, dispc_tput;
4520

4521
	dsi_tput = (u64)byteclk * ndl * 8;
4522

4523
	req_vm = cfg->vm;
4524 4525 4526 4527 4528 4529 4530
	req_pck_min = ctx->req_pck_min;
	req_pck_max = ctx->req_pck_max;
	req_pck_nom = ctx->req_pck_nom;

	dispc_pck = ctx->dispc_cinfo.pck;
	dispc_tput = (u64)dispc_pck * bitspp;

4531
	xres = req_vm->hactive;
4532

4533 4534
	panel_hbl = req_vm->hfront_porch + req_vm->hback_porch +
		    req_vm->hsync_len;
4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563
	panel_htot = xres + panel_hbl;

	dsi_hact = DIV_ROUND_UP(DIV_ROUND_UP(xres * bitspp, 8) + 6, ndl);

	/*
	 * When there are no line buffers, DISPC and DSI must have the
	 * same tput. Otherwise DISPC tput needs to be higher than DSI's.
	 */
	if (dsi->line_buffer_size < xres * bitspp / 8) {
		if (dispc_tput != dsi_tput)
			return false;
	} else {
		if (dispc_tput < dsi_tput)
			return false;
	}

	/* DSI tput must be over the min requirement */
	if (dsi_tput < (u64)bitspp * req_pck_min)
		return false;

	/* When non-burst mode, DSI tput must be below max requirement. */
	if (cfg->trans_mode != OMAP_DSS_DSI_BURST_MODE) {
		if (dsi_tput > (u64)bitspp * req_pck_max)
			return false;
	}

	hss = DIV_ROUND_UP(4, ndl);

	if (cfg->trans_mode == OMAP_DSS_DSI_PULSE_MODE) {
4564
		if (ndl == 3 && req_vm->hsync_len == 0)
4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602
			hse = 1;
		else
			hse = DIV_ROUND_UP(4, ndl);
	} else {
		hse = 0;
	}

	/* DSI htot to match the panel's nominal pck */
	dsi_htot = div64_u64((u64)panel_htot * byteclk, req_pck_nom);

	/* fail if there would be no time for blanking */
	if (dsi_htot < hss + hse + dsi_hact)
		return false;

	/* total DSI blanking needed to achieve panel's TL */
	dsi_hbl = dsi_htot - dsi_hact;

	/* DISPC htot to match the DSI TL */
	dispc_htot = div64_u64((u64)dsi_htot * dispc_pck, byteclk);

	/* verify that the DSI and DISPC TLs are the same */
	if ((u64)dsi_htot * dispc_pck != (u64)dispc_htot * byteclk)
		return false;

	dispc_hbl = dispc_htot - xres;

	/* setup DSI videomode */

	dsi_vm = &ctx->dsi_vm;
	memset(dsi_vm, 0, sizeof(*dsi_vm));

	dsi_vm->hsclk = hsclk;

	dsi_vm->ndl = ndl;
	dsi_vm->bitspp = bitspp;

	if (cfg->trans_mode != OMAP_DSS_DSI_PULSE_MODE) {
		hsa = 0;
4603
	} else if (ndl == 3 && req_vm->hsync_len == 0) {
4604 4605
		hsa = 0;
	} else {
4606
		hsa = div64_u64((u64)req_vm->hsync_len * byteclk, req_pck_nom);
4607 4608 4609
		hsa = max(hsa - hse, 1);
	}

4610
	hbp = div64_u64((u64)req_vm->hback_porch * byteclk, req_pck_nom);
4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639
	hbp = max(hbp, 1);

	hfp = dsi_hbl - (hss + hsa + hse + hbp);
	if (hfp < 1) {
		int t;
		/* we need to take cycles from hbp */

		t = 1 - hfp;
		hbp = max(hbp - t, 1);
		hfp = dsi_hbl - (hss + hsa + hse + hbp);

		if (hfp < 1 && hsa > 0) {
			/* we need to take cycles from hsa */
			t = 1 - hfp;
			hsa = max(hsa - t, 1);
			hfp = dsi_hbl - (hss + hsa + hse + hbp);
		}
	}

	if (hfp < 1)
		return false;

	dsi_vm->hss = hss;
	dsi_vm->hsa = hsa;
	dsi_vm->hse = hse;
	dsi_vm->hbp = hbp;
	dsi_vm->hact = xres;
	dsi_vm->hfp = hfp;

4640
	dsi_vm->vsa = req_vm->vsync_len;
4641
	dsi_vm->vbp = req_vm->vback_porch;
4642
	dsi_vm->vact = req_vm->vactive;
4643
	dsi_vm->vfp = req_vm->vfront_porch;
4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656

	dsi_vm->trans_mode = cfg->trans_mode;

	dsi_vm->blanking_mode = 0;
	dsi_vm->hsa_blanking_mode = 1;
	dsi_vm->hfp_blanking_mode = 1;
	dsi_vm->hbp_blanking_mode = 1;

	dsi_vm->ddr_clk_always_on = cfg->ddr_clk_always_on;
	dsi_vm->window_sync = 4;

	/* setup DISPC videomode */

4657
	dispc_vm = &ctx->vm;
4658
	*dispc_vm = *req_vm;
4659
	dispc_vm->pixelclock = dispc_pck;
4660 4661

	if (cfg->trans_mode == OMAP_DSS_DSI_PULSE_MODE) {
4662
		hsa = div64_u64((u64)req_vm->hsync_len * dispc_pck,
4663 4664 4665 4666 4667 4668
				req_pck_nom);
		hsa = max(hsa, 1);
	} else {
		hsa = 1;
	}

4669
	hbp = div64_u64((u64)req_vm->hback_porch * dispc_pck, req_pck_nom);
4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691
	hbp = max(hbp, 1);

	hfp = dispc_hbl - hsa - hbp;
	if (hfp < 1) {
		int t;
		/* we need to take cycles from hbp */

		t = 1 - hfp;
		hbp = max(hbp - t, 1);
		hfp = dispc_hbl - hsa - hbp;

		if (hfp < 1) {
			/* we need to take cycles from hsa */
			t = 1 - hfp;
			hsa = max(hsa - t, 1);
			hfp = dispc_hbl - hsa - hbp;
		}
	}

	if (hfp < 1)
		return false;

4692
	dispc_vm->hfront_porch = hfp;
4693
	dispc_vm->hsync_len = hsa;
4694
	dispc_vm->hback_porch = hbp;
4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713

	return true;
}


static bool dsi_vm_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
		unsigned long pck, void *data)
{
	struct dsi_clk_calc_ctx *ctx = data;

	ctx->dispc_cinfo.lck_div = lckd;
	ctx->dispc_cinfo.pck_div = pckd;
	ctx->dispc_cinfo.lck = lck;
	ctx->dispc_cinfo.pck = pck;

	if (dsi_vm_calc_blanking(ctx) == false)
		return false;

#ifdef PRINT_VERBOSE_VM_TIMINGS
4714
	print_dispc_vm("dispc", &ctx->vm);
4715
	print_dsi_vm("dsi  ", &ctx->dsi_vm);
4716
	print_dispc_vm("req  ", ctx->config->vm);
4717 4718 4719 4720 4721 4722
	print_dsi_dispc_vm("act  ", &ctx->dsi_vm);
#endif

	return true;
}

4723
static bool dsi_vm_calc_hsdiv_cb(int m_dispc, unsigned long dispc,
4724 4725 4726 4727 4728
		void *data)
{
	struct dsi_clk_calc_ctx *ctx = data;
	unsigned long pck_max;

4729
	ctx->dsi_cinfo.mX[HSDIV_DISPC] = m_dispc;
4730
	ctx->dsi_cinfo.clkout[HSDIV_DISPC] = dispc;
4731 4732 4733 4734 4735 4736 4737 4738 4739 4740 4741 4742 4743 4744 4745

	/*
	 * In burst mode we can let the dispc pck be arbitrarily high, but it
	 * limits our scaling abilities. So for now, don't aim too high.
	 */

	if (ctx->config->trans_mode == OMAP_DSS_DSI_BURST_MODE)
		pck_max = ctx->req_pck_max + 10000000;
	else
		pck_max = ctx->req_pck_max;

	return dispc_div_calc(dispc, ctx->req_pck_min, pck_max,
			dsi_vm_calc_dispc_cb, ctx);
}

4746 4747
static bool dsi_vm_calc_pll_cb(int n, int m, unsigned long fint,
		unsigned long clkdco, void *data)
4748 4749
{
	struct dsi_clk_calc_ctx *ctx = data;
4750
	struct dsi_data *dsi = ctx->dsi;
4751

4752 4753
	ctx->dsi_cinfo.n = n;
	ctx->dsi_cinfo.m = m;
4754
	ctx->dsi_cinfo.fint = fint;
4755
	ctx->dsi_cinfo.clkdco = clkdco;
4756

4757
	return dss_pll_hsdiv_calc_a(ctx->pll, clkdco, ctx->req_pck_min,
4758
			dsi->data->max_fck_freq,
4759 4760 4761 4762 4763 4764 4765
			dsi_vm_calc_hsdiv_cb, ctx);
}

static bool dsi_vm_calc(struct dsi_data *dsi,
		const struct omap_dss_dsi_config *cfg,
		struct dsi_clk_calc_ctx *ctx)
{
4766
	const struct videomode *vm = cfg->vm;
4767 4768 4769 4770 4771 4772 4773
	unsigned long clkin;
	unsigned long pll_min;
	unsigned long pll_max;
	int ndl = dsi->num_lanes_used - 1;
	int bitspp = dsi_get_pixel_size(cfg->pixel_format);
	unsigned long byteclk_min;

4774
	clkin = clk_get_rate(dsi->pll.clkin);
4775 4776

	memset(ctx, 0, sizeof(*ctx));
4777
	ctx->dsi = dsi;
4778
	ctx->pll = &dsi->pll;
4779 4780 4781
	ctx->config = cfg;

	/* these limits should come from the panel driver */
4782 4783 4784
	ctx->req_pck_min = vm->pixelclock - 1000;
	ctx->req_pck_nom = vm->pixelclock;
	ctx->req_pck_max = vm->pixelclock + 1000;
4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795 4796 4797 4798

	byteclk_min = div64_u64((u64)ctx->req_pck_min * bitspp, ndl * 8);
	pll_min = max(cfg->hs_clk_min * 4, byteclk_min * 4 * 4);

	if (cfg->trans_mode == OMAP_DSS_DSI_BURST_MODE) {
		pll_max = cfg->hs_clk_max * 4;
	} else {
		unsigned long byteclk_max;
		byteclk_max = div64_u64((u64)ctx->req_pck_max * bitspp,
				ndl * 8);

		pll_max = byteclk_max * 4 * 4;
	}

4799
	return dss_pll_calc_a(ctx->pll, clkin,
4800 4801
			pll_min, pll_max,
			dsi_vm_calc_pll_cb, ctx);
4802 4803
}

4804
static int dsi_set_config(struct omap_dss_device *dssdev,
4805
		const struct omap_dss_dsi_config *config)
4806
{
4807
	struct dsi_data *dsi = to_dsi_data(dssdev);
4808 4809 4810
	struct dsi_clk_calc_ctx ctx;
	bool ok;
	int r;
4811 4812 4813

	mutex_lock(&dsi->lock);

4814 4815
	dsi->pix_fmt = config->pixel_format;
	dsi->mode = config->mode;
4816

4817 4818 4819 4820 4821 4822 4823 4824 4825 4826 4827
	if (config->mode == OMAP_DSS_DSI_VIDEO_MODE)
		ok = dsi_vm_calc(dsi, config, &ctx);
	else
		ok = dsi_cm_calc(dsi, config, &ctx);

	if (!ok) {
		DSSERR("failed to find suitable DSI clock settings\n");
		r = -EINVAL;
		goto err;
	}

4828
	dsi_pll_calc_dsi_fck(dsi, &ctx.dsi_cinfo);
4829

4830
	r = dsi_lp_clock_calc(ctx.dsi_cinfo.clkout[HSDIV_DSI],
4831
		config->lp_clk_min, config->lp_clk_max, &dsi->user_lp_cinfo);
4832 4833 4834 4835 4836 4837 4838 4839
	if (r) {
		DSSERR("failed to find suitable DSI LP clock settings\n");
		goto err;
	}

	dsi->user_dsi_cinfo = ctx.dsi_cinfo;
	dsi->user_dispc_cinfo = ctx.dispc_cinfo;

4840
	dsi->vm = ctx.vm;
4841
	dsi->vm_timings = ctx.dsi_vm;
4842 4843

	mutex_unlock(&dsi->lock);
4844

4845
	return 0;
4846 4847 4848 4849
err:
	mutex_unlock(&dsi->lock);

	return r;
4850 4851
}

4852 4853 4854 4855 4856 4857
/*
 * Return a hardcoded channel for the DSI output. This should work for
 * current use cases, but this can be later expanded to either resolve
 * the channel in some more dynamic manner, or get the channel as a user
 * parameter.
 */
4858
static enum omap_channel dsi_get_channel(struct dsi_data *dsi)
4859
{
4860 4861
	switch (dsi->data->model) {
	case DSI_MODEL_OMAP3:
4862 4863
		return OMAP_DSS_CHANNEL_LCD;

4864 4865
	case DSI_MODEL_OMAP4:
		switch (dsi->module_id) {
4866 4867 4868 4869 4870 4871 4872 4873 4874
		case 0:
			return OMAP_DSS_CHANNEL_LCD;
		case 1:
			return OMAP_DSS_CHANNEL_LCD2;
		default:
			DSSWARN("unsupported module id\n");
			return OMAP_DSS_CHANNEL_LCD;
		}

4875 4876
	case DSI_MODEL_OMAP5:
		switch (dsi->module_id) {
4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888 4889
		case 0:
			return OMAP_DSS_CHANNEL_LCD;
		case 1:
			return OMAP_DSS_CHANNEL_LCD3;
		default:
			DSSWARN("unsupported module id\n");
			return OMAP_DSS_CHANNEL_LCD;
		}

	default:
		DSSWARN("unsupported DSS version\n");
		return OMAP_DSS_CHANNEL_LCD;
	}
4890 4891
}

4892
static int dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
4893
{
4894
	struct dsi_data *dsi = to_dsi_data(dssdev);
4895 4896
	int i;

4897 4898 4899
	for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
		if (!dsi->vc[i].dssdev) {
			dsi->vc[i].dssdev = dssdev;
4900 4901 4902 4903 4904 4905 4906 4907 4908
			*channel = i;
			return 0;
		}
	}

	DSSERR("cannot get VC for display %s", dssdev->name);
	return -ENOSPC;
}

4909
static int dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
4910
{
4911
	struct dsi_data *dsi = to_dsi_data(dssdev);
4912

4913 4914 4915 4916 4917 4918 4919 4920 4921 4922
	if (vc_id < 0 || vc_id > 3) {
		DSSERR("VC ID out of range\n");
		return -EINVAL;
	}

	if (channel < 0 || channel > 3) {
		DSSERR("Virtual Channel out of range\n");
		return -EINVAL;
	}

4923
	if (dsi->vc[channel].dssdev != dssdev) {
4924 4925 4926 4927 4928
		DSSERR("Virtual Channel not allocated to display %s\n",
			dssdev->name);
		return -EINVAL;
	}

4929
	dsi->vc[channel].vc_id = vc_id;
4930 4931 4932 4933

	return 0;
}

4934
static void dsi_release_vc(struct omap_dss_device *dssdev, int channel)
4935
{
4936
	struct dsi_data *dsi = to_dsi_data(dssdev);
4937

4938
	if ((channel >= 0 && channel <= 3) &&
4939 4940 4941
		dsi->vc[channel].dssdev == dssdev) {
		dsi->vc[channel].dssdev = NULL;
		dsi->vc[channel].vc_id = 0;
4942 4943 4944
	}
}

4945

4946
static int dsi_get_clocks(struct dsi_data *dsi)
4947 4948 4949
{
	struct clk *clk;

4950
	clk = devm_clk_get(dsi->dev, "fck");
4951 4952 4953 4954 4955 4956 4957 4958 4959 4960
	if (IS_ERR(clk)) {
		DSSERR("can't get fck\n");
		return PTR_ERR(clk);
	}

	dsi->dss_clk = clk;

	return 0;
}

T
Tomi Valkeinen 已提交
4961 4962 4963
static int dsi_connect(struct omap_dss_device *dssdev,
		struct omap_dss_device *dst)
{
4964
	struct dsi_data *dsi = to_dsi_data(dssdev);
T
Tomi Valkeinen 已提交
4965 4966
	int r;

4967
	r = dsi_regulator_init(dsi);
T
Tomi Valkeinen 已提交
4968 4969 4970
	if (r)
		return r;

4971
	r = dss_mgr_connect(&dsi->output, dssdev);
T
Tomi Valkeinen 已提交
4972 4973 4974 4975 4976 4977 4978
	if (r)
		return r;

	r = omapdss_output_set_device(dssdev, dst);
	if (r) {
		DSSERR("failed to connect output to new device: %s\n",
				dssdev->name);
4979
		dss_mgr_disconnect(&dsi->output, dssdev);
T
Tomi Valkeinen 已提交
4980 4981 4982 4983 4984 4985 4986 4987 4988
		return r;
	}

	return 0;
}

static void dsi_disconnect(struct omap_dss_device *dssdev,
		struct omap_dss_device *dst)
{
4989
	struct dsi_data *dsi = to_dsi_data(dssdev);
4990

4991
	WARN_ON(dst != dssdev->dst);
T
Tomi Valkeinen 已提交
4992

4993
	if (dst != dssdev->dst)
T
Tomi Valkeinen 已提交
4994 4995 4996 4997
		return;

	omapdss_output_unset_device(dssdev);

4998
	dss_mgr_disconnect(&dsi->output, dssdev);
T
Tomi Valkeinen 已提交
4999 5000 5001 5002 5003 5004 5005 5006 5007
}

static const struct omapdss_dsi_ops dsi_ops = {
	.connect = dsi_connect,
	.disconnect = dsi_disconnect,

	.bus_lock = dsi_bus_lock,
	.bus_unlock = dsi_bus_unlock,

5008 5009
	.enable = dsi_display_enable,
	.disable = dsi_display_disable,
T
Tomi Valkeinen 已提交
5010

5011
	.enable_hs = dsi_vc_enable_hs,
T
Tomi Valkeinen 已提交
5012

5013 5014
	.configure_pins = dsi_configure_pins,
	.set_config = dsi_set_config,
T
Tomi Valkeinen 已提交
5015 5016 5017 5018

	.enable_video_output = dsi_enable_video_output,
	.disable_video_output = dsi_disable_video_output,

5019
	.update = dsi_update,
T
Tomi Valkeinen 已提交
5020

5021
	.enable_te = dsi_enable_te,
T
Tomi Valkeinen 已提交
5022

5023 5024 5025
	.request_vc = dsi_request_vc,
	.set_vc_id = dsi_set_vc_id,
	.release_vc = dsi_release_vc,
T
Tomi Valkeinen 已提交
5026 5027 5028 5029 5030 5031 5032 5033 5034 5035 5036 5037 5038 5039

	.dcs_write = dsi_vc_dcs_write,
	.dcs_write_nosync = dsi_vc_dcs_write_nosync,
	.dcs_read = dsi_vc_dcs_read,

	.gen_write = dsi_vc_generic_write,
	.gen_write_nosync = dsi_vc_generic_write_nosync,
	.gen_read = dsi_vc_generic_read,

	.bta_sync = dsi_vc_send_bta_sync,

	.set_max_rx_packet_size = dsi_vc_set_max_rx_packet_size,
};

5040
static void dsi_init_output(struct dsi_data *dsi)
5041
{
5042
	struct omap_dss_device *out = &dsi->output;
5043

5044
	out->dev = dsi->dev;
5045 5046 5047
	out->id = dsi->module_id == 0 ?
			OMAP_DSS_OUTPUT_DSI1 : OMAP_DSS_OUTPUT_DSI2;

5048
	out->output_type = OMAP_DISPLAY_TYPE_DSI;
T
Tomi Valkeinen 已提交
5049
	out->name = dsi->module_id == 0 ? "dsi.0" : "dsi.1";
5050
	out->dispc_channel = dsi_get_channel(dsi);
T
Tomi Valkeinen 已提交
5051
	out->ops.dsi = &dsi_ops;
5052
	out->owner = THIS_MODULE;
5053

5054
	omapdss_register_output(out);
5055 5056
}

5057
static void dsi_uninit_output(struct dsi_data *dsi)
5058
{
5059
	struct omap_dss_device *out = &dsi->output;
5060

5061
	omapdss_unregister_output(out);
5062 5063
}

5064
static int dsi_probe_of(struct dsi_data *dsi)
T
Tomi Valkeinen 已提交
5065
{
5066
	struct device_node *node = dsi->dev->of_node;
T
Tomi Valkeinen 已提交
5067 5068 5069 5070 5071 5072 5073
	struct property *prop;
	u32 lane_arr[10];
	int len, num_pins;
	int r, i;
	struct device_node *ep;
	struct omap_dsi_pin_config pin_cfg;

5074
	ep = of_graph_get_endpoint_by_regs(node, 0, 0);
T
Tomi Valkeinen 已提交
5075 5076 5077 5078 5079
	if (!ep)
		return 0;

	prop = of_find_property(ep, "lanes", &len);
	if (prop == NULL) {
5080
		dev_err(dsi->dev, "failed to find lane data\n");
T
Tomi Valkeinen 已提交
5081 5082 5083 5084 5085 5086 5087 5088
		r = -EINVAL;
		goto err;
	}

	num_pins = len / sizeof(u32);

	if (num_pins < 4 || num_pins % 2 != 0 ||
		num_pins > dsi->num_lanes_supported * 2) {
5089
		dev_err(dsi->dev, "bad number of lanes\n");
T
Tomi Valkeinen 已提交
5090 5091 5092 5093 5094 5095
		r = -EINVAL;
		goto err;
	}

	r = of_property_read_u32_array(ep, "lanes", lane_arr, num_pins);
	if (r) {
5096
		dev_err(dsi->dev, "failed to read lane data\n");
T
Tomi Valkeinen 已提交
5097 5098 5099 5100 5101 5102 5103 5104 5105
		goto err;
	}

	pin_cfg.num_pins = num_pins;
	for (i = 0; i < num_pins; ++i)
		pin_cfg.pins[i] = (int)lane_arr[i];

	r = dsi_configure_pins(&dsi->output, &pin_cfg);
	if (r) {
5106
		dev_err(dsi->dev, "failed to configure pins");
T
Tomi Valkeinen 已提交
5107 5108 5109 5110 5111 5112 5113 5114 5115 5116 5117 5118
		goto err;
	}

	of_node_put(ep);

	return 0;

err:
	of_node_put(ep);
	return r;
}

5119 5120 5121 5122 5123 5124 5125
static const struct dss_pll_ops dsi_pll_ops = {
	.enable = dsi_pll_enable,
	.disable = dsi_pll_disable,
	.set_config = dss_pll_write_config_type_a,
};

static const struct dss_pll_hw dss_omap3_dsi_pll_hw = {
5126 5127
	.type = DSS_PLL_TYPE_A,

5128 5129 5130 5131 5132 5133 5134 5135 5136 5137 5138 5139 5140 5141 5142 5143 5144 5145 5146 5147 5148 5149 5150 5151 5152
	.n_max = (1 << 7) - 1,
	.m_max = (1 << 11) - 1,
	.mX_max = (1 << 4) - 1,
	.fint_min = 750000,
	.fint_max = 2100000,
	.clkdco_low = 1000000000,
	.clkdco_max = 1800000000,

	.n_msb = 7,
	.n_lsb = 1,
	.m_msb = 18,
	.m_lsb = 8,

	.mX_msb[0] = 22,
	.mX_lsb[0] = 19,
	.mX_msb[1] = 26,
	.mX_lsb[1] = 23,

	.has_stopmode = true,
	.has_freqsel = true,
	.has_selfreqdco = false,
	.has_refsel = false,
};

static const struct dss_pll_hw dss_omap4_dsi_pll_hw = {
5153 5154
	.type = DSS_PLL_TYPE_A,

5155 5156 5157 5158 5159 5160 5161 5162 5163 5164 5165 5166 5167 5168 5169 5170 5171 5172 5173 5174 5175 5176 5177 5178 5179
	.n_max = (1 << 8) - 1,
	.m_max = (1 << 12) - 1,
	.mX_max = (1 << 5) - 1,
	.fint_min = 500000,
	.fint_max = 2500000,
	.clkdco_low = 1000000000,
	.clkdco_max = 1800000000,

	.n_msb = 8,
	.n_lsb = 1,
	.m_msb = 20,
	.m_lsb = 9,

	.mX_msb[0] = 25,
	.mX_lsb[0] = 21,
	.mX_msb[1] = 30,
	.mX_lsb[1] = 26,

	.has_stopmode = true,
	.has_freqsel = false,
	.has_selfreqdco = false,
	.has_refsel = false,
};

static const struct dss_pll_hw dss_omap5_dsi_pll_hw = {
5180 5181
	.type = DSS_PLL_TYPE_A,

5182 5183 5184 5185 5186 5187 5188 5189 5190 5191 5192 5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203 5204 5205
	.n_max = (1 << 8) - 1,
	.m_max = (1 << 12) - 1,
	.mX_max = (1 << 5) - 1,
	.fint_min = 150000,
	.fint_max = 52000000,
	.clkdco_low = 1000000000,
	.clkdco_max = 1800000000,

	.n_msb = 8,
	.n_lsb = 1,
	.m_msb = 20,
	.m_lsb = 9,

	.mX_msb[0] = 25,
	.mX_lsb[0] = 21,
	.mX_msb[1] = 30,
	.mX_lsb[1] = 26,

	.has_stopmode = true,
	.has_freqsel = false,
	.has_selfreqdco = true,
	.has_refsel = true,
};

5206
static int dsi_init_pll_data(struct dss_device *dss, struct dsi_data *dsi)
5207 5208 5209 5210 5211
{
	struct dss_pll *pll = &dsi->pll;
	struct clk *clk;
	int r;

5212
	clk = devm_clk_get(dsi->dev, "sys_clk");
5213 5214 5215 5216 5217 5218
	if (IS_ERR(clk)) {
		DSSERR("can't get sys_clk\n");
		return PTR_ERR(clk);
	}

	pll->name = dsi->module_id == 0 ? "dsi0" : "dsi1";
T
Tomi Valkeinen 已提交
5219
	pll->id = dsi->module_id == 0 ? DSS_PLL_DSI1 : DSS_PLL_DSI2;
5220 5221
	pll->clkin = clk;
	pll->base = dsi->pll_base;
5222
	pll->hw = dsi->data->pll_hw;
5223 5224
	pll->ops = &dsi_pll_ops;

5225
	r = dss_pll_register(dss, pll);
5226 5227 5228 5229 5230 5231
	if (r)
		return r;

	return 0;
}

5232
/* DSI1 HW IP initialisation */
5233 5234 5235 5236 5237 5238 5239
static const struct dsi_of_data dsi_of_data_omap34xx = {
	.model = DSI_MODEL_OMAP3,
	.pll_hw = &dss_omap3_dsi_pll_hw,
	.modules = (const struct dsi_module_id_data[]) {
		{ .address = 0x4804fc00, .id = 0, },
		{ },
	},
5240 5241
	.max_fck_freq = 173000000,
	.max_pll_lpdiv = (1 << 13) - 1,
5242 5243 5244 5245 5246 5247 5248 5249 5250 5251
	.quirks = DSI_QUIRK_REVERSE_TXCLKESC,
};

static const struct dsi_of_data dsi_of_data_omap36xx = {
	.model = DSI_MODEL_OMAP3,
	.pll_hw = &dss_omap3_dsi_pll_hw,
	.modules = (const struct dsi_module_id_data[]) {
		{ .address = 0x4804fc00, .id = 0, },
		{ },
	},
5252 5253
	.max_fck_freq = 173000000,
	.max_pll_lpdiv = (1 << 13) - 1,
5254 5255 5256 5257 5258 5259 5260 5261 5262 5263 5264
	.quirks = DSI_QUIRK_PLL_PWR_BUG,
};

static const struct dsi_of_data dsi_of_data_omap4 = {
	.model = DSI_MODEL_OMAP4,
	.pll_hw = &dss_omap4_dsi_pll_hw,
	.modules = (const struct dsi_module_id_data[]) {
		{ .address = 0x58004000, .id = 0, },
		{ .address = 0x58005000, .id = 1, },
		{ },
	},
5265 5266
	.max_fck_freq = 170000000,
	.max_pll_lpdiv = (1 << 13) - 1,
5267 5268 5269 5270 5271 5272 5273 5274 5275 5276 5277 5278
	.quirks = DSI_QUIRK_DCS_CMD_CONFIG_VC | DSI_QUIRK_VC_OCP_WIDTH
		| DSI_QUIRK_GNQ,
};

static const struct dsi_of_data dsi_of_data_omap5 = {
	.model = DSI_MODEL_OMAP5,
	.pll_hw = &dss_omap5_dsi_pll_hw,
	.modules = (const struct dsi_module_id_data[]) {
		{ .address = 0x58004000, .id = 0, },
		{ .address = 0x58009000, .id = 1, },
		{ },
	},
5279 5280
	.max_fck_freq = 209250000,
	.max_pll_lpdiv = (1 << 13) - 1,
5281 5282 5283 5284 5285 5286 5287 5288 5289 5290 5291 5292 5293 5294 5295 5296
	.quirks = DSI_QUIRK_DCS_CMD_CONFIG_VC | DSI_QUIRK_VC_OCP_WIDTH
		| DSI_QUIRK_GNQ | DSI_QUIRK_PHY_DCC,
};

static const struct of_device_id dsi_of_match[] = {
	{ .compatible = "ti,omap3-dsi", .data = &dsi_of_data_omap36xx, },
	{ .compatible = "ti,omap4-dsi", .data = &dsi_of_data_omap4, },
	{ .compatible = "ti,omap5-dsi", .data = &dsi_of_data_omap5, },
	{},
};

static const struct soc_device_attribute dsi_soc_devices[] = {
	{ .machine = "OMAP3[45]*",	.data = &dsi_of_data_omap34xx },
	{ .machine = "AM35*",		.data = &dsi_of_data_omap34xx },
	{ /* sentinel */ }
};
5297

T
Tomi Valkeinen 已提交
5298
static int dsi_bind(struct device *dev, struct device *master, void *data)
T
Tomi Valkeinen 已提交
5299
{
5300
	struct platform_device *pdev = to_platform_device(dev);
5301
	struct dss_device *dss = dss_get_device(master);
5302
	const struct soc_device_attribute *soc;
5303
	const struct dsi_module_id_data *d;
T
Tomi Valkeinen 已提交
5304
	u32 rev;
5305
	int r, i;
5306
	struct dsi_data *dsi;
T
Tomi Valkeinen 已提交
5307
	struct resource *dsi_mem;
5308
	struct resource *res;
5309

5310
	dsi = devm_kzalloc(dev, sizeof(*dsi), GFP_KERNEL);
5311 5312
	if (!dsi)
		return -ENOMEM;
T
Tomi Valkeinen 已提交
5313

5314
	dsi->dss = dss;
5315
	dsi->dev = dev;
5316
	dev_set_drvdata(dev, dsi);
5317

5318 5319 5320
	spin_lock_init(&dsi->irq_lock);
	spin_lock_init(&dsi->errors_lock);
	dsi->errors = 0;
T
Tomi Valkeinen 已提交
5321

5322
#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
5323 5324
	spin_lock_init(&dsi->irq_stats_lock);
	dsi->irq_stats.last_reset = jiffies;
5325 5326
#endif

5327 5328
	mutex_init(&dsi->lock);
	sema_init(&dsi->bus_lock, 1);
T
Tomi Valkeinen 已提交
5329

5330 5331
	INIT_DEFERRABLE_WORK(&dsi->framedone_timeout_work,
			     dsi_framedone_timeout_work_callback);
5332

T
Tomi Valkeinen 已提交
5333
#ifdef DSI_CATCH_MISSING_TE
5334
	timer_setup(&dsi->te_timer, dsi_te_timeout, 0);
T
Tomi Valkeinen 已提交
5335
#endif
5336

5337 5338
	dsi_mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "proto");
	dsi->proto_base = devm_ioremap_resource(dev, dsi_mem);
5339 5340
	if (IS_ERR(dsi->proto_base))
		return PTR_ERR(dsi->proto_base);
5341

5342 5343
	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "phy");
	dsi->phy_base = devm_ioremap_resource(dev, res);
5344 5345
	if (IS_ERR(dsi->phy_base))
		return PTR_ERR(dsi->phy_base);
5346

5347 5348
	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "pll");
	dsi->pll_base = devm_ioremap_resource(dev, res);
5349 5350
	if (IS_ERR(dsi->pll_base))
		return PTR_ERR(dsi->pll_base);
5351

5352
	dsi->irq = platform_get_irq(pdev, 0);
5353
	if (dsi->irq < 0) {
5354
		DSSERR("platform_get_irq failed\n");
5355
		return -ENODEV;
5356 5357
	}

5358 5359
	r = devm_request_irq(dev, dsi->irq, omap_dsi_irq_handler,
			     IRQF_SHARED, dev_name(dev), dsi);
5360 5361
	if (r < 0) {
		DSSERR("request_irq failed\n");
5362
		return r;
5363
	}
T
Tomi Valkeinen 已提交
5364

5365 5366 5367 5368 5369 5370
	soc = soc_device_match(dsi_soc_devices);
	if (soc)
		dsi->data = soc->data;
	else
		dsi->data = of_match_node(dsi_of_match, dev->of_node)->data;

5371
	d = dsi->data->modules;
5372 5373
	while (d->address != 0 && d->address != dsi_mem->start)
		d++;
T
Tomi Valkeinen 已提交
5374

5375 5376 5377
	if (d->address == 0) {
		DSSERR("unsupported DSI module\n");
		return -ENODEV;
T
Tomi Valkeinen 已提交
5378 5379
	}

5380 5381
	dsi->module_id = d->id;

5382 5383
	if (dsi->data->model == DSI_MODEL_OMAP4 ||
	    dsi->data->model == DSI_MODEL_OMAP5) {
5384 5385 5386
		struct device_node *np;

		/*
5387
		 * The OMAP4/5 display DT bindings don't reference the padconf
5388 5389
		 * syscon. Our only option to retrieve it is to find it by name.
		 */
5390 5391 5392
		np = of_find_node_by_name(NULL,
			dsi->data->model == DSI_MODEL_OMAP4 ?
			"omap4_padconf_global" : "omap5_padconf_global");
5393 5394 5395 5396 5397 5398 5399
		if (!np)
			return -ENODEV;

		dsi->syscon = syscon_node_to_regmap(np);
		of_node_put(np);
	}

5400
	/* DSI VCs initialization */
5401
	for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
5402
		dsi->vc[i].source = DSI_VC_SOURCE_L4;
5403 5404
		dsi->vc[i].dssdev = NULL;
		dsi->vc[i].vc_id = 0;
5405 5406
	}

5407
	r = dsi_get_clocks(dsi);
5408 5409 5410
	if (r)
		return r;

5411
	dsi_init_pll_data(dss, dsi);
5412

5413
	pm_runtime_enable(dev);
5414

5415
	r = dsi_runtime_get(dsi);
5416
	if (r)
5417
		goto err_runtime_get;
T
Tomi Valkeinen 已提交
5418

5419
	rev = dsi_read_reg(dsi, DSI_REVISION);
5420
	dev_dbg(dev, "OMAP DSI rev %d.%d\n",
T
Tomi Valkeinen 已提交
5421 5422
	       FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));

5423 5424
	/* DSI on OMAP3 doesn't have register DSI_GNQ, set number
	 * of data to 3 by default */
5425
	if (dsi->data->quirks & DSI_QUIRK_GNQ)
5426
		/* NB_DATA_LANES */
5427
		dsi->num_lanes_supported = 1 + REG_GET(dsi, DSI_GNQ, 11, 9);
5428 5429
	else
		dsi->num_lanes_supported = 3;
5430

5431
	dsi->line_buffer_size = dsi_get_line_buf_size(dsi);
5432

5433
	dsi_init_output(dsi);
5434

5435
	r = dsi_probe_of(dsi);
5436 5437 5438
	if (r) {
		DSSERR("Invalid DSI DT data\n");
		goto err_probe_of;
T
Tomi Valkeinen 已提交
5439 5440
	}

5441
	r = of_platform_populate(dev->of_node, NULL, NULL, dev);
5442 5443 5444
	if (r)
		DSSERR("Failed to populate DSI child devices: %d\n", r);

5445
	dsi_runtime_put(dsi);
T
Tomi Valkeinen 已提交
5446

5447
	if (dsi->module_id == 0)
5448
		dsi->debugfs.regs = dss_debugfs_create_file(dss, "dsi1_regs",
5449 5450 5451
							    dsi1_dump_regs,
							    &dsi);
	else
5452
		dsi->debugfs.regs = dss_debugfs_create_file(dss, "dsi2_regs",
5453 5454
							    dsi2_dump_regs,
							    &dsi);
5455
#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
5456
	if (dsi->module_id == 0)
5457
		dsi->debugfs.irqs = dss_debugfs_create_file(dss, "dsi1_irqs",
5458 5459 5460
							    dsi1_dump_irqs,
							    &dsi);
	else
5461
		dsi->debugfs.irqs = dss_debugfs_create_file(dss, "dsi2_irqs",
5462 5463
							    dsi2_dump_irqs,
							    &dsi);
5464
#endif
T
Tomi Valkeinen 已提交
5465

T
Tomi Valkeinen 已提交
5466
	return 0;
5467

T
Tomi Valkeinen 已提交
5468
err_probe_of:
5469 5470
	dsi_uninit_output(dsi);
	dsi_runtime_put(dsi);
T
Tomi Valkeinen 已提交
5471

5472
err_runtime_get:
5473
	pm_runtime_disable(dev);
T
Tomi Valkeinen 已提交
5474 5475 5476
	return r;
}

T
Tomi Valkeinen 已提交
5477
static void dsi_unbind(struct device *dev, struct device *master, void *data)
T
Tomi Valkeinen 已提交
5478
{
5479
	struct dsi_data *dsi = dev_get_drvdata(dev);
5480

5481 5482 5483
	dss_debugfs_remove_file(dsi->debugfs.irqs);
	dss_debugfs_remove_file(dsi->debugfs.regs);

5484
	of_platform_depopulate(dev);
T
Tomi Valkeinen 已提交
5485

5486 5487
	WARN_ON(dsi->scp_clk_refcount > 0);

5488 5489
	dss_pll_unregister(&dsi->pll);

5490
	dsi_uninit_output(dsi);
5491

5492
	pm_runtime_disable(dev);
5493

5494 5495 5496
	if (dsi->vdds_dsi_reg != NULL && dsi->vdds_dsi_enabled) {
		regulator_disable(dsi->vdds_dsi_reg);
		dsi->vdds_dsi_enabled = false;
5497
	}
T
Tomi Valkeinen 已提交
5498 5499 5500 5501 5502 5503
}

static const struct component_ops dsi_component_ops = {
	.bind	= dsi_bind,
	.unbind	= dsi_unbind,
};
5504

T
Tomi Valkeinen 已提交
5505 5506 5507 5508 5509 5510 5511 5512
static int dsi_probe(struct platform_device *pdev)
{
	return component_add(&pdev->dev, &dsi_component_ops);
}

static int dsi_remove(struct platform_device *pdev)
{
	component_del(&pdev->dev, &dsi_component_ops);
5513 5514 5515
	return 0;
}

5516 5517
static int dsi_runtime_suspend(struct device *dev)
{
5518
	struct dsi_data *dsi = dev_get_drvdata(dev);
5519 5520 5521 5522 5523 5524 5525

	dsi->is_enabled = false;
	/* ensure the irq handler sees the is_enabled value */
	smp_wmb();
	/* wait for current handler to finish before turning the DSI off */
	synchronize_irq(dsi->irq);

5526 5527 5528 5529 5530 5531 5532
	dispc_runtime_put();

	return 0;
}

static int dsi_runtime_resume(struct device *dev)
{
5533
	struct dsi_data *dsi = dev_get_drvdata(dev);
5534 5535 5536 5537
	int r;

	r = dispc_runtime_get();
	if (r)
5538
		return r;
5539

5540 5541 5542 5543
	dsi->is_enabled = true;
	/* ensure the irq handler sees the is_enabled value */
	smp_wmb();

5544 5545 5546 5547 5548 5549 5550 5551
	return 0;
}

static const struct dev_pm_ops dsi_pm_ops = {
	.runtime_suspend = dsi_runtime_suspend,
	.runtime_resume = dsi_runtime_resume,
};

5552
struct platform_driver omap_dsihw_driver = {
T
Tomi Valkeinen 已提交
5553 5554
	.probe		= dsi_probe,
	.remove		= dsi_remove,
5555
	.driver         = {
5556
		.name   = "omapdss_dsi",
5557
		.pm	= &dsi_pm_ops,
T
Tomi Valkeinen 已提交
5558
		.of_match_table = dsi_of_match,
T
Tomi Valkeinen 已提交
5559
		.suppress_bind_attrs = true,
5560 5561
	},
};