dsi.c 138.0 KB
Newer Older
T
Tomi Valkeinen 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * linux/drivers/video/omap2/dss/dsi.c
 *
 * Copyright (C) 2009 Nokia Corporation
 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#define DSS_SUBSYS_NAME "DSI"

#include <linux/kernel.h>
#include <linux/io.h>
#include <linux/clk.h>
#include <linux/device.h>
#include <linux/err.h>
#include <linux/interrupt.h>
#include <linux/delay.h>
#include <linux/mutex.h>
30
#include <linux/module.h>
31
#include <linux/semaphore.h>
T
Tomi Valkeinen 已提交
32 33 34 35
#include <linux/seq_file.h>
#include <linux/platform_device.h>
#include <linux/regulator/consumer.h>
#include <linux/wait.h>
36
#include <linux/workqueue.h>
37
#include <linux/sched.h>
38
#include <linux/slab.h>
39
#include <linux/debugfs.h>
40
#include <linux/pm_runtime.h>
T
Tomi Valkeinen 已提交
41 42
#include <linux/of.h>
#include <linux/of_platform.h>
T
Tomi Valkeinen 已提交
43
#include <linux/component.h>
T
Tomi Valkeinen 已提交
44

45
#include <video/omapdss.h>
46
#include <video/mipi_display.h>
T
Tomi Valkeinen 已提交
47 48

#include "dss.h"
49
#include "dss_features.h"
T
Tomi Valkeinen 已提交
50 51 52

#define DSI_CATCH_MISSING_TE

53
struct dsi_reg { u16 module; u16 idx; };
T
Tomi Valkeinen 已提交
54

55
#define DSI_REG(mod, idx)		((const struct dsi_reg) { mod, idx })
T
Tomi Valkeinen 已提交
56 57 58

/* DSI Protocol Engine */

59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95
#define DSI_PROTO			0
#define DSI_PROTO_SZ			0x200

#define DSI_REVISION			DSI_REG(DSI_PROTO, 0x0000)
#define DSI_SYSCONFIG			DSI_REG(DSI_PROTO, 0x0010)
#define DSI_SYSSTATUS			DSI_REG(DSI_PROTO, 0x0014)
#define DSI_IRQSTATUS			DSI_REG(DSI_PROTO, 0x0018)
#define DSI_IRQENABLE			DSI_REG(DSI_PROTO, 0x001C)
#define DSI_CTRL			DSI_REG(DSI_PROTO, 0x0040)
#define DSI_GNQ				DSI_REG(DSI_PROTO, 0x0044)
#define DSI_COMPLEXIO_CFG1		DSI_REG(DSI_PROTO, 0x0048)
#define DSI_COMPLEXIO_IRQ_STATUS	DSI_REG(DSI_PROTO, 0x004C)
#define DSI_COMPLEXIO_IRQ_ENABLE	DSI_REG(DSI_PROTO, 0x0050)
#define DSI_CLK_CTRL			DSI_REG(DSI_PROTO, 0x0054)
#define DSI_TIMING1			DSI_REG(DSI_PROTO, 0x0058)
#define DSI_TIMING2			DSI_REG(DSI_PROTO, 0x005C)
#define DSI_VM_TIMING1			DSI_REG(DSI_PROTO, 0x0060)
#define DSI_VM_TIMING2			DSI_REG(DSI_PROTO, 0x0064)
#define DSI_VM_TIMING3			DSI_REG(DSI_PROTO, 0x0068)
#define DSI_CLK_TIMING			DSI_REG(DSI_PROTO, 0x006C)
#define DSI_TX_FIFO_VC_SIZE		DSI_REG(DSI_PROTO, 0x0070)
#define DSI_RX_FIFO_VC_SIZE		DSI_REG(DSI_PROTO, 0x0074)
#define DSI_COMPLEXIO_CFG2		DSI_REG(DSI_PROTO, 0x0078)
#define DSI_RX_FIFO_VC_FULLNESS		DSI_REG(DSI_PROTO, 0x007C)
#define DSI_VM_TIMING4			DSI_REG(DSI_PROTO, 0x0080)
#define DSI_TX_FIFO_VC_EMPTINESS	DSI_REG(DSI_PROTO, 0x0084)
#define DSI_VM_TIMING5			DSI_REG(DSI_PROTO, 0x0088)
#define DSI_VM_TIMING6			DSI_REG(DSI_PROTO, 0x008C)
#define DSI_VM_TIMING7			DSI_REG(DSI_PROTO, 0x0090)
#define DSI_STOPCLK_TIMING		DSI_REG(DSI_PROTO, 0x0094)
#define DSI_VC_CTRL(n)			DSI_REG(DSI_PROTO, 0x0100 + (n * 0x20))
#define DSI_VC_TE(n)			DSI_REG(DSI_PROTO, 0x0104 + (n * 0x20))
#define DSI_VC_LONG_PACKET_HEADER(n)	DSI_REG(DSI_PROTO, 0x0108 + (n * 0x20))
#define DSI_VC_LONG_PACKET_PAYLOAD(n)	DSI_REG(DSI_PROTO, 0x010C + (n * 0x20))
#define DSI_VC_SHORT_PACKET_HEADER(n)	DSI_REG(DSI_PROTO, 0x0110 + (n * 0x20))
#define DSI_VC_IRQSTATUS(n)		DSI_REG(DSI_PROTO, 0x0118 + (n * 0x20))
#define DSI_VC_IRQENABLE(n)		DSI_REG(DSI_PROTO, 0x011C + (n * 0x20))
T
Tomi Valkeinen 已提交
96 97 98

/* DSIPHY_SCP */

99 100 101 102 103 104 105 106 107
#define DSI_PHY				1
#define DSI_PHY_OFFSET			0x200
#define DSI_PHY_SZ			0x40

#define DSI_DSIPHY_CFG0			DSI_REG(DSI_PHY, 0x0000)
#define DSI_DSIPHY_CFG1			DSI_REG(DSI_PHY, 0x0004)
#define DSI_DSIPHY_CFG2			DSI_REG(DSI_PHY, 0x0008)
#define DSI_DSIPHY_CFG5			DSI_REG(DSI_PHY, 0x0014)
#define DSI_DSIPHY_CFG10		DSI_REG(DSI_PHY, 0x0028)
T
Tomi Valkeinen 已提交
108 109 110

/* DSI_PLL_CTRL_SCP */

111 112 113 114 115 116 117 118 119
#define DSI_PLL				2
#define DSI_PLL_OFFSET			0x300
#define DSI_PLL_SZ			0x20

#define DSI_PLL_CONTROL			DSI_REG(DSI_PLL, 0x0000)
#define DSI_PLL_STATUS			DSI_REG(DSI_PLL, 0x0004)
#define DSI_PLL_GO			DSI_REG(DSI_PLL, 0x0008)
#define DSI_PLL_CONFIGURATION1		DSI_REG(DSI_PLL, 0x000C)
#define DSI_PLL_CONFIGURATION2		DSI_REG(DSI_PLL, 0x0010)
T
Tomi Valkeinen 已提交
120

121 122
#define REG_GET(dsidev, idx, start, end) \
	FLD_GET(dsi_read_reg(dsidev, idx), start, end)
T
Tomi Valkeinen 已提交
123

124 125
#define REG_FLD_MOD(dsidev, idx, val, start, end) \
	dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
T
Tomi Valkeinen 已提交
126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146

/* Global interrupts */
#define DSI_IRQ_VC0		(1 << 0)
#define DSI_IRQ_VC1		(1 << 1)
#define DSI_IRQ_VC2		(1 << 2)
#define DSI_IRQ_VC3		(1 << 3)
#define DSI_IRQ_WAKEUP		(1 << 4)
#define DSI_IRQ_RESYNC		(1 << 5)
#define DSI_IRQ_PLL_LOCK	(1 << 7)
#define DSI_IRQ_PLL_UNLOCK	(1 << 8)
#define DSI_IRQ_PLL_RECALL	(1 << 9)
#define DSI_IRQ_COMPLEXIO_ERR	(1 << 10)
#define DSI_IRQ_HS_TX_TIMEOUT	(1 << 14)
#define DSI_IRQ_LP_RX_TIMEOUT	(1 << 15)
#define DSI_IRQ_TE_TRIGGER	(1 << 16)
#define DSI_IRQ_ACK_TRIGGER	(1 << 17)
#define DSI_IRQ_SYNC_LOST	(1 << 18)
#define DSI_IRQ_LDO_POWER_GOOD	(1 << 19)
#define DSI_IRQ_TA_TIMEOUT	(1 << 20)
#define DSI_IRQ_ERROR_MASK \
	(DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
147
	DSI_IRQ_TA_TIMEOUT)
T
Tomi Valkeinen 已提交
148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168
#define DSI_IRQ_CHANNEL_MASK	0xf

/* Virtual channel interrupts */
#define DSI_VC_IRQ_CS		(1 << 0)
#define DSI_VC_IRQ_ECC_CORR	(1 << 1)
#define DSI_VC_IRQ_PACKET_SENT	(1 << 2)
#define DSI_VC_IRQ_FIFO_TX_OVF	(1 << 3)
#define DSI_VC_IRQ_FIFO_RX_OVF	(1 << 4)
#define DSI_VC_IRQ_BTA		(1 << 5)
#define DSI_VC_IRQ_ECC_NO_CORR	(1 << 6)
#define DSI_VC_IRQ_FIFO_TX_UDF	(1 << 7)
#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
#define DSI_VC_IRQ_ERROR_MASK \
	(DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
	DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
	DSI_VC_IRQ_FIFO_TX_UDF)

/* ComplexIO interrupts */
#define DSI_CIO_IRQ_ERRSYNCESC1		(1 << 0)
#define DSI_CIO_IRQ_ERRSYNCESC2		(1 << 1)
#define DSI_CIO_IRQ_ERRSYNCESC3		(1 << 2)
169 170
#define DSI_CIO_IRQ_ERRSYNCESC4		(1 << 3)
#define DSI_CIO_IRQ_ERRSYNCESC5		(1 << 4)
T
Tomi Valkeinen 已提交
171 172 173
#define DSI_CIO_IRQ_ERRESC1		(1 << 5)
#define DSI_CIO_IRQ_ERRESC2		(1 << 6)
#define DSI_CIO_IRQ_ERRESC3		(1 << 7)
174 175
#define DSI_CIO_IRQ_ERRESC4		(1 << 8)
#define DSI_CIO_IRQ_ERRESC5		(1 << 9)
T
Tomi Valkeinen 已提交
176 177 178
#define DSI_CIO_IRQ_ERRCONTROL1		(1 << 10)
#define DSI_CIO_IRQ_ERRCONTROL2		(1 << 11)
#define DSI_CIO_IRQ_ERRCONTROL3		(1 << 12)
179 180
#define DSI_CIO_IRQ_ERRCONTROL4		(1 << 13)
#define DSI_CIO_IRQ_ERRCONTROL5		(1 << 14)
T
Tomi Valkeinen 已提交
181 182 183
#define DSI_CIO_IRQ_STATEULPS1		(1 << 15)
#define DSI_CIO_IRQ_STATEULPS2		(1 << 16)
#define DSI_CIO_IRQ_STATEULPS3		(1 << 17)
184 185
#define DSI_CIO_IRQ_STATEULPS4		(1 << 18)
#define DSI_CIO_IRQ_STATEULPS5		(1 << 19)
T
Tomi Valkeinen 已提交
186 187 188 189 190 191
#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1	(1 << 20)
#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1	(1 << 21)
#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2	(1 << 22)
#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2	(1 << 23)
#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3	(1 << 24)
#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3	(1 << 25)
192 193 194 195
#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4	(1 << 26)
#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4	(1 << 27)
#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5	(1 << 28)
#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5	(1 << 29)
T
Tomi Valkeinen 已提交
196 197
#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0	(1 << 30)
#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1	(1 << 31)
198 199
#define DSI_CIO_IRQ_ERROR_MASK \
	(DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
200 201 202 203 204 205 206 207
	 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
	 DSI_CIO_IRQ_ERRSYNCESC5 | \
	 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
	 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
	 DSI_CIO_IRQ_ERRESC5 | \
	 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
	 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
	 DSI_CIO_IRQ_ERRCONTROL5 | \
208 209
	 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
	 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
210 211 212
	 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
	 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
	 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
T
Tomi Valkeinen 已提交
213

214 215
typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);

216
static int dsi_display_init_dispc(struct platform_device *dsidev,
217
	enum omap_channel channel);
218
static void dsi_display_uninit_dispc(struct platform_device *dsidev,
219
	enum omap_channel channel);
220

221 222
static int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel);

223 224 225 226
/* DSI PLL HSDIV indices */
#define HSDIV_DISPC	0
#define HSDIV_DSI	1

227
#define DSI_MAX_NR_ISRS                2
T
Tomi Valkeinen 已提交
228 229 230 231 232 233 234 235 236 237 238 239 240 241 242
#define DSI_MAX_NR_LANES	5

enum dsi_lane_function {
	DSI_LANE_UNUSED	= 0,
	DSI_LANE_CLK,
	DSI_LANE_DATA1,
	DSI_LANE_DATA2,
	DSI_LANE_DATA3,
	DSI_LANE_DATA4,
};

struct dsi_lane_config {
	enum dsi_lane_function function;
	u8 polarity;
};
243 244 245 246 247 248 249

struct dsi_isr_data {
	omap_dsi_isr_t	isr;
	void		*arg;
	u32		mask;
};

T
Tomi Valkeinen 已提交
250 251 252 253 254 255 256 257
enum fifo_size {
	DSI_FIFO_SIZE_0		= 0,
	DSI_FIFO_SIZE_32	= 1,
	DSI_FIFO_SIZE_64	= 2,
	DSI_FIFO_SIZE_96	= 3,
	DSI_FIFO_SIZE_128	= 4,
};

258 259 260
enum dsi_vc_source {
	DSI_VC_SOURCE_L4 = 0,
	DSI_VC_SOURCE_VP,
T
Tomi Valkeinen 已提交
261 262
};

263 264 265 266 267 268 269 270
struct dsi_irq_stats {
	unsigned long last_reset;
	unsigned irq_count;
	unsigned dsi_irqs[32];
	unsigned vc_irqs[4][32];
	unsigned cio_irqs[32];
};

271 272 273 274 275 276
struct dsi_isr_tables {
	struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
	struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
	struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
};

277 278
struct dsi_clk_calc_ctx {
	struct platform_device *dsidev;
279
	struct dss_pll *pll;
280 281 282 283 284 285 286 287 288

	/* inputs */

	const struct omap_dss_dsi_config *config;

	unsigned long req_pck_min, req_pck_nom, req_pck_max;

	/* outputs */

289
	struct dss_pll_clock_info dsi_cinfo;
290 291 292 293 294 295
	struct dispc_clock_info dispc_cinfo;

	struct omap_video_timings dispc_vm;
	struct omap_dss_dsi_videomode_timings dsi_vm;
};

296 297 298 299 300
struct dsi_lp_clock_info {
	unsigned long lp_clk;
	u16 lp_clk_div;
};

301
struct dsi_data {
302
	struct platform_device *pdev;
303 304 305
	void __iomem *proto_base;
	void __iomem *phy_base;
	void __iomem *pll_base;
306

307 308
	int module_id;

309
	int irq;
T
Tomi Valkeinen 已提交
310

311 312
	bool is_enabled;

313 314
	struct clk *dss_clk;

315
	struct dispc_clock_info user_dispc_cinfo;
316
	struct dss_pll_clock_info user_dsi_cinfo;
T
Tomi Valkeinen 已提交
317

318 319 320
	struct dsi_lp_clock_info user_lp_cinfo;
	struct dsi_lp_clock_info current_lp_cinfo;

321 322
	struct dss_pll pll;

323
	bool vdds_dsi_enabled;
T
Tomi Valkeinen 已提交
324 325 326
	struct regulator *vdds_dsi_reg;

	struct {
327
		enum dsi_vc_source source;
T
Tomi Valkeinen 已提交
328
		struct omap_dss_device *dssdev;
T
Tomi Valkeinen 已提交
329 330
		enum fifo_size tx_fifo_size;
		enum fifo_size rx_fifo_size;
331
		int vc_id;
T
Tomi Valkeinen 已提交
332 333 334
	} vc[4];

	struct mutex lock;
335
	struct semaphore bus_lock;
T
Tomi Valkeinen 已提交
336

337 338 339 340 341
	spinlock_t irq_lock;
	struct dsi_isr_tables isr_tables;
	/* space for a copy used by the interrupt handler */
	struct dsi_isr_tables isr_tables_copy;

342
	int update_channel;
343
#ifdef DSI_PERF_MEASURE
344 345
	unsigned update_bytes;
#endif
T
Tomi Valkeinen 已提交
346 347

	bool te_enabled;
348
	bool ulps_enabled;
T
Tomi Valkeinen 已提交
349

350 351 352 353 354
	void (*framedone_callback)(int, void *);
	void *framedone_data;

	struct delayed_work framedone_timeout_work;

T
Tomi Valkeinen 已提交
355 356 357 358 359 360
#ifdef DSI_CATCH_MISSING_TE
	struct timer_list te_timer;
#endif

	unsigned long cache_req_pck;
	unsigned long cache_clk_freq;
361
	struct dss_pll_clock_info cache_cinfo;
T
Tomi Valkeinen 已提交
362 363 364

	u32		errors;
	spinlock_t	errors_lock;
365
#ifdef DSI_PERF_MEASURE
T
Tomi Valkeinen 已提交
366 367 368 369 370
	ktime_t perf_setup_time;
	ktime_t perf_start_time;
#endif
	int debug_read;
	int debug_write;
371 372 373 374 375

#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
	spinlock_t irq_stats_lock;
	struct dsi_irq_stats irq_stats;
#endif
376

377
	unsigned num_lanes_supported;
378
	unsigned line_buffer_size;
379

T
Tomi Valkeinen 已提交
380 381
	struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
	unsigned num_lanes_used;
382

383
	unsigned scp_clk_refcount;
384 385

	struct dss_lcd_mgr_config mgr_config;
386
	struct omap_video_timings timings;
387
	enum omap_dss_dsi_pixel_format pix_fmt;
388
	enum omap_dss_dsi_mode mode;
389
	struct omap_dss_dsi_videomode_timings vm_timings;
390

391
	struct omap_dss_device output;
392
};
T
Tomi Valkeinen 已提交
393

394 395 396 397 398
struct dsi_packet_sent_handler_data {
	struct platform_device *dsidev;
	struct completion *completion;
};

T
Tomi Valkeinen 已提交
399 400 401 402 403 404 405
struct dsi_module_id_data {
	u32 address;
	int id;
};

static const struct of_device_id dsi_of_match[];

406
#ifdef DSI_PERF_MEASURE
407 408
static bool dsi_perf;
module_param(dsi_perf, bool, 0644);
T
Tomi Valkeinen 已提交
409 410
#endif

411 412 413 414 415
static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
{
	return dev_get_drvdata(&dsidev->dev);
}

416 417
static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
{
418
	return to_platform_device(dssdev->dev);
419 420
}

421
static struct platform_device *dsi_get_dsidev_from_id(int module)
422
{
423
	struct omap_dss_device *out;
424 425
	enum omap_dss_output_id	id;

426 427 428 429 430 431 432 433 434 435
	switch (module) {
	case 0:
		id = OMAP_DSS_OUTPUT_DSI1;
		break;
	case 1:
		id = OMAP_DSS_OUTPUT_DSI2;
		break;
	default:
		return NULL;
	}
436 437 438

	out = omap_dss_get_output(id);

439
	return out ? to_platform_device(out->dev) : NULL;
440 441 442 443
}

static inline void dsi_write_reg(struct platform_device *dsidev,
		const struct dsi_reg idx, u32 val)
T
Tomi Valkeinen 已提交
444
{
445
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
446 447 448 449 450 451 452 453
	void __iomem *base;

	switch(idx.module) {
		case DSI_PROTO: base = dsi->proto_base; break;
		case DSI_PHY: base = dsi->phy_base; break;
		case DSI_PLL: base = dsi->pll_base; break;
		default: return;
	}
454

455
	__raw_writel(val, base + idx.idx);
T
Tomi Valkeinen 已提交
456 457
}

458 459
static inline u32 dsi_read_reg(struct platform_device *dsidev,
		const struct dsi_reg idx)
T
Tomi Valkeinen 已提交
460
{
461
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
462
	void __iomem *base;
463

464 465 466 467 468 469 470 471
	switch(idx.module) {
		case DSI_PROTO: base = dsi->proto_base; break;
		case DSI_PHY: base = dsi->phy_base; break;
		case DSI_PLL: base = dsi->pll_base; break;
		default: return 0;
	}

	return __raw_readl(base + idx.idx);
T
Tomi Valkeinen 已提交
472 473
}

474
static void dsi_bus_lock(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
475
{
476 477 478 479
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	down(&dsi->bus_lock);
T
Tomi Valkeinen 已提交
480 481
}

482
static void dsi_bus_unlock(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
483
{
484 485 486 487
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	up(&dsi->bus_lock);
T
Tomi Valkeinen 已提交
488 489
}

490
static bool dsi_bus_is_locked(struct platform_device *dsidev)
491
{
492 493 494
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	return dsi->bus_lock.count == 0;
495 496
}

497 498 499 500 501
static void dsi_completion_handler(void *data, u32 mask)
{
	complete((struct completion *)data);
}

502 503
static inline int wait_for_bit_change(struct platform_device *dsidev,
		const struct dsi_reg idx, int bitnum, int value)
T
Tomi Valkeinen 已提交
504
{
505 506 507
	unsigned long timeout;
	ktime_t wait;
	int t;
T
Tomi Valkeinen 已提交
508

509 510 511 512 513
	/* first busyloop to see if the bit changes right away */
	t = 100;
	while (t-- > 0) {
		if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
			return value;
T
Tomi Valkeinen 已提交
514 515
	}

516 517 518 519 520
	/* then loop for 500ms, sleeping for 1ms in between */
	timeout = jiffies + msecs_to_jiffies(500);
	while (time_before(jiffies, timeout)) {
		if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
			return value;
T
Tomi Valkeinen 已提交
521

522 523 524
		wait = ns_to_ktime(1000 * 1000);
		set_current_state(TASK_UNINTERRUPTIBLE);
		schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
T
Tomi Valkeinen 已提交
525 526
	}

527
	return !value;
T
Tomi Valkeinen 已提交
528 529
}

530 531 532 533 534 535 536 537 538 539 540 541
u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
{
	switch (fmt) {
	case OMAP_DSS_DSI_FMT_RGB888:
	case OMAP_DSS_DSI_FMT_RGB666:
		return 24;
	case OMAP_DSS_DSI_FMT_RGB666_PACKED:
		return 18;
	case OMAP_DSS_DSI_FMT_RGB565:
		return 16;
	default:
		BUG();
542
		return 0;
543 544 545
	}
}

546
#ifdef DSI_PERF_MEASURE
547
static void dsi_perf_mark_setup(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
548
{
549 550
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	dsi->perf_setup_time = ktime_get();
T
Tomi Valkeinen 已提交
551 552
}

553
static void dsi_perf_mark_start(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
554
{
555 556
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	dsi->perf_start_time = ktime_get();
T
Tomi Valkeinen 已提交
557 558
}

559
static void dsi_perf_show(struct platform_device *dsidev, const char *name)
T
Tomi Valkeinen 已提交
560
{
561
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
562 563 564 565 566 567 568 569 570
	ktime_t t, setup_time, trans_time;
	u32 total_bytes;
	u32 setup_us, trans_us, total_us;

	if (!dsi_perf)
		return;

	t = ktime_get();

571
	setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
T
Tomi Valkeinen 已提交
572 573 574 575
	setup_us = (u32)ktime_to_us(setup_time);
	if (setup_us == 0)
		setup_us = 1;

576
	trans_time = ktime_sub(t, dsi->perf_start_time);
T
Tomi Valkeinen 已提交
577 578 579 580 581 582
	trans_us = (u32)ktime_to_us(trans_time);
	if (trans_us == 0)
		trans_us = 1;

	total_us = setup_us + trans_us;

583
	total_bytes = dsi->update_bytes;
T
Tomi Valkeinen 已提交
584

585 586 587 588 589 590 591 592 593
	printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
			"%u bytes, %u kbytes/sec\n",
			name,
			setup_us,
			trans_us,
			total_us,
			1000*1000 / total_us,
			total_bytes,
			total_bytes * 1000 / total_us);
T
Tomi Valkeinen 已提交
594 595
}
#else
596 597 598 599 600 601 602 603 604 605 606 607
static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
{
}

static inline void dsi_perf_mark_start(struct platform_device *dsidev)
{
}

static inline void dsi_perf_show(struct platform_device *dsidev,
		const char *name)
{
}
T
Tomi Valkeinen 已提交
608 609
#endif

610 611
static int verbose_irq;

T
Tomi Valkeinen 已提交
612 613
static void print_irq_status(u32 status)
{
614 615 616
	if (status == 0)
		return;

617
	if (!verbose_irq && (status & ~DSI_IRQ_CHANNEL_MASK) == 0)
T
Tomi Valkeinen 已提交
618 619
		return;

620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641
#define PIS(x) (status & DSI_IRQ_##x) ? (#x " ") : ""

	pr_debug("DSI IRQ: 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
		status,
		verbose_irq ? PIS(VC0) : "",
		verbose_irq ? PIS(VC1) : "",
		verbose_irq ? PIS(VC2) : "",
		verbose_irq ? PIS(VC3) : "",
		PIS(WAKEUP),
		PIS(RESYNC),
		PIS(PLL_LOCK),
		PIS(PLL_UNLOCK),
		PIS(PLL_RECALL),
		PIS(COMPLEXIO_ERR),
		PIS(HS_TX_TIMEOUT),
		PIS(LP_RX_TIMEOUT),
		PIS(TE_TRIGGER),
		PIS(ACK_TRIGGER),
		PIS(SYNC_LOST),
		PIS(LDO_POWER_GOOD),
		PIS(TA_TIMEOUT));
#undef PIS
T
Tomi Valkeinen 已提交
642 643 644 645
}

static void print_irq_status_vc(int channel, u32 status)
{
646 647 648
	if (status == 0)
		return;

649
	if (!verbose_irq && (status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
T
Tomi Valkeinen 已提交
650
		return;
651 652 653 654 655 656 657 658 659 660 661 662 663 664 665

#define PIS(x) (status & DSI_VC_IRQ_##x) ? (#x " ") : ""

	pr_debug("DSI VC(%d) IRQ 0x%x: %s%s%s%s%s%s%s%s%s\n",
		channel,
		status,
		PIS(CS),
		PIS(ECC_CORR),
		PIS(ECC_NO_CORR),
		verbose_irq ? PIS(PACKET_SENT) : "",
		PIS(BTA),
		PIS(FIFO_TX_OVF),
		PIS(FIFO_RX_OVF),
		PIS(FIFO_TX_UDF),
		PIS(PP_BUSY_CHANGE));
T
Tomi Valkeinen 已提交
666 667 668 669 670
#undef PIS
}

static void print_irq_status_cio(u32 status)
{
671 672 673
	if (status == 0)
		return;

674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697
#define PIS(x) (status & DSI_CIO_IRQ_##x) ? (#x " ") : ""

	pr_debug("DSI CIO IRQ 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
		status,
		PIS(ERRSYNCESC1),
		PIS(ERRSYNCESC2),
		PIS(ERRSYNCESC3),
		PIS(ERRESC1),
		PIS(ERRESC2),
		PIS(ERRESC3),
		PIS(ERRCONTROL1),
		PIS(ERRCONTROL2),
		PIS(ERRCONTROL3),
		PIS(STATEULPS1),
		PIS(STATEULPS2),
		PIS(STATEULPS3),
		PIS(ERRCONTENTIONLP0_1),
		PIS(ERRCONTENTIONLP1_1),
		PIS(ERRCONTENTIONLP0_2),
		PIS(ERRCONTENTIONLP1_2),
		PIS(ERRCONTENTIONLP0_3),
		PIS(ERRCONTENTIONLP1_3),
		PIS(ULPSACTIVENOT_ALL0),
		PIS(ULPSACTIVENOT_ALL1));
T
Tomi Valkeinen 已提交
698 699 700
#undef PIS
}

701
#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
702 703
static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
		u32 *vcstatus, u32 ciostatus)
T
Tomi Valkeinen 已提交
704
{
705
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
706 707
	int i;

708
	spin_lock(&dsi->irq_stats_lock);
709

710 711
	dsi->irq_stats.irq_count++;
	dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
712 713

	for (i = 0; i < 4; ++i)
714
		dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
715

716
	dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
717

718
	spin_unlock(&dsi->irq_stats_lock);
719 720
}
#else
721
#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
722 723
#endif

724 725
static int debug_irq;

726 727
static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
		u32 *vcstatus, u32 ciostatus)
728
{
729
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
730 731
	int i;

T
Tomi Valkeinen 已提交
732 733 734
	if (irqstatus & DSI_IRQ_ERROR_MASK) {
		DSSERR("DSI error, irqstatus %x\n", irqstatus);
		print_irq_status(irqstatus);
735 736 737
		spin_lock(&dsi->errors_lock);
		dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
		spin_unlock(&dsi->errors_lock);
T
Tomi Valkeinen 已提交
738 739 740 741 742
	} else if (debug_irq) {
		print_irq_status(irqstatus);
	}

	for (i = 0; i < 4; ++i) {
743 744 745 746 747 748 749 750
		if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
			DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
				       i, vcstatus[i]);
			print_irq_status_vc(i, vcstatus[i]);
		} else if (debug_irq) {
			print_irq_status_vc(i, vcstatus[i]);
		}
	}
T
Tomi Valkeinen 已提交
751

752 753 754 755 756 757 758
	if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
		DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
		print_irq_status_cio(ciostatus);
	} else if (debug_irq) {
		print_irq_status_cio(ciostatus);
	}
}
T
Tomi Valkeinen 已提交
759

760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795
static void dsi_call_isrs(struct dsi_isr_data *isr_array,
		unsigned isr_array_size, u32 irqstatus)
{
	struct dsi_isr_data *isr_data;
	int i;

	for (i = 0; i < isr_array_size; i++) {
		isr_data = &isr_array[i];
		if (isr_data->isr && isr_data->mask & irqstatus)
			isr_data->isr(isr_data->arg, irqstatus);
	}
}

static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
		u32 irqstatus, u32 *vcstatus, u32 ciostatus)
{
	int i;

	dsi_call_isrs(isr_tables->isr_table,
			ARRAY_SIZE(isr_tables->isr_table),
			irqstatus);

	for (i = 0; i < 4; ++i) {
		if (vcstatus[i] == 0)
			continue;
		dsi_call_isrs(isr_tables->isr_table_vc[i],
				ARRAY_SIZE(isr_tables->isr_table_vc[i]),
				vcstatus[i]);
	}

	if (ciostatus != 0)
		dsi_call_isrs(isr_tables->isr_table_cio,
				ARRAY_SIZE(isr_tables->isr_table_cio),
				ciostatus);
}

796 797
static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
{
798
	struct platform_device *dsidev;
799
	struct dsi_data *dsi;
800 801
	u32 irqstatus, vcstatus[4], ciostatus;
	int i;
802

803
	dsidev = (struct platform_device *) arg;
804
	dsi = dsi_get_dsidrv_data(dsidev);
805

806 807 808
	if (!dsi->is_enabled)
		return IRQ_NONE;

809
	spin_lock(&dsi->irq_lock);
810

811
	irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
T
Tomi Valkeinen 已提交
812

813
	/* IRQ is not for us */
814
	if (!irqstatus) {
815
		spin_unlock(&dsi->irq_lock);
816
		return IRQ_NONE;
817
	}
818

819
	dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
820
	/* flush posted write */
821
	dsi_read_reg(dsidev, DSI_IRQSTATUS);
822 823 824 825 826

	for (i = 0; i < 4; ++i) {
		if ((irqstatus & (1 << i)) == 0) {
			vcstatus[i] = 0;
			continue;
T
Tomi Valkeinen 已提交
827 828
		}

829
		vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
830

831
		dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
T
Tomi Valkeinen 已提交
832
		/* flush posted write */
833
		dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
T
Tomi Valkeinen 已提交
834 835 836
	}

	if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
837
		ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
T
Tomi Valkeinen 已提交
838

839
		dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
T
Tomi Valkeinen 已提交
840
		/* flush posted write */
841
		dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
842 843 844
	} else {
		ciostatus = 0;
	}
T
Tomi Valkeinen 已提交
845

846 847
#ifdef DSI_CATCH_MISSING_TE
	if (irqstatus & DSI_IRQ_TE_TRIGGER)
848
		del_timer(&dsi->te_timer);
849 850
#endif

851 852
	/* make a copy and unlock, so that isrs can unregister
	 * themselves */
853 854
	memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
		sizeof(dsi->isr_tables));
855

856
	spin_unlock(&dsi->irq_lock);
857

858
	dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
859

860
	dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
861

862
	dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
863

864
	return IRQ_HANDLED;
T
Tomi Valkeinen 已提交
865 866
}

867
/* dsi->irq_lock has to be locked by the caller */
868 869
static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
		struct dsi_isr_data *isr_array,
870 871 872
		unsigned isr_array_size, u32 default_mask,
		const struct dsi_reg enable_reg,
		const struct dsi_reg status_reg)
T
Tomi Valkeinen 已提交
873
{
874 875 876
	struct dsi_isr_data *isr_data;
	u32 mask;
	u32 old_mask;
T
Tomi Valkeinen 已提交
877 878
	int i;

879
	mask = default_mask;
T
Tomi Valkeinen 已提交
880

881 882
	for (i = 0; i < isr_array_size; i++) {
		isr_data = &isr_array[i];
T
Tomi Valkeinen 已提交
883

884 885 886 887
		if (isr_data->isr == NULL)
			continue;

		mask |= isr_data->mask;
T
Tomi Valkeinen 已提交
888 889
	}

890
	old_mask = dsi_read_reg(dsidev, enable_reg);
891
	/* clear the irqstatus for newly enabled irqs */
892 893
	dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
	dsi_write_reg(dsidev, enable_reg, mask);
894 895

	/* flush posted writes */
896 897
	dsi_read_reg(dsidev, enable_reg);
	dsi_read_reg(dsidev, status_reg);
898
}
T
Tomi Valkeinen 已提交
899

900
/* dsi->irq_lock has to be locked by the caller */
901
static void _omap_dsi_set_irqs(struct platform_device *dsidev)
902
{
903
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
904
	u32 mask = DSI_IRQ_ERROR_MASK;
T
Tomi Valkeinen 已提交
905
#ifdef DSI_CATCH_MISSING_TE
906
	mask |= DSI_IRQ_TE_TRIGGER;
T
Tomi Valkeinen 已提交
907
#endif
908 909
	_omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
			ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
910 911
			DSI_IRQENABLE, DSI_IRQSTATUS);
}
T
Tomi Valkeinen 已提交
912

913
/* dsi->irq_lock has to be locked by the caller */
914
static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
915
{
916 917 918 919
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	_omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
			ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
920 921 922 923
			DSI_VC_IRQ_ERROR_MASK,
			DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
}

924
/* dsi->irq_lock has to be locked by the caller */
925
static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
926
{
927 928 929 930
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	_omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
			ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
931 932 933 934
			DSI_CIO_IRQ_ERROR_MASK,
			DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
}

935
static void _dsi_initialize_irq(struct platform_device *dsidev)
936
{
937
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
938 939 940
	unsigned long flags;
	int vc;

941
	spin_lock_irqsave(&dsi->irq_lock, flags);
942

943
	memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
944

945
	_omap_dsi_set_irqs(dsidev);
946
	for (vc = 0; vc < 4; ++vc)
947 948
		_omap_dsi_set_irqs_vc(dsidev, vc);
	_omap_dsi_set_irqs_cio(dsidev);
949

950
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
951
}
T
Tomi Valkeinen 已提交
952

953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008
static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
		struct dsi_isr_data *isr_array, unsigned isr_array_size)
{
	struct dsi_isr_data *isr_data;
	int free_idx;
	int i;

	BUG_ON(isr == NULL);

	/* check for duplicate entry and find a free slot */
	free_idx = -1;
	for (i = 0; i < isr_array_size; i++) {
		isr_data = &isr_array[i];

		if (isr_data->isr == isr && isr_data->arg == arg &&
				isr_data->mask == mask) {
			return -EINVAL;
		}

		if (isr_data->isr == NULL && free_idx == -1)
			free_idx = i;
	}

	if (free_idx == -1)
		return -EBUSY;

	isr_data = &isr_array[free_idx];
	isr_data->isr = isr;
	isr_data->arg = arg;
	isr_data->mask = mask;

	return 0;
}

static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
		struct dsi_isr_data *isr_array, unsigned isr_array_size)
{
	struct dsi_isr_data *isr_data;
	int i;

	for (i = 0; i < isr_array_size; i++) {
		isr_data = &isr_array[i];
		if (isr_data->isr != isr || isr_data->arg != arg ||
				isr_data->mask != mask)
			continue;

		isr_data->isr = NULL;
		isr_data->arg = NULL;
		isr_data->mask = 0;

		return 0;
	}

	return -EINVAL;
}

1009 1010
static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
		void *arg, u32 mask)
1011
{
1012
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1013 1014 1015
	unsigned long flags;
	int r;

1016
	spin_lock_irqsave(&dsi->irq_lock, flags);
1017

1018 1019
	r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
			ARRAY_SIZE(dsi->isr_tables.isr_table));
1020 1021

	if (r == 0)
1022
		_omap_dsi_set_irqs(dsidev);
1023

1024
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
1025 1026 1027 1028

	return r;
}

1029 1030
static int dsi_unregister_isr(struct platform_device *dsidev,
		omap_dsi_isr_t isr, void *arg, u32 mask)
1031
{
1032
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1033 1034 1035
	unsigned long flags;
	int r;

1036
	spin_lock_irqsave(&dsi->irq_lock, flags);
1037

1038 1039
	r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
			ARRAY_SIZE(dsi->isr_tables.isr_table));
1040 1041

	if (r == 0)
1042
		_omap_dsi_set_irqs(dsidev);
1043

1044
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
1045 1046 1047 1048

	return r;
}

1049 1050
static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
		omap_dsi_isr_t isr, void *arg, u32 mask)
1051
{
1052
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1053 1054 1055
	unsigned long flags;
	int r;

1056
	spin_lock_irqsave(&dsi->irq_lock, flags);
1057 1058

	r = _dsi_register_isr(isr, arg, mask,
1059 1060
			dsi->isr_tables.isr_table_vc[channel],
			ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
1061 1062

	if (r == 0)
1063
		_omap_dsi_set_irqs_vc(dsidev, channel);
1064

1065
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
1066 1067 1068 1069

	return r;
}

1070 1071
static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
		omap_dsi_isr_t isr, void *arg, u32 mask)
1072
{
1073
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1074 1075 1076
	unsigned long flags;
	int r;

1077
	spin_lock_irqsave(&dsi->irq_lock, flags);
1078 1079

	r = _dsi_unregister_isr(isr, arg, mask,
1080 1081
			dsi->isr_tables.isr_table_vc[channel],
			ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
1082 1083

	if (r == 0)
1084
		_omap_dsi_set_irqs_vc(dsidev, channel);
1085

1086
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
1087 1088 1089 1090

	return r;
}

1091 1092
static int dsi_register_isr_cio(struct platform_device *dsidev,
		omap_dsi_isr_t isr, void *arg, u32 mask)
1093
{
1094
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1095 1096 1097
	unsigned long flags;
	int r;

1098
	spin_lock_irqsave(&dsi->irq_lock, flags);
1099

1100 1101
	r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
			ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
1102 1103

	if (r == 0)
1104
		_omap_dsi_set_irqs_cio(dsidev);
1105

1106
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
1107 1108 1109 1110

	return r;
}

1111 1112
static int dsi_unregister_isr_cio(struct platform_device *dsidev,
		omap_dsi_isr_t isr, void *arg, u32 mask)
1113
{
1114
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1115 1116 1117
	unsigned long flags;
	int r;

1118
	spin_lock_irqsave(&dsi->irq_lock, flags);
1119

1120 1121
	r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
			ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
1122 1123

	if (r == 0)
1124
		_omap_dsi_set_irqs_cio(dsidev);
1125

1126
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
1127 1128

	return r;
T
Tomi Valkeinen 已提交
1129 1130
}

1131
static u32 dsi_get_errors(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
1132
{
1133
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
1134 1135
	unsigned long flags;
	u32 e;
1136 1137 1138 1139
	spin_lock_irqsave(&dsi->errors_lock, flags);
	e = dsi->errors;
	dsi->errors = 0;
	spin_unlock_irqrestore(&dsi->errors_lock, flags);
T
Tomi Valkeinen 已提交
1140 1141 1142
	return e;
}

1143
static int dsi_runtime_get(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
1144
{
1145 1146 1147 1148 1149 1150 1151 1152 1153 1154
	int r;
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	DSSDBG("dsi_runtime_get\n");

	r = pm_runtime_get_sync(&dsi->pdev->dev);
	WARN_ON(r < 0);
	return r < 0 ? r : 0;
}

1155
static void dsi_runtime_put(struct platform_device *dsidev)
1156 1157 1158 1159 1160 1161
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	int r;

	DSSDBG("dsi_runtime_put\n");

1162
	r = pm_runtime_put_sync(&dsi->pdev->dev);
1163
	WARN_ON(r < 0 && r != -ENOSYS);
T
Tomi Valkeinen 已提交
1164 1165
}

1166 1167 1168 1169
static int dsi_regulator_init(struct platform_device *dsidev)
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	struct regulator *vdds_dsi;
1170
	int r;
1171 1172 1173 1174

	if (dsi->vdds_dsi_reg != NULL)
		return 0;

1175
	vdds_dsi = devm_regulator_get(&dsi->pdev->dev, "vdd");
1176 1177

	if (IS_ERR(vdds_dsi)) {
1178
		if (PTR_ERR(vdds_dsi) != -EPROBE_DEFER)
1179
			DSSERR("can't get DSI VDD regulator\n");
1180 1181 1182
		return PTR_ERR(vdds_dsi);
	}

1183 1184 1185 1186 1187 1188 1189 1190 1191
	if (regulator_can_change_voltage(vdds_dsi)) {
		r = regulator_set_voltage(vdds_dsi, 1800000, 1800000);
		if (r) {
			devm_regulator_put(vdds_dsi);
			DSSERR("can't set the DSI regulator voltage\n");
			return r;
		}
	}

1192 1193 1194 1195 1196
	dsi->vdds_dsi_reg = vdds_dsi;

	return 0;
}

1197
static void _dsi_print_reset_status(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
1198 1199
{
	u32 l;
1200
	int b0, b1, b2;
T
Tomi Valkeinen 已提交
1201 1202 1203 1204

	/* A dummy read using the SCP interface to any DSIPHY register is
	 * required after DSIPHY reset to complete the reset of the DSI complex
	 * I/O. */
1205
	l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
T
Tomi Valkeinen 已提交
1206

1207 1208 1209 1210 1211 1212 1213 1214 1215 1216
	if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
		b0 = 28;
		b1 = 27;
		b2 = 26;
	} else {
		b0 = 24;
		b1 = 25;
		b2 = 26;
	}

1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230
#define DSI_FLD_GET(fld, start, end)\
	FLD_GET(dsi_read_reg(dsidev, DSI_##fld), start, end)

	pr_debug("DSI resets: PLL (%d) CIO (%d) PHY (%x%x%x, %d, %d, %d)\n",
		DSI_FLD_GET(PLL_STATUS, 0, 0),
		DSI_FLD_GET(COMPLEXIO_CFG1, 29, 29),
		DSI_FLD_GET(DSIPHY_CFG5, b0, b0),
		DSI_FLD_GET(DSIPHY_CFG5, b1, b1),
		DSI_FLD_GET(DSIPHY_CFG5, b2, b2),
		DSI_FLD_GET(DSIPHY_CFG5, 29, 29),
		DSI_FLD_GET(DSIPHY_CFG5, 30, 30),
		DSI_FLD_GET(DSIPHY_CFG5, 31, 31));

#undef DSI_FLD_GET
T
Tomi Valkeinen 已提交
1231 1232
}

1233
static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
T
Tomi Valkeinen 已提交
1234 1235 1236 1237
{
	DSSDBG("dsi_if_enable(%d)\n", enable);

	enable = enable ? 1 : 0;
1238
	REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
T
Tomi Valkeinen 已提交
1239

1240
	if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
T
Tomi Valkeinen 已提交
1241 1242 1243 1244 1245 1246 1247
			DSSERR("Failed to set dsi_if_enable to %d\n", enable);
			return -EIO;
	}

	return 0;
}

1248
static unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
1249
{
1250 1251
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

1252
	return dsi->pll.cinfo.clkout[HSDIV_DISPC];
T
Tomi Valkeinen 已提交
1253 1254
}

1255
static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
1256
{
1257 1258
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

1259
	return dsi->pll.cinfo.clkout[HSDIV_DSI];
T
Tomi Valkeinen 已提交
1260 1261
}

1262
static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
1263
{
1264 1265
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

1266
	return dsi->pll.cinfo.clkdco / 16;
T
Tomi Valkeinen 已提交
1267 1268
}

1269
static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
1270 1271
{
	unsigned long r;
1272
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
1273

1274
	if (dss_get_dsi_clk_source(dsi->module_id) == OMAP_DSS_CLK_SRC_FCK) {
1275
		/* DSI FCLK source is DSS_CLK_FCK */
1276
		r = clk_get_rate(dsi->dss_clk);
T
Tomi Valkeinen 已提交
1277
	} else {
1278
		/* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
1279
		r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
T
Tomi Valkeinen 已提交
1280 1281 1282 1283 1284
	}

	return r;
}

1285 1286 1287
static int dsi_lp_clock_calc(unsigned long dsi_fclk,
		unsigned long lp_clk_min, unsigned long lp_clk_max,
		struct dsi_lp_clock_info *lp_cinfo)
1288 1289 1290 1291 1292 1293 1294 1295 1296 1297
{
	unsigned lp_clk_div;
	unsigned long lp_clk;

	lp_clk_div = DIV_ROUND_UP(dsi_fclk, lp_clk_max * 2);
	lp_clk = dsi_fclk / 2 / lp_clk_div;

	if (lp_clk < lp_clk_min || lp_clk > lp_clk_max)
		return -EINVAL;

1298 1299
	lp_cinfo->lp_clk_div = lp_clk_div;
	lp_cinfo->lp_clk = lp_clk;
1300 1301 1302 1303

	return 0;
}

1304
static int dsi_set_lp_clk_divisor(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
1305
{
1306
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
1307 1308 1309
	unsigned long dsi_fclk;
	unsigned lp_clk_div;
	unsigned long lp_clk;
1310 1311
	unsigned lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);

T
Tomi Valkeinen 已提交
1312

1313
	lp_clk_div = dsi->user_lp_cinfo.lp_clk_div;
T
Tomi Valkeinen 已提交
1314

1315
	if (lp_clk_div == 0 || lp_clk_div > lpdiv_max)
T
Tomi Valkeinen 已提交
1316 1317
		return -EINVAL;

1318
	dsi_fclk = dsi_fclk_rate(dsidev);
T
Tomi Valkeinen 已提交
1319 1320 1321 1322

	lp_clk = dsi_fclk / 2 / lp_clk_div;

	DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
1323 1324
	dsi->current_lp_cinfo.lp_clk = lp_clk;
	dsi->current_lp_cinfo.lp_clk_div = lp_clk_div;
T
Tomi Valkeinen 已提交
1325

1326 1327
	/* LP_CLK_DIVISOR */
	REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
T
Tomi Valkeinen 已提交
1328

1329 1330
	/* LP_RX_SYNCHRO_ENABLE */
	REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
T
Tomi Valkeinen 已提交
1331 1332 1333 1334

	return 0;
}

1335
static void dsi_enable_scp_clk(struct platform_device *dsidev)
1336
{
1337 1338 1339
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	if (dsi->scp_clk_refcount++ == 0)
1340
		REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
1341 1342
}

1343
static void dsi_disable_scp_clk(struct platform_device *dsidev)
1344
{
1345 1346 1347 1348
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	WARN_ON(dsi->scp_clk_refcount == 0);
	if (--dsi->scp_clk_refcount == 0)
1349
		REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
1350
}
T
Tomi Valkeinen 已提交
1351 1352 1353 1354 1355 1356 1357 1358

enum dsi_pll_power_state {
	DSI_PLL_POWER_OFF	= 0x0,
	DSI_PLL_POWER_ON_HSCLK	= 0x1,
	DSI_PLL_POWER_ON_ALL	= 0x2,
	DSI_PLL_POWER_ON_DIV	= 0x3,
};

1359 1360
static int dsi_pll_power(struct platform_device *dsidev,
		enum dsi_pll_power_state state)
T
Tomi Valkeinen 已提交
1361 1362 1363
{
	int t = 0;

1364 1365 1366 1367 1368
	/* DSI-PLL power command 0x3 is not working */
	if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
			state == DSI_PLL_POWER_ON_DIV)
		state = DSI_PLL_POWER_ON_ALL;

1369 1370
	/* PLL_PWR_CMD */
	REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
T
Tomi Valkeinen 已提交
1371 1372

	/* PLL_PWR_STATUS */
1373
	while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
1374
		if (++t > 1000) {
T
Tomi Valkeinen 已提交
1375 1376 1377 1378
			DSSERR("Failed to set DSI PLL power mode to %d\n",
					state);
			return -ENODEV;
		}
1379
		udelay(1);
T
Tomi Valkeinen 已提交
1380 1381 1382 1383 1384 1385
	}

	return 0;
}


1386
static void dsi_pll_calc_dsi_fck(struct dss_pll_clock_info *cinfo)
1387 1388 1389 1390 1391
{
	unsigned long max_dsi_fck;

	max_dsi_fck = dss_feat_get_param_max(FEAT_PARAM_DSI_FCK);

1392 1393
	cinfo->mX[HSDIV_DSI] = DIV_ROUND_UP(cinfo->clkdco, max_dsi_fck);
	cinfo->clkout[HSDIV_DSI] = cinfo->clkdco / cinfo->mX[HSDIV_DSI];
1394 1395
}

1396
static int dsi_pll_enable(struct dss_pll *pll)
1397
{
1398 1399
	struct dsi_data *dsi = container_of(pll, struct dsi_data, pll);
	struct platform_device *dsidev = dsi->pdev;
T
Tomi Valkeinen 已提交
1400 1401 1402 1403
	int r = 0;

	DSSDBG("PLL init\n");

1404 1405 1406
	r = dsi_regulator_init(dsidev);
	if (r)
		return r;
1407

1408 1409 1410 1411
	r = dsi_runtime_get(dsidev);
	if (r)
		return r;

1412 1413 1414
	/*
	 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
	 */
1415
	dsi_enable_scp_clk(dsidev);
T
Tomi Valkeinen 已提交
1416

1417 1418
	if (!dsi->vdds_dsi_enabled) {
		r = regulator_enable(dsi->vdds_dsi_reg);
1419 1420
		if (r)
			goto err0;
1421
		dsi->vdds_dsi_enabled = true;
1422
	}
T
Tomi Valkeinen 已提交
1423 1424 1425 1426

	/* XXX PLL does not come out of reset without this... */
	dispc_pck_free_enable(1);

1427
	if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
T
Tomi Valkeinen 已提交
1428 1429
		DSSERR("PLL not coming out of reset.\n");
		r = -ENODEV;
1430
		dispc_pck_free_enable(0);
T
Tomi Valkeinen 已提交
1431 1432 1433 1434 1435 1436 1437
		goto err1;
	}

	/* XXX ... but if left on, we get problems when planes do not
	 * fill the whole display. No idea about this */
	dispc_pck_free_enable(0);

1438
	r = dsi_pll_power(dsidev, DSI_PLL_POWER_ON_ALL);
T
Tomi Valkeinen 已提交
1439 1440 1441 1442 1443 1444 1445 1446

	if (r)
		goto err1;

	DSSDBG("PLL init done\n");

	return 0;
err1:
1447 1448 1449
	if (dsi->vdds_dsi_enabled) {
		regulator_disable(dsi->vdds_dsi_reg);
		dsi->vdds_dsi_enabled = false;
1450
	}
T
Tomi Valkeinen 已提交
1451
err0:
1452
	dsi_disable_scp_clk(dsidev);
1453
	dsi_runtime_put(dsidev);
T
Tomi Valkeinen 已提交
1454 1455 1456
	return r;
}

1457
static void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
T
Tomi Valkeinen 已提交
1458
{
1459 1460
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

1461
	dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
1462
	if (disconnect_lanes) {
1463 1464 1465
		WARN_ON(!dsi->vdds_dsi_enabled);
		regulator_disable(dsi->vdds_dsi_reg);
		dsi->vdds_dsi_enabled = false;
1466
	}
1467

1468
	dsi_disable_scp_clk(dsidev);
1469
	dsi_runtime_put(dsidev);
1470

T
Tomi Valkeinen 已提交
1471 1472 1473
	DSSDBG("PLL uninit done\n");
}

1474 1475 1476 1477 1478 1479 1480 1481
static void dsi_pll_disable(struct dss_pll *pll)
{
	struct dsi_data *dsi = container_of(pll, struct dsi_data, pll);
	struct platform_device *dsidev = dsi->pdev;

	dsi_pll_uninit(dsidev, true);
}

1482 1483
static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
		struct seq_file *s)
T
Tomi Valkeinen 已提交
1484
{
1485
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1486
	struct dss_pll_clock_info *cinfo = &dsi->pll.cinfo;
1487
	enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
1488
	int dsi_module = dsi->module_id;
1489
	struct dss_pll *pll = &dsi->pll;
1490 1491

	dispc_clk_src = dss_get_dispc_clk_source();
1492
	dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
T
Tomi Valkeinen 已提交
1493

1494 1495
	if (dsi_runtime_get(dsidev))
		return;
T
Tomi Valkeinen 已提交
1496

1497
	seq_printf(s,	"- DSI%d PLL -\n", dsi_module + 1);
T
Tomi Valkeinen 已提交
1498

1499
	seq_printf(s,	"dsi pll clkin\t%lu\n", clk_get_rate(pll->clkin));
T
Tomi Valkeinen 已提交
1500

1501
	seq_printf(s,	"Fint\t\t%-16lun %u\n", cinfo->fint, cinfo->n);
T
Tomi Valkeinen 已提交
1502

1503 1504
	seq_printf(s,	"CLKIN4DDR\t%-16lum %u\n",
			cinfo->clkdco, cinfo->m);
T
Tomi Valkeinen 已提交
1505

1506
	seq_printf(s,	"DSI_PLL_HSDIV_DISPC (%s)\t%-16lum_dispc %u\t(%s)\n",
1507 1508 1509
			dss_feat_get_clk_source_name(dsi_module == 0 ?
				OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
				OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC),
1510
			cinfo->clkout[HSDIV_DISPC],
1511
			cinfo->mX[HSDIV_DISPC],
1512
			dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
1513
			"off" : "on");
T
Tomi Valkeinen 已提交
1514

1515
	seq_printf(s,	"DSI_PLL_HSDIV_DSI (%s)\t%-16lum_dsi %u\t(%s)\n",
1516 1517 1518
			dss_feat_get_clk_source_name(dsi_module == 0 ?
				OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
				OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI),
1519
			cinfo->clkout[HSDIV_DSI],
1520
			cinfo->mX[HSDIV_DSI],
1521
			dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
1522
			"off" : "on");
T
Tomi Valkeinen 已提交
1523

1524
	seq_printf(s,	"- DSI%d -\n", dsi_module + 1);
T
Tomi Valkeinen 已提交
1525

1526 1527 1528
	seq_printf(s,	"dsi fclk source = %s (%s)\n",
			dss_get_generic_clk_source_name(dsi_clk_src),
			dss_feat_get_clk_source_name(dsi_clk_src));
T
Tomi Valkeinen 已提交
1529

1530
	seq_printf(s,	"DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
T
Tomi Valkeinen 已提交
1531 1532

	seq_printf(s,	"DDR_CLK\t\t%lu\n",
1533
			cinfo->clkdco / 4);
T
Tomi Valkeinen 已提交
1534

1535
	seq_printf(s,	"TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
T
Tomi Valkeinen 已提交
1536

1537
	seq_printf(s,	"LP_CLK\t\t%lu\n", dsi->current_lp_cinfo.lp_clk);
T
Tomi Valkeinen 已提交
1538

1539
	dsi_runtime_put(dsidev);
T
Tomi Valkeinen 已提交
1540 1541
}

1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553
void dsi_dump_clocks(struct seq_file *s)
{
	struct platform_device *dsidev;
	int i;

	for  (i = 0; i < MAX_NUM_DSI; i++) {
		dsidev = dsi_get_dsidev_from_id(i);
		if (dsidev)
			dsi_dump_dsidev_clocks(dsidev, s);
	}
}

1554
#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1555 1556
static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
		struct seq_file *s)
1557
{
1558
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1559 1560 1561
	unsigned long flags;
	struct dsi_irq_stats stats;

1562
	spin_lock_irqsave(&dsi->irq_stats_lock, flags);
1563

1564 1565 1566
	stats = dsi->irq_stats;
	memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
	dsi->irq_stats.last_reset = jiffies;
1567

1568
	spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
1569 1570 1571 1572 1573 1574 1575 1576

	seq_printf(s, "period %u ms\n",
			jiffies_to_msecs(jiffies - stats.last_reset));

	seq_printf(s, "irqs %d\n", stats.irq_count);
#define PIS(x) \
	seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);

1577
	seq_printf(s, "-- DSI%d interrupts --\n", dsi->module_id + 1);
1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643
	PIS(VC0);
	PIS(VC1);
	PIS(VC2);
	PIS(VC3);
	PIS(WAKEUP);
	PIS(RESYNC);
	PIS(PLL_LOCK);
	PIS(PLL_UNLOCK);
	PIS(PLL_RECALL);
	PIS(COMPLEXIO_ERR);
	PIS(HS_TX_TIMEOUT);
	PIS(LP_RX_TIMEOUT);
	PIS(TE_TRIGGER);
	PIS(ACK_TRIGGER);
	PIS(SYNC_LOST);
	PIS(LDO_POWER_GOOD);
	PIS(TA_TIMEOUT);
#undef PIS

#define PIS(x) \
	seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
			stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
			stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
			stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
			stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);

	seq_printf(s, "-- VC interrupts --\n");
	PIS(CS);
	PIS(ECC_CORR);
	PIS(PACKET_SENT);
	PIS(FIFO_TX_OVF);
	PIS(FIFO_RX_OVF);
	PIS(BTA);
	PIS(ECC_NO_CORR);
	PIS(FIFO_TX_UDF);
	PIS(PP_BUSY_CHANGE);
#undef PIS

#define PIS(x) \
	seq_printf(s, "%-20s %10d\n", #x, \
			stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);

	seq_printf(s, "-- CIO interrupts --\n");
	PIS(ERRSYNCESC1);
	PIS(ERRSYNCESC2);
	PIS(ERRSYNCESC3);
	PIS(ERRESC1);
	PIS(ERRESC2);
	PIS(ERRESC3);
	PIS(ERRCONTROL1);
	PIS(ERRCONTROL2);
	PIS(ERRCONTROL3);
	PIS(STATEULPS1);
	PIS(STATEULPS2);
	PIS(STATEULPS3);
	PIS(ERRCONTENTIONLP0_1);
	PIS(ERRCONTENTIONLP1_1);
	PIS(ERRCONTENTIONLP0_2);
	PIS(ERRCONTENTIONLP1_2);
	PIS(ERRCONTENTIONLP0_3);
	PIS(ERRCONTENTIONLP1_3);
	PIS(ULPSACTIVENOT_ALL0);
	PIS(ULPSACTIVENOT_ALL1);
#undef PIS
}

1644
static void dsi1_dump_irqs(struct seq_file *s)
T
Tomi Valkeinen 已提交
1645
{
1646 1647
	struct platform_device *dsidev = dsi_get_dsidev_from_id(0);

1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661
	dsi_dump_dsidev_irqs(dsidev, s);
}

static void dsi2_dump_irqs(struct seq_file *s)
{
	struct platform_device *dsidev = dsi_get_dsidev_from_id(1);

	dsi_dump_dsidev_irqs(dsidev, s);
}
#endif

static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
		struct seq_file *s)
{
1662
#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
T
Tomi Valkeinen 已提交
1663

1664 1665
	if (dsi_runtime_get(dsidev))
		return;
1666
	dsi_enable_scp_clk(dsidev);
T
Tomi Valkeinen 已提交
1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737

	DUMPREG(DSI_REVISION);
	DUMPREG(DSI_SYSCONFIG);
	DUMPREG(DSI_SYSSTATUS);
	DUMPREG(DSI_IRQSTATUS);
	DUMPREG(DSI_IRQENABLE);
	DUMPREG(DSI_CTRL);
	DUMPREG(DSI_COMPLEXIO_CFG1);
	DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
	DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
	DUMPREG(DSI_CLK_CTRL);
	DUMPREG(DSI_TIMING1);
	DUMPREG(DSI_TIMING2);
	DUMPREG(DSI_VM_TIMING1);
	DUMPREG(DSI_VM_TIMING2);
	DUMPREG(DSI_VM_TIMING3);
	DUMPREG(DSI_CLK_TIMING);
	DUMPREG(DSI_TX_FIFO_VC_SIZE);
	DUMPREG(DSI_RX_FIFO_VC_SIZE);
	DUMPREG(DSI_COMPLEXIO_CFG2);
	DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
	DUMPREG(DSI_VM_TIMING4);
	DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
	DUMPREG(DSI_VM_TIMING5);
	DUMPREG(DSI_VM_TIMING6);
	DUMPREG(DSI_VM_TIMING7);
	DUMPREG(DSI_STOPCLK_TIMING);

	DUMPREG(DSI_VC_CTRL(0));
	DUMPREG(DSI_VC_TE(0));
	DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
	DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
	DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
	DUMPREG(DSI_VC_IRQSTATUS(0));
	DUMPREG(DSI_VC_IRQENABLE(0));

	DUMPREG(DSI_VC_CTRL(1));
	DUMPREG(DSI_VC_TE(1));
	DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
	DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
	DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
	DUMPREG(DSI_VC_IRQSTATUS(1));
	DUMPREG(DSI_VC_IRQENABLE(1));

	DUMPREG(DSI_VC_CTRL(2));
	DUMPREG(DSI_VC_TE(2));
	DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
	DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
	DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
	DUMPREG(DSI_VC_IRQSTATUS(2));
	DUMPREG(DSI_VC_IRQENABLE(2));

	DUMPREG(DSI_VC_CTRL(3));
	DUMPREG(DSI_VC_TE(3));
	DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
	DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
	DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
	DUMPREG(DSI_VC_IRQSTATUS(3));
	DUMPREG(DSI_VC_IRQENABLE(3));

	DUMPREG(DSI_DSIPHY_CFG0);
	DUMPREG(DSI_DSIPHY_CFG1);
	DUMPREG(DSI_DSIPHY_CFG2);
	DUMPREG(DSI_DSIPHY_CFG5);

	DUMPREG(DSI_PLL_CONTROL);
	DUMPREG(DSI_PLL_STATUS);
	DUMPREG(DSI_PLL_GO);
	DUMPREG(DSI_PLL_CONFIGURATION1);
	DUMPREG(DSI_PLL_CONFIGURATION2);

1738
	dsi_disable_scp_clk(dsidev);
1739
	dsi_runtime_put(dsidev);
T
Tomi Valkeinen 已提交
1740 1741 1742
#undef DUMPREG
}

1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756
static void dsi1_dump_regs(struct seq_file *s)
{
	struct platform_device *dsidev = dsi_get_dsidev_from_id(0);

	dsi_dump_dsidev_regs(dsidev, s);
}

static void dsi2_dump_regs(struct seq_file *s)
{
	struct platform_device *dsidev = dsi_get_dsidev_from_id(1);

	dsi_dump_dsidev_regs(dsidev, s);
}

1757
enum dsi_cio_power_state {
T
Tomi Valkeinen 已提交
1758 1759 1760 1761 1762
	DSI_COMPLEXIO_POWER_OFF		= 0x0,
	DSI_COMPLEXIO_POWER_ON		= 0x1,
	DSI_COMPLEXIO_POWER_ULPS	= 0x2,
};

1763 1764
static int dsi_cio_power(struct platform_device *dsidev,
		enum dsi_cio_power_state state)
T
Tomi Valkeinen 已提交
1765 1766 1767 1768
{
	int t = 0;

	/* PWR_CMD */
1769
	REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
T
Tomi Valkeinen 已提交
1770 1771

	/* PWR_STATUS */
1772 1773
	while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
			26, 25) != state) {
1774
		if (++t > 1000) {
T
Tomi Valkeinen 已提交
1775 1776 1777 1778
			DSSERR("failed to set complexio power state to "
					"%d\n", state);
			return -ENODEV;
		}
1779
		udelay(1);
T
Tomi Valkeinen 已提交
1780 1781 1782 1783 1784
	}

	return 0;
}

1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810
static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
{
	int val;

	/* line buffer on OMAP3 is 1024 x 24bits */
	/* XXX: for some reason using full buffer size causes
	 * considerable TX slowdown with update sizes that fill the
	 * whole buffer */
	if (!dss_has_feature(FEAT_DSI_GNQ))
		return 1023 * 3;

	val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */

	switch (val) {
	case 1:
		return 512 * 3;		/* 512x24 bits */
	case 2:
		return 682 * 3;		/* 682x24 bits */
	case 3:
		return 853 * 3;		/* 853x24 bits */
	case 4:
		return 1024 * 3;	/* 1024x24 bits */
	case 5:
		return 1194 * 3;	/* 1194x24 bits */
	case 6:
		return 1365 * 3;	/* 1365x24 bits */
1811 1812
	case 7:
		return 1920 * 3;	/* 1920x24 bits */
1813 1814
	default:
		BUG();
1815
		return 0;
1816 1817 1818
	}
}

1819
static int dsi_set_lane_config(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
1820
{
1821 1822 1823 1824 1825 1826 1827 1828 1829
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	static const u8 offsets[] = { 0, 4, 8, 12, 16 };
	static const enum dsi_lane_function functions[] = {
		DSI_LANE_CLK,
		DSI_LANE_DATA1,
		DSI_LANE_DATA2,
		DSI_LANE_DATA3,
		DSI_LANE_DATA4,
	};
T
Tomi Valkeinen 已提交
1830
	u32 r;
1831
	int i;
T
Tomi Valkeinen 已提交
1832

1833
	r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851

	for (i = 0; i < dsi->num_lanes_used; ++i) {
		unsigned offset = offsets[i];
		unsigned polarity, lane_number;
		unsigned t;

		for (t = 0; t < dsi->num_lanes_supported; ++t)
			if (dsi->lanes[t].function == functions[i])
				break;

		if (t == dsi->num_lanes_supported)
			return -EINVAL;

		lane_number = t;
		polarity = dsi->lanes[t].polarity;

		r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
		r = FLD_MOD(r, polarity, offset + 3, offset + 3);
1852 1853
	}

1854 1855 1856 1857 1858 1859
	/* clear the unused lanes */
	for (; i < dsi->num_lanes_supported; ++i) {
		unsigned offset = offsets[i];

		r = FLD_MOD(r, 0, offset + 2, offset);
		r = FLD_MOD(r, 0, offset + 3, offset + 3);
1860
	}
T
Tomi Valkeinen 已提交
1861

1862
	dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
T
Tomi Valkeinen 已提交
1863

1864
	return 0;
T
Tomi Valkeinen 已提交
1865 1866
}

1867
static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
T
Tomi Valkeinen 已提交
1868
{
1869 1870
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

T
Tomi Valkeinen 已提交
1871
	/* convert time in ns to ddr ticks, rounding up */
1872
	unsigned long ddr_clk = dsi->pll.cinfo.clkdco / 4;
T
Tomi Valkeinen 已提交
1873 1874 1875
	return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
}

1876
static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
T
Tomi Valkeinen 已提交
1877
{
1878 1879
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

1880
	unsigned long ddr_clk = dsi->pll.cinfo.clkdco / 4;
T
Tomi Valkeinen 已提交
1881 1882 1883
	return ddr * 1000 * 1000 / (ddr_clk / 1000);
}

1884
static void dsi_cio_timings(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895
{
	u32 r;
	u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
	u32 tlpx_half, tclk_trail, tclk_zero;
	u32 tclk_prepare;

	/* calculate timings */

	/* 1 * DDR_CLK = 2 * UI */

	/* min 40ns + 4*UI	max 85ns + 6*UI */
1896
	ths_prepare = ns2ddr(dsidev, 70) + 2;
T
Tomi Valkeinen 已提交
1897 1898

	/* min 145ns + 10*UI */
1899
	ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
T
Tomi Valkeinen 已提交
1900 1901

	/* min max(8*UI, 60ns+4*UI) */
1902
	ths_trail = ns2ddr(dsidev, 60) + 5;
T
Tomi Valkeinen 已提交
1903 1904

	/* min 100ns */
1905
	ths_exit = ns2ddr(dsidev, 145);
T
Tomi Valkeinen 已提交
1906 1907

	/* tlpx min 50n */
1908
	tlpx_half = ns2ddr(dsidev, 25);
T
Tomi Valkeinen 已提交
1909 1910

	/* min 60ns */
1911
	tclk_trail = ns2ddr(dsidev, 60) + 2;
T
Tomi Valkeinen 已提交
1912 1913

	/* min 38ns, max 95ns */
1914
	tclk_prepare = ns2ddr(dsidev, 65);
T
Tomi Valkeinen 已提交
1915 1916

	/* min tclk-prepare + tclk-zero = 300ns */
1917
	tclk_zero = ns2ddr(dsidev, 260);
T
Tomi Valkeinen 已提交
1918 1919

	DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
1920 1921
		ths_prepare, ddr2ns(dsidev, ths_prepare),
		ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
T
Tomi Valkeinen 已提交
1922
	DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
1923 1924
			ths_trail, ddr2ns(dsidev, ths_trail),
			ths_exit, ddr2ns(dsidev, ths_exit));
T
Tomi Valkeinen 已提交
1925 1926 1927

	DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
			"tclk_zero %u (%uns)\n",
1928 1929 1930
			tlpx_half, ddr2ns(dsidev, tlpx_half),
			tclk_trail, ddr2ns(dsidev, tclk_trail),
			tclk_zero, ddr2ns(dsidev, tclk_zero));
T
Tomi Valkeinen 已提交
1931
	DSSDBG("tclk_prepare %u (%uns)\n",
1932
			tclk_prepare, ddr2ns(dsidev, tclk_prepare));
T
Tomi Valkeinen 已提交
1933 1934 1935

	/* program timings */

1936
	r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
T
Tomi Valkeinen 已提交
1937 1938 1939 1940
	r = FLD_MOD(r, ths_prepare, 31, 24);
	r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
	r = FLD_MOD(r, ths_trail, 15, 8);
	r = FLD_MOD(r, ths_exit, 7, 0);
1941
	dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
T
Tomi Valkeinen 已提交
1942

1943
	r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
1944
	r = FLD_MOD(r, tlpx_half, 20, 16);
T
Tomi Valkeinen 已提交
1945 1946
	r = FLD_MOD(r, tclk_trail, 15, 8);
	r = FLD_MOD(r, tclk_zero, 7, 0);
1947 1948 1949 1950 1951 1952 1953

	if (dss_has_feature(FEAT_DSI_PHY_DCC)) {
		r = FLD_MOD(r, 0, 21, 21);	/* DCCEN = disable */
		r = FLD_MOD(r, 1, 22, 22);	/* CLKINP_DIVBY2EN = enable */
		r = FLD_MOD(r, 1, 23, 23);	/* CLKINP_SEL = enable */
	}

1954
	dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
T
Tomi Valkeinen 已提交
1955

1956
	r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
T
Tomi Valkeinen 已提交
1957
	r = FLD_MOD(r, tclk_prepare, 7, 0);
1958
	dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
T
Tomi Valkeinen 已提交
1959 1960
}

1961
/* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
1962
static void dsi_cio_enable_lane_override(struct platform_device *dsidev,
1963
		unsigned mask_p, unsigned mask_n)
1964
{
1965
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1966 1967
	int i;
	u32 l;
1968
	u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
1969

1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981
	l = 0;

	for (i = 0; i < dsi->num_lanes_supported; ++i) {
		unsigned p = dsi->lanes[i].polarity;

		if (mask_p & (1 << i))
			l |= 1 << (i * 2 + (p ? 0 : 1));

		if (mask_n & (1 << i))
			l |= 1 << (i * 2 + (p ? 1 : 0));
	}

1982 1983 1984 1985 1986
	/*
	 * Bits in REGLPTXSCPDAT4TO0DXDY:
	 * 17: DY0 18: DX0
	 * 19: DY1 20: DX1
	 * 21: DY2 22: DX2
1987 1988
	 * 23: DY3 24: DX3
	 * 25: DY4 26: DX4
1989 1990 1991
	 */

	/* Set the lane override configuration */
1992 1993

	/* REGLPTXSCPDAT4TO0DXDY */
1994
	REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
1995 1996

	/* Enable lane override */
1997 1998 1999

	/* ENLPTXSCPDAT */
	REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
2000 2001
}

2002
static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
2003 2004
{
	/* Disable lane override */
2005
	REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
2006
	/* Reset the lane override configuration */
2007 2008
	/* REGLPTXSCPDAT4TO0DXDY */
	REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
2009
}
T
Tomi Valkeinen 已提交
2010

2011
static int dsi_cio_wait_tx_clk_esc_reset(struct platform_device *dsidev)
2012
{
2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	int t, i;
	bool in_use[DSI_MAX_NR_LANES];
	static const u8 offsets_old[] = { 28, 27, 26 };
	static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
	const u8 *offsets;

	if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC))
		offsets = offsets_old;
	else
		offsets = offsets_new;
2024

2025 2026
	for (i = 0; i < dsi->num_lanes_supported; ++i)
		in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
2027 2028 2029 2030 2031 2032

	t = 100000;
	while (true) {
		u32 l;
		int ok;

2033
		l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
2034 2035

		ok = 0;
2036 2037
		for (i = 0; i < dsi->num_lanes_supported; ++i) {
			if (!in_use[i] || (l & (1 << offsets[i])))
2038 2039 2040
				ok++;
		}

2041
		if (ok == dsi->num_lanes_supported)
2042 2043 2044
			break;

		if (--t == 0) {
2045 2046
			for (i = 0; i < dsi->num_lanes_supported; ++i) {
				if (!in_use[i] || (l & (1 << offsets[i])))
2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058
					continue;

				DSSERR("CIO TXCLKESC%d domain not coming " \
						"out of reset\n", i);
			}
			return -EIO;
		}
	}

	return 0;
}

2059
/* return bitmask of enabled lanes, lane0 being the lsb */
2060
static unsigned dsi_get_lane_mask(struct platform_device *dsidev)
2061
{
2062 2063 2064
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	unsigned mask = 0;
	int i;
2065

2066 2067 2068 2069
	for (i = 0; i < dsi->num_lanes_supported; ++i) {
		if (dsi->lanes[i].function != DSI_LANE_UNUSED)
			mask |= 1 << i;
	}
2070

2071
	return mask;
2072 2073
}

2074
static int dsi_cio_init(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
2075
{
2076
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2077
	int r;
2078
	u32 l;
T
Tomi Valkeinen 已提交
2079

2080
	DSSDBG("DSI CIO init starts");
T
Tomi Valkeinen 已提交
2081

2082
	r = dss_dsi_enable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
2083 2084
	if (r)
		return r;
2085

2086
	dsi_enable_scp_clk(dsidev);
2087

T
Tomi Valkeinen 已提交
2088 2089 2090
	/* A dummy read using the SCP interface to any DSIPHY register is
	 * required after DSIPHY reset to complete the reset of the DSI complex
	 * I/O. */
2091
	dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
T
Tomi Valkeinen 已提交
2092

2093
	if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
2094 2095 2096
		DSSERR("CIO SCP Clock domain not coming out of reset.\n");
		r = -EIO;
		goto err_scp_clk_dom;
T
Tomi Valkeinen 已提交
2097 2098
	}

2099
	r = dsi_set_lane_config(dsidev);
2100 2101
	if (r)
		goto err_scp_clk_dom;
T
Tomi Valkeinen 已提交
2102

2103
	/* set TX STOP MODE timer to maximum for this operation */
2104
	l = dsi_read_reg(dsidev, DSI_TIMING1);
2105 2106 2107 2108
	l = FLD_MOD(l, 1, 15, 15);	/* FORCE_TX_STOP_MODE_IO */
	l = FLD_MOD(l, 1, 14, 14);	/* STOP_STATE_X16_IO */
	l = FLD_MOD(l, 1, 13, 13);	/* STOP_STATE_X4_IO */
	l = FLD_MOD(l, 0x1fff, 12, 0);	/* STOP_STATE_COUNTER_IO */
2109
	dsi_write_reg(dsidev, DSI_TIMING1, l);
2110

2111
	if (dsi->ulps_enabled) {
2112 2113
		unsigned mask_p;
		int i;
2114

2115 2116
		DSSDBG("manual ulps exit\n");

2117 2118 2119 2120 2121
		/* ULPS is exited by Mark-1 state for 1ms, followed by
		 * stop state. DSS HW cannot do this via the normal
		 * ULPS exit sequence, as after reset the DSS HW thinks
		 * that we are not in ULPS mode, and refuses to send the
		 * sequence. So we need to send the ULPS exit sequence
2122 2123
		 * manually by setting positive lines high and negative lines
		 * low for 1ms.
2124 2125
		 */

2126
		mask_p = 0;
2127

2128 2129 2130 2131 2132
		for (i = 0; i < dsi->num_lanes_supported; ++i) {
			if (dsi->lanes[i].function == DSI_LANE_UNUSED)
				continue;
			mask_p |= 1 << i;
		}
2133

2134
		dsi_cio_enable_lane_override(dsidev, mask_p, 0);
2135
	}
T
Tomi Valkeinen 已提交
2136

2137
	r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
T
Tomi Valkeinen 已提交
2138
	if (r)
2139 2140
		goto err_cio_pwr;

2141
	if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
2142 2143 2144 2145 2146
		DSSERR("CIO PWR clock domain not coming out of reset.\n");
		r = -ENODEV;
		goto err_cio_pwr_dom;
	}

2147 2148 2149
	dsi_if_enable(dsidev, true);
	dsi_if_enable(dsidev, false);
	REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
T
Tomi Valkeinen 已提交
2150

2151
	r = dsi_cio_wait_tx_clk_esc_reset(dsidev);
2152 2153 2154
	if (r)
		goto err_tx_clk_esc_rst;

2155
	if (dsi->ulps_enabled) {
2156 2157 2158 2159 2160 2161 2162
		/* Keep Mark-1 state for 1ms (as per DSI spec) */
		ktime_t wait = ns_to_ktime(1000 * 1000);
		set_current_state(TASK_UNINTERRUPTIBLE);
		schedule_hrtimeout(&wait, HRTIMER_MODE_REL);

		/* Disable the override. The lanes should be set to Mark-11
		 * state by the HW */
2163
		dsi_cio_disable_lane_override(dsidev);
2164 2165 2166
	}

	/* FORCE_TX_STOP_MODE_IO */
2167
	REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
2168

2169
	dsi_cio_timings(dsidev);
T
Tomi Valkeinen 已提交
2170

2171
	if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
2172 2173
		/* DDR_CLK_ALWAYS_ON */
		REG_FLD_MOD(dsidev, DSI_CLK_CTRL,
2174
			dsi->vm_timings.ddr_clk_always_on, 13, 13);
2175 2176
	}

2177
	dsi->ulps_enabled = false;
T
Tomi Valkeinen 已提交
2178 2179

	DSSDBG("CIO init done\n");
2180 2181 2182

	return 0;

2183
err_tx_clk_esc_rst:
2184
	REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
2185
err_cio_pwr_dom:
2186
	dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2187
err_cio_pwr:
2188
	if (dsi->ulps_enabled)
2189
		dsi_cio_disable_lane_override(dsidev);
2190
err_scp_clk_dom:
2191
	dsi_disable_scp_clk(dsidev);
2192
	dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
T
Tomi Valkeinen 已提交
2193 2194 2195
	return r;
}

2196
static void dsi_cio_uninit(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
2197
{
2198
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2199

2200 2201 2202
	/* DDR_CLK_ALWAYS_ON */
	REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);

2203 2204
	dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
	dsi_disable_scp_clk(dsidev);
2205
	dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
T
Tomi Valkeinen 已提交
2206 2207
}

2208 2209
static void dsi_config_tx_fifo(struct platform_device *dsidev,
		enum fifo_size size1, enum fifo_size size2,
T
Tomi Valkeinen 已提交
2210 2211
		enum fifo_size size3, enum fifo_size size4)
{
2212
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
2213 2214 2215 2216
	u32 r = 0;
	int add = 0;
	int i;

T
Tomi Valkeinen 已提交
2217 2218 2219 2220
	dsi->vc[0].tx_fifo_size = size1;
	dsi->vc[1].tx_fifo_size = size2;
	dsi->vc[2].tx_fifo_size = size3;
	dsi->vc[3].tx_fifo_size = size4;
T
Tomi Valkeinen 已提交
2221 2222 2223

	for (i = 0; i < 4; i++) {
		u8 v;
T
Tomi Valkeinen 已提交
2224
		int size = dsi->vc[i].tx_fifo_size;
T
Tomi Valkeinen 已提交
2225 2226 2227 2228

		if (add + size > 4) {
			DSSERR("Illegal FIFO configuration\n");
			BUG();
2229
			return;
T
Tomi Valkeinen 已提交
2230 2231 2232 2233 2234 2235 2236 2237
		}

		v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
		r |= v << (8 * i);
		/*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
		add += size;
	}

2238
	dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
T
Tomi Valkeinen 已提交
2239 2240
}

2241 2242
static void dsi_config_rx_fifo(struct platform_device *dsidev,
		enum fifo_size size1, enum fifo_size size2,
T
Tomi Valkeinen 已提交
2243 2244
		enum fifo_size size3, enum fifo_size size4)
{
2245
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
2246 2247 2248 2249
	u32 r = 0;
	int add = 0;
	int i;

T
Tomi Valkeinen 已提交
2250 2251 2252 2253
	dsi->vc[0].rx_fifo_size = size1;
	dsi->vc[1].rx_fifo_size = size2;
	dsi->vc[2].rx_fifo_size = size3;
	dsi->vc[3].rx_fifo_size = size4;
T
Tomi Valkeinen 已提交
2254 2255 2256

	for (i = 0; i < 4; i++) {
		u8 v;
T
Tomi Valkeinen 已提交
2257
		int size = dsi->vc[i].rx_fifo_size;
T
Tomi Valkeinen 已提交
2258 2259 2260 2261

		if (add + size > 4) {
			DSSERR("Illegal FIFO configuration\n");
			BUG();
2262
			return;
T
Tomi Valkeinen 已提交
2263 2264 2265 2266 2267 2268 2269 2270
		}

		v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
		r |= v << (8 * i);
		/*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
		add += size;
	}

2271
	dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
T
Tomi Valkeinen 已提交
2272 2273
}

2274
static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
2275 2276 2277
{
	u32 r;

2278
	r = dsi_read_reg(dsidev, DSI_TIMING1);
T
Tomi Valkeinen 已提交
2279
	r = FLD_MOD(r, 1, 15, 15);	/* FORCE_TX_STOP_MODE_IO */
2280
	dsi_write_reg(dsidev, DSI_TIMING1, r);
T
Tomi Valkeinen 已提交
2281

2282
	if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
T
Tomi Valkeinen 已提交
2283 2284 2285 2286 2287 2288 2289
		DSSERR("TX_STOP bit not going down\n");
		return -EIO;
	}

	return 0;
}

2290
static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
2291
{
2292
	return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
2293 2294 2295 2296
}

static void dsi_packet_sent_handler_vp(void *data, u32 mask)
{
2297 2298 2299
	struct dsi_packet_sent_handler_data *vp_data =
		(struct dsi_packet_sent_handler_data *) data;
	struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
2300 2301
	const int channel = dsi->update_channel;
	u8 bit = dsi->te_enabled ? 30 : 31;
2302

2303 2304
	if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
		complete(vp_data->completion);
2305 2306
}

2307
static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
2308
{
2309
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2310
	DECLARE_COMPLETION_ONSTACK(completion);
2311 2312 2313 2314
	struct dsi_packet_sent_handler_data vp_data = {
		.dsidev = dsidev,
		.completion = &completion
	};
2315 2316 2317
	int r = 0;
	u8 bit;

2318
	bit = dsi->te_enabled ? 30 : 31;
2319

2320
	r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
2321
		&vp_data, DSI_VC_IRQ_PACKET_SENT);
2322 2323 2324 2325
	if (r)
		goto err0;

	/* Wait for completion only if TE_EN/TE_START is still set */
2326
	if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
2327 2328 2329 2330 2331 2332 2333 2334
		if (wait_for_completion_timeout(&completion,
				msecs_to_jiffies(10)) == 0) {
			DSSERR("Failed to complete previous frame transfer\n");
			r = -EIO;
			goto err1;
		}
	}

2335
	dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
2336
		&vp_data, DSI_VC_IRQ_PACKET_SENT);
2337 2338 2339

	return 0;
err1:
2340
	dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
2341
		&vp_data, DSI_VC_IRQ_PACKET_SENT);
2342 2343 2344 2345 2346 2347
err0:
	return r;
}

static void dsi_packet_sent_handler_l4(void *data, u32 mask)
{
2348 2349 2350
	struct dsi_packet_sent_handler_data *l4_data =
		(struct dsi_packet_sent_handler_data *) data;
	struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
2351
	const int channel = dsi->update_channel;
2352

2353 2354
	if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
		complete(l4_data->completion);
2355 2356
}

2357
static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
2358 2359
{
	DECLARE_COMPLETION_ONSTACK(completion);
2360 2361 2362 2363
	struct dsi_packet_sent_handler_data l4_data = {
		.dsidev = dsidev,
		.completion = &completion
	};
2364
	int r = 0;
2365

2366
	r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
2367
		&l4_data, DSI_VC_IRQ_PACKET_SENT);
2368 2369 2370 2371
	if (r)
		goto err0;

	/* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
2372
	if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
2373 2374 2375 2376 2377 2378 2379 2380
		if (wait_for_completion_timeout(&completion,
				msecs_to_jiffies(10)) == 0) {
			DSSERR("Failed to complete previous l4 transfer\n");
			r = -EIO;
			goto err1;
		}
	}

2381
	dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
2382
		&l4_data, DSI_VC_IRQ_PACKET_SENT);
2383 2384 2385

	return 0;
err1:
2386
	dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
2387
		&l4_data, DSI_VC_IRQ_PACKET_SENT);
2388 2389 2390 2391
err0:
	return r;
}

2392
static int dsi_sync_vc(struct platform_device *dsidev, int channel)
2393
{
2394 2395
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

2396
	WARN_ON(!dsi_bus_is_locked(dsidev));
2397 2398 2399

	WARN_ON(in_interrupt());

2400
	if (!dsi_vc_is_enabled(dsidev, channel))
2401 2402
		return 0;

2403 2404
	switch (dsi->vc[channel].source) {
	case DSI_VC_SOURCE_VP:
2405
		return dsi_sync_vc_vp(dsidev, channel);
2406
	case DSI_VC_SOURCE_L4:
2407
		return dsi_sync_vc_l4(dsidev, channel);
2408 2409
	default:
		BUG();
2410
		return -EINVAL;
2411 2412 2413
	}
}

2414 2415
static int dsi_vc_enable(struct platform_device *dsidev, int channel,
		bool enable)
T
Tomi Valkeinen 已提交
2416
{
2417 2418
	DSSDBG("dsi_vc_enable channel %d, enable %d\n",
			channel, enable);
T
Tomi Valkeinen 已提交
2419 2420 2421

	enable = enable ? 1 : 0;

2422
	REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
T
Tomi Valkeinen 已提交
2423

2424 2425
	if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
		0, enable) != enable) {
T
Tomi Valkeinen 已提交
2426 2427 2428 2429 2430 2431 2432
			DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
			return -EIO;
	}

	return 0;
}

2433
static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
T
Tomi Valkeinen 已提交
2434
{
2435
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
2436 2437
	u32 r;

2438
	DSSDBG("Initial config of virtual channel %d", channel);
T
Tomi Valkeinen 已提交
2439

2440
	r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
T
Tomi Valkeinen 已提交
2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452

	if (FLD_GET(r, 15, 15)) /* VC_BUSY */
		DSSERR("VC(%d) busy when trying to configure it!\n",
				channel);

	r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
	r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN  */
	r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
	r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
	r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
	r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
	r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
2453 2454
	if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
		r = FLD_MOD(r, 3, 11, 10);	/* OCP_WIDTH = 32 bit */
T
Tomi Valkeinen 已提交
2455 2456 2457 2458

	r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
	r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */

2459
	dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
2460 2461

	dsi->vc[channel].source = DSI_VC_SOURCE_L4;
T
Tomi Valkeinen 已提交
2462 2463
}

2464 2465
static int dsi_vc_config_source(struct platform_device *dsidev, int channel,
		enum dsi_vc_source source)
T
Tomi Valkeinen 已提交
2466
{
2467 2468
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

2469
	if (dsi->vc[channel].source == source)
2470
		return 0;
T
Tomi Valkeinen 已提交
2471

2472
	DSSDBG("Source config of virtual channel %d", channel);
T
Tomi Valkeinen 已提交
2473

2474
	dsi_sync_vc(dsidev, channel);
2475

2476
	dsi_vc_enable(dsidev, channel, 0);
T
Tomi Valkeinen 已提交
2477

2478
	/* VC_BUSY */
2479
	if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
T
Tomi Valkeinen 已提交
2480
		DSSERR("vc(%d) busy when trying to config for VP\n", channel);
2481 2482
		return -EIO;
	}
T
Tomi Valkeinen 已提交
2483

2484 2485
	/* SOURCE, 0 = L4, 1 = video port */
	REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1);
T
Tomi Valkeinen 已提交
2486

2487
	/* DCS_CMD_ENABLE */
2488 2489 2490 2491
	if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
		bool enable = source == DSI_VC_SOURCE_VP;
		REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30);
	}
2492

2493
	dsi_vc_enable(dsidev, channel, 1);
T
Tomi Valkeinen 已提交
2494

2495
	dsi->vc[channel].source = source;
2496 2497

	return 0;
T
Tomi Valkeinen 已提交
2498 2499
}

2500
static void dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
2501
		bool enable)
T
Tomi Valkeinen 已提交
2502
{
2503
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2504
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2505

T
Tomi Valkeinen 已提交
2506 2507
	DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);

2508
	WARN_ON(!dsi_bus_is_locked(dsidev));
2509

2510 2511
	dsi_vc_enable(dsidev, channel, 0);
	dsi_if_enable(dsidev, 0);
T
Tomi Valkeinen 已提交
2512

2513
	REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
T
Tomi Valkeinen 已提交
2514

2515 2516
	dsi_vc_enable(dsidev, channel, 1);
	dsi_if_enable(dsidev, 1);
T
Tomi Valkeinen 已提交
2517

2518
	dsi_force_tx_stop_mode_io(dsidev);
2519 2520

	/* start the DDR clock by sending a NULL packet */
2521
	if (dsi->vm_timings.ddr_clk_always_on && enable)
2522
		dsi_vc_send_null(dssdev, channel);
T
Tomi Valkeinen 已提交
2523 2524
}

2525
static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
T
Tomi Valkeinen 已提交
2526
{
2527
	while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
T
Tomi Valkeinen 已提交
2528
		u32 val;
2529
		val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
T
Tomi Valkeinen 已提交
2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574
		DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
				(val >> 0) & 0xff,
				(val >> 8) & 0xff,
				(val >> 16) & 0xff,
				(val >> 24) & 0xff);
	}
}

static void dsi_show_rx_ack_with_err(u16 err)
{
	DSSERR("\tACK with ERROR (%#x):\n", err);
	if (err & (1 << 0))
		DSSERR("\t\tSoT Error\n");
	if (err & (1 << 1))
		DSSERR("\t\tSoT Sync Error\n");
	if (err & (1 << 2))
		DSSERR("\t\tEoT Sync Error\n");
	if (err & (1 << 3))
		DSSERR("\t\tEscape Mode Entry Command Error\n");
	if (err & (1 << 4))
		DSSERR("\t\tLP Transmit Sync Error\n");
	if (err & (1 << 5))
		DSSERR("\t\tHS Receive Timeout Error\n");
	if (err & (1 << 6))
		DSSERR("\t\tFalse Control Error\n");
	if (err & (1 << 7))
		DSSERR("\t\t(reserved7)\n");
	if (err & (1 << 8))
		DSSERR("\t\tECC Error, single-bit (corrected)\n");
	if (err & (1 << 9))
		DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
	if (err & (1 << 10))
		DSSERR("\t\tChecksum Error\n");
	if (err & (1 << 11))
		DSSERR("\t\tData type not recognized\n");
	if (err & (1 << 12))
		DSSERR("\t\tInvalid VC ID\n");
	if (err & (1 << 13))
		DSSERR("\t\tInvalid Transmission Length\n");
	if (err & (1 << 14))
		DSSERR("\t\t(reserved14)\n");
	if (err & (1 << 15))
		DSSERR("\t\tDSI Protocol Violation\n");
}

2575 2576
static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
		int channel)
T
Tomi Valkeinen 已提交
2577 2578
{
	/* RX_FIFO_NOT_EMPTY */
2579
	while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
T
Tomi Valkeinen 已提交
2580 2581
		u32 val;
		u8 dt;
2582
		val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
2583
		DSSERR("\trawval %#08x\n", val);
T
Tomi Valkeinen 已提交
2584
		dt = FLD_GET(val, 5, 0);
2585
		if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
T
Tomi Valkeinen 已提交
2586 2587
			u16 err = FLD_GET(val, 23, 8);
			dsi_show_rx_ack_with_err(err);
2588
		} else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
2589
			DSSERR("\tDCS short response, 1 byte: %#x\n",
T
Tomi Valkeinen 已提交
2590
					FLD_GET(val, 23, 8));
2591
		} else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
2592
			DSSERR("\tDCS short response, 2 byte: %#x\n",
T
Tomi Valkeinen 已提交
2593
					FLD_GET(val, 23, 8));
2594
		} else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
2595
			DSSERR("\tDCS long response, len %d\n",
T
Tomi Valkeinen 已提交
2596
					FLD_GET(val, 23, 8));
2597
			dsi_vc_flush_long_data(dsidev, channel);
T
Tomi Valkeinen 已提交
2598 2599 2600 2601 2602 2603 2604
		} else {
			DSSERR("\tunknown datatype 0x%02x\n", dt);
		}
	}
	return 0;
}

2605
static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
T
Tomi Valkeinen 已提交
2606
{
2607 2608 2609
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	if (dsi->debug_write || dsi->debug_read)
T
Tomi Valkeinen 已提交
2610 2611
		DSSDBG("dsi_vc_send_bta %d\n", channel);

2612
	WARN_ON(!dsi_bus_is_locked(dsidev));
T
Tomi Valkeinen 已提交
2613

2614 2615
	/* RX_FIFO_NOT_EMPTY */
	if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
T
Tomi Valkeinen 已提交
2616
		DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
2617
		dsi_vc_flush_receive_data(dsidev, channel);
T
Tomi Valkeinen 已提交
2618 2619
	}

2620
	REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
T
Tomi Valkeinen 已提交
2621

2622 2623 2624
	/* flush posted write */
	dsi_read_reg(dsidev, DSI_VC_CTRL(channel));

T
Tomi Valkeinen 已提交
2625 2626 2627
	return 0;
}

2628
static int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
T
Tomi Valkeinen 已提交
2629
{
2630
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2631
	DECLARE_COMPLETION_ONSTACK(completion);
T
Tomi Valkeinen 已提交
2632 2633 2634
	int r = 0;
	u32 err;

2635
	r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
2636 2637 2638
			&completion, DSI_VC_IRQ_BTA);
	if (r)
		goto err0;
T
Tomi Valkeinen 已提交
2639

2640
	r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
2641
			DSI_IRQ_ERROR_MASK);
T
Tomi Valkeinen 已提交
2642
	if (r)
2643
		goto err1;
T
Tomi Valkeinen 已提交
2644

2645
	r = dsi_vc_send_bta(dsidev, channel);
2646 2647 2648
	if (r)
		goto err2;

2649
	if (wait_for_completion_timeout(&completion,
T
Tomi Valkeinen 已提交
2650 2651 2652
				msecs_to_jiffies(500)) == 0) {
		DSSERR("Failed to receive BTA\n");
		r = -EIO;
2653
		goto err2;
T
Tomi Valkeinen 已提交
2654 2655
	}

2656
	err = dsi_get_errors(dsidev);
T
Tomi Valkeinen 已提交
2657 2658 2659
	if (err) {
		DSSERR("Error while sending BTA: %x\n", err);
		r = -EIO;
2660
		goto err2;
T
Tomi Valkeinen 已提交
2661
	}
2662
err2:
2663
	dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
2664
			DSI_IRQ_ERROR_MASK);
2665
err1:
2666
	dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
2667 2668
			&completion, DSI_VC_IRQ_BTA);
err0:
T
Tomi Valkeinen 已提交
2669 2670 2671
	return r;
}

2672 2673
static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
		int channel, u8 data_type, u16 len, u8 ecc)
T
Tomi Valkeinen 已提交
2674
{
2675
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
2676 2677 2678
	u32 val;
	u8 data_id;

2679
	WARN_ON(!dsi_bus_is_locked(dsidev));
T
Tomi Valkeinen 已提交
2680

2681
	data_id = data_type | dsi->vc[channel].vc_id << 6;
T
Tomi Valkeinen 已提交
2682 2683 2684 2685

	val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
		FLD_VAL(ecc, 31, 24);

2686
	dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
T
Tomi Valkeinen 已提交
2687 2688
}

2689 2690
static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
		int channel, u8 b1, u8 b2, u8 b3, u8 b4)
T
Tomi Valkeinen 已提交
2691 2692 2693 2694 2695 2696 2697 2698
{
	u32 val;

	val = b4 << 24 | b3 << 16 | b2 << 8  | b1 << 0;

/*	DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
			b1, b2, b3, b4, val); */

2699
	dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
T
Tomi Valkeinen 已提交
2700 2701
}

2702 2703
static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
		u8 data_type, u8 *data, u16 len, u8 ecc)
T
Tomi Valkeinen 已提交
2704 2705
{
	/*u32 val; */
2706
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
2707 2708 2709 2710 2711
	int i;
	u8 *p;
	int r = 0;
	u8 b1, b2, b3, b4;

2712
	if (dsi->debug_write)
T
Tomi Valkeinen 已提交
2713 2714 2715
		DSSDBG("dsi_vc_send_long, %d bytes\n", len);

	/* len + header */
T
Tomi Valkeinen 已提交
2716
	if (dsi->vc[channel].tx_fifo_size * 32 * 4 < len + 4) {
T
Tomi Valkeinen 已提交
2717 2718 2719 2720
		DSSERR("unable to send long packet: packet too long.\n");
		return -EINVAL;
	}

2721
	dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
T
Tomi Valkeinen 已提交
2722

2723
	dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
T
Tomi Valkeinen 已提交
2724 2725 2726

	p = data;
	for (i = 0; i < len >> 2; i++) {
2727
		if (dsi->debug_write)
T
Tomi Valkeinen 已提交
2728 2729 2730 2731 2732 2733 2734
			DSSDBG("\tsending full packet %d\n", i);

		b1 = *p++;
		b2 = *p++;
		b3 = *p++;
		b4 = *p++;

2735
		dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
T
Tomi Valkeinen 已提交
2736 2737 2738 2739 2740 2741
	}

	i = len % 4;
	if (i) {
		b1 = 0; b2 = 0; b3 = 0;

2742
		if (dsi->debug_write)
T
Tomi Valkeinen 已提交
2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759
			DSSDBG("\tsending remainder bytes %d\n", i);

		switch (i) {
		case 3:
			b1 = *p++;
			b2 = *p++;
			b3 = *p++;
			break;
		case 2:
			b1 = *p++;
			b2 = *p++;
			break;
		case 1:
			b1 = *p++;
			break;
		}

2760
		dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
T
Tomi Valkeinen 已提交
2761 2762 2763 2764 2765
	}

	return r;
}

2766 2767
static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
		u8 data_type, u16 data, u8 ecc)
T
Tomi Valkeinen 已提交
2768
{
2769
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
2770 2771 2772
	u32 r;
	u8 data_id;

2773
	WARN_ON(!dsi_bus_is_locked(dsidev));
T
Tomi Valkeinen 已提交
2774

2775
	if (dsi->debug_write)
T
Tomi Valkeinen 已提交
2776 2777 2778 2779
		DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
				channel,
				data_type, data & 0xff, (data >> 8) & 0xff);

2780
	dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
T
Tomi Valkeinen 已提交
2781

2782
	if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
T
Tomi Valkeinen 已提交
2783 2784 2785 2786
		DSSERR("ERROR FIFO FULL, aborting transfer\n");
		return -EINVAL;
	}

2787
	data_id = data_type | dsi->vc[channel].vc_id << 6;
T
Tomi Valkeinen 已提交
2788 2789 2790

	r = (data_id << 0) | (data << 8) | (ecc << 24);

2791
	dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
T
Tomi Valkeinen 已提交
2792 2793 2794 2795

	return 0;
}

2796
static int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
T
Tomi Valkeinen 已提交
2797
{
2798 2799
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);

2800 2801
	return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL,
		0, 0);
T
Tomi Valkeinen 已提交
2802 2803
}

2804
static int dsi_vc_write_nosync_common(struct platform_device *dsidev,
2805
		int channel, u8 *data, int len, enum dss_dsi_content_type type)
T
Tomi Valkeinen 已提交
2806 2807 2808
{
	int r;

2809 2810
	if (len == 0) {
		BUG_ON(type == DSS_DSI_CONTENT_DCS);
2811
		r = dsi_vc_send_short(dsidev, channel,
2812 2813 2814 2815 2816
				MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
	} else if (len == 1) {
		r = dsi_vc_send_short(dsidev, channel,
				type == DSS_DSI_CONTENT_GENERIC ?
				MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
2817
				MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
T
Tomi Valkeinen 已提交
2818
	} else if (len == 2) {
2819
		r = dsi_vc_send_short(dsidev, channel,
2820 2821
				type == DSS_DSI_CONTENT_GENERIC ?
				MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
2822
				MIPI_DSI_DCS_SHORT_WRITE_PARAM,
T
Tomi Valkeinen 已提交
2823 2824
				data[0] | (data[1] << 8), 0);
	} else {
2825 2826 2827 2828
		r = dsi_vc_send_long(dsidev, channel,
				type == DSS_DSI_CONTENT_GENERIC ?
				MIPI_DSI_GENERIC_LONG_WRITE :
				MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
T
Tomi Valkeinen 已提交
2829 2830 2831 2832
	}

	return r;
}
2833

2834
static int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
2835 2836
		u8 *data, int len)
{
2837 2838 2839
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);

	return dsi_vc_write_nosync_common(dsidev, channel, data, len,
2840 2841
			DSS_DSI_CONTENT_DCS);
}
T
Tomi Valkeinen 已提交
2842

2843
static int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
2844 2845
		u8 *data, int len)
{
2846 2847 2848
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);

	return dsi_vc_write_nosync_common(dsidev, channel, data, len,
2849 2850 2851 2852 2853
			DSS_DSI_CONTENT_GENERIC);
}

static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel,
		u8 *data, int len, enum dss_dsi_content_type type)
T
Tomi Valkeinen 已提交
2854
{
2855
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
T
Tomi Valkeinen 已提交
2856 2857
	int r;

2858
	r = dsi_vc_write_nosync_common(dsidev, channel, data, len, type);
T
Tomi Valkeinen 已提交
2859
	if (r)
2860
		goto err;
T
Tomi Valkeinen 已提交
2861

2862
	r = dsi_vc_send_bta_sync(dssdev, channel);
2863 2864
	if (r)
		goto err;
T
Tomi Valkeinen 已提交
2865

2866 2867
	/* RX_FIFO_NOT_EMPTY */
	if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
2868
		DSSERR("rx fifo not empty after write, dumping data:\n");
2869
		dsi_vc_flush_receive_data(dsidev, channel);
2870 2871 2872 2873
		r = -EIO;
		goto err;
	}

2874 2875
	return 0;
err:
2876
	DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
2877
			channel, data[0], len);
T
Tomi Valkeinen 已提交
2878 2879
	return r;
}
2880

2881
static int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
2882 2883 2884 2885 2886
		int len)
{
	return dsi_vc_write_common(dssdev, channel, data, len,
			DSS_DSI_CONTENT_DCS);
}
T
Tomi Valkeinen 已提交
2887

2888
static int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
2889 2890 2891 2892 2893 2894
		int len)
{
	return dsi_vc_write_common(dssdev, channel, data, len,
			DSS_DSI_CONTENT_GENERIC);
}

2895
static int dsi_vc_dcs_send_read_request(struct platform_device *dsidev,
2896
		int channel, u8 dcs_cmd)
T
Tomi Valkeinen 已提交
2897
{
2898
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
2899 2900
	int r;

2901
	if (dsi->debug_read)
2902 2903
		DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
			channel, dcs_cmd);
T
Tomi Valkeinen 已提交
2904

2905
	r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
2906 2907 2908 2909 2910
	if (r) {
		DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
			" failed\n", channel, dcs_cmd);
		return r;
	}
T
Tomi Valkeinen 已提交
2911

2912 2913 2914
	return 0;
}

2915
static int dsi_vc_generic_send_read_request(struct platform_device *dsidev,
2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937
		int channel, u8 *reqdata, int reqlen)
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	u16 data;
	u8 data_type;
	int r;

	if (dsi->debug_read)
		DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
			channel, reqlen);

	if (reqlen == 0) {
		data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
		data = 0;
	} else if (reqlen == 1) {
		data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
		data = reqdata[0];
	} else if (reqlen == 2) {
		data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
		data = reqdata[0] | (reqdata[1] << 8);
	} else {
		BUG();
2938
		return -EINVAL;
2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952
	}

	r = dsi_vc_send_short(dsidev, channel, data_type, data, 0);
	if (r) {
		DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
			" failed\n", channel, reqlen);
		return r;
	}

	return 0;
}

static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel,
		u8 *buf, int buflen, enum dss_dsi_content_type type)
2953 2954 2955 2956 2957
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	u32 val;
	u8 dt;
	int r;
T
Tomi Valkeinen 已提交
2958 2959

	/* RX_FIFO_NOT_EMPTY */
2960
	if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
T
Tomi Valkeinen 已提交
2961
		DSSERR("RX fifo empty when trying to read.\n");
2962 2963
		r = -EIO;
		goto err;
T
Tomi Valkeinen 已提交
2964 2965
	}

2966
	val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
2967
	if (dsi->debug_read)
T
Tomi Valkeinen 已提交
2968 2969
		DSSDBG("\theader: %08x\n", val);
	dt = FLD_GET(val, 5, 0);
2970
	if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
T
Tomi Valkeinen 已提交
2971 2972
		u16 err = FLD_GET(val, 23, 8);
		dsi_show_rx_ack_with_err(err);
2973 2974
		r = -EIO;
		goto err;
T
Tomi Valkeinen 已提交
2975

2976 2977 2978
	} else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
			MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
			MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
T
Tomi Valkeinen 已提交
2979
		u8 data = FLD_GET(val, 15, 8);
2980
		if (dsi->debug_read)
2981 2982 2983
			DSSDBG("\t%s short response, 1 byte: %02x\n",
				type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
				"DCS", data);
T
Tomi Valkeinen 已提交
2984

2985 2986 2987 2988
		if (buflen < 1) {
			r = -EIO;
			goto err;
		}
T
Tomi Valkeinen 已提交
2989 2990 2991 2992

		buf[0] = data;

		return 1;
2993 2994 2995
	} else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
			MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
			MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
T
Tomi Valkeinen 已提交
2996
		u16 data = FLD_GET(val, 23, 8);
2997
		if (dsi->debug_read)
2998 2999 3000
			DSSDBG("\t%s short response, 2 byte: %04x\n",
				type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
				"DCS", data);
T
Tomi Valkeinen 已提交
3001

3002 3003 3004 3005
		if (buflen < 2) {
			r = -EIO;
			goto err;
		}
T
Tomi Valkeinen 已提交
3006 3007 3008 3009 3010

		buf[0] = data & 0xff;
		buf[1] = (data >> 8) & 0xff;

		return 2;
3011 3012 3013
	} else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
			MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
			MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
T
Tomi Valkeinen 已提交
3014 3015
		int w;
		int len = FLD_GET(val, 23, 8);
3016
		if (dsi->debug_read)
3017 3018 3019
			DSSDBG("\t%s long response, len %d\n",
				type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
				"DCS", len);
T
Tomi Valkeinen 已提交
3020

3021 3022 3023 3024
		if (len > buflen) {
			r = -EIO;
			goto err;
		}
T
Tomi Valkeinen 已提交
3025 3026 3027 3028

		/* two byte checksum ends the packet, not included in len */
		for (w = 0; w < len + 2;) {
			int b;
3029 3030
			val = dsi_read_reg(dsidev,
				DSI_VC_SHORT_PACKET_HEADER(channel));
3031
			if (dsi->debug_read)
T
Tomi Valkeinen 已提交
3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048
				DSSDBG("\t\t%02x %02x %02x %02x\n",
						(val >> 0) & 0xff,
						(val >> 8) & 0xff,
						(val >> 16) & 0xff,
						(val >> 24) & 0xff);

			for (b = 0; b < 4; ++b) {
				if (w < len)
					buf[w] = (val >> (b * 8)) & 0xff;
				/* we discard the 2 byte checksum */
				++w;
			}
		}

		return len;
	} else {
		DSSERR("\tunknown datatype 0x%02x\n", dt);
3049 3050
		r = -EIO;
		goto err;
T
Tomi Valkeinen 已提交
3051
	}
3052 3053

err:
3054 3055
	DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
		type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
3056

3057
	return r;
3058 3059
}

3060
static int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3061 3062 3063 3064 3065
		u8 *buf, int buflen)
{
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	int r;

3066
	r = dsi_vc_dcs_send_read_request(dsidev, channel, dcs_cmd);
3067 3068
	if (r)
		goto err;
3069

3070 3071 3072 3073
	r = dsi_vc_send_bta_sync(dssdev, channel);
	if (r)
		goto err;

3074 3075
	r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
		DSS_DSI_CONTENT_DCS);
3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087
	if (r < 0)
		goto err;

	if (r != buflen) {
		r = -EIO;
		goto err;
	}

	return 0;
err:
	DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
	return r;
T
Tomi Valkeinen 已提交
3088 3089
}

3090 3091 3092 3093 3094 3095
static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
		u8 *reqdata, int reqlen, u8 *buf, int buflen)
{
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	int r;

3096
	r = dsi_vc_generic_send_read_request(dsidev, channel, reqdata, reqlen);
3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116
	if (r)
		return r;

	r = dsi_vc_send_bta_sync(dssdev, channel);
	if (r)
		return r;

	r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
		DSS_DSI_CONTENT_GENERIC);
	if (r < 0)
		return r;

	if (r != buflen) {
		r = -EIO;
		return r;
	}

	return 0;
}

3117
static int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
3118
		u16 len)
T
Tomi Valkeinen 已提交
3119
{
3120 3121
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);

3122 3123
	return dsi_vc_send_short(dsidev, channel,
			MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
T
Tomi Valkeinen 已提交
3124 3125
}

3126
static int dsi_enter_ulps(struct platform_device *dsidev)
3127
{
3128
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3129
	DECLARE_COMPLETION_ONSTACK(completion);
3130 3131
	int r, i;
	unsigned mask;
3132

3133
	DSSDBG("Entering ULPS");
3134

3135
	WARN_ON(!dsi_bus_is_locked(dsidev));
3136

3137
	WARN_ON(dsi->ulps_enabled);
3138

3139
	if (dsi->ulps_enabled)
3140 3141
		return 0;

3142
	/* DDR_CLK_ALWAYS_ON */
3143
	if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
3144 3145 3146
		dsi_if_enable(dsidev, 0);
		REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
		dsi_if_enable(dsidev, 1);
3147 3148
	}

3149 3150 3151 3152
	dsi_sync_vc(dsidev, 0);
	dsi_sync_vc(dsidev, 1);
	dsi_sync_vc(dsidev, 2);
	dsi_sync_vc(dsidev, 3);
3153

3154
	dsi_force_tx_stop_mode_io(dsidev);
3155

3156 3157 3158 3159
	dsi_vc_enable(dsidev, 0, false);
	dsi_vc_enable(dsidev, 1, false);
	dsi_vc_enable(dsidev, 2, false);
	dsi_vc_enable(dsidev, 3, false);
3160

3161
	if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) {	/* HS_BUSY */
3162 3163 3164 3165
		DSSERR("HS busy when enabling ULPS\n");
		return -EIO;
	}

3166
	if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) {	/* LP_BUSY */
3167 3168 3169 3170
		DSSERR("LP busy when enabling ULPS\n");
		return -EIO;
	}

3171
	r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
3172 3173 3174 3175
			DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
	if (r)
		return r;

3176 3177 3178 3179 3180 3181 3182
	mask = 0;

	for (i = 0; i < dsi->num_lanes_supported; ++i) {
		if (dsi->lanes[i].function == DSI_LANE_UNUSED)
			continue;
		mask |= 1 << i;
	}
3183 3184
	/* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
	/* LANEx_ULPS_SIG2 */
3185
	REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, mask, 9, 5);
3186

3187 3188
	/* flush posted write and wait for SCP interface to finish the write */
	dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
3189 3190 3191 3192 3193 3194 3195 3196

	if (wait_for_completion_timeout(&completion,
				msecs_to_jiffies(1000)) == 0) {
		DSSERR("ULPS enable timeout\n");
		r = -EIO;
		goto err;
	}

3197
	dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
3198 3199
			DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);

3200
	/* Reset LANEx_ULPS_SIG2 */
3201
	REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, 0, 9, 5);
3202

3203 3204
	/* flush posted write and wait for SCP interface to finish the write */
	dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
3205

3206
	dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
3207

3208
	dsi_if_enable(dsidev, false);
3209

3210
	dsi->ulps_enabled = true;
3211 3212 3213 3214

	return 0;

err:
3215
	dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
3216 3217 3218 3219
			DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
	return r;
}

3220 3221
static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
		unsigned ticks, bool x4, bool x16)
T
Tomi Valkeinen 已提交
3222 3223
{
	unsigned long fck;
3224 3225
	unsigned long total_ticks;
	u32 r;
T
Tomi Valkeinen 已提交
3226

3227
	BUG_ON(ticks > 0x1fff);
T
Tomi Valkeinen 已提交
3228

3229
	/* ticks in DSI_FCK */
3230
	fck = dsi_fclk_rate(dsidev);
T
Tomi Valkeinen 已提交
3231

3232
	r = dsi_read_reg(dsidev, DSI_TIMING2);
T
Tomi Valkeinen 已提交
3233
	r = FLD_MOD(r, 1, 15, 15);	/* LP_RX_TO */
3234 3235
	r = FLD_MOD(r, x16 ? 1 : 0, 14, 14);	/* LP_RX_TO_X16 */
	r = FLD_MOD(r, x4 ? 1 : 0, 13, 13);	/* LP_RX_TO_X4 */
T
Tomi Valkeinen 已提交
3236
	r = FLD_MOD(r, ticks, 12, 0);	/* LP_RX_COUNTER */
3237
	dsi_write_reg(dsidev, DSI_TIMING2, r);
T
Tomi Valkeinen 已提交
3238

3239 3240 3241 3242 3243 3244
	total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);

	DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
			total_ticks,
			ticks, x4 ? " x4" : "", x16 ? " x16" : "",
			(total_ticks * 1000) / (fck / 1000 / 1000));
T
Tomi Valkeinen 已提交
3245 3246
}

3247 3248
static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
		bool x8, bool x16)
T
Tomi Valkeinen 已提交
3249 3250
{
	unsigned long fck;
3251 3252 3253 3254
	unsigned long total_ticks;
	u32 r;

	BUG_ON(ticks > 0x1fff);
T
Tomi Valkeinen 已提交
3255 3256

	/* ticks in DSI_FCK */
3257
	fck = dsi_fclk_rate(dsidev);
T
Tomi Valkeinen 已提交
3258

3259
	r = dsi_read_reg(dsidev, DSI_TIMING1);
T
Tomi Valkeinen 已提交
3260
	r = FLD_MOD(r, 1, 31, 31);	/* TA_TO */
3261 3262
	r = FLD_MOD(r, x16 ? 1 : 0, 30, 30);	/* TA_TO_X16 */
	r = FLD_MOD(r, x8 ? 1 : 0, 29, 29);	/* TA_TO_X8 */
T
Tomi Valkeinen 已提交
3263
	r = FLD_MOD(r, ticks, 28, 16);	/* TA_TO_COUNTER */
3264
	dsi_write_reg(dsidev, DSI_TIMING1, r);
T
Tomi Valkeinen 已提交
3265

3266 3267 3268 3269 3270 3271
	total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);

	DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
			total_ticks,
			ticks, x8 ? " x8" : "", x16 ? " x16" : "",
			(total_ticks * 1000) / (fck / 1000 / 1000));
T
Tomi Valkeinen 已提交
3272 3273
}

3274 3275
static void dsi_set_stop_state_counter(struct platform_device *dsidev,
		unsigned ticks, bool x4, bool x16)
T
Tomi Valkeinen 已提交
3276 3277
{
	unsigned long fck;
3278 3279
	unsigned long total_ticks;
	u32 r;
T
Tomi Valkeinen 已提交
3280

3281
	BUG_ON(ticks > 0x1fff);
T
Tomi Valkeinen 已提交
3282

3283
	/* ticks in DSI_FCK */
3284
	fck = dsi_fclk_rate(dsidev);
T
Tomi Valkeinen 已提交
3285

3286
	r = dsi_read_reg(dsidev, DSI_TIMING1);
T
Tomi Valkeinen 已提交
3287
	r = FLD_MOD(r, 1, 15, 15);	/* FORCE_TX_STOP_MODE_IO */
3288 3289
	r = FLD_MOD(r, x16 ? 1 : 0, 14, 14);	/* STOP_STATE_X16_IO */
	r = FLD_MOD(r, x4 ? 1 : 0, 13, 13);	/* STOP_STATE_X4_IO */
T
Tomi Valkeinen 已提交
3290
	r = FLD_MOD(r, ticks, 12, 0);	/* STOP_STATE_COUNTER_IO */
3291
	dsi_write_reg(dsidev, DSI_TIMING1, r);
T
Tomi Valkeinen 已提交
3292

3293 3294 3295 3296 3297 3298
	total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);

	DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
			total_ticks,
			ticks, x4 ? " x4" : "", x16 ? " x16" : "",
			(total_ticks * 1000) / (fck / 1000 / 1000));
T
Tomi Valkeinen 已提交
3299 3300
}

3301 3302
static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
		unsigned ticks, bool x4, bool x16)
T
Tomi Valkeinen 已提交
3303 3304
{
	unsigned long fck;
3305 3306
	unsigned long total_ticks;
	u32 r;
T
Tomi Valkeinen 已提交
3307

3308
	BUG_ON(ticks > 0x1fff);
T
Tomi Valkeinen 已提交
3309

3310
	/* ticks in TxByteClkHS */
3311
	fck = dsi_get_txbyteclkhs(dsidev);
T
Tomi Valkeinen 已提交
3312

3313
	r = dsi_read_reg(dsidev, DSI_TIMING2);
T
Tomi Valkeinen 已提交
3314
	r = FLD_MOD(r, 1, 31, 31);	/* HS_TX_TO */
3315 3316
	r = FLD_MOD(r, x16 ? 1 : 0, 30, 30);	/* HS_TX_TO_X16 */
	r = FLD_MOD(r, x4 ? 1 : 0, 29, 29);	/* HS_TX_TO_X8 (4 really) */
T
Tomi Valkeinen 已提交
3317
	r = FLD_MOD(r, ticks, 28, 16);	/* HS_TX_TO_COUNTER */
3318
	dsi_write_reg(dsidev, DSI_TIMING2, r);
T
Tomi Valkeinen 已提交
3319

3320 3321 3322 3323 3324 3325
	total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);

	DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
			total_ticks,
			ticks, x4 ? " x4" : "", x16 ? " x16" : "",
			(total_ticks * 1000) / (fck / 1000 / 1000));
T
Tomi Valkeinen 已提交
3326
}
3327

3328
static void dsi_config_vp_num_line_buffers(struct platform_device *dsidev)
3329
{
3330
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3331 3332
	int num_line_buffers;

3333
	if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
3334
		int bpp = dsi_get_pixel_size(dsi->pix_fmt);
3335
		struct omap_video_timings *timings = &dsi->timings;
3336 3337 3338 3339
		/*
		 * Don't use line buffers if width is greater than the video
		 * port's line buffer size
		 */
3340
		if (dsi->line_buffer_size <= timings->x_res * bpp / 8)
3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352
			num_line_buffers = 0;
		else
			num_line_buffers = 2;
	} else {
		/* Use maximum number of line buffers in command mode */
		num_line_buffers = 2;
	}

	/* LINE_BUFFER */
	REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12);
}

3353
static void dsi_config_vp_sync_events(struct platform_device *dsidev)
3354
{
3355
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3356
	bool sync_end;
3357 3358
	u32 r;

3359 3360 3361 3362 3363
	if (dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE)
		sync_end = true;
	else
		sync_end = false;

3364
	r = dsi_read_reg(dsidev, DSI_CTRL);
3365 3366 3367
	r = FLD_MOD(r, 1, 9, 9);		/* VP_DE_POL */
	r = FLD_MOD(r, 1, 10, 10);		/* VP_HSYNC_POL */
	r = FLD_MOD(r, 1, 11, 11);		/* VP_VSYNC_POL */
3368
	r = FLD_MOD(r, 1, 15, 15);		/* VP_VSYNC_START */
3369
	r = FLD_MOD(r, sync_end, 16, 16);	/* VP_VSYNC_END */
3370
	r = FLD_MOD(r, 1, 17, 17);		/* VP_HSYNC_START */
3371
	r = FLD_MOD(r, sync_end, 18, 18);	/* VP_HSYNC_END */
3372 3373 3374
	dsi_write_reg(dsidev, DSI_CTRL, r);
}

3375
static void dsi_config_blanking_modes(struct platform_device *dsidev)
3376
{
3377 3378 3379 3380 3381
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	int blanking_mode = dsi->vm_timings.blanking_mode;
	int hfp_blanking_mode = dsi->vm_timings.hfp_blanking_mode;
	int hbp_blanking_mode = dsi->vm_timings.hbp_blanking_mode;
	int hsa_blanking_mode = dsi->vm_timings.hsa_blanking_mode;
3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395
	u32 r;

	/*
	 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
	 * 1 = Long blanking packets are sent in corresponding blanking periods
	 */
	r = dsi_read_reg(dsidev, DSI_CTRL);
	r = FLD_MOD(r, blanking_mode, 20, 20);		/* BLANKING_MODE */
	r = FLD_MOD(r, hfp_blanking_mode, 21, 21);	/* HFP_BLANKING */
	r = FLD_MOD(r, hbp_blanking_mode, 22, 22);	/* HBP_BLANKING */
	r = FLD_MOD(r, hsa_blanking_mode, 23, 23);	/* HSA_BLANKING */
	dsi_write_reg(dsidev, DSI_CTRL, r);
}

3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449
/*
 * According to section 'HS Command Mode Interleaving' in OMAP TRM, Scenario 3
 * results in maximum transition time for data and clock lanes to enter and
 * exit HS mode. Hence, this is the scenario where the least amount of command
 * mode data can be interleaved. We program the minimum amount of TXBYTECLKHS
 * clock cycles that can be used to interleave command mode data in HS so that
 * all scenarios are satisfied.
 */
static int dsi_compute_interleave_hs(int blank, bool ddr_alwon, int enter_hs,
		int exit_hs, int exiths_clk, int ddr_pre, int ddr_post)
{
	int transition;

	/*
	 * If DDR_CLK_ALWAYS_ON is set, we need to consider HS mode transition
	 * time of data lanes only, if it isn't set, we need to consider HS
	 * transition time of both data and clock lanes. HS transition time
	 * of Scenario 3 is considered.
	 */
	if (ddr_alwon) {
		transition = enter_hs + exit_hs + max(enter_hs, 2) + 1;
	} else {
		int trans1, trans2;
		trans1 = ddr_pre + enter_hs + exit_hs + max(enter_hs, 2) + 1;
		trans2 = ddr_pre + enter_hs + exiths_clk + ddr_post + ddr_pre +
				enter_hs + 1;
		transition = max(trans1, trans2);
	}

	return blank > transition ? blank - transition : 0;
}

/*
 * According to section 'LP Command Mode Interleaving' in OMAP TRM, Scenario 1
 * results in maximum transition time for data lanes to enter and exit LP mode.
 * Hence, this is the scenario where the least amount of command mode data can
 * be interleaved. We program the minimum amount of bytes that can be
 * interleaved in LP so that all scenarios are satisfied.
 */
static int dsi_compute_interleave_lp(int blank, int enter_hs, int exit_hs,
		int lp_clk_div, int tdsi_fclk)
{
	int trans_lp;	/* time required for a LP transition, in TXBYTECLKHS */
	int tlp_avail;	/* time left for interleaving commands, in CLKIN4DDR */
	int ttxclkesc;	/* period of LP transmit escape clock, in CLKIN4DDR */
	int thsbyte_clk = 16;	/* Period of TXBYTECLKHS clock, in CLKIN4DDR */
	int lp_inter;	/* cmd mode data that can be interleaved, in bytes */

	/* maximum LP transition time according to Scenario 1 */
	trans_lp = exit_hs + max(enter_hs, 2) + 1;

	/* CLKIN4DDR = 16 * TXBYTECLKHS */
	tlp_avail = thsbyte_clk * (blank - trans_lp);

3450
	ttxclkesc = tdsi_fclk * lp_clk_div;
3451 3452 3453 3454 3455 3456 3457

	lp_inter = ((tlp_avail - 8 * thsbyte_clk - 5 * tdsi_fclk) / ttxclkesc -
			26) / 16;

	return max(lp_inter, 0);
}

3458
static void dsi_config_cmd_mode_interleaving(struct platform_device *dsidev)
3459 3460 3461 3462 3463 3464 3465 3466
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	int blanking_mode;
	int hfp_blanking_mode, hbp_blanking_mode, hsa_blanking_mode;
	int hsa, hfp, hbp, width_bytes, bllp, lp_clk_div;
	int ddr_clk_pre, ddr_clk_post, enter_hs_mode_lat, exit_hs_mode_lat;
	int tclk_trail, ths_exit, exiths_clk;
	bool ddr_alwon;
3467
	struct omap_video_timings *timings = &dsi->timings;
3468
	int bpp = dsi_get_pixel_size(dsi->pix_fmt);
3469
	int ndl = dsi->num_lanes_used - 1;
3470
	int dsi_fclk_hsdiv = dsi->user_dsi_cinfo.mX[HSDIV_DSI] + 1;
3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574
	int hsa_interleave_hs = 0, hsa_interleave_lp = 0;
	int hfp_interleave_hs = 0, hfp_interleave_lp = 0;
	int hbp_interleave_hs = 0, hbp_interleave_lp = 0;
	int bl_interleave_hs = 0, bl_interleave_lp = 0;
	u32 r;

	r = dsi_read_reg(dsidev, DSI_CTRL);
	blanking_mode = FLD_GET(r, 20, 20);
	hfp_blanking_mode = FLD_GET(r, 21, 21);
	hbp_blanking_mode = FLD_GET(r, 22, 22);
	hsa_blanking_mode = FLD_GET(r, 23, 23);

	r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
	hbp = FLD_GET(r, 11, 0);
	hfp = FLD_GET(r, 23, 12);
	hsa = FLD_GET(r, 31, 24);

	r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
	ddr_clk_post = FLD_GET(r, 7, 0);
	ddr_clk_pre = FLD_GET(r, 15, 8);

	r = dsi_read_reg(dsidev, DSI_VM_TIMING7);
	exit_hs_mode_lat = FLD_GET(r, 15, 0);
	enter_hs_mode_lat = FLD_GET(r, 31, 16);

	r = dsi_read_reg(dsidev, DSI_CLK_CTRL);
	lp_clk_div = FLD_GET(r, 12, 0);
	ddr_alwon = FLD_GET(r, 13, 13);

	r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
	ths_exit = FLD_GET(r, 7, 0);

	r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
	tclk_trail = FLD_GET(r, 15, 8);

	exiths_clk = ths_exit + tclk_trail;

	width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
	bllp = hbp + hfp + hsa + DIV_ROUND_UP(width_bytes + 6, ndl);

	if (!hsa_blanking_mode) {
		hsa_interleave_hs = dsi_compute_interleave_hs(hsa, ddr_alwon,
					enter_hs_mode_lat, exit_hs_mode_lat,
					exiths_clk, ddr_clk_pre, ddr_clk_post);
		hsa_interleave_lp = dsi_compute_interleave_lp(hsa,
					enter_hs_mode_lat, exit_hs_mode_lat,
					lp_clk_div, dsi_fclk_hsdiv);
	}

	if (!hfp_blanking_mode) {
		hfp_interleave_hs = dsi_compute_interleave_hs(hfp, ddr_alwon,
					enter_hs_mode_lat, exit_hs_mode_lat,
					exiths_clk, ddr_clk_pre, ddr_clk_post);
		hfp_interleave_lp = dsi_compute_interleave_lp(hfp,
					enter_hs_mode_lat, exit_hs_mode_lat,
					lp_clk_div, dsi_fclk_hsdiv);
	}

	if (!hbp_blanking_mode) {
		hbp_interleave_hs = dsi_compute_interleave_hs(hbp, ddr_alwon,
					enter_hs_mode_lat, exit_hs_mode_lat,
					exiths_clk, ddr_clk_pre, ddr_clk_post);

		hbp_interleave_lp = dsi_compute_interleave_lp(hbp,
					enter_hs_mode_lat, exit_hs_mode_lat,
					lp_clk_div, dsi_fclk_hsdiv);
	}

	if (!blanking_mode) {
		bl_interleave_hs = dsi_compute_interleave_hs(bllp, ddr_alwon,
					enter_hs_mode_lat, exit_hs_mode_lat,
					exiths_clk, ddr_clk_pre, ddr_clk_post);

		bl_interleave_lp = dsi_compute_interleave_lp(bllp,
					enter_hs_mode_lat, exit_hs_mode_lat,
					lp_clk_div, dsi_fclk_hsdiv);
	}

	DSSDBG("DSI HS interleaving(TXBYTECLKHS) HSA %d, HFP %d, HBP %d, BLLP %d\n",
		hsa_interleave_hs, hfp_interleave_hs, hbp_interleave_hs,
		bl_interleave_hs);

	DSSDBG("DSI LP interleaving(bytes) HSA %d, HFP %d, HBP %d, BLLP %d\n",
		hsa_interleave_lp, hfp_interleave_lp, hbp_interleave_lp,
		bl_interleave_lp);

	r = dsi_read_reg(dsidev, DSI_VM_TIMING4);
	r = FLD_MOD(r, hsa_interleave_hs, 23, 16);
	r = FLD_MOD(r, hfp_interleave_hs, 15, 8);
	r = FLD_MOD(r, hbp_interleave_hs, 7, 0);
	dsi_write_reg(dsidev, DSI_VM_TIMING4, r);

	r = dsi_read_reg(dsidev, DSI_VM_TIMING5);
	r = FLD_MOD(r, hsa_interleave_lp, 23, 16);
	r = FLD_MOD(r, hfp_interleave_lp, 15, 8);
	r = FLD_MOD(r, hbp_interleave_lp, 7, 0);
	dsi_write_reg(dsidev, DSI_VM_TIMING5, r);

	r = dsi_read_reg(dsidev, DSI_VM_TIMING6);
	r = FLD_MOD(r, bl_interleave_hs, 31, 15);
	r = FLD_MOD(r, bl_interleave_lp, 16, 0);
	dsi_write_reg(dsidev, DSI_VM_TIMING6, r);
}

3575
static int dsi_proto_config(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
3576
{
3577
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
3578 3579 3580
	u32 r;
	int buswidth = 0;

3581
	dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
3582 3583 3584
			DSI_FIFO_SIZE_32,
			DSI_FIFO_SIZE_32,
			DSI_FIFO_SIZE_32);
T
Tomi Valkeinen 已提交
3585

3586
	dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
3587 3588 3589
			DSI_FIFO_SIZE_32,
			DSI_FIFO_SIZE_32,
			DSI_FIFO_SIZE_32);
T
Tomi Valkeinen 已提交
3590 3591

	/* XXX what values for the timeouts? */
3592 3593 3594 3595
	dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
	dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
	dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
	dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
T
Tomi Valkeinen 已提交
3596

3597
	switch (dsi_get_pixel_size(dsi->pix_fmt)) {
T
Tomi Valkeinen 已提交
3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608
	case 16:
		buswidth = 0;
		break;
	case 18:
		buswidth = 1;
		break;
	case 24:
		buswidth = 2;
		break;
	default:
		BUG();
3609
		return -EINVAL;
T
Tomi Valkeinen 已提交
3610 3611
	}

3612
	r = dsi_read_reg(dsidev, DSI_CTRL);
T
Tomi Valkeinen 已提交
3613 3614 3615 3616 3617 3618 3619 3620
	r = FLD_MOD(r, 1, 1, 1);	/* CS_RX_EN */
	r = FLD_MOD(r, 1, 2, 2);	/* ECC_RX_EN */
	r = FLD_MOD(r, 1, 3, 3);	/* TX_FIFO_ARBITRATION */
	r = FLD_MOD(r, 1, 4, 4);	/* VP_CLK_RATIO, always 1, see errata*/
	r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
	r = FLD_MOD(r, 0, 8, 8);	/* VP_CLK_POL */
	r = FLD_MOD(r, 1, 14, 14);	/* TRIGGER_RESET_MODE */
	r = FLD_MOD(r, 1, 19, 19);	/* EOT_ENABLE */
3621 3622 3623 3624 3625
	if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
		r = FLD_MOD(r, 1, 24, 24);	/* DCS_CMD_ENABLE */
		/* DCS_CMD_CODE, 1=start, 0=continue */
		r = FLD_MOD(r, 0, 25, 25);
	}
T
Tomi Valkeinen 已提交
3626

3627
	dsi_write_reg(dsidev, DSI_CTRL, r);
T
Tomi Valkeinen 已提交
3628

3629
	dsi_config_vp_num_line_buffers(dsidev);
3630

3631
	if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
3632 3633
		dsi_config_vp_sync_events(dsidev);
		dsi_config_blanking_modes(dsidev);
3634
		dsi_config_cmd_mode_interleaving(dsidev);
3635 3636
	}

3637 3638 3639 3640
	dsi_vc_initial_config(dsidev, 0);
	dsi_vc_initial_config(dsidev, 1);
	dsi_vc_initial_config(dsidev, 2);
	dsi_vc_initial_config(dsidev, 3);
T
Tomi Valkeinen 已提交
3641 3642 3643 3644

	return 0;
}

3645
static void dsi_proto_timings(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
3646
{
3647
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
3648 3649 3650 3651 3652 3653 3654
	unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
	unsigned tclk_pre, tclk_post;
	unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
	unsigned ths_trail, ths_exit;
	unsigned ddr_clk_pre, ddr_clk_post;
	unsigned enter_hs_mode_lat, exit_hs_mode_lat;
	unsigned ths_eot;
3655
	int ndl = dsi->num_lanes_used - 1;
T
Tomi Valkeinen 已提交
3656 3657
	u32 r;

3658
	r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
T
Tomi Valkeinen 已提交
3659 3660 3661 3662 3663 3664
	ths_prepare = FLD_GET(r, 31, 24);
	ths_prepare_ths_zero = FLD_GET(r, 23, 16);
	ths_zero = ths_prepare_ths_zero - ths_prepare;
	ths_trail = FLD_GET(r, 15, 8);
	ths_exit = FLD_GET(r, 7, 0);

3665
	r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
3666
	tlpx = FLD_GET(r, 20, 16) * 2;
T
Tomi Valkeinen 已提交
3667 3668 3669
	tclk_trail = FLD_GET(r, 15, 8);
	tclk_zero = FLD_GET(r, 7, 0);

3670
	r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
T
Tomi Valkeinen 已提交
3671 3672 3673 3674 3675
	tclk_prepare = FLD_GET(r, 7, 0);

	/* min 8*UI */
	tclk_pre = 20;
	/* min 60ns + 52*UI */
3676
	tclk_post = ns2ddr(dsidev, 60) + 26;
T
Tomi Valkeinen 已提交
3677

3678
	ths_eot = DIV_ROUND_UP(4, ndl);
T
Tomi Valkeinen 已提交
3679 3680 3681 3682 3683 3684 3685 3686

	ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
			4);
	ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;

	BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
	BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);

3687
	r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
T
Tomi Valkeinen 已提交
3688 3689
	r = FLD_MOD(r, ddr_clk_pre, 15, 8);
	r = FLD_MOD(r, ddr_clk_post, 7, 0);
3690
	dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
T
Tomi Valkeinen 已提交
3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703

	DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
			ddr_clk_pre,
			ddr_clk_post);

	enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
		DIV_ROUND_UP(ths_prepare, 4) +
		DIV_ROUND_UP(ths_zero + 3, 4);

	exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;

	r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
		FLD_VAL(exit_hs_mode_lat, 15, 0);
3704
	dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
T
Tomi Valkeinen 已提交
3705 3706 3707

	DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
			enter_hs_mode_lat, exit_hs_mode_lat);
3708

3709
	 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
3710
		/* TODO: Implement a video mode check_timings function */
3711 3712 3713 3714 3715 3716 3717
		int hsa = dsi->vm_timings.hsa;
		int hfp = dsi->vm_timings.hfp;
		int hbp = dsi->vm_timings.hbp;
		int vsa = dsi->vm_timings.vsa;
		int vfp = dsi->vm_timings.vfp;
		int vbp = dsi->vm_timings.vbp;
		int window_sync = dsi->vm_timings.window_sync;
3718
		bool hsync_end;
3719
		struct omap_video_timings *timings = &dsi->timings;
3720
		int bpp = dsi_get_pixel_size(dsi->pix_fmt);
3721 3722
		int tl, t_he, width_bytes;

3723
		hsync_end = dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE;
3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757
		t_he = hsync_end ?
			((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;

		width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);

		/* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
		tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
			DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;

		DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
			hfp, hsync_end ? hsa : 0, tl);
		DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
			vsa, timings->y_res);

		r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
		r = FLD_MOD(r, hbp, 11, 0);	/* HBP */
		r = FLD_MOD(r, hfp, 23, 12);	/* HFP */
		r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24);	/* HSA */
		dsi_write_reg(dsidev, DSI_VM_TIMING1, r);

		r = dsi_read_reg(dsidev, DSI_VM_TIMING2);
		r = FLD_MOD(r, vbp, 7, 0);	/* VBP */
		r = FLD_MOD(r, vfp, 15, 8);	/* VFP */
		r = FLD_MOD(r, vsa, 23, 16);	/* VSA */
		r = FLD_MOD(r, window_sync, 27, 24);	/* WINDOW_SYNC */
		dsi_write_reg(dsidev, DSI_VM_TIMING2, r);

		r = dsi_read_reg(dsidev, DSI_VM_TIMING3);
		r = FLD_MOD(r, timings->y_res, 14, 0);	/* VACT */
		r = FLD_MOD(r, tl, 31, 16);		/* TL */
		dsi_write_reg(dsidev, DSI_VM_TIMING3, r);
	}
}

3758
static int dsi_configure_pins(struct omap_dss_device *dssdev,
3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824
		const struct omap_dsi_pin_config *pin_cfg)
{
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	int num_pins;
	const int *pins;
	struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
	int num_lanes;
	int i;

	static const enum dsi_lane_function functions[] = {
		DSI_LANE_CLK,
		DSI_LANE_DATA1,
		DSI_LANE_DATA2,
		DSI_LANE_DATA3,
		DSI_LANE_DATA4,
	};

	num_pins = pin_cfg->num_pins;
	pins = pin_cfg->pins;

	if (num_pins < 4 || num_pins > dsi->num_lanes_supported * 2
			|| num_pins % 2 != 0)
		return -EINVAL;

	for (i = 0; i < DSI_MAX_NR_LANES; ++i)
		lanes[i].function = DSI_LANE_UNUSED;

	num_lanes = 0;

	for (i = 0; i < num_pins; i += 2) {
		u8 lane, pol;
		int dx, dy;

		dx = pins[i];
		dy = pins[i + 1];

		if (dx < 0 || dx >= dsi->num_lanes_supported * 2)
			return -EINVAL;

		if (dy < 0 || dy >= dsi->num_lanes_supported * 2)
			return -EINVAL;

		if (dx & 1) {
			if (dy != dx - 1)
				return -EINVAL;
			pol = 1;
		} else {
			if (dy != dx + 1)
				return -EINVAL;
			pol = 0;
		}

		lane = dx / 2;

		lanes[lane].function = functions[i / 2];
		lanes[lane].polarity = pol;
		num_lanes++;
	}

	memcpy(dsi->lanes, lanes, sizeof(dsi->lanes));
	dsi->num_lanes_used = num_lanes;

	return 0;
}

3825
static int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel)
3826 3827
{
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3828
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3829
	enum omap_channel dispc_channel = dssdev->dispc_channel;
3830
	int bpp = dsi_get_pixel_size(dsi->pix_fmt);
3831
	struct omap_dss_device *out = &dsi->output;
3832 3833
	u8 data_type;
	u16 word_count;
3834
	int r;
3835

3836
	if (!out->dispc_channel_connected) {
3837 3838 3839 3840
		DSSERR("failed to enable display: no output/manager\n");
		return -ENODEV;
	}

3841
	r = dsi_display_init_dispc(dsidev, dispc_channel);
3842 3843 3844
	if (r)
		goto err_init_dispc;

3845
	if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
3846
		switch (dsi->pix_fmt) {
3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859
		case OMAP_DSS_DSI_FMT_RGB888:
			data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
			break;
		case OMAP_DSS_DSI_FMT_RGB666:
			data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
			break;
		case OMAP_DSS_DSI_FMT_RGB666_PACKED:
			data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
			break;
		case OMAP_DSS_DSI_FMT_RGB565:
			data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
			break;
		default:
3860 3861
			r = -EINVAL;
			goto err_pix_fmt;
J
Joe Perches 已提交
3862
		}
3863

3864 3865
		dsi_if_enable(dsidev, false);
		dsi_vc_enable(dsidev, channel, false);
3866

3867 3868
		/* MODE, 1 = video mode */
		REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4);
3869

3870
		word_count = DIV_ROUND_UP(dsi->timings.x_res * bpp, 8);
3871

3872 3873
		dsi_vc_write_long_header(dsidev, channel, data_type,
				word_count, 0);
3874

3875 3876 3877
		dsi_vc_enable(dsidev, channel, true);
		dsi_if_enable(dsidev, true);
	}
3878

3879
	r = dss_mgr_enable(dispc_channel);
3880 3881
	if (r)
		goto err_mgr_enable;
3882 3883

	return 0;
3884 3885 3886 3887 3888 3889 3890

err_mgr_enable:
	if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
		dsi_if_enable(dsidev, false);
		dsi_vc_enable(dsidev, channel, false);
	}
err_pix_fmt:
3891
	dsi_display_uninit_dispc(dsidev, dispc_channel);
3892 3893
err_init_dispc:
	return r;
3894 3895
}

3896
static void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel)
3897 3898
{
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3899
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3900
	enum omap_channel dispc_channel = dssdev->dispc_channel;
3901

3902
	if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
3903 3904
		dsi_if_enable(dsidev, false);
		dsi_vc_enable(dsidev, channel, false);
3905

3906 3907
		/* MODE, 0 = command mode */
		REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4);
3908

3909 3910 3911
		dsi_vc_enable(dsidev, channel, true);
		dsi_if_enable(dsidev, true);
	}
3912

3913
	dss_mgr_disable(dispc_channel);
3914

3915
	dsi_display_uninit_dispc(dsidev, dispc_channel);
T
Tomi Valkeinen 已提交
3916 3917
}

3918
static void dsi_update_screen_dispc(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
3919
{
3920
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3921
	enum omap_channel dispc_channel = dsi->output.dispc_channel;
T
Tomi Valkeinen 已提交
3922 3923 3924 3925 3926 3927 3928
	unsigned bytespp;
	unsigned bytespl;
	unsigned bytespf;
	unsigned total_len;
	unsigned packet_payload;
	unsigned packet_len;
	u32 l;
3929
	int r;
3930
	const unsigned channel = dsi->update_channel;
3931
	const unsigned line_buf_size = dsi->line_buffer_size;
3932 3933
	u16 w = dsi->timings.x_res;
	u16 h = dsi->timings.y_res;
T
Tomi Valkeinen 已提交
3934

3935
	DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w, h);
T
Tomi Valkeinen 已提交
3936

3937
	dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP);
3938

3939
	bytespp	= dsi_get_pixel_size(dsi->pix_fmt) / 8;
T
Tomi Valkeinen 已提交
3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957
	bytespl = w * bytespp;
	bytespf = bytespl * h;

	/* NOTE: packet_payload has to be equal to N * bytespl, where N is
	 * number of lines in a packet.  See errata about VP_CLK_RATIO */

	if (bytespf < line_buf_size)
		packet_payload = bytespf;
	else
		packet_payload = (line_buf_size) / bytespl * bytespl;

	packet_len = packet_payload + 1;	/* 1 byte for DCS cmd */
	total_len = (bytespf / packet_payload) * packet_len;

	if (bytespf % packet_payload)
		total_len += (bytespf % packet_payload) + 1;

	l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
3958
	dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
T
Tomi Valkeinen 已提交
3959

3960
	dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE,
3961
		packet_len, 0);
T
Tomi Valkeinen 已提交
3962

3963
	if (dsi->te_enabled)
T
Tomi Valkeinen 已提交
3964 3965 3966
		l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
	else
		l = FLD_MOD(l, 1, 31, 31); /* TE_START */
3967
	dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
T
Tomi Valkeinen 已提交
3968 3969 3970 3971 3972 3973 3974 3975 3976

	/* We put SIDLEMODE to no-idle for the duration of the transfer,
	 * because DSS interrupts are not capable of waking up the CPU and the
	 * framedone interrupt could be delayed for quite a long time. I think
	 * the same goes for any DSS interrupts, but for some reason I have not
	 * seen the problem anywhere else than here.
	 */
	dispc_disable_sidle();

3977
	dsi_perf_mark_start(dsidev);
3978

3979 3980
	r = schedule_delayed_work(&dsi->framedone_timeout_work,
		msecs_to_jiffies(250));
3981
	BUG_ON(r == 0);
3982

3983
	dss_mgr_set_timings(dispc_channel, &dsi->timings);
3984

3985
	dss_mgr_start_update(dispc_channel);
T
Tomi Valkeinen 已提交
3986

3987
	if (dsi->te_enabled) {
T
Tomi Valkeinen 已提交
3988 3989
		/* disable LP_RX_TO, so that we can receive TE.  Time to wait
		 * for TE is longer than the timer allows */
3990
		REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
T
Tomi Valkeinen 已提交
3991

3992
		dsi_vc_send_bta(dsidev, channel);
T
Tomi Valkeinen 已提交
3993 3994

#ifdef DSI_CATCH_MISSING_TE
3995
		mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
T
Tomi Valkeinen 已提交
3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006
#endif
	}
}

#ifdef DSI_CATCH_MISSING_TE
static void dsi_te_timeout(unsigned long arg)
{
	DSSERR("TE not received for 250ms!\n");
}
#endif

4007
static void dsi_handle_framedone(struct platform_device *dsidev, int error)
T
Tomi Valkeinen 已提交
4008
{
4009 4010
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

T
Tomi Valkeinen 已提交
4011 4012 4013
	/* SIDLEMODE back to smart-idle */
	dispc_enable_sidle();

4014
	if (dsi->te_enabled) {
4015
		/* enable LP_RX_TO again after the TE */
4016
		REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
T
Tomi Valkeinen 已提交
4017 4018
	}

4019
	dsi->framedone_callback(error, dsi->framedone_data);
4020 4021

	if (!error)
4022
		dsi_perf_show(dsidev, "DISPC");
4023
}
T
Tomi Valkeinen 已提交
4024

4025
static void dsi_framedone_timeout_work_callback(struct work_struct *work)
4026
{
4027 4028
	struct dsi_data *dsi = container_of(work, struct dsi_data,
			framedone_timeout_work.work);
4029 4030 4031 4032 4033 4034
	/* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
	 * 250ms which would conflict with this timeout work. What should be
	 * done is first cancel the transfer on the HW, and then cancel the
	 * possibly scheduled framedone work. However, cancelling the transfer
	 * on the HW is buggy, and would probably require resetting the whole
	 * DSI */
4035

4036
	DSSERR("Framedone not received for 250ms!\n");
T
Tomi Valkeinen 已提交
4037

4038
	dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
T
Tomi Valkeinen 已提交
4039 4040
}

4041
static void dsi_framedone_irq_callback(void *data)
T
Tomi Valkeinen 已提交
4042
{
4043
	struct platform_device *dsidev = (struct platform_device *) data;
4044 4045
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

4046 4047 4048 4049
	/* Note: We get FRAMEDONE when DISPC has finished sending pixels and
	 * turns itself off. However, DSI still has the pixels in its buffers,
	 * and is sending the data.
	 */
T
Tomi Valkeinen 已提交
4050

4051
	cancel_delayed_work(&dsi->framedone_timeout_work);
T
Tomi Valkeinen 已提交
4052

4053
	dsi_handle_framedone(dsidev, 0);
4054
}
T
Tomi Valkeinen 已提交
4055

4056
static int dsi_update(struct omap_dss_device *dssdev, int channel,
4057
		void (*callback)(int, void *), void *data)
4058
{
4059
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4060
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4061
	u16 dw, dh;
T
Tomi Valkeinen 已提交
4062

4063
	dsi_perf_mark_setup(dsidev);
T
Tomi Valkeinen 已提交
4064

4065
	dsi->update_channel = channel;
T
Tomi Valkeinen 已提交
4066

4067 4068
	dsi->framedone_callback = callback;
	dsi->framedone_data = data;
4069

4070 4071
	dw = dsi->timings.x_res;
	dh = dsi->timings.y_res;
4072

4073
#ifdef DSI_PERF_MEASURE
4074
	dsi->update_bytes = dw * dh *
4075
		dsi_get_pixel_size(dsi->pix_fmt) / 8;
4076
#endif
4077
	dsi_update_screen_dispc(dsidev);
T
Tomi Valkeinen 已提交
4078 4079 4080 4081 4082 4083

	return 0;
}

/* Display funcs */

4084
static int dsi_configure_dispc_clocks(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
4085
{
4086 4087
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	struct dispc_clock_info dispc_cinfo;
T
Tomi Valkeinen 已提交
4088
	int r;
4089
	unsigned long fck;
4090 4091 4092

	fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);

4093 4094
	dispc_cinfo.lck_div = dsi->user_dispc_cinfo.lck_div;
	dispc_cinfo.pck_div = dsi->user_dispc_cinfo.pck_div;
4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106

	r = dispc_calc_clock_rates(fck, &dispc_cinfo);
	if (r) {
		DSSERR("Failed to calc dispc clocks\n");
		return r;
	}

	dsi->mgr_config.clock_info = dispc_cinfo;

	return 0;
}

4107
static int dsi_display_init_dispc(struct platform_device *dsidev,
4108
		enum omap_channel channel)
4109 4110 4111
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	int r;
T
Tomi Valkeinen 已提交
4112

4113
	dss_select_lcd_clk_source(channel, dsi->module_id == 0 ?
4114 4115
			OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
			OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC);
4116

4117
	if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
4118
		r = dss_mgr_register_framedone_handler(channel,
4119
				dsi_framedone_irq_callback, dsidev);
4120
		if (r) {
4121
			DSSERR("can't register FRAMEDONE handler\n");
4122
			goto err;
4123 4124
		}

4125 4126
		dsi->mgr_config.stallmode = true;
		dsi->mgr_config.fifohandcheck = true;
4127
	} else {
4128 4129
		dsi->mgr_config.stallmode = false;
		dsi->mgr_config.fifohandcheck = false;
T
Tomi Valkeinen 已提交
4130 4131
	}

4132 4133 4134 4135
	/*
	 * override interlace, logic level and edge related parameters in
	 * omap_video_timings with default values
	 */
4136 4137 4138 4139 4140
	dsi->timings.interlace = false;
	dsi->timings.hsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
	dsi->timings.vsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
	dsi->timings.data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE;
	dsi->timings.de_level = OMAPDSS_SIG_ACTIVE_HIGH;
4141
	dsi->timings.sync_pclk_edge = OMAPDSS_DRIVE_SIG_FALLING_EDGE;
4142

4143
	dss_mgr_set_timings(channel, &dsi->timings);
4144

4145
	r = dsi_configure_dispc_clocks(dsidev);
4146 4147 4148 4149 4150
	if (r)
		goto err1;

	dsi->mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
	dsi->mgr_config.video_port_width =
4151
			dsi_get_pixel_size(dsi->pix_fmt);
4152 4153
	dsi->mgr_config.lcden_sig_polarity = 0;

4154
	dss_mgr_set_lcd_config(channel, &dsi->mgr_config);
4155

T
Tomi Valkeinen 已提交
4156
	return 0;
4157
err1:
4158
	if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
4159
		dss_mgr_unregister_framedone_handler(channel,
4160
				dsi_framedone_irq_callback, dsidev);
4161
err:
4162
	dss_select_lcd_clk_source(channel, OMAP_DSS_CLK_SRC_FCK);
4163
	return r;
T
Tomi Valkeinen 已提交
4164 4165
}

4166
static void dsi_display_uninit_dispc(struct platform_device *dsidev,
4167
		enum omap_channel channel)
T
Tomi Valkeinen 已提交
4168
{
4169 4170
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

4171
	if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
4172
		dss_mgr_unregister_framedone_handler(channel,
4173
				dsi_framedone_irq_callback, dsidev);
4174

4175
	dss_select_lcd_clk_source(channel, OMAP_DSS_CLK_SRC_FCK);
T
Tomi Valkeinen 已提交
4176 4177
}

4178
static int dsi_configure_dsi_clocks(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
4179
{
4180
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4181
	struct dss_pll_clock_info cinfo;
T
Tomi Valkeinen 已提交
4182 4183
	int r;

4184 4185
	cinfo = dsi->user_dsi_cinfo;

4186
	r = dss_pll_set_config(&dsi->pll, &cinfo);
T
Tomi Valkeinen 已提交
4187 4188 4189 4190 4191 4192 4193 4194
	if (r) {
		DSSERR("Failed to set dsi clocks\n");
		return r;
	}

	return 0;
}

4195
static int dsi_display_init_dsi(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
4196
{
4197
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
4198 4199
	int r;

4200
	r = dss_pll_enable(&dsi->pll);
T
Tomi Valkeinen 已提交
4201 4202 4203
	if (r)
		goto err0;

4204
	r = dsi_configure_dsi_clocks(dsidev);
T
Tomi Valkeinen 已提交
4205 4206 4207
	if (r)
		goto err1;

4208 4209 4210
	dss_select_dsi_clk_source(dsi->module_id, dsi->module_id == 0 ?
			OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
			OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI);
T
Tomi Valkeinen 已提交
4211 4212 4213

	DSSDBG("PLL OK\n");

4214
	r = dsi_cio_init(dsidev);
T
Tomi Valkeinen 已提交
4215 4216 4217
	if (r)
		goto err2;

4218
	_dsi_print_reset_status(dsidev);
T
Tomi Valkeinen 已提交
4219

4220
	dsi_proto_timings(dsidev);
4221
	dsi_set_lp_clk_divisor(dsidev);
T
Tomi Valkeinen 已提交
4222 4223

	if (1)
4224
		_dsi_print_reset_status(dsidev);
T
Tomi Valkeinen 已提交
4225

4226
	r = dsi_proto_config(dsidev);
T
Tomi Valkeinen 已提交
4227 4228 4229 4230
	if (r)
		goto err3;

	/* enable interface */
4231 4232 4233 4234 4235 4236
	dsi_vc_enable(dsidev, 0, 1);
	dsi_vc_enable(dsidev, 1, 1);
	dsi_vc_enable(dsidev, 2, 1);
	dsi_vc_enable(dsidev, 3, 1);
	dsi_if_enable(dsidev, 1);
	dsi_force_tx_stop_mode_io(dsidev);
T
Tomi Valkeinen 已提交
4237 4238 4239

	return 0;
err3:
4240
	dsi_cio_uninit(dsidev);
T
Tomi Valkeinen 已提交
4241
err2:
4242
	dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
T
Tomi Valkeinen 已提交
4243
err1:
4244
	dss_pll_disable(&dsi->pll);
T
Tomi Valkeinen 已提交
4245 4246 4247 4248
err0:
	return r;
}

4249
static void dsi_display_uninit_dsi(struct platform_device *dsidev,
4250
		bool disconnect_lanes, bool enter_ulps)
T
Tomi Valkeinen 已提交
4251
{
4252
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4253

4254
	if (enter_ulps && !dsi->ulps_enabled)
4255
		dsi_enter_ulps(dsidev);
4256

4257
	/* disable interface */
4258 4259 4260 4261 4262
	dsi_if_enable(dsidev, 0);
	dsi_vc_enable(dsidev, 0, 0);
	dsi_vc_enable(dsidev, 1, 0);
	dsi_vc_enable(dsidev, 2, 0);
	dsi_vc_enable(dsidev, 3, 0);
4263

4264
	dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
4265
	dsi_cio_uninit(dsidev);
4266
	dsi_pll_uninit(dsidev, disconnect_lanes);
T
Tomi Valkeinen 已提交
4267 4268
}

4269
static int dsi_display_enable(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
4270
{
4271
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4272
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
4273 4274 4275 4276
	int r = 0;

	DSSDBG("dsi_display_enable\n");

4277
	WARN_ON(!dsi_bus_is_locked(dsidev));
4278

4279
	mutex_lock(&dsi->lock);
T
Tomi Valkeinen 已提交
4280

4281
	r = dsi_runtime_get(dsidev);
T
Tomi Valkeinen 已提交
4282
	if (r)
4283 4284 4285
		goto err_get_dsi;

	_dsi_initialize_irq(dsidev);
T
Tomi Valkeinen 已提交
4286

4287
	r = dsi_display_init_dsi(dsidev);
T
Tomi Valkeinen 已提交
4288
	if (r)
4289
		goto err_init_dsi;
T
Tomi Valkeinen 已提交
4290

4291
	mutex_unlock(&dsi->lock);
T
Tomi Valkeinen 已提交
4292 4293 4294

	return 0;

4295 4296 4297
err_init_dsi:
	dsi_runtime_put(dsidev);
err_get_dsi:
4298
	mutex_unlock(&dsi->lock);
T
Tomi Valkeinen 已提交
4299 4300 4301 4302
	DSSDBG("dsi_display_enable FAILED\n");
	return r;
}

4303
static void dsi_display_disable(struct omap_dss_device *dssdev,
4304
		bool disconnect_lanes, bool enter_ulps)
T
Tomi Valkeinen 已提交
4305
{
4306
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4307
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4308

T
Tomi Valkeinen 已提交
4309 4310
	DSSDBG("dsi_display_disable\n");

4311
	WARN_ON(!dsi_bus_is_locked(dsidev));
T
Tomi Valkeinen 已提交
4312

4313
	mutex_lock(&dsi->lock);
T
Tomi Valkeinen 已提交
4314

4315 4316 4317 4318 4319
	dsi_sync_vc(dsidev, 0);
	dsi_sync_vc(dsidev, 1);
	dsi_sync_vc(dsidev, 2);
	dsi_sync_vc(dsidev, 3);

4320
	dsi_display_uninit_dsi(dsidev, disconnect_lanes, enter_ulps);
T
Tomi Valkeinen 已提交
4321

4322
	dsi_runtime_put(dsidev);
T
Tomi Valkeinen 已提交
4323

4324
	mutex_unlock(&dsi->lock);
T
Tomi Valkeinen 已提交
4325 4326
}

4327
static int dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
T
Tomi Valkeinen 已提交
4328
{
4329 4330 4331 4332
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	dsi->te_enabled = enable;
4333
	return 0;
T
Tomi Valkeinen 已提交
4334 4335
}

4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371
#ifdef PRINT_VERBOSE_VM_TIMINGS
static void print_dsi_vm(const char *str,
		const struct omap_dss_dsi_videomode_timings *t)
{
	unsigned long byteclk = t->hsclk / 4;
	int bl, wc, pps, tot;

	wc = DIV_ROUND_UP(t->hact * t->bitspp, 8);
	pps = DIV_ROUND_UP(wc + 6, t->ndl); /* pixel packet size */
	bl = t->hss + t->hsa + t->hse + t->hbp + t->hfp;
	tot = bl + pps;

#define TO_DSI_T(x) ((u32)div64_u64((u64)x * 1000000000llu, byteclk))

	pr_debug("%s bck %lu, %u/%u/%u/%u/%u/%u = %u+%u = %u, "
			"%u/%u/%u/%u/%u/%u = %u + %u = %u\n",
			str,
			byteclk,
			t->hss, t->hsa, t->hse, t->hbp, pps, t->hfp,
			bl, pps, tot,
			TO_DSI_T(t->hss),
			TO_DSI_T(t->hsa),
			TO_DSI_T(t->hse),
			TO_DSI_T(t->hbp),
			TO_DSI_T(pps),
			TO_DSI_T(t->hfp),

			TO_DSI_T(bl),
			TO_DSI_T(pps),

			TO_DSI_T(tot));
#undef TO_DSI_T
}

static void print_dispc_vm(const char *str, const struct omap_video_timings *t)
{
4372
	unsigned long pck = t->pixelclock;
4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411
	int hact, bl, tot;

	hact = t->x_res;
	bl = t->hsw + t->hbp + t->hfp;
	tot = hact + bl;

#define TO_DISPC_T(x) ((u32)div64_u64((u64)x * 1000000000llu, pck))

	pr_debug("%s pck %lu, %u/%u/%u/%u = %u+%u = %u, "
			"%u/%u/%u/%u = %u + %u = %u\n",
			str,
			pck,
			t->hsw, t->hbp, hact, t->hfp,
			bl, hact, tot,
			TO_DISPC_T(t->hsw),
			TO_DISPC_T(t->hbp),
			TO_DISPC_T(hact),
			TO_DISPC_T(t->hfp),
			TO_DISPC_T(bl),
			TO_DISPC_T(hact),
			TO_DISPC_T(tot));
#undef TO_DISPC_T
}

/* note: this is not quite accurate */
static void print_dsi_dispc_vm(const char *str,
		const struct omap_dss_dsi_videomode_timings *t)
{
	struct omap_video_timings vm = { 0 };
	unsigned long byteclk = t->hsclk / 4;
	unsigned long pck;
	u64 dsi_tput;
	int dsi_hact, dsi_htot;

	dsi_tput = (u64)byteclk * t->ndl * 8;
	pck = (u32)div64_u64(dsi_tput, t->bitspp);
	dsi_hact = DIV_ROUND_UP(DIV_ROUND_UP(t->hact * t->bitspp, 8) + 6, t->ndl);
	dsi_htot = t->hss + t->hsa + t->hse + t->hbp + dsi_hact + t->hfp;

4412
	vm.pixelclock = pck;
4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423
	vm.hsw = div64_u64((u64)(t->hsa + t->hse) * pck, byteclk);
	vm.hbp = div64_u64((u64)t->hbp * pck, byteclk);
	vm.hfp = div64_u64((u64)t->hfp * pck, byteclk);
	vm.x_res = t->hact;

	print_dispc_vm(str, &vm);
}
#endif /* PRINT_VERBOSE_VM_TIMINGS */

static bool dsi_cm_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
		unsigned long pck, void *data)
4424
{
4425 4426
	struct dsi_clk_calc_ctx *ctx = data;
	struct omap_video_timings *t = &ctx->dispc_vm;
4427

4428 4429 4430 4431
	ctx->dispc_cinfo.lck_div = lckd;
	ctx->dispc_cinfo.pck_div = pckd;
	ctx->dispc_cinfo.lck = lck;
	ctx->dispc_cinfo.pck = pck;
4432

4433
	*t = *ctx->config->timings;
4434
	t->pixelclock = pck;
4435 4436 4437 4438
	t->x_res = ctx->config->timings->x_res;
	t->y_res = ctx->config->timings->y_res;
	t->hsw = t->hfp = t->hbp = t->vsw = 1;
	t->vfp = t->vbp = 0;
4439

4440
	return true;
4441 4442
}

4443
static bool dsi_cm_calc_hsdiv_cb(int m_dispc, unsigned long dispc,
4444
		void *data)
4445
{
4446
	struct dsi_clk_calc_ctx *ctx = data;
4447

4448
	ctx->dsi_cinfo.mX[HSDIV_DISPC] = m_dispc;
4449
	ctx->dsi_cinfo.clkout[HSDIV_DISPC] = dispc;
4450

4451 4452 4453
	return dispc_div_calc(dispc, ctx->req_pck_min, ctx->req_pck_max,
			dsi_cm_calc_dispc_cb, ctx);
}
4454

4455 4456
static bool dsi_cm_calc_pll_cb(int n, int m, unsigned long fint,
		unsigned long clkdco, void *data)
4457 4458 4459
{
	struct dsi_clk_calc_ctx *ctx = data;

4460 4461
	ctx->dsi_cinfo.n = n;
	ctx->dsi_cinfo.m = m;
4462
	ctx->dsi_cinfo.fint = fint;
4463
	ctx->dsi_cinfo.clkdco = clkdco;
4464

4465 4466
	return dss_pll_hsdiv_calc(ctx->pll, clkdco, ctx->req_pck_min,
			dss_feat_get_param_max(FEAT_PARAM_DSS_FCK),
4467
			dsi_cm_calc_hsdiv_cb, ctx);
4468 4469
}

4470 4471 4472
static bool dsi_cm_calc(struct dsi_data *dsi,
		const struct omap_dss_dsi_config *cfg,
		struct dsi_clk_calc_ctx *ctx)
4473
{
4474 4475 4476 4477
	unsigned long clkin;
	int bitspp, ndl;
	unsigned long pll_min, pll_max;
	unsigned long pck, txbyteclk;
4478

4479
	clkin = clk_get_rate(dsi->pll.clkin);
4480 4481 4482 4483 4484 4485 4486 4487 4488
	bitspp = dsi_get_pixel_size(cfg->pixel_format);
	ndl = dsi->num_lanes_used - 1;

	/*
	 * Here we should calculate minimum txbyteclk to be able to send the
	 * frame in time, and also to handle TE. That's not very simple, though,
	 * especially as we go to LP between each pixel packet due to HW
	 * "feature". So let's just estimate very roughly and multiply by 1.5.
	 */
4489
	pck = cfg->timings->pixelclock;
4490 4491
	pck = pck * 3 / 2;
	txbyteclk = pck * bitspp / 8 / ndl;
4492

4493 4494
	memset(ctx, 0, sizeof(*ctx));
	ctx->dsidev = dsi->pdev;
4495
	ctx->pll = &dsi->pll;
4496 4497 4498 4499
	ctx->config = cfg;
	ctx->req_pck_min = pck;
	ctx->req_pck_nom = pck;
	ctx->req_pck_max = pck * 3 / 2;
4500

4501 4502 4503
	pll_min = max(cfg->hs_clk_min * 4, txbyteclk * 4 * 4);
	pll_max = cfg->hs_clk_max * 4;

4504
	return dss_pll_calc(ctx->pll, clkin,
4505 4506
			pll_min, pll_max,
			dsi_cm_calc_pll_cb, ctx);
4507 4508
}

4509
static bool dsi_vm_calc_blanking(struct dsi_clk_calc_ctx *ctx)
4510
{
4511 4512 4513 4514
	struct dsi_data *dsi = dsi_get_dsidrv_data(ctx->dsidev);
	const struct omap_dss_dsi_config *cfg = ctx->config;
	int bitspp = dsi_get_pixel_size(cfg->pixel_format);
	int ndl = dsi->num_lanes_used - 1;
4515
	unsigned long hsclk = ctx->dsi_cinfo.clkdco / 4;
4516
	unsigned long byteclk = hsclk / 4;
4517

4518 4519 4520 4521 4522 4523 4524 4525 4526 4527
	unsigned long dispc_pck, req_pck_min, req_pck_nom, req_pck_max;
	int xres;
	int panel_htot, panel_hbl; /* pixels */
	int dispc_htot, dispc_hbl; /* pixels */
	int dsi_htot, dsi_hact, dsi_hbl, hss, hse; /* byteclks */
	int hfp, hsa, hbp;
	const struct omap_video_timings *req_vm;
	struct omap_video_timings *dispc_vm;
	struct omap_dss_dsi_videomode_timings *dsi_vm;
	u64 dsi_tput, dispc_tput;
4528

4529
	dsi_tput = (u64)byteclk * ndl * 8;
4530

4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665
	req_vm = cfg->timings;
	req_pck_min = ctx->req_pck_min;
	req_pck_max = ctx->req_pck_max;
	req_pck_nom = ctx->req_pck_nom;

	dispc_pck = ctx->dispc_cinfo.pck;
	dispc_tput = (u64)dispc_pck * bitspp;

	xres = req_vm->x_res;

	panel_hbl = req_vm->hfp + req_vm->hbp + req_vm->hsw;
	panel_htot = xres + panel_hbl;

	dsi_hact = DIV_ROUND_UP(DIV_ROUND_UP(xres * bitspp, 8) + 6, ndl);

	/*
	 * When there are no line buffers, DISPC and DSI must have the
	 * same tput. Otherwise DISPC tput needs to be higher than DSI's.
	 */
	if (dsi->line_buffer_size < xres * bitspp / 8) {
		if (dispc_tput != dsi_tput)
			return false;
	} else {
		if (dispc_tput < dsi_tput)
			return false;
	}

	/* DSI tput must be over the min requirement */
	if (dsi_tput < (u64)bitspp * req_pck_min)
		return false;

	/* When non-burst mode, DSI tput must be below max requirement. */
	if (cfg->trans_mode != OMAP_DSS_DSI_BURST_MODE) {
		if (dsi_tput > (u64)bitspp * req_pck_max)
			return false;
	}

	hss = DIV_ROUND_UP(4, ndl);

	if (cfg->trans_mode == OMAP_DSS_DSI_PULSE_MODE) {
		if (ndl == 3 && req_vm->hsw == 0)
			hse = 1;
		else
			hse = DIV_ROUND_UP(4, ndl);
	} else {
		hse = 0;
	}

	/* DSI htot to match the panel's nominal pck */
	dsi_htot = div64_u64((u64)panel_htot * byteclk, req_pck_nom);

	/* fail if there would be no time for blanking */
	if (dsi_htot < hss + hse + dsi_hact)
		return false;

	/* total DSI blanking needed to achieve panel's TL */
	dsi_hbl = dsi_htot - dsi_hact;

	/* DISPC htot to match the DSI TL */
	dispc_htot = div64_u64((u64)dsi_htot * dispc_pck, byteclk);

	/* verify that the DSI and DISPC TLs are the same */
	if ((u64)dsi_htot * dispc_pck != (u64)dispc_htot * byteclk)
		return false;

	dispc_hbl = dispc_htot - xres;

	/* setup DSI videomode */

	dsi_vm = &ctx->dsi_vm;
	memset(dsi_vm, 0, sizeof(*dsi_vm));

	dsi_vm->hsclk = hsclk;

	dsi_vm->ndl = ndl;
	dsi_vm->bitspp = bitspp;

	if (cfg->trans_mode != OMAP_DSS_DSI_PULSE_MODE) {
		hsa = 0;
	} else if (ndl == 3 && req_vm->hsw == 0) {
		hsa = 0;
	} else {
		hsa = div64_u64((u64)req_vm->hsw * byteclk, req_pck_nom);
		hsa = max(hsa - hse, 1);
	}

	hbp = div64_u64((u64)req_vm->hbp * byteclk, req_pck_nom);
	hbp = max(hbp, 1);

	hfp = dsi_hbl - (hss + hsa + hse + hbp);
	if (hfp < 1) {
		int t;
		/* we need to take cycles from hbp */

		t = 1 - hfp;
		hbp = max(hbp - t, 1);
		hfp = dsi_hbl - (hss + hsa + hse + hbp);

		if (hfp < 1 && hsa > 0) {
			/* we need to take cycles from hsa */
			t = 1 - hfp;
			hsa = max(hsa - t, 1);
			hfp = dsi_hbl - (hss + hsa + hse + hbp);
		}
	}

	if (hfp < 1)
		return false;

	dsi_vm->hss = hss;
	dsi_vm->hsa = hsa;
	dsi_vm->hse = hse;
	dsi_vm->hbp = hbp;
	dsi_vm->hact = xres;
	dsi_vm->hfp = hfp;

	dsi_vm->vsa = req_vm->vsw;
	dsi_vm->vbp = req_vm->vbp;
	dsi_vm->vact = req_vm->y_res;
	dsi_vm->vfp = req_vm->vfp;

	dsi_vm->trans_mode = cfg->trans_mode;

	dsi_vm->blanking_mode = 0;
	dsi_vm->hsa_blanking_mode = 1;
	dsi_vm->hfp_blanking_mode = 1;
	dsi_vm->hbp_blanking_mode = 1;

	dsi_vm->ddr_clk_always_on = cfg->ddr_clk_always_on;
	dsi_vm->window_sync = 4;

	/* setup DISPC videomode */

	dispc_vm = &ctx->dispc_vm;
	*dispc_vm = *req_vm;
4666
	dispc_vm->pixelclock = dispc_pck;
4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729

	if (cfg->trans_mode == OMAP_DSS_DSI_PULSE_MODE) {
		hsa = div64_u64((u64)req_vm->hsw * dispc_pck,
				req_pck_nom);
		hsa = max(hsa, 1);
	} else {
		hsa = 1;
	}

	hbp = div64_u64((u64)req_vm->hbp * dispc_pck, req_pck_nom);
	hbp = max(hbp, 1);

	hfp = dispc_hbl - hsa - hbp;
	if (hfp < 1) {
		int t;
		/* we need to take cycles from hbp */

		t = 1 - hfp;
		hbp = max(hbp - t, 1);
		hfp = dispc_hbl - hsa - hbp;

		if (hfp < 1) {
			/* we need to take cycles from hsa */
			t = 1 - hfp;
			hsa = max(hsa - t, 1);
			hfp = dispc_hbl - hsa - hbp;
		}
	}

	if (hfp < 1)
		return false;

	dispc_vm->hfp = hfp;
	dispc_vm->hsw = hsa;
	dispc_vm->hbp = hbp;

	return true;
}


static bool dsi_vm_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
		unsigned long pck, void *data)
{
	struct dsi_clk_calc_ctx *ctx = data;

	ctx->dispc_cinfo.lck_div = lckd;
	ctx->dispc_cinfo.pck_div = pckd;
	ctx->dispc_cinfo.lck = lck;
	ctx->dispc_cinfo.pck = pck;

	if (dsi_vm_calc_blanking(ctx) == false)
		return false;

#ifdef PRINT_VERBOSE_VM_TIMINGS
	print_dispc_vm("dispc", &ctx->dispc_vm);
	print_dsi_vm("dsi  ", &ctx->dsi_vm);
	print_dispc_vm("req  ", ctx->config->timings);
	print_dsi_dispc_vm("act  ", &ctx->dsi_vm);
#endif

	return true;
}

4730
static bool dsi_vm_calc_hsdiv_cb(int m_dispc, unsigned long dispc,
4731 4732 4733 4734 4735
		void *data)
{
	struct dsi_clk_calc_ctx *ctx = data;
	unsigned long pck_max;

4736
	ctx->dsi_cinfo.mX[HSDIV_DISPC] = m_dispc;
4737
	ctx->dsi_cinfo.clkout[HSDIV_DISPC] = dispc;
4738 4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749 4750 4751 4752

	/*
	 * In burst mode we can let the dispc pck be arbitrarily high, but it
	 * limits our scaling abilities. So for now, don't aim too high.
	 */

	if (ctx->config->trans_mode == OMAP_DSS_DSI_BURST_MODE)
		pck_max = ctx->req_pck_max + 10000000;
	else
		pck_max = ctx->req_pck_max;

	return dispc_div_calc(dispc, ctx->req_pck_min, pck_max,
			dsi_vm_calc_dispc_cb, ctx);
}

4753 4754
static bool dsi_vm_calc_pll_cb(int n, int m, unsigned long fint,
		unsigned long clkdco, void *data)
4755 4756 4757
{
	struct dsi_clk_calc_ctx *ctx = data;

4758 4759
	ctx->dsi_cinfo.n = n;
	ctx->dsi_cinfo.m = m;
4760
	ctx->dsi_cinfo.fint = fint;
4761
	ctx->dsi_cinfo.clkdco = clkdco;
4762

4763 4764
	return dss_pll_hsdiv_calc(ctx->pll, clkdco, ctx->req_pck_min,
			dss_feat_get_param_max(FEAT_PARAM_DSS_FCK),
4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779
			dsi_vm_calc_hsdiv_cb, ctx);
}

static bool dsi_vm_calc(struct dsi_data *dsi,
		const struct omap_dss_dsi_config *cfg,
		struct dsi_clk_calc_ctx *ctx)
{
	const struct omap_video_timings *t = cfg->timings;
	unsigned long clkin;
	unsigned long pll_min;
	unsigned long pll_max;
	int ndl = dsi->num_lanes_used - 1;
	int bitspp = dsi_get_pixel_size(cfg->pixel_format);
	unsigned long byteclk_min;

4780
	clkin = clk_get_rate(dsi->pll.clkin);
4781 4782 4783

	memset(ctx, 0, sizeof(*ctx));
	ctx->dsidev = dsi->pdev;
4784
	ctx->pll = &dsi->pll;
4785 4786 4787
	ctx->config = cfg;

	/* these limits should come from the panel driver */
4788 4789 4790
	ctx->req_pck_min = t->pixelclock - 1000;
	ctx->req_pck_nom = t->pixelclock;
	ctx->req_pck_max = t->pixelclock + 1000;
4791 4792 4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804

	byteclk_min = div64_u64((u64)ctx->req_pck_min * bitspp, ndl * 8);
	pll_min = max(cfg->hs_clk_min * 4, byteclk_min * 4 * 4);

	if (cfg->trans_mode == OMAP_DSS_DSI_BURST_MODE) {
		pll_max = cfg->hs_clk_max * 4;
	} else {
		unsigned long byteclk_max;
		byteclk_max = div64_u64((u64)ctx->req_pck_max * bitspp,
				ndl * 8);

		pll_max = byteclk_max * 4 * 4;
	}

4805
	return dss_pll_calc(ctx->pll, clkin,
4806 4807
			pll_min, pll_max,
			dsi_vm_calc_pll_cb, ctx);
4808 4809
}

4810
static int dsi_set_config(struct omap_dss_device *dssdev,
4811
		const struct omap_dss_dsi_config *config)
4812 4813 4814
{
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4815 4816 4817
	struct dsi_clk_calc_ctx ctx;
	bool ok;
	int r;
4818 4819 4820

	mutex_lock(&dsi->lock);

4821 4822
	dsi->pix_fmt = config->pixel_format;
	dsi->mode = config->mode;
4823

4824 4825 4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836
	if (config->mode == OMAP_DSS_DSI_VIDEO_MODE)
		ok = dsi_vm_calc(dsi, config, &ctx);
	else
		ok = dsi_cm_calc(dsi, config, &ctx);

	if (!ok) {
		DSSERR("failed to find suitable DSI clock settings\n");
		r = -EINVAL;
		goto err;
	}

	dsi_pll_calc_dsi_fck(&ctx.dsi_cinfo);

4837
	r = dsi_lp_clock_calc(ctx.dsi_cinfo.clkout[HSDIV_DSI],
4838
		config->lp_clk_min, config->lp_clk_max, &dsi->user_lp_cinfo);
4839 4840 4841 4842 4843 4844 4845 4846 4847 4848
	if (r) {
		DSSERR("failed to find suitable DSI LP clock settings\n");
		goto err;
	}

	dsi->user_dsi_cinfo = ctx.dsi_cinfo;
	dsi->user_dispc_cinfo = ctx.dispc_cinfo;

	dsi->timings = ctx.dispc_vm;
	dsi->vm_timings = ctx.dsi_vm;
4849 4850

	mutex_unlock(&dsi->lock);
4851

4852
	return 0;
4853 4854 4855 4856
err:
	mutex_unlock(&dsi->lock);

	return r;
4857 4858
}

4859 4860 4861 4862 4863 4864 4865 4866 4867 4868
/*
 * Return a hardcoded channel for the DSI output. This should work for
 * current use cases, but this can be later expanded to either resolve
 * the channel in some more dynamic manner, or get the channel as a user
 * parameter.
 */
static enum omap_channel dsi_get_channel(int module_id)
{
	switch (omapdss_get_version()) {
	case OMAPDSS_VER_OMAP24xx:
4869
	case OMAPDSS_VER_AM43xx:
4870 4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891 4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904 4905 4906
		DSSWARN("DSI not supported\n");
		return OMAP_DSS_CHANNEL_LCD;

	case OMAPDSS_VER_OMAP34xx_ES1:
	case OMAPDSS_VER_OMAP34xx_ES3:
	case OMAPDSS_VER_OMAP3630:
	case OMAPDSS_VER_AM35xx:
		return OMAP_DSS_CHANNEL_LCD;

	case OMAPDSS_VER_OMAP4430_ES1:
	case OMAPDSS_VER_OMAP4430_ES2:
	case OMAPDSS_VER_OMAP4:
		switch (module_id) {
		case 0:
			return OMAP_DSS_CHANNEL_LCD;
		case 1:
			return OMAP_DSS_CHANNEL_LCD2;
		default:
			DSSWARN("unsupported module id\n");
			return OMAP_DSS_CHANNEL_LCD;
		}

	case OMAPDSS_VER_OMAP5:
		switch (module_id) {
		case 0:
			return OMAP_DSS_CHANNEL_LCD;
		case 1:
			return OMAP_DSS_CHANNEL_LCD3;
		default:
			DSSWARN("unsupported module id\n");
			return OMAP_DSS_CHANNEL_LCD;
		}

	default:
		DSSWARN("unsupported DSS version\n");
		return OMAP_DSS_CHANNEL_LCD;
	}
4907 4908
}

4909
static int dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
4910
{
4911 4912
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4913 4914
	int i;

4915 4916 4917
	for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
		if (!dsi->vc[i].dssdev) {
			dsi->vc[i].dssdev = dssdev;
4918 4919 4920 4921 4922 4923 4924 4925 4926
			*channel = i;
			return 0;
		}
	}

	DSSERR("cannot get VC for display %s", dssdev->name);
	return -ENOSPC;
}

4927
static int dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
4928
{
4929 4930 4931
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

4932 4933 4934 4935 4936 4937 4938 4939 4940 4941
	if (vc_id < 0 || vc_id > 3) {
		DSSERR("VC ID out of range\n");
		return -EINVAL;
	}

	if (channel < 0 || channel > 3) {
		DSSERR("Virtual Channel out of range\n");
		return -EINVAL;
	}

4942
	if (dsi->vc[channel].dssdev != dssdev) {
4943 4944 4945 4946 4947
		DSSERR("Virtual Channel not allocated to display %s\n",
			dssdev->name);
		return -EINVAL;
	}

4948
	dsi->vc[channel].vc_id = vc_id;
4949 4950 4951 4952

	return 0;
}

4953
static void dsi_release_vc(struct omap_dss_device *dssdev, int channel)
4954
{
4955 4956 4957
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

4958
	if ((channel >= 0 && channel <= 3) &&
4959 4960 4961
		dsi->vc[channel].dssdev == dssdev) {
		dsi->vc[channel].dssdev = NULL;
		dsi->vc[channel].vc_id = 0;
4962 4963 4964
	}
}

4965

4966 4967 4968 4969 4970
static int dsi_get_clocks(struct platform_device *dsidev)
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	struct clk *clk;

S
Sachin Kamat 已提交
4971
	clk = devm_clk_get(&dsidev->dev, "fck");
4972 4973 4974 4975 4976 4977 4978 4979 4980 4981
	if (IS_ERR(clk)) {
		DSSERR("can't get fck\n");
		return PTR_ERR(clk);
	}

	dsi->dss_clk = clk;

	return 0;
}

T
Tomi Valkeinen 已提交
4982 4983 4984 4985
static int dsi_connect(struct omap_dss_device *dssdev,
		struct omap_dss_device *dst)
{
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4986
	enum omap_channel dispc_channel = dssdev->dispc_channel;
T
Tomi Valkeinen 已提交
4987 4988 4989 4990 4991 4992
	int r;

	r = dsi_regulator_init(dsidev);
	if (r)
		return r;

4993
	r = dss_mgr_connect(dispc_channel, dssdev);
T
Tomi Valkeinen 已提交
4994 4995 4996 4997 4998 4999 5000
	if (r)
		return r;

	r = omapdss_output_set_device(dssdev, dst);
	if (r) {
		DSSERR("failed to connect output to new device: %s\n",
				dssdev->name);
5001
		dss_mgr_disconnect(dispc_channel, dssdev);
T
Tomi Valkeinen 已提交
5002 5003 5004 5005 5006 5007 5008 5009 5010
		return r;
	}

	return 0;
}

static void dsi_disconnect(struct omap_dss_device *dssdev,
		struct omap_dss_device *dst)
{
5011 5012
	enum omap_channel dispc_channel = dssdev->dispc_channel;

5013
	WARN_ON(dst != dssdev->dst);
T
Tomi Valkeinen 已提交
5014

5015
	if (dst != dssdev->dst)
T
Tomi Valkeinen 已提交
5016 5017 5018 5019
		return;

	omapdss_output_unset_device(dssdev);

5020
	dss_mgr_disconnect(dispc_channel, dssdev);
T
Tomi Valkeinen 已提交
5021 5022 5023 5024 5025 5026 5027 5028 5029
}

static const struct omapdss_dsi_ops dsi_ops = {
	.connect = dsi_connect,
	.disconnect = dsi_disconnect,

	.bus_lock = dsi_bus_lock,
	.bus_unlock = dsi_bus_unlock,

5030 5031
	.enable = dsi_display_enable,
	.disable = dsi_display_disable,
T
Tomi Valkeinen 已提交
5032

5033
	.enable_hs = dsi_vc_enable_hs,
T
Tomi Valkeinen 已提交
5034

5035 5036
	.configure_pins = dsi_configure_pins,
	.set_config = dsi_set_config,
T
Tomi Valkeinen 已提交
5037 5038 5039 5040

	.enable_video_output = dsi_enable_video_output,
	.disable_video_output = dsi_disable_video_output,

5041
	.update = dsi_update,
T
Tomi Valkeinen 已提交
5042

5043
	.enable_te = dsi_enable_te,
T
Tomi Valkeinen 已提交
5044

5045 5046 5047
	.request_vc = dsi_request_vc,
	.set_vc_id = dsi_set_vc_id,
	.release_vc = dsi_release_vc,
T
Tomi Valkeinen 已提交
5048 5049 5050 5051 5052 5053 5054 5055 5056 5057 5058 5059 5060 5061

	.dcs_write = dsi_vc_dcs_write,
	.dcs_write_nosync = dsi_vc_dcs_write_nosync,
	.dcs_read = dsi_vc_dcs_read,

	.gen_write = dsi_vc_generic_write,
	.gen_write_nosync = dsi_vc_generic_write_nosync,
	.gen_read = dsi_vc_generic_read,

	.bta_sync = dsi_vc_send_bta_sync,

	.set_max_rx_packet_size = dsi_vc_set_max_rx_packet_size,
};

5062
static void dsi_init_output(struct platform_device *dsidev)
5063 5064
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5065
	struct omap_dss_device *out = &dsi->output;
5066

5067
	out->dev = &dsidev->dev;
5068 5069 5070
	out->id = dsi->module_id == 0 ?
			OMAP_DSS_OUTPUT_DSI1 : OMAP_DSS_OUTPUT_DSI2;

5071
	out->output_type = OMAP_DISPLAY_TYPE_DSI;
T
Tomi Valkeinen 已提交
5072
	out->name = dsi->module_id == 0 ? "dsi.0" : "dsi.1";
5073
	out->dispc_channel = dsi_get_channel(dsi->module_id);
T
Tomi Valkeinen 已提交
5074
	out->ops.dsi = &dsi_ops;
5075
	out->owner = THIS_MODULE;
5076

5077
	omapdss_register_output(out);
5078 5079
}

5080
static void dsi_uninit_output(struct platform_device *dsidev)
5081 5082
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5083
	struct omap_dss_device *out = &dsi->output;
5084

5085
	omapdss_unregister_output(out);
5086 5087
}

T
Tomi Valkeinen 已提交
5088 5089 5090 5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108 5109 5110 5111 5112 5113 5114 5115 5116 5117 5118 5119 5120 5121 5122 5123 5124 5125 5126 5127 5128 5129 5130 5131 5132 5133 5134 5135 5136 5137 5138 5139 5140 5141 5142 5143
static int dsi_probe_of(struct platform_device *pdev)
{
	struct device_node *node = pdev->dev.of_node;
	struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
	struct property *prop;
	u32 lane_arr[10];
	int len, num_pins;
	int r, i;
	struct device_node *ep;
	struct omap_dsi_pin_config pin_cfg;

	ep = omapdss_of_get_first_endpoint(node);
	if (!ep)
		return 0;

	prop = of_find_property(ep, "lanes", &len);
	if (prop == NULL) {
		dev_err(&pdev->dev, "failed to find lane data\n");
		r = -EINVAL;
		goto err;
	}

	num_pins = len / sizeof(u32);

	if (num_pins < 4 || num_pins % 2 != 0 ||
		num_pins > dsi->num_lanes_supported * 2) {
		dev_err(&pdev->dev, "bad number of lanes\n");
		r = -EINVAL;
		goto err;
	}

	r = of_property_read_u32_array(ep, "lanes", lane_arr, num_pins);
	if (r) {
		dev_err(&pdev->dev, "failed to read lane data\n");
		goto err;
	}

	pin_cfg.num_pins = num_pins;
	for (i = 0; i < num_pins; ++i)
		pin_cfg.pins[i] = (int)lane_arr[i];

	r = dsi_configure_pins(&dsi->output, &pin_cfg);
	if (r) {
		dev_err(&pdev->dev, "failed to configure pins");
		goto err;
	}

	of_node_put(ep);

	return 0;

err:
	of_node_put(ep);
	return r;
}

5144 5145 5146 5147 5148 5149 5150 5151 5152 5153 5154 5155 5156 5157 5158 5159 5160 5161 5162 5163 5164 5165 5166 5167 5168 5169 5170 5171 5172 5173 5174 5175 5176 5177 5178 5179 5180 5181 5182 5183 5184 5185 5186 5187 5188 5189 5190 5191 5192 5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203 5204 5205 5206 5207 5208 5209 5210 5211 5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222 5223 5224 5225 5226 5227 5228 5229 5230 5231 5232 5233 5234 5235 5236 5237 5238
static const struct dss_pll_ops dsi_pll_ops = {
	.enable = dsi_pll_enable,
	.disable = dsi_pll_disable,
	.set_config = dss_pll_write_config_type_a,
};

static const struct dss_pll_hw dss_omap3_dsi_pll_hw = {
	.n_max = (1 << 7) - 1,
	.m_max = (1 << 11) - 1,
	.mX_max = (1 << 4) - 1,
	.fint_min = 750000,
	.fint_max = 2100000,
	.clkdco_low = 1000000000,
	.clkdco_max = 1800000000,

	.n_msb = 7,
	.n_lsb = 1,
	.m_msb = 18,
	.m_lsb = 8,

	.mX_msb[0] = 22,
	.mX_lsb[0] = 19,
	.mX_msb[1] = 26,
	.mX_lsb[1] = 23,

	.has_stopmode = true,
	.has_freqsel = true,
	.has_selfreqdco = false,
	.has_refsel = false,
};

static const struct dss_pll_hw dss_omap4_dsi_pll_hw = {
	.n_max = (1 << 8) - 1,
	.m_max = (1 << 12) - 1,
	.mX_max = (1 << 5) - 1,
	.fint_min = 500000,
	.fint_max = 2500000,
	.clkdco_low = 1000000000,
	.clkdco_max = 1800000000,

	.n_msb = 8,
	.n_lsb = 1,
	.m_msb = 20,
	.m_lsb = 9,

	.mX_msb[0] = 25,
	.mX_lsb[0] = 21,
	.mX_msb[1] = 30,
	.mX_lsb[1] = 26,

	.has_stopmode = true,
	.has_freqsel = false,
	.has_selfreqdco = false,
	.has_refsel = false,
};

static const struct dss_pll_hw dss_omap5_dsi_pll_hw = {
	.n_max = (1 << 8) - 1,
	.m_max = (1 << 12) - 1,
	.mX_max = (1 << 5) - 1,
	.fint_min = 150000,
	.fint_max = 52000000,
	.clkdco_low = 1000000000,
	.clkdco_max = 1800000000,

	.n_msb = 8,
	.n_lsb = 1,
	.m_msb = 20,
	.m_lsb = 9,

	.mX_msb[0] = 25,
	.mX_lsb[0] = 21,
	.mX_msb[1] = 30,
	.mX_lsb[1] = 26,

	.has_stopmode = true,
	.has_freqsel = false,
	.has_selfreqdco = true,
	.has_refsel = true,
};

static int dsi_init_pll_data(struct platform_device *dsidev)
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	struct dss_pll *pll = &dsi->pll;
	struct clk *clk;
	int r;

	clk = devm_clk_get(&dsidev->dev, "sys_clk");
	if (IS_ERR(clk)) {
		DSSERR("can't get sys_clk\n");
		return PTR_ERR(clk);
	}

	pll->name = dsi->module_id == 0 ? "dsi0" : "dsi1";
T
Tomi Valkeinen 已提交
5239
	pll->id = dsi->module_id == 0 ? DSS_PLL_DSI1 : DSS_PLL_DSI2;
5240 5241 5242 5243 5244 5245 5246 5247 5248 5249 5250 5251 5252 5253 5254 5255 5256 5257 5258 5259 5260 5261 5262 5263 5264 5265 5266 5267 5268 5269 5270 5271 5272 5273
	pll->clkin = clk;
	pll->base = dsi->pll_base;

	switch (omapdss_get_version()) {
	case OMAPDSS_VER_OMAP34xx_ES1:
	case OMAPDSS_VER_OMAP34xx_ES3:
	case OMAPDSS_VER_OMAP3630:
	case OMAPDSS_VER_AM35xx:
		pll->hw = &dss_omap3_dsi_pll_hw;
		break;

	case OMAPDSS_VER_OMAP4430_ES1:
	case OMAPDSS_VER_OMAP4430_ES2:
	case OMAPDSS_VER_OMAP4:
		pll->hw = &dss_omap4_dsi_pll_hw;
		break;

	case OMAPDSS_VER_OMAP5:
		pll->hw = &dss_omap5_dsi_pll_hw;
		break;

	default:
		return -ENODEV;
	}

	pll->ops = &dsi_pll_ops;

	r = dss_pll_register(pll);
	if (r)
		return r;

	return 0;
}

5274
/* DSI1 HW IP initialisation */
T
Tomi Valkeinen 已提交
5275
static int dsi_bind(struct device *dev, struct device *master, void *data)
T
Tomi Valkeinen 已提交
5276
{
T
Tomi Valkeinen 已提交
5277
	struct platform_device *dsidev = to_platform_device(dev);
T
Tomi Valkeinen 已提交
5278
	u32 rev;
5279
	int r, i;
5280
	struct dsi_data *dsi;
T
Tomi Valkeinen 已提交
5281
	struct resource *dsi_mem;
5282 5283
	struct resource *res;
	struct resource temp_res;
5284

J
Julia Lawall 已提交
5285
	dsi = devm_kzalloc(&dsidev->dev, sizeof(*dsi), GFP_KERNEL);
5286 5287
	if (!dsi)
		return -ENOMEM;
T
Tomi Valkeinen 已提交
5288

5289 5290
	dsi->pdev = dsidev;
	dev_set_drvdata(&dsidev->dev, dsi);
5291

5292 5293 5294
	spin_lock_init(&dsi->irq_lock);
	spin_lock_init(&dsi->errors_lock);
	dsi->errors = 0;
T
Tomi Valkeinen 已提交
5295

5296
#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
5297 5298
	spin_lock_init(&dsi->irq_stats_lock);
	dsi->irq_stats.last_reset = jiffies;
5299 5300
#endif

5301 5302
	mutex_init(&dsi->lock);
	sema_init(&dsi->bus_lock, 1);
T
Tomi Valkeinen 已提交
5303

5304 5305
	INIT_DEFERRABLE_WORK(&dsi->framedone_timeout_work,
			     dsi_framedone_timeout_work_callback);
5306

T
Tomi Valkeinen 已提交
5307
#ifdef DSI_CATCH_MISSING_TE
5308 5309 5310
	init_timer(&dsi->te_timer);
	dsi->te_timer.function = dsi_te_timeout;
	dsi->te_timer.data = 0;
T
Tomi Valkeinen 已提交
5311
#endif
5312 5313 5314 5315 5316 5317 5318 5319 5320 5321 5322 5323 5324 5325

	res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "proto");
	if (!res) {
		res = platform_get_resource(dsidev, IORESOURCE_MEM, 0);
		if (!res) {
			DSSERR("can't get IORESOURCE_MEM DSI\n");
			return -EINVAL;
		}

		temp_res.start = res->start;
		temp_res.end = temp_res.start + DSI_PROTO_SZ - 1;
		res = &temp_res;
	}

T
Tomi Valkeinen 已提交
5326 5327
	dsi_mem = res;

5328 5329 5330 5331 5332 5333 5334 5335 5336 5337 5338 5339 5340 5341 5342 5343 5344 5345 5346 5347 5348 5349 5350 5351 5352 5353 5354 5355 5356 5357 5358 5359 5360 5361 5362 5363 5364 5365
	dsi->proto_base = devm_ioremap(&dsidev->dev, res->start,
		resource_size(res));
	if (!dsi->proto_base) {
		DSSERR("can't ioremap DSI protocol engine\n");
		return -ENOMEM;
	}

	res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "phy");
	if (!res) {
		res = platform_get_resource(dsidev, IORESOURCE_MEM, 0);
		if (!res) {
			DSSERR("can't get IORESOURCE_MEM DSI\n");
			return -EINVAL;
		}

		temp_res.start = res->start + DSI_PHY_OFFSET;
		temp_res.end = temp_res.start + DSI_PHY_SZ - 1;
		res = &temp_res;
	}

	dsi->phy_base = devm_ioremap(&dsidev->dev, res->start,
		resource_size(res));
	if (!dsi->proto_base) {
		DSSERR("can't ioremap DSI PHY\n");
		return -ENOMEM;
	}

	res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "pll");
	if (!res) {
		res = platform_get_resource(dsidev, IORESOURCE_MEM, 0);
		if (!res) {
			DSSERR("can't get IORESOURCE_MEM DSI\n");
			return -EINVAL;
		}

		temp_res.start = res->start + DSI_PLL_OFFSET;
		temp_res.end = temp_res.start + DSI_PLL_SZ - 1;
		res = &temp_res;
5366
	}
5367

5368 5369 5370 5371
	dsi->pll_base = devm_ioremap(&dsidev->dev, res->start,
		resource_size(res));
	if (!dsi->proto_base) {
		DSSERR("can't ioremap DSI PLL\n");
5372
		return -ENOMEM;
T
Tomi Valkeinen 已提交
5373
	}
5374

5375 5376
	dsi->irq = platform_get_irq(dsi->pdev, 0);
	if (dsi->irq < 0) {
5377
		DSSERR("platform_get_irq failed\n");
5378
		return -ENODEV;
5379 5380
	}

J
Julia Lawall 已提交
5381 5382
	r = devm_request_irq(&dsidev->dev, dsi->irq, omap_dsi_irq_handler,
			     IRQF_SHARED, dev_name(&dsidev->dev), dsi->pdev);
5383 5384
	if (r < 0) {
		DSSERR("request_irq failed\n");
5385
		return r;
5386
	}
T
Tomi Valkeinen 已提交
5387

T
Tomi Valkeinen 已提交
5388 5389 5390 5391 5392 5393 5394 5395 5396 5397 5398 5399 5400 5401 5402 5403 5404 5405 5406 5407 5408 5409 5410 5411 5412
	if (dsidev->dev.of_node) {
		const struct of_device_id *match;
		const struct dsi_module_id_data *d;

		match = of_match_node(dsi_of_match, dsidev->dev.of_node);
		if (!match) {
			DSSERR("unsupported DSI module\n");
			return -ENODEV;
		}

		d = match->data;

		while (d->address != 0 && d->address != dsi_mem->start)
			d++;

		if (d->address == 0) {
			DSSERR("unsupported DSI module\n");
			return -ENODEV;
		}

		dsi->module_id = d->id;
	} else {
		dsi->module_id = dsidev->id;
	}

5413
	/* DSI VCs initialization */
5414
	for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
5415
		dsi->vc[i].source = DSI_VC_SOURCE_L4;
5416 5417
		dsi->vc[i].dssdev = NULL;
		dsi->vc[i].vc_id = 0;
5418 5419
	}

5420 5421 5422 5423
	r = dsi_get_clocks(dsidev);
	if (r)
		return r;

5424 5425
	dsi_init_pll_data(dsidev);

5426 5427
	pm_runtime_enable(&dsidev->dev);

5428 5429
	r = dsi_runtime_get(dsidev);
	if (r)
5430
		goto err_runtime_get;
T
Tomi Valkeinen 已提交
5431

5432 5433
	rev = dsi_read_reg(dsidev, DSI_REVISION);
	dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
T
Tomi Valkeinen 已提交
5434 5435
	       FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));

5436 5437 5438 5439 5440 5441 5442
	/* DSI on OMAP3 doesn't have register DSI_GNQ, set number
	 * of data to 3 by default */
	if (dss_has_feature(FEAT_DSI_GNQ))
		/* NB_DATA_LANES */
		dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9);
	else
		dsi->num_lanes_supported = 3;
5443

5444 5445
	dsi->line_buffer_size = dsi_get_line_buf_size(dsidev);

5446 5447
	dsi_init_output(dsidev);

T
Tomi Valkeinen 已提交
5448 5449 5450 5451 5452 5453 5454 5455 5456 5457 5458 5459 5460
	if (dsidev->dev.of_node) {
		r = dsi_probe_of(dsidev);
		if (r) {
			DSSERR("Invalid DSI DT data\n");
			goto err_probe_of;
		}

		r = of_platform_populate(dsidev->dev.of_node, NULL, NULL,
			&dsidev->dev);
		if (r)
			DSSERR("Failed to populate DSI child devices: %d\n", r);
	}

5461
	dsi_runtime_put(dsidev);
T
Tomi Valkeinen 已提交
5462

5463
	if (dsi->module_id == 0)
5464
		dss_debugfs_create_file("dsi1_regs", dsi1_dump_regs);
5465
	else if (dsi->module_id == 1)
5466 5467 5468
		dss_debugfs_create_file("dsi2_regs", dsi2_dump_regs);

#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
5469
	if (dsi->module_id == 0)
5470
		dss_debugfs_create_file("dsi1_irqs", dsi1_dump_irqs);
5471
	else if (dsi->module_id == 1)
5472 5473
		dss_debugfs_create_file("dsi2_irqs", dsi2_dump_irqs);
#endif
T
Tomi Valkeinen 已提交
5474

T
Tomi Valkeinen 已提交
5475
	return 0;
5476

T
Tomi Valkeinen 已提交
5477 5478 5479 5480
err_probe_of:
	dsi_uninit_output(dsidev);
	dsi_runtime_put(dsidev);

5481
err_runtime_get:
5482
	pm_runtime_disable(&dsidev->dev);
T
Tomi Valkeinen 已提交
5483 5484 5485
	return r;
}

T
Tomi Valkeinen 已提交
5486
static void dsi_unbind(struct device *dev, struct device *master, void *data)
T
Tomi Valkeinen 已提交
5487
{
T
Tomi Valkeinen 已提交
5488
	struct platform_device *dsidev = to_platform_device(dev);
5489 5490
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

5491
	of_platform_depopulate(&dsidev->dev);
T
Tomi Valkeinen 已提交
5492

5493 5494
	WARN_ON(dsi->scp_clk_refcount > 0);

5495 5496
	dss_pll_unregister(&dsi->pll);

5497 5498
	dsi_uninit_output(dsidev);

5499 5500
	pm_runtime_disable(&dsidev->dev);

5501 5502 5503
	if (dsi->vdds_dsi_reg != NULL && dsi->vdds_dsi_enabled) {
		regulator_disable(dsi->vdds_dsi_reg);
		dsi->vdds_dsi_enabled = false;
5504
	}
T
Tomi Valkeinen 已提交
5505 5506 5507 5508 5509 5510
}

static const struct component_ops dsi_component_ops = {
	.bind	= dsi_bind,
	.unbind	= dsi_unbind,
};
5511

T
Tomi Valkeinen 已提交
5512 5513 5514 5515 5516 5517 5518 5519
static int dsi_probe(struct platform_device *pdev)
{
	return component_add(&pdev->dev, &dsi_component_ops);
}

static int dsi_remove(struct platform_device *pdev)
{
	component_del(&pdev->dev, &dsi_component_ops);
5520 5521 5522
	return 0;
}

5523 5524
static int dsi_runtime_suspend(struct device *dev)
{
5525 5526 5527 5528 5529 5530 5531 5532 5533
	struct platform_device *pdev = to_platform_device(dev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);

	dsi->is_enabled = false;
	/* ensure the irq handler sees the is_enabled value */
	smp_wmb();
	/* wait for current handler to finish before turning the DSI off */
	synchronize_irq(dsi->irq);

5534 5535 5536 5537 5538 5539 5540
	dispc_runtime_put();

	return 0;
}

static int dsi_runtime_resume(struct device *dev)
{
5541 5542
	struct platform_device *pdev = to_platform_device(dev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
5543 5544 5545 5546
	int r;

	r = dispc_runtime_get();
	if (r)
5547
		return r;
5548

5549 5550 5551 5552
	dsi->is_enabled = true;
	/* ensure the irq handler sees the is_enabled value */
	smp_wmb();

5553 5554 5555 5556 5557 5558 5559 5560
	return 0;
}

static const struct dev_pm_ops dsi_pm_ops = {
	.runtime_suspend = dsi_runtime_suspend,
	.runtime_resume = dsi_runtime_resume,
};

T
Tomi Valkeinen 已提交
5561 5562 5563 5564 5565 5566 5567 5568 5569 5570 5571
static const struct dsi_module_id_data dsi_of_data_omap3[] = {
	{ .address = 0x4804fc00, .id = 0, },
	{ },
};

static const struct dsi_module_id_data dsi_of_data_omap4[] = {
	{ .address = 0x58004000, .id = 0, },
	{ .address = 0x58005000, .id = 1, },
	{ },
};

5572 5573 5574 5575 5576 5577
static const struct dsi_module_id_data dsi_of_data_omap5[] = {
	{ .address = 0x58004000, .id = 0, },
	{ .address = 0x58009000, .id = 1, },
	{ },
};

T
Tomi Valkeinen 已提交
5578 5579 5580
static const struct of_device_id dsi_of_match[] = {
	{ .compatible = "ti,omap3-dsi", .data = dsi_of_data_omap3, },
	{ .compatible = "ti,omap4-dsi", .data = dsi_of_data_omap4, },
5581
	{ .compatible = "ti,omap5-dsi", .data = dsi_of_data_omap5, },
T
Tomi Valkeinen 已提交
5582 5583 5584
	{},
};

5585
static struct platform_driver omap_dsihw_driver = {
T
Tomi Valkeinen 已提交
5586 5587
	.probe		= dsi_probe,
	.remove		= dsi_remove,
5588
	.driver         = {
5589
		.name   = "omapdss_dsi",
5590
		.pm	= &dsi_pm_ops,
T
Tomi Valkeinen 已提交
5591
		.of_match_table = dsi_of_match,
T
Tomi Valkeinen 已提交
5592
		.suppress_bind_attrs = true,
5593 5594 5595
	},
};

T
Tomi Valkeinen 已提交
5596
int __init dsi_init_platform_driver(void)
5597
{
5598
	return platform_driver_register(&omap_dsihw_driver);
5599 5600
}

5601
void dsi_uninit_platform_driver(void)
5602
{
5603
	platform_driver_unregister(&omap_dsihw_driver);
5604
}