dsi.c 133.1 KB
Newer Older
T
Tomi Valkeinen 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
/*
 * Copyright (C) 2009 Nokia Corporation
 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#define DSS_SUBSYS_NAME "DSI"

#include <linux/kernel.h>
21 22
#include <linux/mfd/syscon.h>
#include <linux/regmap.h>
T
Tomi Valkeinen 已提交
23 24 25 26 27 28 29
#include <linux/io.h>
#include <linux/clk.h>
#include <linux/device.h>
#include <linux/err.h>
#include <linux/interrupt.h>
#include <linux/delay.h>
#include <linux/mutex.h>
30
#include <linux/module.h>
31
#include <linux/semaphore.h>
T
Tomi Valkeinen 已提交
32 33 34 35
#include <linux/seq_file.h>
#include <linux/platform_device.h>
#include <linux/regulator/consumer.h>
#include <linux/wait.h>
36
#include <linux/workqueue.h>
37
#include <linux/sched.h>
38
#include <linux/slab.h>
39
#include <linux/debugfs.h>
40
#include <linux/pm_runtime.h>
T
Tomi Valkeinen 已提交
41
#include <linux/of.h>
42
#include <linux/of_graph.h>
T
Tomi Valkeinen 已提交
43
#include <linux/of_platform.h>
T
Tomi Valkeinen 已提交
44
#include <linux/component.h>
45
#include <linux/sys_soc.h>
T
Tomi Valkeinen 已提交
46

47
#include <video/mipi_display.h>
T
Tomi Valkeinen 已提交
48

49
#include "omapdss.h"
T
Tomi Valkeinen 已提交
50 51 52 53
#include "dss.h"

#define DSI_CATCH_MISSING_TE

54
struct dsi_reg { u16 module; u16 idx; };
T
Tomi Valkeinen 已提交
55

56
#define DSI_REG(mod, idx)		((const struct dsi_reg) { mod, idx })
T
Tomi Valkeinen 已提交
57 58 59

/* DSI Protocol Engine */

60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96
#define DSI_PROTO			0
#define DSI_PROTO_SZ			0x200

#define DSI_REVISION			DSI_REG(DSI_PROTO, 0x0000)
#define DSI_SYSCONFIG			DSI_REG(DSI_PROTO, 0x0010)
#define DSI_SYSSTATUS			DSI_REG(DSI_PROTO, 0x0014)
#define DSI_IRQSTATUS			DSI_REG(DSI_PROTO, 0x0018)
#define DSI_IRQENABLE			DSI_REG(DSI_PROTO, 0x001C)
#define DSI_CTRL			DSI_REG(DSI_PROTO, 0x0040)
#define DSI_GNQ				DSI_REG(DSI_PROTO, 0x0044)
#define DSI_COMPLEXIO_CFG1		DSI_REG(DSI_PROTO, 0x0048)
#define DSI_COMPLEXIO_IRQ_STATUS	DSI_REG(DSI_PROTO, 0x004C)
#define DSI_COMPLEXIO_IRQ_ENABLE	DSI_REG(DSI_PROTO, 0x0050)
#define DSI_CLK_CTRL			DSI_REG(DSI_PROTO, 0x0054)
#define DSI_TIMING1			DSI_REG(DSI_PROTO, 0x0058)
#define DSI_TIMING2			DSI_REG(DSI_PROTO, 0x005C)
#define DSI_VM_TIMING1			DSI_REG(DSI_PROTO, 0x0060)
#define DSI_VM_TIMING2			DSI_REG(DSI_PROTO, 0x0064)
#define DSI_VM_TIMING3			DSI_REG(DSI_PROTO, 0x0068)
#define DSI_CLK_TIMING			DSI_REG(DSI_PROTO, 0x006C)
#define DSI_TX_FIFO_VC_SIZE		DSI_REG(DSI_PROTO, 0x0070)
#define DSI_RX_FIFO_VC_SIZE		DSI_REG(DSI_PROTO, 0x0074)
#define DSI_COMPLEXIO_CFG2		DSI_REG(DSI_PROTO, 0x0078)
#define DSI_RX_FIFO_VC_FULLNESS		DSI_REG(DSI_PROTO, 0x007C)
#define DSI_VM_TIMING4			DSI_REG(DSI_PROTO, 0x0080)
#define DSI_TX_FIFO_VC_EMPTINESS	DSI_REG(DSI_PROTO, 0x0084)
#define DSI_VM_TIMING5			DSI_REG(DSI_PROTO, 0x0088)
#define DSI_VM_TIMING6			DSI_REG(DSI_PROTO, 0x008C)
#define DSI_VM_TIMING7			DSI_REG(DSI_PROTO, 0x0090)
#define DSI_STOPCLK_TIMING		DSI_REG(DSI_PROTO, 0x0094)
#define DSI_VC_CTRL(n)			DSI_REG(DSI_PROTO, 0x0100 + (n * 0x20))
#define DSI_VC_TE(n)			DSI_REG(DSI_PROTO, 0x0104 + (n * 0x20))
#define DSI_VC_LONG_PACKET_HEADER(n)	DSI_REG(DSI_PROTO, 0x0108 + (n * 0x20))
#define DSI_VC_LONG_PACKET_PAYLOAD(n)	DSI_REG(DSI_PROTO, 0x010C + (n * 0x20))
#define DSI_VC_SHORT_PACKET_HEADER(n)	DSI_REG(DSI_PROTO, 0x0110 + (n * 0x20))
#define DSI_VC_IRQSTATUS(n)		DSI_REG(DSI_PROTO, 0x0118 + (n * 0x20))
#define DSI_VC_IRQENABLE(n)		DSI_REG(DSI_PROTO, 0x011C + (n * 0x20))
T
Tomi Valkeinen 已提交
97 98 99

/* DSIPHY_SCP */

100 101 102 103 104 105 106 107 108
#define DSI_PHY				1
#define DSI_PHY_OFFSET			0x200
#define DSI_PHY_SZ			0x40

#define DSI_DSIPHY_CFG0			DSI_REG(DSI_PHY, 0x0000)
#define DSI_DSIPHY_CFG1			DSI_REG(DSI_PHY, 0x0004)
#define DSI_DSIPHY_CFG2			DSI_REG(DSI_PHY, 0x0008)
#define DSI_DSIPHY_CFG5			DSI_REG(DSI_PHY, 0x0014)
#define DSI_DSIPHY_CFG10		DSI_REG(DSI_PHY, 0x0028)
T
Tomi Valkeinen 已提交
109 110 111

/* DSI_PLL_CTRL_SCP */

112 113 114 115 116 117 118 119 120
#define DSI_PLL				2
#define DSI_PLL_OFFSET			0x300
#define DSI_PLL_SZ			0x20

#define DSI_PLL_CONTROL			DSI_REG(DSI_PLL, 0x0000)
#define DSI_PLL_STATUS			DSI_REG(DSI_PLL, 0x0004)
#define DSI_PLL_GO			DSI_REG(DSI_PLL, 0x0008)
#define DSI_PLL_CONFIGURATION1		DSI_REG(DSI_PLL, 0x000C)
#define DSI_PLL_CONFIGURATION2		DSI_REG(DSI_PLL, 0x0010)
T
Tomi Valkeinen 已提交
121

122 123
#define REG_GET(dsi, idx, start, end) \
	FLD_GET(dsi_read_reg(dsi, idx), start, end)
T
Tomi Valkeinen 已提交
124

125 126
#define REG_FLD_MOD(dsi, idx, val, start, end) \
	dsi_write_reg(dsi, idx, FLD_MOD(dsi_read_reg(dsi, idx), val, start, end))
T
Tomi Valkeinen 已提交
127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147

/* Global interrupts */
#define DSI_IRQ_VC0		(1 << 0)
#define DSI_IRQ_VC1		(1 << 1)
#define DSI_IRQ_VC2		(1 << 2)
#define DSI_IRQ_VC3		(1 << 3)
#define DSI_IRQ_WAKEUP		(1 << 4)
#define DSI_IRQ_RESYNC		(1 << 5)
#define DSI_IRQ_PLL_LOCK	(1 << 7)
#define DSI_IRQ_PLL_UNLOCK	(1 << 8)
#define DSI_IRQ_PLL_RECALL	(1 << 9)
#define DSI_IRQ_COMPLEXIO_ERR	(1 << 10)
#define DSI_IRQ_HS_TX_TIMEOUT	(1 << 14)
#define DSI_IRQ_LP_RX_TIMEOUT	(1 << 15)
#define DSI_IRQ_TE_TRIGGER	(1 << 16)
#define DSI_IRQ_ACK_TRIGGER	(1 << 17)
#define DSI_IRQ_SYNC_LOST	(1 << 18)
#define DSI_IRQ_LDO_POWER_GOOD	(1 << 19)
#define DSI_IRQ_TA_TIMEOUT	(1 << 20)
#define DSI_IRQ_ERROR_MASK \
	(DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
148
	DSI_IRQ_TA_TIMEOUT)
T
Tomi Valkeinen 已提交
149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169
#define DSI_IRQ_CHANNEL_MASK	0xf

/* Virtual channel interrupts */
#define DSI_VC_IRQ_CS		(1 << 0)
#define DSI_VC_IRQ_ECC_CORR	(1 << 1)
#define DSI_VC_IRQ_PACKET_SENT	(1 << 2)
#define DSI_VC_IRQ_FIFO_TX_OVF	(1 << 3)
#define DSI_VC_IRQ_FIFO_RX_OVF	(1 << 4)
#define DSI_VC_IRQ_BTA		(1 << 5)
#define DSI_VC_IRQ_ECC_NO_CORR	(1 << 6)
#define DSI_VC_IRQ_FIFO_TX_UDF	(1 << 7)
#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
#define DSI_VC_IRQ_ERROR_MASK \
	(DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
	DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
	DSI_VC_IRQ_FIFO_TX_UDF)

/* ComplexIO interrupts */
#define DSI_CIO_IRQ_ERRSYNCESC1		(1 << 0)
#define DSI_CIO_IRQ_ERRSYNCESC2		(1 << 1)
#define DSI_CIO_IRQ_ERRSYNCESC3		(1 << 2)
170 171
#define DSI_CIO_IRQ_ERRSYNCESC4		(1 << 3)
#define DSI_CIO_IRQ_ERRSYNCESC5		(1 << 4)
T
Tomi Valkeinen 已提交
172 173 174
#define DSI_CIO_IRQ_ERRESC1		(1 << 5)
#define DSI_CIO_IRQ_ERRESC2		(1 << 6)
#define DSI_CIO_IRQ_ERRESC3		(1 << 7)
175 176
#define DSI_CIO_IRQ_ERRESC4		(1 << 8)
#define DSI_CIO_IRQ_ERRESC5		(1 << 9)
T
Tomi Valkeinen 已提交
177 178 179
#define DSI_CIO_IRQ_ERRCONTROL1		(1 << 10)
#define DSI_CIO_IRQ_ERRCONTROL2		(1 << 11)
#define DSI_CIO_IRQ_ERRCONTROL3		(1 << 12)
180 181
#define DSI_CIO_IRQ_ERRCONTROL4		(1 << 13)
#define DSI_CIO_IRQ_ERRCONTROL5		(1 << 14)
T
Tomi Valkeinen 已提交
182 183 184
#define DSI_CIO_IRQ_STATEULPS1		(1 << 15)
#define DSI_CIO_IRQ_STATEULPS2		(1 << 16)
#define DSI_CIO_IRQ_STATEULPS3		(1 << 17)
185 186
#define DSI_CIO_IRQ_STATEULPS4		(1 << 18)
#define DSI_CIO_IRQ_STATEULPS5		(1 << 19)
T
Tomi Valkeinen 已提交
187 188 189 190 191 192
#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1	(1 << 20)
#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1	(1 << 21)
#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2	(1 << 22)
#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2	(1 << 23)
#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3	(1 << 24)
#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3	(1 << 25)
193 194 195 196
#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4	(1 << 26)
#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4	(1 << 27)
#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5	(1 << 28)
#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5	(1 << 29)
T
Tomi Valkeinen 已提交
197 198
#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0	(1 << 30)
#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1	(1 << 31)
199 200
#define DSI_CIO_IRQ_ERROR_MASK \
	(DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
201 202 203 204 205 206 207 208
	 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
	 DSI_CIO_IRQ_ERRSYNCESC5 | \
	 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
	 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
	 DSI_CIO_IRQ_ERRESC5 | \
	 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
	 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
	 DSI_CIO_IRQ_ERRCONTROL5 | \
209 210
	 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
	 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
211 212 213
	 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
	 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
	 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
T
Tomi Valkeinen 已提交
214

215
typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
216
struct dsi_data;
217

218
static int dsi_display_init_dispc(struct dsi_data *dsi,
219
	enum omap_channel channel);
220
static void dsi_display_uninit_dispc(struct dsi_data *dsi,
221
	enum omap_channel channel);
222

223
static int dsi_vc_send_null(struct dsi_data *dsi, int channel);
224

225 226 227 228
/* DSI PLL HSDIV indices */
#define HSDIV_DISPC	0
#define HSDIV_DSI	1

229
#define DSI_MAX_NR_ISRS                2
T
Tomi Valkeinen 已提交
230 231
#define DSI_MAX_NR_LANES	5

232 233 234 235 236 237
enum dsi_model {
	DSI_MODEL_OMAP3,
	DSI_MODEL_OMAP4,
	DSI_MODEL_OMAP5,
};

T
Tomi Valkeinen 已提交
238 239 240 241 242 243 244 245 246 247 248 249 250
enum dsi_lane_function {
	DSI_LANE_UNUSED	= 0,
	DSI_LANE_CLK,
	DSI_LANE_DATA1,
	DSI_LANE_DATA2,
	DSI_LANE_DATA3,
	DSI_LANE_DATA4,
};

struct dsi_lane_config {
	enum dsi_lane_function function;
	u8 polarity;
};
251 252 253 254 255 256 257

struct dsi_isr_data {
	omap_dsi_isr_t	isr;
	void		*arg;
	u32		mask;
};

T
Tomi Valkeinen 已提交
258 259 260 261 262 263 264 265
enum fifo_size {
	DSI_FIFO_SIZE_0		= 0,
	DSI_FIFO_SIZE_32	= 1,
	DSI_FIFO_SIZE_64	= 2,
	DSI_FIFO_SIZE_96	= 3,
	DSI_FIFO_SIZE_128	= 4,
};

266 267 268
enum dsi_vc_source {
	DSI_VC_SOURCE_L4 = 0,
	DSI_VC_SOURCE_VP,
T
Tomi Valkeinen 已提交
269 270
};

271 272
struct dsi_irq_stats {
	unsigned long last_reset;
273 274 275 276
	unsigned int irq_count;
	unsigned int dsi_irqs[32];
	unsigned int vc_irqs[4][32];
	unsigned int cio_irqs[32];
277 278
};

279 280 281 282 283 284
struct dsi_isr_tables {
	struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
	struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
	struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
};

285
struct dsi_clk_calc_ctx {
286
	struct dsi_data *dsi;
287
	struct dss_pll *pll;
288 289 290 291 292 293 294 295 296

	/* inputs */

	const struct omap_dss_dsi_config *config;

	unsigned long req_pck_min, req_pck_nom, req_pck_max;

	/* outputs */

297
	struct dss_pll_clock_info dsi_cinfo;
298 299
	struct dispc_clock_info dispc_cinfo;

300
	struct videomode vm;
301 302 303
	struct omap_dss_dsi_videomode_timings dsi_vm;
};

304 305 306 307 308
struct dsi_lp_clock_info {
	unsigned long lp_clk;
	u16 lp_clk_div;
};

309 310 311 312 313
struct dsi_module_id_data {
	u32 address;
	int id;
};

314 315 316 317 318 319 320 321 322
enum dsi_quirks {
	DSI_QUIRK_PLL_PWR_BUG = (1 << 0),	/* DSI-PLL power command 0x3 is not working */
	DSI_QUIRK_DCS_CMD_CONFIG_VC = (1 << 1),
	DSI_QUIRK_VC_OCP_WIDTH = (1 << 2),
	DSI_QUIRK_REVERSE_TXCLKESC = (1 << 3),
	DSI_QUIRK_GNQ = (1 << 4),
	DSI_QUIRK_PHY_DCC = (1 << 5),
};

323 324 325 326
struct dsi_of_data {
	enum dsi_model model;
	const struct dss_pll_hw *pll_hw;
	const struct dsi_module_id_data *modules;
327 328
	unsigned int max_fck_freq;
	unsigned int max_pll_lpdiv;
329
	enum dsi_quirks quirks;
330 331
};

332
struct dsi_data {
333
	struct platform_device *pdev;
334 335 336
	void __iomem *proto_base;
	void __iomem *phy_base;
	void __iomem *pll_base;
337

338
	const struct dsi_of_data *data;
339 340
	int module_id;

341
	int irq;
T
Tomi Valkeinen 已提交
342

343 344
	bool is_enabled;

345
	struct clk *dss_clk;
346
	struct regmap *syscon;
347
	struct dss_device *dss;
348

349
	struct dispc_clock_info user_dispc_cinfo;
350
	struct dss_pll_clock_info user_dsi_cinfo;
T
Tomi Valkeinen 已提交
351

352 353 354
	struct dsi_lp_clock_info user_lp_cinfo;
	struct dsi_lp_clock_info current_lp_cinfo;

355 356
	struct dss_pll pll;

357
	bool vdds_dsi_enabled;
T
Tomi Valkeinen 已提交
358 359 360
	struct regulator *vdds_dsi_reg;

	struct {
361
		enum dsi_vc_source source;
T
Tomi Valkeinen 已提交
362
		struct omap_dss_device *dssdev;
T
Tomi Valkeinen 已提交
363 364
		enum fifo_size tx_fifo_size;
		enum fifo_size rx_fifo_size;
365
		int vc_id;
T
Tomi Valkeinen 已提交
366 367 368
	} vc[4];

	struct mutex lock;
369
	struct semaphore bus_lock;
T
Tomi Valkeinen 已提交
370

371 372 373 374 375
	spinlock_t irq_lock;
	struct dsi_isr_tables isr_tables;
	/* space for a copy used by the interrupt handler */
	struct dsi_isr_tables isr_tables_copy;

376
	int update_channel;
377
#ifdef DSI_PERF_MEASURE
378
	unsigned int update_bytes;
379
#endif
T
Tomi Valkeinen 已提交
380 381

	bool te_enabled;
382
	bool ulps_enabled;
T
Tomi Valkeinen 已提交
383

384 385 386 387 388
	void (*framedone_callback)(int, void *);
	void *framedone_data;

	struct delayed_work framedone_timeout_work;

T
Tomi Valkeinen 已提交
389 390 391 392 393 394
#ifdef DSI_CATCH_MISSING_TE
	struct timer_list te_timer;
#endif

	unsigned long cache_req_pck;
	unsigned long cache_clk_freq;
395
	struct dss_pll_clock_info cache_cinfo;
T
Tomi Valkeinen 已提交
396 397 398

	u32		errors;
	spinlock_t	errors_lock;
399
#ifdef DSI_PERF_MEASURE
T
Tomi Valkeinen 已提交
400 401 402 403 404
	ktime_t perf_setup_time;
	ktime_t perf_start_time;
#endif
	int debug_read;
	int debug_write;
405 406 407 408
	struct {
		struct dss_debugfs_entry *irqs;
		struct dss_debugfs_entry *regs;
	} debugfs;
409 410 411 412 413

#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
	spinlock_t irq_stats_lock;
	struct dsi_irq_stats irq_stats;
#endif
414

415 416
	unsigned int num_lanes_supported;
	unsigned int line_buffer_size;
417

T
Tomi Valkeinen 已提交
418
	struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
419
	unsigned int num_lanes_used;
420

421
	unsigned int scp_clk_refcount;
422 423

	struct dss_lcd_mgr_config mgr_config;
424
	struct videomode vm;
425
	enum omap_dss_dsi_pixel_format pix_fmt;
426
	enum omap_dss_dsi_mode mode;
427
	struct omap_dss_dsi_videomode_timings vm_timings;
428

429
	struct omap_dss_device output;
430
};
T
Tomi Valkeinen 已提交
431

432
struct dsi_packet_sent_handler_data {
433
	struct dsi_data *dsi;
434 435 436
	struct completion *completion;
};

437
#ifdef DSI_PERF_MEASURE
438 439
static bool dsi_perf;
module_param(dsi_perf, bool, 0644);
T
Tomi Valkeinen 已提交
440 441
#endif

442
static inline struct dsi_data *to_dsi_data(struct omap_dss_device *dssdev)
443
{
444
	return dev_get_drvdata(dssdev->dev);
445 446
}

447
static struct dsi_data *dsi_get_dsi_from_id(int module)
448
{
449
	struct omap_dss_device *out;
450 451
	enum omap_dss_output_id	id;

452 453 454 455 456 457 458 459 460 461
	switch (module) {
	case 0:
		id = OMAP_DSS_OUTPUT_DSI1;
		break;
	case 1:
		id = OMAP_DSS_OUTPUT_DSI2;
		break;
	default:
		return NULL;
	}
462 463 464

	out = omap_dss_get_output(id);

465
	return out ? to_dsi_data(out) : NULL;
466 467
}

468 469
static inline void dsi_write_reg(struct dsi_data *dsi,
				 const struct dsi_reg idx, u32 val)
T
Tomi Valkeinen 已提交
470
{
471 472 473 474 475 476 477 478
	void __iomem *base;

	switch(idx.module) {
		case DSI_PROTO: base = dsi->proto_base; break;
		case DSI_PHY: base = dsi->phy_base; break;
		case DSI_PLL: base = dsi->pll_base; break;
		default: return;
	}
479

480
	__raw_writel(val, base + idx.idx);
T
Tomi Valkeinen 已提交
481 482
}

483
static inline u32 dsi_read_reg(struct dsi_data *dsi, const struct dsi_reg idx)
T
Tomi Valkeinen 已提交
484
{
485
	void __iomem *base;
486

487 488 489 490 491 492 493 494
	switch(idx.module) {
		case DSI_PROTO: base = dsi->proto_base; break;
		case DSI_PHY: base = dsi->phy_base; break;
		case DSI_PLL: base = dsi->pll_base; break;
		default: return 0;
	}

	return __raw_readl(base + idx.idx);
T
Tomi Valkeinen 已提交
495 496
}

497
static void dsi_bus_lock(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
498
{
499
	struct dsi_data *dsi = to_dsi_data(dssdev);
500 501

	down(&dsi->bus_lock);
T
Tomi Valkeinen 已提交
502 503
}

504
static void dsi_bus_unlock(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
505
{
506
	struct dsi_data *dsi = to_dsi_data(dssdev);
507 508

	up(&dsi->bus_lock);
T
Tomi Valkeinen 已提交
509 510
}

511
static bool dsi_bus_is_locked(struct dsi_data *dsi)
512
{
513
	return dsi->bus_lock.count == 0;
514 515
}

516 517 518 519 520
static void dsi_completion_handler(void *data, u32 mask)
{
	complete((struct completion *)data);
}

521 522 523
static inline bool wait_for_bit_change(struct dsi_data *dsi,
				       const struct dsi_reg idx,
				       int bitnum, int value)
T
Tomi Valkeinen 已提交
524
{
525 526 527
	unsigned long timeout;
	ktime_t wait;
	int t;
T
Tomi Valkeinen 已提交
528

529 530 531
	/* first busyloop to see if the bit changes right away */
	t = 100;
	while (t-- > 0) {
532
		if (REG_GET(dsi, idx, bitnum, bitnum) == value)
533
			return true;
T
Tomi Valkeinen 已提交
534 535
	}

536 537 538
	/* then loop for 500ms, sleeping for 1ms in between */
	timeout = jiffies + msecs_to_jiffies(500);
	while (time_before(jiffies, timeout)) {
539
		if (REG_GET(dsi, idx, bitnum, bitnum) == value)
540
			return true;
T
Tomi Valkeinen 已提交
541

542 543 544
		wait = ns_to_ktime(1000 * 1000);
		set_current_state(TASK_UNINTERRUPTIBLE);
		schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
T
Tomi Valkeinen 已提交
545 546
	}

547
	return false;
T
Tomi Valkeinen 已提交
548 549
}

550
static u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
551 552 553 554 555 556 557 558 559 560 561
{
	switch (fmt) {
	case OMAP_DSS_DSI_FMT_RGB888:
	case OMAP_DSS_DSI_FMT_RGB666:
		return 24;
	case OMAP_DSS_DSI_FMT_RGB666_PACKED:
		return 18;
	case OMAP_DSS_DSI_FMT_RGB565:
		return 16;
	default:
		BUG();
562
		return 0;
563 564 565
	}
}

566
#ifdef DSI_PERF_MEASURE
567
static void dsi_perf_mark_setup(struct dsi_data *dsi)
T
Tomi Valkeinen 已提交
568
{
569
	dsi->perf_setup_time = ktime_get();
T
Tomi Valkeinen 已提交
570 571
}

572
static void dsi_perf_mark_start(struct dsi_data *dsi)
T
Tomi Valkeinen 已提交
573
{
574
	dsi->perf_start_time = ktime_get();
T
Tomi Valkeinen 已提交
575 576
}

577
static void dsi_perf_show(struct dsi_data *dsi, const char *name)
T
Tomi Valkeinen 已提交
578 579 580 581 582 583 584 585 586 587
{
	ktime_t t, setup_time, trans_time;
	u32 total_bytes;
	u32 setup_us, trans_us, total_us;

	if (!dsi_perf)
		return;

	t = ktime_get();

588
	setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
T
Tomi Valkeinen 已提交
589 590 591 592
	setup_us = (u32)ktime_to_us(setup_time);
	if (setup_us == 0)
		setup_us = 1;

593
	trans_time = ktime_sub(t, dsi->perf_start_time);
T
Tomi Valkeinen 已提交
594 595 596 597 598 599
	trans_us = (u32)ktime_to_us(trans_time);
	if (trans_us == 0)
		trans_us = 1;

	total_us = setup_us + trans_us;

600
	total_bytes = dsi->update_bytes;
T
Tomi Valkeinen 已提交
601

602 603 604 605 606 607 608 609
	pr_info("DSI(%s): %u us + %u us = %u us (%uHz), %u bytes, %u kbytes/sec\n",
		name,
		setup_us,
		trans_us,
		total_us,
		1000 * 1000 / total_us,
		total_bytes,
		total_bytes * 1000 / total_us);
T
Tomi Valkeinen 已提交
610 611
}
#else
612
static inline void dsi_perf_mark_setup(struct dsi_data *dsi)
613 614 615
{
}

616
static inline void dsi_perf_mark_start(struct dsi_data *dsi)
617 618 619
{
}

620
static inline void dsi_perf_show(struct dsi_data *dsi, const char *name)
621 622
{
}
T
Tomi Valkeinen 已提交
623 624
#endif

625 626
static int verbose_irq;

T
Tomi Valkeinen 已提交
627 628
static void print_irq_status(u32 status)
{
629 630 631
	if (status == 0)
		return;

632
	if (!verbose_irq && (status & ~DSI_IRQ_CHANNEL_MASK) == 0)
T
Tomi Valkeinen 已提交
633 634
		return;

635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656
#define PIS(x) (status & DSI_IRQ_##x) ? (#x " ") : ""

	pr_debug("DSI IRQ: 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
		status,
		verbose_irq ? PIS(VC0) : "",
		verbose_irq ? PIS(VC1) : "",
		verbose_irq ? PIS(VC2) : "",
		verbose_irq ? PIS(VC3) : "",
		PIS(WAKEUP),
		PIS(RESYNC),
		PIS(PLL_LOCK),
		PIS(PLL_UNLOCK),
		PIS(PLL_RECALL),
		PIS(COMPLEXIO_ERR),
		PIS(HS_TX_TIMEOUT),
		PIS(LP_RX_TIMEOUT),
		PIS(TE_TRIGGER),
		PIS(ACK_TRIGGER),
		PIS(SYNC_LOST),
		PIS(LDO_POWER_GOOD),
		PIS(TA_TIMEOUT));
#undef PIS
T
Tomi Valkeinen 已提交
657 658 659 660
}

static void print_irq_status_vc(int channel, u32 status)
{
661 662 663
	if (status == 0)
		return;

664
	if (!verbose_irq && (status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
T
Tomi Valkeinen 已提交
665
		return;
666 667 668 669 670 671 672 673 674 675 676 677 678 679 680

#define PIS(x) (status & DSI_VC_IRQ_##x) ? (#x " ") : ""

	pr_debug("DSI VC(%d) IRQ 0x%x: %s%s%s%s%s%s%s%s%s\n",
		channel,
		status,
		PIS(CS),
		PIS(ECC_CORR),
		PIS(ECC_NO_CORR),
		verbose_irq ? PIS(PACKET_SENT) : "",
		PIS(BTA),
		PIS(FIFO_TX_OVF),
		PIS(FIFO_RX_OVF),
		PIS(FIFO_TX_UDF),
		PIS(PP_BUSY_CHANGE));
T
Tomi Valkeinen 已提交
681 682 683 684 685
#undef PIS
}

static void print_irq_status_cio(u32 status)
{
686 687 688
	if (status == 0)
		return;

689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712
#define PIS(x) (status & DSI_CIO_IRQ_##x) ? (#x " ") : ""

	pr_debug("DSI CIO IRQ 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
		status,
		PIS(ERRSYNCESC1),
		PIS(ERRSYNCESC2),
		PIS(ERRSYNCESC3),
		PIS(ERRESC1),
		PIS(ERRESC2),
		PIS(ERRESC3),
		PIS(ERRCONTROL1),
		PIS(ERRCONTROL2),
		PIS(ERRCONTROL3),
		PIS(STATEULPS1),
		PIS(STATEULPS2),
		PIS(STATEULPS3),
		PIS(ERRCONTENTIONLP0_1),
		PIS(ERRCONTENTIONLP1_1),
		PIS(ERRCONTENTIONLP0_2),
		PIS(ERRCONTENTIONLP1_2),
		PIS(ERRCONTENTIONLP0_3),
		PIS(ERRCONTENTIONLP1_3),
		PIS(ULPSACTIVENOT_ALL0),
		PIS(ULPSACTIVENOT_ALL1));
T
Tomi Valkeinen 已提交
713 714 715
#undef PIS
}

716
#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
717 718
static void dsi_collect_irq_stats(struct dsi_data *dsi, u32 irqstatus,
				  u32 *vcstatus, u32 ciostatus)
T
Tomi Valkeinen 已提交
719 720 721
{
	int i;

722
	spin_lock(&dsi->irq_stats_lock);
723

724 725
	dsi->irq_stats.irq_count++;
	dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
726 727

	for (i = 0; i < 4; ++i)
728
		dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
729

730
	dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
731

732
	spin_unlock(&dsi->irq_stats_lock);
733 734
}
#else
735
#define dsi_collect_irq_stats(dsi, irqstatus, vcstatus, ciostatus)
736 737
#endif

738 739
static int debug_irq;

740 741
static void dsi_handle_irq_errors(struct dsi_data *dsi, u32 irqstatus,
				  u32 *vcstatus, u32 ciostatus)
742 743 744
{
	int i;

T
Tomi Valkeinen 已提交
745 746 747
	if (irqstatus & DSI_IRQ_ERROR_MASK) {
		DSSERR("DSI error, irqstatus %x\n", irqstatus);
		print_irq_status(irqstatus);
748 749 750
		spin_lock(&dsi->errors_lock);
		dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
		spin_unlock(&dsi->errors_lock);
T
Tomi Valkeinen 已提交
751 752 753 754 755
	} else if (debug_irq) {
		print_irq_status(irqstatus);
	}

	for (i = 0; i < 4; ++i) {
756 757 758 759 760 761 762 763
		if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
			DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
				       i, vcstatus[i]);
			print_irq_status_vc(i, vcstatus[i]);
		} else if (debug_irq) {
			print_irq_status_vc(i, vcstatus[i]);
		}
	}
T
Tomi Valkeinen 已提交
764

765 766 767 768 769 770 771
	if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
		DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
		print_irq_status_cio(ciostatus);
	} else if (debug_irq) {
		print_irq_status_cio(ciostatus);
	}
}
T
Tomi Valkeinen 已提交
772

773
static void dsi_call_isrs(struct dsi_isr_data *isr_array,
774
		unsigned int isr_array_size, u32 irqstatus)
775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808
{
	struct dsi_isr_data *isr_data;
	int i;

	for (i = 0; i < isr_array_size; i++) {
		isr_data = &isr_array[i];
		if (isr_data->isr && isr_data->mask & irqstatus)
			isr_data->isr(isr_data->arg, irqstatus);
	}
}

static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
		u32 irqstatus, u32 *vcstatus, u32 ciostatus)
{
	int i;

	dsi_call_isrs(isr_tables->isr_table,
			ARRAY_SIZE(isr_tables->isr_table),
			irqstatus);

	for (i = 0; i < 4; ++i) {
		if (vcstatus[i] == 0)
			continue;
		dsi_call_isrs(isr_tables->isr_table_vc[i],
				ARRAY_SIZE(isr_tables->isr_table_vc[i]),
				vcstatus[i]);
	}

	if (ciostatus != 0)
		dsi_call_isrs(isr_tables->isr_table_cio,
				ARRAY_SIZE(isr_tables->isr_table_cio),
				ciostatus);
}

809 810
static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
{
811
	struct dsi_data *dsi = arg;
812 813
	u32 irqstatus, vcstatus[4], ciostatus;
	int i;
814

815 816 817
	if (!dsi->is_enabled)
		return IRQ_NONE;

818
	spin_lock(&dsi->irq_lock);
819

820
	irqstatus = dsi_read_reg(dsi, DSI_IRQSTATUS);
T
Tomi Valkeinen 已提交
821

822
	/* IRQ is not for us */
823
	if (!irqstatus) {
824
		spin_unlock(&dsi->irq_lock);
825
		return IRQ_NONE;
826
	}
827

828
	dsi_write_reg(dsi, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
829
	/* flush posted write */
830
	dsi_read_reg(dsi, DSI_IRQSTATUS);
831 832 833 834 835

	for (i = 0; i < 4; ++i) {
		if ((irqstatus & (1 << i)) == 0) {
			vcstatus[i] = 0;
			continue;
T
Tomi Valkeinen 已提交
836 837
		}

838
		vcstatus[i] = dsi_read_reg(dsi, DSI_VC_IRQSTATUS(i));
839

840
		dsi_write_reg(dsi, DSI_VC_IRQSTATUS(i), vcstatus[i]);
T
Tomi Valkeinen 已提交
841
		/* flush posted write */
842
		dsi_read_reg(dsi, DSI_VC_IRQSTATUS(i));
T
Tomi Valkeinen 已提交
843 844 845
	}

	if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
846
		ciostatus = dsi_read_reg(dsi, DSI_COMPLEXIO_IRQ_STATUS);
T
Tomi Valkeinen 已提交
847

848
		dsi_write_reg(dsi, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
T
Tomi Valkeinen 已提交
849
		/* flush posted write */
850
		dsi_read_reg(dsi, DSI_COMPLEXIO_IRQ_STATUS);
851 852 853
	} else {
		ciostatus = 0;
	}
T
Tomi Valkeinen 已提交
854

855 856
#ifdef DSI_CATCH_MISSING_TE
	if (irqstatus & DSI_IRQ_TE_TRIGGER)
857
		del_timer(&dsi->te_timer);
858 859
#endif

860 861
	/* make a copy and unlock, so that isrs can unregister
	 * themselves */
862 863
	memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
		sizeof(dsi->isr_tables));
864

865
	spin_unlock(&dsi->irq_lock);
866

867
	dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
868

869
	dsi_handle_irq_errors(dsi, irqstatus, vcstatus, ciostatus);
870

871
	dsi_collect_irq_stats(dsi, irqstatus, vcstatus, ciostatus);
872

873
	return IRQ_HANDLED;
T
Tomi Valkeinen 已提交
874 875
}

876
/* dsi->irq_lock has to be locked by the caller */
877 878 879 880 881 882
static void _omap_dsi_configure_irqs(struct dsi_data *dsi,
				     struct dsi_isr_data *isr_array,
				     unsigned int isr_array_size,
				     u32 default_mask,
				     const struct dsi_reg enable_reg,
				     const struct dsi_reg status_reg)
T
Tomi Valkeinen 已提交
883
{
884 885 886
	struct dsi_isr_data *isr_data;
	u32 mask;
	u32 old_mask;
T
Tomi Valkeinen 已提交
887 888
	int i;

889
	mask = default_mask;
T
Tomi Valkeinen 已提交
890

891 892
	for (i = 0; i < isr_array_size; i++) {
		isr_data = &isr_array[i];
T
Tomi Valkeinen 已提交
893

894 895 896 897
		if (isr_data->isr == NULL)
			continue;

		mask |= isr_data->mask;
T
Tomi Valkeinen 已提交
898 899
	}

900
	old_mask = dsi_read_reg(dsi, enable_reg);
901
	/* clear the irqstatus for newly enabled irqs */
902 903
	dsi_write_reg(dsi, status_reg, (mask ^ old_mask) & mask);
	dsi_write_reg(dsi, enable_reg, mask);
904 905

	/* flush posted writes */
906 907
	dsi_read_reg(dsi, enable_reg);
	dsi_read_reg(dsi, status_reg);
908
}
T
Tomi Valkeinen 已提交
909

910
/* dsi->irq_lock has to be locked by the caller */
911
static void _omap_dsi_set_irqs(struct dsi_data *dsi)
912 913
{
	u32 mask = DSI_IRQ_ERROR_MASK;
T
Tomi Valkeinen 已提交
914
#ifdef DSI_CATCH_MISSING_TE
915
	mask |= DSI_IRQ_TE_TRIGGER;
T
Tomi Valkeinen 已提交
916
#endif
917
	_omap_dsi_configure_irqs(dsi, dsi->isr_tables.isr_table,
918
			ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
919 920
			DSI_IRQENABLE, DSI_IRQSTATUS);
}
T
Tomi Valkeinen 已提交
921

922
/* dsi->irq_lock has to be locked by the caller */
923
static void _omap_dsi_set_irqs_vc(struct dsi_data *dsi, int vc)
924
{
925
	_omap_dsi_configure_irqs(dsi, dsi->isr_tables.isr_table_vc[vc],
926
			ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
927 928 929 930
			DSI_VC_IRQ_ERROR_MASK,
			DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
}

931
/* dsi->irq_lock has to be locked by the caller */
932
static void _omap_dsi_set_irqs_cio(struct dsi_data *dsi)
933
{
934
	_omap_dsi_configure_irqs(dsi, dsi->isr_tables.isr_table_cio,
935
			ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
936 937 938 939
			DSI_CIO_IRQ_ERROR_MASK,
			DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
}

940
static void _dsi_initialize_irq(struct dsi_data *dsi)
941 942 943 944
{
	unsigned long flags;
	int vc;

945
	spin_lock_irqsave(&dsi->irq_lock, flags);
946

947
	memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
948

949
	_omap_dsi_set_irqs(dsi);
950
	for (vc = 0; vc < 4; ++vc)
951 952
		_omap_dsi_set_irqs_vc(dsi, vc);
	_omap_dsi_set_irqs_cio(dsi);
953

954
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
955
}
T
Tomi Valkeinen 已提交
956

957
static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
958
		struct dsi_isr_data *isr_array, unsigned int isr_array_size)
959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991
{
	struct dsi_isr_data *isr_data;
	int free_idx;
	int i;

	BUG_ON(isr == NULL);

	/* check for duplicate entry and find a free slot */
	free_idx = -1;
	for (i = 0; i < isr_array_size; i++) {
		isr_data = &isr_array[i];

		if (isr_data->isr == isr && isr_data->arg == arg &&
				isr_data->mask == mask) {
			return -EINVAL;
		}

		if (isr_data->isr == NULL && free_idx == -1)
			free_idx = i;
	}

	if (free_idx == -1)
		return -EBUSY;

	isr_data = &isr_array[free_idx];
	isr_data->isr = isr;
	isr_data->arg = arg;
	isr_data->mask = mask;

	return 0;
}

static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
992
		struct dsi_isr_data *isr_array, unsigned int isr_array_size)
993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012
{
	struct dsi_isr_data *isr_data;
	int i;

	for (i = 0; i < isr_array_size; i++) {
		isr_data = &isr_array[i];
		if (isr_data->isr != isr || isr_data->arg != arg ||
				isr_data->mask != mask)
			continue;

		isr_data->isr = NULL;
		isr_data->arg = NULL;
		isr_data->mask = 0;

		return 0;
	}

	return -EINVAL;
}

1013 1014
static int dsi_register_isr(struct dsi_data *dsi, omap_dsi_isr_t isr,
			    void *arg, u32 mask)
1015 1016 1017 1018
{
	unsigned long flags;
	int r;

1019
	spin_lock_irqsave(&dsi->irq_lock, flags);
1020

1021 1022
	r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
			ARRAY_SIZE(dsi->isr_tables.isr_table));
1023 1024

	if (r == 0)
1025
		_omap_dsi_set_irqs(dsi);
1026

1027
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
1028 1029 1030 1031

	return r;
}

1032 1033
static int dsi_unregister_isr(struct dsi_data *dsi, omap_dsi_isr_t isr,
			      void *arg, u32 mask)
1034 1035 1036 1037
{
	unsigned long flags;
	int r;

1038
	spin_lock_irqsave(&dsi->irq_lock, flags);
1039

1040 1041
	r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
			ARRAY_SIZE(dsi->isr_tables.isr_table));
1042 1043

	if (r == 0)
1044
		_omap_dsi_set_irqs(dsi);
1045

1046
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
1047 1048 1049 1050

	return r;
}

1051 1052
static int dsi_register_isr_vc(struct dsi_data *dsi, int channel,
			       omap_dsi_isr_t isr, void *arg, u32 mask)
1053 1054 1055 1056
{
	unsigned long flags;
	int r;

1057
	spin_lock_irqsave(&dsi->irq_lock, flags);
1058 1059

	r = _dsi_register_isr(isr, arg, mask,
1060 1061
			dsi->isr_tables.isr_table_vc[channel],
			ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
1062 1063

	if (r == 0)
1064
		_omap_dsi_set_irqs_vc(dsi, channel);
1065

1066
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
1067 1068 1069 1070

	return r;
}

1071 1072
static int dsi_unregister_isr_vc(struct dsi_data *dsi, int channel,
				 omap_dsi_isr_t isr, void *arg, u32 mask)
1073 1074 1075 1076
{
	unsigned long flags;
	int r;

1077
	spin_lock_irqsave(&dsi->irq_lock, flags);
1078 1079

	r = _dsi_unregister_isr(isr, arg, mask,
1080 1081
			dsi->isr_tables.isr_table_vc[channel],
			ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
1082 1083

	if (r == 0)
1084
		_omap_dsi_set_irqs_vc(dsi, channel);
1085

1086
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
1087 1088 1089 1090

	return r;
}

1091 1092
static int dsi_register_isr_cio(struct dsi_data *dsi, omap_dsi_isr_t isr,
				void *arg, u32 mask)
1093 1094 1095 1096
{
	unsigned long flags;
	int r;

1097
	spin_lock_irqsave(&dsi->irq_lock, flags);
1098

1099 1100
	r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
			ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
1101 1102

	if (r == 0)
1103
		_omap_dsi_set_irqs_cio(dsi);
1104

1105
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
1106 1107 1108 1109

	return r;
}

1110 1111
static int dsi_unregister_isr_cio(struct dsi_data *dsi, omap_dsi_isr_t isr,
				  void *arg, u32 mask)
1112 1113 1114 1115
{
	unsigned long flags;
	int r;

1116
	spin_lock_irqsave(&dsi->irq_lock, flags);
1117

1118 1119
	r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
			ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
1120 1121

	if (r == 0)
1122
		_omap_dsi_set_irqs_cio(dsi);
1123

1124
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
1125 1126

	return r;
T
Tomi Valkeinen 已提交
1127 1128
}

1129
static u32 dsi_get_errors(struct dsi_data *dsi)
T
Tomi Valkeinen 已提交
1130 1131 1132
{
	unsigned long flags;
	u32 e;
1133

1134 1135 1136 1137
	spin_lock_irqsave(&dsi->errors_lock, flags);
	e = dsi->errors;
	dsi->errors = 0;
	spin_unlock_irqrestore(&dsi->errors_lock, flags);
T
Tomi Valkeinen 已提交
1138 1139 1140
	return e;
}

1141
static int dsi_runtime_get(struct dsi_data *dsi)
T
Tomi Valkeinen 已提交
1142
{
1143 1144 1145 1146 1147 1148 1149 1150 1151
	int r;

	DSSDBG("dsi_runtime_get\n");

	r = pm_runtime_get_sync(&dsi->pdev->dev);
	WARN_ON(r < 0);
	return r < 0 ? r : 0;
}

1152
static void dsi_runtime_put(struct dsi_data *dsi)
1153 1154 1155 1156 1157
{
	int r;

	DSSDBG("dsi_runtime_put\n");

1158
	r = pm_runtime_put_sync(&dsi->pdev->dev);
1159
	WARN_ON(r < 0 && r != -ENOSYS);
T
Tomi Valkeinen 已提交
1160 1161
}

1162
static int dsi_regulator_init(struct dsi_data *dsi)
1163 1164 1165 1166 1167 1168
{
	struct regulator *vdds_dsi;

	if (dsi->vdds_dsi_reg != NULL)
		return 0;

1169
	vdds_dsi = devm_regulator_get(&dsi->pdev->dev, "vdd");
1170 1171

	if (IS_ERR(vdds_dsi)) {
1172
		if (PTR_ERR(vdds_dsi) != -EPROBE_DEFER)
1173
			DSSERR("can't get DSI VDD regulator\n");
1174 1175 1176 1177 1178 1179 1180 1181
		return PTR_ERR(vdds_dsi);
	}

	dsi->vdds_dsi_reg = vdds_dsi;

	return 0;
}

1182
static void _dsi_print_reset_status(struct dsi_data *dsi)
T
Tomi Valkeinen 已提交
1183 1184
{
	u32 l;
1185
	int b0, b1, b2;
T
Tomi Valkeinen 已提交
1186 1187 1188 1189

	/* A dummy read using the SCP interface to any DSIPHY register is
	 * required after DSIPHY reset to complete the reset of the DSI complex
	 * I/O. */
1190
	l = dsi_read_reg(dsi, DSI_DSIPHY_CFG5);
T
Tomi Valkeinen 已提交
1191

1192
	if (dsi->data->quirks & DSI_QUIRK_REVERSE_TXCLKESC) {
1193 1194 1195 1196 1197 1198 1199 1200 1201
		b0 = 28;
		b1 = 27;
		b2 = 26;
	} else {
		b0 = 24;
		b1 = 25;
		b2 = 26;
	}

1202
#define DSI_FLD_GET(fld, start, end)\
1203
	FLD_GET(dsi_read_reg(dsi, DSI_##fld), start, end)
1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215

	pr_debug("DSI resets: PLL (%d) CIO (%d) PHY (%x%x%x, %d, %d, %d)\n",
		DSI_FLD_GET(PLL_STATUS, 0, 0),
		DSI_FLD_GET(COMPLEXIO_CFG1, 29, 29),
		DSI_FLD_GET(DSIPHY_CFG5, b0, b0),
		DSI_FLD_GET(DSIPHY_CFG5, b1, b1),
		DSI_FLD_GET(DSIPHY_CFG5, b2, b2),
		DSI_FLD_GET(DSIPHY_CFG5, 29, 29),
		DSI_FLD_GET(DSIPHY_CFG5, 30, 30),
		DSI_FLD_GET(DSIPHY_CFG5, 31, 31));

#undef DSI_FLD_GET
T
Tomi Valkeinen 已提交
1216 1217
}

1218
static inline int dsi_if_enable(struct dsi_data *dsi, bool enable)
T
Tomi Valkeinen 已提交
1219 1220 1221 1222
{
	DSSDBG("dsi_if_enable(%d)\n", enable);

	enable = enable ? 1 : 0;
1223
	REG_FLD_MOD(dsi, DSI_CTRL, enable, 0, 0); /* IF_EN */
T
Tomi Valkeinen 已提交
1224

1225
	if (!wait_for_bit_change(dsi, DSI_CTRL, 0, enable)) {
1226 1227
		DSSERR("Failed to set dsi_if_enable to %d\n", enable);
		return -EIO;
T
Tomi Valkeinen 已提交
1228 1229 1230 1231 1232
	}

	return 0;
}

1233
static unsigned long dsi_get_pll_hsdiv_dispc_rate(struct dsi_data *dsi)
T
Tomi Valkeinen 已提交
1234
{
1235
	return dsi->pll.cinfo.clkout[HSDIV_DISPC];
T
Tomi Valkeinen 已提交
1236 1237
}

1238
static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct dsi_data *dsi)
T
Tomi Valkeinen 已提交
1239
{
1240
	return dsi->pll.cinfo.clkout[HSDIV_DSI];
T
Tomi Valkeinen 已提交
1241 1242
}

1243
static unsigned long dsi_get_txbyteclkhs(struct dsi_data *dsi)
T
Tomi Valkeinen 已提交
1244
{
1245
	return dsi->pll.cinfo.clkdco / 16;
T
Tomi Valkeinen 已提交
1246 1247
}

1248
static unsigned long dsi_fclk_rate(struct dsi_data *dsi)
T
Tomi Valkeinen 已提交
1249 1250
{
	unsigned long r;
1251
	enum dss_clk_source source;
T
Tomi Valkeinen 已提交
1252

1253 1254
	source = dss_get_dsi_clk_source(dsi->dss, dsi->module_id);
	if (source == DSS_CLK_SRC_FCK) {
1255
		/* DSI FCLK source is DSS_CLK_FCK */
1256
		r = clk_get_rate(dsi->dss_clk);
T
Tomi Valkeinen 已提交
1257
	} else {
1258
		/* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
1259
		r = dsi_get_pll_hsdiv_dsi_rate(dsi);
T
Tomi Valkeinen 已提交
1260 1261 1262 1263 1264
	}

	return r;
}

1265 1266 1267
static int dsi_lp_clock_calc(unsigned long dsi_fclk,
		unsigned long lp_clk_min, unsigned long lp_clk_max,
		struct dsi_lp_clock_info *lp_cinfo)
1268
{
1269
	unsigned int lp_clk_div;
1270 1271 1272 1273 1274 1275 1276 1277
	unsigned long lp_clk;

	lp_clk_div = DIV_ROUND_UP(dsi_fclk, lp_clk_max * 2);
	lp_clk = dsi_fclk / 2 / lp_clk_div;

	if (lp_clk < lp_clk_min || lp_clk > lp_clk_max)
		return -EINVAL;

1278 1279
	lp_cinfo->lp_clk_div = lp_clk_div;
	lp_cinfo->lp_clk = lp_clk;
1280 1281 1282 1283

	return 0;
}

1284
static int dsi_set_lp_clk_divisor(struct dsi_data *dsi)
T
Tomi Valkeinen 已提交
1285 1286
{
	unsigned long dsi_fclk;
1287
	unsigned int lp_clk_div;
T
Tomi Valkeinen 已提交
1288
	unsigned long lp_clk;
1289
	unsigned int lpdiv_max = dsi->data->max_pll_lpdiv;
1290

T
Tomi Valkeinen 已提交
1291

1292
	lp_clk_div = dsi->user_lp_cinfo.lp_clk_div;
T
Tomi Valkeinen 已提交
1293

1294
	if (lp_clk_div == 0 || lp_clk_div > lpdiv_max)
T
Tomi Valkeinen 已提交
1295 1296
		return -EINVAL;

1297
	dsi_fclk = dsi_fclk_rate(dsi);
T
Tomi Valkeinen 已提交
1298 1299 1300 1301

	lp_clk = dsi_fclk / 2 / lp_clk_div;

	DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
1302 1303
	dsi->current_lp_cinfo.lp_clk = lp_clk;
	dsi->current_lp_cinfo.lp_clk_div = lp_clk_div;
T
Tomi Valkeinen 已提交
1304

1305
	/* LP_CLK_DIVISOR */
1306
	REG_FLD_MOD(dsi, DSI_CLK_CTRL, lp_clk_div, 12, 0);
T
Tomi Valkeinen 已提交
1307

1308
	/* LP_RX_SYNCHRO_ENABLE */
1309
	REG_FLD_MOD(dsi, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
T
Tomi Valkeinen 已提交
1310 1311 1312 1313

	return 0;
}

1314
static void dsi_enable_scp_clk(struct dsi_data *dsi)
1315
{
1316
	if (dsi->scp_clk_refcount++ == 0)
1317
		REG_FLD_MOD(dsi, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
1318 1319
}

1320
static void dsi_disable_scp_clk(struct dsi_data *dsi)
1321
{
1322 1323
	WARN_ON(dsi->scp_clk_refcount == 0);
	if (--dsi->scp_clk_refcount == 0)
1324
		REG_FLD_MOD(dsi, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
1325
}
T
Tomi Valkeinen 已提交
1326 1327 1328 1329 1330 1331 1332 1333

enum dsi_pll_power_state {
	DSI_PLL_POWER_OFF	= 0x0,
	DSI_PLL_POWER_ON_HSCLK	= 0x1,
	DSI_PLL_POWER_ON_ALL	= 0x2,
	DSI_PLL_POWER_ON_DIV	= 0x3,
};

1334
static int dsi_pll_power(struct dsi_data *dsi, enum dsi_pll_power_state state)
T
Tomi Valkeinen 已提交
1335 1336 1337
{
	int t = 0;

1338
	/* DSI-PLL power command 0x3 is not working */
1339 1340
	if ((dsi->data->quirks & DSI_QUIRK_PLL_PWR_BUG) &&
	    state == DSI_PLL_POWER_ON_DIV)
1341 1342
		state = DSI_PLL_POWER_ON_ALL;

1343
	/* PLL_PWR_CMD */
1344
	REG_FLD_MOD(dsi, DSI_CLK_CTRL, state, 31, 30);
T
Tomi Valkeinen 已提交
1345 1346

	/* PLL_PWR_STATUS */
1347
	while (FLD_GET(dsi_read_reg(dsi, DSI_CLK_CTRL), 29, 28) != state) {
1348
		if (++t > 1000) {
T
Tomi Valkeinen 已提交
1349 1350 1351 1352
			DSSERR("Failed to set DSI PLL power mode to %d\n",
					state);
			return -ENODEV;
		}
1353
		udelay(1);
T
Tomi Valkeinen 已提交
1354 1355 1356 1357 1358 1359
	}

	return 0;
}


1360 1361
static void dsi_pll_calc_dsi_fck(struct dsi_data *dsi,
				 struct dss_pll_clock_info *cinfo)
1362 1363 1364
{
	unsigned long max_dsi_fck;

1365
	max_dsi_fck = dsi->data->max_fck_freq;
1366

1367 1368
	cinfo->mX[HSDIV_DSI] = DIV_ROUND_UP(cinfo->clkdco, max_dsi_fck);
	cinfo->clkout[HSDIV_DSI] = cinfo->clkdco / cinfo->mX[HSDIV_DSI];
1369 1370
}

1371
static int dsi_pll_enable(struct dss_pll *pll)
1372
{
1373
	struct dsi_data *dsi = container_of(pll, struct dsi_data, pll);
T
Tomi Valkeinen 已提交
1374 1375 1376 1377
	int r = 0;

	DSSDBG("PLL init\n");

1378
	r = dsi_regulator_init(dsi);
1379 1380
	if (r)
		return r;
1381

1382
	r = dsi_runtime_get(dsi);
1383 1384 1385
	if (r)
		return r;

1386 1387 1388
	/*
	 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
	 */
1389
	dsi_enable_scp_clk(dsi);
T
Tomi Valkeinen 已提交
1390

1391 1392
	if (!dsi->vdds_dsi_enabled) {
		r = regulator_enable(dsi->vdds_dsi_reg);
1393 1394
		if (r)
			goto err0;
1395
		dsi->vdds_dsi_enabled = true;
1396
	}
T
Tomi Valkeinen 已提交
1397 1398 1399 1400

	/* XXX PLL does not come out of reset without this... */
	dispc_pck_free_enable(1);

1401
	if (!wait_for_bit_change(dsi, DSI_PLL_STATUS, 0, 1)) {
T
Tomi Valkeinen 已提交
1402 1403
		DSSERR("PLL not coming out of reset.\n");
		r = -ENODEV;
1404
		dispc_pck_free_enable(0);
T
Tomi Valkeinen 已提交
1405 1406 1407 1408 1409 1410 1411
		goto err1;
	}

	/* XXX ... but if left on, we get problems when planes do not
	 * fill the whole display. No idea about this */
	dispc_pck_free_enable(0);

1412
	r = dsi_pll_power(dsi, DSI_PLL_POWER_ON_ALL);
T
Tomi Valkeinen 已提交
1413 1414 1415 1416 1417 1418 1419 1420

	if (r)
		goto err1;

	DSSDBG("PLL init done\n");

	return 0;
err1:
1421 1422 1423
	if (dsi->vdds_dsi_enabled) {
		regulator_disable(dsi->vdds_dsi_reg);
		dsi->vdds_dsi_enabled = false;
1424
	}
T
Tomi Valkeinen 已提交
1425
err0:
1426 1427
	dsi_disable_scp_clk(dsi);
	dsi_runtime_put(dsi);
T
Tomi Valkeinen 已提交
1428 1429 1430
	return r;
}

1431
static void dsi_pll_uninit(struct dsi_data *dsi, bool disconnect_lanes)
T
Tomi Valkeinen 已提交
1432
{
1433
	dsi_pll_power(dsi, DSI_PLL_POWER_OFF);
1434
	if (disconnect_lanes) {
1435 1436 1437
		WARN_ON(!dsi->vdds_dsi_enabled);
		regulator_disable(dsi->vdds_dsi_reg);
		dsi->vdds_dsi_enabled = false;
1438
	}
1439

1440 1441
	dsi_disable_scp_clk(dsi);
	dsi_runtime_put(dsi);
1442

T
Tomi Valkeinen 已提交
1443 1444 1445
	DSSDBG("PLL uninit done\n");
}

1446 1447 1448 1449
static void dsi_pll_disable(struct dss_pll *pll)
{
	struct dsi_data *dsi = container_of(pll, struct dsi_data, pll);

1450
	dsi_pll_uninit(dsi, true);
1451 1452
}

1453
static void dsi_dump_dsi_clocks(struct dsi_data *dsi, struct seq_file *s)
T
Tomi Valkeinen 已提交
1454
{
1455
	struct dss_pll_clock_info *cinfo = &dsi->pll.cinfo;
1456
	enum dss_clk_source dispc_clk_src, dsi_clk_src;
1457
	int dsi_module = dsi->module_id;
1458
	struct dss_pll *pll = &dsi->pll;
1459

1460 1461
	dispc_clk_src = dss_get_dispc_clk_source(dsi->dss);
	dsi_clk_src = dss_get_dsi_clk_source(dsi->dss, dsi_module);
T
Tomi Valkeinen 已提交
1462

1463
	if (dsi_runtime_get(dsi))
1464
		return;
T
Tomi Valkeinen 已提交
1465

1466
	seq_printf(s,	"- DSI%d PLL -\n", dsi_module + 1);
T
Tomi Valkeinen 已提交
1467

1468
	seq_printf(s,	"dsi pll clkin\t%lu\n", clk_get_rate(pll->clkin));
T
Tomi Valkeinen 已提交
1469

1470
	seq_printf(s,	"Fint\t\t%-16lun %u\n", cinfo->fint, cinfo->n);
T
Tomi Valkeinen 已提交
1471

1472 1473
	seq_printf(s,	"CLKIN4DDR\t%-16lum %u\n",
			cinfo->clkdco, cinfo->m);
T
Tomi Valkeinen 已提交
1474

1475
	seq_printf(s,	"DSI_PLL_HSDIV_DISPC (%s)\t%-16lum_dispc %u\t(%s)\n",
1476
			dss_get_clk_source_name(dsi_module == 0 ?
1477 1478
				DSS_CLK_SRC_PLL1_1 :
				DSS_CLK_SRC_PLL2_1),
1479
			cinfo->clkout[HSDIV_DISPC],
1480
			cinfo->mX[HSDIV_DISPC],
1481
			dispc_clk_src == DSS_CLK_SRC_FCK ?
1482
			"off" : "on");
T
Tomi Valkeinen 已提交
1483

1484
	seq_printf(s,	"DSI_PLL_HSDIV_DSI (%s)\t%-16lum_dsi %u\t(%s)\n",
1485
			dss_get_clk_source_name(dsi_module == 0 ?
1486 1487
				DSS_CLK_SRC_PLL1_2 :
				DSS_CLK_SRC_PLL2_2),
1488
			cinfo->clkout[HSDIV_DSI],
1489
			cinfo->mX[HSDIV_DSI],
1490
			dsi_clk_src == DSS_CLK_SRC_FCK ?
1491
			"off" : "on");
T
Tomi Valkeinen 已提交
1492

1493
	seq_printf(s,	"- DSI%d -\n", dsi_module + 1);
T
Tomi Valkeinen 已提交
1494

1495
	seq_printf(s,	"dsi fclk source = %s\n",
1496
			dss_get_clk_source_name(dsi_clk_src));
T
Tomi Valkeinen 已提交
1497

1498
	seq_printf(s,	"DSI_FCLK\t%lu\n", dsi_fclk_rate(dsi));
T
Tomi Valkeinen 已提交
1499 1500

	seq_printf(s,	"DDR_CLK\t\t%lu\n",
1501
			cinfo->clkdco / 4);
T
Tomi Valkeinen 已提交
1502

1503
	seq_printf(s,	"TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsi));
T
Tomi Valkeinen 已提交
1504

1505
	seq_printf(s,	"LP_CLK\t\t%lu\n", dsi->current_lp_cinfo.lp_clk);
T
Tomi Valkeinen 已提交
1506

1507
	dsi_runtime_put(dsi);
T
Tomi Valkeinen 已提交
1508 1509
}

1510 1511
void dsi_dump_clocks(struct seq_file *s)
{
1512
	struct dsi_data *dsi;
1513 1514 1515
	int i;

	for  (i = 0; i < MAX_NUM_DSI; i++) {
1516 1517 1518
		dsi = dsi_get_dsi_from_id(i);
		if (dsi)
			dsi_dump_dsi_clocks(dsi, s);
1519 1520 1521
	}
}

1522
#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1523
static void dsi_dump_dsi_irqs(struct dsi_data *dsi, struct seq_file *s)
1524 1525 1526 1527
{
	unsigned long flags;
	struct dsi_irq_stats stats;

1528
	spin_lock_irqsave(&dsi->irq_stats_lock, flags);
1529

1530 1531 1532
	stats = dsi->irq_stats;
	memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
	dsi->irq_stats.last_reset = jiffies;
1533

1534
	spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
1535 1536 1537 1538 1539 1540 1541 1542

	seq_printf(s, "period %u ms\n",
			jiffies_to_msecs(jiffies - stats.last_reset));

	seq_printf(s, "irqs %d\n", stats.irq_count);
#define PIS(x) \
	seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);

1543
	seq_printf(s, "-- DSI%d interrupts --\n", dsi->module_id + 1);
1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609
	PIS(VC0);
	PIS(VC1);
	PIS(VC2);
	PIS(VC3);
	PIS(WAKEUP);
	PIS(RESYNC);
	PIS(PLL_LOCK);
	PIS(PLL_UNLOCK);
	PIS(PLL_RECALL);
	PIS(COMPLEXIO_ERR);
	PIS(HS_TX_TIMEOUT);
	PIS(LP_RX_TIMEOUT);
	PIS(TE_TRIGGER);
	PIS(ACK_TRIGGER);
	PIS(SYNC_LOST);
	PIS(LDO_POWER_GOOD);
	PIS(TA_TIMEOUT);
#undef PIS

#define PIS(x) \
	seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
			stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
			stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
			stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
			stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);

	seq_printf(s, "-- VC interrupts --\n");
	PIS(CS);
	PIS(ECC_CORR);
	PIS(PACKET_SENT);
	PIS(FIFO_TX_OVF);
	PIS(FIFO_RX_OVF);
	PIS(BTA);
	PIS(ECC_NO_CORR);
	PIS(FIFO_TX_UDF);
	PIS(PP_BUSY_CHANGE);
#undef PIS

#define PIS(x) \
	seq_printf(s, "%-20s %10d\n", #x, \
			stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);

	seq_printf(s, "-- CIO interrupts --\n");
	PIS(ERRSYNCESC1);
	PIS(ERRSYNCESC2);
	PIS(ERRSYNCESC3);
	PIS(ERRESC1);
	PIS(ERRESC2);
	PIS(ERRESC3);
	PIS(ERRCONTROL1);
	PIS(ERRCONTROL2);
	PIS(ERRCONTROL3);
	PIS(STATEULPS1);
	PIS(STATEULPS2);
	PIS(STATEULPS3);
	PIS(ERRCONTENTIONLP0_1);
	PIS(ERRCONTENTIONLP1_1);
	PIS(ERRCONTENTIONLP0_2);
	PIS(ERRCONTENTIONLP1_2);
	PIS(ERRCONTENTIONLP0_3);
	PIS(ERRCONTENTIONLP1_3);
	PIS(ULPSACTIVENOT_ALL0);
	PIS(ULPSACTIVENOT_ALL1);
#undef PIS
}

1610
static int dsi1_dump_irqs(struct seq_file *s, void *p)
T
Tomi Valkeinen 已提交
1611
{
1612
	struct dsi_data *dsi = dsi_get_dsi_from_id(0);
1613

1614
	dsi_dump_dsi_irqs(dsi, s);
1615
	return 0;
1616 1617
}

1618
static int dsi2_dump_irqs(struct seq_file *s, void *p)
1619
{
1620
	struct dsi_data *dsi = dsi_get_dsi_from_id(1);
1621

1622
	dsi_dump_dsi_irqs(dsi, s);
1623
	return 0;
1624 1625 1626
}
#endif

1627
static void dsi_dump_dsi_regs(struct dsi_data *dsi, struct seq_file *s)
1628
{
1629
#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsi, r))
T
Tomi Valkeinen 已提交
1630

1631
	if (dsi_runtime_get(dsi))
1632
		return;
1633
	dsi_enable_scp_clk(dsi);
T
Tomi Valkeinen 已提交
1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704

	DUMPREG(DSI_REVISION);
	DUMPREG(DSI_SYSCONFIG);
	DUMPREG(DSI_SYSSTATUS);
	DUMPREG(DSI_IRQSTATUS);
	DUMPREG(DSI_IRQENABLE);
	DUMPREG(DSI_CTRL);
	DUMPREG(DSI_COMPLEXIO_CFG1);
	DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
	DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
	DUMPREG(DSI_CLK_CTRL);
	DUMPREG(DSI_TIMING1);
	DUMPREG(DSI_TIMING2);
	DUMPREG(DSI_VM_TIMING1);
	DUMPREG(DSI_VM_TIMING2);
	DUMPREG(DSI_VM_TIMING3);
	DUMPREG(DSI_CLK_TIMING);
	DUMPREG(DSI_TX_FIFO_VC_SIZE);
	DUMPREG(DSI_RX_FIFO_VC_SIZE);
	DUMPREG(DSI_COMPLEXIO_CFG2);
	DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
	DUMPREG(DSI_VM_TIMING4);
	DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
	DUMPREG(DSI_VM_TIMING5);
	DUMPREG(DSI_VM_TIMING6);
	DUMPREG(DSI_VM_TIMING7);
	DUMPREG(DSI_STOPCLK_TIMING);

	DUMPREG(DSI_VC_CTRL(0));
	DUMPREG(DSI_VC_TE(0));
	DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
	DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
	DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
	DUMPREG(DSI_VC_IRQSTATUS(0));
	DUMPREG(DSI_VC_IRQENABLE(0));

	DUMPREG(DSI_VC_CTRL(1));
	DUMPREG(DSI_VC_TE(1));
	DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
	DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
	DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
	DUMPREG(DSI_VC_IRQSTATUS(1));
	DUMPREG(DSI_VC_IRQENABLE(1));

	DUMPREG(DSI_VC_CTRL(2));
	DUMPREG(DSI_VC_TE(2));
	DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
	DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
	DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
	DUMPREG(DSI_VC_IRQSTATUS(2));
	DUMPREG(DSI_VC_IRQENABLE(2));

	DUMPREG(DSI_VC_CTRL(3));
	DUMPREG(DSI_VC_TE(3));
	DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
	DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
	DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
	DUMPREG(DSI_VC_IRQSTATUS(3));
	DUMPREG(DSI_VC_IRQENABLE(3));

	DUMPREG(DSI_DSIPHY_CFG0);
	DUMPREG(DSI_DSIPHY_CFG1);
	DUMPREG(DSI_DSIPHY_CFG2);
	DUMPREG(DSI_DSIPHY_CFG5);

	DUMPREG(DSI_PLL_CONTROL);
	DUMPREG(DSI_PLL_STATUS);
	DUMPREG(DSI_PLL_GO);
	DUMPREG(DSI_PLL_CONFIGURATION1);
	DUMPREG(DSI_PLL_CONFIGURATION2);

1705 1706
	dsi_disable_scp_clk(dsi);
	dsi_runtime_put(dsi);
T
Tomi Valkeinen 已提交
1707 1708 1709
#undef DUMPREG
}

1710
static int dsi1_dump_regs(struct seq_file *s, void *p)
1711
{
1712
	struct dsi_data *dsi = dsi_get_dsi_from_id(0);
1713

1714
	dsi_dump_dsi_regs(dsi, s);
1715
	return 0;
1716 1717
}

1718
static int dsi2_dump_regs(struct seq_file *s, void *p)
1719
{
1720
	struct dsi_data *dsi = dsi_get_dsi_from_id(1);
1721

1722
	dsi_dump_dsi_regs(dsi, s);
1723
	return 0;
1724 1725
}

1726
enum dsi_cio_power_state {
T
Tomi Valkeinen 已提交
1727 1728 1729 1730 1731
	DSI_COMPLEXIO_POWER_OFF		= 0x0,
	DSI_COMPLEXIO_POWER_ON		= 0x1,
	DSI_COMPLEXIO_POWER_ULPS	= 0x2,
};

1732
static int dsi_cio_power(struct dsi_data *dsi, enum dsi_cio_power_state state)
T
Tomi Valkeinen 已提交
1733 1734 1735 1736
{
	int t = 0;

	/* PWR_CMD */
1737
	REG_FLD_MOD(dsi, DSI_COMPLEXIO_CFG1, state, 28, 27);
T
Tomi Valkeinen 已提交
1738 1739

	/* PWR_STATUS */
1740
	while (FLD_GET(dsi_read_reg(dsi, DSI_COMPLEXIO_CFG1),
1741
			26, 25) != state) {
1742
		if (++t > 1000) {
T
Tomi Valkeinen 已提交
1743 1744 1745 1746
			DSSERR("failed to set complexio power state to "
					"%d\n", state);
			return -ENODEV;
		}
1747
		udelay(1);
T
Tomi Valkeinen 已提交
1748 1749 1750 1751 1752
	}

	return 0;
}

1753
static unsigned int dsi_get_line_buf_size(struct dsi_data *dsi)
1754 1755 1756 1757 1758 1759 1760
{
	int val;

	/* line buffer on OMAP3 is 1024 x 24bits */
	/* XXX: for some reason using full buffer size causes
	 * considerable TX slowdown with update sizes that fill the
	 * whole buffer */
1761
	if (!(dsi->data->quirks & DSI_QUIRK_GNQ))
1762 1763
		return 1023 * 3;

1764
	val = REG_GET(dsi, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */
1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778

	switch (val) {
	case 1:
		return 512 * 3;		/* 512x24 bits */
	case 2:
		return 682 * 3;		/* 682x24 bits */
	case 3:
		return 853 * 3;		/* 853x24 bits */
	case 4:
		return 1024 * 3;	/* 1024x24 bits */
	case 5:
		return 1194 * 3;	/* 1194x24 bits */
	case 6:
		return 1365 * 3;	/* 1365x24 bits */
1779 1780
	case 7:
		return 1920 * 3;	/* 1920x24 bits */
1781 1782
	default:
		BUG();
1783
		return 0;
1784 1785 1786
	}
}

1787
static int dsi_set_lane_config(struct dsi_data *dsi)
T
Tomi Valkeinen 已提交
1788
{
1789 1790 1791 1792 1793 1794 1795 1796
	static const u8 offsets[] = { 0, 4, 8, 12, 16 };
	static const enum dsi_lane_function functions[] = {
		DSI_LANE_CLK,
		DSI_LANE_DATA1,
		DSI_LANE_DATA2,
		DSI_LANE_DATA3,
		DSI_LANE_DATA4,
	};
T
Tomi Valkeinen 已提交
1797
	u32 r;
1798
	int i;
T
Tomi Valkeinen 已提交
1799

1800
	r = dsi_read_reg(dsi, DSI_COMPLEXIO_CFG1);
1801 1802

	for (i = 0; i < dsi->num_lanes_used; ++i) {
1803 1804 1805
		unsigned int offset = offsets[i];
		unsigned int polarity, lane_number;
		unsigned int t;
1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818

		for (t = 0; t < dsi->num_lanes_supported; ++t)
			if (dsi->lanes[t].function == functions[i])
				break;

		if (t == dsi->num_lanes_supported)
			return -EINVAL;

		lane_number = t;
		polarity = dsi->lanes[t].polarity;

		r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
		r = FLD_MOD(r, polarity, offset + 3, offset + 3);
1819 1820
	}

1821 1822
	/* clear the unused lanes */
	for (; i < dsi->num_lanes_supported; ++i) {
1823
		unsigned int offset = offsets[i];
1824 1825 1826

		r = FLD_MOD(r, 0, offset + 2, offset);
		r = FLD_MOD(r, 0, offset + 3, offset + 3);
1827
	}
T
Tomi Valkeinen 已提交
1828

1829
	dsi_write_reg(dsi, DSI_COMPLEXIO_CFG1, r);
T
Tomi Valkeinen 已提交
1830

1831
	return 0;
T
Tomi Valkeinen 已提交
1832 1833
}

1834
static inline unsigned int ns2ddr(struct dsi_data *dsi, unsigned int ns)
T
Tomi Valkeinen 已提交
1835 1836
{
	/* convert time in ns to ddr ticks, rounding up */
1837
	unsigned long ddr_clk = dsi->pll.cinfo.clkdco / 4;
1838

T
Tomi Valkeinen 已提交
1839 1840 1841
	return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
}

1842
static inline unsigned int ddr2ns(struct dsi_data *dsi, unsigned int ddr)
T
Tomi Valkeinen 已提交
1843
{
1844
	unsigned long ddr_clk = dsi->pll.cinfo.clkdco / 4;
1845

T
Tomi Valkeinen 已提交
1846 1847 1848
	return ddr * 1000 * 1000 / (ddr_clk / 1000);
}

1849
static void dsi_cio_timings(struct dsi_data *dsi)
T
Tomi Valkeinen 已提交
1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860
{
	u32 r;
	u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
	u32 tlpx_half, tclk_trail, tclk_zero;
	u32 tclk_prepare;

	/* calculate timings */

	/* 1 * DDR_CLK = 2 * UI */

	/* min 40ns + 4*UI	max 85ns + 6*UI */
1861
	ths_prepare = ns2ddr(dsi, 70) + 2;
T
Tomi Valkeinen 已提交
1862 1863

	/* min 145ns + 10*UI */
1864
	ths_prepare_ths_zero = ns2ddr(dsi, 175) + 2;
T
Tomi Valkeinen 已提交
1865 1866

	/* min max(8*UI, 60ns+4*UI) */
1867
	ths_trail = ns2ddr(dsi, 60) + 5;
T
Tomi Valkeinen 已提交
1868 1869

	/* min 100ns */
1870
	ths_exit = ns2ddr(dsi, 145);
T
Tomi Valkeinen 已提交
1871 1872

	/* tlpx min 50n */
1873
	tlpx_half = ns2ddr(dsi, 25);
T
Tomi Valkeinen 已提交
1874 1875

	/* min 60ns */
1876
	tclk_trail = ns2ddr(dsi, 60) + 2;
T
Tomi Valkeinen 已提交
1877 1878

	/* min 38ns, max 95ns */
1879
	tclk_prepare = ns2ddr(dsi, 65);
T
Tomi Valkeinen 已提交
1880 1881

	/* min tclk-prepare + tclk-zero = 300ns */
1882
	tclk_zero = ns2ddr(dsi, 260);
T
Tomi Valkeinen 已提交
1883 1884

	DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
1885 1886
		ths_prepare, ddr2ns(dsi, ths_prepare),
		ths_prepare_ths_zero, ddr2ns(dsi, ths_prepare_ths_zero));
T
Tomi Valkeinen 已提交
1887
	DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
1888 1889
			ths_trail, ddr2ns(dsi, ths_trail),
			ths_exit, ddr2ns(dsi, ths_exit));
T
Tomi Valkeinen 已提交
1890 1891 1892

	DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
			"tclk_zero %u (%uns)\n",
1893 1894 1895
			tlpx_half, ddr2ns(dsi, tlpx_half),
			tclk_trail, ddr2ns(dsi, tclk_trail),
			tclk_zero, ddr2ns(dsi, tclk_zero));
T
Tomi Valkeinen 已提交
1896
	DSSDBG("tclk_prepare %u (%uns)\n",
1897
			tclk_prepare, ddr2ns(dsi, tclk_prepare));
T
Tomi Valkeinen 已提交
1898 1899 1900

	/* program timings */

1901
	r = dsi_read_reg(dsi, DSI_DSIPHY_CFG0);
T
Tomi Valkeinen 已提交
1902 1903 1904 1905
	r = FLD_MOD(r, ths_prepare, 31, 24);
	r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
	r = FLD_MOD(r, ths_trail, 15, 8);
	r = FLD_MOD(r, ths_exit, 7, 0);
1906
	dsi_write_reg(dsi, DSI_DSIPHY_CFG0, r);
T
Tomi Valkeinen 已提交
1907

1908
	r = dsi_read_reg(dsi, DSI_DSIPHY_CFG1);
1909
	r = FLD_MOD(r, tlpx_half, 20, 16);
T
Tomi Valkeinen 已提交
1910 1911
	r = FLD_MOD(r, tclk_trail, 15, 8);
	r = FLD_MOD(r, tclk_zero, 7, 0);
1912

1913
	if (dsi->data->quirks & DSI_QUIRK_PHY_DCC) {
1914 1915 1916 1917 1918
		r = FLD_MOD(r, 0, 21, 21);	/* DCCEN = disable */
		r = FLD_MOD(r, 1, 22, 22);	/* CLKINP_DIVBY2EN = enable */
		r = FLD_MOD(r, 1, 23, 23);	/* CLKINP_SEL = enable */
	}

1919
	dsi_write_reg(dsi, DSI_DSIPHY_CFG1, r);
T
Tomi Valkeinen 已提交
1920

1921
	r = dsi_read_reg(dsi, DSI_DSIPHY_CFG2);
T
Tomi Valkeinen 已提交
1922
	r = FLD_MOD(r, tclk_prepare, 7, 0);
1923
	dsi_write_reg(dsi, DSI_DSIPHY_CFG2, r);
T
Tomi Valkeinen 已提交
1924 1925
}

1926
/* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
1927 1928 1929
static void dsi_cio_enable_lane_override(struct dsi_data *dsi,
					 unsigned int mask_p,
					 unsigned int mask_n)
1930
{
1931 1932
	int i;
	u32 l;
1933
	u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
1934

1935 1936 1937
	l = 0;

	for (i = 0; i < dsi->num_lanes_supported; ++i) {
1938
		unsigned int p = dsi->lanes[i].polarity;
1939 1940 1941 1942 1943 1944 1945 1946

		if (mask_p & (1 << i))
			l |= 1 << (i * 2 + (p ? 0 : 1));

		if (mask_n & (1 << i))
			l |= 1 << (i * 2 + (p ? 1 : 0));
	}

1947 1948 1949 1950 1951
	/*
	 * Bits in REGLPTXSCPDAT4TO0DXDY:
	 * 17: DY0 18: DX0
	 * 19: DY1 20: DX1
	 * 21: DY2 22: DX2
1952 1953
	 * 23: DY3 24: DX3
	 * 25: DY4 26: DX4
1954 1955 1956
	 */

	/* Set the lane override configuration */
1957 1958

	/* REGLPTXSCPDAT4TO0DXDY */
1959
	REG_FLD_MOD(dsi, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
1960 1961

	/* Enable lane override */
1962 1963

	/* ENLPTXSCPDAT */
1964
	REG_FLD_MOD(dsi, DSI_DSIPHY_CFG10, 1, 27, 27);
1965 1966
}

1967
static void dsi_cio_disable_lane_override(struct dsi_data *dsi)
1968 1969
{
	/* Disable lane override */
1970
	REG_FLD_MOD(dsi, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
1971
	/* Reset the lane override configuration */
1972
	/* REGLPTXSCPDAT4TO0DXDY */
1973
	REG_FLD_MOD(dsi, DSI_DSIPHY_CFG10, 0, 22, 17);
1974
}
T
Tomi Valkeinen 已提交
1975

1976
static int dsi_cio_wait_tx_clk_esc_reset(struct dsi_data *dsi)
1977
{
1978 1979 1980 1981 1982 1983
	int t, i;
	bool in_use[DSI_MAX_NR_LANES];
	static const u8 offsets_old[] = { 28, 27, 26 };
	static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
	const u8 *offsets;

1984
	if (dsi->data->quirks & DSI_QUIRK_REVERSE_TXCLKESC)
1985 1986 1987
		offsets = offsets_old;
	else
		offsets = offsets_new;
1988

1989 1990
	for (i = 0; i < dsi->num_lanes_supported; ++i)
		in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
1991 1992 1993 1994 1995 1996

	t = 100000;
	while (true) {
		u32 l;
		int ok;

1997
		l = dsi_read_reg(dsi, DSI_DSIPHY_CFG5);
1998 1999

		ok = 0;
2000 2001
		for (i = 0; i < dsi->num_lanes_supported; ++i) {
			if (!in_use[i] || (l & (1 << offsets[i])))
2002 2003 2004
				ok++;
		}

2005
		if (ok == dsi->num_lanes_supported)
2006 2007 2008
			break;

		if (--t == 0) {
2009 2010
			for (i = 0; i < dsi->num_lanes_supported; ++i) {
				if (!in_use[i] || (l & (1 << offsets[i])))
2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022
					continue;

				DSSERR("CIO TXCLKESC%d domain not coming " \
						"out of reset\n", i);
			}
			return -EIO;
		}
	}

	return 0;
}

2023
/* return bitmask of enabled lanes, lane0 being the lsb */
2024
static unsigned int dsi_get_lane_mask(struct dsi_data *dsi)
2025
{
2026
	unsigned int mask = 0;
2027
	int i;
2028

2029 2030 2031 2032
	for (i = 0; i < dsi->num_lanes_supported; ++i) {
		if (dsi->lanes[i].function != DSI_LANE_UNUSED)
			mask |= 1 << i;
	}
2033

2034
	return mask;
2035 2036
}

2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067
/* OMAP4 CONTROL_DSIPHY */
#define OMAP4_DSIPHY_SYSCON_OFFSET			0x78

#define OMAP4_DSI2_LANEENABLE_SHIFT			29
#define OMAP4_DSI2_LANEENABLE_MASK			(0x7 << 29)
#define OMAP4_DSI1_LANEENABLE_SHIFT			24
#define OMAP4_DSI1_LANEENABLE_MASK			(0x1f << 24)
#define OMAP4_DSI1_PIPD_SHIFT				19
#define OMAP4_DSI1_PIPD_MASK				(0x1f << 19)
#define OMAP4_DSI2_PIPD_SHIFT				14
#define OMAP4_DSI2_PIPD_MASK				(0x1f << 14)

static int dsi_omap4_mux_pads(struct dsi_data *dsi, unsigned int lanes)
{
	u32 enable_mask, enable_shift;
	u32 pipd_mask, pipd_shift;

	if (dsi->module_id == 0) {
		enable_mask = OMAP4_DSI1_LANEENABLE_MASK;
		enable_shift = OMAP4_DSI1_LANEENABLE_SHIFT;
		pipd_mask = OMAP4_DSI1_PIPD_MASK;
		pipd_shift = OMAP4_DSI1_PIPD_SHIFT;
	} else if (dsi->module_id == 1) {
		enable_mask = OMAP4_DSI2_LANEENABLE_MASK;
		enable_shift = OMAP4_DSI2_LANEENABLE_SHIFT;
		pipd_mask = OMAP4_DSI2_PIPD_MASK;
		pipd_shift = OMAP4_DSI2_PIPD_SHIFT;
	} else {
		return -ENODEV;
	}

2068 2069 2070
	return regmap_update_bits(dsi->syscon, OMAP4_DSIPHY_SYSCON_OFFSET,
		enable_mask | pipd_mask,
		(lanes << enable_shift) | (lanes << pipd_shift));
2071 2072
}

2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096
/* OMAP5 CONTROL_DSIPHY */

#define OMAP5_DSIPHY_SYSCON_OFFSET	0x74

#define OMAP5_DSI1_LANEENABLE_SHIFT	24
#define OMAP5_DSI2_LANEENABLE_SHIFT	19
#define OMAP5_DSI_LANEENABLE_MASK	0x1f

static int dsi_omap5_mux_pads(struct dsi_data *dsi, unsigned int lanes)
{
	u32 enable_shift;

	if (dsi->module_id == 0)
		enable_shift = OMAP5_DSI1_LANEENABLE_SHIFT;
	else if (dsi->module_id == 1)
		enable_shift = OMAP5_DSI2_LANEENABLE_SHIFT;
	else
		return -ENODEV;

	return regmap_update_bits(dsi->syscon, OMAP5_DSIPHY_SYSCON_OFFSET,
		OMAP5_DSI_LANEENABLE_MASK << enable_shift,
		lanes << enable_shift);
}

2097 2098
static int dsi_enable_pads(struct dsi_data *dsi, unsigned int lane_mask)
{
2099 2100 2101 2102 2103
	if (dsi->data->model == DSI_MODEL_OMAP4)
		return dsi_omap4_mux_pads(dsi, lane_mask);
	if (dsi->data->model == DSI_MODEL_OMAP5)
		return dsi_omap5_mux_pads(dsi, lane_mask);
	return 0;
2104 2105 2106 2107
}

static void dsi_disable_pads(struct dsi_data *dsi)
{
2108 2109 2110 2111
	if (dsi->data->model == DSI_MODEL_OMAP4)
		dsi_omap4_mux_pads(dsi, 0);
	else if (dsi->data->model == DSI_MODEL_OMAP5)
		dsi_omap5_mux_pads(dsi, 0);
2112 2113
}

2114
static int dsi_cio_init(struct dsi_data *dsi)
T
Tomi Valkeinen 已提交
2115
{
2116
	int r;
2117
	u32 l;
T
Tomi Valkeinen 已提交
2118

2119
	DSSDBG("DSI CIO init starts");
T
Tomi Valkeinen 已提交
2120

2121
	r = dsi_enable_pads(dsi, dsi_get_lane_mask(dsi));
2122 2123
	if (r)
		return r;
2124

2125
	dsi_enable_scp_clk(dsi);
2126

T
Tomi Valkeinen 已提交
2127 2128 2129
	/* A dummy read using the SCP interface to any DSIPHY register is
	 * required after DSIPHY reset to complete the reset of the DSI complex
	 * I/O. */
2130
	dsi_read_reg(dsi, DSI_DSIPHY_CFG5);
T
Tomi Valkeinen 已提交
2131

2132
	if (!wait_for_bit_change(dsi, DSI_DSIPHY_CFG5, 30, 1)) {
2133 2134 2135
		DSSERR("CIO SCP Clock domain not coming out of reset.\n");
		r = -EIO;
		goto err_scp_clk_dom;
T
Tomi Valkeinen 已提交
2136 2137
	}

2138
	r = dsi_set_lane_config(dsi);
2139 2140
	if (r)
		goto err_scp_clk_dom;
T
Tomi Valkeinen 已提交
2141

2142
	/* set TX STOP MODE timer to maximum for this operation */
2143
	l = dsi_read_reg(dsi, DSI_TIMING1);
2144 2145 2146 2147
	l = FLD_MOD(l, 1, 15, 15);	/* FORCE_TX_STOP_MODE_IO */
	l = FLD_MOD(l, 1, 14, 14);	/* STOP_STATE_X16_IO */
	l = FLD_MOD(l, 1, 13, 13);	/* STOP_STATE_X4_IO */
	l = FLD_MOD(l, 0x1fff, 12, 0);	/* STOP_STATE_COUNTER_IO */
2148
	dsi_write_reg(dsi, DSI_TIMING1, l);
2149

2150
	if (dsi->ulps_enabled) {
2151
		unsigned int mask_p;
2152
		int i;
2153

2154 2155
		DSSDBG("manual ulps exit\n");

2156 2157 2158 2159 2160
		/* ULPS is exited by Mark-1 state for 1ms, followed by
		 * stop state. DSS HW cannot do this via the normal
		 * ULPS exit sequence, as after reset the DSS HW thinks
		 * that we are not in ULPS mode, and refuses to send the
		 * sequence. So we need to send the ULPS exit sequence
2161 2162
		 * manually by setting positive lines high and negative lines
		 * low for 1ms.
2163 2164
		 */

2165
		mask_p = 0;
2166

2167 2168 2169 2170 2171
		for (i = 0; i < dsi->num_lanes_supported; ++i) {
			if (dsi->lanes[i].function == DSI_LANE_UNUSED)
				continue;
			mask_p |= 1 << i;
		}
2172

2173
		dsi_cio_enable_lane_override(dsi, mask_p, 0);
2174
	}
T
Tomi Valkeinen 已提交
2175

2176
	r = dsi_cio_power(dsi, DSI_COMPLEXIO_POWER_ON);
T
Tomi Valkeinen 已提交
2177
	if (r)
2178 2179
		goto err_cio_pwr;

2180
	if (!wait_for_bit_change(dsi, DSI_COMPLEXIO_CFG1, 29, 1)) {
2181 2182 2183 2184 2185
		DSSERR("CIO PWR clock domain not coming out of reset.\n");
		r = -ENODEV;
		goto err_cio_pwr_dom;
	}

2186 2187 2188
	dsi_if_enable(dsi, true);
	dsi_if_enable(dsi, false);
	REG_FLD_MOD(dsi, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
T
Tomi Valkeinen 已提交
2189

2190
	r = dsi_cio_wait_tx_clk_esc_reset(dsi);
2191 2192 2193
	if (r)
		goto err_tx_clk_esc_rst;

2194
	if (dsi->ulps_enabled) {
2195 2196 2197 2198 2199 2200 2201
		/* Keep Mark-1 state for 1ms (as per DSI spec) */
		ktime_t wait = ns_to_ktime(1000 * 1000);
		set_current_state(TASK_UNINTERRUPTIBLE);
		schedule_hrtimeout(&wait, HRTIMER_MODE_REL);

		/* Disable the override. The lanes should be set to Mark-11
		 * state by the HW */
2202
		dsi_cio_disable_lane_override(dsi);
2203 2204 2205
	}

	/* FORCE_TX_STOP_MODE_IO */
2206
	REG_FLD_MOD(dsi, DSI_TIMING1, 0, 15, 15);
2207

2208
	dsi_cio_timings(dsi);
T
Tomi Valkeinen 已提交
2209

2210
	if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
2211
		/* DDR_CLK_ALWAYS_ON */
2212
		REG_FLD_MOD(dsi, DSI_CLK_CTRL,
2213
			dsi->vm_timings.ddr_clk_always_on, 13, 13);
2214 2215
	}

2216
	dsi->ulps_enabled = false;
T
Tomi Valkeinen 已提交
2217 2218

	DSSDBG("CIO init done\n");
2219 2220 2221

	return 0;

2222
err_tx_clk_esc_rst:
2223
	REG_FLD_MOD(dsi, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
2224
err_cio_pwr_dom:
2225
	dsi_cio_power(dsi, DSI_COMPLEXIO_POWER_OFF);
2226
err_cio_pwr:
2227
	if (dsi->ulps_enabled)
2228
		dsi_cio_disable_lane_override(dsi);
2229
err_scp_clk_dom:
2230
	dsi_disable_scp_clk(dsi);
2231
	dsi_disable_pads(dsi);
T
Tomi Valkeinen 已提交
2232 2233 2234
	return r;
}

2235
static void dsi_cio_uninit(struct dsi_data *dsi)
T
Tomi Valkeinen 已提交
2236
{
2237
	/* DDR_CLK_ALWAYS_ON */
2238
	REG_FLD_MOD(dsi, DSI_CLK_CTRL, 0, 13, 13);
2239

2240 2241
	dsi_cio_power(dsi, DSI_COMPLEXIO_POWER_OFF);
	dsi_disable_scp_clk(dsi);
2242
	dsi_disable_pads(dsi);
T
Tomi Valkeinen 已提交
2243 2244
}

2245 2246 2247
static void dsi_config_tx_fifo(struct dsi_data *dsi,
			       enum fifo_size size1, enum fifo_size size2,
			       enum fifo_size size3, enum fifo_size size4)
T
Tomi Valkeinen 已提交
2248 2249 2250 2251 2252
{
	u32 r = 0;
	int add = 0;
	int i;

T
Tomi Valkeinen 已提交
2253 2254 2255 2256
	dsi->vc[0].tx_fifo_size = size1;
	dsi->vc[1].tx_fifo_size = size2;
	dsi->vc[2].tx_fifo_size = size3;
	dsi->vc[3].tx_fifo_size = size4;
T
Tomi Valkeinen 已提交
2257 2258 2259

	for (i = 0; i < 4; i++) {
		u8 v;
T
Tomi Valkeinen 已提交
2260
		int size = dsi->vc[i].tx_fifo_size;
T
Tomi Valkeinen 已提交
2261 2262 2263 2264

		if (add + size > 4) {
			DSSERR("Illegal FIFO configuration\n");
			BUG();
2265
			return;
T
Tomi Valkeinen 已提交
2266 2267 2268 2269 2270 2271 2272 2273
		}

		v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
		r |= v << (8 * i);
		/*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
		add += size;
	}

2274
	dsi_write_reg(dsi, DSI_TX_FIFO_VC_SIZE, r);
T
Tomi Valkeinen 已提交
2275 2276
}

2277
static void dsi_config_rx_fifo(struct dsi_data *dsi,
2278
		enum fifo_size size1, enum fifo_size size2,
T
Tomi Valkeinen 已提交
2279 2280 2281 2282 2283 2284
		enum fifo_size size3, enum fifo_size size4)
{
	u32 r = 0;
	int add = 0;
	int i;

T
Tomi Valkeinen 已提交
2285 2286 2287 2288
	dsi->vc[0].rx_fifo_size = size1;
	dsi->vc[1].rx_fifo_size = size2;
	dsi->vc[2].rx_fifo_size = size3;
	dsi->vc[3].rx_fifo_size = size4;
T
Tomi Valkeinen 已提交
2289 2290 2291

	for (i = 0; i < 4; i++) {
		u8 v;
T
Tomi Valkeinen 已提交
2292
		int size = dsi->vc[i].rx_fifo_size;
T
Tomi Valkeinen 已提交
2293 2294 2295 2296

		if (add + size > 4) {
			DSSERR("Illegal FIFO configuration\n");
			BUG();
2297
			return;
T
Tomi Valkeinen 已提交
2298 2299 2300 2301 2302 2303 2304 2305
		}

		v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
		r |= v << (8 * i);
		/*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
		add += size;
	}

2306
	dsi_write_reg(dsi, DSI_RX_FIFO_VC_SIZE, r);
T
Tomi Valkeinen 已提交
2307 2308
}

2309
static int dsi_force_tx_stop_mode_io(struct dsi_data *dsi)
T
Tomi Valkeinen 已提交
2310 2311 2312
{
	u32 r;

2313
	r = dsi_read_reg(dsi, DSI_TIMING1);
T
Tomi Valkeinen 已提交
2314
	r = FLD_MOD(r, 1, 15, 15);	/* FORCE_TX_STOP_MODE_IO */
2315
	dsi_write_reg(dsi, DSI_TIMING1, r);
T
Tomi Valkeinen 已提交
2316

2317
	if (!wait_for_bit_change(dsi, DSI_TIMING1, 15, 0)) {
T
Tomi Valkeinen 已提交
2318 2319 2320 2321 2322 2323 2324
		DSSERR("TX_STOP bit not going down\n");
		return -EIO;
	}

	return 0;
}

2325
static bool dsi_vc_is_enabled(struct dsi_data *dsi, int channel)
2326
{
2327
	return REG_GET(dsi, DSI_VC_CTRL(channel), 0, 0);
2328 2329 2330 2331
}

static void dsi_packet_sent_handler_vp(void *data, u32 mask)
{
2332 2333
	struct dsi_packet_sent_handler_data *vp_data =
		(struct dsi_packet_sent_handler_data *) data;
2334
	struct dsi_data *dsi = vp_data->dsi;
2335 2336
	const int channel = dsi->update_channel;
	u8 bit = dsi->te_enabled ? 30 : 31;
2337

2338
	if (REG_GET(dsi, DSI_VC_TE(channel), bit, bit) == 0)
2339
		complete(vp_data->completion);
2340 2341
}

2342
static int dsi_sync_vc_vp(struct dsi_data *dsi, int channel)
2343
{
2344
	DECLARE_COMPLETION_ONSTACK(completion);
2345
	struct dsi_packet_sent_handler_data vp_data = {
2346
		.dsi = dsi,
2347 2348
		.completion = &completion
	};
2349 2350 2351
	int r = 0;
	u8 bit;

2352
	bit = dsi->te_enabled ? 30 : 31;
2353

2354
	r = dsi_register_isr_vc(dsi, channel, dsi_packet_sent_handler_vp,
2355
		&vp_data, DSI_VC_IRQ_PACKET_SENT);
2356 2357 2358 2359
	if (r)
		goto err0;

	/* Wait for completion only if TE_EN/TE_START is still set */
2360
	if (REG_GET(dsi, DSI_VC_TE(channel), bit, bit)) {
2361 2362 2363 2364 2365 2366 2367 2368
		if (wait_for_completion_timeout(&completion,
				msecs_to_jiffies(10)) == 0) {
			DSSERR("Failed to complete previous frame transfer\n");
			r = -EIO;
			goto err1;
		}
	}

2369
	dsi_unregister_isr_vc(dsi, channel, dsi_packet_sent_handler_vp,
2370
		&vp_data, DSI_VC_IRQ_PACKET_SENT);
2371 2372 2373

	return 0;
err1:
2374
	dsi_unregister_isr_vc(dsi, channel, dsi_packet_sent_handler_vp,
2375
		&vp_data, DSI_VC_IRQ_PACKET_SENT);
2376 2377 2378 2379 2380 2381
err0:
	return r;
}

static void dsi_packet_sent_handler_l4(void *data, u32 mask)
{
2382 2383
	struct dsi_packet_sent_handler_data *l4_data =
		(struct dsi_packet_sent_handler_data *) data;
2384
	struct dsi_data *dsi = l4_data->dsi;
2385
	const int channel = dsi->update_channel;
2386

2387
	if (REG_GET(dsi, DSI_VC_CTRL(channel), 5, 5) == 0)
2388
		complete(l4_data->completion);
2389 2390
}

2391
static int dsi_sync_vc_l4(struct dsi_data *dsi, int channel)
2392 2393
{
	DECLARE_COMPLETION_ONSTACK(completion);
2394
	struct dsi_packet_sent_handler_data l4_data = {
2395
		.dsi = dsi,
2396 2397
		.completion = &completion
	};
2398
	int r = 0;
2399

2400
	r = dsi_register_isr_vc(dsi, channel, dsi_packet_sent_handler_l4,
2401
		&l4_data, DSI_VC_IRQ_PACKET_SENT);
2402 2403 2404 2405
	if (r)
		goto err0;

	/* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
2406
	if (REG_GET(dsi, DSI_VC_CTRL(channel), 5, 5)) {
2407 2408 2409 2410 2411 2412 2413 2414
		if (wait_for_completion_timeout(&completion,
				msecs_to_jiffies(10)) == 0) {
			DSSERR("Failed to complete previous l4 transfer\n");
			r = -EIO;
			goto err1;
		}
	}

2415
	dsi_unregister_isr_vc(dsi, channel, dsi_packet_sent_handler_l4,
2416
		&l4_data, DSI_VC_IRQ_PACKET_SENT);
2417 2418 2419

	return 0;
err1:
2420
	dsi_unregister_isr_vc(dsi, channel, dsi_packet_sent_handler_l4,
2421
		&l4_data, DSI_VC_IRQ_PACKET_SENT);
2422 2423 2424 2425
err0:
	return r;
}

2426
static int dsi_sync_vc(struct dsi_data *dsi, int channel)
2427
{
2428
	WARN_ON(!dsi_bus_is_locked(dsi));
2429 2430 2431

	WARN_ON(in_interrupt());

2432
	if (!dsi_vc_is_enabled(dsi, channel))
2433 2434
		return 0;

2435 2436
	switch (dsi->vc[channel].source) {
	case DSI_VC_SOURCE_VP:
2437
		return dsi_sync_vc_vp(dsi, channel);
2438
	case DSI_VC_SOURCE_L4:
2439
		return dsi_sync_vc_l4(dsi, channel);
2440 2441
	default:
		BUG();
2442
		return -EINVAL;
2443 2444 2445
	}
}

2446
static int dsi_vc_enable(struct dsi_data *dsi, int channel, bool enable)
T
Tomi Valkeinen 已提交
2447
{
2448 2449
	DSSDBG("dsi_vc_enable channel %d, enable %d\n",
			channel, enable);
T
Tomi Valkeinen 已提交
2450 2451 2452

	enable = enable ? 1 : 0;

2453
	REG_FLD_MOD(dsi, DSI_VC_CTRL(channel), enable, 0, 0);
T
Tomi Valkeinen 已提交
2454

2455
	if (!wait_for_bit_change(dsi, DSI_VC_CTRL(channel), 0, enable)) {
2456 2457
		DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
		return -EIO;
T
Tomi Valkeinen 已提交
2458 2459 2460 2461 2462
	}

	return 0;
}

2463
static void dsi_vc_initial_config(struct dsi_data *dsi, int channel)
T
Tomi Valkeinen 已提交
2464 2465 2466
{
	u32 r;

2467
	DSSDBG("Initial config of virtual channel %d", channel);
T
Tomi Valkeinen 已提交
2468

2469
	r = dsi_read_reg(dsi, DSI_VC_CTRL(channel));
T
Tomi Valkeinen 已提交
2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481

	if (FLD_GET(r, 15, 15)) /* VC_BUSY */
		DSSERR("VC(%d) busy when trying to configure it!\n",
				channel);

	r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
	r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN  */
	r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
	r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
	r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
	r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
	r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
2482
	if (dsi->data->quirks & DSI_QUIRK_VC_OCP_WIDTH)
2483
		r = FLD_MOD(r, 3, 11, 10);	/* OCP_WIDTH = 32 bit */
T
Tomi Valkeinen 已提交
2484 2485 2486 2487

	r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
	r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */

2488
	dsi_write_reg(dsi, DSI_VC_CTRL(channel), r);
2489 2490

	dsi->vc[channel].source = DSI_VC_SOURCE_L4;
T
Tomi Valkeinen 已提交
2491 2492
}

2493 2494
static int dsi_vc_config_source(struct dsi_data *dsi, int channel,
				enum dsi_vc_source source)
T
Tomi Valkeinen 已提交
2495
{
2496
	if (dsi->vc[channel].source == source)
2497
		return 0;
T
Tomi Valkeinen 已提交
2498

2499
	DSSDBG("Source config of virtual channel %d", channel);
T
Tomi Valkeinen 已提交
2500

2501
	dsi_sync_vc(dsi, channel);
2502

2503
	dsi_vc_enable(dsi, channel, 0);
T
Tomi Valkeinen 已提交
2504

2505
	/* VC_BUSY */
2506
	if (!wait_for_bit_change(dsi, DSI_VC_CTRL(channel), 15, 0)) {
T
Tomi Valkeinen 已提交
2507
		DSSERR("vc(%d) busy when trying to config for VP\n", channel);
2508 2509
		return -EIO;
	}
T
Tomi Valkeinen 已提交
2510

2511
	/* SOURCE, 0 = L4, 1 = video port */
2512
	REG_FLD_MOD(dsi, DSI_VC_CTRL(channel), source, 1, 1);
T
Tomi Valkeinen 已提交
2513

2514
	/* DCS_CMD_ENABLE */
2515
	if (dsi->data->quirks & DSI_QUIRK_DCS_CMD_CONFIG_VC) {
2516
		bool enable = source == DSI_VC_SOURCE_VP;
2517
		REG_FLD_MOD(dsi, DSI_VC_CTRL(channel), enable, 30, 30);
2518
	}
2519

2520
	dsi_vc_enable(dsi, channel, 1);
T
Tomi Valkeinen 已提交
2521

2522
	dsi->vc[channel].source = source;
2523 2524

	return 0;
T
Tomi Valkeinen 已提交
2525 2526
}

2527
static void dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
2528
		bool enable)
T
Tomi Valkeinen 已提交
2529
{
2530
	struct dsi_data *dsi = to_dsi_data(dssdev);
2531

T
Tomi Valkeinen 已提交
2532 2533
	DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);

2534
	WARN_ON(!dsi_bus_is_locked(dsi));
2535

2536 2537
	dsi_vc_enable(dsi, channel, 0);
	dsi_if_enable(dsi, 0);
T
Tomi Valkeinen 已提交
2538

2539
	REG_FLD_MOD(dsi, DSI_VC_CTRL(channel), enable, 9, 9);
T
Tomi Valkeinen 已提交
2540

2541 2542
	dsi_vc_enable(dsi, channel, 1);
	dsi_if_enable(dsi, 1);
T
Tomi Valkeinen 已提交
2543

2544
	dsi_force_tx_stop_mode_io(dsi);
2545 2546

	/* start the DDR clock by sending a NULL packet */
2547
	if (dsi->vm_timings.ddr_clk_always_on && enable)
2548
		dsi_vc_send_null(dsi, channel);
T
Tomi Valkeinen 已提交
2549 2550
}

2551
static void dsi_vc_flush_long_data(struct dsi_data *dsi, int channel)
T
Tomi Valkeinen 已提交
2552
{
2553
	while (REG_GET(dsi, DSI_VC_CTRL(channel), 20, 20)) {
T
Tomi Valkeinen 已提交
2554
		u32 val;
2555
		val = dsi_read_reg(dsi, DSI_VC_SHORT_PACKET_HEADER(channel));
T
Tomi Valkeinen 已提交
2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600
		DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
				(val >> 0) & 0xff,
				(val >> 8) & 0xff,
				(val >> 16) & 0xff,
				(val >> 24) & 0xff);
	}
}

static void dsi_show_rx_ack_with_err(u16 err)
{
	DSSERR("\tACK with ERROR (%#x):\n", err);
	if (err & (1 << 0))
		DSSERR("\t\tSoT Error\n");
	if (err & (1 << 1))
		DSSERR("\t\tSoT Sync Error\n");
	if (err & (1 << 2))
		DSSERR("\t\tEoT Sync Error\n");
	if (err & (1 << 3))
		DSSERR("\t\tEscape Mode Entry Command Error\n");
	if (err & (1 << 4))
		DSSERR("\t\tLP Transmit Sync Error\n");
	if (err & (1 << 5))
		DSSERR("\t\tHS Receive Timeout Error\n");
	if (err & (1 << 6))
		DSSERR("\t\tFalse Control Error\n");
	if (err & (1 << 7))
		DSSERR("\t\t(reserved7)\n");
	if (err & (1 << 8))
		DSSERR("\t\tECC Error, single-bit (corrected)\n");
	if (err & (1 << 9))
		DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
	if (err & (1 << 10))
		DSSERR("\t\tChecksum Error\n");
	if (err & (1 << 11))
		DSSERR("\t\tData type not recognized\n");
	if (err & (1 << 12))
		DSSERR("\t\tInvalid VC ID\n");
	if (err & (1 << 13))
		DSSERR("\t\tInvalid Transmission Length\n");
	if (err & (1 << 14))
		DSSERR("\t\t(reserved14)\n");
	if (err & (1 << 15))
		DSSERR("\t\tDSI Protocol Violation\n");
}

2601
static u16 dsi_vc_flush_receive_data(struct dsi_data *dsi, int channel)
T
Tomi Valkeinen 已提交
2602 2603
{
	/* RX_FIFO_NOT_EMPTY */
2604
	while (REG_GET(dsi, DSI_VC_CTRL(channel), 20, 20)) {
T
Tomi Valkeinen 已提交
2605 2606
		u32 val;
		u8 dt;
2607
		val = dsi_read_reg(dsi, DSI_VC_SHORT_PACKET_HEADER(channel));
2608
		DSSERR("\trawval %#08x\n", val);
T
Tomi Valkeinen 已提交
2609
		dt = FLD_GET(val, 5, 0);
2610
		if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
T
Tomi Valkeinen 已提交
2611 2612
			u16 err = FLD_GET(val, 23, 8);
			dsi_show_rx_ack_with_err(err);
2613
		} else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
2614
			DSSERR("\tDCS short response, 1 byte: %#x\n",
T
Tomi Valkeinen 已提交
2615
					FLD_GET(val, 23, 8));
2616
		} else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
2617
			DSSERR("\tDCS short response, 2 byte: %#x\n",
T
Tomi Valkeinen 已提交
2618
					FLD_GET(val, 23, 8));
2619
		} else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
2620
			DSSERR("\tDCS long response, len %d\n",
T
Tomi Valkeinen 已提交
2621
					FLD_GET(val, 23, 8));
2622
			dsi_vc_flush_long_data(dsi, channel);
T
Tomi Valkeinen 已提交
2623 2624 2625 2626 2627 2628 2629
		} else {
			DSSERR("\tunknown datatype 0x%02x\n", dt);
		}
	}
	return 0;
}

2630
static int dsi_vc_send_bta(struct dsi_data *dsi, int channel)
T
Tomi Valkeinen 已提交
2631
{
2632
	if (dsi->debug_write || dsi->debug_read)
T
Tomi Valkeinen 已提交
2633 2634
		DSSDBG("dsi_vc_send_bta %d\n", channel);

2635
	WARN_ON(!dsi_bus_is_locked(dsi));
T
Tomi Valkeinen 已提交
2636

2637
	/* RX_FIFO_NOT_EMPTY */
2638
	if (REG_GET(dsi, DSI_VC_CTRL(channel), 20, 20)) {
T
Tomi Valkeinen 已提交
2639
		DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
2640
		dsi_vc_flush_receive_data(dsi, channel);
T
Tomi Valkeinen 已提交
2641 2642
	}

2643
	REG_FLD_MOD(dsi, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
T
Tomi Valkeinen 已提交
2644

2645
	/* flush posted write */
2646
	dsi_read_reg(dsi, DSI_VC_CTRL(channel));
2647

T
Tomi Valkeinen 已提交
2648 2649 2650
	return 0;
}

2651
static int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
T
Tomi Valkeinen 已提交
2652
{
2653
	struct dsi_data *dsi = to_dsi_data(dssdev);
2654
	DECLARE_COMPLETION_ONSTACK(completion);
T
Tomi Valkeinen 已提交
2655 2656 2657
	int r = 0;
	u32 err;

2658
	r = dsi_register_isr_vc(dsi, channel, dsi_completion_handler,
2659 2660 2661
			&completion, DSI_VC_IRQ_BTA);
	if (r)
		goto err0;
T
Tomi Valkeinen 已提交
2662

2663
	r = dsi_register_isr(dsi, dsi_completion_handler, &completion,
2664
			DSI_IRQ_ERROR_MASK);
T
Tomi Valkeinen 已提交
2665
	if (r)
2666
		goto err1;
T
Tomi Valkeinen 已提交
2667

2668
	r = dsi_vc_send_bta(dsi, channel);
2669 2670 2671
	if (r)
		goto err2;

2672
	if (wait_for_completion_timeout(&completion,
T
Tomi Valkeinen 已提交
2673 2674 2675
				msecs_to_jiffies(500)) == 0) {
		DSSERR("Failed to receive BTA\n");
		r = -EIO;
2676
		goto err2;
T
Tomi Valkeinen 已提交
2677 2678
	}

2679
	err = dsi_get_errors(dsi);
T
Tomi Valkeinen 已提交
2680 2681 2682
	if (err) {
		DSSERR("Error while sending BTA: %x\n", err);
		r = -EIO;
2683
		goto err2;
T
Tomi Valkeinen 已提交
2684
	}
2685
err2:
2686
	dsi_unregister_isr(dsi, dsi_completion_handler, &completion,
2687
			DSI_IRQ_ERROR_MASK);
2688
err1:
2689
	dsi_unregister_isr_vc(dsi, channel, dsi_completion_handler,
2690 2691
			&completion, DSI_VC_IRQ_BTA);
err0:
T
Tomi Valkeinen 已提交
2692 2693 2694
	return r;
}

2695 2696
static inline void dsi_vc_write_long_header(struct dsi_data *dsi, int channel,
					    u8 data_type, u16 len, u8 ecc)
T
Tomi Valkeinen 已提交
2697 2698 2699 2700
{
	u32 val;
	u8 data_id;

2701
	WARN_ON(!dsi_bus_is_locked(dsi));
T
Tomi Valkeinen 已提交
2702

2703
	data_id = data_type | dsi->vc[channel].vc_id << 6;
T
Tomi Valkeinen 已提交
2704 2705 2706 2707

	val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
		FLD_VAL(ecc, 31, 24);

2708
	dsi_write_reg(dsi, DSI_VC_LONG_PACKET_HEADER(channel), val);
T
Tomi Valkeinen 已提交
2709 2710
}

2711 2712
static inline void dsi_vc_write_long_payload(struct dsi_data *dsi, int channel,
					     u8 b1, u8 b2, u8 b3, u8 b4)
T
Tomi Valkeinen 已提交
2713 2714 2715 2716 2717 2718 2719 2720
{
	u32 val;

	val = b4 << 24 | b3 << 16 | b2 << 8  | b1 << 0;

/*	DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
			b1, b2, b3, b4, val); */

2721
	dsi_write_reg(dsi, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
T
Tomi Valkeinen 已提交
2722 2723
}

2724 2725
static int dsi_vc_send_long(struct dsi_data *dsi, int channel, u8 data_type,
			    u8 *data, u16 len, u8 ecc)
T
Tomi Valkeinen 已提交
2726 2727 2728 2729 2730 2731 2732
{
	/*u32 val; */
	int i;
	u8 *p;
	int r = 0;
	u8 b1, b2, b3, b4;

2733
	if (dsi->debug_write)
T
Tomi Valkeinen 已提交
2734 2735 2736
		DSSDBG("dsi_vc_send_long, %d bytes\n", len);

	/* len + header */
T
Tomi Valkeinen 已提交
2737
	if (dsi->vc[channel].tx_fifo_size * 32 * 4 < len + 4) {
T
Tomi Valkeinen 已提交
2738 2739 2740 2741
		DSSERR("unable to send long packet: packet too long.\n");
		return -EINVAL;
	}

2742
	dsi_vc_config_source(dsi, channel, DSI_VC_SOURCE_L4);
T
Tomi Valkeinen 已提交
2743

2744
	dsi_vc_write_long_header(dsi, channel, data_type, len, ecc);
T
Tomi Valkeinen 已提交
2745 2746 2747

	p = data;
	for (i = 0; i < len >> 2; i++) {
2748
		if (dsi->debug_write)
T
Tomi Valkeinen 已提交
2749 2750 2751 2752 2753 2754 2755
			DSSDBG("\tsending full packet %d\n", i);

		b1 = *p++;
		b2 = *p++;
		b3 = *p++;
		b4 = *p++;

2756
		dsi_vc_write_long_payload(dsi, channel, b1, b2, b3, b4);
T
Tomi Valkeinen 已提交
2757 2758 2759 2760 2761 2762
	}

	i = len % 4;
	if (i) {
		b1 = 0; b2 = 0; b3 = 0;

2763
		if (dsi->debug_write)
T
Tomi Valkeinen 已提交
2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780
			DSSDBG("\tsending remainder bytes %d\n", i);

		switch (i) {
		case 3:
			b1 = *p++;
			b2 = *p++;
			b3 = *p++;
			break;
		case 2:
			b1 = *p++;
			b2 = *p++;
			break;
		case 1:
			b1 = *p++;
			break;
		}

2781
		dsi_vc_write_long_payload(dsi, channel, b1, b2, b3, 0);
T
Tomi Valkeinen 已提交
2782 2783 2784 2785 2786
	}

	return r;
}

2787 2788
static int dsi_vc_send_short(struct dsi_data *dsi, int channel, u8 data_type,
			     u16 data, u8 ecc)
T
Tomi Valkeinen 已提交
2789 2790 2791 2792
{
	u32 r;
	u8 data_id;

2793
	WARN_ON(!dsi_bus_is_locked(dsi));
T
Tomi Valkeinen 已提交
2794

2795
	if (dsi->debug_write)
T
Tomi Valkeinen 已提交
2796 2797 2798 2799
		DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
				channel,
				data_type, data & 0xff, (data >> 8) & 0xff);

2800
	dsi_vc_config_source(dsi, channel, DSI_VC_SOURCE_L4);
T
Tomi Valkeinen 已提交
2801

2802
	if (FLD_GET(dsi_read_reg(dsi, DSI_VC_CTRL(channel)), 16, 16)) {
T
Tomi Valkeinen 已提交
2803 2804 2805 2806
		DSSERR("ERROR FIFO FULL, aborting transfer\n");
		return -EINVAL;
	}

2807
	data_id = data_type | dsi->vc[channel].vc_id << 6;
T
Tomi Valkeinen 已提交
2808 2809 2810

	r = (data_id << 0) | (data << 8) | (ecc << 24);

2811
	dsi_write_reg(dsi, DSI_VC_SHORT_PACKET_HEADER(channel), r);
T
Tomi Valkeinen 已提交
2812 2813 2814 2815

	return 0;
}

2816
static int dsi_vc_send_null(struct dsi_data *dsi, int channel)
T
Tomi Valkeinen 已提交
2817
{
2818
	return dsi_vc_send_long(dsi, channel, MIPI_DSI_NULL_PACKET, NULL, 0, 0);
T
Tomi Valkeinen 已提交
2819 2820
}

2821 2822 2823
static int dsi_vc_write_nosync_common(struct dsi_data *dsi, int channel,
				      u8 *data, int len,
				      enum dss_dsi_content_type type)
T
Tomi Valkeinen 已提交
2824 2825 2826
{
	int r;

2827 2828
	if (len == 0) {
		BUG_ON(type == DSS_DSI_CONTENT_DCS);
2829
		r = dsi_vc_send_short(dsi, channel,
2830 2831
				MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
	} else if (len == 1) {
2832
		r = dsi_vc_send_short(dsi, channel,
2833 2834
				type == DSS_DSI_CONTENT_GENERIC ?
				MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
2835
				MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
T
Tomi Valkeinen 已提交
2836
	} else if (len == 2) {
2837
		r = dsi_vc_send_short(dsi, channel,
2838 2839
				type == DSS_DSI_CONTENT_GENERIC ?
				MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
2840
				MIPI_DSI_DCS_SHORT_WRITE_PARAM,
T
Tomi Valkeinen 已提交
2841 2842
				data[0] | (data[1] << 8), 0);
	} else {
2843
		r = dsi_vc_send_long(dsi, channel,
2844 2845 2846
				type == DSS_DSI_CONTENT_GENERIC ?
				MIPI_DSI_GENERIC_LONG_WRITE :
				MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
T
Tomi Valkeinen 已提交
2847 2848 2849 2850
	}

	return r;
}
2851

2852
static int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
2853 2854
		u8 *data, int len)
{
2855
	struct dsi_data *dsi = to_dsi_data(dssdev);
2856

2857
	return dsi_vc_write_nosync_common(dsi, channel, data, len,
2858 2859
			DSS_DSI_CONTENT_DCS);
}
T
Tomi Valkeinen 已提交
2860

2861
static int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
2862 2863
		u8 *data, int len)
{
2864
	struct dsi_data *dsi = to_dsi_data(dssdev);
2865

2866
	return dsi_vc_write_nosync_common(dsi, channel, data, len,
2867 2868 2869
			DSS_DSI_CONTENT_GENERIC);
}

2870 2871 2872
static int dsi_vc_write_common(struct omap_dss_device *dssdev,
			       int channel, u8 *data, int len,
			       enum dss_dsi_content_type type)
T
Tomi Valkeinen 已提交
2873
{
2874
	struct dsi_data *dsi = to_dsi_data(dssdev);
T
Tomi Valkeinen 已提交
2875 2876
	int r;

2877
	r = dsi_vc_write_nosync_common(dsi, channel, data, len, type);
T
Tomi Valkeinen 已提交
2878
	if (r)
2879
		goto err;
T
Tomi Valkeinen 已提交
2880

2881
	r = dsi_vc_send_bta_sync(dssdev, channel);
2882 2883
	if (r)
		goto err;
T
Tomi Valkeinen 已提交
2884

2885
	/* RX_FIFO_NOT_EMPTY */
2886
	if (REG_GET(dsi, DSI_VC_CTRL(channel), 20, 20)) {
2887
		DSSERR("rx fifo not empty after write, dumping data:\n");
2888
		dsi_vc_flush_receive_data(dsi, channel);
2889 2890 2891 2892
		r = -EIO;
		goto err;
	}

2893 2894
	return 0;
err:
2895
	DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
2896
			channel, data[0], len);
T
Tomi Valkeinen 已提交
2897 2898
	return r;
}
2899

2900
static int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
2901 2902 2903 2904 2905
		int len)
{
	return dsi_vc_write_common(dssdev, channel, data, len,
			DSS_DSI_CONTENT_DCS);
}
T
Tomi Valkeinen 已提交
2906

2907
static int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
2908 2909 2910 2911 2912 2913
		int len)
{
	return dsi_vc_write_common(dssdev, channel, data, len,
			DSS_DSI_CONTENT_GENERIC);
}

2914 2915
static int dsi_vc_dcs_send_read_request(struct dsi_data *dsi, int channel,
					u8 dcs_cmd)
T
Tomi Valkeinen 已提交
2916 2917 2918
{
	int r;

2919
	if (dsi->debug_read)
2920 2921
		DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
			channel, dcs_cmd);
T
Tomi Valkeinen 已提交
2922

2923
	r = dsi_vc_send_short(dsi, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
2924 2925 2926 2927 2928
	if (r) {
		DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
			" failed\n", channel, dcs_cmd);
		return r;
	}
T
Tomi Valkeinen 已提交
2929

2930 2931 2932
	return 0;
}

2933 2934
static int dsi_vc_generic_send_read_request(struct dsi_data *dsi, int channel,
					    u8 *reqdata, int reqlen)
2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954
{
	u16 data;
	u8 data_type;
	int r;

	if (dsi->debug_read)
		DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
			channel, reqlen);

	if (reqlen == 0) {
		data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
		data = 0;
	} else if (reqlen == 1) {
		data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
		data = reqdata[0];
	} else if (reqlen == 2) {
		data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
		data = reqdata[0] | (reqdata[1] << 8);
	} else {
		BUG();
2955
		return -EINVAL;
2956 2957
	}

2958
	r = dsi_vc_send_short(dsi, channel, data_type, data, 0);
2959 2960 2961 2962 2963 2964 2965 2966 2967
	if (r) {
		DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
			" failed\n", channel, reqlen);
		return r;
	}

	return 0;
}

2968 2969
static int dsi_vc_read_rx_fifo(struct dsi_data *dsi, int channel, u8 *buf,
			       int buflen, enum dss_dsi_content_type type)
2970 2971 2972 2973
{
	u32 val;
	u8 dt;
	int r;
T
Tomi Valkeinen 已提交
2974 2975

	/* RX_FIFO_NOT_EMPTY */
2976
	if (REG_GET(dsi, DSI_VC_CTRL(channel), 20, 20) == 0) {
T
Tomi Valkeinen 已提交
2977
		DSSERR("RX fifo empty when trying to read.\n");
2978 2979
		r = -EIO;
		goto err;
T
Tomi Valkeinen 已提交
2980 2981
	}

2982
	val = dsi_read_reg(dsi, DSI_VC_SHORT_PACKET_HEADER(channel));
2983
	if (dsi->debug_read)
T
Tomi Valkeinen 已提交
2984 2985
		DSSDBG("\theader: %08x\n", val);
	dt = FLD_GET(val, 5, 0);
2986
	if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
T
Tomi Valkeinen 已提交
2987 2988
		u16 err = FLD_GET(val, 23, 8);
		dsi_show_rx_ack_with_err(err);
2989 2990
		r = -EIO;
		goto err;
T
Tomi Valkeinen 已提交
2991

2992 2993 2994
	} else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
			MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
			MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
T
Tomi Valkeinen 已提交
2995
		u8 data = FLD_GET(val, 15, 8);
2996
		if (dsi->debug_read)
2997 2998 2999
			DSSDBG("\t%s short response, 1 byte: %02x\n",
				type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
				"DCS", data);
T
Tomi Valkeinen 已提交
3000

3001 3002 3003 3004
		if (buflen < 1) {
			r = -EIO;
			goto err;
		}
T
Tomi Valkeinen 已提交
3005 3006 3007 3008

		buf[0] = data;

		return 1;
3009 3010 3011
	} else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
			MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
			MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
T
Tomi Valkeinen 已提交
3012
		u16 data = FLD_GET(val, 23, 8);
3013
		if (dsi->debug_read)
3014 3015 3016
			DSSDBG("\t%s short response, 2 byte: %04x\n",
				type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
				"DCS", data);
T
Tomi Valkeinen 已提交
3017

3018 3019 3020 3021
		if (buflen < 2) {
			r = -EIO;
			goto err;
		}
T
Tomi Valkeinen 已提交
3022 3023 3024 3025 3026

		buf[0] = data & 0xff;
		buf[1] = (data >> 8) & 0xff;

		return 2;
3027 3028 3029
	} else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
			MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
			MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
T
Tomi Valkeinen 已提交
3030 3031
		int w;
		int len = FLD_GET(val, 23, 8);
3032
		if (dsi->debug_read)
3033 3034 3035
			DSSDBG("\t%s long response, len %d\n",
				type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
				"DCS", len);
T
Tomi Valkeinen 已提交
3036

3037 3038 3039 3040
		if (len > buflen) {
			r = -EIO;
			goto err;
		}
T
Tomi Valkeinen 已提交
3041 3042 3043 3044

		/* two byte checksum ends the packet, not included in len */
		for (w = 0; w < len + 2;) {
			int b;
3045
			val = dsi_read_reg(dsi,
3046
				DSI_VC_SHORT_PACKET_HEADER(channel));
3047
			if (dsi->debug_read)
T
Tomi Valkeinen 已提交
3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064
				DSSDBG("\t\t%02x %02x %02x %02x\n",
						(val >> 0) & 0xff,
						(val >> 8) & 0xff,
						(val >> 16) & 0xff,
						(val >> 24) & 0xff);

			for (b = 0; b < 4; ++b) {
				if (w < len)
					buf[w] = (val >> (b * 8)) & 0xff;
				/* we discard the 2 byte checksum */
				++w;
			}
		}

		return len;
	} else {
		DSSERR("\tunknown datatype 0x%02x\n", dt);
3065 3066
		r = -EIO;
		goto err;
T
Tomi Valkeinen 已提交
3067
	}
3068 3069

err:
3070 3071
	DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
		type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
3072

3073
	return r;
3074 3075
}

3076
static int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3077 3078
		u8 *buf, int buflen)
{
3079
	struct dsi_data *dsi = to_dsi_data(dssdev);
3080 3081
	int r;

3082
	r = dsi_vc_dcs_send_read_request(dsi, channel, dcs_cmd);
3083 3084
	if (r)
		goto err;
3085

3086 3087 3088 3089
	r = dsi_vc_send_bta_sync(dssdev, channel);
	if (r)
		goto err;

3090
	r = dsi_vc_read_rx_fifo(dsi, channel, buf, buflen,
3091
		DSS_DSI_CONTENT_DCS);
3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103
	if (r < 0)
		goto err;

	if (r != buflen) {
		r = -EIO;
		goto err;
	}

	return 0;
err:
	DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
	return r;
T
Tomi Valkeinen 已提交
3104 3105
}

3106 3107 3108
static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
		u8 *reqdata, int reqlen, u8 *buf, int buflen)
{
3109
	struct dsi_data *dsi = to_dsi_data(dssdev);
3110 3111
	int r;

3112
	r = dsi_vc_generic_send_read_request(dsi, channel, reqdata, reqlen);
3113 3114 3115 3116 3117 3118 3119
	if (r)
		return r;

	r = dsi_vc_send_bta_sync(dssdev, channel);
	if (r)
		return r;

3120
	r = dsi_vc_read_rx_fifo(dsi, channel, buf, buflen,
3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132
		DSS_DSI_CONTENT_GENERIC);
	if (r < 0)
		return r;

	if (r != buflen) {
		r = -EIO;
		return r;
	}

	return 0;
}

3133
static int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
3134
		u16 len)
T
Tomi Valkeinen 已提交
3135
{
3136
	struct dsi_data *dsi = to_dsi_data(dssdev);
3137

3138
	return dsi_vc_send_short(dsi, channel,
3139
			MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
T
Tomi Valkeinen 已提交
3140 3141
}

3142
static int dsi_enter_ulps(struct dsi_data *dsi)
3143 3144
{
	DECLARE_COMPLETION_ONSTACK(completion);
3145
	int r, i;
3146
	unsigned int mask;
3147

3148
	DSSDBG("Entering ULPS");
3149

3150
	WARN_ON(!dsi_bus_is_locked(dsi));
3151

3152
	WARN_ON(dsi->ulps_enabled);
3153

3154
	if (dsi->ulps_enabled)
3155 3156
		return 0;

3157
	/* DDR_CLK_ALWAYS_ON */
3158 3159 3160 3161
	if (REG_GET(dsi, DSI_CLK_CTRL, 13, 13)) {
		dsi_if_enable(dsi, 0);
		REG_FLD_MOD(dsi, DSI_CLK_CTRL, 0, 13, 13);
		dsi_if_enable(dsi, 1);
3162 3163
	}

3164 3165 3166 3167
	dsi_sync_vc(dsi, 0);
	dsi_sync_vc(dsi, 1);
	dsi_sync_vc(dsi, 2);
	dsi_sync_vc(dsi, 3);
3168

3169
	dsi_force_tx_stop_mode_io(dsi);
3170

3171 3172 3173 3174
	dsi_vc_enable(dsi, 0, false);
	dsi_vc_enable(dsi, 1, false);
	dsi_vc_enable(dsi, 2, false);
	dsi_vc_enable(dsi, 3, false);
3175

3176
	if (REG_GET(dsi, DSI_COMPLEXIO_CFG2, 16, 16)) {	/* HS_BUSY */
3177 3178 3179 3180
		DSSERR("HS busy when enabling ULPS\n");
		return -EIO;
	}

3181
	if (REG_GET(dsi, DSI_COMPLEXIO_CFG2, 17, 17)) {	/* LP_BUSY */
3182 3183 3184 3185
		DSSERR("LP busy when enabling ULPS\n");
		return -EIO;
	}

3186
	r = dsi_register_isr_cio(dsi, dsi_completion_handler, &completion,
3187 3188 3189 3190
			DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
	if (r)
		return r;

3191 3192 3193 3194 3195 3196 3197
	mask = 0;

	for (i = 0; i < dsi->num_lanes_supported; ++i) {
		if (dsi->lanes[i].function == DSI_LANE_UNUSED)
			continue;
		mask |= 1 << i;
	}
3198 3199
	/* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
	/* LANEx_ULPS_SIG2 */
3200
	REG_FLD_MOD(dsi, DSI_COMPLEXIO_CFG2, mask, 9, 5);
3201

3202
	/* flush posted write and wait for SCP interface to finish the write */
3203
	dsi_read_reg(dsi, DSI_COMPLEXIO_CFG2);
3204 3205 3206 3207 3208 3209 3210 3211

	if (wait_for_completion_timeout(&completion,
				msecs_to_jiffies(1000)) == 0) {
		DSSERR("ULPS enable timeout\n");
		r = -EIO;
		goto err;
	}

3212
	dsi_unregister_isr_cio(dsi, dsi_completion_handler, &completion,
3213 3214
			DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);

3215
	/* Reset LANEx_ULPS_SIG2 */
3216
	REG_FLD_MOD(dsi, DSI_COMPLEXIO_CFG2, 0, 9, 5);
3217

3218
	/* flush posted write and wait for SCP interface to finish the write */
3219
	dsi_read_reg(dsi, DSI_COMPLEXIO_CFG2);
3220

3221
	dsi_cio_power(dsi, DSI_COMPLEXIO_POWER_ULPS);
3222

3223
	dsi_if_enable(dsi, false);
3224

3225
	dsi->ulps_enabled = true;
3226 3227 3228 3229

	return 0;

err:
3230
	dsi_unregister_isr_cio(dsi, dsi_completion_handler, &completion,
3231 3232 3233 3234
			DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
	return r;
}

3235 3236
static void dsi_set_lp_rx_timeout(struct dsi_data *dsi, unsigned int ticks,
				  bool x4, bool x16)
T
Tomi Valkeinen 已提交
3237 3238
{
	unsigned long fck;
3239 3240
	unsigned long total_ticks;
	u32 r;
T
Tomi Valkeinen 已提交
3241

3242
	BUG_ON(ticks > 0x1fff);
T
Tomi Valkeinen 已提交
3243

3244
	/* ticks in DSI_FCK */
3245
	fck = dsi_fclk_rate(dsi);
T
Tomi Valkeinen 已提交
3246

3247
	r = dsi_read_reg(dsi, DSI_TIMING2);
T
Tomi Valkeinen 已提交
3248
	r = FLD_MOD(r, 1, 15, 15);	/* LP_RX_TO */
3249 3250
	r = FLD_MOD(r, x16 ? 1 : 0, 14, 14);	/* LP_RX_TO_X16 */
	r = FLD_MOD(r, x4 ? 1 : 0, 13, 13);	/* LP_RX_TO_X4 */
T
Tomi Valkeinen 已提交
3251
	r = FLD_MOD(r, ticks, 12, 0);	/* LP_RX_COUNTER */
3252
	dsi_write_reg(dsi, DSI_TIMING2, r);
T
Tomi Valkeinen 已提交
3253

3254 3255 3256 3257 3258 3259
	total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);

	DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
			total_ticks,
			ticks, x4 ? " x4" : "", x16 ? " x16" : "",
			(total_ticks * 1000) / (fck / 1000 / 1000));
T
Tomi Valkeinen 已提交
3260 3261
}

3262 3263
static void dsi_set_ta_timeout(struct dsi_data *dsi, unsigned int ticks,
			       bool x8, bool x16)
T
Tomi Valkeinen 已提交
3264 3265
{
	unsigned long fck;
3266 3267 3268 3269
	unsigned long total_ticks;
	u32 r;

	BUG_ON(ticks > 0x1fff);
T
Tomi Valkeinen 已提交
3270 3271

	/* ticks in DSI_FCK */
3272
	fck = dsi_fclk_rate(dsi);
T
Tomi Valkeinen 已提交
3273

3274
	r = dsi_read_reg(dsi, DSI_TIMING1);
T
Tomi Valkeinen 已提交
3275
	r = FLD_MOD(r, 1, 31, 31);	/* TA_TO */
3276 3277
	r = FLD_MOD(r, x16 ? 1 : 0, 30, 30);	/* TA_TO_X16 */
	r = FLD_MOD(r, x8 ? 1 : 0, 29, 29);	/* TA_TO_X8 */
T
Tomi Valkeinen 已提交
3278
	r = FLD_MOD(r, ticks, 28, 16);	/* TA_TO_COUNTER */
3279
	dsi_write_reg(dsi, DSI_TIMING1, r);
T
Tomi Valkeinen 已提交
3280

3281 3282 3283 3284 3285 3286
	total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);

	DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
			total_ticks,
			ticks, x8 ? " x8" : "", x16 ? " x16" : "",
			(total_ticks * 1000) / (fck / 1000 / 1000));
T
Tomi Valkeinen 已提交
3287 3288
}

3289 3290
static void dsi_set_stop_state_counter(struct dsi_data *dsi, unsigned int ticks,
				       bool x4, bool x16)
T
Tomi Valkeinen 已提交
3291 3292
{
	unsigned long fck;
3293 3294
	unsigned long total_ticks;
	u32 r;
T
Tomi Valkeinen 已提交
3295

3296
	BUG_ON(ticks > 0x1fff);
T
Tomi Valkeinen 已提交
3297

3298
	/* ticks in DSI_FCK */
3299
	fck = dsi_fclk_rate(dsi);
T
Tomi Valkeinen 已提交
3300

3301
	r = dsi_read_reg(dsi, DSI_TIMING1);
T
Tomi Valkeinen 已提交
3302
	r = FLD_MOD(r, 1, 15, 15);	/* FORCE_TX_STOP_MODE_IO */
3303 3304
	r = FLD_MOD(r, x16 ? 1 : 0, 14, 14);	/* STOP_STATE_X16_IO */
	r = FLD_MOD(r, x4 ? 1 : 0, 13, 13);	/* STOP_STATE_X4_IO */
T
Tomi Valkeinen 已提交
3305
	r = FLD_MOD(r, ticks, 12, 0);	/* STOP_STATE_COUNTER_IO */
3306
	dsi_write_reg(dsi, DSI_TIMING1, r);
T
Tomi Valkeinen 已提交
3307

3308 3309 3310 3311 3312 3313
	total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);

	DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
			total_ticks,
			ticks, x4 ? " x4" : "", x16 ? " x16" : "",
			(total_ticks * 1000) / (fck / 1000 / 1000));
T
Tomi Valkeinen 已提交
3314 3315
}

3316 3317
static void dsi_set_hs_tx_timeout(struct dsi_data *dsi, unsigned int ticks,
				  bool x4, bool x16)
T
Tomi Valkeinen 已提交
3318 3319
{
	unsigned long fck;
3320 3321
	unsigned long total_ticks;
	u32 r;
T
Tomi Valkeinen 已提交
3322

3323
	BUG_ON(ticks > 0x1fff);
T
Tomi Valkeinen 已提交
3324

3325
	/* ticks in TxByteClkHS */
3326
	fck = dsi_get_txbyteclkhs(dsi);
T
Tomi Valkeinen 已提交
3327

3328
	r = dsi_read_reg(dsi, DSI_TIMING2);
T
Tomi Valkeinen 已提交
3329
	r = FLD_MOD(r, 1, 31, 31);	/* HS_TX_TO */
3330 3331
	r = FLD_MOD(r, x16 ? 1 : 0, 30, 30);	/* HS_TX_TO_X16 */
	r = FLD_MOD(r, x4 ? 1 : 0, 29, 29);	/* HS_TX_TO_X8 (4 really) */
T
Tomi Valkeinen 已提交
3332
	r = FLD_MOD(r, ticks, 28, 16);	/* HS_TX_TO_COUNTER */
3333
	dsi_write_reg(dsi, DSI_TIMING2, r);
T
Tomi Valkeinen 已提交
3334

3335 3336 3337 3338 3339 3340
	total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);

	DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
			total_ticks,
			ticks, x4 ? " x4" : "", x16 ? " x16" : "",
			(total_ticks * 1000) / (fck / 1000 / 1000));
T
Tomi Valkeinen 已提交
3341
}
3342

3343
static void dsi_config_vp_num_line_buffers(struct dsi_data *dsi)
3344 3345 3346
{
	int num_line_buffers;

3347
	if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
3348
		int bpp = dsi_get_pixel_size(dsi->pix_fmt);
3349
		struct videomode *vm = &dsi->vm;
3350 3351 3352 3353
		/*
		 * Don't use line buffers if width is greater than the video
		 * port's line buffer size
		 */
3354
		if (dsi->line_buffer_size <= vm->hactive * bpp / 8)
3355 3356 3357 3358 3359 3360 3361 3362 3363
			num_line_buffers = 0;
		else
			num_line_buffers = 2;
	} else {
		/* Use maximum number of line buffers in command mode */
		num_line_buffers = 2;
	}

	/* LINE_BUFFER */
3364
	REG_FLD_MOD(dsi, DSI_CTRL, num_line_buffers, 13, 12);
3365 3366
}

3367
static void dsi_config_vp_sync_events(struct dsi_data *dsi)
3368
{
3369
	bool sync_end;
3370 3371
	u32 r;

3372 3373 3374 3375 3376
	if (dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE)
		sync_end = true;
	else
		sync_end = false;

3377
	r = dsi_read_reg(dsi, DSI_CTRL);
3378 3379 3380
	r = FLD_MOD(r, 1, 9, 9);		/* VP_DE_POL */
	r = FLD_MOD(r, 1, 10, 10);		/* VP_HSYNC_POL */
	r = FLD_MOD(r, 1, 11, 11);		/* VP_VSYNC_POL */
3381
	r = FLD_MOD(r, 1, 15, 15);		/* VP_VSYNC_START */
3382
	r = FLD_MOD(r, sync_end, 16, 16);	/* VP_VSYNC_END */
3383
	r = FLD_MOD(r, 1, 17, 17);		/* VP_HSYNC_START */
3384
	r = FLD_MOD(r, sync_end, 18, 18);	/* VP_HSYNC_END */
3385
	dsi_write_reg(dsi, DSI_CTRL, r);
3386 3387
}

3388
static void dsi_config_blanking_modes(struct dsi_data *dsi)
3389
{
3390 3391 3392 3393
	int blanking_mode = dsi->vm_timings.blanking_mode;
	int hfp_blanking_mode = dsi->vm_timings.hfp_blanking_mode;
	int hbp_blanking_mode = dsi->vm_timings.hbp_blanking_mode;
	int hsa_blanking_mode = dsi->vm_timings.hsa_blanking_mode;
3394 3395 3396 3397 3398 3399
	u32 r;

	/*
	 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
	 * 1 = Long blanking packets are sent in corresponding blanking periods
	 */
3400
	r = dsi_read_reg(dsi, DSI_CTRL);
3401 3402 3403 3404
	r = FLD_MOD(r, blanking_mode, 20, 20);		/* BLANKING_MODE */
	r = FLD_MOD(r, hfp_blanking_mode, 21, 21);	/* HFP_BLANKING */
	r = FLD_MOD(r, hbp_blanking_mode, 22, 22);	/* HBP_BLANKING */
	r = FLD_MOD(r, hsa_blanking_mode, 23, 23);	/* HSA_BLANKING */
3405
	dsi_write_reg(dsi, DSI_CTRL, r);
3406 3407
}

3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461
/*
 * According to section 'HS Command Mode Interleaving' in OMAP TRM, Scenario 3
 * results in maximum transition time for data and clock lanes to enter and
 * exit HS mode. Hence, this is the scenario where the least amount of command
 * mode data can be interleaved. We program the minimum amount of TXBYTECLKHS
 * clock cycles that can be used to interleave command mode data in HS so that
 * all scenarios are satisfied.
 */
static int dsi_compute_interleave_hs(int blank, bool ddr_alwon, int enter_hs,
		int exit_hs, int exiths_clk, int ddr_pre, int ddr_post)
{
	int transition;

	/*
	 * If DDR_CLK_ALWAYS_ON is set, we need to consider HS mode transition
	 * time of data lanes only, if it isn't set, we need to consider HS
	 * transition time of both data and clock lanes. HS transition time
	 * of Scenario 3 is considered.
	 */
	if (ddr_alwon) {
		transition = enter_hs + exit_hs + max(enter_hs, 2) + 1;
	} else {
		int trans1, trans2;
		trans1 = ddr_pre + enter_hs + exit_hs + max(enter_hs, 2) + 1;
		trans2 = ddr_pre + enter_hs + exiths_clk + ddr_post + ddr_pre +
				enter_hs + 1;
		transition = max(trans1, trans2);
	}

	return blank > transition ? blank - transition : 0;
}

/*
 * According to section 'LP Command Mode Interleaving' in OMAP TRM, Scenario 1
 * results in maximum transition time for data lanes to enter and exit LP mode.
 * Hence, this is the scenario where the least amount of command mode data can
 * be interleaved. We program the minimum amount of bytes that can be
 * interleaved in LP so that all scenarios are satisfied.
 */
static int dsi_compute_interleave_lp(int blank, int enter_hs, int exit_hs,
		int lp_clk_div, int tdsi_fclk)
{
	int trans_lp;	/* time required for a LP transition, in TXBYTECLKHS */
	int tlp_avail;	/* time left for interleaving commands, in CLKIN4DDR */
	int ttxclkesc;	/* period of LP transmit escape clock, in CLKIN4DDR */
	int thsbyte_clk = 16;	/* Period of TXBYTECLKHS clock, in CLKIN4DDR */
	int lp_inter;	/* cmd mode data that can be interleaved, in bytes */

	/* maximum LP transition time according to Scenario 1 */
	trans_lp = exit_hs + max(enter_hs, 2) + 1;

	/* CLKIN4DDR = 16 * TXBYTECLKHS */
	tlp_avail = thsbyte_clk * (blank - trans_lp);

3462
	ttxclkesc = tdsi_fclk * lp_clk_div;
3463 3464 3465 3466 3467 3468 3469

	lp_inter = ((tlp_avail - 8 * thsbyte_clk - 5 * tdsi_fclk) / ttxclkesc -
			26) / 16;

	return max(lp_inter, 0);
}

3470
static void dsi_config_cmd_mode_interleaving(struct dsi_data *dsi)
3471 3472 3473 3474 3475 3476 3477
{
	int blanking_mode;
	int hfp_blanking_mode, hbp_blanking_mode, hsa_blanking_mode;
	int hsa, hfp, hbp, width_bytes, bllp, lp_clk_div;
	int ddr_clk_pre, ddr_clk_post, enter_hs_mode_lat, exit_hs_mode_lat;
	int tclk_trail, ths_exit, exiths_clk;
	bool ddr_alwon;
3478
	struct videomode *vm = &dsi->vm;
3479
	int bpp = dsi_get_pixel_size(dsi->pix_fmt);
3480
	int ndl = dsi->num_lanes_used - 1;
3481
	int dsi_fclk_hsdiv = dsi->user_dsi_cinfo.mX[HSDIV_DSI] + 1;
3482 3483 3484 3485 3486 3487
	int hsa_interleave_hs = 0, hsa_interleave_lp = 0;
	int hfp_interleave_hs = 0, hfp_interleave_lp = 0;
	int hbp_interleave_hs = 0, hbp_interleave_lp = 0;
	int bl_interleave_hs = 0, bl_interleave_lp = 0;
	u32 r;

3488
	r = dsi_read_reg(dsi, DSI_CTRL);
3489 3490 3491 3492 3493
	blanking_mode = FLD_GET(r, 20, 20);
	hfp_blanking_mode = FLD_GET(r, 21, 21);
	hbp_blanking_mode = FLD_GET(r, 22, 22);
	hsa_blanking_mode = FLD_GET(r, 23, 23);

3494
	r = dsi_read_reg(dsi, DSI_VM_TIMING1);
3495 3496 3497 3498
	hbp = FLD_GET(r, 11, 0);
	hfp = FLD_GET(r, 23, 12);
	hsa = FLD_GET(r, 31, 24);

3499
	r = dsi_read_reg(dsi, DSI_CLK_TIMING);
3500 3501 3502
	ddr_clk_post = FLD_GET(r, 7, 0);
	ddr_clk_pre = FLD_GET(r, 15, 8);

3503
	r = dsi_read_reg(dsi, DSI_VM_TIMING7);
3504 3505 3506
	exit_hs_mode_lat = FLD_GET(r, 15, 0);
	enter_hs_mode_lat = FLD_GET(r, 31, 16);

3507
	r = dsi_read_reg(dsi, DSI_CLK_CTRL);
3508 3509 3510
	lp_clk_div = FLD_GET(r, 12, 0);
	ddr_alwon = FLD_GET(r, 13, 13);

3511
	r = dsi_read_reg(dsi, DSI_DSIPHY_CFG0);
3512 3513
	ths_exit = FLD_GET(r, 7, 0);

3514
	r = dsi_read_reg(dsi, DSI_DSIPHY_CFG1);
3515 3516 3517 3518
	tclk_trail = FLD_GET(r, 15, 8);

	exiths_clk = ths_exit + tclk_trail;

3519
	width_bytes = DIV_ROUND_UP(vm->hactive * bpp, 8);
3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567
	bllp = hbp + hfp + hsa + DIV_ROUND_UP(width_bytes + 6, ndl);

	if (!hsa_blanking_mode) {
		hsa_interleave_hs = dsi_compute_interleave_hs(hsa, ddr_alwon,
					enter_hs_mode_lat, exit_hs_mode_lat,
					exiths_clk, ddr_clk_pre, ddr_clk_post);
		hsa_interleave_lp = dsi_compute_interleave_lp(hsa,
					enter_hs_mode_lat, exit_hs_mode_lat,
					lp_clk_div, dsi_fclk_hsdiv);
	}

	if (!hfp_blanking_mode) {
		hfp_interleave_hs = dsi_compute_interleave_hs(hfp, ddr_alwon,
					enter_hs_mode_lat, exit_hs_mode_lat,
					exiths_clk, ddr_clk_pre, ddr_clk_post);
		hfp_interleave_lp = dsi_compute_interleave_lp(hfp,
					enter_hs_mode_lat, exit_hs_mode_lat,
					lp_clk_div, dsi_fclk_hsdiv);
	}

	if (!hbp_blanking_mode) {
		hbp_interleave_hs = dsi_compute_interleave_hs(hbp, ddr_alwon,
					enter_hs_mode_lat, exit_hs_mode_lat,
					exiths_clk, ddr_clk_pre, ddr_clk_post);

		hbp_interleave_lp = dsi_compute_interleave_lp(hbp,
					enter_hs_mode_lat, exit_hs_mode_lat,
					lp_clk_div, dsi_fclk_hsdiv);
	}

	if (!blanking_mode) {
		bl_interleave_hs = dsi_compute_interleave_hs(bllp, ddr_alwon,
					enter_hs_mode_lat, exit_hs_mode_lat,
					exiths_clk, ddr_clk_pre, ddr_clk_post);

		bl_interleave_lp = dsi_compute_interleave_lp(bllp,
					enter_hs_mode_lat, exit_hs_mode_lat,
					lp_clk_div, dsi_fclk_hsdiv);
	}

	DSSDBG("DSI HS interleaving(TXBYTECLKHS) HSA %d, HFP %d, HBP %d, BLLP %d\n",
		hsa_interleave_hs, hfp_interleave_hs, hbp_interleave_hs,
		bl_interleave_hs);

	DSSDBG("DSI LP interleaving(bytes) HSA %d, HFP %d, HBP %d, BLLP %d\n",
		hsa_interleave_lp, hfp_interleave_lp, hbp_interleave_lp,
		bl_interleave_lp);

3568
	r = dsi_read_reg(dsi, DSI_VM_TIMING4);
3569 3570 3571
	r = FLD_MOD(r, hsa_interleave_hs, 23, 16);
	r = FLD_MOD(r, hfp_interleave_hs, 15, 8);
	r = FLD_MOD(r, hbp_interleave_hs, 7, 0);
3572
	dsi_write_reg(dsi, DSI_VM_TIMING4, r);
3573

3574
	r = dsi_read_reg(dsi, DSI_VM_TIMING5);
3575 3576 3577
	r = FLD_MOD(r, hsa_interleave_lp, 23, 16);
	r = FLD_MOD(r, hfp_interleave_lp, 15, 8);
	r = FLD_MOD(r, hbp_interleave_lp, 7, 0);
3578
	dsi_write_reg(dsi, DSI_VM_TIMING5, r);
3579

3580
	r = dsi_read_reg(dsi, DSI_VM_TIMING6);
3581 3582
	r = FLD_MOD(r, bl_interleave_hs, 31, 15);
	r = FLD_MOD(r, bl_interleave_lp, 16, 0);
3583
	dsi_write_reg(dsi, DSI_VM_TIMING6, r);
3584 3585
}

3586
static int dsi_proto_config(struct dsi_data *dsi)
T
Tomi Valkeinen 已提交
3587 3588 3589 3590
{
	u32 r;
	int buswidth = 0;

3591
	dsi_config_tx_fifo(dsi, DSI_FIFO_SIZE_32,
3592 3593 3594
			DSI_FIFO_SIZE_32,
			DSI_FIFO_SIZE_32,
			DSI_FIFO_SIZE_32);
T
Tomi Valkeinen 已提交
3595

3596
	dsi_config_rx_fifo(dsi, DSI_FIFO_SIZE_32,
3597 3598 3599
			DSI_FIFO_SIZE_32,
			DSI_FIFO_SIZE_32,
			DSI_FIFO_SIZE_32);
T
Tomi Valkeinen 已提交
3600 3601

	/* XXX what values for the timeouts? */
3602 3603 3604 3605
	dsi_set_stop_state_counter(dsi, 0x1000, false, false);
	dsi_set_ta_timeout(dsi, 0x1fff, true, true);
	dsi_set_lp_rx_timeout(dsi, 0x1fff, true, true);
	dsi_set_hs_tx_timeout(dsi, 0x1fff, true, true);
T
Tomi Valkeinen 已提交
3606

3607
	switch (dsi_get_pixel_size(dsi->pix_fmt)) {
T
Tomi Valkeinen 已提交
3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618
	case 16:
		buswidth = 0;
		break;
	case 18:
		buswidth = 1;
		break;
	case 24:
		buswidth = 2;
		break;
	default:
		BUG();
3619
		return -EINVAL;
T
Tomi Valkeinen 已提交
3620 3621
	}

3622
	r = dsi_read_reg(dsi, DSI_CTRL);
T
Tomi Valkeinen 已提交
3623 3624 3625 3626 3627 3628 3629 3630
	r = FLD_MOD(r, 1, 1, 1);	/* CS_RX_EN */
	r = FLD_MOD(r, 1, 2, 2);	/* ECC_RX_EN */
	r = FLD_MOD(r, 1, 3, 3);	/* TX_FIFO_ARBITRATION */
	r = FLD_MOD(r, 1, 4, 4);	/* VP_CLK_RATIO, always 1, see errata*/
	r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
	r = FLD_MOD(r, 0, 8, 8);	/* VP_CLK_POL */
	r = FLD_MOD(r, 1, 14, 14);	/* TRIGGER_RESET_MODE */
	r = FLD_MOD(r, 1, 19, 19);	/* EOT_ENABLE */
3631
	if (!(dsi->data->quirks & DSI_QUIRK_DCS_CMD_CONFIG_VC)) {
3632 3633 3634 3635
		r = FLD_MOD(r, 1, 24, 24);	/* DCS_CMD_ENABLE */
		/* DCS_CMD_CODE, 1=start, 0=continue */
		r = FLD_MOD(r, 0, 25, 25);
	}
T
Tomi Valkeinen 已提交
3636

3637
	dsi_write_reg(dsi, DSI_CTRL, r);
T
Tomi Valkeinen 已提交
3638

3639
	dsi_config_vp_num_line_buffers(dsi);
3640

3641
	if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
3642 3643 3644
		dsi_config_vp_sync_events(dsi);
		dsi_config_blanking_modes(dsi);
		dsi_config_cmd_mode_interleaving(dsi);
3645 3646
	}

3647 3648 3649 3650
	dsi_vc_initial_config(dsi, 0);
	dsi_vc_initial_config(dsi, 1);
	dsi_vc_initial_config(dsi, 2);
	dsi_vc_initial_config(dsi, 3);
T
Tomi Valkeinen 已提交
3651 3652 3653 3654

	return 0;
}

3655
static void dsi_proto_timings(struct dsi_data *dsi)
T
Tomi Valkeinen 已提交
3656
{
3657 3658 3659 3660 3661 3662 3663
	unsigned int tlpx, tclk_zero, tclk_prepare, tclk_trail;
	unsigned int tclk_pre, tclk_post;
	unsigned int ths_prepare, ths_prepare_ths_zero, ths_zero;
	unsigned int ths_trail, ths_exit;
	unsigned int ddr_clk_pre, ddr_clk_post;
	unsigned int enter_hs_mode_lat, exit_hs_mode_lat;
	unsigned int ths_eot;
3664
	int ndl = dsi->num_lanes_used - 1;
T
Tomi Valkeinen 已提交
3665 3666
	u32 r;

3667
	r = dsi_read_reg(dsi, DSI_DSIPHY_CFG0);
T
Tomi Valkeinen 已提交
3668 3669 3670 3671 3672 3673
	ths_prepare = FLD_GET(r, 31, 24);
	ths_prepare_ths_zero = FLD_GET(r, 23, 16);
	ths_zero = ths_prepare_ths_zero - ths_prepare;
	ths_trail = FLD_GET(r, 15, 8);
	ths_exit = FLD_GET(r, 7, 0);

3674
	r = dsi_read_reg(dsi, DSI_DSIPHY_CFG1);
3675
	tlpx = FLD_GET(r, 20, 16) * 2;
T
Tomi Valkeinen 已提交
3676 3677 3678
	tclk_trail = FLD_GET(r, 15, 8);
	tclk_zero = FLD_GET(r, 7, 0);

3679
	r = dsi_read_reg(dsi, DSI_DSIPHY_CFG2);
T
Tomi Valkeinen 已提交
3680 3681 3682 3683 3684
	tclk_prepare = FLD_GET(r, 7, 0);

	/* min 8*UI */
	tclk_pre = 20;
	/* min 60ns + 52*UI */
3685
	tclk_post = ns2ddr(dsi, 60) + 26;
T
Tomi Valkeinen 已提交
3686

3687
	ths_eot = DIV_ROUND_UP(4, ndl);
T
Tomi Valkeinen 已提交
3688 3689 3690 3691 3692 3693 3694 3695

	ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
			4);
	ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;

	BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
	BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);

3696
	r = dsi_read_reg(dsi, DSI_CLK_TIMING);
T
Tomi Valkeinen 已提交
3697 3698
	r = FLD_MOD(r, ddr_clk_pre, 15, 8);
	r = FLD_MOD(r, ddr_clk_post, 7, 0);
3699
	dsi_write_reg(dsi, DSI_CLK_TIMING, r);
T
Tomi Valkeinen 已提交
3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712

	DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
			ddr_clk_pre,
			ddr_clk_post);

	enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
		DIV_ROUND_UP(ths_prepare, 4) +
		DIV_ROUND_UP(ths_zero + 3, 4);

	exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;

	r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
		FLD_VAL(exit_hs_mode_lat, 15, 0);
3713
	dsi_write_reg(dsi, DSI_VM_TIMING7, r);
T
Tomi Valkeinen 已提交
3714 3715 3716

	DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
			enter_hs_mode_lat, exit_hs_mode_lat);
3717

3718
	 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
3719
		/* TODO: Implement a video mode check_timings function */
3720 3721 3722 3723 3724 3725 3726
		int hsa = dsi->vm_timings.hsa;
		int hfp = dsi->vm_timings.hfp;
		int hbp = dsi->vm_timings.hbp;
		int vsa = dsi->vm_timings.vsa;
		int vfp = dsi->vm_timings.vfp;
		int vbp = dsi->vm_timings.vbp;
		int window_sync = dsi->vm_timings.window_sync;
3727
		bool hsync_end;
3728
		struct videomode *vm = &dsi->vm;
3729
		int bpp = dsi_get_pixel_size(dsi->pix_fmt);
3730 3731
		int tl, t_he, width_bytes;

3732
		hsync_end = dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE;
3733 3734 3735
		t_he = hsync_end ?
			((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;

3736
		width_bytes = DIV_ROUND_UP(vm->hactive * bpp, 8);
3737 3738 3739 3740 3741 3742 3743 3744

		/* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
		tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
			DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;

		DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
			hfp, hsync_end ? hsa : 0, tl);
		DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
3745
			vsa, vm->vactive);
3746

3747
		r = dsi_read_reg(dsi, DSI_VM_TIMING1);
3748 3749 3750
		r = FLD_MOD(r, hbp, 11, 0);	/* HBP */
		r = FLD_MOD(r, hfp, 23, 12);	/* HFP */
		r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24);	/* HSA */
3751
		dsi_write_reg(dsi, DSI_VM_TIMING1, r);
3752

3753
		r = dsi_read_reg(dsi, DSI_VM_TIMING2);
3754 3755 3756 3757
		r = FLD_MOD(r, vbp, 7, 0);	/* VBP */
		r = FLD_MOD(r, vfp, 15, 8);	/* VFP */
		r = FLD_MOD(r, vsa, 23, 16);	/* VSA */
		r = FLD_MOD(r, window_sync, 27, 24);	/* WINDOW_SYNC */
3758
		dsi_write_reg(dsi, DSI_VM_TIMING2, r);
3759

3760
		r = dsi_read_reg(dsi, DSI_VM_TIMING3);
3761
		r = FLD_MOD(r, vm->vactive, 14, 0);	/* VACT */
3762
		r = FLD_MOD(r, tl, 31, 16);		/* TL */
3763
		dsi_write_reg(dsi, DSI_VM_TIMING3, r);
3764 3765 3766
	}
}

3767
static int dsi_configure_pins(struct omap_dss_device *dssdev,
3768 3769
		const struct omap_dsi_pin_config *pin_cfg)
{
3770
	struct dsi_data *dsi = to_dsi_data(dssdev);
3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832
	int num_pins;
	const int *pins;
	struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
	int num_lanes;
	int i;

	static const enum dsi_lane_function functions[] = {
		DSI_LANE_CLK,
		DSI_LANE_DATA1,
		DSI_LANE_DATA2,
		DSI_LANE_DATA3,
		DSI_LANE_DATA4,
	};

	num_pins = pin_cfg->num_pins;
	pins = pin_cfg->pins;

	if (num_pins < 4 || num_pins > dsi->num_lanes_supported * 2
			|| num_pins % 2 != 0)
		return -EINVAL;

	for (i = 0; i < DSI_MAX_NR_LANES; ++i)
		lanes[i].function = DSI_LANE_UNUSED;

	num_lanes = 0;

	for (i = 0; i < num_pins; i += 2) {
		u8 lane, pol;
		int dx, dy;

		dx = pins[i];
		dy = pins[i + 1];

		if (dx < 0 || dx >= dsi->num_lanes_supported * 2)
			return -EINVAL;

		if (dy < 0 || dy >= dsi->num_lanes_supported * 2)
			return -EINVAL;

		if (dx & 1) {
			if (dy != dx - 1)
				return -EINVAL;
			pol = 1;
		} else {
			if (dy != dx + 1)
				return -EINVAL;
			pol = 0;
		}

		lane = dx / 2;

		lanes[lane].function = functions[i / 2];
		lanes[lane].polarity = pol;
		num_lanes++;
	}

	memcpy(dsi->lanes, lanes, sizeof(dsi->lanes));
	dsi->num_lanes_used = num_lanes;

	return 0;
}

3833
static int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel)
3834
{
3835
	struct dsi_data *dsi = to_dsi_data(dssdev);
3836
	enum omap_channel dispc_channel = dssdev->dispc_channel;
3837
	int bpp = dsi_get_pixel_size(dsi->pix_fmt);
3838
	struct omap_dss_device *out = &dsi->output;
3839 3840
	u8 data_type;
	u16 word_count;
3841
	int r;
3842

3843
	if (!out->dispc_channel_connected) {
3844 3845 3846 3847
		DSSERR("failed to enable display: no output/manager\n");
		return -ENODEV;
	}

3848
	r = dsi_display_init_dispc(dsi, dispc_channel);
3849 3850 3851
	if (r)
		goto err_init_dispc;

3852
	if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
3853
		switch (dsi->pix_fmt) {
3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866
		case OMAP_DSS_DSI_FMT_RGB888:
			data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
			break;
		case OMAP_DSS_DSI_FMT_RGB666:
			data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
			break;
		case OMAP_DSS_DSI_FMT_RGB666_PACKED:
			data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
			break;
		case OMAP_DSS_DSI_FMT_RGB565:
			data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
			break;
		default:
3867 3868
			r = -EINVAL;
			goto err_pix_fmt;
J
Joe Perches 已提交
3869
		}
3870

3871 3872
		dsi_if_enable(dsi, false);
		dsi_vc_enable(dsi, channel, false);
3873

3874
		/* MODE, 1 = video mode */
3875
		REG_FLD_MOD(dsi, DSI_VC_CTRL(channel), 1, 4, 4);
3876

3877
		word_count = DIV_ROUND_UP(dsi->vm.hactive * bpp, 8);
3878

3879
		dsi_vc_write_long_header(dsi, channel, data_type,
3880
				word_count, 0);
3881

3882 3883
		dsi_vc_enable(dsi, channel, true);
		dsi_if_enable(dsi, true);
3884
	}
3885

3886
	r = dss_mgr_enable(dispc_channel);
3887 3888
	if (r)
		goto err_mgr_enable;
3889 3890

	return 0;
3891 3892 3893

err_mgr_enable:
	if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
3894 3895
		dsi_if_enable(dsi, false);
		dsi_vc_enable(dsi, channel, false);
3896 3897
	}
err_pix_fmt:
3898
	dsi_display_uninit_dispc(dsi, dispc_channel);
3899 3900
err_init_dispc:
	return r;
3901 3902
}

3903
static void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel)
3904
{
3905
	struct dsi_data *dsi = to_dsi_data(dssdev);
3906
	enum omap_channel dispc_channel = dssdev->dispc_channel;
3907

3908
	if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
3909 3910
		dsi_if_enable(dsi, false);
		dsi_vc_enable(dsi, channel, false);
3911

3912
		/* MODE, 0 = command mode */
3913
		REG_FLD_MOD(dsi, DSI_VC_CTRL(channel), 0, 4, 4);
3914

3915 3916
		dsi_vc_enable(dsi, channel, true);
		dsi_if_enable(dsi, true);
3917
	}
3918

3919
	dss_mgr_disable(dispc_channel);
3920

3921
	dsi_display_uninit_dispc(dsi, dispc_channel);
T
Tomi Valkeinen 已提交
3922 3923
}

3924
static void dsi_update_screen_dispc(struct dsi_data *dsi)
T
Tomi Valkeinen 已提交
3925
{
3926
	enum omap_channel dispc_channel = dsi->output.dispc_channel;
3927 3928 3929 3930 3931 3932
	unsigned int bytespp;
	unsigned int bytespl;
	unsigned int bytespf;
	unsigned int total_len;
	unsigned int packet_payload;
	unsigned int packet_len;
T
Tomi Valkeinen 已提交
3933
	u32 l;
3934
	int r;
3935
	const unsigned channel = dsi->update_channel;
3936
	const unsigned int line_buf_size = dsi->line_buffer_size;
3937 3938
	u16 w = dsi->vm.hactive;
	u16 h = dsi->vm.vactive;
T
Tomi Valkeinen 已提交
3939

3940
	DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w, h);
T
Tomi Valkeinen 已提交
3941

3942
	dsi_vc_config_source(dsi, channel, DSI_VC_SOURCE_VP);
3943

3944
	bytespp	= dsi_get_pixel_size(dsi->pix_fmt) / 8;
T
Tomi Valkeinen 已提交
3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962
	bytespl = w * bytespp;
	bytespf = bytespl * h;

	/* NOTE: packet_payload has to be equal to N * bytespl, where N is
	 * number of lines in a packet.  See errata about VP_CLK_RATIO */

	if (bytespf < line_buf_size)
		packet_payload = bytespf;
	else
		packet_payload = (line_buf_size) / bytespl * bytespl;

	packet_len = packet_payload + 1;	/* 1 byte for DCS cmd */
	total_len = (bytespf / packet_payload) * packet_len;

	if (bytespf % packet_payload)
		total_len += (bytespf % packet_payload) + 1;

	l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
3963
	dsi_write_reg(dsi, DSI_VC_TE(channel), l);
T
Tomi Valkeinen 已提交
3964

3965
	dsi_vc_write_long_header(dsi, channel, MIPI_DSI_DCS_LONG_WRITE,
3966
		packet_len, 0);
T
Tomi Valkeinen 已提交
3967

3968
	if (dsi->te_enabled)
T
Tomi Valkeinen 已提交
3969 3970 3971
		l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
	else
		l = FLD_MOD(l, 1, 31, 31); /* TE_START */
3972
	dsi_write_reg(dsi, DSI_VC_TE(channel), l);
T
Tomi Valkeinen 已提交
3973 3974 3975 3976 3977 3978 3979 3980 3981

	/* We put SIDLEMODE to no-idle for the duration of the transfer,
	 * because DSS interrupts are not capable of waking up the CPU and the
	 * framedone interrupt could be delayed for quite a long time. I think
	 * the same goes for any DSS interrupts, but for some reason I have not
	 * seen the problem anywhere else than here.
	 */
	dispc_disable_sidle();

3982
	dsi_perf_mark_start(dsi);
3983

3984 3985
	r = schedule_delayed_work(&dsi->framedone_timeout_work,
		msecs_to_jiffies(250));
3986
	BUG_ON(r == 0);
3987

3988
	dss_mgr_set_timings(dispc_channel, &dsi->vm);
3989

3990
	dss_mgr_start_update(dispc_channel);
T
Tomi Valkeinen 已提交
3991

3992
	if (dsi->te_enabled) {
T
Tomi Valkeinen 已提交
3993 3994
		/* disable LP_RX_TO, so that we can receive TE.  Time to wait
		 * for TE is longer than the timer allows */
3995
		REG_FLD_MOD(dsi, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
T
Tomi Valkeinen 已提交
3996

3997
		dsi_vc_send_bta(dsi, channel);
T
Tomi Valkeinen 已提交
3998 3999

#ifdef DSI_CATCH_MISSING_TE
4000
		mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
T
Tomi Valkeinen 已提交
4001 4002 4003 4004 4005
#endif
	}
}

#ifdef DSI_CATCH_MISSING_TE
4006
static void dsi_te_timeout(struct timer_list *unused)
T
Tomi Valkeinen 已提交
4007 4008 4009 4010 4011
{
	DSSERR("TE not received for 250ms!\n");
}
#endif

4012
static void dsi_handle_framedone(struct dsi_data *dsi, int error)
T
Tomi Valkeinen 已提交
4013 4014 4015 4016
{
	/* SIDLEMODE back to smart-idle */
	dispc_enable_sidle();

4017
	if (dsi->te_enabled) {
4018
		/* enable LP_RX_TO again after the TE */
4019
		REG_FLD_MOD(dsi, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
T
Tomi Valkeinen 已提交
4020 4021
	}

4022
	dsi->framedone_callback(error, dsi->framedone_data);
4023 4024

	if (!error)
4025
		dsi_perf_show(dsi, "DISPC");
4026
}
T
Tomi Valkeinen 已提交
4027

4028
static void dsi_framedone_timeout_work_callback(struct work_struct *work)
4029
{
4030 4031
	struct dsi_data *dsi = container_of(work, struct dsi_data,
			framedone_timeout_work.work);
4032 4033 4034 4035 4036 4037
	/* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
	 * 250ms which would conflict with this timeout work. What should be
	 * done is first cancel the transfer on the HW, and then cancel the
	 * possibly scheduled framedone work. However, cancelling the transfer
	 * on the HW is buggy, and would probably require resetting the whole
	 * DSI */
4038

4039
	DSSERR("Framedone not received for 250ms!\n");
T
Tomi Valkeinen 已提交
4040

4041
	dsi_handle_framedone(dsi, -ETIMEDOUT);
T
Tomi Valkeinen 已提交
4042 4043
}

4044
static void dsi_framedone_irq_callback(void *data)
T
Tomi Valkeinen 已提交
4045
{
4046
	struct dsi_data *dsi = data;
4047

4048 4049 4050 4051
	/* Note: We get FRAMEDONE when DISPC has finished sending pixels and
	 * turns itself off. However, DSI still has the pixels in its buffers,
	 * and is sending the data.
	 */
T
Tomi Valkeinen 已提交
4052

4053
	cancel_delayed_work(&dsi->framedone_timeout_work);
T
Tomi Valkeinen 已提交
4054

4055
	dsi_handle_framedone(dsi, 0);
4056
}
T
Tomi Valkeinen 已提交
4057

4058
static int dsi_update(struct omap_dss_device *dssdev, int channel,
4059
		void (*callback)(int, void *), void *data)
4060
{
4061
	struct dsi_data *dsi = to_dsi_data(dssdev);
4062
	u16 dw, dh;
T
Tomi Valkeinen 已提交
4063

4064
	dsi_perf_mark_setup(dsi);
T
Tomi Valkeinen 已提交
4065

4066
	dsi->update_channel = channel;
T
Tomi Valkeinen 已提交
4067

4068 4069
	dsi->framedone_callback = callback;
	dsi->framedone_data = data;
4070

4071 4072
	dw = dsi->vm.hactive;
	dh = dsi->vm.vactive;
4073

4074
#ifdef DSI_PERF_MEASURE
4075
	dsi->update_bytes = dw * dh *
4076
		dsi_get_pixel_size(dsi->pix_fmt) / 8;
4077
#endif
4078
	dsi_update_screen_dispc(dsi);
T
Tomi Valkeinen 已提交
4079 4080 4081 4082 4083 4084

	return 0;
}

/* Display funcs */

4085
static int dsi_configure_dispc_clocks(struct dsi_data *dsi)
T
Tomi Valkeinen 已提交
4086
{
4087
	struct dispc_clock_info dispc_cinfo;
T
Tomi Valkeinen 已提交
4088
	int r;
4089
	unsigned long fck;
4090

4091
	fck = dsi_get_pll_hsdiv_dispc_rate(dsi);
4092

4093 4094
	dispc_cinfo.lck_div = dsi->user_dispc_cinfo.lck_div;
	dispc_cinfo.pck_div = dsi->user_dispc_cinfo.pck_div;
4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106

	r = dispc_calc_clock_rates(fck, &dispc_cinfo);
	if (r) {
		DSSERR("Failed to calc dispc clocks\n");
		return r;
	}

	dsi->mgr_config.clock_info = dispc_cinfo;

	return 0;
}

4107 4108
static int dsi_display_init_dispc(struct dsi_data *dsi,
				  enum omap_channel channel)
4109 4110
{
	int r;
T
Tomi Valkeinen 已提交
4111

4112
	dss_select_lcd_clk_source(dsi->dss, channel, dsi->module_id == 0 ?
4113 4114
			DSS_CLK_SRC_PLL1_1 :
			DSS_CLK_SRC_PLL2_1);
4115

4116
	if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
4117
		r = dss_mgr_register_framedone_handler(channel,
4118
				dsi_framedone_irq_callback, dsi);
4119
		if (r) {
4120
			DSSERR("can't register FRAMEDONE handler\n");
4121
			goto err;
4122 4123
		}

4124 4125
		dsi->mgr_config.stallmode = true;
		dsi->mgr_config.fifohandcheck = true;
4126
	} else {
4127 4128
		dsi->mgr_config.stallmode = false;
		dsi->mgr_config.fifohandcheck = false;
T
Tomi Valkeinen 已提交
4129 4130
	}

4131 4132
	/*
	 * override interlace, logic level and edge related parameters in
4133
	 * videomode with default values
4134
	 */
4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147
	dsi->vm.flags &= ~DISPLAY_FLAGS_INTERLACED;
	dsi->vm.flags &= ~DISPLAY_FLAGS_HSYNC_LOW;
	dsi->vm.flags |= DISPLAY_FLAGS_HSYNC_HIGH;
	dsi->vm.flags &= ~DISPLAY_FLAGS_VSYNC_LOW;
	dsi->vm.flags |= DISPLAY_FLAGS_VSYNC_HIGH;
	dsi->vm.flags &= ~DISPLAY_FLAGS_PIXDATA_NEGEDGE;
	dsi->vm.flags |= DISPLAY_FLAGS_PIXDATA_POSEDGE;
	dsi->vm.flags &= ~DISPLAY_FLAGS_DE_LOW;
	dsi->vm.flags |= DISPLAY_FLAGS_DE_HIGH;
	dsi->vm.flags &= ~DISPLAY_FLAGS_SYNC_POSEDGE;
	dsi->vm.flags |= DISPLAY_FLAGS_SYNC_NEGEDGE;

	dss_mgr_set_timings(channel, &dsi->vm);
4148

4149
	r = dsi_configure_dispc_clocks(dsi);
4150 4151 4152 4153 4154
	if (r)
		goto err1;

	dsi->mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
	dsi->mgr_config.video_port_width =
4155
			dsi_get_pixel_size(dsi->pix_fmt);
4156 4157
	dsi->mgr_config.lcden_sig_polarity = 0;

4158
	dss_mgr_set_lcd_config(channel, &dsi->mgr_config);
4159

T
Tomi Valkeinen 已提交
4160
	return 0;
4161
err1:
4162
	if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
4163
		dss_mgr_unregister_framedone_handler(channel,
4164
				dsi_framedone_irq_callback, dsi);
4165
err:
4166
	dss_select_lcd_clk_source(dsi->dss, channel, DSS_CLK_SRC_FCK);
4167
	return r;
T
Tomi Valkeinen 已提交
4168 4169
}

4170 4171
static void dsi_display_uninit_dispc(struct dsi_data *dsi,
				     enum omap_channel channel)
T
Tomi Valkeinen 已提交
4172
{
4173
	if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
4174
		dss_mgr_unregister_framedone_handler(channel,
4175
				dsi_framedone_irq_callback, dsi);
4176

4177
	dss_select_lcd_clk_source(dsi->dss, channel, DSS_CLK_SRC_FCK);
T
Tomi Valkeinen 已提交
4178 4179
}

4180
static int dsi_configure_dsi_clocks(struct dsi_data *dsi)
T
Tomi Valkeinen 已提交
4181
{
4182
	struct dss_pll_clock_info cinfo;
T
Tomi Valkeinen 已提交
4183 4184
	int r;

4185 4186
	cinfo = dsi->user_dsi_cinfo;

4187
	r = dss_pll_set_config(&dsi->pll, &cinfo);
T
Tomi Valkeinen 已提交
4188 4189 4190 4191 4192 4193 4194 4195
	if (r) {
		DSSERR("Failed to set dsi clocks\n");
		return r;
	}

	return 0;
}

4196
static int dsi_display_init_dsi(struct dsi_data *dsi)
T
Tomi Valkeinen 已提交
4197 4198 4199
{
	int r;

4200
	r = dss_pll_enable(&dsi->pll);
T
Tomi Valkeinen 已提交
4201 4202 4203
	if (r)
		goto err0;

4204
	r = dsi_configure_dsi_clocks(dsi);
T
Tomi Valkeinen 已提交
4205 4206 4207
	if (r)
		goto err1;

4208 4209 4210
	dss_select_dsi_clk_source(dsi->dss, dsi->module_id,
				  dsi->module_id == 0 ?
				  DSS_CLK_SRC_PLL1_2 : DSS_CLK_SRC_PLL2_2);
T
Tomi Valkeinen 已提交
4211 4212 4213

	DSSDBG("PLL OK\n");

4214
	r = dsi_cio_init(dsi);
T
Tomi Valkeinen 已提交
4215 4216 4217
	if (r)
		goto err2;

4218
	_dsi_print_reset_status(dsi);
T
Tomi Valkeinen 已提交
4219

4220 4221
	dsi_proto_timings(dsi);
	dsi_set_lp_clk_divisor(dsi);
T
Tomi Valkeinen 已提交
4222 4223

	if (1)
4224
		_dsi_print_reset_status(dsi);
T
Tomi Valkeinen 已提交
4225

4226
	r = dsi_proto_config(dsi);
T
Tomi Valkeinen 已提交
4227 4228 4229 4230
	if (r)
		goto err3;

	/* enable interface */
4231 4232 4233 4234 4235 4236
	dsi_vc_enable(dsi, 0, 1);
	dsi_vc_enable(dsi, 1, 1);
	dsi_vc_enable(dsi, 2, 1);
	dsi_vc_enable(dsi, 3, 1);
	dsi_if_enable(dsi, 1);
	dsi_force_tx_stop_mode_io(dsi);
T
Tomi Valkeinen 已提交
4237 4238 4239

	return 0;
err3:
4240
	dsi_cio_uninit(dsi);
T
Tomi Valkeinen 已提交
4241
err2:
4242
	dss_select_dsi_clk_source(dsi->dss, dsi->module_id, DSS_CLK_SRC_FCK);
T
Tomi Valkeinen 已提交
4243
err1:
4244
	dss_pll_disable(&dsi->pll);
T
Tomi Valkeinen 已提交
4245 4246 4247 4248
err0:
	return r;
}

4249 4250
static void dsi_display_uninit_dsi(struct dsi_data *dsi, bool disconnect_lanes,
				   bool enter_ulps)
T
Tomi Valkeinen 已提交
4251
{
4252
	if (enter_ulps && !dsi->ulps_enabled)
4253
		dsi_enter_ulps(dsi);
4254

4255
	/* disable interface */
4256 4257 4258 4259 4260
	dsi_if_enable(dsi, 0);
	dsi_vc_enable(dsi, 0, 0);
	dsi_vc_enable(dsi, 1, 0);
	dsi_vc_enable(dsi, 2, 0);
	dsi_vc_enable(dsi, 3, 0);
4261

4262
	dss_select_dsi_clk_source(dsi->dss, dsi->module_id, DSS_CLK_SRC_FCK);
4263 4264
	dsi_cio_uninit(dsi);
	dsi_pll_uninit(dsi, disconnect_lanes);
T
Tomi Valkeinen 已提交
4265 4266
}

4267
static int dsi_display_enable(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
4268
{
4269
	struct dsi_data *dsi = to_dsi_data(dssdev);
T
Tomi Valkeinen 已提交
4270 4271 4272 4273
	int r = 0;

	DSSDBG("dsi_display_enable\n");

4274
	WARN_ON(!dsi_bus_is_locked(dsi));
4275

4276
	mutex_lock(&dsi->lock);
T
Tomi Valkeinen 已提交
4277

4278
	r = dsi_runtime_get(dsi);
T
Tomi Valkeinen 已提交
4279
	if (r)
4280 4281
		goto err_get_dsi;

4282
	_dsi_initialize_irq(dsi);
T
Tomi Valkeinen 已提交
4283

4284
	r = dsi_display_init_dsi(dsi);
T
Tomi Valkeinen 已提交
4285
	if (r)
4286
		goto err_init_dsi;
T
Tomi Valkeinen 已提交
4287

4288
	mutex_unlock(&dsi->lock);
T
Tomi Valkeinen 已提交
4289 4290 4291

	return 0;

4292
err_init_dsi:
4293
	dsi_runtime_put(dsi);
4294
err_get_dsi:
4295
	mutex_unlock(&dsi->lock);
T
Tomi Valkeinen 已提交
4296 4297 4298 4299
	DSSDBG("dsi_display_enable FAILED\n");
	return r;
}

4300
static void dsi_display_disable(struct omap_dss_device *dssdev,
4301
		bool disconnect_lanes, bool enter_ulps)
T
Tomi Valkeinen 已提交
4302
{
4303
	struct dsi_data *dsi = to_dsi_data(dssdev);
4304

T
Tomi Valkeinen 已提交
4305 4306
	DSSDBG("dsi_display_disable\n");

4307
	WARN_ON(!dsi_bus_is_locked(dsi));
T
Tomi Valkeinen 已提交
4308

4309
	mutex_lock(&dsi->lock);
T
Tomi Valkeinen 已提交
4310

4311 4312 4313 4314
	dsi_sync_vc(dsi, 0);
	dsi_sync_vc(dsi, 1);
	dsi_sync_vc(dsi, 2);
	dsi_sync_vc(dsi, 3);
4315

4316
	dsi_display_uninit_dsi(dsi, disconnect_lanes, enter_ulps);
T
Tomi Valkeinen 已提交
4317

4318
	dsi_runtime_put(dsi);
T
Tomi Valkeinen 已提交
4319

4320
	mutex_unlock(&dsi->lock);
T
Tomi Valkeinen 已提交
4321 4322
}

4323
static int dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
T
Tomi Valkeinen 已提交
4324
{
4325
	struct dsi_data *dsi = to_dsi_data(dssdev);
4326 4327

	dsi->te_enabled = enable;
4328
	return 0;
T
Tomi Valkeinen 已提交
4329 4330
}

4331 4332 4333 4334 4335 4336 4337 4338 4339
#ifdef PRINT_VERBOSE_VM_TIMINGS
static void print_dsi_vm(const char *str,
		const struct omap_dss_dsi_videomode_timings *t)
{
	unsigned long byteclk = t->hsclk / 4;
	int bl, wc, pps, tot;

	wc = DIV_ROUND_UP(t->hact * t->bitspp, 8);
	pps = DIV_ROUND_UP(wc + 6, t->ndl); /* pixel packet size */
4340
	bl = t->hss + t->hsa + t->hse + t->hbp + t->hfp;
4341 4342 4343 4344 4345 4346 4347 4348
	tot = bl + pps;

#define TO_DSI_T(x) ((u32)div64_u64((u64)x * 1000000000llu, byteclk))

	pr_debug("%s bck %lu, %u/%u/%u/%u/%u/%u = %u+%u = %u, "
			"%u/%u/%u/%u/%u/%u = %u + %u = %u\n",
			str,
			byteclk,
4349
			t->hss, t->hsa, t->hse, t->hbp, pps, t->hfp,
4350 4351 4352 4353 4354 4355
			bl, pps, tot,
			TO_DSI_T(t->hss),
			TO_DSI_T(t->hsa),
			TO_DSI_T(t->hse),
			TO_DSI_T(t->hbp),
			TO_DSI_T(pps),
4356
			TO_DSI_T(t->hfp),
4357 4358 4359 4360 4361 4362 4363 4364

			TO_DSI_T(bl),
			TO_DSI_T(pps),

			TO_DSI_T(tot));
#undef TO_DSI_T
}

4365
static void print_dispc_vm(const char *str, const struct videomode *vm)
4366
{
4367
	unsigned long pck = vm->pixelclock;
4368 4369
	int hact, bl, tot;

4370
	hact = vm->hactive;
4371
	bl = vm->hsync_len + vm->hback_porch + vm->hfront_porch;
4372 4373 4374 4375 4376 4377 4378 4379
	tot = hact + bl;

#define TO_DISPC_T(x) ((u32)div64_u64((u64)x * 1000000000llu, pck))

	pr_debug("%s pck %lu, %u/%u/%u/%u = %u+%u = %u, "
			"%u/%u/%u/%u = %u + %u = %u\n",
			str,
			pck,
4380
			vm->hsync_len, vm->hback_porch, hact, vm->hfront_porch,
4381
			bl, hact, tot,
4382
			TO_DISPC_T(vm->hsync_len),
4383
			TO_DISPC_T(vm->hback_porch),
4384
			TO_DISPC_T(hact),
4385
			TO_DISPC_T(vm->hfront_porch),
4386 4387 4388 4389 4390 4391 4392 4393 4394 4395
			TO_DISPC_T(bl),
			TO_DISPC_T(hact),
			TO_DISPC_T(tot));
#undef TO_DISPC_T
}

/* note: this is not quite accurate */
static void print_dsi_dispc_vm(const char *str,
		const struct omap_dss_dsi_videomode_timings *t)
{
4396
	struct videomode vm = { 0 };
4397 4398 4399 4400 4401 4402 4403 4404
	unsigned long byteclk = t->hsclk / 4;
	unsigned long pck;
	u64 dsi_tput;
	int dsi_hact, dsi_htot;

	dsi_tput = (u64)byteclk * t->ndl * 8;
	pck = (u32)div64_u64(dsi_tput, t->bitspp);
	dsi_hact = DIV_ROUND_UP(DIV_ROUND_UP(t->hact * t->bitspp, 8) + 6, t->ndl);
4405
	dsi_htot = t->hss + t->hsa + t->hse + t->hbp + dsi_hact + t->hfp;
4406

4407
	vm.pixelclock = pck;
4408
	vm.hsync_len = div64_u64((u64)(t->hsa + t->hse) * pck, byteclk);
4409 4410
	vm.hback_porch = div64_u64((u64)t->hbp * pck, byteclk);
	vm.hfront_porch = div64_u64((u64)t->hfp * pck, byteclk);
4411
	vm.hactive = t->hact;
4412 4413 4414 4415 4416 4417 4418

	print_dispc_vm(str, &vm);
}
#endif /* PRINT_VERBOSE_VM_TIMINGS */

static bool dsi_cm_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
		unsigned long pck, void *data)
4419
{
4420
	struct dsi_clk_calc_ctx *ctx = data;
4421
	struct videomode *vm = &ctx->vm;
4422

4423 4424 4425 4426
	ctx->dispc_cinfo.lck_div = lckd;
	ctx->dispc_cinfo.pck_div = pckd;
	ctx->dispc_cinfo.lck = lck;
	ctx->dispc_cinfo.pck = pck;
4427

4428 4429 4430 4431 4432 4433
	*vm = *ctx->config->vm;
	vm->pixelclock = pck;
	vm->hactive = ctx->config->vm->hactive;
	vm->vactive = ctx->config->vm->vactive;
	vm->hsync_len = vm->hfront_porch = vm->hback_porch = vm->vsync_len = 1;
	vm->vfront_porch = vm->vback_porch = 0;
4434

4435
	return true;
4436 4437
}

4438
static bool dsi_cm_calc_hsdiv_cb(int m_dispc, unsigned long dispc,
4439
		void *data)
4440
{
4441
	struct dsi_clk_calc_ctx *ctx = data;
4442

4443
	ctx->dsi_cinfo.mX[HSDIV_DISPC] = m_dispc;
4444
	ctx->dsi_cinfo.clkout[HSDIV_DISPC] = dispc;
4445

4446 4447 4448
	return dispc_div_calc(dispc, ctx->req_pck_min, ctx->req_pck_max,
			dsi_cm_calc_dispc_cb, ctx);
}
4449

4450 4451
static bool dsi_cm_calc_pll_cb(int n, int m, unsigned long fint,
		unsigned long clkdco, void *data)
4452 4453
{
	struct dsi_clk_calc_ctx *ctx = data;
4454
	struct dsi_data *dsi = ctx->dsi;
4455

4456 4457
	ctx->dsi_cinfo.n = n;
	ctx->dsi_cinfo.m = m;
4458
	ctx->dsi_cinfo.fint = fint;
4459
	ctx->dsi_cinfo.clkdco = clkdco;
4460

4461
	return dss_pll_hsdiv_calc_a(ctx->pll, clkdco, ctx->req_pck_min,
4462
			dsi->data->max_fck_freq,
4463
			dsi_cm_calc_hsdiv_cb, ctx);
4464 4465
}

4466 4467 4468
static bool dsi_cm_calc(struct dsi_data *dsi,
		const struct omap_dss_dsi_config *cfg,
		struct dsi_clk_calc_ctx *ctx)
4469
{
4470 4471 4472 4473
	unsigned long clkin;
	int bitspp, ndl;
	unsigned long pll_min, pll_max;
	unsigned long pck, txbyteclk;
4474

4475
	clkin = clk_get_rate(dsi->pll.clkin);
4476 4477 4478 4479 4480 4481 4482 4483 4484
	bitspp = dsi_get_pixel_size(cfg->pixel_format);
	ndl = dsi->num_lanes_used - 1;

	/*
	 * Here we should calculate minimum txbyteclk to be able to send the
	 * frame in time, and also to handle TE. That's not very simple, though,
	 * especially as we go to LP between each pixel packet due to HW
	 * "feature". So let's just estimate very roughly and multiply by 1.5.
	 */
4485
	pck = cfg->vm->pixelclock;
4486 4487
	pck = pck * 3 / 2;
	txbyteclk = pck * bitspp / 8 / ndl;
4488

4489
	memset(ctx, 0, sizeof(*ctx));
4490
	ctx->dsi = dsi;
4491
	ctx->pll = &dsi->pll;
4492 4493 4494 4495
	ctx->config = cfg;
	ctx->req_pck_min = pck;
	ctx->req_pck_nom = pck;
	ctx->req_pck_max = pck * 3 / 2;
4496

4497 4498 4499
	pll_min = max(cfg->hs_clk_min * 4, txbyteclk * 4 * 4);
	pll_max = cfg->hs_clk_max * 4;

4500
	return dss_pll_calc_a(ctx->pll, clkin,
4501 4502
			pll_min, pll_max,
			dsi_cm_calc_pll_cb, ctx);
4503 4504
}

4505
static bool dsi_vm_calc_blanking(struct dsi_clk_calc_ctx *ctx)
4506
{
4507
	struct dsi_data *dsi = ctx->dsi;
4508 4509 4510
	const struct omap_dss_dsi_config *cfg = ctx->config;
	int bitspp = dsi_get_pixel_size(cfg->pixel_format);
	int ndl = dsi->num_lanes_used - 1;
4511
	unsigned long hsclk = ctx->dsi_cinfo.clkdco / 4;
4512
	unsigned long byteclk = hsclk / 4;
4513

4514 4515 4516 4517 4518 4519
	unsigned long dispc_pck, req_pck_min, req_pck_nom, req_pck_max;
	int xres;
	int panel_htot, panel_hbl; /* pixels */
	int dispc_htot, dispc_hbl; /* pixels */
	int dsi_htot, dsi_hact, dsi_hbl, hss, hse; /* byteclks */
	int hfp, hsa, hbp;
4520 4521
	const struct videomode *req_vm;
	struct videomode *dispc_vm;
4522 4523
	struct omap_dss_dsi_videomode_timings *dsi_vm;
	u64 dsi_tput, dispc_tput;
4524

4525
	dsi_tput = (u64)byteclk * ndl * 8;
4526

4527
	req_vm = cfg->vm;
4528 4529 4530 4531 4532 4533 4534
	req_pck_min = ctx->req_pck_min;
	req_pck_max = ctx->req_pck_max;
	req_pck_nom = ctx->req_pck_nom;

	dispc_pck = ctx->dispc_cinfo.pck;
	dispc_tput = (u64)dispc_pck * bitspp;

4535
	xres = req_vm->hactive;
4536

4537 4538
	panel_hbl = req_vm->hfront_porch + req_vm->hback_porch +
		    req_vm->hsync_len;
4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567
	panel_htot = xres + panel_hbl;

	dsi_hact = DIV_ROUND_UP(DIV_ROUND_UP(xres * bitspp, 8) + 6, ndl);

	/*
	 * When there are no line buffers, DISPC and DSI must have the
	 * same tput. Otherwise DISPC tput needs to be higher than DSI's.
	 */
	if (dsi->line_buffer_size < xres * bitspp / 8) {
		if (dispc_tput != dsi_tput)
			return false;
	} else {
		if (dispc_tput < dsi_tput)
			return false;
	}

	/* DSI tput must be over the min requirement */
	if (dsi_tput < (u64)bitspp * req_pck_min)
		return false;

	/* When non-burst mode, DSI tput must be below max requirement. */
	if (cfg->trans_mode != OMAP_DSS_DSI_BURST_MODE) {
		if (dsi_tput > (u64)bitspp * req_pck_max)
			return false;
	}

	hss = DIV_ROUND_UP(4, ndl);

	if (cfg->trans_mode == OMAP_DSS_DSI_PULSE_MODE) {
4568
		if (ndl == 3 && req_vm->hsync_len == 0)
4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606
			hse = 1;
		else
			hse = DIV_ROUND_UP(4, ndl);
	} else {
		hse = 0;
	}

	/* DSI htot to match the panel's nominal pck */
	dsi_htot = div64_u64((u64)panel_htot * byteclk, req_pck_nom);

	/* fail if there would be no time for blanking */
	if (dsi_htot < hss + hse + dsi_hact)
		return false;

	/* total DSI blanking needed to achieve panel's TL */
	dsi_hbl = dsi_htot - dsi_hact;

	/* DISPC htot to match the DSI TL */
	dispc_htot = div64_u64((u64)dsi_htot * dispc_pck, byteclk);

	/* verify that the DSI and DISPC TLs are the same */
	if ((u64)dsi_htot * dispc_pck != (u64)dispc_htot * byteclk)
		return false;

	dispc_hbl = dispc_htot - xres;

	/* setup DSI videomode */

	dsi_vm = &ctx->dsi_vm;
	memset(dsi_vm, 0, sizeof(*dsi_vm));

	dsi_vm->hsclk = hsclk;

	dsi_vm->ndl = ndl;
	dsi_vm->bitspp = bitspp;

	if (cfg->trans_mode != OMAP_DSS_DSI_PULSE_MODE) {
		hsa = 0;
4607
	} else if (ndl == 3 && req_vm->hsync_len == 0) {
4608 4609
		hsa = 0;
	} else {
4610
		hsa = div64_u64((u64)req_vm->hsync_len * byteclk, req_pck_nom);
4611 4612 4613
		hsa = max(hsa - hse, 1);
	}

4614
	hbp = div64_u64((u64)req_vm->hback_porch * byteclk, req_pck_nom);
4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643
	hbp = max(hbp, 1);

	hfp = dsi_hbl - (hss + hsa + hse + hbp);
	if (hfp < 1) {
		int t;
		/* we need to take cycles from hbp */

		t = 1 - hfp;
		hbp = max(hbp - t, 1);
		hfp = dsi_hbl - (hss + hsa + hse + hbp);

		if (hfp < 1 && hsa > 0) {
			/* we need to take cycles from hsa */
			t = 1 - hfp;
			hsa = max(hsa - t, 1);
			hfp = dsi_hbl - (hss + hsa + hse + hbp);
		}
	}

	if (hfp < 1)
		return false;

	dsi_vm->hss = hss;
	dsi_vm->hsa = hsa;
	dsi_vm->hse = hse;
	dsi_vm->hbp = hbp;
	dsi_vm->hact = xres;
	dsi_vm->hfp = hfp;

4644
	dsi_vm->vsa = req_vm->vsync_len;
4645
	dsi_vm->vbp = req_vm->vback_porch;
4646
	dsi_vm->vact = req_vm->vactive;
4647
	dsi_vm->vfp = req_vm->vfront_porch;
4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660

	dsi_vm->trans_mode = cfg->trans_mode;

	dsi_vm->blanking_mode = 0;
	dsi_vm->hsa_blanking_mode = 1;
	dsi_vm->hfp_blanking_mode = 1;
	dsi_vm->hbp_blanking_mode = 1;

	dsi_vm->ddr_clk_always_on = cfg->ddr_clk_always_on;
	dsi_vm->window_sync = 4;

	/* setup DISPC videomode */

4661
	dispc_vm = &ctx->vm;
4662
	*dispc_vm = *req_vm;
4663
	dispc_vm->pixelclock = dispc_pck;
4664 4665

	if (cfg->trans_mode == OMAP_DSS_DSI_PULSE_MODE) {
4666
		hsa = div64_u64((u64)req_vm->hsync_len * dispc_pck,
4667 4668 4669 4670 4671 4672
				req_pck_nom);
		hsa = max(hsa, 1);
	} else {
		hsa = 1;
	}

4673
	hbp = div64_u64((u64)req_vm->hback_porch * dispc_pck, req_pck_nom);
4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695
	hbp = max(hbp, 1);

	hfp = dispc_hbl - hsa - hbp;
	if (hfp < 1) {
		int t;
		/* we need to take cycles from hbp */

		t = 1 - hfp;
		hbp = max(hbp - t, 1);
		hfp = dispc_hbl - hsa - hbp;

		if (hfp < 1) {
			/* we need to take cycles from hsa */
			t = 1 - hfp;
			hsa = max(hsa - t, 1);
			hfp = dispc_hbl - hsa - hbp;
		}
	}

	if (hfp < 1)
		return false;

4696
	dispc_vm->hfront_porch = hfp;
4697
	dispc_vm->hsync_len = hsa;
4698
	dispc_vm->hback_porch = hbp;
4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717

	return true;
}


static bool dsi_vm_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
		unsigned long pck, void *data)
{
	struct dsi_clk_calc_ctx *ctx = data;

	ctx->dispc_cinfo.lck_div = lckd;
	ctx->dispc_cinfo.pck_div = pckd;
	ctx->dispc_cinfo.lck = lck;
	ctx->dispc_cinfo.pck = pck;

	if (dsi_vm_calc_blanking(ctx) == false)
		return false;

#ifdef PRINT_VERBOSE_VM_TIMINGS
4718
	print_dispc_vm("dispc", &ctx->vm);
4719
	print_dsi_vm("dsi  ", &ctx->dsi_vm);
4720
	print_dispc_vm("req  ", ctx->config->vm);
4721 4722 4723 4724 4725 4726
	print_dsi_dispc_vm("act  ", &ctx->dsi_vm);
#endif

	return true;
}

4727
static bool dsi_vm_calc_hsdiv_cb(int m_dispc, unsigned long dispc,
4728 4729 4730 4731 4732
		void *data)
{
	struct dsi_clk_calc_ctx *ctx = data;
	unsigned long pck_max;

4733
	ctx->dsi_cinfo.mX[HSDIV_DISPC] = m_dispc;
4734
	ctx->dsi_cinfo.clkout[HSDIV_DISPC] = dispc;
4735 4736 4737 4738 4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749

	/*
	 * In burst mode we can let the dispc pck be arbitrarily high, but it
	 * limits our scaling abilities. So for now, don't aim too high.
	 */

	if (ctx->config->trans_mode == OMAP_DSS_DSI_BURST_MODE)
		pck_max = ctx->req_pck_max + 10000000;
	else
		pck_max = ctx->req_pck_max;

	return dispc_div_calc(dispc, ctx->req_pck_min, pck_max,
			dsi_vm_calc_dispc_cb, ctx);
}

4750 4751
static bool dsi_vm_calc_pll_cb(int n, int m, unsigned long fint,
		unsigned long clkdco, void *data)
4752 4753
{
	struct dsi_clk_calc_ctx *ctx = data;
4754
	struct dsi_data *dsi = ctx->dsi;
4755

4756 4757
	ctx->dsi_cinfo.n = n;
	ctx->dsi_cinfo.m = m;
4758
	ctx->dsi_cinfo.fint = fint;
4759
	ctx->dsi_cinfo.clkdco = clkdco;
4760

4761
	return dss_pll_hsdiv_calc_a(ctx->pll, clkdco, ctx->req_pck_min,
4762
			dsi->data->max_fck_freq,
4763 4764 4765 4766 4767 4768 4769
			dsi_vm_calc_hsdiv_cb, ctx);
}

static bool dsi_vm_calc(struct dsi_data *dsi,
		const struct omap_dss_dsi_config *cfg,
		struct dsi_clk_calc_ctx *ctx)
{
4770
	const struct videomode *vm = cfg->vm;
4771 4772 4773 4774 4775 4776 4777
	unsigned long clkin;
	unsigned long pll_min;
	unsigned long pll_max;
	int ndl = dsi->num_lanes_used - 1;
	int bitspp = dsi_get_pixel_size(cfg->pixel_format);
	unsigned long byteclk_min;

4778
	clkin = clk_get_rate(dsi->pll.clkin);
4779 4780

	memset(ctx, 0, sizeof(*ctx));
4781
	ctx->dsi = dsi;
4782
	ctx->pll = &dsi->pll;
4783 4784 4785
	ctx->config = cfg;

	/* these limits should come from the panel driver */
4786 4787 4788
	ctx->req_pck_min = vm->pixelclock - 1000;
	ctx->req_pck_nom = vm->pixelclock;
	ctx->req_pck_max = vm->pixelclock + 1000;
4789 4790 4791 4792 4793 4794 4795 4796 4797 4798 4799 4800 4801 4802

	byteclk_min = div64_u64((u64)ctx->req_pck_min * bitspp, ndl * 8);
	pll_min = max(cfg->hs_clk_min * 4, byteclk_min * 4 * 4);

	if (cfg->trans_mode == OMAP_DSS_DSI_BURST_MODE) {
		pll_max = cfg->hs_clk_max * 4;
	} else {
		unsigned long byteclk_max;
		byteclk_max = div64_u64((u64)ctx->req_pck_max * bitspp,
				ndl * 8);

		pll_max = byteclk_max * 4 * 4;
	}

4803
	return dss_pll_calc_a(ctx->pll, clkin,
4804 4805
			pll_min, pll_max,
			dsi_vm_calc_pll_cb, ctx);
4806 4807
}

4808
static int dsi_set_config(struct omap_dss_device *dssdev,
4809
		const struct omap_dss_dsi_config *config)
4810
{
4811
	struct dsi_data *dsi = to_dsi_data(dssdev);
4812 4813 4814
	struct dsi_clk_calc_ctx ctx;
	bool ok;
	int r;
4815 4816 4817

	mutex_lock(&dsi->lock);

4818 4819
	dsi->pix_fmt = config->pixel_format;
	dsi->mode = config->mode;
4820

4821 4822 4823 4824 4825 4826 4827 4828 4829 4830 4831
	if (config->mode == OMAP_DSS_DSI_VIDEO_MODE)
		ok = dsi_vm_calc(dsi, config, &ctx);
	else
		ok = dsi_cm_calc(dsi, config, &ctx);

	if (!ok) {
		DSSERR("failed to find suitable DSI clock settings\n");
		r = -EINVAL;
		goto err;
	}

4832
	dsi_pll_calc_dsi_fck(dsi, &ctx.dsi_cinfo);
4833

4834
	r = dsi_lp_clock_calc(ctx.dsi_cinfo.clkout[HSDIV_DSI],
4835
		config->lp_clk_min, config->lp_clk_max, &dsi->user_lp_cinfo);
4836 4837 4838 4839 4840 4841 4842 4843
	if (r) {
		DSSERR("failed to find suitable DSI LP clock settings\n");
		goto err;
	}

	dsi->user_dsi_cinfo = ctx.dsi_cinfo;
	dsi->user_dispc_cinfo = ctx.dispc_cinfo;

4844
	dsi->vm = ctx.vm;
4845
	dsi->vm_timings = ctx.dsi_vm;
4846 4847

	mutex_unlock(&dsi->lock);
4848

4849
	return 0;
4850 4851 4852 4853
err:
	mutex_unlock(&dsi->lock);

	return r;
4854 4855
}

4856 4857 4858 4859 4860 4861
/*
 * Return a hardcoded channel for the DSI output. This should work for
 * current use cases, but this can be later expanded to either resolve
 * the channel in some more dynamic manner, or get the channel as a user
 * parameter.
 */
4862
static enum omap_channel dsi_get_channel(struct dsi_data *dsi)
4863
{
4864 4865
	switch (dsi->data->model) {
	case DSI_MODEL_OMAP3:
4866 4867
		return OMAP_DSS_CHANNEL_LCD;

4868 4869
	case DSI_MODEL_OMAP4:
		switch (dsi->module_id) {
4870 4871 4872 4873 4874 4875 4876 4877 4878
		case 0:
			return OMAP_DSS_CHANNEL_LCD;
		case 1:
			return OMAP_DSS_CHANNEL_LCD2;
		default:
			DSSWARN("unsupported module id\n");
			return OMAP_DSS_CHANNEL_LCD;
		}

4879 4880
	case DSI_MODEL_OMAP5:
		switch (dsi->module_id) {
4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891 4892 4893
		case 0:
			return OMAP_DSS_CHANNEL_LCD;
		case 1:
			return OMAP_DSS_CHANNEL_LCD3;
		default:
			DSSWARN("unsupported module id\n");
			return OMAP_DSS_CHANNEL_LCD;
		}

	default:
		DSSWARN("unsupported DSS version\n");
		return OMAP_DSS_CHANNEL_LCD;
	}
4894 4895
}

4896
static int dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
4897
{
4898
	struct dsi_data *dsi = to_dsi_data(dssdev);
4899 4900
	int i;

4901 4902 4903
	for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
		if (!dsi->vc[i].dssdev) {
			dsi->vc[i].dssdev = dssdev;
4904 4905 4906 4907 4908 4909 4910 4911 4912
			*channel = i;
			return 0;
		}
	}

	DSSERR("cannot get VC for display %s", dssdev->name);
	return -ENOSPC;
}

4913
static int dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
4914
{
4915
	struct dsi_data *dsi = to_dsi_data(dssdev);
4916

4917 4918 4919 4920 4921 4922 4923 4924 4925 4926
	if (vc_id < 0 || vc_id > 3) {
		DSSERR("VC ID out of range\n");
		return -EINVAL;
	}

	if (channel < 0 || channel > 3) {
		DSSERR("Virtual Channel out of range\n");
		return -EINVAL;
	}

4927
	if (dsi->vc[channel].dssdev != dssdev) {
4928 4929 4930 4931 4932
		DSSERR("Virtual Channel not allocated to display %s\n",
			dssdev->name);
		return -EINVAL;
	}

4933
	dsi->vc[channel].vc_id = vc_id;
4934 4935 4936 4937

	return 0;
}

4938
static void dsi_release_vc(struct omap_dss_device *dssdev, int channel)
4939
{
4940
	struct dsi_data *dsi = to_dsi_data(dssdev);
4941

4942
	if ((channel >= 0 && channel <= 3) &&
4943 4944 4945
		dsi->vc[channel].dssdev == dssdev) {
		dsi->vc[channel].dssdev = NULL;
		dsi->vc[channel].vc_id = 0;
4946 4947 4948
	}
}

4949

4950
static int dsi_get_clocks(struct dsi_data *dsi)
4951 4952 4953
{
	struct clk *clk;

4954
	clk = devm_clk_get(&dsi->pdev->dev, "fck");
4955 4956 4957 4958 4959 4960 4961 4962 4963 4964
	if (IS_ERR(clk)) {
		DSSERR("can't get fck\n");
		return PTR_ERR(clk);
	}

	dsi->dss_clk = clk;

	return 0;
}

T
Tomi Valkeinen 已提交
4965 4966 4967
static int dsi_connect(struct omap_dss_device *dssdev,
		struct omap_dss_device *dst)
{
4968
	struct dsi_data *dsi = to_dsi_data(dssdev);
4969
	enum omap_channel dispc_channel = dssdev->dispc_channel;
T
Tomi Valkeinen 已提交
4970 4971
	int r;

4972
	r = dsi_regulator_init(dsi);
T
Tomi Valkeinen 已提交
4973 4974 4975
	if (r)
		return r;

4976
	r = dss_mgr_connect(dispc_channel, dssdev);
T
Tomi Valkeinen 已提交
4977 4978 4979 4980 4981 4982 4983
	if (r)
		return r;

	r = omapdss_output_set_device(dssdev, dst);
	if (r) {
		DSSERR("failed to connect output to new device: %s\n",
				dssdev->name);
4984
		dss_mgr_disconnect(dispc_channel, dssdev);
T
Tomi Valkeinen 已提交
4985 4986 4987 4988 4989 4990 4991 4992 4993
		return r;
	}

	return 0;
}

static void dsi_disconnect(struct omap_dss_device *dssdev,
		struct omap_dss_device *dst)
{
4994 4995
	enum omap_channel dispc_channel = dssdev->dispc_channel;

4996
	WARN_ON(dst != dssdev->dst);
T
Tomi Valkeinen 已提交
4997

4998
	if (dst != dssdev->dst)
T
Tomi Valkeinen 已提交
4999 5000 5001 5002
		return;

	omapdss_output_unset_device(dssdev);

5003
	dss_mgr_disconnect(dispc_channel, dssdev);
T
Tomi Valkeinen 已提交
5004 5005 5006 5007 5008 5009 5010 5011 5012
}

static const struct omapdss_dsi_ops dsi_ops = {
	.connect = dsi_connect,
	.disconnect = dsi_disconnect,

	.bus_lock = dsi_bus_lock,
	.bus_unlock = dsi_bus_unlock,

5013 5014
	.enable = dsi_display_enable,
	.disable = dsi_display_disable,
T
Tomi Valkeinen 已提交
5015

5016
	.enable_hs = dsi_vc_enable_hs,
T
Tomi Valkeinen 已提交
5017

5018 5019
	.configure_pins = dsi_configure_pins,
	.set_config = dsi_set_config,
T
Tomi Valkeinen 已提交
5020 5021 5022 5023

	.enable_video_output = dsi_enable_video_output,
	.disable_video_output = dsi_disable_video_output,

5024
	.update = dsi_update,
T
Tomi Valkeinen 已提交
5025

5026
	.enable_te = dsi_enable_te,
T
Tomi Valkeinen 已提交
5027

5028 5029 5030
	.request_vc = dsi_request_vc,
	.set_vc_id = dsi_set_vc_id,
	.release_vc = dsi_release_vc,
T
Tomi Valkeinen 已提交
5031 5032 5033 5034 5035 5036 5037 5038 5039 5040 5041 5042 5043 5044

	.dcs_write = dsi_vc_dcs_write,
	.dcs_write_nosync = dsi_vc_dcs_write_nosync,
	.dcs_read = dsi_vc_dcs_read,

	.gen_write = dsi_vc_generic_write,
	.gen_write_nosync = dsi_vc_generic_write_nosync,
	.gen_read = dsi_vc_generic_read,

	.bta_sync = dsi_vc_send_bta_sync,

	.set_max_rx_packet_size = dsi_vc_set_max_rx_packet_size,
};

5045
static void dsi_init_output(struct dsi_data *dsi)
5046
{
5047
	struct omap_dss_device *out = &dsi->output;
5048

5049
	out->dev = &dsi->pdev->dev;
5050 5051 5052
	out->id = dsi->module_id == 0 ?
			OMAP_DSS_OUTPUT_DSI1 : OMAP_DSS_OUTPUT_DSI2;

5053
	out->output_type = OMAP_DISPLAY_TYPE_DSI;
T
Tomi Valkeinen 已提交
5054
	out->name = dsi->module_id == 0 ? "dsi.0" : "dsi.1";
5055
	out->dispc_channel = dsi_get_channel(dsi);
T
Tomi Valkeinen 已提交
5056
	out->ops.dsi = &dsi_ops;
5057
	out->owner = THIS_MODULE;
5058

5059
	omapdss_register_output(out);
5060 5061
}

5062
static void dsi_uninit_output(struct dsi_data *dsi)
5063
{
5064
	struct omap_dss_device *out = &dsi->output;
5065

5066
	omapdss_unregister_output(out);
5067 5068
}

5069
static int dsi_probe_of(struct dsi_data *dsi)
T
Tomi Valkeinen 已提交
5070
{
5071
	struct device_node *node = dsi->pdev->dev.of_node;
T
Tomi Valkeinen 已提交
5072 5073 5074 5075 5076 5077 5078
	struct property *prop;
	u32 lane_arr[10];
	int len, num_pins;
	int r, i;
	struct device_node *ep;
	struct omap_dsi_pin_config pin_cfg;

5079
	ep = of_graph_get_endpoint_by_regs(node, 0, 0);
T
Tomi Valkeinen 已提交
5080 5081 5082 5083 5084
	if (!ep)
		return 0;

	prop = of_find_property(ep, "lanes", &len);
	if (prop == NULL) {
5085
		dev_err(&dsi->pdev->dev, "failed to find lane data\n");
T
Tomi Valkeinen 已提交
5086 5087 5088 5089 5090 5091 5092 5093
		r = -EINVAL;
		goto err;
	}

	num_pins = len / sizeof(u32);

	if (num_pins < 4 || num_pins % 2 != 0 ||
		num_pins > dsi->num_lanes_supported * 2) {
5094
		dev_err(&dsi->pdev->dev, "bad number of lanes\n");
T
Tomi Valkeinen 已提交
5095 5096 5097 5098 5099 5100
		r = -EINVAL;
		goto err;
	}

	r = of_property_read_u32_array(ep, "lanes", lane_arr, num_pins);
	if (r) {
5101
		dev_err(&dsi->pdev->dev, "failed to read lane data\n");
T
Tomi Valkeinen 已提交
5102 5103 5104 5105 5106 5107 5108 5109 5110
		goto err;
	}

	pin_cfg.num_pins = num_pins;
	for (i = 0; i < num_pins; ++i)
		pin_cfg.pins[i] = (int)lane_arr[i];

	r = dsi_configure_pins(&dsi->output, &pin_cfg);
	if (r) {
5111
		dev_err(&dsi->pdev->dev, "failed to configure pins");
T
Tomi Valkeinen 已提交
5112 5113 5114 5115 5116 5117 5118 5119 5120 5121 5122 5123
		goto err;
	}

	of_node_put(ep);

	return 0;

err:
	of_node_put(ep);
	return r;
}

5124 5125 5126 5127 5128 5129 5130
static const struct dss_pll_ops dsi_pll_ops = {
	.enable = dsi_pll_enable,
	.disable = dsi_pll_disable,
	.set_config = dss_pll_write_config_type_a,
};

static const struct dss_pll_hw dss_omap3_dsi_pll_hw = {
5131 5132
	.type = DSS_PLL_TYPE_A,

5133 5134 5135 5136 5137 5138 5139 5140 5141 5142 5143 5144 5145 5146 5147 5148 5149 5150 5151 5152 5153 5154 5155 5156 5157
	.n_max = (1 << 7) - 1,
	.m_max = (1 << 11) - 1,
	.mX_max = (1 << 4) - 1,
	.fint_min = 750000,
	.fint_max = 2100000,
	.clkdco_low = 1000000000,
	.clkdco_max = 1800000000,

	.n_msb = 7,
	.n_lsb = 1,
	.m_msb = 18,
	.m_lsb = 8,

	.mX_msb[0] = 22,
	.mX_lsb[0] = 19,
	.mX_msb[1] = 26,
	.mX_lsb[1] = 23,

	.has_stopmode = true,
	.has_freqsel = true,
	.has_selfreqdco = false,
	.has_refsel = false,
};

static const struct dss_pll_hw dss_omap4_dsi_pll_hw = {
5158 5159
	.type = DSS_PLL_TYPE_A,

5160 5161 5162 5163 5164 5165 5166 5167 5168 5169 5170 5171 5172 5173 5174 5175 5176 5177 5178 5179 5180 5181 5182 5183 5184
	.n_max = (1 << 8) - 1,
	.m_max = (1 << 12) - 1,
	.mX_max = (1 << 5) - 1,
	.fint_min = 500000,
	.fint_max = 2500000,
	.clkdco_low = 1000000000,
	.clkdco_max = 1800000000,

	.n_msb = 8,
	.n_lsb = 1,
	.m_msb = 20,
	.m_lsb = 9,

	.mX_msb[0] = 25,
	.mX_lsb[0] = 21,
	.mX_msb[1] = 30,
	.mX_lsb[1] = 26,

	.has_stopmode = true,
	.has_freqsel = false,
	.has_selfreqdco = false,
	.has_refsel = false,
};

static const struct dss_pll_hw dss_omap5_dsi_pll_hw = {
5185 5186
	.type = DSS_PLL_TYPE_A,

5187 5188 5189 5190 5191 5192 5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203 5204 5205 5206 5207 5208 5209 5210
	.n_max = (1 << 8) - 1,
	.m_max = (1 << 12) - 1,
	.mX_max = (1 << 5) - 1,
	.fint_min = 150000,
	.fint_max = 52000000,
	.clkdco_low = 1000000000,
	.clkdco_max = 1800000000,

	.n_msb = 8,
	.n_lsb = 1,
	.m_msb = 20,
	.m_lsb = 9,

	.mX_msb[0] = 25,
	.mX_lsb[0] = 21,
	.mX_msb[1] = 30,
	.mX_lsb[1] = 26,

	.has_stopmode = true,
	.has_freqsel = false,
	.has_selfreqdco = true,
	.has_refsel = true,
};

5211
static int dsi_init_pll_data(struct dss_device *dss, struct dsi_data *dsi)
5212 5213 5214 5215 5216
{
	struct dss_pll *pll = &dsi->pll;
	struct clk *clk;
	int r;

5217
	clk = devm_clk_get(&dsi->pdev->dev, "sys_clk");
5218 5219 5220 5221 5222 5223
	if (IS_ERR(clk)) {
		DSSERR("can't get sys_clk\n");
		return PTR_ERR(clk);
	}

	pll->name = dsi->module_id == 0 ? "dsi0" : "dsi1";
T
Tomi Valkeinen 已提交
5224
	pll->id = dsi->module_id == 0 ? DSS_PLL_DSI1 : DSS_PLL_DSI2;
5225 5226
	pll->clkin = clk;
	pll->base = dsi->pll_base;
5227
	pll->hw = dsi->data->pll_hw;
5228 5229
	pll->ops = &dsi_pll_ops;

5230
	r = dss_pll_register(dss, pll);
5231 5232 5233 5234 5235 5236
	if (r)
		return r;

	return 0;
}

5237
/* DSI1 HW IP initialisation */
5238 5239 5240 5241 5242 5243 5244
static const struct dsi_of_data dsi_of_data_omap34xx = {
	.model = DSI_MODEL_OMAP3,
	.pll_hw = &dss_omap3_dsi_pll_hw,
	.modules = (const struct dsi_module_id_data[]) {
		{ .address = 0x4804fc00, .id = 0, },
		{ },
	},
5245 5246
	.max_fck_freq = 173000000,
	.max_pll_lpdiv = (1 << 13) - 1,
5247 5248 5249 5250 5251 5252 5253 5254 5255 5256
	.quirks = DSI_QUIRK_REVERSE_TXCLKESC,
};

static const struct dsi_of_data dsi_of_data_omap36xx = {
	.model = DSI_MODEL_OMAP3,
	.pll_hw = &dss_omap3_dsi_pll_hw,
	.modules = (const struct dsi_module_id_data[]) {
		{ .address = 0x4804fc00, .id = 0, },
		{ },
	},
5257 5258
	.max_fck_freq = 173000000,
	.max_pll_lpdiv = (1 << 13) - 1,
5259 5260 5261 5262 5263 5264 5265 5266 5267 5268 5269
	.quirks = DSI_QUIRK_PLL_PWR_BUG,
};

static const struct dsi_of_data dsi_of_data_omap4 = {
	.model = DSI_MODEL_OMAP4,
	.pll_hw = &dss_omap4_dsi_pll_hw,
	.modules = (const struct dsi_module_id_data[]) {
		{ .address = 0x58004000, .id = 0, },
		{ .address = 0x58005000, .id = 1, },
		{ },
	},
5270 5271
	.max_fck_freq = 170000000,
	.max_pll_lpdiv = (1 << 13) - 1,
5272 5273 5274 5275 5276 5277 5278 5279 5280 5281 5282 5283
	.quirks = DSI_QUIRK_DCS_CMD_CONFIG_VC | DSI_QUIRK_VC_OCP_WIDTH
		| DSI_QUIRK_GNQ,
};

static const struct dsi_of_data dsi_of_data_omap5 = {
	.model = DSI_MODEL_OMAP5,
	.pll_hw = &dss_omap5_dsi_pll_hw,
	.modules = (const struct dsi_module_id_data[]) {
		{ .address = 0x58004000, .id = 0, },
		{ .address = 0x58009000, .id = 1, },
		{ },
	},
5284 5285
	.max_fck_freq = 209250000,
	.max_pll_lpdiv = (1 << 13) - 1,
5286 5287 5288 5289 5290 5291 5292 5293 5294 5295 5296 5297 5298 5299 5300 5301
	.quirks = DSI_QUIRK_DCS_CMD_CONFIG_VC | DSI_QUIRK_VC_OCP_WIDTH
		| DSI_QUIRK_GNQ | DSI_QUIRK_PHY_DCC,
};

static const struct of_device_id dsi_of_match[] = {
	{ .compatible = "ti,omap3-dsi", .data = &dsi_of_data_omap36xx, },
	{ .compatible = "ti,omap4-dsi", .data = &dsi_of_data_omap4, },
	{ .compatible = "ti,omap5-dsi", .data = &dsi_of_data_omap5, },
	{},
};

static const struct soc_device_attribute dsi_soc_devices[] = {
	{ .machine = "OMAP3[45]*",	.data = &dsi_of_data_omap34xx },
	{ .machine = "AM35*",		.data = &dsi_of_data_omap34xx },
	{ /* sentinel */ }
};
5302

T
Tomi Valkeinen 已提交
5303
static int dsi_bind(struct device *dev, struct device *master, void *data)
T
Tomi Valkeinen 已提交
5304
{
5305
	struct platform_device *pdev = to_platform_device(dev);
5306
	struct dss_device *dss = dss_get_device(master);
5307
	const struct soc_device_attribute *soc;
5308
	const struct dsi_module_id_data *d;
T
Tomi Valkeinen 已提交
5309
	u32 rev;
5310
	int r, i;
5311
	struct dsi_data *dsi;
T
Tomi Valkeinen 已提交
5312
	struct resource *dsi_mem;
5313
	struct resource *res;
5314

5315
	dsi = devm_kzalloc(dev, sizeof(*dsi), GFP_KERNEL);
5316 5317
	if (!dsi)
		return -ENOMEM;
T
Tomi Valkeinen 已提交
5318

5319
	dsi->dss = dss;
5320 5321
	dsi->pdev = pdev;
	dev_set_drvdata(dev, dsi);
5322

5323 5324 5325
	spin_lock_init(&dsi->irq_lock);
	spin_lock_init(&dsi->errors_lock);
	dsi->errors = 0;
T
Tomi Valkeinen 已提交
5326

5327
#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
5328 5329
	spin_lock_init(&dsi->irq_stats_lock);
	dsi->irq_stats.last_reset = jiffies;
5330 5331
#endif

5332 5333
	mutex_init(&dsi->lock);
	sema_init(&dsi->bus_lock, 1);
T
Tomi Valkeinen 已提交
5334

5335 5336
	INIT_DEFERRABLE_WORK(&dsi->framedone_timeout_work,
			     dsi_framedone_timeout_work_callback);
5337

T
Tomi Valkeinen 已提交
5338
#ifdef DSI_CATCH_MISSING_TE
5339
	timer_setup(&dsi->te_timer, dsi_te_timeout, 0);
T
Tomi Valkeinen 已提交
5340
#endif
5341

5342 5343
	dsi_mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "proto");
	dsi->proto_base = devm_ioremap_resource(dev, dsi_mem);
5344 5345
	if (IS_ERR(dsi->proto_base))
		return PTR_ERR(dsi->proto_base);
5346

5347 5348
	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "phy");
	dsi->phy_base = devm_ioremap_resource(dev, res);
5349 5350
	if (IS_ERR(dsi->phy_base))
		return PTR_ERR(dsi->phy_base);
5351

5352 5353
	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "pll");
	dsi->pll_base = devm_ioremap_resource(dev, res);
5354 5355
	if (IS_ERR(dsi->pll_base))
		return PTR_ERR(dsi->pll_base);
5356

5357
	dsi->irq = platform_get_irq(pdev, 0);
5358
	if (dsi->irq < 0) {
5359
		DSSERR("platform_get_irq failed\n");
5360
		return -ENODEV;
5361 5362
	}

5363 5364
	r = devm_request_irq(dev, dsi->irq, omap_dsi_irq_handler,
			     IRQF_SHARED, dev_name(dev), dsi);
5365 5366
	if (r < 0) {
		DSSERR("request_irq failed\n");
5367
		return r;
5368
	}
T
Tomi Valkeinen 已提交
5369

5370 5371 5372 5373 5374 5375
	soc = soc_device_match(dsi_soc_devices);
	if (soc)
		dsi->data = soc->data;
	else
		dsi->data = of_match_node(dsi_of_match, dev->of_node)->data;

5376
	d = dsi->data->modules;
5377 5378
	while (d->address != 0 && d->address != dsi_mem->start)
		d++;
T
Tomi Valkeinen 已提交
5379

5380 5381 5382
	if (d->address == 0) {
		DSSERR("unsupported DSI module\n");
		return -ENODEV;
T
Tomi Valkeinen 已提交
5383 5384
	}

5385 5386
	dsi->module_id = d->id;

5387 5388
	if (dsi->data->model == DSI_MODEL_OMAP4 ||
	    dsi->data->model == DSI_MODEL_OMAP5) {
5389 5390 5391
		struct device_node *np;

		/*
5392
		 * The OMAP4/5 display DT bindings don't reference the padconf
5393 5394
		 * syscon. Our only option to retrieve it is to find it by name.
		 */
5395 5396 5397
		np = of_find_node_by_name(NULL,
			dsi->data->model == DSI_MODEL_OMAP4 ?
			"omap4_padconf_global" : "omap5_padconf_global");
5398 5399 5400 5401 5402 5403 5404
		if (!np)
			return -ENODEV;

		dsi->syscon = syscon_node_to_regmap(np);
		of_node_put(np);
	}

5405
	/* DSI VCs initialization */
5406
	for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
5407
		dsi->vc[i].source = DSI_VC_SOURCE_L4;
5408 5409
		dsi->vc[i].dssdev = NULL;
		dsi->vc[i].vc_id = 0;
5410 5411
	}

5412
	r = dsi_get_clocks(dsi);
5413 5414 5415
	if (r)
		return r;

5416
	dsi_init_pll_data(dss, dsi);
5417

5418
	pm_runtime_enable(dev);
5419

5420
	r = dsi_runtime_get(dsi);
5421
	if (r)
5422
		goto err_runtime_get;
T
Tomi Valkeinen 已提交
5423

5424
	rev = dsi_read_reg(dsi, DSI_REVISION);
5425
	dev_dbg(dev, "OMAP DSI rev %d.%d\n",
T
Tomi Valkeinen 已提交
5426 5427
	       FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));

5428 5429
	/* DSI on OMAP3 doesn't have register DSI_GNQ, set number
	 * of data to 3 by default */
5430
	if (dsi->data->quirks & DSI_QUIRK_GNQ)
5431
		/* NB_DATA_LANES */
5432
		dsi->num_lanes_supported = 1 + REG_GET(dsi, DSI_GNQ, 11, 9);
5433 5434
	else
		dsi->num_lanes_supported = 3;
5435

5436
	dsi->line_buffer_size = dsi_get_line_buf_size(dsi);
5437

5438
	dsi_init_output(dsi);
5439

5440
	r = dsi_probe_of(dsi);
5441 5442 5443
	if (r) {
		DSSERR("Invalid DSI DT data\n");
		goto err_probe_of;
T
Tomi Valkeinen 已提交
5444 5445
	}

5446
	r = of_platform_populate(dev->of_node, NULL, NULL, dev);
5447 5448 5449
	if (r)
		DSSERR("Failed to populate DSI child devices: %d\n", r);

5450
	dsi_runtime_put(dsi);
T
Tomi Valkeinen 已提交
5451

5452
	if (dsi->module_id == 0)
5453
		dsi->debugfs.regs = dss_debugfs_create_file(dss, "dsi1_regs",
5454 5455 5456
							    dsi1_dump_regs,
							    &dsi);
	else
5457
		dsi->debugfs.regs = dss_debugfs_create_file(dss, "dsi2_regs",
5458 5459
							    dsi2_dump_regs,
							    &dsi);
5460
#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
5461
	if (dsi->module_id == 0)
5462
		dsi->debugfs.irqs = dss_debugfs_create_file(dss, "dsi1_irqs",
5463 5464 5465
							    dsi1_dump_irqs,
							    &dsi);
	else
5466
		dsi->debugfs.irqs = dss_debugfs_create_file(dss, "dsi2_irqs",
5467 5468
							    dsi2_dump_irqs,
							    &dsi);
5469
#endif
T
Tomi Valkeinen 已提交
5470

T
Tomi Valkeinen 已提交
5471
	return 0;
5472

T
Tomi Valkeinen 已提交
5473
err_probe_of:
5474 5475
	dsi_uninit_output(dsi);
	dsi_runtime_put(dsi);
T
Tomi Valkeinen 已提交
5476

5477
err_runtime_get:
5478
	pm_runtime_disable(dev);
T
Tomi Valkeinen 已提交
5479 5480 5481
	return r;
}

T
Tomi Valkeinen 已提交
5482
static void dsi_unbind(struct device *dev, struct device *master, void *data)
T
Tomi Valkeinen 已提交
5483
{
5484
	struct dsi_data *dsi = dev_get_drvdata(dev);
5485

5486 5487 5488
	dss_debugfs_remove_file(dsi->debugfs.irqs);
	dss_debugfs_remove_file(dsi->debugfs.regs);

5489
	of_platform_depopulate(dev);
T
Tomi Valkeinen 已提交
5490

5491 5492
	WARN_ON(dsi->scp_clk_refcount > 0);

5493 5494
	dss_pll_unregister(&dsi->pll);

5495
	dsi_uninit_output(dsi);
5496

5497
	pm_runtime_disable(dev);
5498

5499 5500 5501
	if (dsi->vdds_dsi_reg != NULL && dsi->vdds_dsi_enabled) {
		regulator_disable(dsi->vdds_dsi_reg);
		dsi->vdds_dsi_enabled = false;
5502
	}
T
Tomi Valkeinen 已提交
5503 5504 5505 5506 5507 5508
}

static const struct component_ops dsi_component_ops = {
	.bind	= dsi_bind,
	.unbind	= dsi_unbind,
};
5509

T
Tomi Valkeinen 已提交
5510 5511 5512 5513 5514 5515 5516 5517
static int dsi_probe(struct platform_device *pdev)
{
	return component_add(&pdev->dev, &dsi_component_ops);
}

static int dsi_remove(struct platform_device *pdev)
{
	component_del(&pdev->dev, &dsi_component_ops);
5518 5519 5520
	return 0;
}

5521 5522
static int dsi_runtime_suspend(struct device *dev)
{
5523
	struct dsi_data *dsi = dev_get_drvdata(dev);
5524 5525 5526 5527 5528 5529 5530

	dsi->is_enabled = false;
	/* ensure the irq handler sees the is_enabled value */
	smp_wmb();
	/* wait for current handler to finish before turning the DSI off */
	synchronize_irq(dsi->irq);

5531 5532 5533 5534 5535 5536 5537
	dispc_runtime_put();

	return 0;
}

static int dsi_runtime_resume(struct device *dev)
{
5538
	struct dsi_data *dsi = dev_get_drvdata(dev);
5539 5540 5541 5542
	int r;

	r = dispc_runtime_get();
	if (r)
5543
		return r;
5544

5545 5546 5547 5548
	dsi->is_enabled = true;
	/* ensure the irq handler sees the is_enabled value */
	smp_wmb();

5549 5550 5551 5552 5553 5554 5555 5556
	return 0;
}

static const struct dev_pm_ops dsi_pm_ops = {
	.runtime_suspend = dsi_runtime_suspend,
	.runtime_resume = dsi_runtime_resume,
};

5557
struct platform_driver omap_dsihw_driver = {
T
Tomi Valkeinen 已提交
5558 5559
	.probe		= dsi_probe,
	.remove		= dsi_remove,
5560
	.driver         = {
5561
		.name   = "omapdss_dsi",
5562
		.pm	= &dsi_pm_ops,
T
Tomi Valkeinen 已提交
5563
		.of_match_table = dsi_of_match,
T
Tomi Valkeinen 已提交
5564
		.suppress_bind_attrs = true,
5565 5566
	},
};