dsi.c 140.7 KB
Newer Older
T
Tomi Valkeinen 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
/*
 * Copyright (C) 2009 Nokia Corporation
 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#define DSS_SUBSYS_NAME "DSI"

#include <linux/kernel.h>
21 22
#include <linux/mfd/syscon.h>
#include <linux/regmap.h>
T
Tomi Valkeinen 已提交
23 24 25 26 27 28 29
#include <linux/io.h>
#include <linux/clk.h>
#include <linux/device.h>
#include <linux/err.h>
#include <linux/interrupt.h>
#include <linux/delay.h>
#include <linux/mutex.h>
30
#include <linux/module.h>
31
#include <linux/semaphore.h>
T
Tomi Valkeinen 已提交
32 33 34 35
#include <linux/seq_file.h>
#include <linux/platform_device.h>
#include <linux/regulator/consumer.h>
#include <linux/wait.h>
36
#include <linux/workqueue.h>
37
#include <linux/sched.h>
38
#include <linux/slab.h>
39
#include <linux/debugfs.h>
40
#include <linux/pm_runtime.h>
T
Tomi Valkeinen 已提交
41
#include <linux/of.h>
42
#include <linux/of_graph.h>
T
Tomi Valkeinen 已提交
43
#include <linux/of_platform.h>
T
Tomi Valkeinen 已提交
44
#include <linux/component.h>
45
#include <linux/sys_soc.h>
T
Tomi Valkeinen 已提交
46

47
#include <video/mipi_display.h>
T
Tomi Valkeinen 已提交
48

49
#include "omapdss.h"
T
Tomi Valkeinen 已提交
50 51 52 53
#include "dss.h"

#define DSI_CATCH_MISSING_TE

54
struct dsi_reg { u16 module; u16 idx; };
T
Tomi Valkeinen 已提交
55

56
#define DSI_REG(mod, idx)		((const struct dsi_reg) { mod, idx })
T
Tomi Valkeinen 已提交
57 58 59

/* DSI Protocol Engine */

60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96
#define DSI_PROTO			0
#define DSI_PROTO_SZ			0x200

#define DSI_REVISION			DSI_REG(DSI_PROTO, 0x0000)
#define DSI_SYSCONFIG			DSI_REG(DSI_PROTO, 0x0010)
#define DSI_SYSSTATUS			DSI_REG(DSI_PROTO, 0x0014)
#define DSI_IRQSTATUS			DSI_REG(DSI_PROTO, 0x0018)
#define DSI_IRQENABLE			DSI_REG(DSI_PROTO, 0x001C)
#define DSI_CTRL			DSI_REG(DSI_PROTO, 0x0040)
#define DSI_GNQ				DSI_REG(DSI_PROTO, 0x0044)
#define DSI_COMPLEXIO_CFG1		DSI_REG(DSI_PROTO, 0x0048)
#define DSI_COMPLEXIO_IRQ_STATUS	DSI_REG(DSI_PROTO, 0x004C)
#define DSI_COMPLEXIO_IRQ_ENABLE	DSI_REG(DSI_PROTO, 0x0050)
#define DSI_CLK_CTRL			DSI_REG(DSI_PROTO, 0x0054)
#define DSI_TIMING1			DSI_REG(DSI_PROTO, 0x0058)
#define DSI_TIMING2			DSI_REG(DSI_PROTO, 0x005C)
#define DSI_VM_TIMING1			DSI_REG(DSI_PROTO, 0x0060)
#define DSI_VM_TIMING2			DSI_REG(DSI_PROTO, 0x0064)
#define DSI_VM_TIMING3			DSI_REG(DSI_PROTO, 0x0068)
#define DSI_CLK_TIMING			DSI_REG(DSI_PROTO, 0x006C)
#define DSI_TX_FIFO_VC_SIZE		DSI_REG(DSI_PROTO, 0x0070)
#define DSI_RX_FIFO_VC_SIZE		DSI_REG(DSI_PROTO, 0x0074)
#define DSI_COMPLEXIO_CFG2		DSI_REG(DSI_PROTO, 0x0078)
#define DSI_RX_FIFO_VC_FULLNESS		DSI_REG(DSI_PROTO, 0x007C)
#define DSI_VM_TIMING4			DSI_REG(DSI_PROTO, 0x0080)
#define DSI_TX_FIFO_VC_EMPTINESS	DSI_REG(DSI_PROTO, 0x0084)
#define DSI_VM_TIMING5			DSI_REG(DSI_PROTO, 0x0088)
#define DSI_VM_TIMING6			DSI_REG(DSI_PROTO, 0x008C)
#define DSI_VM_TIMING7			DSI_REG(DSI_PROTO, 0x0090)
#define DSI_STOPCLK_TIMING		DSI_REG(DSI_PROTO, 0x0094)
#define DSI_VC_CTRL(n)			DSI_REG(DSI_PROTO, 0x0100 + (n * 0x20))
#define DSI_VC_TE(n)			DSI_REG(DSI_PROTO, 0x0104 + (n * 0x20))
#define DSI_VC_LONG_PACKET_HEADER(n)	DSI_REG(DSI_PROTO, 0x0108 + (n * 0x20))
#define DSI_VC_LONG_PACKET_PAYLOAD(n)	DSI_REG(DSI_PROTO, 0x010C + (n * 0x20))
#define DSI_VC_SHORT_PACKET_HEADER(n)	DSI_REG(DSI_PROTO, 0x0110 + (n * 0x20))
#define DSI_VC_IRQSTATUS(n)		DSI_REG(DSI_PROTO, 0x0118 + (n * 0x20))
#define DSI_VC_IRQENABLE(n)		DSI_REG(DSI_PROTO, 0x011C + (n * 0x20))
T
Tomi Valkeinen 已提交
97 98 99

/* DSIPHY_SCP */

100 101 102 103 104 105 106 107 108
#define DSI_PHY				1
#define DSI_PHY_OFFSET			0x200
#define DSI_PHY_SZ			0x40

#define DSI_DSIPHY_CFG0			DSI_REG(DSI_PHY, 0x0000)
#define DSI_DSIPHY_CFG1			DSI_REG(DSI_PHY, 0x0004)
#define DSI_DSIPHY_CFG2			DSI_REG(DSI_PHY, 0x0008)
#define DSI_DSIPHY_CFG5			DSI_REG(DSI_PHY, 0x0014)
#define DSI_DSIPHY_CFG10		DSI_REG(DSI_PHY, 0x0028)
T
Tomi Valkeinen 已提交
109 110 111

/* DSI_PLL_CTRL_SCP */

112 113 114 115 116 117 118 119 120
#define DSI_PLL				2
#define DSI_PLL_OFFSET			0x300
#define DSI_PLL_SZ			0x20

#define DSI_PLL_CONTROL			DSI_REG(DSI_PLL, 0x0000)
#define DSI_PLL_STATUS			DSI_REG(DSI_PLL, 0x0004)
#define DSI_PLL_GO			DSI_REG(DSI_PLL, 0x0008)
#define DSI_PLL_CONFIGURATION1		DSI_REG(DSI_PLL, 0x000C)
#define DSI_PLL_CONFIGURATION2		DSI_REG(DSI_PLL, 0x0010)
T
Tomi Valkeinen 已提交
121

122 123
#define REG_GET(dsidev, idx, start, end) \
	FLD_GET(dsi_read_reg(dsidev, idx), start, end)
T
Tomi Valkeinen 已提交
124

125 126
#define REG_FLD_MOD(dsidev, idx, val, start, end) \
	dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
T
Tomi Valkeinen 已提交
127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147

/* Global interrupts */
#define DSI_IRQ_VC0		(1 << 0)
#define DSI_IRQ_VC1		(1 << 1)
#define DSI_IRQ_VC2		(1 << 2)
#define DSI_IRQ_VC3		(1 << 3)
#define DSI_IRQ_WAKEUP		(1 << 4)
#define DSI_IRQ_RESYNC		(1 << 5)
#define DSI_IRQ_PLL_LOCK	(1 << 7)
#define DSI_IRQ_PLL_UNLOCK	(1 << 8)
#define DSI_IRQ_PLL_RECALL	(1 << 9)
#define DSI_IRQ_COMPLEXIO_ERR	(1 << 10)
#define DSI_IRQ_HS_TX_TIMEOUT	(1 << 14)
#define DSI_IRQ_LP_RX_TIMEOUT	(1 << 15)
#define DSI_IRQ_TE_TRIGGER	(1 << 16)
#define DSI_IRQ_ACK_TRIGGER	(1 << 17)
#define DSI_IRQ_SYNC_LOST	(1 << 18)
#define DSI_IRQ_LDO_POWER_GOOD	(1 << 19)
#define DSI_IRQ_TA_TIMEOUT	(1 << 20)
#define DSI_IRQ_ERROR_MASK \
	(DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
148
	DSI_IRQ_TA_TIMEOUT)
T
Tomi Valkeinen 已提交
149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169
#define DSI_IRQ_CHANNEL_MASK	0xf

/* Virtual channel interrupts */
#define DSI_VC_IRQ_CS		(1 << 0)
#define DSI_VC_IRQ_ECC_CORR	(1 << 1)
#define DSI_VC_IRQ_PACKET_SENT	(1 << 2)
#define DSI_VC_IRQ_FIFO_TX_OVF	(1 << 3)
#define DSI_VC_IRQ_FIFO_RX_OVF	(1 << 4)
#define DSI_VC_IRQ_BTA		(1 << 5)
#define DSI_VC_IRQ_ECC_NO_CORR	(1 << 6)
#define DSI_VC_IRQ_FIFO_TX_UDF	(1 << 7)
#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
#define DSI_VC_IRQ_ERROR_MASK \
	(DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
	DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
	DSI_VC_IRQ_FIFO_TX_UDF)

/* ComplexIO interrupts */
#define DSI_CIO_IRQ_ERRSYNCESC1		(1 << 0)
#define DSI_CIO_IRQ_ERRSYNCESC2		(1 << 1)
#define DSI_CIO_IRQ_ERRSYNCESC3		(1 << 2)
170 171
#define DSI_CIO_IRQ_ERRSYNCESC4		(1 << 3)
#define DSI_CIO_IRQ_ERRSYNCESC5		(1 << 4)
T
Tomi Valkeinen 已提交
172 173 174
#define DSI_CIO_IRQ_ERRESC1		(1 << 5)
#define DSI_CIO_IRQ_ERRESC2		(1 << 6)
#define DSI_CIO_IRQ_ERRESC3		(1 << 7)
175 176
#define DSI_CIO_IRQ_ERRESC4		(1 << 8)
#define DSI_CIO_IRQ_ERRESC5		(1 << 9)
T
Tomi Valkeinen 已提交
177 178 179
#define DSI_CIO_IRQ_ERRCONTROL1		(1 << 10)
#define DSI_CIO_IRQ_ERRCONTROL2		(1 << 11)
#define DSI_CIO_IRQ_ERRCONTROL3		(1 << 12)
180 181
#define DSI_CIO_IRQ_ERRCONTROL4		(1 << 13)
#define DSI_CIO_IRQ_ERRCONTROL5		(1 << 14)
T
Tomi Valkeinen 已提交
182 183 184
#define DSI_CIO_IRQ_STATEULPS1		(1 << 15)
#define DSI_CIO_IRQ_STATEULPS2		(1 << 16)
#define DSI_CIO_IRQ_STATEULPS3		(1 << 17)
185 186
#define DSI_CIO_IRQ_STATEULPS4		(1 << 18)
#define DSI_CIO_IRQ_STATEULPS5		(1 << 19)
T
Tomi Valkeinen 已提交
187 188 189 190 191 192
#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1	(1 << 20)
#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1	(1 << 21)
#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2	(1 << 22)
#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2	(1 << 23)
#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3	(1 << 24)
#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3	(1 << 25)
193 194 195 196
#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4	(1 << 26)
#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4	(1 << 27)
#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5	(1 << 28)
#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5	(1 << 29)
T
Tomi Valkeinen 已提交
197 198
#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0	(1 << 30)
#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1	(1 << 31)
199 200
#define DSI_CIO_IRQ_ERROR_MASK \
	(DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
201 202 203 204 205 206 207 208
	 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
	 DSI_CIO_IRQ_ERRSYNCESC5 | \
	 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
	 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
	 DSI_CIO_IRQ_ERRESC5 | \
	 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
	 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
	 DSI_CIO_IRQ_ERRCONTROL5 | \
209 210
	 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
	 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
211 212 213
	 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
	 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
	 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
T
Tomi Valkeinen 已提交
214

215 216
typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);

217
static int dsi_display_init_dispc(struct platform_device *dsidev,
218
	enum omap_channel channel);
219
static void dsi_display_uninit_dispc(struct platform_device *dsidev,
220
	enum omap_channel channel);
221

222 223
static int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel);

224 225 226 227
/* DSI PLL HSDIV indices */
#define HSDIV_DISPC	0
#define HSDIV_DSI	1

228
#define DSI_MAX_NR_ISRS                2
T
Tomi Valkeinen 已提交
229 230
#define DSI_MAX_NR_LANES	5

231 232 233 234 235 236
enum dsi_model {
	DSI_MODEL_OMAP3,
	DSI_MODEL_OMAP4,
	DSI_MODEL_OMAP5,
};

T
Tomi Valkeinen 已提交
237 238 239 240 241 242 243 244 245 246 247 248 249
enum dsi_lane_function {
	DSI_LANE_UNUSED	= 0,
	DSI_LANE_CLK,
	DSI_LANE_DATA1,
	DSI_LANE_DATA2,
	DSI_LANE_DATA3,
	DSI_LANE_DATA4,
};

struct dsi_lane_config {
	enum dsi_lane_function function;
	u8 polarity;
};
250 251 252 253 254 255 256

struct dsi_isr_data {
	omap_dsi_isr_t	isr;
	void		*arg;
	u32		mask;
};

T
Tomi Valkeinen 已提交
257 258 259 260 261 262 263 264
enum fifo_size {
	DSI_FIFO_SIZE_0		= 0,
	DSI_FIFO_SIZE_32	= 1,
	DSI_FIFO_SIZE_64	= 2,
	DSI_FIFO_SIZE_96	= 3,
	DSI_FIFO_SIZE_128	= 4,
};

265 266 267
enum dsi_vc_source {
	DSI_VC_SOURCE_L4 = 0,
	DSI_VC_SOURCE_VP,
T
Tomi Valkeinen 已提交
268 269
};

270 271
struct dsi_irq_stats {
	unsigned long last_reset;
272 273 274 275
	unsigned int irq_count;
	unsigned int dsi_irqs[32];
	unsigned int vc_irqs[4][32];
	unsigned int cio_irqs[32];
276 277
};

278 279 280 281 282 283
struct dsi_isr_tables {
	struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
	struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
	struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
};

284 285
struct dsi_clk_calc_ctx {
	struct platform_device *dsidev;
286
	struct dss_pll *pll;
287 288 289 290 291 292 293 294 295

	/* inputs */

	const struct omap_dss_dsi_config *config;

	unsigned long req_pck_min, req_pck_nom, req_pck_max;

	/* outputs */

296
	struct dss_pll_clock_info dsi_cinfo;
297 298
	struct dispc_clock_info dispc_cinfo;

299
	struct videomode vm;
300 301 302
	struct omap_dss_dsi_videomode_timings dsi_vm;
};

303 304 305 306 307
struct dsi_lp_clock_info {
	unsigned long lp_clk;
	u16 lp_clk_div;
};

308 309 310 311 312
struct dsi_module_id_data {
	u32 address;
	int id;
};

313 314 315 316 317 318 319 320 321
enum dsi_quirks {
	DSI_QUIRK_PLL_PWR_BUG = (1 << 0),	/* DSI-PLL power command 0x3 is not working */
	DSI_QUIRK_DCS_CMD_CONFIG_VC = (1 << 1),
	DSI_QUIRK_VC_OCP_WIDTH = (1 << 2),
	DSI_QUIRK_REVERSE_TXCLKESC = (1 << 3),
	DSI_QUIRK_GNQ = (1 << 4),
	DSI_QUIRK_PHY_DCC = (1 << 5),
};

322 323 324 325
struct dsi_of_data {
	enum dsi_model model;
	const struct dss_pll_hw *pll_hw;
	const struct dsi_module_id_data *modules;
326 327
	unsigned int max_fck_freq;
	unsigned int max_pll_lpdiv;
328
	enum dsi_quirks quirks;
329 330
};

331
struct dsi_data {
332
	struct platform_device *pdev;
333 334 335
	void __iomem *proto_base;
	void __iomem *phy_base;
	void __iomem *pll_base;
336

337
	const struct dsi_of_data *data;
338 339
	int module_id;

340
	int irq;
T
Tomi Valkeinen 已提交
341

342 343
	bool is_enabled;

344
	struct clk *dss_clk;
345
	struct regmap *syscon;
346

347
	struct dispc_clock_info user_dispc_cinfo;
348
	struct dss_pll_clock_info user_dsi_cinfo;
T
Tomi Valkeinen 已提交
349

350 351 352
	struct dsi_lp_clock_info user_lp_cinfo;
	struct dsi_lp_clock_info current_lp_cinfo;

353 354
	struct dss_pll pll;

355
	bool vdds_dsi_enabled;
T
Tomi Valkeinen 已提交
356 357 358
	struct regulator *vdds_dsi_reg;

	struct {
359
		enum dsi_vc_source source;
T
Tomi Valkeinen 已提交
360
		struct omap_dss_device *dssdev;
T
Tomi Valkeinen 已提交
361 362
		enum fifo_size tx_fifo_size;
		enum fifo_size rx_fifo_size;
363
		int vc_id;
T
Tomi Valkeinen 已提交
364 365 366
	} vc[4];

	struct mutex lock;
367
	struct semaphore bus_lock;
T
Tomi Valkeinen 已提交
368

369 370 371 372 373
	spinlock_t irq_lock;
	struct dsi_isr_tables isr_tables;
	/* space for a copy used by the interrupt handler */
	struct dsi_isr_tables isr_tables_copy;

374
	int update_channel;
375
#ifdef DSI_PERF_MEASURE
376
	unsigned int update_bytes;
377
#endif
T
Tomi Valkeinen 已提交
378 379

	bool te_enabled;
380
	bool ulps_enabled;
T
Tomi Valkeinen 已提交
381

382 383 384 385 386
	void (*framedone_callback)(int, void *);
	void *framedone_data;

	struct delayed_work framedone_timeout_work;

T
Tomi Valkeinen 已提交
387 388 389 390 391 392
#ifdef DSI_CATCH_MISSING_TE
	struct timer_list te_timer;
#endif

	unsigned long cache_req_pck;
	unsigned long cache_clk_freq;
393
	struct dss_pll_clock_info cache_cinfo;
T
Tomi Valkeinen 已提交
394 395 396

	u32		errors;
	spinlock_t	errors_lock;
397
#ifdef DSI_PERF_MEASURE
T
Tomi Valkeinen 已提交
398 399 400 401 402
	ktime_t perf_setup_time;
	ktime_t perf_start_time;
#endif
	int debug_read;
	int debug_write;
403 404 405 406 407

#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
	spinlock_t irq_stats_lock;
	struct dsi_irq_stats irq_stats;
#endif
408

409 410
	unsigned int num_lanes_supported;
	unsigned int line_buffer_size;
411

T
Tomi Valkeinen 已提交
412
	struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
413
	unsigned int num_lanes_used;
414

415
	unsigned int scp_clk_refcount;
416 417

	struct dss_lcd_mgr_config mgr_config;
418
	struct videomode vm;
419
	enum omap_dss_dsi_pixel_format pix_fmt;
420
	enum omap_dss_dsi_mode mode;
421
	struct omap_dss_dsi_videomode_timings vm_timings;
422

423
	struct omap_dss_device output;
424
};
T
Tomi Valkeinen 已提交
425

426 427 428 429 430
struct dsi_packet_sent_handler_data {
	struct platform_device *dsidev;
	struct completion *completion;
};

431
#ifdef DSI_PERF_MEASURE
432 433
static bool dsi_perf;
module_param(dsi_perf, bool, 0644);
T
Tomi Valkeinen 已提交
434 435
#endif

436 437 438 439 440
static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
{
	return dev_get_drvdata(&dsidev->dev);
}

441 442
static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
{
443
	return to_platform_device(dssdev->dev);
444 445
}

446
static struct platform_device *dsi_get_dsidev_from_id(int module)
447
{
448
	struct omap_dss_device *out;
449 450
	enum omap_dss_output_id	id;

451 452 453 454 455 456 457 458 459 460
	switch (module) {
	case 0:
		id = OMAP_DSS_OUTPUT_DSI1;
		break;
	case 1:
		id = OMAP_DSS_OUTPUT_DSI2;
		break;
	default:
		return NULL;
	}
461 462 463

	out = omap_dss_get_output(id);

464
	return out ? to_platform_device(out->dev) : NULL;
465 466 467 468
}

static inline void dsi_write_reg(struct platform_device *dsidev,
		const struct dsi_reg idx, u32 val)
T
Tomi Valkeinen 已提交
469
{
470
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
471 472 473 474 475 476 477 478
	void __iomem *base;

	switch(idx.module) {
		case DSI_PROTO: base = dsi->proto_base; break;
		case DSI_PHY: base = dsi->phy_base; break;
		case DSI_PLL: base = dsi->pll_base; break;
		default: return;
	}
479

480
	__raw_writel(val, base + idx.idx);
T
Tomi Valkeinen 已提交
481 482
}

483 484
static inline u32 dsi_read_reg(struct platform_device *dsidev,
		const struct dsi_reg idx)
T
Tomi Valkeinen 已提交
485
{
486
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
487
	void __iomem *base;
488

489 490 491 492 493 494 495 496
	switch(idx.module) {
		case DSI_PROTO: base = dsi->proto_base; break;
		case DSI_PHY: base = dsi->phy_base; break;
		case DSI_PLL: base = dsi->pll_base; break;
		default: return 0;
	}

	return __raw_readl(base + idx.idx);
T
Tomi Valkeinen 已提交
497 498
}

499
static void dsi_bus_lock(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
500
{
501 502 503 504
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	down(&dsi->bus_lock);
T
Tomi Valkeinen 已提交
505 506
}

507
static void dsi_bus_unlock(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
508
{
509 510 511 512
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	up(&dsi->bus_lock);
T
Tomi Valkeinen 已提交
513 514
}

515
static bool dsi_bus_is_locked(struct platform_device *dsidev)
516
{
517 518 519
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	return dsi->bus_lock.count == 0;
520 521
}

522 523 524 525 526
static void dsi_completion_handler(void *data, u32 mask)
{
	complete((struct completion *)data);
}

527 528
static inline int wait_for_bit_change(struct platform_device *dsidev,
		const struct dsi_reg idx, int bitnum, int value)
T
Tomi Valkeinen 已提交
529
{
530 531 532
	unsigned long timeout;
	ktime_t wait;
	int t;
T
Tomi Valkeinen 已提交
533

534 535 536 537 538
	/* first busyloop to see if the bit changes right away */
	t = 100;
	while (t-- > 0) {
		if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
			return value;
T
Tomi Valkeinen 已提交
539 540
	}

541 542 543 544 545
	/* then loop for 500ms, sleeping for 1ms in between */
	timeout = jiffies + msecs_to_jiffies(500);
	while (time_before(jiffies, timeout)) {
		if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
			return value;
T
Tomi Valkeinen 已提交
546

547 548 549
		wait = ns_to_ktime(1000 * 1000);
		set_current_state(TASK_UNINTERRUPTIBLE);
		schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
T
Tomi Valkeinen 已提交
550 551
	}

552
	return !value;
T
Tomi Valkeinen 已提交
553 554
}

555
static u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
556 557 558 559 560 561 562 563 564 565 566
{
	switch (fmt) {
	case OMAP_DSS_DSI_FMT_RGB888:
	case OMAP_DSS_DSI_FMT_RGB666:
		return 24;
	case OMAP_DSS_DSI_FMT_RGB666_PACKED:
		return 18;
	case OMAP_DSS_DSI_FMT_RGB565:
		return 16;
	default:
		BUG();
567
		return 0;
568 569 570
	}
}

571
#ifdef DSI_PERF_MEASURE
572
static void dsi_perf_mark_setup(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
573
{
574 575
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	dsi->perf_setup_time = ktime_get();
T
Tomi Valkeinen 已提交
576 577
}

578
static void dsi_perf_mark_start(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
579
{
580 581
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	dsi->perf_start_time = ktime_get();
T
Tomi Valkeinen 已提交
582 583
}

584
static void dsi_perf_show(struct platform_device *dsidev, const char *name)
T
Tomi Valkeinen 已提交
585
{
586
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
587 588 589 590 591 592 593 594 595
	ktime_t t, setup_time, trans_time;
	u32 total_bytes;
	u32 setup_us, trans_us, total_us;

	if (!dsi_perf)
		return;

	t = ktime_get();

596
	setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
T
Tomi Valkeinen 已提交
597 598 599 600
	setup_us = (u32)ktime_to_us(setup_time);
	if (setup_us == 0)
		setup_us = 1;

601
	trans_time = ktime_sub(t, dsi->perf_start_time);
T
Tomi Valkeinen 已提交
602 603 604 605 606 607
	trans_us = (u32)ktime_to_us(trans_time);
	if (trans_us == 0)
		trans_us = 1;

	total_us = setup_us + trans_us;

608
	total_bytes = dsi->update_bytes;
T
Tomi Valkeinen 已提交
609

610 611 612 613 614 615 616 617
	pr_info("DSI(%s): %u us + %u us = %u us (%uHz), %u bytes, %u kbytes/sec\n",
		name,
		setup_us,
		trans_us,
		total_us,
		1000 * 1000 / total_us,
		total_bytes,
		total_bytes * 1000 / total_us);
T
Tomi Valkeinen 已提交
618 619
}
#else
620 621 622 623 624 625 626 627 628 629 630 631
static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
{
}

static inline void dsi_perf_mark_start(struct platform_device *dsidev)
{
}

static inline void dsi_perf_show(struct platform_device *dsidev,
		const char *name)
{
}
T
Tomi Valkeinen 已提交
632 633
#endif

634 635
static int verbose_irq;

T
Tomi Valkeinen 已提交
636 637
static void print_irq_status(u32 status)
{
638 639 640
	if (status == 0)
		return;

641
	if (!verbose_irq && (status & ~DSI_IRQ_CHANNEL_MASK) == 0)
T
Tomi Valkeinen 已提交
642 643
		return;

644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665
#define PIS(x) (status & DSI_IRQ_##x) ? (#x " ") : ""

	pr_debug("DSI IRQ: 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
		status,
		verbose_irq ? PIS(VC0) : "",
		verbose_irq ? PIS(VC1) : "",
		verbose_irq ? PIS(VC2) : "",
		verbose_irq ? PIS(VC3) : "",
		PIS(WAKEUP),
		PIS(RESYNC),
		PIS(PLL_LOCK),
		PIS(PLL_UNLOCK),
		PIS(PLL_RECALL),
		PIS(COMPLEXIO_ERR),
		PIS(HS_TX_TIMEOUT),
		PIS(LP_RX_TIMEOUT),
		PIS(TE_TRIGGER),
		PIS(ACK_TRIGGER),
		PIS(SYNC_LOST),
		PIS(LDO_POWER_GOOD),
		PIS(TA_TIMEOUT));
#undef PIS
T
Tomi Valkeinen 已提交
666 667 668 669
}

static void print_irq_status_vc(int channel, u32 status)
{
670 671 672
	if (status == 0)
		return;

673
	if (!verbose_irq && (status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
T
Tomi Valkeinen 已提交
674
		return;
675 676 677 678 679 680 681 682 683 684 685 686 687 688 689

#define PIS(x) (status & DSI_VC_IRQ_##x) ? (#x " ") : ""

	pr_debug("DSI VC(%d) IRQ 0x%x: %s%s%s%s%s%s%s%s%s\n",
		channel,
		status,
		PIS(CS),
		PIS(ECC_CORR),
		PIS(ECC_NO_CORR),
		verbose_irq ? PIS(PACKET_SENT) : "",
		PIS(BTA),
		PIS(FIFO_TX_OVF),
		PIS(FIFO_RX_OVF),
		PIS(FIFO_TX_UDF),
		PIS(PP_BUSY_CHANGE));
T
Tomi Valkeinen 已提交
690 691 692 693 694
#undef PIS
}

static void print_irq_status_cio(u32 status)
{
695 696 697
	if (status == 0)
		return;

698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721
#define PIS(x) (status & DSI_CIO_IRQ_##x) ? (#x " ") : ""

	pr_debug("DSI CIO IRQ 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
		status,
		PIS(ERRSYNCESC1),
		PIS(ERRSYNCESC2),
		PIS(ERRSYNCESC3),
		PIS(ERRESC1),
		PIS(ERRESC2),
		PIS(ERRESC3),
		PIS(ERRCONTROL1),
		PIS(ERRCONTROL2),
		PIS(ERRCONTROL3),
		PIS(STATEULPS1),
		PIS(STATEULPS2),
		PIS(STATEULPS3),
		PIS(ERRCONTENTIONLP0_1),
		PIS(ERRCONTENTIONLP1_1),
		PIS(ERRCONTENTIONLP0_2),
		PIS(ERRCONTENTIONLP1_2),
		PIS(ERRCONTENTIONLP0_3),
		PIS(ERRCONTENTIONLP1_3),
		PIS(ULPSACTIVENOT_ALL0),
		PIS(ULPSACTIVENOT_ALL1));
T
Tomi Valkeinen 已提交
722 723 724
#undef PIS
}

725
#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
726 727
static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
		u32 *vcstatus, u32 ciostatus)
T
Tomi Valkeinen 已提交
728
{
729
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
730 731
	int i;

732
	spin_lock(&dsi->irq_stats_lock);
733

734 735
	dsi->irq_stats.irq_count++;
	dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
736 737

	for (i = 0; i < 4; ++i)
738
		dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
739

740
	dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
741

742
	spin_unlock(&dsi->irq_stats_lock);
743 744
}
#else
745
#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
746 747
#endif

748 749
static int debug_irq;

750 751
static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
		u32 *vcstatus, u32 ciostatus)
752
{
753
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
754 755
	int i;

T
Tomi Valkeinen 已提交
756 757 758
	if (irqstatus & DSI_IRQ_ERROR_MASK) {
		DSSERR("DSI error, irqstatus %x\n", irqstatus);
		print_irq_status(irqstatus);
759 760 761
		spin_lock(&dsi->errors_lock);
		dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
		spin_unlock(&dsi->errors_lock);
T
Tomi Valkeinen 已提交
762 763 764 765 766
	} else if (debug_irq) {
		print_irq_status(irqstatus);
	}

	for (i = 0; i < 4; ++i) {
767 768 769 770 771 772 773 774
		if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
			DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
				       i, vcstatus[i]);
			print_irq_status_vc(i, vcstatus[i]);
		} else if (debug_irq) {
			print_irq_status_vc(i, vcstatus[i]);
		}
	}
T
Tomi Valkeinen 已提交
775

776 777 778 779 780 781 782
	if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
		DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
		print_irq_status_cio(ciostatus);
	} else if (debug_irq) {
		print_irq_status_cio(ciostatus);
	}
}
T
Tomi Valkeinen 已提交
783

784
static void dsi_call_isrs(struct dsi_isr_data *isr_array,
785
		unsigned int isr_array_size, u32 irqstatus)
786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819
{
	struct dsi_isr_data *isr_data;
	int i;

	for (i = 0; i < isr_array_size; i++) {
		isr_data = &isr_array[i];
		if (isr_data->isr && isr_data->mask & irqstatus)
			isr_data->isr(isr_data->arg, irqstatus);
	}
}

static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
		u32 irqstatus, u32 *vcstatus, u32 ciostatus)
{
	int i;

	dsi_call_isrs(isr_tables->isr_table,
			ARRAY_SIZE(isr_tables->isr_table),
			irqstatus);

	for (i = 0; i < 4; ++i) {
		if (vcstatus[i] == 0)
			continue;
		dsi_call_isrs(isr_tables->isr_table_vc[i],
				ARRAY_SIZE(isr_tables->isr_table_vc[i]),
				vcstatus[i]);
	}

	if (ciostatus != 0)
		dsi_call_isrs(isr_tables->isr_table_cio,
				ARRAY_SIZE(isr_tables->isr_table_cio),
				ciostatus);
}

820 821
static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
{
822
	struct platform_device *dsidev;
823
	struct dsi_data *dsi;
824 825
	u32 irqstatus, vcstatus[4], ciostatus;
	int i;
826

827
	dsidev = (struct platform_device *) arg;
828
	dsi = dsi_get_dsidrv_data(dsidev);
829

830 831 832
	if (!dsi->is_enabled)
		return IRQ_NONE;

833
	spin_lock(&dsi->irq_lock);
834

835
	irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
T
Tomi Valkeinen 已提交
836

837
	/* IRQ is not for us */
838
	if (!irqstatus) {
839
		spin_unlock(&dsi->irq_lock);
840
		return IRQ_NONE;
841
	}
842

843
	dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
844
	/* flush posted write */
845
	dsi_read_reg(dsidev, DSI_IRQSTATUS);
846 847 848 849 850

	for (i = 0; i < 4; ++i) {
		if ((irqstatus & (1 << i)) == 0) {
			vcstatus[i] = 0;
			continue;
T
Tomi Valkeinen 已提交
851 852
		}

853
		vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
854

855
		dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
T
Tomi Valkeinen 已提交
856
		/* flush posted write */
857
		dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
T
Tomi Valkeinen 已提交
858 859 860
	}

	if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
861
		ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
T
Tomi Valkeinen 已提交
862

863
		dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
T
Tomi Valkeinen 已提交
864
		/* flush posted write */
865
		dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
866 867 868
	} else {
		ciostatus = 0;
	}
T
Tomi Valkeinen 已提交
869

870 871
#ifdef DSI_CATCH_MISSING_TE
	if (irqstatus & DSI_IRQ_TE_TRIGGER)
872
		del_timer(&dsi->te_timer);
873 874
#endif

875 876
	/* make a copy and unlock, so that isrs can unregister
	 * themselves */
877 878
	memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
		sizeof(dsi->isr_tables));
879

880
	spin_unlock(&dsi->irq_lock);
881

882
	dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
883

884
	dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
885

886
	dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
887

888
	return IRQ_HANDLED;
T
Tomi Valkeinen 已提交
889 890
}

891
/* dsi->irq_lock has to be locked by the caller */
892 893
static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
		struct dsi_isr_data *isr_array,
894
		unsigned int isr_array_size, u32 default_mask,
895 896
		const struct dsi_reg enable_reg,
		const struct dsi_reg status_reg)
T
Tomi Valkeinen 已提交
897
{
898 899 900
	struct dsi_isr_data *isr_data;
	u32 mask;
	u32 old_mask;
T
Tomi Valkeinen 已提交
901 902
	int i;

903
	mask = default_mask;
T
Tomi Valkeinen 已提交
904

905 906
	for (i = 0; i < isr_array_size; i++) {
		isr_data = &isr_array[i];
T
Tomi Valkeinen 已提交
907

908 909 910 911
		if (isr_data->isr == NULL)
			continue;

		mask |= isr_data->mask;
T
Tomi Valkeinen 已提交
912 913
	}

914
	old_mask = dsi_read_reg(dsidev, enable_reg);
915
	/* clear the irqstatus for newly enabled irqs */
916 917
	dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
	dsi_write_reg(dsidev, enable_reg, mask);
918 919

	/* flush posted writes */
920 921
	dsi_read_reg(dsidev, enable_reg);
	dsi_read_reg(dsidev, status_reg);
922
}
T
Tomi Valkeinen 已提交
923

924
/* dsi->irq_lock has to be locked by the caller */
925
static void _omap_dsi_set_irqs(struct platform_device *dsidev)
926
{
927
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
928
	u32 mask = DSI_IRQ_ERROR_MASK;
T
Tomi Valkeinen 已提交
929
#ifdef DSI_CATCH_MISSING_TE
930
	mask |= DSI_IRQ_TE_TRIGGER;
T
Tomi Valkeinen 已提交
931
#endif
932 933
	_omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
			ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
934 935
			DSI_IRQENABLE, DSI_IRQSTATUS);
}
T
Tomi Valkeinen 已提交
936

937
/* dsi->irq_lock has to be locked by the caller */
938
static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
939
{
940 941 942 943
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	_omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
			ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
944 945 946 947
			DSI_VC_IRQ_ERROR_MASK,
			DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
}

948
/* dsi->irq_lock has to be locked by the caller */
949
static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
950
{
951 952 953 954
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	_omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
			ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
955 956 957 958
			DSI_CIO_IRQ_ERROR_MASK,
			DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
}

959
static void _dsi_initialize_irq(struct platform_device *dsidev)
960
{
961
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
962 963 964
	unsigned long flags;
	int vc;

965
	spin_lock_irqsave(&dsi->irq_lock, flags);
966

967
	memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
968

969
	_omap_dsi_set_irqs(dsidev);
970
	for (vc = 0; vc < 4; ++vc)
971 972
		_omap_dsi_set_irqs_vc(dsidev, vc);
	_omap_dsi_set_irqs_cio(dsidev);
973

974
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
975
}
T
Tomi Valkeinen 已提交
976

977
static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
978
		struct dsi_isr_data *isr_array, unsigned int isr_array_size)
979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011
{
	struct dsi_isr_data *isr_data;
	int free_idx;
	int i;

	BUG_ON(isr == NULL);

	/* check for duplicate entry and find a free slot */
	free_idx = -1;
	for (i = 0; i < isr_array_size; i++) {
		isr_data = &isr_array[i];

		if (isr_data->isr == isr && isr_data->arg == arg &&
				isr_data->mask == mask) {
			return -EINVAL;
		}

		if (isr_data->isr == NULL && free_idx == -1)
			free_idx = i;
	}

	if (free_idx == -1)
		return -EBUSY;

	isr_data = &isr_array[free_idx];
	isr_data->isr = isr;
	isr_data->arg = arg;
	isr_data->mask = mask;

	return 0;
}

static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
1012
		struct dsi_isr_data *isr_array, unsigned int isr_array_size)
1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032
{
	struct dsi_isr_data *isr_data;
	int i;

	for (i = 0; i < isr_array_size; i++) {
		isr_data = &isr_array[i];
		if (isr_data->isr != isr || isr_data->arg != arg ||
				isr_data->mask != mask)
			continue;

		isr_data->isr = NULL;
		isr_data->arg = NULL;
		isr_data->mask = 0;

		return 0;
	}

	return -EINVAL;
}

1033 1034
static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
		void *arg, u32 mask)
1035
{
1036
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1037 1038 1039
	unsigned long flags;
	int r;

1040
	spin_lock_irqsave(&dsi->irq_lock, flags);
1041

1042 1043
	r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
			ARRAY_SIZE(dsi->isr_tables.isr_table));
1044 1045

	if (r == 0)
1046
		_omap_dsi_set_irqs(dsidev);
1047

1048
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
1049 1050 1051 1052

	return r;
}

1053 1054
static int dsi_unregister_isr(struct platform_device *dsidev,
		omap_dsi_isr_t isr, void *arg, u32 mask)
1055
{
1056
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1057 1058 1059
	unsigned long flags;
	int r;

1060
	spin_lock_irqsave(&dsi->irq_lock, flags);
1061

1062 1063
	r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
			ARRAY_SIZE(dsi->isr_tables.isr_table));
1064 1065

	if (r == 0)
1066
		_omap_dsi_set_irqs(dsidev);
1067

1068
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
1069 1070 1071 1072

	return r;
}

1073 1074
static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
		omap_dsi_isr_t isr, void *arg, u32 mask)
1075
{
1076
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1077 1078 1079
	unsigned long flags;
	int r;

1080
	spin_lock_irqsave(&dsi->irq_lock, flags);
1081 1082

	r = _dsi_register_isr(isr, arg, mask,
1083 1084
			dsi->isr_tables.isr_table_vc[channel],
			ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
1085 1086

	if (r == 0)
1087
		_omap_dsi_set_irqs_vc(dsidev, channel);
1088

1089
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
1090 1091 1092 1093

	return r;
}

1094 1095
static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
		omap_dsi_isr_t isr, void *arg, u32 mask)
1096
{
1097
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1098 1099 1100
	unsigned long flags;
	int r;

1101
	spin_lock_irqsave(&dsi->irq_lock, flags);
1102 1103

	r = _dsi_unregister_isr(isr, arg, mask,
1104 1105
			dsi->isr_tables.isr_table_vc[channel],
			ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
1106 1107

	if (r == 0)
1108
		_omap_dsi_set_irqs_vc(dsidev, channel);
1109

1110
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
1111 1112 1113 1114

	return r;
}

1115 1116
static int dsi_register_isr_cio(struct platform_device *dsidev,
		omap_dsi_isr_t isr, void *arg, u32 mask)
1117
{
1118
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1119 1120 1121
	unsigned long flags;
	int r;

1122
	spin_lock_irqsave(&dsi->irq_lock, flags);
1123

1124 1125
	r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
			ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
1126 1127

	if (r == 0)
1128
		_omap_dsi_set_irqs_cio(dsidev);
1129

1130
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
1131 1132 1133 1134

	return r;
}

1135 1136
static int dsi_unregister_isr_cio(struct platform_device *dsidev,
		omap_dsi_isr_t isr, void *arg, u32 mask)
1137
{
1138
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1139 1140 1141
	unsigned long flags;
	int r;

1142
	spin_lock_irqsave(&dsi->irq_lock, flags);
1143

1144 1145
	r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
			ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
1146 1147

	if (r == 0)
1148
		_omap_dsi_set_irqs_cio(dsidev);
1149

1150
	spin_unlock_irqrestore(&dsi->irq_lock, flags);
1151 1152

	return r;
T
Tomi Valkeinen 已提交
1153 1154
}

1155
static u32 dsi_get_errors(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
1156
{
1157
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
1158 1159
	unsigned long flags;
	u32 e;
1160 1161 1162 1163
	spin_lock_irqsave(&dsi->errors_lock, flags);
	e = dsi->errors;
	dsi->errors = 0;
	spin_unlock_irqrestore(&dsi->errors_lock, flags);
T
Tomi Valkeinen 已提交
1164 1165 1166
	return e;
}

1167
static int dsi_runtime_get(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
1168
{
1169 1170 1171 1172 1173 1174 1175 1176 1177 1178
	int r;
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	DSSDBG("dsi_runtime_get\n");

	r = pm_runtime_get_sync(&dsi->pdev->dev);
	WARN_ON(r < 0);
	return r < 0 ? r : 0;
}

1179
static void dsi_runtime_put(struct platform_device *dsidev)
1180 1181 1182 1183 1184 1185
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	int r;

	DSSDBG("dsi_runtime_put\n");

1186
	r = pm_runtime_put_sync(&dsi->pdev->dev);
1187
	WARN_ON(r < 0 && r != -ENOSYS);
T
Tomi Valkeinen 已提交
1188 1189
}

1190 1191 1192 1193 1194 1195 1196 1197
static int dsi_regulator_init(struct platform_device *dsidev)
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	struct regulator *vdds_dsi;

	if (dsi->vdds_dsi_reg != NULL)
		return 0;

1198
	vdds_dsi = devm_regulator_get(&dsi->pdev->dev, "vdd");
1199 1200

	if (IS_ERR(vdds_dsi)) {
1201
		if (PTR_ERR(vdds_dsi) != -EPROBE_DEFER)
1202
			DSSERR("can't get DSI VDD regulator\n");
1203 1204 1205 1206 1207 1208 1209 1210
		return PTR_ERR(vdds_dsi);
	}

	dsi->vdds_dsi_reg = vdds_dsi;

	return 0;
}

1211
static void _dsi_print_reset_status(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
1212
{
1213
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
1214
	u32 l;
1215
	int b0, b1, b2;
T
Tomi Valkeinen 已提交
1216 1217 1218 1219

	/* A dummy read using the SCP interface to any DSIPHY register is
	 * required after DSIPHY reset to complete the reset of the DSI complex
	 * I/O. */
1220
	l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
T
Tomi Valkeinen 已提交
1221

1222
	if (dsi->data->quirks & DSI_QUIRK_REVERSE_TXCLKESC) {
1223 1224 1225 1226 1227 1228 1229 1230 1231
		b0 = 28;
		b1 = 27;
		b2 = 26;
	} else {
		b0 = 24;
		b1 = 25;
		b2 = 26;
	}

1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245
#define DSI_FLD_GET(fld, start, end)\
	FLD_GET(dsi_read_reg(dsidev, DSI_##fld), start, end)

	pr_debug("DSI resets: PLL (%d) CIO (%d) PHY (%x%x%x, %d, %d, %d)\n",
		DSI_FLD_GET(PLL_STATUS, 0, 0),
		DSI_FLD_GET(COMPLEXIO_CFG1, 29, 29),
		DSI_FLD_GET(DSIPHY_CFG5, b0, b0),
		DSI_FLD_GET(DSIPHY_CFG5, b1, b1),
		DSI_FLD_GET(DSIPHY_CFG5, b2, b2),
		DSI_FLD_GET(DSIPHY_CFG5, 29, 29),
		DSI_FLD_GET(DSIPHY_CFG5, 30, 30),
		DSI_FLD_GET(DSIPHY_CFG5, 31, 31));

#undef DSI_FLD_GET
T
Tomi Valkeinen 已提交
1246 1247
}

1248
static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
T
Tomi Valkeinen 已提交
1249 1250 1251 1252
{
	DSSDBG("dsi_if_enable(%d)\n", enable);

	enable = enable ? 1 : 0;
1253
	REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
T
Tomi Valkeinen 已提交
1254

1255
	if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
T
Tomi Valkeinen 已提交
1256 1257 1258 1259 1260 1261 1262
			DSSERR("Failed to set dsi_if_enable to %d\n", enable);
			return -EIO;
	}

	return 0;
}

1263
static unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
1264
{
1265 1266
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

1267
	return dsi->pll.cinfo.clkout[HSDIV_DISPC];
T
Tomi Valkeinen 已提交
1268 1269
}

1270
static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
1271
{
1272 1273
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

1274
	return dsi->pll.cinfo.clkout[HSDIV_DSI];
T
Tomi Valkeinen 已提交
1275 1276
}

1277
static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
1278
{
1279 1280
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

1281
	return dsi->pll.cinfo.clkdco / 16;
T
Tomi Valkeinen 已提交
1282 1283
}

1284
static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
1285 1286
{
	unsigned long r;
1287
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
1288

1289
	if (dss_get_dsi_clk_source(dsi->module_id) == DSS_CLK_SRC_FCK) {
1290
		/* DSI FCLK source is DSS_CLK_FCK */
1291
		r = clk_get_rate(dsi->dss_clk);
T
Tomi Valkeinen 已提交
1292
	} else {
1293
		/* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
1294
		r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
T
Tomi Valkeinen 已提交
1295 1296 1297 1298 1299
	}

	return r;
}

1300 1301 1302
static int dsi_lp_clock_calc(unsigned long dsi_fclk,
		unsigned long lp_clk_min, unsigned long lp_clk_max,
		struct dsi_lp_clock_info *lp_cinfo)
1303
{
1304
	unsigned int lp_clk_div;
1305 1306 1307 1308 1309 1310 1311 1312
	unsigned long lp_clk;

	lp_clk_div = DIV_ROUND_UP(dsi_fclk, lp_clk_max * 2);
	lp_clk = dsi_fclk / 2 / lp_clk_div;

	if (lp_clk < lp_clk_min || lp_clk > lp_clk_max)
		return -EINVAL;

1313 1314
	lp_cinfo->lp_clk_div = lp_clk_div;
	lp_cinfo->lp_clk = lp_clk;
1315 1316 1317 1318

	return 0;
}

1319
static int dsi_set_lp_clk_divisor(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
1320
{
1321
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
1322
	unsigned long dsi_fclk;
1323
	unsigned int lp_clk_div;
T
Tomi Valkeinen 已提交
1324
	unsigned long lp_clk;
1325
	unsigned int lpdiv_max = dsi->data->max_pll_lpdiv;
1326

T
Tomi Valkeinen 已提交
1327

1328
	lp_clk_div = dsi->user_lp_cinfo.lp_clk_div;
T
Tomi Valkeinen 已提交
1329

1330
	if (lp_clk_div == 0 || lp_clk_div > lpdiv_max)
T
Tomi Valkeinen 已提交
1331 1332
		return -EINVAL;

1333
	dsi_fclk = dsi_fclk_rate(dsidev);
T
Tomi Valkeinen 已提交
1334 1335 1336 1337

	lp_clk = dsi_fclk / 2 / lp_clk_div;

	DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
1338 1339
	dsi->current_lp_cinfo.lp_clk = lp_clk;
	dsi->current_lp_cinfo.lp_clk_div = lp_clk_div;
T
Tomi Valkeinen 已提交
1340

1341 1342
	/* LP_CLK_DIVISOR */
	REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
T
Tomi Valkeinen 已提交
1343

1344 1345
	/* LP_RX_SYNCHRO_ENABLE */
	REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
T
Tomi Valkeinen 已提交
1346 1347 1348 1349

	return 0;
}

1350
static void dsi_enable_scp_clk(struct platform_device *dsidev)
1351
{
1352 1353 1354
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	if (dsi->scp_clk_refcount++ == 0)
1355
		REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
1356 1357
}

1358
static void dsi_disable_scp_clk(struct platform_device *dsidev)
1359
{
1360 1361 1362 1363
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	WARN_ON(dsi->scp_clk_refcount == 0);
	if (--dsi->scp_clk_refcount == 0)
1364
		REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
1365
}
T
Tomi Valkeinen 已提交
1366 1367 1368 1369 1370 1371 1372 1373

enum dsi_pll_power_state {
	DSI_PLL_POWER_OFF	= 0x0,
	DSI_PLL_POWER_ON_HSCLK	= 0x1,
	DSI_PLL_POWER_ON_ALL	= 0x2,
	DSI_PLL_POWER_ON_DIV	= 0x3,
};

1374 1375
static int dsi_pll_power(struct platform_device *dsidev,
		enum dsi_pll_power_state state)
T
Tomi Valkeinen 已提交
1376
{
1377
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
1378 1379
	int t = 0;

1380
	/* DSI-PLL power command 0x3 is not working */
1381 1382
	if ((dsi->data->quirks & DSI_QUIRK_PLL_PWR_BUG) &&
	    state == DSI_PLL_POWER_ON_DIV)
1383 1384
		state = DSI_PLL_POWER_ON_ALL;

1385 1386
	/* PLL_PWR_CMD */
	REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
T
Tomi Valkeinen 已提交
1387 1388

	/* PLL_PWR_STATUS */
1389
	while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
1390
		if (++t > 1000) {
T
Tomi Valkeinen 已提交
1391 1392 1393 1394
			DSSERR("Failed to set DSI PLL power mode to %d\n",
					state);
			return -ENODEV;
		}
1395
		udelay(1);
T
Tomi Valkeinen 已提交
1396 1397 1398 1399 1400 1401
	}

	return 0;
}


1402 1403
static void dsi_pll_calc_dsi_fck(struct dsi_data *dsi,
				 struct dss_pll_clock_info *cinfo)
1404 1405 1406
{
	unsigned long max_dsi_fck;

1407
	max_dsi_fck = dsi->data->max_fck_freq;
1408

1409 1410
	cinfo->mX[HSDIV_DSI] = DIV_ROUND_UP(cinfo->clkdco, max_dsi_fck);
	cinfo->clkout[HSDIV_DSI] = cinfo->clkdco / cinfo->mX[HSDIV_DSI];
1411 1412
}

1413
static int dsi_pll_enable(struct dss_pll *pll)
1414
{
1415 1416
	struct dsi_data *dsi = container_of(pll, struct dsi_data, pll);
	struct platform_device *dsidev = dsi->pdev;
T
Tomi Valkeinen 已提交
1417 1418 1419 1420
	int r = 0;

	DSSDBG("PLL init\n");

1421 1422 1423
	r = dsi_regulator_init(dsidev);
	if (r)
		return r;
1424

1425 1426 1427 1428
	r = dsi_runtime_get(dsidev);
	if (r)
		return r;

1429 1430 1431
	/*
	 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
	 */
1432
	dsi_enable_scp_clk(dsidev);
T
Tomi Valkeinen 已提交
1433

1434 1435
	if (!dsi->vdds_dsi_enabled) {
		r = regulator_enable(dsi->vdds_dsi_reg);
1436 1437
		if (r)
			goto err0;
1438
		dsi->vdds_dsi_enabled = true;
1439
	}
T
Tomi Valkeinen 已提交
1440 1441 1442 1443

	/* XXX PLL does not come out of reset without this... */
	dispc_pck_free_enable(1);

1444
	if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
T
Tomi Valkeinen 已提交
1445 1446
		DSSERR("PLL not coming out of reset.\n");
		r = -ENODEV;
1447
		dispc_pck_free_enable(0);
T
Tomi Valkeinen 已提交
1448 1449 1450 1451 1452 1453 1454
		goto err1;
	}

	/* XXX ... but if left on, we get problems when planes do not
	 * fill the whole display. No idea about this */
	dispc_pck_free_enable(0);

1455
	r = dsi_pll_power(dsidev, DSI_PLL_POWER_ON_ALL);
T
Tomi Valkeinen 已提交
1456 1457 1458 1459 1460 1461 1462 1463

	if (r)
		goto err1;

	DSSDBG("PLL init done\n");

	return 0;
err1:
1464 1465 1466
	if (dsi->vdds_dsi_enabled) {
		regulator_disable(dsi->vdds_dsi_reg);
		dsi->vdds_dsi_enabled = false;
1467
	}
T
Tomi Valkeinen 已提交
1468
err0:
1469
	dsi_disable_scp_clk(dsidev);
1470
	dsi_runtime_put(dsidev);
T
Tomi Valkeinen 已提交
1471 1472 1473
	return r;
}

1474
static void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
T
Tomi Valkeinen 已提交
1475
{
1476 1477
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

1478
	dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
1479
	if (disconnect_lanes) {
1480 1481 1482
		WARN_ON(!dsi->vdds_dsi_enabled);
		regulator_disable(dsi->vdds_dsi_reg);
		dsi->vdds_dsi_enabled = false;
1483
	}
1484

1485
	dsi_disable_scp_clk(dsidev);
1486
	dsi_runtime_put(dsidev);
1487

T
Tomi Valkeinen 已提交
1488 1489 1490
	DSSDBG("PLL uninit done\n");
}

1491 1492 1493 1494 1495 1496 1497 1498
static void dsi_pll_disable(struct dss_pll *pll)
{
	struct dsi_data *dsi = container_of(pll, struct dsi_data, pll);
	struct platform_device *dsidev = dsi->pdev;

	dsi_pll_uninit(dsidev, true);
}

1499 1500
static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
		struct seq_file *s)
T
Tomi Valkeinen 已提交
1501
{
1502
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1503
	struct dss_pll_clock_info *cinfo = &dsi->pll.cinfo;
1504
	enum dss_clk_source dispc_clk_src, dsi_clk_src;
1505
	int dsi_module = dsi->module_id;
1506
	struct dss_pll *pll = &dsi->pll;
1507 1508

	dispc_clk_src = dss_get_dispc_clk_source();
1509
	dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
T
Tomi Valkeinen 已提交
1510

1511 1512
	if (dsi_runtime_get(dsidev))
		return;
T
Tomi Valkeinen 已提交
1513

1514
	seq_printf(s,	"- DSI%d PLL -\n", dsi_module + 1);
T
Tomi Valkeinen 已提交
1515

1516
	seq_printf(s,	"dsi pll clkin\t%lu\n", clk_get_rate(pll->clkin));
T
Tomi Valkeinen 已提交
1517

1518
	seq_printf(s,	"Fint\t\t%-16lun %u\n", cinfo->fint, cinfo->n);
T
Tomi Valkeinen 已提交
1519

1520 1521
	seq_printf(s,	"CLKIN4DDR\t%-16lum %u\n",
			cinfo->clkdco, cinfo->m);
T
Tomi Valkeinen 已提交
1522

1523
	seq_printf(s,	"DSI_PLL_HSDIV_DISPC (%s)\t%-16lum_dispc %u\t(%s)\n",
1524
			dss_get_clk_source_name(dsi_module == 0 ?
1525 1526
				DSS_CLK_SRC_PLL1_1 :
				DSS_CLK_SRC_PLL2_1),
1527
			cinfo->clkout[HSDIV_DISPC],
1528
			cinfo->mX[HSDIV_DISPC],
1529
			dispc_clk_src == DSS_CLK_SRC_FCK ?
1530
			"off" : "on");
T
Tomi Valkeinen 已提交
1531

1532
	seq_printf(s,	"DSI_PLL_HSDIV_DSI (%s)\t%-16lum_dsi %u\t(%s)\n",
1533
			dss_get_clk_source_name(dsi_module == 0 ?
1534 1535
				DSS_CLK_SRC_PLL1_2 :
				DSS_CLK_SRC_PLL2_2),
1536
			cinfo->clkout[HSDIV_DSI],
1537
			cinfo->mX[HSDIV_DSI],
1538
			dsi_clk_src == DSS_CLK_SRC_FCK ?
1539
			"off" : "on");
T
Tomi Valkeinen 已提交
1540

1541
	seq_printf(s,	"- DSI%d -\n", dsi_module + 1);
T
Tomi Valkeinen 已提交
1542

1543
	seq_printf(s,	"dsi fclk source = %s\n",
1544
			dss_get_clk_source_name(dsi_clk_src));
T
Tomi Valkeinen 已提交
1545

1546
	seq_printf(s,	"DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
T
Tomi Valkeinen 已提交
1547 1548

	seq_printf(s,	"DDR_CLK\t\t%lu\n",
1549
			cinfo->clkdco / 4);
T
Tomi Valkeinen 已提交
1550

1551
	seq_printf(s,	"TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
T
Tomi Valkeinen 已提交
1552

1553
	seq_printf(s,	"LP_CLK\t\t%lu\n", dsi->current_lp_cinfo.lp_clk);
T
Tomi Valkeinen 已提交
1554

1555
	dsi_runtime_put(dsidev);
T
Tomi Valkeinen 已提交
1556 1557
}

1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569
void dsi_dump_clocks(struct seq_file *s)
{
	struct platform_device *dsidev;
	int i;

	for  (i = 0; i < MAX_NUM_DSI; i++) {
		dsidev = dsi_get_dsidev_from_id(i);
		if (dsidev)
			dsi_dump_dsidev_clocks(dsidev, s);
	}
}

1570
#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1571 1572
static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
		struct seq_file *s)
1573
{
1574
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1575 1576 1577
	unsigned long flags;
	struct dsi_irq_stats stats;

1578
	spin_lock_irqsave(&dsi->irq_stats_lock, flags);
1579

1580 1581 1582
	stats = dsi->irq_stats;
	memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
	dsi->irq_stats.last_reset = jiffies;
1583

1584
	spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
1585 1586 1587 1588 1589 1590 1591 1592

	seq_printf(s, "period %u ms\n",
			jiffies_to_msecs(jiffies - stats.last_reset));

	seq_printf(s, "irqs %d\n", stats.irq_count);
#define PIS(x) \
	seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);

1593
	seq_printf(s, "-- DSI%d interrupts --\n", dsi->module_id + 1);
1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659
	PIS(VC0);
	PIS(VC1);
	PIS(VC2);
	PIS(VC3);
	PIS(WAKEUP);
	PIS(RESYNC);
	PIS(PLL_LOCK);
	PIS(PLL_UNLOCK);
	PIS(PLL_RECALL);
	PIS(COMPLEXIO_ERR);
	PIS(HS_TX_TIMEOUT);
	PIS(LP_RX_TIMEOUT);
	PIS(TE_TRIGGER);
	PIS(ACK_TRIGGER);
	PIS(SYNC_LOST);
	PIS(LDO_POWER_GOOD);
	PIS(TA_TIMEOUT);
#undef PIS

#define PIS(x) \
	seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
			stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
			stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
			stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
			stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);

	seq_printf(s, "-- VC interrupts --\n");
	PIS(CS);
	PIS(ECC_CORR);
	PIS(PACKET_SENT);
	PIS(FIFO_TX_OVF);
	PIS(FIFO_RX_OVF);
	PIS(BTA);
	PIS(ECC_NO_CORR);
	PIS(FIFO_TX_UDF);
	PIS(PP_BUSY_CHANGE);
#undef PIS

#define PIS(x) \
	seq_printf(s, "%-20s %10d\n", #x, \
			stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);

	seq_printf(s, "-- CIO interrupts --\n");
	PIS(ERRSYNCESC1);
	PIS(ERRSYNCESC2);
	PIS(ERRSYNCESC3);
	PIS(ERRESC1);
	PIS(ERRESC2);
	PIS(ERRESC3);
	PIS(ERRCONTROL1);
	PIS(ERRCONTROL2);
	PIS(ERRCONTROL3);
	PIS(STATEULPS1);
	PIS(STATEULPS2);
	PIS(STATEULPS3);
	PIS(ERRCONTENTIONLP0_1);
	PIS(ERRCONTENTIONLP1_1);
	PIS(ERRCONTENTIONLP0_2);
	PIS(ERRCONTENTIONLP1_2);
	PIS(ERRCONTENTIONLP0_3);
	PIS(ERRCONTENTIONLP1_3);
	PIS(ULPSACTIVENOT_ALL0);
	PIS(ULPSACTIVENOT_ALL1);
#undef PIS
}

1660
static void dsi1_dump_irqs(struct seq_file *s)
T
Tomi Valkeinen 已提交
1661
{
1662 1663
	struct platform_device *dsidev = dsi_get_dsidev_from_id(0);

1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677
	dsi_dump_dsidev_irqs(dsidev, s);
}

static void dsi2_dump_irqs(struct seq_file *s)
{
	struct platform_device *dsidev = dsi_get_dsidev_from_id(1);

	dsi_dump_dsidev_irqs(dsidev, s);
}
#endif

static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
		struct seq_file *s)
{
1678
#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
T
Tomi Valkeinen 已提交
1679

1680 1681
	if (dsi_runtime_get(dsidev))
		return;
1682
	dsi_enable_scp_clk(dsidev);
T
Tomi Valkeinen 已提交
1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753

	DUMPREG(DSI_REVISION);
	DUMPREG(DSI_SYSCONFIG);
	DUMPREG(DSI_SYSSTATUS);
	DUMPREG(DSI_IRQSTATUS);
	DUMPREG(DSI_IRQENABLE);
	DUMPREG(DSI_CTRL);
	DUMPREG(DSI_COMPLEXIO_CFG1);
	DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
	DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
	DUMPREG(DSI_CLK_CTRL);
	DUMPREG(DSI_TIMING1);
	DUMPREG(DSI_TIMING2);
	DUMPREG(DSI_VM_TIMING1);
	DUMPREG(DSI_VM_TIMING2);
	DUMPREG(DSI_VM_TIMING3);
	DUMPREG(DSI_CLK_TIMING);
	DUMPREG(DSI_TX_FIFO_VC_SIZE);
	DUMPREG(DSI_RX_FIFO_VC_SIZE);
	DUMPREG(DSI_COMPLEXIO_CFG2);
	DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
	DUMPREG(DSI_VM_TIMING4);
	DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
	DUMPREG(DSI_VM_TIMING5);
	DUMPREG(DSI_VM_TIMING6);
	DUMPREG(DSI_VM_TIMING7);
	DUMPREG(DSI_STOPCLK_TIMING);

	DUMPREG(DSI_VC_CTRL(0));
	DUMPREG(DSI_VC_TE(0));
	DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
	DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
	DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
	DUMPREG(DSI_VC_IRQSTATUS(0));
	DUMPREG(DSI_VC_IRQENABLE(0));

	DUMPREG(DSI_VC_CTRL(1));
	DUMPREG(DSI_VC_TE(1));
	DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
	DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
	DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
	DUMPREG(DSI_VC_IRQSTATUS(1));
	DUMPREG(DSI_VC_IRQENABLE(1));

	DUMPREG(DSI_VC_CTRL(2));
	DUMPREG(DSI_VC_TE(2));
	DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
	DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
	DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
	DUMPREG(DSI_VC_IRQSTATUS(2));
	DUMPREG(DSI_VC_IRQENABLE(2));

	DUMPREG(DSI_VC_CTRL(3));
	DUMPREG(DSI_VC_TE(3));
	DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
	DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
	DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
	DUMPREG(DSI_VC_IRQSTATUS(3));
	DUMPREG(DSI_VC_IRQENABLE(3));

	DUMPREG(DSI_DSIPHY_CFG0);
	DUMPREG(DSI_DSIPHY_CFG1);
	DUMPREG(DSI_DSIPHY_CFG2);
	DUMPREG(DSI_DSIPHY_CFG5);

	DUMPREG(DSI_PLL_CONTROL);
	DUMPREG(DSI_PLL_STATUS);
	DUMPREG(DSI_PLL_GO);
	DUMPREG(DSI_PLL_CONFIGURATION1);
	DUMPREG(DSI_PLL_CONFIGURATION2);

1754
	dsi_disable_scp_clk(dsidev);
1755
	dsi_runtime_put(dsidev);
T
Tomi Valkeinen 已提交
1756 1757 1758
#undef DUMPREG
}

1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772
static void dsi1_dump_regs(struct seq_file *s)
{
	struct platform_device *dsidev = dsi_get_dsidev_from_id(0);

	dsi_dump_dsidev_regs(dsidev, s);
}

static void dsi2_dump_regs(struct seq_file *s)
{
	struct platform_device *dsidev = dsi_get_dsidev_from_id(1);

	dsi_dump_dsidev_regs(dsidev, s);
}

1773
enum dsi_cio_power_state {
T
Tomi Valkeinen 已提交
1774 1775 1776 1777 1778
	DSI_COMPLEXIO_POWER_OFF		= 0x0,
	DSI_COMPLEXIO_POWER_ON		= 0x1,
	DSI_COMPLEXIO_POWER_ULPS	= 0x2,
};

1779 1780
static int dsi_cio_power(struct platform_device *dsidev,
		enum dsi_cio_power_state state)
T
Tomi Valkeinen 已提交
1781 1782 1783 1784
{
	int t = 0;

	/* PWR_CMD */
1785
	REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
T
Tomi Valkeinen 已提交
1786 1787

	/* PWR_STATUS */
1788 1789
	while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
			26, 25) != state) {
1790
		if (++t > 1000) {
T
Tomi Valkeinen 已提交
1791 1792 1793 1794
			DSSERR("failed to set complexio power state to "
					"%d\n", state);
			return -ENODEV;
		}
1795
		udelay(1);
T
Tomi Valkeinen 已提交
1796 1797 1798 1799 1800
	}

	return 0;
}

1801
static unsigned int dsi_get_line_buf_size(struct platform_device *dsidev)
1802
{
1803
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1804 1805 1806 1807 1808 1809
	int val;

	/* line buffer on OMAP3 is 1024 x 24bits */
	/* XXX: for some reason using full buffer size causes
	 * considerable TX slowdown with update sizes that fill the
	 * whole buffer */
1810
	if (!(dsi->data->quirks & DSI_QUIRK_GNQ))
1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827
		return 1023 * 3;

	val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */

	switch (val) {
	case 1:
		return 512 * 3;		/* 512x24 bits */
	case 2:
		return 682 * 3;		/* 682x24 bits */
	case 3:
		return 853 * 3;		/* 853x24 bits */
	case 4:
		return 1024 * 3;	/* 1024x24 bits */
	case 5:
		return 1194 * 3;	/* 1194x24 bits */
	case 6:
		return 1365 * 3;	/* 1365x24 bits */
1828 1829
	case 7:
		return 1920 * 3;	/* 1920x24 bits */
1830 1831
	default:
		BUG();
1832
		return 0;
1833 1834 1835
	}
}

1836
static int dsi_set_lane_config(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
1837
{
1838 1839 1840 1841 1842 1843 1844 1845 1846
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	static const u8 offsets[] = { 0, 4, 8, 12, 16 };
	static const enum dsi_lane_function functions[] = {
		DSI_LANE_CLK,
		DSI_LANE_DATA1,
		DSI_LANE_DATA2,
		DSI_LANE_DATA3,
		DSI_LANE_DATA4,
	};
T
Tomi Valkeinen 已提交
1847
	u32 r;
1848
	int i;
T
Tomi Valkeinen 已提交
1849

1850
	r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
1851 1852

	for (i = 0; i < dsi->num_lanes_used; ++i) {
1853 1854 1855
		unsigned int offset = offsets[i];
		unsigned int polarity, lane_number;
		unsigned int t;
1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868

		for (t = 0; t < dsi->num_lanes_supported; ++t)
			if (dsi->lanes[t].function == functions[i])
				break;

		if (t == dsi->num_lanes_supported)
			return -EINVAL;

		lane_number = t;
		polarity = dsi->lanes[t].polarity;

		r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
		r = FLD_MOD(r, polarity, offset + 3, offset + 3);
1869 1870
	}

1871 1872
	/* clear the unused lanes */
	for (; i < dsi->num_lanes_supported; ++i) {
1873
		unsigned int offset = offsets[i];
1874 1875 1876

		r = FLD_MOD(r, 0, offset + 2, offset);
		r = FLD_MOD(r, 0, offset + 3, offset + 3);
1877
	}
T
Tomi Valkeinen 已提交
1878

1879
	dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
T
Tomi Valkeinen 已提交
1880

1881
	return 0;
T
Tomi Valkeinen 已提交
1882 1883
}

1884 1885
static inline unsigned int ns2ddr(struct platform_device *dsidev,
				  unsigned int ns)
T
Tomi Valkeinen 已提交
1886
{
1887 1888
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

T
Tomi Valkeinen 已提交
1889
	/* convert time in ns to ddr ticks, rounding up */
1890
	unsigned long ddr_clk = dsi->pll.cinfo.clkdco / 4;
T
Tomi Valkeinen 已提交
1891 1892 1893
	return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
}

1894 1895
static inline unsigned int ddr2ns(struct platform_device *dsidev,
				  unsigned int ddr)
T
Tomi Valkeinen 已提交
1896
{
1897 1898
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

1899
	unsigned long ddr_clk = dsi->pll.cinfo.clkdco / 4;
T
Tomi Valkeinen 已提交
1900 1901 1902
	return ddr * 1000 * 1000 / (ddr_clk / 1000);
}

1903
static void dsi_cio_timings(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
1904
{
1905
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
1906 1907 1908 1909 1910 1911 1912 1913 1914 1915
	u32 r;
	u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
	u32 tlpx_half, tclk_trail, tclk_zero;
	u32 tclk_prepare;

	/* calculate timings */

	/* 1 * DDR_CLK = 2 * UI */

	/* min 40ns + 4*UI	max 85ns + 6*UI */
1916
	ths_prepare = ns2ddr(dsidev, 70) + 2;
T
Tomi Valkeinen 已提交
1917 1918

	/* min 145ns + 10*UI */
1919
	ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
T
Tomi Valkeinen 已提交
1920 1921

	/* min max(8*UI, 60ns+4*UI) */
1922
	ths_trail = ns2ddr(dsidev, 60) + 5;
T
Tomi Valkeinen 已提交
1923 1924

	/* min 100ns */
1925
	ths_exit = ns2ddr(dsidev, 145);
T
Tomi Valkeinen 已提交
1926 1927

	/* tlpx min 50n */
1928
	tlpx_half = ns2ddr(dsidev, 25);
T
Tomi Valkeinen 已提交
1929 1930

	/* min 60ns */
1931
	tclk_trail = ns2ddr(dsidev, 60) + 2;
T
Tomi Valkeinen 已提交
1932 1933

	/* min 38ns, max 95ns */
1934
	tclk_prepare = ns2ddr(dsidev, 65);
T
Tomi Valkeinen 已提交
1935 1936

	/* min tclk-prepare + tclk-zero = 300ns */
1937
	tclk_zero = ns2ddr(dsidev, 260);
T
Tomi Valkeinen 已提交
1938 1939

	DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
1940 1941
		ths_prepare, ddr2ns(dsidev, ths_prepare),
		ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
T
Tomi Valkeinen 已提交
1942
	DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
1943 1944
			ths_trail, ddr2ns(dsidev, ths_trail),
			ths_exit, ddr2ns(dsidev, ths_exit));
T
Tomi Valkeinen 已提交
1945 1946 1947

	DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
			"tclk_zero %u (%uns)\n",
1948 1949 1950
			tlpx_half, ddr2ns(dsidev, tlpx_half),
			tclk_trail, ddr2ns(dsidev, tclk_trail),
			tclk_zero, ddr2ns(dsidev, tclk_zero));
T
Tomi Valkeinen 已提交
1951
	DSSDBG("tclk_prepare %u (%uns)\n",
1952
			tclk_prepare, ddr2ns(dsidev, tclk_prepare));
T
Tomi Valkeinen 已提交
1953 1954 1955

	/* program timings */

1956
	r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
T
Tomi Valkeinen 已提交
1957 1958 1959 1960
	r = FLD_MOD(r, ths_prepare, 31, 24);
	r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
	r = FLD_MOD(r, ths_trail, 15, 8);
	r = FLD_MOD(r, ths_exit, 7, 0);
1961
	dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
T
Tomi Valkeinen 已提交
1962

1963
	r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
1964
	r = FLD_MOD(r, tlpx_half, 20, 16);
T
Tomi Valkeinen 已提交
1965 1966
	r = FLD_MOD(r, tclk_trail, 15, 8);
	r = FLD_MOD(r, tclk_zero, 7, 0);
1967

1968
	if (dsi->data->quirks & DSI_QUIRK_PHY_DCC) {
1969 1970 1971 1972 1973
		r = FLD_MOD(r, 0, 21, 21);	/* DCCEN = disable */
		r = FLD_MOD(r, 1, 22, 22);	/* CLKINP_DIVBY2EN = enable */
		r = FLD_MOD(r, 1, 23, 23);	/* CLKINP_SEL = enable */
	}

1974
	dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
T
Tomi Valkeinen 已提交
1975

1976
	r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
T
Tomi Valkeinen 已提交
1977
	r = FLD_MOD(r, tclk_prepare, 7, 0);
1978
	dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
T
Tomi Valkeinen 已提交
1979 1980
}

1981
/* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
1982
static void dsi_cio_enable_lane_override(struct platform_device *dsidev,
1983
		unsigned int mask_p, unsigned int mask_n)
1984
{
1985
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1986 1987
	int i;
	u32 l;
1988
	u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
1989

1990 1991 1992
	l = 0;

	for (i = 0; i < dsi->num_lanes_supported; ++i) {
1993
		unsigned int p = dsi->lanes[i].polarity;
1994 1995 1996 1997 1998 1999 2000 2001

		if (mask_p & (1 << i))
			l |= 1 << (i * 2 + (p ? 0 : 1));

		if (mask_n & (1 << i))
			l |= 1 << (i * 2 + (p ? 1 : 0));
	}

2002 2003 2004 2005 2006
	/*
	 * Bits in REGLPTXSCPDAT4TO0DXDY:
	 * 17: DY0 18: DX0
	 * 19: DY1 20: DX1
	 * 21: DY2 22: DX2
2007 2008
	 * 23: DY3 24: DX3
	 * 25: DY4 26: DX4
2009 2010 2011
	 */

	/* Set the lane override configuration */
2012 2013

	/* REGLPTXSCPDAT4TO0DXDY */
2014
	REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
2015 2016

	/* Enable lane override */
2017 2018 2019

	/* ENLPTXSCPDAT */
	REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
2020 2021
}

2022
static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
2023 2024
{
	/* Disable lane override */
2025
	REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
2026
	/* Reset the lane override configuration */
2027 2028
	/* REGLPTXSCPDAT4TO0DXDY */
	REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
2029
}
T
Tomi Valkeinen 已提交
2030

2031
static int dsi_cio_wait_tx_clk_esc_reset(struct platform_device *dsidev)
2032
{
2033 2034 2035 2036 2037 2038 2039
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	int t, i;
	bool in_use[DSI_MAX_NR_LANES];
	static const u8 offsets_old[] = { 28, 27, 26 };
	static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
	const u8 *offsets;

2040
	if (dsi->data->quirks & DSI_QUIRK_REVERSE_TXCLKESC)
2041 2042 2043
		offsets = offsets_old;
	else
		offsets = offsets_new;
2044

2045 2046
	for (i = 0; i < dsi->num_lanes_supported; ++i)
		in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
2047 2048 2049 2050 2051 2052

	t = 100000;
	while (true) {
		u32 l;
		int ok;

2053
		l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
2054 2055

		ok = 0;
2056 2057
		for (i = 0; i < dsi->num_lanes_supported; ++i) {
			if (!in_use[i] || (l & (1 << offsets[i])))
2058 2059 2060
				ok++;
		}

2061
		if (ok == dsi->num_lanes_supported)
2062 2063 2064
			break;

		if (--t == 0) {
2065 2066
			for (i = 0; i < dsi->num_lanes_supported; ++i) {
				if (!in_use[i] || (l & (1 << offsets[i])))
2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078
					continue;

				DSSERR("CIO TXCLKESC%d domain not coming " \
						"out of reset\n", i);
			}
			return -EIO;
		}
	}

	return 0;
}

2079
/* return bitmask of enabled lanes, lane0 being the lsb */
2080
static unsigned int dsi_get_lane_mask(struct platform_device *dsidev)
2081
{
2082
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2083
	unsigned int mask = 0;
2084
	int i;
2085

2086 2087 2088 2089
	for (i = 0; i < dsi->num_lanes_supported; ++i) {
		if (dsi->lanes[i].function != DSI_LANE_UNUSED)
			mask |= 1 << i;
	}
2090

2091
	return mask;
2092 2093
}

2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124
/* OMAP4 CONTROL_DSIPHY */
#define OMAP4_DSIPHY_SYSCON_OFFSET			0x78

#define OMAP4_DSI2_LANEENABLE_SHIFT			29
#define OMAP4_DSI2_LANEENABLE_MASK			(0x7 << 29)
#define OMAP4_DSI1_LANEENABLE_SHIFT			24
#define OMAP4_DSI1_LANEENABLE_MASK			(0x1f << 24)
#define OMAP4_DSI1_PIPD_SHIFT				19
#define OMAP4_DSI1_PIPD_MASK				(0x1f << 19)
#define OMAP4_DSI2_PIPD_SHIFT				14
#define OMAP4_DSI2_PIPD_MASK				(0x1f << 14)

static int dsi_omap4_mux_pads(struct dsi_data *dsi, unsigned int lanes)
{
	u32 enable_mask, enable_shift;
	u32 pipd_mask, pipd_shift;

	if (dsi->module_id == 0) {
		enable_mask = OMAP4_DSI1_LANEENABLE_MASK;
		enable_shift = OMAP4_DSI1_LANEENABLE_SHIFT;
		pipd_mask = OMAP4_DSI1_PIPD_MASK;
		pipd_shift = OMAP4_DSI1_PIPD_SHIFT;
	} else if (dsi->module_id == 1) {
		enable_mask = OMAP4_DSI2_LANEENABLE_MASK;
		enable_shift = OMAP4_DSI2_LANEENABLE_SHIFT;
		pipd_mask = OMAP4_DSI2_PIPD_MASK;
		pipd_shift = OMAP4_DSI2_PIPD_SHIFT;
	} else {
		return -ENODEV;
	}

2125 2126 2127
	return regmap_update_bits(dsi->syscon, OMAP4_DSIPHY_SYSCON_OFFSET,
		enable_mask | pipd_mask,
		(lanes << enable_shift) | (lanes << pipd_shift));
2128 2129
}

2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153
/* OMAP5 CONTROL_DSIPHY */

#define OMAP5_DSIPHY_SYSCON_OFFSET	0x74

#define OMAP5_DSI1_LANEENABLE_SHIFT	24
#define OMAP5_DSI2_LANEENABLE_SHIFT	19
#define OMAP5_DSI_LANEENABLE_MASK	0x1f

static int dsi_omap5_mux_pads(struct dsi_data *dsi, unsigned int lanes)
{
	u32 enable_shift;

	if (dsi->module_id == 0)
		enable_shift = OMAP5_DSI1_LANEENABLE_SHIFT;
	else if (dsi->module_id == 1)
		enable_shift = OMAP5_DSI2_LANEENABLE_SHIFT;
	else
		return -ENODEV;

	return regmap_update_bits(dsi->syscon, OMAP5_DSIPHY_SYSCON_OFFSET,
		OMAP5_DSI_LANEENABLE_MASK << enable_shift,
		lanes << enable_shift);
}

2154 2155
static int dsi_enable_pads(struct dsi_data *dsi, unsigned int lane_mask)
{
2156 2157 2158 2159 2160
	if (dsi->data->model == DSI_MODEL_OMAP4)
		return dsi_omap4_mux_pads(dsi, lane_mask);
	if (dsi->data->model == DSI_MODEL_OMAP5)
		return dsi_omap5_mux_pads(dsi, lane_mask);
	return 0;
2161 2162 2163 2164
}

static void dsi_disable_pads(struct dsi_data *dsi)
{
2165 2166 2167 2168
	if (dsi->data->model == DSI_MODEL_OMAP4)
		dsi_omap4_mux_pads(dsi, 0);
	else if (dsi->data->model == DSI_MODEL_OMAP5)
		dsi_omap5_mux_pads(dsi, 0);
2169 2170
}

2171
static int dsi_cio_init(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
2172
{
2173
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2174
	int r;
2175
	u32 l;
T
Tomi Valkeinen 已提交
2176

2177
	DSSDBG("DSI CIO init starts");
T
Tomi Valkeinen 已提交
2178

2179
	r = dsi_enable_pads(dsi, dsi_get_lane_mask(dsidev));
2180 2181
	if (r)
		return r;
2182

2183
	dsi_enable_scp_clk(dsidev);
2184

T
Tomi Valkeinen 已提交
2185 2186 2187
	/* A dummy read using the SCP interface to any DSIPHY register is
	 * required after DSIPHY reset to complete the reset of the DSI complex
	 * I/O. */
2188
	dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
T
Tomi Valkeinen 已提交
2189

2190
	if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
2191 2192 2193
		DSSERR("CIO SCP Clock domain not coming out of reset.\n");
		r = -EIO;
		goto err_scp_clk_dom;
T
Tomi Valkeinen 已提交
2194 2195
	}

2196
	r = dsi_set_lane_config(dsidev);
2197 2198
	if (r)
		goto err_scp_clk_dom;
T
Tomi Valkeinen 已提交
2199

2200
	/* set TX STOP MODE timer to maximum for this operation */
2201
	l = dsi_read_reg(dsidev, DSI_TIMING1);
2202 2203 2204 2205
	l = FLD_MOD(l, 1, 15, 15);	/* FORCE_TX_STOP_MODE_IO */
	l = FLD_MOD(l, 1, 14, 14);	/* STOP_STATE_X16_IO */
	l = FLD_MOD(l, 1, 13, 13);	/* STOP_STATE_X4_IO */
	l = FLD_MOD(l, 0x1fff, 12, 0);	/* STOP_STATE_COUNTER_IO */
2206
	dsi_write_reg(dsidev, DSI_TIMING1, l);
2207

2208
	if (dsi->ulps_enabled) {
2209
		unsigned int mask_p;
2210
		int i;
2211

2212 2213
		DSSDBG("manual ulps exit\n");

2214 2215 2216 2217 2218
		/* ULPS is exited by Mark-1 state for 1ms, followed by
		 * stop state. DSS HW cannot do this via the normal
		 * ULPS exit sequence, as after reset the DSS HW thinks
		 * that we are not in ULPS mode, and refuses to send the
		 * sequence. So we need to send the ULPS exit sequence
2219 2220
		 * manually by setting positive lines high and negative lines
		 * low for 1ms.
2221 2222
		 */

2223
		mask_p = 0;
2224

2225 2226 2227 2228 2229
		for (i = 0; i < dsi->num_lanes_supported; ++i) {
			if (dsi->lanes[i].function == DSI_LANE_UNUSED)
				continue;
			mask_p |= 1 << i;
		}
2230

2231
		dsi_cio_enable_lane_override(dsidev, mask_p, 0);
2232
	}
T
Tomi Valkeinen 已提交
2233

2234
	r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
T
Tomi Valkeinen 已提交
2235
	if (r)
2236 2237
		goto err_cio_pwr;

2238
	if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
2239 2240 2241 2242 2243
		DSSERR("CIO PWR clock domain not coming out of reset.\n");
		r = -ENODEV;
		goto err_cio_pwr_dom;
	}

2244 2245 2246
	dsi_if_enable(dsidev, true);
	dsi_if_enable(dsidev, false);
	REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
T
Tomi Valkeinen 已提交
2247

2248
	r = dsi_cio_wait_tx_clk_esc_reset(dsidev);
2249 2250 2251
	if (r)
		goto err_tx_clk_esc_rst;

2252
	if (dsi->ulps_enabled) {
2253 2254 2255 2256 2257 2258 2259
		/* Keep Mark-1 state for 1ms (as per DSI spec) */
		ktime_t wait = ns_to_ktime(1000 * 1000);
		set_current_state(TASK_UNINTERRUPTIBLE);
		schedule_hrtimeout(&wait, HRTIMER_MODE_REL);

		/* Disable the override. The lanes should be set to Mark-11
		 * state by the HW */
2260
		dsi_cio_disable_lane_override(dsidev);
2261 2262 2263
	}

	/* FORCE_TX_STOP_MODE_IO */
2264
	REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
2265

2266
	dsi_cio_timings(dsidev);
T
Tomi Valkeinen 已提交
2267

2268
	if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
2269 2270
		/* DDR_CLK_ALWAYS_ON */
		REG_FLD_MOD(dsidev, DSI_CLK_CTRL,
2271
			dsi->vm_timings.ddr_clk_always_on, 13, 13);
2272 2273
	}

2274
	dsi->ulps_enabled = false;
T
Tomi Valkeinen 已提交
2275 2276

	DSSDBG("CIO init done\n");
2277 2278 2279

	return 0;

2280
err_tx_clk_esc_rst:
2281
	REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
2282
err_cio_pwr_dom:
2283
	dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2284
err_cio_pwr:
2285
	if (dsi->ulps_enabled)
2286
		dsi_cio_disable_lane_override(dsidev);
2287
err_scp_clk_dom:
2288
	dsi_disable_scp_clk(dsidev);
2289
	dsi_disable_pads(dsi);
T
Tomi Valkeinen 已提交
2290 2291 2292
	return r;
}

2293
static void dsi_cio_uninit(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
2294
{
2295
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2296

2297 2298 2299
	/* DDR_CLK_ALWAYS_ON */
	REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);

2300 2301
	dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
	dsi_disable_scp_clk(dsidev);
2302
	dsi_disable_pads(dsi);
T
Tomi Valkeinen 已提交
2303 2304
}

2305 2306
static void dsi_config_tx_fifo(struct platform_device *dsidev,
		enum fifo_size size1, enum fifo_size size2,
T
Tomi Valkeinen 已提交
2307 2308
		enum fifo_size size3, enum fifo_size size4)
{
2309
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
2310 2311 2312 2313
	u32 r = 0;
	int add = 0;
	int i;

T
Tomi Valkeinen 已提交
2314 2315 2316 2317
	dsi->vc[0].tx_fifo_size = size1;
	dsi->vc[1].tx_fifo_size = size2;
	dsi->vc[2].tx_fifo_size = size3;
	dsi->vc[3].tx_fifo_size = size4;
T
Tomi Valkeinen 已提交
2318 2319 2320

	for (i = 0; i < 4; i++) {
		u8 v;
T
Tomi Valkeinen 已提交
2321
		int size = dsi->vc[i].tx_fifo_size;
T
Tomi Valkeinen 已提交
2322 2323 2324 2325

		if (add + size > 4) {
			DSSERR("Illegal FIFO configuration\n");
			BUG();
2326
			return;
T
Tomi Valkeinen 已提交
2327 2328 2329 2330 2331 2332 2333 2334
		}

		v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
		r |= v << (8 * i);
		/*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
		add += size;
	}

2335
	dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
T
Tomi Valkeinen 已提交
2336 2337
}

2338 2339
static void dsi_config_rx_fifo(struct platform_device *dsidev,
		enum fifo_size size1, enum fifo_size size2,
T
Tomi Valkeinen 已提交
2340 2341
		enum fifo_size size3, enum fifo_size size4)
{
2342
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
2343 2344 2345 2346
	u32 r = 0;
	int add = 0;
	int i;

T
Tomi Valkeinen 已提交
2347 2348 2349 2350
	dsi->vc[0].rx_fifo_size = size1;
	dsi->vc[1].rx_fifo_size = size2;
	dsi->vc[2].rx_fifo_size = size3;
	dsi->vc[3].rx_fifo_size = size4;
T
Tomi Valkeinen 已提交
2351 2352 2353

	for (i = 0; i < 4; i++) {
		u8 v;
T
Tomi Valkeinen 已提交
2354
		int size = dsi->vc[i].rx_fifo_size;
T
Tomi Valkeinen 已提交
2355 2356 2357 2358

		if (add + size > 4) {
			DSSERR("Illegal FIFO configuration\n");
			BUG();
2359
			return;
T
Tomi Valkeinen 已提交
2360 2361 2362 2363 2364 2365 2366 2367
		}

		v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
		r |= v << (8 * i);
		/*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
		add += size;
	}

2368
	dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
T
Tomi Valkeinen 已提交
2369 2370
}

2371
static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
2372 2373 2374
{
	u32 r;

2375
	r = dsi_read_reg(dsidev, DSI_TIMING1);
T
Tomi Valkeinen 已提交
2376
	r = FLD_MOD(r, 1, 15, 15);	/* FORCE_TX_STOP_MODE_IO */
2377
	dsi_write_reg(dsidev, DSI_TIMING1, r);
T
Tomi Valkeinen 已提交
2378

2379
	if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
T
Tomi Valkeinen 已提交
2380 2381 2382 2383 2384 2385 2386
		DSSERR("TX_STOP bit not going down\n");
		return -EIO;
	}

	return 0;
}

2387
static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
2388
{
2389
	return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
2390 2391 2392 2393
}

static void dsi_packet_sent_handler_vp(void *data, u32 mask)
{
2394 2395 2396
	struct dsi_packet_sent_handler_data *vp_data =
		(struct dsi_packet_sent_handler_data *) data;
	struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
2397 2398
	const int channel = dsi->update_channel;
	u8 bit = dsi->te_enabled ? 30 : 31;
2399

2400 2401
	if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
		complete(vp_data->completion);
2402 2403
}

2404
static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
2405
{
2406
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2407
	DECLARE_COMPLETION_ONSTACK(completion);
2408 2409 2410 2411
	struct dsi_packet_sent_handler_data vp_data = {
		.dsidev = dsidev,
		.completion = &completion
	};
2412 2413 2414
	int r = 0;
	u8 bit;

2415
	bit = dsi->te_enabled ? 30 : 31;
2416

2417
	r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
2418
		&vp_data, DSI_VC_IRQ_PACKET_SENT);
2419 2420 2421 2422
	if (r)
		goto err0;

	/* Wait for completion only if TE_EN/TE_START is still set */
2423
	if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
2424 2425 2426 2427 2428 2429 2430 2431
		if (wait_for_completion_timeout(&completion,
				msecs_to_jiffies(10)) == 0) {
			DSSERR("Failed to complete previous frame transfer\n");
			r = -EIO;
			goto err1;
		}
	}

2432
	dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
2433
		&vp_data, DSI_VC_IRQ_PACKET_SENT);
2434 2435 2436

	return 0;
err1:
2437
	dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
2438
		&vp_data, DSI_VC_IRQ_PACKET_SENT);
2439 2440 2441 2442 2443 2444
err0:
	return r;
}

static void dsi_packet_sent_handler_l4(void *data, u32 mask)
{
2445 2446 2447
	struct dsi_packet_sent_handler_data *l4_data =
		(struct dsi_packet_sent_handler_data *) data;
	struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
2448
	const int channel = dsi->update_channel;
2449

2450 2451
	if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
		complete(l4_data->completion);
2452 2453
}

2454
static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
2455 2456
{
	DECLARE_COMPLETION_ONSTACK(completion);
2457 2458 2459 2460
	struct dsi_packet_sent_handler_data l4_data = {
		.dsidev = dsidev,
		.completion = &completion
	};
2461
	int r = 0;
2462

2463
	r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
2464
		&l4_data, DSI_VC_IRQ_PACKET_SENT);
2465 2466 2467 2468
	if (r)
		goto err0;

	/* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
2469
	if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
2470 2471 2472 2473 2474 2475 2476 2477
		if (wait_for_completion_timeout(&completion,
				msecs_to_jiffies(10)) == 0) {
			DSSERR("Failed to complete previous l4 transfer\n");
			r = -EIO;
			goto err1;
		}
	}

2478
	dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
2479
		&l4_data, DSI_VC_IRQ_PACKET_SENT);
2480 2481 2482

	return 0;
err1:
2483
	dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
2484
		&l4_data, DSI_VC_IRQ_PACKET_SENT);
2485 2486 2487 2488
err0:
	return r;
}

2489
static int dsi_sync_vc(struct platform_device *dsidev, int channel)
2490
{
2491 2492
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

2493
	WARN_ON(!dsi_bus_is_locked(dsidev));
2494 2495 2496

	WARN_ON(in_interrupt());

2497
	if (!dsi_vc_is_enabled(dsidev, channel))
2498 2499
		return 0;

2500 2501
	switch (dsi->vc[channel].source) {
	case DSI_VC_SOURCE_VP:
2502
		return dsi_sync_vc_vp(dsidev, channel);
2503
	case DSI_VC_SOURCE_L4:
2504
		return dsi_sync_vc_l4(dsidev, channel);
2505 2506
	default:
		BUG();
2507
		return -EINVAL;
2508 2509 2510
	}
}

2511 2512
static int dsi_vc_enable(struct platform_device *dsidev, int channel,
		bool enable)
T
Tomi Valkeinen 已提交
2513
{
2514 2515
	DSSDBG("dsi_vc_enable channel %d, enable %d\n",
			channel, enable);
T
Tomi Valkeinen 已提交
2516 2517 2518

	enable = enable ? 1 : 0;

2519
	REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
T
Tomi Valkeinen 已提交
2520

2521 2522
	if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
		0, enable) != enable) {
T
Tomi Valkeinen 已提交
2523 2524 2525 2526 2527 2528 2529
			DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
			return -EIO;
	}

	return 0;
}

2530
static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
T
Tomi Valkeinen 已提交
2531
{
2532
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
2533 2534
	u32 r;

2535
	DSSDBG("Initial config of virtual channel %d", channel);
T
Tomi Valkeinen 已提交
2536

2537
	r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
T
Tomi Valkeinen 已提交
2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549

	if (FLD_GET(r, 15, 15)) /* VC_BUSY */
		DSSERR("VC(%d) busy when trying to configure it!\n",
				channel);

	r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
	r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN  */
	r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
	r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
	r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
	r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
	r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
2550
	if (dsi->data->quirks & DSI_QUIRK_VC_OCP_WIDTH)
2551
		r = FLD_MOD(r, 3, 11, 10);	/* OCP_WIDTH = 32 bit */
T
Tomi Valkeinen 已提交
2552 2553 2554 2555

	r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
	r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */

2556
	dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
2557 2558

	dsi->vc[channel].source = DSI_VC_SOURCE_L4;
T
Tomi Valkeinen 已提交
2559 2560
}

2561 2562
static int dsi_vc_config_source(struct platform_device *dsidev, int channel,
		enum dsi_vc_source source)
T
Tomi Valkeinen 已提交
2563
{
2564 2565
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

2566
	if (dsi->vc[channel].source == source)
2567
		return 0;
T
Tomi Valkeinen 已提交
2568

2569
	DSSDBG("Source config of virtual channel %d", channel);
T
Tomi Valkeinen 已提交
2570

2571
	dsi_sync_vc(dsidev, channel);
2572

2573
	dsi_vc_enable(dsidev, channel, 0);
T
Tomi Valkeinen 已提交
2574

2575
	/* VC_BUSY */
2576
	if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
T
Tomi Valkeinen 已提交
2577
		DSSERR("vc(%d) busy when trying to config for VP\n", channel);
2578 2579
		return -EIO;
	}
T
Tomi Valkeinen 已提交
2580

2581 2582
	/* SOURCE, 0 = L4, 1 = video port */
	REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1);
T
Tomi Valkeinen 已提交
2583

2584
	/* DCS_CMD_ENABLE */
2585
	if (dsi->data->quirks & DSI_QUIRK_DCS_CMD_CONFIG_VC) {
2586 2587 2588
		bool enable = source == DSI_VC_SOURCE_VP;
		REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30);
	}
2589

2590
	dsi_vc_enable(dsidev, channel, 1);
T
Tomi Valkeinen 已提交
2591

2592
	dsi->vc[channel].source = source;
2593 2594

	return 0;
T
Tomi Valkeinen 已提交
2595 2596
}

2597
static void dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
2598
		bool enable)
T
Tomi Valkeinen 已提交
2599
{
2600
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2601
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2602

T
Tomi Valkeinen 已提交
2603 2604
	DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);

2605
	WARN_ON(!dsi_bus_is_locked(dsidev));
2606

2607 2608
	dsi_vc_enable(dsidev, channel, 0);
	dsi_if_enable(dsidev, 0);
T
Tomi Valkeinen 已提交
2609

2610
	REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
T
Tomi Valkeinen 已提交
2611

2612 2613
	dsi_vc_enable(dsidev, channel, 1);
	dsi_if_enable(dsidev, 1);
T
Tomi Valkeinen 已提交
2614

2615
	dsi_force_tx_stop_mode_io(dsidev);
2616 2617

	/* start the DDR clock by sending a NULL packet */
2618
	if (dsi->vm_timings.ddr_clk_always_on && enable)
2619
		dsi_vc_send_null(dssdev, channel);
T
Tomi Valkeinen 已提交
2620 2621
}

2622
static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
T
Tomi Valkeinen 已提交
2623
{
2624
	while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
T
Tomi Valkeinen 已提交
2625
		u32 val;
2626
		val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
T
Tomi Valkeinen 已提交
2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671
		DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
				(val >> 0) & 0xff,
				(val >> 8) & 0xff,
				(val >> 16) & 0xff,
				(val >> 24) & 0xff);
	}
}

static void dsi_show_rx_ack_with_err(u16 err)
{
	DSSERR("\tACK with ERROR (%#x):\n", err);
	if (err & (1 << 0))
		DSSERR("\t\tSoT Error\n");
	if (err & (1 << 1))
		DSSERR("\t\tSoT Sync Error\n");
	if (err & (1 << 2))
		DSSERR("\t\tEoT Sync Error\n");
	if (err & (1 << 3))
		DSSERR("\t\tEscape Mode Entry Command Error\n");
	if (err & (1 << 4))
		DSSERR("\t\tLP Transmit Sync Error\n");
	if (err & (1 << 5))
		DSSERR("\t\tHS Receive Timeout Error\n");
	if (err & (1 << 6))
		DSSERR("\t\tFalse Control Error\n");
	if (err & (1 << 7))
		DSSERR("\t\t(reserved7)\n");
	if (err & (1 << 8))
		DSSERR("\t\tECC Error, single-bit (corrected)\n");
	if (err & (1 << 9))
		DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
	if (err & (1 << 10))
		DSSERR("\t\tChecksum Error\n");
	if (err & (1 << 11))
		DSSERR("\t\tData type not recognized\n");
	if (err & (1 << 12))
		DSSERR("\t\tInvalid VC ID\n");
	if (err & (1 << 13))
		DSSERR("\t\tInvalid Transmission Length\n");
	if (err & (1 << 14))
		DSSERR("\t\t(reserved14)\n");
	if (err & (1 << 15))
		DSSERR("\t\tDSI Protocol Violation\n");
}

2672 2673
static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
		int channel)
T
Tomi Valkeinen 已提交
2674 2675
{
	/* RX_FIFO_NOT_EMPTY */
2676
	while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
T
Tomi Valkeinen 已提交
2677 2678
		u32 val;
		u8 dt;
2679
		val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
2680
		DSSERR("\trawval %#08x\n", val);
T
Tomi Valkeinen 已提交
2681
		dt = FLD_GET(val, 5, 0);
2682
		if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
T
Tomi Valkeinen 已提交
2683 2684
			u16 err = FLD_GET(val, 23, 8);
			dsi_show_rx_ack_with_err(err);
2685
		} else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
2686
			DSSERR("\tDCS short response, 1 byte: %#x\n",
T
Tomi Valkeinen 已提交
2687
					FLD_GET(val, 23, 8));
2688
		} else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
2689
			DSSERR("\tDCS short response, 2 byte: %#x\n",
T
Tomi Valkeinen 已提交
2690
					FLD_GET(val, 23, 8));
2691
		} else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
2692
			DSSERR("\tDCS long response, len %d\n",
T
Tomi Valkeinen 已提交
2693
					FLD_GET(val, 23, 8));
2694
			dsi_vc_flush_long_data(dsidev, channel);
T
Tomi Valkeinen 已提交
2695 2696 2697 2698 2699 2700 2701
		} else {
			DSSERR("\tunknown datatype 0x%02x\n", dt);
		}
	}
	return 0;
}

2702
static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
T
Tomi Valkeinen 已提交
2703
{
2704 2705 2706
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	if (dsi->debug_write || dsi->debug_read)
T
Tomi Valkeinen 已提交
2707 2708
		DSSDBG("dsi_vc_send_bta %d\n", channel);

2709
	WARN_ON(!dsi_bus_is_locked(dsidev));
T
Tomi Valkeinen 已提交
2710

2711 2712
	/* RX_FIFO_NOT_EMPTY */
	if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
T
Tomi Valkeinen 已提交
2713
		DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
2714
		dsi_vc_flush_receive_data(dsidev, channel);
T
Tomi Valkeinen 已提交
2715 2716
	}

2717
	REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
T
Tomi Valkeinen 已提交
2718

2719 2720 2721
	/* flush posted write */
	dsi_read_reg(dsidev, DSI_VC_CTRL(channel));

T
Tomi Valkeinen 已提交
2722 2723 2724
	return 0;
}

2725
static int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
T
Tomi Valkeinen 已提交
2726
{
2727
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2728
	DECLARE_COMPLETION_ONSTACK(completion);
T
Tomi Valkeinen 已提交
2729 2730 2731
	int r = 0;
	u32 err;

2732
	r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
2733 2734 2735
			&completion, DSI_VC_IRQ_BTA);
	if (r)
		goto err0;
T
Tomi Valkeinen 已提交
2736

2737
	r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
2738
			DSI_IRQ_ERROR_MASK);
T
Tomi Valkeinen 已提交
2739
	if (r)
2740
		goto err1;
T
Tomi Valkeinen 已提交
2741

2742
	r = dsi_vc_send_bta(dsidev, channel);
2743 2744 2745
	if (r)
		goto err2;

2746
	if (wait_for_completion_timeout(&completion,
T
Tomi Valkeinen 已提交
2747 2748 2749
				msecs_to_jiffies(500)) == 0) {
		DSSERR("Failed to receive BTA\n");
		r = -EIO;
2750
		goto err2;
T
Tomi Valkeinen 已提交
2751 2752
	}

2753
	err = dsi_get_errors(dsidev);
T
Tomi Valkeinen 已提交
2754 2755 2756
	if (err) {
		DSSERR("Error while sending BTA: %x\n", err);
		r = -EIO;
2757
		goto err2;
T
Tomi Valkeinen 已提交
2758
	}
2759
err2:
2760
	dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
2761
			DSI_IRQ_ERROR_MASK);
2762
err1:
2763
	dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
2764 2765
			&completion, DSI_VC_IRQ_BTA);
err0:
T
Tomi Valkeinen 已提交
2766 2767 2768
	return r;
}

2769 2770
static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
		int channel, u8 data_type, u16 len, u8 ecc)
T
Tomi Valkeinen 已提交
2771
{
2772
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
2773 2774 2775
	u32 val;
	u8 data_id;

2776
	WARN_ON(!dsi_bus_is_locked(dsidev));
T
Tomi Valkeinen 已提交
2777

2778
	data_id = data_type | dsi->vc[channel].vc_id << 6;
T
Tomi Valkeinen 已提交
2779 2780 2781 2782

	val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
		FLD_VAL(ecc, 31, 24);

2783
	dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
T
Tomi Valkeinen 已提交
2784 2785
}

2786 2787
static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
		int channel, u8 b1, u8 b2, u8 b3, u8 b4)
T
Tomi Valkeinen 已提交
2788 2789 2790 2791 2792 2793 2794 2795
{
	u32 val;

	val = b4 << 24 | b3 << 16 | b2 << 8  | b1 << 0;

/*	DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
			b1, b2, b3, b4, val); */

2796
	dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
T
Tomi Valkeinen 已提交
2797 2798
}

2799 2800
static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
		u8 data_type, u8 *data, u16 len, u8 ecc)
T
Tomi Valkeinen 已提交
2801 2802
{
	/*u32 val; */
2803
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
2804 2805 2806 2807 2808
	int i;
	u8 *p;
	int r = 0;
	u8 b1, b2, b3, b4;

2809
	if (dsi->debug_write)
T
Tomi Valkeinen 已提交
2810 2811 2812
		DSSDBG("dsi_vc_send_long, %d bytes\n", len);

	/* len + header */
T
Tomi Valkeinen 已提交
2813
	if (dsi->vc[channel].tx_fifo_size * 32 * 4 < len + 4) {
T
Tomi Valkeinen 已提交
2814 2815 2816 2817
		DSSERR("unable to send long packet: packet too long.\n");
		return -EINVAL;
	}

2818
	dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
T
Tomi Valkeinen 已提交
2819

2820
	dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
T
Tomi Valkeinen 已提交
2821 2822 2823

	p = data;
	for (i = 0; i < len >> 2; i++) {
2824
		if (dsi->debug_write)
T
Tomi Valkeinen 已提交
2825 2826 2827 2828 2829 2830 2831
			DSSDBG("\tsending full packet %d\n", i);

		b1 = *p++;
		b2 = *p++;
		b3 = *p++;
		b4 = *p++;

2832
		dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
T
Tomi Valkeinen 已提交
2833 2834 2835 2836 2837 2838
	}

	i = len % 4;
	if (i) {
		b1 = 0; b2 = 0; b3 = 0;

2839
		if (dsi->debug_write)
T
Tomi Valkeinen 已提交
2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856
			DSSDBG("\tsending remainder bytes %d\n", i);

		switch (i) {
		case 3:
			b1 = *p++;
			b2 = *p++;
			b3 = *p++;
			break;
		case 2:
			b1 = *p++;
			b2 = *p++;
			break;
		case 1:
			b1 = *p++;
			break;
		}

2857
		dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
T
Tomi Valkeinen 已提交
2858 2859 2860 2861 2862
	}

	return r;
}

2863 2864
static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
		u8 data_type, u16 data, u8 ecc)
T
Tomi Valkeinen 已提交
2865
{
2866
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
2867 2868 2869
	u32 r;
	u8 data_id;

2870
	WARN_ON(!dsi_bus_is_locked(dsidev));
T
Tomi Valkeinen 已提交
2871

2872
	if (dsi->debug_write)
T
Tomi Valkeinen 已提交
2873 2874 2875 2876
		DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
				channel,
				data_type, data & 0xff, (data >> 8) & 0xff);

2877
	dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
T
Tomi Valkeinen 已提交
2878

2879
	if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
T
Tomi Valkeinen 已提交
2880 2881 2882 2883
		DSSERR("ERROR FIFO FULL, aborting transfer\n");
		return -EINVAL;
	}

2884
	data_id = data_type | dsi->vc[channel].vc_id << 6;
T
Tomi Valkeinen 已提交
2885 2886 2887

	r = (data_id << 0) | (data << 8) | (ecc << 24);

2888
	dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
T
Tomi Valkeinen 已提交
2889 2890 2891 2892

	return 0;
}

2893
static int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
T
Tomi Valkeinen 已提交
2894
{
2895 2896
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);

2897 2898
	return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL,
		0, 0);
T
Tomi Valkeinen 已提交
2899 2900
}

2901
static int dsi_vc_write_nosync_common(struct platform_device *dsidev,
2902
		int channel, u8 *data, int len, enum dss_dsi_content_type type)
T
Tomi Valkeinen 已提交
2903 2904 2905
{
	int r;

2906 2907
	if (len == 0) {
		BUG_ON(type == DSS_DSI_CONTENT_DCS);
2908
		r = dsi_vc_send_short(dsidev, channel,
2909 2910 2911 2912 2913
				MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
	} else if (len == 1) {
		r = dsi_vc_send_short(dsidev, channel,
				type == DSS_DSI_CONTENT_GENERIC ?
				MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
2914
				MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
T
Tomi Valkeinen 已提交
2915
	} else if (len == 2) {
2916
		r = dsi_vc_send_short(dsidev, channel,
2917 2918
				type == DSS_DSI_CONTENT_GENERIC ?
				MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
2919
				MIPI_DSI_DCS_SHORT_WRITE_PARAM,
T
Tomi Valkeinen 已提交
2920 2921
				data[0] | (data[1] << 8), 0);
	} else {
2922 2923 2924 2925
		r = dsi_vc_send_long(dsidev, channel,
				type == DSS_DSI_CONTENT_GENERIC ?
				MIPI_DSI_GENERIC_LONG_WRITE :
				MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
T
Tomi Valkeinen 已提交
2926 2927 2928 2929
	}

	return r;
}
2930

2931
static int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
2932 2933
		u8 *data, int len)
{
2934 2935 2936
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);

	return dsi_vc_write_nosync_common(dsidev, channel, data, len,
2937 2938
			DSS_DSI_CONTENT_DCS);
}
T
Tomi Valkeinen 已提交
2939

2940
static int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
2941 2942
		u8 *data, int len)
{
2943 2944 2945
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);

	return dsi_vc_write_nosync_common(dsidev, channel, data, len,
2946 2947 2948 2949 2950
			DSS_DSI_CONTENT_GENERIC);
}

static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel,
		u8 *data, int len, enum dss_dsi_content_type type)
T
Tomi Valkeinen 已提交
2951
{
2952
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
T
Tomi Valkeinen 已提交
2953 2954
	int r;

2955
	r = dsi_vc_write_nosync_common(dsidev, channel, data, len, type);
T
Tomi Valkeinen 已提交
2956
	if (r)
2957
		goto err;
T
Tomi Valkeinen 已提交
2958

2959
	r = dsi_vc_send_bta_sync(dssdev, channel);
2960 2961
	if (r)
		goto err;
T
Tomi Valkeinen 已提交
2962

2963 2964
	/* RX_FIFO_NOT_EMPTY */
	if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
2965
		DSSERR("rx fifo not empty after write, dumping data:\n");
2966
		dsi_vc_flush_receive_data(dsidev, channel);
2967 2968 2969 2970
		r = -EIO;
		goto err;
	}

2971 2972
	return 0;
err:
2973
	DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
2974
			channel, data[0], len);
T
Tomi Valkeinen 已提交
2975 2976
	return r;
}
2977

2978
static int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
2979 2980 2981 2982 2983
		int len)
{
	return dsi_vc_write_common(dssdev, channel, data, len,
			DSS_DSI_CONTENT_DCS);
}
T
Tomi Valkeinen 已提交
2984

2985
static int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
2986 2987 2988 2989 2990 2991
		int len)
{
	return dsi_vc_write_common(dssdev, channel, data, len,
			DSS_DSI_CONTENT_GENERIC);
}

2992
static int dsi_vc_dcs_send_read_request(struct platform_device *dsidev,
2993
		int channel, u8 dcs_cmd)
T
Tomi Valkeinen 已提交
2994
{
2995
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
2996 2997
	int r;

2998
	if (dsi->debug_read)
2999 3000
		DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
			channel, dcs_cmd);
T
Tomi Valkeinen 已提交
3001

3002
	r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
3003 3004 3005 3006 3007
	if (r) {
		DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
			" failed\n", channel, dcs_cmd);
		return r;
	}
T
Tomi Valkeinen 已提交
3008

3009 3010 3011
	return 0;
}

3012
static int dsi_vc_generic_send_read_request(struct platform_device *dsidev,
3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034
		int channel, u8 *reqdata, int reqlen)
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	u16 data;
	u8 data_type;
	int r;

	if (dsi->debug_read)
		DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
			channel, reqlen);

	if (reqlen == 0) {
		data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
		data = 0;
	} else if (reqlen == 1) {
		data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
		data = reqdata[0];
	} else if (reqlen == 2) {
		data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
		data = reqdata[0] | (reqdata[1] << 8);
	} else {
		BUG();
3035
		return -EINVAL;
3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049
	}

	r = dsi_vc_send_short(dsidev, channel, data_type, data, 0);
	if (r) {
		DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
			" failed\n", channel, reqlen);
		return r;
	}

	return 0;
}

static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel,
		u8 *buf, int buflen, enum dss_dsi_content_type type)
3050 3051 3052 3053 3054
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	u32 val;
	u8 dt;
	int r;
T
Tomi Valkeinen 已提交
3055 3056

	/* RX_FIFO_NOT_EMPTY */
3057
	if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
T
Tomi Valkeinen 已提交
3058
		DSSERR("RX fifo empty when trying to read.\n");
3059 3060
		r = -EIO;
		goto err;
T
Tomi Valkeinen 已提交
3061 3062
	}

3063
	val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
3064
	if (dsi->debug_read)
T
Tomi Valkeinen 已提交
3065 3066
		DSSDBG("\theader: %08x\n", val);
	dt = FLD_GET(val, 5, 0);
3067
	if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
T
Tomi Valkeinen 已提交
3068 3069
		u16 err = FLD_GET(val, 23, 8);
		dsi_show_rx_ack_with_err(err);
3070 3071
		r = -EIO;
		goto err;
T
Tomi Valkeinen 已提交
3072

3073 3074 3075
	} else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
			MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
			MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
T
Tomi Valkeinen 已提交
3076
		u8 data = FLD_GET(val, 15, 8);
3077
		if (dsi->debug_read)
3078 3079 3080
			DSSDBG("\t%s short response, 1 byte: %02x\n",
				type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
				"DCS", data);
T
Tomi Valkeinen 已提交
3081

3082 3083 3084 3085
		if (buflen < 1) {
			r = -EIO;
			goto err;
		}
T
Tomi Valkeinen 已提交
3086 3087 3088 3089

		buf[0] = data;

		return 1;
3090 3091 3092
	} else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
			MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
			MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
T
Tomi Valkeinen 已提交
3093
		u16 data = FLD_GET(val, 23, 8);
3094
		if (dsi->debug_read)
3095 3096 3097
			DSSDBG("\t%s short response, 2 byte: %04x\n",
				type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
				"DCS", data);
T
Tomi Valkeinen 已提交
3098

3099 3100 3101 3102
		if (buflen < 2) {
			r = -EIO;
			goto err;
		}
T
Tomi Valkeinen 已提交
3103 3104 3105 3106 3107

		buf[0] = data & 0xff;
		buf[1] = (data >> 8) & 0xff;

		return 2;
3108 3109 3110
	} else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
			MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
			MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
T
Tomi Valkeinen 已提交
3111 3112
		int w;
		int len = FLD_GET(val, 23, 8);
3113
		if (dsi->debug_read)
3114 3115 3116
			DSSDBG("\t%s long response, len %d\n",
				type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
				"DCS", len);
T
Tomi Valkeinen 已提交
3117

3118 3119 3120 3121
		if (len > buflen) {
			r = -EIO;
			goto err;
		}
T
Tomi Valkeinen 已提交
3122 3123 3124 3125

		/* two byte checksum ends the packet, not included in len */
		for (w = 0; w < len + 2;) {
			int b;
3126 3127
			val = dsi_read_reg(dsidev,
				DSI_VC_SHORT_PACKET_HEADER(channel));
3128
			if (dsi->debug_read)
T
Tomi Valkeinen 已提交
3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145
				DSSDBG("\t\t%02x %02x %02x %02x\n",
						(val >> 0) & 0xff,
						(val >> 8) & 0xff,
						(val >> 16) & 0xff,
						(val >> 24) & 0xff);

			for (b = 0; b < 4; ++b) {
				if (w < len)
					buf[w] = (val >> (b * 8)) & 0xff;
				/* we discard the 2 byte checksum */
				++w;
			}
		}

		return len;
	} else {
		DSSERR("\tunknown datatype 0x%02x\n", dt);
3146 3147
		r = -EIO;
		goto err;
T
Tomi Valkeinen 已提交
3148
	}
3149 3150

err:
3151 3152
	DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
		type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
3153

3154
	return r;
3155 3156
}

3157
static int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3158 3159 3160 3161 3162
		u8 *buf, int buflen)
{
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	int r;

3163
	r = dsi_vc_dcs_send_read_request(dsidev, channel, dcs_cmd);
3164 3165
	if (r)
		goto err;
3166

3167 3168 3169 3170
	r = dsi_vc_send_bta_sync(dssdev, channel);
	if (r)
		goto err;

3171 3172
	r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
		DSS_DSI_CONTENT_DCS);
3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184
	if (r < 0)
		goto err;

	if (r != buflen) {
		r = -EIO;
		goto err;
	}

	return 0;
err:
	DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
	return r;
T
Tomi Valkeinen 已提交
3185 3186
}

3187 3188 3189 3190 3191 3192
static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
		u8 *reqdata, int reqlen, u8 *buf, int buflen)
{
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	int r;

3193
	r = dsi_vc_generic_send_read_request(dsidev, channel, reqdata, reqlen);
3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213
	if (r)
		return r;

	r = dsi_vc_send_bta_sync(dssdev, channel);
	if (r)
		return r;

	r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
		DSS_DSI_CONTENT_GENERIC);
	if (r < 0)
		return r;

	if (r != buflen) {
		r = -EIO;
		return r;
	}

	return 0;
}

3214
static int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
3215
		u16 len)
T
Tomi Valkeinen 已提交
3216
{
3217 3218
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);

3219 3220
	return dsi_vc_send_short(dsidev, channel,
			MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
T
Tomi Valkeinen 已提交
3221 3222
}

3223
static int dsi_enter_ulps(struct platform_device *dsidev)
3224
{
3225
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3226
	DECLARE_COMPLETION_ONSTACK(completion);
3227
	int r, i;
3228
	unsigned int mask;
3229

3230
	DSSDBG("Entering ULPS");
3231

3232
	WARN_ON(!dsi_bus_is_locked(dsidev));
3233

3234
	WARN_ON(dsi->ulps_enabled);
3235

3236
	if (dsi->ulps_enabled)
3237 3238
		return 0;

3239
	/* DDR_CLK_ALWAYS_ON */
3240
	if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
3241 3242 3243
		dsi_if_enable(dsidev, 0);
		REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
		dsi_if_enable(dsidev, 1);
3244 3245
	}

3246 3247 3248 3249
	dsi_sync_vc(dsidev, 0);
	dsi_sync_vc(dsidev, 1);
	dsi_sync_vc(dsidev, 2);
	dsi_sync_vc(dsidev, 3);
3250

3251
	dsi_force_tx_stop_mode_io(dsidev);
3252

3253 3254 3255 3256
	dsi_vc_enable(dsidev, 0, false);
	dsi_vc_enable(dsidev, 1, false);
	dsi_vc_enable(dsidev, 2, false);
	dsi_vc_enable(dsidev, 3, false);
3257

3258
	if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) {	/* HS_BUSY */
3259 3260 3261 3262
		DSSERR("HS busy when enabling ULPS\n");
		return -EIO;
	}

3263
	if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) {	/* LP_BUSY */
3264 3265 3266 3267
		DSSERR("LP busy when enabling ULPS\n");
		return -EIO;
	}

3268
	r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
3269 3270 3271 3272
			DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
	if (r)
		return r;

3273 3274 3275 3276 3277 3278 3279
	mask = 0;

	for (i = 0; i < dsi->num_lanes_supported; ++i) {
		if (dsi->lanes[i].function == DSI_LANE_UNUSED)
			continue;
		mask |= 1 << i;
	}
3280 3281
	/* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
	/* LANEx_ULPS_SIG2 */
3282
	REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, mask, 9, 5);
3283

3284 3285
	/* flush posted write and wait for SCP interface to finish the write */
	dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
3286 3287 3288 3289 3290 3291 3292 3293

	if (wait_for_completion_timeout(&completion,
				msecs_to_jiffies(1000)) == 0) {
		DSSERR("ULPS enable timeout\n");
		r = -EIO;
		goto err;
	}

3294
	dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
3295 3296
			DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);

3297
	/* Reset LANEx_ULPS_SIG2 */
3298
	REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, 0, 9, 5);
3299

3300 3301
	/* flush posted write and wait for SCP interface to finish the write */
	dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
3302

3303
	dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
3304

3305
	dsi_if_enable(dsidev, false);
3306

3307
	dsi->ulps_enabled = true;
3308 3309 3310 3311

	return 0;

err:
3312
	dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
3313 3314 3315 3316
			DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
	return r;
}

3317
static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3318
		unsigned int ticks, bool x4, bool x16)
T
Tomi Valkeinen 已提交
3319 3320
{
	unsigned long fck;
3321 3322
	unsigned long total_ticks;
	u32 r;
T
Tomi Valkeinen 已提交
3323

3324
	BUG_ON(ticks > 0x1fff);
T
Tomi Valkeinen 已提交
3325

3326
	/* ticks in DSI_FCK */
3327
	fck = dsi_fclk_rate(dsidev);
T
Tomi Valkeinen 已提交
3328

3329
	r = dsi_read_reg(dsidev, DSI_TIMING2);
T
Tomi Valkeinen 已提交
3330
	r = FLD_MOD(r, 1, 15, 15);	/* LP_RX_TO */
3331 3332
	r = FLD_MOD(r, x16 ? 1 : 0, 14, 14);	/* LP_RX_TO_X16 */
	r = FLD_MOD(r, x4 ? 1 : 0, 13, 13);	/* LP_RX_TO_X4 */
T
Tomi Valkeinen 已提交
3333
	r = FLD_MOD(r, ticks, 12, 0);	/* LP_RX_COUNTER */
3334
	dsi_write_reg(dsidev, DSI_TIMING2, r);
T
Tomi Valkeinen 已提交
3335

3336 3337 3338 3339 3340 3341
	total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);

	DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
			total_ticks,
			ticks, x4 ? " x4" : "", x16 ? " x16" : "",
			(total_ticks * 1000) / (fck / 1000 / 1000));
T
Tomi Valkeinen 已提交
3342 3343
}

3344 3345
static void dsi_set_ta_timeout(struct platform_device *dsidev,
			       unsigned int ticks, bool x8, bool x16)
T
Tomi Valkeinen 已提交
3346 3347
{
	unsigned long fck;
3348 3349 3350 3351
	unsigned long total_ticks;
	u32 r;

	BUG_ON(ticks > 0x1fff);
T
Tomi Valkeinen 已提交
3352 3353

	/* ticks in DSI_FCK */
3354
	fck = dsi_fclk_rate(dsidev);
T
Tomi Valkeinen 已提交
3355

3356
	r = dsi_read_reg(dsidev, DSI_TIMING1);
T
Tomi Valkeinen 已提交
3357
	r = FLD_MOD(r, 1, 31, 31);	/* TA_TO */
3358 3359
	r = FLD_MOD(r, x16 ? 1 : 0, 30, 30);	/* TA_TO_X16 */
	r = FLD_MOD(r, x8 ? 1 : 0, 29, 29);	/* TA_TO_X8 */
T
Tomi Valkeinen 已提交
3360
	r = FLD_MOD(r, ticks, 28, 16);	/* TA_TO_COUNTER */
3361
	dsi_write_reg(dsidev, DSI_TIMING1, r);
T
Tomi Valkeinen 已提交
3362

3363 3364 3365 3366 3367 3368
	total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);

	DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
			total_ticks,
			ticks, x8 ? " x8" : "", x16 ? " x16" : "",
			(total_ticks * 1000) / (fck / 1000 / 1000));
T
Tomi Valkeinen 已提交
3369 3370
}

3371
static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3372
				       unsigned int ticks, bool x4, bool x16)
T
Tomi Valkeinen 已提交
3373 3374
{
	unsigned long fck;
3375 3376
	unsigned long total_ticks;
	u32 r;
T
Tomi Valkeinen 已提交
3377

3378
	BUG_ON(ticks > 0x1fff);
T
Tomi Valkeinen 已提交
3379

3380
	/* ticks in DSI_FCK */
3381
	fck = dsi_fclk_rate(dsidev);
T
Tomi Valkeinen 已提交
3382

3383
	r = dsi_read_reg(dsidev, DSI_TIMING1);
T
Tomi Valkeinen 已提交
3384
	r = FLD_MOD(r, 1, 15, 15);	/* FORCE_TX_STOP_MODE_IO */
3385 3386
	r = FLD_MOD(r, x16 ? 1 : 0, 14, 14);	/* STOP_STATE_X16_IO */
	r = FLD_MOD(r, x4 ? 1 : 0, 13, 13);	/* STOP_STATE_X4_IO */
T
Tomi Valkeinen 已提交
3387
	r = FLD_MOD(r, ticks, 12, 0);	/* STOP_STATE_COUNTER_IO */
3388
	dsi_write_reg(dsidev, DSI_TIMING1, r);
T
Tomi Valkeinen 已提交
3389

3390 3391 3392 3393 3394 3395
	total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);

	DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
			total_ticks,
			ticks, x4 ? " x4" : "", x16 ? " x16" : "",
			(total_ticks * 1000) / (fck / 1000 / 1000));
T
Tomi Valkeinen 已提交
3396 3397
}

3398
static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3399
				  unsigned int ticks, bool x4, bool x16)
T
Tomi Valkeinen 已提交
3400 3401
{
	unsigned long fck;
3402 3403
	unsigned long total_ticks;
	u32 r;
T
Tomi Valkeinen 已提交
3404

3405
	BUG_ON(ticks > 0x1fff);
T
Tomi Valkeinen 已提交
3406

3407
	/* ticks in TxByteClkHS */
3408
	fck = dsi_get_txbyteclkhs(dsidev);
T
Tomi Valkeinen 已提交
3409

3410
	r = dsi_read_reg(dsidev, DSI_TIMING2);
T
Tomi Valkeinen 已提交
3411
	r = FLD_MOD(r, 1, 31, 31);	/* HS_TX_TO */
3412 3413
	r = FLD_MOD(r, x16 ? 1 : 0, 30, 30);	/* HS_TX_TO_X16 */
	r = FLD_MOD(r, x4 ? 1 : 0, 29, 29);	/* HS_TX_TO_X8 (4 really) */
T
Tomi Valkeinen 已提交
3414
	r = FLD_MOD(r, ticks, 28, 16);	/* HS_TX_TO_COUNTER */
3415
	dsi_write_reg(dsidev, DSI_TIMING2, r);
T
Tomi Valkeinen 已提交
3416

3417 3418 3419 3420 3421 3422
	total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);

	DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
			total_ticks,
			ticks, x4 ? " x4" : "", x16 ? " x16" : "",
			(total_ticks * 1000) / (fck / 1000 / 1000));
T
Tomi Valkeinen 已提交
3423
}
3424

3425
static void dsi_config_vp_num_line_buffers(struct platform_device *dsidev)
3426
{
3427
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3428 3429
	int num_line_buffers;

3430
	if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
3431
		int bpp = dsi_get_pixel_size(dsi->pix_fmt);
3432
		struct videomode *vm = &dsi->vm;
3433 3434 3435 3436
		/*
		 * Don't use line buffers if width is greater than the video
		 * port's line buffer size
		 */
3437
		if (dsi->line_buffer_size <= vm->hactive * bpp / 8)
3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449
			num_line_buffers = 0;
		else
			num_line_buffers = 2;
	} else {
		/* Use maximum number of line buffers in command mode */
		num_line_buffers = 2;
	}

	/* LINE_BUFFER */
	REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12);
}

3450
static void dsi_config_vp_sync_events(struct platform_device *dsidev)
3451
{
3452
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3453
	bool sync_end;
3454 3455
	u32 r;

3456 3457 3458 3459 3460
	if (dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE)
		sync_end = true;
	else
		sync_end = false;

3461
	r = dsi_read_reg(dsidev, DSI_CTRL);
3462 3463 3464
	r = FLD_MOD(r, 1, 9, 9);		/* VP_DE_POL */
	r = FLD_MOD(r, 1, 10, 10);		/* VP_HSYNC_POL */
	r = FLD_MOD(r, 1, 11, 11);		/* VP_VSYNC_POL */
3465
	r = FLD_MOD(r, 1, 15, 15);		/* VP_VSYNC_START */
3466
	r = FLD_MOD(r, sync_end, 16, 16);	/* VP_VSYNC_END */
3467
	r = FLD_MOD(r, 1, 17, 17);		/* VP_HSYNC_START */
3468
	r = FLD_MOD(r, sync_end, 18, 18);	/* VP_HSYNC_END */
3469 3470 3471
	dsi_write_reg(dsidev, DSI_CTRL, r);
}

3472
static void dsi_config_blanking_modes(struct platform_device *dsidev)
3473
{
3474 3475 3476 3477 3478
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	int blanking_mode = dsi->vm_timings.blanking_mode;
	int hfp_blanking_mode = dsi->vm_timings.hfp_blanking_mode;
	int hbp_blanking_mode = dsi->vm_timings.hbp_blanking_mode;
	int hsa_blanking_mode = dsi->vm_timings.hsa_blanking_mode;
3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492
	u32 r;

	/*
	 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
	 * 1 = Long blanking packets are sent in corresponding blanking periods
	 */
	r = dsi_read_reg(dsidev, DSI_CTRL);
	r = FLD_MOD(r, blanking_mode, 20, 20);		/* BLANKING_MODE */
	r = FLD_MOD(r, hfp_blanking_mode, 21, 21);	/* HFP_BLANKING */
	r = FLD_MOD(r, hbp_blanking_mode, 22, 22);	/* HBP_BLANKING */
	r = FLD_MOD(r, hsa_blanking_mode, 23, 23);	/* HSA_BLANKING */
	dsi_write_reg(dsidev, DSI_CTRL, r);
}

3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546
/*
 * According to section 'HS Command Mode Interleaving' in OMAP TRM, Scenario 3
 * results in maximum transition time for data and clock lanes to enter and
 * exit HS mode. Hence, this is the scenario where the least amount of command
 * mode data can be interleaved. We program the minimum amount of TXBYTECLKHS
 * clock cycles that can be used to interleave command mode data in HS so that
 * all scenarios are satisfied.
 */
static int dsi_compute_interleave_hs(int blank, bool ddr_alwon, int enter_hs,
		int exit_hs, int exiths_clk, int ddr_pre, int ddr_post)
{
	int transition;

	/*
	 * If DDR_CLK_ALWAYS_ON is set, we need to consider HS mode transition
	 * time of data lanes only, if it isn't set, we need to consider HS
	 * transition time of both data and clock lanes. HS transition time
	 * of Scenario 3 is considered.
	 */
	if (ddr_alwon) {
		transition = enter_hs + exit_hs + max(enter_hs, 2) + 1;
	} else {
		int trans1, trans2;
		trans1 = ddr_pre + enter_hs + exit_hs + max(enter_hs, 2) + 1;
		trans2 = ddr_pre + enter_hs + exiths_clk + ddr_post + ddr_pre +
				enter_hs + 1;
		transition = max(trans1, trans2);
	}

	return blank > transition ? blank - transition : 0;
}

/*
 * According to section 'LP Command Mode Interleaving' in OMAP TRM, Scenario 1
 * results in maximum transition time for data lanes to enter and exit LP mode.
 * Hence, this is the scenario where the least amount of command mode data can
 * be interleaved. We program the minimum amount of bytes that can be
 * interleaved in LP so that all scenarios are satisfied.
 */
static int dsi_compute_interleave_lp(int blank, int enter_hs, int exit_hs,
		int lp_clk_div, int tdsi_fclk)
{
	int trans_lp;	/* time required for a LP transition, in TXBYTECLKHS */
	int tlp_avail;	/* time left for interleaving commands, in CLKIN4DDR */
	int ttxclkesc;	/* period of LP transmit escape clock, in CLKIN4DDR */
	int thsbyte_clk = 16;	/* Period of TXBYTECLKHS clock, in CLKIN4DDR */
	int lp_inter;	/* cmd mode data that can be interleaved, in bytes */

	/* maximum LP transition time according to Scenario 1 */
	trans_lp = exit_hs + max(enter_hs, 2) + 1;

	/* CLKIN4DDR = 16 * TXBYTECLKHS */
	tlp_avail = thsbyte_clk * (blank - trans_lp);

3547
	ttxclkesc = tdsi_fclk * lp_clk_div;
3548 3549 3550 3551 3552 3553 3554

	lp_inter = ((tlp_avail - 8 * thsbyte_clk - 5 * tdsi_fclk) / ttxclkesc -
			26) / 16;

	return max(lp_inter, 0);
}

3555
static void dsi_config_cmd_mode_interleaving(struct platform_device *dsidev)
3556 3557 3558 3559 3560 3561 3562 3563
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	int blanking_mode;
	int hfp_blanking_mode, hbp_blanking_mode, hsa_blanking_mode;
	int hsa, hfp, hbp, width_bytes, bllp, lp_clk_div;
	int ddr_clk_pre, ddr_clk_post, enter_hs_mode_lat, exit_hs_mode_lat;
	int tclk_trail, ths_exit, exiths_clk;
	bool ddr_alwon;
3564
	struct videomode *vm = &dsi->vm;
3565
	int bpp = dsi_get_pixel_size(dsi->pix_fmt);
3566
	int ndl = dsi->num_lanes_used - 1;
3567
	int dsi_fclk_hsdiv = dsi->user_dsi_cinfo.mX[HSDIV_DSI] + 1;
3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604
	int hsa_interleave_hs = 0, hsa_interleave_lp = 0;
	int hfp_interleave_hs = 0, hfp_interleave_lp = 0;
	int hbp_interleave_hs = 0, hbp_interleave_lp = 0;
	int bl_interleave_hs = 0, bl_interleave_lp = 0;
	u32 r;

	r = dsi_read_reg(dsidev, DSI_CTRL);
	blanking_mode = FLD_GET(r, 20, 20);
	hfp_blanking_mode = FLD_GET(r, 21, 21);
	hbp_blanking_mode = FLD_GET(r, 22, 22);
	hsa_blanking_mode = FLD_GET(r, 23, 23);

	r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
	hbp = FLD_GET(r, 11, 0);
	hfp = FLD_GET(r, 23, 12);
	hsa = FLD_GET(r, 31, 24);

	r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
	ddr_clk_post = FLD_GET(r, 7, 0);
	ddr_clk_pre = FLD_GET(r, 15, 8);

	r = dsi_read_reg(dsidev, DSI_VM_TIMING7);
	exit_hs_mode_lat = FLD_GET(r, 15, 0);
	enter_hs_mode_lat = FLD_GET(r, 31, 16);

	r = dsi_read_reg(dsidev, DSI_CLK_CTRL);
	lp_clk_div = FLD_GET(r, 12, 0);
	ddr_alwon = FLD_GET(r, 13, 13);

	r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
	ths_exit = FLD_GET(r, 7, 0);

	r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
	tclk_trail = FLD_GET(r, 15, 8);

	exiths_clk = ths_exit + tclk_trail;

3605
	width_bytes = DIV_ROUND_UP(vm->hactive * bpp, 8);
3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671
	bllp = hbp + hfp + hsa + DIV_ROUND_UP(width_bytes + 6, ndl);

	if (!hsa_blanking_mode) {
		hsa_interleave_hs = dsi_compute_interleave_hs(hsa, ddr_alwon,
					enter_hs_mode_lat, exit_hs_mode_lat,
					exiths_clk, ddr_clk_pre, ddr_clk_post);
		hsa_interleave_lp = dsi_compute_interleave_lp(hsa,
					enter_hs_mode_lat, exit_hs_mode_lat,
					lp_clk_div, dsi_fclk_hsdiv);
	}

	if (!hfp_blanking_mode) {
		hfp_interleave_hs = dsi_compute_interleave_hs(hfp, ddr_alwon,
					enter_hs_mode_lat, exit_hs_mode_lat,
					exiths_clk, ddr_clk_pre, ddr_clk_post);
		hfp_interleave_lp = dsi_compute_interleave_lp(hfp,
					enter_hs_mode_lat, exit_hs_mode_lat,
					lp_clk_div, dsi_fclk_hsdiv);
	}

	if (!hbp_blanking_mode) {
		hbp_interleave_hs = dsi_compute_interleave_hs(hbp, ddr_alwon,
					enter_hs_mode_lat, exit_hs_mode_lat,
					exiths_clk, ddr_clk_pre, ddr_clk_post);

		hbp_interleave_lp = dsi_compute_interleave_lp(hbp,
					enter_hs_mode_lat, exit_hs_mode_lat,
					lp_clk_div, dsi_fclk_hsdiv);
	}

	if (!blanking_mode) {
		bl_interleave_hs = dsi_compute_interleave_hs(bllp, ddr_alwon,
					enter_hs_mode_lat, exit_hs_mode_lat,
					exiths_clk, ddr_clk_pre, ddr_clk_post);

		bl_interleave_lp = dsi_compute_interleave_lp(bllp,
					enter_hs_mode_lat, exit_hs_mode_lat,
					lp_clk_div, dsi_fclk_hsdiv);
	}

	DSSDBG("DSI HS interleaving(TXBYTECLKHS) HSA %d, HFP %d, HBP %d, BLLP %d\n",
		hsa_interleave_hs, hfp_interleave_hs, hbp_interleave_hs,
		bl_interleave_hs);

	DSSDBG("DSI LP interleaving(bytes) HSA %d, HFP %d, HBP %d, BLLP %d\n",
		hsa_interleave_lp, hfp_interleave_lp, hbp_interleave_lp,
		bl_interleave_lp);

	r = dsi_read_reg(dsidev, DSI_VM_TIMING4);
	r = FLD_MOD(r, hsa_interleave_hs, 23, 16);
	r = FLD_MOD(r, hfp_interleave_hs, 15, 8);
	r = FLD_MOD(r, hbp_interleave_hs, 7, 0);
	dsi_write_reg(dsidev, DSI_VM_TIMING4, r);

	r = dsi_read_reg(dsidev, DSI_VM_TIMING5);
	r = FLD_MOD(r, hsa_interleave_lp, 23, 16);
	r = FLD_MOD(r, hfp_interleave_lp, 15, 8);
	r = FLD_MOD(r, hbp_interleave_lp, 7, 0);
	dsi_write_reg(dsidev, DSI_VM_TIMING5, r);

	r = dsi_read_reg(dsidev, DSI_VM_TIMING6);
	r = FLD_MOD(r, bl_interleave_hs, 31, 15);
	r = FLD_MOD(r, bl_interleave_lp, 16, 0);
	dsi_write_reg(dsidev, DSI_VM_TIMING6, r);
}

3672
static int dsi_proto_config(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
3673
{
3674
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
3675 3676 3677
	u32 r;
	int buswidth = 0;

3678
	dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
3679 3680 3681
			DSI_FIFO_SIZE_32,
			DSI_FIFO_SIZE_32,
			DSI_FIFO_SIZE_32);
T
Tomi Valkeinen 已提交
3682

3683
	dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
3684 3685 3686
			DSI_FIFO_SIZE_32,
			DSI_FIFO_SIZE_32,
			DSI_FIFO_SIZE_32);
T
Tomi Valkeinen 已提交
3687 3688

	/* XXX what values for the timeouts? */
3689 3690 3691 3692
	dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
	dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
	dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
	dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
T
Tomi Valkeinen 已提交
3693

3694
	switch (dsi_get_pixel_size(dsi->pix_fmt)) {
T
Tomi Valkeinen 已提交
3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705
	case 16:
		buswidth = 0;
		break;
	case 18:
		buswidth = 1;
		break;
	case 24:
		buswidth = 2;
		break;
	default:
		BUG();
3706
		return -EINVAL;
T
Tomi Valkeinen 已提交
3707 3708
	}

3709
	r = dsi_read_reg(dsidev, DSI_CTRL);
T
Tomi Valkeinen 已提交
3710 3711 3712 3713 3714 3715 3716 3717
	r = FLD_MOD(r, 1, 1, 1);	/* CS_RX_EN */
	r = FLD_MOD(r, 1, 2, 2);	/* ECC_RX_EN */
	r = FLD_MOD(r, 1, 3, 3);	/* TX_FIFO_ARBITRATION */
	r = FLD_MOD(r, 1, 4, 4);	/* VP_CLK_RATIO, always 1, see errata*/
	r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
	r = FLD_MOD(r, 0, 8, 8);	/* VP_CLK_POL */
	r = FLD_MOD(r, 1, 14, 14);	/* TRIGGER_RESET_MODE */
	r = FLD_MOD(r, 1, 19, 19);	/* EOT_ENABLE */
3718
	if (!(dsi->data->quirks & DSI_QUIRK_DCS_CMD_CONFIG_VC)) {
3719 3720 3721 3722
		r = FLD_MOD(r, 1, 24, 24);	/* DCS_CMD_ENABLE */
		/* DCS_CMD_CODE, 1=start, 0=continue */
		r = FLD_MOD(r, 0, 25, 25);
	}
T
Tomi Valkeinen 已提交
3723

3724
	dsi_write_reg(dsidev, DSI_CTRL, r);
T
Tomi Valkeinen 已提交
3725

3726
	dsi_config_vp_num_line_buffers(dsidev);
3727

3728
	if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
3729 3730
		dsi_config_vp_sync_events(dsidev);
		dsi_config_blanking_modes(dsidev);
3731
		dsi_config_cmd_mode_interleaving(dsidev);
3732 3733
	}

3734 3735 3736 3737
	dsi_vc_initial_config(dsidev, 0);
	dsi_vc_initial_config(dsidev, 1);
	dsi_vc_initial_config(dsidev, 2);
	dsi_vc_initial_config(dsidev, 3);
T
Tomi Valkeinen 已提交
3738 3739 3740 3741

	return 0;
}

3742
static void dsi_proto_timings(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
3743
{
3744
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3745 3746 3747 3748 3749 3750 3751
	unsigned int tlpx, tclk_zero, tclk_prepare, tclk_trail;
	unsigned int tclk_pre, tclk_post;
	unsigned int ths_prepare, ths_prepare_ths_zero, ths_zero;
	unsigned int ths_trail, ths_exit;
	unsigned int ddr_clk_pre, ddr_clk_post;
	unsigned int enter_hs_mode_lat, exit_hs_mode_lat;
	unsigned int ths_eot;
3752
	int ndl = dsi->num_lanes_used - 1;
T
Tomi Valkeinen 已提交
3753 3754
	u32 r;

3755
	r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
T
Tomi Valkeinen 已提交
3756 3757 3758 3759 3760 3761
	ths_prepare = FLD_GET(r, 31, 24);
	ths_prepare_ths_zero = FLD_GET(r, 23, 16);
	ths_zero = ths_prepare_ths_zero - ths_prepare;
	ths_trail = FLD_GET(r, 15, 8);
	ths_exit = FLD_GET(r, 7, 0);

3762
	r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
3763
	tlpx = FLD_GET(r, 20, 16) * 2;
T
Tomi Valkeinen 已提交
3764 3765 3766
	tclk_trail = FLD_GET(r, 15, 8);
	tclk_zero = FLD_GET(r, 7, 0);

3767
	r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
T
Tomi Valkeinen 已提交
3768 3769 3770 3771 3772
	tclk_prepare = FLD_GET(r, 7, 0);

	/* min 8*UI */
	tclk_pre = 20;
	/* min 60ns + 52*UI */
3773
	tclk_post = ns2ddr(dsidev, 60) + 26;
T
Tomi Valkeinen 已提交
3774

3775
	ths_eot = DIV_ROUND_UP(4, ndl);
T
Tomi Valkeinen 已提交
3776 3777 3778 3779 3780 3781 3782 3783

	ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
			4);
	ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;

	BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
	BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);

3784
	r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
T
Tomi Valkeinen 已提交
3785 3786
	r = FLD_MOD(r, ddr_clk_pre, 15, 8);
	r = FLD_MOD(r, ddr_clk_post, 7, 0);
3787
	dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
T
Tomi Valkeinen 已提交
3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800

	DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
			ddr_clk_pre,
			ddr_clk_post);

	enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
		DIV_ROUND_UP(ths_prepare, 4) +
		DIV_ROUND_UP(ths_zero + 3, 4);

	exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;

	r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
		FLD_VAL(exit_hs_mode_lat, 15, 0);
3801
	dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
T
Tomi Valkeinen 已提交
3802 3803 3804

	DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
			enter_hs_mode_lat, exit_hs_mode_lat);
3805

3806
	 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
3807
		/* TODO: Implement a video mode check_timings function */
3808 3809 3810 3811 3812 3813 3814
		int hsa = dsi->vm_timings.hsa;
		int hfp = dsi->vm_timings.hfp;
		int hbp = dsi->vm_timings.hbp;
		int vsa = dsi->vm_timings.vsa;
		int vfp = dsi->vm_timings.vfp;
		int vbp = dsi->vm_timings.vbp;
		int window_sync = dsi->vm_timings.window_sync;
3815
		bool hsync_end;
3816
		struct videomode *vm = &dsi->vm;
3817
		int bpp = dsi_get_pixel_size(dsi->pix_fmt);
3818 3819
		int tl, t_he, width_bytes;

3820
		hsync_end = dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE;
3821 3822 3823
		t_he = hsync_end ?
			((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;

3824
		width_bytes = DIV_ROUND_UP(vm->hactive * bpp, 8);
3825 3826 3827 3828 3829 3830 3831 3832

		/* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
		tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
			DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;

		DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
			hfp, hsync_end ? hsa : 0, tl);
		DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
3833
			vsa, vm->vactive);
3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848

		r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
		r = FLD_MOD(r, hbp, 11, 0);	/* HBP */
		r = FLD_MOD(r, hfp, 23, 12);	/* HFP */
		r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24);	/* HSA */
		dsi_write_reg(dsidev, DSI_VM_TIMING1, r);

		r = dsi_read_reg(dsidev, DSI_VM_TIMING2);
		r = FLD_MOD(r, vbp, 7, 0);	/* VBP */
		r = FLD_MOD(r, vfp, 15, 8);	/* VFP */
		r = FLD_MOD(r, vsa, 23, 16);	/* VSA */
		r = FLD_MOD(r, window_sync, 27, 24);	/* WINDOW_SYNC */
		dsi_write_reg(dsidev, DSI_VM_TIMING2, r);

		r = dsi_read_reg(dsidev, DSI_VM_TIMING3);
3849
		r = FLD_MOD(r, vm->vactive, 14, 0);	/* VACT */
3850 3851 3852 3853 3854
		r = FLD_MOD(r, tl, 31, 16);		/* TL */
		dsi_write_reg(dsidev, DSI_VM_TIMING3, r);
	}
}

3855
static int dsi_configure_pins(struct omap_dss_device *dssdev,
3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921
		const struct omap_dsi_pin_config *pin_cfg)
{
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	int num_pins;
	const int *pins;
	struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
	int num_lanes;
	int i;

	static const enum dsi_lane_function functions[] = {
		DSI_LANE_CLK,
		DSI_LANE_DATA1,
		DSI_LANE_DATA2,
		DSI_LANE_DATA3,
		DSI_LANE_DATA4,
	};

	num_pins = pin_cfg->num_pins;
	pins = pin_cfg->pins;

	if (num_pins < 4 || num_pins > dsi->num_lanes_supported * 2
			|| num_pins % 2 != 0)
		return -EINVAL;

	for (i = 0; i < DSI_MAX_NR_LANES; ++i)
		lanes[i].function = DSI_LANE_UNUSED;

	num_lanes = 0;

	for (i = 0; i < num_pins; i += 2) {
		u8 lane, pol;
		int dx, dy;

		dx = pins[i];
		dy = pins[i + 1];

		if (dx < 0 || dx >= dsi->num_lanes_supported * 2)
			return -EINVAL;

		if (dy < 0 || dy >= dsi->num_lanes_supported * 2)
			return -EINVAL;

		if (dx & 1) {
			if (dy != dx - 1)
				return -EINVAL;
			pol = 1;
		} else {
			if (dy != dx + 1)
				return -EINVAL;
			pol = 0;
		}

		lane = dx / 2;

		lanes[lane].function = functions[i / 2];
		lanes[lane].polarity = pol;
		num_lanes++;
	}

	memcpy(dsi->lanes, lanes, sizeof(dsi->lanes));
	dsi->num_lanes_used = num_lanes;

	return 0;
}

3922
static int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel)
3923 3924
{
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3925
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3926
	enum omap_channel dispc_channel = dssdev->dispc_channel;
3927
	int bpp = dsi_get_pixel_size(dsi->pix_fmt);
3928
	struct omap_dss_device *out = &dsi->output;
3929 3930
	u8 data_type;
	u16 word_count;
3931
	int r;
3932

3933
	if (!out->dispc_channel_connected) {
3934 3935 3936 3937
		DSSERR("failed to enable display: no output/manager\n");
		return -ENODEV;
	}

3938
	r = dsi_display_init_dispc(dsidev, dispc_channel);
3939 3940 3941
	if (r)
		goto err_init_dispc;

3942
	if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
3943
		switch (dsi->pix_fmt) {
3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956
		case OMAP_DSS_DSI_FMT_RGB888:
			data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
			break;
		case OMAP_DSS_DSI_FMT_RGB666:
			data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
			break;
		case OMAP_DSS_DSI_FMT_RGB666_PACKED:
			data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
			break;
		case OMAP_DSS_DSI_FMT_RGB565:
			data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
			break;
		default:
3957 3958
			r = -EINVAL;
			goto err_pix_fmt;
J
Joe Perches 已提交
3959
		}
3960

3961 3962
		dsi_if_enable(dsidev, false);
		dsi_vc_enable(dsidev, channel, false);
3963

3964 3965
		/* MODE, 1 = video mode */
		REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4);
3966

3967
		word_count = DIV_ROUND_UP(dsi->vm.hactive * bpp, 8);
3968

3969 3970
		dsi_vc_write_long_header(dsidev, channel, data_type,
				word_count, 0);
3971

3972 3973 3974
		dsi_vc_enable(dsidev, channel, true);
		dsi_if_enable(dsidev, true);
	}
3975

3976
	r = dss_mgr_enable(dispc_channel);
3977 3978
	if (r)
		goto err_mgr_enable;
3979 3980

	return 0;
3981 3982 3983 3984 3985 3986 3987

err_mgr_enable:
	if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
		dsi_if_enable(dsidev, false);
		dsi_vc_enable(dsidev, channel, false);
	}
err_pix_fmt:
3988
	dsi_display_uninit_dispc(dsidev, dispc_channel);
3989 3990
err_init_dispc:
	return r;
3991 3992
}

3993
static void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel)
3994 3995
{
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3996
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3997
	enum omap_channel dispc_channel = dssdev->dispc_channel;
3998

3999
	if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
4000 4001
		dsi_if_enable(dsidev, false);
		dsi_vc_enable(dsidev, channel, false);
4002

4003 4004
		/* MODE, 0 = command mode */
		REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4);
4005

4006 4007 4008
		dsi_vc_enable(dsidev, channel, true);
		dsi_if_enable(dsidev, true);
	}
4009

4010
	dss_mgr_disable(dispc_channel);
4011

4012
	dsi_display_uninit_dispc(dsidev, dispc_channel);
T
Tomi Valkeinen 已提交
4013 4014
}

4015
static void dsi_update_screen_dispc(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
4016
{
4017
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4018
	enum omap_channel dispc_channel = dsi->output.dispc_channel;
4019 4020 4021 4022 4023 4024
	unsigned int bytespp;
	unsigned int bytespl;
	unsigned int bytespf;
	unsigned int total_len;
	unsigned int packet_payload;
	unsigned int packet_len;
T
Tomi Valkeinen 已提交
4025
	u32 l;
4026
	int r;
4027
	const unsigned channel = dsi->update_channel;
4028
	const unsigned int line_buf_size = dsi->line_buffer_size;
4029 4030
	u16 w = dsi->vm.hactive;
	u16 h = dsi->vm.vactive;
T
Tomi Valkeinen 已提交
4031

4032
	DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w, h);
T
Tomi Valkeinen 已提交
4033

4034
	dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP);
4035

4036
	bytespp	= dsi_get_pixel_size(dsi->pix_fmt) / 8;
T
Tomi Valkeinen 已提交
4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054
	bytespl = w * bytespp;
	bytespf = bytespl * h;

	/* NOTE: packet_payload has to be equal to N * bytespl, where N is
	 * number of lines in a packet.  See errata about VP_CLK_RATIO */

	if (bytespf < line_buf_size)
		packet_payload = bytespf;
	else
		packet_payload = (line_buf_size) / bytespl * bytespl;

	packet_len = packet_payload + 1;	/* 1 byte for DCS cmd */
	total_len = (bytespf / packet_payload) * packet_len;

	if (bytespf % packet_payload)
		total_len += (bytespf % packet_payload) + 1;

	l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
4055
	dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
T
Tomi Valkeinen 已提交
4056

4057
	dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE,
4058
		packet_len, 0);
T
Tomi Valkeinen 已提交
4059

4060
	if (dsi->te_enabled)
T
Tomi Valkeinen 已提交
4061 4062 4063
		l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
	else
		l = FLD_MOD(l, 1, 31, 31); /* TE_START */
4064
	dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
T
Tomi Valkeinen 已提交
4065 4066 4067 4068 4069 4070 4071 4072 4073

	/* We put SIDLEMODE to no-idle for the duration of the transfer,
	 * because DSS interrupts are not capable of waking up the CPU and the
	 * framedone interrupt could be delayed for quite a long time. I think
	 * the same goes for any DSS interrupts, but for some reason I have not
	 * seen the problem anywhere else than here.
	 */
	dispc_disable_sidle();

4074
	dsi_perf_mark_start(dsidev);
4075

4076 4077
	r = schedule_delayed_work(&dsi->framedone_timeout_work,
		msecs_to_jiffies(250));
4078
	BUG_ON(r == 0);
4079

4080
	dss_mgr_set_timings(dispc_channel, &dsi->vm);
4081

4082
	dss_mgr_start_update(dispc_channel);
T
Tomi Valkeinen 已提交
4083

4084
	if (dsi->te_enabled) {
T
Tomi Valkeinen 已提交
4085 4086
		/* disable LP_RX_TO, so that we can receive TE.  Time to wait
		 * for TE is longer than the timer allows */
4087
		REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
T
Tomi Valkeinen 已提交
4088

4089
		dsi_vc_send_bta(dsidev, channel);
T
Tomi Valkeinen 已提交
4090 4091

#ifdef DSI_CATCH_MISSING_TE
4092
		mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
T
Tomi Valkeinen 已提交
4093 4094 4095 4096 4097
#endif
	}
}

#ifdef DSI_CATCH_MISSING_TE
4098
static void dsi_te_timeout(struct timer_list *unused)
T
Tomi Valkeinen 已提交
4099 4100 4101 4102 4103
{
	DSSERR("TE not received for 250ms!\n");
}
#endif

4104
static void dsi_handle_framedone(struct platform_device *dsidev, int error)
T
Tomi Valkeinen 已提交
4105
{
4106 4107
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

T
Tomi Valkeinen 已提交
4108 4109 4110
	/* SIDLEMODE back to smart-idle */
	dispc_enable_sidle();

4111
	if (dsi->te_enabled) {
4112
		/* enable LP_RX_TO again after the TE */
4113
		REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
T
Tomi Valkeinen 已提交
4114 4115
	}

4116
	dsi->framedone_callback(error, dsi->framedone_data);
4117 4118

	if (!error)
4119
		dsi_perf_show(dsidev, "DISPC");
4120
}
T
Tomi Valkeinen 已提交
4121

4122
static void dsi_framedone_timeout_work_callback(struct work_struct *work)
4123
{
4124 4125
	struct dsi_data *dsi = container_of(work, struct dsi_data,
			framedone_timeout_work.work);
4126 4127 4128 4129 4130 4131
	/* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
	 * 250ms which would conflict with this timeout work. What should be
	 * done is first cancel the transfer on the HW, and then cancel the
	 * possibly scheduled framedone work. However, cancelling the transfer
	 * on the HW is buggy, and would probably require resetting the whole
	 * DSI */
4132

4133
	DSSERR("Framedone not received for 250ms!\n");
T
Tomi Valkeinen 已提交
4134

4135
	dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
T
Tomi Valkeinen 已提交
4136 4137
}

4138
static void dsi_framedone_irq_callback(void *data)
T
Tomi Valkeinen 已提交
4139
{
4140
	struct platform_device *dsidev = (struct platform_device *) data;
4141 4142
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

4143 4144 4145 4146
	/* Note: We get FRAMEDONE when DISPC has finished sending pixels and
	 * turns itself off. However, DSI still has the pixels in its buffers,
	 * and is sending the data.
	 */
T
Tomi Valkeinen 已提交
4147

4148
	cancel_delayed_work(&dsi->framedone_timeout_work);
T
Tomi Valkeinen 已提交
4149

4150
	dsi_handle_framedone(dsidev, 0);
4151
}
T
Tomi Valkeinen 已提交
4152

4153
static int dsi_update(struct omap_dss_device *dssdev, int channel,
4154
		void (*callback)(int, void *), void *data)
4155
{
4156
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4157
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4158
	u16 dw, dh;
T
Tomi Valkeinen 已提交
4159

4160
	dsi_perf_mark_setup(dsidev);
T
Tomi Valkeinen 已提交
4161

4162
	dsi->update_channel = channel;
T
Tomi Valkeinen 已提交
4163

4164 4165
	dsi->framedone_callback = callback;
	dsi->framedone_data = data;
4166

4167 4168
	dw = dsi->vm.hactive;
	dh = dsi->vm.vactive;
4169

4170
#ifdef DSI_PERF_MEASURE
4171
	dsi->update_bytes = dw * dh *
4172
		dsi_get_pixel_size(dsi->pix_fmt) / 8;
4173
#endif
4174
	dsi_update_screen_dispc(dsidev);
T
Tomi Valkeinen 已提交
4175 4176 4177 4178 4179 4180

	return 0;
}

/* Display funcs */

4181
static int dsi_configure_dispc_clocks(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
4182
{
4183 4184
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	struct dispc_clock_info dispc_cinfo;
T
Tomi Valkeinen 已提交
4185
	int r;
4186
	unsigned long fck;
4187 4188 4189

	fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);

4190 4191
	dispc_cinfo.lck_div = dsi->user_dispc_cinfo.lck_div;
	dispc_cinfo.pck_div = dsi->user_dispc_cinfo.pck_div;
4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203

	r = dispc_calc_clock_rates(fck, &dispc_cinfo);
	if (r) {
		DSSERR("Failed to calc dispc clocks\n");
		return r;
	}

	dsi->mgr_config.clock_info = dispc_cinfo;

	return 0;
}

4204
static int dsi_display_init_dispc(struct platform_device *dsidev,
4205
		enum omap_channel channel)
4206 4207 4208
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	int r;
T
Tomi Valkeinen 已提交
4209

4210
	dss_select_lcd_clk_source(channel, dsi->module_id == 0 ?
4211 4212
			DSS_CLK_SRC_PLL1_1 :
			DSS_CLK_SRC_PLL2_1);
4213

4214
	if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
4215
		r = dss_mgr_register_framedone_handler(channel,
4216
				dsi_framedone_irq_callback, dsidev);
4217
		if (r) {
4218
			DSSERR("can't register FRAMEDONE handler\n");
4219
			goto err;
4220 4221
		}

4222 4223
		dsi->mgr_config.stallmode = true;
		dsi->mgr_config.fifohandcheck = true;
4224
	} else {
4225 4226
		dsi->mgr_config.stallmode = false;
		dsi->mgr_config.fifohandcheck = false;
T
Tomi Valkeinen 已提交
4227 4228
	}

4229 4230
	/*
	 * override interlace, logic level and edge related parameters in
4231
	 * videomode with default values
4232
	 */
4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245
	dsi->vm.flags &= ~DISPLAY_FLAGS_INTERLACED;
	dsi->vm.flags &= ~DISPLAY_FLAGS_HSYNC_LOW;
	dsi->vm.flags |= DISPLAY_FLAGS_HSYNC_HIGH;
	dsi->vm.flags &= ~DISPLAY_FLAGS_VSYNC_LOW;
	dsi->vm.flags |= DISPLAY_FLAGS_VSYNC_HIGH;
	dsi->vm.flags &= ~DISPLAY_FLAGS_PIXDATA_NEGEDGE;
	dsi->vm.flags |= DISPLAY_FLAGS_PIXDATA_POSEDGE;
	dsi->vm.flags &= ~DISPLAY_FLAGS_DE_LOW;
	dsi->vm.flags |= DISPLAY_FLAGS_DE_HIGH;
	dsi->vm.flags &= ~DISPLAY_FLAGS_SYNC_POSEDGE;
	dsi->vm.flags |= DISPLAY_FLAGS_SYNC_NEGEDGE;

	dss_mgr_set_timings(channel, &dsi->vm);
4246

4247
	r = dsi_configure_dispc_clocks(dsidev);
4248 4249 4250 4251 4252
	if (r)
		goto err1;

	dsi->mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
	dsi->mgr_config.video_port_width =
4253
			dsi_get_pixel_size(dsi->pix_fmt);
4254 4255
	dsi->mgr_config.lcden_sig_polarity = 0;

4256
	dss_mgr_set_lcd_config(channel, &dsi->mgr_config);
4257

T
Tomi Valkeinen 已提交
4258
	return 0;
4259
err1:
4260
	if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
4261
		dss_mgr_unregister_framedone_handler(channel,
4262
				dsi_framedone_irq_callback, dsidev);
4263
err:
4264
	dss_select_lcd_clk_source(channel, DSS_CLK_SRC_FCK);
4265
	return r;
T
Tomi Valkeinen 已提交
4266 4267
}

4268
static void dsi_display_uninit_dispc(struct platform_device *dsidev,
4269
		enum omap_channel channel)
T
Tomi Valkeinen 已提交
4270
{
4271 4272
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

4273
	if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
4274
		dss_mgr_unregister_framedone_handler(channel,
4275
				dsi_framedone_irq_callback, dsidev);
4276

4277
	dss_select_lcd_clk_source(channel, DSS_CLK_SRC_FCK);
T
Tomi Valkeinen 已提交
4278 4279
}

4280
static int dsi_configure_dsi_clocks(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
4281
{
4282
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4283
	struct dss_pll_clock_info cinfo;
T
Tomi Valkeinen 已提交
4284 4285
	int r;

4286 4287
	cinfo = dsi->user_dsi_cinfo;

4288
	r = dss_pll_set_config(&dsi->pll, &cinfo);
T
Tomi Valkeinen 已提交
4289 4290 4291 4292 4293 4294 4295 4296
	if (r) {
		DSSERR("Failed to set dsi clocks\n");
		return r;
	}

	return 0;
}

4297
static int dsi_display_init_dsi(struct platform_device *dsidev)
T
Tomi Valkeinen 已提交
4298
{
4299
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
4300 4301
	int r;

4302
	r = dss_pll_enable(&dsi->pll);
T
Tomi Valkeinen 已提交
4303 4304 4305
	if (r)
		goto err0;

4306
	r = dsi_configure_dsi_clocks(dsidev);
T
Tomi Valkeinen 已提交
4307 4308 4309
	if (r)
		goto err1;

4310
	dss_select_dsi_clk_source(dsi->module_id, dsi->module_id == 0 ?
4311 4312
			DSS_CLK_SRC_PLL1_2 :
			DSS_CLK_SRC_PLL2_2);
T
Tomi Valkeinen 已提交
4313 4314 4315

	DSSDBG("PLL OK\n");

4316
	r = dsi_cio_init(dsidev);
T
Tomi Valkeinen 已提交
4317 4318 4319
	if (r)
		goto err2;

4320
	_dsi_print_reset_status(dsidev);
T
Tomi Valkeinen 已提交
4321

4322
	dsi_proto_timings(dsidev);
4323
	dsi_set_lp_clk_divisor(dsidev);
T
Tomi Valkeinen 已提交
4324 4325

	if (1)
4326
		_dsi_print_reset_status(dsidev);
T
Tomi Valkeinen 已提交
4327

4328
	r = dsi_proto_config(dsidev);
T
Tomi Valkeinen 已提交
4329 4330 4331 4332
	if (r)
		goto err3;

	/* enable interface */
4333 4334 4335 4336 4337 4338
	dsi_vc_enable(dsidev, 0, 1);
	dsi_vc_enable(dsidev, 1, 1);
	dsi_vc_enable(dsidev, 2, 1);
	dsi_vc_enable(dsidev, 3, 1);
	dsi_if_enable(dsidev, 1);
	dsi_force_tx_stop_mode_io(dsidev);
T
Tomi Valkeinen 已提交
4339 4340 4341

	return 0;
err3:
4342
	dsi_cio_uninit(dsidev);
T
Tomi Valkeinen 已提交
4343
err2:
4344
	dss_select_dsi_clk_source(dsi->module_id, DSS_CLK_SRC_FCK);
T
Tomi Valkeinen 已提交
4345
err1:
4346
	dss_pll_disable(&dsi->pll);
T
Tomi Valkeinen 已提交
4347 4348 4349 4350
err0:
	return r;
}

4351
static void dsi_display_uninit_dsi(struct platform_device *dsidev,
4352
		bool disconnect_lanes, bool enter_ulps)
T
Tomi Valkeinen 已提交
4353
{
4354
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4355

4356
	if (enter_ulps && !dsi->ulps_enabled)
4357
		dsi_enter_ulps(dsidev);
4358

4359
	/* disable interface */
4360 4361 4362 4363 4364
	dsi_if_enable(dsidev, 0);
	dsi_vc_enable(dsidev, 0, 0);
	dsi_vc_enable(dsidev, 1, 0);
	dsi_vc_enable(dsidev, 2, 0);
	dsi_vc_enable(dsidev, 3, 0);
4365

4366
	dss_select_dsi_clk_source(dsi->module_id, DSS_CLK_SRC_FCK);
4367
	dsi_cio_uninit(dsidev);
4368
	dsi_pll_uninit(dsidev, disconnect_lanes);
T
Tomi Valkeinen 已提交
4369 4370
}

4371
static int dsi_display_enable(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
4372
{
4373
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4374
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
T
Tomi Valkeinen 已提交
4375 4376 4377 4378
	int r = 0;

	DSSDBG("dsi_display_enable\n");

4379
	WARN_ON(!dsi_bus_is_locked(dsidev));
4380

4381
	mutex_lock(&dsi->lock);
T
Tomi Valkeinen 已提交
4382

4383
	r = dsi_runtime_get(dsidev);
T
Tomi Valkeinen 已提交
4384
	if (r)
4385 4386 4387
		goto err_get_dsi;

	_dsi_initialize_irq(dsidev);
T
Tomi Valkeinen 已提交
4388

4389
	r = dsi_display_init_dsi(dsidev);
T
Tomi Valkeinen 已提交
4390
	if (r)
4391
		goto err_init_dsi;
T
Tomi Valkeinen 已提交
4392

4393
	mutex_unlock(&dsi->lock);
T
Tomi Valkeinen 已提交
4394 4395 4396

	return 0;

4397 4398 4399
err_init_dsi:
	dsi_runtime_put(dsidev);
err_get_dsi:
4400
	mutex_unlock(&dsi->lock);
T
Tomi Valkeinen 已提交
4401 4402 4403 4404
	DSSDBG("dsi_display_enable FAILED\n");
	return r;
}

4405
static void dsi_display_disable(struct omap_dss_device *dssdev,
4406
		bool disconnect_lanes, bool enter_ulps)
T
Tomi Valkeinen 已提交
4407
{
4408
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4409
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4410

T
Tomi Valkeinen 已提交
4411 4412
	DSSDBG("dsi_display_disable\n");

4413
	WARN_ON(!dsi_bus_is_locked(dsidev));
T
Tomi Valkeinen 已提交
4414

4415
	mutex_lock(&dsi->lock);
T
Tomi Valkeinen 已提交
4416

4417 4418 4419 4420 4421
	dsi_sync_vc(dsidev, 0);
	dsi_sync_vc(dsidev, 1);
	dsi_sync_vc(dsidev, 2);
	dsi_sync_vc(dsidev, 3);

4422
	dsi_display_uninit_dsi(dsidev, disconnect_lanes, enter_ulps);
T
Tomi Valkeinen 已提交
4423

4424
	dsi_runtime_put(dsidev);
T
Tomi Valkeinen 已提交
4425

4426
	mutex_unlock(&dsi->lock);
T
Tomi Valkeinen 已提交
4427 4428
}

4429
static int dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
T
Tomi Valkeinen 已提交
4430
{
4431 4432 4433 4434
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

	dsi->te_enabled = enable;
4435
	return 0;
T
Tomi Valkeinen 已提交
4436 4437
}

4438 4439 4440 4441 4442 4443 4444 4445 4446
#ifdef PRINT_VERBOSE_VM_TIMINGS
static void print_dsi_vm(const char *str,
		const struct omap_dss_dsi_videomode_timings *t)
{
	unsigned long byteclk = t->hsclk / 4;
	int bl, wc, pps, tot;

	wc = DIV_ROUND_UP(t->hact * t->bitspp, 8);
	pps = DIV_ROUND_UP(wc + 6, t->ndl); /* pixel packet size */
4447
	bl = t->hss + t->hsa + t->hse + t->hbp + t->hfp;
4448 4449 4450 4451 4452 4453 4454 4455
	tot = bl + pps;

#define TO_DSI_T(x) ((u32)div64_u64((u64)x * 1000000000llu, byteclk))

	pr_debug("%s bck %lu, %u/%u/%u/%u/%u/%u = %u+%u = %u, "
			"%u/%u/%u/%u/%u/%u = %u + %u = %u\n",
			str,
			byteclk,
4456
			t->hss, t->hsa, t->hse, t->hbp, pps, t->hfp,
4457 4458 4459 4460 4461 4462
			bl, pps, tot,
			TO_DSI_T(t->hss),
			TO_DSI_T(t->hsa),
			TO_DSI_T(t->hse),
			TO_DSI_T(t->hbp),
			TO_DSI_T(pps),
4463
			TO_DSI_T(t->hfp),
4464 4465 4466 4467 4468 4469 4470 4471

			TO_DSI_T(bl),
			TO_DSI_T(pps),

			TO_DSI_T(tot));
#undef TO_DSI_T
}

4472
static void print_dispc_vm(const char *str, const struct videomode *vm)
4473
{
4474
	unsigned long pck = vm->pixelclock;
4475 4476
	int hact, bl, tot;

4477
	hact = vm->hactive;
4478
	bl = vm->hsync_len + vm->hback_porch + vm->hfront_porch;
4479 4480 4481 4482 4483 4484 4485 4486
	tot = hact + bl;

#define TO_DISPC_T(x) ((u32)div64_u64((u64)x * 1000000000llu, pck))

	pr_debug("%s pck %lu, %u/%u/%u/%u = %u+%u = %u, "
			"%u/%u/%u/%u = %u + %u = %u\n",
			str,
			pck,
4487
			vm->hsync_len, vm->hback_porch, hact, vm->hfront_porch,
4488
			bl, hact, tot,
4489
			TO_DISPC_T(vm->hsync_len),
4490
			TO_DISPC_T(vm->hback_porch),
4491
			TO_DISPC_T(hact),
4492
			TO_DISPC_T(vm->hfront_porch),
4493 4494 4495 4496 4497 4498 4499 4500 4501 4502
			TO_DISPC_T(bl),
			TO_DISPC_T(hact),
			TO_DISPC_T(tot));
#undef TO_DISPC_T
}

/* note: this is not quite accurate */
static void print_dsi_dispc_vm(const char *str,
		const struct omap_dss_dsi_videomode_timings *t)
{
4503
	struct videomode vm = { 0 };
4504 4505 4506 4507 4508 4509 4510 4511
	unsigned long byteclk = t->hsclk / 4;
	unsigned long pck;
	u64 dsi_tput;
	int dsi_hact, dsi_htot;

	dsi_tput = (u64)byteclk * t->ndl * 8;
	pck = (u32)div64_u64(dsi_tput, t->bitspp);
	dsi_hact = DIV_ROUND_UP(DIV_ROUND_UP(t->hact * t->bitspp, 8) + 6, t->ndl);
4512
	dsi_htot = t->hss + t->hsa + t->hse + t->hbp + dsi_hact + t->hfp;
4513

4514
	vm.pixelclock = pck;
4515
	vm.hsync_len = div64_u64((u64)(t->hsa + t->hse) * pck, byteclk);
4516 4517
	vm.hback_porch = div64_u64((u64)t->hbp * pck, byteclk);
	vm.hfront_porch = div64_u64((u64)t->hfp * pck, byteclk);
4518
	vm.hactive = t->hact;
4519 4520 4521 4522 4523 4524 4525

	print_dispc_vm(str, &vm);
}
#endif /* PRINT_VERBOSE_VM_TIMINGS */

static bool dsi_cm_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
		unsigned long pck, void *data)
4526
{
4527
	struct dsi_clk_calc_ctx *ctx = data;
4528
	struct videomode *vm = &ctx->vm;
4529

4530 4531 4532 4533
	ctx->dispc_cinfo.lck_div = lckd;
	ctx->dispc_cinfo.pck_div = pckd;
	ctx->dispc_cinfo.lck = lck;
	ctx->dispc_cinfo.pck = pck;
4534

4535 4536 4537 4538 4539 4540
	*vm = *ctx->config->vm;
	vm->pixelclock = pck;
	vm->hactive = ctx->config->vm->hactive;
	vm->vactive = ctx->config->vm->vactive;
	vm->hsync_len = vm->hfront_porch = vm->hback_porch = vm->vsync_len = 1;
	vm->vfront_porch = vm->vback_porch = 0;
4541

4542
	return true;
4543 4544
}

4545
static bool dsi_cm_calc_hsdiv_cb(int m_dispc, unsigned long dispc,
4546
		void *data)
4547
{
4548
	struct dsi_clk_calc_ctx *ctx = data;
4549

4550
	ctx->dsi_cinfo.mX[HSDIV_DISPC] = m_dispc;
4551
	ctx->dsi_cinfo.clkout[HSDIV_DISPC] = dispc;
4552

4553 4554 4555
	return dispc_div_calc(dispc, ctx->req_pck_min, ctx->req_pck_max,
			dsi_cm_calc_dispc_cb, ctx);
}
4556

4557 4558
static bool dsi_cm_calc_pll_cb(int n, int m, unsigned long fint,
		unsigned long clkdco, void *data)
4559 4560
{
	struct dsi_clk_calc_ctx *ctx = data;
4561
	struct dsi_data *dsi = dsi_get_dsidrv_data(ctx->dsidev);
4562

4563 4564
	ctx->dsi_cinfo.n = n;
	ctx->dsi_cinfo.m = m;
4565
	ctx->dsi_cinfo.fint = fint;
4566
	ctx->dsi_cinfo.clkdco = clkdco;
4567

4568
	return dss_pll_hsdiv_calc_a(ctx->pll, clkdco, ctx->req_pck_min,
4569
			dsi->data->max_fck_freq,
4570
			dsi_cm_calc_hsdiv_cb, ctx);
4571 4572
}

4573 4574 4575
static bool dsi_cm_calc(struct dsi_data *dsi,
		const struct omap_dss_dsi_config *cfg,
		struct dsi_clk_calc_ctx *ctx)
4576
{
4577 4578 4579 4580
	unsigned long clkin;
	int bitspp, ndl;
	unsigned long pll_min, pll_max;
	unsigned long pck, txbyteclk;
4581

4582
	clkin = clk_get_rate(dsi->pll.clkin);
4583 4584 4585 4586 4587 4588 4589 4590 4591
	bitspp = dsi_get_pixel_size(cfg->pixel_format);
	ndl = dsi->num_lanes_used - 1;

	/*
	 * Here we should calculate minimum txbyteclk to be able to send the
	 * frame in time, and also to handle TE. That's not very simple, though,
	 * especially as we go to LP between each pixel packet due to HW
	 * "feature". So let's just estimate very roughly and multiply by 1.5.
	 */
4592
	pck = cfg->vm->pixelclock;
4593 4594
	pck = pck * 3 / 2;
	txbyteclk = pck * bitspp / 8 / ndl;
4595

4596 4597
	memset(ctx, 0, sizeof(*ctx));
	ctx->dsidev = dsi->pdev;
4598
	ctx->pll = &dsi->pll;
4599 4600 4601 4602
	ctx->config = cfg;
	ctx->req_pck_min = pck;
	ctx->req_pck_nom = pck;
	ctx->req_pck_max = pck * 3 / 2;
4603

4604 4605 4606
	pll_min = max(cfg->hs_clk_min * 4, txbyteclk * 4 * 4);
	pll_max = cfg->hs_clk_max * 4;

4607
	return dss_pll_calc_a(ctx->pll, clkin,
4608 4609
			pll_min, pll_max,
			dsi_cm_calc_pll_cb, ctx);
4610 4611
}

4612
static bool dsi_vm_calc_blanking(struct dsi_clk_calc_ctx *ctx)
4613
{
4614 4615 4616 4617
	struct dsi_data *dsi = dsi_get_dsidrv_data(ctx->dsidev);
	const struct omap_dss_dsi_config *cfg = ctx->config;
	int bitspp = dsi_get_pixel_size(cfg->pixel_format);
	int ndl = dsi->num_lanes_used - 1;
4618
	unsigned long hsclk = ctx->dsi_cinfo.clkdco / 4;
4619
	unsigned long byteclk = hsclk / 4;
4620

4621 4622 4623 4624 4625 4626
	unsigned long dispc_pck, req_pck_min, req_pck_nom, req_pck_max;
	int xres;
	int panel_htot, panel_hbl; /* pixels */
	int dispc_htot, dispc_hbl; /* pixels */
	int dsi_htot, dsi_hact, dsi_hbl, hss, hse; /* byteclks */
	int hfp, hsa, hbp;
4627 4628
	const struct videomode *req_vm;
	struct videomode *dispc_vm;
4629 4630
	struct omap_dss_dsi_videomode_timings *dsi_vm;
	u64 dsi_tput, dispc_tput;
4631

4632
	dsi_tput = (u64)byteclk * ndl * 8;
4633

4634
	req_vm = cfg->vm;
4635 4636 4637 4638 4639 4640 4641
	req_pck_min = ctx->req_pck_min;
	req_pck_max = ctx->req_pck_max;
	req_pck_nom = ctx->req_pck_nom;

	dispc_pck = ctx->dispc_cinfo.pck;
	dispc_tput = (u64)dispc_pck * bitspp;

4642
	xres = req_vm->hactive;
4643

4644 4645
	panel_hbl = req_vm->hfront_porch + req_vm->hback_porch +
		    req_vm->hsync_len;
4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674
	panel_htot = xres + panel_hbl;

	dsi_hact = DIV_ROUND_UP(DIV_ROUND_UP(xres * bitspp, 8) + 6, ndl);

	/*
	 * When there are no line buffers, DISPC and DSI must have the
	 * same tput. Otherwise DISPC tput needs to be higher than DSI's.
	 */
	if (dsi->line_buffer_size < xres * bitspp / 8) {
		if (dispc_tput != dsi_tput)
			return false;
	} else {
		if (dispc_tput < dsi_tput)
			return false;
	}

	/* DSI tput must be over the min requirement */
	if (dsi_tput < (u64)bitspp * req_pck_min)
		return false;

	/* When non-burst mode, DSI tput must be below max requirement. */
	if (cfg->trans_mode != OMAP_DSS_DSI_BURST_MODE) {
		if (dsi_tput > (u64)bitspp * req_pck_max)
			return false;
	}

	hss = DIV_ROUND_UP(4, ndl);

	if (cfg->trans_mode == OMAP_DSS_DSI_PULSE_MODE) {
4675
		if (ndl == 3 && req_vm->hsync_len == 0)
4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713
			hse = 1;
		else
			hse = DIV_ROUND_UP(4, ndl);
	} else {
		hse = 0;
	}

	/* DSI htot to match the panel's nominal pck */
	dsi_htot = div64_u64((u64)panel_htot * byteclk, req_pck_nom);

	/* fail if there would be no time for blanking */
	if (dsi_htot < hss + hse + dsi_hact)
		return false;

	/* total DSI blanking needed to achieve panel's TL */
	dsi_hbl = dsi_htot - dsi_hact;

	/* DISPC htot to match the DSI TL */
	dispc_htot = div64_u64((u64)dsi_htot * dispc_pck, byteclk);

	/* verify that the DSI and DISPC TLs are the same */
	if ((u64)dsi_htot * dispc_pck != (u64)dispc_htot * byteclk)
		return false;

	dispc_hbl = dispc_htot - xres;

	/* setup DSI videomode */

	dsi_vm = &ctx->dsi_vm;
	memset(dsi_vm, 0, sizeof(*dsi_vm));

	dsi_vm->hsclk = hsclk;

	dsi_vm->ndl = ndl;
	dsi_vm->bitspp = bitspp;

	if (cfg->trans_mode != OMAP_DSS_DSI_PULSE_MODE) {
		hsa = 0;
4714
	} else if (ndl == 3 && req_vm->hsync_len == 0) {
4715 4716
		hsa = 0;
	} else {
4717
		hsa = div64_u64((u64)req_vm->hsync_len * byteclk, req_pck_nom);
4718 4719 4720
		hsa = max(hsa - hse, 1);
	}

4721
	hbp = div64_u64((u64)req_vm->hback_porch * byteclk, req_pck_nom);
4722 4723 4724 4725 4726 4727 4728 4729 4730 4731 4732 4733 4734 4735 4736 4737 4738 4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749 4750
	hbp = max(hbp, 1);

	hfp = dsi_hbl - (hss + hsa + hse + hbp);
	if (hfp < 1) {
		int t;
		/* we need to take cycles from hbp */

		t = 1 - hfp;
		hbp = max(hbp - t, 1);
		hfp = dsi_hbl - (hss + hsa + hse + hbp);

		if (hfp < 1 && hsa > 0) {
			/* we need to take cycles from hsa */
			t = 1 - hfp;
			hsa = max(hsa - t, 1);
			hfp = dsi_hbl - (hss + hsa + hse + hbp);
		}
	}

	if (hfp < 1)
		return false;

	dsi_vm->hss = hss;
	dsi_vm->hsa = hsa;
	dsi_vm->hse = hse;
	dsi_vm->hbp = hbp;
	dsi_vm->hact = xres;
	dsi_vm->hfp = hfp;

4751
	dsi_vm->vsa = req_vm->vsync_len;
4752
	dsi_vm->vbp = req_vm->vback_porch;
4753
	dsi_vm->vact = req_vm->vactive;
4754
	dsi_vm->vfp = req_vm->vfront_porch;
4755 4756 4757 4758 4759 4760 4761 4762 4763 4764 4765 4766 4767

	dsi_vm->trans_mode = cfg->trans_mode;

	dsi_vm->blanking_mode = 0;
	dsi_vm->hsa_blanking_mode = 1;
	dsi_vm->hfp_blanking_mode = 1;
	dsi_vm->hbp_blanking_mode = 1;

	dsi_vm->ddr_clk_always_on = cfg->ddr_clk_always_on;
	dsi_vm->window_sync = 4;

	/* setup DISPC videomode */

4768
	dispc_vm = &ctx->vm;
4769
	*dispc_vm = *req_vm;
4770
	dispc_vm->pixelclock = dispc_pck;
4771 4772

	if (cfg->trans_mode == OMAP_DSS_DSI_PULSE_MODE) {
4773
		hsa = div64_u64((u64)req_vm->hsync_len * dispc_pck,
4774 4775 4776 4777 4778 4779
				req_pck_nom);
		hsa = max(hsa, 1);
	} else {
		hsa = 1;
	}

4780
	hbp = div64_u64((u64)req_vm->hback_porch * dispc_pck, req_pck_nom);
4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795 4796 4797 4798 4799 4800 4801 4802
	hbp = max(hbp, 1);

	hfp = dispc_hbl - hsa - hbp;
	if (hfp < 1) {
		int t;
		/* we need to take cycles from hbp */

		t = 1 - hfp;
		hbp = max(hbp - t, 1);
		hfp = dispc_hbl - hsa - hbp;

		if (hfp < 1) {
			/* we need to take cycles from hsa */
			t = 1 - hfp;
			hsa = max(hsa - t, 1);
			hfp = dispc_hbl - hsa - hbp;
		}
	}

	if (hfp < 1)
		return false;

4803
	dispc_vm->hfront_porch = hfp;
4804
	dispc_vm->hsync_len = hsa;
4805
	dispc_vm->hback_porch = hbp;
4806 4807 4808 4809 4810 4811 4812 4813 4814 4815 4816 4817 4818 4819 4820 4821 4822 4823 4824

	return true;
}


static bool dsi_vm_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
		unsigned long pck, void *data)
{
	struct dsi_clk_calc_ctx *ctx = data;

	ctx->dispc_cinfo.lck_div = lckd;
	ctx->dispc_cinfo.pck_div = pckd;
	ctx->dispc_cinfo.lck = lck;
	ctx->dispc_cinfo.pck = pck;

	if (dsi_vm_calc_blanking(ctx) == false)
		return false;

#ifdef PRINT_VERBOSE_VM_TIMINGS
4825
	print_dispc_vm("dispc", &ctx->vm);
4826
	print_dsi_vm("dsi  ", &ctx->dsi_vm);
4827
	print_dispc_vm("req  ", ctx->config->vm);
4828 4829 4830 4831 4832 4833
	print_dsi_dispc_vm("act  ", &ctx->dsi_vm);
#endif

	return true;
}

4834
static bool dsi_vm_calc_hsdiv_cb(int m_dispc, unsigned long dispc,
4835 4836 4837 4838 4839
		void *data)
{
	struct dsi_clk_calc_ctx *ctx = data;
	unsigned long pck_max;

4840
	ctx->dsi_cinfo.mX[HSDIV_DISPC] = m_dispc;
4841
	ctx->dsi_cinfo.clkout[HSDIV_DISPC] = dispc;
4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856

	/*
	 * In burst mode we can let the dispc pck be arbitrarily high, but it
	 * limits our scaling abilities. So for now, don't aim too high.
	 */

	if (ctx->config->trans_mode == OMAP_DSS_DSI_BURST_MODE)
		pck_max = ctx->req_pck_max + 10000000;
	else
		pck_max = ctx->req_pck_max;

	return dispc_div_calc(dispc, ctx->req_pck_min, pck_max,
			dsi_vm_calc_dispc_cb, ctx);
}

4857 4858
static bool dsi_vm_calc_pll_cb(int n, int m, unsigned long fint,
		unsigned long clkdco, void *data)
4859 4860
{
	struct dsi_clk_calc_ctx *ctx = data;
4861
	struct dsi_data *dsi = dsi_get_dsidrv_data(ctx->dsidev);
4862

4863 4864
	ctx->dsi_cinfo.n = n;
	ctx->dsi_cinfo.m = m;
4865
	ctx->dsi_cinfo.fint = fint;
4866
	ctx->dsi_cinfo.clkdco = clkdco;
4867

4868
	return dss_pll_hsdiv_calc_a(ctx->pll, clkdco, ctx->req_pck_min,
4869
			dsi->data->max_fck_freq,
4870 4871 4872 4873 4874 4875 4876
			dsi_vm_calc_hsdiv_cb, ctx);
}

static bool dsi_vm_calc(struct dsi_data *dsi,
		const struct omap_dss_dsi_config *cfg,
		struct dsi_clk_calc_ctx *ctx)
{
4877
	const struct videomode *vm = cfg->vm;
4878 4879 4880 4881 4882 4883 4884
	unsigned long clkin;
	unsigned long pll_min;
	unsigned long pll_max;
	int ndl = dsi->num_lanes_used - 1;
	int bitspp = dsi_get_pixel_size(cfg->pixel_format);
	unsigned long byteclk_min;

4885
	clkin = clk_get_rate(dsi->pll.clkin);
4886 4887 4888

	memset(ctx, 0, sizeof(*ctx));
	ctx->dsidev = dsi->pdev;
4889
	ctx->pll = &dsi->pll;
4890 4891 4892
	ctx->config = cfg;

	/* these limits should come from the panel driver */
4893 4894 4895
	ctx->req_pck_min = vm->pixelclock - 1000;
	ctx->req_pck_nom = vm->pixelclock;
	ctx->req_pck_max = vm->pixelclock + 1000;
4896 4897 4898 4899 4900 4901 4902 4903 4904 4905 4906 4907 4908 4909

	byteclk_min = div64_u64((u64)ctx->req_pck_min * bitspp, ndl * 8);
	pll_min = max(cfg->hs_clk_min * 4, byteclk_min * 4 * 4);

	if (cfg->trans_mode == OMAP_DSS_DSI_BURST_MODE) {
		pll_max = cfg->hs_clk_max * 4;
	} else {
		unsigned long byteclk_max;
		byteclk_max = div64_u64((u64)ctx->req_pck_max * bitspp,
				ndl * 8);

		pll_max = byteclk_max * 4 * 4;
	}

4910
	return dss_pll_calc_a(ctx->pll, clkin,
4911 4912
			pll_min, pll_max,
			dsi_vm_calc_pll_cb, ctx);
4913 4914
}

4915
static int dsi_set_config(struct omap_dss_device *dssdev,
4916
		const struct omap_dss_dsi_config *config)
4917 4918 4919
{
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4920 4921 4922
	struct dsi_clk_calc_ctx ctx;
	bool ok;
	int r;
4923 4924 4925

	mutex_lock(&dsi->lock);

4926 4927
	dsi->pix_fmt = config->pixel_format;
	dsi->mode = config->mode;
4928

4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939
	if (config->mode == OMAP_DSS_DSI_VIDEO_MODE)
		ok = dsi_vm_calc(dsi, config, &ctx);
	else
		ok = dsi_cm_calc(dsi, config, &ctx);

	if (!ok) {
		DSSERR("failed to find suitable DSI clock settings\n");
		r = -EINVAL;
		goto err;
	}

4940
	dsi_pll_calc_dsi_fck(dsi, &ctx.dsi_cinfo);
4941

4942
	r = dsi_lp_clock_calc(ctx.dsi_cinfo.clkout[HSDIV_DSI],
4943
		config->lp_clk_min, config->lp_clk_max, &dsi->user_lp_cinfo);
4944 4945 4946 4947 4948 4949 4950 4951
	if (r) {
		DSSERR("failed to find suitable DSI LP clock settings\n");
		goto err;
	}

	dsi->user_dsi_cinfo = ctx.dsi_cinfo;
	dsi->user_dispc_cinfo = ctx.dispc_cinfo;

4952
	dsi->vm = ctx.vm;
4953
	dsi->vm_timings = ctx.dsi_vm;
4954 4955

	mutex_unlock(&dsi->lock);
4956

4957
	return 0;
4958 4959 4960 4961
err:
	mutex_unlock(&dsi->lock);

	return r;
4962 4963
}

4964 4965 4966 4967 4968 4969
/*
 * Return a hardcoded channel for the DSI output. This should work for
 * current use cases, but this can be later expanded to either resolve
 * the channel in some more dynamic manner, or get the channel as a user
 * parameter.
 */
4970
static enum omap_channel dsi_get_channel(struct dsi_data *dsi)
4971
{
4972 4973
	switch (dsi->data->model) {
	case DSI_MODEL_OMAP3:
4974 4975
		return OMAP_DSS_CHANNEL_LCD;

4976 4977
	case DSI_MODEL_OMAP4:
		switch (dsi->module_id) {
4978 4979 4980 4981 4982 4983 4984 4985 4986
		case 0:
			return OMAP_DSS_CHANNEL_LCD;
		case 1:
			return OMAP_DSS_CHANNEL_LCD2;
		default:
			DSSWARN("unsupported module id\n");
			return OMAP_DSS_CHANNEL_LCD;
		}

4987 4988
	case DSI_MODEL_OMAP5:
		switch (dsi->module_id) {
4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000 5001
		case 0:
			return OMAP_DSS_CHANNEL_LCD;
		case 1:
			return OMAP_DSS_CHANNEL_LCD3;
		default:
			DSSWARN("unsupported module id\n");
			return OMAP_DSS_CHANNEL_LCD;
		}

	default:
		DSSWARN("unsupported DSS version\n");
		return OMAP_DSS_CHANNEL_LCD;
	}
5002 5003
}

5004
static int dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
5005
{
5006 5007
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5008 5009
	int i;

5010 5011 5012
	for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
		if (!dsi->vc[i].dssdev) {
			dsi->vc[i].dssdev = dssdev;
5013 5014 5015 5016 5017 5018 5019 5020 5021
			*channel = i;
			return 0;
		}
	}

	DSSERR("cannot get VC for display %s", dssdev->name);
	return -ENOSPC;
}

5022
static int dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
5023
{
5024 5025 5026
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

5027 5028 5029 5030 5031 5032 5033 5034 5035 5036
	if (vc_id < 0 || vc_id > 3) {
		DSSERR("VC ID out of range\n");
		return -EINVAL;
	}

	if (channel < 0 || channel > 3) {
		DSSERR("Virtual Channel out of range\n");
		return -EINVAL;
	}

5037
	if (dsi->vc[channel].dssdev != dssdev) {
5038 5039 5040 5041 5042
		DSSERR("Virtual Channel not allocated to display %s\n",
			dssdev->name);
		return -EINVAL;
	}

5043
	dsi->vc[channel].vc_id = vc_id;
5044 5045 5046 5047

	return 0;
}

5048
static void dsi_release_vc(struct omap_dss_device *dssdev, int channel)
5049
{
5050 5051 5052
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

5053
	if ((channel >= 0 && channel <= 3) &&
5054 5055 5056
		dsi->vc[channel].dssdev == dssdev) {
		dsi->vc[channel].dssdev = NULL;
		dsi->vc[channel].vc_id = 0;
5057 5058 5059
	}
}

5060

5061 5062 5063 5064 5065
static int dsi_get_clocks(struct platform_device *dsidev)
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	struct clk *clk;

S
Sachin Kamat 已提交
5066
	clk = devm_clk_get(&dsidev->dev, "fck");
5067 5068 5069 5070 5071 5072 5073 5074 5075 5076
	if (IS_ERR(clk)) {
		DSSERR("can't get fck\n");
		return PTR_ERR(clk);
	}

	dsi->dss_clk = clk;

	return 0;
}

T
Tomi Valkeinen 已提交
5077 5078 5079 5080
static int dsi_connect(struct omap_dss_device *dssdev,
		struct omap_dss_device *dst)
{
	struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5081
	enum omap_channel dispc_channel = dssdev->dispc_channel;
T
Tomi Valkeinen 已提交
5082 5083 5084 5085 5086 5087
	int r;

	r = dsi_regulator_init(dsidev);
	if (r)
		return r;

5088
	r = dss_mgr_connect(dispc_channel, dssdev);
T
Tomi Valkeinen 已提交
5089 5090 5091 5092 5093 5094 5095
	if (r)
		return r;

	r = omapdss_output_set_device(dssdev, dst);
	if (r) {
		DSSERR("failed to connect output to new device: %s\n",
				dssdev->name);
5096
		dss_mgr_disconnect(dispc_channel, dssdev);
T
Tomi Valkeinen 已提交
5097 5098 5099 5100 5101 5102 5103 5104 5105
		return r;
	}

	return 0;
}

static void dsi_disconnect(struct omap_dss_device *dssdev,
		struct omap_dss_device *dst)
{
5106 5107
	enum omap_channel dispc_channel = dssdev->dispc_channel;

5108
	WARN_ON(dst != dssdev->dst);
T
Tomi Valkeinen 已提交
5109

5110
	if (dst != dssdev->dst)
T
Tomi Valkeinen 已提交
5111 5112 5113 5114
		return;

	omapdss_output_unset_device(dssdev);

5115
	dss_mgr_disconnect(dispc_channel, dssdev);
T
Tomi Valkeinen 已提交
5116 5117 5118 5119 5120 5121 5122 5123 5124
}

static const struct omapdss_dsi_ops dsi_ops = {
	.connect = dsi_connect,
	.disconnect = dsi_disconnect,

	.bus_lock = dsi_bus_lock,
	.bus_unlock = dsi_bus_unlock,

5125 5126
	.enable = dsi_display_enable,
	.disable = dsi_display_disable,
T
Tomi Valkeinen 已提交
5127

5128
	.enable_hs = dsi_vc_enable_hs,
T
Tomi Valkeinen 已提交
5129

5130 5131
	.configure_pins = dsi_configure_pins,
	.set_config = dsi_set_config,
T
Tomi Valkeinen 已提交
5132 5133 5134 5135

	.enable_video_output = dsi_enable_video_output,
	.disable_video_output = dsi_disable_video_output,

5136
	.update = dsi_update,
T
Tomi Valkeinen 已提交
5137

5138
	.enable_te = dsi_enable_te,
T
Tomi Valkeinen 已提交
5139

5140 5141 5142
	.request_vc = dsi_request_vc,
	.set_vc_id = dsi_set_vc_id,
	.release_vc = dsi_release_vc,
T
Tomi Valkeinen 已提交
5143 5144 5145 5146 5147 5148 5149 5150 5151 5152 5153 5154 5155 5156

	.dcs_write = dsi_vc_dcs_write,
	.dcs_write_nosync = dsi_vc_dcs_write_nosync,
	.dcs_read = dsi_vc_dcs_read,

	.gen_write = dsi_vc_generic_write,
	.gen_write_nosync = dsi_vc_generic_write_nosync,
	.gen_read = dsi_vc_generic_read,

	.bta_sync = dsi_vc_send_bta_sync,

	.set_max_rx_packet_size = dsi_vc_set_max_rx_packet_size,
};

5157
static void dsi_init_output(struct platform_device *dsidev)
5158 5159
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5160
	struct omap_dss_device *out = &dsi->output;
5161

5162
	out->dev = &dsidev->dev;
5163 5164 5165
	out->id = dsi->module_id == 0 ?
			OMAP_DSS_OUTPUT_DSI1 : OMAP_DSS_OUTPUT_DSI2;

5166
	out->output_type = OMAP_DISPLAY_TYPE_DSI;
T
Tomi Valkeinen 已提交
5167
	out->name = dsi->module_id == 0 ? "dsi.0" : "dsi.1";
5168
	out->dispc_channel = dsi_get_channel(dsi);
T
Tomi Valkeinen 已提交
5169
	out->ops.dsi = &dsi_ops;
5170
	out->owner = THIS_MODULE;
5171

5172
	omapdss_register_output(out);
5173 5174
}

5175
static void dsi_uninit_output(struct platform_device *dsidev)
5176 5177
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5178
	struct omap_dss_device *out = &dsi->output;
5179

5180
	omapdss_unregister_output(out);
5181 5182
}

T
Tomi Valkeinen 已提交
5183 5184 5185 5186 5187 5188 5189 5190 5191 5192 5193
static int dsi_probe_of(struct platform_device *pdev)
{
	struct device_node *node = pdev->dev.of_node;
	struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
	struct property *prop;
	u32 lane_arr[10];
	int len, num_pins;
	int r, i;
	struct device_node *ep;
	struct omap_dsi_pin_config pin_cfg;

5194
	ep = of_graph_get_endpoint_by_regs(node, 0, 0);
T
Tomi Valkeinen 已提交
5195 5196 5197 5198 5199 5200 5201 5202 5203 5204 5205 5206 5207 5208 5209 5210 5211 5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222 5223 5224 5225 5226 5227 5228 5229 5230 5231 5232 5233 5234 5235 5236 5237 5238
	if (!ep)
		return 0;

	prop = of_find_property(ep, "lanes", &len);
	if (prop == NULL) {
		dev_err(&pdev->dev, "failed to find lane data\n");
		r = -EINVAL;
		goto err;
	}

	num_pins = len / sizeof(u32);

	if (num_pins < 4 || num_pins % 2 != 0 ||
		num_pins > dsi->num_lanes_supported * 2) {
		dev_err(&pdev->dev, "bad number of lanes\n");
		r = -EINVAL;
		goto err;
	}

	r = of_property_read_u32_array(ep, "lanes", lane_arr, num_pins);
	if (r) {
		dev_err(&pdev->dev, "failed to read lane data\n");
		goto err;
	}

	pin_cfg.num_pins = num_pins;
	for (i = 0; i < num_pins; ++i)
		pin_cfg.pins[i] = (int)lane_arr[i];

	r = dsi_configure_pins(&dsi->output, &pin_cfg);
	if (r) {
		dev_err(&pdev->dev, "failed to configure pins");
		goto err;
	}

	of_node_put(ep);

	return 0;

err:
	of_node_put(ep);
	return r;
}

5239 5240 5241 5242 5243 5244 5245
static const struct dss_pll_ops dsi_pll_ops = {
	.enable = dsi_pll_enable,
	.disable = dsi_pll_disable,
	.set_config = dss_pll_write_config_type_a,
};

static const struct dss_pll_hw dss_omap3_dsi_pll_hw = {
5246 5247
	.type = DSS_PLL_TYPE_A,

5248 5249 5250 5251 5252 5253 5254 5255 5256 5257 5258 5259 5260 5261 5262 5263 5264 5265 5266 5267 5268 5269 5270 5271 5272
	.n_max = (1 << 7) - 1,
	.m_max = (1 << 11) - 1,
	.mX_max = (1 << 4) - 1,
	.fint_min = 750000,
	.fint_max = 2100000,
	.clkdco_low = 1000000000,
	.clkdco_max = 1800000000,

	.n_msb = 7,
	.n_lsb = 1,
	.m_msb = 18,
	.m_lsb = 8,

	.mX_msb[0] = 22,
	.mX_lsb[0] = 19,
	.mX_msb[1] = 26,
	.mX_lsb[1] = 23,

	.has_stopmode = true,
	.has_freqsel = true,
	.has_selfreqdco = false,
	.has_refsel = false,
};

static const struct dss_pll_hw dss_omap4_dsi_pll_hw = {
5273 5274
	.type = DSS_PLL_TYPE_A,

5275 5276 5277 5278 5279 5280 5281 5282 5283 5284 5285 5286 5287 5288 5289 5290 5291 5292 5293 5294 5295 5296 5297 5298 5299
	.n_max = (1 << 8) - 1,
	.m_max = (1 << 12) - 1,
	.mX_max = (1 << 5) - 1,
	.fint_min = 500000,
	.fint_max = 2500000,
	.clkdco_low = 1000000000,
	.clkdco_max = 1800000000,

	.n_msb = 8,
	.n_lsb = 1,
	.m_msb = 20,
	.m_lsb = 9,

	.mX_msb[0] = 25,
	.mX_lsb[0] = 21,
	.mX_msb[1] = 30,
	.mX_lsb[1] = 26,

	.has_stopmode = true,
	.has_freqsel = false,
	.has_selfreqdco = false,
	.has_refsel = false,
};

static const struct dss_pll_hw dss_omap5_dsi_pll_hw = {
5300 5301
	.type = DSS_PLL_TYPE_A,

5302 5303 5304 5305 5306 5307 5308 5309 5310 5311 5312 5313 5314 5315 5316 5317 5318 5319 5320 5321 5322 5323 5324 5325 5326 5327 5328 5329 5330 5331 5332 5333 5334 5335 5336 5337 5338 5339
	.n_max = (1 << 8) - 1,
	.m_max = (1 << 12) - 1,
	.mX_max = (1 << 5) - 1,
	.fint_min = 150000,
	.fint_max = 52000000,
	.clkdco_low = 1000000000,
	.clkdco_max = 1800000000,

	.n_msb = 8,
	.n_lsb = 1,
	.m_msb = 20,
	.m_lsb = 9,

	.mX_msb[0] = 25,
	.mX_lsb[0] = 21,
	.mX_msb[1] = 30,
	.mX_lsb[1] = 26,

	.has_stopmode = true,
	.has_freqsel = false,
	.has_selfreqdco = true,
	.has_refsel = true,
};

static int dsi_init_pll_data(struct platform_device *dsidev)
{
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
	struct dss_pll *pll = &dsi->pll;
	struct clk *clk;
	int r;

	clk = devm_clk_get(&dsidev->dev, "sys_clk");
	if (IS_ERR(clk)) {
		DSSERR("can't get sys_clk\n");
		return PTR_ERR(clk);
	}

	pll->name = dsi->module_id == 0 ? "dsi0" : "dsi1";
T
Tomi Valkeinen 已提交
5340
	pll->id = dsi->module_id == 0 ? DSS_PLL_DSI1 : DSS_PLL_DSI2;
5341 5342
	pll->clkin = clk;
	pll->base = dsi->pll_base;
5343
	pll->hw = dsi->data->pll_hw;
5344 5345 5346 5347 5348 5349 5350 5351 5352
	pll->ops = &dsi_pll_ops;

	r = dss_pll_register(pll);
	if (r)
		return r;

	return 0;
}

5353
/* DSI1 HW IP initialisation */
5354 5355 5356 5357 5358 5359 5360
static const struct dsi_of_data dsi_of_data_omap34xx = {
	.model = DSI_MODEL_OMAP3,
	.pll_hw = &dss_omap3_dsi_pll_hw,
	.modules = (const struct dsi_module_id_data[]) {
		{ .address = 0x4804fc00, .id = 0, },
		{ },
	},
5361 5362
	.max_fck_freq = 173000000,
	.max_pll_lpdiv = (1 << 13) - 1,
5363 5364 5365 5366 5367 5368 5369 5370 5371 5372
	.quirks = DSI_QUIRK_REVERSE_TXCLKESC,
};

static const struct dsi_of_data dsi_of_data_omap36xx = {
	.model = DSI_MODEL_OMAP3,
	.pll_hw = &dss_omap3_dsi_pll_hw,
	.modules = (const struct dsi_module_id_data[]) {
		{ .address = 0x4804fc00, .id = 0, },
		{ },
	},
5373 5374
	.max_fck_freq = 173000000,
	.max_pll_lpdiv = (1 << 13) - 1,
5375 5376 5377 5378 5379 5380 5381 5382 5383 5384 5385
	.quirks = DSI_QUIRK_PLL_PWR_BUG,
};

static const struct dsi_of_data dsi_of_data_omap4 = {
	.model = DSI_MODEL_OMAP4,
	.pll_hw = &dss_omap4_dsi_pll_hw,
	.modules = (const struct dsi_module_id_data[]) {
		{ .address = 0x58004000, .id = 0, },
		{ .address = 0x58005000, .id = 1, },
		{ },
	},
5386 5387
	.max_fck_freq = 170000000,
	.max_pll_lpdiv = (1 << 13) - 1,
5388 5389 5390 5391 5392 5393 5394 5395 5396 5397 5398 5399
	.quirks = DSI_QUIRK_DCS_CMD_CONFIG_VC | DSI_QUIRK_VC_OCP_WIDTH
		| DSI_QUIRK_GNQ,
};

static const struct dsi_of_data dsi_of_data_omap5 = {
	.model = DSI_MODEL_OMAP5,
	.pll_hw = &dss_omap5_dsi_pll_hw,
	.modules = (const struct dsi_module_id_data[]) {
		{ .address = 0x58004000, .id = 0, },
		{ .address = 0x58009000, .id = 1, },
		{ },
	},
5400 5401
	.max_fck_freq = 209250000,
	.max_pll_lpdiv = (1 << 13) - 1,
5402 5403 5404 5405 5406 5407 5408 5409 5410 5411 5412 5413 5414 5415 5416 5417
	.quirks = DSI_QUIRK_DCS_CMD_CONFIG_VC | DSI_QUIRK_VC_OCP_WIDTH
		| DSI_QUIRK_GNQ | DSI_QUIRK_PHY_DCC,
};

static const struct of_device_id dsi_of_match[] = {
	{ .compatible = "ti,omap3-dsi", .data = &dsi_of_data_omap36xx, },
	{ .compatible = "ti,omap4-dsi", .data = &dsi_of_data_omap4, },
	{ .compatible = "ti,omap5-dsi", .data = &dsi_of_data_omap5, },
	{},
};

static const struct soc_device_attribute dsi_soc_devices[] = {
	{ .machine = "OMAP3[45]*",	.data = &dsi_of_data_omap34xx },
	{ .machine = "AM35*",		.data = &dsi_of_data_omap34xx },
	{ /* sentinel */ }
};
T
Tomi Valkeinen 已提交
5418
static int dsi_bind(struct device *dev, struct device *master, void *data)
T
Tomi Valkeinen 已提交
5419
{
T
Tomi Valkeinen 已提交
5420
	struct platform_device *dsidev = to_platform_device(dev);
5421
	const struct soc_device_attribute *soc;
5422
	const struct dsi_module_id_data *d;
T
Tomi Valkeinen 已提交
5423
	u32 rev;
5424
	int r, i;
5425
	struct dsi_data *dsi;
T
Tomi Valkeinen 已提交
5426
	struct resource *dsi_mem;
5427
	struct resource *res;
5428

J
Julia Lawall 已提交
5429
	dsi = devm_kzalloc(&dsidev->dev, sizeof(*dsi), GFP_KERNEL);
5430 5431
	if (!dsi)
		return -ENOMEM;
T
Tomi Valkeinen 已提交
5432

5433 5434
	dsi->pdev = dsidev;
	dev_set_drvdata(&dsidev->dev, dsi);
5435

5436 5437 5438
	spin_lock_init(&dsi->irq_lock);
	spin_lock_init(&dsi->errors_lock);
	dsi->errors = 0;
T
Tomi Valkeinen 已提交
5439

5440
#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
5441 5442
	spin_lock_init(&dsi->irq_stats_lock);
	dsi->irq_stats.last_reset = jiffies;
5443 5444
#endif

5445 5446
	mutex_init(&dsi->lock);
	sema_init(&dsi->bus_lock, 1);
T
Tomi Valkeinen 已提交
5447

5448 5449
	INIT_DEFERRABLE_WORK(&dsi->framedone_timeout_work,
			     dsi_framedone_timeout_work_callback);
5450

T
Tomi Valkeinen 已提交
5451
#ifdef DSI_CATCH_MISSING_TE
5452
	timer_setup(&dsi->te_timer, dsi_te_timeout, 0);
T
Tomi Valkeinen 已提交
5453
#endif
5454

5455 5456
	dsi_mem = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "proto");
	dsi->proto_base = devm_ioremap_resource(&dsidev->dev, dsi_mem);
5457 5458
	if (IS_ERR(dsi->proto_base))
		return PTR_ERR(dsi->proto_base);
5459 5460

	res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "phy");
5461 5462 5463
	dsi->phy_base = devm_ioremap_resource(&dsidev->dev, res);
	if (IS_ERR(dsi->phy_base))
		return PTR_ERR(dsi->phy_base);
5464 5465

	res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "pll");
5466 5467 5468
	dsi->pll_base = devm_ioremap_resource(&dsidev->dev, res);
	if (IS_ERR(dsi->pll_base))
		return PTR_ERR(dsi->pll_base);
5469

5470 5471
	dsi->irq = platform_get_irq(dsi->pdev, 0);
	if (dsi->irq < 0) {
5472
		DSSERR("platform_get_irq failed\n");
5473
		return -ENODEV;
5474 5475
	}

J
Julia Lawall 已提交
5476 5477
	r = devm_request_irq(&dsidev->dev, dsi->irq, omap_dsi_irq_handler,
			     IRQF_SHARED, dev_name(&dsidev->dev), dsi->pdev);
5478 5479
	if (r < 0) {
		DSSERR("request_irq failed\n");
5480
		return r;
5481
	}
T
Tomi Valkeinen 已提交
5482

5483 5484 5485 5486 5487 5488
	soc = soc_device_match(dsi_soc_devices);
	if (soc)
		dsi->data = soc->data;
	else
		dsi->data = of_match_node(dsi_of_match, dev->of_node)->data;

5489
	d = dsi->data->modules;
5490 5491
	while (d->address != 0 && d->address != dsi_mem->start)
		d++;
T
Tomi Valkeinen 已提交
5492

5493 5494 5495
	if (d->address == 0) {
		DSSERR("unsupported DSI module\n");
		return -ENODEV;
T
Tomi Valkeinen 已提交
5496 5497
	}

5498 5499
	dsi->module_id = d->id;

5500 5501
	if (dsi->data->model == DSI_MODEL_OMAP4 ||
	    dsi->data->model == DSI_MODEL_OMAP5) {
5502 5503 5504
		struct device_node *np;

		/*
5505
		 * The OMAP4/5 display DT bindings don't reference the padconf
5506 5507
		 * syscon. Our only option to retrieve it is to find it by name.
		 */
5508 5509 5510
		np = of_find_node_by_name(NULL,
			dsi->data->model == DSI_MODEL_OMAP4 ?
			"omap4_padconf_global" : "omap5_padconf_global");
5511 5512 5513 5514 5515 5516 5517
		if (!np)
			return -ENODEV;

		dsi->syscon = syscon_node_to_regmap(np);
		of_node_put(np);
	}

5518
	/* DSI VCs initialization */
5519
	for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
5520
		dsi->vc[i].source = DSI_VC_SOURCE_L4;
5521 5522
		dsi->vc[i].dssdev = NULL;
		dsi->vc[i].vc_id = 0;
5523 5524
	}

5525 5526 5527 5528
	r = dsi_get_clocks(dsidev);
	if (r)
		return r;

5529 5530
	dsi_init_pll_data(dsidev);

5531 5532
	pm_runtime_enable(&dsidev->dev);

5533 5534
	r = dsi_runtime_get(dsidev);
	if (r)
5535
		goto err_runtime_get;
T
Tomi Valkeinen 已提交
5536

5537 5538
	rev = dsi_read_reg(dsidev, DSI_REVISION);
	dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
T
Tomi Valkeinen 已提交
5539 5540
	       FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));

5541 5542
	/* DSI on OMAP3 doesn't have register DSI_GNQ, set number
	 * of data to 3 by default */
5543
	if (dsi->data->quirks & DSI_QUIRK_GNQ)
5544 5545 5546 5547
		/* NB_DATA_LANES */
		dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9);
	else
		dsi->num_lanes_supported = 3;
5548

5549 5550
	dsi->line_buffer_size = dsi_get_line_buf_size(dsidev);

5551 5552
	dsi_init_output(dsidev);

5553 5554 5555 5556
	r = dsi_probe_of(dsidev);
	if (r) {
		DSSERR("Invalid DSI DT data\n");
		goto err_probe_of;
T
Tomi Valkeinen 已提交
5557 5558
	}

5559 5560 5561 5562
	r = of_platform_populate(dsidev->dev.of_node, NULL, NULL, &dsidev->dev);
	if (r)
		DSSERR("Failed to populate DSI child devices: %d\n", r);

5563
	dsi_runtime_put(dsidev);
T
Tomi Valkeinen 已提交
5564

5565
	if (dsi->module_id == 0)
5566
		dss_debugfs_create_file("dsi1_regs", dsi1_dump_regs);
5567
	else if (dsi->module_id == 1)
5568 5569 5570
		dss_debugfs_create_file("dsi2_regs", dsi2_dump_regs);

#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
5571
	if (dsi->module_id == 0)
5572
		dss_debugfs_create_file("dsi1_irqs", dsi1_dump_irqs);
5573
	else if (dsi->module_id == 1)
5574 5575
		dss_debugfs_create_file("dsi2_irqs", dsi2_dump_irqs);
#endif
T
Tomi Valkeinen 已提交
5576

T
Tomi Valkeinen 已提交
5577
	return 0;
5578

T
Tomi Valkeinen 已提交
5579 5580 5581 5582
err_probe_of:
	dsi_uninit_output(dsidev);
	dsi_runtime_put(dsidev);

5583
err_runtime_get:
5584
	pm_runtime_disable(&dsidev->dev);
T
Tomi Valkeinen 已提交
5585 5586 5587
	return r;
}

T
Tomi Valkeinen 已提交
5588
static void dsi_unbind(struct device *dev, struct device *master, void *data)
T
Tomi Valkeinen 已提交
5589
{
T
Tomi Valkeinen 已提交
5590
	struct platform_device *dsidev = to_platform_device(dev);
5591 5592
	struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);

5593
	of_platform_depopulate(&dsidev->dev);
T
Tomi Valkeinen 已提交
5594

5595 5596
	WARN_ON(dsi->scp_clk_refcount > 0);

5597 5598
	dss_pll_unregister(&dsi->pll);

5599 5600
	dsi_uninit_output(dsidev);

5601 5602
	pm_runtime_disable(&dsidev->dev);

5603 5604 5605
	if (dsi->vdds_dsi_reg != NULL && dsi->vdds_dsi_enabled) {
		regulator_disable(dsi->vdds_dsi_reg);
		dsi->vdds_dsi_enabled = false;
5606
	}
T
Tomi Valkeinen 已提交
5607 5608 5609 5610 5611 5612
}

static const struct component_ops dsi_component_ops = {
	.bind	= dsi_bind,
	.unbind	= dsi_unbind,
};
5613

T
Tomi Valkeinen 已提交
5614 5615 5616 5617 5618 5619 5620 5621
static int dsi_probe(struct platform_device *pdev)
{
	return component_add(&pdev->dev, &dsi_component_ops);
}

static int dsi_remove(struct platform_device *pdev)
{
	component_del(&pdev->dev, &dsi_component_ops);
5622 5623 5624
	return 0;
}

5625 5626
static int dsi_runtime_suspend(struct device *dev)
{
5627 5628 5629 5630 5631 5632 5633 5634 5635
	struct platform_device *pdev = to_platform_device(dev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);

	dsi->is_enabled = false;
	/* ensure the irq handler sees the is_enabled value */
	smp_wmb();
	/* wait for current handler to finish before turning the DSI off */
	synchronize_irq(dsi->irq);

5636 5637 5638 5639 5640 5641 5642
	dispc_runtime_put();

	return 0;
}

static int dsi_runtime_resume(struct device *dev)
{
5643 5644
	struct platform_device *pdev = to_platform_device(dev);
	struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
5645 5646 5647 5648
	int r;

	r = dispc_runtime_get();
	if (r)
5649
		return r;
5650

5651 5652 5653 5654
	dsi->is_enabled = true;
	/* ensure the irq handler sees the is_enabled value */
	smp_wmb();

5655 5656 5657 5658 5659 5660 5661 5662
	return 0;
}

static const struct dev_pm_ops dsi_pm_ops = {
	.runtime_suspend = dsi_runtime_suspend,
	.runtime_resume = dsi_runtime_resume,
};

5663
struct platform_driver omap_dsihw_driver = {
T
Tomi Valkeinen 已提交
5664 5665
	.probe		= dsi_probe,
	.remove		= dsi_remove,
5666
	.driver         = {
5667
		.name   = "omapdss_dsi",
5668
		.pm	= &dsi_pm_ops,
T
Tomi Valkeinen 已提交
5669
		.of_match_table = dsi_of_match,
T
Tomi Valkeinen 已提交
5670
		.suppress_bind_attrs = true,
5671 5672
	},
};