fimc-core.c 44.5 KB
Newer Older
1 2 3
/*
 * S5P camera interface (video postprocessor) driver
 *
4
 * Copyright (c) 2010 Samsung Electronics Co., Ltd
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Sylwester Nawrocki, <s.nawrocki@samsung.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published
 * by the Free Software Foundation, either version 2 of the License,
 * or (at your option) any later version.
 */

#include <linux/module.h>
#include <linux/kernel.h>
#include <linux/version.h>
#include <linux/types.h>
#include <linux/errno.h>
#include <linux/bug.h>
#include <linux/interrupt.h>
#include <linux/device.h>
#include <linux/platform_device.h>
#include <linux/list.h>
#include <linux/io.h>
#include <linux/slab.h>
#include <linux/clk.h>
#include <media/v4l2-ioctl.h>
28 29
#include <media/videobuf2-core.h>
#include <media/videobuf2-dma-contig.h>
30 31 32

#include "fimc-core.h"

33 34 35
static char *fimc_clocks[MAX_FIMC_CLOCKS] = {
	"sclk_fimc", "fimc", "sclk_cam"
};
36 37 38

static struct fimc_fmt fimc_formats[] = {
	{
39 40 41 42 43 44 45 46
		.name		= "RGB565",
		.fourcc		= V4L2_PIX_FMT_RGB565X,
		.depth		= { 16 },
		.color		= S5P_FIMC_RGB565,
		.memplanes	= 1,
		.colplanes	= 1,
		.mbus_code	= V4L2_MBUS_FMT_RGB565_2X8_BE,
		.flags		= FMT_FLAGS_M2M,
47
	}, {
48 49 50 51 52 53 54
		.name		= "BGR666",
		.fourcc		= V4L2_PIX_FMT_BGR666,
		.depth		= { 32 },
		.color		= S5P_FIMC_RGB666,
		.memplanes	= 1,
		.colplanes	= 1,
		.flags		= FMT_FLAGS_M2M,
55
	}, {
56 57 58 59 60 61 62
		.name		= "XRGB-8-8-8-8, 32 bpp",
		.fourcc		= V4L2_PIX_FMT_RGB32,
		.depth		= { 32 },
		.color		= S5P_FIMC_RGB888,
		.memplanes	= 1,
		.colplanes	= 1,
		.flags		= FMT_FLAGS_M2M,
63
	}, {
64 65 66 67 68 69 70 71
		.name		= "YUV 4:2:2 packed, YCbYCr",
		.fourcc		= V4L2_PIX_FMT_YUYV,
		.depth		= { 16 },
		.color		= S5P_FIMC_YCBYCR422,
		.memplanes	= 1,
		.colplanes	= 1,
		.mbus_code	= V4L2_MBUS_FMT_YUYV8_2X8,
		.flags		= FMT_FLAGS_M2M | FMT_FLAGS_CAM,
72
	}, {
73 74 75 76 77 78 79 80
		.name		= "YUV 4:2:2 packed, CbYCrY",
		.fourcc		= V4L2_PIX_FMT_UYVY,
		.depth		= { 16 },
		.color		= S5P_FIMC_CBYCRY422,
		.memplanes	= 1,
		.colplanes	= 1,
		.mbus_code	= V4L2_MBUS_FMT_UYVY8_2X8,
		.flags		= FMT_FLAGS_M2M | FMT_FLAGS_CAM,
81
	}, {
82 83 84 85 86 87 88 89
		.name		= "YUV 4:2:2 packed, CrYCbY",
		.fourcc		= V4L2_PIX_FMT_VYUY,
		.depth		= { 16 },
		.color		= S5P_FIMC_CRYCBY422,
		.memplanes	= 1,
		.colplanes	= 1,
		.mbus_code	= V4L2_MBUS_FMT_VYUY8_2X8,
		.flags		= FMT_FLAGS_M2M | FMT_FLAGS_CAM,
90
	}, {
91 92 93 94 95 96 97 98
		.name		= "YUV 4:2:2 packed, YCrYCb",
		.fourcc		= V4L2_PIX_FMT_YVYU,
		.depth		= { 16 },
		.color		= S5P_FIMC_YCRYCB422,
		.memplanes	= 1,
		.colplanes	= 1,
		.mbus_code	= V4L2_MBUS_FMT_YVYU8_2X8,
		.flags		= FMT_FLAGS_M2M | FMT_FLAGS_CAM,
99
	}, {
100 101 102 103 104 105 106
		.name		= "YUV 4:2:2 planar, Y/Cb/Cr",
		.fourcc		= V4L2_PIX_FMT_YUV422P,
		.depth		= { 12 },
		.color		= S5P_FIMC_YCBYCR422,
		.memplanes	= 1,
		.colplanes	= 3,
		.flags		= FMT_FLAGS_M2M,
107
	}, {
108 109 110 111 112 113 114
		.name		= "YUV 4:2:2 planar, Y/CbCr",
		.fourcc		= V4L2_PIX_FMT_NV16,
		.depth		= { 16 },
		.color		= S5P_FIMC_YCBYCR422,
		.memplanes	= 1,
		.colplanes	= 2,
		.flags		= FMT_FLAGS_M2M,
115
	}, {
116 117 118 119 120 121 122
		.name		= "YUV 4:2:2 planar, Y/CrCb",
		.fourcc		= V4L2_PIX_FMT_NV61,
		.depth		= { 16 },
		.color		= S5P_FIMC_YCRYCB422,
		.memplanes	= 1,
		.colplanes	= 2,
		.flags		= FMT_FLAGS_M2M,
123
	}, {
124 125 126 127 128 129 130
		.name		= "YUV 4:2:0 planar, YCbCr",
		.fourcc		= V4L2_PIX_FMT_YUV420,
		.depth		= { 12 },
		.color		= S5P_FIMC_YCBCR420,
		.memplanes	= 1,
		.colplanes	= 3,
		.flags		= FMT_FLAGS_M2M,
131
	}, {
132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162
		.name		= "YUV 4:2:0 planar, Y/CbCr",
		.fourcc		= V4L2_PIX_FMT_NV12,
		.depth		= { 12 },
		.color		= S5P_FIMC_YCBCR420,
		.memplanes	= 1,
		.colplanes	= 2,
		.flags		= FMT_FLAGS_M2M,
	}, {
		.name		= "YUV 4:2:0 non-contiguous 2-planar, Y/CbCr",
		.fourcc		= V4L2_PIX_FMT_NV12M,
		.color		= S5P_FIMC_YCBCR420,
		.depth		= { 8, 4 },
		.memplanes	= 2,
		.colplanes	= 2,
		.flags		= FMT_FLAGS_M2M,
	}, {
		.name		= "YUV 4:2:0 non-contiguous 3-planar, Y/Cb/Cr",
		.fourcc		= V4L2_PIX_FMT_YUV420M,
		.color		= S5P_FIMC_YCBCR420,
		.depth		= { 8, 2, 2 },
		.memplanes	= 3,
		.colplanes	= 3,
		.flags		= FMT_FLAGS_M2M,
	}, {
		.name		= "YUV 4:2:0 non-contiguous 2-planar, Y/CbCr, tiled",
		.fourcc		= V4L2_PIX_FMT_NV12MT,
		.color		= S5P_FIMC_YCBCR420,
		.depth		= { 8, 4 },
		.memplanes	= 2,
		.colplanes	= 2,
		.flags		= FMT_FLAGS_M2M,
163
	},
164
};
165 166 167 168 169 170 171 172 173

static struct v4l2_queryctrl fimc_ctrls[] = {
	{
		.id		= V4L2_CID_HFLIP,
		.type		= V4L2_CTRL_TYPE_BOOLEAN,
		.name		= "Horizontal flip",
		.minimum	= 0,
		.maximum	= 1,
		.default_value	= 0,
174
	}, {
175 176 177 178 179 180
		.id		= V4L2_CID_VFLIP,
		.type		= V4L2_CTRL_TYPE_BOOLEAN,
		.name		= "Vertical flip",
		.minimum	= 0,
		.maximum	= 1,
		.default_value	= 0,
181
	}, {
182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202
		.id		= V4L2_CID_ROTATE,
		.type		= V4L2_CTRL_TYPE_INTEGER,
		.name		= "Rotation (CCW)",
		.minimum	= 0,
		.maximum	= 270,
		.step		= 90,
		.default_value	= 0,
	},
};


static struct v4l2_queryctrl *get_ctrl(int id)
{
	int i;

	for (i = 0; i < ARRAY_SIZE(fimc_ctrls); ++i)
		if (id == fimc_ctrls[i].id)
			return &fimc_ctrls[i];
	return NULL;
}

203
int fimc_check_scaler_ratio(int sw, int sh, int dw, int dh, int rot)
204
{
205
	int tx, ty;
206

207 208 209
	if (rot == 90 || rot == 270) {
		ty = dw;
		tx = dh;
210
	} else {
211 212
		tx = dw;
		ty = dh;
213 214
	}

215 216 217
	if ((sw >= SCALER_MAX_HRATIO * tx) || (sh >= SCALER_MAX_VRATIO * ty))
		return -EINVAL;

218 219 220 221 222
	return 0;
}

static int fimc_get_scaler_factor(u32 src, u32 tar, u32 *ratio, u32 *shift)
{
223 224 225
	u32 sh = 6;

	if (src >= 64 * tar)
226
		return -EINVAL;
227 228 229 230 231 232 233

	while (sh--) {
		u32 tmp = 1 << sh;
		if (src >= tar * tmp) {
			*shift = sh, *ratio = tmp;
			return 0;
		}
234 235
	}

236 237 238 239
	*shift = 0, *ratio = 1;

	dbg("s: %d, t: %d, shift: %d, ratio: %d",
	    src, tar, *shift, *ratio);
240 241 242
	return 0;
}

243
int fimc_set_scaler_info(struct fimc_ctx *ctx)
244 245 246 247
{
	struct fimc_scaler *sc = &ctx->scaler;
	struct fimc_frame *s_frame = &ctx->s_frame;
	struct fimc_frame *d_frame = &ctx->d_frame;
248
	struct samsung_fimc_variant *variant = ctx->fimc_dev->variant;
249 250 251
	int tx, ty, sx, sy;
	int ret;

252 253 254 255 256 257 258
	if (ctx->rotation == 90 || ctx->rotation == 270) {
		ty = d_frame->width;
		tx = d_frame->height;
	} else {
		tx = d_frame->width;
		ty = d_frame->height;
	}
259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286
	if (tx <= 0 || ty <= 0) {
		v4l2_err(&ctx->fimc_dev->m2m.v4l2_dev,
			"invalid target size: %d x %d", tx, ty);
		return -EINVAL;
	}

	sx = s_frame->width;
	sy = s_frame->height;
	if (sx <= 0 || sy <= 0) {
		err("invalid source size: %d x %d", sx, sy);
		return -EINVAL;
	}

	sc->real_width = sx;
	sc->real_height = sy;
	dbg("sx= %d, sy= %d, tx= %d, ty= %d", sx, sy, tx, ty);

	ret = fimc_get_scaler_factor(sx, tx, &sc->pre_hratio, &sc->hfactor);
	if (ret)
		return ret;

	ret = fimc_get_scaler_factor(sy, ty,  &sc->pre_vratio, &sc->vfactor);
	if (ret)
		return ret;

	sc->pre_dst_width = sx / sc->pre_hratio;
	sc->pre_dst_height = sy / sc->pre_vratio;

287 288 289 290 291 292 293 294
	if (variant->has_mainscaler_ext) {
		sc->main_hratio = (sx << 14) / (tx << sc->hfactor);
		sc->main_vratio = (sy << 14) / (ty << sc->vfactor);
	} else {
		sc->main_hratio = (sx << 8) / (tx << sc->hfactor);
		sc->main_vratio = (sy << 8) / (ty << sc->vfactor);

	}
295 296 297 298 299 300 301 302 303 304 305 306 307 308 309

	sc->scaleup_h = (tx >= sx) ? 1 : 0;
	sc->scaleup_v = (ty >= sy) ? 1 : 0;

	/* check to see if input and output size/format differ */
	if (s_frame->fmt->color == d_frame->fmt->color
		&& s_frame->width == d_frame->width
		&& s_frame->height == d_frame->height)
		sc->copy_mode = 1;
	else
		sc->copy_mode = 0;

	return 0;
}

310
static void fimc_m2m_job_finish(struct fimc_ctx *ctx, int vb_state)
311
{
312
	struct vb2_buffer *src_vb, *dst_vb;
313 314
	struct fimc_dev *fimc = ctx->fimc_dev;

315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333
	if (!ctx || !ctx->m2m_ctx)
		return;

	src_vb = v4l2_m2m_src_buf_remove(ctx->m2m_ctx);
	dst_vb = v4l2_m2m_dst_buf_remove(ctx->m2m_ctx);

	if (src_vb && dst_vb) {
		v4l2_m2m_buf_done(src_vb, vb_state);
		v4l2_m2m_buf_done(dst_vb, vb_state);
		v4l2_m2m_job_finish(fimc->m2m.m2m_dev, ctx->m2m_ctx);
	}
}

/* Complete the transaction which has been scheduled for execution. */
static void fimc_m2m_shutdown(struct fimc_ctx *ctx)
{
	struct fimc_dev *fimc = ctx->fimc_dev;
	int ret;

334
	if (!fimc_m2m_pending(fimc))
335
		return;
336

337
	fimc_ctx_state_lock_set(FIMC_CTX_SHUT, ctx);
338

339 340
	ret = wait_event_timeout(fimc->irq_queue,
			   !fimc_ctx_state_is_set(FIMC_CTX_SHUT, ctx),
341
			   FIMC_SHUTDOWN_TIMEOUT);
342 343 344 345 346 347 348 349 350 351 352 353 354 355
	/*
	 * In case of a timeout the buffers are not released in the interrupt
	 * handler so return them here with the error flag set, if there are
	 * any on the queue.
	 */
	if (ret == 0)
		fimc_m2m_job_finish(ctx, VB2_BUF_STATE_ERROR);
}

static int stop_streaming(struct vb2_queue *q)
{
	struct fimc_ctx *ctx = q->drv_priv;

	fimc_m2m_shutdown(ctx);
356 357 358 359

	return 0;
}

360
static void fimc_capture_irq_handler(struct fimc_dev *fimc)
361 362
{
	struct fimc_vid_cap *cap = &fimc->vid_cap;
363
	struct fimc_vid_buffer *v_buf;
364

365 366
	if (!list_empty(&cap->active_buf_q) &&
	    test_bit(ST_CAPT_RUN, &fimc->state)) {
367
		v_buf = active_queue_pop(cap);
368
		vb2_buffer_done(&v_buf->vb, VB2_BUF_STATE_DONE);
369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389
	}

	if (test_and_clear_bit(ST_CAPT_SHUT, &fimc->state)) {
		wake_up(&fimc->irq_queue);
		return;
	}

	if (!list_empty(&cap->pending_buf_q)) {

		v_buf = pending_queue_pop(cap);
		fimc_hw_set_output_addr(fimc, &v_buf->paddr, cap->buf_index);
		v_buf->index = cap->buf_index;

		/* Move the buffer to the capture active queue */
		active_queue_add(cap, v_buf);

		dbg("next frame: %d, done frame: %d",
		    fimc_hw_get_frame_index(fimc), v_buf->index);

		if (++cap->buf_index >= FIMC_MAX_OUT_BUFS)
			cap->buf_index = 0;
390 391 392 393
	}

	if (cap->active_buf_cnt == 0) {
		clear_bit(ST_CAPT_RUN, &fimc->state);
394

395 396 397 398
		if (++cap->buf_index >= FIMC_MAX_OUT_BUFS)
			cap->buf_index = 0;
	} else {
		set_bit(ST_CAPT_RUN, &fimc->state);
399 400
	}

401
	dbg("frame: %d, active_buf_cnt: %d",
402 403
	    fimc_hw_get_frame_index(fimc), cap->active_buf_cnt);
}
404 405 406

static irqreturn_t fimc_isr(int irq, void *priv)
{
407
	struct fimc_dev *fimc = priv;
408
	struct fimc_vid_cap *cap = &fimc->vid_cap;
409
	struct fimc_ctx *ctx;
410 411 412

	fimc_hw_clear_irq(fimc);

413 414 415 416
	if (test_and_clear_bit(ST_M2M_PEND, &fimc->state)) {
		ctx = v4l2_m2m_get_curr_priv(fimc->m2m.m2m_dev);
		if (ctx != NULL) {
			fimc_m2m_job_finish(ctx, VB2_BUF_STATE_DONE);
417

418 419 420 421 422 423
			spin_lock(&ctx->slock);
			if (ctx->state & FIMC_CTX_SHUT) {
				ctx->state &= ~FIMC_CTX_SHUT;
				wake_up(&fimc->irq_queue);
			}
			spin_unlock(&ctx->slock);
424
		}
425

426
		return IRQ_HANDLED;
427 428
	}

429 430
	spin_lock(&fimc->slock);

431 432
	if (test_bit(ST_CAPT_PEND, &fimc->state)) {
		fimc_capture_irq_handler(fimc);
433

434 435 436 437
		if (cap->active_buf_cnt == 1) {
			fimc_deactivate_capture(fimc);
			clear_bit(ST_CAPT_STREAM, &fimc->state);
		}
438 439 440 441 442 443
	}

	spin_unlock(&fimc->slock);
	return IRQ_HANDLED;
}

444
/* The color format (colplanes, memplanes) must be already configured. */
445
int fimc_prepare_addr(struct fimc_ctx *ctx, struct vb2_buffer *vb,
446
		      struct fimc_frame *frame, struct fimc_addr *paddr)
447 448
{
	int ret = 0;
449
	u32 pix_size;
450

451
	if (vb == NULL || frame == NULL)
452 453 454 455
		return -EINVAL;

	pix_size = frame->width * frame->height;

456 457 458 459
	dbg("memplanes= %d, colplanes= %d, pix_size= %d",
		frame->fmt->memplanes, frame->fmt->colplanes, pix_size);

	paddr->y = vb2_dma_contig_plane_paddr(vb, 0);
460

461 462
	if (frame->fmt->memplanes == 1) {
		switch (frame->fmt->colplanes) {
463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484
		case 1:
			paddr->cb = 0;
			paddr->cr = 0;
			break;
		case 2:
			/* decompose Y into Y/Cb */
			paddr->cb = (u32)(paddr->y + pix_size);
			paddr->cr = 0;
			break;
		case 3:
			paddr->cb = (u32)(paddr->y + pix_size);
			/* decompose Y into Y/Cb/Cr */
			if (S5P_FIMC_YCBCR420 == frame->fmt->color)
				paddr->cr = (u32)(paddr->cb
						+ (pix_size >> 2));
			else /* 422 */
				paddr->cr = (u32)(paddr->cb
						+ (pix_size >> 1));
			break;
		default:
			return -EINVAL;
		}
485 486 487 488 489 490
	} else {
		if (frame->fmt->memplanes >= 2)
			paddr->cb = vb2_dma_contig_plane_paddr(vb, 1);

		if (frame->fmt->memplanes == 3)
			paddr->cr = vb2_dma_contig_plane_paddr(vb, 2);
491 492
	}

493 494
	dbg("PHYS_ADDR: y= 0x%X  cb= 0x%X cr= 0x%X ret= %d",
	    paddr->y, paddr->cb, paddr->cr, ret);
495 496 497 498 499 500 501 502 503 504 505 506 507 508

	return ret;
}

/* Set order for 1 and 2 plane YCBCR 4:2:2 formats. */
static void fimc_set_yuv_order(struct fimc_ctx *ctx)
{
	/* The one only mode supported in SoC. */
	ctx->in_order_2p = S5P_FIMC_LSB_CRCB;
	ctx->out_order_2p = S5P_FIMC_LSB_CRCB;

	/* Set order for 1 plane input formats. */
	switch (ctx->s_frame.fmt->color) {
	case S5P_FIMC_YCRYCB422:
509
		ctx->in_order_1p = S5P_MSCTRL_ORDER422_CBYCRY;
510 511
		break;
	case S5P_FIMC_CBYCRY422:
512
		ctx->in_order_1p = S5P_MSCTRL_ORDER422_YCRYCB;
513 514
		break;
	case S5P_FIMC_CRYCBY422:
515
		ctx->in_order_1p = S5P_MSCTRL_ORDER422_YCBYCR;
516 517 518
		break;
	case S5P_FIMC_YCBYCR422:
	default:
519
		ctx->in_order_1p = S5P_MSCTRL_ORDER422_CRYCBY;
520 521 522 523 524 525
		break;
	}
	dbg("ctx->in_order_1p= %d", ctx->in_order_1p);

	switch (ctx->d_frame.fmt->color) {
	case S5P_FIMC_YCRYCB422:
526
		ctx->out_order_1p = S5P_CIOCTRL_ORDER422_CBYCRY;
527 528
		break;
	case S5P_FIMC_CBYCRY422:
529
		ctx->out_order_1p = S5P_CIOCTRL_ORDER422_YCRYCB;
530 531
		break;
	case S5P_FIMC_CRYCBY422:
532
		ctx->out_order_1p = S5P_CIOCTRL_ORDER422_YCBYCR;
533 534 535
		break;
	case S5P_FIMC_YCBYCR422:
	default:
536
		ctx->out_order_1p = S5P_CIOCTRL_ORDER422_CRYCBY;
537 538 539 540 541
		break;
	}
	dbg("ctx->out_order_1p= %d", ctx->out_order_1p);
}

542 543 544
static void fimc_prepare_dma_offset(struct fimc_ctx *ctx, struct fimc_frame *f)
{
	struct samsung_fimc_variant *variant = ctx->fimc_dev->variant;
545 546 547 548
	u32 i, depth = 0;

	for (i = 0; i < f->fmt->colplanes; i++)
		depth += f->fmt->depth[i];
549 550 551

	f->dma_offset.y_h = f->offs_h;
	if (!variant->pix_hoff)
552
		f->dma_offset.y_h *= (depth >> 3);
553 554 555 556 557 558 559 560 561 562

	f->dma_offset.y_v = f->offs_v;

	f->dma_offset.cb_h = f->offs_h;
	f->dma_offset.cb_v = f->offs_v;

	f->dma_offset.cr_h = f->offs_h;
	f->dma_offset.cr_v = f->offs_v;

	if (!variant->pix_hoff) {
563
		if (f->fmt->colplanes == 3) {
564 565 566 567 568 569 570 571 572 573 574 575 576
			f->dma_offset.cb_h >>= 1;
			f->dma_offset.cr_h >>= 1;
		}
		if (f->fmt->color == S5P_FIMC_YCBCR420) {
			f->dma_offset.cb_v >>= 1;
			f->dma_offset.cr_v >>= 1;
		}
	}

	dbg("in_offset: color= %d, y_h= %d, y_v= %d",
	    f->fmt->color, f->dma_offset.y_h, f->dma_offset.y_v);
}

577 578 579 580 581 582 583 584 585
/**
 * fimc_prepare_config - check dimensions, operation and color mode
 *			 and pre-calculate offset and the scaling coefficients.
 *
 * @ctx: hardware context information
 * @flags: flags indicating which parameters to check/update
 *
 * Return: 0 if dimensions are valid or non zero otherwise.
 */
586
int fimc_prepare_config(struct fimc_ctx *ctx, u32 flags)
587 588
{
	struct fimc_frame *s_frame, *d_frame;
589
	struct vb2_buffer *vb = NULL;
590 591 592 593 594 595
	int ret = 0;

	s_frame = &ctx->s_frame;
	d_frame = &ctx->d_frame;

	if (flags & FIMC_PARAMS) {
596 597 598
		/* Prepare the DMA offset ratios for scaler. */
		fimc_prepare_dma_offset(ctx, &ctx->s_frame);
		fimc_prepare_dma_offset(ctx, &ctx->d_frame);
599 600 601 602 603 604

		if (s_frame->height > (SCALER_MAX_VRATIO * d_frame->height) ||
		    s_frame->width > (SCALER_MAX_HRATIO * d_frame->width)) {
			err("out of scaler range");
			return -EINVAL;
		}
605
		fimc_set_yuv_order(ctx);
606 607 608 609 610 611
	}

	/* Input DMA mode is not allowed when the scaler is disabled. */
	ctx->scaler.enabled = 1;

	if (flags & FIMC_SRC_ADDR) {
612 613
		vb = v4l2_m2m_next_src_buf(ctx->m2m_ctx);
		ret = fimc_prepare_addr(ctx, vb, s_frame, &s_frame->paddr);
614 615 616 617 618
		if (ret)
			return ret;
	}

	if (flags & FIMC_DST_ADDR) {
619 620
		vb = v4l2_m2m_next_dst_buf(ctx->m2m_ctx);
		ret = fimc_prepare_addr(ctx, vb, d_frame, &d_frame->paddr);
621 622 623 624 625 626 627 628 629 630 631 632
	}

	return ret;
}

static void fimc_dma_run(void *priv)
{
	struct fimc_ctx *ctx = priv;
	struct fimc_dev *fimc;
	unsigned long flags;
	u32 ret;

633
	if (WARN(!ctx, "null hardware context\n"))
634 635 636 637 638 639 640 641 642
		return;

	fimc = ctx->fimc_dev;

	spin_lock_irqsave(&ctx->slock, flags);
	set_bit(ST_M2M_PEND, &fimc->state);

	ctx->state |= (FIMC_SRC_ADDR | FIMC_DST_ADDR);
	ret = fimc_prepare_config(ctx, ctx->state);
643
	if (ret)
644
		goto dma_unlock;
645

646 647
	/* Reconfigure hardware if the context has changed. */
	if (fimc->m2m.ctx != ctx) {
648
		ctx->state |= FIMC_PARAMS;
649 650
		fimc->m2m.ctx = ctx;
	}
651

652
	spin_lock(&fimc->slock);
653 654 655 656 657
	fimc_hw_set_input_addr(fimc, &ctx->s_frame.paddr);

	if (ctx->state & FIMC_PARAMS) {
		fimc_hw_set_input_path(ctx);
		fimc_hw_set_in_dma(ctx);
658 659 660
		ret = fimc_set_scaler_info(ctx);
		if (ret) {
			spin_unlock(&fimc->slock);
661 662
			goto dma_unlock;
		}
663
		fimc_hw_set_prescaler(ctx);
664
		fimc_hw_set_mainscaler(ctx);
665 666 667 668 669 670 671
		fimc_hw_set_target_format(ctx);
		fimc_hw_set_rotation(ctx);
		fimc_hw_set_effect(ctx);
	}

	fimc_hw_set_output_path(ctx);
	if (ctx->state & (FIMC_DST_ADDR | FIMC_PARAMS))
672
		fimc_hw_set_output_addr(fimc, &ctx->d_frame.paddr, -1);
673 674 675 676

	if (ctx->state & FIMC_PARAMS)
		fimc_hw_set_out_dma(ctx);

677
	fimc_activate_capture(ctx);
678

679 680
	ctx->state &= (FIMC_CTX_M2M | FIMC_CTX_CAP |
		       FIMC_SRC_FMT | FIMC_DST_FMT);
681
	fimc_hw_activate_input_dma(fimc, true);
682
	spin_unlock(&fimc->slock);
683 684 685 686 687

dma_unlock:
	spin_unlock_irqrestore(&ctx->slock, flags);
}

688 689
static void fimc_job_abort(void *priv)
{
690
	fimc_m2m_shutdown(priv);
691
}
692

693
static int fimc_queue_setup(struct vb2_queue *vq, unsigned int *num_buffers,
694 695
			    unsigned int *num_planes, unsigned long sizes[],
			    void *allocators[])
696
{
697
	struct fimc_ctx *ctx = vb2_get_drv_priv(vq);
698 699 700 701 702 703
	struct fimc_frame *f;
	int i;

	f = ctx_get_frame(ctx, vq->type);
	if (IS_ERR(f))
		return PTR_ERR(f);
704

705 706 707 708 709 710
	/*
	 * Return number of non-contigous planes (plane buffers)
	 * depending on the configured color format.
	 */
	if (f->fmt)
		*num_planes = f->fmt->memplanes;
711

712 713 714 715
	for (i = 0; i < f->fmt->memplanes; i++) {
		sizes[i] = (f->width * f->height * f->fmt->depth[i]) >> 3;
		allocators[i] = ctx->fimc_dev->alloc_ctx;
	}
716

717 718
	if (*num_buffers == 0)
		*num_buffers = 1;
719 720 721 722

	return 0;
}

723
static int fimc_buf_prepare(struct vb2_buffer *vb)
724
{
725
	struct fimc_ctx *ctx = vb2_get_drv_priv(vb->vb2_queue);
726
	struct fimc_frame *frame;
727
	int i;
728

729
	frame = ctx_get_frame(ctx, vb->vb2_queue->type);
730 731
	if (IS_ERR(frame))
		return PTR_ERR(frame);
732

733 734
	for (i = 0; i < frame->fmt->memplanes; i++)
		vb2_set_plane_payload(vb, i, frame->payload[i]);
735 736 737 738

	return 0;
}

739
static void fimc_buf_queue(struct vb2_buffer *vb)
740
{
741
	struct fimc_ctx *ctx = vb2_get_drv_priv(vb->vb2_queue);
742 743 744

	dbg("ctx: %p, ctx->state: 0x%x", ctx, ctx->state);

745 746 747
	if (ctx->m2m_ctx)
		v4l2_m2m_buf_queue(ctx->m2m_ctx, vb);
}
748

749 750 751 752 753
static void fimc_lock(struct vb2_queue *vq)
{
	struct fimc_ctx *ctx = vb2_get_drv_priv(vq);
	mutex_lock(&ctx->fimc_dev->lock);
}
754

755 756 757 758
static void fimc_unlock(struct vb2_queue *vq)
{
	struct fimc_ctx *ctx = vb2_get_drv_priv(vq);
	mutex_unlock(&ctx->fimc_dev->lock);
759 760
}

761 762 763 764 765 766
struct vb2_ops fimc_qops = {
	.queue_setup	 = fimc_queue_setup,
	.buf_prepare	 = fimc_buf_prepare,
	.buf_queue	 = fimc_buf_queue,
	.wait_prepare	 = fimc_unlock,
	.wait_finish	 = fimc_lock,
767
	.stop_streaming	 = stop_streaming,
768 769 770 771 772 773 774 775 776 777 778 779 780
};

static int fimc_m2m_querycap(struct file *file, void *priv,
			   struct v4l2_capability *cap)
{
	struct fimc_ctx *ctx = file->private_data;
	struct fimc_dev *fimc = ctx->fimc_dev;

	strncpy(cap->driver, fimc->pdev->name, sizeof(cap->driver) - 1);
	strncpy(cap->card, fimc->pdev->name, sizeof(cap->card) - 1);
	cap->bus_info[0] = 0;
	cap->version = KERNEL_VERSION(1, 0, 0);
	cap->capabilities = V4L2_CAP_STREAMING |
781 782
		V4L2_CAP_VIDEO_CAPTURE | V4L2_CAP_VIDEO_OUTPUT |
		V4L2_CAP_VIDEO_CAPTURE_MPLANE | V4L2_CAP_VIDEO_OUTPUT_MPLANE;
783 784 785 786

	return 0;
}

787
int fimc_vidioc_enum_fmt_mplane(struct file *file, void *priv,
788 789 790 791 792 793 794 795 796 797
				struct v4l2_fmtdesc *f)
{
	struct fimc_fmt *fmt;

	if (f->index >= ARRAY_SIZE(fimc_formats))
		return -EINVAL;

	fmt = &fimc_formats[f->index];
	strncpy(f->description, fmt->name, sizeof(f->description) - 1);
	f->pixelformat = fmt->fourcc;
798

799 800 801
	return 0;
}

802 803
int fimc_vidioc_g_fmt_mplane(struct file *file, void *priv,
			     struct v4l2_format *f)
804 805 806 807
{
	struct fimc_ctx *ctx = priv;
	struct fimc_frame *frame;

808
	frame = ctx_get_frame(ctx, f->type);
809 810
	if (IS_ERR(frame))
		return PTR_ERR(frame);
811 812 813 814 815 816 817 818 819

	f->fmt.pix.width	= frame->width;
	f->fmt.pix.height	= frame->height;
	f->fmt.pix.field	= V4L2_FIELD_NONE;
	f->fmt.pix.pixelformat	= frame->fmt->fourcc;

	return 0;
}

820
struct fimc_fmt *find_format(struct v4l2_format *f, unsigned int mask)
821 822 823 824 825 826
{
	struct fimc_fmt *fmt;
	unsigned int i;

	for (i = 0; i < ARRAY_SIZE(fimc_formats); ++i) {
		fmt = &fimc_formats[i];
827 828
		if (fmt->fourcc == f->fmt.pix.pixelformat &&
		   (fmt->flags & mask))
829 830 831
			break;
	}

832
	return (i == ARRAY_SIZE(fimc_formats)) ? NULL : fmt;
833 834
}

835 836
struct fimc_fmt *find_mbus_format(struct v4l2_mbus_framefmt *f,
				  unsigned int mask)
837 838
{
	struct fimc_fmt *fmt;
839 840 841 842 843 844 845 846 847 848 849 850
	unsigned int i;

	for (i = 0; i < ARRAY_SIZE(fimc_formats); ++i) {
		fmt = &fimc_formats[i];
		if (fmt->mbus_code == f->code && (fmt->flags & mask))
			break;
	}

	return (i == ARRAY_SIZE(fimc_formats)) ? NULL : fmt;
}


851 852
int fimc_vidioc_try_fmt_mplane(struct file *file, void *priv,
			       struct v4l2_format *f)
853
{
854 855 856
	struct fimc_ctx *ctx = priv;
	struct fimc_dev *fimc = ctx->fimc_dev;
	struct samsung_fimc_variant *variant = fimc->variant;
857
	struct v4l2_pix_format_mplane *pix = &f->fmt.pix_mp;
858 859
	struct fimc_fmt *fmt;
	u32 max_width, mod_x, mod_y, mask;
860 861
	int i, is_output = 0;

862

863
	if (f->type == V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE) {
864
		if (fimc_ctx_state_is_set(FIMC_CTX_CAP, ctx))
865 866
			return -EINVAL;
		is_output = 1;
867
	} else if (f->type != V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE) {
868 869 870
		return -EINVAL;
	}

871
	dbg("w: %d, h: %d", pix->width, pix->height);
872 873 874 875 876 877

	mask = is_output ? FMT_FLAGS_M2M : FMT_FLAGS_M2M | FMT_FLAGS_CAM;
	fmt = find_format(f, mask);
	if (!fmt) {
		v4l2_err(&fimc->m2m.v4l2_dev, "Fourcc format (0x%X) invalid.\n",
			 pix->pixelformat);
878
		return -EINVAL;
879 880
	}

881 882 883
	if (pix->field == V4L2_FIELD_ANY)
		pix->field = V4L2_FIELD_NONE;
	else if (V4L2_FIELD_NONE != pix->field)
884
		return -EINVAL;
885

886
	if (is_output) {
887
		max_width = variant->pix_limit->scaler_dis_w;
888
		mod_x = ffs(variant->min_inp_pixsize) - 1;
889
	} else {
890
		max_width = variant->pix_limit->out_rot_dis_w;
891
		mod_x = ffs(variant->min_out_pixsize) - 1;
892 893 894
	}

	if (tiled_fmt(fmt)) {
895 896 897
		mod_x = 6; /* 64 x 32 pixels tile */
		mod_y = 5;
	} else {
898
		if (fimc->id == 1 && variant->pix_hoff)
899 900 901
			mod_y = fimc_fmt_is_rgb(fmt->color) ? 0 : 1;
		else
			mod_y = mod_x;
902 903
	}

904
	dbg("mod_x: %d, mod_y: %d, max_w: %d", mod_x, mod_y, max_width);
905

906
	v4l_bound_align_image(&pix->width, 16, max_width, mod_x,
907
		&pix->height, 8, variant->pix_limit->scaler_dis_w, mod_y, 0);
908

909 910 911 912 913 914 915 916 917 918
	pix->num_planes = fmt->memplanes;

	for (i = 0; i < pix->num_planes; ++i) {
		int bpl = pix->plane_fmt[i].bytesperline;

		dbg("[%d] bpl: %d, depth: %d, w: %d, h: %d",
		    i, bpl, fmt->depth[i], pix->width, pix->height);

		if (!bpl || (bpl * 8 / fmt->depth[i]) > pix->width)
			bpl = (pix->width * fmt->depth[0]) >> 3;
919

920 921
		if (!pix->plane_fmt[i].sizeimage)
			pix->plane_fmt[i].sizeimage = pix->height * bpl;
922

923 924 925 926 927 928
		pix->plane_fmt[i].bytesperline = bpl;

		dbg("[%d]: bpl: %d, sizeimage: %d",
		    i, pix->plane_fmt[i].bytesperline,
		    pix->plane_fmt[i].sizeimage);
	}
929

930
	return 0;
931
}
932

933 934
static int fimc_m2m_s_fmt_mplane(struct file *file, void *priv,
				 struct v4l2_format *f)
935 936
{
	struct fimc_ctx *ctx = priv;
937
	struct fimc_dev *fimc = ctx->fimc_dev;
938
	struct vb2_queue *vq;
939
	struct fimc_frame *frame;
940 941
	struct v4l2_pix_format_mplane *pix;
	int i, ret = 0;
942

943
	ret = fimc_vidioc_try_fmt_mplane(file, priv, f);
944 945 946
	if (ret)
		return ret;

947
	vq = v4l2_m2m_get_vq(ctx->m2m_ctx, f->type);
948

949
	if (vb2_is_streaming(vq)) {
950 951
		v4l2_err(&fimc->m2m.v4l2_dev, "queue (%d) busy\n", f->type);
		return -EBUSY;
952
	}
953

954
	if (f->type == V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE) {
955
		frame = &ctx->s_frame;
956
	} else if (f->type == V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE) {
957 958
		frame = &ctx->d_frame;
	} else {
959
		v4l2_err(&fimc->m2m.v4l2_dev,
960
			 "Wrong buffer/video queue type (%d)\n", f->type);
961
		return -EINVAL;
962 963
	}

964
	pix = &f->fmt.pix_mp;
965
	frame->fmt = find_format(f, FMT_FLAGS_M2M);
966 967
	if (!frame->fmt)
		return -EINVAL;
968

969 970 971 972 973
	for (i = 0; i < frame->fmt->colplanes; i++)
		frame->payload[i] = pix->plane_fmt[i].bytesperline * pix->height;

	frame->f_width	= pix->plane_fmt[0].bytesperline * 8 /
		frame->fmt->depth[0];
974 975 976 977
	frame->f_height	= pix->height;
	frame->width	= pix->width;
	frame->height	= pix->height;
	frame->o_width	= pix->width;
978
	frame->o_height = pix->height;
979 980 981
	frame->offs_h	= 0;
	frame->offs_v	= 0;

982 983 984 985
	if (f->type == V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE)
		fimc_ctx_state_lock_set(FIMC_PARAMS | FIMC_DST_FMT, ctx);
	else
		fimc_ctx_state_lock_set(FIMC_PARAMS | FIMC_SRC_FMT, ctx);
986

987
	dbg("f_w: %d, f_h: %d", frame->f_width, frame->f_height);
988

989
	return 0;
990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024
}

static int fimc_m2m_reqbufs(struct file *file, void *priv,
			  struct v4l2_requestbuffers *reqbufs)
{
	struct fimc_ctx *ctx = priv;
	return v4l2_m2m_reqbufs(file, ctx->m2m_ctx, reqbufs);
}

static int fimc_m2m_querybuf(struct file *file, void *priv,
			   struct v4l2_buffer *buf)
{
	struct fimc_ctx *ctx = priv;
	return v4l2_m2m_querybuf(file, ctx->m2m_ctx, buf);
}

static int fimc_m2m_qbuf(struct file *file, void *priv,
			  struct v4l2_buffer *buf)
{
	struct fimc_ctx *ctx = priv;

	return v4l2_m2m_qbuf(file, ctx->m2m_ctx, buf);
}

static int fimc_m2m_dqbuf(struct file *file, void *priv,
			   struct v4l2_buffer *buf)
{
	struct fimc_ctx *ctx = priv;
	return v4l2_m2m_dqbuf(file, ctx->m2m_ctx, buf);
}

static int fimc_m2m_streamon(struct file *file, void *priv,
			   enum v4l2_buf_type type)
{
	struct fimc_ctx *ctx = priv;
1025 1026

	/* The source and target color format need to be set */
1027
	if (V4L2_TYPE_IS_OUTPUT(type)) {
1028
		if (!fimc_ctx_state_is_set(FIMC_SRC_FMT, ctx))
1029
			return -EINVAL;
1030
	} else if (!fimc_ctx_state_is_set(FIMC_DST_FMT, ctx)) {
1031
		return -EINVAL;
1032
	}
1033

1034 1035 1036 1037 1038 1039 1040 1041 1042 1043
	return v4l2_m2m_streamon(file, ctx->m2m_ctx, type);
}

static int fimc_m2m_streamoff(struct file *file, void *priv,
			    enum v4l2_buf_type type)
{
	struct fimc_ctx *ctx = priv;
	return v4l2_m2m_streamoff(file, ctx->m2m_ctx, type);
}

1044
int fimc_vidioc_queryctrl(struct file *file, void *priv,
1045 1046
			    struct v4l2_queryctrl *qc)
{
1047
	struct fimc_ctx *ctx = priv;
1048
	struct v4l2_queryctrl *c;
1049
	int ret = -EINVAL;
1050

1051
	c = get_ctrl(qc->id);
1052 1053 1054 1055 1056
	if (c) {
		*qc = *c;
		return 0;
	}

1057
	if (fimc_ctx_state_is_set(FIMC_CTX_CAP, ctx)) {
1058
		return v4l2_subdev_call(ctx->fimc_dev->vid_cap.sd,
1059
					core, queryctrl, qc);
1060 1061
	}
	return ret;
1062 1063
}

1064
int fimc_vidioc_g_ctrl(struct file *file, void *priv,
1065 1066 1067
			 struct v4l2_control *ctrl)
{
	struct fimc_ctx *ctx = priv;
1068
	struct fimc_dev *fimc = ctx->fimc_dev;
1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080

	switch (ctrl->id) {
	case V4L2_CID_HFLIP:
		ctrl->value = (FLIP_X_AXIS & ctx->flip) ? 1 : 0;
		break;
	case V4L2_CID_VFLIP:
		ctrl->value = (FLIP_Y_AXIS & ctx->flip) ? 1 : 0;
		break;
	case V4L2_CID_ROTATE:
		ctrl->value = ctx->rotation;
		break;
	default:
1081
		if (fimc_ctx_state_is_set(FIMC_CTX_CAP, ctx)) {
1082 1083
			return v4l2_subdev_call(fimc->vid_cap.sd, core,
						g_ctrl, ctrl);
1084
		} else {
1085
			v4l2_err(&fimc->m2m.v4l2_dev, "Invalid control\n");
1086
			return -EINVAL;
1087
		}
1088 1089
	}
	dbg("ctrl->value= %d", ctrl->value);
1090

1091
	return 0;
1092 1093
}

1094
int check_ctrl_val(struct fimc_ctx *ctx,  struct v4l2_control *ctrl)
1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110
{
	struct v4l2_queryctrl *c;
	c = get_ctrl(ctrl->id);
	if (!c)
		return -EINVAL;

	if (ctrl->value < c->minimum || ctrl->value > c->maximum
		|| (c->step != 0 && ctrl->value % c->step != 0)) {
		v4l2_err(&ctx->fimc_dev->m2m.v4l2_dev,
		"Invalid control value\n");
		return -ERANGE;
	}

	return 0;
}

1111
int fimc_s_ctrl(struct fimc_ctx *ctx, struct v4l2_control *ctrl)
1112 1113
{
	struct samsung_fimc_variant *variant = ctx->fimc_dev->variant;
1114
	struct fimc_dev *fimc = ctx->fimc_dev;
1115
	int ret = 0;
1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132

	switch (ctrl->id) {
	case V4L2_CID_HFLIP:
		if (ctrl->value)
			ctx->flip |= FLIP_X_AXIS;
		else
			ctx->flip &= ~FLIP_X_AXIS;
		break;

	case V4L2_CID_VFLIP:
		if (ctrl->value)
			ctx->flip |= FLIP_Y_AXIS;
		else
			ctx->flip &= ~FLIP_Y_AXIS;
		break;

	case V4L2_CID_ROTATE:
1133
		if (fimc_ctx_state_is_set(FIMC_DST_FMT | FIMC_SRC_FMT, ctx)) {
1134
			ret = fimc_check_scaler_ratio(ctx->s_frame.width,
1135 1136 1137 1138 1139 1140 1141
					ctx->s_frame.height, ctx->d_frame.width,
					ctx->d_frame.height, ctrl->value);
		}

		if (ret) {
			v4l2_err(&fimc->m2m.v4l2_dev, "Out of scaler range\n");
			return -EINVAL;
1142 1143
		}

1144 1145
		/* Check for the output rotator availability */
		if ((ctrl->value == 90 || ctrl->value == 270) &&
1146
		    (ctx->in_path == FIMC_DMA && !variant->has_out_rot))
1147
			return -EINVAL;
1148
		ctx->rotation = ctrl->value;
1149 1150 1151
		break;

	default:
1152
		v4l2_err(&fimc->m2m.v4l2_dev, "Invalid control\n");
1153 1154
		return -EINVAL;
	}
1155 1156

	fimc_ctx_state_lock_set(FIMC_PARAMS, ctx);
1157

1158 1159 1160
	return 0;
}

1161
static int fimc_m2m_s_ctrl(struct file *file, void *priv,
1162
			   struct v4l2_control *ctrl)
1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173
{
	struct fimc_ctx *ctx = priv;
	int ret = 0;

	ret = check_ctrl_val(ctx, ctrl);
	if (ret)
		return ret;

	ret = fimc_s_ctrl(ctx, ctrl);
	return 0;
}
1174

1175
static int fimc_m2m_cropcap(struct file *file, void *fh,
1176
			struct v4l2_cropcap *cr)
1177 1178 1179 1180
{
	struct fimc_frame *frame;
	struct fimc_ctx *ctx = fh;

1181
	frame = ctx_get_frame(ctx, cr->type);
1182 1183
	if (IS_ERR(frame))
		return PTR_ERR(frame);
1184

1185 1186 1187 1188 1189 1190
	cr->bounds.left		= 0;
	cr->bounds.top		= 0;
	cr->bounds.width	= frame->f_width;
	cr->bounds.height	= frame->f_height;
	cr->defrect		= cr->bounds;

1191 1192 1193
	return 0;
}

1194
static int fimc_m2m_g_crop(struct file *file, void *fh, struct v4l2_crop *cr)
1195 1196 1197 1198
{
	struct fimc_frame *frame;
	struct fimc_ctx *ctx = file->private_data;

1199
	frame = ctx_get_frame(ctx, cr->type);
1200 1201
	if (IS_ERR(frame))
		return PTR_ERR(frame);
1202 1203 1204 1205 1206 1207 1208 1209 1210

	cr->c.left = frame->offs_h;
	cr->c.top = frame->offs_v;
	cr->c.width = frame->width;
	cr->c.height = frame->height;

	return 0;
}

1211
int fimc_try_crop(struct fimc_ctx *ctx, struct v4l2_crop *cr)
1212 1213 1214
{
	struct fimc_dev *fimc = ctx->fimc_dev;
	struct fimc_frame *f;
1215
	u32 min_size, halign, depth = 0;
1216
	bool is_capture_ctx;
1217
	int i;
1218

1219 1220 1221 1222 1223 1224
	if (cr->c.top < 0 || cr->c.left < 0) {
		v4l2_err(&fimc->m2m.v4l2_dev,
			"doesn't support negative values for top & left\n");
		return -EINVAL;
	}

1225 1226
	is_capture_ctx = fimc_ctx_state_is_set(FIMC_CTX_CAP, ctx);

1227
	if (cr->type == V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE)
1228
		f = is_capture_ctx ? &ctx->s_frame : &ctx->d_frame;
1229
	else if (cr->type == V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE &&
1230
		 !is_capture_ctx)
1231 1232 1233
		f = &ctx->s_frame;
	else
		return -EINVAL;
1234

1235 1236
	min_size = (f == &ctx->s_frame) ?
		fimc->variant->min_inp_pixsize : fimc->variant->min_out_pixsize;
1237

1238 1239 1240 1241 1242
	/* Get pixel alignment constraints. */
	if (is_capture_ctx) {
		min_size = 16;
		halign = 4;
	} else {
1243 1244 1245 1246
		if (fimc->id == 1 && fimc->variant->pix_hoff)
			halign = fimc_fmt_is_rgb(f->fmt->color) ? 0 : 1;
		else
			halign = ffs(min_size) - 1;
1247 1248
	}

1249 1250 1251
	for (i = 0; i < f->fmt->colplanes; i++)
		depth += f->fmt->depth[i];

1252 1253 1254
	v4l_bound_align_image(&cr->c.width, min_size, f->o_width,
			      ffs(min_size) - 1,
			      &cr->c.height, min_size, f->o_height,
1255
			      halign, 64/(ALIGN(depth, 8)));
1256 1257 1258 1259 1260 1261 1262 1263

	/* adjust left/top if cropping rectangle is out of bounds */
	if (cr->c.left + cr->c.width > f->o_width)
		cr->c.left = f->o_width - cr->c.width;
	if (cr->c.top + cr->c.height > f->o_height)
		cr->c.top = f->o_height - cr->c.height;

	cr->c.left = round_down(cr->c.left, min_size);
1264
	cr->c.top  = round_down(cr->c.top, is_capture_ctx ? 16 : 8);
1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283

	dbg("l:%d, t:%d, w:%d, h:%d, f_w: %d, f_h: %d",
	    cr->c.left, cr->c.top, cr->c.width, cr->c.height,
	    f->f_width, f->f_height);

	return 0;
}

static int fimc_m2m_s_crop(struct file *file, void *fh, struct v4l2_crop *cr)
{
	struct fimc_ctx *ctx = file->private_data;
	struct fimc_dev *fimc = ctx->fimc_dev;
	struct fimc_frame *f;
	int ret;

	ret = fimc_try_crop(ctx, cr);
	if (ret)
		return ret;

1284
	f = (cr->type == V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE) ?
1285 1286
		&ctx->s_frame : &ctx->d_frame;

1287
	/* Check to see if scaling ratio is within supported range */
1288
	if (fimc_ctx_state_is_set(FIMC_DST_FMT | FIMC_SRC_FMT, ctx)) {
1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299
		if (cr->type == V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE) {
			ret = fimc_check_scaler_ratio(cr->c.width, cr->c.height,
						      ctx->d_frame.width,
						      ctx->d_frame.height,
						      ctx->rotation);
		} else {
			ret = fimc_check_scaler_ratio(ctx->s_frame.width,
						      ctx->s_frame.height,
						      cr->c.width, cr->c.height,
						      ctx->rotation);
		}
1300
		if (ret) {
1301
			v4l2_err(&fimc->m2m.v4l2_dev, "Out of scaler range\n");
1302
			return -EINVAL;
1303 1304
		}
	}
1305

1306 1307
	f->offs_h = cr->c.left;
	f->offs_v = cr->c.top;
1308
	f->width  = cr->c.width;
1309
	f->height = cr->c.height;
1310

1311 1312
	fimc_ctx_state_lock_set(FIMC_PARAMS, ctx);

1313 1314 1315 1316 1317 1318
	return 0;
}

static const struct v4l2_ioctl_ops fimc_m2m_ioctl_ops = {
	.vidioc_querycap		= fimc_m2m_querycap,

1319 1320
	.vidioc_enum_fmt_vid_cap_mplane	= fimc_vidioc_enum_fmt_mplane,
	.vidioc_enum_fmt_vid_out_mplane	= fimc_vidioc_enum_fmt_mplane,
1321

1322 1323
	.vidioc_g_fmt_vid_cap_mplane	= fimc_vidioc_g_fmt_mplane,
	.vidioc_g_fmt_vid_out_mplane	= fimc_vidioc_g_fmt_mplane,
1324

1325 1326
	.vidioc_try_fmt_vid_cap_mplane	= fimc_vidioc_try_fmt_mplane,
	.vidioc_try_fmt_vid_out_mplane	= fimc_vidioc_try_fmt_mplane,
1327

1328 1329
	.vidioc_s_fmt_vid_cap_mplane	= fimc_m2m_s_fmt_mplane,
	.vidioc_s_fmt_vid_out_mplane	= fimc_m2m_s_fmt_mplane,
1330 1331 1332 1333 1334 1335 1336 1337 1338 1339

	.vidioc_reqbufs			= fimc_m2m_reqbufs,
	.vidioc_querybuf		= fimc_m2m_querybuf,

	.vidioc_qbuf			= fimc_m2m_qbuf,
	.vidioc_dqbuf			= fimc_m2m_dqbuf,

	.vidioc_streamon		= fimc_m2m_streamon,
	.vidioc_streamoff		= fimc_m2m_streamoff,

1340 1341
	.vidioc_queryctrl		= fimc_vidioc_queryctrl,
	.vidioc_g_ctrl			= fimc_vidioc_g_ctrl,
1342 1343
	.vidioc_s_ctrl			= fimc_m2m_s_ctrl,

1344
	.vidioc_g_crop			= fimc_m2m_g_crop,
1345
	.vidioc_s_crop			= fimc_m2m_s_crop,
1346
	.vidioc_cropcap			= fimc_m2m_cropcap
1347 1348 1349

};

1350 1351
static int queue_init(void *priv, struct vb2_queue *src_vq,
		      struct vb2_queue *dst_vq)
1352 1353
{
	struct fimc_ctx *ctx = priv;
1354 1355 1356 1357 1358 1359 1360 1361 1362
	int ret;

	memset(src_vq, 0, sizeof(*src_vq));
	src_vq->type = V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE;
	src_vq->io_modes = VB2_MMAP | VB2_USERPTR;
	src_vq->drv_priv = ctx;
	src_vq->ops = &fimc_qops;
	src_vq->mem_ops = &vb2_dma_contig_memops;
	src_vq->buf_struct_size = sizeof(struct v4l2_m2m_buffer);
1363

1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376
	ret = vb2_queue_init(src_vq);
	if (ret)
		return ret;

	memset(dst_vq, 0, sizeof(*dst_vq));
	dst_vq->type = V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE;
	dst_vq->io_modes = VB2_MMAP | VB2_USERPTR;
	dst_vq->drv_priv = ctx;
	dst_vq->ops = &fimc_qops;
	dst_vq->mem_ops = &vb2_dma_contig_memops;
	dst_vq->buf_struct_size = sizeof(struct v4l2_m2m_buffer);

	return vb2_queue_init(dst_vq);
1377 1378 1379 1380 1381 1382
}

static int fimc_m2m_open(struct file *file)
{
	struct fimc_dev *fimc = video_drvdata(file);
	struct fimc_ctx *ctx = NULL;
1383 1384 1385 1386 1387 1388 1389 1390

	dbg("pid: %d, state: 0x%lx, refcnt: %d",
		task_pid_nr(current), fimc->state, fimc->vid_cap.refcnt);

	/*
	 * Return if the corresponding video capture node
	 * is already opened.
	 */
1391 1392
	if (fimc->vid_cap.refcnt > 0)
		return -EBUSY;
1393

1394 1395 1396 1397
	fimc->m2m.refcnt++;
	set_bit(ST_OUTDMA_RUN, &fimc->state);

	ctx = kzalloc(sizeof *ctx, GFP_KERNEL);
1398 1399
	if (!ctx)
		return -ENOMEM;
1400 1401 1402

	file->private_data = ctx;
	ctx->fimc_dev = fimc;
1403
	/* Default color format */
1404 1405
	ctx->s_frame.fmt = &fimc_formats[0];
	ctx->d_frame.fmt = &fimc_formats[0];
1406 1407
	/* Setup the device context for mem2mem mode. */
	ctx->state = FIMC_CTX_M2M;
1408 1409 1410 1411 1412
	ctx->flags = 0;
	ctx->in_path = FIMC_DMA;
	ctx->out_path = FIMC_DMA;
	spin_lock_init(&ctx->slock);

1413
	ctx->m2m_ctx = v4l2_m2m_ctx_init(fimc->m2m.m2m_dev, ctx, queue_init);
1414
	if (IS_ERR(ctx->m2m_ctx)) {
1415
		int err = PTR_ERR(ctx->m2m_ctx);
1416
		kfree(ctx);
1417
		return err;
1418
	}
1419

1420
	return 0;
1421 1422 1423 1424 1425 1426 1427
}

static int fimc_m2m_release(struct file *file)
{
	struct fimc_ctx *ctx = file->private_data;
	struct fimc_dev *fimc = ctx->fimc_dev;

1428 1429 1430
	dbg("pid: %d, state: 0x%lx, refcnt= %d",
		task_pid_nr(current), fimc->state, fimc->m2m.refcnt);

1431 1432 1433 1434
	v4l2_m2m_ctx_release(ctx->m2m_ctx);
	kfree(ctx);
	if (--fimc->m2m.refcnt <= 0)
		clear_bit(ST_OUTDMA_RUN, &fimc->state);
1435

1436 1437 1438 1439 1440 1441 1442
	return 0;
}

static unsigned int fimc_m2m_poll(struct file *file,
				     struct poll_table_struct *wait)
{
	struct fimc_ctx *ctx = file->private_data;
1443

1444 1445 1446 1447 1448 1449 1450
	return v4l2_m2m_poll(file, ctx->m2m_ctx, wait);
}


static int fimc_m2m_mmap(struct file *file, struct vm_area_struct *vma)
{
	struct fimc_ctx *ctx = file->private_data;
1451

1452 1453 1454 1455 1456 1457 1458 1459
	return v4l2_m2m_mmap(file, ctx->m2m_ctx, vma);
}

static const struct v4l2_file_operations fimc_m2m_fops = {
	.owner		= THIS_MODULE,
	.open		= fimc_m2m_open,
	.release	= fimc_m2m_release,
	.poll		= fimc_m2m_poll,
1460
	.unlocked_ioctl	= video_ioctl2,
1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488
	.mmap		= fimc_m2m_mmap,
};

static struct v4l2_m2m_ops m2m_ops = {
	.device_run	= fimc_dma_run,
	.job_abort	= fimc_job_abort,
};

static int fimc_register_m2m_device(struct fimc_dev *fimc)
{
	struct video_device *vfd;
	struct platform_device *pdev;
	struct v4l2_device *v4l2_dev;
	int ret = 0;

	if (!fimc)
		return -ENODEV;

	pdev = fimc->pdev;
	v4l2_dev = &fimc->m2m.v4l2_dev;

	/* set name if it is empty */
	if (!v4l2_dev->name[0])
		snprintf(v4l2_dev->name, sizeof(v4l2_dev->name),
			 "%s.m2m", dev_name(&pdev->dev));

	ret = v4l2_device_register(&pdev->dev, v4l2_dev);
	if (ret)
1489
		goto err_m2m_r1;
1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500

	vfd = video_device_alloc();
	if (!vfd) {
		v4l2_err(v4l2_dev, "Failed to allocate video device\n");
		goto err_m2m_r1;
	}

	vfd->fops	= &fimc_m2m_fops;
	vfd->ioctl_ops	= &fimc_m2m_ioctl_ops;
	vfd->minor	= -1;
	vfd->release	= video_device_release;
1501
	vfd->lock	= &fimc->lock;
1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541

	snprintf(vfd->name, sizeof(vfd->name), "%s:m2m", dev_name(&pdev->dev));

	video_set_drvdata(vfd, fimc);
	platform_set_drvdata(pdev, fimc);

	fimc->m2m.vfd = vfd;
	fimc->m2m.m2m_dev = v4l2_m2m_init(&m2m_ops);
	if (IS_ERR(fimc->m2m.m2m_dev)) {
		v4l2_err(v4l2_dev, "failed to initialize v4l2-m2m device\n");
		ret = PTR_ERR(fimc->m2m.m2m_dev);
		goto err_m2m_r2;
	}

	ret = video_register_device(vfd, VFL_TYPE_GRABBER, -1);
	if (ret) {
		v4l2_err(v4l2_dev,
			 "%s(): failed to register video device\n", __func__);
		goto err_m2m_r3;
	}
	v4l2_info(v4l2_dev,
		  "FIMC m2m driver registered as /dev/video%d\n", vfd->num);

	return 0;

err_m2m_r3:
	v4l2_m2m_release(fimc->m2m.m2m_dev);
err_m2m_r2:
	video_device_release(fimc->m2m.vfd);
err_m2m_r1:
	v4l2_device_unregister(v4l2_dev);

	return ret;
}

static void fimc_unregister_m2m_device(struct fimc_dev *fimc)
{
	if (fimc) {
		v4l2_m2m_release(fimc->m2m.m2m_dev);
		video_unregister_device(fimc->m2m.vfd);
1542

1543 1544 1545 1546 1547 1548 1549
		v4l2_device_unregister(&fimc->m2m.v4l2_dev);
	}
}

static void fimc_clk_release(struct fimc_dev *fimc)
{
	int i;
1550
	for (i = 0; i < fimc->num_clocks; i++) {
1551 1552 1553 1554 1555 1556 1557 1558 1559 1560
		if (fimc->clock[i]) {
			clk_disable(fimc->clock[i]);
			clk_put(fimc->clock[i]);
		}
	}
}

static int fimc_clk_get(struct fimc_dev *fimc)
{
	int i;
1561 1562 1563 1564 1565 1566
	for (i = 0; i < fimc->num_clocks; i++) {
		fimc->clock[i] = clk_get(&fimc->pdev->dev, fimc_clocks[i]);

		if (!IS_ERR_OR_NULL(fimc->clock[i])) {
			clk_enable(fimc->clock[i]);
			continue;
1567
		}
1568 1569 1570
		dev_err(&fimc->pdev->dev, "failed to get fimc clock: %s\n",
			fimc_clocks[i]);
		return -ENXIO;
1571 1572 1573 1574 1575 1576 1577 1578 1579
	}
	return 0;
}

static int fimc_probe(struct platform_device *pdev)
{
	struct fimc_dev *fimc;
	struct resource *res;
	struct samsung_fimc_driverdata *drv_data;
1580
	struct s5p_platform_fimc *pdata;
1581
	int ret = 0;
1582
	int cap_input_index = -1;
1583 1584 1585 1586 1587 1588

	dev_dbg(&pdev->dev, "%s():\n", __func__);

	drv_data = (struct samsung_fimc_driverdata *)
		platform_get_device_id(pdev)->driver_data;

1589
	if (pdev->id >= drv_data->num_entities) {
1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601
		dev_err(&pdev->dev, "Invalid platform device id: %d\n",
			pdev->id);
		return -EINVAL;
	}

	fimc = kzalloc(sizeof(struct fimc_dev), GFP_KERNEL);
	if (!fimc)
		return -ENOMEM;

	fimc->id = pdev->id;
	fimc->variant = drv_data->variant[fimc->id];
	fimc->pdev = pdev;
1602 1603
	pdata = pdev->dev.platform_data;
	fimc->pdata = pdata;
1604 1605
	fimc->state = ST_IDLE;

1606
	init_waitqueue_head(&fimc->irq_queue);
1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632
	spin_lock_init(&fimc->slock);

	mutex_init(&fimc->lock);

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!res) {
		dev_err(&pdev->dev, "failed to find the registers\n");
		ret = -ENOENT;
		goto err_info;
	}

	fimc->regs_res = request_mem_region(res->start, resource_size(res),
			dev_name(&pdev->dev));
	if (!fimc->regs_res) {
		dev_err(&pdev->dev, "failed to obtain register region\n");
		ret = -ENOENT;
		goto err_info;
	}

	fimc->regs = ioremap(res->start, resource_size(res));
	if (!fimc->regs) {
		dev_err(&pdev->dev, "failed to map registers\n");
		ret = -ENXIO;
		goto err_req_region;
	}

1633
	fimc->num_clocks = MAX_FIMC_CLOCKS - 1;
1634 1635 1636 1637 1638

	/* Check if a video capture node needs to be registered. */
	if (pdata && pdata->num_clients > 0) {
		cap_input_index = 0;
		fimc->num_clocks++;
1639 1640
	}

1641 1642 1643
	ret = fimc_clk_get(fimc);
	if (ret)
		goto err_regs_unmap;
1644
	clk_set_rate(fimc->clock[CLK_BUS], drv_data->lclk_frequency);
1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661

	res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
	if (!res) {
		dev_err(&pdev->dev, "failed to get IRQ resource\n");
		ret = -ENXIO;
		goto err_clk;
	}
	fimc->irq = res->start;

	fimc_hw_reset(fimc);

	ret = request_irq(fimc->irq, fimc_isr, 0, pdev->name, fimc);
	if (ret) {
		dev_err(&pdev->dev, "failed to install irq (%d)\n", ret);
		goto err_clk;
	}

1662 1663 1664 1665 1666 1667 1668
	/* Initialize contiguous memory allocator */
	fimc->alloc_ctx = vb2_dma_contig_init_ctx(&fimc->pdev->dev);
	if (IS_ERR(fimc->alloc_ctx)) {
		ret = PTR_ERR(fimc->alloc_ctx);
		goto err_irq;
	}

1669 1670
	ret = fimc_register_m2m_device(fimc);
	if (ret)
1671
		goto err_irq;
1672

1673
	/* At least one camera sensor is required to register capture node */
1674 1675 1676 1677 1678
	if (cap_input_index >= 0) {
		ret = fimc_register_capture_device(fimc);
		if (ret)
			goto err_m2m;
		clk_disable(fimc->clock[CLK_CAM]);
1679
	}
1680 1681 1682 1683 1684 1685 1686
	/*
	 * Exclude the additional output DMA address registers by masking
	 * them out on HW revisions that provide extended capabilites.
	 */
	if (fimc->variant->out_buf_count > 4)
		fimc_hw_set_dma_seq(fimc, 0xF);

1687 1688 1689 1690 1691
	dev_dbg(&pdev->dev, "%s(): fimc-%d registered successfully\n",
		__func__, fimc->id);

	return 0;

1692 1693
err_m2m:
	fimc_unregister_m2m_device(fimc);
1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704
err_irq:
	free_irq(fimc->irq, fimc);
err_clk:
	fimc_clk_release(fimc);
err_regs_unmap:
	iounmap(fimc->regs);
err_req_region:
	release_resource(fimc->regs_res);
	kfree(fimc->regs_res);
err_info:
	kfree(fimc);
1705

1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717
	return ret;
}

static int __devexit fimc_remove(struct platform_device *pdev)
{
	struct fimc_dev *fimc =
		(struct fimc_dev *)platform_get_drvdata(pdev);

	free_irq(fimc->irq, fimc);
	fimc_hw_reset(fimc);

	fimc_unregister_m2m_device(fimc);
1718 1719
	fimc_unregister_capture_device(fimc);

1720
	fimc_clk_release(fimc);
1721 1722 1723

	vb2_dma_contig_cleanup_ctx(fimc->alloc_ctx);

1724 1725 1726 1727
	iounmap(fimc->regs);
	release_resource(fimc->regs_res);
	kfree(fimc->regs_res);
	kfree(fimc);
1728 1729

	dev_info(&pdev->dev, "%s driver unloaded\n", pdev->name);
1730 1731 1732
	return 0;
}

1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763
/* Image pixel limits, similar across several FIMC HW revisions. */
static struct fimc_pix_limit s5p_pix_limit[3] = {
	[0] = {
		.scaler_en_w	= 3264,
		.scaler_dis_w	= 8192,
		.in_rot_en_h	= 1920,
		.in_rot_dis_w	= 8192,
		.out_rot_en_w	= 1920,
		.out_rot_dis_w	= 4224,
	},
	[1] = {
		.scaler_en_w	= 4224,
		.scaler_dis_w	= 8192,
		.in_rot_en_h	= 1920,
		.in_rot_dis_w	= 8192,
		.out_rot_en_w	= 1920,
		.out_rot_dis_w	= 4224,
	},
	[2] = {
		.scaler_en_w	= 1920,
		.scaler_dis_w	= 8192,
		.in_rot_en_h	= 1280,
		.in_rot_dis_w	= 8192,
		.out_rot_en_w	= 1280,
		.out_rot_dis_w	= 1920,
	},
};

static struct samsung_fimc_variant fimc0_variant_s5p = {
	.has_inp_rot	 = 1,
	.has_out_rot	 = 1,
1764 1765
	.min_inp_pixsize = 16,
	.min_out_pixsize = 16,
1766 1767 1768
	.hor_offs_align	 = 8,
	.out_buf_count	 = 4,
	.pix_limit	 = &s5p_pix_limit[0],
1769 1770 1771 1772 1773
};

static struct samsung_fimc_variant fimc2_variant_s5p = {
	.min_inp_pixsize = 16,
	.min_out_pixsize = 16,
1774 1775 1776
	.hor_offs_align	 = 8,
	.out_buf_count	 = 4,
	.pix_limit = &s5p_pix_limit[1],
1777 1778
};

1779 1780 1781 1782
static struct samsung_fimc_variant fimc0_variant_s5pv210 = {
	.pix_hoff	 = 1,
	.has_inp_rot	 = 1,
	.has_out_rot	 = 1,
1783
	.min_inp_pixsize = 16,
1784
	.min_out_pixsize = 16,
1785 1786 1787 1788
	.hor_offs_align	 = 8,
	.out_buf_count	 = 4,
	.pix_limit	 = &s5p_pix_limit[1],
};
1789

1790 1791 1792 1793
static struct samsung_fimc_variant fimc1_variant_s5pv210 = {
	.pix_hoff	 = 1,
	.has_inp_rot	 = 1,
	.has_out_rot	 = 1,
1794
	.has_mainscaler_ext = 1,
1795 1796 1797 1798 1799
	.min_inp_pixsize = 16,
	.min_out_pixsize = 16,
	.hor_offs_align	 = 1,
	.out_buf_count	 = 4,
	.pix_limit	 = &s5p_pix_limit[2],
1800 1801 1802
};

static struct samsung_fimc_variant fimc2_variant_s5pv210 = {
1803
	.pix_hoff	 = 1,
1804
	.min_inp_pixsize = 16,
1805
	.min_out_pixsize = 16,
1806 1807 1808 1809
	.hor_offs_align	 = 8,
	.out_buf_count	 = 4,
	.pix_limit	 = &s5p_pix_limit[2],
};
1810

1811 1812 1813 1814
static struct samsung_fimc_variant fimc0_variant_s5pv310 = {
	.pix_hoff	 = 1,
	.has_inp_rot	 = 1,
	.has_out_rot	 = 1,
1815
	.has_cistatus2	 = 1,
1816
	.has_mainscaler_ext = 1,
1817 1818 1819 1820 1821 1822 1823 1824 1825
	.min_inp_pixsize = 16,
	.min_out_pixsize = 16,
	.hor_offs_align	 = 1,
	.out_buf_count	 = 32,
	.pix_limit	 = &s5p_pix_limit[1],
};

static struct samsung_fimc_variant fimc2_variant_s5pv310 = {
	.pix_hoff	 = 1,
1826
	.has_cistatus2	 = 1,
1827
	.has_mainscaler_ext = 1,
1828 1829 1830 1831 1832
	.min_inp_pixsize = 16,
	.min_out_pixsize = 16,
	.hor_offs_align	 = 1,
	.out_buf_count	 = 32,
	.pix_limit	 = &s5p_pix_limit[2],
1833 1834
};

1835
/* S5PC100 */
1836 1837
static struct samsung_fimc_driverdata fimc_drvdata_s5p = {
	.variant = {
1838 1839
		[0] = &fimc0_variant_s5p,
		[1] = &fimc0_variant_s5p,
1840 1841
		[2] = &fimc2_variant_s5p,
	},
1842 1843
	.num_entities = 3,
	.lclk_frequency = 133000000UL,
1844 1845
};

1846
/* S5PV210, S5PC110 */
1847 1848
static struct samsung_fimc_driverdata fimc_drvdata_s5pv210 = {
	.variant = {
1849 1850
		[0] = &fimc0_variant_s5pv210,
		[1] = &fimc1_variant_s5pv210,
1851 1852
		[2] = &fimc2_variant_s5pv210,
	},
1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866
	.num_entities = 3,
	.lclk_frequency = 166000000UL,
};

/* S5PV310, S5PC210 */
static struct samsung_fimc_driverdata fimc_drvdata_s5pv310 = {
	.variant = {
		[0] = &fimc0_variant_s5pv310,
		[1] = &fimc0_variant_s5pv310,
		[2] = &fimc0_variant_s5pv310,
		[3] = &fimc2_variant_s5pv310,
	},
	.num_entities = 4,
	.lclk_frequency = 166000000UL,
1867 1868 1869 1870 1871 1872 1873 1874 1875
};

static struct platform_device_id fimc_driver_ids[] = {
	{
		.name		= "s5p-fimc",
		.driver_data	= (unsigned long)&fimc_drvdata_s5p,
	}, {
		.name		= "s5pv210-fimc",
		.driver_data	= (unsigned long)&fimc_drvdata_s5pv210,
1876 1877 1878
	}, {
		.name		= "s5pv310-fimc",
		.driver_data	= (unsigned long)&fimc_drvdata_s5pv310,
1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895
	},
	{},
};
MODULE_DEVICE_TABLE(platform, fimc_driver_ids);

static struct platform_driver fimc_driver = {
	.probe		= fimc_probe,
	.remove	= __devexit_p(fimc_remove),
	.id_table	= fimc_driver_ids,
	.driver = {
		.name	= MODULE_NAME,
		.owner	= THIS_MODULE,
	}
};

static int __init fimc_init(void)
{
1896 1897 1898 1899
	int ret = platform_driver_register(&fimc_driver);
	if (ret)
		err("platform_driver_register failed: %d\n", ret);
	return ret;
1900 1901 1902 1903 1904 1905 1906 1907 1908 1909
}

static void __exit fimc_exit(void)
{
	platform_driver_unregister(&fimc_driver);
}

module_init(fimc_init);
module_exit(fimc_exit);

1910 1911
MODULE_AUTHOR("Sylwester Nawrocki <s.nawrocki@samsung.com>");
MODULE_DESCRIPTION("S5P FIMC camera host interface/video postprocessor driver");
1912
MODULE_LICENSE("GPL");