sdhci-esdhc-imx.c 43.2 KB
Newer Older
1 2 3 4 5 6
/*
 * Freescale eSDHC i.MX controller driver for the platform bus.
 *
 * derived from the OF-version.
 *
 * Copyright (c) 2010 Pengutronix e.K.
7
 *   Author: Wolfram Sang <kernel@pengutronix.de>
8 9 10 11 12 13 14 15 16 17
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License.
 */

#include <linux/io.h>
#include <linux/delay.h>
#include <linux/err.h>
#include <linux/clk.h>
18
#include <linux/gpio.h>
19
#include <linux/module.h>
20
#include <linux/slab.h>
21
#include <linux/mmc/host.h>
22 23
#include <linux/mmc/mmc.h>
#include <linux/mmc/sdio.h>
24
#include <linux/mmc/slot-gpio.h>
25 26 27
#include <linux/of.h>
#include <linux/of_device.h>
#include <linux/of_gpio.h>
28
#include <linux/pinctrl/consumer.h>
29
#include <linux/platform_data/mmc-esdhc-imx.h>
30
#include <linux/pm_runtime.h>
31 32 33
#include "sdhci-pltfm.h"
#include "sdhci-esdhc.h"

34
#define ESDHC_SYS_CTRL_DTOCV_MASK	0x0f
35
#define	ESDHC_CTRL_D3CD			0x08
36
#define ESDHC_BURST_LEN_EN_INCR		(1 << 27)
37
/* VENDOR SPEC register */
38 39
#define ESDHC_VENDOR_SPEC		0xc0
#define  ESDHC_VENDOR_SPEC_SDIO_QUIRK	(1 << 1)
40
#define  ESDHC_VENDOR_SPEC_VSELECT	(1 << 1)
41
#define  ESDHC_VENDOR_SPEC_FRC_SDCLK_ON	(1 << 8)
42
#define ESDHC_WTMK_LVL			0x44
43
#define  ESDHC_WTMK_DEFAULT_VAL		0x10401040
44 45 46 47 48 49
#define  ESDHC_WTMK_LVL_RD_WML_MASK	0x000000FF
#define  ESDHC_WTMK_LVL_RD_WML_SHIFT	0
#define  ESDHC_WTMK_LVL_WR_WML_MASK	0x00FF0000
#define  ESDHC_WTMK_LVL_WR_WML_SHIFT	16
#define  ESDHC_WTMK_LVL_WML_VAL_DEF	64
#define  ESDHC_WTMK_LVL_WML_VAL_MAX	128
50
#define ESDHC_MIX_CTRL			0x48
51
#define  ESDHC_MIX_CTRL_DDREN		(1 << 3)
52
#define  ESDHC_MIX_CTRL_AC23EN		(1 << 7)
53 54
#define  ESDHC_MIX_CTRL_EXE_TUNE	(1 << 22)
#define  ESDHC_MIX_CTRL_SMPCLK_SEL	(1 << 23)
55
#define  ESDHC_MIX_CTRL_AUTO_TUNE_EN	(1 << 24)
56
#define  ESDHC_MIX_CTRL_FBCLK_SEL	(1 << 25)
57
#define  ESDHC_MIX_CTRL_HS400_EN	(1 << 26)
58 59
/* Bits 3 and 6 are not SDHCI standard definitions */
#define  ESDHC_MIX_CTRL_SDHCI_MASK	0xb7
60 61
/* Tuning bits */
#define  ESDHC_MIX_CTRL_TUNING_MASK	0x03c00000
62

63 64 65 66 67
/* dll control register */
#define ESDHC_DLL_CTRL			0x60
#define ESDHC_DLL_OVERRIDE_VAL_SHIFT	9
#define ESDHC_DLL_OVERRIDE_EN_SHIFT	8

68 69 70 71 72 73
/* tune control register */
#define ESDHC_TUNE_CTRL_STATUS		0x68
#define  ESDHC_TUNE_CTRL_STEP		1
#define  ESDHC_TUNE_CTRL_MIN		0
#define  ESDHC_TUNE_CTRL_MAX		((1 << 7) - 1)

74 75 76 77 78 79 80 81 82 83
/* strobe dll register */
#define ESDHC_STROBE_DLL_CTRL		0x70
#define ESDHC_STROBE_DLL_CTRL_ENABLE	(1 << 0)
#define ESDHC_STROBE_DLL_CTRL_RESET	(1 << 1)
#define ESDHC_STROBE_DLL_CTRL_SLV_DLY_TARGET_SHIFT	3

#define ESDHC_STROBE_DLL_STATUS		0x74
#define ESDHC_STROBE_DLL_STS_REF_LOCK	(1 << 1)
#define ESDHC_STROBE_DLL_STS_SLV_LOCK	0x1

84 85 86
#define ESDHC_TUNING_CTRL		0xcc
#define ESDHC_STD_TUNING_EN		(1 << 24)
/* NOTE: the minimum valid tuning start tap for mx6sl is 1 */
87 88
#define ESDHC_TUNING_START_TAP_DEFAULT	0x1
#define ESDHC_TUNING_START_TAP_MASK	0xff
89
#define ESDHC_TUNING_STEP_MASK		0x00070000
90
#define ESDHC_TUNING_STEP_SHIFT		16
91

92 93 94 95
/* pinctrl state */
#define ESDHC_PINCTRL_STATE_100MHZ	"state_100mhz"
#define ESDHC_PINCTRL_STATE_200MHZ	"state_200mhz"

96 97 98 99 100 101 102
/*
 * Our interpretation of the SDHCI_HOST_CONTROL register
 */
#define ESDHC_CTRL_4BITBUS		(0x1 << 1)
#define ESDHC_CTRL_8BITBUS		(0x2 << 1)
#define ESDHC_CTRL_BUSWIDTH_MASK	(0x3 << 1)

R
Richard Zhu 已提交
103
/*
104
 * There is an INT DMA ERR mismatch between eSDHC and STD SDHC SPEC:
R
Richard Zhu 已提交
105 106 107 108
 * Bit25 is used in STD SPEC, and is reserved in fsl eSDHC design,
 * but bit28 is used as the INT DMA ERR in fsl eSDHC design.
 * Define this macro DMA error INT for fsl eSDHC
 */
109
#define ESDHC_INT_VENDOR_SPEC_DMA_ERR	(1 << 28)
R
Richard Zhu 已提交
110

111 112 113 114 115 116 117 118
/*
 * The CMDTYPE of the CMD register (offset 0xE) should be set to
 * "11" when the STOP CMD12 is issued on imx53 to abort one
 * open ended multi-blk IO. Otherwise the TC INT wouldn't
 * be generated.
 * In exact block transfer, the controller doesn't complete the
 * operations automatically as required at the end of the
 * transfer and remains on hold if the abort command is not sent.
119 120
 * As a result, the TC flag is not asserted and SW received timeout
 * exception. Bit1 of Vendor Spec register is used to fix it.
121
 */
122
#define ESDHC_FLAG_MULTIBLK_NO_INT	BIT(1)
123 124 125 126 127
/*
 * The flag tells that the ESDHC controller is an USDHC block that is
 * integrated on the i.MX6 series.
 */
#define ESDHC_FLAG_USDHC		BIT(3)
128 129 130 131 132 133
/* The IP supports manual tuning process */
#define ESDHC_FLAG_MAN_TUNING		BIT(4)
/* The IP supports standard tuning process */
#define ESDHC_FLAG_STD_TUNING		BIT(5)
/* The IP has SDHCI_CAPABILITIES_1 register */
#define ESDHC_FLAG_HAVE_CAP1		BIT(6)
134
/*
135
 * The IP has erratum ERR004536
136 137
 * uSDHC: ADMA Length Mismatch Error occurs if the AHB read access is slow,
 * when reading data from the card
138 139
 * This flag is also set for i.MX25 and i.MX35 in order to get
 * SDHCI_QUIRK_BROKEN_ADMA, but for different reasons (ADMA capability bits).
140 141
 */
#define ESDHC_FLAG_ERR004536		BIT(7)
142 143
/* The IP supports HS200 mode */
#define ESDHC_FLAG_HS200		BIT(8)
144 145 146
/* The IP supports HS400 mode */
#define ESDHC_FLAG_HS400		BIT(9)

147
/* A clock frequency higher than this rate requires strobe dll control */
148
#define ESDHC_STROBE_DLL_CLK_FREQ	100000000
149

150 151 152 153 154
struct esdhc_soc_data {
	u32 flags;
};

static struct esdhc_soc_data esdhc_imx25_data = {
155
	.flags = ESDHC_FLAG_ERR004536,
156 157 158
};

static struct esdhc_soc_data esdhc_imx35_data = {
159
	.flags = ESDHC_FLAG_ERR004536,
160 161 162 163 164 165 166 167 168 169 170
};

static struct esdhc_soc_data esdhc_imx51_data = {
	.flags = 0,
};

static struct esdhc_soc_data esdhc_imx53_data = {
	.flags = ESDHC_FLAG_MULTIBLK_NO_INT,
};

static struct esdhc_soc_data usdhc_imx6q_data = {
171 172 173 174 175
	.flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_MAN_TUNING,
};

static struct esdhc_soc_data usdhc_imx6sl_data = {
	.flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
176 177
			| ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_ERR004536
			| ESDHC_FLAG_HS200,
178 179
};

180 181
static struct esdhc_soc_data usdhc_imx6sx_data = {
	.flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
182
			| ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_HS200,
183 184
};

185 186 187 188 189 190
static struct esdhc_soc_data usdhc_imx7d_data = {
	.flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
			| ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_HS200
			| ESDHC_FLAG_HS400,
};

191 192
struct pltfm_imx_data {
	u32 scratchpad;
193
	struct pinctrl *pinctrl;
194 195 196
	struct pinctrl_state *pins_default;
	struct pinctrl_state *pins_100mhz;
	struct pinctrl_state *pins_200mhz;
197
	const struct esdhc_soc_data *socdata;
198
	struct esdhc_platform_data boarddata;
199 200 201
	struct clk *clk_ipg;
	struct clk *clk_ahb;
	struct clk *clk_per;
202
	unsigned int actual_clock;
203
	enum {
204
		NO_CMD_PENDING,      /* no multiblock command pending */
205 206 207
		MULTIBLK_IN_PROCESS, /* exact multiblock cmd in process */
		WAIT_FOR_INT,        /* sent CMD12, waiting for response INT */
	} multiblock_status;
208
	u32 is_ddr;
209 210
};

211
static const struct platform_device_id imx_esdhc_devtype[] = {
212 213
	{
		.name = "sdhci-esdhc-imx25",
214
		.driver_data = (kernel_ulong_t) &esdhc_imx25_data,
215 216
	}, {
		.name = "sdhci-esdhc-imx35",
217
		.driver_data = (kernel_ulong_t) &esdhc_imx35_data,
218 219
	}, {
		.name = "sdhci-esdhc-imx51",
220
		.driver_data = (kernel_ulong_t) &esdhc_imx51_data,
221 222 223 224 225 226
	}, {
		/* sentinel */
	}
};
MODULE_DEVICE_TABLE(platform, imx_esdhc_devtype);

227
static const struct of_device_id imx_esdhc_dt_ids[] = {
228 229 230 231
	{ .compatible = "fsl,imx25-esdhc", .data = &esdhc_imx25_data, },
	{ .compatible = "fsl,imx35-esdhc", .data = &esdhc_imx35_data, },
	{ .compatible = "fsl,imx51-esdhc", .data = &esdhc_imx51_data, },
	{ .compatible = "fsl,imx53-esdhc", .data = &esdhc_imx53_data, },
232
	{ .compatible = "fsl,imx6sx-usdhc", .data = &usdhc_imx6sx_data, },
233
	{ .compatible = "fsl,imx6sl-usdhc", .data = &usdhc_imx6sl_data, },
234
	{ .compatible = "fsl,imx6q-usdhc", .data = &usdhc_imx6q_data, },
235
	{ .compatible = "fsl,imx7d-usdhc", .data = &usdhc_imx7d_data, },
236 237 238 239
	{ /* sentinel */ }
};
MODULE_DEVICE_TABLE(of, imx_esdhc_dt_ids);

240 241
static inline int is_imx25_esdhc(struct pltfm_imx_data *data)
{
242
	return data->socdata == &esdhc_imx25_data;
243 244 245 246
}

static inline int is_imx53_esdhc(struct pltfm_imx_data *data)
{
247
	return data->socdata == &esdhc_imx53_data;
248 249
}

250 251
static inline int is_imx6q_usdhc(struct pltfm_imx_data *data)
{
252
	return data->socdata == &usdhc_imx6q_data;
253 254
}

255 256
static inline int esdhc_is_usdhc(struct pltfm_imx_data *data)
{
257
	return !!(data->socdata->flags & ESDHC_FLAG_USDHC);
258 259
}

260 261 262 263 264 265 266 267
static inline void esdhc_clrset_le(struct sdhci_host *host, u32 mask, u32 val, int reg)
{
	void __iomem *base = host->ioaddr + (reg & ~0x3);
	u32 shift = (reg & 0x3) * 8;

	writel(((readl(base) & ~(mask << shift)) | (val << shift)), base);
}

268 269
static u32 esdhc_readl_le(struct sdhci_host *host, int reg)
{
270
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
271
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
272 273
	u32 val = readl(host->ioaddr + reg);

274 275 276 277 278 279 280 281 282 283
	if (unlikely(reg == SDHCI_PRESENT_STATE)) {
		u32 fsl_prss = val;
		/* save the least 20 bits */
		val = fsl_prss & 0x000FFFFF;
		/* move dat[0-3] bits */
		val |= (fsl_prss & 0x0F000000) >> 4;
		/* move cmd line bit */
		val |= (fsl_prss & 0x00800000) << 1;
	}

R
Richard Zhu 已提交
284
	if (unlikely(reg == SDHCI_CAPABILITIES)) {
285 286 287 288
		/* ignore bit[0-15] as it stores cap_1 register val for mx6sl */
		if (imx_data->socdata->flags & ESDHC_FLAG_HAVE_CAP1)
			val &= 0xffff0000;

R
Richard Zhu 已提交
289 290 291 292
		/* In FSL esdhc IC module, only bit20 is used to indicate the
		 * ADMA2 capability of esdhc, but this bit is messed up on
		 * some SOCs (e.g. on MX25, MX35 this bit is set, but they
		 * don't actually support ADMA2). So set the BROKEN_ADMA
293
		 * quirk on MX25/35 platforms.
R
Richard Zhu 已提交
294 295 296 297 298 299 300 301
		 */

		if (val & SDHCI_CAN_DO_ADMA1) {
			val &= ~SDHCI_CAN_DO_ADMA1;
			val |= SDHCI_CAN_DO_ADMA2;
		}
	}

302 303 304 305 306 307 308
	if (unlikely(reg == SDHCI_CAPABILITIES_1)) {
		if (esdhc_is_usdhc(imx_data)) {
			if (imx_data->socdata->flags & ESDHC_FLAG_HAVE_CAP1)
				val = readl(host->ioaddr + SDHCI_CAPABILITIES) & 0xFFFF;
			else
				/* imx6q/dl does not have cap_1 register, fake one */
				val = SDHCI_SUPPORT_DDR50 | SDHCI_SUPPORT_SDR104
309
					| SDHCI_SUPPORT_SDR50
310 311
					| SDHCI_USE_SDR50_TUNING
					| (SDHCI_TUNING_MODE_3 << SDHCI_RETUNING_MODE_SHIFT);
312 313 314

			if (imx_data->socdata->flags & ESDHC_FLAG_HS400)
				val |= SDHCI_SUPPORT_HS400;
315 316 317 318 319 320 321 322 323

			/*
			 * Do not advertise faster UHS modes if there are no
			 * pinctrl states for 100MHz/200MHz.
			 */
			if (IS_ERR_OR_NULL(imx_data->pins_100mhz) ||
			    IS_ERR_OR_NULL(imx_data->pins_200mhz))
				val &= ~(SDHCI_SUPPORT_SDR50 | SDHCI_SUPPORT_DDR50
					 | SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_HS400);
324 325
		}
	}
326

327
	if (unlikely(reg == SDHCI_MAX_CURRENT) && esdhc_is_usdhc(imx_data)) {
328 329 330 331 332 333
		val = 0;
		val |= 0xFF << SDHCI_MAX_CURRENT_330_SHIFT;
		val |= 0xFF << SDHCI_MAX_CURRENT_300_SHIFT;
		val |= 0xFF << SDHCI_MAX_CURRENT_180_SHIFT;
	}

R
Richard Zhu 已提交
334
	if (unlikely(reg == SDHCI_INT_STATUS)) {
335 336
		if (val & ESDHC_INT_VENDOR_SPEC_DMA_ERR) {
			val &= ~ESDHC_INT_VENDOR_SPEC_DMA_ERR;
R
Richard Zhu 已提交
337 338
			val |= SDHCI_INT_ADMA_ERROR;
		}
339 340 341 342 343 344 345 346 347 348 349 350

		/*
		 * mask off the interrupt we get in response to the manually
		 * sent CMD12
		 */
		if ((imx_data->multiblock_status == WAIT_FOR_INT) &&
		    ((val & SDHCI_INT_RESPONSE) == SDHCI_INT_RESPONSE)) {
			val &= ~SDHCI_INT_RESPONSE;
			writel(SDHCI_INT_RESPONSE, host->ioaddr +
						   SDHCI_INT_STATUS);
			imx_data->multiblock_status = NO_CMD_PENDING;
		}
R
Richard Zhu 已提交
351 352
	}

353 354 355 356 357
	return val;
}

static void esdhc_writel_le(struct sdhci_host *host, u32 val, int reg)
{
358
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
359
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
360 361
	u32 data;

362 363
	if (unlikely(reg == SDHCI_INT_ENABLE || reg == SDHCI_SIGNAL_ENABLE ||
			reg == SDHCI_INT_STATUS)) {
364
		if ((val & SDHCI_INT_CARD_INT) && !esdhc_is_usdhc(imx_data)) {
365 366
			/*
			 * Clear and then set D3CD bit to avoid missing the
367
			 * card interrupt. This is an eSDHC controller problem
368 369 370 371 372 373
			 * so we need to apply the following workaround: clear
			 * and set D3CD bit will make eSDHC re-sample the card
			 * interrupt. In case a card interrupt was lost,
			 * re-sample it by the following steps.
			 */
			data = readl(host->ioaddr + SDHCI_HOST_CONTROL);
374
			data &= ~ESDHC_CTRL_D3CD;
375
			writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
376
			data |= ESDHC_CTRL_D3CD;
377 378
			writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
		}
379 380 381 382 383

		if (val & SDHCI_INT_ADMA_ERROR) {
			val &= ~SDHCI_INT_ADMA_ERROR;
			val |= ESDHC_INT_VENDOR_SPEC_DMA_ERR;
		}
384
	}
385

386
	if (unlikely((imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
387 388 389
				&& (reg == SDHCI_INT_STATUS)
				&& (val & SDHCI_INT_DATA_END))) {
			u32 v;
390 391 392
			v = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
			v &= ~ESDHC_VENDOR_SPEC_SDIO_QUIRK;
			writel(v, host->ioaddr + ESDHC_VENDOR_SPEC);
393 394 395 396 397 398 399 400 401

			if (imx_data->multiblock_status == MULTIBLK_IN_PROCESS)
			{
				/* send a manual CMD12 with RESPTYP=none */
				data = MMC_STOP_TRANSMISSION << 24 |
				       SDHCI_CMD_ABORTCMD << 16;
				writel(data, host->ioaddr + SDHCI_TRANSFER_MODE);
				imx_data->multiblock_status = WAIT_FOR_INT;
			}
402 403
	}

404 405 406
	writel(val, host->ioaddr + reg);
}

407 408
static u16 esdhc_readw_le(struct sdhci_host *host, int reg)
{
409
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
410
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
411 412
	u16 ret = 0;
	u32 val;
413

414
	if (unlikely(reg == SDHCI_HOST_VERSION)) {
415
		reg ^= 2;
416
		if (esdhc_is_usdhc(imx_data)) {
417 418 419 420 421 422
			/*
			 * The usdhc register returns a wrong host version.
			 * Correct it here.
			 */
			return SDHCI_SPEC_300;
		}
423
	}
424

425 426 427 428 429
	if (unlikely(reg == SDHCI_HOST_CONTROL2)) {
		val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
		if (val & ESDHC_VENDOR_SPEC_VSELECT)
			ret |= SDHCI_CTRL_VDD_180;

430
		if (esdhc_is_usdhc(imx_data)) {
431 432 433 434 435
			if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING)
				val = readl(host->ioaddr + ESDHC_MIX_CTRL);
			else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING)
				/* the std tuning bits is in ACMD12_ERR for imx6sl */
				val = readl(host->ioaddr + SDHCI_ACMD12_ERR);
436 437
		}

438 439 440 441 442
		if (val & ESDHC_MIX_CTRL_EXE_TUNE)
			ret |= SDHCI_CTRL_EXEC_TUNING;
		if (val & ESDHC_MIX_CTRL_SMPCLK_SEL)
			ret |= SDHCI_CTRL_TUNED_CLK;

443 444 445 446 447
		ret &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;

		return ret;
	}

448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463
	if (unlikely(reg == SDHCI_TRANSFER_MODE)) {
		if (esdhc_is_usdhc(imx_data)) {
			u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
			ret = m & ESDHC_MIX_CTRL_SDHCI_MASK;
			/* Swap AC23 bit */
			if (m & ESDHC_MIX_CTRL_AC23EN) {
				ret &= ~ESDHC_MIX_CTRL_AC23EN;
				ret |= SDHCI_TRNS_AUTO_CMD23;
			}
		} else {
			ret = readw(host->ioaddr + SDHCI_TRANSFER_MODE);
		}

		return ret;
	}

464 465 466 467 468 469
	return readw(host->ioaddr + reg);
}

static void esdhc_writew_le(struct sdhci_host *host, u16 val, int reg)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
470
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
471
	u32 new_val = 0;
472 473

	switch (reg) {
474 475 476 477 478 479
	case SDHCI_CLOCK_CONTROL:
		new_val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
		if (val & SDHCI_CLOCK_CARD_EN)
			new_val |= ESDHC_VENDOR_SPEC_FRC_SDCLK_ON;
		else
			new_val &= ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON;
480
		writel(new_val, host->ioaddr + ESDHC_VENDOR_SPEC);
481 482 483 484 485 486 487 488
		return;
	case SDHCI_HOST_CONTROL2:
		new_val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
		if (val & SDHCI_CTRL_VDD_180)
			new_val |= ESDHC_VENDOR_SPEC_VSELECT;
		else
			new_val &= ~ESDHC_VENDOR_SPEC_VSELECT;
		writel(new_val, host->ioaddr + ESDHC_VENDOR_SPEC);
489 490
		if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING) {
			new_val = readl(host->ioaddr + ESDHC_MIX_CTRL);
491
			if (val & SDHCI_CTRL_TUNED_CLK) {
492
				new_val |= ESDHC_MIX_CTRL_SMPCLK_SEL;
493 494
				new_val |= ESDHC_MIX_CTRL_AUTO_TUNE_EN;
			} else {
495
				new_val &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
496 497
				new_val &= ~ESDHC_MIX_CTRL_AUTO_TUNE_EN;
			}
498 499 500 501
			writel(new_val , host->ioaddr + ESDHC_MIX_CTRL);
		} else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING) {
			u32 v = readl(host->ioaddr + SDHCI_ACMD12_ERR);
			u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
502 503 504 505 506
			if (val & SDHCI_CTRL_TUNED_CLK) {
				v |= ESDHC_MIX_CTRL_SMPCLK_SEL;
			} else {
				v &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
				m &= ~ESDHC_MIX_CTRL_FBCLK_SEL;
507
				m &= ~ESDHC_MIX_CTRL_AUTO_TUNE_EN;
508 509
			}

510 511 512
			if (val & SDHCI_CTRL_EXEC_TUNING) {
				v |= ESDHC_MIX_CTRL_EXE_TUNE;
				m |= ESDHC_MIX_CTRL_FBCLK_SEL;
513
				m |= ESDHC_MIX_CTRL_AUTO_TUNE_EN;
514 515 516 517 518 519 520
			} else {
				v &= ~ESDHC_MIX_CTRL_EXE_TUNE;
			}

			writel(v, host->ioaddr + SDHCI_ACMD12_ERR);
			writel(m, host->ioaddr + ESDHC_MIX_CTRL);
		}
521
		return;
522
	case SDHCI_TRANSFER_MODE:
523
		if ((imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
524 525 526 527
				&& (host->cmd->opcode == SD_IO_RW_EXTENDED)
				&& (host->cmd->data->blocks > 1)
				&& (host->cmd->data->flags & MMC_DATA_READ)) {
			u32 v;
528 529 530
			v = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
			v |= ESDHC_VENDOR_SPEC_SDIO_QUIRK;
			writel(v, host->ioaddr + ESDHC_VENDOR_SPEC);
531
		}
532

533
		if (esdhc_is_usdhc(imx_data)) {
534
			u32 wml;
535
			u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
536 537 538 539 540 541
			/* Swap AC23 bit */
			if (val & SDHCI_TRNS_AUTO_CMD23) {
				val &= ~SDHCI_TRNS_AUTO_CMD23;
				val |= ESDHC_MIX_CTRL_AC23EN;
			}
			m = val | (m & ~ESDHC_MIX_CTRL_SDHCI_MASK);
542
			writel(m, host->ioaddr + ESDHC_MIX_CTRL);
543 544 545 546 547 548 549 550 551 552 553 554 555 556 557

			/* Set watermark levels for PIO access to maximum value
			 * (128 words) to accommodate full 512 bytes buffer.
			 * For DMA access restore the levels to default value.
			 */
			m = readl(host->ioaddr + ESDHC_WTMK_LVL);
			if (val & SDHCI_TRNS_DMA)
				wml = ESDHC_WTMK_LVL_WML_VAL_DEF;
			else
				wml = ESDHC_WTMK_LVL_WML_VAL_MAX;
			m &= ~(ESDHC_WTMK_LVL_RD_WML_MASK |
			       ESDHC_WTMK_LVL_WR_WML_MASK);
			m |= (wml << ESDHC_WTMK_LVL_RD_WML_SHIFT) |
			     (wml << ESDHC_WTMK_LVL_WR_WML_SHIFT);
			writel(m, host->ioaddr + ESDHC_WTMK_LVL);
558 559 560 561 562 563 564
		} else {
			/*
			 * Postpone this write, we must do it together with a
			 * command write that is down below.
			 */
			imx_data->scratchpad = val;
		}
565 566
		return;
	case SDHCI_COMMAND:
567
		if (host->cmd->opcode == MMC_STOP_TRANSMISSION)
568
			val |= SDHCI_CMD_ABORTCMD;
569

570
		if ((host->cmd->opcode == MMC_SET_BLOCK_COUNT) &&
571
		    (imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT))
572 573
			imx_data->multiblock_status = MULTIBLK_IN_PROCESS;

574
		if (esdhc_is_usdhc(imx_data))
575 576
			writel(val << 16,
			       host->ioaddr + SDHCI_TRANSFER_MODE);
577
		else
578 579
			writel(val << 16 | imx_data->scratchpad,
			       host->ioaddr + SDHCI_TRANSFER_MODE);
580 581 582 583 584 585 586 587
		return;
	case SDHCI_BLOCK_SIZE:
		val &= ~SDHCI_MAKE_BLKSZ(0x7, 0);
		break;
	}
	esdhc_clrset_le(host, 0xffff, val, reg);
}

588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606
static u8 esdhc_readb_le(struct sdhci_host *host, int reg)
{
	u8 ret;
	u32 val;

	switch (reg) {
	case SDHCI_HOST_CONTROL:
		val = readl(host->ioaddr + reg);

		ret = val & SDHCI_CTRL_LED;
		ret |= (val >> 5) & SDHCI_CTRL_DMA_MASK;
		ret |= (val & ESDHC_CTRL_4BITBUS);
		ret |= (val & ESDHC_CTRL_8BITBUS) << 3;
		return ret;
	}

	return readb(host->ioaddr + reg);
}

607 608
static void esdhc_writeb_le(struct sdhci_host *host, u8 val, int reg)
{
609
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
610
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
611
	u32 new_val = 0;
612
	u32 mask;
613 614 615 616 617 618 619 620 621

	switch (reg) {
	case SDHCI_POWER_CONTROL:
		/*
		 * FSL put some DMA bits here
		 * If your board has a regulator, code should be here
		 */
		return;
	case SDHCI_HOST_CONTROL:
622
		/* FSL messed up here, so we need to manually compose it. */
623
		new_val = val & SDHCI_CTRL_LED;
M
Masanari Iida 已提交
624
		/* ensure the endianness */
625
		new_val |= ESDHC_HOST_CONTROL_LE;
626 627 628 629 630
		/* bits 8&9 are reserved on mx25 */
		if (!is_imx25_esdhc(imx_data)) {
			/* DMA mode bits are shifted */
			new_val |= (val & SDHCI_CTRL_DMA_MASK) << 5;
		}
631

632 633 634
		/*
		 * Do not touch buswidth bits here. This is done in
		 * esdhc_pltfm_bus_width.
635
		 * Do not touch the D3CD bit either which is used for the
636
		 * SDIO interrupt erratum workaround.
637
		 */
638
		mask = 0xffff & ~(ESDHC_CTRL_BUSWIDTH_MASK | ESDHC_CTRL_D3CD);
639 640

		esdhc_clrset_le(host, mask, new_val, reg);
641
		return;
642 643 644 645
	case SDHCI_SOFTWARE_RESET:
		if (val & SDHCI_RESET_DATA)
			new_val = readl(host->ioaddr + SDHCI_HOST_CONTROL);
		break;
646 647
	}
	esdhc_clrset_le(host, 0xff, val, reg);
648

649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681
	if (reg == SDHCI_SOFTWARE_RESET) {
		if (val & SDHCI_RESET_ALL) {
			/*
			 * The esdhc has a design violation to SDHC spec which
			 * tells that software reset should not affect card
			 * detection circuit. But esdhc clears its SYSCTL
			 * register bits [0..2] during the software reset. This
			 * will stop those clocks that card detection circuit
			 * relies on. To work around it, we turn the clocks on
			 * back to keep card detection circuit functional.
			 */
			esdhc_clrset_le(host, 0x7, 0x7, ESDHC_SYSTEM_CONTROL);
			/*
			 * The reset on usdhc fails to clear MIX_CTRL register.
			 * Do it manually here.
			 */
			if (esdhc_is_usdhc(imx_data)) {
				/*
				 * the tuning bits should be kept during reset
				 */
				new_val = readl(host->ioaddr + ESDHC_MIX_CTRL);
				writel(new_val & ESDHC_MIX_CTRL_TUNING_MASK,
						host->ioaddr + ESDHC_MIX_CTRL);
				imx_data->is_ddr = 0;
			}
		} else if (val & SDHCI_RESET_DATA) {
			/*
			 * The eSDHC DAT line software reset clears at least the
			 * data transfer width on i.MX25, so make sure that the
			 * Host Control register is unaffected.
			 */
			esdhc_clrset_le(host, 0xff, new_val,
					SDHCI_HOST_CONTROL);
682
		}
683
	}
684 685
}

686 687 688 689
static unsigned int esdhc_pltfm_get_max_clock(struct sdhci_host *host)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);

690
	return pltfm_host->clock;
691 692
}

693 694 695 696
static unsigned int esdhc_pltfm_get_min_clock(struct sdhci_host *host)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);

697
	return pltfm_host->clock / 256 / 16;
698 699
}

700 701 702 703
static inline void esdhc_pltfm_set_clock(struct sdhci_host *host,
					 unsigned int clock)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
704
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
705
	unsigned int host_clock = pltfm_host->clock;
706 707
	int ddr_pre_div = imx_data->is_ddr ? 2 : 1;
	int pre_div = 1;
708
	int div = 1;
709
	u32 temp, val;
710

711
	if (clock == 0) {
712 713
		host->mmc->actual_clock = 0;

714
		if (esdhc_is_usdhc(imx_data)) {
715 716 717 718
			val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
			writel(val & ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON,
					host->ioaddr + ESDHC_VENDOR_SPEC);
		}
719
		return;
720
	}
721

722 723 724 725 726 727 728 729 730 731 732 733 734 735
	/* For i.MX53 eSDHCv3, SYSCTL.SDCLKFS may not be set to 0. */
	if (is_imx53_esdhc(imx_data)) {
		/*
		 * According to the i.MX53 reference manual, if DLLCTRL[10] can
		 * be set, then the controller is eSDHCv3, else it is eSDHCv2.
		 */
		val = readl(host->ioaddr + ESDHC_DLL_CTRL);
		writel(val | BIT(10), host->ioaddr + ESDHC_DLL_CTRL);
		temp = readl(host->ioaddr + ESDHC_DLL_CTRL);
		writel(val, host->ioaddr + ESDHC_DLL_CTRL);
		if (temp & BIT(10))
			pre_div = 2;
	}

736 737 738 739 740
	temp = sdhci_readl(host, ESDHC_SYSTEM_CONTROL);
	temp &= ~(ESDHC_CLOCK_IPGEN | ESDHC_CLOCK_HCKEN | ESDHC_CLOCK_PEREN
		| ESDHC_CLOCK_MASK);
	sdhci_writel(host, temp, ESDHC_SYSTEM_CONTROL);

741 742
	while (host_clock / (16 * pre_div * ddr_pre_div) > clock &&
			pre_div < 256)
743 744
		pre_div *= 2;

745
	while (host_clock / (div * pre_div * ddr_pre_div) > clock && div < 16)
746 747
		div++;

748
	host->mmc->actual_clock = host_clock / (div * pre_div * ddr_pre_div);
749
	dev_dbg(mmc_dev(host->mmc), "desired SD clock: %d, actual: %d\n",
750
		clock, host->mmc->actual_clock);
751

752
	pre_div >>= 1;
753 754 755 756 757 758 759
	div--;

	temp = sdhci_readl(host, ESDHC_SYSTEM_CONTROL);
	temp |= (ESDHC_CLOCK_IPGEN | ESDHC_CLOCK_HCKEN | ESDHC_CLOCK_PEREN
		| (div << ESDHC_DIVIDER_SHIFT)
		| (pre_div << ESDHC_PREDIV_SHIFT));
	sdhci_writel(host, temp, ESDHC_SYSTEM_CONTROL);
760

761
	if (esdhc_is_usdhc(imx_data)) {
762 763 764 765 766
		val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
		writel(val | ESDHC_VENDOR_SPEC_FRC_SDCLK_ON,
		host->ioaddr + ESDHC_VENDOR_SPEC);
	}

767
	mdelay(1);
768 769
}

770 771
static unsigned int esdhc_pltfm_get_ro(struct sdhci_host *host)
{
772
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
773
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
774
	struct esdhc_platform_data *boarddata = &imx_data->boarddata;
775 776 777

	switch (boarddata->wp_type) {
	case ESDHC_WP_GPIO:
778
		return mmc_gpio_get_ro(host->mmc);
779 780 781 782 783 784 785 786 787 788
	case ESDHC_WP_CONTROLLER:
		return !(readl(host->ioaddr + SDHCI_PRESENT_STATE) &
			       SDHCI_WRITE_PROTECT);
	case ESDHC_WP_NONE:
		break;
	}

	return -ENOSYS;
}

789
static void esdhc_pltfm_set_bus_width(struct sdhci_host *host, int width)
790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808
{
	u32 ctrl;

	switch (width) {
	case MMC_BUS_WIDTH_8:
		ctrl = ESDHC_CTRL_8BITBUS;
		break;
	case MMC_BUS_WIDTH_4:
		ctrl = ESDHC_CTRL_4BITBUS;
		break;
	default:
		ctrl = 0;
		break;
	}

	esdhc_clrset_le(host, ESDHC_CTRL_BUSWIDTH_MASK, ctrl,
			SDHCI_HOST_CONTROL);
}

809 810 811 812 813 814 815 816 817 818 819 820 821
static void esdhc_prepare_tuning(struct sdhci_host *host, u32 val)
{
	u32 reg;

	/* FIXME: delay a bit for card to be ready for next tuning due to errors */
	mdelay(1);

	reg = readl(host->ioaddr + ESDHC_MIX_CTRL);
	reg |= ESDHC_MIX_CTRL_EXE_TUNE | ESDHC_MIX_CTRL_SMPCLK_SEL |
			ESDHC_MIX_CTRL_FBCLK_SEL;
	writel(reg, host->ioaddr + ESDHC_MIX_CTRL);
	writel(val << 8, host->ioaddr + ESDHC_TUNE_CTRL_STATUS);
	dev_dbg(mmc_dev(host->mmc),
822
		"tuning with delay 0x%x ESDHC_TUNE_CTRL_STATUS 0x%x\n",
823 824 825 826 827 828 829 830 831
			val, readl(host->ioaddr + ESDHC_TUNE_CTRL_STATUS));
}

static void esdhc_post_tuning(struct sdhci_host *host)
{
	u32 reg;

	reg = readl(host->ioaddr + ESDHC_MIX_CTRL);
	reg &= ~ESDHC_MIX_CTRL_EXE_TUNE;
832
	reg |= ESDHC_MIX_CTRL_AUTO_TUNE_EN;
833 834 835 836 837 838 839 840 841 842 843
	writel(reg, host->ioaddr + ESDHC_MIX_CTRL);
}

static int esdhc_executing_tuning(struct sdhci_host *host, u32 opcode)
{
	int min, max, avg, ret;

	/* find the mininum delay first which can pass tuning */
	min = ESDHC_TUNE_CTRL_MIN;
	while (min < ESDHC_TUNE_CTRL_MAX) {
		esdhc_prepare_tuning(host, min);
844
		if (!mmc_send_tuning(host->mmc, opcode, NULL))
845 846 847 848 849 850 851 852
			break;
		min += ESDHC_TUNE_CTRL_STEP;
	}

	/* find the maxinum delay which can not pass tuning */
	max = min + ESDHC_TUNE_CTRL_STEP;
	while (max < ESDHC_TUNE_CTRL_MAX) {
		esdhc_prepare_tuning(host, max);
853
		if (mmc_send_tuning(host->mmc, opcode, NULL)) {
854 855 856 857 858 859 860 861 862
			max -= ESDHC_TUNE_CTRL_STEP;
			break;
		}
		max += ESDHC_TUNE_CTRL_STEP;
	}

	/* use average delay to get the best timing */
	avg = (min + max) / 2;
	esdhc_prepare_tuning(host, avg);
863
	ret = mmc_send_tuning(host->mmc, opcode, NULL);
864 865
	esdhc_post_tuning(host);

866
	dev_dbg(mmc_dev(host->mmc), "tuning %s at 0x%x ret %d\n",
867 868 869 870 871
		ret ? "failed" : "passed", avg, ret);

	return ret;
}

872 873 874 875
static int esdhc_change_pinstate(struct sdhci_host *host,
						unsigned int uhs)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
876
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
877 878 879 880 881 882 883 884 885 886 887 888
	struct pinctrl_state *pinctrl;

	dev_dbg(mmc_dev(host->mmc), "change pinctrl state for uhs %d\n", uhs);

	if (IS_ERR(imx_data->pinctrl) ||
		IS_ERR(imx_data->pins_default) ||
		IS_ERR(imx_data->pins_100mhz) ||
		IS_ERR(imx_data->pins_200mhz))
		return -EINVAL;

	switch (uhs) {
	case MMC_TIMING_UHS_SDR50:
889
	case MMC_TIMING_UHS_DDR50:
890 891 892
		pinctrl = imx_data->pins_100mhz;
		break;
	case MMC_TIMING_UHS_SDR104:
893
	case MMC_TIMING_MMC_HS200:
894
	case MMC_TIMING_MMC_HS400:
895 896 897 898 899 900 901 902 903 904
		pinctrl = imx_data->pins_200mhz;
		break;
	default:
		/* back to default state for other legacy timing */
		pinctrl = imx_data->pins_default;
	}

	return pinctrl_select_state(imx_data->pinctrl, pinctrl);
}

905
/*
906
 * For HS400 eMMC, there is a data_strobe line. This signal is generated
907 908
 * by the device and used for data output and CRC status response output
 * in HS400 mode. The frequency of this signal follows the frequency of
909
 * CLK generated by host. The host receives the data which is aligned to the
910 911
 * edge of data_strobe line. Due to the time delay between CLK line and
 * data_strobe line, if the delay time is larger than one clock cycle,
912
 * then CLK and data_strobe line will be misaligned, read error shows up.
913
 * So when the CLK is higher than 100MHz, each clock cycle is short enough,
914
 * host should configure the delay target.
915 916 917 918 919 920
 */
static void esdhc_set_strobe_dll(struct sdhci_host *host)
{
	u32 v;

	if (host->mmc->actual_clock > ESDHC_STROBE_DLL_CLK_FREQ) {
921 922 923 924 925
		/* disable clock before enabling strobe dll */
		writel(readl(host->ioaddr + ESDHC_VENDOR_SPEC) &
		       ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON,
		       host->ioaddr + ESDHC_VENDOR_SPEC);

926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947
		/* force a reset on strobe dll */
		writel(ESDHC_STROBE_DLL_CTRL_RESET,
			host->ioaddr + ESDHC_STROBE_DLL_CTRL);
		/*
		 * enable strobe dll ctrl and adjust the delay target
		 * for the uSDHC loopback read clock
		 */
		v = ESDHC_STROBE_DLL_CTRL_ENABLE |
			(7 << ESDHC_STROBE_DLL_CTRL_SLV_DLY_TARGET_SHIFT);
		writel(v, host->ioaddr + ESDHC_STROBE_DLL_CTRL);
		/* wait 1us to make sure strobe dll status register stable */
		udelay(1);
		v = readl(host->ioaddr + ESDHC_STROBE_DLL_STATUS);
		if (!(v & ESDHC_STROBE_DLL_STS_REF_LOCK))
			dev_warn(mmc_dev(host->mmc),
				"warning! HS400 strobe DLL status REF not lock!\n");
		if (!(v & ESDHC_STROBE_DLL_STS_SLV_LOCK))
			dev_warn(mmc_dev(host->mmc),
				"warning! HS400 strobe DLL status SLV not lock!\n");
	}
}

948 949 950 951 952 953
static void esdhc_reset_tuning(struct sdhci_host *host)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
	u32 ctrl;

954
	/* Reset the tuning circuit */
955 956 957 958 959 960 961 962 963 964 965 966 967 968 969
	if (esdhc_is_usdhc(imx_data)) {
		if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING) {
			ctrl = readl(host->ioaddr + ESDHC_MIX_CTRL);
			ctrl &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
			ctrl &= ~ESDHC_MIX_CTRL_FBCLK_SEL;
			writel(ctrl, host->ioaddr + ESDHC_MIX_CTRL);
			writel(0, host->ioaddr + ESDHC_TUNE_CTRL_STATUS);
		} else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING) {
			ctrl = readl(host->ioaddr + SDHCI_ACMD12_ERR);
			ctrl &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
			writel(ctrl, host->ioaddr + SDHCI_ACMD12_ERR);
		}
	}
}

970
static void esdhc_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
971
{
972
	u32 m;
973
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
974
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
975
	struct esdhc_platform_data *boarddata = &imx_data->boarddata;
976

977 978 979 980 981
	/* disable ddr mode and disable HS400 mode */
	m = readl(host->ioaddr + ESDHC_MIX_CTRL);
	m &= ~(ESDHC_MIX_CTRL_DDREN | ESDHC_MIX_CTRL_HS400_EN);
	imx_data->is_ddr = 0;

982
	switch (timing) {
983 984 985 986
	case MMC_TIMING_UHS_SDR12:
	case MMC_TIMING_UHS_SDR25:
	case MMC_TIMING_UHS_SDR50:
	case MMC_TIMING_UHS_SDR104:
987
	case MMC_TIMING_MMC_HS200:
988
		writel(m, host->ioaddr + ESDHC_MIX_CTRL);
989 990
		break;
	case MMC_TIMING_UHS_DDR50:
991
	case MMC_TIMING_MMC_DDR52:
992 993
		m |= ESDHC_MIX_CTRL_DDREN;
		writel(m, host->ioaddr + ESDHC_MIX_CTRL);
994
		imx_data->is_ddr = 1;
995 996 997 998 999 1000 1001 1002 1003
		if (boarddata->delay_line) {
			u32 v;
			v = boarddata->delay_line <<
				ESDHC_DLL_OVERRIDE_VAL_SHIFT |
				(1 << ESDHC_DLL_OVERRIDE_EN_SHIFT);
			if (is_imx53_esdhc(imx_data))
				v <<= 1;
			writel(v, host->ioaddr + ESDHC_DLL_CTRL);
		}
1004
		break;
1005 1006 1007 1008
	case MMC_TIMING_MMC_HS400:
		m |= ESDHC_MIX_CTRL_DDREN | ESDHC_MIX_CTRL_HS400_EN;
		writel(m, host->ioaddr + ESDHC_MIX_CTRL);
		imx_data->is_ddr = 1;
1009 1010
		/* update clock after enable DDR for strobe DLL lock */
		host->ops->set_clock(host, host->clock);
1011 1012
		esdhc_set_strobe_dll(host);
		break;
1013 1014 1015 1016
	case MMC_TIMING_LEGACY:
	default:
		esdhc_reset_tuning(host);
		break;
1017 1018
	}

1019
	esdhc_change_pinstate(host, timing);
1020 1021
}

1022 1023 1024 1025 1026 1027 1028 1029
static void esdhc_reset(struct sdhci_host *host, u8 mask)
{
	sdhci_reset(host, mask);

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
}

1030 1031 1032
static unsigned int esdhc_get_max_timeout_count(struct sdhci_host *host)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1033
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1034

1035
	/* Doc Erratum: the uSDHC actual maximum timeout count is 1 << 29 */
1036
	return esdhc_is_usdhc(imx_data) ? 1 << 29 : 1 << 27;
1037 1038
}

1039 1040 1041
static void esdhc_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1042
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1043 1044

	/* use maximum timeout counter */
1045 1046
	esdhc_clrset_le(host, ESDHC_SYS_CTRL_DTOCV_MASK,
			esdhc_is_usdhc(imx_data) ? 0xF : 0xE,
1047 1048 1049
			SDHCI_TIMEOUT_CONTROL);
}

1050
static struct sdhci_ops sdhci_esdhc_ops = {
1051
	.read_l = esdhc_readl_le,
1052
	.read_w = esdhc_readw_le,
1053
	.read_b = esdhc_readb_le,
1054
	.write_l = esdhc_writel_le,
1055 1056
	.write_w = esdhc_writew_le,
	.write_b = esdhc_writeb_le,
1057
	.set_clock = esdhc_pltfm_set_clock,
1058
	.get_max_clock = esdhc_pltfm_get_max_clock,
1059
	.get_min_clock = esdhc_pltfm_get_min_clock,
1060
	.get_max_timeout_count = esdhc_get_max_timeout_count,
1061
	.get_ro = esdhc_pltfm_get_ro,
1062
	.set_timeout = esdhc_set_timeout,
1063
	.set_bus_width = esdhc_pltfm_set_bus_width,
1064
	.set_uhs_signaling = esdhc_set_uhs_signaling,
1065
	.reset = esdhc_reset,
1066 1067
};

1068
static const struct sdhci_pltfm_data sdhci_esdhc_imx_pdata = {
R
Richard Zhu 已提交
1069 1070 1071
	.quirks = ESDHC_DEFAULT_QUIRKS | SDHCI_QUIRK_NO_HISPD_BIT
			| SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC
			| SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC
1072 1073 1074 1075
			| SDHCI_QUIRK_BROKEN_CARD_DETECTION,
	.ops = &sdhci_esdhc_ops,
};

1076 1077 1078 1079
static void sdhci_esdhc_imx_hwinit(struct sdhci_host *host)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1080
	int tmp;
1081 1082 1083 1084 1085 1086 1087 1088 1089 1090

	if (esdhc_is_usdhc(imx_data)) {
		/*
		 * The imx6q ROM code will change the default watermark
		 * level setting to something insane.  Change it back here.
		 */
		writel(ESDHC_WTMK_DEFAULT_VAL, host->ioaddr + ESDHC_WTMK_LVL);

		/*
		 * ROM code will change the bit burst_length_enable setting
1091
		 * to zero if this usdhc is chosen to boot system. Change
1092 1093
		 * it back here, otherwise it will impact the performance a
		 * lot. This bit is used to enable/disable the burst length
1094
		 * for the external AHB2AXI bridge. It's useful especially
1095 1096 1097 1098 1099 1100 1101 1102 1103
		 * for INCR transfer because without burst length indicator,
		 * the AHB2AXI bridge does not know the burst length in
		 * advance. And without burst length indicator, AHB INCR
		 * transfer can only be converted to singles on the AXI side.
		 */
		writel(readl(host->ioaddr + SDHCI_HOST_CONTROL)
			| ESDHC_BURST_LEN_EN_INCR,
			host->ioaddr + SDHCI_HOST_CONTROL);
		/*
1104
		* erratum ESDHC_FLAG_ERR004536 fix for MX6Q TO1.2 and MX6DL
1105 1106 1107 1108 1109 1110 1111
		* TO1.1, it's harmless for MX6SL
		*/
		writel(readl(host->ioaddr + 0x6c) | BIT(7),
			host->ioaddr + 0x6c);

		/* disable DLL_CTRL delay line settings */
		writel(0x0, host->ioaddr + ESDHC_DLL_CTRL);
1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128

		if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING) {
			tmp = readl(host->ioaddr + ESDHC_TUNING_CTRL);
			tmp |= ESDHC_STD_TUNING_EN |
				ESDHC_TUNING_START_TAP_DEFAULT;
			if (imx_data->boarddata.tuning_start_tap) {
				tmp &= ~ESDHC_TUNING_START_TAP_MASK;
				tmp |= imx_data->boarddata.tuning_start_tap;
			}

			if (imx_data->boarddata.tuning_step) {
				tmp &= ~ESDHC_TUNING_STEP_MASK;
				tmp |= imx_data->boarddata.tuning_step
					<< ESDHC_TUNING_STEP_SHIFT;
			}
			writel(tmp, host->ioaddr + ESDHC_TUNING_CTRL);
		}
1129 1130 1131
	}
}

1132
#ifdef CONFIG_OF
B
Bill Pemberton 已提交
1133
static int
1134
sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
1135
			 struct sdhci_host *host,
1136
			 struct pltfm_imx_data *imx_data)
1137 1138
{
	struct device_node *np = pdev->dev.of_node;
1139
	struct esdhc_platform_data *boarddata = &imx_data->boarddata;
1140
	int ret;
1141 1142 1143 1144 1145 1146 1147 1148

	if (of_get_property(np, "fsl,wp-controller", NULL))
		boarddata->wp_type = ESDHC_WP_CONTROLLER;

	boarddata->wp_gpio = of_get_named_gpio(np, "wp-gpios", 0);
	if (gpio_is_valid(boarddata->wp_gpio))
		boarddata->wp_type = ESDHC_WP_GPIO;

1149
	of_property_read_u32(np, "fsl,tuning-step", &boarddata->tuning_step);
1150 1151
	of_property_read_u32(np, "fsl,tuning-start-tap",
			     &boarddata->tuning_start_tap);
1152

1153 1154 1155 1156 1157
	if (of_find_property(np, "no-1-8-v", NULL))
		boarddata->support_vsel = false;
	else
		boarddata->support_vsel = true;

1158 1159 1160
	if (of_property_read_u32(np, "fsl,delay-line", &boarddata->delay_line))
		boarddata->delay_line = 0;

1161 1162
	mmc_of_parse_voltage(np, &host->ocr_mask);

1163
	/* sdr50 and sdr104 need work on 1.8v signal voltage */
1164 1165 1166 1167 1168 1169 1170 1171
	if ((boarddata->support_vsel) && esdhc_is_usdhc(imx_data) &&
	    !IS_ERR(imx_data->pins_default)) {
		imx_data->pins_100mhz = pinctrl_lookup_state(imx_data->pinctrl,
						ESDHC_PINCTRL_STATE_100MHZ);
		imx_data->pins_200mhz = pinctrl_lookup_state(imx_data->pinctrl,
						ESDHC_PINCTRL_STATE_200MHZ);
	}

1172
	/* call to generic mmc_of_parse to support additional capabilities */
1173 1174 1175 1176
	ret = mmc_of_parse(host->mmc);
	if (ret)
		return ret;

1177
	if (mmc_gpio_get_cd(host->mmc) >= 0)
1178 1179 1180
		host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION;

	return 0;
1181 1182 1183 1184
}
#else
static inline int
sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
1185
			 struct sdhci_host *host,
1186
			 struct pltfm_imx_data *imx_data)
1187 1188 1189 1190 1191
{
	return -ENODEV;
}
#endif

1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256
static int sdhci_esdhc_imx_probe_nondt(struct platform_device *pdev,
			 struct sdhci_host *host,
			 struct pltfm_imx_data *imx_data)
{
	struct esdhc_platform_data *boarddata = &imx_data->boarddata;
	int err;

	if (!host->mmc->parent->platform_data) {
		dev_err(mmc_dev(host->mmc), "no board data!\n");
		return -EINVAL;
	}

	imx_data->boarddata = *((struct esdhc_platform_data *)
				host->mmc->parent->platform_data);
	/* write_protect */
	if (boarddata->wp_type == ESDHC_WP_GPIO) {
		err = mmc_gpio_request_ro(host->mmc, boarddata->wp_gpio);
		if (err) {
			dev_err(mmc_dev(host->mmc),
				"failed to request write-protect gpio!\n");
			return err;
		}
		host->mmc->caps2 |= MMC_CAP2_RO_ACTIVE_HIGH;
	}

	/* card_detect */
	switch (boarddata->cd_type) {
	case ESDHC_CD_GPIO:
		err = mmc_gpio_request_cd(host->mmc, boarddata->cd_gpio, 0);
		if (err) {
			dev_err(mmc_dev(host->mmc),
				"failed to request card-detect gpio!\n");
			return err;
		}
		/* fall through */

	case ESDHC_CD_CONTROLLER:
		/* we have a working card_detect back */
		host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION;
		break;

	case ESDHC_CD_PERMANENT:
		host->mmc->caps |= MMC_CAP_NONREMOVABLE;
		break;

	case ESDHC_CD_NONE:
		break;
	}

	switch (boarddata->max_bus_width) {
	case 8:
		host->mmc->caps |= MMC_CAP_8_BIT_DATA | MMC_CAP_4_BIT_DATA;
		break;
	case 4:
		host->mmc->caps |= MMC_CAP_4_BIT_DATA;
		break;
	case 1:
	default:
		host->quirks |= SDHCI_QUIRK_FORCE_1_BIT_DATA;
		break;
	}

	return 0;
}

B
Bill Pemberton 已提交
1257
static int sdhci_esdhc_imx_probe(struct platform_device *pdev)
1258
{
1259 1260
	const struct of_device_id *of_id =
			of_match_device(imx_esdhc_dt_ids, &pdev->dev);
1261 1262
	struct sdhci_pltfm_host *pltfm_host;
	struct sdhci_host *host;
1263
	int err;
1264
	struct pltfm_imx_data *imx_data;
1265

1266 1267
	host = sdhci_pltfm_init(pdev, &sdhci_esdhc_imx_pdata,
				sizeof(*imx_data));
1268 1269 1270 1271 1272
	if (IS_ERR(host))
		return PTR_ERR(host);

	pltfm_host = sdhci_priv(host);

1273
	imx_data = sdhci_pltfm_priv(pltfm_host);
1274

1275 1276
	imx_data->socdata = of_id ? of_id->data : (struct esdhc_soc_data *)
						  pdev->id_entry->driver_data;
1277

1278 1279 1280
	imx_data->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
	if (IS_ERR(imx_data->clk_ipg)) {
		err = PTR_ERR(imx_data->clk_ipg);
1281
		goto free_sdhci;
1282
	}
1283 1284 1285 1286

	imx_data->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
	if (IS_ERR(imx_data->clk_ahb)) {
		err = PTR_ERR(imx_data->clk_ahb);
1287
		goto free_sdhci;
1288 1289 1290 1291 1292
	}

	imx_data->clk_per = devm_clk_get(&pdev->dev, "per");
	if (IS_ERR(imx_data->clk_per)) {
		err = PTR_ERR(imx_data->clk_per);
1293
		goto free_sdhci;
1294 1295 1296
	}

	pltfm_host->clk = imx_data->clk_per;
1297
	pltfm_host->clock = clk_get_rate(pltfm_host->clk);
1298 1299 1300 1301 1302 1303 1304 1305 1306
	err = clk_prepare_enable(imx_data->clk_per);
	if (err)
		goto free_sdhci;
	err = clk_prepare_enable(imx_data->clk_ipg);
	if (err)
		goto disable_per_clk;
	err = clk_prepare_enable(imx_data->clk_ahb);
	if (err)
		goto disable_ipg_clk;
1307

1308
	imx_data->pinctrl = devm_pinctrl_get(&pdev->dev);
1309 1310
	if (IS_ERR(imx_data->pinctrl)) {
		err = PTR_ERR(imx_data->pinctrl);
1311
		goto disable_ahb_clk;
1312 1313
	}

1314 1315
	imx_data->pins_default = pinctrl_lookup_state(imx_data->pinctrl,
						PINCTRL_STATE_DEFAULT);
1316 1317
	if (IS_ERR(imx_data->pins_default))
		dev_warn(mmc_dev(host->mmc), "could not get default state\n");
1318

1319 1320
	if (esdhc_is_usdhc(imx_data)) {
		host->quirks2 |= SDHCI_QUIRK2_PRESET_VALUE_BROKEN;
1321
		host->mmc->caps |= MMC_CAP_1_8V_DDR | MMC_CAP_3_3V_DDR;
1322 1323
		if (!(imx_data->socdata->flags & ESDHC_FLAG_HS200))
			host->quirks2 |= SDHCI_QUIRK2_BROKEN_HS200;
1324 1325 1326 1327 1328

		/* clear tuning bits in case ROM has set it already */
		writel(0x0, host->ioaddr + ESDHC_MIX_CTRL);
		writel(0x0, host->ioaddr + SDHCI_ACMD12_ERR);
		writel(0x0, host->ioaddr + ESDHC_TUNE_CTRL_STATUS);
1329
	}
1330

1331 1332 1333
	if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING)
		sdhci_esdhc_ops.platform_execute_tuning =
					esdhc_executing_tuning;
1334

1335 1336 1337
	if (imx_data->socdata->flags & ESDHC_FLAG_ERR004536)
		host->quirks |= SDHCI_QUIRK_BROKEN_ADMA;

1338 1339 1340
	if (imx_data->socdata->flags & ESDHC_FLAG_HS400)
		host->quirks2 |= SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400;

1341 1342 1343 1344 1345
	if (of_id)
		err = sdhci_esdhc_imx_probe_dt(pdev, host, imx_data);
	else
		err = sdhci_esdhc_imx_probe_nondt(pdev, host, imx_data);
	if (err)
1346
		goto disable_ahb_clk;
1347

1348 1349
	sdhci_esdhc_imx_hwinit(host);

1350 1351
	err = sdhci_add_host(host);
	if (err)
1352
		goto disable_ahb_clk;
1353

1354 1355 1356 1357
	pm_runtime_set_active(&pdev->dev);
	pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
	pm_runtime_use_autosuspend(&pdev->dev);
	pm_suspend_ignore_children(&pdev->dev, 1);
1358
	pm_runtime_enable(&pdev->dev);
1359

1360
	return 0;
1361

1362
disable_ahb_clk:
1363
	clk_disable_unprepare(imx_data->clk_ahb);
1364 1365 1366 1367
disable_ipg_clk:
	clk_disable_unprepare(imx_data->clk_ipg);
disable_per_clk:
	clk_disable_unprepare(imx_data->clk_per);
1368
free_sdhci:
1369 1370
	sdhci_pltfm_free(pdev);
	return err;
1371 1372
}

B
Bill Pemberton 已提交
1373
static int sdhci_esdhc_imx_remove(struct platform_device *pdev)
1374
{
1375
	struct sdhci_host *host = platform_get_drvdata(pdev);
1376
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1377
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1378 1379
	int dead = (readl(host->ioaddr + SDHCI_INT_STATUS) == 0xffffffff);

1380
	pm_runtime_get_sync(&pdev->dev);
1381
	pm_runtime_disable(&pdev->dev);
1382
	pm_runtime_put_noidle(&pdev->dev);
1383

1384 1385 1386 1387 1388
	sdhci_remove_host(host, dead);

	clk_disable_unprepare(imx_data->clk_per);
	clk_disable_unprepare(imx_data->clk_ipg);
	clk_disable_unprepare(imx_data->clk_ahb);
1389

1390 1391 1392
	sdhci_pltfm_free(pdev);

	return 0;
1393 1394
}

1395
#ifdef CONFIG_PM_SLEEP
1396 1397
static int sdhci_esdhc_suspend(struct device *dev)
{
1398 1399
	struct sdhci_host *host = dev_get_drvdata(dev);

1400 1401 1402
	if (host->tuning_mode != SDHCI_TUNING_MODE_3)
		mmc_retune_needed(host->mmc);

1403
	return sdhci_suspend_host(host);
1404 1405 1406 1407
}

static int sdhci_esdhc_resume(struct device *dev)
{
1408 1409
	struct sdhci_host *host = dev_get_drvdata(dev);

1410 1411
	/* re-initialize hw state in case it's lost in low power mode */
	sdhci_esdhc_imx_hwinit(host);
1412

1413
	return sdhci_resume_host(host);
1414
}
1415
#endif
1416

1417
#ifdef CONFIG_PM
1418 1419 1420 1421
static int sdhci_esdhc_runtime_suspend(struct device *dev)
{
	struct sdhci_host *host = dev_get_drvdata(dev);
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1422
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1423 1424 1425
	int ret;

	ret = sdhci_runtime_suspend_host(host);
1426 1427
	if (ret)
		return ret;
1428

1429 1430 1431
	if (host->tuning_mode != SDHCI_TUNING_MODE_3)
		mmc_retune_needed(host->mmc);

1432
	if (!sdhci_sdio_irq_enabled(host)) {
1433 1434
		imx_data->actual_clock = host->mmc->actual_clock;
		esdhc_pltfm_set_clock(host, 0);
1435 1436 1437
		clk_disable_unprepare(imx_data->clk_per);
		clk_disable_unprepare(imx_data->clk_ipg);
	}
1438 1439 1440 1441 1442 1443 1444 1445 1446
	clk_disable_unprepare(imx_data->clk_ahb);

	return ret;
}

static int sdhci_esdhc_runtime_resume(struct device *dev)
{
	struct sdhci_host *host = dev_get_drvdata(dev);
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1447
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1448
	int err;
1449

1450 1451 1452 1453
	err = clk_prepare_enable(imx_data->clk_ahb);
	if (err)
		return err;

1454
	if (!sdhci_sdio_irq_enabled(host)) {
1455 1456
		err = clk_prepare_enable(imx_data->clk_per);
		if (err)
1457
			goto disable_ahb_clk;
1458 1459 1460
		err = clk_prepare_enable(imx_data->clk_ipg);
		if (err)
			goto disable_per_clk;
1461
		esdhc_pltfm_set_clock(host, imx_data->actual_clock);
1462
	}
1463

1464 1465
	err = sdhci_runtime_resume_host(host);
	if (err)
1466
		goto disable_ipg_clk;
1467 1468

	return 0;
1469

1470 1471 1472 1473 1474 1475
disable_ipg_clk:
	if (!sdhci_sdio_irq_enabled(host))
		clk_disable_unprepare(imx_data->clk_ipg);
disable_per_clk:
	if (!sdhci_sdio_irq_enabled(host))
		clk_disable_unprepare(imx_data->clk_per);
1476 1477
disable_ahb_clk:
	clk_disable_unprepare(imx_data->clk_ahb);
1478
	return err;
1479 1480 1481 1482
}
#endif

static const struct dev_pm_ops sdhci_esdhc_pmops = {
1483
	SET_SYSTEM_SLEEP_PM_OPS(sdhci_esdhc_suspend, sdhci_esdhc_resume)
1484 1485 1486 1487
	SET_RUNTIME_PM_OPS(sdhci_esdhc_runtime_suspend,
				sdhci_esdhc_runtime_resume, NULL)
};

1488 1489 1490
static struct platform_driver sdhci_esdhc_imx_driver = {
	.driver		= {
		.name	= "sdhci-esdhc-imx",
1491
		.of_match_table = imx_esdhc_dt_ids,
1492
		.pm	= &sdhci_esdhc_pmops,
1493
	},
1494
	.id_table	= imx_esdhc_devtype,
1495
	.probe		= sdhci_esdhc_imx_probe,
B
Bill Pemberton 已提交
1496
	.remove		= sdhci_esdhc_imx_remove,
1497
};
1498

1499
module_platform_driver(sdhci_esdhc_imx_driver);
1500 1501

MODULE_DESCRIPTION("SDHCI driver for Freescale i.MX eSDHC");
1502
MODULE_AUTHOR("Wolfram Sang <kernel@pengutronix.de>");
1503
MODULE_LICENSE("GPL v2");