sdhci-esdhc-imx.c 37.7 KB
Newer Older
1 2 3 4 5 6
/*
 * Freescale eSDHC i.MX controller driver for the platform bus.
 *
 * derived from the OF-version.
 *
 * Copyright (c) 2010 Pengutronix e.K.
7
 *   Author: Wolfram Sang <kernel@pengutronix.de>
8 9 10 11 12 13 14 15 16 17
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License.
 */

#include <linux/io.h>
#include <linux/delay.h>
#include <linux/err.h>
#include <linux/clk.h>
18
#include <linux/gpio.h>
19
#include <linux/module.h>
20
#include <linux/slab.h>
21
#include <linux/mmc/host.h>
22 23
#include <linux/mmc/mmc.h>
#include <linux/mmc/sdio.h>
24
#include <linux/mmc/slot-gpio.h>
25 26 27
#include <linux/of.h>
#include <linux/of_device.h>
#include <linux/of_gpio.h>
28
#include <linux/pinctrl/consumer.h>
29
#include <linux/platform_data/mmc-esdhc-imx.h>
30
#include <linux/pm_runtime.h>
31 32 33
#include "sdhci-pltfm.h"
#include "sdhci-esdhc.h"

34
#define	ESDHC_CTRL_D3CD			0x08
35
#define ESDHC_BURST_LEN_EN_INCR		(1 << 27)
36
/* VENDOR SPEC register */
37 38
#define ESDHC_VENDOR_SPEC		0xc0
#define  ESDHC_VENDOR_SPEC_SDIO_QUIRK	(1 << 1)
39
#define  ESDHC_VENDOR_SPEC_VSELECT	(1 << 1)
40
#define  ESDHC_VENDOR_SPEC_FRC_SDCLK_ON	(1 << 8)
41 42
#define ESDHC_WTMK_LVL			0x44
#define ESDHC_MIX_CTRL			0x48
43
#define  ESDHC_MIX_CTRL_DDREN		(1 << 3)
44
#define  ESDHC_MIX_CTRL_AC23EN		(1 << 7)
45 46 47
#define  ESDHC_MIX_CTRL_EXE_TUNE	(1 << 22)
#define  ESDHC_MIX_CTRL_SMPCLK_SEL	(1 << 23)
#define  ESDHC_MIX_CTRL_FBCLK_SEL	(1 << 25)
48
#define  ESDHC_MIX_CTRL_HS400_EN	(1 << 26)
49 50
/* Bits 3 and 6 are not SDHCI standard definitions */
#define  ESDHC_MIX_CTRL_SDHCI_MASK	0xb7
51 52
/* Tuning bits */
#define  ESDHC_MIX_CTRL_TUNING_MASK	0x03c00000
53

54 55 56 57 58
/* dll control register */
#define ESDHC_DLL_CTRL			0x60
#define ESDHC_DLL_OVERRIDE_VAL_SHIFT	9
#define ESDHC_DLL_OVERRIDE_EN_SHIFT	8

59 60 61 62 63 64
/* tune control register */
#define ESDHC_TUNE_CTRL_STATUS		0x68
#define  ESDHC_TUNE_CTRL_STEP		1
#define  ESDHC_TUNE_CTRL_MIN		0
#define  ESDHC_TUNE_CTRL_MAX		((1 << 7) - 1)

65 66 67 68 69 70 71 72 73 74
/* strobe dll register */
#define ESDHC_STROBE_DLL_CTRL		0x70
#define ESDHC_STROBE_DLL_CTRL_ENABLE	(1 << 0)
#define ESDHC_STROBE_DLL_CTRL_RESET	(1 << 1)
#define ESDHC_STROBE_DLL_CTRL_SLV_DLY_TARGET_SHIFT	3

#define ESDHC_STROBE_DLL_STATUS		0x74
#define ESDHC_STROBE_DLL_STS_REF_LOCK	(1 << 1)
#define ESDHC_STROBE_DLL_STS_SLV_LOCK	0x1

75 76 77 78
#define ESDHC_TUNING_CTRL		0xcc
#define ESDHC_STD_TUNING_EN		(1 << 24)
/* NOTE: the minimum valid tuning start tap for mx6sl is 1 */
#define ESDHC_TUNING_START_TAP		0x1
79
#define ESDHC_TUNING_STEP_MASK		0x00070000
80
#define ESDHC_TUNING_STEP_SHIFT		16
81

82 83 84 85
/* pinctrl state */
#define ESDHC_PINCTRL_STATE_100MHZ	"state_100mhz"
#define ESDHC_PINCTRL_STATE_200MHZ	"state_200mhz"

86 87 88 89 90 91 92
/*
 * Our interpretation of the SDHCI_HOST_CONTROL register
 */
#define ESDHC_CTRL_4BITBUS		(0x1 << 1)
#define ESDHC_CTRL_8BITBUS		(0x2 << 1)
#define ESDHC_CTRL_BUSWIDTH_MASK	(0x3 << 1)

R
Richard Zhu 已提交
93 94 95 96 97 98
/*
 * There is an INT DMA ERR mis-match between eSDHC and STD SDHC SPEC:
 * Bit25 is used in STD SPEC, and is reserved in fsl eSDHC design,
 * but bit28 is used as the INT DMA ERR in fsl eSDHC design.
 * Define this macro DMA error INT for fsl eSDHC
 */
99
#define ESDHC_INT_VENDOR_SPEC_DMA_ERR	(1 << 28)
R
Richard Zhu 已提交
100

101 102 103 104 105 106 107 108 109 110 111
/*
 * The CMDTYPE of the CMD register (offset 0xE) should be set to
 * "11" when the STOP CMD12 is issued on imx53 to abort one
 * open ended multi-blk IO. Otherwise the TC INT wouldn't
 * be generated.
 * In exact block transfer, the controller doesn't complete the
 * operations automatically as required at the end of the
 * transfer and remains on hold if the abort command is not sent.
 * As a result, the TC flag is not asserted and SW  received timeout
 * exeception. Bit1 of Vendor Spec registor is used to fix it.
 */
112 113 114 115 116 117
#define ESDHC_FLAG_MULTIBLK_NO_INT	BIT(1)
/*
 * The flag enables the workaround for ESDHC errata ENGcm07207 which
 * affects i.MX25 and i.MX35.
 */
#define ESDHC_FLAG_ENGCM07207		BIT(2)
118 119 120 121 122
/*
 * The flag tells that the ESDHC controller is an USDHC block that is
 * integrated on the i.MX6 series.
 */
#define ESDHC_FLAG_USDHC		BIT(3)
123 124 125 126 127 128
/* The IP supports manual tuning process */
#define ESDHC_FLAG_MAN_TUNING		BIT(4)
/* The IP supports standard tuning process */
#define ESDHC_FLAG_STD_TUNING		BIT(5)
/* The IP has SDHCI_CAPABILITIES_1 register */
#define ESDHC_FLAG_HAVE_CAP1		BIT(6)
129 130 131 132 133 134
/*
 * The IP has errata ERR004536
 * uSDHC: ADMA Length Mismatch Error occurs if the AHB read access is slow,
 * when reading data from the card
 */
#define ESDHC_FLAG_ERR004536		BIT(7)
135 136
/* The IP supports HS200 mode */
#define ESDHC_FLAG_HS200		BIT(8)
137 138 139 140 141
/* The IP supports HS400 mode */
#define ESDHC_FLAG_HS400		BIT(9)

/* A higher clock ferquency than this rate requires strobell dll control */
#define ESDHC_STROBE_DLL_CLK_FREQ	100000000
142

143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163
struct esdhc_soc_data {
	u32 flags;
};

static struct esdhc_soc_data esdhc_imx25_data = {
	.flags = ESDHC_FLAG_ENGCM07207,
};

static struct esdhc_soc_data esdhc_imx35_data = {
	.flags = ESDHC_FLAG_ENGCM07207,
};

static struct esdhc_soc_data esdhc_imx51_data = {
	.flags = 0,
};

static struct esdhc_soc_data esdhc_imx53_data = {
	.flags = ESDHC_FLAG_MULTIBLK_NO_INT,
};

static struct esdhc_soc_data usdhc_imx6q_data = {
164 165 166 167 168
	.flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_MAN_TUNING,
};

static struct esdhc_soc_data usdhc_imx6sl_data = {
	.flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
169 170
			| ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_ERR004536
			| ESDHC_FLAG_HS200,
171 172
};

173 174
static struct esdhc_soc_data usdhc_imx6sx_data = {
	.flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
175
			| ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_HS200,
176 177
};

178 179 180 181 182 183
static struct esdhc_soc_data usdhc_imx7d_data = {
	.flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
			| ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_HS200
			| ESDHC_FLAG_HS400,
};

184 185
struct pltfm_imx_data {
	u32 scratchpad;
186
	struct pinctrl *pinctrl;
187 188 189
	struct pinctrl_state *pins_default;
	struct pinctrl_state *pins_100mhz;
	struct pinctrl_state *pins_200mhz;
190
	const struct esdhc_soc_data *socdata;
191
	struct esdhc_platform_data boarddata;
192 193 194
	struct clk *clk_ipg;
	struct clk *clk_ahb;
	struct clk *clk_per;
195 196 197 198 199
	enum {
		NO_CMD_PENDING,      /* no multiblock command pending*/
		MULTIBLK_IN_PROCESS, /* exact multiblock cmd in process */
		WAIT_FOR_INT,        /* sent CMD12, waiting for response INT */
	} multiblock_status;
200
	u32 is_ddr;
201 202
};

203
static const struct platform_device_id imx_esdhc_devtype[] = {
204 205
	{
		.name = "sdhci-esdhc-imx25",
206
		.driver_data = (kernel_ulong_t) &esdhc_imx25_data,
207 208
	}, {
		.name = "sdhci-esdhc-imx35",
209
		.driver_data = (kernel_ulong_t) &esdhc_imx35_data,
210 211
	}, {
		.name = "sdhci-esdhc-imx51",
212
		.driver_data = (kernel_ulong_t) &esdhc_imx51_data,
213 214 215 216 217 218
	}, {
		/* sentinel */
	}
};
MODULE_DEVICE_TABLE(platform, imx_esdhc_devtype);

219
static const struct of_device_id imx_esdhc_dt_ids[] = {
220 221 222 223
	{ .compatible = "fsl,imx25-esdhc", .data = &esdhc_imx25_data, },
	{ .compatible = "fsl,imx35-esdhc", .data = &esdhc_imx35_data, },
	{ .compatible = "fsl,imx51-esdhc", .data = &esdhc_imx51_data, },
	{ .compatible = "fsl,imx53-esdhc", .data = &esdhc_imx53_data, },
224
	{ .compatible = "fsl,imx6sx-usdhc", .data = &usdhc_imx6sx_data, },
225
	{ .compatible = "fsl,imx6sl-usdhc", .data = &usdhc_imx6sl_data, },
226
	{ .compatible = "fsl,imx6q-usdhc", .data = &usdhc_imx6q_data, },
227
	{ .compatible = "fsl,imx7d-usdhc", .data = &usdhc_imx7d_data, },
228 229 230 231
	{ /* sentinel */ }
};
MODULE_DEVICE_TABLE(of, imx_esdhc_dt_ids);

232 233
static inline int is_imx25_esdhc(struct pltfm_imx_data *data)
{
234
	return data->socdata == &esdhc_imx25_data;
235 236 237 238
}

static inline int is_imx53_esdhc(struct pltfm_imx_data *data)
{
239
	return data->socdata == &esdhc_imx53_data;
240 241
}

242 243
static inline int is_imx6q_usdhc(struct pltfm_imx_data *data)
{
244
	return data->socdata == &usdhc_imx6q_data;
245 246
}

247 248
static inline int esdhc_is_usdhc(struct pltfm_imx_data *data)
{
249
	return !!(data->socdata->flags & ESDHC_FLAG_USDHC);
250 251
}

252 253 254 255 256 257 258 259
static inline void esdhc_clrset_le(struct sdhci_host *host, u32 mask, u32 val, int reg)
{
	void __iomem *base = host->ioaddr + (reg & ~0x3);
	u32 shift = (reg & 0x3) * 8;

	writel(((readl(base) & ~(mask << shift)) | (val << shift)), base);
}

260 261
static u32 esdhc_readl_le(struct sdhci_host *host, int reg)
{
262
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
263
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
264 265
	u32 val = readl(host->ioaddr + reg);

266 267 268 269 270 271 272 273 274 275
	if (unlikely(reg == SDHCI_PRESENT_STATE)) {
		u32 fsl_prss = val;
		/* save the least 20 bits */
		val = fsl_prss & 0x000FFFFF;
		/* move dat[0-3] bits */
		val |= (fsl_prss & 0x0F000000) >> 4;
		/* move cmd line bit */
		val |= (fsl_prss & 0x00800000) << 1;
	}

R
Richard Zhu 已提交
276
	if (unlikely(reg == SDHCI_CAPABILITIES)) {
277 278 279 280
		/* ignore bit[0-15] as it stores cap_1 register val for mx6sl */
		if (imx_data->socdata->flags & ESDHC_FLAG_HAVE_CAP1)
			val &= 0xffff0000;

R
Richard Zhu 已提交
281 282 283 284 285 286 287 288 289 290 291 292 293
		/* In FSL esdhc IC module, only bit20 is used to indicate the
		 * ADMA2 capability of esdhc, but this bit is messed up on
		 * some SOCs (e.g. on MX25, MX35 this bit is set, but they
		 * don't actually support ADMA2). So set the BROKEN_ADMA
		 * uirk on MX25/35 platforms.
		 */

		if (val & SDHCI_CAN_DO_ADMA1) {
			val &= ~SDHCI_CAN_DO_ADMA1;
			val |= SDHCI_CAN_DO_ADMA2;
		}
	}

294 295 296 297 298 299 300
	if (unlikely(reg == SDHCI_CAPABILITIES_1)) {
		if (esdhc_is_usdhc(imx_data)) {
			if (imx_data->socdata->flags & ESDHC_FLAG_HAVE_CAP1)
				val = readl(host->ioaddr + SDHCI_CAPABILITIES) & 0xFFFF;
			else
				/* imx6q/dl does not have cap_1 register, fake one */
				val = SDHCI_SUPPORT_DDR50 | SDHCI_SUPPORT_SDR104
301 302
					| SDHCI_SUPPORT_SDR50
					| SDHCI_USE_SDR50_TUNING;
303 304 305

			if (imx_data->socdata->flags & ESDHC_FLAG_HS400)
				val |= SDHCI_SUPPORT_HS400;
306 307
		}
	}
308

309
	if (unlikely(reg == SDHCI_MAX_CURRENT) && esdhc_is_usdhc(imx_data)) {
310 311 312 313 314 315
		val = 0;
		val |= 0xFF << SDHCI_MAX_CURRENT_330_SHIFT;
		val |= 0xFF << SDHCI_MAX_CURRENT_300_SHIFT;
		val |= 0xFF << SDHCI_MAX_CURRENT_180_SHIFT;
	}

R
Richard Zhu 已提交
316
	if (unlikely(reg == SDHCI_INT_STATUS)) {
317 318
		if (val & ESDHC_INT_VENDOR_SPEC_DMA_ERR) {
			val &= ~ESDHC_INT_VENDOR_SPEC_DMA_ERR;
R
Richard Zhu 已提交
319 320
			val |= SDHCI_INT_ADMA_ERROR;
		}
321 322 323 324 325 326 327 328 329 330 331 332

		/*
		 * mask off the interrupt we get in response to the manually
		 * sent CMD12
		 */
		if ((imx_data->multiblock_status == WAIT_FOR_INT) &&
		    ((val & SDHCI_INT_RESPONSE) == SDHCI_INT_RESPONSE)) {
			val &= ~SDHCI_INT_RESPONSE;
			writel(SDHCI_INT_RESPONSE, host->ioaddr +
						   SDHCI_INT_STATUS);
			imx_data->multiblock_status = NO_CMD_PENDING;
		}
R
Richard Zhu 已提交
333 334
	}

335 336 337 338 339
	return val;
}

static void esdhc_writel_le(struct sdhci_host *host, u32 val, int reg)
{
340
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
341
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
342 343 344
	u32 data;

	if (unlikely(reg == SDHCI_INT_ENABLE || reg == SDHCI_SIGNAL_ENABLE)) {
345
		if ((val & SDHCI_INT_CARD_INT) && !esdhc_is_usdhc(imx_data)) {
346 347 348 349 350 351 352 353 354
			/*
			 * Clear and then set D3CD bit to avoid missing the
			 * card interrupt.  This is a eSDHC controller problem
			 * so we need to apply the following workaround: clear
			 * and set D3CD bit will make eSDHC re-sample the card
			 * interrupt. In case a card interrupt was lost,
			 * re-sample it by the following steps.
			 */
			data = readl(host->ioaddr + SDHCI_HOST_CONTROL);
355
			data &= ~ESDHC_CTRL_D3CD;
356
			writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
357
			data |= ESDHC_CTRL_D3CD;
358 359
			writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
		}
360 361 362 363 364

		if (val & SDHCI_INT_ADMA_ERROR) {
			val &= ~SDHCI_INT_ADMA_ERROR;
			val |= ESDHC_INT_VENDOR_SPEC_DMA_ERR;
		}
365
	}
366

367
	if (unlikely((imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
368 369 370
				&& (reg == SDHCI_INT_STATUS)
				&& (val & SDHCI_INT_DATA_END))) {
			u32 v;
371 372 373
			v = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
			v &= ~ESDHC_VENDOR_SPEC_SDIO_QUIRK;
			writel(v, host->ioaddr + ESDHC_VENDOR_SPEC);
374 375 376 377 378 379 380 381 382

			if (imx_data->multiblock_status == MULTIBLK_IN_PROCESS)
			{
				/* send a manual CMD12 with RESPTYP=none */
				data = MMC_STOP_TRANSMISSION << 24 |
				       SDHCI_CMD_ABORTCMD << 16;
				writel(data, host->ioaddr + SDHCI_TRANSFER_MODE);
				imx_data->multiblock_status = WAIT_FOR_INT;
			}
383 384
	}

385 386 387
	writel(val, host->ioaddr + reg);
}

388 389
static u16 esdhc_readw_le(struct sdhci_host *host, int reg)
{
390
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
391
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
392 393
	u16 ret = 0;
	u32 val;
394

395
	if (unlikely(reg == SDHCI_HOST_VERSION)) {
396
		reg ^= 2;
397
		if (esdhc_is_usdhc(imx_data)) {
398 399 400 401 402 403
			/*
			 * The usdhc register returns a wrong host version.
			 * Correct it here.
			 */
			return SDHCI_SPEC_300;
		}
404
	}
405

406 407 408 409 410
	if (unlikely(reg == SDHCI_HOST_CONTROL2)) {
		val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
		if (val & ESDHC_VENDOR_SPEC_VSELECT)
			ret |= SDHCI_CTRL_VDD_180;

411
		if (esdhc_is_usdhc(imx_data)) {
412 413 414 415 416
			if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING)
				val = readl(host->ioaddr + ESDHC_MIX_CTRL);
			else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING)
				/* the std tuning bits is in ACMD12_ERR for imx6sl */
				val = readl(host->ioaddr + SDHCI_ACMD12_ERR);
417 418
		}

419 420 421 422 423
		if (val & ESDHC_MIX_CTRL_EXE_TUNE)
			ret |= SDHCI_CTRL_EXEC_TUNING;
		if (val & ESDHC_MIX_CTRL_SMPCLK_SEL)
			ret |= SDHCI_CTRL_TUNED_CLK;

424 425 426 427 428
		ret &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;

		return ret;
	}

429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444
	if (unlikely(reg == SDHCI_TRANSFER_MODE)) {
		if (esdhc_is_usdhc(imx_data)) {
			u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
			ret = m & ESDHC_MIX_CTRL_SDHCI_MASK;
			/* Swap AC23 bit */
			if (m & ESDHC_MIX_CTRL_AC23EN) {
				ret &= ~ESDHC_MIX_CTRL_AC23EN;
				ret |= SDHCI_TRNS_AUTO_CMD23;
			}
		} else {
			ret = readw(host->ioaddr + SDHCI_TRANSFER_MODE);
		}

		return ret;
	}

445 446 447 448 449 450
	return readw(host->ioaddr + reg);
}

static void esdhc_writew_le(struct sdhci_host *host, u16 val, int reg)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
451
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
452
	u32 new_val = 0;
453 454

	switch (reg) {
455 456 457 458 459 460
	case SDHCI_CLOCK_CONTROL:
		new_val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
		if (val & SDHCI_CLOCK_CARD_EN)
			new_val |= ESDHC_VENDOR_SPEC_FRC_SDCLK_ON;
		else
			new_val &= ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON;
461
		writel(new_val, host->ioaddr + ESDHC_VENDOR_SPEC);
462 463 464 465 466 467 468 469
		return;
	case SDHCI_HOST_CONTROL2:
		new_val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
		if (val & SDHCI_CTRL_VDD_180)
			new_val |= ESDHC_VENDOR_SPEC_VSELECT;
		else
			new_val &= ~ESDHC_VENDOR_SPEC_VSELECT;
		writel(new_val, host->ioaddr + ESDHC_VENDOR_SPEC);
470 471 472 473 474 475 476 477 478 479
		if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING) {
			new_val = readl(host->ioaddr + ESDHC_MIX_CTRL);
			if (val & SDHCI_CTRL_TUNED_CLK)
				new_val |= ESDHC_MIX_CTRL_SMPCLK_SEL;
			else
				new_val &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
			writel(new_val , host->ioaddr + ESDHC_MIX_CTRL);
		} else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING) {
			u32 v = readl(host->ioaddr + SDHCI_ACMD12_ERR);
			u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
480
			u32 tuning_ctrl;
481 482 483 484 485 486 487
			if (val & SDHCI_CTRL_TUNED_CLK) {
				v |= ESDHC_MIX_CTRL_SMPCLK_SEL;
			} else {
				v &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
				m &= ~ESDHC_MIX_CTRL_FBCLK_SEL;
			}

488 489 490
			if (val & SDHCI_CTRL_EXEC_TUNING) {
				v |= ESDHC_MIX_CTRL_EXE_TUNE;
				m |= ESDHC_MIX_CTRL_FBCLK_SEL;
491 492
				tuning_ctrl = readl(host->ioaddr + ESDHC_TUNING_CTRL);
				tuning_ctrl |= ESDHC_STD_TUNING_EN | ESDHC_TUNING_START_TAP;
493 494
				if (imx_data->boarddata.tuning_step) {
					tuning_ctrl &= ~ESDHC_TUNING_STEP_MASK;
495
					tuning_ctrl |= imx_data->boarddata.tuning_step << ESDHC_TUNING_STEP_SHIFT;
496 497
				}
				writel(tuning_ctrl, host->ioaddr + ESDHC_TUNING_CTRL);
498 499 500 501 502 503 504
			} else {
				v &= ~ESDHC_MIX_CTRL_EXE_TUNE;
			}

			writel(v, host->ioaddr + SDHCI_ACMD12_ERR);
			writel(m, host->ioaddr + ESDHC_MIX_CTRL);
		}
505
		return;
506
	case SDHCI_TRANSFER_MODE:
507
		if ((imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
508 509 510 511
				&& (host->cmd->opcode == SD_IO_RW_EXTENDED)
				&& (host->cmd->data->blocks > 1)
				&& (host->cmd->data->flags & MMC_DATA_READ)) {
			u32 v;
512 513 514
			v = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
			v |= ESDHC_VENDOR_SPEC_SDIO_QUIRK;
			writel(v, host->ioaddr + ESDHC_VENDOR_SPEC);
515
		}
516

517
		if (esdhc_is_usdhc(imx_data)) {
518
			u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
519 520 521 522 523 524
			/* Swap AC23 bit */
			if (val & SDHCI_TRNS_AUTO_CMD23) {
				val &= ~SDHCI_TRNS_AUTO_CMD23;
				val |= ESDHC_MIX_CTRL_AC23EN;
			}
			m = val | (m & ~ESDHC_MIX_CTRL_SDHCI_MASK);
525 526 527 528 529 530 531 532
			writel(m, host->ioaddr + ESDHC_MIX_CTRL);
		} else {
			/*
			 * Postpone this write, we must do it together with a
			 * command write that is down below.
			 */
			imx_data->scratchpad = val;
		}
533 534
		return;
	case SDHCI_COMMAND:
535
		if (host->cmd->opcode == MMC_STOP_TRANSMISSION)
536
			val |= SDHCI_CMD_ABORTCMD;
537

538
		if ((host->cmd->opcode == MMC_SET_BLOCK_COUNT) &&
539
		    (imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT))
540 541
			imx_data->multiblock_status = MULTIBLK_IN_PROCESS;

542
		if (esdhc_is_usdhc(imx_data))
543 544
			writel(val << 16,
			       host->ioaddr + SDHCI_TRANSFER_MODE);
545
		else
546 547
			writel(val << 16 | imx_data->scratchpad,
			       host->ioaddr + SDHCI_TRANSFER_MODE);
548 549 550 551 552 553 554 555 556 557
		return;
	case SDHCI_BLOCK_SIZE:
		val &= ~SDHCI_MAKE_BLKSZ(0x7, 0);
		break;
	}
	esdhc_clrset_le(host, 0xffff, val, reg);
}

static void esdhc_writeb_le(struct sdhci_host *host, u8 val, int reg)
{
558
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
559
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
560
	u32 new_val;
561
	u32 mask;
562 563 564 565 566 567 568 569 570

	switch (reg) {
	case SDHCI_POWER_CONTROL:
		/*
		 * FSL put some DMA bits here
		 * If your board has a regulator, code should be here
		 */
		return;
	case SDHCI_HOST_CONTROL:
571
		/* FSL messed up here, so we need to manually compose it. */
572
		new_val = val & SDHCI_CTRL_LED;
M
Masanari Iida 已提交
573
		/* ensure the endianness */
574
		new_val |= ESDHC_HOST_CONTROL_LE;
575 576 577 578 579
		/* bits 8&9 are reserved on mx25 */
		if (!is_imx25_esdhc(imx_data)) {
			/* DMA mode bits are shifted */
			new_val |= (val & SDHCI_CTRL_DMA_MASK) << 5;
		}
580

581 582 583
		/*
		 * Do not touch buswidth bits here. This is done in
		 * esdhc_pltfm_bus_width.
584 585
		 * Do not touch the D3CD bit either which is used for the
		 * SDIO interrupt errata workaround.
586
		 */
587
		mask = 0xffff & ~(ESDHC_CTRL_BUSWIDTH_MASK | ESDHC_CTRL_D3CD);
588 589

		esdhc_clrset_le(host, mask, new_val, reg);
590 591 592
		return;
	}
	esdhc_clrset_le(host, 0xff, val, reg);
593 594 595 596 597 598 599 600 601

	/*
	 * The esdhc has a design violation to SDHC spec which tells
	 * that software reset should not affect card detection circuit.
	 * But esdhc clears its SYSCTL register bits [0..2] during the
	 * software reset.  This will stop those clocks that card detection
	 * circuit relies on.  To work around it, we turn the clocks on back
	 * to keep card detection circuit functional.
	 */
602
	if ((reg == SDHCI_SOFTWARE_RESET) && (val & 1)) {
603
		esdhc_clrset_le(host, 0x7, 0x7, ESDHC_SYSTEM_CONTROL);
604 605 606 607
		/*
		 * The reset on usdhc fails to clear MIX_CTRL register.
		 * Do it manually here.
		 */
608
		if (esdhc_is_usdhc(imx_data)) {
609 610 611 612
			/* the tuning bits should be kept during reset */
			new_val = readl(host->ioaddr + ESDHC_MIX_CTRL);
			writel(new_val & ESDHC_MIX_CTRL_TUNING_MASK,
					host->ioaddr + ESDHC_MIX_CTRL);
613 614
			imx_data->is_ddr = 0;
		}
615
	}
616 617
}

618 619 620 621
static unsigned int esdhc_pltfm_get_max_clock(struct sdhci_host *host)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);

622
	return pltfm_host->clock;
623 624
}

625 626 627 628
static unsigned int esdhc_pltfm_get_min_clock(struct sdhci_host *host)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);

629
	return pltfm_host->clock / 256 / 16;
630 631
}

632 633 634 635
static inline void esdhc_pltfm_set_clock(struct sdhci_host *host,
					 unsigned int clock)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
636
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
637
	unsigned int host_clock = pltfm_host->clock;
638 639
	int pre_div = 2;
	int div = 1;
640
	u32 temp, val;
641

642
	if (clock == 0) {
643 644
		host->mmc->actual_clock = 0;

645
		if (esdhc_is_usdhc(imx_data)) {
646 647 648 649
			val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
			writel(val & ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON,
					host->ioaddr + ESDHC_VENDOR_SPEC);
		}
650
		return;
651
	}
652

653
	if (esdhc_is_usdhc(imx_data) && !imx_data->is_ddr)
654 655
		pre_div = 1;

656 657 658 659 660 661 662 663 664 665 666
	temp = sdhci_readl(host, ESDHC_SYSTEM_CONTROL);
	temp &= ~(ESDHC_CLOCK_IPGEN | ESDHC_CLOCK_HCKEN | ESDHC_CLOCK_PEREN
		| ESDHC_CLOCK_MASK);
	sdhci_writel(host, temp, ESDHC_SYSTEM_CONTROL);

	while (host_clock / pre_div / 16 > clock && pre_div < 256)
		pre_div *= 2;

	while (host_clock / pre_div / div > clock && div < 16)
		div++;

667
	host->mmc->actual_clock = host_clock / pre_div / div;
668
	dev_dbg(mmc_dev(host->mmc), "desired SD clock: %d, actual: %d\n",
669
		clock, host->mmc->actual_clock);
670

671 672 673 674
	if (imx_data->is_ddr)
		pre_div >>= 2;
	else
		pre_div >>= 1;
675 676 677 678 679 680 681
	div--;

	temp = sdhci_readl(host, ESDHC_SYSTEM_CONTROL);
	temp |= (ESDHC_CLOCK_IPGEN | ESDHC_CLOCK_HCKEN | ESDHC_CLOCK_PEREN
		| (div << ESDHC_DIVIDER_SHIFT)
		| (pre_div << ESDHC_PREDIV_SHIFT));
	sdhci_writel(host, temp, ESDHC_SYSTEM_CONTROL);
682

683
	if (esdhc_is_usdhc(imx_data)) {
684 685 686 687 688
		val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
		writel(val | ESDHC_VENDOR_SPEC_FRC_SDCLK_ON,
		host->ioaddr + ESDHC_VENDOR_SPEC);
	}

689
	mdelay(1);
690 691
}

692 693
static unsigned int esdhc_pltfm_get_ro(struct sdhci_host *host)
{
694
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
695
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
696
	struct esdhc_platform_data *boarddata = &imx_data->boarddata;
697 698 699

	switch (boarddata->wp_type) {
	case ESDHC_WP_GPIO:
700
		return mmc_gpio_get_ro(host->mmc);
701 702 703 704 705 706 707 708 709 710
	case ESDHC_WP_CONTROLLER:
		return !(readl(host->ioaddr + SDHCI_PRESENT_STATE) &
			       SDHCI_WRITE_PROTECT);
	case ESDHC_WP_NONE:
		break;
	}

	return -ENOSYS;
}

711
static void esdhc_pltfm_set_bus_width(struct sdhci_host *host, int width)
712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730
{
	u32 ctrl;

	switch (width) {
	case MMC_BUS_WIDTH_8:
		ctrl = ESDHC_CTRL_8BITBUS;
		break;
	case MMC_BUS_WIDTH_4:
		ctrl = ESDHC_CTRL_4BITBUS;
		break;
	default:
		ctrl = 0;
		break;
	}

	esdhc_clrset_le(host, ESDHC_CTRL_BUSWIDTH_MASK, ctrl,
			SDHCI_HOST_CONTROL);
}

731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764
static void esdhc_prepare_tuning(struct sdhci_host *host, u32 val)
{
	u32 reg;

	/* FIXME: delay a bit for card to be ready for next tuning due to errors */
	mdelay(1);

	reg = readl(host->ioaddr + ESDHC_MIX_CTRL);
	reg |= ESDHC_MIX_CTRL_EXE_TUNE | ESDHC_MIX_CTRL_SMPCLK_SEL |
			ESDHC_MIX_CTRL_FBCLK_SEL;
	writel(reg, host->ioaddr + ESDHC_MIX_CTRL);
	writel(val << 8, host->ioaddr + ESDHC_TUNE_CTRL_STATUS);
	dev_dbg(mmc_dev(host->mmc),
		"tunning with delay 0x%x ESDHC_TUNE_CTRL_STATUS 0x%x\n",
			val, readl(host->ioaddr + ESDHC_TUNE_CTRL_STATUS));
}

static void esdhc_post_tuning(struct sdhci_host *host)
{
	u32 reg;

	reg = readl(host->ioaddr + ESDHC_MIX_CTRL);
	reg &= ~ESDHC_MIX_CTRL_EXE_TUNE;
	writel(reg, host->ioaddr + ESDHC_MIX_CTRL);
}

static int esdhc_executing_tuning(struct sdhci_host *host, u32 opcode)
{
	int min, max, avg, ret;

	/* find the mininum delay first which can pass tuning */
	min = ESDHC_TUNE_CTRL_MIN;
	while (min < ESDHC_TUNE_CTRL_MAX) {
		esdhc_prepare_tuning(host, min);
765
		if (!mmc_send_tuning(host->mmc, opcode, NULL))
766 767 768 769 770 771 772 773
			break;
		min += ESDHC_TUNE_CTRL_STEP;
	}

	/* find the maxinum delay which can not pass tuning */
	max = min + ESDHC_TUNE_CTRL_STEP;
	while (max < ESDHC_TUNE_CTRL_MAX) {
		esdhc_prepare_tuning(host, max);
774
		if (mmc_send_tuning(host->mmc, opcode, NULL)) {
775 776 777 778 779 780 781 782 783
			max -= ESDHC_TUNE_CTRL_STEP;
			break;
		}
		max += ESDHC_TUNE_CTRL_STEP;
	}

	/* use average delay to get the best timing */
	avg = (min + max) / 2;
	esdhc_prepare_tuning(host, avg);
784
	ret = mmc_send_tuning(host->mmc, opcode, NULL);
785 786 787 788 789 790 791 792
	esdhc_post_tuning(host);

	dev_dbg(mmc_dev(host->mmc), "tunning %s at 0x%x ret %d\n",
		ret ? "failed" : "passed", avg, ret);

	return ret;
}

793 794 795 796
static int esdhc_change_pinstate(struct sdhci_host *host,
						unsigned int uhs)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
797
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
798 799 800 801 802 803 804 805 806 807 808 809 810 811 812
	struct pinctrl_state *pinctrl;

	dev_dbg(mmc_dev(host->mmc), "change pinctrl state for uhs %d\n", uhs);

	if (IS_ERR(imx_data->pinctrl) ||
		IS_ERR(imx_data->pins_default) ||
		IS_ERR(imx_data->pins_100mhz) ||
		IS_ERR(imx_data->pins_200mhz))
		return -EINVAL;

	switch (uhs) {
	case MMC_TIMING_UHS_SDR50:
		pinctrl = imx_data->pins_100mhz;
		break;
	case MMC_TIMING_UHS_SDR104:
813
	case MMC_TIMING_MMC_HS200:
814
	case MMC_TIMING_MMC_HS400:
815 816 817 818 819 820 821 822 823 824
		pinctrl = imx_data->pins_200mhz;
		break;
	default:
		/* back to default state for other legacy timing */
		pinctrl = imx_data->pins_default;
	}

	return pinctrl_select_state(imx_data->pinctrl, pinctrl);
}

825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862
/*
 * For HS400 eMMC, there is a data_strobe line, this signal is generated
 * by the device and used for data output and CRC status response output
 * in HS400 mode. The frequency of this signal follows the frequency of
 * CLK generated by host. Host receive the data which is aligned to the
 * edge of data_strobe line. Due to the time delay between CLK line and
 * data_strobe line, if the delay time is larger than one clock cycle,
 * then CLK and data_strobe line will misaligned, read error shows up.
 * So when the CLK is higher than 100MHz, each clock cycle is short enough,
 * host should config the delay target.
 */
static void esdhc_set_strobe_dll(struct sdhci_host *host)
{
	u32 v;

	if (host->mmc->actual_clock > ESDHC_STROBE_DLL_CLK_FREQ) {
		/* force a reset on strobe dll */
		writel(ESDHC_STROBE_DLL_CTRL_RESET,
			host->ioaddr + ESDHC_STROBE_DLL_CTRL);
		/*
		 * enable strobe dll ctrl and adjust the delay target
		 * for the uSDHC loopback read clock
		 */
		v = ESDHC_STROBE_DLL_CTRL_ENABLE |
			(7 << ESDHC_STROBE_DLL_CTRL_SLV_DLY_TARGET_SHIFT);
		writel(v, host->ioaddr + ESDHC_STROBE_DLL_CTRL);
		/* wait 1us to make sure strobe dll status register stable */
		udelay(1);
		v = readl(host->ioaddr + ESDHC_STROBE_DLL_STATUS);
		if (!(v & ESDHC_STROBE_DLL_STS_REF_LOCK))
			dev_warn(mmc_dev(host->mmc),
				"warning! HS400 strobe DLL status REF not lock!\n");
		if (!(v & ESDHC_STROBE_DLL_STS_SLV_LOCK))
			dev_warn(mmc_dev(host->mmc),
				"warning! HS400 strobe DLL status SLV not lock!\n");
	}
}

863
static void esdhc_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
864
{
865
	u32 m;
866
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
867
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
868
	struct esdhc_platform_data *boarddata = &imx_data->boarddata;
869

870 871 872 873 874
	/* disable ddr mode and disable HS400 mode */
	m = readl(host->ioaddr + ESDHC_MIX_CTRL);
	m &= ~(ESDHC_MIX_CTRL_DDREN | ESDHC_MIX_CTRL_HS400_EN);
	imx_data->is_ddr = 0;

875
	switch (timing) {
876 877 878 879
	case MMC_TIMING_UHS_SDR12:
	case MMC_TIMING_UHS_SDR25:
	case MMC_TIMING_UHS_SDR50:
	case MMC_TIMING_UHS_SDR104:
880
	case MMC_TIMING_MMC_HS200:
881
		writel(m, host->ioaddr + ESDHC_MIX_CTRL);
882 883
		break;
	case MMC_TIMING_UHS_DDR50:
884
	case MMC_TIMING_MMC_DDR52:
885 886
		m |= ESDHC_MIX_CTRL_DDREN;
		writel(m, host->ioaddr + ESDHC_MIX_CTRL);
887
		imx_data->is_ddr = 1;
888 889 890 891 892 893 894 895 896
		if (boarddata->delay_line) {
			u32 v;
			v = boarddata->delay_line <<
				ESDHC_DLL_OVERRIDE_VAL_SHIFT |
				(1 << ESDHC_DLL_OVERRIDE_EN_SHIFT);
			if (is_imx53_esdhc(imx_data))
				v <<= 1;
			writel(v, host->ioaddr + ESDHC_DLL_CTRL);
		}
897
		break;
898 899 900 901 902 903
	case MMC_TIMING_MMC_HS400:
		m |= ESDHC_MIX_CTRL_DDREN | ESDHC_MIX_CTRL_HS400_EN;
		writel(m, host->ioaddr + ESDHC_MIX_CTRL);
		imx_data->is_ddr = 1;
		esdhc_set_strobe_dll(host);
		break;
904 905
	}

906
	esdhc_change_pinstate(host, timing);
907 908
}

909 910 911 912 913 914 915 916
static void esdhc_reset(struct sdhci_host *host, u8 mask)
{
	sdhci_reset(host, mask);

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
}

917 918 919
static unsigned int esdhc_get_max_timeout_count(struct sdhci_host *host)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
920
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
921 922 923 924

	return esdhc_is_usdhc(imx_data) ? 1 << 28 : 1 << 27;
}

925 926 927
static void esdhc_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
928
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
929 930 931 932 933 934

	/* use maximum timeout counter */
	sdhci_writeb(host, esdhc_is_usdhc(imx_data) ? 0xF : 0xE,
			SDHCI_TIMEOUT_CONTROL);
}

935
static struct sdhci_ops sdhci_esdhc_ops = {
936
	.read_l = esdhc_readl_le,
937
	.read_w = esdhc_readw_le,
938
	.write_l = esdhc_writel_le,
939 940
	.write_w = esdhc_writew_le,
	.write_b = esdhc_writeb_le,
941
	.set_clock = esdhc_pltfm_set_clock,
942
	.get_max_clock = esdhc_pltfm_get_max_clock,
943
	.get_min_clock = esdhc_pltfm_get_min_clock,
944
	.get_max_timeout_count = esdhc_get_max_timeout_count,
945
	.get_ro = esdhc_pltfm_get_ro,
946
	.set_timeout = esdhc_set_timeout,
947
	.set_bus_width = esdhc_pltfm_set_bus_width,
948
	.set_uhs_signaling = esdhc_set_uhs_signaling,
949
	.reset = esdhc_reset,
950 951
};

952
static const struct sdhci_pltfm_data sdhci_esdhc_imx_pdata = {
R
Richard Zhu 已提交
953 954 955
	.quirks = ESDHC_DEFAULT_QUIRKS | SDHCI_QUIRK_NO_HISPD_BIT
			| SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC
			| SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC
956 957 958 959
			| SDHCI_QUIRK_BROKEN_CARD_DETECTION,
	.ops = &sdhci_esdhc_ops,
};

960
#ifdef CONFIG_OF
B
Bill Pemberton 已提交
961
static int
962
sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
963
			 struct sdhci_host *host,
964
			 struct pltfm_imx_data *imx_data)
965 966
{
	struct device_node *np = pdev->dev.of_node;
967
	struct esdhc_platform_data *boarddata = &imx_data->boarddata;
968
	int ret;
969 970 971 972 973 974 975 976

	if (of_get_property(np, "fsl,wp-controller", NULL))
		boarddata->wp_type = ESDHC_WP_CONTROLLER;

	boarddata->wp_gpio = of_get_named_gpio(np, "wp-gpios", 0);
	if (gpio_is_valid(boarddata->wp_gpio))
		boarddata->wp_type = ESDHC_WP_GPIO;

977 978
	of_property_read_u32(np, "fsl,tuning-step", &boarddata->tuning_step);

979 980 981 982 983
	if (of_find_property(np, "no-1-8-v", NULL))
		boarddata->support_vsel = false;
	else
		boarddata->support_vsel = true;

984 985 986
	if (of_property_read_u32(np, "fsl,delay-line", &boarddata->delay_line))
		boarddata->delay_line = 0;

987 988
	mmc_of_parse_voltage(np, &host->ocr_mask);

989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008
	/* sdr50 and sdr104 needs work on 1.8v signal voltage */
	if ((boarddata->support_vsel) && esdhc_is_usdhc(imx_data) &&
	    !IS_ERR(imx_data->pins_default)) {
		imx_data->pins_100mhz = pinctrl_lookup_state(imx_data->pinctrl,
						ESDHC_PINCTRL_STATE_100MHZ);
		imx_data->pins_200mhz = pinctrl_lookup_state(imx_data->pinctrl,
						ESDHC_PINCTRL_STATE_200MHZ);
		if (IS_ERR(imx_data->pins_100mhz) ||
				IS_ERR(imx_data->pins_200mhz)) {
			dev_warn(mmc_dev(host->mmc),
				"could not get ultra high speed state, work on normal mode\n");
			/*
			 * fall back to not support uhs by specify no 1.8v quirk
			 */
			host->quirks2 |= SDHCI_QUIRK2_NO_1_8_V;
		}
	} else {
		host->quirks2 |= SDHCI_QUIRK2_NO_1_8_V;
	}

1009
	/* call to generic mmc_of_parse to support additional capabilities */
1010 1011 1012 1013 1014 1015 1016 1017
	ret = mmc_of_parse(host->mmc);
	if (ret)
		return ret;

	if (!IS_ERR_VALUE(mmc_gpio_get_cd(host->mmc)))
		host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION;

	return 0;
1018 1019 1020 1021
}
#else
static inline int
sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
1022
			 struct sdhci_host *host,
1023
			 struct pltfm_imx_data *imx_data)
1024 1025 1026 1027 1028
{
	return -ENODEV;
}
#endif

1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093
static int sdhci_esdhc_imx_probe_nondt(struct platform_device *pdev,
			 struct sdhci_host *host,
			 struct pltfm_imx_data *imx_data)
{
	struct esdhc_platform_data *boarddata = &imx_data->boarddata;
	int err;

	if (!host->mmc->parent->platform_data) {
		dev_err(mmc_dev(host->mmc), "no board data!\n");
		return -EINVAL;
	}

	imx_data->boarddata = *((struct esdhc_platform_data *)
				host->mmc->parent->platform_data);
	/* write_protect */
	if (boarddata->wp_type == ESDHC_WP_GPIO) {
		err = mmc_gpio_request_ro(host->mmc, boarddata->wp_gpio);
		if (err) {
			dev_err(mmc_dev(host->mmc),
				"failed to request write-protect gpio!\n");
			return err;
		}
		host->mmc->caps2 |= MMC_CAP2_RO_ACTIVE_HIGH;
	}

	/* card_detect */
	switch (boarddata->cd_type) {
	case ESDHC_CD_GPIO:
		err = mmc_gpio_request_cd(host->mmc, boarddata->cd_gpio, 0);
		if (err) {
			dev_err(mmc_dev(host->mmc),
				"failed to request card-detect gpio!\n");
			return err;
		}
		/* fall through */

	case ESDHC_CD_CONTROLLER:
		/* we have a working card_detect back */
		host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION;
		break;

	case ESDHC_CD_PERMANENT:
		host->mmc->caps |= MMC_CAP_NONREMOVABLE;
		break;

	case ESDHC_CD_NONE:
		break;
	}

	switch (boarddata->max_bus_width) {
	case 8:
		host->mmc->caps |= MMC_CAP_8_BIT_DATA | MMC_CAP_4_BIT_DATA;
		break;
	case 4:
		host->mmc->caps |= MMC_CAP_4_BIT_DATA;
		break;
	case 1:
	default:
		host->quirks |= SDHCI_QUIRK_FORCE_1_BIT_DATA;
		break;
	}

	return 0;
}

B
Bill Pemberton 已提交
1094
static int sdhci_esdhc_imx_probe(struct platform_device *pdev)
1095
{
1096 1097
	const struct of_device_id *of_id =
			of_match_device(imx_esdhc_dt_ids, &pdev->dev);
1098 1099
	struct sdhci_pltfm_host *pltfm_host;
	struct sdhci_host *host;
1100
	int err;
1101
	struct pltfm_imx_data *imx_data;
1102

1103 1104
	host = sdhci_pltfm_init(pdev, &sdhci_esdhc_imx_pdata,
				sizeof(*imx_data));
1105 1106 1107 1108 1109
	if (IS_ERR(host))
		return PTR_ERR(host);

	pltfm_host = sdhci_priv(host);

1110
	imx_data = sdhci_pltfm_priv(pltfm_host);
1111

1112 1113
	imx_data->socdata = of_id ? of_id->data : (struct esdhc_soc_data *)
						  pdev->id_entry->driver_data;
1114

1115 1116 1117
	imx_data->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
	if (IS_ERR(imx_data->clk_ipg)) {
		err = PTR_ERR(imx_data->clk_ipg);
1118
		goto free_sdhci;
1119
	}
1120 1121 1122 1123

	imx_data->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
	if (IS_ERR(imx_data->clk_ahb)) {
		err = PTR_ERR(imx_data->clk_ahb);
1124
		goto free_sdhci;
1125 1126 1127 1128 1129
	}

	imx_data->clk_per = devm_clk_get(&pdev->dev, "per");
	if (IS_ERR(imx_data->clk_per)) {
		err = PTR_ERR(imx_data->clk_per);
1130
		goto free_sdhci;
1131 1132 1133
	}

	pltfm_host->clk = imx_data->clk_per;
1134
	pltfm_host->clock = clk_get_rate(pltfm_host->clk);
1135 1136 1137
	clk_prepare_enable(imx_data->clk_per);
	clk_prepare_enable(imx_data->clk_ipg);
	clk_prepare_enable(imx_data->clk_ahb);
1138

1139
	imx_data->pinctrl = devm_pinctrl_get(&pdev->dev);
1140 1141
	if (IS_ERR(imx_data->pinctrl)) {
		err = PTR_ERR(imx_data->pinctrl);
1142
		goto disable_clk;
1143 1144
	}

1145 1146
	imx_data->pins_default = pinctrl_lookup_state(imx_data->pinctrl,
						PINCTRL_STATE_DEFAULT);
1147 1148
	if (IS_ERR(imx_data->pins_default))
		dev_warn(mmc_dev(host->mmc), "could not get default state\n");
1149

1150
	host->quirks |= SDHCI_QUIRK_BROKEN_TIMEOUT_VAL;
1151

1152
	if (imx_data->socdata->flags & ESDHC_FLAG_ENGCM07207)
1153
		/* Fix errata ENGcm07207 present on i.MX25 and i.MX35 */
R
Richard Zhu 已提交
1154 1155
		host->quirks |= SDHCI_QUIRK_NO_MULTIBLOCK
			| SDHCI_QUIRK_BROKEN_ADMA;
1156

1157 1158 1159 1160
	/*
	 * The imx6q ROM code will change the default watermark level setting
	 * to something insane.  Change it back here.
	 */
1161
	if (esdhc_is_usdhc(imx_data)) {
1162 1163
		writel(0x10401040, host->ioaddr + ESDHC_WTMK_LVL);

1164
		host->quirks2 |= SDHCI_QUIRK2_PRESET_VALUE_BROKEN;
1165
		host->mmc->caps |= MMC_CAP_1_8V_DDR;
1166

1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181
		/*
		 * ROM code will change the bit burst_length_enable setting
		 * to zero if this usdhc is choosed to boot system. Change
		 * it back here, otherwise it will impact the performance a
		 * lot. This bit is used to enable/disable the burst length
		 * for the external AHB2AXI bridge, it's usefully especially
		 * for INCR transfer because without burst length indicator,
		 * the AHB2AXI bridge does not know the burst length in
		 * advance. And without burst length indicator, AHB INCR
		 * transfer can only be converted to singles on the AXI side.
		 */
		writel(readl(host->ioaddr + SDHCI_HOST_CONTROL)
			| ESDHC_BURST_LEN_EN_INCR,
			host->ioaddr + SDHCI_HOST_CONTROL);

1182 1183 1184
		if (!(imx_data->socdata->flags & ESDHC_FLAG_HS200))
			host->quirks2 |= SDHCI_QUIRK2_BROKEN_HS200;

1185 1186 1187 1188 1189 1190
		/*
		* errata ESDHC_FLAG_ERR004536 fix for MX6Q TO1.2 and MX6DL
		* TO1.1, it's harmless for MX6SL
		*/
		writel(readl(host->ioaddr + 0x6c) | BIT(7),
			host->ioaddr + 0x6c);
1191
	}
1192

1193 1194 1195
	if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING)
		sdhci_esdhc_ops.platform_execute_tuning =
					esdhc_executing_tuning;
1196 1197 1198 1199 1200 1201

	if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING)
		writel(readl(host->ioaddr + ESDHC_TUNING_CTRL) |
			ESDHC_STD_TUNING_EN | ESDHC_TUNING_START_TAP,
			host->ioaddr + ESDHC_TUNING_CTRL);

1202 1203 1204
	if (imx_data->socdata->flags & ESDHC_FLAG_ERR004536)
		host->quirks |= SDHCI_QUIRK_BROKEN_ADMA;

1205 1206 1207
	if (imx_data->socdata->flags & ESDHC_FLAG_HS400)
		host->quirks2 |= SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400;

1208 1209 1210 1211 1212 1213
	if (of_id)
		err = sdhci_esdhc_imx_probe_dt(pdev, host, imx_data);
	else
		err = sdhci_esdhc_imx_probe_nondt(pdev, host, imx_data);
	if (err)
		goto disable_clk;
1214

1215 1216
	err = sdhci_add_host(host);
	if (err)
1217
		goto disable_clk;
1218

1219 1220 1221 1222
	pm_runtime_set_active(&pdev->dev);
	pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
	pm_runtime_use_autosuspend(&pdev->dev);
	pm_suspend_ignore_children(&pdev->dev, 1);
1223
	pm_runtime_enable(&pdev->dev);
1224

1225
	return 0;
1226

1227
disable_clk:
1228 1229 1230
	clk_disable_unprepare(imx_data->clk_per);
	clk_disable_unprepare(imx_data->clk_ipg);
	clk_disable_unprepare(imx_data->clk_ahb);
1231
free_sdhci:
1232 1233
	sdhci_pltfm_free(pdev);
	return err;
1234 1235
}

B
Bill Pemberton 已提交
1236
static int sdhci_esdhc_imx_remove(struct platform_device *pdev)
1237
{
1238
	struct sdhci_host *host = platform_get_drvdata(pdev);
1239
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1240
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1241 1242
	int dead = (readl(host->ioaddr + SDHCI_INT_STATUS) == 0xffffffff);

1243
	pm_runtime_get_sync(&pdev->dev);
1244
	pm_runtime_disable(&pdev->dev);
1245
	pm_runtime_put_noidle(&pdev->dev);
1246

1247 1248 1249 1250 1251
	sdhci_remove_host(host, dead);

	clk_disable_unprepare(imx_data->clk_per);
	clk_disable_unprepare(imx_data->clk_ipg);
	clk_disable_unprepare(imx_data->clk_ahb);
1252

1253 1254 1255
	sdhci_pltfm_free(pdev);

	return 0;
1256 1257
}

1258
#ifdef CONFIG_PM
1259 1260 1261 1262
static int sdhci_esdhc_runtime_suspend(struct device *dev)
{
	struct sdhci_host *host = dev_get_drvdata(dev);
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1263
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1264 1265 1266 1267
	int ret;

	ret = sdhci_runtime_suspend_host(host);

1268 1269 1270 1271
	if (!sdhci_sdio_irq_enabled(host)) {
		clk_disable_unprepare(imx_data->clk_per);
		clk_disable_unprepare(imx_data->clk_ipg);
	}
1272 1273 1274 1275 1276 1277 1278 1279 1280
	clk_disable_unprepare(imx_data->clk_ahb);

	return ret;
}

static int sdhci_esdhc_runtime_resume(struct device *dev)
{
	struct sdhci_host *host = dev_get_drvdata(dev);
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1281
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1282

1283 1284 1285 1286
	if (!sdhci_sdio_irq_enabled(host)) {
		clk_prepare_enable(imx_data->clk_per);
		clk_prepare_enable(imx_data->clk_ipg);
	}
1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298
	clk_prepare_enable(imx_data->clk_ahb);

	return sdhci_runtime_resume_host(host);
}
#endif

static const struct dev_pm_ops sdhci_esdhc_pmops = {
	SET_SYSTEM_SLEEP_PM_OPS(sdhci_pltfm_suspend, sdhci_pltfm_resume)
	SET_RUNTIME_PM_OPS(sdhci_esdhc_runtime_suspend,
				sdhci_esdhc_runtime_resume, NULL)
};

1299 1300 1301
static struct platform_driver sdhci_esdhc_imx_driver = {
	.driver		= {
		.name	= "sdhci-esdhc-imx",
1302
		.of_match_table = imx_esdhc_dt_ids,
1303
		.pm	= &sdhci_esdhc_pmops,
1304
	},
1305
	.id_table	= imx_esdhc_devtype,
1306
	.probe		= sdhci_esdhc_imx_probe,
B
Bill Pemberton 已提交
1307
	.remove		= sdhci_esdhc_imx_remove,
1308
};
1309

1310
module_platform_driver(sdhci_esdhc_imx_driver);
1311 1312

MODULE_DESCRIPTION("SDHCI driver for Freescale i.MX eSDHC");
1313
MODULE_AUTHOR("Wolfram Sang <kernel@pengutronix.de>");
1314
MODULE_LICENSE("GPL v2");