sdhci-esdhc-imx.c 43.2 KB
Newer Older
1 2 3 4 5 6
/*
 * Freescale eSDHC i.MX controller driver for the platform bus.
 *
 * derived from the OF-version.
 *
 * Copyright (c) 2010 Pengutronix e.K.
7
 *   Author: Wolfram Sang <kernel@pengutronix.de>
8 9 10 11 12 13 14 15 16 17
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License.
 */

#include <linux/io.h>
#include <linux/delay.h>
#include <linux/err.h>
#include <linux/clk.h>
18
#include <linux/gpio.h>
19
#include <linux/module.h>
20
#include <linux/slab.h>
21
#include <linux/mmc/host.h>
22 23
#include <linux/mmc/mmc.h>
#include <linux/mmc/sdio.h>
24
#include <linux/mmc/slot-gpio.h>
25 26 27
#include <linux/of.h>
#include <linux/of_device.h>
#include <linux/of_gpio.h>
28
#include <linux/pinctrl/consumer.h>
29
#include <linux/platform_data/mmc-esdhc-imx.h>
30
#include <linux/pm_runtime.h>
31 32 33
#include "sdhci-pltfm.h"
#include "sdhci-esdhc.h"

34
#define ESDHC_SYS_CTRL_DTOCV_MASK	0x0f
35
#define	ESDHC_CTRL_D3CD			0x08
36
#define ESDHC_BURST_LEN_EN_INCR		(1 << 27)
37
/* VENDOR SPEC register */
38 39
#define ESDHC_VENDOR_SPEC		0xc0
#define  ESDHC_VENDOR_SPEC_SDIO_QUIRK	(1 << 1)
40
#define  ESDHC_VENDOR_SPEC_VSELECT	(1 << 1)
41
#define  ESDHC_VENDOR_SPEC_FRC_SDCLK_ON	(1 << 8)
42
#define ESDHC_WTMK_LVL			0x44
43
#define  ESDHC_WTMK_DEFAULT_VAL		0x10401040
44 45 46 47 48 49
#define  ESDHC_WTMK_LVL_RD_WML_MASK	0x000000FF
#define  ESDHC_WTMK_LVL_RD_WML_SHIFT	0
#define  ESDHC_WTMK_LVL_WR_WML_MASK	0x00FF0000
#define  ESDHC_WTMK_LVL_WR_WML_SHIFT	16
#define  ESDHC_WTMK_LVL_WML_VAL_DEF	64
#define  ESDHC_WTMK_LVL_WML_VAL_MAX	128
50
#define ESDHC_MIX_CTRL			0x48
51
#define  ESDHC_MIX_CTRL_DDREN		(1 << 3)
52
#define  ESDHC_MIX_CTRL_AC23EN		(1 << 7)
53 54
#define  ESDHC_MIX_CTRL_EXE_TUNE	(1 << 22)
#define  ESDHC_MIX_CTRL_SMPCLK_SEL	(1 << 23)
55
#define  ESDHC_MIX_CTRL_AUTO_TUNE_EN	(1 << 24)
56
#define  ESDHC_MIX_CTRL_FBCLK_SEL	(1 << 25)
57
#define  ESDHC_MIX_CTRL_HS400_EN	(1 << 26)
58 59
/* Bits 3 and 6 are not SDHCI standard definitions */
#define  ESDHC_MIX_CTRL_SDHCI_MASK	0xb7
60 61
/* Tuning bits */
#define  ESDHC_MIX_CTRL_TUNING_MASK	0x03c00000
62

63 64 65 66 67
/* dll control register */
#define ESDHC_DLL_CTRL			0x60
#define ESDHC_DLL_OVERRIDE_VAL_SHIFT	9
#define ESDHC_DLL_OVERRIDE_EN_SHIFT	8

68 69 70 71 72 73
/* tune control register */
#define ESDHC_TUNE_CTRL_STATUS		0x68
#define  ESDHC_TUNE_CTRL_STEP		1
#define  ESDHC_TUNE_CTRL_MIN		0
#define  ESDHC_TUNE_CTRL_MAX		((1 << 7) - 1)

74 75 76 77 78 79 80 81 82 83
/* strobe dll register */
#define ESDHC_STROBE_DLL_CTRL		0x70
#define ESDHC_STROBE_DLL_CTRL_ENABLE	(1 << 0)
#define ESDHC_STROBE_DLL_CTRL_RESET	(1 << 1)
#define ESDHC_STROBE_DLL_CTRL_SLV_DLY_TARGET_SHIFT	3

#define ESDHC_STROBE_DLL_STATUS		0x74
#define ESDHC_STROBE_DLL_STS_REF_LOCK	(1 << 1)
#define ESDHC_STROBE_DLL_STS_SLV_LOCK	0x1

84 85 86
#define ESDHC_TUNING_CTRL		0xcc
#define ESDHC_STD_TUNING_EN		(1 << 24)
/* NOTE: the minimum valid tuning start tap for mx6sl is 1 */
87 88
#define ESDHC_TUNING_START_TAP_DEFAULT	0x1
#define ESDHC_TUNING_START_TAP_MASK	0xff
89
#define ESDHC_TUNING_STEP_MASK		0x00070000
90
#define ESDHC_TUNING_STEP_SHIFT		16
91

92 93 94 95
/* pinctrl state */
#define ESDHC_PINCTRL_STATE_100MHZ	"state_100mhz"
#define ESDHC_PINCTRL_STATE_200MHZ	"state_200mhz"

96 97 98 99 100 101 102
/*
 * Our interpretation of the SDHCI_HOST_CONTROL register
 */
#define ESDHC_CTRL_4BITBUS		(0x1 << 1)
#define ESDHC_CTRL_8BITBUS		(0x2 << 1)
#define ESDHC_CTRL_BUSWIDTH_MASK	(0x3 << 1)

R
Richard Zhu 已提交
103
/*
104
 * There is an INT DMA ERR mismatch between eSDHC and STD SDHC SPEC:
R
Richard Zhu 已提交
105 106 107 108
 * Bit25 is used in STD SPEC, and is reserved in fsl eSDHC design,
 * but bit28 is used as the INT DMA ERR in fsl eSDHC design.
 * Define this macro DMA error INT for fsl eSDHC
 */
109
#define ESDHC_INT_VENDOR_SPEC_DMA_ERR	(1 << 28)
R
Richard Zhu 已提交
110

111 112 113 114 115 116 117 118
/*
 * The CMDTYPE of the CMD register (offset 0xE) should be set to
 * "11" when the STOP CMD12 is issued on imx53 to abort one
 * open ended multi-blk IO. Otherwise the TC INT wouldn't
 * be generated.
 * In exact block transfer, the controller doesn't complete the
 * operations automatically as required at the end of the
 * transfer and remains on hold if the abort command is not sent.
119 120
 * As a result, the TC flag is not asserted and SW received timeout
 * exception. Bit1 of Vendor Spec register is used to fix it.
121
 */
122
#define ESDHC_FLAG_MULTIBLK_NO_INT	BIT(1)
123 124 125 126 127
/*
 * The flag tells that the ESDHC controller is an USDHC block that is
 * integrated on the i.MX6 series.
 */
#define ESDHC_FLAG_USDHC		BIT(3)
128 129 130 131 132 133
/* The IP supports manual tuning process */
#define ESDHC_FLAG_MAN_TUNING		BIT(4)
/* The IP supports standard tuning process */
#define ESDHC_FLAG_STD_TUNING		BIT(5)
/* The IP has SDHCI_CAPABILITIES_1 register */
#define ESDHC_FLAG_HAVE_CAP1		BIT(6)
134
/*
135
 * The IP has erratum ERR004536
136 137
 * uSDHC: ADMA Length Mismatch Error occurs if the AHB read access is slow,
 * when reading data from the card
138 139
 * This flag is also set for i.MX25 and i.MX35 in order to get
 * SDHCI_QUIRK_BROKEN_ADMA, but for different reasons (ADMA capability bits).
140 141
 */
#define ESDHC_FLAG_ERR004536		BIT(7)
142 143
/* The IP supports HS200 mode */
#define ESDHC_FLAG_HS200		BIT(8)
144 145 146
/* The IP supports HS400 mode */
#define ESDHC_FLAG_HS400		BIT(9)

147
/* A clock frequency higher than this rate requires strobe dll control */
148
#define ESDHC_STROBE_DLL_CLK_FREQ	100000000
149

150 151 152 153 154
struct esdhc_soc_data {
	u32 flags;
};

static struct esdhc_soc_data esdhc_imx25_data = {
155
	.flags = ESDHC_FLAG_ERR004536,
156 157 158
};

static struct esdhc_soc_data esdhc_imx35_data = {
159
	.flags = ESDHC_FLAG_ERR004536,
160 161 162 163 164 165 166 167 168 169 170
};

static struct esdhc_soc_data esdhc_imx51_data = {
	.flags = 0,
};

static struct esdhc_soc_data esdhc_imx53_data = {
	.flags = ESDHC_FLAG_MULTIBLK_NO_INT,
};

static struct esdhc_soc_data usdhc_imx6q_data = {
171 172 173 174 175
	.flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_MAN_TUNING,
};

static struct esdhc_soc_data usdhc_imx6sl_data = {
	.flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
176 177
			| ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_ERR004536
			| ESDHC_FLAG_HS200,
178 179
};

180 181
static struct esdhc_soc_data usdhc_imx6sx_data = {
	.flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
182
			| ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_HS200,
183 184
};

185 186 187 188 189 190
static struct esdhc_soc_data usdhc_imx7d_data = {
	.flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
			| ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_HS200
			| ESDHC_FLAG_HS400,
};

191 192
struct pltfm_imx_data {
	u32 scratchpad;
193
	struct pinctrl *pinctrl;
194 195 196
	struct pinctrl_state *pins_default;
	struct pinctrl_state *pins_100mhz;
	struct pinctrl_state *pins_200mhz;
197
	const struct esdhc_soc_data *socdata;
198
	struct esdhc_platform_data boarddata;
199 200 201
	struct clk *clk_ipg;
	struct clk *clk_ahb;
	struct clk *clk_per;
202
	unsigned int actual_clock;
203
	enum {
204
		NO_CMD_PENDING,      /* no multiblock command pending */
205 206 207
		MULTIBLK_IN_PROCESS, /* exact multiblock cmd in process */
		WAIT_FOR_INT,        /* sent CMD12, waiting for response INT */
	} multiblock_status;
208
	u32 is_ddr;
209 210
};

211
static const struct platform_device_id imx_esdhc_devtype[] = {
212 213
	{
		.name = "sdhci-esdhc-imx25",
214
		.driver_data = (kernel_ulong_t) &esdhc_imx25_data,
215 216
	}, {
		.name = "sdhci-esdhc-imx35",
217
		.driver_data = (kernel_ulong_t) &esdhc_imx35_data,
218 219
	}, {
		.name = "sdhci-esdhc-imx51",
220
		.driver_data = (kernel_ulong_t) &esdhc_imx51_data,
221 222 223 224 225 226
	}, {
		/* sentinel */
	}
};
MODULE_DEVICE_TABLE(platform, imx_esdhc_devtype);

227
static const struct of_device_id imx_esdhc_dt_ids[] = {
228 229 230 231
	{ .compatible = "fsl,imx25-esdhc", .data = &esdhc_imx25_data, },
	{ .compatible = "fsl,imx35-esdhc", .data = &esdhc_imx35_data, },
	{ .compatible = "fsl,imx51-esdhc", .data = &esdhc_imx51_data, },
	{ .compatible = "fsl,imx53-esdhc", .data = &esdhc_imx53_data, },
232
	{ .compatible = "fsl,imx6sx-usdhc", .data = &usdhc_imx6sx_data, },
233
	{ .compatible = "fsl,imx6sl-usdhc", .data = &usdhc_imx6sl_data, },
234
	{ .compatible = "fsl,imx6q-usdhc", .data = &usdhc_imx6q_data, },
235
	{ .compatible = "fsl,imx7d-usdhc", .data = &usdhc_imx7d_data, },
236 237 238 239
	{ /* sentinel */ }
};
MODULE_DEVICE_TABLE(of, imx_esdhc_dt_ids);

240 241
static inline int is_imx25_esdhc(struct pltfm_imx_data *data)
{
242
	return data->socdata == &esdhc_imx25_data;
243 244 245 246
}

static inline int is_imx53_esdhc(struct pltfm_imx_data *data)
{
247
	return data->socdata == &esdhc_imx53_data;
248 249
}

250 251
static inline int is_imx6q_usdhc(struct pltfm_imx_data *data)
{
252
	return data->socdata == &usdhc_imx6q_data;
253 254
}

255 256
static inline int esdhc_is_usdhc(struct pltfm_imx_data *data)
{
257
	return !!(data->socdata->flags & ESDHC_FLAG_USDHC);
258 259
}

260 261 262 263 264 265 266 267
static inline void esdhc_clrset_le(struct sdhci_host *host, u32 mask, u32 val, int reg)
{
	void __iomem *base = host->ioaddr + (reg & ~0x3);
	u32 shift = (reg & 0x3) * 8;

	writel(((readl(base) & ~(mask << shift)) | (val << shift)), base);
}

268 269
static u32 esdhc_readl_le(struct sdhci_host *host, int reg)
{
270
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
271
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
272 273
	u32 val = readl(host->ioaddr + reg);

274 275 276 277 278 279 280 281 282 283
	if (unlikely(reg == SDHCI_PRESENT_STATE)) {
		u32 fsl_prss = val;
		/* save the least 20 bits */
		val = fsl_prss & 0x000FFFFF;
		/* move dat[0-3] bits */
		val |= (fsl_prss & 0x0F000000) >> 4;
		/* move cmd line bit */
		val |= (fsl_prss & 0x00800000) << 1;
	}

R
Richard Zhu 已提交
284
	if (unlikely(reg == SDHCI_CAPABILITIES)) {
285 286 287 288
		/* ignore bit[0-15] as it stores cap_1 register val for mx6sl */
		if (imx_data->socdata->flags & ESDHC_FLAG_HAVE_CAP1)
			val &= 0xffff0000;

R
Richard Zhu 已提交
289 290 291 292
		/* In FSL esdhc IC module, only bit20 is used to indicate the
		 * ADMA2 capability of esdhc, but this bit is messed up on
		 * some SOCs (e.g. on MX25, MX35 this bit is set, but they
		 * don't actually support ADMA2). So set the BROKEN_ADMA
293
		 * quirk on MX25/35 platforms.
R
Richard Zhu 已提交
294 295 296 297 298 299 300 301
		 */

		if (val & SDHCI_CAN_DO_ADMA1) {
			val &= ~SDHCI_CAN_DO_ADMA1;
			val |= SDHCI_CAN_DO_ADMA2;
		}
	}

302 303 304 305 306 307 308
	if (unlikely(reg == SDHCI_CAPABILITIES_1)) {
		if (esdhc_is_usdhc(imx_data)) {
			if (imx_data->socdata->flags & ESDHC_FLAG_HAVE_CAP1)
				val = readl(host->ioaddr + SDHCI_CAPABILITIES) & 0xFFFF;
			else
				/* imx6q/dl does not have cap_1 register, fake one */
				val = SDHCI_SUPPORT_DDR50 | SDHCI_SUPPORT_SDR104
309
					| SDHCI_SUPPORT_SDR50
310 311
					| SDHCI_USE_SDR50_TUNING
					| (SDHCI_TUNING_MODE_3 << SDHCI_RETUNING_MODE_SHIFT);
312 313 314

			if (imx_data->socdata->flags & ESDHC_FLAG_HS400)
				val |= SDHCI_SUPPORT_HS400;
315 316
		}
	}
317

318
	if (unlikely(reg == SDHCI_MAX_CURRENT) && esdhc_is_usdhc(imx_data)) {
319 320 321 322 323 324
		val = 0;
		val |= 0xFF << SDHCI_MAX_CURRENT_330_SHIFT;
		val |= 0xFF << SDHCI_MAX_CURRENT_300_SHIFT;
		val |= 0xFF << SDHCI_MAX_CURRENT_180_SHIFT;
	}

R
Richard Zhu 已提交
325
	if (unlikely(reg == SDHCI_INT_STATUS)) {
326 327
		if (val & ESDHC_INT_VENDOR_SPEC_DMA_ERR) {
			val &= ~ESDHC_INT_VENDOR_SPEC_DMA_ERR;
R
Richard Zhu 已提交
328 329
			val |= SDHCI_INT_ADMA_ERROR;
		}
330 331 332 333 334 335 336 337 338 339 340 341

		/*
		 * mask off the interrupt we get in response to the manually
		 * sent CMD12
		 */
		if ((imx_data->multiblock_status == WAIT_FOR_INT) &&
		    ((val & SDHCI_INT_RESPONSE) == SDHCI_INT_RESPONSE)) {
			val &= ~SDHCI_INT_RESPONSE;
			writel(SDHCI_INT_RESPONSE, host->ioaddr +
						   SDHCI_INT_STATUS);
			imx_data->multiblock_status = NO_CMD_PENDING;
		}
R
Richard Zhu 已提交
342 343
	}

344 345 346 347 348
	return val;
}

static void esdhc_writel_le(struct sdhci_host *host, u32 val, int reg)
{
349
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
350
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
351 352
	u32 data;

353 354
	if (unlikely(reg == SDHCI_INT_ENABLE || reg == SDHCI_SIGNAL_ENABLE ||
			reg == SDHCI_INT_STATUS)) {
355
		if ((val & SDHCI_INT_CARD_INT) && !esdhc_is_usdhc(imx_data)) {
356 357
			/*
			 * Clear and then set D3CD bit to avoid missing the
358
			 * card interrupt. This is an eSDHC controller problem
359 360 361 362 363 364
			 * so we need to apply the following workaround: clear
			 * and set D3CD bit will make eSDHC re-sample the card
			 * interrupt. In case a card interrupt was lost,
			 * re-sample it by the following steps.
			 */
			data = readl(host->ioaddr + SDHCI_HOST_CONTROL);
365
			data &= ~ESDHC_CTRL_D3CD;
366
			writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
367
			data |= ESDHC_CTRL_D3CD;
368 369
			writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
		}
370 371 372 373 374

		if (val & SDHCI_INT_ADMA_ERROR) {
			val &= ~SDHCI_INT_ADMA_ERROR;
			val |= ESDHC_INT_VENDOR_SPEC_DMA_ERR;
		}
375
	}
376

377
	if (unlikely((imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
378 379 380
				&& (reg == SDHCI_INT_STATUS)
				&& (val & SDHCI_INT_DATA_END))) {
			u32 v;
381 382 383
			v = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
			v &= ~ESDHC_VENDOR_SPEC_SDIO_QUIRK;
			writel(v, host->ioaddr + ESDHC_VENDOR_SPEC);
384 385 386 387 388 389 390 391 392

			if (imx_data->multiblock_status == MULTIBLK_IN_PROCESS)
			{
				/* send a manual CMD12 with RESPTYP=none */
				data = MMC_STOP_TRANSMISSION << 24 |
				       SDHCI_CMD_ABORTCMD << 16;
				writel(data, host->ioaddr + SDHCI_TRANSFER_MODE);
				imx_data->multiblock_status = WAIT_FOR_INT;
			}
393 394
	}

395 396 397
	writel(val, host->ioaddr + reg);
}

398 399
static u16 esdhc_readw_le(struct sdhci_host *host, int reg)
{
400
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
401
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
402 403
	u16 ret = 0;
	u32 val;
404

405
	if (unlikely(reg == SDHCI_HOST_VERSION)) {
406
		reg ^= 2;
407
		if (esdhc_is_usdhc(imx_data)) {
408 409 410 411 412 413
			/*
			 * The usdhc register returns a wrong host version.
			 * Correct it here.
			 */
			return SDHCI_SPEC_300;
		}
414
	}
415

416 417 418 419 420
	if (unlikely(reg == SDHCI_HOST_CONTROL2)) {
		val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
		if (val & ESDHC_VENDOR_SPEC_VSELECT)
			ret |= SDHCI_CTRL_VDD_180;

421
		if (esdhc_is_usdhc(imx_data)) {
422 423 424 425 426
			if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING)
				val = readl(host->ioaddr + ESDHC_MIX_CTRL);
			else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING)
				/* the std tuning bits is in ACMD12_ERR for imx6sl */
				val = readl(host->ioaddr + SDHCI_ACMD12_ERR);
427 428
		}

429 430 431 432 433
		if (val & ESDHC_MIX_CTRL_EXE_TUNE)
			ret |= SDHCI_CTRL_EXEC_TUNING;
		if (val & ESDHC_MIX_CTRL_SMPCLK_SEL)
			ret |= SDHCI_CTRL_TUNED_CLK;

434 435 436 437 438
		ret &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;

		return ret;
	}

439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454
	if (unlikely(reg == SDHCI_TRANSFER_MODE)) {
		if (esdhc_is_usdhc(imx_data)) {
			u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
			ret = m & ESDHC_MIX_CTRL_SDHCI_MASK;
			/* Swap AC23 bit */
			if (m & ESDHC_MIX_CTRL_AC23EN) {
				ret &= ~ESDHC_MIX_CTRL_AC23EN;
				ret |= SDHCI_TRNS_AUTO_CMD23;
			}
		} else {
			ret = readw(host->ioaddr + SDHCI_TRANSFER_MODE);
		}

		return ret;
	}

455 456 457 458 459 460
	return readw(host->ioaddr + reg);
}

static void esdhc_writew_le(struct sdhci_host *host, u16 val, int reg)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
461
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
462
	u32 new_val = 0;
463 464

	switch (reg) {
465 466 467 468 469 470
	case SDHCI_CLOCK_CONTROL:
		new_val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
		if (val & SDHCI_CLOCK_CARD_EN)
			new_val |= ESDHC_VENDOR_SPEC_FRC_SDCLK_ON;
		else
			new_val &= ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON;
471
		writel(new_val, host->ioaddr + ESDHC_VENDOR_SPEC);
472 473 474 475 476 477 478 479
		return;
	case SDHCI_HOST_CONTROL2:
		new_val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
		if (val & SDHCI_CTRL_VDD_180)
			new_val |= ESDHC_VENDOR_SPEC_VSELECT;
		else
			new_val &= ~ESDHC_VENDOR_SPEC_VSELECT;
		writel(new_val, host->ioaddr + ESDHC_VENDOR_SPEC);
480 481
		if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING) {
			new_val = readl(host->ioaddr + ESDHC_MIX_CTRL);
482
			if (val & SDHCI_CTRL_TUNED_CLK) {
483
				new_val |= ESDHC_MIX_CTRL_SMPCLK_SEL;
484 485
				new_val |= ESDHC_MIX_CTRL_AUTO_TUNE_EN;
			} else {
486
				new_val &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
487 488
				new_val &= ~ESDHC_MIX_CTRL_AUTO_TUNE_EN;
			}
489 490 491 492
			writel(new_val , host->ioaddr + ESDHC_MIX_CTRL);
		} else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING) {
			u32 v = readl(host->ioaddr + SDHCI_ACMD12_ERR);
			u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
493 494 495 496 497
			if (val & SDHCI_CTRL_TUNED_CLK) {
				v |= ESDHC_MIX_CTRL_SMPCLK_SEL;
			} else {
				v &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
				m &= ~ESDHC_MIX_CTRL_FBCLK_SEL;
498
				m &= ~ESDHC_MIX_CTRL_AUTO_TUNE_EN;
499 500
			}

501 502 503
			if (val & SDHCI_CTRL_EXEC_TUNING) {
				v |= ESDHC_MIX_CTRL_EXE_TUNE;
				m |= ESDHC_MIX_CTRL_FBCLK_SEL;
504
				m |= ESDHC_MIX_CTRL_AUTO_TUNE_EN;
505 506 507 508 509 510 511
			} else {
				v &= ~ESDHC_MIX_CTRL_EXE_TUNE;
			}

			writel(v, host->ioaddr + SDHCI_ACMD12_ERR);
			writel(m, host->ioaddr + ESDHC_MIX_CTRL);
		}
512
		return;
513
	case SDHCI_TRANSFER_MODE:
514
		if ((imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
515 516 517 518
				&& (host->cmd->opcode == SD_IO_RW_EXTENDED)
				&& (host->cmd->data->blocks > 1)
				&& (host->cmd->data->flags & MMC_DATA_READ)) {
			u32 v;
519 520 521
			v = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
			v |= ESDHC_VENDOR_SPEC_SDIO_QUIRK;
			writel(v, host->ioaddr + ESDHC_VENDOR_SPEC);
522
		}
523

524
		if (esdhc_is_usdhc(imx_data)) {
525
			u32 wml;
526
			u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
527 528 529 530 531 532
			/* Swap AC23 bit */
			if (val & SDHCI_TRNS_AUTO_CMD23) {
				val &= ~SDHCI_TRNS_AUTO_CMD23;
				val |= ESDHC_MIX_CTRL_AC23EN;
			}
			m = val | (m & ~ESDHC_MIX_CTRL_SDHCI_MASK);
533
			writel(m, host->ioaddr + ESDHC_MIX_CTRL);
534 535 536 537 538 539 540 541 542 543 544 545 546 547 548

			/* Set watermark levels for PIO access to maximum value
			 * (128 words) to accommodate full 512 bytes buffer.
			 * For DMA access restore the levels to default value.
			 */
			m = readl(host->ioaddr + ESDHC_WTMK_LVL);
			if (val & SDHCI_TRNS_DMA)
				wml = ESDHC_WTMK_LVL_WML_VAL_DEF;
			else
				wml = ESDHC_WTMK_LVL_WML_VAL_MAX;
			m &= ~(ESDHC_WTMK_LVL_RD_WML_MASK |
			       ESDHC_WTMK_LVL_WR_WML_MASK);
			m |= (wml << ESDHC_WTMK_LVL_RD_WML_SHIFT) |
			     (wml << ESDHC_WTMK_LVL_WR_WML_SHIFT);
			writel(m, host->ioaddr + ESDHC_WTMK_LVL);
549 550 551 552 553 554 555
		} else {
			/*
			 * Postpone this write, we must do it together with a
			 * command write that is down below.
			 */
			imx_data->scratchpad = val;
		}
556 557
		return;
	case SDHCI_COMMAND:
558
		if (host->cmd->opcode == MMC_STOP_TRANSMISSION)
559
			val |= SDHCI_CMD_ABORTCMD;
560

561
		if ((host->cmd->opcode == MMC_SET_BLOCK_COUNT) &&
562
		    (imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT))
563 564
			imx_data->multiblock_status = MULTIBLK_IN_PROCESS;

565
		if (esdhc_is_usdhc(imx_data))
566 567
			writel(val << 16,
			       host->ioaddr + SDHCI_TRANSFER_MODE);
568
		else
569 570
			writel(val << 16 | imx_data->scratchpad,
			       host->ioaddr + SDHCI_TRANSFER_MODE);
571 572 573 574 575 576 577 578
		return;
	case SDHCI_BLOCK_SIZE:
		val &= ~SDHCI_MAKE_BLKSZ(0x7, 0);
		break;
	}
	esdhc_clrset_le(host, 0xffff, val, reg);
}

579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597
static u8 esdhc_readb_le(struct sdhci_host *host, int reg)
{
	u8 ret;
	u32 val;

	switch (reg) {
	case SDHCI_HOST_CONTROL:
		val = readl(host->ioaddr + reg);

		ret = val & SDHCI_CTRL_LED;
		ret |= (val >> 5) & SDHCI_CTRL_DMA_MASK;
		ret |= (val & ESDHC_CTRL_4BITBUS);
		ret |= (val & ESDHC_CTRL_8BITBUS) << 3;
		return ret;
	}

	return readb(host->ioaddr + reg);
}

598 599
static void esdhc_writeb_le(struct sdhci_host *host, u8 val, int reg)
{
600
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
601
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
602
	u32 new_val = 0;
603
	u32 mask;
604 605 606 607 608 609 610 611 612

	switch (reg) {
	case SDHCI_POWER_CONTROL:
		/*
		 * FSL put some DMA bits here
		 * If your board has a regulator, code should be here
		 */
		return;
	case SDHCI_HOST_CONTROL:
613
		/* FSL messed up here, so we need to manually compose it. */
614
		new_val = val & SDHCI_CTRL_LED;
M
Masanari Iida 已提交
615
		/* ensure the endianness */
616
		new_val |= ESDHC_HOST_CONTROL_LE;
617 618 619 620 621
		/* bits 8&9 are reserved on mx25 */
		if (!is_imx25_esdhc(imx_data)) {
			/* DMA mode bits are shifted */
			new_val |= (val & SDHCI_CTRL_DMA_MASK) << 5;
		}
622

623 624 625
		/*
		 * Do not touch buswidth bits here. This is done in
		 * esdhc_pltfm_bus_width.
626
		 * Do not touch the D3CD bit either which is used for the
627
		 * SDIO interrupt erratum workaround.
628
		 */
629
		mask = 0xffff & ~(ESDHC_CTRL_BUSWIDTH_MASK | ESDHC_CTRL_D3CD);
630 631

		esdhc_clrset_le(host, mask, new_val, reg);
632
		return;
633 634 635 636
	case SDHCI_SOFTWARE_RESET:
		if (val & SDHCI_RESET_DATA)
			new_val = readl(host->ioaddr + SDHCI_HOST_CONTROL);
		break;
637 638
	}
	esdhc_clrset_le(host, 0xff, val, reg);
639

640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672
	if (reg == SDHCI_SOFTWARE_RESET) {
		if (val & SDHCI_RESET_ALL) {
			/*
			 * The esdhc has a design violation to SDHC spec which
			 * tells that software reset should not affect card
			 * detection circuit. But esdhc clears its SYSCTL
			 * register bits [0..2] during the software reset. This
			 * will stop those clocks that card detection circuit
			 * relies on. To work around it, we turn the clocks on
			 * back to keep card detection circuit functional.
			 */
			esdhc_clrset_le(host, 0x7, 0x7, ESDHC_SYSTEM_CONTROL);
			/*
			 * The reset on usdhc fails to clear MIX_CTRL register.
			 * Do it manually here.
			 */
			if (esdhc_is_usdhc(imx_data)) {
				/*
				 * the tuning bits should be kept during reset
				 */
				new_val = readl(host->ioaddr + ESDHC_MIX_CTRL);
				writel(new_val & ESDHC_MIX_CTRL_TUNING_MASK,
						host->ioaddr + ESDHC_MIX_CTRL);
				imx_data->is_ddr = 0;
			}
		} else if (val & SDHCI_RESET_DATA) {
			/*
			 * The eSDHC DAT line software reset clears at least the
			 * data transfer width on i.MX25, so make sure that the
			 * Host Control register is unaffected.
			 */
			esdhc_clrset_le(host, 0xff, new_val,
					SDHCI_HOST_CONTROL);
673
		}
674
	}
675 676
}

677 678 679 680
static unsigned int esdhc_pltfm_get_max_clock(struct sdhci_host *host)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);

681
	return pltfm_host->clock;
682 683
}

684 685 686 687
static unsigned int esdhc_pltfm_get_min_clock(struct sdhci_host *host)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);

688
	return pltfm_host->clock / 256 / 16;
689 690
}

691 692 693 694
static inline void esdhc_pltfm_set_clock(struct sdhci_host *host,
					 unsigned int clock)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
695
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
696
	unsigned int host_clock = pltfm_host->clock;
697 698
	int ddr_pre_div = imx_data->is_ddr ? 2 : 1;
	int pre_div = 1;
699
	int div = 1;
700
	u32 temp, val;
701

702
	if (clock == 0) {
703 704
		host->mmc->actual_clock = 0;

705
		if (esdhc_is_usdhc(imx_data)) {
706 707 708 709
			val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
			writel(val & ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON,
					host->ioaddr + ESDHC_VENDOR_SPEC);
		}
710
		return;
711
	}
712

713 714 715 716 717 718 719 720 721 722 723 724 725 726
	/* For i.MX53 eSDHCv3, SYSCTL.SDCLKFS may not be set to 0. */
	if (is_imx53_esdhc(imx_data)) {
		/*
		 * According to the i.MX53 reference manual, if DLLCTRL[10] can
		 * be set, then the controller is eSDHCv3, else it is eSDHCv2.
		 */
		val = readl(host->ioaddr + ESDHC_DLL_CTRL);
		writel(val | BIT(10), host->ioaddr + ESDHC_DLL_CTRL);
		temp = readl(host->ioaddr + ESDHC_DLL_CTRL);
		writel(val, host->ioaddr + ESDHC_DLL_CTRL);
		if (temp & BIT(10))
			pre_div = 2;
	}

727 728 729 730 731
	temp = sdhci_readl(host, ESDHC_SYSTEM_CONTROL);
	temp &= ~(ESDHC_CLOCK_IPGEN | ESDHC_CLOCK_HCKEN | ESDHC_CLOCK_PEREN
		| ESDHC_CLOCK_MASK);
	sdhci_writel(host, temp, ESDHC_SYSTEM_CONTROL);

732 733
	while (host_clock / (16 * pre_div * ddr_pre_div) > clock &&
			pre_div < 256)
734 735
		pre_div *= 2;

736
	while (host_clock / (div * pre_div * ddr_pre_div) > clock && div < 16)
737 738
		div++;

739
	host->mmc->actual_clock = host_clock / (div * pre_div * ddr_pre_div);
740
	dev_dbg(mmc_dev(host->mmc), "desired SD clock: %d, actual: %d\n",
741
		clock, host->mmc->actual_clock);
742

743
	pre_div >>= 1;
744 745 746 747 748 749 750
	div--;

	temp = sdhci_readl(host, ESDHC_SYSTEM_CONTROL);
	temp |= (ESDHC_CLOCK_IPGEN | ESDHC_CLOCK_HCKEN | ESDHC_CLOCK_PEREN
		| (div << ESDHC_DIVIDER_SHIFT)
		| (pre_div << ESDHC_PREDIV_SHIFT));
	sdhci_writel(host, temp, ESDHC_SYSTEM_CONTROL);
751

752
	if (esdhc_is_usdhc(imx_data)) {
753 754 755 756 757
		val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
		writel(val | ESDHC_VENDOR_SPEC_FRC_SDCLK_ON,
		host->ioaddr + ESDHC_VENDOR_SPEC);
	}

758
	mdelay(1);
759 760
}

761 762
static unsigned int esdhc_pltfm_get_ro(struct sdhci_host *host)
{
763
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
764
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
765
	struct esdhc_platform_data *boarddata = &imx_data->boarddata;
766 767 768

	switch (boarddata->wp_type) {
	case ESDHC_WP_GPIO:
769
		return mmc_gpio_get_ro(host->mmc);
770 771 772 773 774 775 776 777 778 779
	case ESDHC_WP_CONTROLLER:
		return !(readl(host->ioaddr + SDHCI_PRESENT_STATE) &
			       SDHCI_WRITE_PROTECT);
	case ESDHC_WP_NONE:
		break;
	}

	return -ENOSYS;
}

780
static void esdhc_pltfm_set_bus_width(struct sdhci_host *host, int width)
781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799
{
	u32 ctrl;

	switch (width) {
	case MMC_BUS_WIDTH_8:
		ctrl = ESDHC_CTRL_8BITBUS;
		break;
	case MMC_BUS_WIDTH_4:
		ctrl = ESDHC_CTRL_4BITBUS;
		break;
	default:
		ctrl = 0;
		break;
	}

	esdhc_clrset_le(host, ESDHC_CTRL_BUSWIDTH_MASK, ctrl,
			SDHCI_HOST_CONTROL);
}

800 801 802 803 804 805 806 807 808 809 810 811 812
static void esdhc_prepare_tuning(struct sdhci_host *host, u32 val)
{
	u32 reg;

	/* FIXME: delay a bit for card to be ready for next tuning due to errors */
	mdelay(1);

	reg = readl(host->ioaddr + ESDHC_MIX_CTRL);
	reg |= ESDHC_MIX_CTRL_EXE_TUNE | ESDHC_MIX_CTRL_SMPCLK_SEL |
			ESDHC_MIX_CTRL_FBCLK_SEL;
	writel(reg, host->ioaddr + ESDHC_MIX_CTRL);
	writel(val << 8, host->ioaddr + ESDHC_TUNE_CTRL_STATUS);
	dev_dbg(mmc_dev(host->mmc),
813
		"tuning with delay 0x%x ESDHC_TUNE_CTRL_STATUS 0x%x\n",
814 815 816 817 818 819 820 821 822
			val, readl(host->ioaddr + ESDHC_TUNE_CTRL_STATUS));
}

static void esdhc_post_tuning(struct sdhci_host *host)
{
	u32 reg;

	reg = readl(host->ioaddr + ESDHC_MIX_CTRL);
	reg &= ~ESDHC_MIX_CTRL_EXE_TUNE;
823
	reg |= ESDHC_MIX_CTRL_AUTO_TUNE_EN;
824 825 826 827 828 829 830 831 832 833 834
	writel(reg, host->ioaddr + ESDHC_MIX_CTRL);
}

static int esdhc_executing_tuning(struct sdhci_host *host, u32 opcode)
{
	int min, max, avg, ret;

	/* find the mininum delay first which can pass tuning */
	min = ESDHC_TUNE_CTRL_MIN;
	while (min < ESDHC_TUNE_CTRL_MAX) {
		esdhc_prepare_tuning(host, min);
835
		if (!mmc_send_tuning(host->mmc, opcode, NULL))
836 837 838 839 840 841 842 843
			break;
		min += ESDHC_TUNE_CTRL_STEP;
	}

	/* find the maxinum delay which can not pass tuning */
	max = min + ESDHC_TUNE_CTRL_STEP;
	while (max < ESDHC_TUNE_CTRL_MAX) {
		esdhc_prepare_tuning(host, max);
844
		if (mmc_send_tuning(host->mmc, opcode, NULL)) {
845 846 847 848 849 850 851 852 853
			max -= ESDHC_TUNE_CTRL_STEP;
			break;
		}
		max += ESDHC_TUNE_CTRL_STEP;
	}

	/* use average delay to get the best timing */
	avg = (min + max) / 2;
	esdhc_prepare_tuning(host, avg);
854
	ret = mmc_send_tuning(host->mmc, opcode, NULL);
855 856
	esdhc_post_tuning(host);

857
	dev_dbg(mmc_dev(host->mmc), "tuning %s at 0x%x ret %d\n",
858 859 860 861 862
		ret ? "failed" : "passed", avg, ret);

	return ret;
}

863 864 865 866
static int esdhc_change_pinstate(struct sdhci_host *host,
						unsigned int uhs)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
867
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
868 869 870 871 872 873 874 875 876 877 878 879
	struct pinctrl_state *pinctrl;

	dev_dbg(mmc_dev(host->mmc), "change pinctrl state for uhs %d\n", uhs);

	if (IS_ERR(imx_data->pinctrl) ||
		IS_ERR(imx_data->pins_default) ||
		IS_ERR(imx_data->pins_100mhz) ||
		IS_ERR(imx_data->pins_200mhz))
		return -EINVAL;

	switch (uhs) {
	case MMC_TIMING_UHS_SDR50:
880
	case MMC_TIMING_UHS_DDR50:
881 882 883
		pinctrl = imx_data->pins_100mhz;
		break;
	case MMC_TIMING_UHS_SDR104:
884
	case MMC_TIMING_MMC_HS200:
885
	case MMC_TIMING_MMC_HS400:
886 887 888 889 890 891 892 893 894 895
		pinctrl = imx_data->pins_200mhz;
		break;
	default:
		/* back to default state for other legacy timing */
		pinctrl = imx_data->pins_default;
	}

	return pinctrl_select_state(imx_data->pinctrl, pinctrl);
}

896
/*
897
 * For HS400 eMMC, there is a data_strobe line. This signal is generated
898 899
 * by the device and used for data output and CRC status response output
 * in HS400 mode. The frequency of this signal follows the frequency of
900
 * CLK generated by host. The host receives the data which is aligned to the
901 902
 * edge of data_strobe line. Due to the time delay between CLK line and
 * data_strobe line, if the delay time is larger than one clock cycle,
903
 * then CLK and data_strobe line will be misaligned, read error shows up.
904
 * So when the CLK is higher than 100MHz, each clock cycle is short enough,
905
 * host should configure the delay target.
906 907 908 909 910 911
 */
static void esdhc_set_strobe_dll(struct sdhci_host *host)
{
	u32 v;

	if (host->mmc->actual_clock > ESDHC_STROBE_DLL_CLK_FREQ) {
912 913 914 915 916
		/* disable clock before enabling strobe dll */
		writel(readl(host->ioaddr + ESDHC_VENDOR_SPEC) &
		       ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON,
		       host->ioaddr + ESDHC_VENDOR_SPEC);

917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938
		/* force a reset on strobe dll */
		writel(ESDHC_STROBE_DLL_CTRL_RESET,
			host->ioaddr + ESDHC_STROBE_DLL_CTRL);
		/*
		 * enable strobe dll ctrl and adjust the delay target
		 * for the uSDHC loopback read clock
		 */
		v = ESDHC_STROBE_DLL_CTRL_ENABLE |
			(7 << ESDHC_STROBE_DLL_CTRL_SLV_DLY_TARGET_SHIFT);
		writel(v, host->ioaddr + ESDHC_STROBE_DLL_CTRL);
		/* wait 1us to make sure strobe dll status register stable */
		udelay(1);
		v = readl(host->ioaddr + ESDHC_STROBE_DLL_STATUS);
		if (!(v & ESDHC_STROBE_DLL_STS_REF_LOCK))
			dev_warn(mmc_dev(host->mmc),
				"warning! HS400 strobe DLL status REF not lock!\n");
		if (!(v & ESDHC_STROBE_DLL_STS_SLV_LOCK))
			dev_warn(mmc_dev(host->mmc),
				"warning! HS400 strobe DLL status SLV not lock!\n");
	}
}

939 940 941 942 943 944
static void esdhc_reset_tuning(struct sdhci_host *host)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
	u32 ctrl;

945
	/* Reset the tuning circuit */
946 947 948 949 950 951 952 953 954 955 956 957 958 959 960
	if (esdhc_is_usdhc(imx_data)) {
		if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING) {
			ctrl = readl(host->ioaddr + ESDHC_MIX_CTRL);
			ctrl &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
			ctrl &= ~ESDHC_MIX_CTRL_FBCLK_SEL;
			writel(ctrl, host->ioaddr + ESDHC_MIX_CTRL);
			writel(0, host->ioaddr + ESDHC_TUNE_CTRL_STATUS);
		} else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING) {
			ctrl = readl(host->ioaddr + SDHCI_ACMD12_ERR);
			ctrl &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
			writel(ctrl, host->ioaddr + SDHCI_ACMD12_ERR);
		}
	}
}

961
static void esdhc_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
962
{
963
	u32 m;
964
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
965
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
966
	struct esdhc_platform_data *boarddata = &imx_data->boarddata;
967

968 969 970 971 972
	/* disable ddr mode and disable HS400 mode */
	m = readl(host->ioaddr + ESDHC_MIX_CTRL);
	m &= ~(ESDHC_MIX_CTRL_DDREN | ESDHC_MIX_CTRL_HS400_EN);
	imx_data->is_ddr = 0;

973
	switch (timing) {
974 975 976 977
	case MMC_TIMING_UHS_SDR12:
	case MMC_TIMING_UHS_SDR25:
	case MMC_TIMING_UHS_SDR50:
	case MMC_TIMING_UHS_SDR104:
978
	case MMC_TIMING_MMC_HS200:
979
		writel(m, host->ioaddr + ESDHC_MIX_CTRL);
980 981
		break;
	case MMC_TIMING_UHS_DDR50:
982
	case MMC_TIMING_MMC_DDR52:
983 984
		m |= ESDHC_MIX_CTRL_DDREN;
		writel(m, host->ioaddr + ESDHC_MIX_CTRL);
985
		imx_data->is_ddr = 1;
986 987 988 989 990 991 992 993 994
		if (boarddata->delay_line) {
			u32 v;
			v = boarddata->delay_line <<
				ESDHC_DLL_OVERRIDE_VAL_SHIFT |
				(1 << ESDHC_DLL_OVERRIDE_EN_SHIFT);
			if (is_imx53_esdhc(imx_data))
				v <<= 1;
			writel(v, host->ioaddr + ESDHC_DLL_CTRL);
		}
995
		break;
996 997 998 999
	case MMC_TIMING_MMC_HS400:
		m |= ESDHC_MIX_CTRL_DDREN | ESDHC_MIX_CTRL_HS400_EN;
		writel(m, host->ioaddr + ESDHC_MIX_CTRL);
		imx_data->is_ddr = 1;
1000 1001
		/* update clock after enable DDR for strobe DLL lock */
		host->ops->set_clock(host, host->clock);
1002 1003
		esdhc_set_strobe_dll(host);
		break;
1004 1005 1006 1007
	case MMC_TIMING_LEGACY:
	default:
		esdhc_reset_tuning(host);
		break;
1008 1009
	}

1010
	esdhc_change_pinstate(host, timing);
1011 1012
}

1013 1014 1015 1016 1017 1018 1019 1020
static void esdhc_reset(struct sdhci_host *host, u8 mask)
{
	sdhci_reset(host, mask);

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
}

1021 1022 1023
static unsigned int esdhc_get_max_timeout_count(struct sdhci_host *host)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1024
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1025

1026
	/* Doc Erratum: the uSDHC actual maximum timeout count is 1 << 29 */
1027
	return esdhc_is_usdhc(imx_data) ? 1 << 29 : 1 << 27;
1028 1029
}

1030 1031 1032
static void esdhc_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1033
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1034 1035

	/* use maximum timeout counter */
1036 1037
	esdhc_clrset_le(host, ESDHC_SYS_CTRL_DTOCV_MASK,
			esdhc_is_usdhc(imx_data) ? 0xF : 0xE,
1038 1039 1040
			SDHCI_TIMEOUT_CONTROL);
}

1041
static struct sdhci_ops sdhci_esdhc_ops = {
1042
	.read_l = esdhc_readl_le,
1043
	.read_w = esdhc_readw_le,
1044
	.read_b = esdhc_readb_le,
1045
	.write_l = esdhc_writel_le,
1046 1047
	.write_w = esdhc_writew_le,
	.write_b = esdhc_writeb_le,
1048
	.set_clock = esdhc_pltfm_set_clock,
1049
	.get_max_clock = esdhc_pltfm_get_max_clock,
1050
	.get_min_clock = esdhc_pltfm_get_min_clock,
1051
	.get_max_timeout_count = esdhc_get_max_timeout_count,
1052
	.get_ro = esdhc_pltfm_get_ro,
1053
	.set_timeout = esdhc_set_timeout,
1054
	.set_bus_width = esdhc_pltfm_set_bus_width,
1055
	.set_uhs_signaling = esdhc_set_uhs_signaling,
1056
	.reset = esdhc_reset,
1057 1058
};

1059
static const struct sdhci_pltfm_data sdhci_esdhc_imx_pdata = {
R
Richard Zhu 已提交
1060 1061 1062
	.quirks = ESDHC_DEFAULT_QUIRKS | SDHCI_QUIRK_NO_HISPD_BIT
			| SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC
			| SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC
1063 1064 1065 1066
			| SDHCI_QUIRK_BROKEN_CARD_DETECTION,
	.ops = &sdhci_esdhc_ops,
};

1067 1068 1069 1070
static void sdhci_esdhc_imx_hwinit(struct sdhci_host *host)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1071
	int tmp;
1072 1073 1074 1075 1076 1077 1078 1079 1080 1081

	if (esdhc_is_usdhc(imx_data)) {
		/*
		 * The imx6q ROM code will change the default watermark
		 * level setting to something insane.  Change it back here.
		 */
		writel(ESDHC_WTMK_DEFAULT_VAL, host->ioaddr + ESDHC_WTMK_LVL);

		/*
		 * ROM code will change the bit burst_length_enable setting
1082
		 * to zero if this usdhc is chosen to boot system. Change
1083 1084
		 * it back here, otherwise it will impact the performance a
		 * lot. This bit is used to enable/disable the burst length
1085
		 * for the external AHB2AXI bridge. It's useful especially
1086 1087 1088 1089 1090 1091 1092 1093 1094
		 * for INCR transfer because without burst length indicator,
		 * the AHB2AXI bridge does not know the burst length in
		 * advance. And without burst length indicator, AHB INCR
		 * transfer can only be converted to singles on the AXI side.
		 */
		writel(readl(host->ioaddr + SDHCI_HOST_CONTROL)
			| ESDHC_BURST_LEN_EN_INCR,
			host->ioaddr + SDHCI_HOST_CONTROL);
		/*
1095
		* erratum ESDHC_FLAG_ERR004536 fix for MX6Q TO1.2 and MX6DL
1096 1097 1098 1099 1100 1101 1102
		* TO1.1, it's harmless for MX6SL
		*/
		writel(readl(host->ioaddr + 0x6c) | BIT(7),
			host->ioaddr + 0x6c);

		/* disable DLL_CTRL delay line settings */
		writel(0x0, host->ioaddr + ESDHC_DLL_CTRL);
1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119

		if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING) {
			tmp = readl(host->ioaddr + ESDHC_TUNING_CTRL);
			tmp |= ESDHC_STD_TUNING_EN |
				ESDHC_TUNING_START_TAP_DEFAULT;
			if (imx_data->boarddata.tuning_start_tap) {
				tmp &= ~ESDHC_TUNING_START_TAP_MASK;
				tmp |= imx_data->boarddata.tuning_start_tap;
			}

			if (imx_data->boarddata.tuning_step) {
				tmp &= ~ESDHC_TUNING_STEP_MASK;
				tmp |= imx_data->boarddata.tuning_step
					<< ESDHC_TUNING_STEP_SHIFT;
			}
			writel(tmp, host->ioaddr + ESDHC_TUNING_CTRL);
		}
1120 1121 1122
	}
}

1123
#ifdef CONFIG_OF
B
Bill Pemberton 已提交
1124
static int
1125
sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
1126
			 struct sdhci_host *host,
1127
			 struct pltfm_imx_data *imx_data)
1128 1129
{
	struct device_node *np = pdev->dev.of_node;
1130
	struct esdhc_platform_data *boarddata = &imx_data->boarddata;
1131
	int ret;
1132 1133 1134 1135 1136 1137 1138 1139

	if (of_get_property(np, "fsl,wp-controller", NULL))
		boarddata->wp_type = ESDHC_WP_CONTROLLER;

	boarddata->wp_gpio = of_get_named_gpio(np, "wp-gpios", 0);
	if (gpio_is_valid(boarddata->wp_gpio))
		boarddata->wp_type = ESDHC_WP_GPIO;

1140
	of_property_read_u32(np, "fsl,tuning-step", &boarddata->tuning_step);
1141 1142
	of_property_read_u32(np, "fsl,tuning-start-tap",
			     &boarddata->tuning_start_tap);
1143

1144 1145 1146 1147 1148
	if (of_find_property(np, "no-1-8-v", NULL))
		boarddata->support_vsel = false;
	else
		boarddata->support_vsel = true;

1149 1150 1151
	if (of_property_read_u32(np, "fsl,delay-line", &boarddata->delay_line))
		boarddata->delay_line = 0;

1152 1153
	mmc_of_parse_voltage(np, &host->ocr_mask);

1154
	/* sdr50 and sdr104 need work on 1.8v signal voltage */
1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165
	if ((boarddata->support_vsel) && esdhc_is_usdhc(imx_data) &&
	    !IS_ERR(imx_data->pins_default)) {
		imx_data->pins_100mhz = pinctrl_lookup_state(imx_data->pinctrl,
						ESDHC_PINCTRL_STATE_100MHZ);
		imx_data->pins_200mhz = pinctrl_lookup_state(imx_data->pinctrl,
						ESDHC_PINCTRL_STATE_200MHZ);
		if (IS_ERR(imx_data->pins_100mhz) ||
				IS_ERR(imx_data->pins_200mhz)) {
			dev_warn(mmc_dev(host->mmc),
				"could not get ultra high speed state, work on normal mode\n");
			/*
1166 1167
			 * fall back to not supporting uhs by specifying no
			 * 1.8v quirk
1168 1169 1170 1171 1172 1173 1174
			 */
			host->quirks2 |= SDHCI_QUIRK2_NO_1_8_V;
		}
	} else {
		host->quirks2 |= SDHCI_QUIRK2_NO_1_8_V;
	}

1175
	/* call to generic mmc_of_parse to support additional capabilities */
1176 1177 1178 1179
	ret = mmc_of_parse(host->mmc);
	if (ret)
		return ret;

1180
	if (mmc_gpio_get_cd(host->mmc) >= 0)
1181 1182 1183
		host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION;

	return 0;
1184 1185 1186 1187
}
#else
static inline int
sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
1188
			 struct sdhci_host *host,
1189
			 struct pltfm_imx_data *imx_data)
1190 1191 1192 1193 1194
{
	return -ENODEV;
}
#endif

1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259
static int sdhci_esdhc_imx_probe_nondt(struct platform_device *pdev,
			 struct sdhci_host *host,
			 struct pltfm_imx_data *imx_data)
{
	struct esdhc_platform_data *boarddata = &imx_data->boarddata;
	int err;

	if (!host->mmc->parent->platform_data) {
		dev_err(mmc_dev(host->mmc), "no board data!\n");
		return -EINVAL;
	}

	imx_data->boarddata = *((struct esdhc_platform_data *)
				host->mmc->parent->platform_data);
	/* write_protect */
	if (boarddata->wp_type == ESDHC_WP_GPIO) {
		err = mmc_gpio_request_ro(host->mmc, boarddata->wp_gpio);
		if (err) {
			dev_err(mmc_dev(host->mmc),
				"failed to request write-protect gpio!\n");
			return err;
		}
		host->mmc->caps2 |= MMC_CAP2_RO_ACTIVE_HIGH;
	}

	/* card_detect */
	switch (boarddata->cd_type) {
	case ESDHC_CD_GPIO:
		err = mmc_gpio_request_cd(host->mmc, boarddata->cd_gpio, 0);
		if (err) {
			dev_err(mmc_dev(host->mmc),
				"failed to request card-detect gpio!\n");
			return err;
		}
		/* fall through */

	case ESDHC_CD_CONTROLLER:
		/* we have a working card_detect back */
		host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION;
		break;

	case ESDHC_CD_PERMANENT:
		host->mmc->caps |= MMC_CAP_NONREMOVABLE;
		break;

	case ESDHC_CD_NONE:
		break;
	}

	switch (boarddata->max_bus_width) {
	case 8:
		host->mmc->caps |= MMC_CAP_8_BIT_DATA | MMC_CAP_4_BIT_DATA;
		break;
	case 4:
		host->mmc->caps |= MMC_CAP_4_BIT_DATA;
		break;
	case 1:
	default:
		host->quirks |= SDHCI_QUIRK_FORCE_1_BIT_DATA;
		break;
	}

	return 0;
}

B
Bill Pemberton 已提交
1260
static int sdhci_esdhc_imx_probe(struct platform_device *pdev)
1261
{
1262 1263
	const struct of_device_id *of_id =
			of_match_device(imx_esdhc_dt_ids, &pdev->dev);
1264 1265
	struct sdhci_pltfm_host *pltfm_host;
	struct sdhci_host *host;
1266
	int err;
1267
	struct pltfm_imx_data *imx_data;
1268

1269 1270
	host = sdhci_pltfm_init(pdev, &sdhci_esdhc_imx_pdata,
				sizeof(*imx_data));
1271 1272 1273 1274 1275
	if (IS_ERR(host))
		return PTR_ERR(host);

	pltfm_host = sdhci_priv(host);

1276
	imx_data = sdhci_pltfm_priv(pltfm_host);
1277

1278 1279
	imx_data->socdata = of_id ? of_id->data : (struct esdhc_soc_data *)
						  pdev->id_entry->driver_data;
1280

1281 1282 1283
	imx_data->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
	if (IS_ERR(imx_data->clk_ipg)) {
		err = PTR_ERR(imx_data->clk_ipg);
1284
		goto free_sdhci;
1285
	}
1286 1287 1288 1289

	imx_data->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
	if (IS_ERR(imx_data->clk_ahb)) {
		err = PTR_ERR(imx_data->clk_ahb);
1290
		goto free_sdhci;
1291 1292 1293 1294 1295
	}

	imx_data->clk_per = devm_clk_get(&pdev->dev, "per");
	if (IS_ERR(imx_data->clk_per)) {
		err = PTR_ERR(imx_data->clk_per);
1296
		goto free_sdhci;
1297 1298 1299
	}

	pltfm_host->clk = imx_data->clk_per;
1300
	pltfm_host->clock = clk_get_rate(pltfm_host->clk);
1301 1302 1303 1304 1305 1306 1307 1308 1309
	err = clk_prepare_enable(imx_data->clk_per);
	if (err)
		goto free_sdhci;
	err = clk_prepare_enable(imx_data->clk_ipg);
	if (err)
		goto disable_per_clk;
	err = clk_prepare_enable(imx_data->clk_ahb);
	if (err)
		goto disable_ipg_clk;
1310

1311
	imx_data->pinctrl = devm_pinctrl_get(&pdev->dev);
1312 1313
	if (IS_ERR(imx_data->pinctrl)) {
		err = PTR_ERR(imx_data->pinctrl);
1314
		goto disable_ahb_clk;
1315 1316
	}

1317 1318
	imx_data->pins_default = pinctrl_lookup_state(imx_data->pinctrl,
						PINCTRL_STATE_DEFAULT);
1319 1320
	if (IS_ERR(imx_data->pins_default))
		dev_warn(mmc_dev(host->mmc), "could not get default state\n");
1321

1322 1323
	if (esdhc_is_usdhc(imx_data)) {
		host->quirks2 |= SDHCI_QUIRK2_PRESET_VALUE_BROKEN;
1324
		host->mmc->caps |= MMC_CAP_1_8V_DDR;
1325 1326
		if (!(imx_data->socdata->flags & ESDHC_FLAG_HS200))
			host->quirks2 |= SDHCI_QUIRK2_BROKEN_HS200;
1327 1328 1329 1330 1331

		/* clear tuning bits in case ROM has set it already */
		writel(0x0, host->ioaddr + ESDHC_MIX_CTRL);
		writel(0x0, host->ioaddr + SDHCI_ACMD12_ERR);
		writel(0x0, host->ioaddr + ESDHC_TUNE_CTRL_STATUS);
1332
	}
1333

1334 1335 1336
	if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING)
		sdhci_esdhc_ops.platform_execute_tuning =
					esdhc_executing_tuning;
1337

1338 1339 1340
	if (imx_data->socdata->flags & ESDHC_FLAG_ERR004536)
		host->quirks |= SDHCI_QUIRK_BROKEN_ADMA;

1341 1342 1343
	if (imx_data->socdata->flags & ESDHC_FLAG_HS400)
		host->quirks2 |= SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400;

1344 1345 1346 1347 1348
	if (of_id)
		err = sdhci_esdhc_imx_probe_dt(pdev, host, imx_data);
	else
		err = sdhci_esdhc_imx_probe_nondt(pdev, host, imx_data);
	if (err)
1349
		goto disable_ahb_clk;
1350

1351 1352
	sdhci_esdhc_imx_hwinit(host);

1353 1354
	err = sdhci_add_host(host);
	if (err)
1355
		goto disable_ahb_clk;
1356

1357 1358 1359 1360
	pm_runtime_set_active(&pdev->dev);
	pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
	pm_runtime_use_autosuspend(&pdev->dev);
	pm_suspend_ignore_children(&pdev->dev, 1);
1361
	pm_runtime_enable(&pdev->dev);
1362

1363
	return 0;
1364

1365
disable_ahb_clk:
1366
	clk_disable_unprepare(imx_data->clk_ahb);
1367 1368 1369 1370
disable_ipg_clk:
	clk_disable_unprepare(imx_data->clk_ipg);
disable_per_clk:
	clk_disable_unprepare(imx_data->clk_per);
1371
free_sdhci:
1372 1373
	sdhci_pltfm_free(pdev);
	return err;
1374 1375
}

B
Bill Pemberton 已提交
1376
static int sdhci_esdhc_imx_remove(struct platform_device *pdev)
1377
{
1378
	struct sdhci_host *host = platform_get_drvdata(pdev);
1379
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1380
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1381 1382
	int dead = (readl(host->ioaddr + SDHCI_INT_STATUS) == 0xffffffff);

1383
	pm_runtime_get_sync(&pdev->dev);
1384
	pm_runtime_disable(&pdev->dev);
1385
	pm_runtime_put_noidle(&pdev->dev);
1386

1387 1388 1389 1390 1391
	sdhci_remove_host(host, dead);

	clk_disable_unprepare(imx_data->clk_per);
	clk_disable_unprepare(imx_data->clk_ipg);
	clk_disable_unprepare(imx_data->clk_ahb);
1392

1393 1394 1395
	sdhci_pltfm_free(pdev);

	return 0;
1396 1397
}

1398
#ifdef CONFIG_PM_SLEEP
1399 1400
static int sdhci_esdhc_suspend(struct device *dev)
{
1401 1402
	struct sdhci_host *host = dev_get_drvdata(dev);

1403 1404 1405
	if (host->tuning_mode != SDHCI_TUNING_MODE_3)
		mmc_retune_needed(host->mmc);

1406
	return sdhci_suspend_host(host);
1407 1408 1409 1410
}

static int sdhci_esdhc_resume(struct device *dev)
{
1411 1412
	struct sdhci_host *host = dev_get_drvdata(dev);

1413 1414
	/* re-initialize hw state in case it's lost in low power mode */
	sdhci_esdhc_imx_hwinit(host);
1415

1416
	return sdhci_resume_host(host);
1417
}
1418
#endif
1419

1420
#ifdef CONFIG_PM
1421 1422 1423 1424
static int sdhci_esdhc_runtime_suspend(struct device *dev)
{
	struct sdhci_host *host = dev_get_drvdata(dev);
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1425
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1426 1427 1428
	int ret;

	ret = sdhci_runtime_suspend_host(host);
1429 1430
	if (ret)
		return ret;
1431

1432 1433 1434
	if (host->tuning_mode != SDHCI_TUNING_MODE_3)
		mmc_retune_needed(host->mmc);

1435
	if (!sdhci_sdio_irq_enabled(host)) {
1436 1437
		imx_data->actual_clock = host->mmc->actual_clock;
		esdhc_pltfm_set_clock(host, 0);
1438 1439 1440
		clk_disable_unprepare(imx_data->clk_per);
		clk_disable_unprepare(imx_data->clk_ipg);
	}
1441 1442 1443 1444 1445 1446 1447 1448 1449
	clk_disable_unprepare(imx_data->clk_ahb);

	return ret;
}

static int sdhci_esdhc_runtime_resume(struct device *dev)
{
	struct sdhci_host *host = dev_get_drvdata(dev);
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1450
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1451
	int err;
1452

1453 1454 1455 1456
	err = clk_prepare_enable(imx_data->clk_ahb);
	if (err)
		return err;

1457
	if (!sdhci_sdio_irq_enabled(host)) {
1458 1459
		err = clk_prepare_enable(imx_data->clk_per);
		if (err)
1460
			goto disable_ahb_clk;
1461 1462 1463
		err = clk_prepare_enable(imx_data->clk_ipg);
		if (err)
			goto disable_per_clk;
1464
		esdhc_pltfm_set_clock(host, imx_data->actual_clock);
1465
	}
1466

1467 1468
	err = sdhci_runtime_resume_host(host);
	if (err)
1469
		goto disable_ipg_clk;
1470 1471

	return 0;
1472

1473 1474 1475 1476 1477 1478
disable_ipg_clk:
	if (!sdhci_sdio_irq_enabled(host))
		clk_disable_unprepare(imx_data->clk_ipg);
disable_per_clk:
	if (!sdhci_sdio_irq_enabled(host))
		clk_disable_unprepare(imx_data->clk_per);
1479 1480
disable_ahb_clk:
	clk_disable_unprepare(imx_data->clk_ahb);
1481
	return err;
1482 1483 1484 1485
}
#endif

static const struct dev_pm_ops sdhci_esdhc_pmops = {
1486
	SET_SYSTEM_SLEEP_PM_OPS(sdhci_esdhc_suspend, sdhci_esdhc_resume)
1487 1488 1489 1490
	SET_RUNTIME_PM_OPS(sdhci_esdhc_runtime_suspend,
				sdhci_esdhc_runtime_resume, NULL)
};

1491 1492 1493
static struct platform_driver sdhci_esdhc_imx_driver = {
	.driver		= {
		.name	= "sdhci-esdhc-imx",
1494
		.of_match_table = imx_esdhc_dt_ids,
1495
		.pm	= &sdhci_esdhc_pmops,
1496
	},
1497
	.id_table	= imx_esdhc_devtype,
1498
	.probe		= sdhci_esdhc_imx_probe,
B
Bill Pemberton 已提交
1499
	.remove		= sdhci_esdhc_imx_remove,
1500
};
1501

1502
module_platform_driver(sdhci_esdhc_imx_driver);
1503 1504

MODULE_DESCRIPTION("SDHCI driver for Freescale i.MX eSDHC");
1505
MODULE_AUTHOR("Wolfram Sang <kernel@pengutronix.de>");
1506
MODULE_LICENSE("GPL v2");