sdhci-esdhc-imx.c 39.5 KB
Newer Older
1 2 3 4 5 6
/*
 * Freescale eSDHC i.MX controller driver for the platform bus.
 *
 * derived from the OF-version.
 *
 * Copyright (c) 2010 Pengutronix e.K.
7
 *   Author: Wolfram Sang <kernel@pengutronix.de>
8 9 10 11 12 13 14 15 16 17
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License.
 */

#include <linux/io.h>
#include <linux/delay.h>
#include <linux/err.h>
#include <linux/clk.h>
18
#include <linux/gpio.h>
19
#include <linux/module.h>
20
#include <linux/slab.h>
21
#include <linux/mmc/host.h>
22 23
#include <linux/mmc/mmc.h>
#include <linux/mmc/sdio.h>
24
#include <linux/mmc/slot-gpio.h>
25 26 27
#include <linux/of.h>
#include <linux/of_device.h>
#include <linux/of_gpio.h>
28
#include <linux/pinctrl/consumer.h>
29
#include <linux/platform_data/mmc-esdhc-imx.h>
30
#include <linux/pm_runtime.h>
31 32 33
#include "sdhci-pltfm.h"
#include "sdhci-esdhc.h"

34
#define ESDHC_SYS_CTRL_DTOCV_MASK	0x0f
35
#define	ESDHC_CTRL_D3CD			0x08
36
#define ESDHC_BURST_LEN_EN_INCR		(1 << 27)
37
/* VENDOR SPEC register */
38 39
#define ESDHC_VENDOR_SPEC		0xc0
#define  ESDHC_VENDOR_SPEC_SDIO_QUIRK	(1 << 1)
40
#define  ESDHC_VENDOR_SPEC_VSELECT	(1 << 1)
41
#define  ESDHC_VENDOR_SPEC_FRC_SDCLK_ON	(1 << 8)
42
#define ESDHC_WTMK_LVL			0x44
43
#define  ESDHC_WTMK_DEFAULT_VAL		0x10401040
44
#define ESDHC_MIX_CTRL			0x48
45
#define  ESDHC_MIX_CTRL_DDREN		(1 << 3)
46
#define  ESDHC_MIX_CTRL_AC23EN		(1 << 7)
47 48
#define  ESDHC_MIX_CTRL_EXE_TUNE	(1 << 22)
#define  ESDHC_MIX_CTRL_SMPCLK_SEL	(1 << 23)
49
#define  ESDHC_MIX_CTRL_AUTO_TUNE_EN	(1 << 24)
50
#define  ESDHC_MIX_CTRL_FBCLK_SEL	(1 << 25)
51
#define  ESDHC_MIX_CTRL_HS400_EN	(1 << 26)
52 53
/* Bits 3 and 6 are not SDHCI standard definitions */
#define  ESDHC_MIX_CTRL_SDHCI_MASK	0xb7
54 55
/* Tuning bits */
#define  ESDHC_MIX_CTRL_TUNING_MASK	0x03c00000
56

57 58 59 60 61
/* dll control register */
#define ESDHC_DLL_CTRL			0x60
#define ESDHC_DLL_OVERRIDE_VAL_SHIFT	9
#define ESDHC_DLL_OVERRIDE_EN_SHIFT	8

62 63 64 65 66 67
/* tune control register */
#define ESDHC_TUNE_CTRL_STATUS		0x68
#define  ESDHC_TUNE_CTRL_STEP		1
#define  ESDHC_TUNE_CTRL_MIN		0
#define  ESDHC_TUNE_CTRL_MAX		((1 << 7) - 1)

68 69 70 71 72 73 74 75 76 77
/* strobe dll register */
#define ESDHC_STROBE_DLL_CTRL		0x70
#define ESDHC_STROBE_DLL_CTRL_ENABLE	(1 << 0)
#define ESDHC_STROBE_DLL_CTRL_RESET	(1 << 1)
#define ESDHC_STROBE_DLL_CTRL_SLV_DLY_TARGET_SHIFT	3

#define ESDHC_STROBE_DLL_STATUS		0x74
#define ESDHC_STROBE_DLL_STS_REF_LOCK	(1 << 1)
#define ESDHC_STROBE_DLL_STS_SLV_LOCK	0x1

78 79 80
#define ESDHC_TUNING_CTRL		0xcc
#define ESDHC_STD_TUNING_EN		(1 << 24)
/* NOTE: the minimum valid tuning start tap for mx6sl is 1 */
81 82
#define ESDHC_TUNING_START_TAP_DEFAULT	0x1
#define ESDHC_TUNING_START_TAP_MASK	0xff
83
#define ESDHC_TUNING_STEP_MASK		0x00070000
84
#define ESDHC_TUNING_STEP_SHIFT		16
85

86 87 88 89
/* pinctrl state */
#define ESDHC_PINCTRL_STATE_100MHZ	"state_100mhz"
#define ESDHC_PINCTRL_STATE_200MHZ	"state_200mhz"

90 91 92 93 94 95 96
/*
 * Our interpretation of the SDHCI_HOST_CONTROL register
 */
#define ESDHC_CTRL_4BITBUS		(0x1 << 1)
#define ESDHC_CTRL_8BITBUS		(0x2 << 1)
#define ESDHC_CTRL_BUSWIDTH_MASK	(0x3 << 1)

R
Richard Zhu 已提交
97 98 99 100 101 102
/*
 * There is an INT DMA ERR mis-match between eSDHC and STD SDHC SPEC:
 * Bit25 is used in STD SPEC, and is reserved in fsl eSDHC design,
 * but bit28 is used as the INT DMA ERR in fsl eSDHC design.
 * Define this macro DMA error INT for fsl eSDHC
 */
103
#define ESDHC_INT_VENDOR_SPEC_DMA_ERR	(1 << 28)
R
Richard Zhu 已提交
104

105 106 107 108 109 110 111 112 113 114 115
/*
 * The CMDTYPE of the CMD register (offset 0xE) should be set to
 * "11" when the STOP CMD12 is issued on imx53 to abort one
 * open ended multi-blk IO. Otherwise the TC INT wouldn't
 * be generated.
 * In exact block transfer, the controller doesn't complete the
 * operations automatically as required at the end of the
 * transfer and remains on hold if the abort command is not sent.
 * As a result, the TC flag is not asserted and SW  received timeout
 * exeception. Bit1 of Vendor Spec registor is used to fix it.
 */
116 117 118 119 120 121
#define ESDHC_FLAG_MULTIBLK_NO_INT	BIT(1)
/*
 * The flag enables the workaround for ESDHC errata ENGcm07207 which
 * affects i.MX25 and i.MX35.
 */
#define ESDHC_FLAG_ENGCM07207		BIT(2)
122 123 124 125 126
/*
 * The flag tells that the ESDHC controller is an USDHC block that is
 * integrated on the i.MX6 series.
 */
#define ESDHC_FLAG_USDHC		BIT(3)
127 128 129 130 131 132
/* The IP supports manual tuning process */
#define ESDHC_FLAG_MAN_TUNING		BIT(4)
/* The IP supports standard tuning process */
#define ESDHC_FLAG_STD_TUNING		BIT(5)
/* The IP has SDHCI_CAPABILITIES_1 register */
#define ESDHC_FLAG_HAVE_CAP1		BIT(6)
133 134 135 136 137 138
/*
 * The IP has errata ERR004536
 * uSDHC: ADMA Length Mismatch Error occurs if the AHB read access is slow,
 * when reading data from the card
 */
#define ESDHC_FLAG_ERR004536		BIT(7)
139 140
/* The IP supports HS200 mode */
#define ESDHC_FLAG_HS200		BIT(8)
141 142 143 144 145
/* The IP supports HS400 mode */
#define ESDHC_FLAG_HS400		BIT(9)

/* A higher clock ferquency than this rate requires strobell dll control */
#define ESDHC_STROBE_DLL_CLK_FREQ	100000000
146

147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167
struct esdhc_soc_data {
	u32 flags;
};

static struct esdhc_soc_data esdhc_imx25_data = {
	.flags = ESDHC_FLAG_ENGCM07207,
};

static struct esdhc_soc_data esdhc_imx35_data = {
	.flags = ESDHC_FLAG_ENGCM07207,
};

static struct esdhc_soc_data esdhc_imx51_data = {
	.flags = 0,
};

static struct esdhc_soc_data esdhc_imx53_data = {
	.flags = ESDHC_FLAG_MULTIBLK_NO_INT,
};

static struct esdhc_soc_data usdhc_imx6q_data = {
168 169 170 171 172
	.flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_MAN_TUNING,
};

static struct esdhc_soc_data usdhc_imx6sl_data = {
	.flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
173 174
			| ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_ERR004536
			| ESDHC_FLAG_HS200,
175 176
};

177 178
static struct esdhc_soc_data usdhc_imx6sx_data = {
	.flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
179
			| ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_HS200,
180 181
};

182 183 184 185 186 187
static struct esdhc_soc_data usdhc_imx7d_data = {
	.flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
			| ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_HS200
			| ESDHC_FLAG_HS400,
};

188 189
struct pltfm_imx_data {
	u32 scratchpad;
190
	struct pinctrl *pinctrl;
191 192 193
	struct pinctrl_state *pins_default;
	struct pinctrl_state *pins_100mhz;
	struct pinctrl_state *pins_200mhz;
194
	const struct esdhc_soc_data *socdata;
195
	struct esdhc_platform_data boarddata;
196 197 198
	struct clk *clk_ipg;
	struct clk *clk_ahb;
	struct clk *clk_per;
199 200 201 202 203
	enum {
		NO_CMD_PENDING,      /* no multiblock command pending*/
		MULTIBLK_IN_PROCESS, /* exact multiblock cmd in process */
		WAIT_FOR_INT,        /* sent CMD12, waiting for response INT */
	} multiblock_status;
204
	u32 is_ddr;
205 206
};

207
static const struct platform_device_id imx_esdhc_devtype[] = {
208 209
	{
		.name = "sdhci-esdhc-imx25",
210
		.driver_data = (kernel_ulong_t) &esdhc_imx25_data,
211 212
	}, {
		.name = "sdhci-esdhc-imx35",
213
		.driver_data = (kernel_ulong_t) &esdhc_imx35_data,
214 215
	}, {
		.name = "sdhci-esdhc-imx51",
216
		.driver_data = (kernel_ulong_t) &esdhc_imx51_data,
217 218 219 220 221 222
	}, {
		/* sentinel */
	}
};
MODULE_DEVICE_TABLE(platform, imx_esdhc_devtype);

223
static const struct of_device_id imx_esdhc_dt_ids[] = {
224 225 226 227
	{ .compatible = "fsl,imx25-esdhc", .data = &esdhc_imx25_data, },
	{ .compatible = "fsl,imx35-esdhc", .data = &esdhc_imx35_data, },
	{ .compatible = "fsl,imx51-esdhc", .data = &esdhc_imx51_data, },
	{ .compatible = "fsl,imx53-esdhc", .data = &esdhc_imx53_data, },
228
	{ .compatible = "fsl,imx6sx-usdhc", .data = &usdhc_imx6sx_data, },
229
	{ .compatible = "fsl,imx6sl-usdhc", .data = &usdhc_imx6sl_data, },
230
	{ .compatible = "fsl,imx6q-usdhc", .data = &usdhc_imx6q_data, },
231
	{ .compatible = "fsl,imx7d-usdhc", .data = &usdhc_imx7d_data, },
232 233 234 235
	{ /* sentinel */ }
};
MODULE_DEVICE_TABLE(of, imx_esdhc_dt_ids);

236 237
static inline int is_imx25_esdhc(struct pltfm_imx_data *data)
{
238
	return data->socdata == &esdhc_imx25_data;
239 240 241 242
}

static inline int is_imx53_esdhc(struct pltfm_imx_data *data)
{
243
	return data->socdata == &esdhc_imx53_data;
244 245
}

246 247
static inline int is_imx6q_usdhc(struct pltfm_imx_data *data)
{
248
	return data->socdata == &usdhc_imx6q_data;
249 250
}

251 252
static inline int esdhc_is_usdhc(struct pltfm_imx_data *data)
{
253
	return !!(data->socdata->flags & ESDHC_FLAG_USDHC);
254 255
}

256 257 258 259 260 261 262 263
static inline void esdhc_clrset_le(struct sdhci_host *host, u32 mask, u32 val, int reg)
{
	void __iomem *base = host->ioaddr + (reg & ~0x3);
	u32 shift = (reg & 0x3) * 8;

	writel(((readl(base) & ~(mask << shift)) | (val << shift)), base);
}

264 265
static u32 esdhc_readl_le(struct sdhci_host *host, int reg)
{
266
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
267
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
268 269
	u32 val = readl(host->ioaddr + reg);

270 271 272 273 274 275 276 277 278 279
	if (unlikely(reg == SDHCI_PRESENT_STATE)) {
		u32 fsl_prss = val;
		/* save the least 20 bits */
		val = fsl_prss & 0x000FFFFF;
		/* move dat[0-3] bits */
		val |= (fsl_prss & 0x0F000000) >> 4;
		/* move cmd line bit */
		val |= (fsl_prss & 0x00800000) << 1;
	}

R
Richard Zhu 已提交
280
	if (unlikely(reg == SDHCI_CAPABILITIES)) {
281 282 283 284
		/* ignore bit[0-15] as it stores cap_1 register val for mx6sl */
		if (imx_data->socdata->flags & ESDHC_FLAG_HAVE_CAP1)
			val &= 0xffff0000;

R
Richard Zhu 已提交
285 286 287 288 289 290 291 292 293 294 295 296 297
		/* In FSL esdhc IC module, only bit20 is used to indicate the
		 * ADMA2 capability of esdhc, but this bit is messed up on
		 * some SOCs (e.g. on MX25, MX35 this bit is set, but they
		 * don't actually support ADMA2). So set the BROKEN_ADMA
		 * uirk on MX25/35 platforms.
		 */

		if (val & SDHCI_CAN_DO_ADMA1) {
			val &= ~SDHCI_CAN_DO_ADMA1;
			val |= SDHCI_CAN_DO_ADMA2;
		}
	}

298 299 300 301 302 303 304
	if (unlikely(reg == SDHCI_CAPABILITIES_1)) {
		if (esdhc_is_usdhc(imx_data)) {
			if (imx_data->socdata->flags & ESDHC_FLAG_HAVE_CAP1)
				val = readl(host->ioaddr + SDHCI_CAPABILITIES) & 0xFFFF;
			else
				/* imx6q/dl does not have cap_1 register, fake one */
				val = SDHCI_SUPPORT_DDR50 | SDHCI_SUPPORT_SDR104
305
					| SDHCI_SUPPORT_SDR50
306 307
					| SDHCI_USE_SDR50_TUNING
					| (SDHCI_TUNING_MODE_3 << SDHCI_RETUNING_MODE_SHIFT);
308 309 310

			if (imx_data->socdata->flags & ESDHC_FLAG_HS400)
				val |= SDHCI_SUPPORT_HS400;
311 312
		}
	}
313

314
	if (unlikely(reg == SDHCI_MAX_CURRENT) && esdhc_is_usdhc(imx_data)) {
315 316 317 318 319 320
		val = 0;
		val |= 0xFF << SDHCI_MAX_CURRENT_330_SHIFT;
		val |= 0xFF << SDHCI_MAX_CURRENT_300_SHIFT;
		val |= 0xFF << SDHCI_MAX_CURRENT_180_SHIFT;
	}

R
Richard Zhu 已提交
321
	if (unlikely(reg == SDHCI_INT_STATUS)) {
322 323
		if (val & ESDHC_INT_VENDOR_SPEC_DMA_ERR) {
			val &= ~ESDHC_INT_VENDOR_SPEC_DMA_ERR;
R
Richard Zhu 已提交
324 325
			val |= SDHCI_INT_ADMA_ERROR;
		}
326 327 328 329 330 331 332 333 334 335 336 337

		/*
		 * mask off the interrupt we get in response to the manually
		 * sent CMD12
		 */
		if ((imx_data->multiblock_status == WAIT_FOR_INT) &&
		    ((val & SDHCI_INT_RESPONSE) == SDHCI_INT_RESPONSE)) {
			val &= ~SDHCI_INT_RESPONSE;
			writel(SDHCI_INT_RESPONSE, host->ioaddr +
						   SDHCI_INT_STATUS);
			imx_data->multiblock_status = NO_CMD_PENDING;
		}
R
Richard Zhu 已提交
338 339
	}

340 341 342 343 344
	return val;
}

static void esdhc_writel_le(struct sdhci_host *host, u32 val, int reg)
{
345
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
346
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
347 348 349
	u32 data;

	if (unlikely(reg == SDHCI_INT_ENABLE || reg == SDHCI_SIGNAL_ENABLE)) {
350
		if ((val & SDHCI_INT_CARD_INT) && !esdhc_is_usdhc(imx_data)) {
351 352 353 354 355 356 357 358 359
			/*
			 * Clear and then set D3CD bit to avoid missing the
			 * card interrupt.  This is a eSDHC controller problem
			 * so we need to apply the following workaround: clear
			 * and set D3CD bit will make eSDHC re-sample the card
			 * interrupt. In case a card interrupt was lost,
			 * re-sample it by the following steps.
			 */
			data = readl(host->ioaddr + SDHCI_HOST_CONTROL);
360
			data &= ~ESDHC_CTRL_D3CD;
361
			writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
362
			data |= ESDHC_CTRL_D3CD;
363 364
			writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
		}
365 366 367 368 369

		if (val & SDHCI_INT_ADMA_ERROR) {
			val &= ~SDHCI_INT_ADMA_ERROR;
			val |= ESDHC_INT_VENDOR_SPEC_DMA_ERR;
		}
370
	}
371

372
	if (unlikely((imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
373 374 375
				&& (reg == SDHCI_INT_STATUS)
				&& (val & SDHCI_INT_DATA_END))) {
			u32 v;
376 377 378
			v = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
			v &= ~ESDHC_VENDOR_SPEC_SDIO_QUIRK;
			writel(v, host->ioaddr + ESDHC_VENDOR_SPEC);
379 380 381 382 383 384 385 386 387

			if (imx_data->multiblock_status == MULTIBLK_IN_PROCESS)
			{
				/* send a manual CMD12 with RESPTYP=none */
				data = MMC_STOP_TRANSMISSION << 24 |
				       SDHCI_CMD_ABORTCMD << 16;
				writel(data, host->ioaddr + SDHCI_TRANSFER_MODE);
				imx_data->multiblock_status = WAIT_FOR_INT;
			}
388 389
	}

390 391 392
	writel(val, host->ioaddr + reg);
}

393 394
static u16 esdhc_readw_le(struct sdhci_host *host, int reg)
{
395
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
396
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
397 398
	u16 ret = 0;
	u32 val;
399

400
	if (unlikely(reg == SDHCI_HOST_VERSION)) {
401
		reg ^= 2;
402
		if (esdhc_is_usdhc(imx_data)) {
403 404 405 406 407 408
			/*
			 * The usdhc register returns a wrong host version.
			 * Correct it here.
			 */
			return SDHCI_SPEC_300;
		}
409
	}
410

411 412 413 414 415
	if (unlikely(reg == SDHCI_HOST_CONTROL2)) {
		val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
		if (val & ESDHC_VENDOR_SPEC_VSELECT)
			ret |= SDHCI_CTRL_VDD_180;

416
		if (esdhc_is_usdhc(imx_data)) {
417 418 419 420 421
			if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING)
				val = readl(host->ioaddr + ESDHC_MIX_CTRL);
			else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING)
				/* the std tuning bits is in ACMD12_ERR for imx6sl */
				val = readl(host->ioaddr + SDHCI_ACMD12_ERR);
422 423
		}

424 425 426 427 428
		if (val & ESDHC_MIX_CTRL_EXE_TUNE)
			ret |= SDHCI_CTRL_EXEC_TUNING;
		if (val & ESDHC_MIX_CTRL_SMPCLK_SEL)
			ret |= SDHCI_CTRL_TUNED_CLK;

429 430 431 432 433
		ret &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;

		return ret;
	}

434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449
	if (unlikely(reg == SDHCI_TRANSFER_MODE)) {
		if (esdhc_is_usdhc(imx_data)) {
			u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
			ret = m & ESDHC_MIX_CTRL_SDHCI_MASK;
			/* Swap AC23 bit */
			if (m & ESDHC_MIX_CTRL_AC23EN) {
				ret &= ~ESDHC_MIX_CTRL_AC23EN;
				ret |= SDHCI_TRNS_AUTO_CMD23;
			}
		} else {
			ret = readw(host->ioaddr + SDHCI_TRANSFER_MODE);
		}

		return ret;
	}

450 451 452 453 454 455
	return readw(host->ioaddr + reg);
}

static void esdhc_writew_le(struct sdhci_host *host, u16 val, int reg)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
456
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
457
	u32 new_val = 0;
458 459

	switch (reg) {
460 461 462 463 464 465
	case SDHCI_CLOCK_CONTROL:
		new_val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
		if (val & SDHCI_CLOCK_CARD_EN)
			new_val |= ESDHC_VENDOR_SPEC_FRC_SDCLK_ON;
		else
			new_val &= ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON;
466
		writel(new_val, host->ioaddr + ESDHC_VENDOR_SPEC);
467 468 469 470 471 472 473 474
		return;
	case SDHCI_HOST_CONTROL2:
		new_val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
		if (val & SDHCI_CTRL_VDD_180)
			new_val |= ESDHC_VENDOR_SPEC_VSELECT;
		else
			new_val &= ~ESDHC_VENDOR_SPEC_VSELECT;
		writel(new_val, host->ioaddr + ESDHC_VENDOR_SPEC);
475 476
		if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING) {
			new_val = readl(host->ioaddr + ESDHC_MIX_CTRL);
477
			if (val & SDHCI_CTRL_TUNED_CLK) {
478
				new_val |= ESDHC_MIX_CTRL_SMPCLK_SEL;
479 480
				new_val |= ESDHC_MIX_CTRL_AUTO_TUNE_EN;
			} else {
481
				new_val &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
482 483
				new_val &= ~ESDHC_MIX_CTRL_AUTO_TUNE_EN;
			}
484 485 486 487
			writel(new_val , host->ioaddr + ESDHC_MIX_CTRL);
		} else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING) {
			u32 v = readl(host->ioaddr + SDHCI_ACMD12_ERR);
			u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
488 489 490 491 492
			if (val & SDHCI_CTRL_TUNED_CLK) {
				v |= ESDHC_MIX_CTRL_SMPCLK_SEL;
			} else {
				v &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
				m &= ~ESDHC_MIX_CTRL_FBCLK_SEL;
493
				m &= ~ESDHC_MIX_CTRL_AUTO_TUNE_EN;
494 495
			}

496 497 498
			if (val & SDHCI_CTRL_EXEC_TUNING) {
				v |= ESDHC_MIX_CTRL_EXE_TUNE;
				m |= ESDHC_MIX_CTRL_FBCLK_SEL;
499
				m |= ESDHC_MIX_CTRL_AUTO_TUNE_EN;
500 501 502 503 504 505 506
			} else {
				v &= ~ESDHC_MIX_CTRL_EXE_TUNE;
			}

			writel(v, host->ioaddr + SDHCI_ACMD12_ERR);
			writel(m, host->ioaddr + ESDHC_MIX_CTRL);
		}
507
		return;
508
	case SDHCI_TRANSFER_MODE:
509
		if ((imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
510 511 512 513
				&& (host->cmd->opcode == SD_IO_RW_EXTENDED)
				&& (host->cmd->data->blocks > 1)
				&& (host->cmd->data->flags & MMC_DATA_READ)) {
			u32 v;
514 515 516
			v = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
			v |= ESDHC_VENDOR_SPEC_SDIO_QUIRK;
			writel(v, host->ioaddr + ESDHC_VENDOR_SPEC);
517
		}
518

519
		if (esdhc_is_usdhc(imx_data)) {
520
			u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
521 522 523 524 525 526
			/* Swap AC23 bit */
			if (val & SDHCI_TRNS_AUTO_CMD23) {
				val &= ~SDHCI_TRNS_AUTO_CMD23;
				val |= ESDHC_MIX_CTRL_AC23EN;
			}
			m = val | (m & ~ESDHC_MIX_CTRL_SDHCI_MASK);
527 528 529 530 531 532 533 534
			writel(m, host->ioaddr + ESDHC_MIX_CTRL);
		} else {
			/*
			 * Postpone this write, we must do it together with a
			 * command write that is down below.
			 */
			imx_data->scratchpad = val;
		}
535 536
		return;
	case SDHCI_COMMAND:
537
		if (host->cmd->opcode == MMC_STOP_TRANSMISSION)
538
			val |= SDHCI_CMD_ABORTCMD;
539

540
		if ((host->cmd->opcode == MMC_SET_BLOCK_COUNT) &&
541
		    (imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT))
542 543
			imx_data->multiblock_status = MULTIBLK_IN_PROCESS;

544
		if (esdhc_is_usdhc(imx_data))
545 546
			writel(val << 16,
			       host->ioaddr + SDHCI_TRANSFER_MODE);
547
		else
548 549
			writel(val << 16 | imx_data->scratchpad,
			       host->ioaddr + SDHCI_TRANSFER_MODE);
550 551 552 553 554 555 556 557 558 559
		return;
	case SDHCI_BLOCK_SIZE:
		val &= ~SDHCI_MAKE_BLKSZ(0x7, 0);
		break;
	}
	esdhc_clrset_le(host, 0xffff, val, reg);
}

static void esdhc_writeb_le(struct sdhci_host *host, u8 val, int reg)
{
560
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
561
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
562
	u32 new_val;
563
	u32 mask;
564 565 566 567 568 569 570 571 572

	switch (reg) {
	case SDHCI_POWER_CONTROL:
		/*
		 * FSL put some DMA bits here
		 * If your board has a regulator, code should be here
		 */
		return;
	case SDHCI_HOST_CONTROL:
573
		/* FSL messed up here, so we need to manually compose it. */
574
		new_val = val & SDHCI_CTRL_LED;
M
Masanari Iida 已提交
575
		/* ensure the endianness */
576
		new_val |= ESDHC_HOST_CONTROL_LE;
577 578 579 580 581
		/* bits 8&9 are reserved on mx25 */
		if (!is_imx25_esdhc(imx_data)) {
			/* DMA mode bits are shifted */
			new_val |= (val & SDHCI_CTRL_DMA_MASK) << 5;
		}
582

583 584 585
		/*
		 * Do not touch buswidth bits here. This is done in
		 * esdhc_pltfm_bus_width.
586 587
		 * Do not touch the D3CD bit either which is used for the
		 * SDIO interrupt errata workaround.
588
		 */
589
		mask = 0xffff & ~(ESDHC_CTRL_BUSWIDTH_MASK | ESDHC_CTRL_D3CD);
590 591

		esdhc_clrset_le(host, mask, new_val, reg);
592 593 594
		return;
	}
	esdhc_clrset_le(host, 0xff, val, reg);
595 596 597 598 599 600 601 602 603

	/*
	 * The esdhc has a design violation to SDHC spec which tells
	 * that software reset should not affect card detection circuit.
	 * But esdhc clears its SYSCTL register bits [0..2] during the
	 * software reset.  This will stop those clocks that card detection
	 * circuit relies on.  To work around it, we turn the clocks on back
	 * to keep card detection circuit functional.
	 */
604
	if ((reg == SDHCI_SOFTWARE_RESET) && (val & 1)) {
605
		esdhc_clrset_le(host, 0x7, 0x7, ESDHC_SYSTEM_CONTROL);
606 607 608 609
		/*
		 * The reset on usdhc fails to clear MIX_CTRL register.
		 * Do it manually here.
		 */
610
		if (esdhc_is_usdhc(imx_data)) {
611 612 613 614
			/* the tuning bits should be kept during reset */
			new_val = readl(host->ioaddr + ESDHC_MIX_CTRL);
			writel(new_val & ESDHC_MIX_CTRL_TUNING_MASK,
					host->ioaddr + ESDHC_MIX_CTRL);
615 616
			imx_data->is_ddr = 0;
		}
617
	}
618 619
}

620 621 622 623
static unsigned int esdhc_pltfm_get_max_clock(struct sdhci_host *host)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);

624
	return pltfm_host->clock;
625 626
}

627 628 629 630
static unsigned int esdhc_pltfm_get_min_clock(struct sdhci_host *host)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);

631
	return pltfm_host->clock / 256 / 16;
632 633
}

634 635 636 637
static inline void esdhc_pltfm_set_clock(struct sdhci_host *host,
					 unsigned int clock)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
638
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
639
	unsigned int host_clock = pltfm_host->clock;
640 641
	int pre_div = 2;
	int div = 1;
642
	u32 temp, val;
643

644
	if (clock == 0) {
645 646
		host->mmc->actual_clock = 0;

647
		if (esdhc_is_usdhc(imx_data)) {
648 649 650 651
			val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
			writel(val & ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON,
					host->ioaddr + ESDHC_VENDOR_SPEC);
		}
652
		return;
653
	}
654

655
	if (esdhc_is_usdhc(imx_data) && !imx_data->is_ddr)
656 657
		pre_div = 1;

658 659 660 661 662 663 664 665 666 667 668
	temp = sdhci_readl(host, ESDHC_SYSTEM_CONTROL);
	temp &= ~(ESDHC_CLOCK_IPGEN | ESDHC_CLOCK_HCKEN | ESDHC_CLOCK_PEREN
		| ESDHC_CLOCK_MASK);
	sdhci_writel(host, temp, ESDHC_SYSTEM_CONTROL);

	while (host_clock / pre_div / 16 > clock && pre_div < 256)
		pre_div *= 2;

	while (host_clock / pre_div / div > clock && div < 16)
		div++;

669
	host->mmc->actual_clock = host_clock / pre_div / div;
670
	dev_dbg(mmc_dev(host->mmc), "desired SD clock: %d, actual: %d\n",
671
		clock, host->mmc->actual_clock);
672

673 674 675 676
	if (imx_data->is_ddr)
		pre_div >>= 2;
	else
		pre_div >>= 1;
677 678 679 680 681 682 683
	div--;

	temp = sdhci_readl(host, ESDHC_SYSTEM_CONTROL);
	temp |= (ESDHC_CLOCK_IPGEN | ESDHC_CLOCK_HCKEN | ESDHC_CLOCK_PEREN
		| (div << ESDHC_DIVIDER_SHIFT)
		| (pre_div << ESDHC_PREDIV_SHIFT));
	sdhci_writel(host, temp, ESDHC_SYSTEM_CONTROL);
684

685
	if (esdhc_is_usdhc(imx_data)) {
686 687 688 689 690
		val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
		writel(val | ESDHC_VENDOR_SPEC_FRC_SDCLK_ON,
		host->ioaddr + ESDHC_VENDOR_SPEC);
	}

691
	mdelay(1);
692 693
}

694 695
static unsigned int esdhc_pltfm_get_ro(struct sdhci_host *host)
{
696
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
697
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
698
	struct esdhc_platform_data *boarddata = &imx_data->boarddata;
699 700 701

	switch (boarddata->wp_type) {
	case ESDHC_WP_GPIO:
702
		return mmc_gpio_get_ro(host->mmc);
703 704 705 706 707 708 709 710 711 712
	case ESDHC_WP_CONTROLLER:
		return !(readl(host->ioaddr + SDHCI_PRESENT_STATE) &
			       SDHCI_WRITE_PROTECT);
	case ESDHC_WP_NONE:
		break;
	}

	return -ENOSYS;
}

713
static void esdhc_pltfm_set_bus_width(struct sdhci_host *host, int width)
714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732
{
	u32 ctrl;

	switch (width) {
	case MMC_BUS_WIDTH_8:
		ctrl = ESDHC_CTRL_8BITBUS;
		break;
	case MMC_BUS_WIDTH_4:
		ctrl = ESDHC_CTRL_4BITBUS;
		break;
	default:
		ctrl = 0;
		break;
	}

	esdhc_clrset_le(host, ESDHC_CTRL_BUSWIDTH_MASK, ctrl,
			SDHCI_HOST_CONTROL);
}

733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755
static void esdhc_prepare_tuning(struct sdhci_host *host, u32 val)
{
	u32 reg;

	/* FIXME: delay a bit for card to be ready for next tuning due to errors */
	mdelay(1);

	reg = readl(host->ioaddr + ESDHC_MIX_CTRL);
	reg |= ESDHC_MIX_CTRL_EXE_TUNE | ESDHC_MIX_CTRL_SMPCLK_SEL |
			ESDHC_MIX_CTRL_FBCLK_SEL;
	writel(reg, host->ioaddr + ESDHC_MIX_CTRL);
	writel(val << 8, host->ioaddr + ESDHC_TUNE_CTRL_STATUS);
	dev_dbg(mmc_dev(host->mmc),
		"tunning with delay 0x%x ESDHC_TUNE_CTRL_STATUS 0x%x\n",
			val, readl(host->ioaddr + ESDHC_TUNE_CTRL_STATUS));
}

static void esdhc_post_tuning(struct sdhci_host *host)
{
	u32 reg;

	reg = readl(host->ioaddr + ESDHC_MIX_CTRL);
	reg &= ~ESDHC_MIX_CTRL_EXE_TUNE;
756
	reg |= ESDHC_MIX_CTRL_AUTO_TUNE_EN;
757 758 759 760 761 762 763 764 765 766 767
	writel(reg, host->ioaddr + ESDHC_MIX_CTRL);
}

static int esdhc_executing_tuning(struct sdhci_host *host, u32 opcode)
{
	int min, max, avg, ret;

	/* find the mininum delay first which can pass tuning */
	min = ESDHC_TUNE_CTRL_MIN;
	while (min < ESDHC_TUNE_CTRL_MAX) {
		esdhc_prepare_tuning(host, min);
768
		if (!mmc_send_tuning(host->mmc, opcode, NULL))
769 770 771 772 773 774 775 776
			break;
		min += ESDHC_TUNE_CTRL_STEP;
	}

	/* find the maxinum delay which can not pass tuning */
	max = min + ESDHC_TUNE_CTRL_STEP;
	while (max < ESDHC_TUNE_CTRL_MAX) {
		esdhc_prepare_tuning(host, max);
777
		if (mmc_send_tuning(host->mmc, opcode, NULL)) {
778 779 780 781 782 783 784 785 786
			max -= ESDHC_TUNE_CTRL_STEP;
			break;
		}
		max += ESDHC_TUNE_CTRL_STEP;
	}

	/* use average delay to get the best timing */
	avg = (min + max) / 2;
	esdhc_prepare_tuning(host, avg);
787
	ret = mmc_send_tuning(host->mmc, opcode, NULL);
788 789 790 791 792 793 794 795
	esdhc_post_tuning(host);

	dev_dbg(mmc_dev(host->mmc), "tunning %s at 0x%x ret %d\n",
		ret ? "failed" : "passed", avg, ret);

	return ret;
}

796 797 798 799
static int esdhc_change_pinstate(struct sdhci_host *host,
						unsigned int uhs)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
800
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
801 802 803 804 805 806 807 808 809 810 811 812 813 814 815
	struct pinctrl_state *pinctrl;

	dev_dbg(mmc_dev(host->mmc), "change pinctrl state for uhs %d\n", uhs);

	if (IS_ERR(imx_data->pinctrl) ||
		IS_ERR(imx_data->pins_default) ||
		IS_ERR(imx_data->pins_100mhz) ||
		IS_ERR(imx_data->pins_200mhz))
		return -EINVAL;

	switch (uhs) {
	case MMC_TIMING_UHS_SDR50:
		pinctrl = imx_data->pins_100mhz;
		break;
	case MMC_TIMING_UHS_SDR104:
816
	case MMC_TIMING_MMC_HS200:
817
	case MMC_TIMING_MMC_HS400:
818 819 820 821 822 823 824 825 826 827
		pinctrl = imx_data->pins_200mhz;
		break;
	default:
		/* back to default state for other legacy timing */
		pinctrl = imx_data->pins_default;
	}

	return pinctrl_select_state(imx_data->pinctrl, pinctrl);
}

828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843
/*
 * For HS400 eMMC, there is a data_strobe line, this signal is generated
 * by the device and used for data output and CRC status response output
 * in HS400 mode. The frequency of this signal follows the frequency of
 * CLK generated by host. Host receive the data which is aligned to the
 * edge of data_strobe line. Due to the time delay between CLK line and
 * data_strobe line, if the delay time is larger than one clock cycle,
 * then CLK and data_strobe line will misaligned, read error shows up.
 * So when the CLK is higher than 100MHz, each clock cycle is short enough,
 * host should config the delay target.
 */
static void esdhc_set_strobe_dll(struct sdhci_host *host)
{
	u32 v;

	if (host->mmc->actual_clock > ESDHC_STROBE_DLL_CLK_FREQ) {
844 845 846 847 848
		/* disable clock before enabling strobe dll */
		writel(readl(host->ioaddr + ESDHC_VENDOR_SPEC) &
		       ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON,
		       host->ioaddr + ESDHC_VENDOR_SPEC);

849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870
		/* force a reset on strobe dll */
		writel(ESDHC_STROBE_DLL_CTRL_RESET,
			host->ioaddr + ESDHC_STROBE_DLL_CTRL);
		/*
		 * enable strobe dll ctrl and adjust the delay target
		 * for the uSDHC loopback read clock
		 */
		v = ESDHC_STROBE_DLL_CTRL_ENABLE |
			(7 << ESDHC_STROBE_DLL_CTRL_SLV_DLY_TARGET_SHIFT);
		writel(v, host->ioaddr + ESDHC_STROBE_DLL_CTRL);
		/* wait 1us to make sure strobe dll status register stable */
		udelay(1);
		v = readl(host->ioaddr + ESDHC_STROBE_DLL_STATUS);
		if (!(v & ESDHC_STROBE_DLL_STS_REF_LOCK))
			dev_warn(mmc_dev(host->mmc),
				"warning! HS400 strobe DLL status REF not lock!\n");
		if (!(v & ESDHC_STROBE_DLL_STS_SLV_LOCK))
			dev_warn(mmc_dev(host->mmc),
				"warning! HS400 strobe DLL status SLV not lock!\n");
	}
}

871
static void esdhc_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
872
{
873
	u32 m;
874
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
875
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
876
	struct esdhc_platform_data *boarddata = &imx_data->boarddata;
877

878 879 880 881 882
	/* disable ddr mode and disable HS400 mode */
	m = readl(host->ioaddr + ESDHC_MIX_CTRL);
	m &= ~(ESDHC_MIX_CTRL_DDREN | ESDHC_MIX_CTRL_HS400_EN);
	imx_data->is_ddr = 0;

883
	switch (timing) {
884 885 886 887
	case MMC_TIMING_UHS_SDR12:
	case MMC_TIMING_UHS_SDR25:
	case MMC_TIMING_UHS_SDR50:
	case MMC_TIMING_UHS_SDR104:
888
	case MMC_TIMING_MMC_HS200:
889
		writel(m, host->ioaddr + ESDHC_MIX_CTRL);
890 891
		break;
	case MMC_TIMING_UHS_DDR50:
892
	case MMC_TIMING_MMC_DDR52:
893 894
		m |= ESDHC_MIX_CTRL_DDREN;
		writel(m, host->ioaddr + ESDHC_MIX_CTRL);
895
		imx_data->is_ddr = 1;
896 897 898 899 900 901 902 903 904
		if (boarddata->delay_line) {
			u32 v;
			v = boarddata->delay_line <<
				ESDHC_DLL_OVERRIDE_VAL_SHIFT |
				(1 << ESDHC_DLL_OVERRIDE_EN_SHIFT);
			if (is_imx53_esdhc(imx_data))
				v <<= 1;
			writel(v, host->ioaddr + ESDHC_DLL_CTRL);
		}
905
		break;
906 907 908 909
	case MMC_TIMING_MMC_HS400:
		m |= ESDHC_MIX_CTRL_DDREN | ESDHC_MIX_CTRL_HS400_EN;
		writel(m, host->ioaddr + ESDHC_MIX_CTRL);
		imx_data->is_ddr = 1;
910 911
		/* update clock after enable DDR for strobe DLL lock */
		host->ops->set_clock(host, host->clock);
912 913
		esdhc_set_strobe_dll(host);
		break;
914 915
	}

916
	esdhc_change_pinstate(host, timing);
917 918
}

919 920 921 922 923 924 925 926
static void esdhc_reset(struct sdhci_host *host, u8 mask)
{
	sdhci_reset(host, mask);

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
}

927 928 929
static unsigned int esdhc_get_max_timeout_count(struct sdhci_host *host)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
930
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
931

932 933
	/* Doc Errata: the uSDHC actual maximum timeout count is 1 << 29 */
	return esdhc_is_usdhc(imx_data) ? 1 << 29 : 1 << 27;
934 935
}

936 937 938
static void esdhc_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
939
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
940 941

	/* use maximum timeout counter */
942 943
	esdhc_clrset_le(host, ESDHC_SYS_CTRL_DTOCV_MASK,
			esdhc_is_usdhc(imx_data) ? 0xF : 0xE,
944 945 946
			SDHCI_TIMEOUT_CONTROL);
}

947
static struct sdhci_ops sdhci_esdhc_ops = {
948
	.read_l = esdhc_readl_le,
949
	.read_w = esdhc_readw_le,
950
	.write_l = esdhc_writel_le,
951 952
	.write_w = esdhc_writew_le,
	.write_b = esdhc_writeb_le,
953
	.set_clock = esdhc_pltfm_set_clock,
954
	.get_max_clock = esdhc_pltfm_get_max_clock,
955
	.get_min_clock = esdhc_pltfm_get_min_clock,
956
	.get_max_timeout_count = esdhc_get_max_timeout_count,
957
	.get_ro = esdhc_pltfm_get_ro,
958
	.set_timeout = esdhc_set_timeout,
959
	.set_bus_width = esdhc_pltfm_set_bus_width,
960
	.set_uhs_signaling = esdhc_set_uhs_signaling,
961
	.reset = esdhc_reset,
962 963
};

964
static const struct sdhci_pltfm_data sdhci_esdhc_imx_pdata = {
R
Richard Zhu 已提交
965 966 967
	.quirks = ESDHC_DEFAULT_QUIRKS | SDHCI_QUIRK_NO_HISPD_BIT
			| SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC
			| SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC
968 969 970 971
			| SDHCI_QUIRK_BROKEN_CARD_DETECTION,
	.ops = &sdhci_esdhc_ops,
};

972 973 974 975
static void sdhci_esdhc_imx_hwinit(struct sdhci_host *host)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
976
	int tmp;
977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007

	if (esdhc_is_usdhc(imx_data)) {
		/*
		 * The imx6q ROM code will change the default watermark
		 * level setting to something insane.  Change it back here.
		 */
		writel(ESDHC_WTMK_DEFAULT_VAL, host->ioaddr + ESDHC_WTMK_LVL);

		/*
		 * ROM code will change the bit burst_length_enable setting
		 * to zero if this usdhc is choosed to boot system. Change
		 * it back here, otherwise it will impact the performance a
		 * lot. This bit is used to enable/disable the burst length
		 * for the external AHB2AXI bridge, it's usefully especially
		 * for INCR transfer because without burst length indicator,
		 * the AHB2AXI bridge does not know the burst length in
		 * advance. And without burst length indicator, AHB INCR
		 * transfer can only be converted to singles on the AXI side.
		 */
		writel(readl(host->ioaddr + SDHCI_HOST_CONTROL)
			| ESDHC_BURST_LEN_EN_INCR,
			host->ioaddr + SDHCI_HOST_CONTROL);
		/*
		* errata ESDHC_FLAG_ERR004536 fix for MX6Q TO1.2 and MX6DL
		* TO1.1, it's harmless for MX6SL
		*/
		writel(readl(host->ioaddr + 0x6c) | BIT(7),
			host->ioaddr + 0x6c);

		/* disable DLL_CTRL delay line settings */
		writel(0x0, host->ioaddr + ESDHC_DLL_CTRL);
1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024

		if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING) {
			tmp = readl(host->ioaddr + ESDHC_TUNING_CTRL);
			tmp |= ESDHC_STD_TUNING_EN |
				ESDHC_TUNING_START_TAP_DEFAULT;
			if (imx_data->boarddata.tuning_start_tap) {
				tmp &= ~ESDHC_TUNING_START_TAP_MASK;
				tmp |= imx_data->boarddata.tuning_start_tap;
			}

			if (imx_data->boarddata.tuning_step) {
				tmp &= ~ESDHC_TUNING_STEP_MASK;
				tmp |= imx_data->boarddata.tuning_step
					<< ESDHC_TUNING_STEP_SHIFT;
			}
			writel(tmp, host->ioaddr + ESDHC_TUNING_CTRL);
		}
1025 1026 1027
	}
}

1028
#ifdef CONFIG_OF
B
Bill Pemberton 已提交
1029
static int
1030
sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
1031
			 struct sdhci_host *host,
1032
			 struct pltfm_imx_data *imx_data)
1033 1034
{
	struct device_node *np = pdev->dev.of_node;
1035
	struct esdhc_platform_data *boarddata = &imx_data->boarddata;
1036
	int ret;
1037 1038 1039 1040 1041 1042 1043 1044

	if (of_get_property(np, "fsl,wp-controller", NULL))
		boarddata->wp_type = ESDHC_WP_CONTROLLER;

	boarddata->wp_gpio = of_get_named_gpio(np, "wp-gpios", 0);
	if (gpio_is_valid(boarddata->wp_gpio))
		boarddata->wp_type = ESDHC_WP_GPIO;

1045
	of_property_read_u32(np, "fsl,tuning-step", &boarddata->tuning_step);
1046 1047
	of_property_read_u32(np, "fsl,tuning-start-tap",
			     &boarddata->tuning_start_tap);
1048

1049 1050 1051 1052 1053
	if (of_find_property(np, "no-1-8-v", NULL))
		boarddata->support_vsel = false;
	else
		boarddata->support_vsel = true;

1054 1055 1056
	if (of_property_read_u32(np, "fsl,delay-line", &boarddata->delay_line))
		boarddata->delay_line = 0;

1057 1058
	mmc_of_parse_voltage(np, &host->ocr_mask);

1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078
	/* sdr50 and sdr104 needs work on 1.8v signal voltage */
	if ((boarddata->support_vsel) && esdhc_is_usdhc(imx_data) &&
	    !IS_ERR(imx_data->pins_default)) {
		imx_data->pins_100mhz = pinctrl_lookup_state(imx_data->pinctrl,
						ESDHC_PINCTRL_STATE_100MHZ);
		imx_data->pins_200mhz = pinctrl_lookup_state(imx_data->pinctrl,
						ESDHC_PINCTRL_STATE_200MHZ);
		if (IS_ERR(imx_data->pins_100mhz) ||
				IS_ERR(imx_data->pins_200mhz)) {
			dev_warn(mmc_dev(host->mmc),
				"could not get ultra high speed state, work on normal mode\n");
			/*
			 * fall back to not support uhs by specify no 1.8v quirk
			 */
			host->quirks2 |= SDHCI_QUIRK2_NO_1_8_V;
		}
	} else {
		host->quirks2 |= SDHCI_QUIRK2_NO_1_8_V;
	}

1079
	/* call to generic mmc_of_parse to support additional capabilities */
1080 1081 1082 1083
	ret = mmc_of_parse(host->mmc);
	if (ret)
		return ret;

1084
	if (mmc_gpio_get_cd(host->mmc) >= 0)
1085 1086 1087
		host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION;

	return 0;
1088 1089 1090 1091
}
#else
static inline int
sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
1092
			 struct sdhci_host *host,
1093
			 struct pltfm_imx_data *imx_data)
1094 1095 1096 1097 1098
{
	return -ENODEV;
}
#endif

1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163
static int sdhci_esdhc_imx_probe_nondt(struct platform_device *pdev,
			 struct sdhci_host *host,
			 struct pltfm_imx_data *imx_data)
{
	struct esdhc_platform_data *boarddata = &imx_data->boarddata;
	int err;

	if (!host->mmc->parent->platform_data) {
		dev_err(mmc_dev(host->mmc), "no board data!\n");
		return -EINVAL;
	}

	imx_data->boarddata = *((struct esdhc_platform_data *)
				host->mmc->parent->platform_data);
	/* write_protect */
	if (boarddata->wp_type == ESDHC_WP_GPIO) {
		err = mmc_gpio_request_ro(host->mmc, boarddata->wp_gpio);
		if (err) {
			dev_err(mmc_dev(host->mmc),
				"failed to request write-protect gpio!\n");
			return err;
		}
		host->mmc->caps2 |= MMC_CAP2_RO_ACTIVE_HIGH;
	}

	/* card_detect */
	switch (boarddata->cd_type) {
	case ESDHC_CD_GPIO:
		err = mmc_gpio_request_cd(host->mmc, boarddata->cd_gpio, 0);
		if (err) {
			dev_err(mmc_dev(host->mmc),
				"failed to request card-detect gpio!\n");
			return err;
		}
		/* fall through */

	case ESDHC_CD_CONTROLLER:
		/* we have a working card_detect back */
		host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION;
		break;

	case ESDHC_CD_PERMANENT:
		host->mmc->caps |= MMC_CAP_NONREMOVABLE;
		break;

	case ESDHC_CD_NONE:
		break;
	}

	switch (boarddata->max_bus_width) {
	case 8:
		host->mmc->caps |= MMC_CAP_8_BIT_DATA | MMC_CAP_4_BIT_DATA;
		break;
	case 4:
		host->mmc->caps |= MMC_CAP_4_BIT_DATA;
		break;
	case 1:
	default:
		host->quirks |= SDHCI_QUIRK_FORCE_1_BIT_DATA;
		break;
	}

	return 0;
}

B
Bill Pemberton 已提交
1164
static int sdhci_esdhc_imx_probe(struct platform_device *pdev)
1165
{
1166 1167
	const struct of_device_id *of_id =
			of_match_device(imx_esdhc_dt_ids, &pdev->dev);
1168 1169
	struct sdhci_pltfm_host *pltfm_host;
	struct sdhci_host *host;
1170
	int err;
1171
	struct pltfm_imx_data *imx_data;
1172

1173 1174
	host = sdhci_pltfm_init(pdev, &sdhci_esdhc_imx_pdata,
				sizeof(*imx_data));
1175 1176 1177 1178 1179
	if (IS_ERR(host))
		return PTR_ERR(host);

	pltfm_host = sdhci_priv(host);

1180
	imx_data = sdhci_pltfm_priv(pltfm_host);
1181

1182 1183
	imx_data->socdata = of_id ? of_id->data : (struct esdhc_soc_data *)
						  pdev->id_entry->driver_data;
1184

1185 1186 1187
	imx_data->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
	if (IS_ERR(imx_data->clk_ipg)) {
		err = PTR_ERR(imx_data->clk_ipg);
1188
		goto free_sdhci;
1189
	}
1190 1191 1192 1193

	imx_data->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
	if (IS_ERR(imx_data->clk_ahb)) {
		err = PTR_ERR(imx_data->clk_ahb);
1194
		goto free_sdhci;
1195 1196 1197 1198 1199
	}

	imx_data->clk_per = devm_clk_get(&pdev->dev, "per");
	if (IS_ERR(imx_data->clk_per)) {
		err = PTR_ERR(imx_data->clk_per);
1200
		goto free_sdhci;
1201 1202 1203
	}

	pltfm_host->clk = imx_data->clk_per;
1204
	pltfm_host->clock = clk_get_rate(pltfm_host->clk);
1205 1206 1207
	clk_prepare_enable(imx_data->clk_per);
	clk_prepare_enable(imx_data->clk_ipg);
	clk_prepare_enable(imx_data->clk_ahb);
1208

1209
	imx_data->pinctrl = devm_pinctrl_get(&pdev->dev);
1210 1211
	if (IS_ERR(imx_data->pinctrl)) {
		err = PTR_ERR(imx_data->pinctrl);
1212
		goto disable_clk;
1213 1214
	}

1215 1216
	imx_data->pins_default = pinctrl_lookup_state(imx_data->pinctrl,
						PINCTRL_STATE_DEFAULT);
1217 1218
	if (IS_ERR(imx_data->pins_default))
		dev_warn(mmc_dev(host->mmc), "could not get default state\n");
1219

1220
	if (imx_data->socdata->flags & ESDHC_FLAG_ENGCM07207)
1221
		/* Fix errata ENGcm07207 present on i.MX25 and i.MX35 */
R
Richard Zhu 已提交
1222 1223
		host->quirks |= SDHCI_QUIRK_NO_MULTIBLOCK
			| SDHCI_QUIRK_BROKEN_ADMA;
1224

1225 1226
	if (esdhc_is_usdhc(imx_data)) {
		host->quirks2 |= SDHCI_QUIRK2_PRESET_VALUE_BROKEN;
1227
		host->mmc->caps |= MMC_CAP_1_8V_DDR;
1228 1229
		if (!(imx_data->socdata->flags & ESDHC_FLAG_HS200))
			host->quirks2 |= SDHCI_QUIRK2_BROKEN_HS200;
1230 1231 1232 1233 1234

		/* clear tuning bits in case ROM has set it already */
		writel(0x0, host->ioaddr + ESDHC_MIX_CTRL);
		writel(0x0, host->ioaddr + SDHCI_ACMD12_ERR);
		writel(0x0, host->ioaddr + ESDHC_TUNE_CTRL_STATUS);
1235
	}
1236

1237 1238 1239
	if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING)
		sdhci_esdhc_ops.platform_execute_tuning =
					esdhc_executing_tuning;
1240

1241 1242 1243
	if (imx_data->socdata->flags & ESDHC_FLAG_ERR004536)
		host->quirks |= SDHCI_QUIRK_BROKEN_ADMA;

1244 1245 1246
	if (imx_data->socdata->flags & ESDHC_FLAG_HS400)
		host->quirks2 |= SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400;

1247 1248 1249 1250 1251 1252
	if (of_id)
		err = sdhci_esdhc_imx_probe_dt(pdev, host, imx_data);
	else
		err = sdhci_esdhc_imx_probe_nondt(pdev, host, imx_data);
	if (err)
		goto disable_clk;
1253

1254 1255
	sdhci_esdhc_imx_hwinit(host);

1256 1257
	err = sdhci_add_host(host);
	if (err)
1258
		goto disable_clk;
1259

1260 1261 1262 1263
	pm_runtime_set_active(&pdev->dev);
	pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
	pm_runtime_use_autosuspend(&pdev->dev);
	pm_suspend_ignore_children(&pdev->dev, 1);
1264
	pm_runtime_enable(&pdev->dev);
1265

1266
	return 0;
1267

1268
disable_clk:
1269 1270 1271
	clk_disable_unprepare(imx_data->clk_per);
	clk_disable_unprepare(imx_data->clk_ipg);
	clk_disable_unprepare(imx_data->clk_ahb);
1272
free_sdhci:
1273 1274
	sdhci_pltfm_free(pdev);
	return err;
1275 1276
}

B
Bill Pemberton 已提交
1277
static int sdhci_esdhc_imx_remove(struct platform_device *pdev)
1278
{
1279
	struct sdhci_host *host = platform_get_drvdata(pdev);
1280
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1281
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1282 1283
	int dead = (readl(host->ioaddr + SDHCI_INT_STATUS) == 0xffffffff);

1284
	pm_runtime_get_sync(&pdev->dev);
1285
	pm_runtime_disable(&pdev->dev);
1286
	pm_runtime_put_noidle(&pdev->dev);
1287

1288 1289 1290 1291 1292
	sdhci_remove_host(host, dead);

	clk_disable_unprepare(imx_data->clk_per);
	clk_disable_unprepare(imx_data->clk_ipg);
	clk_disable_unprepare(imx_data->clk_ahb);
1293

1294 1295 1296
	sdhci_pltfm_free(pdev);

	return 0;
1297 1298
}

1299
#ifdef CONFIG_PM_SLEEP
1300 1301
static int sdhci_esdhc_suspend(struct device *dev)
{
1302 1303 1304
	struct sdhci_host *host = dev_get_drvdata(dev);

	return sdhci_suspend_host(host);
1305 1306 1307 1308
}

static int sdhci_esdhc_resume(struct device *dev)
{
1309 1310
	struct sdhci_host *host = dev_get_drvdata(dev);

1311 1312
	/* re-initialize hw state in case it's lost in low power mode */
	sdhci_esdhc_imx_hwinit(host);
1313

1314
	return sdhci_resume_host(host);
1315
}
1316
#endif
1317

1318
#ifdef CONFIG_PM
1319 1320 1321 1322
static int sdhci_esdhc_runtime_suspend(struct device *dev)
{
	struct sdhci_host *host = dev_get_drvdata(dev);
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1323
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1324 1325 1326 1327
	int ret;

	ret = sdhci_runtime_suspend_host(host);

1328 1329 1330 1331
	if (!sdhci_sdio_irq_enabled(host)) {
		clk_disable_unprepare(imx_data->clk_per);
		clk_disable_unprepare(imx_data->clk_ipg);
	}
1332 1333 1334 1335 1336 1337 1338 1339 1340
	clk_disable_unprepare(imx_data->clk_ahb);

	return ret;
}

static int sdhci_esdhc_runtime_resume(struct device *dev)
{
	struct sdhci_host *host = dev_get_drvdata(dev);
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1341
	struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
1342

1343 1344 1345 1346
	if (!sdhci_sdio_irq_enabled(host)) {
		clk_prepare_enable(imx_data->clk_per);
		clk_prepare_enable(imx_data->clk_ipg);
	}
1347 1348 1349 1350 1351 1352 1353
	clk_prepare_enable(imx_data->clk_ahb);

	return sdhci_runtime_resume_host(host);
}
#endif

static const struct dev_pm_ops sdhci_esdhc_pmops = {
1354
	SET_SYSTEM_SLEEP_PM_OPS(sdhci_esdhc_suspend, sdhci_esdhc_resume)
1355 1356 1357 1358
	SET_RUNTIME_PM_OPS(sdhci_esdhc_runtime_suspend,
				sdhci_esdhc_runtime_resume, NULL)
};

1359 1360 1361
static struct platform_driver sdhci_esdhc_imx_driver = {
	.driver		= {
		.name	= "sdhci-esdhc-imx",
1362
		.of_match_table = imx_esdhc_dt_ids,
1363
		.pm	= &sdhci_esdhc_pmops,
1364
	},
1365
	.id_table	= imx_esdhc_devtype,
1366
	.probe		= sdhci_esdhc_imx_probe,
B
Bill Pemberton 已提交
1367
	.remove		= sdhci_esdhc_imx_remove,
1368
};
1369

1370
module_platform_driver(sdhci_esdhc_imx_driver);
1371 1372

MODULE_DESCRIPTION("SDHCI driver for Freescale i.MX eSDHC");
1373
MODULE_AUTHOR("Wolfram Sang <kernel@pengutronix.de>");
1374
MODULE_LICENSE("GPL v2");