sdhci-esdhc-imx.c 33.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
/*
 * Freescale eSDHC i.MX controller driver for the platform bus.
 *
 * derived from the OF-version.
 *
 * Copyright (c) 2010 Pengutronix e.K.
 *   Author: Wolfram Sang <w.sang@pengutronix.de>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License.
 */

#include <linux/io.h>
#include <linux/delay.h>
#include <linux/err.h>
#include <linux/clk.h>
18
#include <linux/gpio.h>
19
#include <linux/module.h>
20
#include <linux/slab.h>
21
#include <linux/mmc/host.h>
22 23
#include <linux/mmc/mmc.h>
#include <linux/mmc/sdio.h>
24
#include <linux/mmc/slot-gpio.h>
25 26 27
#include <linux/of.h>
#include <linux/of_device.h>
#include <linux/of_gpio.h>
28
#include <linux/pinctrl/consumer.h>
29
#include <linux/platform_data/mmc-esdhc-imx.h>
30
#include <linux/pm_runtime.h>
31 32 33
#include "sdhci-pltfm.h"
#include "sdhci-esdhc.h"

34
#define	ESDHC_CTRL_D3CD			0x08
35
/* VENDOR SPEC register */
36 37
#define ESDHC_VENDOR_SPEC		0xc0
#define  ESDHC_VENDOR_SPEC_SDIO_QUIRK	(1 << 1)
38
#define  ESDHC_VENDOR_SPEC_VSELECT	(1 << 1)
39
#define  ESDHC_VENDOR_SPEC_FRC_SDCLK_ON	(1 << 8)
40 41
#define ESDHC_WTMK_LVL			0x44
#define ESDHC_MIX_CTRL			0x48
42
#define  ESDHC_MIX_CTRL_DDREN		(1 << 3)
43
#define  ESDHC_MIX_CTRL_AC23EN		(1 << 7)
44 45 46
#define  ESDHC_MIX_CTRL_EXE_TUNE	(1 << 22)
#define  ESDHC_MIX_CTRL_SMPCLK_SEL	(1 << 23)
#define  ESDHC_MIX_CTRL_FBCLK_SEL	(1 << 25)
47 48
/* Bits 3 and 6 are not SDHCI standard definitions */
#define  ESDHC_MIX_CTRL_SDHCI_MASK	0xb7
49 50
/* Tuning bits */
#define  ESDHC_MIX_CTRL_TUNING_MASK	0x03c00000
51

52 53 54 55 56
/* dll control register */
#define ESDHC_DLL_CTRL			0x60
#define ESDHC_DLL_OVERRIDE_VAL_SHIFT	9
#define ESDHC_DLL_OVERRIDE_EN_SHIFT	8

57 58 59 60 61 62
/* tune control register */
#define ESDHC_TUNE_CTRL_STATUS		0x68
#define  ESDHC_TUNE_CTRL_STEP		1
#define  ESDHC_TUNE_CTRL_MIN		0
#define  ESDHC_TUNE_CTRL_MAX		((1 << 7) - 1)

63 64 65 66 67
#define ESDHC_TUNING_CTRL		0xcc
#define ESDHC_STD_TUNING_EN		(1 << 24)
/* NOTE: the minimum valid tuning start tap for mx6sl is 1 */
#define ESDHC_TUNING_START_TAP		0x1

68 69
#define ESDHC_TUNING_BLOCK_PATTERN_LEN	64

70 71 72 73
/* pinctrl state */
#define ESDHC_PINCTRL_STATE_100MHZ	"state_100mhz"
#define ESDHC_PINCTRL_STATE_200MHZ	"state_200mhz"

74 75 76 77 78 79 80
/*
 * Our interpretation of the SDHCI_HOST_CONTROL register
 */
#define ESDHC_CTRL_4BITBUS		(0x1 << 1)
#define ESDHC_CTRL_8BITBUS		(0x2 << 1)
#define ESDHC_CTRL_BUSWIDTH_MASK	(0x3 << 1)

R
Richard Zhu 已提交
81 82 83 84 85 86
/*
 * There is an INT DMA ERR mis-match between eSDHC and STD SDHC SPEC:
 * Bit25 is used in STD SPEC, and is reserved in fsl eSDHC design,
 * but bit28 is used as the INT DMA ERR in fsl eSDHC design.
 * Define this macro DMA error INT for fsl eSDHC
 */
87
#define ESDHC_INT_VENDOR_SPEC_DMA_ERR	(1 << 28)
R
Richard Zhu 已提交
88

89 90 91 92 93 94 95 96 97 98 99
/*
 * The CMDTYPE of the CMD register (offset 0xE) should be set to
 * "11" when the STOP CMD12 is issued on imx53 to abort one
 * open ended multi-blk IO. Otherwise the TC INT wouldn't
 * be generated.
 * In exact block transfer, the controller doesn't complete the
 * operations automatically as required at the end of the
 * transfer and remains on hold if the abort command is not sent.
 * As a result, the TC flag is not asserted and SW  received timeout
 * exeception. Bit1 of Vendor Spec registor is used to fix it.
 */
100 101 102 103 104 105
#define ESDHC_FLAG_MULTIBLK_NO_INT	BIT(1)
/*
 * The flag enables the workaround for ESDHC errata ENGcm07207 which
 * affects i.MX25 and i.MX35.
 */
#define ESDHC_FLAG_ENGCM07207		BIT(2)
106 107 108 109 110
/*
 * The flag tells that the ESDHC controller is an USDHC block that is
 * integrated on the i.MX6 series.
 */
#define ESDHC_FLAG_USDHC		BIT(3)
111 112 113 114 115 116
/* The IP supports manual tuning process */
#define ESDHC_FLAG_MAN_TUNING		BIT(4)
/* The IP supports standard tuning process */
#define ESDHC_FLAG_STD_TUNING		BIT(5)
/* The IP has SDHCI_CAPABILITIES_1 register */
#define ESDHC_FLAG_HAVE_CAP1		BIT(6)
117

118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138
struct esdhc_soc_data {
	u32 flags;
};

static struct esdhc_soc_data esdhc_imx25_data = {
	.flags = ESDHC_FLAG_ENGCM07207,
};

static struct esdhc_soc_data esdhc_imx35_data = {
	.flags = ESDHC_FLAG_ENGCM07207,
};

static struct esdhc_soc_data esdhc_imx51_data = {
	.flags = 0,
};

static struct esdhc_soc_data esdhc_imx53_data = {
	.flags = ESDHC_FLAG_MULTIBLK_NO_INT,
};

static struct esdhc_soc_data usdhc_imx6q_data = {
139 140 141 142 143 144
	.flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_MAN_TUNING,
};

static struct esdhc_soc_data usdhc_imx6sl_data = {
	.flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
			| ESDHC_FLAG_HAVE_CAP1,
145 146
};

147 148
struct pltfm_imx_data {
	u32 scratchpad;
149
	struct pinctrl *pinctrl;
150 151 152
	struct pinctrl_state *pins_default;
	struct pinctrl_state *pins_100mhz;
	struct pinctrl_state *pins_200mhz;
153
	const struct esdhc_soc_data *socdata;
154
	struct esdhc_platform_data boarddata;
155 156 157
	struct clk *clk_ipg;
	struct clk *clk_ahb;
	struct clk *clk_per;
158 159 160 161 162
	enum {
		NO_CMD_PENDING,      /* no multiblock command pending*/
		MULTIBLK_IN_PROCESS, /* exact multiblock cmd in process */
		WAIT_FOR_INT,        /* sent CMD12, waiting for response INT */
	} multiblock_status;
163
	u32 is_ddr;
164 165
};

166 167 168
static struct platform_device_id imx_esdhc_devtype[] = {
	{
		.name = "sdhci-esdhc-imx25",
169
		.driver_data = (kernel_ulong_t) &esdhc_imx25_data,
170 171
	}, {
		.name = "sdhci-esdhc-imx35",
172
		.driver_data = (kernel_ulong_t) &esdhc_imx35_data,
173 174
	}, {
		.name = "sdhci-esdhc-imx51",
175
		.driver_data = (kernel_ulong_t) &esdhc_imx51_data,
176 177 178 179 180 181
	}, {
		/* sentinel */
	}
};
MODULE_DEVICE_TABLE(platform, imx_esdhc_devtype);

182
static const struct of_device_id imx_esdhc_dt_ids[] = {
183 184 185 186
	{ .compatible = "fsl,imx25-esdhc", .data = &esdhc_imx25_data, },
	{ .compatible = "fsl,imx35-esdhc", .data = &esdhc_imx35_data, },
	{ .compatible = "fsl,imx51-esdhc", .data = &esdhc_imx51_data, },
	{ .compatible = "fsl,imx53-esdhc", .data = &esdhc_imx53_data, },
187
	{ .compatible = "fsl,imx6sl-usdhc", .data = &usdhc_imx6sl_data, },
188
	{ .compatible = "fsl,imx6q-usdhc", .data = &usdhc_imx6q_data, },
189 190 191 192
	{ /* sentinel */ }
};
MODULE_DEVICE_TABLE(of, imx_esdhc_dt_ids);

193 194
static inline int is_imx25_esdhc(struct pltfm_imx_data *data)
{
195
	return data->socdata == &esdhc_imx25_data;
196 197 198 199
}

static inline int is_imx53_esdhc(struct pltfm_imx_data *data)
{
200
	return data->socdata == &esdhc_imx53_data;
201 202
}

203 204
static inline int is_imx6q_usdhc(struct pltfm_imx_data *data)
{
205
	return data->socdata == &usdhc_imx6q_data;
206 207
}

208 209
static inline int esdhc_is_usdhc(struct pltfm_imx_data *data)
{
210
	return !!(data->socdata->flags & ESDHC_FLAG_USDHC);
211 212
}

213 214 215 216 217 218 219 220
static inline void esdhc_clrset_le(struct sdhci_host *host, u32 mask, u32 val, int reg)
{
	void __iomem *base = host->ioaddr + (reg & ~0x3);
	u32 shift = (reg & 0x3) * 8;

	writel(((readl(base) & ~(mask << shift)) | (val << shift)), base);
}

221 222
static u32 esdhc_readl_le(struct sdhci_host *host, int reg)
{
223 224
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct pltfm_imx_data *imx_data = pltfm_host->priv;
225 226
	u32 val = readl(host->ioaddr + reg);

227 228 229 230 231 232 233 234 235 236
	if (unlikely(reg == SDHCI_PRESENT_STATE)) {
		u32 fsl_prss = val;
		/* save the least 20 bits */
		val = fsl_prss & 0x000FFFFF;
		/* move dat[0-3] bits */
		val |= (fsl_prss & 0x0F000000) >> 4;
		/* move cmd line bit */
		val |= (fsl_prss & 0x00800000) << 1;
	}

R
Richard Zhu 已提交
237
	if (unlikely(reg == SDHCI_CAPABILITIES)) {
238 239 240 241
		/* ignore bit[0-15] as it stores cap_1 register val for mx6sl */
		if (imx_data->socdata->flags & ESDHC_FLAG_HAVE_CAP1)
			val &= 0xffff0000;

R
Richard Zhu 已提交
242 243 244 245 246 247 248 249 250 251 252 253 254
		/* In FSL esdhc IC module, only bit20 is used to indicate the
		 * ADMA2 capability of esdhc, but this bit is messed up on
		 * some SOCs (e.g. on MX25, MX35 this bit is set, but they
		 * don't actually support ADMA2). So set the BROKEN_ADMA
		 * uirk on MX25/35 platforms.
		 */

		if (val & SDHCI_CAN_DO_ADMA1) {
			val &= ~SDHCI_CAN_DO_ADMA1;
			val |= SDHCI_CAN_DO_ADMA2;
		}
	}

255 256 257 258 259 260 261
	if (unlikely(reg == SDHCI_CAPABILITIES_1)) {
		if (esdhc_is_usdhc(imx_data)) {
			if (imx_data->socdata->flags & ESDHC_FLAG_HAVE_CAP1)
				val = readl(host->ioaddr + SDHCI_CAPABILITIES) & 0xFFFF;
			else
				/* imx6q/dl does not have cap_1 register, fake one */
				val = SDHCI_SUPPORT_DDR50 | SDHCI_SUPPORT_SDR104
262 263
					| SDHCI_SUPPORT_SDR50
					| SDHCI_USE_SDR50_TUNING;
264 265
		}
	}
266

267
	if (unlikely(reg == SDHCI_MAX_CURRENT) && esdhc_is_usdhc(imx_data)) {
268 269 270 271 272 273
		val = 0;
		val |= 0xFF << SDHCI_MAX_CURRENT_330_SHIFT;
		val |= 0xFF << SDHCI_MAX_CURRENT_300_SHIFT;
		val |= 0xFF << SDHCI_MAX_CURRENT_180_SHIFT;
	}

R
Richard Zhu 已提交
274
	if (unlikely(reg == SDHCI_INT_STATUS)) {
275 276
		if (val & ESDHC_INT_VENDOR_SPEC_DMA_ERR) {
			val &= ~ESDHC_INT_VENDOR_SPEC_DMA_ERR;
R
Richard Zhu 已提交
277 278
			val |= SDHCI_INT_ADMA_ERROR;
		}
279 280 281 282 283 284 285 286 287 288 289 290

		/*
		 * mask off the interrupt we get in response to the manually
		 * sent CMD12
		 */
		if ((imx_data->multiblock_status == WAIT_FOR_INT) &&
		    ((val & SDHCI_INT_RESPONSE) == SDHCI_INT_RESPONSE)) {
			val &= ~SDHCI_INT_RESPONSE;
			writel(SDHCI_INT_RESPONSE, host->ioaddr +
						   SDHCI_INT_STATUS);
			imx_data->multiblock_status = NO_CMD_PENDING;
		}
R
Richard Zhu 已提交
291 292
	}

293 294 295 296 297
	return val;
}

static void esdhc_writel_le(struct sdhci_host *host, u32 val, int reg)
{
298 299
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct pltfm_imx_data *imx_data = pltfm_host->priv;
300 301 302 303 304 305 306 307 308 309 310 311 312
	u32 data;

	if (unlikely(reg == SDHCI_INT_ENABLE || reg == SDHCI_SIGNAL_ENABLE)) {
		if (val & SDHCI_INT_CARD_INT) {
			/*
			 * Clear and then set D3CD bit to avoid missing the
			 * card interrupt.  This is a eSDHC controller problem
			 * so we need to apply the following workaround: clear
			 * and set D3CD bit will make eSDHC re-sample the card
			 * interrupt. In case a card interrupt was lost,
			 * re-sample it by the following steps.
			 */
			data = readl(host->ioaddr + SDHCI_HOST_CONTROL);
313
			data &= ~ESDHC_CTRL_D3CD;
314
			writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
315
			data |= ESDHC_CTRL_D3CD;
316 317 318
			writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
		}
	}
319

320
	if (unlikely((imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
321 322 323
				&& (reg == SDHCI_INT_STATUS)
				&& (val & SDHCI_INT_DATA_END))) {
			u32 v;
324 325 326
			v = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
			v &= ~ESDHC_VENDOR_SPEC_SDIO_QUIRK;
			writel(v, host->ioaddr + ESDHC_VENDOR_SPEC);
327 328 329 330 331 332 333 334 335

			if (imx_data->multiblock_status == MULTIBLK_IN_PROCESS)
			{
				/* send a manual CMD12 with RESPTYP=none */
				data = MMC_STOP_TRANSMISSION << 24 |
				       SDHCI_CMD_ABORTCMD << 16;
				writel(data, host->ioaddr + SDHCI_TRANSFER_MODE);
				imx_data->multiblock_status = WAIT_FOR_INT;
			}
336 337
	}

R
Richard Zhu 已提交
338 339 340
	if (unlikely(reg == SDHCI_INT_ENABLE || reg == SDHCI_SIGNAL_ENABLE)) {
		if (val & SDHCI_INT_ADMA_ERROR) {
			val &= ~SDHCI_INT_ADMA_ERROR;
341
			val |= ESDHC_INT_VENDOR_SPEC_DMA_ERR;
R
Richard Zhu 已提交
342 343 344
		}
	}

345 346 347
	writel(val, host->ioaddr + reg);
}

348 349
static u16 esdhc_readw_le(struct sdhci_host *host, int reg)
{
350 351
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct pltfm_imx_data *imx_data = pltfm_host->priv;
352 353
	u16 ret = 0;
	u32 val;
354

355
	if (unlikely(reg == SDHCI_HOST_VERSION)) {
356
		reg ^= 2;
357
		if (esdhc_is_usdhc(imx_data)) {
358 359 360 361 362 363
			/*
			 * The usdhc register returns a wrong host version.
			 * Correct it here.
			 */
			return SDHCI_SPEC_300;
		}
364
	}
365

366 367 368 369 370
	if (unlikely(reg == SDHCI_HOST_CONTROL2)) {
		val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
		if (val & ESDHC_VENDOR_SPEC_VSELECT)
			ret |= SDHCI_CTRL_VDD_180;

371
		if (esdhc_is_usdhc(imx_data)) {
372 373 374 375 376
			if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING)
				val = readl(host->ioaddr + ESDHC_MIX_CTRL);
			else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING)
				/* the std tuning bits is in ACMD12_ERR for imx6sl */
				val = readl(host->ioaddr + SDHCI_ACMD12_ERR);
377 378
		}

379 380 381 382 383
		if (val & ESDHC_MIX_CTRL_EXE_TUNE)
			ret |= SDHCI_CTRL_EXEC_TUNING;
		if (val & ESDHC_MIX_CTRL_SMPCLK_SEL)
			ret |= SDHCI_CTRL_TUNED_CLK;

384 385 386 387 388
		ret &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;

		return ret;
	}

389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404
	if (unlikely(reg == SDHCI_TRANSFER_MODE)) {
		if (esdhc_is_usdhc(imx_data)) {
			u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
			ret = m & ESDHC_MIX_CTRL_SDHCI_MASK;
			/* Swap AC23 bit */
			if (m & ESDHC_MIX_CTRL_AC23EN) {
				ret &= ~ESDHC_MIX_CTRL_AC23EN;
				ret |= SDHCI_TRNS_AUTO_CMD23;
			}
		} else {
			ret = readw(host->ioaddr + SDHCI_TRANSFER_MODE);
		}

		return ret;
	}

405 406 407 408 409 410
	return readw(host->ioaddr + reg);
}

static void esdhc_writew_le(struct sdhci_host *host, u16 val, int reg)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
411
	struct pltfm_imx_data *imx_data = pltfm_host->priv;
412
	u32 new_val = 0;
413 414

	switch (reg) {
415 416 417 418 419 420 421 422 423 424 425 426 427 428 429
	case SDHCI_CLOCK_CONTROL:
		new_val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
		if (val & SDHCI_CLOCK_CARD_EN)
			new_val |= ESDHC_VENDOR_SPEC_FRC_SDCLK_ON;
		else
			new_val &= ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON;
			writel(new_val, host->ioaddr + ESDHC_VENDOR_SPEC);
		return;
	case SDHCI_HOST_CONTROL2:
		new_val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
		if (val & SDHCI_CTRL_VDD_180)
			new_val |= ESDHC_VENDOR_SPEC_VSELECT;
		else
			new_val &= ~ESDHC_VENDOR_SPEC_VSELECT;
		writel(new_val, host->ioaddr + ESDHC_VENDOR_SPEC);
430 431 432 433 434 435 436 437 438 439
		if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING) {
			new_val = readl(host->ioaddr + ESDHC_MIX_CTRL);
			if (val & SDHCI_CTRL_TUNED_CLK)
				new_val |= ESDHC_MIX_CTRL_SMPCLK_SEL;
			else
				new_val &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
			writel(new_val , host->ioaddr + ESDHC_MIX_CTRL);
		} else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING) {
			u32 v = readl(host->ioaddr + SDHCI_ACMD12_ERR);
			u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
440 441 442 443 444 445 446
			if (val & SDHCI_CTRL_TUNED_CLK) {
				v |= ESDHC_MIX_CTRL_SMPCLK_SEL;
			} else {
				v &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
				m &= ~ESDHC_MIX_CTRL_FBCLK_SEL;
			}

447 448 449 450 451 452 453 454 455 456
			if (val & SDHCI_CTRL_EXEC_TUNING) {
				v |= ESDHC_MIX_CTRL_EXE_TUNE;
				m |= ESDHC_MIX_CTRL_FBCLK_SEL;
			} else {
				v &= ~ESDHC_MIX_CTRL_EXE_TUNE;
			}

			writel(v, host->ioaddr + SDHCI_ACMD12_ERR);
			writel(m, host->ioaddr + ESDHC_MIX_CTRL);
		}
457
		return;
458
	case SDHCI_TRANSFER_MODE:
459
		if ((imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
460 461 462 463
				&& (host->cmd->opcode == SD_IO_RW_EXTENDED)
				&& (host->cmd->data->blocks > 1)
				&& (host->cmd->data->flags & MMC_DATA_READ)) {
			u32 v;
464 465 466
			v = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
			v |= ESDHC_VENDOR_SPEC_SDIO_QUIRK;
			writel(v, host->ioaddr + ESDHC_VENDOR_SPEC);
467
		}
468

469
		if (esdhc_is_usdhc(imx_data)) {
470
			u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
471 472 473 474 475 476
			/* Swap AC23 bit */
			if (val & SDHCI_TRNS_AUTO_CMD23) {
				val &= ~SDHCI_TRNS_AUTO_CMD23;
				val |= ESDHC_MIX_CTRL_AC23EN;
			}
			m = val | (m & ~ESDHC_MIX_CTRL_SDHCI_MASK);
477 478 479 480 481 482 483 484
			writel(m, host->ioaddr + ESDHC_MIX_CTRL);
		} else {
			/*
			 * Postpone this write, we must do it together with a
			 * command write that is down below.
			 */
			imx_data->scratchpad = val;
		}
485 486
		return;
	case SDHCI_COMMAND:
487
		if (host->cmd->opcode == MMC_STOP_TRANSMISSION)
488
			val |= SDHCI_CMD_ABORTCMD;
489

490
		if ((host->cmd->opcode == MMC_SET_BLOCK_COUNT) &&
491
		    (imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT))
492 493
			imx_data->multiblock_status = MULTIBLK_IN_PROCESS;

494
		if (esdhc_is_usdhc(imx_data))
495 496
			writel(val << 16,
			       host->ioaddr + SDHCI_TRANSFER_MODE);
497
		else
498 499
			writel(val << 16 | imx_data->scratchpad,
			       host->ioaddr + SDHCI_TRANSFER_MODE);
500 501 502 503 504 505 506 507 508 509
		return;
	case SDHCI_BLOCK_SIZE:
		val &= ~SDHCI_MAKE_BLKSZ(0x7, 0);
		break;
	}
	esdhc_clrset_le(host, 0xffff, val, reg);
}

static void esdhc_writeb_le(struct sdhci_host *host, u8 val, int reg)
{
510 511
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct pltfm_imx_data *imx_data = pltfm_host->priv;
512
	u32 new_val;
513
	u32 mask;
514 515 516 517 518 519 520 521 522

	switch (reg) {
	case SDHCI_POWER_CONTROL:
		/*
		 * FSL put some DMA bits here
		 * If your board has a regulator, code should be here
		 */
		return;
	case SDHCI_HOST_CONTROL:
523
		/* FSL messed up here, so we need to manually compose it. */
524
		new_val = val & SDHCI_CTRL_LED;
M
Masanari Iida 已提交
525
		/* ensure the endianness */
526
		new_val |= ESDHC_HOST_CONTROL_LE;
527 528 529 530 531
		/* bits 8&9 are reserved on mx25 */
		if (!is_imx25_esdhc(imx_data)) {
			/* DMA mode bits are shifted */
			new_val |= (val & SDHCI_CTRL_DMA_MASK) << 5;
		}
532

533 534 535
		/*
		 * Do not touch buswidth bits here. This is done in
		 * esdhc_pltfm_bus_width.
536 537
		 * Do not touch the D3CD bit either which is used for the
		 * SDIO interrupt errata workaround.
538
		 */
539
		mask = 0xffff & ~(ESDHC_CTRL_BUSWIDTH_MASK | ESDHC_CTRL_D3CD);
540 541

		esdhc_clrset_le(host, mask, new_val, reg);
542 543 544
		return;
	}
	esdhc_clrset_le(host, 0xff, val, reg);
545 546 547 548 549 550 551 552 553

	/*
	 * The esdhc has a design violation to SDHC spec which tells
	 * that software reset should not affect card detection circuit.
	 * But esdhc clears its SYSCTL register bits [0..2] during the
	 * software reset.  This will stop those clocks that card detection
	 * circuit relies on.  To work around it, we turn the clocks on back
	 * to keep card detection circuit functional.
	 */
554
	if ((reg == SDHCI_SOFTWARE_RESET) && (val & 1)) {
555
		esdhc_clrset_le(host, 0x7, 0x7, ESDHC_SYSTEM_CONTROL);
556 557 558 559
		/*
		 * The reset on usdhc fails to clear MIX_CTRL register.
		 * Do it manually here.
		 */
560
		if (esdhc_is_usdhc(imx_data)) {
561 562 563 564
			/* the tuning bits should be kept during reset */
			new_val = readl(host->ioaddr + ESDHC_MIX_CTRL);
			writel(new_val & ESDHC_MIX_CTRL_TUNING_MASK,
					host->ioaddr + ESDHC_MIX_CTRL);
565 566
			imx_data->is_ddr = 0;
		}
567
	}
568 569
}

570 571 572 573 574 575
static unsigned int esdhc_pltfm_get_max_clock(struct sdhci_host *host)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct pltfm_imx_data *imx_data = pltfm_host->priv;
	struct esdhc_platform_data *boarddata = &imx_data->boarddata;

576
	if (boarddata->f_max && (boarddata->f_max < pltfm_host->clock))
577 578
		return boarddata->f_max;
	else
579
		return pltfm_host->clock;
580 581
}

582 583 584 585
static unsigned int esdhc_pltfm_get_min_clock(struct sdhci_host *host)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);

586
	return pltfm_host->clock / 256 / 16;
587 588
}

589 590 591 592
static inline void esdhc_pltfm_set_clock(struct sdhci_host *host,
					 unsigned int clock)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
593
	struct pltfm_imx_data *imx_data = pltfm_host->priv;
594
	unsigned int host_clock = pltfm_host->clock;
595 596
	int pre_div = 2;
	int div = 1;
597
	u32 temp, val;
598

599
	if (clock == 0) {
600 601
		host->mmc->actual_clock = 0;

602
		if (esdhc_is_usdhc(imx_data)) {
603 604 605 606
			val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
			writel(val & ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON,
					host->ioaddr + ESDHC_VENDOR_SPEC);
		}
607
		return;
608
	}
609

610
	if (esdhc_is_usdhc(imx_data) && !imx_data->is_ddr)
611 612
		pre_div = 1;

613 614 615 616 617 618 619 620 621 622 623
	temp = sdhci_readl(host, ESDHC_SYSTEM_CONTROL);
	temp &= ~(ESDHC_CLOCK_IPGEN | ESDHC_CLOCK_HCKEN | ESDHC_CLOCK_PEREN
		| ESDHC_CLOCK_MASK);
	sdhci_writel(host, temp, ESDHC_SYSTEM_CONTROL);

	while (host_clock / pre_div / 16 > clock && pre_div < 256)
		pre_div *= 2;

	while (host_clock / pre_div / div > clock && div < 16)
		div++;

624
	host->mmc->actual_clock = host_clock / pre_div / div;
625
	dev_dbg(mmc_dev(host->mmc), "desired SD clock: %d, actual: %d\n",
626
		clock, host->mmc->actual_clock);
627

628 629 630 631
	if (imx_data->is_ddr)
		pre_div >>= 2;
	else
		pre_div >>= 1;
632 633 634 635 636 637 638
	div--;

	temp = sdhci_readl(host, ESDHC_SYSTEM_CONTROL);
	temp |= (ESDHC_CLOCK_IPGEN | ESDHC_CLOCK_HCKEN | ESDHC_CLOCK_PEREN
		| (div << ESDHC_DIVIDER_SHIFT)
		| (pre_div << ESDHC_PREDIV_SHIFT));
	sdhci_writel(host, temp, ESDHC_SYSTEM_CONTROL);
639

640
	if (esdhc_is_usdhc(imx_data)) {
641 642 643 644 645
		val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
		writel(val | ESDHC_VENDOR_SPEC_FRC_SDCLK_ON,
		host->ioaddr + ESDHC_VENDOR_SPEC);
	}

646
	mdelay(1);
647 648
}

649 650
static unsigned int esdhc_pltfm_get_ro(struct sdhci_host *host)
{
651 652 653
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct pltfm_imx_data *imx_data = pltfm_host->priv;
	struct esdhc_platform_data *boarddata = &imx_data->boarddata;
654 655 656

	switch (boarddata->wp_type) {
	case ESDHC_WP_GPIO:
657
		return mmc_gpio_get_ro(host->mmc);
658 659 660 661 662 663 664 665 666 667
	case ESDHC_WP_CONTROLLER:
		return !(readl(host->ioaddr + SDHCI_PRESENT_STATE) &
			       SDHCI_WRITE_PROTECT);
	case ESDHC_WP_NONE:
		break;
	}

	return -ENOSYS;
}

668
static void esdhc_pltfm_set_bus_width(struct sdhci_host *host, int width)
669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687
{
	u32 ctrl;

	switch (width) {
	case MMC_BUS_WIDTH_8:
		ctrl = ESDHC_CTRL_8BITBUS;
		break;
	case MMC_BUS_WIDTH_4:
		ctrl = ESDHC_CTRL_4BITBUS;
		break;
	default:
		ctrl = 0;
		break;
	}

	esdhc_clrset_le(host, ESDHC_CTRL_BUSWIDTH_MASK, ctrl,
			SDHCI_HOST_CONTROL);
}

688 689 690 691 692 693 694
static void esdhc_prepare_tuning(struct sdhci_host *host, u32 val)
{
	u32 reg;

	/* FIXME: delay a bit for card to be ready for next tuning due to errors */
	mdelay(1);

695
	/* This is balanced by the runtime put in sdhci_tasklet_finish */
696
	pm_runtime_get_sync(host->mmc->parent);
697 698 699 700 701 702 703 704 705 706 707 708 709 710 711
	reg = readl(host->ioaddr + ESDHC_MIX_CTRL);
	reg |= ESDHC_MIX_CTRL_EXE_TUNE | ESDHC_MIX_CTRL_SMPCLK_SEL |
			ESDHC_MIX_CTRL_FBCLK_SEL;
	writel(reg, host->ioaddr + ESDHC_MIX_CTRL);
	writel(val << 8, host->ioaddr + ESDHC_TUNE_CTRL_STATUS);
	dev_dbg(mmc_dev(host->mmc),
		"tunning with delay 0x%x ESDHC_TUNE_CTRL_STATUS 0x%x\n",
			val, readl(host->ioaddr + ESDHC_TUNE_CTRL_STATUS));
}

static void esdhc_request_done(struct mmc_request *mrq)
{
	complete(&mrq->completion);
}

712 713
static int esdhc_send_tuning_cmd(struct sdhci_host *host, u32 opcode,
				 struct scatterlist *sg)
714 715
{
	struct mmc_command cmd = {0};
716
	struct mmc_request mrq = {NULL};
717 718 719 720 721 722 723 724 725
	struct mmc_data data = {0};

	cmd.opcode = opcode;
	cmd.arg = 0;
	cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;

	data.blksz = ESDHC_TUNING_BLOCK_PATTERN_LEN;
	data.blocks = 1;
	data.flags = MMC_DATA_READ;
726
	data.sg = sg;
727 728 729 730 731 732 733 734 735 736 737
	data.sg_len = 1;

	mrq.cmd = &cmd;
	mrq.cmd->mrq = &mrq;
	mrq.data = &data;
	mrq.data->mrq = &mrq;
	mrq.cmd->data = mrq.data;

	mrq.done = esdhc_request_done;
	init_completion(&(mrq.completion));

738
	spin_lock_irq(&host->lock);
739 740 741 742
	host->mrq = &mrq;

	sdhci_send_command(host, mrq.cmd);

743
	spin_unlock_irq(&host->lock);
744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765

	wait_for_completion(&mrq.completion);

	if (cmd.error)
		return cmd.error;
	if (data.error)
		return data.error;

	return 0;
}

static void esdhc_post_tuning(struct sdhci_host *host)
{
	u32 reg;

	reg = readl(host->ioaddr + ESDHC_MIX_CTRL);
	reg &= ~ESDHC_MIX_CTRL_EXE_TUNE;
	writel(reg, host->ioaddr + ESDHC_MIX_CTRL);
}

static int esdhc_executing_tuning(struct sdhci_host *host, u32 opcode)
{
766 767
	struct scatterlist sg;
	char *tuning_pattern;
768 769
	int min, max, avg, ret;

770 771 772 773 774 775
	tuning_pattern = kmalloc(ESDHC_TUNING_BLOCK_PATTERN_LEN, GFP_KERNEL);
	if (!tuning_pattern)
		return -ENOMEM;

	sg_init_one(&sg, tuning_pattern, ESDHC_TUNING_BLOCK_PATTERN_LEN);

776 777 778 779
	/* find the mininum delay first which can pass tuning */
	min = ESDHC_TUNE_CTRL_MIN;
	while (min < ESDHC_TUNE_CTRL_MAX) {
		esdhc_prepare_tuning(host, min);
780
		if (!esdhc_send_tuning_cmd(host, opcode, &sg))
781 782 783 784 785 786 787 788
			break;
		min += ESDHC_TUNE_CTRL_STEP;
	}

	/* find the maxinum delay which can not pass tuning */
	max = min + ESDHC_TUNE_CTRL_STEP;
	while (max < ESDHC_TUNE_CTRL_MAX) {
		esdhc_prepare_tuning(host, max);
789
		if (esdhc_send_tuning_cmd(host, opcode, &sg)) {
790 791 792 793 794 795 796 797 798
			max -= ESDHC_TUNE_CTRL_STEP;
			break;
		}
		max += ESDHC_TUNE_CTRL_STEP;
	}

	/* use average delay to get the best timing */
	avg = (min + max) / 2;
	esdhc_prepare_tuning(host, avg);
799
	ret = esdhc_send_tuning_cmd(host, opcode, &sg);
800 801
	esdhc_post_tuning(host);

802 803
	kfree(tuning_pattern);

804 805 806 807 808 809
	dev_dbg(mmc_dev(host->mmc), "tunning %s at 0x%x ret %d\n",
		ret ? "failed" : "passed", avg, ret);

	return ret;
}

810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829
static int esdhc_change_pinstate(struct sdhci_host *host,
						unsigned int uhs)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct pltfm_imx_data *imx_data = pltfm_host->priv;
	struct pinctrl_state *pinctrl;

	dev_dbg(mmc_dev(host->mmc), "change pinctrl state for uhs %d\n", uhs);

	if (IS_ERR(imx_data->pinctrl) ||
		IS_ERR(imx_data->pins_default) ||
		IS_ERR(imx_data->pins_100mhz) ||
		IS_ERR(imx_data->pins_200mhz))
		return -EINVAL;

	switch (uhs) {
	case MMC_TIMING_UHS_SDR50:
		pinctrl = imx_data->pins_100mhz;
		break;
	case MMC_TIMING_UHS_SDR104:
830
	case MMC_TIMING_MMC_HS200:
831 832 833 834 835 836 837 838 839 840
		pinctrl = imx_data->pins_200mhz;
		break;
	default:
		/* back to default state for other legacy timing */
		pinctrl = imx_data->pins_default;
	}

	return pinctrl_select_state(imx_data->pinctrl, pinctrl);
}

841
static void esdhc_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
842 843 844
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct pltfm_imx_data *imx_data = pltfm_host->priv;
845
	struct esdhc_platform_data *boarddata = &imx_data->boarddata;
846

847
	switch (timing) {
848 849 850 851
	case MMC_TIMING_UHS_SDR12:
	case MMC_TIMING_UHS_SDR25:
	case MMC_TIMING_UHS_SDR50:
	case MMC_TIMING_UHS_SDR104:
852
	case MMC_TIMING_MMC_HS200:
853 854
		break;
	case MMC_TIMING_UHS_DDR50:
855 856 857 858
		writel(readl(host->ioaddr + ESDHC_MIX_CTRL) |
				ESDHC_MIX_CTRL_DDREN,
				host->ioaddr + ESDHC_MIX_CTRL);
		imx_data->is_ddr = 1;
859 860 861 862 863 864 865 866 867
		if (boarddata->delay_line) {
			u32 v;
			v = boarddata->delay_line <<
				ESDHC_DLL_OVERRIDE_VAL_SHIFT |
				(1 << ESDHC_DLL_OVERRIDE_EN_SHIFT);
			if (is_imx53_esdhc(imx_data))
				v <<= 1;
			writel(v, host->ioaddr + ESDHC_DLL_CTRL);
		}
868 869 870
		break;
	}

871
	esdhc_change_pinstate(host, timing);
872 873
}

874 875 876 877 878 879 880 881
static void esdhc_reset(struct sdhci_host *host, u8 mask)
{
	sdhci_reset(host, mask);

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
}

882
static struct sdhci_ops sdhci_esdhc_ops = {
883
	.read_l = esdhc_readl_le,
884
	.read_w = esdhc_readw_le,
885
	.write_l = esdhc_writel_le,
886 887
	.write_w = esdhc_writew_le,
	.write_b = esdhc_writeb_le,
888
	.set_clock = esdhc_pltfm_set_clock,
889
	.get_max_clock = esdhc_pltfm_get_max_clock,
890
	.get_min_clock = esdhc_pltfm_get_min_clock,
891
	.get_ro = esdhc_pltfm_get_ro,
892
	.set_bus_width = esdhc_pltfm_set_bus_width,
893
	.set_uhs_signaling = esdhc_set_uhs_signaling,
894
	.reset = esdhc_reset,
895 896
};

897
static const struct sdhci_pltfm_data sdhci_esdhc_imx_pdata = {
R
Richard Zhu 已提交
898 899 900
	.quirks = ESDHC_DEFAULT_QUIRKS | SDHCI_QUIRK_NO_HISPD_BIT
			| SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC
			| SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC
901 902 903 904
			| SDHCI_QUIRK_BROKEN_CARD_DETECTION,
	.ops = &sdhci_esdhc_ops,
};

905
#ifdef CONFIG_OF
B
Bill Pemberton 已提交
906
static int
907 908 909 910 911 912 913 914
sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
			 struct esdhc_platform_data *boarddata)
{
	struct device_node *np = pdev->dev.of_node;

	if (!np)
		return -ENODEV;

A
Arnd Bergmann 已提交
915
	if (of_get_property(np, "non-removable", NULL))
916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931
		boarddata->cd_type = ESDHC_CD_PERMANENT;

	if (of_get_property(np, "fsl,cd-controller", NULL))
		boarddata->cd_type = ESDHC_CD_CONTROLLER;

	if (of_get_property(np, "fsl,wp-controller", NULL))
		boarddata->wp_type = ESDHC_WP_CONTROLLER;

	boarddata->cd_gpio = of_get_named_gpio(np, "cd-gpios", 0);
	if (gpio_is_valid(boarddata->cd_gpio))
		boarddata->cd_type = ESDHC_CD_GPIO;

	boarddata->wp_gpio = of_get_named_gpio(np, "wp-gpios", 0);
	if (gpio_is_valid(boarddata->wp_gpio))
		boarddata->wp_type = ESDHC_WP_GPIO;

932 933
	of_property_read_u32(np, "bus-width", &boarddata->max_bus_width);

934 935
	of_property_read_u32(np, "max-frequency", &boarddata->f_max);

936 937 938 939 940
	if (of_find_property(np, "no-1-8-v", NULL))
		boarddata->support_vsel = false;
	else
		boarddata->support_vsel = true;

941 942 943
	if (of_property_read_u32(np, "fsl,delay-line", &boarddata->delay_line))
		boarddata->delay_line = 0;

944 945 946 947 948 949 950 951 952 953 954
	return 0;
}
#else
static inline int
sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
			 struct esdhc_platform_data *boarddata)
{
	return -ENODEV;
}
#endif

B
Bill Pemberton 已提交
955
static int sdhci_esdhc_imx_probe(struct platform_device *pdev)
956
{
957 958
	const struct of_device_id *of_id =
			of_match_device(imx_esdhc_dt_ids, &pdev->dev);
959 960 961
	struct sdhci_pltfm_host *pltfm_host;
	struct sdhci_host *host;
	struct esdhc_platform_data *boarddata;
962
	int err;
963
	struct pltfm_imx_data *imx_data;
964

965
	host = sdhci_pltfm_init(pdev, &sdhci_esdhc_imx_pdata, 0);
966 967 968 969 970
	if (IS_ERR(host))
		return PTR_ERR(host);

	pltfm_host = sdhci_priv(host);

971
	imx_data = devm_kzalloc(&pdev->dev, sizeof(*imx_data), GFP_KERNEL);
972 973
	if (!imx_data) {
		err = -ENOMEM;
974
		goto free_sdhci;
975
	}
976

977 978
	imx_data->socdata = of_id ? of_id->data : (struct esdhc_soc_data *)
						  pdev->id_entry->driver_data;
979 980
	pltfm_host->priv = imx_data;

981 982 983
	imx_data->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
	if (IS_ERR(imx_data->clk_ipg)) {
		err = PTR_ERR(imx_data->clk_ipg);
984
		goto free_sdhci;
985
	}
986 987 988 989

	imx_data->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
	if (IS_ERR(imx_data->clk_ahb)) {
		err = PTR_ERR(imx_data->clk_ahb);
990
		goto free_sdhci;
991 992 993 994 995
	}

	imx_data->clk_per = devm_clk_get(&pdev->dev, "per");
	if (IS_ERR(imx_data->clk_per)) {
		err = PTR_ERR(imx_data->clk_per);
996
		goto free_sdhci;
997 998 999
	}

	pltfm_host->clk = imx_data->clk_per;
1000
	pltfm_host->clock = clk_get_rate(pltfm_host->clk);
1001 1002 1003
	clk_prepare_enable(imx_data->clk_per);
	clk_prepare_enable(imx_data->clk_ipg);
	clk_prepare_enable(imx_data->clk_ahb);
1004

1005
	imx_data->pinctrl = devm_pinctrl_get(&pdev->dev);
1006 1007
	if (IS_ERR(imx_data->pinctrl)) {
		err = PTR_ERR(imx_data->pinctrl);
1008
		goto disable_clk;
1009 1010
	}

1011 1012 1013 1014 1015 1016 1017 1018
	imx_data->pins_default = pinctrl_lookup_state(imx_data->pinctrl,
						PINCTRL_STATE_DEFAULT);
	if (IS_ERR(imx_data->pins_default)) {
		err = PTR_ERR(imx_data->pins_default);
		dev_err(mmc_dev(host->mmc), "could not get default state\n");
		goto disable_clk;
	}

1019
	host->quirks |= SDHCI_QUIRK_BROKEN_TIMEOUT_VAL;
1020

1021
	if (imx_data->socdata->flags & ESDHC_FLAG_ENGCM07207)
1022
		/* Fix errata ENGcm07207 present on i.MX25 and i.MX35 */
R
Richard Zhu 已提交
1023 1024
		host->quirks |= SDHCI_QUIRK_NO_MULTIBLOCK
			| SDHCI_QUIRK_BROKEN_ADMA;
1025

1026 1027 1028 1029
	/*
	 * The imx6q ROM code will change the default watermark level setting
	 * to something insane.  Change it back here.
	 */
1030
	if (esdhc_is_usdhc(imx_data)) {
1031
		writel(0x08100810, host->ioaddr + ESDHC_WTMK_LVL);
1032
		host->quirks2 |= SDHCI_QUIRK2_PRESET_VALUE_BROKEN;
1033
		host->mmc->caps |= MMC_CAP_1_8V_DDR;
1034
	}
1035

1036 1037 1038
	if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING)
		sdhci_esdhc_ops.platform_execute_tuning =
					esdhc_executing_tuning;
1039 1040 1041 1042 1043 1044

	if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING)
		writel(readl(host->ioaddr + ESDHC_TUNING_CTRL) |
			ESDHC_STD_TUNING_EN | ESDHC_TUNING_START_TAP,
			host->ioaddr + ESDHC_TUNING_CTRL);

1045
	boarddata = &imx_data->boarddata;
1046 1047 1048 1049
	if (sdhci_esdhc_imx_probe_dt(pdev, boarddata) < 0) {
		if (!host->mmc->parent->platform_data) {
			dev_err(mmc_dev(host->mmc), "no board data!\n");
			err = -EINVAL;
1050
			goto disable_clk;
1051 1052 1053 1054
		}
		imx_data->boarddata = *((struct esdhc_platform_data *)
					host->mmc->parent->platform_data);
	}
1055 1056 1057

	/* write_protect */
	if (boarddata->wp_type == ESDHC_WP_GPIO) {
1058
		err = mmc_gpio_request_ro(host->mmc, boarddata->wp_gpio);
1059
		if (err) {
1060 1061 1062
			dev_err(mmc_dev(host->mmc),
				"failed to request write-protect gpio!\n");
			goto disable_clk;
1063
		}
1064
		host->mmc->caps2 |= MMC_CAP2_RO_ACTIVE_HIGH;
1065 1066 1067 1068 1069
	}

	/* card_detect */
	switch (boarddata->cd_type) {
	case ESDHC_CD_GPIO:
1070
		err = mmc_gpio_request_cd(host->mmc, boarddata->cd_gpio, 0);
1071
		if (err) {
1072
			dev_err(mmc_dev(host->mmc),
1073
				"failed to request card-detect gpio!\n");
1074
			goto disable_clk;
1075
		}
1076
		/* fall through */
1077

1078 1079
	case ESDHC_CD_CONTROLLER:
		/* we have a working card_detect back */
1080
		host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION;
1081 1082 1083
		break;

	case ESDHC_CD_PERMANENT:
1084
		host->mmc->caps |= MMC_CAP_NONREMOVABLE;
1085 1086 1087 1088
		break;

	case ESDHC_CD_NONE:
		break;
1089
	}
1090

1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103
	switch (boarddata->max_bus_width) {
	case 8:
		host->mmc->caps |= MMC_CAP_8_BIT_DATA | MMC_CAP_4_BIT_DATA;
		break;
	case 4:
		host->mmc->caps |= MMC_CAP_4_BIT_DATA;
		break;
	case 1:
	default:
		host->quirks |= SDHCI_QUIRK_FORCE_1_BIT_DATA;
		break;
	}

1104
	/* sdr50 and sdr104 needs work on 1.8v signal voltage */
1105
	if ((boarddata->support_vsel) && esdhc_is_usdhc(imx_data)) {
1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120
		imx_data->pins_100mhz = pinctrl_lookup_state(imx_data->pinctrl,
						ESDHC_PINCTRL_STATE_100MHZ);
		imx_data->pins_200mhz = pinctrl_lookup_state(imx_data->pinctrl,
						ESDHC_PINCTRL_STATE_200MHZ);
		if (IS_ERR(imx_data->pins_100mhz) ||
				IS_ERR(imx_data->pins_200mhz)) {
			dev_warn(mmc_dev(host->mmc),
				"could not get ultra high speed state, work on normal mode\n");
			/* fall back to not support uhs by specify no 1.8v quirk */
			host->quirks2 |= SDHCI_QUIRK2_NO_1_8_V;
		}
	} else {
		host->quirks2 |= SDHCI_QUIRK2_NO_1_8_V;
	}

1121 1122
	err = sdhci_add_host(host);
	if (err)
1123
		goto disable_clk;
1124

1125 1126 1127 1128 1129 1130
	pm_runtime_set_active(&pdev->dev);
	pm_runtime_enable(&pdev->dev);
	pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
	pm_runtime_use_autosuspend(&pdev->dev);
	pm_suspend_ignore_children(&pdev->dev, 1);

1131
	return 0;
1132

1133
disable_clk:
1134 1135 1136
	clk_disable_unprepare(imx_data->clk_per);
	clk_disable_unprepare(imx_data->clk_ipg);
	clk_disable_unprepare(imx_data->clk_ahb);
1137
free_sdhci:
1138 1139
	sdhci_pltfm_free(pdev);
	return err;
1140 1141
}

B
Bill Pemberton 已提交
1142
static int sdhci_esdhc_imx_remove(struct platform_device *pdev)
1143
{
1144
	struct sdhci_host *host = platform_get_drvdata(pdev);
1145
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1146
	struct pltfm_imx_data *imx_data = pltfm_host->priv;
1147 1148 1149
	int dead = (readl(host->ioaddr + SDHCI_INT_STATUS) == 0xffffffff);

	sdhci_remove_host(host, dead);
1150

1151 1152 1153
	pm_runtime_dont_use_autosuspend(&pdev->dev);
	pm_runtime_disable(&pdev->dev);

1154 1155 1156 1157 1158
	if (!IS_ENABLED(CONFIG_PM_RUNTIME)) {
		clk_disable_unprepare(imx_data->clk_per);
		clk_disable_unprepare(imx_data->clk_ipg);
		clk_disable_unprepare(imx_data->clk_ahb);
	}
1159

1160 1161 1162
	sdhci_pltfm_free(pdev);

	return 0;
1163 1164
}

1165 1166 1167 1168 1169 1170 1171 1172 1173 1174
#ifdef CONFIG_PM_RUNTIME
static int sdhci_esdhc_runtime_suspend(struct device *dev)
{
	struct sdhci_host *host = dev_get_drvdata(dev);
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct pltfm_imx_data *imx_data = pltfm_host->priv;
	int ret;

	ret = sdhci_runtime_suspend_host(host);

1175 1176 1177 1178
	if (!sdhci_sdio_irq_enabled(host)) {
		clk_disable_unprepare(imx_data->clk_per);
		clk_disable_unprepare(imx_data->clk_ipg);
	}
1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189
	clk_disable_unprepare(imx_data->clk_ahb);

	return ret;
}

static int sdhci_esdhc_runtime_resume(struct device *dev)
{
	struct sdhci_host *host = dev_get_drvdata(dev);
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct pltfm_imx_data *imx_data = pltfm_host->priv;

1190 1191 1192 1193
	if (!sdhci_sdio_irq_enabled(host)) {
		clk_prepare_enable(imx_data->clk_per);
		clk_prepare_enable(imx_data->clk_ipg);
	}
1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205
	clk_prepare_enable(imx_data->clk_ahb);

	return sdhci_runtime_resume_host(host);
}
#endif

static const struct dev_pm_ops sdhci_esdhc_pmops = {
	SET_SYSTEM_SLEEP_PM_OPS(sdhci_pltfm_suspend, sdhci_pltfm_resume)
	SET_RUNTIME_PM_OPS(sdhci_esdhc_runtime_suspend,
				sdhci_esdhc_runtime_resume, NULL)
};

1206 1207 1208 1209
static struct platform_driver sdhci_esdhc_imx_driver = {
	.driver		= {
		.name	= "sdhci-esdhc-imx",
		.owner	= THIS_MODULE,
1210
		.of_match_table = imx_esdhc_dt_ids,
1211
		.pm	= &sdhci_esdhc_pmops,
1212
	},
1213
	.id_table	= imx_esdhc_devtype,
1214
	.probe		= sdhci_esdhc_imx_probe,
B
Bill Pemberton 已提交
1215
	.remove		= sdhci_esdhc_imx_remove,
1216
};
1217

1218
module_platform_driver(sdhci_esdhc_imx_driver);
1219 1220 1221 1222

MODULE_DESCRIPTION("SDHCI driver for Freescale i.MX eSDHC");
MODULE_AUTHOR("Wolfram Sang <w.sang@pengutronix.de>");
MODULE_LICENSE("GPL v2");