apic.c 63.7 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *	Local APIC handling, local APIC timers
 *
I
Ingo Molnar 已提交
4
 *	(c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively.
 *	Maciej W. Rozycki	:	Various updates and fixes.
 *	Mikael Pettersson	:	Power Management for UP-APIC.
 *	Pavel Machek and
 *	Mikael Pettersson	:	PM converted to driver model.
 */

17
#include <linux/perf_event.h>
L
Linus Torvalds 已提交
18
#include <linux/kernel_stat.h>
I
Ingo Molnar 已提交
19
#include <linux/mc146818rtc.h>
20
#include <linux/acpi_pmtmr.h>
I
Ingo Molnar 已提交
21 22 23 24 25
#include <linux/clockchips.h>
#include <linux/interrupt.h>
#include <linux/bootmem.h>
#include <linux/ftrace.h>
#include <linux/ioport.h>
H
Hiroshi Shimamoto 已提交
26
#include <linux/module.h>
27
#include <linux/syscore_ops.h>
I
Ingo Molnar 已提交
28 29
#include <linux/delay.h>
#include <linux/timex.h>
30
#include <linux/i8253.h>
31
#include <linux/dmar.h>
I
Ingo Molnar 已提交
32 33 34 35 36
#include <linux/init.h>
#include <linux/cpu.h>
#include <linux/dmi.h>
#include <linux/smp.h>
#include <linux/mm.h>
L
Linus Torvalds 已提交
37

38
#include <asm/trace/irq_vectors.h>
39
#include <asm/irq_remapping.h>
40
#include <asm/perf_event.h>
41
#include <asm/x86_init.h>
L
Linus Torvalds 已提交
42
#include <asm/pgalloc.h>
A
Arun Sharma 已提交
43
#include <linux/atomic.h>
L
Linus Torvalds 已提交
44
#include <asm/mpspec.h>
I
Ingo Molnar 已提交
45
#include <asm/i8259.h>
46
#include <asm/proto.h>
47
#include <asm/apic.h>
48
#include <asm/io_apic.h>
I
Ingo Molnar 已提交
49 50 51 52
#include <asm/desc.h>
#include <asm/hpet.h>
#include <asm/idle.h>
#include <asm/mtrr.h>
53
#include <asm/time.h>
54
#include <asm/smp.h>
55
#include <asm/mce.h>
56
#include <asm/tsc.h>
57
#include <asm/hypervisor.h>
L
Linus Torvalds 已提交
58

B
Brian Gerst 已提交
59
unsigned int num_processors;
60

61
unsigned disabled_cpus;
62

B
Brian Gerst 已提交
63 64
/* Processor that is doing the boot up */
unsigned int boot_cpu_physical_apicid = -1U;
65
EXPORT_SYMBOL_GPL(boot_cpu_physical_apicid);
66

67
/*
68
 * The highest APIC ID seen during enumeration.
69
 */
70
static unsigned int max_physical_apicid;
71

72
/*
73
 * Bitmask of physically existing CPUs:
74
 */
B
Brian Gerst 已提交
75 76
physid_mask_t phys_cpu_present_map;

77 78 79 80 81
/*
 * Processor to be disabled specified by kernel parameter
 * disable_cpu_apicid=<int>, mostly used for the kdump 2nd kernel to
 * avoid undefined behaviour caused by sending INIT from AP to BSP.
 */
82
static unsigned int disabled_cpu_apicid __read_mostly = BAD_APICID;
83

B
Brian Gerst 已提交
84 85 86
/*
 * Map cpu index to physical APIC ID
 */
87 88
DEFINE_EARLY_PER_CPU_READ_MOSTLY(u16, x86_cpu_to_apicid, BAD_APICID);
DEFINE_EARLY_PER_CPU_READ_MOSTLY(u16, x86_bios_cpu_apicid, BAD_APICID);
B
Brian Gerst 已提交
89 90
EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid);
EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
91

Y
Yinghai Lu 已提交
92
#ifdef CONFIG_X86_32
93 94 95 96 97 98 99

/*
 * On x86_32, the mapping between cpu and logical apicid may vary
 * depending on apic in use.  The following early percpu variable is
 * used for the mapping.  This is where the behaviors of x86_64 and 32
 * actually diverge.  Let's keep it ugly for now.
 */
100
DEFINE_EARLY_PER_CPU_READ_MOSTLY(int, x86_cpu_to_logical_apicid, BAD_APICID);
101

Y
Yinghai Lu 已提交
102 103 104
/* Local APIC was disabled by the BIOS and enabled by the kernel */
static int enabled_via_apicbase;

105 106 107 108 109 110 111 112
/*
 * Handle interrupt mode configuration register (IMCR).
 * This register controls whether the interrupt signals
 * that reach the BSP come from the master PIC or from the
 * local APIC. Before entering Symmetric I/O Mode, either
 * the BIOS or the operating system must switch out of
 * PIC Mode by changing the IMCR.
 */
113
static inline void imcr_pic_to_apic(void)
114 115 116 117 118 119 120
{
	/* select IMCR register */
	outb(0x70, 0x22);
	/* NMI and 8259 INTR go through APIC */
	outb(0x01, 0x23);
}

121
static inline void imcr_apic_to_pic(void)
122 123 124 125 126 127
{
	/* select IMCR register */
	outb(0x70, 0x22);
	/* NMI and 8259 INTR go directly to BSP */
	outb(0x00, 0x23);
}
Y
Yinghai Lu 已提交
128 129
#endif

130 131 132 133 134 135
/*
 * Knob to control our willingness to enable the local APIC.
 *
 * +1=force-enable
 */
static int force_enable_local_apic __initdata;
136 137 138 139

/* Control whether x2APIC mode is enabled or not */
static bool nox2apic __initdata;

140 141 142 143 144 145 146
/*
 * APIC command line parameters
 */
static int __init parse_lapic(char *arg)
{
	if (config_enabled(CONFIG_X86_32) && !arg)
		force_enable_local_apic = 1;
147
	else if (arg && !strncmp(arg, "notscdeadline", 13))
148 149 150 151 152
		setup_clear_cpu_cap(X86_FEATURE_TSC_DEADLINE_TIMER);
	return 0;
}
early_param("lapic", parse_lapic);

Y
Yinghai Lu 已提交
153
#ifdef CONFIG_X86_64
154
static int apic_calibrate_pmtmr __initdata;
Y
Yinghai Lu 已提交
155 156 157 158 159 160 161 162 163
static __init int setup_apicpmtimer(char *s)
{
	apic_calibrate_pmtmr = 1;
	notsc_setup(NULL);
	return 0;
}
__setup("apicpmtimer", setup_apicpmtimer);
#endif

164
int x2apic_mode;
Y
Yinghai Lu 已提交
165
#ifdef CONFIG_X86_X2APIC
166
/* x2apic enabled before OS handover */
167 168
int x2apic_preenabled;
static int x2apic_disabled;
169
static int __init setup_nox2apic(char *str)
Y
Yinghai Lu 已提交
170
{
171
	if (x2apic_enabled()) {
172 173 174 175 176 177 178 179 180 181 182 183
		int apicid = native_apic_msr_read(APIC_ID);

		if (apicid >= 255) {
			pr_warning("Apicid: %08x, cannot enforce nox2apic\n",
				   apicid);
			return 0;
		}

		pr_warning("x2apic already enabled. will disable it\n");
	} else
		setup_clear_cpu_cap(X86_FEATURE_X2APIC);

184
	nox2apic = true;
185

Y
Yinghai Lu 已提交
186 187 188 189
	return 0;
}
early_param("nox2apic", setup_nox2apic);
#endif
L
Linus Torvalds 已提交
190

Y
Yinghai Lu 已提交
191 192 193
unsigned long mp_lapic_addr;
int disable_apic;
/* Disable local APIC timer from the kernel commandline or via dmi quirk */
194
static int disable_apic_timer __initdata;
H
Hiroshi Shimamoto 已提交
195
/* Local APIC timer works in C2 */
196 197 198
int local_apic_timer_c2_ok;
EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);

Y
Yinghai Lu 已提交
199 200
int first_system_vector = 0xfe;

H
Hiroshi Shimamoto 已提交
201 202 203
/*
 * Debug level, exported for io_apic.c
 */
204
unsigned int apic_verbosity;
H
Hiroshi Shimamoto 已提交
205

206 207
int pic_mode;

A
Alexey Starikovskiy 已提交
208 209 210
/* Have we found an MP table */
int smp_found_config;

211 212 213 214 215
static struct resource lapic_resource = {
	.name = "Local APIC",
	.flags = IORESOURCE_MEM | IORESOURCE_BUSY,
};

216
unsigned int lapic_timer_frequency = 0;
217

218
static void apic_pm_activate(void);
219

220 221
static unsigned long apic_phys;

222 223 224 225
/*
 * Get the LAPIC version
 */
static inline int lapic_get_version(void)
226
{
227
	return GET_APIC_VERSION(apic_read(APIC_LVR));
228 229
}

230
/*
231
 * Check, if the APIC is integrated or a separate chip
232 233
 */
static inline int lapic_is_integrated(void)
234
{
235
#ifdef CONFIG_X86_64
236
	return 1;
237 238 239
#else
	return APIC_INTEGRATED(lapic_get_version());
#endif
240 241 242
}

/*
243
 * Check, whether this is a modern or a first generation APIC
244
 */
245
static int modern_apic(void)
246
{
247 248 249 250 251
	/* AMD systems use old APIC versions, so check the CPU */
	if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
	    boot_cpu_data.x86 >= 0xf)
		return 1;
	return lapic_get_version() >= 0x14;
252 253
}

254
/*
C
Cyrill Gorcunov 已提交
255 256
 * right after this call apic become NOOP driven
 * so apic->write/read doesn't do anything
257
 */
258
static void __init apic_disable(void)
259
{
260
	pr_info("APIC: switched to apic NOOP\n");
C
Cyrill Gorcunov 已提交
261
	apic = &apic_noop;
262 263
}

Y
Yinghai Lu 已提交
264
void native_apic_wait_icr_idle(void)
265 266 267 268 269
{
	while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
		cpu_relax();
}

Y
Yinghai Lu 已提交
270
u32 native_safe_apic_wait_icr_idle(void)
271
{
272
	u32 send_status;
273 274 275 276 277 278 279
	int timeout;

	timeout = 0;
	do {
		send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
		if (!send_status)
			break;
280
		inc_irq_stat(icr_read_retry_count);
281 282 283 284 285 286
		udelay(100);
	} while (timeout++ < 1000);

	return send_status;
}

Y
Yinghai Lu 已提交
287
void native_apic_icr_write(u32 low, u32 id)
288
{
289 290 291
	unsigned long flags;

	local_irq_save(flags);
292
	apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
293
	apic_write(APIC_ICR, low);
294
	local_irq_restore(flags);
295 296
}

Y
Yinghai Lu 已提交
297
u64 native_apic_icr_read(void)
298 299 300 301 302 303
{
	u32 icr1, icr2;

	icr2 = apic_read(APIC_ICR2);
	icr1 = apic_read(APIC_ICR);

304
	return icr1 | ((u64)icr2 << 32);
305 306
}

307 308 309 310 311 312 313 314 315 316
#ifdef CONFIG_X86_32
/**
 * get_physical_broadcast - Get number of physical broadcast IDs
 */
int get_physical_broadcast(void)
{
	return modern_apic() ? 0xff : 0xf;
}
#endif

317 318 319
/**
 * lapic_get_maxlvt - get the maximum number of local vector table entries
 */
320
int lapic_get_maxlvt(void)
L
Linus Torvalds 已提交
321
{
322
	unsigned int v;
L
Linus Torvalds 已提交
323 324

	v = apic_read(APIC_LVR);
325 326 327 328 329
	/*
	 * - we always have APIC integrated on 64bit mode
	 * - 82489DXs do not report # of LVT entries
	 */
	return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
L
Linus Torvalds 已提交
330 331
}

332 333 334 335
/*
 * Local APIC timer
 */

336 337
/* Clock divisor */
#define APIC_DIVISOR 16
338
#define TSC_DIVISOR  32
339

340 341 342 343 344 345 346 347 348 349 350
/*
 * This function sets up the local APIC timer, with a timeout of
 * 'clocks' APIC bus clock. During calibration we actually call
 * this function twice on the boot CPU, once with a bogus timeout
 * value, second time for real. The other (noncalibrating) CPUs
 * call this function only once, with the real, calibrated value.
 *
 * We do reads before writes even if unnecessary, to get around the
 * P5 APIC double write bug.
 */
static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
L
Linus Torvalds 已提交
351
{
352
	unsigned int lvtt_value, tmp_value;
L
Linus Torvalds 已提交
353

354 355 356
	lvtt_value = LOCAL_TIMER_VECTOR;
	if (!oneshot)
		lvtt_value |= APIC_LVT_TIMER_PERIODIC;
357 358 359
	else if (boot_cpu_has(X86_FEATURE_TSC_DEADLINE_TIMER))
		lvtt_value |= APIC_LVT_TIMER_TSCDEADLINE;

360 361 362
	if (!lapic_is_integrated())
		lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);

363 364
	if (!irqen)
		lvtt_value |= APIC_LVT_MASKED;
L
Linus Torvalds 已提交
365

366
	apic_write(APIC_LVTT, lvtt_value);
L
Linus Torvalds 已提交
367

368 369 370 371 372
	if (lvtt_value & APIC_LVT_TIMER_TSCDEADLINE) {
		printk_once(KERN_DEBUG "TSC deadline timer enabled\n");
		return;
	}

L
Linus Torvalds 已提交
373
	/*
374
	 * Divide PICLK by 16
L
Linus Torvalds 已提交
375
	 */
376
	tmp_value = apic_read(APIC_TDCR);
377 378 379
	apic_write(APIC_TDCR,
		(tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
		APIC_TDR_DIV_16);
380 381

	if (!oneshot)
382
		apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
L
Linus Torvalds 已提交
383 384
}

385
/*
386
 * Setup extended LVT, AMD specific
387
 *
388 389 390 391 392
 * Software should use the LVT offsets the BIOS provides.  The offsets
 * are determined by the subsystems using it like those for MCE
 * threshold or IBS.  On K8 only offset 0 (APIC500) and MCE interrupts
 * are supported. Beginning with family 10h at least 4 offsets are
 * available.
393
 *
394 395 396 397 398 399 400 401 402
 * Since the offsets must be consistent for all cores, we keep track
 * of the LVT offsets in software and reserve the offset for the same
 * vector also to be used on other cores. An offset is freed by
 * setting the entry to APIC_EILVT_MASKED.
 *
 * If the BIOS is right, there should be no conflicts. Otherwise a
 * "[Firmware Bug]: ..." error message is generated. However, if
 * software does not properly determines the offsets, it is not
 * necessarily a BIOS bug.
403
 */
404

405 406 407 408 409 410 411 412 413 414 415
static atomic_t eilvt_offsets[APIC_EILVT_NR_MAX];

static inline int eilvt_entry_is_changeable(unsigned int old, unsigned int new)
{
	return (old & APIC_EILVT_MASKED)
		|| (new == APIC_EILVT_MASKED)
		|| ((new & ~APIC_EILVT_MASKED) == old);
}

static unsigned int reserve_eilvt_offset(int offset, unsigned int new)
{
416
	unsigned int rsvd, vector;
417 418 419 420

	if (offset >= APIC_EILVT_NR_MAX)
		return ~0;

421
	rsvd = atomic_read(&eilvt_offsets[offset]);
422
	do {
423 424
		vector = rsvd & ~APIC_EILVT_MASKED;	/* 0: unassigned */
		if (vector && !eilvt_entry_is_changeable(vector, new))
425 426 427 428 429
			/* may not change if vectors are different */
			return rsvd;
		rsvd = atomic_cmpxchg(&eilvt_offsets[offset], rsvd, new);
	} while (rsvd != new);

430 431 432 433 434
	rsvd &= ~APIC_EILVT_MASKED;
	if (rsvd && rsvd != vector)
		pr_info("LVT offset %d assigned for vector 0x%02x\n",
			offset, rsvd);

435 436 437 438 439
	return new;
}

/*
 * If mask=1, the LVT entry does not generate interrupts while mask=0
440 441
 * enables the vector. See also the BKDGs. Must be called with
 * preemption disabled.
442 443
 */

444
int setup_APIC_eilvt(u8 offset, u8 vector, u8 msg_type, u8 mask)
L
Linus Torvalds 已提交
445
{
446 447 448 449 450 451 452 453
	unsigned long reg = APIC_EILVTn(offset);
	unsigned int new, old, reserved;

	new = (mask << 16) | (msg_type << 8) | vector;
	old = apic_read(reg);
	reserved = reserve_eilvt_offset(offset, new);

	if (reserved != new) {
454 455 456 457
		pr_err(FW_BUG "cpu %d, try to use APIC%lX (LVT offset %d) for "
		       "vector 0x%x, but the register is already in use for "
		       "vector 0x%x on another cpu\n",
		       smp_processor_id(), reg, offset, new, reserved);
458 459 460 461
		return -EINVAL;
	}

	if (!eilvt_entry_is_changeable(old, new)) {
462 463 464 465
		pr_err(FW_BUG "cpu %d, try to use APIC%lX (LVT offset %d) for "
		       "vector 0x%x, but the register is already in use for "
		       "vector 0x%x on this cpu\n",
		       smp_processor_id(), reg, offset, new, old);
466 467 468 469
		return -EBUSY;
	}

	apic_write(reg, new);
A
Andi Kleen 已提交
470

471
	return 0;
L
Linus Torvalds 已提交
472
}
473
EXPORT_SYMBOL_GPL(setup_APIC_eilvt);
474

475 476 477 478 479
/*
 * Program the next event, relative to now
 */
static int lapic_next_event(unsigned long delta,
			    struct clock_event_device *evt)
L
Linus Torvalds 已提交
480
{
481 482
	apic_write(APIC_TMICT, delta);
	return 0;
L
Linus Torvalds 已提交
483 484
}

485 486 487 488 489 490 491 492 493 494
static int lapic_next_deadline(unsigned long delta,
			       struct clock_event_device *evt)
{
	u64 tsc;

	rdtscll(tsc);
	wrmsrl(MSR_IA32_TSC_DEADLINE, tsc + (((u64) delta) * TSC_DIVISOR));
	return 0;
}

495 496 497 498 499
/*
 * Setup the lapic timer in periodic or oneshot mode
 */
static void lapic_timer_setup(enum clock_event_mode mode,
			      struct clock_event_device *evt)
500 501
{
	unsigned long flags;
502
	unsigned int v;
503

504 505
	/* Lapic used as dummy for broadcast ? */
	if (evt->features & CLOCK_EVT_FEAT_DUMMY)
506 507 508 509
		return;

	local_irq_save(flags);

510 511 512
	switch (mode) {
	case CLOCK_EVT_MODE_PERIODIC:
	case CLOCK_EVT_MODE_ONESHOT:
513
		__setup_APIC_LVTT(lapic_timer_frequency,
514 515 516 517 518 519 520
				  mode != CLOCK_EVT_MODE_PERIODIC, 1);
		break;
	case CLOCK_EVT_MODE_UNUSED:
	case CLOCK_EVT_MODE_SHUTDOWN:
		v = apic_read(APIC_LVTT);
		v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
		apic_write(APIC_LVTT, v);
521
		apic_write(APIC_TMICT, 0);
522 523 524 525 526
		break;
	case CLOCK_EVT_MODE_RESUME:
		/* Nothing to do here */
		break;
	}
527 528 529 530

	local_irq_restore(flags);
}

L
Linus Torvalds 已提交
531
/*
532
 * Local APIC timer broadcast function
L
Linus Torvalds 已提交
533
 */
534
static void lapic_timer_broadcast(const struct cpumask *mask)
L
Linus Torvalds 已提交
535
{
536
#ifdef CONFIG_SMP
537
	apic->send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
538 539
#endif
}
L
Linus Torvalds 已提交
540

541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557

/*
 * The local apic timer can be used for any function which is CPU local.
 */
static struct clock_event_device lapic_clockevent = {
	.name		= "lapic",
	.features	= CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
			| CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
	.shift		= 32,
	.set_mode	= lapic_timer_setup,
	.set_next_event	= lapic_next_event,
	.broadcast	= lapic_timer_broadcast,
	.rating		= 100,
	.irq		= -1,
};
static DEFINE_PER_CPU(struct clock_event_device, lapic_events);

558
/*
559
 * Setup the local APIC timer for this CPU. Copy the initialized values
560 561
 * of the boot CPU and register the clock event in the framework.
 */
562
static void setup_APIC_timer(void)
563 564
{
	struct clock_event_device *levt = &__get_cpu_var(lapic_events);
L
Linus Torvalds 已提交
565

566
	if (this_cpu_has(X86_FEATURE_ARAT)) {
567 568 569 570 571
		lapic_clockevent.features &= ~CLOCK_EVT_FEAT_C3STOP;
		/* Make LAPIC timer preferrable over percpu HPET */
		lapic_clockevent.rating = 150;
	}

572
	memcpy(levt, &lapic_clockevent, sizeof(*levt));
573
	levt->cpumask = cpumask_of(smp_processor_id());
L
Linus Torvalds 已提交
574

575 576 577 578 579 580 581 582 583
	if (this_cpu_has(X86_FEATURE_TSC_DEADLINE_TIMER)) {
		levt->features &= ~(CLOCK_EVT_FEAT_PERIODIC |
				    CLOCK_EVT_FEAT_DUMMY);
		levt->set_next_event = lapic_next_deadline;
		clockevents_config_and_register(levt,
						(tsc_khz / TSC_DIVISOR) * 1000,
						0xF, ~0UL);
	} else
		clockevents_register_device(levt);
584
}
L
Linus Torvalds 已提交
585

586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645
/*
 * In this functions we calibrate APIC bus clocks to the external timer.
 *
 * We want to do the calibration only once since we want to have local timer
 * irqs syncron. CPUs connected by the same APIC bus have the very same bus
 * frequency.
 *
 * This was previously done by reading the PIT/HPET and waiting for a wrap
 * around to find out, that a tick has elapsed. I have a box, where the PIT
 * readout is broken, so it never gets out of the wait loop again. This was
 * also reported by others.
 *
 * Monitoring the jiffies value is inaccurate and the clockevents
 * infrastructure allows us to do a simple substitution of the interrupt
 * handler.
 *
 * The calibration routine also uses the pm_timer when possible, as the PIT
 * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
 * back to normal later in the boot process).
 */

#define LAPIC_CAL_LOOPS		(HZ/10)

static __initdata int lapic_cal_loops = -1;
static __initdata long lapic_cal_t1, lapic_cal_t2;
static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;

/*
 * Temporary interrupt handler.
 */
static void __init lapic_cal_handler(struct clock_event_device *dev)
{
	unsigned long long tsc = 0;
	long tapic = apic_read(APIC_TMCCT);
	unsigned long pm = acpi_pm_read_early();

	if (cpu_has_tsc)
		rdtscll(tsc);

	switch (lapic_cal_loops++) {
	case 0:
		lapic_cal_t1 = tapic;
		lapic_cal_tsc1 = tsc;
		lapic_cal_pm1 = pm;
		lapic_cal_j1 = jiffies;
		break;

	case LAPIC_CAL_LOOPS:
		lapic_cal_t2 = tapic;
		lapic_cal_tsc2 = tsc;
		if (pm < lapic_cal_pm1)
			pm += ACPI_PM_OVRRUN;
		lapic_cal_pm2 = pm;
		lapic_cal_j2 = jiffies;
		break;
	}
}

646 647
static int __init
calibrate_by_pmtimer(long deltapm, long *delta, long *deltatsc)
648 649 650 651 652 653 654 655 656 657
{
	const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
	const long pm_thresh = pm_100ms / 100;
	unsigned long mult;
	u64 res;

#ifndef CONFIG_X86_PM_TIMER
	return -1;
#endif

Y
Yasuaki Ishimatsu 已提交
658
	apic_printk(APIC_VERBOSE, "... PM-Timer delta = %ld\n", deltapm);
659 660 661 662 663 664 665 666 667

	/* Check, if the PM timer is available */
	if (!deltapm)
		return -1;

	mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);

	if (deltapm > (pm_100ms - pm_thresh) &&
	    deltapm < (pm_100ms + pm_thresh)) {
Y
Yasuaki Ishimatsu 已提交
668
		apic_printk(APIC_VERBOSE, "... PM-Timer result ok\n");
669 670 671 672 673 674
		return 0;
	}

	res = (((u64)deltapm) *  mult) >> 22;
	do_div(res, 1000000);
	pr_warning("APIC calibration not consistent "
Y
Yasuaki Ishimatsu 已提交
675
		   "with PM-Timer: %ldms instead of 100ms\n",(long)res);
676 677 678 679 680 681 682 683 684 685 686

	/* Correct the lapic counter value */
	res = (((u64)(*delta)) * pm_100ms);
	do_div(res, deltapm);
	pr_info("APIC delta adjusted to PM-Timer: "
		"%lu (%ld)\n", (unsigned long)res, *delta);
	*delta = (long)res;

	/* Correct the tsc counter value */
	if (cpu_has_tsc) {
		res = (((u64)(*deltatsc)) * pm_100ms);
687
		do_div(res, deltapm);
688
		apic_printk(APIC_VERBOSE, "TSC delta adjusted to "
689
					  "PM-Timer: %lu (%ld)\n",
690 691
					(unsigned long)res, *deltatsc);
		*deltatsc = (long)res;
692 693 694 695 696
	}

	return 0;
}

697 698 699 700 701
static int __init calibrate_APIC_clock(void)
{
	struct clock_event_device *levt = &__get_cpu_var(lapic_events);
	void (*real_handler)(struct clock_event_device *dev);
	unsigned long deltaj;
702
	long delta, deltatsc;
703 704
	int pm_referenced = 0;

705 706 707 708 709 710
	/**
	 * check if lapic timer has already been calibrated by platform
	 * specific routine, such as tsc calibration code. if so, we just fill
	 * in the clockevent structure and return.
	 */

711 712 713
	if (boot_cpu_has(X86_FEATURE_TSC_DEADLINE_TIMER)) {
		return 0;
	} else if (lapic_timer_frequency) {
714 715 716 717 718 719 720 721 722 723 724 725
		apic_printk(APIC_VERBOSE, "lapic timer already calibrated %d\n",
				lapic_timer_frequency);
		lapic_clockevent.mult = div_sc(lapic_timer_frequency/APIC_DIVISOR,
					TICK_NSEC, lapic_clockevent.shift);
		lapic_clockevent.max_delta_ns =
			clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
		lapic_clockevent.min_delta_ns =
			clockevent_delta2ns(0xF, &lapic_clockevent);
		lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
		return 0;
	}

726 727 728
	apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
		    "calibrating APIC timer ...\n");

729 730 731 732 733 734 735
	local_irq_disable();

	/* Replace the global interrupt handler */
	real_handler = global_clock_event->event_handler;
	global_clock_event->event_handler = lapic_cal_handler;

	/*
C
Cyrill Gorcunov 已提交
736
	 * Setup the APIC counter to maximum. There is no way the lapic
737 738
	 * can underflow in the 100ms detection time frame
	 */
C
Cyrill Gorcunov 已提交
739
	__setup_APIC_LVTT(0xffffffff, 0, 0);
740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755

	/* Let the interrupts run */
	local_irq_enable();

	while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
		cpu_relax();

	local_irq_disable();

	/* Restore the real event handler */
	global_clock_event->event_handler = real_handler;

	/* Build delta t1-t2 as apic timer counts down */
	delta = lapic_cal_t1 - lapic_cal_t2;
	apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);

756 757
	deltatsc = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);

758 759
	/* we trust the PM based calibration if possible */
	pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
760
					&delta, &deltatsc);
761 762 763 764 765

	/* Calculate the scaled math multiplication factor */
	lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
				       lapic_clockevent.shift);
	lapic_clockevent.max_delta_ns =
766
		clockevent_delta2ns(0x7FFFFFFF, &lapic_clockevent);
767 768 769
	lapic_clockevent.min_delta_ns =
		clockevent_delta2ns(0xF, &lapic_clockevent);

770
	lapic_timer_frequency = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
771 772

	apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
773
	apic_printk(APIC_VERBOSE, "..... mult: %u\n", lapic_clockevent.mult);
774
	apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
775
		    lapic_timer_frequency);
776 777 778 779

	if (cpu_has_tsc) {
		apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
			    "%ld.%04ld MHz.\n",
780 781
			    (deltatsc / LAPIC_CAL_LOOPS) / (1000000 / HZ),
			    (deltatsc / LAPIC_CAL_LOOPS) % (1000000 / HZ));
782 783 784 785
	}

	apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
		    "%u.%04u MHz.\n",
786 787
		    lapic_timer_frequency / (1000000 / HZ),
		    lapic_timer_frequency % (1000000 / HZ));
788 789 790 791

	/*
	 * Do a sanity check on the APIC calibration result
	 */
792
	if (lapic_timer_frequency < (1000000 / HZ)) {
793
		local_irq_enable();
794
		pr_warning("APIC frequency too slow, disabling apic timer\n");
795 796 797 798 799
		return -1;
	}

	levt->features &= ~CLOCK_EVT_FEAT_DUMMY;

800 801 802 803
	/*
	 * PM timer calibration failed or not turned on
	 * so lets try APIC timer based calibration
	 */
804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835
	if (!pm_referenced) {
		apic_printk(APIC_VERBOSE, "... verify APIC timer\n");

		/*
		 * Setup the apic timer manually
		 */
		levt->event_handler = lapic_cal_handler;
		lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
		lapic_cal_loops = -1;

		/* Let the interrupts run */
		local_irq_enable();

		while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
			cpu_relax();

		/* Stop the lapic timer */
		lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);

		/* Jiffies delta */
		deltaj = lapic_cal_j2 - lapic_cal_j1;
		apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);

		/* Check, if the jiffies result is consistent */
		if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
			apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
		else
			levt->features |= CLOCK_EVT_FEAT_DUMMY;
	} else
		local_irq_enable();

	if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
836
		pr_warning("APIC timer disabled due to verification failure\n");
837 838 839 840 841 842
			return -1;
	}

	return 0;
}

H
Hiroshi Shimamoto 已提交
843 844 845 846 847
/*
 * Setup the boot APIC
 *
 * Calibrate and verify the result.
 */
848 849 850
void __init setup_boot_APIC_clock(void)
{
	/*
851 852 853 854
	 * The local apic timer can be disabled via the kernel
	 * commandline or from the CPU detection code. Register the lapic
	 * timer as a dummy clock event source on SMP systems, so the
	 * broadcast mechanism is used. On UP systems simply ignore it.
855 856
	 */
	if (disable_apic_timer) {
857
		pr_info("Disabling APIC timer\n");
858
		/* No broadcast on UP ! */
859 860
		if (num_possible_cpus() > 1) {
			lapic_clockevent.mult = 1;
861
			setup_APIC_timer();
862
		}
863 864 865
		return;
	}

866
	if (calibrate_APIC_clock()) {
867 868 869 870 871 872
		/* No broadcast on UP ! */
		if (num_possible_cpus() > 1)
			setup_APIC_timer();
		return;
	}

873 874 875 876 877
	/*
	 * If nmi_watchdog is set to IO_APIC, we need the
	 * PIT/HPET going.  Otherwise register lapic as a dummy
	 * device.
	 */
878
	lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
879

880
	/* Setup the lapic or request the broadcast */
881 882 883
	setup_APIC_timer();
}

884
void setup_secondary_APIC_clock(void)
885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908
{
	setup_APIC_timer();
}

/*
 * The guts of the apic timer interrupt
 */
static void local_apic_timer_interrupt(void)
{
	int cpu = smp_processor_id();
	struct clock_event_device *evt = &per_cpu(lapic_events, cpu);

	/*
	 * Normally we should not be here till LAPIC has been initialized but
	 * in some cases like kdump, its possible that there is a pending LAPIC
	 * timer interrupt from previous kernel's context and is delivered in
	 * new kernel the moment interrupts are enabled.
	 *
	 * Interrupts are enabled early and LAPIC is setup much later, hence
	 * its possible that when we get here evt->event_handler is NULL.
	 * Check for event_handler being NULL and discard the interrupt as
	 * spurious.
	 */
	if (!evt->event_handler) {
909
		pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu);
910 911 912 913 914 915 916 917
		/* Switch it off */
		lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
		return;
	}

	/*
	 * the NMI deadlock-detector uses this.
	 */
918
	inc_irq_stat(apic_timer_irqs);
919 920 921 922 923 924 925 926 927 928 929 930

	evt->event_handler(evt);
}

/*
 * Local APIC timer interrupt. This is the most natural way for doing
 * local interrupts, but local timer interrupts can be emulated by
 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
 *
 * [ if a single-CPU system runs an SMP kernel then we call the local
 *   interrupt as well. Thus we cannot inline the local irq ... ]
 */
931
__visible void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs)
932 933 934 935 936 937
{
	struct pt_regs *old_regs = set_irq_regs(regs);

	/*
	 * NOTE! We'd better ACK the irq immediately,
	 * because timer handling can be slow.
938
	 *
939 940 941 942
	 * update_process_times() expects us to have done irq_enter().
	 * Besides, if we don't timer interrupts ignore the global
	 * interrupt lock, which is the WrongThing (tm) to do.
	 */
943
	entering_ack_irq();
944
	local_apic_timer_interrupt();
945
	exiting_irq();
946

947 948 949
	set_irq_regs(old_regs);
}

950
__visible void __irq_entry smp_trace_apic_timer_interrupt(struct pt_regs *regs)
951 952 953
{
	struct pt_regs *old_regs = set_irq_regs(regs);

954
	/*
955 956 957
	 * NOTE! We'd better ACK the irq immediately,
	 * because timer handling can be slow.
	 *
958 959 960 961
	 * update_process_times() expects us to have done irq_enter().
	 * Besides, if we don't timer interrupts ignore the global
	 * interrupt lock, which is the WrongThing (tm) to do.
	 */
962 963
	entering_ack_irq();
	trace_local_timer_entry(LOCAL_TIMER_VECTOR);
964
	local_apic_timer_interrupt();
965 966
	trace_local_timer_exit(LOCAL_TIMER_VECTOR);
	exiting_irq();
967

968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988
	set_irq_regs(old_regs);
}

int setup_profiling_timer(unsigned int multiplier)
{
	return -EINVAL;
}

/*
 * Local APIC start and shutdown
 */

/**
 * clear_local_APIC - shutdown the local APIC
 *
 * This is called, when a CPU is disabled and before rebooting, so the state of
 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
 * leftovers during boot.
 */
void clear_local_APIC(void)
{
989
	int maxlvt;
990 991
	u32 v;

992
	/* APIC hasn't been mapped yet */
993
	if (!x2apic_mode && !apic_phys)
994 995 996
		return;

	maxlvt = lapic_get_maxlvt();
997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019
	/*
	 * Masking an LVT entry can trigger a local APIC error
	 * if the vector is zero. Mask LVTERR first to prevent this.
	 */
	if (maxlvt >= 3) {
		v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
		apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
	}
	/*
	 * Careful: we have to set masks only first to deassert
	 * any level-triggered sources.
	 */
	v = apic_read(APIC_LVTT);
	apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
	v = apic_read(APIC_LVT0);
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
	v = apic_read(APIC_LVT1);
	apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
	if (maxlvt >= 4) {
		v = apic_read(APIC_LVTPC);
		apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
	}

1020
	/* lets not touch this if we didn't frob it */
1021
#ifdef CONFIG_X86_THERMAL_VECTOR
1022 1023 1024 1025 1026
	if (maxlvt >= 5) {
		v = apic_read(APIC_LVTTHMR);
		apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
	}
#endif
1027 1028 1029 1030 1031 1032 1033 1034
#ifdef CONFIG_X86_MCE_INTEL
	if (maxlvt >= 6) {
		v = apic_read(APIC_LVTCMCI);
		if (!(v & APIC_LVT_MASKED))
			apic_write(APIC_LVTCMCI, v | APIC_LVT_MASKED);
	}
#endif

1035 1036 1037 1038 1039 1040 1041 1042 1043 1044
	/*
	 * Clean APIC state for other OSs:
	 */
	apic_write(APIC_LVTT, APIC_LVT_MASKED);
	apic_write(APIC_LVT0, APIC_LVT_MASKED);
	apic_write(APIC_LVT1, APIC_LVT_MASKED);
	if (maxlvt >= 3)
		apic_write(APIC_LVTERR, APIC_LVT_MASKED);
	if (maxlvt >= 4)
		apic_write(APIC_LVTPC, APIC_LVT_MASKED);
1045 1046 1047 1048 1049 1050 1051 1052

	/* Integrated APIC (!82489DX) ? */
	if (lapic_is_integrated()) {
		if (maxlvt > 3)
			/* Clear ESR due to Pentium errata 3AP and 11AP */
			apic_write(APIC_ESR, 0);
		apic_read(APIC_ESR);
	}
1053 1054 1055 1056 1057 1058 1059 1060 1061
}

/**
 * disable_local_APIC - clear and disable the local APIC
 */
void disable_local_APIC(void)
{
	unsigned int value;

1062
	/* APIC hasn't been mapped yet */
1063
	if (!x2apic_mode && !apic_phys)
1064 1065
		return;

1066 1067 1068 1069 1070 1071 1072 1073 1074
	clear_local_APIC();

	/*
	 * Disable APIC (implies clearing of registers
	 * for 82489DX!).
	 */
	value = apic_read(APIC_SPIV);
	value &= ~APIC_SPIV_APIC_ENABLED;
	apic_write(APIC_SPIV, value);
1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088

#ifdef CONFIG_X86_32
	/*
	 * When LAPIC was disabled by the BIOS and enabled by the kernel,
	 * restore the disabled state.
	 */
	if (enabled_via_apicbase) {
		unsigned int l, h;

		rdmsr(MSR_IA32_APICBASE, l, h);
		l &= ~MSR_IA32_APICBASE_ENABLE;
		wrmsr(MSR_IA32_APICBASE, l, h);
	}
#endif
1089 1090
}

1091 1092 1093 1094 1095 1096
/*
 * If Linux enabled the LAPIC against the BIOS default disable it down before
 * re-entering the BIOS on shutdown.  Otherwise the BIOS may get confused and
 * not power-off.  Additionally clear all LVT entries before disable_local_APIC
 * for the case where Linux didn't enable the LAPIC.
 */
1097 1098 1099 1100
void lapic_shutdown(void)
{
	unsigned long flags;

1101
	if (!cpu_has_apic && !apic_from_smp_config())
1102 1103 1104 1105
		return;

	local_irq_save(flags);

1106 1107 1108 1109 1110 1111 1112
#ifdef CONFIG_X86_32
	if (!enabled_via_apicbase)
		clear_local_APIC();
	else
#endif
		disable_local_APIC();

1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155

	local_irq_restore(flags);
}

/*
 * This is to verify that we're looking at a real local APIC.
 * Check these against your board if the CPUs aren't getting
 * started for no apparent reason.
 */
int __init verify_local_APIC(void)
{
	unsigned int reg0, reg1;

	/*
	 * The version register is read-only in a real APIC.
	 */
	reg0 = apic_read(APIC_LVR);
	apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
	apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
	reg1 = apic_read(APIC_LVR);
	apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);

	/*
	 * The two version reads above should print the same
	 * numbers.  If the second one is different, then we
	 * poke at a non-APIC.
	 */
	if (reg1 != reg0)
		return 0;

	/*
	 * Check if the version looks reasonably.
	 */
	reg1 = GET_APIC_VERSION(reg0);
	if (reg1 == 0x00 || reg1 == 0xff)
		return 0;
	reg1 = lapic_get_maxlvt();
	if (reg1 < 0x02 || reg1 == 0xff)
		return 0;

	/*
	 * The ID register is read/write in a real APIC.
	 */
1156
	reg0 = apic_read(APIC_ID);
1157
	apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
1158
	apic_write(APIC_ID, reg0 ^ apic->apic_id_mask);
1159
	reg1 = apic_read(APIC_ID);
1160 1161
	apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
	apic_write(APIC_ID, reg0);
1162
	if (reg1 != (reg0 ^ apic->apic_id_mask))
1163 1164 1165
		return 0;

	/*
L
Linus Torvalds 已提交
1166 1167 1168 1169 1170
	 * The next two are just to see if we have sane values.
	 * They're only really relevant if we're in Virtual Wire
	 * compatibility mode, but most boxes are anymore.
	 */
	reg0 = apic_read(APIC_LVT0);
1171
	apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
L
Linus Torvalds 已提交
1172 1173 1174 1175 1176 1177
	reg1 = apic_read(APIC_LVT1);
	apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);

	return 1;
}

1178 1179 1180
/**
 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
 */
L
Linus Torvalds 已提交
1181 1182
void __init sync_Arb_IDs(void)
{
C
Cyrill Gorcunov 已提交
1183 1184 1185 1186 1187
	/*
	 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
	 * needed on AMD.
	 */
	if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
L
Linus Torvalds 已提交
1188 1189 1190 1191 1192 1193 1194 1195
		return;

	/*
	 * Wait for idle.
	 */
	apic_wait_icr_idle();

	apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
1196 1197
	apic_write(APIC_ICR, APIC_DEST_ALLINC |
			APIC_INT_LEVELTRIG | APIC_DM_INIT);
L
Linus Torvalds 已提交
1198 1199 1200 1201 1202 1203 1204
}

/*
 * An initial setup of the virtual wire mode.
 */
void __init init_bsp_APIC(void)
{
1205
	unsigned int value;
L
Linus Torvalds 已提交
1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224

	/*
	 * Don't do the setup now if we have a SMP BIOS as the
	 * through-I/O-APIC virtual wire mode might be active.
	 */
	if (smp_found_config || !cpu_has_apic)
		return;

	/*
	 * Do not trust the local APIC being empty at bootup.
	 */
	clear_local_APIC();

	/*
	 * Enable APIC.
	 */
	value = apic_read(APIC_SPIV);
	value &= ~APIC_VECTOR_MASK;
	value |= APIC_SPIV_APIC_ENABLED;
1225 1226 1227 1228 1229 1230 1231 1232 1233

#ifdef CONFIG_X86_32
	/* This bit is reserved on P4/Xeon and should be cleared */
	if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
	    (boot_cpu_data.x86 == 15))
		value &= ~APIC_SPIV_FOCUS_DISABLED;
	else
#endif
		value |= APIC_SPIV_FOCUS_DISABLED;
L
Linus Torvalds 已提交
1234
	value |= SPURIOUS_APIC_VECTOR;
1235
	apic_write(APIC_SPIV, value);
L
Linus Torvalds 已提交
1236 1237 1238 1239

	/*
	 * Set up the virtual wire mode.
	 */
1240
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
1241
	value = APIC_DM_NMI;
1242 1243
	if (!lapic_is_integrated())		/* 82489DX */
		value |= APIC_LVT_LEVEL_TRIGGER;
1244
	apic_write(APIC_LVT1, value);
L
Linus Torvalds 已提交
1245 1246
}

1247
static void lapic_setup_esr(void)
1248
{
1249 1250 1251
	unsigned int oldvalue, value, maxlvt;

	if (!lapic_is_integrated()) {
1252
		pr_info("No ESR for 82489DX.\n");
1253 1254
		return;
	}
1255

1256
	if (apic->disable_esr) {
1257
		/*
1258 1259 1260 1261
		 * Something untraceable is creating bad interrupts on
		 * secondary quads ... for the moment, just leave the
		 * ESR disabled - we can't do anything useful with the
		 * errors anyway - mbligh
1262
		 */
1263
		pr_info("Leaving ESR disabled.\n");
1264
		return;
1265
	}
1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285

	maxlvt = lapic_get_maxlvt();
	if (maxlvt > 3)		/* Due to the Pentium erratum 3AP. */
		apic_write(APIC_ESR, 0);
	oldvalue = apic_read(APIC_ESR);

	/* enables sending errors */
	value = ERROR_APIC_VECTOR;
	apic_write(APIC_LVTERR, value);

	/*
	 * spec says clear errors after enabling vector.
	 */
	if (maxlvt > 3)
		apic_write(APIC_ESR, 0);
	value = apic_read(APIC_ESR);
	if (value != oldvalue)
		apic_printk(APIC_VERBOSE, "ESR value before enabling "
			"vector: 0x%08x  after: 0x%08x\n",
			oldvalue, value);
1286 1287
}

1288 1289
/**
 * setup_local_APIC - setup the local APIC
1290 1291 1292
 *
 * Used to setup local APIC while initializing BSP or bringin up APs.
 * Always called with preemption disabled.
1293
 */
1294
void setup_local_APIC(void)
L
Linus Torvalds 已提交
1295
{
1296
	int cpu = smp_processor_id();
1297 1298 1299 1300 1301 1302 1303
	unsigned int value, queued;
	int i, j, acked = 0;
	unsigned long long tsc = 0, ntsc;
	long long max_loops = cpu_khz;

	if (cpu_has_tsc)
		rdtscll(tsc);
L
Linus Torvalds 已提交
1304

J
Jan Beulich 已提交
1305
	if (disable_apic) {
1306
		disable_ioapic_support();
J
Jan Beulich 已提交
1307 1308 1309
		return;
	}

1310 1311
#ifdef CONFIG_X86_32
	/* Pound the ESR really hard over the head with a big hammer - mbligh */
1312
	if (lapic_is_integrated() && apic->disable_esr) {
1313 1314 1315 1316 1317 1318
		apic_write(APIC_ESR, 0);
		apic_write(APIC_ESR, 0);
		apic_write(APIC_ESR, 0);
		apic_write(APIC_ESR, 0);
	}
#endif
1319
	perf_events_lapic_init();
1320

L
Linus Torvalds 已提交
1321 1322 1323 1324
	/*
	 * Double-check whether this APIC is really registered.
	 * This is meaningless in clustered apic mode, so we skip it.
	 */
1325
	BUG_ON(!apic->apic_id_registered());
L
Linus Torvalds 已提交
1326 1327 1328 1329 1330 1331

	/*
	 * Intel recommends to set DFR, LDR and TPR before enabling
	 * an APIC.  See e.g. "AP-388 82489DX User's Manual" (Intel
	 * document number 292116).  So here it goes...
	 */
1332
	apic->init_apic_ldr();
L
Linus Torvalds 已提交
1333

1334 1335
#ifdef CONFIG_X86_32
	/*
1336 1337 1338
	 * APIC LDR is initialized.  If logical_apicid mapping was
	 * initialized during get_smp_config(), make sure it matches the
	 * actual value.
1339
	 */
1340 1341 1342
	i = early_per_cpu(x86_cpu_to_logical_apicid, cpu);
	WARN_ON(i != BAD_APICID && i != logical_smp_processor_id());
	/* always use the value from LDR */
1343 1344
	early_per_cpu(x86_cpu_to_logical_apicid, cpu) =
		logical_smp_processor_id();
1345 1346 1347 1348 1349 1350 1351 1352

	/*
	 * Some NUMA implementations (NUMAQ) don't initialize apicid to
	 * node mapping during NUMA init.  Now that logical apicid is
	 * guaranteed to be known, give it another chance.  This is already
	 * a bit too late - percpu allocation has already happened without
	 * proper NUMA affinity.
	 */
1353 1354 1355
	if (apic->x86_32_numa_cpu_node)
		set_apicid_to_node(early_per_cpu(x86_cpu_to_apicid, cpu),
				   apic->x86_32_numa_cpu_node(cpu));
1356 1357
#endif

L
Linus Torvalds 已提交
1358 1359 1360 1361 1362 1363
	/*
	 * Set Task Priority to 'accept all'. We never change this
	 * later on.
	 */
	value = apic_read(APIC_TASKPRI);
	value &= ~APIC_TPRI_MASK;
1364
	apic_write(APIC_TASKPRI, value);
L
Linus Torvalds 已提交
1365

1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376
	/*
	 * After a crash, we no longer service the interrupts and a pending
	 * interrupt from previous kernel might still have ISR bit set.
	 *
	 * Most probably by now CPU has serviced that pending interrupt and
	 * it might not have done the ack_APIC_irq() because it thought,
	 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
	 * does not clear the ISR bit and cpu thinks it has already serivced
	 * the interrupt. Hence a vector might get locked. It was noticed
	 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
	 */
1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389
	do {
		queued = 0;
		for (i = APIC_ISR_NR - 1; i >= 0; i--)
			queued |= apic_read(APIC_IRR + i*0x10);

		for (i = APIC_ISR_NR - 1; i >= 0; i--) {
			value = apic_read(APIC_ISR + i*0x10);
			for (j = 31; j >= 0; j--) {
				if (value & (1<<j)) {
					ack_APIC_irq();
					acked++;
				}
			}
1390
		}
1391 1392 1393 1394 1395
		if (acked > 256) {
			printk(KERN_ERR "LAPIC pending interrupts after %d EOI\n",
			       acked);
			break;
		}
1396 1397 1398 1399 1400 1401 1402
		if (queued) {
			if (cpu_has_tsc) {
				rdtscll(ntsc);
				max_loops = (cpu_khz << 10) - (ntsc - tsc);
			} else
				max_loops--;
		}
1403 1404
	} while (queued && max_loops > 0);
	WARN_ON(max_loops <= 0);
1405

L
Linus Torvalds 已提交
1406 1407 1408 1409 1410 1411 1412 1413 1414 1415
	/*
	 * Now that we are all set up, enable the APIC
	 */
	value = apic_read(APIC_SPIV);
	value &= ~APIC_VECTOR_MASK;
	/*
	 * Enable APIC
	 */
	value |= APIC_SPIV_APIC_ENABLED;

1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443
#ifdef CONFIG_X86_32
	/*
	 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
	 * certain networking cards. If high frequency interrupts are
	 * happening on a particular IOAPIC pin, plus the IOAPIC routing
	 * entry is masked/unmasked at a high rate as well then sooner or
	 * later IOAPIC line gets 'stuck', no more interrupts are received
	 * from the device. If focus CPU is disabled then the hang goes
	 * away, oh well :-(
	 *
	 * [ This bug can be reproduced easily with a level-triggered
	 *   PCI Ne2000 networking cards and PII/PIII processors, dual
	 *   BX chipset. ]
	 */
	/*
	 * Actually disabling the focus CPU check just makes the hang less
	 * frequent as it makes the interrupt distributon model be more
	 * like LRU than MRU (the short-term load is more even across CPUs).
	 * See also the comment in end_level_ioapic_irq().  --macro
	 */

	/*
	 * - enable focus processor (bit==0)
	 * - 64bit mode always use processor focus
	 *   so no need to set it
	 */
	value &= ~APIC_SPIV_FOCUS_DISABLED;
#endif
1444

L
Linus Torvalds 已提交
1445 1446 1447 1448
	/*
	 * Set spurious IRQ vector
	 */
	value |= SPURIOUS_APIC_VECTOR;
1449
	apic_write(APIC_SPIV, value);
L
Linus Torvalds 已提交
1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461

	/*
	 * Set up LVT0, LVT1:
	 *
	 * set up through-local-APIC on the BP's LINT0. This is not
	 * strictly necessary in pure symmetric-IO mode, but sometimes
	 * we delegate interrupts to the 8259A.
	 */
	/*
	 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
	 */
	value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
1462
	if (!cpu && (pic_mode || !value)) {
L
Linus Torvalds 已提交
1463
		value = APIC_DM_EXTINT;
1464
		apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n", cpu);
L
Linus Torvalds 已提交
1465 1466
	} else {
		value = APIC_DM_EXTINT | APIC_LVT_MASKED;
1467
		apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n", cpu);
L
Linus Torvalds 已提交
1468
	}
1469
	apic_write(APIC_LVT0, value);
L
Linus Torvalds 已提交
1470 1471 1472 1473

	/*
	 * only the BP should see the LINT1 NMI signal, obviously.
	 */
1474
	if (!cpu)
L
Linus Torvalds 已提交
1475 1476 1477
		value = APIC_DM_NMI;
	else
		value = APIC_DM_NMI | APIC_LVT_MASKED;
1478 1479
	if (!lapic_is_integrated())		/* 82489DX */
		value |= APIC_LVT_LEVEL_TRIGGER;
1480
	apic_write(APIC_LVT1, value);
1481

1482 1483
#ifdef CONFIG_X86_MCE_INTEL
	/* Recheck CMCI information after local APIC is up on CPU #0 */
1484
	if (!cpu)
1485 1486
		cmci_recheck();
#endif
1487
}
L
Linus Torvalds 已提交
1488

1489
void end_local_APIC_setup(void)
1490 1491
{
	lapic_setup_esr();
1492 1493

#ifdef CONFIG_X86_32
1494 1495 1496 1497 1498 1499 1500
	{
		unsigned int value;
		/* Disable the local apic timer */
		value = apic_read(APIC_LVTT);
		value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
		apic_write(APIC_LVTT, value);
	}
1501 1502
#endif

1503
	apic_pm_activate();
1504 1505 1506 1507 1508
}

void __init bsp_end_local_APIC_setup(void)
{
	end_local_APIC_setup();
1509 1510 1511 1512 1513

	/*
	 * Now that local APIC setup is completed for BP, configure the fault
	 * handling for interrupt remapping.
	 */
1514
	irq_remap_enable_fault_handling();
1515

L
Linus Torvalds 已提交
1516 1517
}

Y
Yinghai Lu 已提交
1518
#ifdef CONFIG_X86_X2APIC
1519 1520 1521 1522 1523 1524 1525 1526 1527 1528
/*
 * Need to disable xapic and x2apic at the same time and then enable xapic mode
 */
static inline void __disable_x2apic(u64 msr)
{
	wrmsrl(MSR_IA32_APICBASE,
	       msr & ~(X2APIC_ENABLE | XAPIC_ENABLE));
	wrmsrl(MSR_IA32_APICBASE, msr & ~X2APIC_ENABLE);
}

1529
static __init void disable_x2apic(void)
1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545
{
	u64 msr;

	if (!cpu_has_x2apic)
		return;

	rdmsrl(MSR_IA32_APICBASE, msr);
	if (msr & X2APIC_ENABLE) {
		u32 x2apic_id = read_apic_id();

		if (x2apic_id >= 255)
			panic("Cannot disable x2apic, id: %08x\n", x2apic_id);

		pr_info("Disabling x2apic\n");
		__disable_x2apic(msr);

1546 1547 1548 1549 1550
		if (nox2apic) {
			clear_cpu_cap(&cpu_data(0), X86_FEATURE_X2APIC);
			setup_clear_cpu_cap(X86_FEATURE_X2APIC);
		}

1551 1552 1553 1554 1555 1556 1557
		x2apic_disabled = 1;
		x2apic_mode = 0;

		register_lapic_address(mp_lapic_addr);
	}
}

1558 1559
void check_x2apic(void)
{
1560
	if (x2apic_enabled()) {
1561
		pr_info("x2apic enabled by BIOS, switching to x2apic ops\n");
1562
		x2apic_preenabled = x2apic_mode = 1;
1563 1564 1565 1566 1567
	}
}

void enable_x2apic(void)
{
1568 1569 1570 1571 1572 1573 1574
	u64 msr;

	rdmsrl(MSR_IA32_APICBASE, msr);
	if (x2apic_disabled) {
		__disable_x2apic(msr);
		return;
	}
1575

1576
	if (!x2apic_mode)
Y
Yinghai Lu 已提交
1577 1578
		return;

1579
	if (!(msr & X2APIC_ENABLE)) {
1580
		printk_once(KERN_INFO "Enabling x2apic\n");
1581
		wrmsrl(MSR_IA32_APICBASE, msr | X2APIC_ENABLE);
1582 1583
	}
}
1584
#endif /* CONFIG_X86_X2APIC */
1585

1586
int __init enable_IR(void)
1587
{
1588
#ifdef CONFIG_IRQ_REMAP
1589
	if (!irq_remapping_supported()) {
1590
		pr_debug("intr-remapping not supported\n");
1591
		return -1;
1592 1593
	}

1594 1595 1596
	if (!x2apic_preenabled && skip_ioapic_setup) {
		pr_info("Skipped enabling intr-remap because of skipping "
			"io-apic setup\n");
1597
		return -1;
1598 1599
	}

1600
	return irq_remapping_enable();
1601
#endif
1602
	return -1;
1603 1604 1605 1606 1607 1608
}

void __init enable_IR_x2apic(void)
{
	unsigned long flags;
	int ret, x2apic_enabled = 0;
1609
	int hardware_init_ret;
1610

1611
	/* Make sure irq_remap_ops are initialized */
1612
	setup_irq_remapping_ops();
1613

1614
	hardware_init_ret = irq_remapping_prepare();
1615
	if (hardware_init_ret && !x2apic_supported())
Y
Yinghai Lu 已提交
1616
		return;
1617

1618
	ret = save_ioapic_entries();
1619
	if (ret) {
1620
		pr_info("Saving IO-APIC state failed: %d\n", ret);
1621
		return;
1622
	}
1623

1624
	local_irq_save(flags);
1625
	legacy_pic->mask_all();
1626
	mask_ioapic_entries();
1627

1628 1629 1630
	if (x2apic_preenabled && nox2apic)
		disable_x2apic();

1631
	if (hardware_init_ret)
1632
		ret = -1;
1633 1634 1635
	else
		ret = enable_IR();

1636
	if (!x2apic_supported())
1637
		goto skip_x2apic;
1638

1639
	if (ret < 0) {
1640 1641 1642
		/* IR is required if there is APIC ID > 255 even when running
		 * under KVM
		 */
1643
		if (max_physical_apicid > 255 ||
1644 1645 1646
		    !hypervisor_x2apic_available()) {
			if (x2apic_preenabled)
				disable_x2apic();
1647
			goto skip_x2apic;
1648
		}
1649 1650 1651 1652 1653 1654
		/*
		 * without IR all CPUs can be addressed by IOAPIC/MSI
		 * only in physical mode
		 */
		x2apic_force_phys();
	}
1655

1656 1657
	if (ret == IRQ_REMAP_XAPIC_MODE) {
		pr_info("x2apic not enabled, IRQ remapping is in xapic mode\n");
1658
		goto skip_x2apic;
1659
	}
1660

1661
	x2apic_enabled = 1;
1662

1663 1664
	if (x2apic_supported() && !x2apic_mode) {
		x2apic_mode = 1;
1665
		enable_x2apic();
1666
		pr_info("Enabled x2apic\n");
1667
	}
1668

1669
skip_x2apic:
1670
	if (ret < 0) /* IR enabling failed */
1671
		restore_ioapic_entries();
1672
	legacy_pic->restore_mask();
1673 1674
	local_irq_restore(flags);
}
1675

1676
#ifdef CONFIG_X86_64
L
Linus Torvalds 已提交
1677 1678 1679 1680
/*
 * Detect and enable local APICs on non-SMP boards.
 * Original code written by Keir Fraser.
 * On AMD64 we trust the BIOS - if it says no APIC it is likely
1681
 * not correctly set up (usually the APIC timer won't work etc.)
L
Linus Torvalds 已提交
1682
 */
1683
static int __init detect_init_APIC(void)
L
Linus Torvalds 已提交
1684 1685
{
	if (!cpu_has_apic) {
1686
		pr_info("No local APIC present\n");
L
Linus Torvalds 已提交
1687 1688 1689 1690 1691 1692
		return -1;
	}

	mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
	return 0;
}
1693
#else
1694

1695
static int __init apic_verify(void)
1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711
{
	u32 features, h, l;

	/*
	 * The APIC feature bit should now be enabled
	 * in `cpuid'
	 */
	features = cpuid_edx(1);
	if (!(features & (1 << X86_FEATURE_APIC))) {
		pr_warning("Could not enable APIC!\n");
		return -1;
	}
	set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
	mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;

	/* The BIOS may have set up the APIC at some other address */
1712 1713 1714 1715 1716
	if (boot_cpu_data.x86 >= 6) {
		rdmsr(MSR_IA32_APICBASE, l, h);
		if (l & MSR_IA32_APICBASE_ENABLE)
			mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
	}
1717 1718 1719 1720 1721

	pr_info("Found and enabled local APIC!\n");
	return 0;
}

1722
int __init apic_force_enable(unsigned long addr)
1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733
{
	u32 h, l;

	if (disable_apic)
		return -1;

	/*
	 * Some BIOSes disable the local APIC in the APIC_BASE
	 * MSR. This can only be done in software for Intel P6 or later
	 * and AMD K7 (Model > 1) or later.
	 */
1734 1735 1736 1737 1738 1739 1740 1741 1742
	if (boot_cpu_data.x86 >= 6) {
		rdmsr(MSR_IA32_APICBASE, l, h);
		if (!(l & MSR_IA32_APICBASE_ENABLE)) {
			pr_info("Local APIC disabled by BIOS -- reenabling.\n");
			l &= ~MSR_IA32_APICBASE_BASE;
			l |= MSR_IA32_APICBASE_ENABLE | addr;
			wrmsr(MSR_IA32_APICBASE, l, h);
			enabled_via_apicbase = 1;
		}
1743 1744 1745 1746
	}
	return apic_verify();
}

1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758
/*
 * Detect and initialize APIC
 */
static int __init detect_init_APIC(void)
{
	/* Disabled by kernel option? */
	if (disable_apic)
		return -1;

	switch (boot_cpu_data.x86_vendor) {
	case X86_VENDOR_AMD:
		if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
1759
		    (boot_cpu_data.x86 >= 15))
1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776
			break;
		goto no_apic;
	case X86_VENDOR_INTEL:
		if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
		    (boot_cpu_data.x86 == 5 && cpu_has_apic))
			break;
		goto no_apic;
	default:
		goto no_apic;
	}

	if (!cpu_has_apic) {
		/*
		 * Over-ride BIOS and try to enable the local APIC only if
		 * "lapic" specified.
		 */
		if (!force_enable_local_apic) {
1777 1778
			pr_info("Local APIC disabled by BIOS -- "
				"you can enable it with \"lapic\"\n");
1779 1780
			return -1;
		}
1781
		if (apic_force_enable(APIC_DEFAULT_PHYS_BASE))
1782 1783 1784 1785
			return -1;
	} else {
		if (apic_verify())
			return -1;
1786 1787 1788 1789 1790 1791 1792
	}

	apic_pm_activate();

	return 0;

no_apic:
1793
	pr_info("No local APIC present or hardware disabled\n");
1794 1795 1796
	return -1;
}
#endif
L
Linus Torvalds 已提交
1797

1798 1799 1800
/**
 * init_apic_mappings - initialize APIC mappings
 */
L
Linus Torvalds 已提交
1801 1802
void __init init_apic_mappings(void)
{
1803 1804
	unsigned int new_apicid;

1805
	if (x2apic_mode) {
1806
		boot_cpu_physical_apicid = read_apic_id();
1807 1808 1809
		return;
	}

1810
	/* If no local APIC can be found return early */
L
Linus Torvalds 已提交
1811
	if (!smp_found_config && detect_init_APIC()) {
1812 1813 1814 1815
		/* lets NOP'ify apic operations */
		pr_info("APIC: disable apic facility\n");
		apic_disable();
	} else {
L
Linus Torvalds 已提交
1816 1817
		apic_phys = mp_lapic_addr;

1818 1819 1820 1821
		/*
		 * acpi lapic path already maps that address in
		 * acpi_register_lapic_address()
		 */
1822
		if (!acpi_lapic && !smp_found_config)
1823
			register_lapic_address(apic_phys);
1824
	}
L
Linus Torvalds 已提交
1825 1826 1827 1828 1829

	/*
	 * Fetch the APIC ID of the BSP in case we have a
	 * default configuration (or the MP table is broken).
	 */
1830 1831 1832
	new_apicid = read_apic_id();
	if (boot_cpu_physical_apicid != new_apicid) {
		boot_cpu_physical_apicid = new_apicid;
1833 1834 1835 1836 1837 1838 1839
		/*
		 * yeah -- we lie about apic_version
		 * in case if apic was disabled via boot option
		 * but it's not a problem for SMP compiled kernel
		 * since smp_sanity_check is prepared for such a case
		 * and disable smp mode
		 */
1840 1841
		apic_version[new_apicid] =
			 GET_APIC_VERSION(apic_read(APIC_LVR));
1842
	}
L
Linus Torvalds 已提交
1843 1844
}

1845 1846 1847 1848
void __init register_lapic_address(unsigned long address)
{
	mp_lapic_addr = address;

1849 1850 1851 1852 1853
	if (!x2apic_mode) {
		set_fixmap_nocache(FIX_APIC_BASE, address);
		apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
			    APIC_BASE, mp_lapic_addr);
	}
1854 1855 1856 1857 1858 1859 1860
	if (boot_cpu_physical_apicid == -1U) {
		boot_cpu_physical_apicid  = read_apic_id();
		apic_version[boot_cpu_physical_apicid] =
			 GET_APIC_VERSION(apic_read(APIC_LVR));
	}
}

L
Linus Torvalds 已提交
1861
/*
1862 1863
 * This initializes the IO-APIC and APIC hardware if this is
 * a UP kernel.
L
Linus Torvalds 已提交
1864
 */
1865
int apic_version[MAX_LOCAL_APIC];
1866

1867
int __init APIC_init_uniprocessor(void)
L
Linus Torvalds 已提交
1868
{
1869
	if (disable_apic) {
1870
		pr_info("Apic disabled\n");
1871 1872
		return -1;
	}
J
Jan Beulich 已提交
1873
#ifdef CONFIG_X86_64
1874 1875
	if (!cpu_has_apic) {
		disable_apic = 1;
1876
		pr_info("Apic disabled by BIOS\n");
1877 1878
		return -1;
	}
Y
Yinghai Lu 已提交
1879 1880 1881 1882 1883 1884 1885 1886 1887
#else
	if (!smp_found_config && !cpu_has_apic)
		return -1;

	/*
	 * Complain if the BIOS pretends there is one.
	 */
	if (!cpu_has_apic &&
	    APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
1888 1889
		pr_err("BIOS bug, local APIC 0x%x not detected!...\n",
			boot_cpu_physical_apicid);
Y
Yinghai Lu 已提交
1890 1891 1892 1893
		return -1;
	}
#endif

1894
	default_setup_apic_routing();
1895

1896
	verify_local_APIC();
1897 1898
	connect_bsp_APIC();

Y
Yinghai Lu 已提交
1899
#ifdef CONFIG_X86_64
1900
	apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
Y
Yinghai Lu 已提交
1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911
#else
	/*
	 * Hack: In case of kdump, after a crash, kernel might be booting
	 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
	 * might be zero if read from MP tables. Get it from LAPIC.
	 */
# ifdef CONFIG_CRASH_DUMP
	boot_cpu_physical_apicid = read_apic_id();
# endif
#endif
	physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
1912
	setup_local_APIC();
L
Linus Torvalds 已提交
1913

1914
#ifdef CONFIG_X86_IO_APIC
1915 1916
	/*
	 * Now enable IO-APICs, actually call clear_IO_APIC
1917
	 * We need clear_IO_APIC before enabling error vector
1918 1919 1920
	 */
	if (!skip_ioapic_setup && nr_ioapics)
		enable_IO_APIC();
Y
Yinghai Lu 已提交
1921
#endif
1922

1923
	bsp_end_local_APIC_setup();
1924

Y
Yinghai Lu 已提交
1925
#ifdef CONFIG_X86_IO_APIC
1926 1927
	if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
		setup_IO_APIC();
1928
	else {
1929
		nr_ioapics = 0;
1930
	}
Y
Yinghai Lu 已提交
1931 1932
#endif

1933
	x86_init.timers.setup_percpu_clockev();
1934
	return 0;
L
Linus Torvalds 已提交
1935 1936 1937
}

/*
1938
 * Local APIC interrupts
L
Linus Torvalds 已提交
1939 1940
 */

1941 1942 1943
/*
 * This interrupt should _never_ happen with our APIC/SMP architecture
 */
1944
static inline void __smp_spurious_interrupt(void)
L
Linus Torvalds 已提交
1945
{
1946 1947
	u32 v;

L
Linus Torvalds 已提交
1948
	/*
1949 1950 1951
	 * Check if this really is a spurious interrupt and ACK it
	 * if it is a vectored one.  Just in case...
	 * Spurious interrupts should not be ACKed.
L
Linus Torvalds 已提交
1952
	 */
1953 1954 1955
	v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
	if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
		ack_APIC_irq();
1956

1957 1958
	inc_irq_stat(irq_spurious_count);

1959
	/* see sw-dev-man vol 3, chapter 7.4.13.5 */
1960 1961
	pr_info("spurious APIC interrupt on CPU#%d, "
		"should never happen.\n", smp_processor_id());
1962 1963
}

1964
__visible void smp_spurious_interrupt(struct pt_regs *regs)
1965 1966 1967 1968
{
	entering_irq();
	__smp_spurious_interrupt();
	exiting_irq();
1969
}
L
Linus Torvalds 已提交
1970

1971
__visible void smp_trace_spurious_interrupt(struct pt_regs *regs)
1972 1973 1974 1975 1976 1977
{
	entering_irq();
	trace_spurious_apic_entry(SPURIOUS_APIC_VECTOR);
	__smp_spurious_interrupt();
	trace_spurious_apic_exit(SPURIOUS_APIC_VECTOR);
	exiting_irq();
1978
}
L
Linus Torvalds 已提交
1979

1980 1981 1982
/*
 * This interrupt should never happen with our APIC/SMP architecture
 */
1983
static inline void __smp_error_interrupt(struct pt_regs *regs)
1984
{
1985
	u32 v;
1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996
	u32 i = 0;
	static const char * const error_interrupt_reason[] = {
		"Send CS error",		/* APIC Error Bit 0 */
		"Receive CS error",		/* APIC Error Bit 1 */
		"Send accept error",		/* APIC Error Bit 2 */
		"Receive accept error",		/* APIC Error Bit 3 */
		"Redirectable IPI",		/* APIC Error Bit 4 */
		"Send illegal vector",		/* APIC Error Bit 5 */
		"Received illegal vector",	/* APIC Error Bit 6 */
		"Illegal register address",	/* APIC Error Bit 7 */
	};
L
Linus Torvalds 已提交
1997

1998
	/* First tickle the hardware, only then report what went on. -- REW */
1999 2000
	if (lapic_get_maxlvt() > 3)	/* Due to the Pentium erratum 3AP. */
		apic_write(APIC_ESR, 0);
2001
	v = apic_read(APIC_ESR);
2002 2003
	ack_APIC_irq();
	atomic_inc(&irq_err_count);
2004

2005 2006
	apic_printk(APIC_DEBUG, KERN_DEBUG "APIC error on CPU%d: %02x",
		    smp_processor_id(), v);
2007

2008 2009 2010
	v &= 0xff;
	while (v) {
		if (v & 0x1)
2011 2012
			apic_printk(APIC_DEBUG, KERN_CONT " : %s", error_interrupt_reason[i]);
		i++;
2013
		v >>= 1;
2014
	}
2015 2016 2017

	apic_printk(APIC_DEBUG, KERN_CONT "\n");

2018 2019
}

2020
__visible void smp_error_interrupt(struct pt_regs *regs)
2021 2022 2023 2024
{
	entering_irq();
	__smp_error_interrupt(regs);
	exiting_irq();
L
Linus Torvalds 已提交
2025 2026
}

2027
__visible void smp_trace_error_interrupt(struct pt_regs *regs)
2028 2029 2030 2031 2032 2033
{
	entering_irq();
	trace_error_apic_entry(ERROR_APIC_VECTOR);
	__smp_error_interrupt(regs);
	trace_error_apic_exit(ERROR_APIC_VECTOR);
	exiting_irq();
L
Linus Torvalds 已提交
2034 2035
}

2036
/**
2037 2038
 * connect_bsp_APIC - attach the APIC to the interrupt system
 */
2039 2040
void __init connect_bsp_APIC(void)
{
2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052
#ifdef CONFIG_X86_32
	if (pic_mode) {
		/*
		 * Do not trust the local APIC being empty at bootup.
		 */
		clear_local_APIC();
		/*
		 * PIC mode, enable APIC mode in the IMCR, i.e.  connect BSP's
		 * local APIC to INT and NMI lines.
		 */
		apic_printk(APIC_VERBOSE, "leaving PIC mode, "
				"enabling APIC mode.\n");
2053
		imcr_pic_to_apic();
2054 2055
	}
#endif
2056 2057
	if (apic->enable_apic_mode)
		apic->enable_apic_mode();
2058 2059
}

2060 2061 2062 2063 2064 2065 2066
/**
 * disconnect_bsp_APIC - detach the APIC from the interrupt system
 * @virt_wire_setup:	indicates, whether virtual wire mode is selected
 *
 * Virtual wire mode is necessary to deliver legacy interrupts even when the
 * APIC is disabled.
 */
2067
void disconnect_bsp_APIC(int virt_wire_setup)
L
Linus Torvalds 已提交
2068
{
2069 2070
	unsigned int value;

2071 2072 2073 2074 2075 2076 2077 2078 2079 2080
#ifdef CONFIG_X86_32
	if (pic_mode) {
		/*
		 * Put the board back into PIC mode (has an effect only on
		 * certain older boards).  Note that APIC interrupts, including
		 * IPIs, won't work beyond this point!  The only exception are
		 * INIT IPIs.
		 */
		apic_printk(APIC_VERBOSE, "disabling APIC mode, "
				"entering PIC mode.\n");
2081
		imcr_apic_to_pic();
2082 2083 2084 2085
		return;
	}
#endif

2086
	/* Go back to Virtual Wire compatibility mode */
L
Linus Torvalds 已提交
2087

2088 2089 2090 2091 2092 2093
	/* For the spurious interrupt use vector F, and enable it */
	value = apic_read(APIC_SPIV);
	value &= ~APIC_VECTOR_MASK;
	value |= APIC_SPIV_APIC_ENABLED;
	value |= 0xf;
	apic_write(APIC_SPIV, value);
T
Thomas Gleixner 已提交
2094

2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110
	if (!virt_wire_setup) {
		/*
		 * For LVT0 make it edge triggered, active high,
		 * external and enabled
		 */
		value = apic_read(APIC_LVT0);
		value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
			APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
			APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
		value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
		value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
		apic_write(APIC_LVT0, value);
	} else {
		/* Disable LVT0 */
		apic_write(APIC_LVT0, APIC_LVT_MASKED);
	}
T
Thomas Gleixner 已提交
2111

2112 2113 2114 2115
	/*
	 * For LVT1 make it edge triggered, active high,
	 * nmi and enabled
	 */
2116 2117 2118 2119 2120 2121 2122
	value = apic_read(APIC_LVT1);
	value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
			APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
			APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
	value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
	value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
	apic_write(APIC_LVT1, value);
L
Linus Torvalds 已提交
2123 2124
}

2125
int generic_processor_info(int apicid, int version)
2126
{
2127 2128 2129 2130
	int cpu, max = nr_cpu_ids;
	bool boot_cpu_detected = physid_isset(boot_cpu_physical_apicid,
				phys_cpu_present_map);

2131 2132 2133 2134
	/*
	 * boot_cpu_physical_apicid is designed to have the apicid
	 * returned by read_apic_id(), i.e, the apicid of the
	 * currently booting-up processor. However, on some platforms,
2135
	 * it is temporarily modified by the apicid reported as BSP
2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154
	 * through MP table. Concretely:
	 *
	 * - arch/x86/kernel/mpparse.c: MP_processor_info()
	 * - arch/x86/mm/amdtopology.c: amd_numa_init()
	 *
	 * This function is executed with the modified
	 * boot_cpu_physical_apicid. So, disabled_cpu_apicid kernel
	 * parameter doesn't work to disable APs on kdump 2nd kernel.
	 *
	 * Since fixing handling of boot_cpu_physical_apicid requires
	 * another discussion and tests on each platform, we leave it
	 * for now and here we use read_apic_id() directly in this
	 * function, generic_processor_info().
	 */
	if (disabled_cpu_apicid != BAD_APICID &&
	    disabled_cpu_apicid != read_apic_id() &&
	    disabled_cpu_apicid == apicid) {
		int thiscpu = num_processors + disabled_cpus;

2155
		pr_warning("APIC: Disabling requested cpu."
2156 2157 2158 2159 2160 2161 2162
			   " Processor %d/0x%x ignored.\n",
			   thiscpu, apicid);

		disabled_cpus++;
		return -ENODEV;
	}

2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176
	/*
	 * If boot cpu has not been detected yet, then only allow upto
	 * nr_cpu_ids - 1 processors and keep one slot free for boot cpu
	 */
	if (!boot_cpu_detected && num_processors >= nr_cpu_ids - 1 &&
	    apicid != boot_cpu_physical_apicid) {
		int thiscpu = max + disabled_cpus - 1;

		pr_warning(
			"ACPI: NR_CPUS/possible_cpus limit of %i almost"
			" reached. Keeping one slot for boot cpu."
			"  Processor %d/0x%x ignored.\n", max, thiscpu, apicid);

		disabled_cpus++;
2177
		return -ENODEV;
2178
	}
2179

2180 2181 2182 2183 2184 2185 2186 2187
	if (num_processors >= nr_cpu_ids) {
		int thiscpu = max + disabled_cpus;

		pr_warning(
			"ACPI: NR_CPUS/possible_cpus limit of %i reached."
			"  Processor %d/0x%x ignored.\n", max, thiscpu, apicid);

		disabled_cpus++;
2188
		return -EINVAL;
2189 2190 2191 2192 2193 2194 2195 2196
	}

	num_processors++;
	if (apicid == boot_cpu_physical_apicid) {
		/*
		 * x86_bios_cpu_apicid is required to have processors listed
		 * in same order as logical cpu numbers. Hence the first
		 * entry is BSP, and so on.
2197 2198
		 * boot_cpu_init() already hold bit 0 in cpu_present_mask
		 * for BSP.
2199 2200
		 */
		cpu = 0;
2201 2202 2203 2204 2205 2206 2207 2208 2209 2210
	} else
		cpu = cpumask_next_zero(-1, cpu_present_mask);

	/*
	 * Validate version
	 */
	if (version == 0x0) {
		pr_warning("BIOS bug: APIC version is 0 for CPU %d/0x%x, fixing up to 0x10\n",
			   cpu, apicid);
		version = 0x10;
2211
	}
2212 2213 2214 2215 2216 2217 2218 2219
	apic_version[apicid] = version;

	if (version != apic_version[boot_cpu_physical_apicid]) {
		pr_warning("BIOS bug: APIC version mismatch, boot CPU: %x, CPU %d: version %x\n",
			apic_version[boot_cpu_physical_apicid], cpu, version);
	}

	physid_set(apicid, phys_cpu_present_map);
2220 2221 2222
	if (apicid > max_physical_apicid)
		max_physical_apicid = apicid;

2223
#if defined(CONFIG_SMP) || defined(CONFIG_X86_64)
2224 2225
	early_per_cpu(x86_cpu_to_apicid, cpu) = apicid;
	early_per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
2226
#endif
2227 2228 2229 2230
#ifdef CONFIG_X86_32
	early_per_cpu(x86_cpu_to_logical_apicid, cpu) =
		apic->x86_32_early_logical_apicid(cpu);
#endif
2231 2232
	set_cpu_possible(cpu, true);
	set_cpu_present(cpu, true);
2233 2234

	return cpu;
2235 2236
}

2237 2238 2239 2240
int hard_smp_processor_id(void)
{
	return read_apic_id();
}
I
Ingo Molnar 已提交
2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251

void default_init_apic_ldr(void)
{
	unsigned long val;

	apic_write(APIC_DFR, APIC_DFR_VALUE);
	val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
	val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id());
	apic_write(APIC_LDR, val);
}

2252 2253 2254
int default_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
				   const struct cpumask *andmask,
				   unsigned int *apicid)
2255
{
2256
	unsigned int cpu;
2257 2258 2259 2260 2261

	for_each_cpu_and(cpu, cpumask, andmask) {
		if (cpumask_test_cpu(cpu, cpu_online_mask))
			break;
	}
2262

2263
	if (likely(cpu < nr_cpu_ids)) {
2264 2265 2266
		*apicid = per_cpu(x86_cpu_to_apicid, cpu);
		return 0;
	}
2267 2268

	return -EINVAL;
2269 2270
}

2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287
/*
 * Override the generic EOI implementation with an optimized version.
 * Only called during early boot when only one CPU is active and with
 * interrupts disabled, so we know this does not race with actual APIC driver
 * use.
 */
void __init apic_set_eoi_write(void (*eoi_write)(u32 reg, u32 v))
{
	struct apic **drv;

	for (drv = __apicdrivers; drv < __apicdrivers_end; drv++) {
		/* Should happen once for each apic */
		WARN_ON((*drv)->eoi_write == eoi_write);
		(*drv)->eoi_write = eoi_write;
	}
}

2288
/*
2289
 * Power management
2290
 */
2291 2292 2293
#ifdef CONFIG_PM

static struct {
2294 2295 2296 2297 2298
	/*
	 * 'active' is true if the local APIC was enabled by us and
	 * not the BIOS; this signifies that we are also responsible
	 * for disabling it before entering apm/acpi suspend
	 */
2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315
	int active;
	/* r/w apic fields */
	unsigned int apic_id;
	unsigned int apic_taskpri;
	unsigned int apic_ldr;
	unsigned int apic_dfr;
	unsigned int apic_spiv;
	unsigned int apic_lvtt;
	unsigned int apic_lvtpc;
	unsigned int apic_lvt0;
	unsigned int apic_lvt1;
	unsigned int apic_lvterr;
	unsigned int apic_tmict;
	unsigned int apic_tdcr;
	unsigned int apic_thmr;
} apic_pm_state;

2316
static int lapic_suspend(void)
2317 2318 2319
{
	unsigned long flags;
	int maxlvt;
2320

2321 2322
	if (!apic_pm_state.active)
		return 0;
2323

2324
	maxlvt = lapic_get_maxlvt();
2325

2326
	apic_pm_state.apic_id = apic_read(APIC_ID);
2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338
	apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
	apic_pm_state.apic_ldr = apic_read(APIC_LDR);
	apic_pm_state.apic_dfr = apic_read(APIC_DFR);
	apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
	apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
	if (maxlvt >= 4)
		apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
	apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
	apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
	apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
	apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
	apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
2339
#ifdef CONFIG_X86_THERMAL_VECTOR
2340 2341 2342
	if (maxlvt >= 5)
		apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
#endif
2343

2344 2345
	local_irq_save(flags);
	disable_local_APIC();
2346

2347
	irq_remapping_disable();
2348

2349 2350
	local_irq_restore(flags);
	return 0;
L
Linus Torvalds 已提交
2351 2352
}

2353
static void lapic_resume(void)
L
Linus Torvalds 已提交
2354
{
2355 2356
	unsigned int l, h;
	unsigned long flags;
2357
	int maxlvt;
2358

2359
	if (!apic_pm_state.active)
2360
		return;
2361

2362
	local_irq_save(flags);
2363 2364 2365 2366 2367 2368 2369 2370 2371

	/*
	 * IO-APIC and PIC have their own resume routines.
	 * We just mask them here to make sure the interrupt
	 * subsystem is completely quiet while we enable x2apic
	 * and interrupt-remapping.
	 */
	mask_ioapic_entries();
	legacy_pic->mask_all();
C
Cyrill Gorcunov 已提交
2372

2373
	if (x2apic_mode)
C
Cyrill Gorcunov 已提交
2374
		enable_x2apic();
2375
	else {
C
Cyrill Gorcunov 已提交
2376 2377 2378 2379 2380 2381
		/*
		 * Make sure the APICBASE points to the right address
		 *
		 * FIXME! This will be wrong if we ever support suspend on
		 * SMP! We'll need to do this as part of the CPU restore!
		 */
2382 2383 2384 2385 2386 2387
		if (boot_cpu_data.x86 >= 6) {
			rdmsr(MSR_IA32_APICBASE, l, h);
			l &= ~MSR_IA32_APICBASE_BASE;
			l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
			wrmsr(MSR_IA32_APICBASE, l, h);
		}
2388
	}
2389

2390
	maxlvt = lapic_get_maxlvt();
2391 2392 2393 2394 2395 2396 2397 2398
	apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
	apic_write(APIC_ID, apic_pm_state.apic_id);
	apic_write(APIC_DFR, apic_pm_state.apic_dfr);
	apic_write(APIC_LDR, apic_pm_state.apic_ldr);
	apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
	apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
	apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
	apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
2399
#if defined(CONFIG_X86_MCE_INTEL)
2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412
	if (maxlvt >= 5)
		apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
#endif
	if (maxlvt >= 4)
		apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
	apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
	apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
	apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
	apic_write(APIC_ESR, 0);
	apic_read(APIC_ESR);
	apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
	apic_write(APIC_ESR, 0);
	apic_read(APIC_ESR);
C
Cyrill Gorcunov 已提交
2413

2414
	irq_remapping_reenable(x2apic_mode);
2415

2416 2417
	local_irq_restore(flags);
}
T
Thomas Gleixner 已提交
2418

2419 2420 2421 2422 2423
/*
 * This device has no shutdown method - fully functioning local APICs
 * are needed on every CPU up until machine_halt/restart/poweroff.
 */

2424
static struct syscore_ops lapic_syscore_ops = {
2425 2426 2427
	.resume		= lapic_resume,
	.suspend	= lapic_suspend,
};
T
Thomas Gleixner 已提交
2428

2429
static void apic_pm_activate(void)
2430 2431
{
	apic_pm_state.active = 1;
L
Linus Torvalds 已提交
2432 2433
}

2434
static int __init init_lapic_sysfs(void)
L
Linus Torvalds 已提交
2435
{
2436
	/* XXX: remove suspend/resume procs if !apic_pm_state.active? */
2437 2438
	if (cpu_has_apic)
		register_syscore_ops(&lapic_syscore_ops);
H
Hiroshi Shimamoto 已提交
2439

2440
	return 0;
L
Linus Torvalds 已提交
2441
}
2442 2443 2444

/* local apic needs to resume before other devices access its registers. */
core_initcall(init_lapic_sysfs);
2445 2446 2447 2448 2449 2450

#else	/* CONFIG_PM */

static void apic_pm_activate(void) { }

#endif	/* CONFIG_PM */
L
Linus Torvalds 已提交
2451

Y
Yinghai Lu 已提交
2452
#ifdef CONFIG_X86_64
2453

2454
static int apic_cluster_num(void)
L
Linus Torvalds 已提交
2455 2456 2457
{
	int i, clusters, zeros;
	unsigned id;
2458
	u16 *bios_cpu_apicid;
L
Linus Torvalds 已提交
2459 2460
	DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);

2461
	bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
2462
	bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
L
Linus Torvalds 已提交
2463

2464
	for (i = 0; i < nr_cpu_ids; i++) {
2465
		/* are we being called early in kernel startup? */
2466 2467
		if (bios_cpu_apicid) {
			id = bios_cpu_apicid[i];
2468
		} else if (i < nr_cpu_ids) {
2469 2470 2471 2472
			if (cpu_present(i))
				id = per_cpu(x86_bios_cpu_apicid, i);
			else
				continue;
2473
		} else
2474 2475
			break;

L
Linus Torvalds 已提交
2476 2477 2478 2479 2480 2481
		if (id != BAD_APICID)
			__set_bit(APIC_CLUSTERID(id), clustermap);
	}

	/* Problem:  Partially populated chassis may not have CPUs in some of
	 * the APIC clusters they have been allocated.  Only present CPUs have
2482 2483 2484
	 * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
	 * Since clusters are allocated sequentially, count zeros only if
	 * they are bounded by ones.
L
Linus Torvalds 已提交
2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495
	 */
	clusters = 0;
	zeros = 0;
	for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
		if (test_bit(i, clustermap)) {
			clusters += 1 + zeros;
			zeros = 0;
		} else
			++zeros;
	}

2496 2497 2498
	return clusters;
}

2499 2500
static int multi_checked;
static int multi;
2501

2502
static int set_multi(const struct dmi_system_id *d)
2503 2504 2505
{
	if (multi)
		return 0;
C
Cyrill Gorcunov 已提交
2506
	pr_info("APIC: %s detected, Multi Chassis\n", d->ident);
2507 2508 2509 2510
	multi = 1;
	return 0;
}

2511
static const struct dmi_system_id multi_dmi_table[] = {
2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522
	{
		.callback = set_multi,
		.ident = "IBM System Summit2",
		.matches = {
			DMI_MATCH(DMI_SYS_VENDOR, "IBM"),
			DMI_MATCH(DMI_PRODUCT_NAME, "Summit2"),
		},
	},
	{}
};

2523
static void dmi_check_multi(void)
2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539
{
	if (multi_checked)
		return;

	dmi_check_system(multi_dmi_table);
	multi_checked = 1;
}

/*
 * apic_is_clustered_box() -- Check if we can expect good TSC
 *
 * Thus far, the major user of this is IBM's Summit2 series:
 * Clustered boxes may have unsynced TSC problems if they are
 * multi-chassis.
 * Use DMI to check them
 */
2540
int apic_is_clustered_box(void)
2541 2542 2543
{
	dmi_check_multi();
	if (multi)
2544 2545
		return 1;

2546 2547 2548
	if (!is_vsmp_box())
		return 0;

L
Linus Torvalds 已提交
2549
	/*
2550 2551
	 * ScaleMP vSMPowered boxes have one cluster per board and TSCs are
	 * not guaranteed to be synced between boards
L
Linus Torvalds 已提交
2552
	 */
2553 2554 2555 2556
	if (apic_cluster_num() > 1)
		return 1;

	return 0;
L
Linus Torvalds 已提交
2557
}
Y
Yinghai Lu 已提交
2558
#endif
L
Linus Torvalds 已提交
2559 2560

/*
2561
 * APIC command line parameters
L
Linus Torvalds 已提交
2562
 */
2563
static int __init setup_disableapic(char *arg)
2564
{
L
Linus Torvalds 已提交
2565
	disable_apic = 1;
2566
	setup_clear_cpu_cap(X86_FEATURE_APIC);
2567 2568 2569
	return 0;
}
early_param("disableapic", setup_disableapic);
L
Linus Torvalds 已提交
2570

2571
/* same as disableapic, for compatibility */
2572
static int __init setup_nolapic(char *arg)
2573
{
2574
	return setup_disableapic(arg);
2575
}
2576
early_param("nolapic", setup_nolapic);
L
Linus Torvalds 已提交
2577

2578 2579 2580 2581 2582 2583 2584
static int __init parse_lapic_timer_c2_ok(char *arg)
{
	local_apic_timer_c2_ok = 1;
	return 0;
}
early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);

2585
static int __init parse_disable_apic_timer(char *arg)
2586
{
L
Linus Torvalds 已提交
2587
	disable_apic_timer = 1;
2588
	return 0;
2589
}
2590 2591 2592 2593 2594 2595
early_param("noapictimer", parse_disable_apic_timer);

static int __init parse_nolapic_timer(char *arg)
{
	disable_apic_timer = 1;
	return 0;
2596
}
2597
early_param("nolapic_timer", parse_nolapic_timer);
2598

2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613
static int __init apic_set_verbosity(char *arg)
{
	if (!arg)  {
#ifdef CONFIG_X86_64
		skip_ioapic_setup = 0;
		return 0;
#endif
		return -EINVAL;
	}

	if (strcmp("debug", arg) == 0)
		apic_verbosity = APIC_DEBUG;
	else if (strcmp("verbose", arg) == 0)
		apic_verbosity = APIC_VERBOSE;
	else {
2614
		pr_warning("APIC Verbosity level %s not recognised"
2615 2616 2617 2618 2619 2620 2621 2622
			" use apic=verbose or apic=debug\n", arg);
		return -EINVAL;
	}

	return 0;
}
early_param("apic", apic_set_verbosity);

2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640
static int __init lapic_insert_resource(void)
{
	if (!apic_phys)
		return -1;

	/* Put local APIC into the resource map. */
	lapic_resource.start = apic_phys;
	lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
	insert_resource(&iomem_resource, &lapic_resource);

	return 0;
}

/*
 * need call insert after e820_reserve_resources()
 * that is using request_resource
 */
late_initcall(lapic_insert_resource);
2641 2642 2643 2644 2645 2646 2647 2648 2649

static int __init apic_set_disabled_cpu_apicid(char *arg)
{
	if (!arg || !get_option(&arg, &disabled_cpu_apicid))
		return -EINVAL;

	return 0;
}
early_param("disable_cpu_apicid", apic_set_disabled_cpu_apicid);