apic.c 53.6 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *	Local APIC handling, local APIC timers
 *
I
Ingo Molnar 已提交
4
 *	(c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively.
 *	Maciej W. Rozycki	:	Various updates and fixes.
 *	Mikael Pettersson	:	Power Management for UP-APIC.
 *	Pavel Machek and
 *	Mikael Pettersson	:	PM converted to driver model.
 */

#include <linux/kernel_stat.h>
I
Ingo Molnar 已提交
18
#include <linux/mc146818rtc.h>
19
#include <linux/acpi_pmtmr.h>
I
Ingo Molnar 已提交
20 21 22 23 24
#include <linux/clockchips.h>
#include <linux/interrupt.h>
#include <linux/bootmem.h>
#include <linux/ftrace.h>
#include <linux/ioport.h>
H
Hiroshi Shimamoto 已提交
25
#include <linux/module.h>
I
Ingo Molnar 已提交
26 27 28
#include <linux/sysdev.h>
#include <linux/delay.h>
#include <linux/timex.h>
29
#include <linux/dmar.h>
I
Ingo Molnar 已提交
30 31 32
#include <linux/init.h>
#include <linux/cpu.h>
#include <linux/dmi.h>
33
#include <linux/nmi.h>
I
Ingo Molnar 已提交
34 35
#include <linux/smp.h>
#include <linux/mm.h>
L
Linus Torvalds 已提交
36 37 38 39

#include <asm/pgalloc.h>
#include <asm/atomic.h>
#include <asm/mpspec.h>
Y
Yinghai Lu 已提交
40
#include <asm/i8253.h>
I
Ingo Molnar 已提交
41
#include <asm/i8259.h>
42
#include <asm/proto.h>
43
#include <asm/apic.h>
I
Ingo Molnar 已提交
44 45 46 47
#include <asm/desc.h>
#include <asm/hpet.h>
#include <asm/idle.h>
#include <asm/mtrr.h>
48
#include <asm/smp.h>
49
#include <asm/mce.h>
L
Linus Torvalds 已提交
50

B
Brian Gerst 已提交
51
unsigned int num_processors;
52

B
Brian Gerst 已提交
53
unsigned disabled_cpus __cpuinitdata;
54

B
Brian Gerst 已提交
55 56
/* Processor that is doing the boot up */
unsigned int boot_cpu_physical_apicid = -1U;
57

58
/*
59 60 61 62 63 64 65
 * The highest APIC ID seen during enumeration.
 *
 * This determines the messaging protocol we can use: if all APIC IDs
 * are in the 0 ... 7 range, then we can use logical addressing which
 * has some performance advantages (better broadcasting).
 *
 * If there's an APIC ID above 8, we use physical addressing.
66
 */
B
Brian Gerst 已提交
67
unsigned int max_physical_apicid;
68

69
/*
70
 * Bitmask of physically existing CPUs:
71
 */
B
Brian Gerst 已提交
72 73 74 75 76 77 78 79 80
physid_mask_t phys_cpu_present_map;

/*
 * Map cpu index to physical APIC ID
 */
DEFINE_EARLY_PER_CPU(u16, x86_cpu_to_apicid, BAD_APICID);
DEFINE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid, BAD_APICID);
EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid);
EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
81

Y
Yinghai Lu 已提交
82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97
#ifdef CONFIG_X86_32
/*
 * Knob to control our willingness to enable the local APIC.
 *
 * +1=force-enable
 */
static int force_enable_local_apic;
/*
 * APIC command line parameters
 */
static int __init parse_lapic(char *arg)
{
	force_enable_local_apic = 1;
	return 0;
}
early_param("lapic", parse_lapic);
Y
Yinghai Lu 已提交
98 99 100
/* Local APIC was disabled by the BIOS and enabled by the kernel */
static int enabled_via_apicbase;

Y
Yinghai Lu 已提交
101 102 103
#endif

#ifdef CONFIG_X86_64
104
static int apic_calibrate_pmtmr __initdata;
Y
Yinghai Lu 已提交
105 106 107 108 109 110 111 112 113
static __init int setup_apicpmtimer(char *s)
{
	apic_calibrate_pmtmr = 1;
	notsc_setup(NULL);
	return 0;
}
__setup("apicpmtimer", setup_apicpmtimer);
#endif

Y
Yinghai Lu 已提交
114
#ifdef CONFIG_X86_X2APIC
115
int x2apic;
116
/* x2apic enabled before OS handover */
117 118
static int x2apic_preenabled;
static int disable_x2apic;
Y
Yinghai Lu 已提交
119 120 121 122 123 124 125 126
static __init int setup_nox2apic(char *str)
{
	disable_x2apic = 1;
	setup_clear_cpu_cap(X86_FEATURE_X2APIC);
	return 0;
}
early_param("nox2apic", setup_nox2apic);
#endif
L
Linus Torvalds 已提交
127

Y
Yinghai Lu 已提交
128 129 130 131
unsigned long mp_lapic_addr;
int disable_apic;
/* Disable local APIC timer from the kernel commandline or via dmi quirk */
static int disable_apic_timer __cpuinitdata;
H
Hiroshi Shimamoto 已提交
132
/* Local APIC timer works in C2 */
133 134 135
int local_apic_timer_c2_ok;
EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);

Y
Yinghai Lu 已提交
136 137
int first_system_vector = 0xfe;

H
Hiroshi Shimamoto 已提交
138 139 140
/*
 * Debug level, exported for io_apic.c
 */
141
unsigned int apic_verbosity;
H
Hiroshi Shimamoto 已提交
142

143 144
int pic_mode;

A
Alexey Starikovskiy 已提交
145 146 147
/* Have we found an MP table */
int smp_found_config;

148 149 150 151 152
static struct resource lapic_resource = {
	.name = "Local APIC",
	.flags = IORESOURCE_MEM | IORESOURCE_BUSY,
};

153 154
static unsigned int calibration_result;

155 156 157 158
static int lapic_next_event(unsigned long delta,
			    struct clock_event_device *evt);
static void lapic_timer_setup(enum clock_event_mode mode,
			      struct clock_event_device *evt);
159
static void lapic_timer_broadcast(const struct cpumask *mask);
160
static void apic_pm_activate(void);
161

162 163 164
/*
 * The local apic timer can be used for any function which is CPU local.
 */
165 166 167 168 169 170 171 172 173 174 175 176 177
static struct clock_event_device lapic_clockevent = {
	.name		= "lapic",
	.features	= CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
			| CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
	.shift		= 32,
	.set_mode	= lapic_timer_setup,
	.set_next_event	= lapic_next_event,
	.broadcast	= lapic_timer_broadcast,
	.rating		= 100,
	.irq		= -1,
};
static DEFINE_PER_CPU(struct clock_event_device, lapic_events);

178 179
static unsigned long apic_phys;

180 181 182 183
/*
 * Get the LAPIC version
 */
static inline int lapic_get_version(void)
184
{
185
	return GET_APIC_VERSION(apic_read(APIC_LVR));
186 187
}

188
/*
189
 * Check, if the APIC is integrated or a separate chip
190 191
 */
static inline int lapic_is_integrated(void)
192
{
193
#ifdef CONFIG_X86_64
194
	return 1;
195 196 197
#else
	return APIC_INTEGRATED(lapic_get_version());
#endif
198 199 200
}

/*
201
 * Check, whether this is a modern or a first generation APIC
202
 */
203
static int modern_apic(void)
204
{
205 206 207 208 209
	/* AMD systems use old APIC versions, so check the CPU */
	if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
	    boot_cpu_data.x86 >= 0xf)
		return 1;
	return lapic_get_version() >= 0x14;
210 211
}

Y
Yinghai Lu 已提交
212
void native_apic_wait_icr_idle(void)
213 214 215 216 217
{
	while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
		cpu_relax();
}

Y
Yinghai Lu 已提交
218
u32 native_safe_apic_wait_icr_idle(void)
219
{
220
	u32 send_status;
221 222 223 224 225 226 227 228 229 230 231 232 233
	int timeout;

	timeout = 0;
	do {
		send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
		if (!send_status)
			break;
		udelay(100);
	} while (timeout++ < 1000);

	return send_status;
}

Y
Yinghai Lu 已提交
234
void native_apic_icr_write(u32 low, u32 id)
235
{
236
	apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
237 238 239
	apic_write(APIC_ICR, low);
}

Y
Yinghai Lu 已提交
240
u64 native_apic_icr_read(void)
241 242 243 244 245 246
{
	u32 icr1, icr2;

	icr2 = apic_read(APIC_ICR2);
	icr1 = apic_read(APIC_ICR);

247
	return icr1 | ((u64)icr2 << 32);
248 249
}

250 251 252
/**
 * enable_NMI_through_LVT0 - enable NMI through local vector table 0
 */
253
void __cpuinit enable_NMI_through_LVT0(void)
L
Linus Torvalds 已提交
254
{
255
	unsigned int v;
256 257 258

	/* unmask and set to NMI */
	v = APIC_DM_NMI;
259 260 261 262 263

	/* Level triggered for 82489DX (32bit mode) */
	if (!lapic_is_integrated())
		v |= APIC_LVT_LEVEL_TRIGGER;

264
	apic_write(APIC_LVT0, v);
L
Linus Torvalds 已提交
265 266
}

267 268 269 270 271 272 273 274 275 276
#ifdef CONFIG_X86_32
/**
 * get_physical_broadcast - Get number of physical broadcast IDs
 */
int get_physical_broadcast(void)
{
	return modern_apic() ? 0xff : 0xf;
}
#endif

277 278 279
/**
 * lapic_get_maxlvt - get the maximum number of local vector table entries
 */
280
int lapic_get_maxlvt(void)
L
Linus Torvalds 已提交
281
{
282
	unsigned int v;
L
Linus Torvalds 已提交
283 284

	v = apic_read(APIC_LVR);
285 286 287 288 289
	/*
	 * - we always have APIC integrated on 64bit mode
	 * - 82489DXs do not report # of LVT entries
	 */
	return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
L
Linus Torvalds 已提交
290 291
}

292 293 294 295
/*
 * Local APIC timer
 */

296 297
/* Clock divisor */
#define APIC_DIVISOR 16
298

299 300 301 302 303 304 305 306 307 308 309
/*
 * This function sets up the local APIC timer, with a timeout of
 * 'clocks' APIC bus clock. During calibration we actually call
 * this function twice on the boot CPU, once with a bogus timeout
 * value, second time for real. The other (noncalibrating) CPUs
 * call this function only once, with the real, calibrated value.
 *
 * We do reads before writes even if unnecessary, to get around the
 * P5 APIC double write bug.
 */
static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
L
Linus Torvalds 已提交
310
{
311
	unsigned int lvtt_value, tmp_value;
L
Linus Torvalds 已提交
312

313 314 315
	lvtt_value = LOCAL_TIMER_VECTOR;
	if (!oneshot)
		lvtt_value |= APIC_LVT_TIMER_PERIODIC;
316 317 318
	if (!lapic_is_integrated())
		lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);

319 320
	if (!irqen)
		lvtt_value |= APIC_LVT_MASKED;
L
Linus Torvalds 已提交
321

322
	apic_write(APIC_LVTT, lvtt_value);
L
Linus Torvalds 已提交
323 324

	/*
325
	 * Divide PICLK by 16
L
Linus Torvalds 已提交
326
	 */
327
	tmp_value = apic_read(APIC_TDCR);
328 329 330
	apic_write(APIC_TDCR,
		(tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
		APIC_TDR_DIV_16);
331 332

	if (!oneshot)
333
		apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
L
Linus Torvalds 已提交
334 335
}

336
/*
337 338 339 340
 * Setup extended LVT, AMD specific (K8, family 10h)
 *
 * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
 * MCE interrupts are supported. Thus MCE offset must be set to 0.
341 342 343
 *
 * If mask=1, the LVT entry does not generate interrupts while mask=0
 * enables the vector. See also the BKDGs.
344
 */
345 346 347 348 349

#define APIC_EILVT_LVTOFF_MCE 0
#define APIC_EILVT_LVTOFF_IBS 1

static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
L
Linus Torvalds 已提交
350
{
351
	unsigned long reg = (lvt_off << 4) + APIC_EILVT0;
352
	unsigned int  v   = (mask << 16) | (msg_type << 8) | vector;
A
Andi Kleen 已提交
353

354
	apic_write(reg, v);
L
Linus Torvalds 已提交
355 356
}

357 358 359 360 361 362 363 364 365 366 367
u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
{
	setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
	return APIC_EILVT_LVTOFF_MCE;
}

u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
{
	setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
	return APIC_EILVT_LVTOFF_IBS;
}
368
EXPORT_SYMBOL_GPL(setup_APIC_eilvt_ibs);
369

370 371 372 373 374
/*
 * Program the next event, relative to now
 */
static int lapic_next_event(unsigned long delta,
			    struct clock_event_device *evt)
L
Linus Torvalds 已提交
375
{
376 377
	apic_write(APIC_TMICT, delta);
	return 0;
L
Linus Torvalds 已提交
378 379
}

380 381 382 383 384
/*
 * Setup the lapic timer in periodic or oneshot mode
 */
static void lapic_timer_setup(enum clock_event_mode mode,
			      struct clock_event_device *evt)
385 386
{
	unsigned long flags;
387
	unsigned int v;
388

389 390
	/* Lapic used as dummy for broadcast ? */
	if (evt->features & CLOCK_EVT_FEAT_DUMMY)
391 392 393 394
		return;

	local_irq_save(flags);

395 396 397 398 399 400 401 402 403 404 405
	switch (mode) {
	case CLOCK_EVT_MODE_PERIODIC:
	case CLOCK_EVT_MODE_ONESHOT:
		__setup_APIC_LVTT(calibration_result,
				  mode != CLOCK_EVT_MODE_PERIODIC, 1);
		break;
	case CLOCK_EVT_MODE_UNUSED:
	case CLOCK_EVT_MODE_SHUTDOWN:
		v = apic_read(APIC_LVTT);
		v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
		apic_write(APIC_LVTT, v);
406
		apic_write(APIC_TMICT, 0xffffffff);
407 408 409 410 411
		break;
	case CLOCK_EVT_MODE_RESUME:
		/* Nothing to do here */
		break;
	}
412 413 414 415

	local_irq_restore(flags);
}

L
Linus Torvalds 已提交
416
/*
417
 * Local APIC timer broadcast function
L
Linus Torvalds 已提交
418
 */
419
static void lapic_timer_broadcast(const struct cpumask *mask)
L
Linus Torvalds 已提交
420
{
421
#ifdef CONFIG_SMP
422
	apic->send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
423 424
#endif
}
L
Linus Torvalds 已提交
425

426 427 428 429
/*
 * Setup the local APIC timer for this CPU. Copy the initilized values
 * of the boot CPU and register the clock event in the framework.
 */
430
static void __cpuinit setup_APIC_timer(void)
431 432
{
	struct clock_event_device *levt = &__get_cpu_var(lapic_events);
L
Linus Torvalds 已提交
433

434
	memcpy(levt, &lapic_clockevent, sizeof(*levt));
435
	levt->cpumask = cpumask_of(smp_processor_id());
L
Linus Torvalds 已提交
436

437 438
	clockevents_register_device(levt);
}
L
Linus Torvalds 已提交
439

440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499
/*
 * In this functions we calibrate APIC bus clocks to the external timer.
 *
 * We want to do the calibration only once since we want to have local timer
 * irqs syncron. CPUs connected by the same APIC bus have the very same bus
 * frequency.
 *
 * This was previously done by reading the PIT/HPET and waiting for a wrap
 * around to find out, that a tick has elapsed. I have a box, where the PIT
 * readout is broken, so it never gets out of the wait loop again. This was
 * also reported by others.
 *
 * Monitoring the jiffies value is inaccurate and the clockevents
 * infrastructure allows us to do a simple substitution of the interrupt
 * handler.
 *
 * The calibration routine also uses the pm_timer when possible, as the PIT
 * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
 * back to normal later in the boot process).
 */

#define LAPIC_CAL_LOOPS		(HZ/10)

static __initdata int lapic_cal_loops = -1;
static __initdata long lapic_cal_t1, lapic_cal_t2;
static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;

/*
 * Temporary interrupt handler.
 */
static void __init lapic_cal_handler(struct clock_event_device *dev)
{
	unsigned long long tsc = 0;
	long tapic = apic_read(APIC_TMCCT);
	unsigned long pm = acpi_pm_read_early();

	if (cpu_has_tsc)
		rdtscll(tsc);

	switch (lapic_cal_loops++) {
	case 0:
		lapic_cal_t1 = tapic;
		lapic_cal_tsc1 = tsc;
		lapic_cal_pm1 = pm;
		lapic_cal_j1 = jiffies;
		break;

	case LAPIC_CAL_LOOPS:
		lapic_cal_t2 = tapic;
		lapic_cal_tsc2 = tsc;
		if (pm < lapic_cal_pm1)
			pm += ACPI_PM_OVRRUN;
		lapic_cal_pm2 = pm;
		lapic_cal_j2 = jiffies;
		break;
	}
}

500 501
static int __init
calibrate_by_pmtimer(long deltapm, long *delta, long *deltatsc)
502 503 504 505 506 507 508 509 510 511
{
	const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
	const long pm_thresh = pm_100ms / 100;
	unsigned long mult;
	u64 res;

#ifndef CONFIG_X86_PM_TIMER
	return -1;
#endif

Y
Yasuaki Ishimatsu 已提交
512
	apic_printk(APIC_VERBOSE, "... PM-Timer delta = %ld\n", deltapm);
513 514 515 516 517 518 519 520 521

	/* Check, if the PM timer is available */
	if (!deltapm)
		return -1;

	mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);

	if (deltapm > (pm_100ms - pm_thresh) &&
	    deltapm < (pm_100ms + pm_thresh)) {
Y
Yasuaki Ishimatsu 已提交
522
		apic_printk(APIC_VERBOSE, "... PM-Timer result ok\n");
523 524 525 526 527 528
		return 0;
	}

	res = (((u64)deltapm) *  mult) >> 22;
	do_div(res, 1000000);
	pr_warning("APIC calibration not consistent "
Y
Yasuaki Ishimatsu 已提交
529
		   "with PM-Timer: %ldms instead of 100ms\n",(long)res);
530 531 532 533 534 535 536 537 538 539 540

	/* Correct the lapic counter value */
	res = (((u64)(*delta)) * pm_100ms);
	do_div(res, deltapm);
	pr_info("APIC delta adjusted to PM-Timer: "
		"%lu (%ld)\n", (unsigned long)res, *delta);
	*delta = (long)res;

	/* Correct the tsc counter value */
	if (cpu_has_tsc) {
		res = (((u64)(*deltatsc)) * pm_100ms);
541
		do_div(res, deltapm);
542 543 544 545
		apic_printk(APIC_VERBOSE, "TSC delta adjusted to "
					  "PM-Timer: %lu (%ld) \n",
					(unsigned long)res, *deltatsc);
		*deltatsc = (long)res;
546 547 548 549 550
	}

	return 0;
}

551 552 553 554 555
static int __init calibrate_APIC_clock(void)
{
	struct clock_event_device *levt = &__get_cpu_var(lapic_events);
	void (*real_handler)(struct clock_event_device *dev);
	unsigned long deltaj;
556
	long delta, deltatsc;
557 558 559 560 561 562 563 564 565
	int pm_referenced = 0;

	local_irq_disable();

	/* Replace the global interrupt handler */
	real_handler = global_clock_event->event_handler;
	global_clock_event->event_handler = lapic_cal_handler;

	/*
C
Cyrill Gorcunov 已提交
566
	 * Setup the APIC counter to maximum. There is no way the lapic
567 568
	 * can underflow in the 100ms detection time frame
	 */
C
Cyrill Gorcunov 已提交
569
	__setup_APIC_LVTT(0xffffffff, 0, 0);
570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585

	/* Let the interrupts run */
	local_irq_enable();

	while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
		cpu_relax();

	local_irq_disable();

	/* Restore the real event handler */
	global_clock_event->event_handler = real_handler;

	/* Build delta t1-t2 as apic timer counts down */
	delta = lapic_cal_t1 - lapic_cal_t2;
	apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);

586 587
	deltatsc = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);

588 589
	/* we trust the PM based calibration if possible */
	pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
590
					&delta, &deltatsc);
591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609

	/* Calculate the scaled math multiplication factor */
	lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
				       lapic_clockevent.shift);
	lapic_clockevent.max_delta_ns =
		clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
	lapic_clockevent.min_delta_ns =
		clockevent_delta2ns(0xF, &lapic_clockevent);

	calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;

	apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
	apic_printk(APIC_VERBOSE, "..... mult: %ld\n", lapic_clockevent.mult);
	apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
		    calibration_result);

	if (cpu_has_tsc) {
		apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
			    "%ld.%04ld MHz.\n",
610 611
			    (deltatsc / LAPIC_CAL_LOOPS) / (1000000 / HZ),
			    (deltatsc / LAPIC_CAL_LOOPS) % (1000000 / HZ));
612 613 614 615 616 617 618 619 620 621 622 623
	}

	apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
		    "%u.%04u MHz.\n",
		    calibration_result / (1000000 / HZ),
		    calibration_result % (1000000 / HZ));

	/*
	 * Do a sanity check on the APIC calibration result
	 */
	if (calibration_result < (1000000 / HZ)) {
		local_irq_enable();
624
		pr_warning("APIC frequency too slow, disabling apic timer\n");
625 626 627 628 629
		return -1;
	}

	levt->features &= ~CLOCK_EVT_FEAT_DUMMY;

630 631 632 633
	/*
	 * PM timer calibration failed or not turned on
	 * so lets try APIC timer based calibration
	 */
634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665
	if (!pm_referenced) {
		apic_printk(APIC_VERBOSE, "... verify APIC timer\n");

		/*
		 * Setup the apic timer manually
		 */
		levt->event_handler = lapic_cal_handler;
		lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
		lapic_cal_loops = -1;

		/* Let the interrupts run */
		local_irq_enable();

		while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
			cpu_relax();

		/* Stop the lapic timer */
		lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);

		/* Jiffies delta */
		deltaj = lapic_cal_j2 - lapic_cal_j1;
		apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);

		/* Check, if the jiffies result is consistent */
		if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
			apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
		else
			levt->features |= CLOCK_EVT_FEAT_DUMMY;
	} else
		local_irq_enable();

	if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
666
		pr_warning("APIC timer disabled due to verification failure\n");
667 668 669 670 671 672
			return -1;
	}

	return 0;
}

H
Hiroshi Shimamoto 已提交
673 674 675 676 677
/*
 * Setup the boot APIC
 *
 * Calibrate and verify the result.
 */
678 679 680
void __init setup_boot_APIC_clock(void)
{
	/*
681 682 683 684
	 * The local apic timer can be disabled via the kernel
	 * commandline or from the CPU detection code. Register the lapic
	 * timer as a dummy clock event source on SMP systems, so the
	 * broadcast mechanism is used. On UP systems simply ignore it.
685 686
	 */
	if (disable_apic_timer) {
687
		pr_info("Disabling APIC timer\n");
688
		/* No broadcast on UP ! */
689 690
		if (num_possible_cpus() > 1) {
			lapic_clockevent.mult = 1;
691
			setup_APIC_timer();
692
		}
693 694 695
		return;
	}

696 697 698
	apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
		    "calibrating APIC timer ...\n");

699
	if (calibrate_APIC_clock()) {
700 701 702 703 704 705
		/* No broadcast on UP ! */
		if (num_possible_cpus() > 1)
			setup_APIC_timer();
		return;
	}

706 707 708 709 710 711 712 713
	/*
	 * If nmi_watchdog is set to IO_APIC, we need the
	 * PIT/HPET going.  Otherwise register lapic as a dummy
	 * device.
	 */
	if (nmi_watchdog != NMI_IO_APIC)
		lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
	else
714
		pr_warning("APIC timer registered as dummy,"
715
			" due to nmi_watchdog=%d!\n", nmi_watchdog);
716

717
	/* Setup the lapic or request the broadcast */
718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745
	setup_APIC_timer();
}

void __cpuinit setup_secondary_APIC_clock(void)
{
	setup_APIC_timer();
}

/*
 * The guts of the apic timer interrupt
 */
static void local_apic_timer_interrupt(void)
{
	int cpu = smp_processor_id();
	struct clock_event_device *evt = &per_cpu(lapic_events, cpu);

	/*
	 * Normally we should not be here till LAPIC has been initialized but
	 * in some cases like kdump, its possible that there is a pending LAPIC
	 * timer interrupt from previous kernel's context and is delivered in
	 * new kernel the moment interrupts are enabled.
	 *
	 * Interrupts are enabled early and LAPIC is setup much later, hence
	 * its possible that when we get here evt->event_handler is NULL.
	 * Check for event_handler being NULL and discard the interrupt as
	 * spurious.
	 */
	if (!evt->event_handler) {
746
		pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu);
747 748 749 750 751 752 753 754
		/* Switch it off */
		lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
		return;
	}

	/*
	 * the NMI deadlock-detector uses this.
	 */
755
	inc_irq_stat(apic_timer_irqs);
756 757 758 759 760 761 762 763 764 765 766 767

	evt->event_handler(evt);
}

/*
 * Local APIC timer interrupt. This is the most natural way for doing
 * local interrupts, but local timer interrupts can be emulated by
 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
 *
 * [ if a single-CPU system runs an SMP kernel then we call the local
 *   interrupt as well. Thus we cannot inline the local irq ... ]
 */
768
void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs)
769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785
{
	struct pt_regs *old_regs = set_irq_regs(regs);

	/*
	 * NOTE! We'd better ACK the irq immediately,
	 * because timer handling can be slow.
	 */
	ack_APIC_irq();
	/*
	 * update_process_times() expects us to have done irq_enter().
	 * Besides, if we don't timer interrupts ignore the global
	 * interrupt lock, which is the WrongThing (tm) to do.
	 */
	exit_idle();
	irq_enter();
	local_apic_timer_interrupt();
	irq_exit();
786

787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807
	set_irq_regs(old_regs);
}

int setup_profiling_timer(unsigned int multiplier)
{
	return -EINVAL;
}

/*
 * Local APIC start and shutdown
 */

/**
 * clear_local_APIC - shutdown the local APIC
 *
 * This is called, when a CPU is disabled and before rebooting, so the state of
 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
 * leftovers during boot.
 */
void clear_local_APIC(void)
{
808
	int maxlvt;
809 810
	u32 v;

811
	/* APIC hasn't been mapped yet */
812
	if (!x2apic && !apic_phys)
813 814 815
		return;

	maxlvt = lapic_get_maxlvt();
816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838
	/*
	 * Masking an LVT entry can trigger a local APIC error
	 * if the vector is zero. Mask LVTERR first to prevent this.
	 */
	if (maxlvt >= 3) {
		v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
		apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
	}
	/*
	 * Careful: we have to set masks only first to deassert
	 * any level-triggered sources.
	 */
	v = apic_read(APIC_LVTT);
	apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
	v = apic_read(APIC_LVT0);
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
	v = apic_read(APIC_LVT1);
	apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
	if (maxlvt >= 4) {
		v = apic_read(APIC_LVTPC);
		apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
	}

839
	/* lets not touch this if we didn't frob it */
840
#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
841 842 843 844 845
	if (maxlvt >= 5) {
		v = apic_read(APIC_LVTTHMR);
		apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
	}
#endif
846 847 848 849 850 851 852 853
#ifdef CONFIG_X86_MCE_INTEL
	if (maxlvt >= 6) {
		v = apic_read(APIC_LVTCMCI);
		if (!(v & APIC_LVT_MASKED))
			apic_write(APIC_LVTCMCI, v | APIC_LVT_MASKED);
	}
#endif

854 855 856 857 858 859 860 861 862 863
	/*
	 * Clean APIC state for other OSs:
	 */
	apic_write(APIC_LVTT, APIC_LVT_MASKED);
	apic_write(APIC_LVT0, APIC_LVT_MASKED);
	apic_write(APIC_LVT1, APIC_LVT_MASKED);
	if (maxlvt >= 3)
		apic_write(APIC_LVTERR, APIC_LVT_MASKED);
	if (maxlvt >= 4)
		apic_write(APIC_LVTPC, APIC_LVT_MASKED);
864 865 866 867 868 869 870 871

	/* Integrated APIC (!82489DX) ? */
	if (lapic_is_integrated()) {
		if (maxlvt > 3)
			/* Clear ESR due to Pentium errata 3AP and 11AP */
			apic_write(APIC_ESR, 0);
		apic_read(APIC_ESR);
	}
872 873 874 875 876 877 878 879 880
}

/**
 * disable_local_APIC - clear and disable the local APIC
 */
void disable_local_APIC(void)
{
	unsigned int value;

881 882 883 884
	/* APIC hasn't been mapped yet */
	if (!apic_phys)
		return;

885 886 887 888 889 890 891 892 893
	clear_local_APIC();

	/*
	 * Disable APIC (implies clearing of registers
	 * for 82489DX!).
	 */
	value = apic_read(APIC_SPIV);
	value &= ~APIC_SPIV_APIC_ENABLED;
	apic_write(APIC_SPIV, value);
894 895 896 897 898 899 900 901 902 903 904 905 906 907

#ifdef CONFIG_X86_32
	/*
	 * When LAPIC was disabled by the BIOS and enabled by the kernel,
	 * restore the disabled state.
	 */
	if (enabled_via_apicbase) {
		unsigned int l, h;

		rdmsr(MSR_IA32_APICBASE, l, h);
		l &= ~MSR_IA32_APICBASE_ENABLE;
		wrmsr(MSR_IA32_APICBASE, l, h);
	}
#endif
908 909
}

910 911 912 913 914 915
/*
 * If Linux enabled the LAPIC against the BIOS default disable it down before
 * re-entering the BIOS on shutdown.  Otherwise the BIOS may get confused and
 * not power-off.  Additionally clear all LVT entries before disable_local_APIC
 * for the case where Linux didn't enable the LAPIC.
 */
916 917 918 919 920 921 922 923 924
void lapic_shutdown(void)
{
	unsigned long flags;

	if (!cpu_has_apic)
		return;

	local_irq_save(flags);

925 926 927 928 929 930 931
#ifdef CONFIG_X86_32
	if (!enabled_via_apicbase)
		clear_local_APIC();
	else
#endif
		disable_local_APIC();

932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974

	local_irq_restore(flags);
}

/*
 * This is to verify that we're looking at a real local APIC.
 * Check these against your board if the CPUs aren't getting
 * started for no apparent reason.
 */
int __init verify_local_APIC(void)
{
	unsigned int reg0, reg1;

	/*
	 * The version register is read-only in a real APIC.
	 */
	reg0 = apic_read(APIC_LVR);
	apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
	apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
	reg1 = apic_read(APIC_LVR);
	apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);

	/*
	 * The two version reads above should print the same
	 * numbers.  If the second one is different, then we
	 * poke at a non-APIC.
	 */
	if (reg1 != reg0)
		return 0;

	/*
	 * Check if the version looks reasonably.
	 */
	reg1 = GET_APIC_VERSION(reg0);
	if (reg1 == 0x00 || reg1 == 0xff)
		return 0;
	reg1 = lapic_get_maxlvt();
	if (reg1 < 0x02 || reg1 == 0xff)
		return 0;

	/*
	 * The ID register is read/write in a real APIC.
	 */
975
	reg0 = apic_read(APIC_ID);
976
	apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
977
	apic_write(APIC_ID, reg0 ^ apic->apic_id_mask);
978
	reg1 = apic_read(APIC_ID);
979 980
	apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
	apic_write(APIC_ID, reg0);
981
	if (reg1 != (reg0 ^ apic->apic_id_mask))
982 983 984
		return 0;

	/*
L
Linus Torvalds 已提交
985 986 987 988 989
	 * The next two are just to see if we have sane values.
	 * They're only really relevant if we're in Virtual Wire
	 * compatibility mode, but most boxes are anymore.
	 */
	reg0 = apic_read(APIC_LVT0);
990
	apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
L
Linus Torvalds 已提交
991 992 993 994 995 996
	reg1 = apic_read(APIC_LVT1);
	apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);

	return 1;
}

997 998 999
/**
 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
 */
L
Linus Torvalds 已提交
1000 1001
void __init sync_Arb_IDs(void)
{
C
Cyrill Gorcunov 已提交
1002 1003 1004 1005 1006
	/*
	 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
	 * needed on AMD.
	 */
	if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
L
Linus Torvalds 已提交
1007 1008 1009 1010 1011 1012 1013 1014
		return;

	/*
	 * Wait for idle.
	 */
	apic_wait_icr_idle();

	apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
1015 1016
	apic_write(APIC_ICR, APIC_DEST_ALLINC |
			APIC_INT_LEVELTRIG | APIC_DM_INIT);
L
Linus Torvalds 已提交
1017 1018 1019 1020 1021 1022 1023
}

/*
 * An initial setup of the virtual wire mode.
 */
void __init init_bsp_APIC(void)
{
1024
	unsigned int value;
L
Linus Torvalds 已提交
1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043

	/*
	 * Don't do the setup now if we have a SMP BIOS as the
	 * through-I/O-APIC virtual wire mode might be active.
	 */
	if (smp_found_config || !cpu_has_apic)
		return;

	/*
	 * Do not trust the local APIC being empty at bootup.
	 */
	clear_local_APIC();

	/*
	 * Enable APIC.
	 */
	value = apic_read(APIC_SPIV);
	value &= ~APIC_VECTOR_MASK;
	value |= APIC_SPIV_APIC_ENABLED;
1044 1045 1046 1047 1048 1049 1050 1051 1052

#ifdef CONFIG_X86_32
	/* This bit is reserved on P4/Xeon and should be cleared */
	if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
	    (boot_cpu_data.x86 == 15))
		value &= ~APIC_SPIV_FOCUS_DISABLED;
	else
#endif
		value |= APIC_SPIV_FOCUS_DISABLED;
L
Linus Torvalds 已提交
1053
	value |= SPURIOUS_APIC_VECTOR;
1054
	apic_write(APIC_SPIV, value);
L
Linus Torvalds 已提交
1055 1056 1057 1058

	/*
	 * Set up the virtual wire mode.
	 */
1059
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
1060
	value = APIC_DM_NMI;
1061 1062
	if (!lapic_is_integrated())		/* 82489DX */
		value |= APIC_LVT_LEVEL_TRIGGER;
1063
	apic_write(APIC_LVT1, value);
L
Linus Torvalds 已提交
1064 1065
}

1066 1067
static void __cpuinit lapic_setup_esr(void)
{
1068 1069 1070
	unsigned int oldvalue, value, maxlvt;

	if (!lapic_is_integrated()) {
1071
		pr_info("No ESR for 82489DX.\n");
1072 1073
		return;
	}
1074

1075
	if (apic->disable_esr) {
1076
		/*
1077 1078 1079 1080
		 * Something untraceable is creating bad interrupts on
		 * secondary quads ... for the moment, just leave the
		 * ESR disabled - we can't do anything useful with the
		 * errors anyway - mbligh
1081
		 */
1082
		pr_info("Leaving ESR disabled.\n");
1083
		return;
1084
	}
1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104

	maxlvt = lapic_get_maxlvt();
	if (maxlvt > 3)		/* Due to the Pentium erratum 3AP. */
		apic_write(APIC_ESR, 0);
	oldvalue = apic_read(APIC_ESR);

	/* enables sending errors */
	value = ERROR_APIC_VECTOR;
	apic_write(APIC_LVTERR, value);

	/*
	 * spec says clear errors after enabling vector.
	 */
	if (maxlvt > 3)
		apic_write(APIC_ESR, 0);
	value = apic_read(APIC_ESR);
	if (value != oldvalue)
		apic_printk(APIC_VERBOSE, "ESR value before enabling "
			"vector: 0x%08x  after: 0x%08x\n",
			oldvalue, value);
1105 1106 1107
}


1108 1109 1110 1111
/**
 * setup_local_APIC - setup the local APIC
 */
void __cpuinit setup_local_APIC(void)
L
Linus Torvalds 已提交
1112
{
1113
	unsigned int value;
1114
	int i, j;
L
Linus Torvalds 已提交
1115

J
Jan Beulich 已提交
1116
	if (disable_apic) {
1117
		arch_disable_smp_support();
J
Jan Beulich 已提交
1118 1119 1120
		return;
	}

1121 1122
#ifdef CONFIG_X86_32
	/* Pound the ESR really hard over the head with a big hammer - mbligh */
1123
	if (lapic_is_integrated() && apic->disable_esr) {
1124 1125 1126 1127 1128 1129 1130
		apic_write(APIC_ESR, 0);
		apic_write(APIC_ESR, 0);
		apic_write(APIC_ESR, 0);
		apic_write(APIC_ESR, 0);
	}
#endif

J
Jack Steiner 已提交
1131
	preempt_disable();
L
Linus Torvalds 已提交
1132 1133 1134 1135 1136

	/*
	 * Double-check whether this APIC is really registered.
	 * This is meaningless in clustered apic mode, so we skip it.
	 */
1137
	if (!apic->apic_id_registered())
L
Linus Torvalds 已提交
1138 1139 1140 1141 1142 1143 1144
		BUG();

	/*
	 * Intel recommends to set DFR, LDR and TPR before enabling
	 * an APIC.  See e.g. "AP-388 82489DX User's Manual" (Intel
	 * document number 292116).  So here it goes...
	 */
1145
	apic->init_apic_ldr();
L
Linus Torvalds 已提交
1146 1147 1148 1149 1150 1151 1152

	/*
	 * Set Task Priority to 'accept all'. We never change this
	 * later on.
	 */
	value = apic_read(APIC_TASKPRI);
	value &= ~APIC_TPRI_MASK;
1153
	apic_write(APIC_TASKPRI, value);
L
Linus Torvalds 已提交
1154

1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173
	/*
	 * After a crash, we no longer service the interrupts and a pending
	 * interrupt from previous kernel might still have ISR bit set.
	 *
	 * Most probably by now CPU has serviced that pending interrupt and
	 * it might not have done the ack_APIC_irq() because it thought,
	 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
	 * does not clear the ISR bit and cpu thinks it has already serivced
	 * the interrupt. Hence a vector might get locked. It was noticed
	 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
	 */
	for (i = APIC_ISR_NR - 1; i >= 0; i--) {
		value = apic_read(APIC_ISR + i*0x10);
		for (j = 31; j >= 0; j--) {
			if (value & (1<<j))
				ack_APIC_irq();
		}
	}

L
Linus Torvalds 已提交
1174 1175 1176 1177 1178 1179 1180 1181 1182 1183
	/*
	 * Now that we are all set up, enable the APIC
	 */
	value = apic_read(APIC_SPIV);
	value &= ~APIC_VECTOR_MASK;
	/*
	 * Enable APIC
	 */
	value |= APIC_SPIV_APIC_ENABLED;

1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211
#ifdef CONFIG_X86_32
	/*
	 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
	 * certain networking cards. If high frequency interrupts are
	 * happening on a particular IOAPIC pin, plus the IOAPIC routing
	 * entry is masked/unmasked at a high rate as well then sooner or
	 * later IOAPIC line gets 'stuck', no more interrupts are received
	 * from the device. If focus CPU is disabled then the hang goes
	 * away, oh well :-(
	 *
	 * [ This bug can be reproduced easily with a level-triggered
	 *   PCI Ne2000 networking cards and PII/PIII processors, dual
	 *   BX chipset. ]
	 */
	/*
	 * Actually disabling the focus CPU check just makes the hang less
	 * frequent as it makes the interrupt distributon model be more
	 * like LRU than MRU (the short-term load is more even across CPUs).
	 * See also the comment in end_level_ioapic_irq().  --macro
	 */

	/*
	 * - enable focus processor (bit==0)
	 * - 64bit mode always use processor focus
	 *   so no need to set it
	 */
	value &= ~APIC_SPIV_FOCUS_DISABLED;
#endif
1212

L
Linus Torvalds 已提交
1213 1214 1215 1216
	/*
	 * Set spurious IRQ vector
	 */
	value |= SPURIOUS_APIC_VECTOR;
1217
	apic_write(APIC_SPIV, value);
L
Linus Torvalds 已提交
1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229

	/*
	 * Set up LVT0, LVT1:
	 *
	 * set up through-local-APIC on the BP's LINT0. This is not
	 * strictly necessary in pure symmetric-IO mode, but sometimes
	 * we delegate interrupts to the 8259A.
	 */
	/*
	 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
	 */
	value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
1230
	if (!smp_processor_id() && (pic_mode || !value)) {
L
Linus Torvalds 已提交
1231
		value = APIC_DM_EXTINT;
1232
		apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
1233
				smp_processor_id());
L
Linus Torvalds 已提交
1234 1235
	} else {
		value = APIC_DM_EXTINT | APIC_LVT_MASKED;
1236
		apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
1237
				smp_processor_id());
L
Linus Torvalds 已提交
1238
	}
1239
	apic_write(APIC_LVT0, value);
L
Linus Torvalds 已提交
1240 1241 1242 1243 1244 1245 1246 1247

	/*
	 * only the BP should see the LINT1 NMI signal, obviously.
	 */
	if (!smp_processor_id())
		value = APIC_DM_NMI;
	else
		value = APIC_DM_NMI | APIC_LVT_MASKED;
1248 1249
	if (!lapic_is_integrated())		/* 82489DX */
		value |= APIC_LVT_LEVEL_TRIGGER;
1250
	apic_write(APIC_LVT1, value);
1251

J
Jack Steiner 已提交
1252
	preempt_enable();
1253 1254 1255 1256 1257 1258

#ifdef CONFIG_X86_MCE_INTEL
	/* Recheck CMCI information after local APIC is up on CPU #0 */
	if (smp_processor_id() == 0)
		cmci_recheck();
#endif
1259
}
L
Linus Torvalds 已提交
1260

1261 1262 1263
void __cpuinit end_local_APIC_setup(void)
{
	lapic_setup_esr();
1264 1265

#ifdef CONFIG_X86_32
1266 1267 1268 1269 1270 1271 1272
	{
		unsigned int value;
		/* Disable the local apic timer */
		value = apic_read(APIC_LVTT);
		value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
		apic_write(APIC_LVTT, value);
	}
1273 1274
#endif

1275
	setup_apic_nmi_watchdog(NULL);
1276
	apic_pm_activate();
L
Linus Torvalds 已提交
1277 1278
}

Y
Yinghai Lu 已提交
1279
#ifdef CONFIG_X86_X2APIC
1280 1281
void check_x2apic(void)
{
1282
	if (x2apic_enabled()) {
1283
		pr_info("x2apic enabled by BIOS, switching to x2apic ops\n");
1284 1285 1286 1287 1288 1289 1290 1291
		x2apic_preenabled = x2apic = 1;
	}
}

void enable_x2apic(void)
{
	int msr, msr2;

Y
Yinghai Lu 已提交
1292 1293 1294
	if (!x2apic)
		return;

1295 1296
	rdmsr(MSR_IA32_APICBASE, msr, msr2);
	if (!(msr & X2APIC_ENABLE)) {
1297
		pr_info("Enabling x2apic\n");
1298 1299 1300 1301
		wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, 0);
	}
}

A
Al Viro 已提交
1302
void __init enable_IR_x2apic(void)
1303 1304 1305 1306
{
#ifdef CONFIG_INTR_REMAP
	int ret;
	unsigned long flags;
1307
	struct IO_APIC_route_entry **ioapic_entries = NULL;
1308 1309 1310 1311 1312

	if (!cpu_has_x2apic)
		return;

	if (!x2apic_preenabled && disable_x2apic) {
1313 1314
		pr_info("Skipped enabling x2apic and Interrupt-remapping "
			"because of nox2apic\n");
1315 1316 1317 1318 1319 1320 1321
		return;
	}

	if (x2apic_preenabled && disable_x2apic)
		panic("Bios already enabled x2apic, can't enforce nox2apic");

	if (!x2apic_preenabled && skip_ioapic_setup) {
1322 1323
		pr_info("Skipped enabling x2apic and Interrupt-remapping "
			"because of skipping io-apic setup\n");
1324 1325 1326 1327 1328
		return;
	}

	ret = dmar_table_init();
	if (ret) {
1329
		pr_info("dmar_table_init() failed with %d:\n", ret);
1330 1331 1332 1333

		if (x2apic_preenabled)
			panic("x2apic enabled by bios. But IR enabling failed");
		else
1334
			pr_info("Not enabling x2apic,Intr-remapping\n");
1335 1336 1337
		return;
	}

1338 1339 1340 1341 1342 1343 1344
	ioapic_entries = alloc_ioapic_entries();
	if (!ioapic_entries) {
		pr_info("Allocate ioapic_entries failed: %d\n", ret);
		goto end;
	}

	ret = save_IO_APIC_setup(ioapic_entries);
1345
	if (ret) {
1346
		pr_info("Saving IO-APIC state failed: %d\n", ret);
1347 1348
		goto end;
	}
1349

1350
	local_irq_save(flags);
1351
	mask_IO_APIC_setup(ioapic_entries);
1352 1353
	mask_8259A();

1354
	ret = enable_intr_remapping(EIM_32BIT_APIC_ID);
1355 1356 1357 1358 1359 1360 1361

	if (ret && x2apic_preenabled) {
		local_irq_restore(flags);
		panic("x2apic enabled by bios. But IR enabling failed");
	}

	if (ret)
1362
		goto end_restore;
1363 1364 1365 1366 1367

	if (!x2apic) {
		x2apic = 1;
		enable_x2apic();
	}
1368 1369

end_restore:
1370 1371 1372 1373
	if (ret)
		/*
		 * IR enabling failed
		 */
1374
		restore_IO_APIC_setup(ioapic_entries);
1375
	else
1376
		reinit_intr_remapped_IO_APIC(x2apic_preenabled, ioapic_entries);
1377 1378 1379 1380

	unmask_8259A();
	local_irq_restore(flags);

1381
end:
1382 1383
	if (!ret) {
		if (!x2apic_preenabled)
1384
			pr_info("Enabled x2apic and interrupt-remapping\n");
1385
		else
1386
			pr_info("Enabled Interrupt-remapping\n");
1387
	} else
1388
		pr_err("Failed to enable Interrupt-remapping and x2apic\n");
1389 1390
	if (ioapic_entries)
		free_ioapic_entries(ioapic_entries);
1391 1392 1393 1394 1395 1396 1397 1398
#else
	if (!cpu_has_x2apic)
		return;

	if (x2apic_preenabled)
		panic("x2apic enabled prior OS handover,"
		      " enable CONFIG_INTR_REMAP");

1399 1400
	pr_info("Enable CONFIG_INTR_REMAP for enabling intr-remapping "
		" and x2apic\n");
1401 1402 1403 1404
#endif

	return;
}
Y
Yinghai Lu 已提交
1405
#endif /* CONFIG_X86_X2APIC */
1406

1407
#ifdef CONFIG_X86_64
L
Linus Torvalds 已提交
1408 1409 1410 1411
/*
 * Detect and enable local APICs on non-SMP boards.
 * Original code written by Keir Fraser.
 * On AMD64 we trust the BIOS - if it says no APIC it is likely
1412
 * not correctly set up (usually the APIC timer won't work etc.)
L
Linus Torvalds 已提交
1413
 */
1414
static int __init detect_init_APIC(void)
L
Linus Torvalds 已提交
1415 1416
{
	if (!cpu_has_apic) {
1417
		pr_info("No local APIC present\n");
L
Linus Torvalds 已提交
1418 1419 1420 1421
		return -1;
	}

	mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1422
	boot_cpu_physical_apicid = 0;
L
Linus Torvalds 已提交
1423 1424
	return 0;
}
1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439
#else
/*
 * Detect and initialize APIC
 */
static int __init detect_init_APIC(void)
{
	u32 h, l, features;

	/* Disabled by kernel option? */
	if (disable_apic)
		return -1;

	switch (boot_cpu_data.x86_vendor) {
	case X86_VENDOR_AMD:
		if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
1440
		    (boot_cpu_data.x86 >= 15))
1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457
			break;
		goto no_apic;
	case X86_VENDOR_INTEL:
		if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
		    (boot_cpu_data.x86 == 5 && cpu_has_apic))
			break;
		goto no_apic;
	default:
		goto no_apic;
	}

	if (!cpu_has_apic) {
		/*
		 * Over-ride BIOS and try to enable the local APIC only if
		 * "lapic" specified.
		 */
		if (!force_enable_local_apic) {
1458 1459
			pr_info("Local APIC disabled by BIOS -- "
				"you can enable it with \"lapic\"\n");
1460 1461 1462 1463 1464 1465 1466 1467 1468
			return -1;
		}
		/*
		 * Some BIOSes disable the local APIC in the APIC_BASE
		 * MSR. This can only be done in software for Intel P6 or later
		 * and AMD K7 (Model > 1) or later.
		 */
		rdmsr(MSR_IA32_APICBASE, l, h);
		if (!(l & MSR_IA32_APICBASE_ENABLE)) {
1469
			pr_info("Local APIC disabled by BIOS -- reenabling.\n");
1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481
			l &= ~MSR_IA32_APICBASE_BASE;
			l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
			wrmsr(MSR_IA32_APICBASE, l, h);
			enabled_via_apicbase = 1;
		}
	}
	/*
	 * The APIC feature bit should now be enabled
	 * in `cpuid'
	 */
	features = cpuid_edx(1);
	if (!(features & (1 << X86_FEATURE_APIC))) {
1482
		pr_warning("Could not enable APIC!\n");
1483 1484 1485 1486 1487 1488 1489 1490 1491 1492
		return -1;
	}
	set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
	mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;

	/* The BIOS may have set up the APIC at some other address */
	rdmsr(MSR_IA32_APICBASE, l, h);
	if (l & MSR_IA32_APICBASE_ENABLE)
		mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;

1493
	pr_info("Found and enabled local APIC!\n");
1494 1495 1496 1497 1498 1499

	apic_pm_activate();

	return 0;

no_apic:
1500
	pr_info("No local APIC present or hardware disabled\n");
1501 1502 1503
	return -1;
}
#endif
L
Linus Torvalds 已提交
1504

Y
Yinghai Lu 已提交
1505
#ifdef CONFIG_X86_64
1506 1507
void __init early_init_lapic_mapping(void)
{
1508
	unsigned long phys_addr;
1509 1510 1511 1512 1513 1514 1515 1516

	/*
	 * If no local APIC can be found then go out
	 * : it means there is no mpatable and MADT
	 */
	if (!smp_found_config)
		return;

1517
	phys_addr = mp_lapic_addr;
1518

1519
	set_fixmap_nocache(FIX_APIC_BASE, phys_addr);
1520
	apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
1521
		    APIC_BASE, phys_addr);
1522 1523 1524 1525 1526

	/*
	 * Fetch the APIC ID of the BSP in case we have a
	 * default configuration (or the MP table is broken).
	 */
1527
	boot_cpu_physical_apicid = read_apic_id();
1528
}
Y
Yinghai Lu 已提交
1529
#endif
1530

1531 1532 1533
/**
 * init_apic_mappings - initialize APIC mappings
 */
L
Linus Torvalds 已提交
1534 1535
void __init init_apic_mappings(void)
{
1536
	if (x2apic) {
1537
		boot_cpu_physical_apicid = read_apic_id();
1538 1539 1540
		return;
	}

L
Linus Torvalds 已提交
1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552
	/*
	 * If no local APIC can be found then set up a fake all
	 * zeroes page to simulate the local APIC and another
	 * one for the IO-APIC.
	 */
	if (!smp_found_config && detect_init_APIC()) {
		apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
		apic_phys = __pa(apic_phys);
	} else
		apic_phys = mp_lapic_addr;

	set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
1553
	apic_printk(APIC_VERBOSE, "mapped APIC to %08lx (%08lx)\n",
Y
Yinghai Lu 已提交
1554
				APIC_BASE, apic_phys);
L
Linus Torvalds 已提交
1555 1556 1557 1558 1559

	/*
	 * Fetch the APIC ID of the BSP in case we have a
	 * default configuration (or the MP table is broken).
	 */
Y
Yinghai Lu 已提交
1560 1561
	if (boot_cpu_physical_apicid == -1U)
		boot_cpu_physical_apicid = read_apic_id();
L
Linus Torvalds 已提交
1562 1563 1564
}

/*
1565 1566
 * This initializes the IO-APIC and APIC hardware if this is
 * a UP kernel.
L
Linus Torvalds 已提交
1567
 */
1568 1569
int apic_version[MAX_APICS];

1570
int __init APIC_init_uniprocessor(void)
L
Linus Torvalds 已提交
1571
{
1572
	if (disable_apic) {
1573
		pr_info("Apic disabled\n");
1574 1575
		return -1;
	}
J
Jan Beulich 已提交
1576
#ifdef CONFIG_X86_64
1577 1578
	if (!cpu_has_apic) {
		disable_apic = 1;
1579
		pr_info("Apic disabled by BIOS\n");
1580 1581
		return -1;
	}
Y
Yinghai Lu 已提交
1582 1583 1584 1585 1586 1587 1588 1589 1590
#else
	if (!smp_found_config && !cpu_has_apic)
		return -1;

	/*
	 * Complain if the BIOS pretends there is one.
	 */
	if (!cpu_has_apic &&
	    APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
1591 1592
		pr_err("BIOS bug, local APIC 0x%x not detected!...\n",
			boot_cpu_physical_apicid);
Y
Yinghai Lu 已提交
1593 1594 1595 1596 1597
		clear_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
		return -1;
	}
#endif

1598
	enable_IR_x2apic();
Y
Yinghai Lu 已提交
1599
#ifdef CONFIG_X86_64
1600
	default_setup_apic_routing();
Y
Yinghai Lu 已提交
1601
#endif
1602

1603
	verify_local_APIC();
1604 1605
	connect_bsp_APIC();

Y
Yinghai Lu 已提交
1606
#ifdef CONFIG_X86_64
1607
	apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
Y
Yinghai Lu 已提交
1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618
#else
	/*
	 * Hack: In case of kdump, after a crash, kernel might be booting
	 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
	 * might be zero if read from MP tables. Get it from LAPIC.
	 */
# ifdef CONFIG_CRASH_DUMP
	boot_cpu_physical_apicid = read_apic_id();
# endif
#endif
	physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
1619
	setup_local_APIC();
L
Linus Torvalds 已提交
1620

1621
#ifdef CONFIG_X86_IO_APIC
1622 1623
	/*
	 * Now enable IO-APICs, actually call clear_IO_APIC
1624
	 * We need clear_IO_APIC before enabling error vector
1625 1626 1627
	 */
	if (!skip_ioapic_setup && nr_ioapics)
		enable_IO_APIC();
Y
Yinghai Lu 已提交
1628
#endif
1629 1630 1631

	end_local_APIC_setup();

Y
Yinghai Lu 已提交
1632
#ifdef CONFIG_X86_IO_APIC
1633 1634
	if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
		setup_IO_APIC();
1635
	else {
1636
		nr_ioapics = 0;
1637 1638 1639 1640
		localise_nmi_watchdog();
	}
#else
	localise_nmi_watchdog();
Y
Yinghai Lu 已提交
1641 1642
#endif

1643
	setup_boot_clock();
Y
Yinghai Lu 已提交
1644
#ifdef CONFIG_X86_64
1645
	check_nmi_watchdog();
Y
Yinghai Lu 已提交
1646 1647
#endif

1648
	return 0;
L
Linus Torvalds 已提交
1649 1650 1651
}

/*
1652
 * Local APIC interrupts
L
Linus Torvalds 已提交
1653 1654
 */

1655 1656 1657
/*
 * This interrupt should _never_ happen with our APIC/SMP architecture
 */
1658
void smp_spurious_interrupt(struct pt_regs *regs)
L
Linus Torvalds 已提交
1659
{
1660 1661
	u32 v;

1662 1663
	exit_idle();
	irq_enter();
L
Linus Torvalds 已提交
1664
	/*
1665 1666 1667
	 * Check if this really is a spurious interrupt and ACK it
	 * if it is a vectored one.  Just in case...
	 * Spurious interrupts should not be ACKed.
L
Linus Torvalds 已提交
1668
	 */
1669 1670 1671
	v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
	if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
		ack_APIC_irq();
1672

1673 1674
	inc_irq_stat(irq_spurious_count);

1675
	/* see sw-dev-man vol 3, chapter 7.4.13.5 */
1676 1677
	pr_info("spurious APIC interrupt on CPU#%d, "
		"should never happen.\n", smp_processor_id());
1678 1679
	irq_exit();
}
L
Linus Torvalds 已提交
1680

1681 1682 1683
/*
 * This interrupt should never happen with our APIC/SMP architecture
 */
1684
void smp_error_interrupt(struct pt_regs *regs)
1685
{
1686
	u32 v, v1;
L
Linus Torvalds 已提交
1687

1688 1689 1690 1691 1692 1693 1694 1695
	exit_idle();
	irq_enter();
	/* First tickle the hardware, only then report what went on. -- REW */
	v = apic_read(APIC_ESR);
	apic_write(APIC_ESR, 0);
	v1 = apic_read(APIC_ESR);
	ack_APIC_irq();
	atomic_inc(&irq_err_count);
1696

1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708
	/*
	 * Here is what the APIC error bits mean:
	 * 0: Send CS error
	 * 1: Receive CS error
	 * 2: Send accept error
	 * 3: Receive accept error
	 * 4: Reserved
	 * 5: Send illegal vector
	 * 6: Received illegal vector
	 * 7: Illegal register address
	 */
	pr_debug("APIC error on CPU%d: %02x(%02x)\n",
1709 1710
		smp_processor_id(), v , v1);
	irq_exit();
L
Linus Torvalds 已提交
1711 1712
}

1713
/**
1714 1715
 * connect_bsp_APIC - attach the APIC to the interrupt system
 */
1716 1717
void __init connect_bsp_APIC(void)
{
1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733
#ifdef CONFIG_X86_32
	if (pic_mode) {
		/*
		 * Do not trust the local APIC being empty at bootup.
		 */
		clear_local_APIC();
		/*
		 * PIC mode, enable APIC mode in the IMCR, i.e.  connect BSP's
		 * local APIC to INT and NMI lines.
		 */
		apic_printk(APIC_VERBOSE, "leaving PIC mode, "
				"enabling APIC mode.\n");
		outb(0x70, 0x22);
		outb(0x01, 0x23);
	}
#endif
1734 1735
	if (apic->enable_apic_mode)
		apic->enable_apic_mode();
1736 1737
}

1738 1739 1740 1741 1742 1743 1744
/**
 * disconnect_bsp_APIC - detach the APIC from the interrupt system
 * @virt_wire_setup:	indicates, whether virtual wire mode is selected
 *
 * Virtual wire mode is necessary to deliver legacy interrupts even when the
 * APIC is disabled.
 */
1745
void disconnect_bsp_APIC(int virt_wire_setup)
L
Linus Torvalds 已提交
1746
{
1747 1748
	unsigned int value;

1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764
#ifdef CONFIG_X86_32
	if (pic_mode) {
		/*
		 * Put the board back into PIC mode (has an effect only on
		 * certain older boards).  Note that APIC interrupts, including
		 * IPIs, won't work beyond this point!  The only exception are
		 * INIT IPIs.
		 */
		apic_printk(APIC_VERBOSE, "disabling APIC mode, "
				"entering PIC mode.\n");
		outb(0x70, 0x22);
		outb(0x00, 0x23);
		return;
	}
#endif

1765
	/* Go back to Virtual Wire compatibility mode */
L
Linus Torvalds 已提交
1766

1767 1768 1769 1770 1771 1772
	/* For the spurious interrupt use vector F, and enable it */
	value = apic_read(APIC_SPIV);
	value &= ~APIC_VECTOR_MASK;
	value |= APIC_SPIV_APIC_ENABLED;
	value |= 0xf;
	apic_write(APIC_SPIV, value);
T
Thomas Gleixner 已提交
1773

1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789
	if (!virt_wire_setup) {
		/*
		 * For LVT0 make it edge triggered, active high,
		 * external and enabled
		 */
		value = apic_read(APIC_LVT0);
		value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
			APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
			APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
		value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
		value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
		apic_write(APIC_LVT0, value);
	} else {
		/* Disable LVT0 */
		apic_write(APIC_LVT0, APIC_LVT_MASKED);
	}
T
Thomas Gleixner 已提交
1790

1791 1792 1793 1794
	/*
	 * For LVT1 make it edge triggered, active high,
	 * nmi and enabled
	 */
1795 1796 1797 1798 1799 1800 1801
	value = apic_read(APIC_LVT1);
	value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
			APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
			APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
	value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
	value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
	apic_write(APIC_LVT1, value);
L
Linus Torvalds 已提交
1802 1803
}

1804 1805 1806 1807
void __cpuinit generic_processor_info(int apicid, int version)
{
	int cpu;

1808 1809 1810 1811
	/*
	 * Validate version
	 */
	if (version == 0x0) {
1812
		pr_warning("BIOS bug, APIC version is 0 for CPU#%d! "
1813 1814
			   "fixing up to 0x10. (tell your hw vendor)\n",
				version);
1815
		version = 0x10;
1816
	}
1817
	apic_version[apicid] = version;
1818

1819 1820 1821 1822 1823 1824 1825 1826 1827
	if (num_processors >= nr_cpu_ids) {
		int max = nr_cpu_ids;
		int thiscpu = max + disabled_cpus;

		pr_warning(
			"ACPI: NR_CPUS/possible_cpus limit of %i reached."
			"  Processor %d/0x%x ignored.\n", max, thiscpu, apicid);

		disabled_cpus++;
1828 1829 1830 1831
		return;
	}

	num_processors++;
1832
	cpu = cpumask_next_zero(-1, cpu_present_mask);
1833

1834 1835 1836 1837 1838
	if (version != apic_version[boot_cpu_physical_apicid])
		WARN_ONCE(1,
			"ACPI: apic version mismatch, bootcpu: %x cpu %d: %x\n",
			apic_version[boot_cpu_physical_apicid], cpu, version);

1839 1840 1841 1842 1843 1844 1845 1846 1847
	physid_set(apicid, phys_cpu_present_map);
	if (apicid == boot_cpu_physical_apicid) {
		/*
		 * x86_bios_cpu_apicid is required to have processors listed
		 * in same order as logical cpu numbers. Hence the first
		 * entry is BSP, and so on.
		 */
		cpu = 0;
	}
1848 1849 1850
	if (apicid > max_physical_apicid)
		max_physical_apicid = apicid;

1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872
#ifdef CONFIG_X86_32
	/*
	 * Would be preferable to switch to bigsmp when CONFIG_HOTPLUG_CPU=y
	 * but we need to work other dependencies like SMP_SUSPEND etc
	 * before this can be done without some confusion.
	 * if (CPU_HOTPLUG_ENABLED || num_processors > 8)
	 *       - Ashok Raj <ashok.raj@intel.com>
	 */
	if (max_physical_apicid >= 8) {
		switch (boot_cpu_data.x86_vendor) {
		case X86_VENDOR_INTEL:
			if (!APIC_XAPIC(version)) {
				def_to_bigsmp = 0;
				break;
			}
			/* If P4 and above fall through */
		case X86_VENDOR_AMD:
			def_to_bigsmp = 1;
		}
	}
#endif

1873
#if defined(CONFIG_SMP) || defined(CONFIG_X86_64)
1874 1875
	early_per_cpu(x86_cpu_to_apicid, cpu) = apicid;
	early_per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
1876
#endif
1877

1878 1879
	set_cpu_possible(cpu, true);
	set_cpu_present(cpu, true);
1880 1881
}

1882 1883 1884 1885
int hard_smp_processor_id(void)
{
	return read_apic_id();
}
I
Ingo Molnar 已提交
1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905

void default_init_apic_ldr(void)
{
	unsigned long val;

	apic_write(APIC_DFR, APIC_DFR_VALUE);
	val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
	val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id());
	apic_write(APIC_LDR, val);
}

#ifdef CONFIG_X86_32
int default_apicid_to_node(int logical_apicid)
{
#ifdef CONFIG_SMP
	return apicid_2_node[hard_smp_processor_id()];
#else
	return 0;
#endif
}
1906
#endif
1907

1908
/*
1909
 * Power management
1910
 */
1911 1912 1913
#ifdef CONFIG_PM

static struct {
1914 1915 1916 1917 1918
	/*
	 * 'active' is true if the local APIC was enabled by us and
	 * not the BIOS; this signifies that we are also responsible
	 * for disabling it before entering apm/acpi suspend
	 */
1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939
	int active;
	/* r/w apic fields */
	unsigned int apic_id;
	unsigned int apic_taskpri;
	unsigned int apic_ldr;
	unsigned int apic_dfr;
	unsigned int apic_spiv;
	unsigned int apic_lvtt;
	unsigned int apic_lvtpc;
	unsigned int apic_lvt0;
	unsigned int apic_lvt1;
	unsigned int apic_lvterr;
	unsigned int apic_tmict;
	unsigned int apic_tdcr;
	unsigned int apic_thmr;
} apic_pm_state;

static int lapic_suspend(struct sys_device *dev, pm_message_t state)
{
	unsigned long flags;
	int maxlvt;
1940

1941 1942
	if (!apic_pm_state.active)
		return 0;
1943

1944
	maxlvt = lapic_get_maxlvt();
1945

1946
	apic_pm_state.apic_id = apic_read(APIC_ID);
1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958
	apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
	apic_pm_state.apic_ldr = apic_read(APIC_LDR);
	apic_pm_state.apic_dfr = apic_read(APIC_DFR);
	apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
	apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
	if (maxlvt >= 4)
		apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
	apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
	apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
	apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
	apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
	apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
1959
#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
1960 1961 1962
	if (maxlvt >= 5)
		apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
#endif
1963

1964 1965
	local_irq_save(flags);
	disable_local_APIC();
1966 1967 1968 1969
#ifdef CONFIG_INTR_REMAP
	if (intr_remapping_enabled)
		disable_intr_remapping();
#endif
1970 1971
	local_irq_restore(flags);
	return 0;
L
Linus Torvalds 已提交
1972 1973
}

1974
static int lapic_resume(struct sys_device *dev)
L
Linus Torvalds 已提交
1975
{
1976 1977 1978
	unsigned int l, h;
	unsigned long flags;
	int maxlvt;
L
Linus Torvalds 已提交
1979

1980 1981 1982 1983
#ifdef CONFIG_INTR_REMAP
	int ret;
	struct IO_APIC_route_entry **ioapic_entries = NULL;

1984 1985
	if (!apic_pm_state.active)
		return 0;
1986

1987
	local_irq_save(flags);
1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008
	if (x2apic) {
		ioapic_entries = alloc_ioapic_entries();
		if (!ioapic_entries) {
			WARN(1, "Alloc ioapic_entries in lapic resume failed.");
			return -ENOMEM;
		}

		ret = save_IO_APIC_setup(ioapic_entries);
		if (ret) {
			WARN(1, "Saving IO-APIC state failed: %d\n", ret);
			free_ioapic_entries(ioapic_entries);
			return ret;
		}

		mask_IO_APIC_setup(ioapic_entries);
		mask_8259A();
		enable_x2apic();
	}
#else
	if (!apic_pm_state.active)
		return 0;
C
Cyrill Gorcunov 已提交
2009

2010
	local_irq_save(flags);
C
Cyrill Gorcunov 已提交
2011 2012
	if (x2apic)
		enable_x2apic();
2013 2014
#endif

2015
	else {
C
Cyrill Gorcunov 已提交
2016 2017 2018 2019 2020 2021
		/*
		 * Make sure the APICBASE points to the right address
		 *
		 * FIXME! This will be wrong if we ever support suspend on
		 * SMP! We'll need to do this as part of the CPU restore!
		 */
2022 2023 2024 2025
		rdmsr(MSR_IA32_APICBASE, l, h);
		l &= ~MSR_IA32_APICBASE_BASE;
		l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
		wrmsr(MSR_IA32_APICBASE, l, h);
2026
	}
2027

2028
	maxlvt = lapic_get_maxlvt();
2029 2030 2031 2032 2033 2034 2035 2036
	apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
	apic_write(APIC_ID, apic_pm_state.apic_id);
	apic_write(APIC_DFR, apic_pm_state.apic_dfr);
	apic_write(APIC_LDR, apic_pm_state.apic_ldr);
	apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
	apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
	apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
	apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
C
Cyrill Gorcunov 已提交
2037
#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050
	if (maxlvt >= 5)
		apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
#endif
	if (maxlvt >= 4)
		apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
	apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
	apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
	apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
	apic_write(APIC_ESR, 0);
	apic_read(APIC_ESR);
	apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
	apic_write(APIC_ESR, 0);
	apic_read(APIC_ESR);
C
Cyrill Gorcunov 已提交
2051

2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062
#ifdef CONFIG_INTR_REMAP
	if (intr_remapping_enabled)
		reenable_intr_remapping(EIM_32BIT_APIC_ID);

	if (x2apic) {
		unmask_8259A();
		restore_IO_APIC_setup(ioapic_entries);
		free_ioapic_entries(ioapic_entries);
	}
#endif

2063
	local_irq_restore(flags);
C
Cyrill Gorcunov 已提交
2064

2065

2066 2067
	return 0;
}
T
Thomas Gleixner 已提交
2068

2069 2070 2071 2072 2073
/*
 * This device has no shutdown method - fully functioning local APICs
 * are needed on every CPU up until machine_halt/restart/poweroff.
 */

2074 2075 2076 2077 2078
static struct sysdev_class lapic_sysclass = {
	.name		= "lapic",
	.resume		= lapic_resume,
	.suspend	= lapic_suspend,
};
T
Thomas Gleixner 已提交
2079

2080
static struct sys_device device_lapic = {
H
Hiroshi Shimamoto 已提交
2081 2082
	.id	= 0,
	.cls	= &lapic_sysclass,
2083
};
T
Thomas Gleixner 已提交
2084

2085 2086 2087
static void __cpuinit apic_pm_activate(void)
{
	apic_pm_state.active = 1;
L
Linus Torvalds 已提交
2088 2089
}

2090
static int __init init_lapic_sysfs(void)
L
Linus Torvalds 已提交
2091
{
2092
	int error;
H
Hiroshi Shimamoto 已提交
2093

2094 2095 2096
	if (!cpu_has_apic)
		return 0;
	/* XXX: remove suspend/resume procs if !apic_pm_state.active? */
H
Hiroshi Shimamoto 已提交
2097

2098 2099 2100 2101
	error = sysdev_class_register(&lapic_sysclass);
	if (!error)
		error = sysdev_register(&device_lapic);
	return error;
L
Linus Torvalds 已提交
2102
}
2103 2104 2105

/* local apic needs to resume before other devices access its registers. */
core_initcall(init_lapic_sysfs);
2106 2107 2108 2109 2110 2111

#else	/* CONFIG_PM */

static void apic_pm_activate(void) { }

#endif	/* CONFIG_PM */
L
Linus Torvalds 已提交
2112

Y
Yinghai Lu 已提交
2113
#ifdef CONFIG_X86_64
L
Linus Torvalds 已提交
2114
/*
2115
 * apic_is_clustered_box() -- Check if we can expect good TSC
L
Linus Torvalds 已提交
2116 2117 2118
 *
 * Thus far, the major user of this is IBM's Summit2 series:
 *
2119
 * Clustered boxes may have unsynced TSC problems if they are
L
Linus Torvalds 已提交
2120 2121 2122
 * multi-chassis. Use available data to take a good guess.
 * If in doubt, go HPET.
 */
2123
__cpuinit int apic_is_clustered_box(void)
L
Linus Torvalds 已提交
2124 2125 2126
{
	int i, clusters, zeros;
	unsigned id;
2127
	u16 *bios_cpu_apicid;
L
Linus Torvalds 已提交
2128 2129
	DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);

2130 2131 2132 2133
	/*
	 * there is not this kind of box with AMD CPU yet.
	 * Some AMD box with quadcore cpu and 8 sockets apicid
	 * will be [4, 0x23] or [8, 0x27] could be thought to
Y
Yinghai Lu 已提交
2134
	 * vsmp box still need checking...
2135
	 */
2136
	if ((boot_cpu_data.x86_vendor == X86_VENDOR_AMD) && !is_vsmp_box())
2137 2138
		return 0;

2139
	bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
2140
	bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
L
Linus Torvalds 已提交
2141

2142
	for (i = 0; i < nr_cpu_ids; i++) {
2143
		/* are we being called early in kernel startup? */
2144 2145
		if (bios_cpu_apicid) {
			id = bios_cpu_apicid[i];
2146
		} else if (i < nr_cpu_ids) {
2147 2148 2149 2150
			if (cpu_present(i))
				id = per_cpu(x86_bios_cpu_apicid, i);
			else
				continue;
2151
		} else
2152 2153
			break;

L
Linus Torvalds 已提交
2154 2155 2156 2157 2158 2159
		if (id != BAD_APICID)
			__set_bit(APIC_CLUSTERID(id), clustermap);
	}

	/* Problem:  Partially populated chassis may not have CPUs in some of
	 * the APIC clusters they have been allocated.  Only present CPUs have
2160 2161 2162
	 * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
	 * Since clusters are allocated sequentially, count zeros only if
	 * they are bounded by ones.
L
Linus Torvalds 已提交
2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173
	 */
	clusters = 0;
	zeros = 0;
	for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
		if (test_bit(i, clustermap)) {
			clusters += 1 + zeros;
			zeros = 0;
		} else
			++zeros;
	}

2174 2175 2176 2177 2178 2179
	/* ScaleMP vSMPowered boxes have one cluster per board and TSCs are
	 * not guaranteed to be synced between boards
	 */
	if (is_vsmp_box() && clusters > 1)
		return 1;

L
Linus Torvalds 已提交
2180
	/*
2181
	 * If clusters > 2, then should be multi-chassis.
L
Linus Torvalds 已提交
2182 2183 2184 2185 2186
	 * May have to revisit this when multi-core + hyperthreaded CPUs come
	 * out, but AFAIK this will work even for them.
	 */
	return (clusters > 2);
}
Y
Yinghai Lu 已提交
2187
#endif
L
Linus Torvalds 已提交
2188 2189

/*
2190
 * APIC command line parameters
L
Linus Torvalds 已提交
2191
 */
2192
static int __init setup_disableapic(char *arg)
2193
{
L
Linus Torvalds 已提交
2194
	disable_apic = 1;
2195
	setup_clear_cpu_cap(X86_FEATURE_APIC);
2196 2197 2198
	return 0;
}
early_param("disableapic", setup_disableapic);
L
Linus Torvalds 已提交
2199

2200
/* same as disableapic, for compatibility */
2201
static int __init setup_nolapic(char *arg)
2202
{
2203
	return setup_disableapic(arg);
2204
}
2205
early_param("nolapic", setup_nolapic);
L
Linus Torvalds 已提交
2206

2207 2208 2209 2210 2211 2212 2213
static int __init parse_lapic_timer_c2_ok(char *arg)
{
	local_apic_timer_c2_ok = 1;
	return 0;
}
early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);

2214
static int __init parse_disable_apic_timer(char *arg)
2215
{
L
Linus Torvalds 已提交
2216
	disable_apic_timer = 1;
2217
	return 0;
2218
}
2219 2220 2221 2222 2223 2224
early_param("noapictimer", parse_disable_apic_timer);

static int __init parse_nolapic_timer(char *arg)
{
	disable_apic_timer = 1;
	return 0;
2225
}
2226
early_param("nolapic_timer", parse_nolapic_timer);
2227

2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242
static int __init apic_set_verbosity(char *arg)
{
	if (!arg)  {
#ifdef CONFIG_X86_64
		skip_ioapic_setup = 0;
		return 0;
#endif
		return -EINVAL;
	}

	if (strcmp("debug", arg) == 0)
		apic_verbosity = APIC_DEBUG;
	else if (strcmp("verbose", arg) == 0)
		apic_verbosity = APIC_VERBOSE;
	else {
2243
		pr_warning("APIC Verbosity level %s not recognised"
2244 2245 2246 2247 2248 2249 2250 2251
			" use apic=verbose or apic=debug\n", arg);
		return -EINVAL;
	}

	return 0;
}
early_param("apic", apic_set_verbosity);

2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269
static int __init lapic_insert_resource(void)
{
	if (!apic_phys)
		return -1;

	/* Put local APIC into the resource map. */
	lapic_resource.start = apic_phys;
	lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
	insert_resource(&iomem_resource, &lapic_resource);

	return 0;
}

/*
 * need call insert after e820_reserve_resources()
 * that is using request_resource
 */
late_initcall(lapic_insert_resource);