io_apic.c 77.9 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *	Intel IO-APIC support for multi-Pentium hosts.
 *
I
Ingo Molnar 已提交
4
 *	Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 *	Many thanks to Stig Venaas for trying out countless experimental
 *	patches and reporting/debugging problems patiently!
 *
 *	(c) 1999, Multiple IO-APIC support, developed by
 *	Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
 *      Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
 *	further tested and cleaned up by Zach Brown <zab@redhat.com>
 *	and Ingo Molnar <mingo@redhat.com>
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively
 *	Paul Diefenbaugh	:	Added full ACPI support
 */

#include <linux/mm.h>
#include <linux/interrupt.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/sched.h>
28
#include <linux/pci.h>
L
Linus Torvalds 已提交
29 30 31
#include <linux/mc146818rtc.h>
#include <linux/compiler.h>
#include <linux/acpi.h>
32
#include <linux/module.h>
33
#include <linux/syscore_ops.h>
34
#include <linux/irqdomain.h>
35
#include <linux/freezer.h>
36
#include <linux/kthread.h>
37
#include <linux/jiffies.h>	/* time_after() */
38
#include <linux/slab.h>
39
#include <linux/bootmem.h>
40

41
#include <asm/idle.h>
L
Linus Torvalds 已提交
42 43
#include <asm/io.h>
#include <asm/smp.h>
44
#include <asm/cpu.h>
L
Linus Torvalds 已提交
45
#include <asm/desc.h>
46 47 48
#include <asm/proto.h>
#include <asm/acpi.h>
#include <asm/dma.h>
L
Linus Torvalds 已提交
49
#include <asm/timer.h>
50
#include <asm/i8259.h>
51
#include <asm/setup.h>
52
#include <asm/irq_remapping.h>
53
#include <asm/hw_irq.h>
L
Linus Torvalds 已提交
54

I
Ingo Molnar 已提交
55
#include <asm/apic.h>
L
Linus Torvalds 已提交
56

57 58 59 60 61 62 63 64 65 66
#define	for_each_ioapic(idx)		\
	for ((idx) = 0; (idx) < nr_ioapics; (idx)++)
#define	for_each_ioapic_reverse(idx)	\
	for ((idx) = nr_ioapics - 1; (idx) >= 0; (idx)--)
#define	for_each_pin(idx, pin)		\
	for ((pin) = 0; (pin) < ioapics[(idx)].nr_registers; (pin)++)
#define	for_each_ioapic_pin(idx, pin)	\
	for_each_ioapic((idx))		\
		for_each_pin((idx), (pin))

67
#define for_each_irq_pin(entry, head) \
68
	list_for_each_entry(entry, &head, list)
69

L
Linus Torvalds 已提交
70
/*
71 72
 *      Is the SiS APIC rmw bug present ?
 *      -1 = don't know, 0 = no, 1 = yes
L
Linus Torvalds 已提交
73 74 75
 */
int sis_apic_bug = -1;

76
static DEFINE_RAW_SPINLOCK(ioapic_lock);
77
static DEFINE_MUTEX(ioapic_mutex);
78
static unsigned int ioapic_dynirq_base;
79
static int ioapic_initialized;
Y
Yinghai Lu 已提交
80

81 82 83 84 85
struct irq_pin_list {
	struct list_head list;
	int apic, pin;
};

86
struct mp_chip_data {
87
	struct list_head irq_2_pin;
88 89 90
	struct IO_APIC_route_entry entry;
	int trigger;
	int polarity;
91
	u32 count;
92 93 94
	bool isa_irq;
};

S
Suresh Siddha 已提交
95 96 97 98 99
static struct ioapic {
	/*
	 * # of IRQ routing registers
	 */
	int nr_registers;
100 101 102 103
	/*
	 * Saved state during suspend/resume, or while enabling intr-remap.
	 */
	struct IO_APIC_route_entry *saved_registers;
104 105
	/* I/O APIC config */
	struct mpc_ioapic mp_config;
106 107
	/* IO APIC gsi routing info */
	struct mp_ioapic_gsi  gsi_config;
108 109
	struct ioapic_domain_cfg irqdomain_cfg;
	struct irq_domain *irqdomain;
110
	struct resource *iomem_res;
S
Suresh Siddha 已提交
111
} ioapics[MAX_IO_APICS];
L
Linus Torvalds 已提交
112

113
#define mpc_ioapic_ver(ioapic_idx)	ioapics[ioapic_idx].mp_config.apicver
114

115
int mpc_ioapic_id(int ioapic_idx)
116
{
117
	return ioapics[ioapic_idx].mp_config.apicid;
118 119
}

120
unsigned int mpc_ioapic_addr(int ioapic_idx)
121
{
122
	return ioapics[ioapic_idx].mp_config.apicaddr;
123 124
}

125
struct mp_ioapic_gsi *mp_ioapic_gsi_routing(int ioapic_idx)
126
{
127
	return &ioapics[ioapic_idx].gsi_config;
128
}
129

130 131 132 133 134 135 136 137 138 139 140 141
static inline int mp_ioapic_pin_count(int ioapic)
{
	struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(ioapic);

	return gsi_cfg->gsi_end - gsi_cfg->gsi_base + 1;
}

u32 mp_pin_to_gsi(int ioapic, int pin)
{
	return mp_ioapic_gsi_routing(ioapic)->gsi_base + pin;
}

142 143 144 145 146
static inline bool mp_is_legacy_irq(int irq)
{
	return irq >= 0 && irq < nr_legacy_irqs();
}

147 148 149 150 151
/*
 * Initialize all legacy IRQs and all pins on the first IOAPIC
 * if we have legacy interrupt controller. Kernel boot option "pirq="
 * may rely on non-legacy pins on the first IOAPIC.
 */
152 153
static inline int mp_init_irq_at_boot(int ioapic, int irq)
{
154 155 156
	if (!nr_legacy_irqs())
		return 0;

157
	return ioapic == 0 || mp_is_legacy_irq(irq);
158 159
}

160 161 162 163 164
static inline struct irq_domain *mp_ioapic_irqdomain(int ioapic)
{
	return ioapics[ioapic].irqdomain;
}

165
int nr_ioapics;
166

167 168
/* The one past the highest gsi number used */
u32 gsi_top;
169

170
/* MP IRQ source entries */
171
struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
172 173 174 175

/* # of MP IRQ source entries */
int mp_irq_entries;

176
#ifdef CONFIG_EISA
177 178 179 180 181
int mp_bus_id_to_type[MAX_MP_BUSSES];
#endif

DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);

Y
Yinghai Lu 已提交
182 183
int skip_ioapic_setup;

184 185 186 187
/**
 * disable_ioapic_support() - disables ioapic support at runtime
 */
void disable_ioapic_support(void)
188 189 190 191 192 193 194 195
{
#ifdef CONFIG_PCI
	noioapicquirk = 1;
	noioapicreroute = -1;
#endif
	skip_ioapic_setup = 1;
}

196
static int __init parse_noapic(char *str)
Y
Yinghai Lu 已提交
197 198
{
	/* disable IO-APIC */
199
	disable_ioapic_support();
Y
Yinghai Lu 已提交
200 201 202
	return 0;
}
early_param("noapic", parse_noapic);
203

204 205 206 207 208 209 210 211 212 213 214
/* Will be called in mpparse/acpi/sfi codes for saving IRQ info */
void mp_save_irq(struct mpc_intsrc *m)
{
	int i;

	apic_printk(APIC_VERBOSE, "Int: type %d, pol %d, trig %d, bus %02x,"
		" IRQ %02x, APIC ID %x, APIC INT %02x\n",
		m->irqtype, m->irqflag & 3, (m->irqflag >> 2) & 3, m->srcbus,
		m->srcbusirq, m->dstapic, m->dstirq);

	for (i = 0; i < mp_irq_entries; i++) {
215
		if (!memcmp(&mp_irqs[i], m, sizeof(*m)))
216 217 218
			return;
	}

219
	memcpy(&mp_irqs[mp_irq_entries], m, sizeof(*m));
220 221 222 223
	if (++mp_irq_entries == MAX_IRQ_SOURCES)
		panic("Max # of irq sources exceeded!!\n");
}

224 225 226 227 228 229 230 231 232 233 234 235 236
static void alloc_ioapic_saved_registers(int idx)
{
	size_t size;

	if (ioapics[idx].saved_registers)
		return;

	size = sizeof(struct IO_APIC_route_entry) * ioapics[idx].nr_registers;
	ioapics[idx].saved_registers = kzalloc(size, GFP_KERNEL);
	if (!ioapics[idx].saved_registers)
		pr_err("IOAPIC %d: suspend/resume impossible!\n", idx);
}

237 238 239 240 241 242
static void free_ioapic_saved_registers(int idx)
{
	kfree(ioapics[idx].saved_registers);
	ioapics[idx].saved_registers = NULL;
}

243
int __init arch_early_ioapic_init(void)
244
{
245
	int i;
T
Thomas Gleixner 已提交
246

247
	if (!nr_legacy_irqs())
248 249
		io_apic_irqs = ~0UL;

250 251
	for_each_ioapic(i)
		alloc_ioapic_saved_registers(i);
252

253
	return 0;
254
}
255

L
Linus Torvalds 已提交
256 257 258 259
struct io_apic {
	unsigned int index;
	unsigned int unused[3];
	unsigned int data;
260 261
	unsigned int unused2[11];
	unsigned int eoi;
L
Linus Torvalds 已提交
262 263 264 265 266
};

static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
{
	return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
267
		+ (mpc_ioapic_addr(idx) & ~PAGE_MASK);
L
Linus Torvalds 已提交
268 269
}

270
static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
271 272 273 274 275
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(vector, &io_apic->eoi);
}

276
unsigned int native_io_apic_read(unsigned int apic, unsigned int reg)
L
Linus Torvalds 已提交
277 278 279 280 281 282
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	return readl(&io_apic->data);
}

283 284
static void io_apic_write(unsigned int apic, unsigned int reg,
			  unsigned int value)
L
Linus Torvalds 已提交
285 286
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
287

L
Linus Torvalds 已提交
288 289 290 291 292 293 294 295 296 297
	writel(reg, &io_apic->index);
	writel(value, &io_apic->data);
}

/*
 * Re-write a value: to be used for read-modify-write
 * cycles where the read already set up the index register.
 *
 * Older SiS APIC requires we rewrite the index register
 */
298 299
static void io_apic_modify(unsigned int apic, unsigned int reg,
			   unsigned int value)
L
Linus Torvalds 已提交
300
{
301
	struct io_apic __iomem *io_apic = io_apic_base(apic);
T
Thomas Gleixner 已提交
302 303 304

	if (sis_apic_bug)
		writel(reg, &io_apic->index);
L
Linus Torvalds 已提交
305 306 307
	writel(value, &io_apic->data);
}

308 309 310 311 312
union entry_union {
	struct { u32 w1, w2; };
	struct IO_APIC_route_entry entry;
};

313 314 315 316 317 318
static struct IO_APIC_route_entry __ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;

	eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
	eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
319

320 321 322
	return eu.entry;
}

323 324 325 326
static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;
	unsigned long flags;
327

328
	raw_spin_lock_irqsave(&ioapic_lock, flags);
329
	eu.entry = __ioapic_read_entry(apic, pin);
330
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
331

332 333 334
	return eu.entry;
}

335 336 337 338 339 340
/*
 * When we write a new IO APIC routing entry, we need to write the high
 * word first! If the mask bit in the low word is clear, we will enable
 * the interrupt, and we need to make sure the entry is fully populated
 * before that happens.
 */
341
static void __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
342
{
343 344
	union entry_union eu = {{0, 0}};

345
	eu.entry = e;
346 347
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
348 349
}

350
static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
351 352
{
	unsigned long flags;
353

354
	raw_spin_lock_irqsave(&ioapic_lock, flags);
355
	__ioapic_write_entry(apic, pin, e);
356
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
357 358 359 360 361 362 363 364 365 366 367 368
}

/*
 * When we mask an IO APIC routing entry, we need to write the low
 * word first, in order to set the mask bit before we change the
 * high bits!
 */
static void ioapic_mask_entry(int apic, int pin)
{
	unsigned long flags;
	union entry_union eu = { .entry.mask = 1 };

369
	raw_spin_lock_irqsave(&ioapic_lock, flags);
370 371
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
372
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
373 374
}

L
Linus Torvalds 已提交
375 376 377 378 379
/*
 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
 * shared ISA-space IRQs, so we have to support them. We are super
 * fast in the common case, and fast for shared ISA-space IRQs.
 */
380 381
static int __add_pin_to_irq_node(struct mp_chip_data *data,
				 int node, int apic, int pin)
L
Linus Torvalds 已提交
382
{
383
	struct irq_pin_list *entry;
384

385
	/* don't allow duplicates */
386
	for_each_irq_pin(entry, data->irq_2_pin)
387
		if (entry->apic == apic && entry->pin == pin)
388
			return 0;
389

390
	entry = kzalloc_node(sizeof(struct irq_pin_list), GFP_ATOMIC, node);
391
	if (!entry) {
392 393
		pr_err("can not alloc irq_pin_list (%d,%d,%d)\n",
		       node, apic, pin);
394
		return -ENOMEM;
395
	}
L
Linus Torvalds 已提交
396 397
	entry->apic = apic;
	entry->pin = pin;
398
	list_add_tail(&entry->list, &data->irq_2_pin);
399

400 401 402
	return 0;
}

403
static void __remove_pin_from_irq(struct mp_chip_data *data, int apic, int pin)
404
{
405
	struct irq_pin_list *tmp, *entry;
406

407
	list_for_each_entry_safe(entry, tmp, &data->irq_2_pin, list)
408
		if (entry->apic == apic && entry->pin == pin) {
409
			list_del(&entry->list);
410 411 412 413 414
			kfree(entry);
			return;
		}
}

415 416
static void add_pin_to_irq_node(struct mp_chip_data *data,
				int node, int apic, int pin)
417
{
418
	if (__add_pin_to_irq_node(data, node, apic, pin))
419
		panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
L
Linus Torvalds 已提交
420 421 422 423 424
}

/*
 * Reroute an IRQ to a different pin.
 */
425
static void __init replace_pin_at_irq_node(struct mp_chip_data *data, int node,
426 427
					   int oldapic, int oldpin,
					   int newapic, int newpin)
L
Linus Torvalds 已提交
428
{
429
	struct irq_pin_list *entry;
L
Linus Torvalds 已提交
430

431
	for_each_irq_pin(entry, data->irq_2_pin) {
L
Linus Torvalds 已提交
432 433 434
		if (entry->apic == oldapic && entry->pin == oldpin) {
			entry->apic = newapic;
			entry->pin = newpin;
435
			/* every one is different, right? */
436
			return;
437
		}
L
Linus Torvalds 已提交
438
	}
439

440
	/* old apic/pin didn't exist, so just add new ones */
441
	add_pin_to_irq_node(data, node, newapic, newpin);
L
Linus Torvalds 已提交
442 443
}

444 445 446 447 448 449 450 451 452 453 454 455 456 457 458
static void __io_apic_modify_irq(struct irq_pin_list *entry,
				 int mask_and, int mask_or,
				 void (*final)(struct irq_pin_list *entry))
{
	unsigned int reg, pin;

	pin = entry->pin;
	reg = io_apic_read(entry->apic, 0x10 + pin * 2);
	reg &= mask_and;
	reg |= mask_or;
	io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
	if (final)
		final(entry);
}

459
static void io_apic_modify_irq(struct mp_chip_data *data,
460 461
			       int mask_and, int mask_or,
			       void (*final)(struct irq_pin_list *entry))
462 463
{
	struct irq_pin_list *entry;
464

465
	for_each_irq_pin(entry, data->irq_2_pin)
466 467 468
		__io_apic_modify_irq(entry, mask_and, mask_or, final);
}

469
static void io_apic_sync(struct irq_pin_list *entry)
L
Linus Torvalds 已提交
470
{
471 472 473 474 475
	/*
	 * Synchronize the IO-APIC and the CPU by doing
	 * a dummy read from the IO-APIC
	 */
	struct io_apic __iomem *io_apic;
476

477
	io_apic = io_apic_base(entry->apic);
Y
Yinghai Lu 已提交
478
	readl(&io_apic->data);
L
Linus Torvalds 已提交
479 480
}

481
static void mask_ioapic_irq(struct irq_data *irq_data)
482
{
483
	struct mp_chip_data *data = irq_data->chip_data;
T
Thomas Gleixner 已提交
484 485 486
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
487
	io_apic_modify_irq(data, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
T
Thomas Gleixner 已提交
488
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
489
}
L
Linus Torvalds 已提交
490

491
static void __unmask_ioapic(struct mp_chip_data *data)
T
Thomas Gleixner 已提交
492
{
493
	io_apic_modify_irq(data, ~IO_APIC_REDIR_MASKED, 0, NULL);
L
Linus Torvalds 已提交
494 495
}

496
static void unmask_ioapic_irq(struct irq_data *irq_data)
L
Linus Torvalds 已提交
497
{
498
	struct mp_chip_data *data = irq_data->chip_data;
L
Linus Torvalds 已提交
499 500
	unsigned long flags;

501
	raw_spin_lock_irqsave(&ioapic_lock, flags);
502
	__unmask_ioapic(data);
503
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
504 505
}

506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521
/*
 * IO-APIC versions below 0x20 don't support EOI register.
 * For the record, here is the information about various versions:
 *     0Xh     82489DX
 *     1Xh     I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
 *     2Xh     I/O(x)APIC which is PCI 2.2 Compliant
 *     30h-FFh Reserved
 *
 * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
 * version as 0x2. This is an error with documentation and these ICH chips
 * use io-apic's of version 0x20.
 *
 * For IO-APIC's with EOI register, we use that to do an explicit EOI.
 * Otherwise, we simulate the EOI message manually by changing the trigger
 * mode to edge and then back to level, with RTE being masked during this.
 */
522
static void __eoi_ioapic_pin(int apic, int pin, int vector)
523 524
{
	if (mpc_ioapic_ver(apic) >= 0x20) {
525
		io_apic_eoi(apic, vector);
526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545
	} else {
		struct IO_APIC_route_entry entry, entry1;

		entry = entry1 = __ioapic_read_entry(apic, pin);

		/*
		 * Mask the entry and change the trigger mode to edge.
		 */
		entry1.mask = 1;
		entry1.trigger = IOAPIC_EDGE;

		__ioapic_write_entry(apic, pin, entry1);

		/*
		 * Restore the previous level triggered entry.
		 */
		__ioapic_write_entry(apic, pin, entry);
	}
}

546
void eoi_ioapic_pin(int vector, struct mp_chip_data *data)
547 548 549 550 551
{
	unsigned long flags;
	struct irq_pin_list *entry;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
552
	for_each_irq_pin(entry, data->irq_2_pin)
553
		__eoi_ioapic_pin(entry->apic, entry->pin, vector);
554 555 556
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
}

L
Linus Torvalds 已提交
557 558 559
static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
{
	struct IO_APIC_route_entry entry;
560

L
Linus Torvalds 已提交
561
	/* Check delivery_mode to be sure we're not clearing an SMI pin */
562
	entry = ioapic_read_entry(apic, pin);
L
Linus Torvalds 已提交
563 564
	if (entry.delivery_mode == dest_SMI)
		return;
565

L
Linus Torvalds 已提交
566
	/*
567 568 569 570 571 572 573 574 575 576
	 * Make sure the entry is masked and re-read the contents to check
	 * if it is a level triggered pin and if the remote-IRR is set.
	 */
	if (!entry.mask) {
		entry.mask = 1;
		ioapic_write_entry(apic, pin, entry);
		entry = ioapic_read_entry(apic, pin);
	}

	if (entry.irr) {
577 578
		unsigned long flags;

579 580 581 582 583 584 585 586 587
		/*
		 * Make sure the trigger mode is set to level. Explicit EOI
		 * doesn't clear the remote-IRR if the trigger mode is not
		 * set to level.
		 */
		if (!entry.trigger) {
			entry.trigger = IOAPIC_LEVEL;
			ioapic_write_entry(apic, pin, entry);
		}
588
		raw_spin_lock_irqsave(&ioapic_lock, flags);
589
		__eoi_ioapic_pin(apic, pin, entry.vector);
590
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
591 592 593 594 595
	}

	/*
	 * Clear the rest of the bits in the IO-APIC RTE except for the mask
	 * bit.
L
Linus Torvalds 已提交
596
	 */
597
	ioapic_mask_entry(apic, pin);
598 599
	entry = ioapic_read_entry(apic, pin);
	if (entry.irr)
600
		pr_err("Unable to reset IRR for apic: %d, pin :%d\n",
601
		       mpc_ioapic_id(apic), pin);
L
Linus Torvalds 已提交
602 603
}

604
static void clear_IO_APIC (void)
L
Linus Torvalds 已提交
605 606 607
{
	int apic, pin;

608 609
	for_each_ioapic_pin(apic, pin)
		clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
610 611
}

612
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
613 614 615 616 617 618
/*
 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
 * specific CPU-side IRQs.
 */

#define MAX_PIRQS 8
Y
Yinghai Lu 已提交
619 620 621
static int pirq_entries[MAX_PIRQS] = {
	[0 ... MAX_PIRQS - 1] = -1
};
L
Linus Torvalds 已提交
622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647

static int __init ioapic_pirq_setup(char *str)
{
	int i, max;
	int ints[MAX_PIRQS+1];

	get_options(str, ARRAY_SIZE(ints), ints);

	apic_printk(APIC_VERBOSE, KERN_INFO
			"PIRQ redirection, working around broken MP-BIOS.\n");
	max = MAX_PIRQS;
	if (ints[0] < MAX_PIRQS)
		max = ints[0];

	for (i = 0; i < max; i++) {
		apic_printk(APIC_VERBOSE, KERN_DEBUG
				"... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
		/*
		 * PIRQs are mapped upside down, usually.
		 */
		pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
	}
	return 1;
}

__setup("pirq=", ioapic_pirq_setup);
648 649 650
#endif /* CONFIG_X86_32 */

/*
651
 * Saves all the IO-APIC RTE's
652
 */
653
int save_ioapic_entries(void)
654 655
{
	int apic, pin;
656
	int err = 0;
657

658
	for_each_ioapic(apic) {
659
		if (!ioapics[apic].saved_registers) {
660 661 662
			err = -ENOMEM;
			continue;
		}
663

664
		for_each_pin(apic, pin)
665
			ioapics[apic].saved_registers[pin] =
666
				ioapic_read_entry(apic, pin);
667
	}
668

669
	return err;
670 671
}

672 673 674
/*
 * Mask all IO APIC entries.
 */
675
void mask_ioapic_entries(void)
676 677 678
{
	int apic, pin;

679
	for_each_ioapic(apic) {
680
		if (!ioapics[apic].saved_registers)
681
			continue;
682

683
		for_each_pin(apic, pin) {
684 685
			struct IO_APIC_route_entry entry;

686
			entry = ioapics[apic].saved_registers[pin];
687 688 689 690 691 692 693 694
			if (!entry.mask) {
				entry.mask = 1;
				ioapic_write_entry(apic, pin, entry);
			}
		}
	}
}

695
/*
696
 * Restore IO APIC entries which was saved in the ioapic structure.
697
 */
698
int restore_ioapic_entries(void)
699 700 701
{
	int apic, pin;

702
	for_each_ioapic(apic) {
703
		if (!ioapics[apic].saved_registers)
704
			continue;
705

706
		for_each_pin(apic, pin)
707
			ioapic_write_entry(apic, pin,
708
					   ioapics[apic].saved_registers[pin]);
709
	}
710
	return 0;
711 712
}

L
Linus Torvalds 已提交
713 714 715
/*
 * Find the IRQ entry number of a certain pin.
 */
716
static int find_irq_entry(int ioapic_idx, int pin, int type)
L
Linus Torvalds 已提交
717 718 719 720
{
	int i;

	for (i = 0; i < mp_irq_entries; i++)
721
		if (mp_irqs[i].irqtype == type &&
722
		    (mp_irqs[i].dstapic == mpc_ioapic_id(ioapic_idx) ||
723 724
		     mp_irqs[i].dstapic == MP_APIC_ALL) &&
		    mp_irqs[i].dstirq == pin)
L
Linus Torvalds 已提交
725 726 727 728 729 730 731 732
			return i;

	return -1;
}

/*
 * Find the pin to which IRQ[irq] (ISA) is connected
 */
733
static int __init find_isa_irq_pin(int irq, int type)
L
Linus Torvalds 已提交
734 735 736 737
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
738
		int lbus = mp_irqs[i].srcbus;
L
Linus Torvalds 已提交
739

A
Alexey Starikovskiy 已提交
740
		if (test_bit(lbus, mp_bus_not_pci) &&
741 742
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
L
Linus Torvalds 已提交
743

744
			return mp_irqs[i].dstirq;
L
Linus Torvalds 已提交
745 746 747 748
	}
	return -1;
}

749 750 751 752 753
static int __init find_isa_irq_apic(int irq, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
754
		int lbus = mp_irqs[i].srcbus;
755

A
Alexey Starikovskiy 已提交
756
		if (test_bit(lbus, mp_bus_not_pci) &&
757 758
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
759 760
			break;
	}
761

762
	if (i < mp_irq_entries) {
763 764
		int ioapic_idx;

765
		for_each_ioapic(ioapic_idx)
766 767
			if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic)
				return ioapic_idx;
768 769 770 771 772
	}

	return -1;
}

773
#ifdef CONFIG_EISA
L
Linus Torvalds 已提交
774 775 776 777 778
/*
 * EISA Edge/Level control register, ELCR
 */
static int EISA_ELCR(unsigned int irq)
{
779
	if (irq < nr_legacy_irqs()) {
L
Linus Torvalds 已提交
780 781 782 783 784 785 786
		unsigned int port = 0x4d0 + (irq >> 3);
		return (inb(port) >> (irq & 7)) & 1;
	}
	apic_printk(APIC_VERBOSE, KERN_INFO
			"Broken MPtable reports ISA irq %d\n", irq);
	return 0;
}
787

788
#endif
L
Linus Torvalds 已提交
789

A
Alexey Starikovskiy 已提交
790 791 792 793 794 795
/* ISA interrupts are always polarity zero edge triggered,
 * when listed as conforming in the MP table. */

#define default_ISA_trigger(idx)	(0)
#define default_ISA_polarity(idx)	(0)

L
Linus Torvalds 已提交
796 797 798 799 800
/* EISA interrupts are always polarity zero and can be edge or level
 * trigger depending on the ELCR value.  If an interrupt is listed as
 * EISA conforming in the MP table, that means its trigger type must
 * be read in from the ELCR */

801
#define default_EISA_trigger(idx)	(EISA_ELCR(mp_irqs[idx].srcbusirq))
A
Alexey Starikovskiy 已提交
802
#define default_EISA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
803 804 805 806 807 808 809

/* PCI interrupts are always polarity one level triggered,
 * when listed as conforming in the MP table. */

#define default_PCI_trigger(idx)	(1)
#define default_PCI_polarity(idx)	(1)

810
static int irq_polarity(int idx)
L
Linus Torvalds 已提交
811
{
812
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
813 814 815 816 817
	int polarity;

	/*
	 * Determine IRQ line polarity (high active or low active):
	 */
818
	switch (mp_irqs[idx].irqflag & 3)
819
	{
820 821 822 823 824 825 826 827 828 829 830 831 832
		case 0: /* conforms, ie. bus-type dependent polarity */
			if (test_bit(bus, mp_bus_not_pci))
				polarity = default_ISA_polarity(idx);
			else
				polarity = default_PCI_polarity(idx);
			break;
		case 1: /* high active */
		{
			polarity = 0;
			break;
		}
		case 2: /* reserved */
		{
833
			pr_warn("broken BIOS!!\n");
834 835 836 837 838 839 840 841 842 843
			polarity = 1;
			break;
		}
		case 3: /* low active */
		{
			polarity = 1;
			break;
		}
		default: /* invalid */
		{
844
			pr_warn("broken BIOS!!\n");
845 846 847
			polarity = 1;
			break;
		}
L
Linus Torvalds 已提交
848 849 850 851
	}
	return polarity;
}

852
static int irq_trigger(int idx)
L
Linus Torvalds 已提交
853
{
854
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
855 856 857 858 859
	int trigger;

	/*
	 * Determine IRQ trigger mode (edge or level sensitive):
	 */
860
	switch ((mp_irqs[idx].irqflag>>2) & 3)
L
Linus Torvalds 已提交
861
	{
862 863 864 865 866
		case 0: /* conforms, ie. bus-type dependent */
			if (test_bit(bus, mp_bus_not_pci))
				trigger = default_ISA_trigger(idx);
			else
				trigger = default_PCI_trigger(idx);
867
#ifdef CONFIG_EISA
868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885
			switch (mp_bus_id_to_type[bus]) {
				case MP_BUS_ISA: /* ISA pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_EISA: /* EISA pin */
				{
					trigger = default_EISA_trigger(idx);
					break;
				}
				case MP_BUS_PCI: /* PCI pin */
				{
					/* set before the switch */
					break;
				}
				default:
				{
886
					pr_warn("broken BIOS!!\n");
887 888 889 890 891
					trigger = 1;
					break;
				}
			}
#endif
L
Linus Torvalds 已提交
892
			break;
893
		case 1: /* edge */
L
Linus Torvalds 已提交
894
		{
895
			trigger = 0;
L
Linus Torvalds 已提交
896 897
			break;
		}
898
		case 2: /* reserved */
L
Linus Torvalds 已提交
899
		{
900
			pr_warn("broken BIOS!!\n");
901
			trigger = 1;
L
Linus Torvalds 已提交
902 903
			break;
		}
904
		case 3: /* level */
L
Linus Torvalds 已提交
905
		{
906
			trigger = 1;
L
Linus Torvalds 已提交
907 908
			break;
		}
909
		default: /* invalid */
L
Linus Torvalds 已提交
910
		{
911
			pr_warn("broken BIOS!!\n");
912
			trigger = 0;
L
Linus Torvalds 已提交
913 914 915 916 917 918
			break;
		}
	}
	return trigger;
}

919 920 921 922 923 924 925 926 927 928 929
void ioapic_set_alloc_attr(struct irq_alloc_info *info, int node,
			   int trigger, int polarity)
{
	init_irq_alloc_info(info, NULL);
	info->type = X86_IRQ_ALLOC_TYPE_IOAPIC;
	info->ioapic_node = node;
	info->ioapic_trigger = trigger;
	info->ioapic_polarity = polarity;
	info->ioapic_valid = 1;
}

930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969
#ifndef CONFIG_ACPI
int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity);
#endif

static void ioapic_copy_alloc_attr(struct irq_alloc_info *dst,
				   struct irq_alloc_info *src,
				   u32 gsi, int ioapic_idx, int pin)
{
	int trigger, polarity;

	copy_irq_alloc_info(dst, src);
	dst->type = X86_IRQ_ALLOC_TYPE_IOAPIC;
	dst->ioapic_id = mpc_ioapic_id(ioapic_idx);
	dst->ioapic_pin = pin;
	dst->ioapic_valid = 1;
	if (src && src->ioapic_valid) {
		dst->ioapic_node = src->ioapic_node;
		dst->ioapic_trigger = src->ioapic_trigger;
		dst->ioapic_polarity = src->ioapic_polarity;
	} else {
		dst->ioapic_node = NUMA_NO_NODE;
		if (acpi_get_override_irq(gsi, &trigger, &polarity) >= 0) {
			dst->ioapic_trigger = trigger;
			dst->ioapic_polarity = polarity;
		} else {
			/*
			 * PCI interrupts are always polarity one level
			 * triggered.
			 */
			dst->ioapic_trigger = 1;
			dst->ioapic_polarity = 1;
		}
	}
}

static int ioapic_alloc_attr_node(struct irq_alloc_info *info)
{
	return (info && info->ioapic_valid) ? info->ioapic_node : NUMA_NO_NODE;
}

970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986
static void mp_register_handler(unsigned int irq, unsigned long trigger)
{
	irq_flow_handler_t hdl;
	bool fasteoi;

	if (trigger) {
		irq_set_status_flags(irq, IRQ_LEVEL);
		fasteoi = true;
	} else {
		irq_clear_status_flags(irq, IRQ_LEVEL);
		fasteoi = false;
	}

	hdl = fasteoi ? handle_fasteoi_irq : handle_edge_irq;
	__irq_set_handler(irq, hdl, 0, fasteoi ? "fasteoi" : "edge");
}

987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006
static bool mp_check_pin_attr(int irq, struct irq_alloc_info *info)
{
	struct mp_chip_data *data = irq_get_chip_data(irq);

	/*
	 * setup_IO_APIC_irqs() programs all legacy IRQs with default trigger
	 * and polarity attirbutes. So allow the first user to reprogram the
	 * pin with real trigger and polarity attributes.
	 */
	if (irq < nr_legacy_irqs() && data->count == 1) {
		if (info->ioapic_trigger != data->trigger)
			mp_register_handler(irq, data->trigger);
		data->entry.trigger = data->trigger = info->ioapic_trigger;
		data->entry.polarity = data->polarity = info->ioapic_polarity;
	}

	return data->trigger == info->ioapic_trigger &&
	       data->polarity == info->ioapic_polarity;
}

1007
static int alloc_irq_from_domain(struct irq_domain *domain, int ioapic, u32 gsi,
1008
				 struct irq_alloc_info *info)
1009
{
1010
	bool legacy = false;
1011 1012 1013 1014 1015 1016
	int irq = -1;
	int type = ioapics[ioapic].irqdomain_cfg.type;

	switch (type) {
	case IOAPIC_DOMAIN_LEGACY:
		/*
1017 1018
		 * Dynamically allocate IRQ number for non-ISA IRQs in the first
		 * 16 GSIs on some weird platforms.
1019
		 */
1020
		if (!ioapic_initialized || gsi >= nr_legacy_irqs())
1021
			irq = gsi;
1022
		legacy = mp_is_legacy_irq(irq);
1023 1024
		break;
	case IOAPIC_DOMAIN_STRICT:
1025
		irq = gsi;
1026 1027 1028 1029 1030
		break;
	case IOAPIC_DOMAIN_DYNAMIC:
		break;
	default:
		WARN(1, "ioapic: unknown irqdomain type %d\n", type);
1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064
		return -1;
	}

	return __irq_domain_alloc_irqs(domain, irq, 1,
				       ioapic_alloc_attr_node(info),
				       info, legacy);
}

/*
 * Need special handling for ISA IRQs because there may be multiple IOAPIC pins
 * sharing the same ISA IRQ number and irqdomain only supports 1:1 mapping
 * between IOAPIC pin and IRQ number. A typical IOAPIC has 24 pins, pin 0-15 are
 * used for legacy IRQs and pin 16-23 are used for PCI IRQs (PIRQ A-H).
 * When ACPI is disabled, only legacy IRQ numbers (IRQ0-15) are available, and
 * some BIOSes may use MP Interrupt Source records to override IRQ numbers for
 * PIRQs instead of reprogramming the interrupt routing logic. Thus there may be
 * multiple pins sharing the same legacy IRQ number when ACPI is disabled.
 */
static int alloc_isa_irq_from_domain(struct irq_domain *domain,
				     int irq, int ioapic, int pin,
				     struct irq_alloc_info *info)
{
	struct mp_chip_data *data;
	struct irq_data *irq_data = irq_get_irq_data(irq);
	int node = ioapic_alloc_attr_node(info);

	/*
	 * Legacy ISA IRQ has already been allocated, just add pin to
	 * the pin list assoicated with this IRQ and program the IOAPIC
	 * entry. The IOAPIC entry
	 */
	if (irq_data && irq_data->parent_data) {
		if (!mp_check_pin_attr(irq, info))
			return -EBUSY;
1065 1066
		if (__add_pin_to_irq_node(irq_data->chip_data, node, ioapic,
					  info->ioapic_pin))
1067 1068 1069 1070 1071 1072 1073 1074
			return -ENOMEM;
	} else {
		irq = __irq_domain_alloc_irqs(domain, irq, 1, node, info, true);
		if (irq >= 0) {
			irq_data = irq_domain_get_irq_data(domain, irq);
			data = irq_data->chip_data;
			data->isa_irq = true;
		}
1075 1076
	}

1077
	return irq;
1078 1079 1080
}

static int mp_map_pin_to_irq(u32 gsi, int idx, int ioapic, int pin,
1081
			     unsigned int flags, struct irq_alloc_info *info)
1082 1083
{
	int irq;
1084 1085 1086
	bool legacy = false;
	struct irq_alloc_info tmp;
	struct mp_chip_data *data;
1087 1088
	struct irq_domain *domain = mp_ioapic_irqdomain(ioapic);

1089
	if (!domain)
1090
		return -ENOSYS;
1091 1092 1093

	if (idx >= 0 && test_bit(mp_irqs[idx].srcbus, mp_bus_not_pci)) {
		irq = mp_irqs[idx].srcbusirq;
1094 1095
		legacy = mp_is_legacy_irq(irq);
	}
1096

1097 1098 1099 1100
	mutex_lock(&ioapic_mutex);
	if (!(flags & IOAPIC_MAP_ALLOC)) {
		if (!legacy) {
			irq = irq_find_mapping(domain, pin);
1101
			if (irq == 0)
1102
				irq = -ENOENT;
1103 1104
		}
	} else {
1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116
		ioapic_copy_alloc_attr(&tmp, info, gsi, ioapic, pin);
		if (legacy)
			irq = alloc_isa_irq_from_domain(domain, irq,
							ioapic, pin, &tmp);
		else if ((irq = irq_find_mapping(domain, pin)) == 0)
			irq = alloc_irq_from_domain(domain, ioapic, gsi, &tmp);
		else if (!mp_check_pin_attr(irq, &tmp))
			irq = -EBUSY;
		if (irq >= 0) {
			data = irq_get_chip_data(irq);
			data->count++;
		}
1117
	}
1118 1119
	mutex_unlock(&ioapic_mutex);

1120
	return irq;
1121 1122
}

1123
static int pin_2_irq(int idx, int ioapic, int pin, unsigned int flags)
L
Linus Torvalds 已提交
1124
{
1125
	u32 gsi = mp_pin_to_gsi(ioapic, pin);
L
Linus Torvalds 已提交
1126 1127 1128 1129

	/*
	 * Debugging check, we are in big trouble if this message pops up!
	 */
1130
	if (mp_irqs[idx].dstirq != pin)
1131
		pr_err("broken BIOS or MPTABLE parser, ayiee!!\n");
L
Linus Torvalds 已提交
1132

1133
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1134 1135 1136 1137 1138 1139 1140 1141 1142
	/*
	 * PCI IRQ command line redirection. Yes, limits are hardcoded.
	 */
	if ((pin >= 16) && (pin <= 23)) {
		if (pirq_entries[pin-16] != -1) {
			if (!pirq_entries[pin-16]) {
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"disabling PIRQ%d\n", pin-16);
			} else {
1143
				int irq = pirq_entries[pin-16];
L
Linus Torvalds 已提交
1144 1145 1146
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"using PIRQ%d -> IRQ %d\n",
						pin-16, irq);
1147
				return irq;
L
Linus Torvalds 已提交
1148 1149 1150
			}
		}
	}
1151 1152
#endif

1153
	return  mp_map_pin_to_irq(gsi, idx, ioapic, pin, flags, NULL);
1154
}
1155

1156 1157
int mp_map_gsi_to_irq(u32 gsi, unsigned int flags,
		      struct irq_alloc_info *info)
1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169
{
	int ioapic, pin, idx;

	ioapic = mp_find_ioapic(gsi);
	if (ioapic < 0)
		return -1;

	pin = mp_find_ioapic_pin(ioapic, gsi);
	idx = find_irq_entry(ioapic, pin, mp_INT);
	if ((flags & IOAPIC_MAP_CHECK) && idx < 0)
		return -1;

1170
	return mp_map_pin_to_irq(gsi, idx, ioapic, pin, flags, info);
L
Linus Torvalds 已提交
1171 1172
}

1173 1174
void mp_unmap_irq(int irq)
{
1175 1176
	struct irq_data *irq_data = irq_get_irq_data(irq);
	struct mp_chip_data *data;
1177

1178
	if (!irq_data || !irq_data->domain)
1179 1180
		return;

1181 1182 1183
	data = irq_data->chip_data;
	if (!data || data->isa_irq)
		return;
1184 1185

	mutex_lock(&ioapic_mutex);
1186 1187
	if (--data->count == 0)
		irq_domain_free_irqs(irq, 1);
1188 1189 1190
	mutex_unlock(&ioapic_mutex);
}

1191 1192 1193 1194
/*
 * Find a specific PCI IRQ entry.
 * Not an __init, possibly needed by modules
 */
1195
int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin)
1196
{
1197
	int irq, i, best_ioapic = -1, best_idx = -1;
1198 1199 1200 1201 1202 1203 1204 1205 1206

	apic_printk(APIC_DEBUG,
		    "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
		    bus, slot, pin);
	if (test_bit(bus, mp_bus_not_pci)) {
		apic_printk(APIC_VERBOSE,
			    "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
		return -1;
	}
1207

1208 1209
	for (i = 0; i < mp_irq_entries; i++) {
		int lbus = mp_irqs[i].srcbus;
1210 1211 1212 1213 1214
		int ioapic_idx, found = 0;

		if (bus != lbus || mp_irqs[i].irqtype != mp_INT ||
		    slot != ((mp_irqs[i].srcbusirq >> 2) & 0x1f))
			continue;
1215

1216
		for_each_ioapic(ioapic_idx)
1217
			if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic ||
1218 1219
			    mp_irqs[i].dstapic == MP_APIC_ALL) {
				found = 1;
1220 1221
				break;
			}
1222 1223 1224 1225
		if (!found)
			continue;

		/* Skip ISA IRQs */
1226 1227
		irq = pin_2_irq(i, ioapic_idx, mp_irqs[i].dstirq, 0);
		if (irq > 0 && !IO_APIC_IRQ(irq))
1228 1229 1230
			continue;

		if (pin == (mp_irqs[i].srcbusirq & 3)) {
1231 1232 1233
			best_idx = i;
			best_ioapic = ioapic_idx;
			goto out;
1234
		}
1235

1236 1237 1238 1239
		/*
		 * Use the first all-but-pin matching entry as a
		 * best-guess fuzzy result for broken mptables.
		 */
1240 1241 1242
		if (best_idx < 0) {
			best_idx = i;
			best_ioapic = ioapic_idx;
1243 1244
		}
	}
1245 1246 1247 1248
	if (best_idx < 0)
		return -1;

out:
1249 1250
	return pin_2_irq(best_idx, best_ioapic, mp_irqs[best_idx].dstirq,
			 IOAPIC_MAP_ALLOC);
1251 1252 1253
}
EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);

1254
static struct irq_chip ioapic_chip, ioapic_ir_chip;
L
Linus Torvalds 已提交
1255

1256
#ifdef CONFIG_X86_32
1257 1258
static inline int IO_APIC_irq_trigger(int irq)
{
T
Thomas Gleixner 已提交
1259
	int apic, idx, pin;
1260

1261 1262
	for_each_ioapic_pin(apic, pin) {
		idx = find_irq_entry(apic, pin, mp_INT);
1263
		if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin, 0)))
1264
			return irq_trigger(idx);
T
Thomas Gleixner 已提交
1265 1266
	}
	/*
1267 1268
         * nonexistent IRQs are edge default
         */
T
Thomas Gleixner 已提交
1269
	return 0;
1270
}
1271 1272 1273
#else
static inline int IO_APIC_irq_trigger(int irq)
{
1274
	return 1;
1275 1276
}
#endif
1277

1278 1279
static void __init setup_IO_APIC_irqs(void)
{
1280 1281
	unsigned int ioapic, pin;
	int idx;
1282 1283 1284

	apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");

1285 1286 1287 1288 1289 1290 1291 1292 1293 1294
	for_each_ioapic_pin(ioapic, pin) {
		idx = find_irq_entry(ioapic, pin, mp_INT);
		if (idx < 0)
			apic_printk(APIC_VERBOSE,
				    KERN_DEBUG " apic %d pin %d not connected\n",
				    mpc_ioapic_id(ioapic), pin);
		else
			pin_2_irq(idx, ioapic, pin,
				  ioapic ? 0 : IOAPIC_MAP_ALLOC);
	}
1295 1296
}

1297 1298 1299 1300 1301
void ioapic_zap_locks(void)
{
	raw_spin_lock_init(&ioapic_lock);
}

1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328
static void io_apic_print_entries(unsigned int apic, unsigned int nr_entries)
{
	int i;
	char buf[256];
	struct IO_APIC_route_entry entry;
	struct IR_IO_APIC_route_entry *ir_entry = (void *)&entry;

	printk(KERN_DEBUG "IOAPIC %d:\n", apic);
	for (i = 0; i <= nr_entries; i++) {
		entry = ioapic_read_entry(apic, i);
		snprintf(buf, sizeof(buf),
			 " pin%02x, %s, %s, %s, V(%02X), IRR(%1d), S(%1d)",
			 i, entry.mask ? "disabled" : "enabled ",
			 entry.trigger ? "level" : "edge ",
			 entry.polarity ? "low " : "high",
			 entry.vector, entry.irr, entry.delivery_status);
		if (ir_entry->format)
			printk(KERN_DEBUG "%s, remapped, I(%04X),  Z(%X)\n",
			       buf, (ir_entry->index << 15) | ir_entry->index,
			       ir_entry->zero);
		else
			printk(KERN_DEBUG "%s, %s, D(%02X), M(%1d)\n",
			       buf, entry.dest_mode ? "logical " : "physical",
			       entry.dest, entry.delivery_mode);
	}
}

1329
static void __init print_IO_APIC(int ioapic_idx)
1330
{
L
Linus Torvalds 已提交
1331 1332 1333 1334 1335 1336
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;
	union IO_APIC_reg_03 reg_03;
	unsigned long flags;

1337
	raw_spin_lock_irqsave(&ioapic_lock, flags);
1338 1339
	reg_00.raw = io_apic_read(ioapic_idx, 0);
	reg_01.raw = io_apic_read(ioapic_idx, 1);
L
Linus Torvalds 已提交
1340
	if (reg_01.bits.version >= 0x10)
1341
		reg_02.raw = io_apic_read(ioapic_idx, 2);
T
Thomas Gleixner 已提交
1342
	if (reg_01.bits.version >= 0x20)
1343
		reg_03.raw = io_apic_read(ioapic_idx, 3);
1344
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1345

1346
	printk(KERN_DEBUG "IO APIC #%d......\n", mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
1347 1348 1349 1350 1351
	printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
	printk(KERN_DEBUG ".......    : physical APIC id: %02X\n", reg_00.bits.ID);
	printk(KERN_DEBUG ".......    : Delivery Type: %X\n", reg_00.bits.delivery_type);
	printk(KERN_DEBUG ".......    : LTS          : %X\n", reg_00.bits.LTS);

1352
	printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
1353 1354
	printk(KERN_DEBUG ".......     : max redirection entries: %02X\n",
		reg_01.bits.entries);
L
Linus Torvalds 已提交
1355 1356

	printk(KERN_DEBUG ".......     : PRQ implemented: %X\n", reg_01.bits.PRQ);
1357 1358
	printk(KERN_DEBUG ".......     : IO APIC version: %02X\n",
		reg_01.bits.version);
L
Linus Torvalds 已提交
1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
	 * but the value of reg_02 is read as the previous read register
	 * value, so ignore it if reg_02 == reg_01.
	 */
	if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
		printk(KERN_DEBUG ".......     : arbitration: %02X\n", reg_02.bits.arbitration);
	}

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
	 * or reg_03, but the value of reg_0[23] is read as the previous read
	 * register value, so ignore it if reg_03 == reg_0[12].
	 */
	if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
	    reg_03.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
		printk(KERN_DEBUG ".......     : Boot DT    : %X\n", reg_03.bits.boot_DT);
	}

	printk(KERN_DEBUG ".... IRQ redirection table:\n");
1382
	io_apic_print_entries(ioapic_idx, reg_01.bits.entries);
1383 1384
}

1385
void __init print_IO_APICs(void)
1386
{
1387
	int ioapic_idx;
1388 1389 1390
	unsigned int irq;

	printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
1391
	for_each_ioapic(ioapic_idx)
1392
		printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1393 1394
		       mpc_ioapic_id(ioapic_idx),
		       ioapics[ioapic_idx].nr_registers);
1395 1396 1397 1398 1399 1400 1401

	/*
	 * We are a bit conservative about what we expect.  We have to
	 * know about every hardware change ASAP.
	 */
	printk(KERN_INFO "testing the IO APIC.......................\n");

1402
	for_each_ioapic(ioapic_idx)
1403
		print_IO_APIC(ioapic_idx);
1404

L
Linus Torvalds 已提交
1405
	printk(KERN_DEBUG "IRQ to pin mappings:\n");
T
Thomas Gleixner 已提交
1406
	for_each_active_irq(irq) {
1407
		struct irq_pin_list *entry;
1408 1409
		struct irq_chip *chip;
		struct mp_chip_data *data;
1410

1411
		chip = irq_get_chip(irq);
1412
		if (chip != &ioapic_chip && chip != &ioapic_ir_chip)
1413
			continue;
1414 1415
		data = irq_get_chip_data(irq);
		if (!data)
1416
			continue;
1417
		if (list_empty(&data->irq_2_pin))
L
Linus Torvalds 已提交
1418
			continue;
1419

1420
		printk(KERN_DEBUG "IRQ%d ", irq);
1421
		for_each_irq_pin(entry, data->irq_2_pin)
1422 1423
			pr_cont("-> %d:%d", entry->apic, entry->pin);
		pr_cont("\n");
L
Linus Torvalds 已提交
1424 1425 1426 1427 1428
	}

	printk(KERN_INFO ".................................... done.\n");
}

Y
Yinghai Lu 已提交
1429 1430 1431
/* Where if anywhere is the i8259 connect in external int mode */
static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };

1432
void __init enable_IO_APIC(void)
L
Linus Torvalds 已提交
1433
{
1434
	int i8259_apic, i8259_pin;
1435
	int apic, pin;
1436

1437 1438 1439 1440
	if (skip_ioapic_setup)
		nr_ioapics = 0;

	if (!nr_legacy_irqs() || !nr_ioapics)
1441 1442
		return;

1443
	for_each_ioapic_pin(apic, pin) {
1444
		/* See if any of the pins is in ExtINT mode */
1445
		struct IO_APIC_route_entry entry = ioapic_read_entry(apic, pin);
1446

1447 1448 1449 1450 1451 1452 1453
		/* If the interrupt line is enabled and in ExtInt mode
		 * I have found the pin where the i8259 is connected.
		 */
		if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
			ioapic_i8259.apic = apic;
			ioapic_i8259.pin  = pin;
			goto found_i8259;
1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474
		}
	}
 found_i8259:
	/* Look to see what if the MP table has reported the ExtINT */
	/* If we could not find the appropriate pin by looking at the ioapic
	 * the i8259 probably is not connected the ioapic but give the
	 * mptable a chance anyway.
	 */
	i8259_pin  = find_isa_irq_pin(0, mp_ExtINT);
	i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
	/* Trust the MP table if nothing is setup in the hardware */
	if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
		printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
		ioapic_i8259.pin  = i8259_pin;
		ioapic_i8259.apic = i8259_apic;
	}
	/* Complain if the MP table and the hardware disagree */
	if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
		(i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
	{
		printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
L
Linus Torvalds 已提交
1475 1476 1477 1478 1479 1480 1481 1482
	}

	/*
	 * Do not trust the IO-APIC being empty at bootup
	 */
	clear_IO_APIC();
}

1483
void native_disable_io_apic(void)
L
Linus Torvalds 已提交
1484
{
1485
	/*
1486
	 * If the i8259 is routed through an IOAPIC
1487
	 * Put that IOAPIC in virtual wire mode
1488
	 * so legacy interrupts can be delivered.
1489
	 */
1490
	if (ioapic_i8259.pin != -1) {
1491 1492 1493 1494 1495 1496 1497 1498 1499
		struct IO_APIC_route_entry entry;

		memset(&entry, 0, sizeof(entry));
		entry.mask            = 0; /* Enabled */
		entry.trigger         = 0; /* Edge */
		entry.irr             = 0;
		entry.polarity        = 0; /* High */
		entry.delivery_status = 0;
		entry.dest_mode       = 0; /* Physical */
1500
		entry.delivery_mode   = dest_ExtINT; /* ExtInt */
1501
		entry.vector          = 0;
1502
		entry.dest            = read_apic_id();
1503 1504 1505 1506

		/*
		 * Add it to the IO-APIC irq-routing table:
		 */
1507
		ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
1508
	}
1509

1510 1511 1512 1513 1514 1515 1516 1517 1518 1519
	if (cpu_has_apic || apic_from_smp_config())
		disconnect_bsp_APIC(ioapic_i8259.pin != -1);

}

/*
 * Not an __init, needed by the reboot code
 */
void disable_IO_APIC(void)
{
1520
	/*
1521
	 * Clear the IO-APIC before rebooting:
1522
	 */
1523 1524
	clear_IO_APIC();

1525
	if (!nr_legacy_irqs())
1526 1527 1528
		return;

	x86_io_apic_ops.disable();
L
Linus Torvalds 已提交
1529 1530
}

1531
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1532 1533 1534 1535 1536 1537
/*
 * function to set the IO-APIC physical IDs based on the
 * values stored in the MPC table.
 *
 * by Matt Domsch <Matt_Domsch@dell.com>  Tue Dec 21 12:25:05 CST 1999
 */
1538
void __init setup_ioapic_ids_from_mpc_nocheck(void)
L
Linus Torvalds 已提交
1539 1540 1541
{
	union IO_APIC_reg_00 reg_00;
	physid_mask_t phys_id_present_map;
1542
	int ioapic_idx;
L
Linus Torvalds 已提交
1543 1544 1545 1546 1547 1548 1549 1550
	int i;
	unsigned char old_id;
	unsigned long flags;

	/*
	 * This is broken; anything with a real cpu count has to
	 * circumvent this idiocy regardless.
	 */
1551
	apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
L
Linus Torvalds 已提交
1552 1553 1554 1555

	/*
	 * Set the IOAPIC ID to the value stored in the MPC table.
	 */
1556
	for_each_ioapic(ioapic_idx) {
L
Linus Torvalds 已提交
1557
		/* Read the register 0 value */
1558
		raw_spin_lock_irqsave(&ioapic_lock, flags);
1559
		reg_00.raw = io_apic_read(ioapic_idx, 0);
1560
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1561

1562
		old_id = mpc_ioapic_id(ioapic_idx);
L
Linus Torvalds 已提交
1563

1564
		if (mpc_ioapic_id(ioapic_idx) >= get_physical_broadcast()) {
L
Linus Torvalds 已提交
1565
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
1566
				ioapic_idx, mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
1567 1568
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				reg_00.bits.ID);
1569
			ioapics[ioapic_idx].mp_config.apicid = reg_00.bits.ID;
L
Linus Torvalds 已提交
1570 1571 1572 1573 1574 1575 1576
		}

		/*
		 * Sanity check, is the ID really free? Every APIC in a
		 * system must have a unique ID or we get lots of nice
		 * 'stuck on smp_invalidate_needed IPI wait' messages.
		 */
1577
		if (apic->check_apicid_used(&phys_id_present_map,
1578
					    mpc_ioapic_id(ioapic_idx))) {
L
Linus Torvalds 已提交
1579
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
1580
				ioapic_idx, mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
1581 1582 1583 1584 1585 1586 1587 1588
			for (i = 0; i < get_physical_broadcast(); i++)
				if (!physid_isset(i, phys_id_present_map))
					break;
			if (i >= get_physical_broadcast())
				panic("Max APIC ID exceeded!\n");
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				i);
			physid_set(i, phys_id_present_map);
1589
			ioapics[ioapic_idx].mp_config.apicid = i;
L
Linus Torvalds 已提交
1590 1591
		} else {
			physid_mask_t tmp;
1592
			apic->apicid_to_cpu_present(mpc_ioapic_id(ioapic_idx),
1593
						    &tmp);
L
Linus Torvalds 已提交
1594 1595
			apic_printk(APIC_VERBOSE, "Setting %d in the "
					"phys_id_present_map\n",
1596
					mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
1597 1598 1599 1600 1601 1602 1603
			physids_or(phys_id_present_map, phys_id_present_map, tmp);
		}

		/*
		 * We need to adjust the IRQ routing table
		 * if the ID changed.
		 */
1604
		if (old_id != mpc_ioapic_id(ioapic_idx))
L
Linus Torvalds 已提交
1605
			for (i = 0; i < mp_irq_entries; i++)
1606 1607
				if (mp_irqs[i].dstapic == old_id)
					mp_irqs[i].dstapic
1608
						= mpc_ioapic_id(ioapic_idx);
L
Linus Torvalds 已提交
1609 1610

		/*
1611 1612
		 * Update the ID register according to the right value
		 * from the MPC table if they are different.
1613
		 */
1614
		if (mpc_ioapic_id(ioapic_idx) == reg_00.bits.ID)
1615 1616
			continue;

L
Linus Torvalds 已提交
1617 1618
		apic_printk(APIC_VERBOSE, KERN_INFO
			"...changing IO-APIC physical APIC ID to %d ...",
1619
			mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
1620

1621
		reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
1622
		raw_spin_lock_irqsave(&ioapic_lock, flags);
1623
		io_apic_write(ioapic_idx, 0, reg_00.raw);
1624
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1625 1626 1627 1628

		/*
		 * Sanity check
		 */
1629
		raw_spin_lock_irqsave(&ioapic_lock, flags);
1630
		reg_00.raw = io_apic_read(ioapic_idx, 0);
1631
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1632
		if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx))
1633
			pr_cont("could not set ID!\n");
L
Linus Torvalds 已提交
1634 1635 1636 1637
		else
			apic_printk(APIC_VERBOSE, " ok.\n");
	}
}
1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652

void __init setup_ioapic_ids_from_mpc(void)
{

	if (acpi_ioapic)
		return;
	/*
	 * Don't check I/O APIC IDs for xAPIC systems.  They have
	 * no meaning without the serial APIC bus.
	 */
	if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		|| APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
		return;
	setup_ioapic_ids_from_mpc_nocheck();
}
1653
#endif
L
Linus Torvalds 已提交
1654

1655
int no_timer_check __initdata;
1656 1657 1658 1659 1660 1661 1662 1663

static int __init notimercheck(char *s)
{
	no_timer_check = 1;
	return 1;
}
__setup("no_timer_check", notimercheck);

L
Linus Torvalds 已提交
1664 1665 1666 1667 1668 1669 1670 1671
/*
 * There is a nasty bug in some older SMP boards, their mptable lies
 * about the timer IRQ. We do the following to work around the situation:
 *
 *	- timer IRQ defaults to IO-APIC IRQ
 *	- if this function detects that timer IRQs are defunct, then we fall
 *	  back to ISA timer IRQs
 */
1672
static int __init timer_irq_works(void)
L
Linus Torvalds 已提交
1673 1674
{
	unsigned long t1 = jiffies;
1675
	unsigned long flags;
L
Linus Torvalds 已提交
1676

1677 1678 1679
	if (no_timer_check)
		return 1;

1680
	local_save_flags(flags);
L
Linus Torvalds 已提交
1681 1682 1683
	local_irq_enable();
	/* Let ten ticks pass... */
	mdelay((10 * 1000) / HZ);
1684
	local_irq_restore(flags);
L
Linus Torvalds 已提交
1685 1686 1687 1688 1689 1690 1691 1692

	/*
	 * Expect a few ticks at least, to be sure some possible
	 * glue logic does not lock up after one or two first
	 * ticks in a non-ExtINT mode.  Also the local APIC
	 * might have cached one ExtINT interrupt.  Finally, at
	 * least one tick may be lost due to delays.
	 */
1693 1694

	/* jiffies wrap? */
1695
	if (time_after(jiffies, t1 + 4))
L
Linus Torvalds 已提交
1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721
		return 1;
	return 0;
}

/*
 * In the SMP+IOAPIC case it might happen that there are an unspecified
 * number of pending IRQ events unhandled. These cases are very rare,
 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
 * better to do it this way as thus we do not have to be aware of
 * 'pending' interrupts in the IRQ path, except at this point.
 */
/*
 * Edge triggered needs to resend any interrupt
 * that was delayed but this is now handled in the device
 * independent code.
 */

/*
 * Starting up a edge-triggered IO-APIC interrupt is
 * nasty - we need to make sure that we get the edge.
 * If it is already asserted for some reason, we need
 * return 1 to indicate that is was pending.
 *
 * This is not complete - we should be able to fake
 * an edge even if it isn't on the 8259A...
 */
1722

1723
static unsigned int startup_ioapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
1724
{
1725
	int was_pending = 0, irq = data->irq;
L
Linus Torvalds 已提交
1726 1727
	unsigned long flags;

1728
	raw_spin_lock_irqsave(&ioapic_lock, flags);
1729
	if (irq < nr_legacy_irqs()) {
1730
		legacy_pic->mask(irq);
1731
		if (legacy_pic->irq_pending(irq))
L
Linus Torvalds 已提交
1732 1733
			was_pending = 1;
	}
1734
	__unmask_ioapic(data->chip_data);
1735
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1736 1737 1738 1739

	return was_pending;
}

1740 1741 1742 1743 1744 1745 1746 1747
/*
 * Level and edge triggered IO-APIC interrupts need different handling,
 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
 * handled with the level-triggered descriptor, but that one has slightly
 * more overhead. Level-triggered interrupts cannot be handled with the
 * edge-triggered handler, without risking IRQ storms and other ugly
 * races.
 */
1748

1749 1750
static void __target_IO_APIC_irq(unsigned int irq, struct irq_cfg *cfg,
				 struct mp_chip_data *data)
1751 1752 1753 1754
{
	int apic, pin;
	struct irq_pin_list *entry;
	u8 vector = cfg->vector;
1755
	unsigned int dest = SET_APIC_LOGICAL_ID(cfg->dest_apicid);
1756

1757
	for_each_irq_pin(entry, data->irq_2_pin) {
1758 1759 1760 1761
		unsigned int reg;

		apic = entry->apic;
		pin = entry->pin;
1762 1763

		io_apic_write(apic, 0x11 + pin*2, dest);
1764 1765 1766 1767 1768 1769 1770
		reg = io_apic_read(apic, 0x10 + pin*2);
		reg &= ~IO_APIC_REDIR_VECTOR_MASK;
		reg |= vector;
		io_apic_modify(apic, 0x10 + pin*2, reg);
	}
}

Y
Yinghai Lu 已提交
1771 1772
atomic_t irq_mis_count;

1773
#ifdef CONFIG_GENERIC_PENDING_IRQ
1774
static bool io_apic_level_ack_pending(struct mp_chip_data *data)
1775 1776 1777 1778 1779
{
	struct irq_pin_list *entry;
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
1780
	for_each_irq_pin(entry, data->irq_2_pin) {
1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796
		unsigned int reg;
		int pin;

		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin*2);
		/* Is the remote IRR bit set? */
		if (reg & IO_APIC_REDIR_REMOTE_IRR) {
			raw_spin_unlock_irqrestore(&ioapic_lock, flags);
			return true;
		}
	}
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);

	return false;
}

1797
static inline bool ioapic_irqd_mask(struct irq_data *data)
1798
{
1799
	/* If we are moving the irq we need to mask it */
1800
	if (unlikely(irqd_is_setaffinity_pending(data))) {
1801
		mask_ioapic_irq(data);
1802
		return true;
1803
	}
1804 1805 1806
	return false;
}

1807
static inline void ioapic_irqd_unmask(struct irq_data *data, bool masked)
1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835
{
	if (unlikely(masked)) {
		/* Only migrate the irq if the ack has been received.
		 *
		 * On rare occasions the broadcast level triggered ack gets
		 * delayed going to ioapics, and if we reprogram the
		 * vector while Remote IRR is still set the irq will never
		 * fire again.
		 *
		 * To prevent this scenario we read the Remote IRR bit
		 * of the ioapic.  This has two effects.
		 * - On any sane system the read of the ioapic will
		 *   flush writes (and acks) going to the ioapic from
		 *   this cpu.
		 * - We get to see if the ACK has actually been delivered.
		 *
		 * Based on failed experiments of reprogramming the
		 * ioapic entry from outside of irq context starting
		 * with masking the ioapic entry and then polling until
		 * Remote IRR was clear before reprogramming the
		 * ioapic I don't trust the Remote IRR bit to be
		 * completey accurate.
		 *
		 * However there appears to be no other way to plug
		 * this race, so if the Remote IRR bit is not
		 * accurate and is causing problems then it is a hardware bug
		 * and you can go talk to the chipset vendor about it.
		 */
1836
		if (!io_apic_level_ack_pending(data->chip_data))
1837
			irq_move_masked_irq(data);
1838
		unmask_ioapic_irq(data);
1839 1840 1841
	}
}
#else
1842
static inline bool ioapic_irqd_mask(struct irq_data *data)
1843 1844 1845
{
	return false;
}
1846
static inline void ioapic_irqd_unmask(struct irq_data *data, bool masked)
1847 1848
{
}
1849 1850
#endif

1851
static void ioapic_ack_level(struct irq_data *irq_data)
1852
{
1853
	struct irq_cfg *cfg = irqd_cfg(irq_data);
1854 1855
	unsigned long v;
	bool masked;
1856
	int i;
1857 1858

	irq_complete_move(cfg);
1859
	masked = ioapic_irqd_mask(irq_data);
1860

Y
Yinghai Lu 已提交
1861
	/*
1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878
	 * It appears there is an erratum which affects at least version 0x11
	 * of I/O APIC (that's the 82093AA and cores integrated into various
	 * chipsets).  Under certain conditions a level-triggered interrupt is
	 * erroneously delivered as edge-triggered one but the respective IRR
	 * bit gets set nevertheless.  As a result the I/O unit expects an EOI
	 * message but it will never arrive and further interrupts are blocked
	 * from the source.  The exact reason is so far unknown, but the
	 * phenomenon was observed when two consecutive interrupt requests
	 * from a given source get delivered to the same CPU and the source is
	 * temporarily disabled in between.
	 *
	 * A workaround is to simulate an EOI message manually.  We achieve it
	 * by setting the trigger mode to edge and then to level when the edge
	 * trigger mode gets detected in the TMR of a local APIC for a
	 * level-triggered interrupt.  We mask the source for the time of the
	 * operation to prevent an edge-triggered interrupt escaping meanwhile.
	 * The idea is from Manfred Spraul.  --macro
1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891
	 *
	 * Also in the case when cpu goes offline, fixup_irqs() will forward
	 * any unhandled interrupt on the offlined cpu to the new cpu
	 * destination that is handling the corresponding interrupt. This
	 * interrupt forwarding is done via IPI's. Hence, in this case also
	 * level-triggered io-apic interrupt will be seen as an edge
	 * interrupt in the IRR. And we can't rely on the cpu's EOI
	 * to be broadcasted to the IO-APIC's which will clear the remoteIRR
	 * corresponding to the level-triggered interrupt. Hence on IO-APIC's
	 * supporting EOI register, we do an explicit EOI to clear the
	 * remote IRR and on IO-APIC's which don't have an EOI register,
	 * we use the above logic (mask+edge followed by unmask+level) from
	 * Manfred Spraul to clear the remote IRR.
1892
	 */
Y
Yinghai Lu 已提交
1893
	i = cfg->vector;
Y
Yinghai Lu 已提交
1894 1895
	v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));

1896 1897 1898 1899 1900 1901
	/*
	 * We must acknowledge the irq before we move it or the acknowledge will
	 * not propagate properly.
	 */
	ack_APIC_irq();

1902 1903 1904 1905 1906 1907 1908
	/*
	 * Tail end of clearing remote IRR bit (either by delivering the EOI
	 * message via io-apic EOI register write or simulating it using
	 * mask+edge followed by unnask+level logic) manually when the
	 * level triggered interrupt is seen as the edge triggered interrupt
	 * at the cpu.
	 */
1909 1910
	if (!(v & (1 << (i & 0x1f)))) {
		atomic_inc(&irq_mis_count);
1911
		eoi_ioapic_pin(cfg->vector, irq_data->chip_data);
1912 1913
	}

1914
	ioapic_irqd_unmask(irq_data, masked);
Y
Yinghai Lu 已提交
1915
}
1916

1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927
static void ioapic_ir_ack_level(struct irq_data *irq_data)
{
	struct mp_chip_data *data = irq_data->chip_data;

	/*
	 * Intr-remapping uses pin number as the virtual vector
	 * in the RTE. Actual vector is programmed in
	 * intr-remapping table entry. Hence for the io-apic
	 * EOI we use the pin number.
	 */
	ack_APIC_irq();
1928
	eoi_ioapic_pin(data->entry.vector, data);
1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945
}

static int ioapic_set_affinity(struct irq_data *irq_data,
			       const struct cpumask *mask, bool force)
{
	struct irq_data *parent = irq_data->parent_data;
	struct mp_chip_data *data = irq_data->chip_data;
	struct irq_cfg *cfg;
	unsigned long flags;
	int ret;

	ret = parent->chip->irq_set_affinity(parent, mask, force);
	raw_spin_lock_irqsave(&ioapic_lock, flags);
	if (ret >= 0 && ret != IRQ_SET_MASK_OK_DONE) {
		cfg = irqd_cfg(irq_data);
		data->entry.dest = cfg->dest_apicid;
		data->entry.vector = cfg->vector;
1946
		__target_IO_APIC_irq(irq_data->irq, cfg, irq_data->chip_data);
1947 1948 1949 1950 1951 1952
	}
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);

	return ret;
}

1953
static struct irq_chip ioapic_chip __read_mostly = {
1954 1955 1956 1957
	.name			= "IO-APIC",
	.irq_startup		= startup_ioapic_irq,
	.irq_mask		= mask_ioapic_irq,
	.irq_unmask		= unmask_ioapic_irq,
1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971
	.irq_ack		= irq_chip_ack_parent,
	.irq_eoi		= ioapic_ack_level,
	.irq_set_affinity	= ioapic_set_affinity,
	.flags			= IRQCHIP_SKIP_SET_WAKE,
};

static struct irq_chip ioapic_ir_chip __read_mostly = {
	.name			= "IR-IO-APIC",
	.irq_startup		= startup_ioapic_irq,
	.irq_mask		= mask_ioapic_irq,
	.irq_unmask		= unmask_ioapic_irq,
	.irq_ack		= irq_chip_ack_parent,
	.irq_eoi		= ioapic_ir_ack_level,
	.irq_set_affinity	= ioapic_set_affinity,
1972
	.flags			= IRQCHIP_SKIP_SET_WAKE,
L
Linus Torvalds 已提交
1973 1974 1975 1976
};

static inline void init_IO_APIC_traps(void)
{
1977
	struct irq_cfg *cfg;
T
Thomas Gleixner 已提交
1978
	unsigned int irq;
L
Linus Torvalds 已提交
1979

T
Thomas Gleixner 已提交
1980
	for_each_active_irq(irq) {
1981
		cfg = irq_cfg(irq);
1982
		if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
L
Linus Torvalds 已提交
1983 1984 1985 1986 1987
			/*
			 * Hmm.. We don't have an entry for this,
			 * so default to an old-fashioned 8259
			 * interrupt if we can..
			 */
1988
			if (irq < nr_legacy_irqs())
1989
				legacy_pic->make_irq(irq);
1990
			else
L
Linus Torvalds 已提交
1991
				/* Strange. Oh, well.. */
1992
				irq_set_chip(irq, &no_irq_chip);
L
Linus Torvalds 已提交
1993 1994 1995 1996
		}
	}
}

1997 1998 1999
/*
 * The local APIC irq-chip implementation:
 */
L
Linus Torvalds 已提交
2000

2001
static void mask_lapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2002 2003 2004 2005
{
	unsigned long v;

	v = apic_read(APIC_LVT0);
2006
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
2007 2008
}

2009
static void unmask_lapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2010
{
2011
	unsigned long v;
L
Linus Torvalds 已提交
2012

2013
	v = apic_read(APIC_LVT0);
2014
	apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
2015
}
L
Linus Torvalds 已提交
2016

2017
static void ack_lapic_irq(struct irq_data *data)
2018 2019 2020 2021
{
	ack_APIC_irq();
}

2022
static struct irq_chip lapic_chip __read_mostly = {
2023
	.name		= "local-APIC",
2024 2025 2026
	.irq_mask	= mask_lapic_irq,
	.irq_unmask	= unmask_lapic_irq,
	.irq_ack	= ack_lapic_irq,
L
Linus Torvalds 已提交
2027 2028
};

2029
static void lapic_register_intr(int irq)
2030
{
2031
	irq_clear_status_flags(irq, IRQ_LEVEL);
2032
	irq_set_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
2033 2034 2035
				      "edge");
}

L
Linus Torvalds 已提交
2036 2037 2038 2039 2040 2041 2042
/*
 * This looks a bit hackish but it's about the only one way of sending
 * a few INTA cycles to 8259As and any associated glue logic.  ICR does
 * not support the ExtINT mode, unfortunately.  We need to send these
 * cycles as some i82489DX-based boards have glue logic that keeps the
 * 8259A interrupt line asserted until INTA.  --macro
 */
2043
static inline void __init unlock_ExtINT_logic(void)
L
Linus Torvalds 已提交
2044
{
2045
	int apic, pin, i;
L
Linus Torvalds 已提交
2046 2047 2048
	struct IO_APIC_route_entry entry0, entry1;
	unsigned char save_control, save_freq_select;

2049
	pin  = find_isa_irq_pin(8, mp_INT);
2050 2051 2052 2053
	if (pin == -1) {
		WARN_ON_ONCE(1);
		return;
	}
2054
	apic = find_isa_irq_apic(8, mp_INT);
2055 2056
	if (apic == -1) {
		WARN_ON_ONCE(1);
L
Linus Torvalds 已提交
2057
		return;
2058
	}
L
Linus Torvalds 已提交
2059

2060
	entry0 = ioapic_read_entry(apic, pin);
2061
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2062 2063 2064 2065 2066

	memset(&entry1, 0, sizeof(entry1));

	entry1.dest_mode = 0;			/* physical delivery */
	entry1.mask = 0;			/* unmask IRQ now */
2067
	entry1.dest = hard_smp_processor_id();
L
Linus Torvalds 已提交
2068 2069 2070 2071 2072
	entry1.delivery_mode = dest_ExtINT;
	entry1.polarity = entry0.polarity;
	entry1.trigger = 0;
	entry1.vector = 0;

2073
	ioapic_write_entry(apic, pin, entry1);
L
Linus Torvalds 已提交
2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089

	save_control = CMOS_READ(RTC_CONTROL);
	save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
	CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
		   RTC_FREQ_SELECT);
	CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);

	i = 100;
	while (i-- > 0) {
		mdelay(10);
		if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
			i -= 10;
	}

	CMOS_WRITE(save_control, RTC_CONTROL);
	CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2090
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2091

2092
	ioapic_write_entry(apic, pin, entry0);
L
Linus Torvalds 已提交
2093 2094
}

Y
Yinghai Lu 已提交
2095
static int disable_timer_pin_1 __initdata;
2096
/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2097
static int __init disable_timer_pin_setup(char *arg)
Y
Yinghai Lu 已提交
2098 2099 2100 2101
{
	disable_timer_pin_1 = 1;
	return 0;
}
2102
early_param("disable_timer_pin_1", disable_timer_pin_setup);
Y
Yinghai Lu 已提交
2103

2104 2105 2106 2107 2108 2109
static int mp_alloc_timer_irq(int ioapic, int pin)
{
	int irq = -1;
	struct irq_domain *domain = mp_ioapic_irqdomain(ioapic);

	if (domain) {
2110 2111
		struct irq_alloc_info info;

2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122
		ioapic_set_alloc_attr(&info, NUMA_NO_NODE, 0, 0);
		info.ioapic_id = mpc_ioapic_id(ioapic);
		info.ioapic_pin = pin;
		mutex_lock(&ioapic_mutex);
		irq = alloc_isa_irq_from_domain(domain, 0, ioapic, pin, &info);
		mutex_unlock(&ioapic_mutex);
	}

	return irq;
}

L
Linus Torvalds 已提交
2123 2124 2125 2126 2127
/*
 * This code may look a bit paranoid, but it's supposed to cooperate with
 * a wide range of boards and BIOS bugs.  Fortunately only the timer IRQ
 * is so screwy.  Thanks to Brian Perkins for testing/hacking this beast
 * fanatically on his truly buggy board.
2128 2129
 *
 * FIXME: really need to revamp this for all platforms.
L
Linus Torvalds 已提交
2130
 */
2131
static inline void __init check_timer(void)
L
Linus Torvalds 已提交
2132
{
2133 2134 2135
	struct irq_data *irq_data = irq_get_irq_data(0);
	struct mp_chip_data *data = irq_data->chip_data;
	struct irq_cfg *cfg = irqd_cfg(irq_data);
2136
	int node = cpu_to_node(0);
2137
	int apic1, pin1, apic2, pin2;
2138
	unsigned long flags;
2139
	int no_pin1 = 0;
2140 2141

	local_irq_save(flags);
2142

L
Linus Torvalds 已提交
2143 2144 2145
	/*
	 * get/set the timer IRQ vector:
	 */
2146
	legacy_pic->mask(0);
L
Linus Torvalds 已提交
2147 2148

	/*
2149 2150 2151 2152 2153 2154 2155
	 * As IRQ0 is to be enabled in the 8259A, the virtual
	 * wire has to be disabled in the local APIC.  Also
	 * timer interrupts need to be acknowledged manually in
	 * the 8259A for the i82489DX when using the NMI
	 * watchdog as that APIC treats NMIs as level-triggered.
	 * The AEOI mode will finish them in the 8259A
	 * automatically.
L
Linus Torvalds 已提交
2156
	 */
2157
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
2158
	legacy_pic->init(1);
L
Linus Torvalds 已提交
2159

2160 2161 2162 2163
	pin1  = find_isa_irq_pin(0, mp_INT);
	apic1 = find_isa_irq_apic(0, mp_INT);
	pin2  = ioapic_i8259.pin;
	apic2 = ioapic_i8259.apic;
L
Linus Torvalds 已提交
2164

2165 2166
	apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
		    "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2167
		    cfg->vector, apic1, pin1, apic2, pin2);
L
Linus Torvalds 已提交
2168

2169 2170 2171 2172 2173 2174 2175 2176
	/*
	 * Some BIOS writers are clueless and report the ExtINTA
	 * I/O APIC input from the cascaded 8259A as the timer
	 * interrupt input.  So just in case, if only one pin
	 * was found above, try it both directly and through the
	 * 8259A.
	 */
	if (pin1 == -1) {
2177
		panic_if_irq_remap("BIOS bug: timer not connected to IO-APIC");
2178 2179 2180 2181 2182 2183 2184 2185
		pin1 = pin2;
		apic1 = apic2;
		no_pin1 = 1;
	} else if (pin2 == -1) {
		pin2 = pin1;
		apic2 = apic1;
	}

L
Linus Torvalds 已提交
2186
	if (pin1 != -1) {
2187
		/* Ok, does IRQ0 through the IOAPIC work? */
2188
		if (no_pin1) {
2189
			mp_alloc_timer_irq(apic1, pin1);
Y
Yinghai Lu 已提交
2190
		} else {
2191 2192
			/*
			 * for edge trigger, it's already unmasked,
Y
Yinghai Lu 已提交
2193 2194 2195 2196 2197 2198
			 * so only need to unmask if it is level-trigger
			 * do we really have level trigger timer?
			 */
			int idx;
			idx = find_irq_entry(apic1, pin1, mp_INT);
			if (idx != -1 && irq_trigger(idx))
2199
				unmask_ioapic_irq(irq_get_chip_data(0));
2200
		}
2201
		irq_domain_activate_irq(irq_data);
L
Linus Torvalds 已提交
2202
		if (timer_irq_works()) {
2203 2204
			if (disable_timer_pin_1 > 0)
				clear_IO_APIC_pin(0, pin1);
2205
			goto out;
L
Linus Torvalds 已提交
2206
		}
2207
		panic_if_irq_remap("timer doesn't work through Interrupt-remapped IO-APIC");
Y
Yinghai Lu 已提交
2208
		local_irq_disable();
2209
		clear_IO_APIC_pin(apic1, pin1);
2210
		if (!no_pin1)
2211 2212
			apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
				    "8254 timer not connected to IO-APIC\n");
L
Linus Torvalds 已提交
2213

2214 2215 2216 2217
		apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
			    "(IRQ0) through the 8259A ...\n");
		apic_printk(APIC_QUIET, KERN_INFO
			    "..... (found apic %d pin %d) ...\n", apic2, pin2);
L
Linus Torvalds 已提交
2218 2219 2220
		/*
		 * legacy devices should be connected to IO APIC #0
		 */
2221 2222
		replace_pin_at_irq_node(data, node, apic1, pin1, apic2, pin2);
		irq_domain_activate_irq(irq_data);
2223
		legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2224
		if (timer_irq_works()) {
2225
			apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
2226
			goto out;
L
Linus Torvalds 已提交
2227 2228 2229 2230
		}
		/*
		 * Cleanup, just in case ...
		 */
Y
Yinghai Lu 已提交
2231
		local_irq_disable();
2232
		legacy_pic->mask(0);
2233
		clear_IO_APIC_pin(apic2, pin2);
2234
		apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
L
Linus Torvalds 已提交
2235 2236
	}

2237 2238
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as Virtual Wire IRQ...\n");
L
Linus Torvalds 已提交
2239

2240
	lapic_register_intr(0);
2241
	apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector);	/* Fixed mode */
2242
	legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2243 2244

	if (timer_irq_works()) {
2245
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2246
		goto out;
L
Linus Torvalds 已提交
2247
	}
Y
Yinghai Lu 已提交
2248
	local_irq_disable();
2249
	legacy_pic->mask(0);
2250
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
2251
	apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
L
Linus Torvalds 已提交
2252

2253 2254
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as ExtINT IRQ...\n");
L
Linus Torvalds 已提交
2255

2256 2257
	legacy_pic->init(0);
	legacy_pic->make_irq(0);
2258
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
2259 2260 2261 2262

	unlock_ExtINT_logic();

	if (timer_irq_works()) {
2263
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2264
		goto out;
L
Linus Torvalds 已提交
2265
	}
Y
Yinghai Lu 已提交
2266
	local_irq_disable();
2267
	apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
2268
	if (apic_is_x2apic_enabled())
2269 2270 2271
		apic_printk(APIC_QUIET, KERN_INFO
			    "Perhaps problem with the pre-enabled x2apic mode\n"
			    "Try booting with x2apic and interrupt-remapping disabled in the bios.\n");
L
Linus Torvalds 已提交
2272
	panic("IO-APIC + timer doesn't work!  Boot with apic=debug and send a "
2273
		"report.  Then try booting with the 'noapic' option.\n");
2274 2275
out:
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2276 2277 2278
}

/*
2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293
 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
 * to devices.  However there may be an I/O APIC pin available for
 * this interrupt regardless.  The pin may be left unconnected, but
 * typically it will be reused as an ExtINT cascade interrupt for
 * the master 8259A.  In the MPS case such a pin will normally be
 * reported as an ExtINT interrupt in the MP table.  With ACPI
 * there is no provision for ExtINT interrupts, and in the absence
 * of an override it would be treated as an ordinary ISA I/O APIC
 * interrupt, that is edge-triggered and unmasked by default.  We
 * used to do this, but it caused problems on some systems because
 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
 * the same ExtINT cascade interrupt to drive the local APIC of the
 * bootstrap processor.  Therefore we refrain from routing IRQ2 to
 * the I/O APIC in all cases now.  No actual device should request
 * it anyway.  --macro
L
Linus Torvalds 已提交
2294
 */
2295
#define PIC_IRQS	(1UL << PIC_CASCADE_IR)
L
Linus Torvalds 已提交
2296

2297 2298
static int mp_irqdomain_create(int ioapic)
{
2299 2300
	struct irq_alloc_info info;
	struct irq_domain *parent;
2301 2302 2303 2304 2305 2306 2307 2308
	int hwirqs = mp_ioapic_pin_count(ioapic);
	struct ioapic *ip = &ioapics[ioapic];
	struct ioapic_domain_cfg *cfg = &ip->irqdomain_cfg;
	struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(ioapic);

	if (cfg->type == IOAPIC_DOMAIN_INVALID)
		return 0;

2309 2310 2311 2312 2313 2314 2315
	init_irq_alloc_info(&info, NULL);
	info.type = X86_IRQ_ALLOC_TYPE_IOAPIC;
	info.ioapic_id = mpc_ioapic_id(ioapic);
	parent = irq_remapping_get_ir_irq_domain(&info);
	if (!parent)
		parent = x86_vector_domain;

2316 2317
	ip->irqdomain = irq_domain_add_linear(cfg->dev, hwirqs, cfg->ops,
					      (void *)(long)ioapic);
2318
	if (!ip->irqdomain)
2319
		return -ENOMEM;
2320 2321

	ip->irqdomain->parent = parent;
2322 2323 2324 2325 2326 2327 2328 2329 2330

	if (cfg->type == IOAPIC_DOMAIN_LEGACY ||
	    cfg->type == IOAPIC_DOMAIN_STRICT)
		ioapic_dynirq_base = max(ioapic_dynirq_base,
					 gsi_cfg->gsi_end + 1);

	return 0;
}

2331 2332 2333 2334 2335 2336 2337 2338
static void ioapic_destroy_irqdomain(int idx)
{
	if (ioapics[idx].irqdomain) {
		irq_domain_remove(ioapics[idx].irqdomain);
		ioapics[idx].irqdomain = NULL;
	}
}

L
Linus Torvalds 已提交
2339 2340
void __init setup_IO_APIC(void)
{
2341
	int ioapic;
2342

2343 2344 2345
	if (skip_ioapic_setup || !nr_ioapics)
		return;

2346
	io_apic_irqs = nr_legacy_irqs() ? ~PIC_IRQS : ~0UL;
L
Linus Torvalds 已提交
2347

2348
	apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
2349 2350 2351
	for_each_ioapic(ioapic)
		BUG_ON(mp_irqdomain_create(ioapic));

T
Thomas Gleixner 已提交
2352
	/*
2353 2354
         * Set up IO-APIC IRQ routing.
         */
2355 2356
	x86_init.mpparse.setup_ioapic_ids();

L
Linus Torvalds 已提交
2357 2358 2359
	sync_Arb_IDs();
	setup_IO_APIC_irqs();
	init_IO_APIC_traps();
2360
	if (nr_legacy_irqs())
2361
		check_timer();
2362 2363

	ioapic_initialized = 1;
L
Linus Torvalds 已提交
2364 2365 2366
}

/*
L
Lucas De Marchi 已提交
2367
 *      Called after all the initialization is done. If we didn't find any
2368
 *      APIC bugs then we can allow the modify fast path
L
Linus Torvalds 已提交
2369
 */
2370

L
Linus Torvalds 已提交
2371 2372
static int __init io_apic_bug_finalize(void)
{
T
Thomas Gleixner 已提交
2373 2374 2375
	if (sis_apic_bug == -1)
		sis_apic_bug = 0;
	return 0;
L
Linus Torvalds 已提交
2376 2377 2378 2379
}

late_initcall(io_apic_bug_finalize);

2380
static void resume_ioapic_id(int ioapic_idx)
L
Linus Torvalds 已提交
2381 2382 2383
{
	unsigned long flags;
	union IO_APIC_reg_00 reg_00;
2384

2385
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2386 2387 2388 2389
	reg_00.raw = io_apic_read(ioapic_idx, 0);
	if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx)) {
		reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
		io_apic_write(ioapic_idx, 0, reg_00.raw);
L
Linus Torvalds 已提交
2390
	}
2391
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2392
}
L
Linus Torvalds 已提交
2393

2394 2395
static void ioapic_resume(void)
{
2396
	int ioapic_idx;
2397

2398
	for_each_ioapic_reverse(ioapic_idx)
2399
		resume_ioapic_id(ioapic_idx);
2400 2401

	restore_ioapic_entries();
L
Linus Torvalds 已提交
2402 2403
}

2404
static struct syscore_ops ioapic_syscore_ops = {
2405
	.suspend = save_ioapic_entries,
L
Linus Torvalds 已提交
2406 2407 2408
	.resume = ioapic_resume,
};

2409
static int __init ioapic_init_ops(void)
L
Linus Torvalds 已提交
2410
{
2411 2412
	register_syscore_ops(&ioapic_syscore_ops);

L
Linus Torvalds 已提交
2413 2414 2415
	return 0;
}

2416
device_initcall(ioapic_init_ops);
L
Linus Torvalds 已提交
2417

2418
static int io_apic_get_redir_entries(int ioapic)
2419 2420 2421 2422
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

2423
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2424
	reg_01.raw = io_apic_read(ioapic, 1);
2425
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2426

2427 2428 2429 2430 2431
	/* The register returns the maximum index redir index
	 * supported, which is one less than the total number of redir
	 * entries.
	 */
	return reg_01.bits.entries + 1;
2432 2433
}

2434 2435
unsigned int arch_dynirq_lower_bound(unsigned int from)
{
2436 2437 2438 2439 2440
	/*
	 * dmar_alloc_hwirq() may be called before setup_IO_APIC(), so use
	 * gsi_top if ioapic_dynirq_base hasn't been initialized yet.
	 */
	return ioapic_initialized ? ioapic_dynirq_base : gsi_top;
2441 2442
}

2443
#ifdef CONFIG_X86_32
2444
static int io_apic_get_unique_id(int ioapic, int apic_id)
L
Linus Torvalds 已提交
2445 2446 2447 2448 2449 2450 2451 2452
{
	union IO_APIC_reg_00 reg_00;
	static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
	physid_mask_t tmp;
	unsigned long flags;
	int i = 0;

	/*
2453 2454
	 * The P4 platform supports up to 256 APIC IDs on two separate APIC
	 * buses (one for LAPICs, one for IOAPICs), where predecessors only
L
Linus Torvalds 已提交
2455
	 * supports up to 16 on one shared APIC bus.
2456
	 *
L
Linus Torvalds 已提交
2457 2458 2459 2460 2461
	 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
	 *      advantage of new APIC bus architecture.
	 */

	if (physids_empty(apic_id_map))
2462
		apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
L
Linus Torvalds 已提交
2463

2464
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2465
	reg_00.raw = io_apic_read(ioapic, 0);
2466
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2467 2468 2469 2470 2471 2472 2473 2474

	if (apic_id >= get_physical_broadcast()) {
		printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
			"%d\n", ioapic, apic_id, reg_00.bits.ID);
		apic_id = reg_00.bits.ID;
	}

	/*
2475
	 * Every APIC in a system must have a unique ID or we get lots of nice
L
Linus Torvalds 已提交
2476 2477
	 * 'stuck on smp_invalidate_needed IPI wait' messages.
	 */
2478
	if (apic->check_apicid_used(&apic_id_map, apic_id)) {
L
Linus Torvalds 已提交
2479 2480

		for (i = 0; i < get_physical_broadcast(); i++) {
2481
			if (!apic->check_apicid_used(&apic_id_map, i))
L
Linus Torvalds 已提交
2482 2483 2484 2485 2486 2487 2488 2489 2490 2491
				break;
		}

		if (i == get_physical_broadcast())
			panic("Max apic_id exceeded!\n");

		printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
			"trying %d\n", ioapic, apic_id, i);

		apic_id = i;
2492
	}
L
Linus Torvalds 已提交
2493

2494
	apic->apicid_to_cpu_present(apic_id, &tmp);
L
Linus Torvalds 已提交
2495 2496 2497 2498 2499
	physids_or(apic_id_map, apic_id_map, tmp);

	if (reg_00.bits.ID != apic_id) {
		reg_00.bits.ID = apic_id;

2500
		raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2501 2502
		io_apic_write(ioapic, 0, reg_00.raw);
		reg_00.raw = io_apic_read(ioapic, 0);
2503
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2504 2505

		/* Sanity check */
2506
		if (reg_00.bits.ID != apic_id) {
2507 2508
			pr_err("IOAPIC[%d]: Unable to change apic_id!\n",
			       ioapic);
2509 2510
			return -1;
		}
L
Linus Torvalds 已提交
2511 2512 2513 2514 2515 2516 2517
	}

	apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);

	return apic_id;
}
2518

2519
static u8 io_apic_unique_id(int idx, u8 id)
2520 2521 2522
{
	if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
	    !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
2523
		return io_apic_get_unique_id(idx, id);
2524 2525 2526 2527
	else
		return id;
}
#else
2528
static u8 io_apic_unique_id(int idx, u8 id)
2529
{
2530
	union IO_APIC_reg_00 reg_00;
2531
	DECLARE_BITMAP(used, 256);
2532 2533 2534
	unsigned long flags;
	u8 new_id;
	int i;
2535 2536

	bitmap_zero(used, 256);
2537
	for_each_ioapic(i)
2538
		__set_bit(mpc_ioapic_id(i), used);
2539 2540

	/* Hand out the requested id if available */
2541 2542
	if (!test_bit(id, used))
		return id;
2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571

	/*
	 * Read the current id from the ioapic and keep it if
	 * available.
	 */
	raw_spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(idx, 0);
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
	new_id = reg_00.bits.ID;
	if (!test_bit(new_id, used)) {
		apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Using reg apic_id %d instead of %d\n",
			 idx, new_id, id);
		return new_id;
	}

	/*
	 * Get the next free id and write it to the ioapic.
	 */
	new_id = find_first_zero_bit(used, 256);
	reg_00.bits.ID = new_id;
	raw_spin_lock_irqsave(&ioapic_lock, flags);
	io_apic_write(idx, 0, reg_00.raw);
	reg_00.raw = io_apic_read(idx, 0);
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
	/* Sanity check */
	BUG_ON(reg_00.bits.ID != new_id);

	return new_id;
2572
}
2573
#endif
L
Linus Torvalds 已提交
2574

2575
static int io_apic_get_version(int ioapic)
L
Linus Torvalds 已提交
2576 2577 2578 2579
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

2580
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2581
	reg_01.raw = io_apic_read(ioapic, 1);
2582
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2583 2584 2585 2586

	return reg_01.bits.version;
}

2587
int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity)
2588
{
2589
	int ioapic, pin, idx;
2590 2591 2592 2593

	if (skip_ioapic_setup)
		return -1;

2594 2595
	ioapic = mp_find_ioapic(gsi);
	if (ioapic < 0)
2596 2597
		return -1;

2598 2599 2600 2601 2602 2603
	pin = mp_find_ioapic_pin(ioapic, gsi);
	if (pin < 0)
		return -1;

	idx = find_irq_entry(ioapic, pin, mp_INT);
	if (idx < 0)
2604 2605
		return -1;

2606 2607
	*trigger = irq_trigger(idx);
	*polarity = irq_polarity(idx);
2608 2609 2610
	return 0;
}

2611 2612 2613
/*
 * This function currently is only a helper for the i386 smp boot process where
 * we need to reprogram the ioredtbls to cater for the cpus which have come online
2614
 * so mask in all cases should simply be apic->target_cpus()
2615 2616 2617 2618
 */
#ifdef CONFIG_SMP
void __init setup_ioapic_dest(void)
{
E
Eric W. Biederman 已提交
2619
	int pin, ioapic, irq, irq_entry;
2620
	const struct cpumask *mask;
2621
	struct irq_data *idata;
2622 2623 2624 2625

	if (skip_ioapic_setup == 1)
		return;

2626
	for_each_ioapic_pin(ioapic, pin) {
2627 2628 2629
		irq_entry = find_irq_entry(ioapic, pin, mp_INT);
		if (irq_entry == -1)
			continue;
2630

2631 2632
		irq = pin_2_irq(irq_entry, ioapic, pin, 0);
		if (irq < 0 || !mp_init_irq_at_boot(ioapic, irq))
E
Eric W. Biederman 已提交
2633 2634
			continue;

2635
		idata = irq_get_irq_data(irq);
2636

2637 2638 2639
		/*
		 * Honour affinities which have been set in early boot
		 */
2640 2641
		if (!irqd_can_balance(idata) || irqd_affinity_was_set(idata))
			mask = idata->affinity;
2642 2643
		else
			mask = apic->target_cpus();
2644

2645
		irq_set_affinity(irq, mask);
2646
	}
2647

2648 2649 2650
}
#endif

2651 2652 2653 2654
#define IOAPIC_RESOURCE_NAME_SIZE 11

static struct resource *ioapic_resources;

2655
static struct resource * __init ioapic_setup_resources(void)
2656 2657 2658 2659
{
	unsigned long n;
	struct resource *res;
	char *mem;
2660
	int i, num = 0;
2661

2662 2663 2664
	for_each_ioapic(i)
		num++;
	if (num == 0)
2665 2666 2667
		return NULL;

	n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
2668
	n *= num;
2669 2670 2671 2672

	mem = alloc_bootmem(n);
	res = (void *)mem;

2673
	mem += sizeof(struct resource) * num;
2674

2675 2676 2677 2678
	num = 0;
	for_each_ioapic(i) {
		res[num].name = mem;
		res[num].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
2679
		snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
2680
		mem += IOAPIC_RESOURCE_NAME_SIZE;
2681
		num++;
2682
		ioapics[i].iomem_res = res;
2683 2684 2685 2686 2687 2688 2689
	}

	ioapic_resources = res;

	return res;
}

2690
void __init io_apic_init_mappings(void)
2691 2692
{
	unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
2693
	struct resource *ioapic_res;
T
Thomas Gleixner 已提交
2694
	int i;
2695

2696 2697
	ioapic_res = ioapic_setup_resources();
	for_each_ioapic(i) {
2698
		if (smp_found_config) {
2699
			ioapic_phys = mpc_ioapic_addr(i);
2700
#ifdef CONFIG_X86_32
T
Thomas Gleixner 已提交
2701 2702 2703 2704 2705 2706 2707 2708 2709
			if (!ioapic_phys) {
				printk(KERN_ERR
				       "WARNING: bogus zero IO-APIC "
				       "address found in MPTABLE, "
				       "disabling IO/APIC support!\n");
				smp_found_config = 0;
				skip_ioapic_setup = 1;
				goto fake_ioapic_page;
			}
2710
#endif
2711
		} else {
2712
#ifdef CONFIG_X86_32
2713
fake_ioapic_page:
2714
#endif
2715
			ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
2716 2717 2718
			ioapic_phys = __pa(ioapic_phys);
		}
		set_fixmap_nocache(idx, ioapic_phys);
2719 2720 2721
		apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
			__fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
			ioapic_phys);
2722
		idx++;
2723

2724
		ioapic_res->start = ioapic_phys;
2725
		ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
2726
		ioapic_res++;
2727 2728 2729
	}
}

2730
void __init ioapic_insert_resources(void)
2731 2732 2733 2734 2735
{
	int i;
	struct resource *r = ioapic_resources;

	if (!r) {
2736
		if (nr_ioapics > 0)
2737 2738
			printk(KERN_ERR
				"IO APIC resources couldn't be allocated.\n");
2739
		return;
2740 2741
	}

2742
	for_each_ioapic(i) {
2743 2744 2745 2746
		insert_resource(&iomem_resource, r);
		r++;
	}
}
2747

2748
int mp_find_ioapic(u32 gsi)
2749
{
2750
	int i;
2751

2752 2753 2754
	if (nr_ioapics == 0)
		return -1;

2755
	/* Find the IOAPIC that manages this GSI. */
2756
	for_each_ioapic(i) {
2757
		struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(i);
2758
		if (gsi >= gsi_cfg->gsi_base && gsi <= gsi_cfg->gsi_end)
2759 2760
			return i;
	}
2761

2762 2763 2764 2765
	printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
	return -1;
}

2766
int mp_find_ioapic_pin(int ioapic, u32 gsi)
2767
{
2768 2769
	struct mp_ioapic_gsi *gsi_cfg;

2770
	if (WARN_ON(ioapic < 0))
2771
		return -1;
2772 2773 2774

	gsi_cfg = mp_ioapic_gsi_routing(ioapic);
	if (WARN_ON(gsi > gsi_cfg->gsi_end))
2775 2776
		return -1;

2777
	return gsi - gsi_cfg->gsi_base;
2778 2779
}

2780
static int bad_ioapic_register(int idx)
2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798
{
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;

	reg_00.raw = io_apic_read(idx, 0);
	reg_01.raw = io_apic_read(idx, 1);
	reg_02.raw = io_apic_read(idx, 2);

	if (reg_00.raw == -1 && reg_01.raw == -1 && reg_02.raw == -1) {
		pr_warn("I/O APIC 0x%x registers return all ones, skipping!\n",
			mpc_ioapic_addr(idx));
		return 1;
	}

	return 0;
}

2799 2800
static int find_free_ioapic_entry(void)
{
2801 2802 2803 2804 2805 2806 2807
	int idx;

	for (idx = 0; idx < MAX_IO_APICS; idx++)
		if (ioapics[idx].nr_registers == 0)
			return idx;

	return MAX_IO_APICS;
2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818
}

/**
 * mp_register_ioapic - Register an IOAPIC device
 * @id:		hardware IOAPIC ID
 * @address:	physical address of IOAPIC register area
 * @gsi_base:	base of GSI associated with the IOAPIC
 * @cfg:	configuration information for the IOAPIC
 */
int mp_register_ioapic(int id, u32 address, u32 gsi_base,
		       struct ioapic_domain_cfg *cfg)
2819
{
2820
	bool hotplug = !!ioapic_initialized;
2821
	struct mp_ioapic_gsi *gsi_cfg;
2822 2823
	int idx, ioapic, entries;
	u32 gsi_end;
2824

2825 2826 2827 2828 2829 2830 2831 2832 2833 2834
	if (!address) {
		pr_warn("Bogus (zero) I/O APIC address found, skipping!\n");
		return -EINVAL;
	}
	for_each_ioapic(ioapic)
		if (ioapics[ioapic].mp_config.apicaddr == address) {
			pr_warn("address 0x%x conflicts with IOAPIC%d\n",
				address, ioapic);
			return -EEXIST;
		}
2835

2836 2837 2838 2839 2840 2841
	idx = find_free_ioapic_entry();
	if (idx >= MAX_IO_APICS) {
		pr_warn("Max # of I/O APICs (%d) exceeded (found %d), skipping\n",
			MAX_IO_APICS, idx);
		return -ENOSPC;
	}
2842

2843 2844 2845
	ioapics[idx].mp_config.type = MP_IOAPIC;
	ioapics[idx].mp_config.flags = MPC_APIC_USABLE;
	ioapics[idx].mp_config.apicaddr = address;
2846 2847

	set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
2848 2849
	if (bad_ioapic_register(idx)) {
		clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
2850
		return -ENODEV;
2851 2852
	}

2853
	ioapics[idx].mp_config.apicid = io_apic_unique_id(idx, id);
2854
	ioapics[idx].mp_config.apicver = io_apic_get_version(idx);
2855 2856 2857 2858 2859

	/*
	 * Build basic GSI lookup table to facilitate gsi->io_apic lookups
	 * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
	 */
2860
	entries = io_apic_get_redir_entries(idx);
2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874
	gsi_end = gsi_base + entries - 1;
	for_each_ioapic(ioapic) {
		gsi_cfg = mp_ioapic_gsi_routing(ioapic);
		if ((gsi_base >= gsi_cfg->gsi_base &&
		     gsi_base <= gsi_cfg->gsi_end) ||
		    (gsi_end >= gsi_cfg->gsi_base &&
		     gsi_end <= gsi_cfg->gsi_end)) {
			pr_warn("GSI range [%u-%u] for new IOAPIC conflicts with GSI[%u-%u]\n",
				gsi_base, gsi_end,
				gsi_cfg->gsi_base, gsi_cfg->gsi_end);
			clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
			return -ENOSPC;
		}
	}
2875 2876
	gsi_cfg = mp_ioapic_gsi_routing(idx);
	gsi_cfg->gsi_base = gsi_base;
2877
	gsi_cfg->gsi_end = gsi_end;
2878

2879 2880
	ioapics[idx].irqdomain = NULL;
	ioapics[idx].irqdomain_cfg = *cfg;
2881

2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894
	/*
	 * If mp_register_ioapic() is called during early boot stage when
	 * walking ACPI/SFI/DT tables, it's too early to create irqdomain,
	 * we are still using bootmem allocator. So delay it to setup_IO_APIC().
	 */
	if (hotplug) {
		if (mp_irqdomain_create(idx)) {
			clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
			return -ENOMEM;
		}
		alloc_ioapic_saved_registers(idx);
	}

2895 2896
	if (gsi_cfg->gsi_end >= gsi_top)
		gsi_top = gsi_cfg->gsi_end + 1;
2897 2898 2899 2900 2901
	if (nr_ioapics <= idx)
		nr_ioapics = idx + 1;

	/* Set nr_registers to mark entry present */
	ioapics[idx].nr_registers = entries;
2902

2903 2904 2905 2906
	pr_info("IOAPIC[%d]: apic_id %d, version %d, address 0x%x, GSI %d-%d\n",
		idx, mpc_ioapic_id(idx),
		mpc_ioapic_ver(idx), mpc_ioapic_addr(idx),
		gsi_cfg->gsi_base, gsi_cfg->gsi_end);
2907

2908
	return 0;
2909
}
2910

2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926
int mp_unregister_ioapic(u32 gsi_base)
{
	int ioapic, pin;
	int found = 0;

	for_each_ioapic(ioapic)
		if (ioapics[ioapic].gsi_config.gsi_base == gsi_base) {
			found = 1;
			break;
		}
	if (!found) {
		pr_warn("can't find IOAPIC for GSI %d\n", gsi_base);
		return -ENODEV;
	}

	for_each_pin(ioapic, pin) {
2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937
		u32 gsi = mp_pin_to_gsi(ioapic, pin);
		int irq = mp_map_gsi_to_irq(gsi, 0, NULL);
		struct mp_chip_data *data;

		if (irq >= 0) {
			data = irq_get_chip_data(irq);
			if (data && data->count) {
				pr_warn("pin%d on IOAPIC%d is still in use.\n",
					pin, ioapic);
				return -EBUSY;
			}
2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952
		}
	}

	/* Mark entry not present */
	ioapics[ioapic].nr_registers  = 0;
	ioapic_destroy_irqdomain(ioapic);
	free_ioapic_saved_registers(ioapic);
	if (ioapics[ioapic].iomem_res)
		release_resource(ioapics[ioapic].iomem_res);
	clear_fixmap(FIX_IO_APIC_BASE_0 + ioapic);
	memset(&ioapics[ioapic], 0, sizeof(ioapics[ioapic]));

	return 0;
}

2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963
int mp_ioapic_registered(u32 gsi_base)
{
	int ioapic;

	for_each_ioapic(ioapic)
		if (ioapics[ioapic].gsi_config.gsi_base == gsi_base)
			return 1;

	return 0;
}

2964
static void mp_irqdomain_get_attr(u32 gsi, struct mp_chip_data *data,
2965
				  struct irq_alloc_info *info)
2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027
{
	if (info && info->ioapic_valid) {
		data->trigger = info->ioapic_trigger;
		data->polarity = info->ioapic_polarity;
	} else if (acpi_get_override_irq(gsi, &data->trigger,
					 &data->polarity) < 0) {
		/* PCI interrupts are always polarity one level triggered. */
		data->trigger = 1;
		data->polarity = 1;
	}
}

static void mp_setup_entry(struct irq_cfg *cfg, struct mp_chip_data *data,
			   struct IO_APIC_route_entry *entry)
{
	memset(entry, 0, sizeof(*entry));
	entry->delivery_mode = apic->irq_delivery_mode;
	entry->dest_mode     = apic->irq_dest_mode;
	entry->dest	     = cfg->dest_apicid;
	entry->vector	     = cfg->vector;
	entry->mask	     = 0;	/* enable IRQ */
	entry->trigger	     = data->trigger;
	entry->polarity	     = data->polarity;
	/*
	 * Mask level triggered irqs.
	 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
	 */
	if (data->trigger)
		entry->mask = 1;
}

int mp_irqdomain_alloc(struct irq_domain *domain, unsigned int virq,
		       unsigned int nr_irqs, void *arg)
{
	int ret, ioapic, pin;
	struct irq_cfg *cfg;
	struct irq_data *irq_data;
	struct mp_chip_data *data;
	struct irq_alloc_info *info = arg;

	if (!info || nr_irqs > 1)
		return -EINVAL;
	irq_data = irq_domain_get_irq_data(domain, virq);
	if (!irq_data)
		return -EINVAL;

	ioapic = mp_irqdomain_ioapic_idx(domain);
	pin = info->ioapic_pin;
	if (irq_find_mapping(domain, (irq_hw_number_t)pin) > 0)
		return -EEXIST;

	data = kzalloc(sizeof(*data), GFP_KERNEL);
	if (!data)
		return -ENOMEM;

	info->ioapic_entry = &data->entry;
	ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, info);
	if (ret < 0) {
		kfree(data);
		return ret;
	}

3028
	INIT_LIST_HEAD(&data->irq_2_pin);
3029
	irq_data->hwirq = info->ioapic_pin;
3030 3031
	irq_data->chip = (domain->parent == x86_vector_domain) ?
			  &ioapic_chip : &ioapic_ir_chip;
3032 3033 3034 3035
	irq_data->chip_data = data;
	mp_irqdomain_get_attr(mp_pin_to_gsi(ioapic, pin), data, info);

	cfg = irqd_cfg(irq_data);
3036
	add_pin_to_irq_node(data, ioapic_alloc_attr_node(info), ioapic, pin);
3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054
	if (info->ioapic_entry)
		mp_setup_entry(cfg, data, info->ioapic_entry);
	mp_register_handler(virq, data->trigger);
	if (virq < nr_legacy_irqs())
		legacy_pic->mask(virq);

	apic_printk(APIC_VERBOSE, KERN_DEBUG
		    "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> IRQ %d Mode:%i Active:%i Dest:%d)\n",
		    ioapic, mpc_ioapic_id(ioapic), pin, cfg->vector,
		    virq, data->trigger, data->polarity, cfg->dest_apicid);

	return 0;
}

void mp_irqdomain_free(struct irq_domain *domain, unsigned int virq,
		       unsigned int nr_irqs)
{
	struct irq_data *irq_data;
3055
	struct mp_chip_data *data;
3056 3057 3058 3059

	BUG_ON(nr_irqs != 1);
	irq_data = irq_domain_get_irq_data(domain, virq);
	if (irq_data && irq_data->chip_data) {
3060 3061
		data = irq_data->chip_data;
		__remove_pin_from_irq(data, mp_irqdomain_ioapic_idx(domain),
3062
				      (int)irq_data->hwirq);
3063
		WARN_ON(!list_empty(&data->irq_2_pin));
3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076
		kfree(irq_data->chip_data);
	}
	irq_domain_free_irqs_top(domain, virq, nr_irqs);
}

void mp_irqdomain_activate(struct irq_domain *domain,
			   struct irq_data *irq_data)
{
	unsigned long flags;
	struct irq_pin_list *entry;
	struct mp_chip_data *data = irq_data->chip_data;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
3077
	for_each_irq_pin(entry, data->irq_2_pin)
3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093
		__ioapic_write_entry(entry->apic, entry->pin, data->entry);
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
}

void mp_irqdomain_deactivate(struct irq_domain *domain,
			     struct irq_data *irq_data)
{
	/* It won't be called for IRQ with multiple IOAPIC pins associated */
	ioapic_mask_entry(mp_irqdomain_ioapic_idx(domain),
			  (int)irq_data->hwirq);
}

int mp_irqdomain_ioapic_idx(struct irq_domain *domain)
{
	return (int)(long)domain->host_data;
}