io_apic.c 91.8 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *	Intel IO-APIC support for multi-Pentium hosts.
 *
I
Ingo Molnar 已提交
4
 *	Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 *	Many thanks to Stig Venaas for trying out countless experimental
 *	patches and reporting/debugging problems patiently!
 *
 *	(c) 1999, Multiple IO-APIC support, developed by
 *	Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
 *      Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
 *	further tested and cleaned up by Zach Brown <zab@redhat.com>
 *	and Ingo Molnar <mingo@redhat.com>
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively
 *	Paul Diefenbaugh	:	Added full ACPI support
 */

#include <linux/mm.h>
#include <linux/interrupt.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/sched.h>
28
#include <linux/pci.h>
L
Linus Torvalds 已提交
29 30 31
#include <linux/mc146818rtc.h>
#include <linux/compiler.h>
#include <linux/acpi.h>
32
#include <linux/module.h>
33
#include <linux/syscore_ops.h>
34
#include <linux/msi.h>
35
#include <linux/htirq.h>
36
#include <linux/freezer.h>
37
#include <linux/kthread.h>
38
#include <linux/jiffies.h>	/* time_after() */
39
#include <linux/slab.h>
40 41
#include <linux/bootmem.h>
#include <linux/dmar.h>
42
#include <linux/hpet.h>
43

44
#include <asm/idle.h>
L
Linus Torvalds 已提交
45 46
#include <asm/io.h>
#include <asm/smp.h>
47
#include <asm/cpu.h>
L
Linus Torvalds 已提交
48
#include <asm/desc.h>
49 50 51
#include <asm/proto.h>
#include <asm/acpi.h>
#include <asm/dma.h>
L
Linus Torvalds 已提交
52
#include <asm/timer.h>
53
#include <asm/i8259.h>
54
#include <asm/msidef.h>
55
#include <asm/hypertransport.h>
56
#include <asm/setup.h>
57
#include <asm/irq_remapping.h>
58
#include <asm/hpet.h>
59
#include <asm/hw_irq.h>
L
Linus Torvalds 已提交
60

I
Ingo Molnar 已提交
61
#include <asm/apic.h>
L
Linus Torvalds 已提交
62

63
#define __apicdebuginit(type) static type __init
64

65 66 67 68 69 70 71 72 73 74
#define	for_each_ioapic(idx)		\
	for ((idx) = 0; (idx) < nr_ioapics; (idx)++)
#define	for_each_ioapic_reverse(idx)	\
	for ((idx) = nr_ioapics - 1; (idx) >= 0; (idx)--)
#define	for_each_pin(idx, pin)		\
	for ((pin) = 0; (pin) < ioapics[(idx)].nr_registers; (pin)++)
#define	for_each_ioapic_pin(idx, pin)	\
	for_each_ioapic((idx))		\
		for_each_pin((idx), (pin))

75 76
#define for_each_irq_pin(entry, head) \
	for (entry = head; entry; entry = entry->next)
77

L
Linus Torvalds 已提交
78
/*
79 80
 *      Is the SiS APIC rmw bug present ?
 *      -1 = don't know, 0 = no, 1 = yes
L
Linus Torvalds 已提交
81 82 83
 */
int sis_apic_bug = -1;

84 85
static DEFINE_RAW_SPINLOCK(ioapic_lock);
static DEFINE_RAW_SPINLOCK(vector_lock);
Y
Yinghai Lu 已提交
86

S
Suresh Siddha 已提交
87 88 89 90 91
static struct ioapic {
	/*
	 * # of IRQ routing registers
	 */
	int nr_registers;
92 93 94 95
	/*
	 * Saved state during suspend/resume, or while enabling intr-remap.
	 */
	struct IO_APIC_route_entry *saved_registers;
96 97
	/* I/O APIC config */
	struct mpc_ioapic mp_config;
98 99
	/* IO APIC gsi routing info */
	struct mp_ioapic_gsi  gsi_config;
100
	DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
S
Suresh Siddha 已提交
101
} ioapics[MAX_IO_APICS];
L
Linus Torvalds 已提交
102

103
#define mpc_ioapic_ver(ioapic_idx)	ioapics[ioapic_idx].mp_config.apicver
104

105
int mpc_ioapic_id(int ioapic_idx)
106
{
107
	return ioapics[ioapic_idx].mp_config.apicid;
108 109
}

110
unsigned int mpc_ioapic_addr(int ioapic_idx)
111
{
112
	return ioapics[ioapic_idx].mp_config.apicaddr;
113 114
}

115
struct mp_ioapic_gsi *mp_ioapic_gsi_routing(int ioapic_idx)
116
{
117
	return &ioapics[ioapic_idx].gsi_config;
118
}
119

120 121 122 123 124 125 126 127 128 129 130 131
static inline int mp_ioapic_pin_count(int ioapic)
{
	struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(ioapic);

	return gsi_cfg->gsi_end - gsi_cfg->gsi_base + 1;
}

u32 mp_pin_to_gsi(int ioapic, int pin)
{
	return mp_ioapic_gsi_routing(ioapic)->gsi_base + pin;
}

132 133 134 135 136
/*
 * Initialize all legacy IRQs and all pins on the first IOAPIC
 * if we have legacy interrupt controller. Kernel boot option "pirq="
 * may rely on non-legacy pins on the first IOAPIC.
 */
137 138
static inline int mp_init_irq_at_boot(int ioapic, int irq)
{
139 140 141 142
	if (!nr_legacy_irqs())
		return 0;

	return ioapic == 0 || (irq >= 0 && irq < nr_legacy_irqs());
143 144
}

145
int nr_ioapics;
146

147 148
/* The one past the highest gsi number used */
u32 gsi_top;
149

150
/* MP IRQ source entries */
151
struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
152 153 154 155

/* # of MP IRQ source entries */
int mp_irq_entries;

156
#ifdef CONFIG_EISA
157 158 159 160 161
int mp_bus_id_to_type[MAX_MP_BUSSES];
#endif

DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);

Y
Yinghai Lu 已提交
162 163
int skip_ioapic_setup;

164 165 166 167
/**
 * disable_ioapic_support() - disables ioapic support at runtime
 */
void disable_ioapic_support(void)
168 169 170 171 172 173 174 175
{
#ifdef CONFIG_PCI
	noioapicquirk = 1;
	noioapicreroute = -1;
#endif
	skip_ioapic_setup = 1;
}

176
static int __init parse_noapic(char *str)
Y
Yinghai Lu 已提交
177 178
{
	/* disable IO-APIC */
179
	disable_ioapic_support();
Y
Yinghai Lu 已提交
180 181 182
	return 0;
}
early_param("noapic", parse_noapic);
183

184 185
static int io_apic_setup_irq_pin(unsigned int irq, int node,
				 struct io_apic_irq_attr *attr);
186
static struct irq_cfg *alloc_irq_and_cfg_at(unsigned int at, int node);
187

188 189 190 191 192 193 194 195 196 197 198
/* Will be called in mpparse/acpi/sfi codes for saving IRQ info */
void mp_save_irq(struct mpc_intsrc *m)
{
	int i;

	apic_printk(APIC_VERBOSE, "Int: type %d, pol %d, trig %d, bus %02x,"
		" IRQ %02x, APIC ID %x, APIC INT %02x\n",
		m->irqtype, m->irqflag & 3, (m->irqflag >> 2) & 3, m->srcbus,
		m->srcbusirq, m->dstapic, m->dstirq);

	for (i = 0; i < mp_irq_entries; i++) {
199
		if (!memcmp(&mp_irqs[i], m, sizeof(*m)))
200 201 202
			return;
	}

203
	memcpy(&mp_irqs[mp_irq_entries], m, sizeof(*m));
204 205 206 207
	if (++mp_irq_entries == MAX_IRQ_SOURCES)
		panic("Max # of irq sources exceeded!!\n");
}

208 209 210 211 212
struct irq_pin_list {
	int apic, pin;
	struct irq_pin_list *next;
};

T
Thomas Gleixner 已提交
213
static struct irq_pin_list *alloc_irq_pin_list(int node)
214
{
215
	return kzalloc_node(sizeof(struct irq_pin_list), GFP_KERNEL, node);
216 217
}

218
int __init arch_early_irq_init(void)
219
{
220
	struct irq_cfg *cfg;
221
	int i, node = cpu_to_node(0);
T
Thomas Gleixner 已提交
222

223
	if (!nr_legacy_irqs())
224 225
		io_apic_irqs = ~0UL;

226
	for_each_ioapic(i) {
227
		ioapics[i].saved_registers =
228
			kzalloc(sizeof(struct IO_APIC_route_entry) *
S
Suresh Siddha 已提交
229
				ioapics[i].nr_registers, GFP_KERNEL);
230
		if (!ioapics[i].saved_registers)
231 232 233
			pr_err("IOAPIC %d: suspend/resume impossible!\n", i);
	}

234 235 236 237 238 239 240 241
	/*
	 * For legacy IRQ's, start with assigning irq0 to irq15 to
	 * IRQ0_VECTOR to IRQ15_VECTOR for all cpu's.
	 */
	for (i = 0; i < nr_legacy_irqs(); i++) {
		cfg = alloc_irq_and_cfg_at(i, node);
		cfg->vector = IRQ0_VECTOR + i;
		cpumask_setall(cfg->domain);
242
	}
243 244

	return 0;
245
}
246

247
static inline struct irq_cfg *irq_cfg(unsigned int irq)
248
{
249
	return irq_get_chip_data(irq);
250
}
T
Thomas Gleixner 已提交
251

252
static struct irq_cfg *alloc_irq_cfg(unsigned int irq, int node)
253
{
254
	struct irq_cfg *cfg;
255

256
	cfg = kzalloc_node(sizeof(*cfg), GFP_KERNEL, node);
257 258
	if (!cfg)
		return NULL;
259
	if (!zalloc_cpumask_var_node(&cfg->domain, GFP_KERNEL, node))
260
		goto out_cfg;
261
	if (!zalloc_cpumask_var_node(&cfg->old_domain, GFP_KERNEL, node))
262
		goto out_domain;
263
	return cfg;
264 265 266 267 268
out_domain:
	free_cpumask_var(cfg->domain);
out_cfg:
	kfree(cfg);
	return NULL;
269 270
}

271
static void free_irq_cfg(unsigned int at, struct irq_cfg *cfg)
272
{
273 274
	if (!cfg)
		return;
275
	irq_set_chip_data(at, NULL);
276 277 278 279 280 281 282 283 284 285 286 287 288
	free_cpumask_var(cfg->domain);
	free_cpumask_var(cfg->old_domain);
	kfree(cfg);
}

static struct irq_cfg *alloc_irq_and_cfg_at(unsigned int at, int node)
{
	int res = irq_alloc_desc_at(at, node);
	struct irq_cfg *cfg;

	if (res < 0) {
		if (res != -EEXIST)
			return NULL;
289
		cfg = irq_cfg(at);
290 291 292 293
		if (cfg)
			return cfg;
	}

294
	cfg = alloc_irq_cfg(at, node);
295
	if (cfg)
296
		irq_set_chip_data(at, cfg);
297 298 299 300 301
	else
		irq_free_desc(at);
	return cfg;
}

L
Linus Torvalds 已提交
302 303 304 305
struct io_apic {
	unsigned int index;
	unsigned int unused[3];
	unsigned int data;
306 307
	unsigned int unused2[11];
	unsigned int eoi;
L
Linus Torvalds 已提交
308 309 310 311 312
};

static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
{
	return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
313
		+ (mpc_ioapic_addr(idx) & ~PAGE_MASK);
L
Linus Torvalds 已提交
314 315
}

316
void io_apic_eoi(unsigned int apic, unsigned int vector)
317 318 319 320 321
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(vector, &io_apic->eoi);
}

322
unsigned int native_io_apic_read(unsigned int apic, unsigned int reg)
L
Linus Torvalds 已提交
323 324 325 326 327 328
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	return readl(&io_apic->data);
}

329
void native_io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
L
Linus Torvalds 已提交
330 331
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
332

L
Linus Torvalds 已提交
333 334 335 336 337 338 339 340 341 342
	writel(reg, &io_apic->index);
	writel(value, &io_apic->data);
}

/*
 * Re-write a value: to be used for read-modify-write
 * cycles where the read already set up the index register.
 *
 * Older SiS APIC requires we rewrite the index register
 */
343
void native_io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
L
Linus Torvalds 已提交
344
{
345
	struct io_apic __iomem *io_apic = io_apic_base(apic);
T
Thomas Gleixner 已提交
346 347 348

	if (sis_apic_bug)
		writel(reg, &io_apic->index);
L
Linus Torvalds 已提交
349 350 351
	writel(value, &io_apic->data);
}

352 353 354 355 356
union entry_union {
	struct { u32 w1, w2; };
	struct IO_APIC_route_entry entry;
};

357 358 359 360 361 362
static struct IO_APIC_route_entry __ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;

	eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
	eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
363

364 365 366
	return eu.entry;
}

367 368 369 370
static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;
	unsigned long flags;
371

372
	raw_spin_lock_irqsave(&ioapic_lock, flags);
373
	eu.entry = __ioapic_read_entry(apic, pin);
374
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
375

376 377 378
	return eu.entry;
}

379 380 381 382 383 384
/*
 * When we write a new IO APIC routing entry, we need to write the high
 * word first! If the mask bit in the low word is clear, we will enable
 * the interrupt, and we need to make sure the entry is fully populated
 * before that happens.
 */
385
static void __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
386
{
387 388
	union entry_union eu = {{0, 0}};

389
	eu.entry = e;
390 391
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
392 393
}

394
static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
395 396
{
	unsigned long flags;
397

398
	raw_spin_lock_irqsave(&ioapic_lock, flags);
399
	__ioapic_write_entry(apic, pin, e);
400
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
401 402 403 404 405 406 407 408 409 410 411 412
}

/*
 * When we mask an IO APIC routing entry, we need to write the low
 * word first, in order to set the mask bit before we change the
 * high bits!
 */
static void ioapic_mask_entry(int apic, int pin)
{
	unsigned long flags;
	union entry_union eu = { .entry.mask = 1 };

413
	raw_spin_lock_irqsave(&ioapic_lock, flags);
414 415
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
416
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
417 418
}

L
Linus Torvalds 已提交
419 420 421 422 423
/*
 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
 * shared ISA-space IRQs, so we have to support them. We are super
 * fast in the common case, and fast for shared ISA-space IRQs.
 */
424
static int __add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
L
Linus Torvalds 已提交
425
{
426
	struct irq_pin_list **last, *entry;
427

428 429 430
	/* don't allow duplicates */
	last = &cfg->irq_2_pin;
	for_each_irq_pin(entry, cfg->irq_2_pin) {
431
		if (entry->apic == apic && entry->pin == pin)
432
			return 0;
433
		last = &entry->next;
L
Linus Torvalds 已提交
434
	}
435

T
Thomas Gleixner 已提交
436
	entry = alloc_irq_pin_list(node);
437
	if (!entry) {
438 439
		pr_err("can not alloc irq_pin_list (%d,%d,%d)\n",
		       node, apic, pin);
440
		return -ENOMEM;
441
	}
L
Linus Torvalds 已提交
442 443
	entry->apic = apic;
	entry->pin = pin;
444

445
	*last = entry;
446 447 448 449 450
	return 0;
}

static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
{
T
Thomas Gleixner 已提交
451
	if (__add_pin_to_irq_node(cfg, node, apic, pin))
452
		panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
L
Linus Torvalds 已提交
453 454 455 456 457
}

/*
 * Reroute an IRQ to a different pin.
 */
458
static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
459 460
					   int oldapic, int oldpin,
					   int newapic, int newpin)
L
Linus Torvalds 已提交
461
{
462
	struct irq_pin_list *entry;
L
Linus Torvalds 已提交
463

464
	for_each_irq_pin(entry, cfg->irq_2_pin) {
L
Linus Torvalds 已提交
465 466 467
		if (entry->apic == oldapic && entry->pin == oldpin) {
			entry->apic = newapic;
			entry->pin = newpin;
468
			/* every one is different, right? */
469
			return;
470
		}
L
Linus Torvalds 已提交
471
	}
472

473 474
	/* old apic/pin didn't exist, so just add new ones */
	add_pin_to_irq_node(cfg, node, newapic, newpin);
L
Linus Torvalds 已提交
475 476
}

477 478 479 480 481 482 483 484 485 486 487 488 489 490 491
static void __io_apic_modify_irq(struct irq_pin_list *entry,
				 int mask_and, int mask_or,
				 void (*final)(struct irq_pin_list *entry))
{
	unsigned int reg, pin;

	pin = entry->pin;
	reg = io_apic_read(entry->apic, 0x10 + pin * 2);
	reg &= mask_and;
	reg |= mask_or;
	io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
	if (final)
		final(entry);
}

492 493 494
static void io_apic_modify_irq(struct irq_cfg *cfg,
			       int mask_and, int mask_or,
			       void (*final)(struct irq_pin_list *entry))
495 496
{
	struct irq_pin_list *entry;
497

498 499 500 501
	for_each_irq_pin(entry, cfg->irq_2_pin)
		__io_apic_modify_irq(entry, mask_and, mask_or, final);
}

502
static void io_apic_sync(struct irq_pin_list *entry)
L
Linus Torvalds 已提交
503
{
504 505 506 507 508
	/*
	 * Synchronize the IO-APIC and the CPU by doing
	 * a dummy read from the IO-APIC
	 */
	struct io_apic __iomem *io_apic;
509

510
	io_apic = io_apic_base(entry->apic);
Y
Yinghai Lu 已提交
511
	readl(&io_apic->data);
L
Linus Torvalds 已提交
512 513
}

T
Thomas Gleixner 已提交
514
static void mask_ioapic(struct irq_cfg *cfg)
515
{
T
Thomas Gleixner 已提交
516 517 518
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
519
	io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
T
Thomas Gleixner 已提交
520
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
521
}
L
Linus Torvalds 已提交
522

523
static void mask_ioapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
524
{
525
	mask_ioapic(data->chip_data);
T
Thomas Gleixner 已提交
526
}
Y
Yinghai Lu 已提交
527

T
Thomas Gleixner 已提交
528 529 530
static void __unmask_ioapic(struct irq_cfg *cfg)
{
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
L
Linus Torvalds 已提交
531 532
}

T
Thomas Gleixner 已提交
533
static void unmask_ioapic(struct irq_cfg *cfg)
L
Linus Torvalds 已提交
534 535 536
{
	unsigned long flags;

537
	raw_spin_lock_irqsave(&ioapic_lock, flags);
T
Thomas Gleixner 已提交
538
	__unmask_ioapic(cfg);
539
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
540 541
}

542
static void unmask_ioapic_irq(struct irq_data *data)
Y
Yinghai Lu 已提交
543
{
544
	unmask_ioapic(data->chip_data);
Y
Yinghai Lu 已提交
545 546
}

547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562
/*
 * IO-APIC versions below 0x20 don't support EOI register.
 * For the record, here is the information about various versions:
 *     0Xh     82489DX
 *     1Xh     I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
 *     2Xh     I/O(x)APIC which is PCI 2.2 Compliant
 *     30h-FFh Reserved
 *
 * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
 * version as 0x2. This is an error with documentation and these ICH chips
 * use io-apic's of version 0x20.
 *
 * For IO-APIC's with EOI register, we use that to do an explicit EOI.
 * Otherwise, we simulate the EOI message manually by changing the trigger
 * mode to edge and then back to level, with RTE being masked during this.
 */
563
void native_eoi_ioapic_pin(int apic, int pin, int vector)
564 565
{
	if (mpc_ioapic_ver(apic) >= 0x20) {
566
		io_apic_eoi(apic, vector);
567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586
	} else {
		struct IO_APIC_route_entry entry, entry1;

		entry = entry1 = __ioapic_read_entry(apic, pin);

		/*
		 * Mask the entry and change the trigger mode to edge.
		 */
		entry1.mask = 1;
		entry1.trigger = IOAPIC_EDGE;

		__ioapic_write_entry(apic, pin, entry1);

		/*
		 * Restore the previous level triggered entry.
		 */
		__ioapic_write_entry(apic, pin, entry);
	}
}

587
void eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
588 589 590 591 592 593
{
	struct irq_pin_list *entry;
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
	for_each_irq_pin(entry, cfg->irq_2_pin)
594 595
		x86_io_apic_ops.eoi_ioapic_pin(entry->apic, entry->pin,
					       cfg->vector);
596 597 598
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
}

L
Linus Torvalds 已提交
599 600 601
static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
{
	struct IO_APIC_route_entry entry;
602

L
Linus Torvalds 已提交
603
	/* Check delivery_mode to be sure we're not clearing an SMI pin */
604
	entry = ioapic_read_entry(apic, pin);
L
Linus Torvalds 已提交
605 606
	if (entry.delivery_mode == dest_SMI)
		return;
607

L
Linus Torvalds 已提交
608
	/*
609 610 611 612 613 614 615 616 617 618
	 * Make sure the entry is masked and re-read the contents to check
	 * if it is a level triggered pin and if the remote-IRR is set.
	 */
	if (!entry.mask) {
		entry.mask = 1;
		ioapic_write_entry(apic, pin, entry);
		entry = ioapic_read_entry(apic, pin);
	}

	if (entry.irr) {
619 620
		unsigned long flags;

621 622 623 624 625 626 627 628 629 630
		/*
		 * Make sure the trigger mode is set to level. Explicit EOI
		 * doesn't clear the remote-IRR if the trigger mode is not
		 * set to level.
		 */
		if (!entry.trigger) {
			entry.trigger = IOAPIC_LEVEL;
			ioapic_write_entry(apic, pin, entry);
		}

631
		raw_spin_lock_irqsave(&ioapic_lock, flags);
632
		x86_io_apic_ops.eoi_ioapic_pin(apic, pin, entry.vector);
633
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
634 635 636 637 638
	}

	/*
	 * Clear the rest of the bits in the IO-APIC RTE except for the mask
	 * bit.
L
Linus Torvalds 已提交
639
	 */
640
	ioapic_mask_entry(apic, pin);
641 642
	entry = ioapic_read_entry(apic, pin);
	if (entry.irr)
643
		pr_err("Unable to reset IRR for apic: %d, pin :%d\n",
644
		       mpc_ioapic_id(apic), pin);
L
Linus Torvalds 已提交
645 646
}

647
static void clear_IO_APIC (void)
L
Linus Torvalds 已提交
648 649 650
{
	int apic, pin;

651 652
	for_each_ioapic_pin(apic, pin)
		clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
653 654
}

655
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
656 657 658 659 660 661
/*
 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
 * specific CPU-side IRQs.
 */

#define MAX_PIRQS 8
Y
Yinghai Lu 已提交
662 663 664
static int pirq_entries[MAX_PIRQS] = {
	[0 ... MAX_PIRQS - 1] = -1
};
L
Linus Torvalds 已提交
665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690

static int __init ioapic_pirq_setup(char *str)
{
	int i, max;
	int ints[MAX_PIRQS+1];

	get_options(str, ARRAY_SIZE(ints), ints);

	apic_printk(APIC_VERBOSE, KERN_INFO
			"PIRQ redirection, working around broken MP-BIOS.\n");
	max = MAX_PIRQS;
	if (ints[0] < MAX_PIRQS)
		max = ints[0];

	for (i = 0; i < max; i++) {
		apic_printk(APIC_VERBOSE, KERN_DEBUG
				"... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
		/*
		 * PIRQs are mapped upside down, usually.
		 */
		pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
	}
	return 1;
}

__setup("pirq=", ioapic_pirq_setup);
691 692 693
#endif /* CONFIG_X86_32 */

/*
694
 * Saves all the IO-APIC RTE's
695
 */
696
int save_ioapic_entries(void)
697 698
{
	int apic, pin;
699
	int err = 0;
700

701
	for_each_ioapic(apic) {
702
		if (!ioapics[apic].saved_registers) {
703 704 705
			err = -ENOMEM;
			continue;
		}
706

707
		for_each_pin(apic, pin)
708
			ioapics[apic].saved_registers[pin] =
709
				ioapic_read_entry(apic, pin);
710
	}
711

712
	return err;
713 714
}

715 716 717
/*
 * Mask all IO APIC entries.
 */
718
void mask_ioapic_entries(void)
719 720 721
{
	int apic, pin;

722
	for_each_ioapic(apic) {
723
		if (!ioapics[apic].saved_registers)
724
			continue;
725

726
		for_each_pin(apic, pin) {
727 728
			struct IO_APIC_route_entry entry;

729
			entry = ioapics[apic].saved_registers[pin];
730 731 732 733 734 735 736 737
			if (!entry.mask) {
				entry.mask = 1;
				ioapic_write_entry(apic, pin, entry);
			}
		}
	}
}

738
/*
739
 * Restore IO APIC entries which was saved in the ioapic structure.
740
 */
741
int restore_ioapic_entries(void)
742 743 744
{
	int apic, pin;

745
	for_each_ioapic(apic) {
746
		if (!ioapics[apic].saved_registers)
747
			continue;
748

749
		for_each_pin(apic, pin)
750
			ioapic_write_entry(apic, pin,
751
					   ioapics[apic].saved_registers[pin]);
752
	}
753
	return 0;
754 755
}

L
Linus Torvalds 已提交
756 757 758
/*
 * Find the IRQ entry number of a certain pin.
 */
759
static int find_irq_entry(int ioapic_idx, int pin, int type)
L
Linus Torvalds 已提交
760 761 762 763
{
	int i;

	for (i = 0; i < mp_irq_entries; i++)
764
		if (mp_irqs[i].irqtype == type &&
765
		    (mp_irqs[i].dstapic == mpc_ioapic_id(ioapic_idx) ||
766 767
		     mp_irqs[i].dstapic == MP_APIC_ALL) &&
		    mp_irqs[i].dstirq == pin)
L
Linus Torvalds 已提交
768 769 770 771 772 773 774 775
			return i;

	return -1;
}

/*
 * Find the pin to which IRQ[irq] (ISA) is connected
 */
776
static int __init find_isa_irq_pin(int irq, int type)
L
Linus Torvalds 已提交
777 778 779 780
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
781
		int lbus = mp_irqs[i].srcbus;
L
Linus Torvalds 已提交
782

A
Alexey Starikovskiy 已提交
783
		if (test_bit(lbus, mp_bus_not_pci) &&
784 785
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
L
Linus Torvalds 已提交
786

787
			return mp_irqs[i].dstirq;
L
Linus Torvalds 已提交
788 789 790 791
	}
	return -1;
}

792 793 794 795 796
static int __init find_isa_irq_apic(int irq, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
797
		int lbus = mp_irqs[i].srcbus;
798

A
Alexey Starikovskiy 已提交
799
		if (test_bit(lbus, mp_bus_not_pci) &&
800 801
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
802 803
			break;
	}
804

805
	if (i < mp_irq_entries) {
806 807
		int ioapic_idx;

808
		for_each_ioapic(ioapic_idx)
809 810
			if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic)
				return ioapic_idx;
811 812 813 814 815
	}

	return -1;
}

816
#ifdef CONFIG_EISA
L
Linus Torvalds 已提交
817 818 819 820 821
/*
 * EISA Edge/Level control register, ELCR
 */
static int EISA_ELCR(unsigned int irq)
{
822
	if (irq < nr_legacy_irqs()) {
L
Linus Torvalds 已提交
823 824 825 826 827 828 829
		unsigned int port = 0x4d0 + (irq >> 3);
		return (inb(port) >> (irq & 7)) & 1;
	}
	apic_printk(APIC_VERBOSE, KERN_INFO
			"Broken MPtable reports ISA irq %d\n", irq);
	return 0;
}
830

831
#endif
L
Linus Torvalds 已提交
832

A
Alexey Starikovskiy 已提交
833 834 835 836 837 838
/* ISA interrupts are always polarity zero edge triggered,
 * when listed as conforming in the MP table. */

#define default_ISA_trigger(idx)	(0)
#define default_ISA_polarity(idx)	(0)

L
Linus Torvalds 已提交
839 840 841 842 843
/* EISA interrupts are always polarity zero and can be edge or level
 * trigger depending on the ELCR value.  If an interrupt is listed as
 * EISA conforming in the MP table, that means its trigger type must
 * be read in from the ELCR */

844
#define default_EISA_trigger(idx)	(EISA_ELCR(mp_irqs[idx].srcbusirq))
A
Alexey Starikovskiy 已提交
845
#define default_EISA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
846 847 848 849 850 851 852

/* PCI interrupts are always polarity one level triggered,
 * when listed as conforming in the MP table. */

#define default_PCI_trigger(idx)	(1)
#define default_PCI_polarity(idx)	(1)

853
static int irq_polarity(int idx)
L
Linus Torvalds 已提交
854
{
855
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
856 857 858 859 860
	int polarity;

	/*
	 * Determine IRQ line polarity (high active or low active):
	 */
861
	switch (mp_irqs[idx].irqflag & 3)
862
	{
863 864 865 866 867 868 869 870 871 872 873 874 875
		case 0: /* conforms, ie. bus-type dependent polarity */
			if (test_bit(bus, mp_bus_not_pci))
				polarity = default_ISA_polarity(idx);
			else
				polarity = default_PCI_polarity(idx);
			break;
		case 1: /* high active */
		{
			polarity = 0;
			break;
		}
		case 2: /* reserved */
		{
876
			pr_warn("broken BIOS!!\n");
877 878 879 880 881 882 883 884 885 886
			polarity = 1;
			break;
		}
		case 3: /* low active */
		{
			polarity = 1;
			break;
		}
		default: /* invalid */
		{
887
			pr_warn("broken BIOS!!\n");
888 889 890
			polarity = 1;
			break;
		}
L
Linus Torvalds 已提交
891 892 893 894
	}
	return polarity;
}

895
static int irq_trigger(int idx)
L
Linus Torvalds 已提交
896
{
897
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
898 899 900 901 902
	int trigger;

	/*
	 * Determine IRQ trigger mode (edge or level sensitive):
	 */
903
	switch ((mp_irqs[idx].irqflag>>2) & 3)
L
Linus Torvalds 已提交
904
	{
905 906 907 908 909
		case 0: /* conforms, ie. bus-type dependent */
			if (test_bit(bus, mp_bus_not_pci))
				trigger = default_ISA_trigger(idx);
			else
				trigger = default_PCI_trigger(idx);
910
#ifdef CONFIG_EISA
911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928
			switch (mp_bus_id_to_type[bus]) {
				case MP_BUS_ISA: /* ISA pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_EISA: /* EISA pin */
				{
					trigger = default_EISA_trigger(idx);
					break;
				}
				case MP_BUS_PCI: /* PCI pin */
				{
					/* set before the switch */
					break;
				}
				default:
				{
929
					pr_warn("broken BIOS!!\n");
930 931 932 933 934
					trigger = 1;
					break;
				}
			}
#endif
L
Linus Torvalds 已提交
935
			break;
936
		case 1: /* edge */
L
Linus Torvalds 已提交
937
		{
938
			trigger = 0;
L
Linus Torvalds 已提交
939 940
			break;
		}
941
		case 2: /* reserved */
L
Linus Torvalds 已提交
942
		{
943
			pr_warn("broken BIOS!!\n");
944
			trigger = 1;
L
Linus Torvalds 已提交
945 946
			break;
		}
947
		case 3: /* level */
L
Linus Torvalds 已提交
948
		{
949
			trigger = 1;
L
Linus Torvalds 已提交
950 951
			break;
		}
952
		default: /* invalid */
L
Linus Torvalds 已提交
953
		{
954
			pr_warn("broken BIOS!!\n");
955
			trigger = 0;
L
Linus Torvalds 已提交
956 957 958 959 960 961
			break;
		}
	}
	return trigger;
}

962 963 964 965 966 967 968 969 970
int mp_map_gsi_to_irq(u32 gsi)
{
	/*
	 * Provide an identity mapping of gsi == irq except on truly weird
	 * platforms that have non isa irqs in the first 16 gsis.
	 */
	return gsi >= nr_legacy_irqs() ? gsi : gsi_top + gsi;
}

L
Linus Torvalds 已提交
971 972
static int pin_2_irq(int idx, int apic, int pin)
{
973
	int irq;
974
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
975 976 977 978

	/*
	 * Debugging check, we are in big trouble if this message pops up!
	 */
979
	if (mp_irqs[idx].dstirq != pin)
980
		pr_err("broken BIOS or MPTABLE parser, ayiee!!\n");
L
Linus Torvalds 已提交
981

982
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
983 984 985 986 987 988 989 990 991 992 993 994 995
	/*
	 * PCI IRQ command line redirection. Yes, limits are hardcoded.
	 */
	if ((pin >= 16) && (pin <= 23)) {
		if (pirq_entries[pin-16] != -1) {
			if (!pirq_entries[pin-16]) {
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"disabling PIRQ%d\n", pin-16);
			} else {
				irq = pirq_entries[pin-16];
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"using PIRQ%d -> IRQ %d\n",
						pin-16, irq);
996
				return irq;
L
Linus Torvalds 已提交
997 998 999
			}
		}
	}
1000 1001
#endif

1002 1003 1004 1005 1006
	if (test_bit(bus, mp_bus_not_pci))
		irq = mp_irqs[idx].srcbusirq;
	else
		irq = mp_map_gsi_to_irq(mp_pin_to_gsi(apic, pin));

L
Linus Torvalds 已提交
1007 1008 1009
	return irq;
}

1010 1011 1012 1013 1014
/*
 * Find a specific PCI IRQ entry.
 * Not an __init, possibly needed by modules
 */
int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
1015
				struct io_apic_irq_attr *irq_attr)
1016
{
1017
	int irq, i, best_guess = -1;
1018 1019 1020 1021 1022 1023 1024 1025 1026

	apic_printk(APIC_DEBUG,
		    "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
		    bus, slot, pin);
	if (test_bit(bus, mp_bus_not_pci)) {
		apic_printk(APIC_VERBOSE,
			    "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
		return -1;
	}
1027

1028 1029
	for (i = 0; i < mp_irq_entries; i++) {
		int lbus = mp_irqs[i].srcbus;
1030 1031 1032 1033 1034
		int ioapic_idx, found = 0;

		if (bus != lbus || mp_irqs[i].irqtype != mp_INT ||
		    slot != ((mp_irqs[i].srcbusirq >> 2) & 0x1f))
			continue;
1035

1036
		for_each_ioapic(ioapic_idx)
1037
			if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic ||
1038 1039
			    mp_irqs[i].dstapic == MP_APIC_ALL) {
				found = 1;
1040 1041
				break;
			}
1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066
		if (!found)
			continue;

		/* Skip ISA IRQs */
		irq = pin_2_irq(i, ioapic_idx, mp_irqs[i].dstirq);
		if (ioapic_idx == 0 && !IO_APIC_IRQ(irq))
			continue;

		if (pin == (mp_irqs[i].srcbusirq & 3)) {
			set_io_apic_irq_attr(irq_attr, ioapic_idx,
					     mp_irqs[i].dstirq,
					     irq_trigger(i),
					     irq_polarity(i));
			return irq;
		}
		/*
		 * Use the first all-but-pin matching entry as a
		 * best-guess fuzzy result for broken mptables.
		 */
		if (best_guess < 0) {
			set_io_apic_irq_attr(irq_attr, ioapic_idx,
					     mp_irqs[i].dstirq,
					     irq_trigger(i),
					     irq_polarity(i));
			best_guess = irq;
1067 1068 1069 1070 1071 1072
		}
	}
	return best_guess;
}
EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);

1073 1074 1075 1076 1077
void lock_vector_lock(void)
{
	/* Used to the online set of cpus does not change
	 * during assign_irq_vector.
	 */
1078
	raw_spin_lock(&vector_lock);
1079
}
L
Linus Torvalds 已提交
1080

1081
void unlock_vector_lock(void)
L
Linus Torvalds 已提交
1082
{
1083
	raw_spin_unlock(&vector_lock);
1084
}
L
Linus Torvalds 已提交
1085

1086 1087
static int
__assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1088
{
1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099
	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
1100
	static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
1101
	static int current_offset = VECTOR_OFFSET_START % 16;
1102 1103
	int cpu, err;
	cpumask_var_t tmp_mask;
1104

1105
	if (cfg->move_in_progress)
1106
		return -EBUSY;
1107

1108 1109
	if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
		return -ENOMEM;
1110

1111
	/* Only try and allocate irqs on cpus that are present */
1112
	err = -ENOSPC;
1113 1114 1115
	cpumask_clear(cfg->old_domain);
	cpu = cpumask_first_and(mask, cpu_online_mask);
	while (cpu < nr_cpu_ids) {
1116
		int new_cpu, vector, offset;
1117

1118
		apic->vector_allocation_domain(cpu, tmp_mask, mask);
1119

1120
		if (cpumask_subset(tmp_mask, cfg->domain)) {
1121 1122 1123 1124 1125 1126 1127 1128 1129
			err = 0;
			if (cpumask_equal(tmp_mask, cfg->domain))
				break;
			/*
			 * New cpumask using the vector is a proper subset of
			 * the current in use mask. So cleanup the vector
			 * allocation for the members that are not used anymore.
			 */
			cpumask_andnot(cfg->old_domain, cfg->domain, tmp_mask);
1130 1131
			cfg->move_in_progress =
			   cpumask_intersects(cfg->old_domain, cpu_online_mask);
1132 1133
			cpumask_and(cfg->domain, cfg->domain, tmp_mask);
			break;
1134
		}
1135

1136 1137
		vector = current_vector;
		offset = current_offset;
1138
next:
1139
		vector += 16;
1140
		if (vector >= first_system_vector) {
1141
			offset = (offset + 1) % 16;
1142
			vector = FIRST_EXTERNAL_VECTOR + offset;
1143
		}
1144 1145

		if (unlikely(current_vector == vector)) {
1146 1147 1148
			cpumask_or(cfg->old_domain, cfg->old_domain, tmp_mask);
			cpumask_andnot(tmp_mask, mask, cfg->old_domain);
			cpu = cpumask_first_and(tmp_mask, cpu_online_mask);
1149
			continue;
1150
		}
1151 1152

		if (test_bit(vector, used_vectors))
1153
			goto next;
1154

1155 1156
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask) {
			if (per_cpu(vector_irq, new_cpu)[vector] > VECTOR_UNDEFINED)
1157
				goto next;
1158
		}
1159 1160 1161
		/* Found one! */
		current_vector = vector;
		current_offset = offset;
1162
		if (cfg->vector) {
1163
			cpumask_copy(cfg->old_domain, cfg->domain);
1164 1165
			cfg->move_in_progress =
			   cpumask_intersects(cfg->old_domain, cpu_online_mask);
1166
		}
1167
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1168 1169
			per_cpu(vector_irq, new_cpu)[vector] = irq;
		cfg->vector = vector;
1170 1171 1172
		cpumask_copy(cfg->domain, tmp_mask);
		err = 0;
		break;
1173
	}
1174 1175
	free_cpumask_var(tmp_mask);
	return err;
1176 1177
}

1178
int assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1179 1180
{
	int err;
1181 1182
	unsigned long flags;

1183
	raw_spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
1184
	err = __assign_irq_vector(irq, cfg, mask);
1185
	raw_spin_unlock_irqrestore(&vector_lock, flags);
1186 1187 1188
	return err;
}

Y
Yinghai Lu 已提交
1189
static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
1190 1191 1192 1193 1194 1195
{
	int cpu, vector;

	BUG_ON(!cfg->vector);

	vector = cfg->vector;
1196
	for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
1197
		per_cpu(vector_irq, cpu)[vector] = VECTOR_UNDEFINED;
1198 1199

	cfg->vector = 0;
1200
	cpumask_clear(cfg->domain);
1201 1202 1203

	if (likely(!cfg->move_in_progress))
		return;
1204
	for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
1205
		for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
1206 1207
			if (per_cpu(vector_irq, cpu)[vector] != irq)
				continue;
1208
			per_cpu(vector_irq, cpu)[vector] = VECTOR_UNDEFINED;
1209 1210 1211 1212
			break;
		}
	}
	cfg->move_in_progress = 0;
1213 1214 1215 1216 1217 1218 1219 1220
}

void __setup_vector_irq(int cpu)
{
	/* Initialize vector_irq on a new cpu */
	int irq, vector;
	struct irq_cfg *cfg;

1221 1222 1223 1224 1225
	/*
	 * vector_lock will make sure that we don't run into irq vector
	 * assignments that might be happening on another cpu in parallel,
	 * while we setup our initial vector to irq mappings.
	 */
1226
	raw_spin_lock(&vector_lock);
1227
	/* Mark the inuse vectors */
T
Thomas Gleixner 已提交
1228
	for_each_active_irq(irq) {
1229
		cfg = irq_cfg(irq);
T
Thomas Gleixner 已提交
1230 1231
		if (!cfg)
			continue;
1232

1233
		if (!cpumask_test_cpu(cpu, cfg->domain))
1234 1235 1236 1237 1238 1239 1240
			continue;
		vector = cfg->vector;
		per_cpu(vector_irq, cpu)[vector] = irq;
	}
	/* Mark the free vectors */
	for (vector = 0; vector < NR_VECTORS; ++vector) {
		irq = per_cpu(vector_irq, cpu)[vector];
1241
		if (irq <= VECTOR_UNDEFINED)
1242 1243 1244
			continue;

		cfg = irq_cfg(irq);
1245
		if (!cpumask_test_cpu(cpu, cfg->domain))
1246
			per_cpu(vector_irq, cpu)[vector] = VECTOR_UNDEFINED;
1247
	}
1248
	raw_spin_unlock(&vector_lock);
L
Linus Torvalds 已提交
1249
}
1250

1251
static struct irq_chip ioapic_chip;
L
Linus Torvalds 已提交
1252

1253
#ifdef CONFIG_X86_32
1254 1255
static inline int IO_APIC_irq_trigger(int irq)
{
T
Thomas Gleixner 已提交
1256
	int apic, idx, pin;
1257

1258 1259 1260 1261
	for_each_ioapic_pin(apic, pin) {
		idx = find_irq_entry(apic, pin, mp_INT);
		if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
			return irq_trigger(idx);
T
Thomas Gleixner 已提交
1262 1263
	}
	/*
1264 1265
         * nonexistent IRQs are edge default
         */
T
Thomas Gleixner 已提交
1266
	return 0;
1267
}
1268 1269 1270
#else
static inline int IO_APIC_irq_trigger(int irq)
{
1271
	return 1;
1272 1273
}
#endif
1274

1275 1276
static void ioapic_register_intr(unsigned int irq, struct irq_cfg *cfg,
				 unsigned long trigger)
L
Linus Torvalds 已提交
1277
{
1278 1279 1280
	struct irq_chip *chip = &ioapic_chip;
	irq_flow_handler_t hdl;
	bool fasteoi;
Y
Yinghai Lu 已提交
1281

1282
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1283
	    trigger == IOAPIC_LEVEL) {
1284
		irq_set_status_flags(irq, IRQ_LEVEL);
1285 1286
		fasteoi = true;
	} else {
1287
		irq_clear_status_flags(irq, IRQ_LEVEL);
1288 1289
		fasteoi = false;
	}
1290

1291
	if (setup_remapped_irq(irq, cfg, chip))
1292
		fasteoi = trigger != 0;
1293

1294 1295 1296
	hdl = fasteoi ? handle_fasteoi_irq : handle_edge_irq;
	irq_set_chip_and_handler_name(irq, chip, hdl,
				      fasteoi ? "fasteoi" : "edge");
L
Linus Torvalds 已提交
1297 1298
}

1299 1300 1301
int native_setup_ioapic_entry(int irq, struct IO_APIC_route_entry *entry,
			      unsigned int destination, int vector,
			      struct io_apic_irq_attr *attr)
1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314
{
	memset(entry, 0, sizeof(*entry));

	entry->delivery_mode = apic->irq_delivery_mode;
	entry->dest_mode     = apic->irq_dest_mode;
	entry->dest	     = destination;
	entry->vector	     = vector;
	entry->mask	     = 0;			/* enable IRQ */
	entry->trigger	     = attr->trigger;
	entry->polarity	     = attr->polarity;

	/*
	 * Mask level triggered irqs.
1315 1316
	 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
	 */
1317
	if (attr->trigger)
1318
		entry->mask = 1;
1319

1320 1321 1322
	return 0;
}

1323 1324
static void setup_ioapic_irq(unsigned int irq, struct irq_cfg *cfg,
				struct io_apic_irq_attr *attr)
1325
{
L
Linus Torvalds 已提交
1326
	struct IO_APIC_route_entry entry;
1327
	unsigned int dest;
1328 1329 1330

	if (!IO_APIC_IRQ(irq))
		return;
1331

1332
	if (assign_irq_vector(irq, cfg, apic->target_cpus()))
1333 1334
		return;

1335 1336 1337 1338 1339 1340 1341 1342
	if (apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus(),
					 &dest)) {
		pr_warn("Failed to obtain apicid for ioapic %d, pin %d\n",
			mpc_ioapic_id(attr->ioapic), attr->ioapic_pin);
		__clear_irq_vector(irq, cfg);

		return;
	}
1343 1344 1345

	apic_printk(APIC_VERBOSE,KERN_DEBUG
		    "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
1346
		    "IRQ %d Mode:%i Active:%i Dest:%d)\n",
1347 1348
		    attr->ioapic, mpc_ioapic_id(attr->ioapic), attr->ioapic_pin,
		    cfg->vector, irq, attr->trigger, attr->polarity, dest);
1349

1350 1351
	if (x86_io_apic_ops.setup_entry(irq, &entry, dest, cfg->vector, attr)) {
		pr_warn("Failed to setup ioapic entry for ioapic  %d, pin %d\n",
1352
			mpc_ioapic_id(attr->ioapic), attr->ioapic_pin);
Y
Yinghai Lu 已提交
1353
		__clear_irq_vector(irq, cfg);
1354

1355 1356 1357
		return;
	}

1358
	ioapic_register_intr(irq, cfg, attr->trigger);
1359
	if (irq < nr_legacy_irqs())
1360
		legacy_pic->mask(irq);
1361

1362
	ioapic_write_entry(attr->ioapic, attr->ioapic_pin, entry);
1363 1364
}

1365
static bool __init io_apic_pin_not_connected(int idx, int ioapic_idx, int pin)
1366 1367 1368 1369 1370
{
	if (idx != -1)
		return false;

	apic_printk(APIC_VERBOSE, KERN_DEBUG " apic %d pin %d not connected\n",
1371
		    mpc_ioapic_id(ioapic_idx), pin);
1372 1373 1374
	return true;
}

1375
static void __init __io_apic_setup_irqs(unsigned int ioapic_idx)
1376
{
1377
	int idx, node = cpu_to_node(0);
1378
	struct io_apic_irq_attr attr;
1379
	unsigned int pin, irq;
L
Linus Torvalds 已提交
1380

1381
	for_each_pin(ioapic_idx, pin) {
1382 1383
		idx = find_irq_entry(ioapic_idx, pin, mp_INT);
		if (io_apic_pin_not_connected(idx, ioapic_idx, pin))
1384
			continue;
1385

1386
		irq = pin_2_irq(idx, ioapic_idx, pin);
1387
		if (!mp_init_irq_at_boot(ioapic_idx, irq))
E
Eric W. Biederman 已提交
1388 1389
			continue;

1390 1391 1392 1393 1394
		/*
		 * Skip the timer IRQ if there's a quirk handler
		 * installed and if it returns 1:
		 */
		if (apic->multi_timer_check &&
1395
		    apic->multi_timer_check(ioapic_idx, irq))
1396
			continue;
1397

1398
		set_io_apic_irq_attr(&attr, ioapic_idx, pin, irq_trigger(idx),
1399
				     irq_polarity(idx));
1400

1401
		io_apic_setup_irq_pin(irq, node, &attr);
L
Linus Torvalds 已提交
1402 1403 1404
	}
}

1405 1406
static void __init setup_IO_APIC_irqs(void)
{
1407
	unsigned int ioapic_idx;
1408 1409 1410

	apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");

1411
	for_each_ioapic(ioapic_idx)
1412
		__io_apic_setup_irqs(ioapic_idx);
1413 1414
}

Y
Yinghai Lu 已提交
1415
/*
1416
 * for the gsi that is not in first ioapic
Y
Yinghai Lu 已提交
1417 1418 1419 1420 1421
 * but could not use acpi_register_gsi()
 * like some special sci in IBM x3330
 */
void setup_IO_APIC_irq_extra(u32 gsi)
{
1422
	int ioapic_idx = 0, pin, idx, irq, node = cpu_to_node(0);
1423
	struct io_apic_irq_attr attr;
Y
Yinghai Lu 已提交
1424 1425 1426 1427

	/*
	 * Convert 'gsi' to 'ioapic.pin'.
	 */
1428 1429
	ioapic_idx = mp_find_ioapic(gsi);
	if (ioapic_idx < 0)
Y
Yinghai Lu 已提交
1430 1431
		return;

1432 1433
	pin = mp_find_ioapic_pin(ioapic_idx, gsi);
	idx = find_irq_entry(ioapic_idx, pin, mp_INT);
Y
Yinghai Lu 已提交
1434 1435 1436
	if (idx == -1)
		return;

1437
	irq = pin_2_irq(idx, ioapic_idx, pin);
1438
	if (mp_init_irq_at_boot(ioapic_idx, irq))
Y
Yinghai Lu 已提交
1439
		return;
1440

1441
	set_io_apic_irq_attr(&attr, ioapic_idx, pin, irq_trigger(idx),
1442 1443
			     irq_polarity(idx));

1444
	io_apic_setup_irq_pin_once(irq, node, &attr);
Y
Yinghai Lu 已提交
1445 1446
}

L
Linus Torvalds 已提交
1447
/*
1448
 * Set up the timer pin, possibly with the 8259A-master behind.
L
Linus Torvalds 已提交
1449
 */
1450
static void __init setup_timer_IRQ0_pin(unsigned int ioapic_idx,
1451
					unsigned int pin, int vector)
L
Linus Torvalds 已提交
1452 1453
{
	struct IO_APIC_route_entry entry;
1454
	unsigned int dest;
L
Linus Torvalds 已提交
1455

1456
	memset(&entry, 0, sizeof(entry));
L
Linus Torvalds 已提交
1457 1458 1459 1460 1461

	/*
	 * We use logical delivery to get the timer IRQ
	 * to the first CPU.
	 */
1462 1463
	if (unlikely(apic->cpu_mask_to_apicid_and(apic->target_cpus(),
						  apic->target_cpus(), &dest)))
1464 1465
		dest = BAD_APICID;

1466
	entry.dest_mode = apic->irq_dest_mode;
Y
Yinghai Lu 已提交
1467
	entry.mask = 0;			/* don't mask IRQ for edge */
1468
	entry.dest = dest;
1469
	entry.delivery_mode = apic->irq_delivery_mode;
L
Linus Torvalds 已提交
1470 1471 1472 1473 1474 1475
	entry.polarity = 0;
	entry.trigger = 0;
	entry.vector = vector;

	/*
	 * The timer IRQ doesn't have to know that behind the
1476
	 * scene we may have a 8259A-master in AEOI mode ...
L
Linus Torvalds 已提交
1477
	 */
1478 1479
	irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
				      "edge");
L
Linus Torvalds 已提交
1480 1481 1482 1483

	/*
	 * Add it to the IO-APIC irq-routing table:
	 */
1484
	ioapic_write_entry(ioapic_idx, pin, entry);
L
Linus Torvalds 已提交
1485 1486
}

1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513
void native_io_apic_print_entries(unsigned int apic, unsigned int nr_entries)
{
	int i;

	pr_debug(" NR Dst Mask Trig IRR Pol Stat Dmod Deli Vect:\n");

	for (i = 0; i <= nr_entries; i++) {
		struct IO_APIC_route_entry entry;

		entry = ioapic_read_entry(apic, i);

		pr_debug(" %02x %02X  ", i, entry.dest);
		pr_cont("%1d    %1d    %1d   %1d   %1d    "
			"%1d    %1d    %02X\n",
			entry.mask,
			entry.trigger,
			entry.irr,
			entry.polarity,
			entry.delivery_status,
			entry.dest_mode,
			entry.delivery_mode,
			entry.vector);
	}
}

void intel_ir_io_apic_print_entries(unsigned int apic,
				    unsigned int nr_entries)
L
Linus Torvalds 已提交
1514
{
1515
	int i;
1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541

	pr_debug(" NR Indx Fmt Mask Trig IRR Pol Stat Indx2 Zero Vect:\n");

	for (i = 0; i <= nr_entries; i++) {
		struct IR_IO_APIC_route_entry *ir_entry;
		struct IO_APIC_route_entry entry;

		entry = ioapic_read_entry(apic, i);

		ir_entry = (struct IR_IO_APIC_route_entry *)&entry;

		pr_debug(" %02x %04X ", i, ir_entry->index);
		pr_cont("%1d   %1d    %1d    %1d   %1d   "
			"%1d    %1d     %X    %02X\n",
			ir_entry->format,
			ir_entry->mask,
			ir_entry->trigger,
			ir_entry->irr,
			ir_entry->polarity,
			ir_entry->delivery_status,
			ir_entry->index2,
			ir_entry->zero,
			ir_entry->vector);
	}
}

1542 1543 1544 1545 1546
void ioapic_zap_locks(void)
{
	raw_spin_lock_init(&ioapic_lock);
}

1547 1548
__apicdebuginit(void) print_IO_APIC(int ioapic_idx)
{
L
Linus Torvalds 已提交
1549 1550 1551 1552 1553 1554
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;
	union IO_APIC_reg_03 reg_03;
	unsigned long flags;

1555
	raw_spin_lock_irqsave(&ioapic_lock, flags);
1556 1557
	reg_00.raw = io_apic_read(ioapic_idx, 0);
	reg_01.raw = io_apic_read(ioapic_idx, 1);
L
Linus Torvalds 已提交
1558
	if (reg_01.bits.version >= 0x10)
1559
		reg_02.raw = io_apic_read(ioapic_idx, 2);
T
Thomas Gleixner 已提交
1560
	if (reg_01.bits.version >= 0x20)
1561
		reg_03.raw = io_apic_read(ioapic_idx, 3);
1562
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1563

1564
	printk(KERN_DEBUG "IO APIC #%d......\n", mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
1565 1566 1567 1568 1569
	printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
	printk(KERN_DEBUG ".......    : physical APIC id: %02X\n", reg_00.bits.ID);
	printk(KERN_DEBUG ".......    : Delivery Type: %X\n", reg_00.bits.delivery_type);
	printk(KERN_DEBUG ".......    : LTS          : %X\n", reg_00.bits.LTS);

1570
	printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
1571 1572
	printk(KERN_DEBUG ".......     : max redirection entries: %02X\n",
		reg_01.bits.entries);
L
Linus Torvalds 已提交
1573 1574

	printk(KERN_DEBUG ".......     : PRQ implemented: %X\n", reg_01.bits.PRQ);
1575 1576
	printk(KERN_DEBUG ".......     : IO APIC version: %02X\n",
		reg_01.bits.version);
L
Linus Torvalds 已提交
1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
	 * but the value of reg_02 is read as the previous read register
	 * value, so ignore it if reg_02 == reg_01.
	 */
	if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
		printk(KERN_DEBUG ".......     : arbitration: %02X\n", reg_02.bits.arbitration);
	}

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
	 * or reg_03, but the value of reg_0[23] is read as the previous read
	 * register value, so ignore it if reg_03 == reg_0[12].
	 */
	if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
	    reg_03.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
		printk(KERN_DEBUG ".......     : Boot DT    : %X\n", reg_03.bits.boot_DT);
	}

	printk(KERN_DEBUG ".... IRQ redirection table:\n");

1601
	x86_io_apic_ops.print_entries(ioapic_idx, reg_01.bits.entries);
1602 1603 1604 1605
}

__apicdebuginit(void) print_IO_APICs(void)
{
1606
	int ioapic_idx;
1607 1608
	struct irq_cfg *cfg;
	unsigned int irq;
1609
	struct irq_chip *chip;
1610 1611

	printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
1612
	for_each_ioapic(ioapic_idx)
1613
		printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1614 1615
		       mpc_ioapic_id(ioapic_idx),
		       ioapics[ioapic_idx].nr_registers);
1616 1617 1618 1619 1620 1621 1622

	/*
	 * We are a bit conservative about what we expect.  We have to
	 * know about every hardware change ASAP.
	 */
	printk(KERN_INFO "testing the IO APIC.......................\n");

1623
	for_each_ioapic(ioapic_idx)
1624
		print_IO_APIC(ioapic_idx);
1625

L
Linus Torvalds 已提交
1626
	printk(KERN_DEBUG "IRQ to pin mappings:\n");
T
Thomas Gleixner 已提交
1627
	for_each_active_irq(irq) {
1628 1629
		struct irq_pin_list *entry;

1630 1631 1632 1633
		chip = irq_get_chip(irq);
		if (chip != &ioapic_chip)
			continue;

1634
		cfg = irq_cfg(irq);
1635 1636
		if (!cfg)
			continue;
1637
		entry = cfg->irq_2_pin;
1638
		if (!entry)
L
Linus Torvalds 已提交
1639
			continue;
1640
		printk(KERN_DEBUG "IRQ%d ", irq);
1641
		for_each_irq_pin(entry, cfg->irq_2_pin)
1642 1643
			pr_cont("-> %d:%d", entry->apic, entry->pin);
		pr_cont("\n");
L
Linus Torvalds 已提交
1644 1645 1646 1647 1648
	}

	printk(KERN_INFO ".................................... done.\n");
}

1649
__apicdebuginit(void) print_APIC_field(int base)
L
Linus Torvalds 已提交
1650
{
1651
	int i;
L
Linus Torvalds 已提交
1652

1653 1654 1655
	printk(KERN_DEBUG);

	for (i = 0; i < 8; i++)
1656
		pr_cont("%08x", apic_read(base + i*0x10));
1657

1658
	pr_cont("\n");
L
Linus Torvalds 已提交
1659 1660
}

1661
__apicdebuginit(void) print_local_APIC(void *dummy)
L
Linus Torvalds 已提交
1662
{
1663
	unsigned int i, v, ver, maxlvt;
1664
	u64 icr;
L
Linus Torvalds 已提交
1665

1666
	printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
L
Linus Torvalds 已提交
1667
		smp_processor_id(), hard_smp_processor_id());
1668
	v = apic_read(APIC_ID);
1669
	printk(KERN_INFO "... APIC ID:      %08x (%01x)\n", v, read_apic_id());
L
Linus Torvalds 已提交
1670 1671 1672
	v = apic_read(APIC_LVR);
	printk(KERN_INFO "... APIC VERSION: %08x\n", v);
	ver = GET_APIC_VERSION(v);
1673
	maxlvt = lapic_get_maxlvt();
L
Linus Torvalds 已提交
1674 1675 1676 1677

	v = apic_read(APIC_TASKPRI);
	printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);

1678
	if (APIC_INTEGRATED(ver)) {                     /* !82489DX */
1679 1680 1681 1682 1683
		if (!APIC_XAPIC(ver)) {
			v = apic_read(APIC_ARBPRI);
			printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
			       v & APIC_ARBPRI_MASK);
		}
L
Linus Torvalds 已提交
1684 1685 1686 1687
		v = apic_read(APIC_PROCPRI);
		printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
	}

1688 1689 1690 1691 1692 1693 1694 1695 1696
	/*
	 * Remote read supported only in the 82489DX and local APIC for
	 * Pentium processors.
	 */
	if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
		v = apic_read(APIC_RRR);
		printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
	}

L
Linus Torvalds 已提交
1697 1698
	v = apic_read(APIC_LDR);
	printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
1699 1700 1701 1702
	if (!x2apic_enabled()) {
		v = apic_read(APIC_DFR);
		printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
	}
L
Linus Torvalds 已提交
1703 1704 1705 1706
	v = apic_read(APIC_SPIV);
	printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);

	printk(KERN_DEBUG "... APIC ISR field:\n");
1707
	print_APIC_field(APIC_ISR);
L
Linus Torvalds 已提交
1708
	printk(KERN_DEBUG "... APIC TMR field:\n");
1709
	print_APIC_field(APIC_TMR);
L
Linus Torvalds 已提交
1710
	printk(KERN_DEBUG "... APIC IRR field:\n");
1711
	print_APIC_field(APIC_IRR);
L
Linus Torvalds 已提交
1712

1713 1714
	if (APIC_INTEGRATED(ver)) {             /* !82489DX */
		if (maxlvt > 3)         /* Due to the Pentium erratum 3AP. */
L
Linus Torvalds 已提交
1715
			apic_write(APIC_ESR, 0);
1716

L
Linus Torvalds 已提交
1717 1718 1719 1720
		v = apic_read(APIC_ESR);
		printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
	}

1721
	icr = apic_icr_read();
1722 1723
	printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
	printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
L
Linus Torvalds 已提交
1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747

	v = apic_read(APIC_LVTT);
	printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);

	if (maxlvt > 3) {                       /* PC is LVT#4. */
		v = apic_read(APIC_LVTPC);
		printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
	}
	v = apic_read(APIC_LVT0);
	printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
	v = apic_read(APIC_LVT1);
	printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);

	if (maxlvt > 2) {			/* ERR is LVT#3. */
		v = apic_read(APIC_LVTERR);
		printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
	}

	v = apic_read(APIC_TMICT);
	printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
	v = apic_read(APIC_TMCCT);
	printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
	v = apic_read(APIC_TDCR);
	printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759

	if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
		v = apic_read(APIC_EFEAT);
		maxlvt = (v >> 16) & 0xff;
		printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
		v = apic_read(APIC_ECTRL);
		printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
		for (i = 0; i < maxlvt; i++) {
			v = apic_read(APIC_EILVTn(i));
			printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
		}
	}
1760
	pr_cont("\n");
L
Linus Torvalds 已提交
1761 1762
}

1763
__apicdebuginit(void) print_local_APICs(int maxcpu)
L
Linus Torvalds 已提交
1764
{
1765 1766
	int cpu;

1767 1768 1769
	if (!maxcpu)
		return;

1770
	preempt_disable();
1771 1772 1773
	for_each_online_cpu(cpu) {
		if (cpu >= maxcpu)
			break;
1774
		smp_call_function_single(cpu, print_local_APIC, NULL, 1);
1775
	}
1776
	preempt_enable();
L
Linus Torvalds 已提交
1777 1778
}

1779
__apicdebuginit(void) print_PIC(void)
L
Linus Torvalds 已提交
1780 1781 1782 1783
{
	unsigned int v;
	unsigned long flags;

1784
	if (!nr_legacy_irqs())
L
Linus Torvalds 已提交
1785 1786 1787 1788
		return;

	printk(KERN_DEBUG "\nprinting PIC contents\n");

1789
	raw_spin_lock_irqsave(&i8259A_lock, flags);
L
Linus Torvalds 已提交
1790 1791 1792 1793 1794 1795 1796

	v = inb(0xa1) << 8 | inb(0x21);
	printk(KERN_DEBUG "... PIC  IMR: %04x\n", v);

	v = inb(0xa0) << 8 | inb(0x20);
	printk(KERN_DEBUG "... PIC  IRR: %04x\n", v);

1797 1798
	outb(0x0b,0xa0);
	outb(0x0b,0x20);
L
Linus Torvalds 已提交
1799
	v = inb(0xa0) << 8 | inb(0x20);
1800 1801
	outb(0x0a,0xa0);
	outb(0x0a,0x20);
L
Linus Torvalds 已提交
1802

1803
	raw_spin_unlock_irqrestore(&i8259A_lock, flags);
L
Linus Torvalds 已提交
1804 1805 1806 1807 1808 1809 1810

	printk(KERN_DEBUG "... PIC  ISR: %04x\n", v);

	v = inb(0x4d1) << 8 | inb(0x4d0);
	printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
}

1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828
static int __initdata show_lapic = 1;
static __init int setup_show_lapic(char *arg)
{
	int num = -1;

	if (strcmp(arg, "all") == 0) {
		show_lapic = CONFIG_NR_CPUS;
	} else {
		get_option(&arg, &num);
		if (num >= 0)
			show_lapic = num;
	}

	return 1;
}
__setup("show_lapic=", setup_show_lapic);

__apicdebuginit(int) print_ICs(void)
1829
{
1830 1831 1832
	if (apic_verbosity == APIC_QUIET)
		return 0;

1833
	print_PIC();
1834 1835

	/* don't print out if apic is not there */
1836
	if (!cpu_has_apic && !apic_from_smp_config())
1837 1838
		return 0;

1839
	print_local_APICs(show_lapic);
1840
	print_IO_APICs();
1841 1842 1843 1844

	return 0;
}

1845
late_initcall(print_ICs);
1846

L
Linus Torvalds 已提交
1847

Y
Yinghai Lu 已提交
1848 1849 1850
/* Where if anywhere is the i8259 connect in external int mode */
static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };

1851
void __init enable_IO_APIC(void)
L
Linus Torvalds 已提交
1852
{
1853
	int i8259_apic, i8259_pin;
1854
	int apic, pin;
1855

1856
	if (!nr_legacy_irqs())
1857 1858
		return;

1859
	for_each_ioapic_pin(apic, pin) {
1860
		/* See if any of the pins is in ExtINT mode */
1861
		struct IO_APIC_route_entry entry = ioapic_read_entry(apic, pin);
1862

1863 1864 1865 1866 1867 1868 1869
		/* If the interrupt line is enabled and in ExtInt mode
		 * I have found the pin where the i8259 is connected.
		 */
		if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
			ioapic_i8259.apic = apic;
			ioapic_i8259.pin  = pin;
			goto found_i8259;
1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890
		}
	}
 found_i8259:
	/* Look to see what if the MP table has reported the ExtINT */
	/* If we could not find the appropriate pin by looking at the ioapic
	 * the i8259 probably is not connected the ioapic but give the
	 * mptable a chance anyway.
	 */
	i8259_pin  = find_isa_irq_pin(0, mp_ExtINT);
	i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
	/* Trust the MP table if nothing is setup in the hardware */
	if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
		printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
		ioapic_i8259.pin  = i8259_pin;
		ioapic_i8259.apic = i8259_apic;
	}
	/* Complain if the MP table and the hardware disagree */
	if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
		(i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
	{
		printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
L
Linus Torvalds 已提交
1891 1892 1893 1894 1895 1896 1897 1898
	}

	/*
	 * Do not trust the IO-APIC being empty at bootup
	 */
	clear_IO_APIC();
}

1899
void native_disable_io_apic(void)
L
Linus Torvalds 已提交
1900
{
1901
	/*
1902
	 * If the i8259 is routed through an IOAPIC
1903
	 * Put that IOAPIC in virtual wire mode
1904
	 * so legacy interrupts can be delivered.
1905
	 */
1906
	if (ioapic_i8259.pin != -1) {
1907 1908 1909 1910 1911 1912 1913 1914 1915
		struct IO_APIC_route_entry entry;

		memset(&entry, 0, sizeof(entry));
		entry.mask            = 0; /* Enabled */
		entry.trigger         = 0; /* Edge */
		entry.irr             = 0;
		entry.polarity        = 0; /* High */
		entry.delivery_status = 0;
		entry.dest_mode       = 0; /* Physical */
1916
		entry.delivery_mode   = dest_ExtINT; /* ExtInt */
1917
		entry.vector          = 0;
1918
		entry.dest            = read_apic_id();
1919 1920 1921 1922

		/*
		 * Add it to the IO-APIC irq-routing table:
		 */
1923
		ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
1924
	}
1925

1926 1927 1928 1929 1930 1931 1932 1933 1934 1935
	if (cpu_has_apic || apic_from_smp_config())
		disconnect_bsp_APIC(ioapic_i8259.pin != -1);

}

/*
 * Not an __init, needed by the reboot code
 */
void disable_IO_APIC(void)
{
1936
	/*
1937
	 * Clear the IO-APIC before rebooting:
1938
	 */
1939 1940
	clear_IO_APIC();

1941
	if (!nr_legacy_irqs())
1942 1943 1944
		return;

	x86_io_apic_ops.disable();
L
Linus Torvalds 已提交
1945 1946
}

1947
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1948 1949 1950 1951 1952 1953
/*
 * function to set the IO-APIC physical IDs based on the
 * values stored in the MPC table.
 *
 * by Matt Domsch <Matt_Domsch@dell.com>  Tue Dec 21 12:25:05 CST 1999
 */
1954
void __init setup_ioapic_ids_from_mpc_nocheck(void)
L
Linus Torvalds 已提交
1955 1956 1957
{
	union IO_APIC_reg_00 reg_00;
	physid_mask_t phys_id_present_map;
1958
	int ioapic_idx;
L
Linus Torvalds 已提交
1959 1960 1961 1962 1963 1964 1965 1966
	int i;
	unsigned char old_id;
	unsigned long flags;

	/*
	 * This is broken; anything with a real cpu count has to
	 * circumvent this idiocy regardless.
	 */
1967
	apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
L
Linus Torvalds 已提交
1968 1969 1970 1971

	/*
	 * Set the IOAPIC ID to the value stored in the MPC table.
	 */
1972
	for_each_ioapic(ioapic_idx) {
L
Linus Torvalds 已提交
1973
		/* Read the register 0 value */
1974
		raw_spin_lock_irqsave(&ioapic_lock, flags);
1975
		reg_00.raw = io_apic_read(ioapic_idx, 0);
1976
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1977

1978
		old_id = mpc_ioapic_id(ioapic_idx);
L
Linus Torvalds 已提交
1979

1980
		if (mpc_ioapic_id(ioapic_idx) >= get_physical_broadcast()) {
L
Linus Torvalds 已提交
1981
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
1982
				ioapic_idx, mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
1983 1984
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				reg_00.bits.ID);
1985
			ioapics[ioapic_idx].mp_config.apicid = reg_00.bits.ID;
L
Linus Torvalds 已提交
1986 1987 1988 1989 1990 1991 1992
		}

		/*
		 * Sanity check, is the ID really free? Every APIC in a
		 * system must have a unique ID or we get lots of nice
		 * 'stuck on smp_invalidate_needed IPI wait' messages.
		 */
1993
		if (apic->check_apicid_used(&phys_id_present_map,
1994
					    mpc_ioapic_id(ioapic_idx))) {
L
Linus Torvalds 已提交
1995
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
1996
				ioapic_idx, mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
1997 1998 1999 2000 2001 2002 2003 2004
			for (i = 0; i < get_physical_broadcast(); i++)
				if (!physid_isset(i, phys_id_present_map))
					break;
			if (i >= get_physical_broadcast())
				panic("Max APIC ID exceeded!\n");
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				i);
			physid_set(i, phys_id_present_map);
2005
			ioapics[ioapic_idx].mp_config.apicid = i;
L
Linus Torvalds 已提交
2006 2007
		} else {
			physid_mask_t tmp;
2008
			apic->apicid_to_cpu_present(mpc_ioapic_id(ioapic_idx),
2009
						    &tmp);
L
Linus Torvalds 已提交
2010 2011
			apic_printk(APIC_VERBOSE, "Setting %d in the "
					"phys_id_present_map\n",
2012
					mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
2013 2014 2015 2016 2017 2018 2019
			physids_or(phys_id_present_map, phys_id_present_map, tmp);
		}

		/*
		 * We need to adjust the IRQ routing table
		 * if the ID changed.
		 */
2020
		if (old_id != mpc_ioapic_id(ioapic_idx))
L
Linus Torvalds 已提交
2021
			for (i = 0; i < mp_irq_entries; i++)
2022 2023
				if (mp_irqs[i].dstapic == old_id)
					mp_irqs[i].dstapic
2024
						= mpc_ioapic_id(ioapic_idx);
L
Linus Torvalds 已提交
2025 2026

		/*
2027 2028
		 * Update the ID register according to the right value
		 * from the MPC table if they are different.
2029
		 */
2030
		if (mpc_ioapic_id(ioapic_idx) == reg_00.bits.ID)
2031 2032
			continue;

L
Linus Torvalds 已提交
2033 2034
		apic_printk(APIC_VERBOSE, KERN_INFO
			"...changing IO-APIC physical APIC ID to %d ...",
2035
			mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
2036

2037
		reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
2038
		raw_spin_lock_irqsave(&ioapic_lock, flags);
2039
		io_apic_write(ioapic_idx, 0, reg_00.raw);
2040
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2041 2042 2043 2044

		/*
		 * Sanity check
		 */
2045
		raw_spin_lock_irqsave(&ioapic_lock, flags);
2046
		reg_00.raw = io_apic_read(ioapic_idx, 0);
2047
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2048
		if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx))
2049
			pr_cont("could not set ID!\n");
L
Linus Torvalds 已提交
2050 2051 2052 2053
		else
			apic_printk(APIC_VERBOSE, " ok.\n");
	}
}
2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068

void __init setup_ioapic_ids_from_mpc(void)
{

	if (acpi_ioapic)
		return;
	/*
	 * Don't check I/O APIC IDs for xAPIC systems.  They have
	 * no meaning without the serial APIC bus.
	 */
	if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		|| APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
		return;
	setup_ioapic_ids_from_mpc_nocheck();
}
2069
#endif
L
Linus Torvalds 已提交
2070

2071
int no_timer_check __initdata;
2072 2073 2074 2075 2076 2077 2078 2079

static int __init notimercheck(char *s)
{
	no_timer_check = 1;
	return 1;
}
__setup("no_timer_check", notimercheck);

L
Linus Torvalds 已提交
2080 2081 2082 2083 2084 2085 2086 2087
/*
 * There is a nasty bug in some older SMP boards, their mptable lies
 * about the timer IRQ. We do the following to work around the situation:
 *
 *	- timer IRQ defaults to IO-APIC IRQ
 *	- if this function detects that timer IRQs are defunct, then we fall
 *	  back to ISA timer IRQs
 */
2088
static int __init timer_irq_works(void)
L
Linus Torvalds 已提交
2089 2090
{
	unsigned long t1 = jiffies;
2091
	unsigned long flags;
L
Linus Torvalds 已提交
2092

2093 2094 2095
	if (no_timer_check)
		return 1;

2096
	local_save_flags(flags);
L
Linus Torvalds 已提交
2097 2098 2099
	local_irq_enable();
	/* Let ten ticks pass... */
	mdelay((10 * 1000) / HZ);
2100
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2101 2102 2103 2104 2105 2106 2107 2108

	/*
	 * Expect a few ticks at least, to be sure some possible
	 * glue logic does not lock up after one or two first
	 * ticks in a non-ExtINT mode.  Also the local APIC
	 * might have cached one ExtINT interrupt.  Finally, at
	 * least one tick may be lost due to delays.
	 */
2109 2110

	/* jiffies wrap? */
2111
	if (time_after(jiffies, t1 + 4))
L
Linus Torvalds 已提交
2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137
		return 1;
	return 0;
}

/*
 * In the SMP+IOAPIC case it might happen that there are an unspecified
 * number of pending IRQ events unhandled. These cases are very rare,
 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
 * better to do it this way as thus we do not have to be aware of
 * 'pending' interrupts in the IRQ path, except at this point.
 */
/*
 * Edge triggered needs to resend any interrupt
 * that was delayed but this is now handled in the device
 * independent code.
 */

/*
 * Starting up a edge-triggered IO-APIC interrupt is
 * nasty - we need to make sure that we get the edge.
 * If it is already asserted for some reason, we need
 * return 1 to indicate that is was pending.
 *
 * This is not complete - we should be able to fake
 * an edge even if it isn't on the 8259A...
 */
2138

2139
static unsigned int startup_ioapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2140
{
2141
	int was_pending = 0, irq = data->irq;
L
Linus Torvalds 已提交
2142 2143
	unsigned long flags;

2144
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2145
	if (irq < nr_legacy_irqs()) {
2146
		legacy_pic->mask(irq);
2147
		if (legacy_pic->irq_pending(irq))
L
Linus Torvalds 已提交
2148 2149
			was_pending = 1;
	}
2150
	__unmask_ioapic(data->chip_data);
2151
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2152 2153 2154 2155

	return was_pending;
}

2156
static int ioapic_retrigger_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2157
{
2158
	struct irq_cfg *cfg = data->chip_data;
2159
	unsigned long flags;
2160
	int cpu;
2161

2162
	raw_spin_lock_irqsave(&vector_lock, flags);
2163 2164
	cpu = cpumask_first_and(cfg->domain, cpu_online_mask);
	apic->send_IPI_mask(cpumask_of(cpu), cfg->vector);
2165
	raw_spin_unlock_irqrestore(&vector_lock, flags);
2166 2167 2168

	return 1;
}
2169

2170 2171 2172 2173 2174 2175 2176 2177
/*
 * Level and edge triggered IO-APIC interrupts need different handling,
 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
 * handled with the level-triggered descriptor, but that one has slightly
 * more overhead. Level-triggered interrupts cannot be handled with the
 * edge-triggered handler, without risking IRQ storms and other ugly
 * races.
 */
2178

2179
#ifdef CONFIG_SMP
2180
void send_cleanup_vector(struct irq_cfg *cfg)
2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195
{
	cpumask_var_t cleanup_mask;

	if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
		unsigned int i;
		for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
			apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
	} else {
		cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
		apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
		free_cpumask_var(cleanup_mask);
	}
	cfg->move_in_progress = 0;
}

2196
asmlinkage __visible void smp_irq_move_cleanup_interrupt(void)
2197 2198
{
	unsigned vector, me;
2199

2200 2201
	ack_APIC_irq();
	irq_enter();
2202
	exit_idle();
2203 2204 2205

	me = smp_processor_id();
	for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
2206
		int irq;
2207
		unsigned int irr;
2208 2209
		struct irq_desc *desc;
		struct irq_cfg *cfg;
T
Tejun Heo 已提交
2210
		irq = __this_cpu_read(vector_irq[vector]);
2211

2212
		if (irq <= VECTOR_UNDEFINED)
2213 2214
			continue;

2215 2216 2217 2218 2219
		desc = irq_to_desc(irq);
		if (!desc)
			continue;

		cfg = irq_cfg(irq);
2220 2221 2222
		if (!cfg)
			continue;

2223
		raw_spin_lock(&desc->lock);
2224

2225 2226 2227 2228 2229 2230 2231
		/*
		 * Check if the irq migration is in progress. If so, we
		 * haven't received the cleanup request yet for this irq.
		 */
		if (cfg->move_in_progress)
			goto unlock;

2232
		if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2233 2234
			goto unlock;

2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246
		irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
		/*
		 * Check if the vector that needs to be cleanedup is
		 * registered at the cpu's IRR. If so, then this is not
		 * the best time to clean it up. Lets clean it up in the
		 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
		 * to myself.
		 */
		if (irr  & (1 << (vector % 32))) {
			apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
			goto unlock;
		}
2247
		__this_cpu_write(vector_irq[vector], VECTOR_UNDEFINED);
2248
unlock:
2249
		raw_spin_unlock(&desc->lock);
2250 2251 2252 2253 2254
	}

	irq_exit();
}

T
Thomas Gleixner 已提交
2255
static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
2256
{
2257
	unsigned me;
2258

2259
	if (likely(!cfg->move_in_progress))
2260 2261 2262
		return;

	me = smp_processor_id();
2263

2264
	if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2265
		send_cleanup_vector(cfg);
2266
}
2267

T
Thomas Gleixner 已提交
2268
static void irq_complete_move(struct irq_cfg *cfg)
2269
{
T
Thomas Gleixner 已提交
2270
	__irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
2271 2272 2273 2274
}

void irq_force_complete_move(int irq)
{
2275
	struct irq_cfg *cfg = irq_cfg(irq);
2276

2277 2278 2279
	if (!cfg)
		return;

T
Thomas Gleixner 已提交
2280
	__irq_complete_move(cfg, cfg->vector);
2281
}
2282
#else
T
Thomas Gleixner 已提交
2283
static inline void irq_complete_move(struct irq_cfg *cfg) { }
2284
#endif
Y
Yinghai Lu 已提交
2285

2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296
static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
{
	int apic, pin;
	struct irq_pin_list *entry;
	u8 vector = cfg->vector;

	for_each_irq_pin(entry, cfg->irq_2_pin) {
		unsigned int reg;

		apic = entry->apic;
		pin = entry->pin;
2297 2298

		io_apic_write(apic, 0x11 + pin*2, dest);
2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318
		reg = io_apic_read(apic, 0x10 + pin*2);
		reg &= ~IO_APIC_REDIR_VECTOR_MASK;
		reg |= vector;
		io_apic_modify(apic, 0x10 + pin*2, reg);
	}
}

/*
 * Either sets data->affinity to a valid value, and returns
 * ->cpu_mask_to_apicid of that in dest_id, or returns -1 and
 * leaves data->affinity untouched.
 */
int __ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
			  unsigned int *dest_id)
{
	struct irq_cfg *cfg = data->chip_data;
	unsigned int irq = data->irq;
	int err;

	if (!config_enabled(CONFIG_SMP))
2319
		return -EPERM;
2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339

	if (!cpumask_intersects(mask, cpu_online_mask))
		return -EINVAL;

	err = assign_irq_vector(irq, cfg, mask);
	if (err)
		return err;

	err = apic->cpu_mask_to_apicid_and(mask, cfg->domain, dest_id);
	if (err) {
		if (assign_irq_vector(irq, cfg, data->affinity))
			pr_err("Failed to recover vector for irq %d\n", irq);
		return err;
	}

	cpumask_copy(data->affinity, mask);

	return 0;
}

2340 2341 2342 2343

int native_ioapic_set_affinity(struct irq_data *data,
			       const struct cpumask *mask,
			       bool force)
2344 2345 2346 2347 2348 2349
{
	unsigned int dest, irq = data->irq;
	unsigned long flags;
	int ret;

	if (!config_enabled(CONFIG_SMP))
2350
		return -EPERM;
2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363

	raw_spin_lock_irqsave(&ioapic_lock, flags);
	ret = __ioapic_set_affinity(data, mask, &dest);
	if (!ret) {
		/* Only the high 8 bits are valid. */
		dest = SET_APIC_LOGICAL_ID(dest);
		__target_IO_APIC_irq(irq, dest, data->chip_data);
		ret = IRQ_SET_MASK_OK_NOCOPY;
	}
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
	return ret;
}

2364
static void ack_apic_edge(struct irq_data *data)
2365
{
2366
	irq_complete_move(data->chip_data);
2367
	irq_move_irq(data);
2368 2369 2370
	ack_APIC_irq();
}

Y
Yinghai Lu 已提交
2371 2372
atomic_t irq_mis_count;

2373
#ifdef CONFIG_GENERIC_PENDING_IRQ
2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396
static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
{
	struct irq_pin_list *entry;
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
	for_each_irq_pin(entry, cfg->irq_2_pin) {
		unsigned int reg;
		int pin;

		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin*2);
		/* Is the remote IRR bit set? */
		if (reg & IO_APIC_REDIR_REMOTE_IRR) {
			raw_spin_unlock_irqrestore(&ioapic_lock, flags);
			return true;
		}
	}
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);

	return false;
}

2397 2398
static inline bool ioapic_irqd_mask(struct irq_data *data, struct irq_cfg *cfg)
{
2399
	/* If we are moving the irq we need to mask it */
2400
	if (unlikely(irqd_is_setaffinity_pending(data))) {
T
Thomas Gleixner 已提交
2401
		mask_ioapic(cfg);
2402
		return true;
2403
	}
2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450
	return false;
}

static inline void ioapic_irqd_unmask(struct irq_data *data,
				      struct irq_cfg *cfg, bool masked)
{
	if (unlikely(masked)) {
		/* Only migrate the irq if the ack has been received.
		 *
		 * On rare occasions the broadcast level triggered ack gets
		 * delayed going to ioapics, and if we reprogram the
		 * vector while Remote IRR is still set the irq will never
		 * fire again.
		 *
		 * To prevent this scenario we read the Remote IRR bit
		 * of the ioapic.  This has two effects.
		 * - On any sane system the read of the ioapic will
		 *   flush writes (and acks) going to the ioapic from
		 *   this cpu.
		 * - We get to see if the ACK has actually been delivered.
		 *
		 * Based on failed experiments of reprogramming the
		 * ioapic entry from outside of irq context starting
		 * with masking the ioapic entry and then polling until
		 * Remote IRR was clear before reprogramming the
		 * ioapic I don't trust the Remote IRR bit to be
		 * completey accurate.
		 *
		 * However there appears to be no other way to plug
		 * this race, so if the Remote IRR bit is not
		 * accurate and is causing problems then it is a hardware bug
		 * and you can go talk to the chipset vendor about it.
		 */
		if (!io_apic_level_ack_pending(cfg))
			irq_move_masked_irq(data);
		unmask_ioapic(cfg);
	}
}
#else
static inline bool ioapic_irqd_mask(struct irq_data *data, struct irq_cfg *cfg)
{
	return false;
}
static inline void ioapic_irqd_unmask(struct irq_data *data,
				      struct irq_cfg *cfg, bool masked)
{
}
2451 2452
#endif

2453 2454 2455 2456 2457 2458 2459 2460 2461 2462
static void ack_apic_level(struct irq_data *data)
{
	struct irq_cfg *cfg = data->chip_data;
	int i, irq = data->irq;
	unsigned long v;
	bool masked;

	irq_complete_move(cfg);
	masked = ioapic_irqd_mask(data, cfg);

Y
Yinghai Lu 已提交
2463
	/*
2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480
	 * It appears there is an erratum which affects at least version 0x11
	 * of I/O APIC (that's the 82093AA and cores integrated into various
	 * chipsets).  Under certain conditions a level-triggered interrupt is
	 * erroneously delivered as edge-triggered one but the respective IRR
	 * bit gets set nevertheless.  As a result the I/O unit expects an EOI
	 * message but it will never arrive and further interrupts are blocked
	 * from the source.  The exact reason is so far unknown, but the
	 * phenomenon was observed when two consecutive interrupt requests
	 * from a given source get delivered to the same CPU and the source is
	 * temporarily disabled in between.
	 *
	 * A workaround is to simulate an EOI message manually.  We achieve it
	 * by setting the trigger mode to edge and then to level when the edge
	 * trigger mode gets detected in the TMR of a local APIC for a
	 * level-triggered interrupt.  We mask the source for the time of the
	 * operation to prevent an edge-triggered interrupt escaping meanwhile.
	 * The idea is from Manfred Spraul.  --macro
2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493
	 *
	 * Also in the case when cpu goes offline, fixup_irqs() will forward
	 * any unhandled interrupt on the offlined cpu to the new cpu
	 * destination that is handling the corresponding interrupt. This
	 * interrupt forwarding is done via IPI's. Hence, in this case also
	 * level-triggered io-apic interrupt will be seen as an edge
	 * interrupt in the IRR. And we can't rely on the cpu's EOI
	 * to be broadcasted to the IO-APIC's which will clear the remoteIRR
	 * corresponding to the level-triggered interrupt. Hence on IO-APIC's
	 * supporting EOI register, we do an explicit EOI to clear the
	 * remote IRR and on IO-APIC's which don't have an EOI register,
	 * we use the above logic (mask+edge followed by unmask+level) from
	 * Manfred Spraul to clear the remote IRR.
2494
	 */
Y
Yinghai Lu 已提交
2495
	i = cfg->vector;
Y
Yinghai Lu 已提交
2496 2497
	v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));

2498 2499 2500 2501 2502 2503
	/*
	 * We must acknowledge the irq before we move it or the acknowledge will
	 * not propagate properly.
	 */
	ack_APIC_irq();

2504 2505 2506 2507 2508 2509 2510
	/*
	 * Tail end of clearing remote IRR bit (either by delivering the EOI
	 * message via io-apic EOI register write or simulating it using
	 * mask+edge followed by unnask+level logic) manually when the
	 * level triggered interrupt is seen as the edge triggered interrupt
	 * at the cpu.
	 */
2511 2512 2513
	if (!(v & (1 << (i & 0x1f)))) {
		atomic_inc(&irq_mis_count);

T
Thomas Gleixner 已提交
2514
		eoi_ioapic_irq(irq, cfg);
2515 2516
	}

2517
	ioapic_irqd_unmask(data, cfg, masked);
Y
Yinghai Lu 已提交
2518
}
2519

2520
static struct irq_chip ioapic_chip __read_mostly = {
2521 2522 2523 2524 2525 2526
	.name			= "IO-APIC",
	.irq_startup		= startup_ioapic_irq,
	.irq_mask		= mask_ioapic_irq,
	.irq_unmask		= unmask_ioapic_irq,
	.irq_ack		= ack_apic_edge,
	.irq_eoi		= ack_apic_level,
2527
	.irq_set_affinity	= native_ioapic_set_affinity,
2528
	.irq_retrigger		= ioapic_retrigger_irq,
L
Linus Torvalds 已提交
2529 2530 2531 2532
};

static inline void init_IO_APIC_traps(void)
{
2533
	struct irq_cfg *cfg;
T
Thomas Gleixner 已提交
2534
	unsigned int irq;
L
Linus Torvalds 已提交
2535

T
Thomas Gleixner 已提交
2536
	for_each_active_irq(irq) {
2537
		cfg = irq_cfg(irq);
2538
		if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
L
Linus Torvalds 已提交
2539 2540 2541 2542 2543
			/*
			 * Hmm.. We don't have an entry for this,
			 * so default to an old-fashioned 8259
			 * interrupt if we can..
			 */
2544
			if (irq < nr_legacy_irqs())
2545
				legacy_pic->make_irq(irq);
2546
			else
L
Linus Torvalds 已提交
2547
				/* Strange. Oh, well.. */
2548
				irq_set_chip(irq, &no_irq_chip);
L
Linus Torvalds 已提交
2549 2550 2551 2552
		}
	}
}

2553 2554 2555
/*
 * The local APIC irq-chip implementation:
 */
L
Linus Torvalds 已提交
2556

2557
static void mask_lapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2558 2559 2560 2561
{
	unsigned long v;

	v = apic_read(APIC_LVT0);
2562
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
2563 2564
}

2565
static void unmask_lapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2566
{
2567
	unsigned long v;
L
Linus Torvalds 已提交
2568

2569
	v = apic_read(APIC_LVT0);
2570
	apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
2571
}
L
Linus Torvalds 已提交
2572

2573
static void ack_lapic_irq(struct irq_data *data)
2574 2575 2576 2577
{
	ack_APIC_irq();
}

2578
static struct irq_chip lapic_chip __read_mostly = {
2579
	.name		= "local-APIC",
2580 2581 2582
	.irq_mask	= mask_lapic_irq,
	.irq_unmask	= unmask_lapic_irq,
	.irq_ack	= ack_lapic_irq,
L
Linus Torvalds 已提交
2583 2584
};

2585
static void lapic_register_intr(int irq)
2586
{
2587
	irq_clear_status_flags(irq, IRQ_LEVEL);
2588
	irq_set_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
2589 2590 2591
				      "edge");
}

L
Linus Torvalds 已提交
2592 2593 2594 2595 2596 2597 2598
/*
 * This looks a bit hackish but it's about the only one way of sending
 * a few INTA cycles to 8259As and any associated glue logic.  ICR does
 * not support the ExtINT mode, unfortunately.  We need to send these
 * cycles as some i82489DX-based boards have glue logic that keeps the
 * 8259A interrupt line asserted until INTA.  --macro
 */
2599
static inline void __init unlock_ExtINT_logic(void)
L
Linus Torvalds 已提交
2600
{
2601
	int apic, pin, i;
L
Linus Torvalds 已提交
2602 2603 2604
	struct IO_APIC_route_entry entry0, entry1;
	unsigned char save_control, save_freq_select;

2605
	pin  = find_isa_irq_pin(8, mp_INT);
2606 2607 2608 2609
	if (pin == -1) {
		WARN_ON_ONCE(1);
		return;
	}
2610
	apic = find_isa_irq_apic(8, mp_INT);
2611 2612
	if (apic == -1) {
		WARN_ON_ONCE(1);
L
Linus Torvalds 已提交
2613
		return;
2614
	}
L
Linus Torvalds 已提交
2615

2616
	entry0 = ioapic_read_entry(apic, pin);
2617
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2618 2619 2620 2621 2622

	memset(&entry1, 0, sizeof(entry1));

	entry1.dest_mode = 0;			/* physical delivery */
	entry1.mask = 0;			/* unmask IRQ now */
2623
	entry1.dest = hard_smp_processor_id();
L
Linus Torvalds 已提交
2624 2625 2626 2627 2628
	entry1.delivery_mode = dest_ExtINT;
	entry1.polarity = entry0.polarity;
	entry1.trigger = 0;
	entry1.vector = 0;

2629
	ioapic_write_entry(apic, pin, entry1);
L
Linus Torvalds 已提交
2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645

	save_control = CMOS_READ(RTC_CONTROL);
	save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
	CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
		   RTC_FREQ_SELECT);
	CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);

	i = 100;
	while (i-- > 0) {
		mdelay(10);
		if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
			i -= 10;
	}

	CMOS_WRITE(save_control, RTC_CONTROL);
	CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2646
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2647

2648
	ioapic_write_entry(apic, pin, entry0);
L
Linus Torvalds 已提交
2649 2650
}

Y
Yinghai Lu 已提交
2651
static int disable_timer_pin_1 __initdata;
2652
/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2653
static int __init disable_timer_pin_setup(char *arg)
Y
Yinghai Lu 已提交
2654 2655 2656 2657
{
	disable_timer_pin_1 = 1;
	return 0;
}
2658
early_param("disable_timer_pin_1", disable_timer_pin_setup);
Y
Yinghai Lu 已提交
2659

L
Linus Torvalds 已提交
2660 2661 2662 2663 2664
/*
 * This code may look a bit paranoid, but it's supposed to cooperate with
 * a wide range of boards and BIOS bugs.  Fortunately only the timer IRQ
 * is so screwy.  Thanks to Brian Perkins for testing/hacking this beast
 * fanatically on his truly buggy board.
2665 2666
 *
 * FIXME: really need to revamp this for all platforms.
L
Linus Torvalds 已提交
2667
 */
2668
static inline void __init check_timer(void)
L
Linus Torvalds 已提交
2669
{
2670
	struct irq_cfg *cfg = irq_cfg(0);
2671
	int node = cpu_to_node(0);
2672
	int apic1, pin1, apic2, pin2;
2673
	unsigned long flags;
2674
	int no_pin1 = 0;
2675 2676

	local_irq_save(flags);
2677

L
Linus Torvalds 已提交
2678 2679 2680
	/*
	 * get/set the timer IRQ vector:
	 */
2681
	legacy_pic->mask(0);
2682
	assign_irq_vector(0, cfg, apic->target_cpus());
L
Linus Torvalds 已提交
2683 2684

	/*
2685 2686 2687 2688 2689 2690 2691
	 * As IRQ0 is to be enabled in the 8259A, the virtual
	 * wire has to be disabled in the local APIC.  Also
	 * timer interrupts need to be acknowledged manually in
	 * the 8259A for the i82489DX when using the NMI
	 * watchdog as that APIC treats NMIs as level-triggered.
	 * The AEOI mode will finish them in the 8259A
	 * automatically.
L
Linus Torvalds 已提交
2692
	 */
2693
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
2694
	legacy_pic->init(1);
L
Linus Torvalds 已提交
2695

2696 2697 2698 2699
	pin1  = find_isa_irq_pin(0, mp_INT);
	apic1 = find_isa_irq_apic(0, mp_INT);
	pin2  = ioapic_i8259.pin;
	apic2 = ioapic_i8259.apic;
L
Linus Torvalds 已提交
2700

2701 2702
	apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
		    "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2703
		    cfg->vector, apic1, pin1, apic2, pin2);
L
Linus Torvalds 已提交
2704

2705 2706 2707 2708 2709 2710 2711 2712
	/*
	 * Some BIOS writers are clueless and report the ExtINTA
	 * I/O APIC input from the cascaded 8259A as the timer
	 * interrupt input.  So just in case, if only one pin
	 * was found above, try it both directly and through the
	 * 8259A.
	 */
	if (pin1 == -1) {
2713
		panic_if_irq_remap("BIOS bug: timer not connected to IO-APIC");
2714 2715 2716 2717 2718 2719 2720 2721
		pin1 = pin2;
		apic1 = apic2;
		no_pin1 = 1;
	} else if (pin2 == -1) {
		pin2 = pin1;
		apic2 = apic1;
	}

L
Linus Torvalds 已提交
2722 2723 2724 2725
	if (pin1 != -1) {
		/*
		 * Ok, does IRQ0 through the IOAPIC work?
		 */
2726
		if (no_pin1) {
2727
			add_pin_to_irq_node(cfg, node, apic1, pin1);
2728
			setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
Y
Yinghai Lu 已提交
2729
		} else {
2730
			/* for edge trigger, setup_ioapic_irq already
Y
Yinghai Lu 已提交
2731 2732 2733 2734 2735 2736 2737
			 * leave it unmasked.
			 * so only need to unmask if it is level-trigger
			 * do we really have level trigger timer?
			 */
			int idx;
			idx = find_irq_entry(apic1, pin1, mp_INT);
			if (idx != -1 && irq_trigger(idx))
T
Thomas Gleixner 已提交
2738
				unmask_ioapic(cfg);
2739
		}
L
Linus Torvalds 已提交
2740
		if (timer_irq_works()) {
2741 2742
			if (disable_timer_pin_1 > 0)
				clear_IO_APIC_pin(0, pin1);
2743
			goto out;
L
Linus Torvalds 已提交
2744
		}
2745
		panic_if_irq_remap("timer doesn't work through Interrupt-remapped IO-APIC");
Y
Yinghai Lu 已提交
2746
		local_irq_disable();
2747
		clear_IO_APIC_pin(apic1, pin1);
2748
		if (!no_pin1)
2749 2750
			apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
				    "8254 timer not connected to IO-APIC\n");
L
Linus Torvalds 已提交
2751

2752 2753 2754 2755
		apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
			    "(IRQ0) through the 8259A ...\n");
		apic_printk(APIC_QUIET, KERN_INFO
			    "..... (found apic %d pin %d) ...\n", apic2, pin2);
L
Linus Torvalds 已提交
2756 2757 2758
		/*
		 * legacy devices should be connected to IO APIC #0
		 */
2759
		replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
2760
		setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
2761
		legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2762
		if (timer_irq_works()) {
2763
			apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
2764
			goto out;
L
Linus Torvalds 已提交
2765 2766 2767 2768
		}
		/*
		 * Cleanup, just in case ...
		 */
Y
Yinghai Lu 已提交
2769
		local_irq_disable();
2770
		legacy_pic->mask(0);
2771
		clear_IO_APIC_pin(apic2, pin2);
2772
		apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
L
Linus Torvalds 已提交
2773 2774
	}

2775 2776
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as Virtual Wire IRQ...\n");
L
Linus Torvalds 已提交
2777

2778
	lapic_register_intr(0);
2779
	apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector);	/* Fixed mode */
2780
	legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2781 2782

	if (timer_irq_works()) {
2783
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2784
		goto out;
L
Linus Torvalds 已提交
2785
	}
Y
Yinghai Lu 已提交
2786
	local_irq_disable();
2787
	legacy_pic->mask(0);
2788
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
2789
	apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
L
Linus Torvalds 已提交
2790

2791 2792
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as ExtINT IRQ...\n");
L
Linus Torvalds 已提交
2793

2794 2795
	legacy_pic->init(0);
	legacy_pic->make_irq(0);
2796
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
2797 2798 2799 2800

	unlock_ExtINT_logic();

	if (timer_irq_works()) {
2801
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2802
		goto out;
L
Linus Torvalds 已提交
2803
	}
Y
Yinghai Lu 已提交
2804
	local_irq_disable();
2805
	apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
2806 2807 2808 2809
	if (x2apic_preenabled)
		apic_printk(APIC_QUIET, KERN_INFO
			    "Perhaps problem with the pre-enabled x2apic mode\n"
			    "Try booting with x2apic and interrupt-remapping disabled in the bios.\n");
L
Linus Torvalds 已提交
2810
	panic("IO-APIC + timer doesn't work!  Boot with apic=debug and send a "
2811
		"report.  Then try booting with the 'noapic' option.\n");
2812 2813
out:
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2814 2815 2816
}

/*
2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831
 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
 * to devices.  However there may be an I/O APIC pin available for
 * this interrupt regardless.  The pin may be left unconnected, but
 * typically it will be reused as an ExtINT cascade interrupt for
 * the master 8259A.  In the MPS case such a pin will normally be
 * reported as an ExtINT interrupt in the MP table.  With ACPI
 * there is no provision for ExtINT interrupts, and in the absence
 * of an override it would be treated as an ordinary ISA I/O APIC
 * interrupt, that is edge-triggered and unmasked by default.  We
 * used to do this, but it caused problems on some systems because
 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
 * the same ExtINT cascade interrupt to drive the local APIC of the
 * bootstrap processor.  Therefore we refrain from routing IRQ2 to
 * the I/O APIC in all cases now.  No actual device should request
 * it anyway.  --macro
L
Linus Torvalds 已提交
2832
 */
2833
#define PIC_IRQS	(1UL << PIC_CASCADE_IR)
L
Linus Torvalds 已提交
2834 2835 2836

void __init setup_IO_APIC(void)
{
2837 2838 2839 2840

	/*
	 * calling enable_IO_APIC() is moved to setup_local_APIC for BP
	 */
2841
	io_apic_irqs = nr_legacy_irqs() ? ~PIC_IRQS : ~0UL;
L
Linus Torvalds 已提交
2842

2843
	apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
T
Thomas Gleixner 已提交
2844
	/*
2845 2846
         * Set up IO-APIC IRQ routing.
         */
2847 2848
	x86_init.mpparse.setup_ioapic_ids();

L
Linus Torvalds 已提交
2849 2850 2851
	sync_Arb_IDs();
	setup_IO_APIC_irqs();
	init_IO_APIC_traps();
2852
	if (nr_legacy_irqs())
2853
		check_timer();
L
Linus Torvalds 已提交
2854 2855 2856
}

/*
L
Lucas De Marchi 已提交
2857
 *      Called after all the initialization is done. If we didn't find any
2858
 *      APIC bugs then we can allow the modify fast path
L
Linus Torvalds 已提交
2859
 */
2860

L
Linus Torvalds 已提交
2861 2862
static int __init io_apic_bug_finalize(void)
{
T
Thomas Gleixner 已提交
2863 2864 2865
	if (sis_apic_bug == -1)
		sis_apic_bug = 0;
	return 0;
L
Linus Torvalds 已提交
2866 2867 2868 2869
}

late_initcall(io_apic_bug_finalize);

2870
static void resume_ioapic_id(int ioapic_idx)
L
Linus Torvalds 已提交
2871 2872 2873
{
	unsigned long flags;
	union IO_APIC_reg_00 reg_00;
2874

2875
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2876 2877 2878 2879
	reg_00.raw = io_apic_read(ioapic_idx, 0);
	if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx)) {
		reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
		io_apic_write(ioapic_idx, 0, reg_00.raw);
L
Linus Torvalds 已提交
2880
	}
2881
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2882
}
L
Linus Torvalds 已提交
2883

2884 2885
static void ioapic_resume(void)
{
2886
	int ioapic_idx;
2887

2888
	for_each_ioapic_reverse(ioapic_idx)
2889
		resume_ioapic_id(ioapic_idx);
2890 2891

	restore_ioapic_entries();
L
Linus Torvalds 已提交
2892 2893
}

2894
static struct syscore_ops ioapic_syscore_ops = {
2895
	.suspend = save_ioapic_entries,
L
Linus Torvalds 已提交
2896 2897 2898
	.resume = ioapic_resume,
};

2899
static int __init ioapic_init_ops(void)
L
Linus Torvalds 已提交
2900
{
2901 2902
	register_syscore_ops(&ioapic_syscore_ops);

L
Linus Torvalds 已提交
2903 2904 2905
	return 0;
}

2906
device_initcall(ioapic_init_ops);
L
Linus Torvalds 已提交
2907

2908
/*
2909
 * Dynamic irq allocate and deallocation. Should be replaced by irq domains!
2910
 */
2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933
int arch_setup_hwirq(unsigned int irq, int node)
{
	struct irq_cfg *cfg;
	unsigned long flags;
	int ret;

	cfg = alloc_irq_cfg(irq, node);
	if (!cfg)
		return -ENOMEM;

	raw_spin_lock_irqsave(&vector_lock, flags);
	ret = __assign_irq_vector(irq, cfg, apic->target_cpus());
	raw_spin_unlock_irqrestore(&vector_lock, flags);

	if (!ret)
		irq_set_chip_data(irq, cfg);
	else
		free_irq_cfg(irq, cfg);
	return ret;
}

void arch_teardown_hwirq(unsigned int irq)
{
2934
	struct irq_cfg *cfg = irq_cfg(irq);
2935 2936 2937 2938 2939 2940 2941 2942 2943
	unsigned long flags;

	free_remapped_irq(irq);
	raw_spin_lock_irqsave(&vector_lock, flags);
	__clear_irq_vector(irq, cfg);
	raw_spin_unlock_irqrestore(&vector_lock, flags);
	free_irq_cfg(irq, cfg);
}

2944
/*
S
Simon Arlott 已提交
2945
 * MSI message composition
2946
 */
2947 2948 2949
void native_compose_msi_msg(struct pci_dev *pdev,
			    unsigned int irq, unsigned int dest,
			    struct msi_msg *msg, u8 hpet_id)
2950
{
2951
	struct irq_cfg *cfg = irq_cfg(irq);
2952

2953
	msg->address_hi = MSI_ADDR_BASE_HI;
2954

2955
	if (x2apic_enabled())
2956
		msg->address_hi |= MSI_ADDR_EXT_DEST_ID(dest);
2957

2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974
	msg->address_lo =
		MSI_ADDR_BASE_LO |
		((apic->irq_dest_mode == 0) ?
			MSI_ADDR_DEST_MODE_PHYSICAL:
			MSI_ADDR_DEST_MODE_LOGICAL) |
		((apic->irq_delivery_mode != dest_LowestPrio) ?
			MSI_ADDR_REDIRECTION_CPU:
			MSI_ADDR_REDIRECTION_LOWPRI) |
		MSI_ADDR_DEST_ID(dest);

	msg->data =
		MSI_DATA_TRIGGER_EDGE |
		MSI_DATA_LEVEL_ASSERT |
		((apic->irq_delivery_mode != dest_LowestPrio) ?
			MSI_DATA_DELIVERY_FIXED:
			MSI_DATA_DELIVERY_LOWPRI) |
		MSI_DATA_VECTOR(cfg->vector);
2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998
}

#ifdef CONFIG_PCI_MSI
static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq,
			   struct msi_msg *msg, u8 hpet_id)
{
	struct irq_cfg *cfg;
	int err;
	unsigned dest;

	if (disable_apic)
		return -ENXIO;

	cfg = irq_cfg(irq);
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
	if (err)
		return err;

	err = apic->cpu_mask_to_apicid_and(cfg->domain,
					   apic->target_cpus(), &dest);
	if (err)
		return err;

	x86_msi.compose_msi_msg(pdev, irq, dest, msg, hpet_id);
2999

3000
	return 0;
3001 3002
}

3003 3004
static int
msi_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
3005
{
3006
	struct irq_cfg *cfg = data->chip_data;
3007 3008
	struct msi_msg msg;
	unsigned int dest;
3009
	int ret;
3010

3011 3012 3013
	ret = __ioapic_set_affinity(data, mask, &dest);
	if (ret)
		return ret;
3014

3015
	__get_cached_msi_msg(data->msi_desc, &msg);
3016 3017

	msg.data &= ~MSI_DATA_VECTOR_MASK;
3018
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
3019 3020 3021
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

3022
	__write_msi_msg(data->msi_desc, &msg);
3023

3024
	return IRQ_SET_MASK_OK_NOCOPY;
3025 3026
}

3027 3028 3029 3030 3031
/*
 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
 * which implement the MSI or MSI-X Capability Structure.
 */
static struct irq_chip msi_chip = {
3032 3033 3034 3035 3036 3037
	.name			= "PCI-MSI",
	.irq_unmask		= unmask_msi_irq,
	.irq_mask		= mask_msi_irq,
	.irq_ack		= ack_apic_edge,
	.irq_set_affinity	= msi_set_affinity,
	.irq_retrigger		= ioapic_retrigger_irq,
3038 3039
};

3040 3041
int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc,
		  unsigned int irq_base, unsigned int irq_offset)
3042
{
3043
	struct irq_chip *chip = &msi_chip;
3044
	struct msi_msg msg;
3045
	unsigned int irq = irq_base + irq_offset;
3046
	int ret;
3047

3048
	ret = msi_compose_msg(dev, irq, &msg, -1);
3049 3050 3051
	if (ret < 0)
		return ret;

3052 3053 3054 3055 3056 3057 3058 3059
	irq_set_msi_desc_off(irq_base, irq_offset, msidesc);

	/*
	 * MSI-X message is written per-IRQ, the offset is always 0.
	 * MSI message denotes a contiguous group of IRQs, written for 0th IRQ.
	 */
	if (!irq_offset)
		write_msi_msg(irq, &msg);
3060

3061
	setup_remapped_irq(irq, irq_cfg(irq), chip);
3062 3063

	irq_set_chip_and_handler_name(irq, chip, handle_edge_irq, "edge");
3064

Y
Yinghai Lu 已提交
3065 3066
	dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);

3067 3068 3069
	return 0;
}

3070
int native_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
3071
{
3072
	struct msi_desc *msidesc;
3073
	unsigned int irq;
3074 3075 3076 3077 3078
	int node, ret;

	/* Multiple MSI vectors only supported with interrupt remapping */
	if (type == PCI_CAP_ID_MSI && nvec > 1)
		return 1;
3079

3080
	node = dev_to_node(&dev->dev);
3081

3082
	list_for_each_entry(msidesc, &dev->msi_list, list) {
3083 3084
		irq = irq_alloc_hwirq(node);
		if (!irq)
3085
			return -ENOSPC;
3086

3087
		ret = setup_msi_irq(dev, msidesc, irq, 0);
3088 3089 3090 3091 3092
		if (ret < 0) {
			irq_free_hwirq(irq);
			return ret;
		}

3093 3094
	}
	return 0;
3095 3096
}

S
Stefano Stabellini 已提交
3097
void native_teardown_msi_irq(unsigned int irq)
3098
{
3099
	irq_free_hwirq(irq);
3100 3101
}

3102
#ifdef CONFIG_DMAR_TABLE
3103 3104 3105
static int
dmar_msi_set_affinity(struct irq_data *data, const struct cpumask *mask,
		      bool force)
3106
{
3107 3108
	struct irq_cfg *cfg = data->chip_data;
	unsigned int dest, irq = data->irq;
3109
	struct msi_msg msg;
3110
	int ret;
3111

3112 3113 3114
	ret = __ioapic_set_affinity(data, mask, &dest);
	if (ret)
		return ret;
3115 3116 3117 3118 3119 3120 3121

	dmar_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3122
	msg.address_hi = MSI_ADDR_BASE_HI | MSI_ADDR_EXT_DEST_ID(dest);
3123 3124

	dmar_msi_write(irq, &msg);
3125

3126
	return IRQ_SET_MASK_OK_NOCOPY;
3127
}
Y
Yinghai Lu 已提交
3128

3129
static struct irq_chip dmar_msi_type = {
3130 3131 3132 3133 3134 3135
	.name			= "DMAR_MSI",
	.irq_unmask		= dmar_msi_unmask,
	.irq_mask		= dmar_msi_mask,
	.irq_ack		= ack_apic_edge,
	.irq_set_affinity	= dmar_msi_set_affinity,
	.irq_retrigger		= ioapic_retrigger_irq,
3136 3137 3138 3139 3140 3141
};

int arch_setup_dmar_msi(unsigned int irq)
{
	int ret;
	struct msi_msg msg;
3142

3143
	ret = msi_compose_msg(NULL, irq, &msg, -1);
3144 3145 3146
	if (ret < 0)
		return ret;
	dmar_msi_write(irq, &msg);
3147 3148
	irq_set_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
				      "edge");
3149 3150 3151 3152
	return 0;
}
#endif

3153 3154
#ifdef CONFIG_HPET_TIMER

3155 3156
static int hpet_msi_set_affinity(struct irq_data *data,
				 const struct cpumask *mask, bool force)
3157
{
3158
	struct irq_cfg *cfg = data->chip_data;
3159 3160
	struct msi_msg msg;
	unsigned int dest;
3161
	int ret;
3162

3163 3164 3165
	ret = __ioapic_set_affinity(data, mask, &dest);
	if (ret)
		return ret;
3166

3167
	hpet_msi_read(data->handler_data, &msg);
3168 3169 3170 3171 3172 3173

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

3174
	hpet_msi_write(data->handler_data, &msg);
3175

3176
	return IRQ_SET_MASK_OK_NOCOPY;
3177
}
Y
Yinghai Lu 已提交
3178

3179
static struct irq_chip hpet_msi_type = {
3180
	.name = "HPET_MSI",
3181 3182
	.irq_unmask = hpet_msi_unmask,
	.irq_mask = hpet_msi_mask,
3183
	.irq_ack = ack_apic_edge,
3184
	.irq_set_affinity = hpet_msi_set_affinity,
3185
	.irq_retrigger = ioapic_retrigger_irq,
3186 3187
};

3188
int default_setup_hpet_msi(unsigned int irq, unsigned int id)
3189
{
3190
	struct irq_chip *chip = &hpet_msi_type;
3191
	struct msi_msg msg;
3192
	int ret;
3193

3194
	ret = msi_compose_msg(NULL, irq, &msg, id);
3195 3196 3197
	if (ret < 0)
		return ret;

3198
	hpet_msi_write(irq_get_handler_data(irq), &msg);
3199
	irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
3200
	setup_remapped_irq(irq, irq_cfg(irq), chip);
Y
Yinghai Lu 已提交
3201

3202
	irq_set_chip_and_handler_name(irq, chip, handle_edge_irq, "edge");
3203 3204 3205 3206
	return 0;
}
#endif

3207
#endif /* CONFIG_PCI_MSI */
3208 3209 3210 3211 3212
/*
 * Hypertransport interrupt support
 */
#ifdef CONFIG_HT_IRQ

3213
static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
3214
{
3215 3216
	struct ht_irq_msg msg;
	fetch_ht_irq_msg(irq, &msg);
3217

3218
	msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
3219
	msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
3220

3221
	msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
3222
	msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
3223

3224
	write_ht_irq_msg(irq, &msg);
3225 3226
}

3227 3228
static int
ht_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
3229
{
3230
	struct irq_cfg *cfg = data->chip_data;
3231
	unsigned int dest;
3232
	int ret;
3233

3234 3235 3236
	ret = __ioapic_set_affinity(data, mask, &dest);
	if (ret)
		return ret;
3237

3238
	target_ht_irq(data->irq, dest, cfg->vector);
3239
	return IRQ_SET_MASK_OK_NOCOPY;
3240
}
Y
Yinghai Lu 已提交
3241

3242
static struct irq_chip ht_irq_chip = {
3243 3244 3245 3246 3247 3248
	.name			= "PCI-HT",
	.irq_mask		= mask_ht_irq,
	.irq_unmask		= unmask_ht_irq,
	.irq_ack		= ack_apic_edge,
	.irq_set_affinity	= ht_set_affinity,
	.irq_retrigger		= ioapic_retrigger_irq,
3249 3250 3251 3252
};

int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
{
3253
	struct irq_cfg *cfg;
3254 3255
	struct ht_irq_msg msg;
	unsigned dest;
3256
	int err;
3257

J
Jan Beulich 已提交
3258 3259 3260
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3261
	cfg = irq_cfg(irq);
3262
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3263 3264
	if (err)
		return err;
3265

3266 3267 3268 3269
	err = apic->cpu_mask_to_apicid_and(cfg->domain,
					   apic->target_cpus(), &dest);
	if (err)
		return err;
3270

3271
	msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
3272

3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284
	msg.address_lo =
		HT_IRQ_LOW_BASE |
		HT_IRQ_LOW_DEST_ID(dest) |
		HT_IRQ_LOW_VECTOR(cfg->vector) |
		((apic->irq_dest_mode == 0) ?
			HT_IRQ_LOW_DM_PHYSICAL :
			HT_IRQ_LOW_DM_LOGICAL) |
		HT_IRQ_LOW_RQEOI_EDGE |
		((apic->irq_delivery_mode != dest_LowestPrio) ?
			HT_IRQ_LOW_MT_FIXED :
			HT_IRQ_LOW_MT_ARBITRATED) |
		HT_IRQ_LOW_IRQ_MASKED;
3285

3286
	write_ht_irq_msg(irq, &msg);
3287

3288 3289
	irq_set_chip_and_handler_name(irq, &ht_irq_chip,
				      handle_edge_irq, "edge");
3290

3291
	dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
Y
Yinghai Lu 已提交
3292

3293
	return 0;
3294 3295 3296
}
#endif /* CONFIG_HT_IRQ */

3297
static int
3298 3299 3300 3301 3302 3303 3304 3305 3306
io_apic_setup_irq_pin(unsigned int irq, int node, struct io_apic_irq_attr *attr)
{
	struct irq_cfg *cfg = alloc_irq_and_cfg_at(irq, node);
	int ret;

	if (!cfg)
		return -EINVAL;
	ret = __add_pin_to_irq_node(cfg, node, attr->ioapic, attr->ioapic_pin);
	if (!ret)
3307
		setup_ioapic_irq(irq, cfg, attr);
3308 3309 3310
	return ret;
}

3311 3312
int io_apic_setup_irq_pin_once(unsigned int irq, int node,
			       struct io_apic_irq_attr *attr)
3313
{
3314
	unsigned int ioapic_idx = attr->ioapic, pin = attr->ioapic_pin;
3315
	int ret;
3316
	struct IO_APIC_route_entry orig_entry;
3317 3318

	/* Avoid redundant programming */
3319
	if (test_bit(pin, ioapics[ioapic_idx].pin_programmed)) {
3320 3321 3322 3323 3324
		pr_debug("Pin %d-%d already programmed\n", mpc_ioapic_id(ioapic_idx), pin);
		orig_entry = ioapic_read_entry(attr->ioapic, pin);
		if (attr->trigger == orig_entry.trigger && attr->polarity == orig_entry.polarity)
			return 0;
		return -EBUSY;
3325 3326 3327
	}
	ret = io_apic_setup_irq_pin(irq, node, attr);
	if (!ret)
3328
		set_bit(pin, ioapics[ioapic_idx].pin_programmed);
3329 3330 3331
	return ret;
}

3332
static int __init io_apic_get_redir_entries(int ioapic)
3333 3334 3335 3336
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

3337
	raw_spin_lock_irqsave(&ioapic_lock, flags);
3338
	reg_01.raw = io_apic_read(ioapic, 1);
3339
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
3340

3341 3342 3343 3344 3345
	/* The register returns the maximum index redir index
	 * supported, which is one less than the total number of redir
	 * entries.
	 */
	return reg_01.bits.entries + 1;
3346 3347
}

3348 3349
unsigned int arch_dynirq_lower_bound(unsigned int from)
{
3350
	unsigned int min = gsi_top + nr_legacy_irqs();
3351 3352

	return from < min ? min : from;
3353 3354
}

Y
Yinghai Lu 已提交
3355 3356 3357 3358
int __init arch_probe_nr_irqs(void)
{
	int nr;

Y
Yinghai Lu 已提交
3359 3360
	if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
		nr_irqs = NR_VECTORS * nr_cpu_ids;
Y
Yinghai Lu 已提交
3361

3362
	nr = (gsi_top + nr_legacy_irqs()) + 8 * nr_cpu_ids;
Y
Yinghai Lu 已提交
3363 3364 3365 3366
#if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
	/*
	 * for MSI and HT dyn irq
	 */
3367
	nr += gsi_top * 16;
Y
Yinghai Lu 已提交
3368 3369
#endif
	if (nr < nr_irqs)
Y
Yinghai Lu 已提交
3370 3371
		nr_irqs = nr;

3372
	return 0;
Y
Yinghai Lu 已提交
3373 3374
}

3375 3376
int io_apic_set_pci_routing(struct device *dev, int irq,
			    struct io_apic_irq_attr *irq_attr)
3377 3378 3379 3380 3381
{
	int node;

	if (!IO_APIC_IRQ(irq)) {
		apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
3382
			    irq_attr->ioapic);
3383 3384 3385
		return -EINVAL;
	}

3386
	node = dev ? dev_to_node(dev) : cpu_to_node(0);
3387

3388
	return io_apic_setup_irq_pin_once(irq, node, irq_attr);
3389 3390
}

3391
#ifdef CONFIG_X86_32
3392
static int __init io_apic_get_unique_id(int ioapic, int apic_id)
L
Linus Torvalds 已提交
3393 3394 3395 3396 3397 3398 3399 3400
{
	union IO_APIC_reg_00 reg_00;
	static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
	physid_mask_t tmp;
	unsigned long flags;
	int i = 0;

	/*
3401 3402
	 * The P4 platform supports up to 256 APIC IDs on two separate APIC
	 * buses (one for LAPICs, one for IOAPICs), where predecessors only
L
Linus Torvalds 已提交
3403
	 * supports up to 16 on one shared APIC bus.
3404
	 *
L
Linus Torvalds 已提交
3405 3406 3407 3408 3409
	 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
	 *      advantage of new APIC bus architecture.
	 */

	if (physids_empty(apic_id_map))
3410
		apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
L
Linus Torvalds 已提交
3411

3412
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3413
	reg_00.raw = io_apic_read(ioapic, 0);
3414
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3415 3416 3417 3418 3419 3420 3421 3422

	if (apic_id >= get_physical_broadcast()) {
		printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
			"%d\n", ioapic, apic_id, reg_00.bits.ID);
		apic_id = reg_00.bits.ID;
	}

	/*
3423
	 * Every APIC in a system must have a unique ID or we get lots of nice
L
Linus Torvalds 已提交
3424 3425
	 * 'stuck on smp_invalidate_needed IPI wait' messages.
	 */
3426
	if (apic->check_apicid_used(&apic_id_map, apic_id)) {
L
Linus Torvalds 已提交
3427 3428

		for (i = 0; i < get_physical_broadcast(); i++) {
3429
			if (!apic->check_apicid_used(&apic_id_map, i))
L
Linus Torvalds 已提交
3430 3431 3432 3433 3434 3435 3436 3437 3438 3439
				break;
		}

		if (i == get_physical_broadcast())
			panic("Max apic_id exceeded!\n");

		printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
			"trying %d\n", ioapic, apic_id, i);

		apic_id = i;
3440
	}
L
Linus Torvalds 已提交
3441

3442
	apic->apicid_to_cpu_present(apic_id, &tmp);
L
Linus Torvalds 已提交
3443 3444 3445 3446 3447
	physids_or(apic_id_map, apic_id_map, tmp);

	if (reg_00.bits.ID != apic_id) {
		reg_00.bits.ID = apic_id;

3448
		raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3449 3450
		io_apic_write(ioapic, 0, reg_00.raw);
		reg_00.raw = io_apic_read(ioapic, 0);
3451
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3452 3453

		/* Sanity check */
3454
		if (reg_00.bits.ID != apic_id) {
3455 3456
			pr_err("IOAPIC[%d]: Unable to change apic_id!\n",
			       ioapic);
3457 3458
			return -1;
		}
L
Linus Torvalds 已提交
3459 3460 3461 3462 3463 3464 3465
	}

	apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);

	return apic_id;
}
3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481

static u8 __init io_apic_unique_id(u8 id)
{
	if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
	    !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
		return io_apic_get_unique_id(nr_ioapics, id);
	else
		return id;
}
#else
static u8 __init io_apic_unique_id(u8 id)
{
	int i;
	DECLARE_BITMAP(used, 256);

	bitmap_zero(used, 256);
3482
	for_each_ioapic(i)
3483
		__set_bit(mpc_ioapic_id(i), used);
3484 3485 3486 3487
	if (!test_bit(id, used))
		return id;
	return find_first_zero_bit(used, 256);
}
3488
#endif
L
Linus Torvalds 已提交
3489

3490
static int __init io_apic_get_version(int ioapic)
L
Linus Torvalds 已提交
3491 3492 3493 3494
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

3495
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3496
	reg_01.raw = io_apic_read(ioapic, 1);
3497
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3498 3499 3500 3501

	return reg_01.bits.version;
}

3502
int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity)
3503
{
3504
	int ioapic, pin, idx;
3505 3506 3507 3508

	if (skip_ioapic_setup)
		return -1;

3509 3510
	ioapic = mp_find_ioapic(gsi);
	if (ioapic < 0)
3511 3512
		return -1;

3513 3514 3515 3516 3517 3518
	pin = mp_find_ioapic_pin(ioapic, gsi);
	if (pin < 0)
		return -1;

	idx = find_irq_entry(ioapic, pin, mp_INT);
	if (idx < 0)
3519 3520
		return -1;

3521 3522
	*trigger = irq_trigger(idx);
	*polarity = irq_polarity(idx);
3523 3524 3525
	return 0;
}

3526 3527 3528
/*
 * This function currently is only a helper for the i386 smp boot process where
 * we need to reprogram the ioredtbls to cater for the cpus which have come online
3529
 * so mask in all cases should simply be apic->target_cpus()
3530 3531 3532 3533
 */
#ifdef CONFIG_SMP
void __init setup_ioapic_dest(void)
{
E
Eric W. Biederman 已提交
3534
	int pin, ioapic, irq, irq_entry;
3535
	const struct cpumask *mask;
3536
	struct irq_data *idata;
3537 3538 3539 3540

	if (skip_ioapic_setup == 1)
		return;

3541
	for_each_ioapic_pin(ioapic, pin) {
3542 3543 3544
		irq_entry = find_irq_entry(ioapic, pin, mp_INT);
		if (irq_entry == -1)
			continue;
3545

3546 3547
		irq = pin_2_irq(irq_entry, ioapic, pin);
		if (!mp_init_irq_at_boot(ioapic, irq))
E
Eric W. Biederman 已提交
3548 3549
			continue;

3550
		idata = irq_get_irq_data(irq);
3551

3552 3553 3554
		/*
		 * Honour affinities which have been set in early boot
		 */
3555 3556
		if (!irqd_can_balance(idata) || irqd_affinity_was_set(idata))
			mask = idata->affinity;
3557 3558
		else
			mask = apic->target_cpus();
3559

3560
		x86_io_apic_ops.set_affinity(idata, mask, false);
3561
	}
3562

3563 3564 3565
}
#endif

3566 3567 3568 3569
#define IOAPIC_RESOURCE_NAME_SIZE 11

static struct resource *ioapic_resources;

3570
static struct resource * __init ioapic_setup_resources(void)
3571 3572 3573 3574
{
	unsigned long n;
	struct resource *res;
	char *mem;
3575
	int i, num = 0;
3576

3577 3578 3579
	for_each_ioapic(i)
		num++;
	if (num == 0)
3580 3581 3582
		return NULL;

	n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
3583
	n *= num;
3584 3585 3586 3587

	mem = alloc_bootmem(n);
	res = (void *)mem;

3588
	mem += sizeof(struct resource) * num;
3589

3590 3591 3592 3593
	num = 0;
	for_each_ioapic(i) {
		res[num].name = mem;
		res[num].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
3594
		snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
3595
		mem += IOAPIC_RESOURCE_NAME_SIZE;
3596
		num++;
3597 3598 3599 3600 3601 3602 3603
	}

	ioapic_resources = res;

	return res;
}

3604
void __init native_io_apic_init_mappings(void)
3605 3606
{
	unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
3607
	struct resource *ioapic_res;
T
Thomas Gleixner 已提交
3608
	int i;
3609

3610 3611
	ioapic_res = ioapic_setup_resources();
	for_each_ioapic(i) {
3612
		if (smp_found_config) {
3613
			ioapic_phys = mpc_ioapic_addr(i);
3614
#ifdef CONFIG_X86_32
T
Thomas Gleixner 已提交
3615 3616 3617 3618 3619 3620 3621 3622 3623
			if (!ioapic_phys) {
				printk(KERN_ERR
				       "WARNING: bogus zero IO-APIC "
				       "address found in MPTABLE, "
				       "disabling IO/APIC support!\n");
				smp_found_config = 0;
				skip_ioapic_setup = 1;
				goto fake_ioapic_page;
			}
3624
#endif
3625
		} else {
3626
#ifdef CONFIG_X86_32
3627
fake_ioapic_page:
3628
#endif
3629
			ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
3630 3631 3632
			ioapic_phys = __pa(ioapic_phys);
		}
		set_fixmap_nocache(idx, ioapic_phys);
3633 3634 3635
		apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
			__fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
			ioapic_phys);
3636
		idx++;
3637

3638
		ioapic_res->start = ioapic_phys;
3639
		ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
3640
		ioapic_res++;
3641 3642 3643
	}
}

3644
void __init ioapic_insert_resources(void)
3645 3646 3647 3648 3649
{
	int i;
	struct resource *r = ioapic_resources;

	if (!r) {
3650
		if (nr_ioapics > 0)
3651 3652
			printk(KERN_ERR
				"IO APIC resources couldn't be allocated.\n");
3653
		return;
3654 3655
	}

3656
	for_each_ioapic(i) {
3657 3658 3659 3660
		insert_resource(&iomem_resource, r);
		r++;
	}
}
3661

3662
int mp_find_ioapic(u32 gsi)
3663
{
3664
	int i;
3665

3666 3667 3668
	if (nr_ioapics == 0)
		return -1;

3669
	/* Find the IOAPIC that manages this GSI. */
3670
	for_each_ioapic(i) {
3671
		struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(i);
3672
		if (gsi >= gsi_cfg->gsi_base && gsi <= gsi_cfg->gsi_end)
3673 3674
			return i;
	}
3675

3676 3677 3678 3679
	printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
	return -1;
}

3680
int mp_find_ioapic_pin(int ioapic, u32 gsi)
3681
{
3682 3683
	struct mp_ioapic_gsi *gsi_cfg;

3684
	if (WARN_ON(ioapic < 0))
3685
		return -1;
3686 3687 3688

	gsi_cfg = mp_ioapic_gsi_routing(ioapic);
	if (WARN_ON(gsi > gsi_cfg->gsi_end))
3689 3690
		return -1;

3691
	return gsi - gsi_cfg->gsi_base;
3692 3693
}

3694
static __init int bad_ioapic(unsigned long address)
3695 3696
{
	if (nr_ioapics >= MAX_IO_APICS) {
3697 3698
		pr_warn("WARNING: Max # of I/O APICs (%d) exceeded (found %d), skipping\n",
			MAX_IO_APICS, nr_ioapics);
3699 3700 3701
		return 1;
	}
	if (!address) {
3702
		pr_warn("WARNING: Bogus (zero) I/O APIC address found in table, skipping!\n");
3703 3704
		return 1;
	}
3705 3706 3707
	return 0;
}

3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726
static __init int bad_ioapic_register(int idx)
{
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;

	reg_00.raw = io_apic_read(idx, 0);
	reg_01.raw = io_apic_read(idx, 1);
	reg_02.raw = io_apic_read(idx, 2);

	if (reg_00.raw == -1 && reg_01.raw == -1 && reg_02.raw == -1) {
		pr_warn("I/O APIC 0x%x registers return all ones, skipping!\n",
			mpc_ioapic_addr(idx));
		return 1;
	}

	return 0;
}

3727 3728 3729
void __init mp_register_ioapic(int id, u32 address, u32 gsi_base)
{
	int idx = 0;
3730
	int entries;
3731
	struct mp_ioapic_gsi *gsi_cfg;
3732 3733 3734 3735 3736 3737

	if (bad_ioapic(address))
		return;

	idx = nr_ioapics;

3738 3739 3740
	ioapics[idx].mp_config.type = MP_IOAPIC;
	ioapics[idx].mp_config.flags = MPC_APIC_USABLE;
	ioapics[idx].mp_config.apicaddr = address;
3741 3742

	set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
3743 3744 3745 3746 3747 3748

	if (bad_ioapic_register(idx)) {
		clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
		return;
	}

3749 3750
	ioapics[idx].mp_config.apicid = io_apic_unique_id(id);
	ioapics[idx].mp_config.apicver = io_apic_get_version(idx);
3751 3752 3753 3754 3755

	/*
	 * Build basic GSI lookup table to facilitate gsi->io_apic lookups
	 * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
	 */
3756
	entries = io_apic_get_redir_entries(idx);
3757 3758 3759
	gsi_cfg = mp_ioapic_gsi_routing(idx);
	gsi_cfg->gsi_base = gsi_base;
	gsi_cfg->gsi_end = gsi_base + entries - 1;
3760 3761 3762 3763

	/*
	 * The number of IO-APIC IRQ registers (== #pins):
	 */
S
Suresh Siddha 已提交
3764
	ioapics[idx].nr_registers = entries;
3765

3766 3767
	if (gsi_cfg->gsi_end >= gsi_top)
		gsi_top = gsi_cfg->gsi_end + 1;
3768

3769 3770 3771 3772
	pr_info("IOAPIC[%d]: apic_id %d, version %d, address 0x%x, GSI %d-%d\n",
		idx, mpc_ioapic_id(idx),
		mpc_ioapic_ver(idx), mpc_ioapic_addr(idx),
		gsi_cfg->gsi_base, gsi_cfg->gsi_end);
3773 3774 3775

	nr_ioapics++;
}
3776 3777 3778 3779

/* Enable IOAPIC early just for system timer */
void __init pre_init_apic_IRQ0(void)
{
3780
	struct io_apic_irq_attr attr = { 0, 0, 0, 0 };
3781 3782 3783

	printk(KERN_INFO "Early APIC setup for system timer0\n");
#ifndef CONFIG_SMP
3784 3785
	physid_set_mask_of_physid(boot_cpu_physical_apicid,
					 &phys_cpu_present_map);
3786 3787 3788
#endif
	setup_local_APIC();

3789
	io_apic_setup_irq_pin(0, 0, &attr);
3790 3791
	irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
				      "edge");
3792
}