io_apic.c 99.3 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *	Intel IO-APIC support for multi-Pentium hosts.
 *
I
Ingo Molnar 已提交
4
 *	Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 *	Many thanks to Stig Venaas for trying out countless experimental
 *	patches and reporting/debugging problems patiently!
 *
 *	(c) 1999, Multiple IO-APIC support, developed by
 *	Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
 *      Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
 *	further tested and cleaned up by Zach Brown <zab@redhat.com>
 *	and Ingo Molnar <mingo@redhat.com>
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively
 *	Paul Diefenbaugh	:	Added full ACPI support
 */

#include <linux/mm.h>
#include <linux/interrupt.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/sched.h>
28
#include <linux/pci.h>
L
Linus Torvalds 已提交
29 30 31
#include <linux/mc146818rtc.h>
#include <linux/compiler.h>
#include <linux/acpi.h>
32
#include <linux/module.h>
L
Linus Torvalds 已提交
33
#include <linux/sysdev.h>
34
#include <linux/msi.h>
35
#include <linux/htirq.h>
36
#include <linux/freezer.h>
37
#include <linux/kthread.h>
38
#include <linux/jiffies.h>	/* time_after() */
39 40 41 42 43
#ifdef CONFIG_ACPI
#include <acpi/acpi_bus.h>
#endif
#include <linux/bootmem.h>
#include <linux/dmar.h>
44
#include <linux/hpet.h>
45

46
#include <asm/idle.h>
L
Linus Torvalds 已提交
47 48
#include <asm/io.h>
#include <asm/smp.h>
49
#include <asm/cpu.h>
L
Linus Torvalds 已提交
50
#include <asm/desc.h>
51 52 53
#include <asm/proto.h>
#include <asm/acpi.h>
#include <asm/dma.h>
L
Linus Torvalds 已提交
54
#include <asm/timer.h>
55
#include <asm/i8259.h>
56
#include <asm/nmi.h>
57
#include <asm/msidef.h>
58
#include <asm/hypertransport.h>
59
#include <asm/setup.h>
60
#include <asm/irq_remapping.h>
61
#include <asm/hpet.h>
62
#include <asm/hw_irq.h>
L
Linus Torvalds 已提交
63

I
Ingo Molnar 已提交
64
#include <asm/apic.h>
L
Linus Torvalds 已提交
65

66
#define __apicdebuginit(type) static type __init
67 68
#define for_each_irq_pin(entry, head) \
	for (entry = head; entry; entry = entry->next)
69

L
Linus Torvalds 已提交
70
/*
71 72
 *      Is the SiS APIC rmw bug present ?
 *      -1 = don't know, 0 = no, 1 = yes
L
Linus Torvalds 已提交
73 74 75
 */
int sis_apic_bug = -1;

Y
Yinghai Lu 已提交
76 77 78
static DEFINE_SPINLOCK(ioapic_lock);
static DEFINE_SPINLOCK(vector_lock);

L
Linus Torvalds 已提交
79 80 81 82 83
/*
 * # of IRQ routing registers
 */
int nr_ioapic_registers[MAX_IO_APICS];

84
/* I/O APIC entries */
85
struct mpc_ioapic mp_ioapics[MAX_IO_APICS];
86 87
int nr_ioapics;

88 89 90
/* IO APIC gsi routing info */
struct mp_ioapic_gsi  mp_gsi_routing[MAX_IO_APICS];

91
/* MP IRQ source entries */
92
struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
93 94 95 96

/* # of MP IRQ source entries */
int mp_irq_entries;

97 98 99 100 101
/* Number of legacy interrupts */
static int nr_legacy_irqs __read_mostly = NR_IRQS_LEGACY;
/* GSI interrupts */
static int nr_irqs_gsi = NR_IRQS_LEGACY;

102 103 104 105 106 107
#if defined (CONFIG_MCA) || defined (CONFIG_EISA)
int mp_bus_id_to_type[MAX_MP_BUSSES];
#endif

DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);

Y
Yinghai Lu 已提交
108 109
int skip_ioapic_setup;

110 111 112 113 114 115 116 117 118
void arch_disable_smp_support(void)
{
#ifdef CONFIG_PCI
	noioapicquirk = 1;
	noioapicreroute = -1;
#endif
	skip_ioapic_setup = 1;
}

119
static int __init parse_noapic(char *str)
Y
Yinghai Lu 已提交
120 121
{
	/* disable IO-APIC */
122
	arch_disable_smp_support();
Y
Yinghai Lu 已提交
123 124 125
	return 0;
}
early_param("noapic", parse_noapic);
126

127 128 129 130 131
struct irq_pin_list {
	int apic, pin;
	struct irq_pin_list *next;
};

132
static struct irq_pin_list *get_one_free_irq_2_pin(int node)
133 134 135 136 137 138 139 140
{
	struct irq_pin_list *pin;

	pin = kzalloc_node(sizeof(*pin), GFP_ATOMIC, node);

	return pin;
}

Y
Yinghai Lu 已提交
141
/* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
142 143 144
#ifdef CONFIG_SPARSE_IRQ
static struct irq_cfg irq_cfgx[] = {
#else
T
Thomas Gleixner 已提交
145
static struct irq_cfg irq_cfgx[NR_IRQS] = {
146
#endif
147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162
	[0]  = { .vector = IRQ0_VECTOR,  },
	[1]  = { .vector = IRQ1_VECTOR,  },
	[2]  = { .vector = IRQ2_VECTOR,  },
	[3]  = { .vector = IRQ3_VECTOR,  },
	[4]  = { .vector = IRQ4_VECTOR,  },
	[5]  = { .vector = IRQ5_VECTOR,  },
	[6]  = { .vector = IRQ6_VECTOR,  },
	[7]  = { .vector = IRQ7_VECTOR,  },
	[8]  = { .vector = IRQ8_VECTOR,  },
	[9]  = { .vector = IRQ9_VECTOR,  },
	[10] = { .vector = IRQ10_VECTOR, },
	[11] = { .vector = IRQ11_VECTOR, },
	[12] = { .vector = IRQ12_VECTOR, },
	[13] = { .vector = IRQ13_VECTOR, },
	[14] = { .vector = IRQ14_VECTOR, },
	[15] = { .vector = IRQ15_VECTOR, },
Y
Yinghai Lu 已提交
163 164
};

165 166 167 168 169 170
void __init io_apic_disable_legacy(void)
{
	nr_legacy_irqs = 0;
	nr_irqs_gsi = 0;
}

171
int __init arch_early_irq_init(void)
172
{
173 174 175
	struct irq_cfg *cfg;
	struct irq_desc *desc;
	int count;
176
	int node;
177
	int i;
T
Thomas Gleixner 已提交
178

179 180
	cfg = irq_cfgx;
	count = ARRAY_SIZE(irq_cfgx);
181
	node= cpu_to_node(boot_cpu_id);
182

183 184 185
	for (i = 0; i < count; i++) {
		desc = irq_to_desc(i);
		desc->chip_data = &cfg[i];
186 187
		zalloc_cpumask_var_node(&cfg[i].domain, GFP_NOWAIT, node);
		zalloc_cpumask_var_node(&cfg[i].old_domain, GFP_NOWAIT, node);
188
		if (i < nr_legacy_irqs)
189
			cpumask_setall(cfg[i].domain);
190
	}
191 192

	return 0;
193
}
194

195
#ifdef CONFIG_SPARSE_IRQ
196
struct irq_cfg *irq_cfg(unsigned int irq)
197
{
198 199
	struct irq_cfg *cfg = NULL;
	struct irq_desc *desc;
L
Linus Torvalds 已提交
200

201 202 203
	desc = irq_to_desc(irq);
	if (desc)
		cfg = desc->chip_data;
204

205
	return cfg;
206
}
T
Thomas Gleixner 已提交
207

208
static struct irq_cfg *get_one_free_irq_cfg(int node)
209
{
210
	struct irq_cfg *cfg;
211

212
	cfg = kzalloc_node(sizeof(*cfg), GFP_ATOMIC, node);
213
	if (cfg) {
214
		if (!zalloc_cpumask_var_node(&cfg->domain, GFP_ATOMIC, node)) {
215 216
			kfree(cfg);
			cfg = NULL;
217
		} else if (!zalloc_cpumask_var_node(&cfg->old_domain,
218
							  GFP_ATOMIC, node)) {
219 220 221 222 223
			free_cpumask_var(cfg->domain);
			kfree(cfg);
			cfg = NULL;
		}
	}
224

225
	return cfg;
226 227
}

228
int arch_init_chip_data(struct irq_desc *desc, int node)
229
{
230
	struct irq_cfg *cfg;
T
Thomas Gleixner 已提交
231

232 233
	cfg = desc->chip_data;
	if (!cfg) {
234
		desc->chip_data = get_one_free_irq_cfg(node);
235 236 237 238 239
		if (!desc->chip_data) {
			printk(KERN_ERR "can not alloc irq_cfg\n");
			BUG_ON(1);
		}
	}
L
Linus Torvalds 已提交
240

241
	return 0;
242
}
243

244
/* for move_irq_desc */
245
static void
246
init_copy_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg, int node)
247
{
248 249 250 251 252 253
	struct irq_pin_list *old_entry, *head, *tail, *entry;

	cfg->irq_2_pin = NULL;
	old_entry = old_cfg->irq_2_pin;
	if (!old_entry)
		return;
254

255
	entry = get_one_free_irq_2_pin(node);
256 257
	if (!entry)
		return;
258

259 260 261 262 263 264
	entry->apic	= old_entry->apic;
	entry->pin	= old_entry->pin;
	head		= entry;
	tail		= entry;
	old_entry	= old_entry->next;
	while (old_entry) {
265
		entry = get_one_free_irq_2_pin(node);
266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281
		if (!entry) {
			entry = head;
			while (entry) {
				head = entry->next;
				kfree(entry);
				entry = head;
			}
			/* still use the old one */
			return;
		}
		entry->apic	= old_entry->apic;
		entry->pin	= old_entry->pin;
		tail->next	= entry;
		tail		= entry;
		old_entry	= old_entry->next;
	}
282

283 284
	tail->next = NULL;
	cfg->irq_2_pin = head;
285 286
}

287
static void free_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg)
288
{
289
	struct irq_pin_list *entry, *next;
290

291 292
	if (old_cfg->irq_2_pin == cfg->irq_2_pin)
		return;
Y
Yinghai Lu 已提交
293

294
	entry = old_cfg->irq_2_pin;
295

296 297 298 299 300 301
	while (entry) {
		next = entry->next;
		kfree(entry);
		entry = next;
	}
	old_cfg->irq_2_pin = NULL;
302 303
}

304
void arch_init_copy_chip_data(struct irq_desc *old_desc,
305
				 struct irq_desc *desc, int node)
306
{
307 308
	struct irq_cfg *cfg;
	struct irq_cfg *old_cfg;
309

310
	cfg = get_one_free_irq_cfg(node);
Y
Yinghai Lu 已提交
311

312 313 314 315 316 317 318 319 320
	if (!cfg)
		return;

	desc->chip_data = cfg;

	old_cfg = old_desc->chip_data;

	memcpy(cfg, old_cfg, sizeof(struct irq_cfg));

321
	init_copy_irq_2_pin(old_cfg, cfg, node);
322
}
L
Linus Torvalds 已提交
323

324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344
static void free_irq_cfg(struct irq_cfg *old_cfg)
{
	kfree(old_cfg);
}

void arch_free_chip_data(struct irq_desc *old_desc, struct irq_desc *desc)
{
	struct irq_cfg *old_cfg, *cfg;

	old_cfg = old_desc->chip_data;
	cfg = desc->chip_data;

	if (old_cfg == cfg)
		return;

	if (old_cfg) {
		free_irq_2_pin(old_cfg, cfg);
		free_irq_cfg(old_cfg);
		old_desc->chip_data = NULL;
	}
}
345
/* end for move_irq_desc */
346

347
#else
348
struct irq_cfg *irq_cfg(unsigned int irq)
349 350
{
	return irq < nr_irqs ? irq_cfgx + irq : NULL;
351
}
L
Linus Torvalds 已提交
352

353 354
#endif

L
Linus Torvalds 已提交
355 356 357 358
struct io_apic {
	unsigned int index;
	unsigned int unused[3];
	unsigned int data;
359 360
	unsigned int unused2[11];
	unsigned int eoi;
L
Linus Torvalds 已提交
361 362 363 364 365
};

static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
{
	return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
366
		+ (mp_ioapics[idx].apicaddr & ~PAGE_MASK);
L
Linus Torvalds 已提交
367 368
}

369 370 371 372 373 374
static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(vector, &io_apic->eoi);
}

L
Linus Torvalds 已提交
375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396
static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	return readl(&io_apic->data);
}

static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	writel(value, &io_apic->data);
}

/*
 * Re-write a value: to be used for read-modify-write
 * cycles where the read already set up the index register.
 *
 * Older SiS APIC requires we rewrite the index register
 */
static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
{
397
	struct io_apic __iomem *io_apic = io_apic_base(apic);
T
Thomas Gleixner 已提交
398 399 400

	if (sis_apic_bug)
		writel(reg, &io_apic->index);
L
Linus Torvalds 已提交
401 402 403
	writel(value, &io_apic->data);
}

Y
Yinghai Lu 已提交
404
static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
405 406 407 408 409
{
	struct irq_pin_list *entry;
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
410
	for_each_irq_pin(entry, cfg->irq_2_pin) {
411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426
		unsigned int reg;
		int pin;

		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin*2);
		/* Is the remote IRR bit set? */
		if (reg & IO_APIC_REDIR_REMOTE_IRR) {
			spin_unlock_irqrestore(&ioapic_lock, flags);
			return true;
		}
	}
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return false;
}

427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442
union entry_union {
	struct { u32 w1, w2; };
	struct IO_APIC_route_entry entry;
};

static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;
	unsigned long flags;
	spin_lock_irqsave(&ioapic_lock, flags);
	eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
	eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
	spin_unlock_irqrestore(&ioapic_lock, flags);
	return eu.entry;
}

443 444 445 446 447 448
/*
 * When we write a new IO APIC routing entry, we need to write the high
 * word first! If the mask bit in the low word is clear, we will enable
 * the interrupt, and we need to make sure the entry is fully populated
 * before that happens.
 */
449 450
static void
__ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
451
{
452 453
	union entry_union eu = {{0, 0}};

454
	eu.entry = e;
455 456
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
457 458
}

459
void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
460 461 462 463
{
	unsigned long flags;
	spin_lock_irqsave(&ioapic_lock, flags);
	__ioapic_write_entry(apic, pin, e);
464 465 466 467 468 469 470 471 472 473 474 475 476
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

/*
 * When we mask an IO APIC routing entry, we need to write the low
 * word first, in order to set the mask bit before we change the
 * high bits!
 */
static void ioapic_mask_entry(int apic, int pin)
{
	unsigned long flags;
	union entry_union eu = { .entry.mask = 1 };

477 478 479 480 481 482
	spin_lock_irqsave(&ioapic_lock, flags);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

L
Linus Torvalds 已提交
483 484 485 486 487
/*
 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
 * shared ISA-space IRQs, so we have to support them. We are super
 * fast in the common case, and fast for shared ISA-space IRQs.
 */
488 489
static int
add_pin_to_irq_node_nopanic(struct irq_cfg *cfg, int node, int apic, int pin)
L
Linus Torvalds 已提交
490
{
491
	struct irq_pin_list **last, *entry;
492

493 494 495
	/* don't allow duplicates */
	last = &cfg->irq_2_pin;
	for_each_irq_pin(entry, cfg->irq_2_pin) {
496
		if (entry->apic == apic && entry->pin == pin)
497
			return 0;
498
		last = &entry->next;
L
Linus Torvalds 已提交
499
	}
500

501
	entry = get_one_free_irq_2_pin(node);
502
	if (!entry) {
503 504 505
		printk(KERN_ERR "can not alloc irq_pin_list (%d,%d,%d)\n",
				node, apic, pin);
		return -ENOMEM;
506
	}
L
Linus Torvalds 已提交
507 508
	entry->apic = apic;
	entry->pin = pin;
509

510
	*last = entry;
511 512 513 514 515 516 517
	return 0;
}

static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
{
	if (add_pin_to_irq_node_nopanic(cfg, node, apic, pin))
		panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
L
Linus Torvalds 已提交
518 519 520 521 522
}

/*
 * Reroute an IRQ to a different pin.
 */
523
static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
524 525
					   int oldapic, int oldpin,
					   int newapic, int newpin)
L
Linus Torvalds 已提交
526
{
527
	struct irq_pin_list *entry;
L
Linus Torvalds 已提交
528

529
	for_each_irq_pin(entry, cfg->irq_2_pin) {
L
Linus Torvalds 已提交
530 531 532
		if (entry->apic == oldapic && entry->pin == oldpin) {
			entry->apic = newapic;
			entry->pin = newpin;
533
			/* every one is different, right? */
534
			return;
535
		}
L
Linus Torvalds 已提交
536
	}
537

538 539
	/* old apic/pin didn't exist, so just add new ones */
	add_pin_to_irq_node(cfg, node, newapic, newpin);
L
Linus Torvalds 已提交
540 541
}

542 543 544
static void io_apic_modify_irq(struct irq_cfg *cfg,
			       int mask_and, int mask_or,
			       void (*final)(struct irq_pin_list *entry))
545 546 547
{
	int pin;
	struct irq_pin_list *entry;
548

549
	for_each_irq_pin(entry, cfg->irq_2_pin) {
550 551 552 553 554 555 556 557 558 559
		unsigned int reg;
		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin * 2);
		reg &= mask_and;
		reg |= mask_or;
		io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
		if (final)
			final(entry);
	}
}
560

Y
Yinghai Lu 已提交
561
static void __unmask_IO_APIC_irq(struct irq_cfg *cfg)
562
{
Y
Yinghai Lu 已提交
563
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
564
}
565

566
static void io_apic_sync(struct irq_pin_list *entry)
L
Linus Torvalds 已提交
567
{
568 569 570 571 572 573
	/*
	 * Synchronize the IO-APIC and the CPU by doing
	 * a dummy read from the IO-APIC
	 */
	struct io_apic __iomem *io_apic;
	io_apic = io_apic_base(entry->apic);
Y
Yinghai Lu 已提交
574
	readl(&io_apic->data);
L
Linus Torvalds 已提交
575 576
}

Y
Yinghai Lu 已提交
577
static void __mask_IO_APIC_irq(struct irq_cfg *cfg)
578
{
Y
Yinghai Lu 已提交
579
	io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
580
}
L
Linus Torvalds 已提交
581

Y
Yinghai Lu 已提交
582
static void __mask_and_edge_IO_APIC_irq(struct irq_cfg *cfg)
583
{
Y
Yinghai Lu 已提交
584
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_LEVEL_TRIGGER,
585 586
			IO_APIC_REDIR_MASKED, NULL);
}
L
Linus Torvalds 已提交
587

Y
Yinghai Lu 已提交
588
static void __unmask_and_level_IO_APIC_irq(struct irq_cfg *cfg)
589
{
Y
Yinghai Lu 已提交
590
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED,
591 592
			IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
}
593

Y
Yinghai Lu 已提交
594
static void mask_IO_APIC_irq_desc(struct irq_desc *desc)
L
Linus Torvalds 已提交
595
{
Y
Yinghai Lu 已提交
596
	struct irq_cfg *cfg = desc->chip_data;
L
Linus Torvalds 已提交
597 598
	unsigned long flags;

Y
Yinghai Lu 已提交
599 600
	BUG_ON(!cfg);

L
Linus Torvalds 已提交
601
	spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
602
	__mask_IO_APIC_irq(cfg);
L
Linus Torvalds 已提交
603 604 605
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

Y
Yinghai Lu 已提交
606
static void unmask_IO_APIC_irq_desc(struct irq_desc *desc)
L
Linus Torvalds 已提交
607
{
Y
Yinghai Lu 已提交
608
	struct irq_cfg *cfg = desc->chip_data;
L
Linus Torvalds 已提交
609 610 611
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
612
	__unmask_IO_APIC_irq(cfg);
L
Linus Torvalds 已提交
613 614 615
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

Y
Yinghai Lu 已提交
616 617 618 619 620 621 622 623 624 625 626 627 628
static void mask_IO_APIC_irq(unsigned int irq)
{
	struct irq_desc *desc = irq_to_desc(irq);

	mask_IO_APIC_irq_desc(desc);
}
static void unmask_IO_APIC_irq(unsigned int irq)
{
	struct irq_desc *desc = irq_to_desc(irq);

	unmask_IO_APIC_irq_desc(desc);
}

L
Linus Torvalds 已提交
629 630 631
static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
{
	struct IO_APIC_route_entry entry;
632

L
Linus Torvalds 已提交
633
	/* Check delivery_mode to be sure we're not clearing an SMI pin */
634
	entry = ioapic_read_entry(apic, pin);
L
Linus Torvalds 已提交
635 636 637 638 639
	if (entry.delivery_mode == dest_SMI)
		return;
	/*
	 * Disable it in the IO-APIC irq-routing table:
	 */
640
	ioapic_mask_entry(apic, pin);
L
Linus Torvalds 已提交
641 642
}

643
static void clear_IO_APIC (void)
L
Linus Torvalds 已提交
644 645 646 647 648 649 650 651
{
	int apic, pin;

	for (apic = 0; apic < nr_ioapics; apic++)
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
			clear_IO_APIC_pin(apic, pin);
}

652
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
653 654 655 656 657 658
/*
 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
 * specific CPU-side IRQs.
 */

#define MAX_PIRQS 8
Y
Yinghai Lu 已提交
659 660 661
static int pirq_entries[MAX_PIRQS] = {
	[0 ... MAX_PIRQS - 1] = -1
};
L
Linus Torvalds 已提交
662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687

static int __init ioapic_pirq_setup(char *str)
{
	int i, max;
	int ints[MAX_PIRQS+1];

	get_options(str, ARRAY_SIZE(ints), ints);

	apic_printk(APIC_VERBOSE, KERN_INFO
			"PIRQ redirection, working around broken MP-BIOS.\n");
	max = MAX_PIRQS;
	if (ints[0] < MAX_PIRQS)
		max = ints[0];

	for (i = 0; i < max; i++) {
		apic_printk(APIC_VERBOSE, KERN_DEBUG
				"... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
		/*
		 * PIRQs are mapped upside down, usually.
		 */
		pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
	}
	return 1;
}

__setup("pirq=", ioapic_pirq_setup);
688 689
#endif /* CONFIG_X86_32 */

690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716
struct IO_APIC_route_entry **alloc_ioapic_entries(void)
{
	int apic;
	struct IO_APIC_route_entry **ioapic_entries;

	ioapic_entries = kzalloc(sizeof(*ioapic_entries) * nr_ioapics,
				GFP_ATOMIC);
	if (!ioapic_entries)
		return 0;

	for (apic = 0; apic < nr_ioapics; apic++) {
		ioapic_entries[apic] =
			kzalloc(sizeof(struct IO_APIC_route_entry) *
				nr_ioapic_registers[apic], GFP_ATOMIC);
		if (!ioapic_entries[apic])
			goto nomem;
	}

	return ioapic_entries;

nomem:
	while (--apic >= 0)
		kfree(ioapic_entries[apic]);
	kfree(ioapic_entries);

	return 0;
}
717 718

/*
719
 * Saves all the IO-APIC RTE's
720
 */
721
int save_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
722 723 724
{
	int apic, pin;

725 726
	if (!ioapic_entries)
		return -ENOMEM;
727 728

	for (apic = 0; apic < nr_ioapics; apic++) {
729 730
		if (!ioapic_entries[apic])
			return -ENOMEM;
731

732
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
733
			ioapic_entries[apic][pin] =
734
				ioapic_read_entry(apic, pin);
735
	}
736

737 738 739
	return 0;
}

740 741 742 743
/*
 * Mask all IO APIC entries.
 */
void mask_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
744 745 746
{
	int apic, pin;

747 748 749
	if (!ioapic_entries)
		return;

750
	for (apic = 0; apic < nr_ioapics; apic++) {
751
		if (!ioapic_entries[apic])
752
			break;
753

754 755 756
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
			struct IO_APIC_route_entry entry;

757
			entry = ioapic_entries[apic][pin];
758 759 760 761 762 763 764 765
			if (!entry.mask) {
				entry.mask = 1;
				ioapic_write_entry(apic, pin, entry);
			}
		}
	}
}

766 767 768 769
/*
 * Restore IO APIC entries which was saved in ioapic_entries.
 */
int restore_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
770 771 772
{
	int apic, pin;

773 774 775
	if (!ioapic_entries)
		return -ENOMEM;

776
	for (apic = 0; apic < nr_ioapics; apic++) {
777 778 779
		if (!ioapic_entries[apic])
			return -ENOMEM;

780 781
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
			ioapic_write_entry(apic, pin,
782
					ioapic_entries[apic][pin]);
783
	}
784
	return 0;
785 786
}

787 788 789 790 791 792 793 794
void free_ioapic_entries(struct IO_APIC_route_entry **ioapic_entries)
{
	int apic;

	for (apic = 0; apic < nr_ioapics; apic++)
		kfree(ioapic_entries[apic]);

	kfree(ioapic_entries);
795
}
L
Linus Torvalds 已提交
796 797 798 799 800 801 802 803 804

/*
 * Find the IRQ entry number of a certain pin.
 */
static int find_irq_entry(int apic, int pin, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++)
805 806 807 808
		if (mp_irqs[i].irqtype == type &&
		    (mp_irqs[i].dstapic == mp_ioapics[apic].apicid ||
		     mp_irqs[i].dstapic == MP_APIC_ALL) &&
		    mp_irqs[i].dstirq == pin)
L
Linus Torvalds 已提交
809 810 811 812 813 814 815 816
			return i;

	return -1;
}

/*
 * Find the pin to which IRQ[irq] (ISA) is connected
 */
817
static int __init find_isa_irq_pin(int irq, int type)
L
Linus Torvalds 已提交
818 819 820 821
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
822
		int lbus = mp_irqs[i].srcbus;
L
Linus Torvalds 已提交
823

A
Alexey Starikovskiy 已提交
824
		if (test_bit(lbus, mp_bus_not_pci) &&
825 826
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
L
Linus Torvalds 已提交
827

828
			return mp_irqs[i].dstirq;
L
Linus Torvalds 已提交
829 830 831 832
	}
	return -1;
}

833 834 835 836 837
static int __init find_isa_irq_apic(int irq, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
838
		int lbus = mp_irqs[i].srcbus;
839

A
Alexey Starikovskiy 已提交
840
		if (test_bit(lbus, mp_bus_not_pci) &&
841 842
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
843 844 845 846
			break;
	}
	if (i < mp_irq_entries) {
		int apic;
847
		for(apic = 0; apic < nr_ioapics; apic++) {
848
			if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic)
849 850 851 852 853 854 855
				return apic;
		}
	}

	return -1;
}

856
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
L
Linus Torvalds 已提交
857 858 859 860 861
/*
 * EISA Edge/Level control register, ELCR
 */
static int EISA_ELCR(unsigned int irq)
{
862
	if (irq < nr_legacy_irqs) {
L
Linus Torvalds 已提交
863 864 865 866 867 868 869
		unsigned int port = 0x4d0 + (irq >> 3);
		return (inb(port) >> (irq & 7)) & 1;
	}
	apic_printk(APIC_VERBOSE, KERN_INFO
			"Broken MPtable reports ISA irq %d\n", irq);
	return 0;
}
870

871
#endif
L
Linus Torvalds 已提交
872

A
Alexey Starikovskiy 已提交
873 874 875 876 877 878
/* ISA interrupts are always polarity zero edge triggered,
 * when listed as conforming in the MP table. */

#define default_ISA_trigger(idx)	(0)
#define default_ISA_polarity(idx)	(0)

L
Linus Torvalds 已提交
879 880 881 882 883
/* EISA interrupts are always polarity zero and can be edge or level
 * trigger depending on the ELCR value.  If an interrupt is listed as
 * EISA conforming in the MP table, that means its trigger type must
 * be read in from the ELCR */

884
#define default_EISA_trigger(idx)	(EISA_ELCR(mp_irqs[idx].srcbusirq))
A
Alexey Starikovskiy 已提交
885
#define default_EISA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
886 887 888 889 890 891 892 893 894 895 896

/* PCI interrupts are always polarity one level triggered,
 * when listed as conforming in the MP table. */

#define default_PCI_trigger(idx)	(1)
#define default_PCI_polarity(idx)	(1)

/* MCA interrupts are always polarity zero level triggered,
 * when listed as conforming in the MP table. */

#define default_MCA_trigger(idx)	(1)
A
Alexey Starikovskiy 已提交
897
#define default_MCA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
898

899
static int MPBIOS_polarity(int idx)
L
Linus Torvalds 已提交
900
{
901
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
902 903 904 905 906
	int polarity;

	/*
	 * Determine IRQ line polarity (high active or low active):
	 */
907
	switch (mp_irqs[idx].irqflag & 3)
908
	{
909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936
		case 0: /* conforms, ie. bus-type dependent polarity */
			if (test_bit(bus, mp_bus_not_pci))
				polarity = default_ISA_polarity(idx);
			else
				polarity = default_PCI_polarity(idx);
			break;
		case 1: /* high active */
		{
			polarity = 0;
			break;
		}
		case 2: /* reserved */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
		case 3: /* low active */
		{
			polarity = 1;
			break;
		}
		default: /* invalid */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
L
Linus Torvalds 已提交
937 938 939 940 941 942
	}
	return polarity;
}

static int MPBIOS_trigger(int idx)
{
943
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
944 945 946 947 948
	int trigger;

	/*
	 * Determine IRQ trigger mode (edge or level sensitive):
	 */
949
	switch ((mp_irqs[idx].irqflag>>2) & 3)
L
Linus Torvalds 已提交
950
	{
951 952 953 954 955
		case 0: /* conforms, ie. bus-type dependent */
			if (test_bit(bus, mp_bus_not_pci))
				trigger = default_ISA_trigger(idx);
			else
				trigger = default_PCI_trigger(idx);
956
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985
			switch (mp_bus_id_to_type[bus]) {
				case MP_BUS_ISA: /* ISA pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_EISA: /* EISA pin */
				{
					trigger = default_EISA_trigger(idx);
					break;
				}
				case MP_BUS_PCI: /* PCI pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_MCA: /* MCA pin */
				{
					trigger = default_MCA_trigger(idx);
					break;
				}
				default:
				{
					printk(KERN_WARNING "broken BIOS!!\n");
					trigger = 1;
					break;
				}
			}
#endif
L
Linus Torvalds 已提交
986
			break;
987
		case 1: /* edge */
L
Linus Torvalds 已提交
988
		{
989
			trigger = 0;
L
Linus Torvalds 已提交
990 991
			break;
		}
992
		case 2: /* reserved */
L
Linus Torvalds 已提交
993
		{
994 995
			printk(KERN_WARNING "broken BIOS!!\n");
			trigger = 1;
L
Linus Torvalds 已提交
996 997
			break;
		}
998
		case 3: /* level */
L
Linus Torvalds 已提交
999
		{
1000
			trigger = 1;
L
Linus Torvalds 已提交
1001 1002
			break;
		}
1003
		default: /* invalid */
L
Linus Torvalds 已提交
1004 1005
		{
			printk(KERN_WARNING "broken BIOS!!\n");
1006
			trigger = 0;
L
Linus Torvalds 已提交
1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022
			break;
		}
	}
	return trigger;
}

static inline int irq_polarity(int idx)
{
	return MPBIOS_polarity(idx);
}

static inline int irq_trigger(int idx)
{
	return MPBIOS_trigger(idx);
}

Y
Yinghai Lu 已提交
1023
int (*ioapic_renumber_irq)(int ioapic, int irq);
L
Linus Torvalds 已提交
1024 1025 1026
static int pin_2_irq(int idx, int apic, int pin)
{
	int irq, i;
1027
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
1028 1029 1030 1031

	/*
	 * Debugging check, we are in big trouble if this message pops up!
	 */
1032
	if (mp_irqs[idx].dstirq != pin)
L
Linus Torvalds 已提交
1033 1034
		printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");

1035
	if (test_bit(bus, mp_bus_not_pci)) {
1036
		irq = mp_irqs[idx].srcbusirq;
1037
	} else {
A
Alexey Starikovskiy 已提交
1038 1039 1040 1041 1042 1043 1044
		/*
		 * PCI IRQs are mapped in order
		 */
		i = irq = 0;
		while (i < apic)
			irq += nr_ioapic_registers[i++];
		irq += pin;
T
Thomas Gleixner 已提交
1045
		/*
1046 1047
                 * For MPS mode, so far only needed by ES7000 platform
                 */
T
Thomas Gleixner 已提交
1048 1049
		if (ioapic_renumber_irq)
			irq = ioapic_renumber_irq(apic, irq);
L
Linus Torvalds 已提交
1050 1051
	}

1052
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068
	/*
	 * PCI IRQ command line redirection. Yes, limits are hardcoded.
	 */
	if ((pin >= 16) && (pin <= 23)) {
		if (pirq_entries[pin-16] != -1) {
			if (!pirq_entries[pin-16]) {
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"disabling PIRQ%d\n", pin-16);
			} else {
				irq = pirq_entries[pin-16];
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"using PIRQ%d -> IRQ %d\n",
						pin-16, irq);
			}
		}
	}
1069 1070
#endif

L
Linus Torvalds 已提交
1071 1072 1073
	return irq;
}

1074 1075 1076 1077 1078
/*
 * Find a specific PCI IRQ entry.
 * Not an __init, possibly needed by modules
 */
int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
1079
				struct io_apic_irq_attr *irq_attr)
1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108
{
	int apic, i, best_guess = -1;

	apic_printk(APIC_DEBUG,
		    "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
		    bus, slot, pin);
	if (test_bit(bus, mp_bus_not_pci)) {
		apic_printk(APIC_VERBOSE,
			    "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
		return -1;
	}
	for (i = 0; i < mp_irq_entries; i++) {
		int lbus = mp_irqs[i].srcbus;

		for (apic = 0; apic < nr_ioapics; apic++)
			if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic ||
			    mp_irqs[i].dstapic == MP_APIC_ALL)
				break;

		if (!test_bit(lbus, mp_bus_not_pci) &&
		    !mp_irqs[i].irqtype &&
		    (bus == lbus) &&
		    (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
			int irq = pin_2_irq(i, apic, mp_irqs[i].dstirq);

			if (!(apic || IO_APIC_IRQ(irq)))
				continue;

			if (pin == (mp_irqs[i].srcbusirq & 3)) {
1109 1110 1111 1112
				set_io_apic_irq_attr(irq_attr, apic,
						     mp_irqs[i].dstirq,
						     irq_trigger(i),
						     irq_polarity(i));
1113 1114 1115 1116 1117 1118 1119
				return irq;
			}
			/*
			 * Use the first all-but-pin matching entry as a
			 * best-guess fuzzy result for broken mptables.
			 */
			if (best_guess < 0) {
1120 1121 1122 1123
				set_io_apic_irq_attr(irq_attr, apic,
						     mp_irqs[i].dstirq,
						     irq_trigger(i),
						     irq_polarity(i));
1124 1125 1126 1127 1128 1129 1130 1131
				best_guess = irq;
			}
		}
	}
	return best_guess;
}
EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);

1132 1133 1134 1135 1136 1137 1138
void lock_vector_lock(void)
{
	/* Used to the online set of cpus does not change
	 * during assign_irq_vector.
	 */
	spin_lock(&vector_lock);
}
L
Linus Torvalds 已提交
1139

1140
void unlock_vector_lock(void)
L
Linus Torvalds 已提交
1141
{
1142 1143
	spin_unlock(&vector_lock);
}
L
Linus Torvalds 已提交
1144

1145 1146
static int
__assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1147
{
1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158
	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
1159 1160
	static int current_vector = FIRST_DEVICE_VECTOR, current_offset = 0;
	unsigned int old_vector;
1161 1162
	int cpu, err;
	cpumask_var_t tmp_mask;
1163

1164
	if (cfg->move_in_progress)
1165
		return -EBUSY;
1166

1167 1168
	if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
		return -ENOMEM;
1169

1170 1171
	old_vector = cfg->vector;
	if (old_vector) {
1172 1173 1174 1175
		cpumask_and(tmp_mask, mask, cpu_online_mask);
		cpumask_and(tmp_mask, cfg->domain, tmp_mask);
		if (!cpumask_empty(tmp_mask)) {
			free_cpumask_var(tmp_mask);
1176
			return 0;
1177
		}
1178
	}
1179

1180
	/* Only try and allocate irqs on cpus that are present */
1181 1182
	err = -ENOSPC;
	for_each_cpu_and(cpu, mask, cpu_online_mask) {
1183 1184
		int new_cpu;
		int vector, offset;
1185

1186
		apic->vector_allocation_domain(cpu, tmp_mask);
1187

1188 1189
		vector = current_vector;
		offset = current_offset;
1190
next:
1191 1192
		vector += 8;
		if (vector >= first_system_vector) {
1193
			/* If out of vectors on large boxen, must share them. */
1194 1195 1196 1197 1198
			offset = (offset + 1) % 8;
			vector = FIRST_DEVICE_VECTOR + offset;
		}
		if (unlikely(current_vector == vector))
			continue;
1199 1200

		if (test_bit(vector, used_vectors))
1201
			goto next;
1202

1203
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1204 1205 1206 1207 1208 1209 1210
			if (per_cpu(vector_irq, new_cpu)[vector] != -1)
				goto next;
		/* Found one! */
		current_vector = vector;
		current_offset = offset;
		if (old_vector) {
			cfg->move_in_progress = 1;
1211
			cpumask_copy(cfg->old_domain, cfg->domain);
1212
		}
1213
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1214 1215
			per_cpu(vector_irq, new_cpu)[vector] = irq;
		cfg->vector = vector;
1216 1217 1218
		cpumask_copy(cfg->domain, tmp_mask);
		err = 0;
		break;
1219
	}
1220 1221
	free_cpumask_var(tmp_mask);
	return err;
1222 1223
}

1224
int assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1225 1226
{
	int err;
1227 1228 1229
	unsigned long flags;

	spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
1230
	err = __assign_irq_vector(irq, cfg, mask);
1231
	spin_unlock_irqrestore(&vector_lock, flags);
1232 1233 1234
	return err;
}

Y
Yinghai Lu 已提交
1235
static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
1236 1237 1238 1239 1240 1241
{
	int cpu, vector;

	BUG_ON(!cfg->vector);

	vector = cfg->vector;
1242
	for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
1243 1244 1245
		per_cpu(vector_irq, cpu)[vector] = -1;

	cfg->vector = 0;
1246
	cpumask_clear(cfg->domain);
1247 1248 1249

	if (likely(!cfg->move_in_progress))
		return;
1250
	for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
1251 1252 1253 1254 1255 1256 1257 1258 1259
		for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
								vector++) {
			if (per_cpu(vector_irq, cpu)[vector] != irq)
				continue;
			per_cpu(vector_irq, cpu)[vector] = -1;
			break;
		}
	}
	cfg->move_in_progress = 0;
1260 1261 1262 1263 1264 1265 1266 1267
}

void __setup_vector_irq(int cpu)
{
	/* Initialize vector_irq on a new cpu */
	/* This function must be called with vector_lock held */
	int irq, vector;
	struct irq_cfg *cfg;
1268
	struct irq_desc *desc;
1269 1270

	/* Mark the inuse vectors */
1271 1272
	for_each_irq_desc(irq, desc) {
		cfg = desc->chip_data;
1273
		if (!cpumask_test_cpu(cpu, cfg->domain))
1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284
			continue;
		vector = cfg->vector;
		per_cpu(vector_irq, cpu)[vector] = irq;
	}
	/* Mark the free vectors */
	for (vector = 0; vector < NR_VECTORS; ++vector) {
		irq = per_cpu(vector_irq, cpu)[vector];
		if (irq < 0)
			continue;

		cfg = irq_cfg(irq);
1285
		if (!cpumask_test_cpu(cpu, cfg->domain))
1286
			per_cpu(vector_irq, cpu)[vector] = -1;
1287
	}
L
Linus Torvalds 已提交
1288
}
1289

1290
static struct irq_chip ioapic_chip;
1291
static struct irq_chip ir_ioapic_chip;
L
Linus Torvalds 已提交
1292

1293 1294 1295
#define IOAPIC_AUTO     -1
#define IOAPIC_EDGE     0
#define IOAPIC_LEVEL    1
L
Linus Torvalds 已提交
1296

1297
#ifdef CONFIG_X86_32
1298 1299
static inline int IO_APIC_irq_trigger(int irq)
{
T
Thomas Gleixner 已提交
1300
	int apic, idx, pin;
1301

T
Thomas Gleixner 已提交
1302 1303 1304 1305 1306 1307 1308 1309
	for (apic = 0; apic < nr_ioapics; apic++) {
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
			idx = find_irq_entry(apic, pin, mp_INT);
			if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
				return irq_trigger(idx);
		}
	}
	/*
1310 1311
         * nonexistent IRQs are edge default
         */
T
Thomas Gleixner 已提交
1312
	return 0;
1313
}
1314 1315 1316
#else
static inline int IO_APIC_irq_trigger(int irq)
{
1317
	return 1;
1318 1319
}
#endif
1320

Y
Yinghai Lu 已提交
1321
static void ioapic_register_intr(int irq, struct irq_desc *desc, unsigned long trigger)
L
Linus Torvalds 已提交
1322
{
Y
Yinghai Lu 已提交
1323

1324
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1325
	    trigger == IOAPIC_LEVEL)
1326
		desc->status |= IRQ_LEVEL;
1327 1328 1329
	else
		desc->status &= ~IRQ_LEVEL;

1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340
	if (irq_remapped(irq)) {
		desc->status |= IRQ_MOVE_PCNTXT;
		if (trigger)
			set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
						      handle_fasteoi_irq,
						     "fasteoi");
		else
			set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
						      handle_edge_irq, "edge");
		return;
	}
1341

1342 1343
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
	    trigger == IOAPIC_LEVEL)
1344
		set_irq_chip_and_handler_name(irq, &ioapic_chip,
1345 1346
					      handle_fasteoi_irq,
					      "fasteoi");
1347
	else
1348
		set_irq_chip_and_handler_name(irq, &ioapic_chip,
1349
					      handle_edge_irq, "edge");
L
Linus Torvalds 已提交
1350 1351
}

1352 1353 1354
int setup_ioapic_entry(int apic_id, int irq,
		       struct IO_APIC_route_entry *entry,
		       unsigned int destination, int trigger,
1355
		       int polarity, int vector, int pin)
L
Linus Torvalds 已提交
1356
{
1357 1358 1359 1360 1361
	/*
	 * add it to the IO-APIC irq-routing table:
	 */
	memset(entry,0,sizeof(*entry));

1362
	if (intr_remapping_enabled) {
I
Ingo Molnar 已提交
1363
		struct intel_iommu *iommu = map_ioapic_to_ir(apic_id);
1364 1365 1366 1367 1368 1369
		struct irte irte;
		struct IR_IO_APIC_route_entry *ir_entry =
			(struct IR_IO_APIC_route_entry *) entry;
		int index;

		if (!iommu)
I
Ingo Molnar 已提交
1370
			panic("No mapping iommu for ioapic %d\n", apic_id);
1371 1372 1373

		index = alloc_irte(iommu, irq, 1);
		if (index < 0)
I
Ingo Molnar 已提交
1374
			panic("Failed to allocate IRTE for ioapic %d\n", apic_id);
1375 1376 1377 1378

		memset(&irte, 0, sizeof(irte));

		irte.present = 1;
1379
		irte.dst_mode = apic->irq_dest_mode;
1380 1381 1382 1383 1384 1385 1386 1387
		/*
		 * Trigger mode in the IRTE will always be edge, and the
		 * actual level or edge trigger will be setup in the IO-APIC
		 * RTE. This will help simplify level triggered irq migration.
		 * For more details, see the comments above explainig IO-APIC
		 * irq migration in the presence of interrupt-remapping.
		 */
		irte.trigger_mode = 0;
1388
		irte.dlvry_mode = apic->irq_delivery_mode;
1389 1390 1391
		irte.vector = vector;
		irte.dest_id = IRTE_DEST(destination);

1392 1393 1394
		/* Set source-id of interrupt request */
		set_ioapic_sid(&irte, apic_id);

1395 1396 1397 1398 1399 1400
		modify_irte(irq, &irte);

		ir_entry->index2 = (index >> 15) & 0x1;
		ir_entry->zero = 0;
		ir_entry->format = 1;
		ir_entry->index = (index & 0x7fff);
1401 1402 1403 1404 1405
		/*
		 * IO-APIC RTE will be configured with virtual vector.
		 * irq handler will do the explicit EOI to the io-apic.
		 */
		ir_entry->vector = pin;
1406
	} else {
1407 1408
		entry->delivery_mode = apic->irq_delivery_mode;
		entry->dest_mode = apic->irq_dest_mode;
1409
		entry->dest = destination;
1410
		entry->vector = vector;
1411
	}
1412

1413
	entry->mask = 0;				/* enable IRQ */
1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424
	entry->trigger = trigger;
	entry->polarity = polarity;

	/* Mask level triggered irqs.
	 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
	 */
	if (trigger)
		entry->mask = 1;
	return 0;
}

I
Ingo Molnar 已提交
1425
static void setup_IO_APIC_irq(int apic_id, int pin, unsigned int irq, struct irq_desc *desc,
1426
			      int trigger, int polarity)
1427 1428
{
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
1429
	struct IO_APIC_route_entry entry;
1430
	unsigned int dest;
1431 1432 1433 1434

	if (!IO_APIC_IRQ(irq))
		return;

Y
Yinghai Lu 已提交
1435
	cfg = desc->chip_data;
1436

1437
	if (assign_irq_vector(irq, cfg, apic->target_cpus()))
1438 1439
		return;

1440
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
1441 1442 1443 1444

	apic_printk(APIC_VERBOSE,KERN_DEBUG
		    "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
		    "IRQ %d Mode:%i Active:%i)\n",
I
Ingo Molnar 已提交
1445
		    apic_id, mp_ioapics[apic_id].apicid, pin, cfg->vector,
1446 1447 1448
		    irq, trigger, polarity);


I
Ingo Molnar 已提交
1449
	if (setup_ioapic_entry(mp_ioapics[apic_id].apicid, irq, &entry,
1450
			       dest, trigger, polarity, cfg->vector, pin)) {
1451
		printk("Failed to setup ioapic entry for ioapic  %d, pin %d\n",
I
Ingo Molnar 已提交
1452
		       mp_ioapics[apic_id].apicid, pin);
Y
Yinghai Lu 已提交
1453
		__clear_irq_vector(irq, cfg);
1454 1455 1456
		return;
	}

Y
Yinghai Lu 已提交
1457
	ioapic_register_intr(irq, desc, trigger);
1458
	if (irq < nr_legacy_irqs)
1459 1460
		disable_8259A_irq(irq);

I
Ingo Molnar 已提交
1461
	ioapic_write_entry(apic_id, pin, entry);
1462 1463
}

1464 1465 1466 1467
static struct {
	DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
} mp_ioapic_routing[MAX_IO_APICS];

1468 1469
static void __init setup_IO_APIC_irqs(void)
{
1470
	int apic_id = 0, pin, idx, irq;
1471
	int notcon = 0;
1472
	struct irq_desc *desc;
Y
Yinghai Lu 已提交
1473
	struct irq_cfg *cfg;
1474
	int node = cpu_to_node(boot_cpu_id);
L
Linus Torvalds 已提交
1475 1476 1477

	apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");

1478 1479 1480 1481 1482 1483 1484
#ifdef CONFIG_ACPI
	if (!acpi_disabled && acpi_ioapic) {
		apic_id = mp_find_ioapic(0);
		if (apic_id < 0)
			apic_id = 0;
	}
#endif
1485

1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503
	for (pin = 0; pin < nr_ioapic_registers[apic_id]; pin++) {
		idx = find_irq_entry(apic_id, pin, mp_INT);
		if (idx == -1) {
			if (!notcon) {
				notcon = 1;
				apic_printk(APIC_VERBOSE,
					KERN_DEBUG " %d-%d",
					mp_ioapics[apic_id].apicid, pin);
			} else
				apic_printk(APIC_VERBOSE, " %d-%d",
					mp_ioapics[apic_id].apicid, pin);
			continue;
		}
		if (notcon) {
			apic_printk(APIC_VERBOSE,
				" (apicid-pin) not connected\n");
			notcon = 0;
		}
1504

1505
		irq = pin_2_irq(idx, apic_id, pin);
1506

1507 1508 1509 1510 1511 1512 1513
		/*
		 * Skip the timer IRQ if there's a quirk handler
		 * installed and if it returns 1:
		 */
		if (apic->multi_timer_check &&
				apic->multi_timer_check(apic_id, irq))
			continue;
1514

1515 1516 1517 1518
		desc = irq_to_desc_alloc_node(irq, node);
		if (!desc) {
			printk(KERN_INFO "can not get irq_desc for %d\n", irq);
			continue;
1519
		}
1520 1521
		cfg = desc->chip_data;
		add_pin_to_irq_node(cfg, node, apic_id, pin);
1522 1523 1524 1525
		/*
		 * don't mark it in pin_programmed, so later acpi could
		 * set it correctly when irq < 16
		 */
1526 1527
		setup_IO_APIC_irq(apic_id, pin, irq, desc,
				irq_trigger(idx), irq_polarity(idx));
L
Linus Torvalds 已提交
1528 1529
	}

1530 1531
	if (notcon)
		apic_printk(APIC_VERBOSE,
1532
			" (apicid-pin) not connected\n");
L
Linus Torvalds 已提交
1533 1534 1535
}

/*
1536
 * Set up the timer pin, possibly with the 8259A-master behind.
L
Linus Torvalds 已提交
1537
 */
I
Ingo Molnar 已提交
1538
static void __init setup_timer_IRQ0_pin(unsigned int apic_id, unsigned int pin,
1539
					int vector)
L
Linus Torvalds 已提交
1540 1541 1542
{
	struct IO_APIC_route_entry entry;

1543 1544 1545
	if (intr_remapping_enabled)
		return;

1546
	memset(&entry, 0, sizeof(entry));
L
Linus Torvalds 已提交
1547 1548 1549 1550 1551

	/*
	 * We use logical delivery to get the timer IRQ
	 * to the first CPU.
	 */
1552
	entry.dest_mode = apic->irq_dest_mode;
Y
Yinghai Lu 已提交
1553
	entry.mask = 0;			/* don't mask IRQ for edge */
1554
	entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
1555
	entry.delivery_mode = apic->irq_delivery_mode;
L
Linus Torvalds 已提交
1556 1557 1558 1559 1560 1561
	entry.polarity = 0;
	entry.trigger = 0;
	entry.vector = vector;

	/*
	 * The timer IRQ doesn't have to know that behind the
1562
	 * scene we may have a 8259A-master in AEOI mode ...
L
Linus Torvalds 已提交
1563
	 */
1564
	set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
L
Linus Torvalds 已提交
1565 1566 1567 1568

	/*
	 * Add it to the IO-APIC irq-routing table:
	 */
I
Ingo Molnar 已提交
1569
	ioapic_write_entry(apic_id, pin, entry);
L
Linus Torvalds 已提交
1570 1571
}

1572 1573

__apicdebuginit(void) print_IO_APIC(void)
L
Linus Torvalds 已提交
1574 1575 1576 1577 1578 1579 1580
{
	int apic, i;
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;
	union IO_APIC_reg_03 reg_03;
	unsigned long flags;
1581
	struct irq_cfg *cfg;
1582
	struct irq_desc *desc;
1583
	unsigned int irq;
L
Linus Torvalds 已提交
1584

1585
	printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
L
Linus Torvalds 已提交
1586 1587
	for (i = 0; i < nr_ioapics; i++)
		printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1588
		       mp_ioapics[i].apicid, nr_ioapic_registers[i]);
L
Linus Torvalds 已提交
1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602

	/*
	 * We are a bit conservative about what we expect.  We have to
	 * know about every hardware change ASAP.
	 */
	printk(KERN_INFO "testing the IO APIC.......................\n");

	for (apic = 0; apic < nr_ioapics; apic++) {

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(apic, 0);
	reg_01.raw = io_apic_read(apic, 1);
	if (reg_01.bits.version >= 0x10)
		reg_02.raw = io_apic_read(apic, 2);
T
Thomas Gleixner 已提交
1603 1604
	if (reg_01.bits.version >= 0x20)
		reg_03.raw = io_apic_read(apic, 3);
L
Linus Torvalds 已提交
1605 1606
	spin_unlock_irqrestore(&ioapic_lock, flags);

1607
	printk("\n");
1608
	printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].apicid);
L
Linus Torvalds 已提交
1609 1610 1611 1612 1613
	printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
	printk(KERN_DEBUG ".......    : physical APIC id: %02X\n", reg_00.bits.ID);
	printk(KERN_DEBUG ".......    : Delivery Type: %X\n", reg_00.bits.delivery_type);
	printk(KERN_DEBUG ".......    : LTS          : %X\n", reg_00.bits.LTS);

1614
	printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
L
Linus Torvalds 已提交
1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642
	printk(KERN_DEBUG ".......     : max redirection entries: %04X\n", reg_01.bits.entries);

	printk(KERN_DEBUG ".......     : PRQ implemented: %X\n", reg_01.bits.PRQ);
	printk(KERN_DEBUG ".......     : IO APIC version: %04X\n", reg_01.bits.version);

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
	 * but the value of reg_02 is read as the previous read register
	 * value, so ignore it if reg_02 == reg_01.
	 */
	if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
		printk(KERN_DEBUG ".......     : arbitration: %02X\n", reg_02.bits.arbitration);
	}

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
	 * or reg_03, but the value of reg_0[23] is read as the previous read
	 * register value, so ignore it if reg_03 == reg_0[12].
	 */
	if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
	    reg_03.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
		printk(KERN_DEBUG ".......     : Boot DT    : %X\n", reg_03.bits.boot_DT);
	}

	printk(KERN_DEBUG ".... IRQ redirection table:\n");

1643 1644
	printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
			  " Stat Dmod Deli Vect:   \n");
L
Linus Torvalds 已提交
1645 1646 1647 1648

	for (i = 0; i <= reg_01.bits.entries; i++) {
		struct IO_APIC_route_entry entry;

1649
		entry = ioapic_read_entry(apic, i);
L
Linus Torvalds 已提交
1650

1651 1652 1653 1654
		printk(KERN_DEBUG " %02x %03X ",
			i,
			entry.dest
		);
L
Linus Torvalds 已提交
1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668

		printk("%1d    %1d    %1d   %1d   %1d    %1d    %1d    %02X\n",
			entry.mask,
			entry.trigger,
			entry.irr,
			entry.polarity,
			entry.delivery_status,
			entry.dest_mode,
			entry.delivery_mode,
			entry.vector
		);
	}
	}
	printk(KERN_DEBUG "IRQ to pin mappings:\n");
1669 1670 1671 1672 1673
	for_each_irq_desc(irq, desc) {
		struct irq_pin_list *entry;

		cfg = desc->chip_data;
		entry = cfg->irq_2_pin;
1674
		if (!entry)
L
Linus Torvalds 已提交
1675
			continue;
1676
		printk(KERN_DEBUG "IRQ%d ", irq);
1677
		for_each_irq_pin(entry, cfg->irq_2_pin)
L
Linus Torvalds 已提交
1678 1679 1680 1681 1682 1683 1684 1685 1686
			printk("-> %d:%d", entry->apic, entry->pin);
		printk("\n");
	}

	printk(KERN_INFO ".................................... done.\n");

	return;
}

1687
__apicdebuginit(void) print_APIC_field(int base)
L
Linus Torvalds 已提交
1688
{
1689
	int i;
L
Linus Torvalds 已提交
1690

1691 1692 1693 1694 1695 1696
	printk(KERN_DEBUG);

	for (i = 0; i < 8; i++)
		printk(KERN_CONT "%08x", apic_read(base + i*0x10));

	printk(KERN_CONT "\n");
L
Linus Torvalds 已提交
1697 1698
}

1699
__apicdebuginit(void) print_local_APIC(void *dummy)
L
Linus Torvalds 已提交
1700
{
1701
	unsigned int i, v, ver, maxlvt;
1702
	u64 icr;
L
Linus Torvalds 已提交
1703

1704
	printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
L
Linus Torvalds 已提交
1705
		smp_processor_id(), hard_smp_processor_id());
1706
	v = apic_read(APIC_ID);
1707
	printk(KERN_INFO "... APIC ID:      %08x (%01x)\n", v, read_apic_id());
L
Linus Torvalds 已提交
1708 1709 1710
	v = apic_read(APIC_LVR);
	printk(KERN_INFO "... APIC VERSION: %08x\n", v);
	ver = GET_APIC_VERSION(v);
1711
	maxlvt = lapic_get_maxlvt();
L
Linus Torvalds 已提交
1712 1713 1714 1715

	v = apic_read(APIC_TASKPRI);
	printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);

1716
	if (APIC_INTEGRATED(ver)) {                     /* !82489DX */
1717 1718 1719 1720 1721
		if (!APIC_XAPIC(ver)) {
			v = apic_read(APIC_ARBPRI);
			printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
			       v & APIC_ARBPRI_MASK);
		}
L
Linus Torvalds 已提交
1722 1723 1724 1725
		v = apic_read(APIC_PROCPRI);
		printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
	}

1726 1727 1728 1729 1730 1731 1732 1733 1734
	/*
	 * Remote read supported only in the 82489DX and local APIC for
	 * Pentium processors.
	 */
	if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
		v = apic_read(APIC_RRR);
		printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
	}

L
Linus Torvalds 已提交
1735 1736
	v = apic_read(APIC_LDR);
	printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
1737 1738 1739 1740
	if (!x2apic_enabled()) {
		v = apic_read(APIC_DFR);
		printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
	}
L
Linus Torvalds 已提交
1741 1742 1743 1744
	v = apic_read(APIC_SPIV);
	printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);

	printk(KERN_DEBUG "... APIC ISR field:\n");
1745
	print_APIC_field(APIC_ISR);
L
Linus Torvalds 已提交
1746
	printk(KERN_DEBUG "... APIC TMR field:\n");
1747
	print_APIC_field(APIC_TMR);
L
Linus Torvalds 已提交
1748
	printk(KERN_DEBUG "... APIC IRR field:\n");
1749
	print_APIC_field(APIC_IRR);
L
Linus Torvalds 已提交
1750

1751 1752
	if (APIC_INTEGRATED(ver)) {             /* !82489DX */
		if (maxlvt > 3)         /* Due to the Pentium erratum 3AP. */
L
Linus Torvalds 已提交
1753
			apic_write(APIC_ESR, 0);
1754

L
Linus Torvalds 已提交
1755 1756 1757 1758
		v = apic_read(APIC_ESR);
		printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
	}

1759
	icr = apic_icr_read();
1760 1761
	printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
	printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
L
Linus Torvalds 已提交
1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785

	v = apic_read(APIC_LVTT);
	printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);

	if (maxlvt > 3) {                       /* PC is LVT#4. */
		v = apic_read(APIC_LVTPC);
		printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
	}
	v = apic_read(APIC_LVT0);
	printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
	v = apic_read(APIC_LVT1);
	printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);

	if (maxlvt > 2) {			/* ERR is LVT#3. */
		v = apic_read(APIC_LVTERR);
		printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
	}

	v = apic_read(APIC_TMICT);
	printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
	v = apic_read(APIC_TMCCT);
	printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
	v = apic_read(APIC_TDCR);
	printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797

	if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
		v = apic_read(APIC_EFEAT);
		maxlvt = (v >> 16) & 0xff;
		printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
		v = apic_read(APIC_ECTRL);
		printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
		for (i = 0; i < maxlvt; i++) {
			v = apic_read(APIC_EILVTn(i));
			printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
		}
	}
L
Linus Torvalds 已提交
1798 1799 1800
	printk("\n");
}

1801
__apicdebuginit(void) print_local_APICs(int maxcpu)
L
Linus Torvalds 已提交
1802
{
1803 1804
	int cpu;

1805 1806 1807
	if (!maxcpu)
		return;

1808
	preempt_disable();
1809 1810 1811
	for_each_online_cpu(cpu) {
		if (cpu >= maxcpu)
			break;
1812
		smp_call_function_single(cpu, print_local_APIC, NULL, 1);
1813
	}
1814
	preempt_enable();
L
Linus Torvalds 已提交
1815 1816
}

1817
__apicdebuginit(void) print_PIC(void)
L
Linus Torvalds 已提交
1818 1819 1820 1821
{
	unsigned int v;
	unsigned long flags;

1822
	if (!nr_legacy_irqs)
L
Linus Torvalds 已提交
1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834
		return;

	printk(KERN_DEBUG "\nprinting PIC contents\n");

	spin_lock_irqsave(&i8259A_lock, flags);

	v = inb(0xa1) << 8 | inb(0x21);
	printk(KERN_DEBUG "... PIC  IMR: %04x\n", v);

	v = inb(0xa0) << 8 | inb(0x20);
	printk(KERN_DEBUG "... PIC  IRR: %04x\n", v);

1835 1836
	outb(0x0b,0xa0);
	outb(0x0b,0x20);
L
Linus Torvalds 已提交
1837
	v = inb(0xa0) << 8 | inb(0x20);
1838 1839
	outb(0x0a,0xa0);
	outb(0x0a,0x20);
L
Linus Torvalds 已提交
1840 1841 1842 1843 1844 1845 1846 1847 1848

	spin_unlock_irqrestore(&i8259A_lock, flags);

	printk(KERN_DEBUG "... PIC  ISR: %04x\n", v);

	v = inb(0x4d1) << 8 | inb(0x4d0);
	printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
}

1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866
static int __initdata show_lapic = 1;
static __init int setup_show_lapic(char *arg)
{
	int num = -1;

	if (strcmp(arg, "all") == 0) {
		show_lapic = CONFIG_NR_CPUS;
	} else {
		get_option(&arg, &num);
		if (num >= 0)
			show_lapic = num;
	}

	return 1;
}
__setup("show_lapic=", setup_show_lapic);

__apicdebuginit(int) print_ICs(void)
1867
{
1868 1869 1870
	if (apic_verbosity == APIC_QUIET)
		return 0;

1871
	print_PIC();
1872 1873

	/* don't print out if apic is not there */
1874
	if (!cpu_has_apic && !apic_from_smp_config())
1875 1876
		return 0;

1877
	print_local_APICs(show_lapic);
1878 1879 1880 1881 1882
	print_IO_APIC();

	return 0;
}

1883
fs_initcall(print_ICs);
1884

L
Linus Torvalds 已提交
1885

Y
Yinghai Lu 已提交
1886 1887 1888
/* Where if anywhere is the i8259 connect in external int mode */
static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };

1889
void __init enable_IO_APIC(void)
L
Linus Torvalds 已提交
1890 1891
{
	union IO_APIC_reg_01 reg_01;
1892
	int i8259_apic, i8259_pin;
1893
	int apic;
L
Linus Torvalds 已提交
1894 1895 1896 1897 1898
	unsigned long flags;

	/*
	 * The number of IO-APIC IRQ registers (== #pins):
	 */
1899
	for (apic = 0; apic < nr_ioapics; apic++) {
L
Linus Torvalds 已提交
1900
		spin_lock_irqsave(&ioapic_lock, flags);
1901
		reg_01.raw = io_apic_read(apic, 1);
L
Linus Torvalds 已提交
1902
		spin_unlock_irqrestore(&ioapic_lock, flags);
1903 1904
		nr_ioapic_registers[apic] = reg_01.bits.entries+1;
	}
1905 1906 1907 1908

	if (!nr_legacy_irqs)
		return;

1909
	for(apic = 0; apic < nr_ioapics; apic++) {
1910 1911
		int pin;
		/* See if any of the pins is in ExtINT mode */
1912
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
1913
			struct IO_APIC_route_entry entry;
1914
			entry = ioapic_read_entry(apic, pin);
1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944

			/* If the interrupt line is enabled and in ExtInt mode
			 * I have found the pin where the i8259 is connected.
			 */
			if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
				ioapic_i8259.apic = apic;
				ioapic_i8259.pin  = pin;
				goto found_i8259;
			}
		}
	}
 found_i8259:
	/* Look to see what if the MP table has reported the ExtINT */
	/* If we could not find the appropriate pin by looking at the ioapic
	 * the i8259 probably is not connected the ioapic but give the
	 * mptable a chance anyway.
	 */
	i8259_pin  = find_isa_irq_pin(0, mp_ExtINT);
	i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
	/* Trust the MP table if nothing is setup in the hardware */
	if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
		printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
		ioapic_i8259.pin  = i8259_pin;
		ioapic_i8259.apic = i8259_apic;
	}
	/* Complain if the MP table and the hardware disagree */
	if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
		(i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
	{
		printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
L
Linus Torvalds 已提交
1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962
	}

	/*
	 * Do not trust the IO-APIC being empty at bootup
	 */
	clear_IO_APIC();
}

/*
 * Not an __init, needed by the reboot code
 */
void disable_IO_APIC(void)
{
	/*
	 * Clear the IO-APIC before rebooting:
	 */
	clear_IO_APIC();

1963 1964 1965
	if (!nr_legacy_irqs)
		return;

1966
	/*
1967
	 * If the i8259 is routed through an IOAPIC
1968
	 * Put that IOAPIC in virtual wire mode
1969
	 * so legacy interrupts can be delivered.
1970 1971 1972 1973 1974
	 *
	 * With interrupt-remapping, for now we will use virtual wire A mode,
	 * as virtual wire B is little complex (need to configure both
	 * IOAPIC RTE aswell as interrupt-remapping table entry).
	 * As this gets called during crash dump, keep this simple for now.
1975
	 */
1976
	if (ioapic_i8259.pin != -1 && !intr_remapping_enabled) {
1977 1978 1979 1980 1981 1982 1983 1984 1985
		struct IO_APIC_route_entry entry;

		memset(&entry, 0, sizeof(entry));
		entry.mask            = 0; /* Enabled */
		entry.trigger         = 0; /* Edge */
		entry.irr             = 0;
		entry.polarity        = 0; /* High */
		entry.delivery_status = 0;
		entry.dest_mode       = 0; /* Physical */
1986
		entry.delivery_mode   = dest_ExtINT; /* ExtInt */
1987
		entry.vector          = 0;
1988
		entry.dest            = read_apic_id();
1989 1990 1991 1992

		/*
		 * Add it to the IO-APIC irq-routing table:
		 */
1993
		ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
1994
	}
1995

1996 1997 1998
	/*
	 * Use virtual wire A mode when interrupt remapping is enabled.
	 */
1999
	if (cpu_has_apic || apic_from_smp_config())
2000 2001
		disconnect_bsp_APIC(!intr_remapping_enabled &&
				ioapic_i8259.pin != -1);
L
Linus Torvalds 已提交
2002 2003
}

2004
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
2005 2006 2007 2008 2009 2010 2011
/*
 * function to set the IO-APIC physical IDs based on the
 * values stored in the MPC table.
 *
 * by Matt Domsch <Matt_Domsch@dell.com>  Tue Dec 21 12:25:05 CST 1999
 */

2012
void __init setup_ioapic_ids_from_mpc(void)
L
Linus Torvalds 已提交
2013 2014 2015
{
	union IO_APIC_reg_00 reg_00;
	physid_mask_t phys_id_present_map;
I
Ingo Molnar 已提交
2016
	int apic_id;
L
Linus Torvalds 已提交
2017 2018 2019 2020
	int i;
	unsigned char old_id;
	unsigned long flags;

2021
	if (acpi_ioapic)
2022
		return;
2023 2024 2025 2026
	/*
	 * Don't check I/O APIC IDs for xAPIC systems.  They have
	 * no meaning without the serial APIC bus.
	 */
2027 2028
	if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		|| APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
2029
		return;
L
Linus Torvalds 已提交
2030 2031 2032 2033
	/*
	 * This is broken; anything with a real cpu count has to
	 * circumvent this idiocy regardless.
	 */
2034
	apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
L
Linus Torvalds 已提交
2035 2036 2037 2038

	/*
	 * Set the IOAPIC ID to the value stored in the MPC table.
	 */
I
Ingo Molnar 已提交
2039
	for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
L
Linus Torvalds 已提交
2040 2041 2042

		/* Read the register 0 value */
		spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2043
		reg_00.raw = io_apic_read(apic_id, 0);
L
Linus Torvalds 已提交
2044
		spin_unlock_irqrestore(&ioapic_lock, flags);
2045

I
Ingo Molnar 已提交
2046
		old_id = mp_ioapics[apic_id].apicid;
L
Linus Torvalds 已提交
2047

I
Ingo Molnar 已提交
2048
		if (mp_ioapics[apic_id].apicid >= get_physical_broadcast()) {
L
Linus Torvalds 已提交
2049
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
I
Ingo Molnar 已提交
2050
				apic_id, mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2051 2052
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				reg_00.bits.ID);
I
Ingo Molnar 已提交
2053
			mp_ioapics[apic_id].apicid = reg_00.bits.ID;
L
Linus Torvalds 已提交
2054 2055 2056 2057 2058 2059 2060
		}

		/*
		 * Sanity check, is the ID really free? Every APIC in a
		 * system must have a unique ID or we get lots of nice
		 * 'stuck on smp_invalidate_needed IPI wait' messages.
		 */
2061
		if (apic->check_apicid_used(&phys_id_present_map,
I
Ingo Molnar 已提交
2062
					mp_ioapics[apic_id].apicid)) {
L
Linus Torvalds 已提交
2063
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
I
Ingo Molnar 已提交
2064
				apic_id, mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2065 2066 2067 2068 2069 2070 2071 2072
			for (i = 0; i < get_physical_broadcast(); i++)
				if (!physid_isset(i, phys_id_present_map))
					break;
			if (i >= get_physical_broadcast())
				panic("Max APIC ID exceeded!\n");
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				i);
			physid_set(i, phys_id_present_map);
I
Ingo Molnar 已提交
2073
			mp_ioapics[apic_id].apicid = i;
L
Linus Torvalds 已提交
2074 2075
		} else {
			physid_mask_t tmp;
2076
			apic->apicid_to_cpu_present(mp_ioapics[apic_id].apicid, &tmp);
L
Linus Torvalds 已提交
2077 2078
			apic_printk(APIC_VERBOSE, "Setting %d in the "
					"phys_id_present_map\n",
I
Ingo Molnar 已提交
2079
					mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2080 2081 2082 2083 2084 2085 2086 2087
			physids_or(phys_id_present_map, phys_id_present_map, tmp);
		}


		/*
		 * We need to adjust the IRQ routing table
		 * if the ID changed.
		 */
I
Ingo Molnar 已提交
2088
		if (old_id != mp_ioapics[apic_id].apicid)
L
Linus Torvalds 已提交
2089
			for (i = 0; i < mp_irq_entries; i++)
2090 2091
				if (mp_irqs[i].dstapic == old_id)
					mp_irqs[i].dstapic
I
Ingo Molnar 已提交
2092
						= mp_ioapics[apic_id].apicid;
L
Linus Torvalds 已提交
2093 2094 2095 2096

		/*
		 * Read the right value from the MPC table and
		 * write it into the ID register.
2097
		 */
L
Linus Torvalds 已提交
2098 2099
		apic_printk(APIC_VERBOSE, KERN_INFO
			"...changing IO-APIC physical APIC ID to %d ...",
I
Ingo Molnar 已提交
2100
			mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2101

I
Ingo Molnar 已提交
2102
		reg_00.bits.ID = mp_ioapics[apic_id].apicid;
L
Linus Torvalds 已提交
2103
		spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2104
		io_apic_write(apic_id, 0, reg_00.raw);
2105
		spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2106 2107 2108 2109 2110

		/*
		 * Sanity check
		 */
		spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2111
		reg_00.raw = io_apic_read(apic_id, 0);
L
Linus Torvalds 已提交
2112
		spin_unlock_irqrestore(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2113
		if (reg_00.bits.ID != mp_ioapics[apic_id].apicid)
L
Linus Torvalds 已提交
2114 2115 2116 2117 2118
			printk("could not set ID!\n");
		else
			apic_printk(APIC_VERBOSE, " ok.\n");
	}
}
2119
#endif
L
Linus Torvalds 已提交
2120

2121
int no_timer_check __initdata;
2122 2123 2124 2125 2126 2127 2128 2129

static int __init notimercheck(char *s)
{
	no_timer_check = 1;
	return 1;
}
__setup("no_timer_check", notimercheck);

L
Linus Torvalds 已提交
2130 2131 2132 2133 2134 2135 2136 2137
/*
 * There is a nasty bug in some older SMP boards, their mptable lies
 * about the timer IRQ. We do the following to work around the situation:
 *
 *	- timer IRQ defaults to IO-APIC IRQ
 *	- if this function detects that timer IRQs are defunct, then we fall
 *	  back to ISA timer IRQs
 */
2138
static int __init timer_irq_works(void)
L
Linus Torvalds 已提交
2139 2140
{
	unsigned long t1 = jiffies;
2141
	unsigned long flags;
L
Linus Torvalds 已提交
2142

2143 2144 2145
	if (no_timer_check)
		return 1;

2146
	local_save_flags(flags);
L
Linus Torvalds 已提交
2147 2148 2149
	local_irq_enable();
	/* Let ten ticks pass... */
	mdelay((10 * 1000) / HZ);
2150
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2151 2152 2153 2154 2155 2156 2157 2158

	/*
	 * Expect a few ticks at least, to be sure some possible
	 * glue logic does not lock up after one or two first
	 * ticks in a non-ExtINT mode.  Also the local APIC
	 * might have cached one ExtINT interrupt.  Finally, at
	 * least one tick may be lost due to delays.
	 */
2159 2160

	/* jiffies wrap? */
2161
	if (time_after(jiffies, t1 + 4))
L
Linus Torvalds 已提交
2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187
		return 1;
	return 0;
}

/*
 * In the SMP+IOAPIC case it might happen that there are an unspecified
 * number of pending IRQ events unhandled. These cases are very rare,
 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
 * better to do it this way as thus we do not have to be aware of
 * 'pending' interrupts in the IRQ path, except at this point.
 */
/*
 * Edge triggered needs to resend any interrupt
 * that was delayed but this is now handled in the device
 * independent code.
 */

/*
 * Starting up a edge-triggered IO-APIC interrupt is
 * nasty - we need to make sure that we get the edge.
 * If it is already asserted for some reason, we need
 * return 1 to indicate that is was pending.
 *
 * This is not complete - we should be able to fake
 * an edge even if it isn't on the 8259A...
 */
2188

2189
static unsigned int startup_ioapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2190 2191 2192
{
	int was_pending = 0;
	unsigned long flags;
2193
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
2194 2195

	spin_lock_irqsave(&ioapic_lock, flags);
2196
	if (irq < nr_legacy_irqs) {
L
Linus Torvalds 已提交
2197 2198 2199 2200
		disable_8259A_irq(irq);
		if (i8259A_irq_pending(irq))
			was_pending = 1;
	}
2201
	cfg = irq_cfg(irq);
Y
Yinghai Lu 已提交
2202
	__unmask_IO_APIC_irq(cfg);
L
Linus Torvalds 已提交
2203 2204 2205 2206 2207
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return was_pending;
}

2208
static int ioapic_retrigger_irq(unsigned int irq)
L
Linus Torvalds 已提交
2209
{
2210 2211 2212 2213 2214

	struct irq_cfg *cfg = irq_cfg(irq);
	unsigned long flags;

	spin_lock_irqsave(&vector_lock, flags);
2215
	apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
2216
	spin_unlock_irqrestore(&vector_lock, flags);
2217 2218 2219

	return 1;
}
2220

2221 2222 2223 2224 2225 2226 2227 2228
/*
 * Level and edge triggered IO-APIC interrupts need different handling,
 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
 * handled with the level-triggered descriptor, but that one has slightly
 * more overhead. Level-triggered interrupts cannot be handled with the
 * edge-triggered handler, without risking IRQ storms and other ugly
 * races.
 */
2229

2230
#ifdef CONFIG_SMP
2231
void send_cleanup_vector(struct irq_cfg *cfg)
2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246
{
	cpumask_var_t cleanup_mask;

	if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
		unsigned int i;
		for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
			apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
	} else {
		cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
		apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
		free_cpumask_var(cleanup_mask);
	}
	cfg->move_in_progress = 0;
}

2247
static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
2248 2249 2250 2251 2252
{
	int apic, pin;
	struct irq_pin_list *entry;
	u8 vector = cfg->vector;

2253
	for_each_irq_pin(entry, cfg->irq_2_pin) {
2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275
		unsigned int reg;

		apic = entry->apic;
		pin = entry->pin;
		/*
		 * With interrupt-remapping, destination information comes
		 * from interrupt-remapping table entry.
		 */
		if (!irq_remapped(irq))
			io_apic_write(apic, 0x11 + pin*2, dest);
		reg = io_apic_read(apic, 0x10 + pin*2);
		reg &= ~IO_APIC_REDIR_VECTOR_MASK;
		reg |= vector;
		io_apic_modify(apic, 0x10 + pin*2, reg);
	}
}

/*
 * Either sets desc->affinity to a valid value, and returns
 * ->cpu_mask_to_apicid of that, or returns BAD_APICID and
 * leaves desc->affinity untouched.
 */
2276
unsigned int
2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294
set_desc_affinity(struct irq_desc *desc, const struct cpumask *mask)
{
	struct irq_cfg *cfg;
	unsigned int irq;

	if (!cpumask_intersects(mask, cpu_online_mask))
		return BAD_APICID;

	irq = desc->irq;
	cfg = desc->chip_data;
	if (assign_irq_vector(irq, cfg, mask))
		return BAD_APICID;

	cpumask_copy(desc->affinity, mask);

	return apic->cpu_mask_to_apicid_and(desc->affinity, cfg->domain);
}

2295
static int
2296 2297 2298 2299 2300 2301
set_ioapic_affinity_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
{
	struct irq_cfg *cfg;
	unsigned long flags;
	unsigned int dest;
	unsigned int irq;
2302
	int ret = -1;
2303 2304 2305 2306 2307 2308 2309 2310 2311 2312

	irq = desc->irq;
	cfg = desc->chip_data;

	spin_lock_irqsave(&ioapic_lock, flags);
	dest = set_desc_affinity(desc, mask);
	if (dest != BAD_APICID) {
		/* Only the high 8 bits are valid. */
		dest = SET_APIC_LOGICAL_ID(dest);
		__target_IO_APIC_irq(irq, dest, cfg);
2313
		ret = 0;
2314 2315
	}
	spin_unlock_irqrestore(&ioapic_lock, flags);
2316 2317

	return ret;
2318 2319
}

2320
static int
2321 2322 2323 2324 2325 2326
set_ioapic_affinity_irq(unsigned int irq, const struct cpumask *mask)
{
	struct irq_desc *desc;

	desc = irq_to_desc(irq);

2327
	return set_ioapic_affinity_irq_desc(desc, mask);
2328
}
2329

2330
#ifdef CONFIG_INTR_REMAP
2331

2332 2333 2334
/*
 * Migrate the IO-APIC irq in the presence of intr-remapping.
 *
2335 2336
 * For both level and edge triggered, irq migration is a simple atomic
 * update(of vector and cpu destination) of IRTE and flush the hardware cache.
2337
 *
2338 2339 2340 2341
 * For level triggered, we eliminate the io-apic RTE modification (with the
 * updated vector information), by using a virtual vector (io-apic pin number).
 * Real vector that is used for interrupting cpu will be coming from
 * the interrupt-remapping table entry.
2342
 */
2343
static int
2344
migrate_ioapic_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
2345
{
2346 2347 2348
	struct irq_cfg *cfg;
	struct irte irte;
	unsigned int dest;
Y
Yinghai Lu 已提交
2349
	unsigned int irq;
2350
	int ret = -1;
2351

2352
	if (!cpumask_intersects(mask, cpu_online_mask))
2353
		return ret;
2354

Y
Yinghai Lu 已提交
2355
	irq = desc->irq;
2356
	if (get_irte(irq, &irte))
2357
		return ret;
2358

Y
Yinghai Lu 已提交
2359 2360
	cfg = desc->chip_data;
	if (assign_irq_vector(irq, cfg, mask))
2361
		return ret;
2362

2363
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, mask);
2364 2365 2366 2367 2368 2369 2370 2371 2372

	irte.vector = cfg->vector;
	irte.dest_id = IRTE_DEST(dest);

	/*
	 * Modified the IRTE and flushes the Interrupt entry cache.
	 */
	modify_irte(irq, &irte);

2373 2374
	if (cfg->move_in_progress)
		send_cleanup_vector(cfg);
2375

2376
	cpumask_copy(desc->affinity, mask);
2377 2378

	return 0;
2379 2380 2381 2382 2383
}

/*
 * Migrates the IRQ destination in the process context.
 */
2384
static int set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
R
Rusty Russell 已提交
2385
					    const struct cpumask *mask)
2386
{
2387
	return migrate_ioapic_irq_desc(desc, mask);
Y
Yinghai Lu 已提交
2388
}
2389
static int set_ir_ioapic_affinity_irq(unsigned int irq,
R
Rusty Russell 已提交
2390
				       const struct cpumask *mask)
Y
Yinghai Lu 已提交
2391 2392 2393
{
	struct irq_desc *desc = irq_to_desc(irq);

2394
	return set_ir_ioapic_affinity_irq_desc(desc, mask);
2395
}
2396
#else
2397
static inline int set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
2398 2399
						   const struct cpumask *mask)
{
2400
	return 0;
2401
}
2402 2403 2404 2405 2406
#endif

asmlinkage void smp_irq_move_cleanup_interrupt(void)
{
	unsigned vector, me;
2407

2408 2409 2410 2411 2412 2413 2414
	ack_APIC_irq();
	exit_idle();
	irq_enter();

	me = smp_processor_id();
	for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
		unsigned int irq;
2415
		unsigned int irr;
2416 2417 2418 2419
		struct irq_desc *desc;
		struct irq_cfg *cfg;
		irq = __get_cpu_var(vector_irq)[vector];

2420 2421 2422
		if (irq == -1)
			continue;

2423 2424 2425 2426 2427 2428 2429
		desc = irq_to_desc(irq);
		if (!desc)
			continue;

		cfg = irq_cfg(irq);
		spin_lock(&desc->lock);

2430
		if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2431 2432
			goto unlock;

2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444
		irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
		/*
		 * Check if the vector that needs to be cleanedup is
		 * registered at the cpu's IRR. If so, then this is not
		 * the best time to clean it up. Lets clean it up in the
		 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
		 * to myself.
		 */
		if (irr  & (1 << (vector % 32))) {
			apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
			goto unlock;
		}
2445 2446 2447 2448 2449 2450 2451 2452
		__get_cpu_var(vector_irq)[vector] = -1;
unlock:
		spin_unlock(&desc->lock);
	}

	irq_exit();
}

2453
static void __irq_complete_move(struct irq_desc **descp, unsigned vector)
2454
{
Y
Yinghai Lu 已提交
2455 2456
	struct irq_desc *desc = *descp;
	struct irq_cfg *cfg = desc->chip_data;
2457
	unsigned me;
2458

2459
	if (likely(!cfg->move_in_progress))
2460 2461 2462
		return;

	me = smp_processor_id();
2463

2464
	if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2465
		send_cleanup_vector(cfg);
2466
}
2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479

static void irq_complete_move(struct irq_desc **descp)
{
	__irq_complete_move(descp, ~get_irq_regs()->orig_ax);
}

void irq_force_complete_move(int irq)
{
	struct irq_desc *desc = irq_to_desc(irq);
	struct irq_cfg *cfg = desc->chip_data;

	__irq_complete_move(&desc, cfg->vector);
}
2480
#else
Y
Yinghai Lu 已提交
2481
static inline void irq_complete_move(struct irq_desc **descp) {}
2482
#endif
Y
Yinghai Lu 已提交
2483

2484 2485
static void ack_apic_edge(unsigned int irq)
{
Y
Yinghai Lu 已提交
2486 2487 2488
	struct irq_desc *desc = irq_to_desc(irq);

	irq_complete_move(&desc);
2489 2490 2491 2492
	move_native_irq(irq);
	ack_APIC_irq();
}

Y
Yinghai Lu 已提交
2493 2494
atomic_t irq_mis_count;

2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539
static int use_eoi_reg __read_mostly;

static void __eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
{
	struct irq_pin_list *entry;

	for_each_irq_pin(entry, cfg->irq_2_pin) {
		if (irq_remapped(irq))
			io_apic_eoi(entry->apic, entry->pin);
		else
			io_apic_eoi(entry->apic, cfg->vector);
	}
}

static void eoi_ioapic_irq(struct irq_desc *desc)
{
	struct irq_cfg *cfg;
	unsigned long flags;
	unsigned int irq;

	irq = desc->irq;
	cfg = desc->chip_data;

	spin_lock_irqsave(&ioapic_lock, flags);
	__eoi_ioapic_irq(irq, cfg);
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

static int ioapic_supports_eoi(void)
{
	struct pci_dev *root;

	root = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
	if (root && root->vendor == PCI_VENDOR_ID_INTEL &&
	    mp_ioapics[0].apicver >= 0x2) {
		use_eoi_reg = 1;
		printk(KERN_INFO "IO-APIC supports EOI register\n");
	} else
		printk(KERN_INFO "IO-APIC doesn't support EOI\n");

	return 0;
}

fs_initcall(ioapic_supports_eoi);

2540 2541
static void ack_apic_level(unsigned int irq)
{
Y
Yinghai Lu 已提交
2542
	struct irq_desc *desc = irq_to_desc(irq);
Y
Yinghai Lu 已提交
2543 2544
	unsigned long v;
	int i;
Y
Yinghai Lu 已提交
2545
	struct irq_cfg *cfg;
2546
	int do_unmask_irq = 0;
2547

Y
Yinghai Lu 已提交
2548
	irq_complete_move(&desc);
2549
#ifdef CONFIG_GENERIC_PENDING_IRQ
2550
	/* If we are moving the irq we need to mask it */
Y
Yinghai Lu 已提交
2551
	if (unlikely(desc->status & IRQ_MOVE_PENDING)) {
2552
		do_unmask_irq = 1;
Y
Yinghai Lu 已提交
2553
		mask_IO_APIC_irq_desc(desc);
2554
	}
2555 2556
#endif

Y
Yinghai Lu 已提交
2557
	/*
2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575
	 * It appears there is an erratum which affects at least version 0x11
	 * of I/O APIC (that's the 82093AA and cores integrated into various
	 * chipsets).  Under certain conditions a level-triggered interrupt is
	 * erroneously delivered as edge-triggered one but the respective IRR
	 * bit gets set nevertheless.  As a result the I/O unit expects an EOI
	 * message but it will never arrive and further interrupts are blocked
	 * from the source.  The exact reason is so far unknown, but the
	 * phenomenon was observed when two consecutive interrupt requests
	 * from a given source get delivered to the same CPU and the source is
	 * temporarily disabled in between.
	 *
	 * A workaround is to simulate an EOI message manually.  We achieve it
	 * by setting the trigger mode to edge and then to level when the edge
	 * trigger mode gets detected in the TMR of a local APIC for a
	 * level-triggered interrupt.  We mask the source for the time of the
	 * operation to prevent an edge-triggered interrupt escaping meanwhile.
	 * The idea is from Manfred Spraul.  --macro
	 */
Y
Yinghai Lu 已提交
2576 2577
	cfg = desc->chip_data;
	i = cfg->vector;
Y
Yinghai Lu 已提交
2578 2579
	v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));

2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613
	/*
	 * We must acknowledge the irq before we move it or the acknowledge will
	 * not propagate properly.
	 */
	ack_APIC_irq();

	/* Now we can move and renable the irq */
	if (unlikely(do_unmask_irq)) {
		/* Only migrate the irq if the ack has been received.
		 *
		 * On rare occasions the broadcast level triggered ack gets
		 * delayed going to ioapics, and if we reprogram the
		 * vector while Remote IRR is still set the irq will never
		 * fire again.
		 *
		 * To prevent this scenario we read the Remote IRR bit
		 * of the ioapic.  This has two effects.
		 * - On any sane system the read of the ioapic will
		 *   flush writes (and acks) going to the ioapic from
		 *   this cpu.
		 * - We get to see if the ACK has actually been delivered.
		 *
		 * Based on failed experiments of reprogramming the
		 * ioapic entry from outside of irq context starting
		 * with masking the ioapic entry and then polling until
		 * Remote IRR was clear before reprogramming the
		 * ioapic I don't trust the Remote IRR bit to be
		 * completey accurate.
		 *
		 * However there appears to be no other way to plug
		 * this race, so if the Remote IRR bit is not
		 * accurate and is causing problems then it is a hardware bug
		 * and you can go talk to the chipset vendor about it.
		 */
Y
Yinghai Lu 已提交
2614 2615
		cfg = desc->chip_data;
		if (!io_apic_level_ack_pending(cfg))
2616
			move_masked_irq(irq);
Y
Yinghai Lu 已提交
2617
		unmask_IO_APIC_irq_desc(desc);
2618
	}
2619

2620
	/* Tail end of version 0x11 I/O APIC bug workaround */
2621 2622
	if (!(v & (1 << (i & 0x1f)))) {
		atomic_inc(&irq_mis_count);
2623 2624 2625 2626 2627 2628 2629 2630 2631

		if (use_eoi_reg)
			eoi_ioapic_irq(desc);
		else {
			spin_lock(&ioapic_lock);
			__mask_and_edge_IO_APIC_irq(cfg);
			__unmask_and_level_IO_APIC_irq(cfg);
			spin_unlock(&ioapic_lock);
		}
2632
	}
Y
Yinghai Lu 已提交
2633
}
2634

2635 2636 2637
#ifdef CONFIG_INTR_REMAP
static void ir_ack_apic_edge(unsigned int irq)
{
2638
	ack_APIC_irq();
2639 2640 2641 2642
}

static void ir_ack_apic_level(unsigned int irq)
{
2643 2644 2645 2646
	struct irq_desc *desc = irq_to_desc(irq);

	ack_APIC_irq();
	eoi_ioapic_irq(desc);
2647 2648 2649
}
#endif /* CONFIG_INTR_REMAP */

2650
static struct irq_chip ioapic_chip __read_mostly = {
T
Thomas Gleixner 已提交
2651 2652 2653 2654 2655 2656
	.name		= "IO-APIC",
	.startup	= startup_ioapic_irq,
	.mask		= mask_IO_APIC_irq,
	.unmask		= unmask_IO_APIC_irq,
	.ack		= ack_apic_edge,
	.eoi		= ack_apic_level,
2657
#ifdef CONFIG_SMP
T
Thomas Gleixner 已提交
2658
	.set_affinity	= set_ioapic_affinity_irq,
2659
#endif
2660
	.retrigger	= ioapic_retrigger_irq,
L
Linus Torvalds 已提交
2661 2662
};

2663
static struct irq_chip ir_ioapic_chip __read_mostly = {
T
Thomas Gleixner 已提交
2664 2665 2666 2667
	.name		= "IR-IO-APIC",
	.startup	= startup_ioapic_irq,
	.mask		= mask_IO_APIC_irq,
	.unmask		= unmask_IO_APIC_irq,
2668
#ifdef CONFIG_INTR_REMAP
2669 2670
	.ack		= ir_ack_apic_edge,
	.eoi		= ir_ack_apic_level,
2671
#ifdef CONFIG_SMP
T
Thomas Gleixner 已提交
2672
	.set_affinity	= set_ir_ioapic_affinity_irq,
2673
#endif
2674 2675 2676
#endif
	.retrigger	= ioapic_retrigger_irq,
};
L
Linus Torvalds 已提交
2677 2678 2679 2680

static inline void init_IO_APIC_traps(void)
{
	int irq;
2681
	struct irq_desc *desc;
2682
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694

	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
2695 2696 2697
	for_each_irq_desc(irq, desc) {
		cfg = desc->chip_data;
		if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
L
Linus Torvalds 已提交
2698 2699 2700 2701 2702
			/*
			 * Hmm.. We don't have an entry for this,
			 * so default to an old-fashioned 8259
			 * interrupt if we can..
			 */
2703
			if (irq < nr_legacy_irqs)
L
Linus Torvalds 已提交
2704
				make_8259A_irq(irq);
2705
			else
L
Linus Torvalds 已提交
2706
				/* Strange. Oh, well.. */
2707
				desc->chip = &no_irq_chip;
L
Linus Torvalds 已提交
2708 2709 2710 2711
		}
	}
}

2712 2713 2714
/*
 * The local APIC irq-chip implementation:
 */
L
Linus Torvalds 已提交
2715

2716
static void mask_lapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2717 2718 2719 2720
{
	unsigned long v;

	v = apic_read(APIC_LVT0);
2721
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
2722 2723
}

2724
static void unmask_lapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2725
{
2726
	unsigned long v;
L
Linus Torvalds 已提交
2727

2728
	v = apic_read(APIC_LVT0);
2729
	apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
2730
}
L
Linus Torvalds 已提交
2731

Y
Yinghai Lu 已提交
2732
static void ack_lapic_irq(unsigned int irq)
2733 2734 2735 2736
{
	ack_APIC_irq();
}

2737
static struct irq_chip lapic_chip __read_mostly = {
2738
	.name		= "local-APIC",
2739 2740
	.mask		= mask_lapic_irq,
	.unmask		= unmask_lapic_irq,
2741
	.ack		= ack_lapic_irq,
L
Linus Torvalds 已提交
2742 2743
};

Y
Yinghai Lu 已提交
2744
static void lapic_register_intr(int irq, struct irq_desc *desc)
2745
{
2746
	desc->status &= ~IRQ_LEVEL;
2747 2748 2749 2750
	set_irq_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
				      "edge");
}

2751
static void __init setup_nmi(void)
L
Linus Torvalds 已提交
2752 2753
{
	/*
2754
	 * Dirty trick to enable the NMI watchdog ...
L
Linus Torvalds 已提交
2755 2756 2757 2758 2759 2760
	 * We put the 8259A master into AEOI mode and
	 * unmask on all local APICs LVT0 as NMI.
	 *
	 * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
	 * is from Maciej W. Rozycki - so we do not have to EOI from
	 * the NMI handler or the timer interrupt.
2761
	 */
L
Linus Torvalds 已提交
2762 2763
	apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");

2764
	enable_NMI_through_LVT0();
L
Linus Torvalds 已提交
2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775

	apic_printk(APIC_VERBOSE, " done.\n");
}

/*
 * This looks a bit hackish but it's about the only one way of sending
 * a few INTA cycles to 8259As and any associated glue logic.  ICR does
 * not support the ExtINT mode, unfortunately.  We need to send these
 * cycles as some i82489DX-based boards have glue logic that keeps the
 * 8259A interrupt line asserted until INTA.  --macro
 */
2776
static inline void __init unlock_ExtINT_logic(void)
L
Linus Torvalds 已提交
2777
{
2778
	int apic, pin, i;
L
Linus Torvalds 已提交
2779 2780 2781
	struct IO_APIC_route_entry entry0, entry1;
	unsigned char save_control, save_freq_select;

2782
	pin  = find_isa_irq_pin(8, mp_INT);
2783 2784 2785 2786
	if (pin == -1) {
		WARN_ON_ONCE(1);
		return;
	}
2787
	apic = find_isa_irq_apic(8, mp_INT);
2788 2789
	if (apic == -1) {
		WARN_ON_ONCE(1);
L
Linus Torvalds 已提交
2790
		return;
2791
	}
L
Linus Torvalds 已提交
2792

2793
	entry0 = ioapic_read_entry(apic, pin);
2794
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2795 2796 2797 2798 2799

	memset(&entry1, 0, sizeof(entry1));

	entry1.dest_mode = 0;			/* physical delivery */
	entry1.mask = 0;			/* unmask IRQ now */
2800
	entry1.dest = hard_smp_processor_id();
L
Linus Torvalds 已提交
2801 2802 2803 2804 2805
	entry1.delivery_mode = dest_ExtINT;
	entry1.polarity = entry0.polarity;
	entry1.trigger = 0;
	entry1.vector = 0;

2806
	ioapic_write_entry(apic, pin, entry1);
L
Linus Torvalds 已提交
2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822

	save_control = CMOS_READ(RTC_CONTROL);
	save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
	CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
		   RTC_FREQ_SELECT);
	CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);

	i = 100;
	while (i-- > 0) {
		mdelay(10);
		if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
			i -= 10;
	}

	CMOS_WRITE(save_control, RTC_CONTROL);
	CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2823
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2824

2825
	ioapic_write_entry(apic, pin, entry0);
L
Linus Torvalds 已提交
2826 2827
}

Y
Yinghai Lu 已提交
2828
static int disable_timer_pin_1 __initdata;
2829
/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2830
static int __init disable_timer_pin_setup(char *arg)
Y
Yinghai Lu 已提交
2831 2832 2833 2834
{
	disable_timer_pin_1 = 1;
	return 0;
}
2835
early_param("disable_timer_pin_1", disable_timer_pin_setup);
Y
Yinghai Lu 已提交
2836 2837 2838

int timer_through_8259 __initdata;

L
Linus Torvalds 已提交
2839 2840 2841 2842 2843
/*
 * This code may look a bit paranoid, but it's supposed to cooperate with
 * a wide range of boards and BIOS bugs.  Fortunately only the timer IRQ
 * is so screwy.  Thanks to Brian Perkins for testing/hacking this beast
 * fanatically on his truly buggy board.
2844 2845
 *
 * FIXME: really need to revamp this for all platforms.
L
Linus Torvalds 已提交
2846
 */
2847
static inline void __init check_timer(void)
L
Linus Torvalds 已提交
2848
{
Y
Yinghai Lu 已提交
2849 2850
	struct irq_desc *desc = irq_to_desc(0);
	struct irq_cfg *cfg = desc->chip_data;
2851
	int node = cpu_to_node(boot_cpu_id);
2852
	int apic1, pin1, apic2, pin2;
2853
	unsigned long flags;
2854
	int no_pin1 = 0;
2855 2856

	local_irq_save(flags);
2857

L
Linus Torvalds 已提交
2858 2859 2860 2861
	/*
	 * get/set the timer IRQ vector:
	 */
	disable_8259A_irq(0);
2862
	assign_irq_vector(0, cfg, apic->target_cpus());
L
Linus Torvalds 已提交
2863 2864

	/*
2865 2866 2867 2868 2869 2870 2871
	 * As IRQ0 is to be enabled in the 8259A, the virtual
	 * wire has to be disabled in the local APIC.  Also
	 * timer interrupts need to be acknowledged manually in
	 * the 8259A for the i82489DX when using the NMI
	 * watchdog as that APIC treats NMIs as level-triggered.
	 * The AEOI mode will finish them in the 8259A
	 * automatically.
L
Linus Torvalds 已提交
2872
	 */
2873
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
L
Linus Torvalds 已提交
2874
	init_8259A(1);
2875
#ifdef CONFIG_X86_32
Y
Yinghai Lu 已提交
2876 2877 2878 2879 2880 2881 2882
	{
		unsigned int ver;

		ver = apic_read(APIC_LVR);
		ver = GET_APIC_VERSION(ver);
		timer_ack = (nmi_watchdog == NMI_IO_APIC && !APIC_INTEGRATED(ver));
	}
2883
#endif
L
Linus Torvalds 已提交
2884

2885 2886 2887 2888
	pin1  = find_isa_irq_pin(0, mp_INT);
	apic1 = find_isa_irq_apic(0, mp_INT);
	pin2  = ioapic_i8259.pin;
	apic2 = ioapic_i8259.apic;
L
Linus Torvalds 已提交
2889

2890 2891
	apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
		    "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2892
		    cfg->vector, apic1, pin1, apic2, pin2);
L
Linus Torvalds 已提交
2893

2894 2895 2896 2897 2898 2899 2900 2901
	/*
	 * Some BIOS writers are clueless and report the ExtINTA
	 * I/O APIC input from the cascaded 8259A as the timer
	 * interrupt input.  So just in case, if only one pin
	 * was found above, try it both directly and through the
	 * 8259A.
	 */
	if (pin1 == -1) {
2902 2903
		if (intr_remapping_enabled)
			panic("BIOS bug: timer not connected to IO-APIC");
2904 2905 2906 2907 2908 2909 2910 2911
		pin1 = pin2;
		apic1 = apic2;
		no_pin1 = 1;
	} else if (pin2 == -1) {
		pin2 = pin1;
		apic2 = apic1;
	}

L
Linus Torvalds 已提交
2912 2913 2914 2915
	if (pin1 != -1) {
		/*
		 * Ok, does IRQ0 through the IOAPIC work?
		 */
2916
		if (no_pin1) {
2917
			add_pin_to_irq_node(cfg, node, apic1, pin1);
2918
			setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
Y
Yinghai Lu 已提交
2919 2920 2921 2922 2923 2924 2925 2926 2927 2928
		} else {
			/* for edge trigger, setup_IO_APIC_irq already
			 * leave it unmasked.
			 * so only need to unmask if it is level-trigger
			 * do we really have level trigger timer?
			 */
			int idx;
			idx = find_irq_entry(apic1, pin1, mp_INT);
			if (idx != -1 && irq_trigger(idx))
				unmask_IO_APIC_irq_desc(desc);
2929
		}
L
Linus Torvalds 已提交
2930 2931 2932 2933 2934
		if (timer_irq_works()) {
			if (nmi_watchdog == NMI_IO_APIC) {
				setup_nmi();
				enable_8259A_irq(0);
			}
2935 2936
			if (disable_timer_pin_1 > 0)
				clear_IO_APIC_pin(0, pin1);
2937
			goto out;
L
Linus Torvalds 已提交
2938
		}
2939 2940
		if (intr_remapping_enabled)
			panic("timer doesn't work through Interrupt-remapped IO-APIC");
Y
Yinghai Lu 已提交
2941
		local_irq_disable();
2942
		clear_IO_APIC_pin(apic1, pin1);
2943
		if (!no_pin1)
2944 2945
			apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
				    "8254 timer not connected to IO-APIC\n");
L
Linus Torvalds 已提交
2946

2947 2948 2949 2950
		apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
			    "(IRQ0) through the 8259A ...\n");
		apic_printk(APIC_QUIET, KERN_INFO
			    "..... (found apic %d pin %d) ...\n", apic2, pin2);
L
Linus Torvalds 已提交
2951 2952 2953
		/*
		 * legacy devices should be connected to IO APIC #0
		 */
2954
		replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
2955
		setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
2956
		enable_8259A_irq(0);
L
Linus Torvalds 已提交
2957
		if (timer_irq_works()) {
2958
			apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
2959
			timer_through_8259 = 1;
L
Linus Torvalds 已提交
2960
			if (nmi_watchdog == NMI_IO_APIC) {
2961
				disable_8259A_irq(0);
L
Linus Torvalds 已提交
2962
				setup_nmi();
2963
				enable_8259A_irq(0);
L
Linus Torvalds 已提交
2964
			}
2965
			goto out;
L
Linus Torvalds 已提交
2966 2967 2968 2969
		}
		/*
		 * Cleanup, just in case ...
		 */
Y
Yinghai Lu 已提交
2970
		local_irq_disable();
2971
		disable_8259A_irq(0);
2972
		clear_IO_APIC_pin(apic2, pin2);
2973
		apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
L
Linus Torvalds 已提交
2974 2975 2976
	}

	if (nmi_watchdog == NMI_IO_APIC) {
2977 2978
		apic_printk(APIC_QUIET, KERN_WARNING "timer doesn't work "
			    "through the IO-APIC - disabling NMI Watchdog!\n");
2979
		nmi_watchdog = NMI_NONE;
L
Linus Torvalds 已提交
2980
	}
2981
#ifdef CONFIG_X86_32
2982
	timer_ack = 0;
2983
#endif
L
Linus Torvalds 已提交
2984

2985 2986
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as Virtual Wire IRQ...\n");
L
Linus Torvalds 已提交
2987

Y
Yinghai Lu 已提交
2988
	lapic_register_intr(0, desc);
2989
	apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector);	/* Fixed mode */
L
Linus Torvalds 已提交
2990 2991 2992
	enable_8259A_irq(0);

	if (timer_irq_works()) {
2993
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2994
		goto out;
L
Linus Torvalds 已提交
2995
	}
Y
Yinghai Lu 已提交
2996
	local_irq_disable();
2997
	disable_8259A_irq(0);
2998
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
2999
	apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
L
Linus Torvalds 已提交
3000

3001 3002
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as ExtINT IRQ...\n");
L
Linus Torvalds 已提交
3003 3004 3005

	init_8259A(0);
	make_8259A_irq(0);
3006
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
3007 3008 3009 3010

	unlock_ExtINT_logic();

	if (timer_irq_works()) {
3011
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
3012
		goto out;
L
Linus Torvalds 已提交
3013
	}
Y
Yinghai Lu 已提交
3014
	local_irq_disable();
3015
	apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
L
Linus Torvalds 已提交
3016
	panic("IO-APIC + timer doesn't work!  Boot with apic=debug and send a "
3017
		"report.  Then try booting with the 'noapic' option.\n");
3018 3019
out:
	local_irq_restore(flags);
L
Linus Torvalds 已提交
3020 3021 3022
}

/*
3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037
 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
 * to devices.  However there may be an I/O APIC pin available for
 * this interrupt regardless.  The pin may be left unconnected, but
 * typically it will be reused as an ExtINT cascade interrupt for
 * the master 8259A.  In the MPS case such a pin will normally be
 * reported as an ExtINT interrupt in the MP table.  With ACPI
 * there is no provision for ExtINT interrupts, and in the absence
 * of an override it would be treated as an ordinary ISA I/O APIC
 * interrupt, that is edge-triggered and unmasked by default.  We
 * used to do this, but it caused problems on some systems because
 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
 * the same ExtINT cascade interrupt to drive the local APIC of the
 * bootstrap processor.  Therefore we refrain from routing IRQ2 to
 * the I/O APIC in all cases now.  No actual device should request
 * it anyway.  --macro
L
Linus Torvalds 已提交
3038
 */
3039
#define PIC_IRQS	(1UL << PIC_CASCADE_IR)
L
Linus Torvalds 已提交
3040 3041 3042

void __init setup_IO_APIC(void)
{
3043 3044 3045 3046

	/*
	 * calling enable_IO_APIC() is moved to setup_local_APIC for BP
	 */
3047
	io_apic_irqs = nr_legacy_irqs ? ~PIC_IRQS : ~0UL;
L
Linus Torvalds 已提交
3048

3049
	apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
T
Thomas Gleixner 已提交
3050
	/*
3051 3052
         * Set up IO-APIC IRQ routing.
         */
3053 3054
	x86_init.mpparse.setup_ioapic_ids();

L
Linus Torvalds 已提交
3055 3056 3057
	sync_Arb_IDs();
	setup_IO_APIC_irqs();
	init_IO_APIC_traps();
3058 3059
	if (nr_legacy_irqs)
		check_timer();
L
Linus Torvalds 已提交
3060 3061 3062
}

/*
3063 3064
 *      Called after all the initialization is done. If we didnt find any
 *      APIC bugs then we can allow the modify fast path
L
Linus Torvalds 已提交
3065
 */
3066

L
Linus Torvalds 已提交
3067 3068
static int __init io_apic_bug_finalize(void)
{
T
Thomas Gleixner 已提交
3069 3070 3071
	if (sis_apic_bug == -1)
		sis_apic_bug = 0;
	return 0;
L
Linus Torvalds 已提交
3072 3073 3074 3075 3076 3077 3078 3079
}

late_initcall(io_apic_bug_finalize);

struct sysfs_ioapic_data {
	struct sys_device dev;
	struct IO_APIC_route_entry entry[0];
};
3080
static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
L
Linus Torvalds 已提交
3081

3082
static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
L
Linus Torvalds 已提交
3083 3084 3085 3086
{
	struct IO_APIC_route_entry *entry;
	struct sysfs_ioapic_data *data;
	int i;
3087

L
Linus Torvalds 已提交
3088 3089
	data = container_of(dev, struct sysfs_ioapic_data, dev);
	entry = data->entry;
3090 3091
	for (i = 0; i < nr_ioapic_registers[dev->id]; i ++, entry ++ )
		*entry = ioapic_read_entry(dev->id, i);
L
Linus Torvalds 已提交
3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102

	return 0;
}

static int ioapic_resume(struct sys_device *dev)
{
	struct IO_APIC_route_entry *entry;
	struct sysfs_ioapic_data *data;
	unsigned long flags;
	union IO_APIC_reg_00 reg_00;
	int i;
3103

L
Linus Torvalds 已提交
3104 3105 3106 3107 3108
	data = container_of(dev, struct sysfs_ioapic_data, dev);
	entry = data->entry;

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(dev->id, 0);
3109 3110
	if (reg_00.bits.ID != mp_ioapics[dev->id].apicid) {
		reg_00.bits.ID = mp_ioapics[dev->id].apicid;
L
Linus Torvalds 已提交
3111 3112 3113
		io_apic_write(dev->id, 0, reg_00.raw);
	}
	spin_unlock_irqrestore(&ioapic_lock, flags);
3114
	for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
3115
		ioapic_write_entry(dev->id, i, entry[i]);
L
Linus Torvalds 已提交
3116 3117 3118 3119 3120

	return 0;
}

static struct sysdev_class ioapic_sysdev_class = {
3121
	.name = "ioapic",
L
Linus Torvalds 已提交
3122 3123 3124 3125 3126 3127
	.suspend = ioapic_suspend,
	.resume = ioapic_resume,
};

static int __init ioapic_init_sysfs(void)
{
3128 3129
	struct sys_device * dev;
	int i, size, error;
L
Linus Torvalds 已提交
3130 3131 3132 3133 3134

	error = sysdev_class_register(&ioapic_sysdev_class);
	if (error)
		return error;

3135
	for (i = 0; i < nr_ioapics; i++ ) {
3136
		size = sizeof(struct sys_device) + nr_ioapic_registers[i]
L
Linus Torvalds 已提交
3137
			* sizeof(struct IO_APIC_route_entry);
3138
		mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
L
Linus Torvalds 已提交
3139 3140 3141 3142 3143
		if (!mp_ioapic_data[i]) {
			printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
			continue;
		}
		dev = &mp_ioapic_data[i]->dev;
3144
		dev->id = i;
L
Linus Torvalds 已提交
3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159
		dev->cls = &ioapic_sysdev_class;
		error = sysdev_register(dev);
		if (error) {
			kfree(mp_ioapic_data[i]);
			mp_ioapic_data[i] = NULL;
			printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
			continue;
		}
	}

	return 0;
}

device_initcall(ioapic_init_sysfs);

3160
/*
3161
 * Dynamic irq allocate and deallocation
3162
 */
3163
unsigned int create_irq_nr(unsigned int irq_want, int node)
3164
{
3165
	/* Allocate an unused irq */
3166 3167
	unsigned int irq;
	unsigned int new;
3168
	unsigned long flags;
3169 3170
	struct irq_cfg *cfg_new = NULL;
	struct irq_desc *desc_new = NULL;
Y
Yinghai Lu 已提交
3171 3172

	irq = 0;
3173 3174 3175
	if (irq_want < nr_irqs_gsi)
		irq_want = nr_irqs_gsi;

3176
	spin_lock_irqsave(&vector_lock, flags);
3177
	for (new = irq_want; new < nr_irqs; new++) {
3178
		desc_new = irq_to_desc_alloc_node(new, node);
3179 3180
		if (!desc_new) {
			printk(KERN_INFO "can not get irq_desc for %d\n", new);
3181
			continue;
3182 3183 3184 3185
		}
		cfg_new = desc_new->chip_data;

		if (cfg_new->vector != 0)
3186
			continue;
3187

3188
		desc_new = move_irq_desc(desc_new, node);
3189
		cfg_new = desc_new->chip_data;
3190

3191
		if (__assign_irq_vector(new, cfg_new, apic->target_cpus()) == 0)
3192 3193 3194 3195
			irq = new;
		break;
	}
	spin_unlock_irqrestore(&vector_lock, flags);
3196

Y
Yinghai Lu 已提交
3197
	if (irq > 0) {
3198
		dynamic_irq_init(irq);
3199 3200 3201
		/* restore it, in case dynamic_irq_init clear it */
		if (desc_new)
			desc_new->chip_data = cfg_new;
3202 3203 3204 3205
	}
	return irq;
}

Y
Yinghai Lu 已提交
3206 3207
int create_irq(void)
{
3208
	int node = cpu_to_node(boot_cpu_id);
3209
	unsigned int irq_want;
3210 3211
	int irq;

3212
	irq_want = nr_irqs_gsi;
3213
	irq = create_irq_nr(irq_want, node);
3214 3215 3216 3217 3218

	if (irq == 0)
		irq = -1;

	return irq;
Y
Yinghai Lu 已提交
3219 3220
}

3221 3222 3223
void destroy_irq(unsigned int irq)
{
	unsigned long flags;
3224 3225
	struct irq_cfg *cfg;
	struct irq_desc *desc;
3226

3227 3228 3229
	/* store it, in case dynamic_irq_cleanup clear it */
	desc = irq_to_desc(irq);
	cfg = desc->chip_data;
3230
	dynamic_irq_cleanup(irq);
3231
	/* connect back irq_cfg */
3232
	desc->chip_data = cfg;
3233

3234
	free_irte(irq);
3235
	spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
3236
	__clear_irq_vector(irq, cfg);
3237 3238 3239
	spin_unlock_irqrestore(&vector_lock, flags);
}

3240
/*
S
Simon Arlott 已提交
3241
 * MSI message composition
3242 3243
 */
#ifdef CONFIG_PCI_MSI
3244
static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq, struct msi_msg *msg)
3245
{
3246 3247
	struct irq_cfg *cfg;
	int err;
3248 3249
	unsigned dest;

J
Jan Beulich 已提交
3250 3251 3252
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3253
	cfg = irq_cfg(irq);
3254
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3255 3256
	if (err)
		return err;
3257

3258
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
3259

3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270
	if (irq_remapped(irq)) {
		struct irte irte;
		int ir_index;
		u16 sub_handle;

		ir_index = map_irq_to_irte_handle(irq, &sub_handle);
		BUG_ON(ir_index == -1);

		memset (&irte, 0, sizeof(irte));

		irte.present = 1;
3271
		irte.dst_mode = apic->irq_dest_mode;
3272
		irte.trigger_mode = 0; /* edge */
3273
		irte.dlvry_mode = apic->irq_delivery_mode;
3274 3275 3276
		irte.vector = cfg->vector;
		irte.dest_id = IRTE_DEST(dest);

3277 3278 3279
		/* Set source-id of interrupt request */
		set_msi_sid(&irte, pdev);

3280 3281 3282 3283 3284 3285 3286 3287
		modify_irte(irq, &irte);

		msg->address_hi = MSI_ADDR_BASE_HI;
		msg->data = sub_handle;
		msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
				  MSI_ADDR_IR_SHV |
				  MSI_ADDR_IR_INDEX1(ir_index) |
				  MSI_ADDR_IR_INDEX2(ir_index);
3288
	} else {
3289 3290 3291 3292 3293 3294
		if (x2apic_enabled())
			msg->address_hi = MSI_ADDR_BASE_HI |
					  MSI_ADDR_EXT_DEST_ID(dest);
		else
			msg->address_hi = MSI_ADDR_BASE_HI;

3295 3296
		msg->address_lo =
			MSI_ADDR_BASE_LO |
3297
			((apic->irq_dest_mode == 0) ?
3298 3299
				MSI_ADDR_DEST_MODE_PHYSICAL:
				MSI_ADDR_DEST_MODE_LOGICAL) |
3300
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3301 3302 3303
				MSI_ADDR_REDIRECTION_CPU:
				MSI_ADDR_REDIRECTION_LOWPRI) |
			MSI_ADDR_DEST_ID(dest);
3304

3305 3306 3307
		msg->data =
			MSI_DATA_TRIGGER_EDGE |
			MSI_DATA_LEVEL_ASSERT |
3308
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3309 3310 3311 3312
				MSI_DATA_DELIVERY_FIXED:
				MSI_DATA_DELIVERY_LOWPRI) |
			MSI_DATA_VECTOR(cfg->vector);
	}
3313
	return err;
3314 3315
}

3316
#ifdef CONFIG_SMP
3317
static int set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
3318
{
Y
Yinghai Lu 已提交
3319
	struct irq_desc *desc = irq_to_desc(irq);
3320
	struct irq_cfg *cfg;
3321 3322 3323
	struct msi_msg msg;
	unsigned int dest;

3324 3325
	dest = set_desc_affinity(desc, mask);
	if (dest == BAD_APICID)
3326
		return -1;
3327

Y
Yinghai Lu 已提交
3328
	cfg = desc->chip_data;
3329

Y
Yinghai Lu 已提交
3330
	read_msi_msg_desc(desc, &msg);
3331 3332

	msg.data &= ~MSI_DATA_VECTOR_MASK;
3333
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
3334 3335 3336
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

Y
Yinghai Lu 已提交
3337
	write_msi_msg_desc(desc, &msg);
3338 3339

	return 0;
3340
}
3341 3342 3343 3344 3345
#ifdef CONFIG_INTR_REMAP
/*
 * Migrate the MSI irq to another cpumask. This migration is
 * done in the process context using interrupt-remapping hardware.
 */
3346
static int
3347
ir_set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
3348
{
Y
Yinghai Lu 已提交
3349
	struct irq_desc *desc = irq_to_desc(irq);
3350
	struct irq_cfg *cfg = desc->chip_data;
3351 3352 3353 3354
	unsigned int dest;
	struct irte irte;

	if (get_irte(irq, &irte))
3355
		return -1;
3356

3357 3358
	dest = set_desc_affinity(desc, mask);
	if (dest == BAD_APICID)
3359
		return -1;
3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373

	irte.vector = cfg->vector;
	irte.dest_id = IRTE_DEST(dest);

	/*
	 * atomically update the IRTE with the new destination and vector.
	 */
	modify_irte(irq, &irte);

	/*
	 * After this point, all the interrupts will start arriving
	 * at the new destination. So, time to cleanup the previous
	 * vector allocation.
	 */
3374 3375
	if (cfg->move_in_progress)
		send_cleanup_vector(cfg);
3376 3377

	return 0;
3378
}
Y
Yinghai Lu 已提交
3379

3380
#endif
3381
#endif /* CONFIG_SMP */
3382

3383 3384 3385 3386 3387 3388 3389 3390
/*
 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
 * which implement the MSI or MSI-X Capability Structure.
 */
static struct irq_chip msi_chip = {
	.name		= "PCI-MSI",
	.unmask		= unmask_msi_irq,
	.mask		= mask_msi_irq,
3391
	.ack		= ack_apic_edge,
3392 3393 3394 3395
#ifdef CONFIG_SMP
	.set_affinity	= set_msi_irq_affinity,
#endif
	.retrigger	= ioapic_retrigger_irq,
3396 3397
};

3398 3399 3400 3401
static struct irq_chip msi_ir_chip = {
	.name		= "IR-PCI-MSI",
	.unmask		= unmask_msi_irq,
	.mask		= mask_msi_irq,
3402
#ifdef CONFIG_INTR_REMAP
3403
	.ack		= ir_ack_apic_edge,
3404 3405
#ifdef CONFIG_SMP
	.set_affinity	= ir_set_msi_irq_affinity,
3406
#endif
3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431
#endif
	.retrigger	= ioapic_retrigger_irq,
};

/*
 * Map the PCI dev to the corresponding remapping hardware unit
 * and allocate 'nvec' consecutive interrupt-remapping table entries
 * in it.
 */
static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
{
	struct intel_iommu *iommu;
	int index;

	iommu = map_dev_to_ir(dev);
	if (!iommu) {
		printk(KERN_ERR
		       "Unable to map PCI %s to iommu\n", pci_name(dev));
		return -ENOENT;
	}

	index = alloc_irte(iommu, irq, nvec);
	if (index < 0) {
		printk(KERN_ERR
		       "Unable to allocate %d IRTE for PCI %s\n", nvec,
T
Thomas Gleixner 已提交
3432
		       pci_name(dev));
3433 3434 3435 3436
		return -ENOSPC;
	}
	return index;
}
3437

Y
Yinghai Lu 已提交
3438
static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
3439 3440 3441 3442 3443 3444 3445 3446
{
	int ret;
	struct msi_msg msg;

	ret = msi_compose_msg(dev, irq, &msg);
	if (ret < 0)
		return ret;

Y
Yinghai Lu 已提交
3447
	set_irq_msi(irq, msidesc);
3448 3449
	write_msi_msg(irq, &msg);

3450 3451 3452 3453 3454 3455 3456 3457 3458
	if (irq_remapped(irq)) {
		struct irq_desc *desc = irq_to_desc(irq);
		/*
		 * irq migration in process context
		 */
		desc->status |= IRQ_MOVE_PCNTXT;
		set_irq_chip_and_handler_name(irq, &msi_ir_chip, handle_edge_irq, "edge");
	} else
		set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq, "edge");
3459

Y
Yinghai Lu 已提交
3460 3461
	dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);

3462 3463 3464
	return 0;
}

3465 3466
int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
{
3467 3468
	unsigned int irq;
	int ret, sub_handle;
3469
	struct msi_desc *msidesc;
3470
	unsigned int irq_want;
3471
	struct intel_iommu *iommu = NULL;
3472
	int index = 0;
3473
	int node;
3474

3475 3476 3477 3478
	/* x86 doesn't support multiple MSI yet */
	if (type == PCI_CAP_ID_MSI && nvec > 1)
		return 1;

3479
	node = dev_to_node(&dev->dev);
3480
	irq_want = nr_irqs_gsi;
3481
	sub_handle = 0;
3482
	list_for_each_entry(msidesc, &dev->msi_list, list) {
3483
		irq = create_irq_nr(irq_want, node);
3484 3485
		if (irq == 0)
			return -1;
Y
Yinghai Lu 已提交
3486
		irq_want = irq + 1;
3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513
		if (!intr_remapping_enabled)
			goto no_ir;

		if (!sub_handle) {
			/*
			 * allocate the consecutive block of IRTE's
			 * for 'nvec'
			 */
			index = msi_alloc_irte(dev, irq, nvec);
			if (index < 0) {
				ret = index;
				goto error;
			}
		} else {
			iommu = map_dev_to_ir(dev);
			if (!iommu) {
				ret = -ENOENT;
				goto error;
			}
			/*
			 * setup the mapping between the irq and the IRTE
			 * base index, the sub_handle pointing to the
			 * appropriate interrupt remap table entry.
			 */
			set_irte_irq(irq, iommu, index, sub_handle);
		}
no_ir:
3514
		ret = setup_msi_irq(dev, msidesc, irq);
3515 3516 3517 3518 3519
		if (ret < 0)
			goto error;
		sub_handle++;
	}
	return 0;
3520 3521

error:
3522 3523
	destroy_irq(irq);
	return ret;
3524 3525
}

3526 3527
void arch_teardown_msi_irq(unsigned int irq)
{
3528
	destroy_irq(irq);
3529 3530
}

3531
#if defined (CONFIG_DMAR) || defined (CONFIG_INTR_REMAP)
3532
#ifdef CONFIG_SMP
3533
static int dmar_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
3534
{
Y
Yinghai Lu 已提交
3535
	struct irq_desc *desc = irq_to_desc(irq);
3536 3537 3538 3539
	struct irq_cfg *cfg;
	struct msi_msg msg;
	unsigned int dest;

3540 3541
	dest = set_desc_affinity(desc, mask);
	if (dest == BAD_APICID)
3542
		return -1;
3543

Y
Yinghai Lu 已提交
3544
	cfg = desc->chip_data;
3545 3546 3547 3548 3549 3550 3551 3552 3553

	dmar_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

	dmar_msi_write(irq, &msg);
3554 3555

	return 0;
3556
}
Y
Yinghai Lu 已提交
3557

3558 3559
#endif /* CONFIG_SMP */

3560
static struct irq_chip dmar_msi_type = {
3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574
	.name = "DMAR_MSI",
	.unmask = dmar_msi_unmask,
	.mask = dmar_msi_mask,
	.ack = ack_apic_edge,
#ifdef CONFIG_SMP
	.set_affinity = dmar_msi_set_affinity,
#endif
	.retrigger = ioapic_retrigger_irq,
};

int arch_setup_dmar_msi(unsigned int irq)
{
	int ret;
	struct msi_msg msg;
3575

3576 3577 3578 3579 3580 3581 3582 3583 3584 3585
	ret = msi_compose_msg(NULL, irq, &msg);
	if (ret < 0)
		return ret;
	dmar_msi_write(irq, &msg);
	set_irq_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
		"edge");
	return 0;
}
#endif

3586 3587 3588
#ifdef CONFIG_HPET_TIMER

#ifdef CONFIG_SMP
3589
static int hpet_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
3590
{
Y
Yinghai Lu 已提交
3591
	struct irq_desc *desc = irq_to_desc(irq);
3592 3593 3594 3595
	struct irq_cfg *cfg;
	struct msi_msg msg;
	unsigned int dest;

3596 3597
	dest = set_desc_affinity(desc, mask);
	if (dest == BAD_APICID)
3598
		return -1;
3599

Y
Yinghai Lu 已提交
3600
	cfg = desc->chip_data;
3601 3602 3603 3604 3605 3606 3607 3608 3609

	hpet_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

	hpet_msi_write(irq, &msg);
3610 3611

	return 0;
3612
}
Y
Yinghai Lu 已提交
3613

3614 3615
#endif /* CONFIG_SMP */

3616
static struct irq_chip hpet_msi_type = {
3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630
	.name = "HPET_MSI",
	.unmask = hpet_msi_unmask,
	.mask = hpet_msi_mask,
	.ack = ack_apic_edge,
#ifdef CONFIG_SMP
	.set_affinity = hpet_msi_set_affinity,
#endif
	.retrigger = ioapic_retrigger_irq,
};

int arch_setup_hpet_msi(unsigned int irq)
{
	int ret;
	struct msi_msg msg;
3631
	struct irq_desc *desc = irq_to_desc(irq);
3632 3633 3634 3635 3636 3637

	ret = msi_compose_msg(NULL, irq, &msg);
	if (ret < 0)
		return ret;

	hpet_msi_write(irq, &msg);
3638
	desc->status |= IRQ_MOVE_PCNTXT;
3639 3640
	set_irq_chip_and_handler_name(irq, &hpet_msi_type, handle_edge_irq,
		"edge");
Y
Yinghai Lu 已提交
3641

3642 3643 3644 3645
	return 0;
}
#endif

3646
#endif /* CONFIG_PCI_MSI */
3647 3648 3649 3650 3651 3652 3653
/*
 * Hypertransport interrupt support
 */
#ifdef CONFIG_HT_IRQ

#ifdef CONFIG_SMP

3654
static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
3655
{
3656 3657
	struct ht_irq_msg msg;
	fetch_ht_irq_msg(irq, &msg);
3658

3659
	msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
3660
	msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
3661

3662
	msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
3663
	msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
3664

3665
	write_ht_irq_msg(irq, &msg);
3666 3667
}

3668
static int set_ht_irq_affinity(unsigned int irq, const struct cpumask *mask)
3669
{
Y
Yinghai Lu 已提交
3670
	struct irq_desc *desc = irq_to_desc(irq);
3671
	struct irq_cfg *cfg;
3672 3673
	unsigned int dest;

3674 3675
	dest = set_desc_affinity(desc, mask);
	if (dest == BAD_APICID)
3676
		return -1;
3677

Y
Yinghai Lu 已提交
3678
	cfg = desc->chip_data;
3679

3680
	target_ht_irq(irq, dest, cfg->vector);
3681 3682

	return 0;
3683
}
Y
Yinghai Lu 已提交
3684

3685 3686
#endif

3687
static struct irq_chip ht_irq_chip = {
3688 3689 3690
	.name		= "PCI-HT",
	.mask		= mask_ht_irq,
	.unmask		= unmask_ht_irq,
3691
	.ack		= ack_apic_edge,
3692 3693 3694 3695 3696 3697 3698 3699
#ifdef CONFIG_SMP
	.set_affinity	= set_ht_irq_affinity,
#endif
	.retrigger	= ioapic_retrigger_irq,
};

int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
{
3700 3701
	struct irq_cfg *cfg;
	int err;
3702

J
Jan Beulich 已提交
3703 3704 3705
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3706
	cfg = irq_cfg(irq);
3707
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3708
	if (!err) {
3709
		struct ht_irq_msg msg;
3710 3711
		unsigned dest;

3712 3713
		dest = apic->cpu_mask_to_apicid_and(cfg->domain,
						    apic->target_cpus());
3714

3715
		msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
3716

3717 3718
		msg.address_lo =
			HT_IRQ_LOW_BASE |
3719
			HT_IRQ_LOW_DEST_ID(dest) |
3720
			HT_IRQ_LOW_VECTOR(cfg->vector) |
3721
			((apic->irq_dest_mode == 0) ?
3722 3723 3724
				HT_IRQ_LOW_DM_PHYSICAL :
				HT_IRQ_LOW_DM_LOGICAL) |
			HT_IRQ_LOW_RQEOI_EDGE |
3725
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3726 3727 3728 3729
				HT_IRQ_LOW_MT_FIXED :
				HT_IRQ_LOW_MT_ARBITRATED) |
			HT_IRQ_LOW_IRQ_MASKED;

3730
		write_ht_irq_msg(irq, &msg);
3731

3732 3733
		set_irq_chip_and_handler_name(irq, &ht_irq_chip,
					      handle_edge_irq, "edge");
Y
Yinghai Lu 已提交
3734 3735

		dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
3736
	}
3737
	return err;
3738 3739 3740
}
#endif /* CONFIG_HT_IRQ */

3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752
int __init io_apic_get_redir_entries (int ioapic)
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_01.raw = io_apic_read(ioapic, 1);
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return reg_01.bits.entries;
}

3753
void __init probe_nr_irqs_gsi(void)
3754
{
3755 3756
	int nr = 0;

3757 3758
	nr = acpi_probe_gsi();
	if (nr > nr_irqs_gsi) {
3759
		nr_irqs_gsi = nr;
3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772
	} else {
		/* for acpi=off or acpi is not compiled in */
		int idx;

		nr = 0;
		for (idx = 0; idx < nr_ioapics; idx++)
			nr += io_apic_get_redir_entries(idx) + 1;

		if (nr > nr_irqs_gsi)
			nr_irqs_gsi = nr;
	}

	printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
3773 3774
}

Y
Yinghai Lu 已提交
3775 3776 3777 3778 3779
#ifdef CONFIG_SPARSE_IRQ
int __init arch_probe_nr_irqs(void)
{
	int nr;

Y
Yinghai Lu 已提交
3780 3781
	if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
		nr_irqs = NR_VECTORS * nr_cpu_ids;
Y
Yinghai Lu 已提交
3782

Y
Yinghai Lu 已提交
3783 3784 3785 3786 3787 3788 3789 3790
	nr = nr_irqs_gsi + 8 * nr_cpu_ids;
#if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
	/*
	 * for MSI and HT dyn irq
	 */
	nr += nr_irqs_gsi * 16;
#endif
	if (nr < nr_irqs)
Y
Yinghai Lu 已提交
3791 3792 3793 3794 3795 3796
		nr_irqs = nr;

	return 0;
}
#endif

3797 3798
static int __io_apic_set_pci_routing(struct device *dev, int irq,
				struct io_apic_irq_attr *irq_attr)
3799 3800 3801 3802
{
	struct irq_desc *desc;
	struct irq_cfg *cfg;
	int node;
3803 3804
	int ioapic, pin;
	int trigger, polarity;
3805

3806
	ioapic = irq_attr->ioapic;
3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823
	if (!IO_APIC_IRQ(irq)) {
		apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
			ioapic);
		return -EINVAL;
	}

	if (dev)
		node = dev_to_node(dev);
	else
		node = cpu_to_node(boot_cpu_id);

	desc = irq_to_desc_alloc_node(irq, node);
	if (!desc) {
		printk(KERN_INFO "can not get irq_desc %d\n", irq);
		return 0;
	}

3824 3825 3826 3827
	pin = irq_attr->ioapic_pin;
	trigger = irq_attr->trigger;
	polarity = irq_attr->polarity;

3828 3829 3830
	/*
	 * IRQs < 16 are already in the irq_2_pin[] map
	 */
3831
	if (irq >= nr_legacy_irqs) {
3832
		cfg = desc->chip_data;
3833 3834 3835 3836 3837
		if (add_pin_to_irq_node_nopanic(cfg, node, ioapic, pin)) {
			printk(KERN_INFO "can not add pin %d for irq %d\n",
				pin, irq);
			return 0;
		}
3838 3839
	}

3840
	setup_IO_APIC_irq(ioapic, pin, irq, desc, trigger, polarity);
3841 3842 3843 3844

	return 0;
}

3845 3846
int io_apic_set_pci_routing(struct device *dev, int irq,
				struct io_apic_irq_attr *irq_attr)
3847
{
3848
	int ioapic, pin;
3849 3850 3851 3852 3853
	/*
	 * Avoid pin reprogramming.  PRTs typically include entries
	 * with redundant pin->gsi mappings (but unique PCI devices);
	 * we only program the IOAPIC on the first.
	 */
3854 3855
	ioapic = irq_attr->ioapic;
	pin = irq_attr->ioapic_pin;
3856 3857 3858 3859 3860 3861 3862
	if (test_bit(pin, mp_ioapic_routing[ioapic].pin_programmed)) {
		pr_debug("Pin %d-%d already programmed\n",
			 mp_ioapics[ioapic].apicid, pin);
		return 0;
	}
	set_bit(pin, mp_ioapic_routing[ioapic].pin_programmed);

3863
	return __io_apic_set_pci_routing(dev, irq, irq_attr);
3864 3865
}

3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876
u8 __init io_apic_unique_id(u8 id)
{
#ifdef CONFIG_X86_32
	if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
	    !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
		return io_apic_get_unique_id(nr_ioapics, id);
	else
		return id;
#else
	int i;
	DECLARE_BITMAP(used, 256);
L
Linus Torvalds 已提交
3877

3878 3879 3880 3881 3882 3883 3884 3885 3886 3887
	bitmap_zero(used, 256);
	for (i = 0; i < nr_ioapics; i++) {
		struct mpc_ioapic *ia = &mp_ioapics[i];
		__set_bit(ia->apicid, used);
	}
	if (!test_bit(id, used))
		return id;
	return find_first_zero_bit(used, 256);
#endif
}
L
Linus Torvalds 已提交
3888

3889
#ifdef CONFIG_X86_32
3890
int __init io_apic_get_unique_id(int ioapic, int apic_id)
L
Linus Torvalds 已提交
3891 3892 3893 3894 3895 3896 3897 3898
{
	union IO_APIC_reg_00 reg_00;
	static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
	physid_mask_t tmp;
	unsigned long flags;
	int i = 0;

	/*
3899 3900
	 * The P4 platform supports up to 256 APIC IDs on two separate APIC
	 * buses (one for LAPICs, one for IOAPICs), where predecessors only
L
Linus Torvalds 已提交
3901
	 * supports up to 16 on one shared APIC bus.
3902
	 *
L
Linus Torvalds 已提交
3903 3904 3905 3906 3907
	 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
	 *      advantage of new APIC bus architecture.
	 */

	if (physids_empty(apic_id_map))
3908
		apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
L
Linus Torvalds 已提交
3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(ioapic, 0);
	spin_unlock_irqrestore(&ioapic_lock, flags);

	if (apic_id >= get_physical_broadcast()) {
		printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
			"%d\n", ioapic, apic_id, reg_00.bits.ID);
		apic_id = reg_00.bits.ID;
	}

	/*
3921
	 * Every APIC in a system must have a unique ID or we get lots of nice
L
Linus Torvalds 已提交
3922 3923
	 * 'stuck on smp_invalidate_needed IPI wait' messages.
	 */
3924
	if (apic->check_apicid_used(&apic_id_map, apic_id)) {
L
Linus Torvalds 已提交
3925 3926

		for (i = 0; i < get_physical_broadcast(); i++) {
3927
			if (!apic->check_apicid_used(&apic_id_map, i))
L
Linus Torvalds 已提交
3928 3929 3930 3931 3932 3933 3934 3935 3936 3937
				break;
		}

		if (i == get_physical_broadcast())
			panic("Max apic_id exceeded!\n");

		printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
			"trying %d\n", ioapic, apic_id, i);

		apic_id = i;
3938
	}
L
Linus Torvalds 已提交
3939

3940
	apic->apicid_to_cpu_present(apic_id, &tmp);
L
Linus Torvalds 已提交
3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951
	physids_or(apic_id_map, apic_id_map, tmp);

	if (reg_00.bits.ID != apic_id) {
		reg_00.bits.ID = apic_id;

		spin_lock_irqsave(&ioapic_lock, flags);
		io_apic_write(ioapic, 0, reg_00.raw);
		reg_00.raw = io_apic_read(ioapic, 0);
		spin_unlock_irqrestore(&ioapic_lock, flags);

		/* Sanity check */
3952 3953 3954 3955
		if (reg_00.bits.ID != apic_id) {
			printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
			return -1;
		}
L
Linus Torvalds 已提交
3956 3957 3958 3959 3960 3961 3962
	}

	apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);

	return apic_id;
}
3963
#endif
L
Linus Torvalds 已提交
3964

3965
int __init io_apic_get_version(int ioapic)
L
Linus Torvalds 已提交
3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_01.raw = io_apic_read(ioapic, 1);
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return reg_01.bits.version;
}

3977 3978 3979 3980 3981 3982 3983 3984
int acpi_get_override_irq(int bus_irq, int *trigger, int *polarity)
{
	int i;

	if (skip_ioapic_setup)
		return -1;

	for (i = 0; i < mp_irq_entries; i++)
3985 3986
		if (mp_irqs[i].irqtype == mp_INT &&
		    mp_irqs[i].srcbusirq == bus_irq)
3987 3988 3989 3990 3991 3992 3993 3994 3995
			break;
	if (i >= mp_irq_entries)
		return -1;

	*trigger = irq_trigger(i);
	*polarity = irq_polarity(i);
	return 0;
}

3996 3997 3998
/*
 * This function currently is only a helper for the i386 smp boot process where
 * we need to reprogram the ioredtbls to cater for the cpus which have come online
3999
 * so mask in all cases should simply be apic->target_cpus()
4000 4001 4002 4003
 */
#ifdef CONFIG_SMP
void __init setup_ioapic_dest(void)
{
4004
	int pin, ioapic = 0, irq, irq_entry;
4005
	struct irq_desc *desc;
4006
	const struct cpumask *mask;
4007 4008 4009 4010

	if (skip_ioapic_setup == 1)
		return;

4011 4012 4013 4014 4015 4016 4017
#ifdef CONFIG_ACPI
	if (!acpi_disabled && acpi_ioapic) {
		ioapic = mp_find_ioapic(0);
		if (ioapic < 0)
			ioapic = 0;
	}
#endif
4018

4019 4020 4021 4022 4023
	for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
		irq_entry = find_irq_entry(ioapic, pin, mp_INT);
		if (irq_entry == -1)
			continue;
		irq = pin_2_irq(irq_entry, ioapic, pin);
4024

4025
		desc = irq_to_desc(irq);
4026

4027 4028 4029 4030 4031 4032 4033 4034
		/*
		 * Honour affinities which have been set in early boot
		 */
		if (desc->status &
		    (IRQ_NO_BALANCING | IRQ_AFFINITY_SET))
			mask = desc->affinity;
		else
			mask = apic->target_cpus();
4035

4036 4037 4038 4039
		if (intr_remapping_enabled)
			set_ir_ioapic_affinity_irq_desc(desc, mask);
		else
			set_ioapic_affinity_irq_desc(desc, mask);
4040
	}
4041

4042 4043 4044
}
#endif

4045 4046 4047 4048
#define IOAPIC_RESOURCE_NAME_SIZE 11

static struct resource *ioapic_resources;

4049
static struct resource * __init ioapic_setup_resources(int nr_ioapics)
4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064
{
	unsigned long n;
	struct resource *res;
	char *mem;
	int i;

	if (nr_ioapics <= 0)
		return NULL;

	n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
	n *= nr_ioapics;

	mem = alloc_bootmem(n);
	res = (void *)mem;

4065
	mem += sizeof(struct resource) * nr_ioapics;
4066

4067 4068 4069
	for (i = 0; i < nr_ioapics; i++) {
		res[i].name = mem;
		res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
4070
		snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
4071
		mem += IOAPIC_RESOURCE_NAME_SIZE;
4072 4073 4074 4075 4076 4077 4078
	}

	ioapic_resources = res;

	return res;
}

4079 4080 4081
void __init ioapic_init_mappings(void)
{
	unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
4082
	struct resource *ioapic_res;
T
Thomas Gleixner 已提交
4083
	int i;
4084

4085
	ioapic_res = ioapic_setup_resources(nr_ioapics);
4086 4087
	for (i = 0; i < nr_ioapics; i++) {
		if (smp_found_config) {
4088
			ioapic_phys = mp_ioapics[i].apicaddr;
4089
#ifdef CONFIG_X86_32
T
Thomas Gleixner 已提交
4090 4091 4092 4093 4094 4095 4096 4097 4098
			if (!ioapic_phys) {
				printk(KERN_ERR
				       "WARNING: bogus zero IO-APIC "
				       "address found in MPTABLE, "
				       "disabling IO/APIC support!\n");
				smp_found_config = 0;
				skip_ioapic_setup = 1;
				goto fake_ioapic_page;
			}
4099
#endif
4100
		} else {
4101
#ifdef CONFIG_X86_32
4102
fake_ioapic_page:
4103
#endif
4104
			ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
4105 4106 4107
			ioapic_phys = __pa(ioapic_phys);
		}
		set_fixmap_nocache(idx, ioapic_phys);
4108 4109 4110
		apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
			__fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
			ioapic_phys);
4111
		idx++;
4112

4113
		ioapic_res->start = ioapic_phys;
4114
		ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
4115
		ioapic_res++;
4116 4117 4118
	}
}

4119
void __init ioapic_insert_resources(void)
4120 4121 4122 4123 4124
{
	int i;
	struct resource *r = ioapic_resources;

	if (!r) {
4125
		if (nr_ioapics > 0)
4126 4127
			printk(KERN_ERR
				"IO APIC resources couldn't be allocated.\n");
4128
		return;
4129 4130 4131 4132 4133 4134 4135
	}

	for (i = 0; i < nr_ioapics; i++) {
		insert_resource(&iomem_resource, r);
		r++;
	}
}
4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146

int mp_find_ioapic(int gsi)
{
	int i = 0;

	/* Find the IOAPIC that manages this GSI. */
	for (i = 0; i < nr_ioapics; i++) {
		if ((gsi >= mp_gsi_routing[i].gsi_base)
		    && (gsi <= mp_gsi_routing[i].gsi_end))
			return i;
	}
4147

4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173
	printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
	return -1;
}

int mp_find_ioapic_pin(int ioapic, int gsi)
{
	if (WARN_ON(ioapic == -1))
		return -1;
	if (WARN_ON(gsi > mp_gsi_routing[ioapic].gsi_end))
		return -1;

	return gsi - mp_gsi_routing[ioapic].gsi_base;
}

static int bad_ioapic(unsigned long address)
{
	if (nr_ioapics >= MAX_IO_APICS) {
		printk(KERN_WARNING "WARING: Max # of I/O APICs (%d) exceeded "
		       "(found %d), skipping\n", MAX_IO_APICS, nr_ioapics);
		return 1;
	}
	if (!address) {
		printk(KERN_WARNING "WARNING: Bogus (zero) I/O APIC address"
		       " found in table, skipping!\n");
		return 1;
	}
4174 4175 4176
	return 0;
}

4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208
void __init mp_register_ioapic(int id, u32 address, u32 gsi_base)
{
	int idx = 0;

	if (bad_ioapic(address))
		return;

	idx = nr_ioapics;

	mp_ioapics[idx].type = MP_IOAPIC;
	mp_ioapics[idx].flags = MPC_APIC_USABLE;
	mp_ioapics[idx].apicaddr = address;

	set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
	mp_ioapics[idx].apicid = io_apic_unique_id(id);
	mp_ioapics[idx].apicver = io_apic_get_version(idx);

	/*
	 * Build basic GSI lookup table to facilitate gsi->io_apic lookups
	 * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
	 */
	mp_gsi_routing[idx].gsi_base = gsi_base;
	mp_gsi_routing[idx].gsi_end = gsi_base +
	    io_apic_get_redir_entries(idx);

	printk(KERN_INFO "IOAPIC[%d]: apic_id %d, version %d, address 0x%x, "
	       "GSI %d-%d\n", idx, mp_ioapics[idx].apicid,
	       mp_ioapics[idx].apicver, mp_ioapics[idx].apicaddr,
	       mp_gsi_routing[idx].gsi_base, mp_gsi_routing[idx].gsi_end);

	nr_ioapics++;
}