io_apic.c 101.5 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *	Intel IO-APIC support for multi-Pentium hosts.
 *
I
Ingo Molnar 已提交
4
 *	Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 *	Many thanks to Stig Venaas for trying out countless experimental
 *	patches and reporting/debugging problems patiently!
 *
 *	(c) 1999, Multiple IO-APIC support, developed by
 *	Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
 *      Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
 *	further tested and cleaned up by Zach Brown <zab@redhat.com>
 *	and Ingo Molnar <mingo@redhat.com>
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively
 *	Paul Diefenbaugh	:	Added full ACPI support
 */

#include <linux/mm.h>
#include <linux/interrupt.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/sched.h>
28
#include <linux/pci.h>
L
Linus Torvalds 已提交
29 30 31
#include <linux/mc146818rtc.h>
#include <linux/compiler.h>
#include <linux/acpi.h>
32
#include <linux/module.h>
L
Linus Torvalds 已提交
33
#include <linux/sysdev.h>
34
#include <linux/msi.h>
35
#include <linux/htirq.h>
36
#include <linux/freezer.h>
37
#include <linux/kthread.h>
38
#include <linux/jiffies.h>	/* time_after() */
39 40 41 42 43
#ifdef CONFIG_ACPI
#include <acpi/acpi_bus.h>
#endif
#include <linux/bootmem.h>
#include <linux/dmar.h>
44
#include <linux/hpet.h>
45

46
#include <asm/idle.h>
L
Linus Torvalds 已提交
47 48
#include <asm/io.h>
#include <asm/smp.h>
49
#include <asm/cpu.h>
L
Linus Torvalds 已提交
50
#include <asm/desc.h>
51 52 53
#include <asm/proto.h>
#include <asm/acpi.h>
#include <asm/dma.h>
L
Linus Torvalds 已提交
54
#include <asm/timer.h>
55
#include <asm/i8259.h>
56
#include <asm/nmi.h>
57
#include <asm/msidef.h>
58
#include <asm/hypertransport.h>
59
#include <asm/setup.h>
60
#include <asm/irq_remapping.h>
61
#include <asm/hpet.h>
62
#include <asm/hw_irq.h>
L
Linus Torvalds 已提交
63

I
Ingo Molnar 已提交
64
#include <asm/apic.h>
L
Linus Torvalds 已提交
65

66
#define __apicdebuginit(type) static type __init
67 68
#define for_each_irq_pin(entry, head) \
	for (entry = head; entry; entry = entry->next)
69

L
Linus Torvalds 已提交
70
/*
71 72
 *      Is the SiS APIC rmw bug present ?
 *      -1 = don't know, 0 = no, 1 = yes
L
Linus Torvalds 已提交
73 74 75
 */
int sis_apic_bug = -1;

Y
Yinghai Lu 已提交
76 77 78
static DEFINE_SPINLOCK(ioapic_lock);
static DEFINE_SPINLOCK(vector_lock);

L
Linus Torvalds 已提交
79 80 81 82 83
/*
 * # of IRQ routing registers
 */
int nr_ioapic_registers[MAX_IO_APICS];

84
/* I/O APIC entries */
85
struct mpc_ioapic mp_ioapics[MAX_IO_APICS];
86 87
int nr_ioapics;

88 89 90
/* IO APIC gsi routing info */
struct mp_ioapic_gsi  mp_gsi_routing[MAX_IO_APICS];

91
/* MP IRQ source entries */
92
struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
93 94 95 96

/* # of MP IRQ source entries */
int mp_irq_entries;

97 98 99
/* GSI interrupts */
static int nr_irqs_gsi = NR_IRQS_LEGACY;

100 101 102 103 104 105
#if defined (CONFIG_MCA) || defined (CONFIG_EISA)
int mp_bus_id_to_type[MAX_MP_BUSSES];
#endif

DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);

Y
Yinghai Lu 已提交
106 107
int skip_ioapic_setup;

108 109 110 111 112 113 114 115 116
void arch_disable_smp_support(void)
{
#ifdef CONFIG_PCI
	noioapicquirk = 1;
	noioapicreroute = -1;
#endif
	skip_ioapic_setup = 1;
}

117
static int __init parse_noapic(char *str)
Y
Yinghai Lu 已提交
118 119
{
	/* disable IO-APIC */
120
	arch_disable_smp_support();
Y
Yinghai Lu 已提交
121 122 123
	return 0;
}
early_param("noapic", parse_noapic);
124

125 126 127 128 129
struct irq_pin_list {
	int apic, pin;
	struct irq_pin_list *next;
};

130
static struct irq_pin_list *get_one_free_irq_2_pin(int node)
131 132 133 134 135 136 137 138
{
	struct irq_pin_list *pin;

	pin = kzalloc_node(sizeof(*pin), GFP_ATOMIC, node);

	return pin;
}

Y
Yinghai Lu 已提交
139
/* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
140
#ifdef CONFIG_SPARSE_IRQ
141
static struct irq_cfg irq_cfgx[NR_IRQS_LEGACY];
142
#else
143
static struct irq_cfg irq_cfgx[NR_IRQS];
144
#endif
Y
Yinghai Lu 已提交
145

146 147 148 149 150 151
void __init io_apic_disable_legacy(void)
{
	nr_legacy_irqs = 0;
	nr_irqs_gsi = 0;
}

152
int __init arch_early_irq_init(void)
153
{
154 155 156
	struct irq_cfg *cfg;
	struct irq_desc *desc;
	int count;
157
	int node;
158
	int i;
T
Thomas Gleixner 已提交
159

160 161
	cfg = irq_cfgx;
	count = ARRAY_SIZE(irq_cfgx);
162
	node= cpu_to_node(boot_cpu_id);
163

164 165 166
	for (i = 0; i < count; i++) {
		desc = irq_to_desc(i);
		desc->chip_data = &cfg[i];
167 168
		zalloc_cpumask_var_node(&cfg[i].domain, GFP_NOWAIT, node);
		zalloc_cpumask_var_node(&cfg[i].old_domain, GFP_NOWAIT, node);
169 170 171 172 173 174 175 176
		/*
		 * For legacy IRQ's, start with assigning irq0 to irq15 to
		 * IRQ0_VECTOR to IRQ15_VECTOR on cpu 0.
		 */
		if (i < nr_legacy_irqs) {
			cfg[i].vector = IRQ0_VECTOR + i;
			cpumask_set_cpu(0, cfg[i].domain);
		}
177
	}
178 179

	return 0;
180
}
181

182
#ifdef CONFIG_SPARSE_IRQ
183
struct irq_cfg *irq_cfg(unsigned int irq)
184
{
185 186
	struct irq_cfg *cfg = NULL;
	struct irq_desc *desc;
L
Linus Torvalds 已提交
187

188 189 190
	desc = irq_to_desc(irq);
	if (desc)
		cfg = desc->chip_data;
191

192
	return cfg;
193
}
T
Thomas Gleixner 已提交
194

195
static struct irq_cfg *get_one_free_irq_cfg(int node)
196
{
197
	struct irq_cfg *cfg;
198

199
	cfg = kzalloc_node(sizeof(*cfg), GFP_ATOMIC, node);
200
	if (cfg) {
201
		if (!zalloc_cpumask_var_node(&cfg->domain, GFP_ATOMIC, node)) {
202 203
			kfree(cfg);
			cfg = NULL;
204
		} else if (!zalloc_cpumask_var_node(&cfg->old_domain,
205
							  GFP_ATOMIC, node)) {
206 207 208 209 210
			free_cpumask_var(cfg->domain);
			kfree(cfg);
			cfg = NULL;
		}
	}
211

212
	return cfg;
213 214
}

215
int arch_init_chip_data(struct irq_desc *desc, int node)
216
{
217
	struct irq_cfg *cfg;
T
Thomas Gleixner 已提交
218

219 220
	cfg = desc->chip_data;
	if (!cfg) {
221
		desc->chip_data = get_one_free_irq_cfg(node);
222 223 224 225 226
		if (!desc->chip_data) {
			printk(KERN_ERR "can not alloc irq_cfg\n");
			BUG_ON(1);
		}
	}
L
Linus Torvalds 已提交
227

228
	return 0;
229
}
230

231
/* for move_irq_desc */
232
static void
233
init_copy_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg, int node)
234
{
235 236 237 238 239 240
	struct irq_pin_list *old_entry, *head, *tail, *entry;

	cfg->irq_2_pin = NULL;
	old_entry = old_cfg->irq_2_pin;
	if (!old_entry)
		return;
241

242
	entry = get_one_free_irq_2_pin(node);
243 244
	if (!entry)
		return;
245

246 247 248 249 250 251
	entry->apic	= old_entry->apic;
	entry->pin	= old_entry->pin;
	head		= entry;
	tail		= entry;
	old_entry	= old_entry->next;
	while (old_entry) {
252
		entry = get_one_free_irq_2_pin(node);
253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268
		if (!entry) {
			entry = head;
			while (entry) {
				head = entry->next;
				kfree(entry);
				entry = head;
			}
			/* still use the old one */
			return;
		}
		entry->apic	= old_entry->apic;
		entry->pin	= old_entry->pin;
		tail->next	= entry;
		tail		= entry;
		old_entry	= old_entry->next;
	}
269

270 271
	tail->next = NULL;
	cfg->irq_2_pin = head;
272 273
}

274
static void free_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg)
275
{
276
	struct irq_pin_list *entry, *next;
277

278 279
	if (old_cfg->irq_2_pin == cfg->irq_2_pin)
		return;
Y
Yinghai Lu 已提交
280

281
	entry = old_cfg->irq_2_pin;
282

283 284 285 286 287 288
	while (entry) {
		next = entry->next;
		kfree(entry);
		entry = next;
	}
	old_cfg->irq_2_pin = NULL;
289 290
}

291
void arch_init_copy_chip_data(struct irq_desc *old_desc,
292
				 struct irq_desc *desc, int node)
293
{
294 295
	struct irq_cfg *cfg;
	struct irq_cfg *old_cfg;
296

297
	cfg = get_one_free_irq_cfg(node);
Y
Yinghai Lu 已提交
298

299 300 301 302 303 304 305 306 307
	if (!cfg)
		return;

	desc->chip_data = cfg;

	old_cfg = old_desc->chip_data;

	memcpy(cfg, old_cfg, sizeof(struct irq_cfg));

308
	init_copy_irq_2_pin(old_cfg, cfg, node);
309
}
L
Linus Torvalds 已提交
310

311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331
static void free_irq_cfg(struct irq_cfg *old_cfg)
{
	kfree(old_cfg);
}

void arch_free_chip_data(struct irq_desc *old_desc, struct irq_desc *desc)
{
	struct irq_cfg *old_cfg, *cfg;

	old_cfg = old_desc->chip_data;
	cfg = desc->chip_data;

	if (old_cfg == cfg)
		return;

	if (old_cfg) {
		free_irq_2_pin(old_cfg, cfg);
		free_irq_cfg(old_cfg);
		old_desc->chip_data = NULL;
	}
}
332
/* end for move_irq_desc */
333

334
#else
335
struct irq_cfg *irq_cfg(unsigned int irq)
336 337
{
	return irq < nr_irqs ? irq_cfgx + irq : NULL;
338
}
L
Linus Torvalds 已提交
339

340 341
#endif

L
Linus Torvalds 已提交
342 343 344 345
struct io_apic {
	unsigned int index;
	unsigned int unused[3];
	unsigned int data;
346 347
	unsigned int unused2[11];
	unsigned int eoi;
L
Linus Torvalds 已提交
348 349 350 351 352
};

static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
{
	return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
353
		+ (mp_ioapics[idx].apicaddr & ~PAGE_MASK);
L
Linus Torvalds 已提交
354 355
}

356 357 358 359 360 361
static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(vector, &io_apic->eoi);
}

L
Linus Torvalds 已提交
362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383
static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	return readl(&io_apic->data);
}

static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	writel(value, &io_apic->data);
}

/*
 * Re-write a value: to be used for read-modify-write
 * cycles where the read already set up the index register.
 *
 * Older SiS APIC requires we rewrite the index register
 */
static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
{
384
	struct io_apic __iomem *io_apic = io_apic_base(apic);
T
Thomas Gleixner 已提交
385 386 387

	if (sis_apic_bug)
		writel(reg, &io_apic->index);
L
Linus Torvalds 已提交
388 389 390
	writel(value, &io_apic->data);
}

Y
Yinghai Lu 已提交
391
static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
392 393 394 395 396
{
	struct irq_pin_list *entry;
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
397
	for_each_irq_pin(entry, cfg->irq_2_pin) {
398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413
		unsigned int reg;
		int pin;

		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin*2);
		/* Is the remote IRR bit set? */
		if (reg & IO_APIC_REDIR_REMOTE_IRR) {
			spin_unlock_irqrestore(&ioapic_lock, flags);
			return true;
		}
	}
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return false;
}

414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429
union entry_union {
	struct { u32 w1, w2; };
	struct IO_APIC_route_entry entry;
};

static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;
	unsigned long flags;
	spin_lock_irqsave(&ioapic_lock, flags);
	eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
	eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
	spin_unlock_irqrestore(&ioapic_lock, flags);
	return eu.entry;
}

430 431 432 433 434 435
/*
 * When we write a new IO APIC routing entry, we need to write the high
 * word first! If the mask bit in the low word is clear, we will enable
 * the interrupt, and we need to make sure the entry is fully populated
 * before that happens.
 */
436 437
static void
__ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
438
{
439 440
	union entry_union eu = {{0, 0}};

441
	eu.entry = e;
442 443
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
444 445
}

446
void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
447 448 449 450
{
	unsigned long flags;
	spin_lock_irqsave(&ioapic_lock, flags);
	__ioapic_write_entry(apic, pin, e);
451 452 453 454 455 456 457 458 459 460 461 462 463
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

/*
 * When we mask an IO APIC routing entry, we need to write the low
 * word first, in order to set the mask bit before we change the
 * high bits!
 */
static void ioapic_mask_entry(int apic, int pin)
{
	unsigned long flags;
	union entry_union eu = { .entry.mask = 1 };

464 465 466 467 468 469
	spin_lock_irqsave(&ioapic_lock, flags);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

L
Linus Torvalds 已提交
470 471 472 473 474
/*
 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
 * shared ISA-space IRQs, so we have to support them. We are super
 * fast in the common case, and fast for shared ISA-space IRQs.
 */
475 476
static int
add_pin_to_irq_node_nopanic(struct irq_cfg *cfg, int node, int apic, int pin)
L
Linus Torvalds 已提交
477
{
478
	struct irq_pin_list **last, *entry;
479

480 481 482
	/* don't allow duplicates */
	last = &cfg->irq_2_pin;
	for_each_irq_pin(entry, cfg->irq_2_pin) {
483
		if (entry->apic == apic && entry->pin == pin)
484
			return 0;
485
		last = &entry->next;
L
Linus Torvalds 已提交
486
	}
487

488
	entry = get_one_free_irq_2_pin(node);
489
	if (!entry) {
490 491 492
		printk(KERN_ERR "can not alloc irq_pin_list (%d,%d,%d)\n",
				node, apic, pin);
		return -ENOMEM;
493
	}
L
Linus Torvalds 已提交
494 495
	entry->apic = apic;
	entry->pin = pin;
496

497
	*last = entry;
498 499 500 501 502 503 504
	return 0;
}

static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
{
	if (add_pin_to_irq_node_nopanic(cfg, node, apic, pin))
		panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
L
Linus Torvalds 已提交
505 506 507 508 509
}

/*
 * Reroute an IRQ to a different pin.
 */
510
static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
511 512
					   int oldapic, int oldpin,
					   int newapic, int newpin)
L
Linus Torvalds 已提交
513
{
514
	struct irq_pin_list *entry;
L
Linus Torvalds 已提交
515

516
	for_each_irq_pin(entry, cfg->irq_2_pin) {
L
Linus Torvalds 已提交
517 518 519
		if (entry->apic == oldapic && entry->pin == oldpin) {
			entry->apic = newapic;
			entry->pin = newpin;
520
			/* every one is different, right? */
521
			return;
522
		}
L
Linus Torvalds 已提交
523
	}
524

525 526
	/* old apic/pin didn't exist, so just add new ones */
	add_pin_to_irq_node(cfg, node, newapic, newpin);
L
Linus Torvalds 已提交
527 528
}

529 530 531 532 533 534 535 536 537 538 539 540 541 542 543
static void __io_apic_modify_irq(struct irq_pin_list *entry,
				 int mask_and, int mask_or,
				 void (*final)(struct irq_pin_list *entry))
{
	unsigned int reg, pin;

	pin = entry->pin;
	reg = io_apic_read(entry->apic, 0x10 + pin * 2);
	reg &= mask_and;
	reg |= mask_or;
	io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
	if (final)
		final(entry);
}

544 545 546
static void io_apic_modify_irq(struct irq_cfg *cfg,
			       int mask_and, int mask_or,
			       void (*final)(struct irq_pin_list *entry))
547 548
{
	struct irq_pin_list *entry;
549

550 551 552 553 554 555 556 557 558 559 560 561 562 563
	for_each_irq_pin(entry, cfg->irq_2_pin)
		__io_apic_modify_irq(entry, mask_and, mask_or, final);
}

static void __mask_and_edge_IO_APIC_irq(struct irq_pin_list *entry)
{
	__io_apic_modify_irq(entry, ~IO_APIC_REDIR_LEVEL_TRIGGER,
			     IO_APIC_REDIR_MASKED, NULL);
}

static void __unmask_and_level_IO_APIC_irq(struct irq_pin_list *entry)
{
	__io_apic_modify_irq(entry, ~IO_APIC_REDIR_MASKED,
			     IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
564
}
565

Y
Yinghai Lu 已提交
566
static void __unmask_IO_APIC_irq(struct irq_cfg *cfg)
567
{
Y
Yinghai Lu 已提交
568
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
569
}
570

571
static void io_apic_sync(struct irq_pin_list *entry)
L
Linus Torvalds 已提交
572
{
573 574 575 576 577 578
	/*
	 * Synchronize the IO-APIC and the CPU by doing
	 * a dummy read from the IO-APIC
	 */
	struct io_apic __iomem *io_apic;
	io_apic = io_apic_base(entry->apic);
Y
Yinghai Lu 已提交
579
	readl(&io_apic->data);
L
Linus Torvalds 已提交
580 581
}

Y
Yinghai Lu 已提交
582
static void __mask_IO_APIC_irq(struct irq_cfg *cfg)
583
{
Y
Yinghai Lu 已提交
584
	io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
585
}
L
Linus Torvalds 已提交
586

Y
Yinghai Lu 已提交
587
static void mask_IO_APIC_irq_desc(struct irq_desc *desc)
L
Linus Torvalds 已提交
588
{
Y
Yinghai Lu 已提交
589
	struct irq_cfg *cfg = desc->chip_data;
L
Linus Torvalds 已提交
590 591
	unsigned long flags;

Y
Yinghai Lu 已提交
592 593
	BUG_ON(!cfg);

L
Linus Torvalds 已提交
594
	spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
595
	__mask_IO_APIC_irq(cfg);
L
Linus Torvalds 已提交
596 597 598
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

Y
Yinghai Lu 已提交
599
static void unmask_IO_APIC_irq_desc(struct irq_desc *desc)
L
Linus Torvalds 已提交
600
{
Y
Yinghai Lu 已提交
601
	struct irq_cfg *cfg = desc->chip_data;
L
Linus Torvalds 已提交
602 603 604
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
605
	__unmask_IO_APIC_irq(cfg);
L
Linus Torvalds 已提交
606 607 608
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

Y
Yinghai Lu 已提交
609 610 611 612 613 614 615 616 617 618 619 620 621
static void mask_IO_APIC_irq(unsigned int irq)
{
	struct irq_desc *desc = irq_to_desc(irq);

	mask_IO_APIC_irq_desc(desc);
}
static void unmask_IO_APIC_irq(unsigned int irq)
{
	struct irq_desc *desc = irq_to_desc(irq);

	unmask_IO_APIC_irq_desc(desc);
}

L
Linus Torvalds 已提交
622 623 624
static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
{
	struct IO_APIC_route_entry entry;
625

L
Linus Torvalds 已提交
626
	/* Check delivery_mode to be sure we're not clearing an SMI pin */
627
	entry = ioapic_read_entry(apic, pin);
L
Linus Torvalds 已提交
628 629 630 631 632
	if (entry.delivery_mode == dest_SMI)
		return;
	/*
	 * Disable it in the IO-APIC irq-routing table:
	 */
633
	ioapic_mask_entry(apic, pin);
L
Linus Torvalds 已提交
634 635
}

636
static void clear_IO_APIC (void)
L
Linus Torvalds 已提交
637 638 639 640 641 642 643 644
{
	int apic, pin;

	for (apic = 0; apic < nr_ioapics; apic++)
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
			clear_IO_APIC_pin(apic, pin);
}

645
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
646 647 648 649 650 651
/*
 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
 * specific CPU-side IRQs.
 */

#define MAX_PIRQS 8
Y
Yinghai Lu 已提交
652 653 654
static int pirq_entries[MAX_PIRQS] = {
	[0 ... MAX_PIRQS - 1] = -1
};
L
Linus Torvalds 已提交
655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680

static int __init ioapic_pirq_setup(char *str)
{
	int i, max;
	int ints[MAX_PIRQS+1];

	get_options(str, ARRAY_SIZE(ints), ints);

	apic_printk(APIC_VERBOSE, KERN_INFO
			"PIRQ redirection, working around broken MP-BIOS.\n");
	max = MAX_PIRQS;
	if (ints[0] < MAX_PIRQS)
		max = ints[0];

	for (i = 0; i < max; i++) {
		apic_printk(APIC_VERBOSE, KERN_DEBUG
				"... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
		/*
		 * PIRQs are mapped upside down, usually.
		 */
		pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
	}
	return 1;
}

__setup("pirq=", ioapic_pirq_setup);
681 682
#endif /* CONFIG_X86_32 */

683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709
struct IO_APIC_route_entry **alloc_ioapic_entries(void)
{
	int apic;
	struct IO_APIC_route_entry **ioapic_entries;

	ioapic_entries = kzalloc(sizeof(*ioapic_entries) * nr_ioapics,
				GFP_ATOMIC);
	if (!ioapic_entries)
		return 0;

	for (apic = 0; apic < nr_ioapics; apic++) {
		ioapic_entries[apic] =
			kzalloc(sizeof(struct IO_APIC_route_entry) *
				nr_ioapic_registers[apic], GFP_ATOMIC);
		if (!ioapic_entries[apic])
			goto nomem;
	}

	return ioapic_entries;

nomem:
	while (--apic >= 0)
		kfree(ioapic_entries[apic]);
	kfree(ioapic_entries);

	return 0;
}
710 711

/*
712
 * Saves all the IO-APIC RTE's
713
 */
714
int save_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
715 716 717
{
	int apic, pin;

718 719
	if (!ioapic_entries)
		return -ENOMEM;
720 721

	for (apic = 0; apic < nr_ioapics; apic++) {
722 723
		if (!ioapic_entries[apic])
			return -ENOMEM;
724

725
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
726
			ioapic_entries[apic][pin] =
727
				ioapic_read_entry(apic, pin);
728
	}
729

730 731 732
	return 0;
}

733 734 735 736
/*
 * Mask all IO APIC entries.
 */
void mask_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
737 738 739
{
	int apic, pin;

740 741 742
	if (!ioapic_entries)
		return;

743
	for (apic = 0; apic < nr_ioapics; apic++) {
744
		if (!ioapic_entries[apic])
745
			break;
746

747 748 749
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
			struct IO_APIC_route_entry entry;

750
			entry = ioapic_entries[apic][pin];
751 752 753 754 755 756 757 758
			if (!entry.mask) {
				entry.mask = 1;
				ioapic_write_entry(apic, pin, entry);
			}
		}
	}
}

759 760 761 762
/*
 * Restore IO APIC entries which was saved in ioapic_entries.
 */
int restore_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
763 764 765
{
	int apic, pin;

766 767 768
	if (!ioapic_entries)
		return -ENOMEM;

769
	for (apic = 0; apic < nr_ioapics; apic++) {
770 771 772
		if (!ioapic_entries[apic])
			return -ENOMEM;

773 774
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
			ioapic_write_entry(apic, pin,
775
					ioapic_entries[apic][pin]);
776
	}
777
	return 0;
778 779
}

780 781 782 783 784 785 786 787
void free_ioapic_entries(struct IO_APIC_route_entry **ioapic_entries)
{
	int apic;

	for (apic = 0; apic < nr_ioapics; apic++)
		kfree(ioapic_entries[apic]);

	kfree(ioapic_entries);
788
}
L
Linus Torvalds 已提交
789 790 791 792 793 794 795 796 797

/*
 * Find the IRQ entry number of a certain pin.
 */
static int find_irq_entry(int apic, int pin, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++)
798 799 800 801
		if (mp_irqs[i].irqtype == type &&
		    (mp_irqs[i].dstapic == mp_ioapics[apic].apicid ||
		     mp_irqs[i].dstapic == MP_APIC_ALL) &&
		    mp_irqs[i].dstirq == pin)
L
Linus Torvalds 已提交
802 803 804 805 806 807 808 809
			return i;

	return -1;
}

/*
 * Find the pin to which IRQ[irq] (ISA) is connected
 */
810
static int __init find_isa_irq_pin(int irq, int type)
L
Linus Torvalds 已提交
811 812 813 814
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
815
		int lbus = mp_irqs[i].srcbus;
L
Linus Torvalds 已提交
816

A
Alexey Starikovskiy 已提交
817
		if (test_bit(lbus, mp_bus_not_pci) &&
818 819
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
L
Linus Torvalds 已提交
820

821
			return mp_irqs[i].dstirq;
L
Linus Torvalds 已提交
822 823 824 825
	}
	return -1;
}

826 827 828 829 830
static int __init find_isa_irq_apic(int irq, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
831
		int lbus = mp_irqs[i].srcbus;
832

A
Alexey Starikovskiy 已提交
833
		if (test_bit(lbus, mp_bus_not_pci) &&
834 835
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
836 837 838 839
			break;
	}
	if (i < mp_irq_entries) {
		int apic;
840
		for(apic = 0; apic < nr_ioapics; apic++) {
841
			if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic)
842 843 844 845 846 847 848
				return apic;
		}
	}

	return -1;
}

849
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
L
Linus Torvalds 已提交
850 851 852 853 854
/*
 * EISA Edge/Level control register, ELCR
 */
static int EISA_ELCR(unsigned int irq)
{
855
	if (irq < nr_legacy_irqs) {
L
Linus Torvalds 已提交
856 857 858 859 860 861 862
		unsigned int port = 0x4d0 + (irq >> 3);
		return (inb(port) >> (irq & 7)) & 1;
	}
	apic_printk(APIC_VERBOSE, KERN_INFO
			"Broken MPtable reports ISA irq %d\n", irq);
	return 0;
}
863

864
#endif
L
Linus Torvalds 已提交
865

A
Alexey Starikovskiy 已提交
866 867 868 869 870 871
/* ISA interrupts are always polarity zero edge triggered,
 * when listed as conforming in the MP table. */

#define default_ISA_trigger(idx)	(0)
#define default_ISA_polarity(idx)	(0)

L
Linus Torvalds 已提交
872 873 874 875 876
/* EISA interrupts are always polarity zero and can be edge or level
 * trigger depending on the ELCR value.  If an interrupt is listed as
 * EISA conforming in the MP table, that means its trigger type must
 * be read in from the ELCR */

877
#define default_EISA_trigger(idx)	(EISA_ELCR(mp_irqs[idx].srcbusirq))
A
Alexey Starikovskiy 已提交
878
#define default_EISA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
879 880 881 882 883 884 885 886 887 888 889

/* PCI interrupts are always polarity one level triggered,
 * when listed as conforming in the MP table. */

#define default_PCI_trigger(idx)	(1)
#define default_PCI_polarity(idx)	(1)

/* MCA interrupts are always polarity zero level triggered,
 * when listed as conforming in the MP table. */

#define default_MCA_trigger(idx)	(1)
A
Alexey Starikovskiy 已提交
890
#define default_MCA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
891

892
static int MPBIOS_polarity(int idx)
L
Linus Torvalds 已提交
893
{
894
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
895 896 897 898 899
	int polarity;

	/*
	 * Determine IRQ line polarity (high active or low active):
	 */
900
	switch (mp_irqs[idx].irqflag & 3)
901
	{
902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929
		case 0: /* conforms, ie. bus-type dependent polarity */
			if (test_bit(bus, mp_bus_not_pci))
				polarity = default_ISA_polarity(idx);
			else
				polarity = default_PCI_polarity(idx);
			break;
		case 1: /* high active */
		{
			polarity = 0;
			break;
		}
		case 2: /* reserved */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
		case 3: /* low active */
		{
			polarity = 1;
			break;
		}
		default: /* invalid */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
L
Linus Torvalds 已提交
930 931 932 933 934 935
	}
	return polarity;
}

static int MPBIOS_trigger(int idx)
{
936
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
937 938 939 940 941
	int trigger;

	/*
	 * Determine IRQ trigger mode (edge or level sensitive):
	 */
942
	switch ((mp_irqs[idx].irqflag>>2) & 3)
L
Linus Torvalds 已提交
943
	{
944 945 946 947 948
		case 0: /* conforms, ie. bus-type dependent */
			if (test_bit(bus, mp_bus_not_pci))
				trigger = default_ISA_trigger(idx);
			else
				trigger = default_PCI_trigger(idx);
949
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978
			switch (mp_bus_id_to_type[bus]) {
				case MP_BUS_ISA: /* ISA pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_EISA: /* EISA pin */
				{
					trigger = default_EISA_trigger(idx);
					break;
				}
				case MP_BUS_PCI: /* PCI pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_MCA: /* MCA pin */
				{
					trigger = default_MCA_trigger(idx);
					break;
				}
				default:
				{
					printk(KERN_WARNING "broken BIOS!!\n");
					trigger = 1;
					break;
				}
			}
#endif
L
Linus Torvalds 已提交
979
			break;
980
		case 1: /* edge */
L
Linus Torvalds 已提交
981
		{
982
			trigger = 0;
L
Linus Torvalds 已提交
983 984
			break;
		}
985
		case 2: /* reserved */
L
Linus Torvalds 已提交
986
		{
987 988
			printk(KERN_WARNING "broken BIOS!!\n");
			trigger = 1;
L
Linus Torvalds 已提交
989 990
			break;
		}
991
		case 3: /* level */
L
Linus Torvalds 已提交
992
		{
993
			trigger = 1;
L
Linus Torvalds 已提交
994 995
			break;
		}
996
		default: /* invalid */
L
Linus Torvalds 已提交
997 998
		{
			printk(KERN_WARNING "broken BIOS!!\n");
999
			trigger = 0;
L
Linus Torvalds 已提交
1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015
			break;
		}
	}
	return trigger;
}

static inline int irq_polarity(int idx)
{
	return MPBIOS_polarity(idx);
}

static inline int irq_trigger(int idx)
{
	return MPBIOS_trigger(idx);
}

Y
Yinghai Lu 已提交
1016
int (*ioapic_renumber_irq)(int ioapic, int irq);
L
Linus Torvalds 已提交
1017 1018 1019
static int pin_2_irq(int idx, int apic, int pin)
{
	int irq, i;
1020
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
1021 1022 1023 1024

	/*
	 * Debugging check, we are in big trouble if this message pops up!
	 */
1025
	if (mp_irqs[idx].dstirq != pin)
L
Linus Torvalds 已提交
1026 1027
		printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");

1028
	if (test_bit(bus, mp_bus_not_pci)) {
1029
		irq = mp_irqs[idx].srcbusirq;
1030
	} else {
A
Alexey Starikovskiy 已提交
1031 1032 1033 1034 1035 1036 1037
		/*
		 * PCI IRQs are mapped in order
		 */
		i = irq = 0;
		while (i < apic)
			irq += nr_ioapic_registers[i++];
		irq += pin;
T
Thomas Gleixner 已提交
1038
		/*
1039 1040
                 * For MPS mode, so far only needed by ES7000 platform
                 */
T
Thomas Gleixner 已提交
1041 1042
		if (ioapic_renumber_irq)
			irq = ioapic_renumber_irq(apic, irq);
L
Linus Torvalds 已提交
1043 1044
	}

1045
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061
	/*
	 * PCI IRQ command line redirection. Yes, limits are hardcoded.
	 */
	if ((pin >= 16) && (pin <= 23)) {
		if (pirq_entries[pin-16] != -1) {
			if (!pirq_entries[pin-16]) {
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"disabling PIRQ%d\n", pin-16);
			} else {
				irq = pirq_entries[pin-16];
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"using PIRQ%d -> IRQ %d\n",
						pin-16, irq);
			}
		}
	}
1062 1063
#endif

L
Linus Torvalds 已提交
1064 1065 1066
	return irq;
}

1067 1068 1069 1070 1071
/*
 * Find a specific PCI IRQ entry.
 * Not an __init, possibly needed by modules
 */
int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
1072
				struct io_apic_irq_attr *irq_attr)
1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101
{
	int apic, i, best_guess = -1;

	apic_printk(APIC_DEBUG,
		    "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
		    bus, slot, pin);
	if (test_bit(bus, mp_bus_not_pci)) {
		apic_printk(APIC_VERBOSE,
			    "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
		return -1;
	}
	for (i = 0; i < mp_irq_entries; i++) {
		int lbus = mp_irqs[i].srcbus;

		for (apic = 0; apic < nr_ioapics; apic++)
			if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic ||
			    mp_irqs[i].dstapic == MP_APIC_ALL)
				break;

		if (!test_bit(lbus, mp_bus_not_pci) &&
		    !mp_irqs[i].irqtype &&
		    (bus == lbus) &&
		    (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
			int irq = pin_2_irq(i, apic, mp_irqs[i].dstirq);

			if (!(apic || IO_APIC_IRQ(irq)))
				continue;

			if (pin == (mp_irqs[i].srcbusirq & 3)) {
1102 1103 1104 1105
				set_io_apic_irq_attr(irq_attr, apic,
						     mp_irqs[i].dstirq,
						     irq_trigger(i),
						     irq_polarity(i));
1106 1107 1108 1109 1110 1111 1112
				return irq;
			}
			/*
			 * Use the first all-but-pin matching entry as a
			 * best-guess fuzzy result for broken mptables.
			 */
			if (best_guess < 0) {
1113 1114 1115 1116
				set_io_apic_irq_attr(irq_attr, apic,
						     mp_irqs[i].dstirq,
						     irq_trigger(i),
						     irq_polarity(i));
1117 1118 1119 1120 1121 1122 1123 1124
				best_guess = irq;
			}
		}
	}
	return best_guess;
}
EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);

1125 1126 1127 1128 1129 1130 1131
void lock_vector_lock(void)
{
	/* Used to the online set of cpus does not change
	 * during assign_irq_vector.
	 */
	spin_lock(&vector_lock);
}
L
Linus Torvalds 已提交
1132

1133
void unlock_vector_lock(void)
L
Linus Torvalds 已提交
1134
{
1135 1136
	spin_unlock(&vector_lock);
}
L
Linus Torvalds 已提交
1137

1138 1139
static int
__assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1140
{
1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151
	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
1152
	static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
1153
	static int current_offset = VECTOR_OFFSET_START % 8;
1154
	unsigned int old_vector;
1155 1156
	int cpu, err;
	cpumask_var_t tmp_mask;
1157

1158
	if (cfg->move_in_progress)
1159
		return -EBUSY;
1160

1161 1162
	if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
		return -ENOMEM;
1163

1164 1165
	old_vector = cfg->vector;
	if (old_vector) {
1166 1167 1168 1169
		cpumask_and(tmp_mask, mask, cpu_online_mask);
		cpumask_and(tmp_mask, cfg->domain, tmp_mask);
		if (!cpumask_empty(tmp_mask)) {
			free_cpumask_var(tmp_mask);
1170
			return 0;
1171
		}
1172
	}
1173

1174
	/* Only try and allocate irqs on cpus that are present */
1175 1176
	err = -ENOSPC;
	for_each_cpu_and(cpu, mask, cpu_online_mask) {
1177 1178
		int new_cpu;
		int vector, offset;
1179

1180
		apic->vector_allocation_domain(cpu, tmp_mask);
1181

1182 1183
		vector = current_vector;
		offset = current_offset;
1184
next:
1185 1186
		vector += 8;
		if (vector >= first_system_vector) {
1187
			/* If out of vectors on large boxen, must share them. */
1188
			offset = (offset + 1) % 8;
1189
			vector = FIRST_EXTERNAL_VECTOR + offset;
1190 1191 1192
		}
		if (unlikely(current_vector == vector))
			continue;
1193 1194

		if (test_bit(vector, used_vectors))
1195
			goto next;
1196

1197
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1198 1199 1200 1201 1202 1203 1204
			if (per_cpu(vector_irq, new_cpu)[vector] != -1)
				goto next;
		/* Found one! */
		current_vector = vector;
		current_offset = offset;
		if (old_vector) {
			cfg->move_in_progress = 1;
1205
			cpumask_copy(cfg->old_domain, cfg->domain);
1206
		}
1207
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1208 1209
			per_cpu(vector_irq, new_cpu)[vector] = irq;
		cfg->vector = vector;
1210 1211 1212
		cpumask_copy(cfg->domain, tmp_mask);
		err = 0;
		break;
1213
	}
1214 1215
	free_cpumask_var(tmp_mask);
	return err;
1216 1217
}

1218
int assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1219 1220
{
	int err;
1221 1222 1223
	unsigned long flags;

	spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
1224
	err = __assign_irq_vector(irq, cfg, mask);
1225
	spin_unlock_irqrestore(&vector_lock, flags);
1226 1227 1228
	return err;
}

Y
Yinghai Lu 已提交
1229
static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
1230 1231 1232 1233 1234 1235
{
	int cpu, vector;

	BUG_ON(!cfg->vector);

	vector = cfg->vector;
1236
	for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
1237 1238 1239
		per_cpu(vector_irq, cpu)[vector] = -1;

	cfg->vector = 0;
1240
	cpumask_clear(cfg->domain);
1241 1242 1243

	if (likely(!cfg->move_in_progress))
		return;
1244
	for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
1245 1246 1247 1248 1249 1250 1251 1252 1253
		for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
								vector++) {
			if (per_cpu(vector_irq, cpu)[vector] != irq)
				continue;
			per_cpu(vector_irq, cpu)[vector] = -1;
			break;
		}
	}
	cfg->move_in_progress = 0;
1254 1255 1256 1257 1258 1259 1260
}

void __setup_vector_irq(int cpu)
{
	/* Initialize vector_irq on a new cpu */
	int irq, vector;
	struct irq_cfg *cfg;
1261
	struct irq_desc *desc;
1262

1263 1264 1265 1266 1267 1268
	/*
	 * vector_lock will make sure that we don't run into irq vector
	 * assignments that might be happening on another cpu in parallel,
	 * while we setup our initial vector to irq mappings.
	 */
	spin_lock(&vector_lock);
1269
	/* Mark the inuse vectors */
1270 1271
	for_each_irq_desc(irq, desc) {
		cfg = desc->chip_data;
1272
		if (!cpumask_test_cpu(cpu, cfg->domain))
1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283
			continue;
		vector = cfg->vector;
		per_cpu(vector_irq, cpu)[vector] = irq;
	}
	/* Mark the free vectors */
	for (vector = 0; vector < NR_VECTORS; ++vector) {
		irq = per_cpu(vector_irq, cpu)[vector];
		if (irq < 0)
			continue;

		cfg = irq_cfg(irq);
1284
		if (!cpumask_test_cpu(cpu, cfg->domain))
1285
			per_cpu(vector_irq, cpu)[vector] = -1;
1286
	}
1287
	spin_unlock(&vector_lock);
L
Linus Torvalds 已提交
1288
}
1289

1290
static struct irq_chip ioapic_chip;
1291
static struct irq_chip ir_ioapic_chip;
L
Linus Torvalds 已提交
1292

1293 1294 1295
#define IOAPIC_AUTO     -1
#define IOAPIC_EDGE     0
#define IOAPIC_LEVEL    1
L
Linus Torvalds 已提交
1296

1297
#ifdef CONFIG_X86_32
1298 1299
static inline int IO_APIC_irq_trigger(int irq)
{
T
Thomas Gleixner 已提交
1300
	int apic, idx, pin;
1301

T
Thomas Gleixner 已提交
1302 1303 1304 1305 1306 1307 1308 1309
	for (apic = 0; apic < nr_ioapics; apic++) {
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
			idx = find_irq_entry(apic, pin, mp_INT);
			if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
				return irq_trigger(idx);
		}
	}
	/*
1310 1311
         * nonexistent IRQs are edge default
         */
T
Thomas Gleixner 已提交
1312
	return 0;
1313
}
1314 1315 1316
#else
static inline int IO_APIC_irq_trigger(int irq)
{
1317
	return 1;
1318 1319
}
#endif
1320

Y
Yinghai Lu 已提交
1321
static void ioapic_register_intr(int irq, struct irq_desc *desc, unsigned long trigger)
L
Linus Torvalds 已提交
1322
{
Y
Yinghai Lu 已提交
1323

1324
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1325
	    trigger == IOAPIC_LEVEL)
1326
		desc->status |= IRQ_LEVEL;
1327 1328 1329
	else
		desc->status &= ~IRQ_LEVEL;

1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340
	if (irq_remapped(irq)) {
		desc->status |= IRQ_MOVE_PCNTXT;
		if (trigger)
			set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
						      handle_fasteoi_irq,
						     "fasteoi");
		else
			set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
						      handle_edge_irq, "edge");
		return;
	}
1341

1342 1343
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
	    trigger == IOAPIC_LEVEL)
1344
		set_irq_chip_and_handler_name(irq, &ioapic_chip,
1345 1346
					      handle_fasteoi_irq,
					      "fasteoi");
1347
	else
1348
		set_irq_chip_and_handler_name(irq, &ioapic_chip,
1349
					      handle_edge_irq, "edge");
L
Linus Torvalds 已提交
1350 1351
}

1352 1353 1354
int setup_ioapic_entry(int apic_id, int irq,
		       struct IO_APIC_route_entry *entry,
		       unsigned int destination, int trigger,
1355
		       int polarity, int vector, int pin)
L
Linus Torvalds 已提交
1356
{
1357 1358 1359 1360 1361
	/*
	 * add it to the IO-APIC irq-routing table:
	 */
	memset(entry,0,sizeof(*entry));

1362
	if (intr_remapping_enabled) {
I
Ingo Molnar 已提交
1363
		struct intel_iommu *iommu = map_ioapic_to_ir(apic_id);
1364 1365 1366 1367 1368 1369
		struct irte irte;
		struct IR_IO_APIC_route_entry *ir_entry =
			(struct IR_IO_APIC_route_entry *) entry;
		int index;

		if (!iommu)
I
Ingo Molnar 已提交
1370
			panic("No mapping iommu for ioapic %d\n", apic_id);
1371 1372 1373

		index = alloc_irte(iommu, irq, 1);
		if (index < 0)
I
Ingo Molnar 已提交
1374
			panic("Failed to allocate IRTE for ioapic %d\n", apic_id);
1375 1376 1377 1378

		memset(&irte, 0, sizeof(irte));

		irte.present = 1;
1379
		irte.dst_mode = apic->irq_dest_mode;
1380 1381 1382 1383 1384 1385 1386 1387
		/*
		 * Trigger mode in the IRTE will always be edge, and the
		 * actual level or edge trigger will be setup in the IO-APIC
		 * RTE. This will help simplify level triggered irq migration.
		 * For more details, see the comments above explainig IO-APIC
		 * irq migration in the presence of interrupt-remapping.
		 */
		irte.trigger_mode = 0;
1388
		irte.dlvry_mode = apic->irq_delivery_mode;
1389 1390 1391
		irte.vector = vector;
		irte.dest_id = IRTE_DEST(destination);

1392 1393 1394
		/* Set source-id of interrupt request */
		set_ioapic_sid(&irte, apic_id);

1395 1396 1397 1398 1399 1400
		modify_irte(irq, &irte);

		ir_entry->index2 = (index >> 15) & 0x1;
		ir_entry->zero = 0;
		ir_entry->format = 1;
		ir_entry->index = (index & 0x7fff);
1401 1402 1403 1404 1405
		/*
		 * IO-APIC RTE will be configured with virtual vector.
		 * irq handler will do the explicit EOI to the io-apic.
		 */
		ir_entry->vector = pin;
1406
	} else {
1407 1408
		entry->delivery_mode = apic->irq_delivery_mode;
		entry->dest_mode = apic->irq_dest_mode;
1409
		entry->dest = destination;
1410
		entry->vector = vector;
1411
	}
1412

1413
	entry->mask = 0;				/* enable IRQ */
1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424
	entry->trigger = trigger;
	entry->polarity = polarity;

	/* Mask level triggered irqs.
	 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
	 */
	if (trigger)
		entry->mask = 1;
	return 0;
}

I
Ingo Molnar 已提交
1425
static void setup_IO_APIC_irq(int apic_id, int pin, unsigned int irq, struct irq_desc *desc,
1426
			      int trigger, int polarity)
1427 1428
{
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
1429
	struct IO_APIC_route_entry entry;
1430
	unsigned int dest;
1431 1432 1433 1434

	if (!IO_APIC_IRQ(irq))
		return;

Y
Yinghai Lu 已提交
1435
	cfg = desc->chip_data;
1436

1437 1438 1439 1440 1441 1442 1443 1444
	/*
	 * For legacy irqs, cfg->domain starts with cpu 0 for legacy
	 * controllers like 8259. Now that IO-APIC can handle this irq, update
	 * the cfg->domain.
	 */
	if (irq < nr_legacy_irqs && cpumask_test_cpu(0, cfg->domain))
		apic->vector_allocation_domain(0, cfg->domain);

1445
	if (assign_irq_vector(irq, cfg, apic->target_cpus()))
1446 1447
		return;

1448
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
1449 1450 1451 1452

	apic_printk(APIC_VERBOSE,KERN_DEBUG
		    "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
		    "IRQ %d Mode:%i Active:%i)\n",
I
Ingo Molnar 已提交
1453
		    apic_id, mp_ioapics[apic_id].apicid, pin, cfg->vector,
1454 1455 1456
		    irq, trigger, polarity);


I
Ingo Molnar 已提交
1457
	if (setup_ioapic_entry(mp_ioapics[apic_id].apicid, irq, &entry,
1458
			       dest, trigger, polarity, cfg->vector, pin)) {
1459
		printk("Failed to setup ioapic entry for ioapic  %d, pin %d\n",
I
Ingo Molnar 已提交
1460
		       mp_ioapics[apic_id].apicid, pin);
Y
Yinghai Lu 已提交
1461
		__clear_irq_vector(irq, cfg);
1462 1463 1464
		return;
	}

Y
Yinghai Lu 已提交
1465
	ioapic_register_intr(irq, desc, trigger);
1466
	if (irq < nr_legacy_irqs)
1467 1468
		disable_8259A_irq(irq);

I
Ingo Molnar 已提交
1469
	ioapic_write_entry(apic_id, pin, entry);
1470 1471
}

1472 1473 1474 1475
static struct {
	DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
} mp_ioapic_routing[MAX_IO_APICS];

1476 1477
static void __init setup_IO_APIC_irqs(void)
{
1478
	int apic_id = 0, pin, idx, irq;
1479
	int notcon = 0;
1480
	struct irq_desc *desc;
Y
Yinghai Lu 已提交
1481
	struct irq_cfg *cfg;
1482
	int node = cpu_to_node(boot_cpu_id);
L
Linus Torvalds 已提交
1483 1484 1485

	apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");

1486 1487 1488 1489 1490 1491 1492
#ifdef CONFIG_ACPI
	if (!acpi_disabled && acpi_ioapic) {
		apic_id = mp_find_ioapic(0);
		if (apic_id < 0)
			apic_id = 0;
	}
#endif
1493

1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511
	for (pin = 0; pin < nr_ioapic_registers[apic_id]; pin++) {
		idx = find_irq_entry(apic_id, pin, mp_INT);
		if (idx == -1) {
			if (!notcon) {
				notcon = 1;
				apic_printk(APIC_VERBOSE,
					KERN_DEBUG " %d-%d",
					mp_ioapics[apic_id].apicid, pin);
			} else
				apic_printk(APIC_VERBOSE, " %d-%d",
					mp_ioapics[apic_id].apicid, pin);
			continue;
		}
		if (notcon) {
			apic_printk(APIC_VERBOSE,
				" (apicid-pin) not connected\n");
			notcon = 0;
		}
1512

1513
		irq = pin_2_irq(idx, apic_id, pin);
1514

1515 1516 1517 1518 1519 1520 1521
		/*
		 * Skip the timer IRQ if there's a quirk handler
		 * installed and if it returns 1:
		 */
		if (apic->multi_timer_check &&
				apic->multi_timer_check(apic_id, irq))
			continue;
1522

1523 1524 1525 1526
		desc = irq_to_desc_alloc_node(irq, node);
		if (!desc) {
			printk(KERN_INFO "can not get irq_desc for %d\n", irq);
			continue;
1527
		}
1528 1529
		cfg = desc->chip_data;
		add_pin_to_irq_node(cfg, node, apic_id, pin);
1530 1531 1532 1533
		/*
		 * don't mark it in pin_programmed, so later acpi could
		 * set it correctly when irq < 16
		 */
1534 1535
		setup_IO_APIC_irq(apic_id, pin, irq, desc,
				irq_trigger(idx), irq_polarity(idx));
L
Linus Torvalds 已提交
1536 1537
	}

1538 1539
	if (notcon)
		apic_printk(APIC_VERBOSE,
1540
			" (apicid-pin) not connected\n");
L
Linus Torvalds 已提交
1541 1542 1543
}

/*
1544
 * Set up the timer pin, possibly with the 8259A-master behind.
L
Linus Torvalds 已提交
1545
 */
I
Ingo Molnar 已提交
1546
static void __init setup_timer_IRQ0_pin(unsigned int apic_id, unsigned int pin,
1547
					int vector)
L
Linus Torvalds 已提交
1548 1549 1550
{
	struct IO_APIC_route_entry entry;

1551 1552 1553
	if (intr_remapping_enabled)
		return;

1554
	memset(&entry, 0, sizeof(entry));
L
Linus Torvalds 已提交
1555 1556 1557 1558 1559

	/*
	 * We use logical delivery to get the timer IRQ
	 * to the first CPU.
	 */
1560
	entry.dest_mode = apic->irq_dest_mode;
Y
Yinghai Lu 已提交
1561
	entry.mask = 0;			/* don't mask IRQ for edge */
1562
	entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
1563
	entry.delivery_mode = apic->irq_delivery_mode;
L
Linus Torvalds 已提交
1564 1565 1566 1567 1568 1569
	entry.polarity = 0;
	entry.trigger = 0;
	entry.vector = vector;

	/*
	 * The timer IRQ doesn't have to know that behind the
1570
	 * scene we may have a 8259A-master in AEOI mode ...
L
Linus Torvalds 已提交
1571
	 */
1572
	set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
L
Linus Torvalds 已提交
1573 1574 1575 1576

	/*
	 * Add it to the IO-APIC irq-routing table:
	 */
I
Ingo Molnar 已提交
1577
	ioapic_write_entry(apic_id, pin, entry);
L
Linus Torvalds 已提交
1578 1579
}

1580 1581

__apicdebuginit(void) print_IO_APIC(void)
L
Linus Torvalds 已提交
1582 1583 1584 1585 1586 1587 1588
{
	int apic, i;
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;
	union IO_APIC_reg_03 reg_03;
	unsigned long flags;
1589
	struct irq_cfg *cfg;
1590
	struct irq_desc *desc;
1591
	unsigned int irq;
L
Linus Torvalds 已提交
1592

1593
	printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
L
Linus Torvalds 已提交
1594 1595
	for (i = 0; i < nr_ioapics; i++)
		printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1596
		       mp_ioapics[i].apicid, nr_ioapic_registers[i]);
L
Linus Torvalds 已提交
1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610

	/*
	 * We are a bit conservative about what we expect.  We have to
	 * know about every hardware change ASAP.
	 */
	printk(KERN_INFO "testing the IO APIC.......................\n");

	for (apic = 0; apic < nr_ioapics; apic++) {

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(apic, 0);
	reg_01.raw = io_apic_read(apic, 1);
	if (reg_01.bits.version >= 0x10)
		reg_02.raw = io_apic_read(apic, 2);
T
Thomas Gleixner 已提交
1611 1612
	if (reg_01.bits.version >= 0x20)
		reg_03.raw = io_apic_read(apic, 3);
L
Linus Torvalds 已提交
1613 1614
	spin_unlock_irqrestore(&ioapic_lock, flags);

1615
	printk("\n");
1616
	printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].apicid);
L
Linus Torvalds 已提交
1617 1618 1619 1620 1621
	printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
	printk(KERN_DEBUG ".......    : physical APIC id: %02X\n", reg_00.bits.ID);
	printk(KERN_DEBUG ".......    : Delivery Type: %X\n", reg_00.bits.delivery_type);
	printk(KERN_DEBUG ".......    : LTS          : %X\n", reg_00.bits.LTS);

1622
	printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
L
Linus Torvalds 已提交
1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650
	printk(KERN_DEBUG ".......     : max redirection entries: %04X\n", reg_01.bits.entries);

	printk(KERN_DEBUG ".......     : PRQ implemented: %X\n", reg_01.bits.PRQ);
	printk(KERN_DEBUG ".......     : IO APIC version: %04X\n", reg_01.bits.version);

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
	 * but the value of reg_02 is read as the previous read register
	 * value, so ignore it if reg_02 == reg_01.
	 */
	if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
		printk(KERN_DEBUG ".......     : arbitration: %02X\n", reg_02.bits.arbitration);
	}

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
	 * or reg_03, but the value of reg_0[23] is read as the previous read
	 * register value, so ignore it if reg_03 == reg_0[12].
	 */
	if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
	    reg_03.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
		printk(KERN_DEBUG ".......     : Boot DT    : %X\n", reg_03.bits.boot_DT);
	}

	printk(KERN_DEBUG ".... IRQ redirection table:\n");

1651 1652
	printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
			  " Stat Dmod Deli Vect:   \n");
L
Linus Torvalds 已提交
1653 1654 1655 1656

	for (i = 0; i <= reg_01.bits.entries; i++) {
		struct IO_APIC_route_entry entry;

1657
		entry = ioapic_read_entry(apic, i);
L
Linus Torvalds 已提交
1658

1659 1660 1661 1662
		printk(KERN_DEBUG " %02x %03X ",
			i,
			entry.dest
		);
L
Linus Torvalds 已提交
1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676

		printk("%1d    %1d    %1d   %1d   %1d    %1d    %1d    %02X\n",
			entry.mask,
			entry.trigger,
			entry.irr,
			entry.polarity,
			entry.delivery_status,
			entry.dest_mode,
			entry.delivery_mode,
			entry.vector
		);
	}
	}
	printk(KERN_DEBUG "IRQ to pin mappings:\n");
1677 1678 1679 1680 1681
	for_each_irq_desc(irq, desc) {
		struct irq_pin_list *entry;

		cfg = desc->chip_data;
		entry = cfg->irq_2_pin;
1682
		if (!entry)
L
Linus Torvalds 已提交
1683
			continue;
1684
		printk(KERN_DEBUG "IRQ%d ", irq);
1685
		for_each_irq_pin(entry, cfg->irq_2_pin)
L
Linus Torvalds 已提交
1686 1687 1688 1689 1690 1691 1692 1693 1694
			printk("-> %d:%d", entry->apic, entry->pin);
		printk("\n");
	}

	printk(KERN_INFO ".................................... done.\n");

	return;
}

1695
__apicdebuginit(void) print_APIC_field(int base)
L
Linus Torvalds 已提交
1696
{
1697
	int i;
L
Linus Torvalds 已提交
1698

1699 1700 1701 1702 1703 1704
	printk(KERN_DEBUG);

	for (i = 0; i < 8; i++)
		printk(KERN_CONT "%08x", apic_read(base + i*0x10));

	printk(KERN_CONT "\n");
L
Linus Torvalds 已提交
1705 1706
}

1707
__apicdebuginit(void) print_local_APIC(void *dummy)
L
Linus Torvalds 已提交
1708
{
1709
	unsigned int i, v, ver, maxlvt;
1710
	u64 icr;
L
Linus Torvalds 已提交
1711

1712
	printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
L
Linus Torvalds 已提交
1713
		smp_processor_id(), hard_smp_processor_id());
1714
	v = apic_read(APIC_ID);
1715
	printk(KERN_INFO "... APIC ID:      %08x (%01x)\n", v, read_apic_id());
L
Linus Torvalds 已提交
1716 1717 1718
	v = apic_read(APIC_LVR);
	printk(KERN_INFO "... APIC VERSION: %08x\n", v);
	ver = GET_APIC_VERSION(v);
1719
	maxlvt = lapic_get_maxlvt();
L
Linus Torvalds 已提交
1720 1721 1722 1723

	v = apic_read(APIC_TASKPRI);
	printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);

1724
	if (APIC_INTEGRATED(ver)) {                     /* !82489DX */
1725 1726 1727 1728 1729
		if (!APIC_XAPIC(ver)) {
			v = apic_read(APIC_ARBPRI);
			printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
			       v & APIC_ARBPRI_MASK);
		}
L
Linus Torvalds 已提交
1730 1731 1732 1733
		v = apic_read(APIC_PROCPRI);
		printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
	}

1734 1735 1736 1737 1738 1739 1740 1741 1742
	/*
	 * Remote read supported only in the 82489DX and local APIC for
	 * Pentium processors.
	 */
	if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
		v = apic_read(APIC_RRR);
		printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
	}

L
Linus Torvalds 已提交
1743 1744
	v = apic_read(APIC_LDR);
	printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
1745 1746 1747 1748
	if (!x2apic_enabled()) {
		v = apic_read(APIC_DFR);
		printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
	}
L
Linus Torvalds 已提交
1749 1750 1751 1752
	v = apic_read(APIC_SPIV);
	printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);

	printk(KERN_DEBUG "... APIC ISR field:\n");
1753
	print_APIC_field(APIC_ISR);
L
Linus Torvalds 已提交
1754
	printk(KERN_DEBUG "... APIC TMR field:\n");
1755
	print_APIC_field(APIC_TMR);
L
Linus Torvalds 已提交
1756
	printk(KERN_DEBUG "... APIC IRR field:\n");
1757
	print_APIC_field(APIC_IRR);
L
Linus Torvalds 已提交
1758

1759 1760
	if (APIC_INTEGRATED(ver)) {             /* !82489DX */
		if (maxlvt > 3)         /* Due to the Pentium erratum 3AP. */
L
Linus Torvalds 已提交
1761
			apic_write(APIC_ESR, 0);
1762

L
Linus Torvalds 已提交
1763 1764 1765 1766
		v = apic_read(APIC_ESR);
		printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
	}

1767
	icr = apic_icr_read();
1768 1769
	printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
	printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
L
Linus Torvalds 已提交
1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793

	v = apic_read(APIC_LVTT);
	printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);

	if (maxlvt > 3) {                       /* PC is LVT#4. */
		v = apic_read(APIC_LVTPC);
		printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
	}
	v = apic_read(APIC_LVT0);
	printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
	v = apic_read(APIC_LVT1);
	printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);

	if (maxlvt > 2) {			/* ERR is LVT#3. */
		v = apic_read(APIC_LVTERR);
		printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
	}

	v = apic_read(APIC_TMICT);
	printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
	v = apic_read(APIC_TMCCT);
	printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
	v = apic_read(APIC_TDCR);
	printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805

	if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
		v = apic_read(APIC_EFEAT);
		maxlvt = (v >> 16) & 0xff;
		printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
		v = apic_read(APIC_ECTRL);
		printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
		for (i = 0; i < maxlvt; i++) {
			v = apic_read(APIC_EILVTn(i));
			printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
		}
	}
L
Linus Torvalds 已提交
1806 1807 1808
	printk("\n");
}

1809
__apicdebuginit(void) print_local_APICs(int maxcpu)
L
Linus Torvalds 已提交
1810
{
1811 1812
	int cpu;

1813 1814 1815
	if (!maxcpu)
		return;

1816
	preempt_disable();
1817 1818 1819
	for_each_online_cpu(cpu) {
		if (cpu >= maxcpu)
			break;
1820
		smp_call_function_single(cpu, print_local_APIC, NULL, 1);
1821
	}
1822
	preempt_enable();
L
Linus Torvalds 已提交
1823 1824
}

1825
__apicdebuginit(void) print_PIC(void)
L
Linus Torvalds 已提交
1826 1827 1828 1829
{
	unsigned int v;
	unsigned long flags;

1830
	if (!nr_legacy_irqs)
L
Linus Torvalds 已提交
1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842
		return;

	printk(KERN_DEBUG "\nprinting PIC contents\n");

	spin_lock_irqsave(&i8259A_lock, flags);

	v = inb(0xa1) << 8 | inb(0x21);
	printk(KERN_DEBUG "... PIC  IMR: %04x\n", v);

	v = inb(0xa0) << 8 | inb(0x20);
	printk(KERN_DEBUG "... PIC  IRR: %04x\n", v);

1843 1844
	outb(0x0b,0xa0);
	outb(0x0b,0x20);
L
Linus Torvalds 已提交
1845
	v = inb(0xa0) << 8 | inb(0x20);
1846 1847
	outb(0x0a,0xa0);
	outb(0x0a,0x20);
L
Linus Torvalds 已提交
1848 1849 1850 1851 1852 1853 1854 1855 1856

	spin_unlock_irqrestore(&i8259A_lock, flags);

	printk(KERN_DEBUG "... PIC  ISR: %04x\n", v);

	v = inb(0x4d1) << 8 | inb(0x4d0);
	printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
}

1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874
static int __initdata show_lapic = 1;
static __init int setup_show_lapic(char *arg)
{
	int num = -1;

	if (strcmp(arg, "all") == 0) {
		show_lapic = CONFIG_NR_CPUS;
	} else {
		get_option(&arg, &num);
		if (num >= 0)
			show_lapic = num;
	}

	return 1;
}
__setup("show_lapic=", setup_show_lapic);

__apicdebuginit(int) print_ICs(void)
1875
{
1876 1877 1878
	if (apic_verbosity == APIC_QUIET)
		return 0;

1879
	print_PIC();
1880 1881

	/* don't print out if apic is not there */
1882
	if (!cpu_has_apic && !apic_from_smp_config())
1883 1884
		return 0;

1885
	print_local_APICs(show_lapic);
1886 1887 1888 1889 1890
	print_IO_APIC();

	return 0;
}

1891
fs_initcall(print_ICs);
1892

L
Linus Torvalds 已提交
1893

Y
Yinghai Lu 已提交
1894 1895 1896
/* Where if anywhere is the i8259 connect in external int mode */
static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };

1897
void __init enable_IO_APIC(void)
L
Linus Torvalds 已提交
1898 1899
{
	union IO_APIC_reg_01 reg_01;
1900
	int i8259_apic, i8259_pin;
1901
	int apic;
L
Linus Torvalds 已提交
1902 1903 1904 1905 1906
	unsigned long flags;

	/*
	 * The number of IO-APIC IRQ registers (== #pins):
	 */
1907
	for (apic = 0; apic < nr_ioapics; apic++) {
L
Linus Torvalds 已提交
1908
		spin_lock_irqsave(&ioapic_lock, flags);
1909
		reg_01.raw = io_apic_read(apic, 1);
L
Linus Torvalds 已提交
1910
		spin_unlock_irqrestore(&ioapic_lock, flags);
1911 1912
		nr_ioapic_registers[apic] = reg_01.bits.entries+1;
	}
1913 1914 1915 1916

	if (!nr_legacy_irqs)
		return;

1917
	for(apic = 0; apic < nr_ioapics; apic++) {
1918 1919
		int pin;
		/* See if any of the pins is in ExtINT mode */
1920
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
1921
			struct IO_APIC_route_entry entry;
1922
			entry = ioapic_read_entry(apic, pin);
1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952

			/* If the interrupt line is enabled and in ExtInt mode
			 * I have found the pin where the i8259 is connected.
			 */
			if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
				ioapic_i8259.apic = apic;
				ioapic_i8259.pin  = pin;
				goto found_i8259;
			}
		}
	}
 found_i8259:
	/* Look to see what if the MP table has reported the ExtINT */
	/* If we could not find the appropriate pin by looking at the ioapic
	 * the i8259 probably is not connected the ioapic but give the
	 * mptable a chance anyway.
	 */
	i8259_pin  = find_isa_irq_pin(0, mp_ExtINT);
	i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
	/* Trust the MP table if nothing is setup in the hardware */
	if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
		printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
		ioapic_i8259.pin  = i8259_pin;
		ioapic_i8259.apic = i8259_apic;
	}
	/* Complain if the MP table and the hardware disagree */
	if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
		(i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
	{
		printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
L
Linus Torvalds 已提交
1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970
	}

	/*
	 * Do not trust the IO-APIC being empty at bootup
	 */
	clear_IO_APIC();
}

/*
 * Not an __init, needed by the reboot code
 */
void disable_IO_APIC(void)
{
	/*
	 * Clear the IO-APIC before rebooting:
	 */
	clear_IO_APIC();

1971 1972 1973
	if (!nr_legacy_irqs)
		return;

1974
	/*
1975
	 * If the i8259 is routed through an IOAPIC
1976
	 * Put that IOAPIC in virtual wire mode
1977
	 * so legacy interrupts can be delivered.
1978 1979 1980 1981 1982
	 *
	 * With interrupt-remapping, for now we will use virtual wire A mode,
	 * as virtual wire B is little complex (need to configure both
	 * IOAPIC RTE aswell as interrupt-remapping table entry).
	 * As this gets called during crash dump, keep this simple for now.
1983
	 */
1984
	if (ioapic_i8259.pin != -1 && !intr_remapping_enabled) {
1985 1986 1987 1988 1989 1990 1991 1992 1993
		struct IO_APIC_route_entry entry;

		memset(&entry, 0, sizeof(entry));
		entry.mask            = 0; /* Enabled */
		entry.trigger         = 0; /* Edge */
		entry.irr             = 0;
		entry.polarity        = 0; /* High */
		entry.delivery_status = 0;
		entry.dest_mode       = 0; /* Physical */
1994
		entry.delivery_mode   = dest_ExtINT; /* ExtInt */
1995
		entry.vector          = 0;
1996
		entry.dest            = read_apic_id();
1997 1998 1999 2000

		/*
		 * Add it to the IO-APIC irq-routing table:
		 */
2001
		ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
2002
	}
2003

2004 2005 2006
	/*
	 * Use virtual wire A mode when interrupt remapping is enabled.
	 */
2007
	if (cpu_has_apic || apic_from_smp_config())
2008 2009
		disconnect_bsp_APIC(!intr_remapping_enabled &&
				ioapic_i8259.pin != -1);
L
Linus Torvalds 已提交
2010 2011
}

2012
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
2013 2014 2015 2016 2017 2018 2019
/*
 * function to set the IO-APIC physical IDs based on the
 * values stored in the MPC table.
 *
 * by Matt Domsch <Matt_Domsch@dell.com>  Tue Dec 21 12:25:05 CST 1999
 */

2020
void __init setup_ioapic_ids_from_mpc(void)
L
Linus Torvalds 已提交
2021 2022 2023
{
	union IO_APIC_reg_00 reg_00;
	physid_mask_t phys_id_present_map;
I
Ingo Molnar 已提交
2024
	int apic_id;
L
Linus Torvalds 已提交
2025 2026 2027 2028
	int i;
	unsigned char old_id;
	unsigned long flags;

2029
	if (acpi_ioapic)
2030
		return;
2031 2032 2033 2034
	/*
	 * Don't check I/O APIC IDs for xAPIC systems.  They have
	 * no meaning without the serial APIC bus.
	 */
2035 2036
	if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		|| APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
2037
		return;
L
Linus Torvalds 已提交
2038 2039 2040 2041
	/*
	 * This is broken; anything with a real cpu count has to
	 * circumvent this idiocy regardless.
	 */
2042
	apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
L
Linus Torvalds 已提交
2043 2044 2045 2046

	/*
	 * Set the IOAPIC ID to the value stored in the MPC table.
	 */
I
Ingo Molnar 已提交
2047
	for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
L
Linus Torvalds 已提交
2048 2049 2050

		/* Read the register 0 value */
		spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2051
		reg_00.raw = io_apic_read(apic_id, 0);
L
Linus Torvalds 已提交
2052
		spin_unlock_irqrestore(&ioapic_lock, flags);
2053

I
Ingo Molnar 已提交
2054
		old_id = mp_ioapics[apic_id].apicid;
L
Linus Torvalds 已提交
2055

I
Ingo Molnar 已提交
2056
		if (mp_ioapics[apic_id].apicid >= get_physical_broadcast()) {
L
Linus Torvalds 已提交
2057
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
I
Ingo Molnar 已提交
2058
				apic_id, mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2059 2060
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				reg_00.bits.ID);
I
Ingo Molnar 已提交
2061
			mp_ioapics[apic_id].apicid = reg_00.bits.ID;
L
Linus Torvalds 已提交
2062 2063 2064 2065 2066 2067 2068
		}

		/*
		 * Sanity check, is the ID really free? Every APIC in a
		 * system must have a unique ID or we get lots of nice
		 * 'stuck on smp_invalidate_needed IPI wait' messages.
		 */
2069
		if (apic->check_apicid_used(&phys_id_present_map,
I
Ingo Molnar 已提交
2070
					mp_ioapics[apic_id].apicid)) {
L
Linus Torvalds 已提交
2071
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
I
Ingo Molnar 已提交
2072
				apic_id, mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2073 2074 2075 2076 2077 2078 2079 2080
			for (i = 0; i < get_physical_broadcast(); i++)
				if (!physid_isset(i, phys_id_present_map))
					break;
			if (i >= get_physical_broadcast())
				panic("Max APIC ID exceeded!\n");
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				i);
			physid_set(i, phys_id_present_map);
I
Ingo Molnar 已提交
2081
			mp_ioapics[apic_id].apicid = i;
L
Linus Torvalds 已提交
2082 2083
		} else {
			physid_mask_t tmp;
2084
			apic->apicid_to_cpu_present(mp_ioapics[apic_id].apicid, &tmp);
L
Linus Torvalds 已提交
2085 2086
			apic_printk(APIC_VERBOSE, "Setting %d in the "
					"phys_id_present_map\n",
I
Ingo Molnar 已提交
2087
					mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2088 2089 2090 2091 2092 2093 2094 2095
			physids_or(phys_id_present_map, phys_id_present_map, tmp);
		}


		/*
		 * We need to adjust the IRQ routing table
		 * if the ID changed.
		 */
I
Ingo Molnar 已提交
2096
		if (old_id != mp_ioapics[apic_id].apicid)
L
Linus Torvalds 已提交
2097
			for (i = 0; i < mp_irq_entries; i++)
2098 2099
				if (mp_irqs[i].dstapic == old_id)
					mp_irqs[i].dstapic
I
Ingo Molnar 已提交
2100
						= mp_ioapics[apic_id].apicid;
L
Linus Torvalds 已提交
2101 2102 2103 2104

		/*
		 * Read the right value from the MPC table and
		 * write it into the ID register.
2105
		 */
L
Linus Torvalds 已提交
2106 2107
		apic_printk(APIC_VERBOSE, KERN_INFO
			"...changing IO-APIC physical APIC ID to %d ...",
I
Ingo Molnar 已提交
2108
			mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2109

I
Ingo Molnar 已提交
2110
		reg_00.bits.ID = mp_ioapics[apic_id].apicid;
L
Linus Torvalds 已提交
2111
		spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2112
		io_apic_write(apic_id, 0, reg_00.raw);
2113
		spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2114 2115 2116 2117 2118

		/*
		 * Sanity check
		 */
		spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2119
		reg_00.raw = io_apic_read(apic_id, 0);
L
Linus Torvalds 已提交
2120
		spin_unlock_irqrestore(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2121
		if (reg_00.bits.ID != mp_ioapics[apic_id].apicid)
L
Linus Torvalds 已提交
2122 2123 2124 2125 2126
			printk("could not set ID!\n");
		else
			apic_printk(APIC_VERBOSE, " ok.\n");
	}
}
2127
#endif
L
Linus Torvalds 已提交
2128

2129
int no_timer_check __initdata;
2130 2131 2132 2133 2134 2135 2136 2137

static int __init notimercheck(char *s)
{
	no_timer_check = 1;
	return 1;
}
__setup("no_timer_check", notimercheck);

L
Linus Torvalds 已提交
2138 2139 2140 2141 2142 2143 2144 2145
/*
 * There is a nasty bug in some older SMP boards, their mptable lies
 * about the timer IRQ. We do the following to work around the situation:
 *
 *	- timer IRQ defaults to IO-APIC IRQ
 *	- if this function detects that timer IRQs are defunct, then we fall
 *	  back to ISA timer IRQs
 */
2146
static int __init timer_irq_works(void)
L
Linus Torvalds 已提交
2147 2148
{
	unsigned long t1 = jiffies;
2149
	unsigned long flags;
L
Linus Torvalds 已提交
2150

2151 2152 2153
	if (no_timer_check)
		return 1;

2154
	local_save_flags(flags);
L
Linus Torvalds 已提交
2155 2156 2157
	local_irq_enable();
	/* Let ten ticks pass... */
	mdelay((10 * 1000) / HZ);
2158
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2159 2160 2161 2162 2163 2164 2165 2166

	/*
	 * Expect a few ticks at least, to be sure some possible
	 * glue logic does not lock up after one or two first
	 * ticks in a non-ExtINT mode.  Also the local APIC
	 * might have cached one ExtINT interrupt.  Finally, at
	 * least one tick may be lost due to delays.
	 */
2167 2168

	/* jiffies wrap? */
2169
	if (time_after(jiffies, t1 + 4))
L
Linus Torvalds 已提交
2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195
		return 1;
	return 0;
}

/*
 * In the SMP+IOAPIC case it might happen that there are an unspecified
 * number of pending IRQ events unhandled. These cases are very rare,
 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
 * better to do it this way as thus we do not have to be aware of
 * 'pending' interrupts in the IRQ path, except at this point.
 */
/*
 * Edge triggered needs to resend any interrupt
 * that was delayed but this is now handled in the device
 * independent code.
 */

/*
 * Starting up a edge-triggered IO-APIC interrupt is
 * nasty - we need to make sure that we get the edge.
 * If it is already asserted for some reason, we need
 * return 1 to indicate that is was pending.
 *
 * This is not complete - we should be able to fake
 * an edge even if it isn't on the 8259A...
 */
2196

2197
static unsigned int startup_ioapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2198 2199 2200
{
	int was_pending = 0;
	unsigned long flags;
2201
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
2202 2203

	spin_lock_irqsave(&ioapic_lock, flags);
2204
	if (irq < nr_legacy_irqs) {
L
Linus Torvalds 已提交
2205 2206 2207 2208
		disable_8259A_irq(irq);
		if (i8259A_irq_pending(irq))
			was_pending = 1;
	}
2209
	cfg = irq_cfg(irq);
Y
Yinghai Lu 已提交
2210
	__unmask_IO_APIC_irq(cfg);
L
Linus Torvalds 已提交
2211 2212 2213 2214 2215
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return was_pending;
}

2216
static int ioapic_retrigger_irq(unsigned int irq)
L
Linus Torvalds 已提交
2217
{
2218 2219 2220 2221 2222

	struct irq_cfg *cfg = irq_cfg(irq);
	unsigned long flags;

	spin_lock_irqsave(&vector_lock, flags);
2223
	apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
2224
	spin_unlock_irqrestore(&vector_lock, flags);
2225 2226 2227

	return 1;
}
2228

2229 2230 2231 2232 2233 2234 2235 2236
/*
 * Level and edge triggered IO-APIC interrupts need different handling,
 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
 * handled with the level-triggered descriptor, but that one has slightly
 * more overhead. Level-triggered interrupts cannot be handled with the
 * edge-triggered handler, without risking IRQ storms and other ugly
 * races.
 */
2237

2238
#ifdef CONFIG_SMP
2239
void send_cleanup_vector(struct irq_cfg *cfg)
2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254
{
	cpumask_var_t cleanup_mask;

	if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
		unsigned int i;
		for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
			apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
	} else {
		cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
		apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
		free_cpumask_var(cleanup_mask);
	}
	cfg->move_in_progress = 0;
}

2255
static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
2256 2257 2258 2259 2260
{
	int apic, pin;
	struct irq_pin_list *entry;
	u8 vector = cfg->vector;

2261
	for_each_irq_pin(entry, cfg->irq_2_pin) {
2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280
		unsigned int reg;

		apic = entry->apic;
		pin = entry->pin;
		/*
		 * With interrupt-remapping, destination information comes
		 * from interrupt-remapping table entry.
		 */
		if (!irq_remapped(irq))
			io_apic_write(apic, 0x11 + pin*2, dest);
		reg = io_apic_read(apic, 0x10 + pin*2);
		reg &= ~IO_APIC_REDIR_VECTOR_MASK;
		reg |= vector;
		io_apic_modify(apic, 0x10 + pin*2, reg);
	}
}

/*
 * Either sets desc->affinity to a valid value, and returns
2281
 * ->cpu_mask_to_apicid of that in dest_id, or returns -1 and
2282 2283
 * leaves desc->affinity untouched.
 */
2284
unsigned int
2285 2286
set_desc_affinity(struct irq_desc *desc, const struct cpumask *mask,
		  unsigned int *dest_id)
2287 2288 2289 2290 2291
{
	struct irq_cfg *cfg;
	unsigned int irq;

	if (!cpumask_intersects(mask, cpu_online_mask))
2292
		return -1;
2293 2294 2295 2296

	irq = desc->irq;
	cfg = desc->chip_data;
	if (assign_irq_vector(irq, cfg, mask))
2297
		return -1;
2298 2299 2300

	cpumask_copy(desc->affinity, mask);

2301 2302
	*dest_id = apic->cpu_mask_to_apicid_and(desc->affinity, cfg->domain);
	return 0;
2303 2304
}

2305
static int
2306 2307 2308 2309 2310 2311
set_ioapic_affinity_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
{
	struct irq_cfg *cfg;
	unsigned long flags;
	unsigned int dest;
	unsigned int irq;
2312
	int ret = -1;
2313 2314 2315 2316 2317

	irq = desc->irq;
	cfg = desc->chip_data;

	spin_lock_irqsave(&ioapic_lock, flags);
2318 2319
	ret = set_desc_affinity(desc, mask, &dest);
	if (!ret) {
2320 2321 2322 2323 2324
		/* Only the high 8 bits are valid. */
		dest = SET_APIC_LOGICAL_ID(dest);
		__target_IO_APIC_irq(irq, dest, cfg);
	}
	spin_unlock_irqrestore(&ioapic_lock, flags);
2325 2326

	return ret;
2327 2328
}

2329
static int
2330 2331 2332 2333 2334 2335
set_ioapic_affinity_irq(unsigned int irq, const struct cpumask *mask)
{
	struct irq_desc *desc;

	desc = irq_to_desc(irq);

2336
	return set_ioapic_affinity_irq_desc(desc, mask);
2337
}
2338

2339
#ifdef CONFIG_INTR_REMAP
2340

2341 2342 2343
/*
 * Migrate the IO-APIC irq in the presence of intr-remapping.
 *
2344 2345
 * For both level and edge triggered, irq migration is a simple atomic
 * update(of vector and cpu destination) of IRTE and flush the hardware cache.
2346
 *
2347 2348 2349 2350
 * For level triggered, we eliminate the io-apic RTE modification (with the
 * updated vector information), by using a virtual vector (io-apic pin number).
 * Real vector that is used for interrupting cpu will be coming from
 * the interrupt-remapping table entry.
2351
 */
2352
static int
2353
migrate_ioapic_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
2354
{
2355 2356 2357
	struct irq_cfg *cfg;
	struct irte irte;
	unsigned int dest;
Y
Yinghai Lu 已提交
2358
	unsigned int irq;
2359
	int ret = -1;
2360

2361
	if (!cpumask_intersects(mask, cpu_online_mask))
2362
		return ret;
2363

Y
Yinghai Lu 已提交
2364
	irq = desc->irq;
2365
	if (get_irte(irq, &irte))
2366
		return ret;
2367

Y
Yinghai Lu 已提交
2368 2369
	cfg = desc->chip_data;
	if (assign_irq_vector(irq, cfg, mask))
2370
		return ret;
2371

2372
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, mask);
2373 2374 2375 2376 2377 2378 2379 2380 2381

	irte.vector = cfg->vector;
	irte.dest_id = IRTE_DEST(dest);

	/*
	 * Modified the IRTE and flushes the Interrupt entry cache.
	 */
	modify_irte(irq, &irte);

2382 2383
	if (cfg->move_in_progress)
		send_cleanup_vector(cfg);
2384

2385
	cpumask_copy(desc->affinity, mask);
2386 2387

	return 0;
2388 2389 2390 2391 2392
}

/*
 * Migrates the IRQ destination in the process context.
 */
2393
static int set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
R
Rusty Russell 已提交
2394
					    const struct cpumask *mask)
2395
{
2396
	return migrate_ioapic_irq_desc(desc, mask);
Y
Yinghai Lu 已提交
2397
}
2398
static int set_ir_ioapic_affinity_irq(unsigned int irq,
R
Rusty Russell 已提交
2399
				       const struct cpumask *mask)
Y
Yinghai Lu 已提交
2400 2401 2402
{
	struct irq_desc *desc = irq_to_desc(irq);

2403
	return set_ir_ioapic_affinity_irq_desc(desc, mask);
2404
}
2405
#else
2406
static inline int set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
2407 2408
						   const struct cpumask *mask)
{
2409
	return 0;
2410
}
2411 2412 2413 2414 2415
#endif

asmlinkage void smp_irq_move_cleanup_interrupt(void)
{
	unsigned vector, me;
2416

2417 2418 2419 2420 2421 2422 2423
	ack_APIC_irq();
	exit_idle();
	irq_enter();

	me = smp_processor_id();
	for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
		unsigned int irq;
2424
		unsigned int irr;
2425 2426 2427 2428
		struct irq_desc *desc;
		struct irq_cfg *cfg;
		irq = __get_cpu_var(vector_irq)[vector];

2429 2430 2431
		if (irq == -1)
			continue;

2432 2433 2434 2435 2436
		desc = irq_to_desc(irq);
		if (!desc)
			continue;

		cfg = irq_cfg(irq);
2437
		raw_spin_lock(&desc->lock);
2438

2439
		if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2440 2441
			goto unlock;

2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453
		irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
		/*
		 * Check if the vector that needs to be cleanedup is
		 * registered at the cpu's IRR. If so, then this is not
		 * the best time to clean it up. Lets clean it up in the
		 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
		 * to myself.
		 */
		if (irr  & (1 << (vector % 32))) {
			apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
			goto unlock;
		}
2454 2455
		__get_cpu_var(vector_irq)[vector] = -1;
unlock:
2456
		raw_spin_unlock(&desc->lock);
2457 2458 2459 2460 2461
	}

	irq_exit();
}

2462
static void __irq_complete_move(struct irq_desc **descp, unsigned vector)
2463
{
Y
Yinghai Lu 已提交
2464 2465
	struct irq_desc *desc = *descp;
	struct irq_cfg *cfg = desc->chip_data;
2466
	unsigned me;
2467

2468
	if (likely(!cfg->move_in_progress))
2469 2470 2471
		return;

	me = smp_processor_id();
2472

2473
	if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2474
		send_cleanup_vector(cfg);
2475
}
2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488

static void irq_complete_move(struct irq_desc **descp)
{
	__irq_complete_move(descp, ~get_irq_regs()->orig_ax);
}

void irq_force_complete_move(int irq)
{
	struct irq_desc *desc = irq_to_desc(irq);
	struct irq_cfg *cfg = desc->chip_data;

	__irq_complete_move(&desc, cfg->vector);
}
2489
#else
Y
Yinghai Lu 已提交
2490
static inline void irq_complete_move(struct irq_desc **descp) {}
2491
#endif
Y
Yinghai Lu 已提交
2492

2493 2494
static void ack_apic_edge(unsigned int irq)
{
Y
Yinghai Lu 已提交
2495 2496 2497
	struct irq_desc *desc = irq_to_desc(irq);

	irq_complete_move(&desc);
2498 2499 2500 2501
	move_native_irq(irq);
	ack_APIC_irq();
}

Y
Yinghai Lu 已提交
2502 2503
atomic_t irq_mis_count;

2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519
/*
 * IO-APIC versions below 0x20 don't support EOI register.
 * For the record, here is the information about various versions:
 *     0Xh     82489DX
 *     1Xh     I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
 *     2Xh     I/O(x)APIC which is PCI 2.2 Compliant
 *     30h-FFh Reserved
 *
 * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
 * version as 0x2. This is an error with documentation and these ICH chips
 * use io-apic's of version 0x20.
 *
 * For IO-APIC's with EOI register, we use that to do an explicit EOI.
 * Otherwise, we simulate the EOI message manually by changing the trigger
 * mode to edge and then back to level, with RTE being masked during this.
*/
2520 2521 2522 2523 2524
static void __eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
{
	struct irq_pin_list *entry;

	for_each_irq_pin(entry, cfg->irq_2_pin) {
2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539
		if (mp_ioapics[entry->apic].apicver >= 0x20) {
			/*
			 * Intr-remapping uses pin number as the virtual vector
			 * in the RTE. Actual vector is programmed in
			 * intr-remapping table entry. Hence for the io-apic
			 * EOI we use the pin number.
			 */
			if (irq_remapped(irq))
				io_apic_eoi(entry->apic, entry->pin);
			else
				io_apic_eoi(entry->apic, cfg->vector);
		} else {
			__mask_and_edge_IO_APIC_irq(entry);
			__unmask_and_level_IO_APIC_irq(entry);
		}
2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556
	}
}

static void eoi_ioapic_irq(struct irq_desc *desc)
{
	struct irq_cfg *cfg;
	unsigned long flags;
	unsigned int irq;

	irq = desc->irq;
	cfg = desc->chip_data;

	spin_lock_irqsave(&ioapic_lock, flags);
	__eoi_ioapic_irq(irq, cfg);
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

2557 2558
static void ack_apic_level(unsigned int irq)
{
Y
Yinghai Lu 已提交
2559
	struct irq_desc *desc = irq_to_desc(irq);
Y
Yinghai Lu 已提交
2560 2561
	unsigned long v;
	int i;
Y
Yinghai Lu 已提交
2562
	struct irq_cfg *cfg;
2563
	int do_unmask_irq = 0;
2564

Y
Yinghai Lu 已提交
2565
	irq_complete_move(&desc);
2566
#ifdef CONFIG_GENERIC_PENDING_IRQ
2567
	/* If we are moving the irq we need to mask it */
Y
Yinghai Lu 已提交
2568
	if (unlikely(desc->status & IRQ_MOVE_PENDING)) {
2569
		do_unmask_irq = 1;
Y
Yinghai Lu 已提交
2570
		mask_IO_APIC_irq_desc(desc);
2571
	}
2572 2573
#endif

Y
Yinghai Lu 已提交
2574
	/*
2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591
	 * It appears there is an erratum which affects at least version 0x11
	 * of I/O APIC (that's the 82093AA and cores integrated into various
	 * chipsets).  Under certain conditions a level-triggered interrupt is
	 * erroneously delivered as edge-triggered one but the respective IRR
	 * bit gets set nevertheless.  As a result the I/O unit expects an EOI
	 * message but it will never arrive and further interrupts are blocked
	 * from the source.  The exact reason is so far unknown, but the
	 * phenomenon was observed when two consecutive interrupt requests
	 * from a given source get delivered to the same CPU and the source is
	 * temporarily disabled in between.
	 *
	 * A workaround is to simulate an EOI message manually.  We achieve it
	 * by setting the trigger mode to edge and then to level when the edge
	 * trigger mode gets detected in the TMR of a local APIC for a
	 * level-triggered interrupt.  We mask the source for the time of the
	 * operation to prevent an edge-triggered interrupt escaping meanwhile.
	 * The idea is from Manfred Spraul.  --macro
2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604
	 *
	 * Also in the case when cpu goes offline, fixup_irqs() will forward
	 * any unhandled interrupt on the offlined cpu to the new cpu
	 * destination that is handling the corresponding interrupt. This
	 * interrupt forwarding is done via IPI's. Hence, in this case also
	 * level-triggered io-apic interrupt will be seen as an edge
	 * interrupt in the IRR. And we can't rely on the cpu's EOI
	 * to be broadcasted to the IO-APIC's which will clear the remoteIRR
	 * corresponding to the level-triggered interrupt. Hence on IO-APIC's
	 * supporting EOI register, we do an explicit EOI to clear the
	 * remote IRR and on IO-APIC's which don't have an EOI register,
	 * we use the above logic (mask+edge followed by unmask+level) from
	 * Manfred Spraul to clear the remote IRR.
2605
	 */
Y
Yinghai Lu 已提交
2606 2607
	cfg = desc->chip_data;
	i = cfg->vector;
Y
Yinghai Lu 已提交
2608 2609
	v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));

2610 2611 2612 2613 2614 2615
	/*
	 * We must acknowledge the irq before we move it or the acknowledge will
	 * not propagate properly.
	 */
	ack_APIC_irq();

2616 2617 2618 2619 2620 2621 2622
	/*
	 * Tail end of clearing remote IRR bit (either by delivering the EOI
	 * message via io-apic EOI register write or simulating it using
	 * mask+edge followed by unnask+level logic) manually when the
	 * level triggered interrupt is seen as the edge triggered interrupt
	 * at the cpu.
	 */
2623 2624 2625
	if (!(v & (1 << (i & 0x1f)))) {
		atomic_inc(&irq_mis_count);

2626
		eoi_ioapic_irq(desc);
2627 2628
	}

2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656
	/* Now we can move and renable the irq */
	if (unlikely(do_unmask_irq)) {
		/* Only migrate the irq if the ack has been received.
		 *
		 * On rare occasions the broadcast level triggered ack gets
		 * delayed going to ioapics, and if we reprogram the
		 * vector while Remote IRR is still set the irq will never
		 * fire again.
		 *
		 * To prevent this scenario we read the Remote IRR bit
		 * of the ioapic.  This has two effects.
		 * - On any sane system the read of the ioapic will
		 *   flush writes (and acks) going to the ioapic from
		 *   this cpu.
		 * - We get to see if the ACK has actually been delivered.
		 *
		 * Based on failed experiments of reprogramming the
		 * ioapic entry from outside of irq context starting
		 * with masking the ioapic entry and then polling until
		 * Remote IRR was clear before reprogramming the
		 * ioapic I don't trust the Remote IRR bit to be
		 * completey accurate.
		 *
		 * However there appears to be no other way to plug
		 * this race, so if the Remote IRR bit is not
		 * accurate and is causing problems then it is a hardware bug
		 * and you can go talk to the chipset vendor about it.
		 */
Y
Yinghai Lu 已提交
2657 2658
		cfg = desc->chip_data;
		if (!io_apic_level_ack_pending(cfg))
2659
			move_masked_irq(irq);
Y
Yinghai Lu 已提交
2660
		unmask_IO_APIC_irq_desc(desc);
2661
	}
Y
Yinghai Lu 已提交
2662
}
2663

2664 2665 2666
#ifdef CONFIG_INTR_REMAP
static void ir_ack_apic_edge(unsigned int irq)
{
2667
	ack_APIC_irq();
2668 2669 2670 2671
}

static void ir_ack_apic_level(unsigned int irq)
{
2672 2673 2674 2675
	struct irq_desc *desc = irq_to_desc(irq);

	ack_APIC_irq();
	eoi_ioapic_irq(desc);
2676 2677 2678
}
#endif /* CONFIG_INTR_REMAP */

2679
static struct irq_chip ioapic_chip __read_mostly = {
T
Thomas Gleixner 已提交
2680 2681 2682 2683 2684 2685
	.name		= "IO-APIC",
	.startup	= startup_ioapic_irq,
	.mask		= mask_IO_APIC_irq,
	.unmask		= unmask_IO_APIC_irq,
	.ack		= ack_apic_edge,
	.eoi		= ack_apic_level,
2686
#ifdef CONFIG_SMP
T
Thomas Gleixner 已提交
2687
	.set_affinity	= set_ioapic_affinity_irq,
2688
#endif
2689
	.retrigger	= ioapic_retrigger_irq,
L
Linus Torvalds 已提交
2690 2691
};

2692
static struct irq_chip ir_ioapic_chip __read_mostly = {
T
Thomas Gleixner 已提交
2693 2694 2695 2696
	.name		= "IR-IO-APIC",
	.startup	= startup_ioapic_irq,
	.mask		= mask_IO_APIC_irq,
	.unmask		= unmask_IO_APIC_irq,
2697
#ifdef CONFIG_INTR_REMAP
2698 2699
	.ack		= ir_ack_apic_edge,
	.eoi		= ir_ack_apic_level,
2700
#ifdef CONFIG_SMP
T
Thomas Gleixner 已提交
2701
	.set_affinity	= set_ir_ioapic_affinity_irq,
2702
#endif
2703 2704 2705
#endif
	.retrigger	= ioapic_retrigger_irq,
};
L
Linus Torvalds 已提交
2706 2707 2708 2709

static inline void init_IO_APIC_traps(void)
{
	int irq;
2710
	struct irq_desc *desc;
2711
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723

	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
2724 2725 2726
	for_each_irq_desc(irq, desc) {
		cfg = desc->chip_data;
		if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
L
Linus Torvalds 已提交
2727 2728 2729 2730 2731
			/*
			 * Hmm.. We don't have an entry for this,
			 * so default to an old-fashioned 8259
			 * interrupt if we can..
			 */
2732
			if (irq < nr_legacy_irqs)
L
Linus Torvalds 已提交
2733
				make_8259A_irq(irq);
2734
			else
L
Linus Torvalds 已提交
2735
				/* Strange. Oh, well.. */
2736
				desc->chip = &no_irq_chip;
L
Linus Torvalds 已提交
2737 2738 2739 2740
		}
	}
}

2741 2742 2743
/*
 * The local APIC irq-chip implementation:
 */
L
Linus Torvalds 已提交
2744

2745
static void mask_lapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2746 2747 2748 2749
{
	unsigned long v;

	v = apic_read(APIC_LVT0);
2750
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
2751 2752
}

2753
static void unmask_lapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2754
{
2755
	unsigned long v;
L
Linus Torvalds 已提交
2756

2757
	v = apic_read(APIC_LVT0);
2758
	apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
2759
}
L
Linus Torvalds 已提交
2760

Y
Yinghai Lu 已提交
2761
static void ack_lapic_irq(unsigned int irq)
2762 2763 2764 2765
{
	ack_APIC_irq();
}

2766
static struct irq_chip lapic_chip __read_mostly = {
2767
	.name		= "local-APIC",
2768 2769
	.mask		= mask_lapic_irq,
	.unmask		= unmask_lapic_irq,
2770
	.ack		= ack_lapic_irq,
L
Linus Torvalds 已提交
2771 2772
};

Y
Yinghai Lu 已提交
2773
static void lapic_register_intr(int irq, struct irq_desc *desc)
2774
{
2775
	desc->status &= ~IRQ_LEVEL;
2776 2777 2778 2779
	set_irq_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
				      "edge");
}

2780
static void __init setup_nmi(void)
L
Linus Torvalds 已提交
2781 2782
{
	/*
2783
	 * Dirty trick to enable the NMI watchdog ...
L
Linus Torvalds 已提交
2784 2785 2786 2787 2788 2789
	 * We put the 8259A master into AEOI mode and
	 * unmask on all local APICs LVT0 as NMI.
	 *
	 * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
	 * is from Maciej W. Rozycki - so we do not have to EOI from
	 * the NMI handler or the timer interrupt.
2790
	 */
L
Linus Torvalds 已提交
2791 2792
	apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");

2793
	enable_NMI_through_LVT0();
L
Linus Torvalds 已提交
2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804

	apic_printk(APIC_VERBOSE, " done.\n");
}

/*
 * This looks a bit hackish but it's about the only one way of sending
 * a few INTA cycles to 8259As and any associated glue logic.  ICR does
 * not support the ExtINT mode, unfortunately.  We need to send these
 * cycles as some i82489DX-based boards have glue logic that keeps the
 * 8259A interrupt line asserted until INTA.  --macro
 */
2805
static inline void __init unlock_ExtINT_logic(void)
L
Linus Torvalds 已提交
2806
{
2807
	int apic, pin, i;
L
Linus Torvalds 已提交
2808 2809 2810
	struct IO_APIC_route_entry entry0, entry1;
	unsigned char save_control, save_freq_select;

2811
	pin  = find_isa_irq_pin(8, mp_INT);
2812 2813 2814 2815
	if (pin == -1) {
		WARN_ON_ONCE(1);
		return;
	}
2816
	apic = find_isa_irq_apic(8, mp_INT);
2817 2818
	if (apic == -1) {
		WARN_ON_ONCE(1);
L
Linus Torvalds 已提交
2819
		return;
2820
	}
L
Linus Torvalds 已提交
2821

2822
	entry0 = ioapic_read_entry(apic, pin);
2823
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2824 2825 2826 2827 2828

	memset(&entry1, 0, sizeof(entry1));

	entry1.dest_mode = 0;			/* physical delivery */
	entry1.mask = 0;			/* unmask IRQ now */
2829
	entry1.dest = hard_smp_processor_id();
L
Linus Torvalds 已提交
2830 2831 2832 2833 2834
	entry1.delivery_mode = dest_ExtINT;
	entry1.polarity = entry0.polarity;
	entry1.trigger = 0;
	entry1.vector = 0;

2835
	ioapic_write_entry(apic, pin, entry1);
L
Linus Torvalds 已提交
2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851

	save_control = CMOS_READ(RTC_CONTROL);
	save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
	CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
		   RTC_FREQ_SELECT);
	CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);

	i = 100;
	while (i-- > 0) {
		mdelay(10);
		if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
			i -= 10;
	}

	CMOS_WRITE(save_control, RTC_CONTROL);
	CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2852
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2853

2854
	ioapic_write_entry(apic, pin, entry0);
L
Linus Torvalds 已提交
2855 2856
}

Y
Yinghai Lu 已提交
2857
static int disable_timer_pin_1 __initdata;
2858
/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2859
static int __init disable_timer_pin_setup(char *arg)
Y
Yinghai Lu 已提交
2860 2861 2862 2863
{
	disable_timer_pin_1 = 1;
	return 0;
}
2864
early_param("disable_timer_pin_1", disable_timer_pin_setup);
Y
Yinghai Lu 已提交
2865 2866 2867

int timer_through_8259 __initdata;

L
Linus Torvalds 已提交
2868 2869 2870 2871 2872
/*
 * This code may look a bit paranoid, but it's supposed to cooperate with
 * a wide range of boards and BIOS bugs.  Fortunately only the timer IRQ
 * is so screwy.  Thanks to Brian Perkins for testing/hacking this beast
 * fanatically on his truly buggy board.
2873 2874
 *
 * FIXME: really need to revamp this for all platforms.
L
Linus Torvalds 已提交
2875
 */
2876
static inline void __init check_timer(void)
L
Linus Torvalds 已提交
2877
{
Y
Yinghai Lu 已提交
2878 2879
	struct irq_desc *desc = irq_to_desc(0);
	struct irq_cfg *cfg = desc->chip_data;
2880
	int node = cpu_to_node(boot_cpu_id);
2881
	int apic1, pin1, apic2, pin2;
2882
	unsigned long flags;
2883
	int no_pin1 = 0;
2884 2885

	local_irq_save(flags);
2886

L
Linus Torvalds 已提交
2887 2888 2889 2890
	/*
	 * get/set the timer IRQ vector:
	 */
	disable_8259A_irq(0);
2891
	assign_irq_vector(0, cfg, apic->target_cpus());
L
Linus Torvalds 已提交
2892 2893

	/*
2894 2895 2896 2897 2898 2899 2900
	 * As IRQ0 is to be enabled in the 8259A, the virtual
	 * wire has to be disabled in the local APIC.  Also
	 * timer interrupts need to be acknowledged manually in
	 * the 8259A for the i82489DX when using the NMI
	 * watchdog as that APIC treats NMIs as level-triggered.
	 * The AEOI mode will finish them in the 8259A
	 * automatically.
L
Linus Torvalds 已提交
2901
	 */
2902
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
L
Linus Torvalds 已提交
2903
	init_8259A(1);
2904
#ifdef CONFIG_X86_32
Y
Yinghai Lu 已提交
2905 2906 2907 2908 2909 2910 2911
	{
		unsigned int ver;

		ver = apic_read(APIC_LVR);
		ver = GET_APIC_VERSION(ver);
		timer_ack = (nmi_watchdog == NMI_IO_APIC && !APIC_INTEGRATED(ver));
	}
2912
#endif
L
Linus Torvalds 已提交
2913

2914 2915 2916 2917
	pin1  = find_isa_irq_pin(0, mp_INT);
	apic1 = find_isa_irq_apic(0, mp_INT);
	pin2  = ioapic_i8259.pin;
	apic2 = ioapic_i8259.apic;
L
Linus Torvalds 已提交
2918

2919 2920
	apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
		    "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2921
		    cfg->vector, apic1, pin1, apic2, pin2);
L
Linus Torvalds 已提交
2922

2923 2924 2925 2926 2927 2928 2929 2930
	/*
	 * Some BIOS writers are clueless and report the ExtINTA
	 * I/O APIC input from the cascaded 8259A as the timer
	 * interrupt input.  So just in case, if only one pin
	 * was found above, try it both directly and through the
	 * 8259A.
	 */
	if (pin1 == -1) {
2931 2932
		if (intr_remapping_enabled)
			panic("BIOS bug: timer not connected to IO-APIC");
2933 2934 2935 2936 2937 2938 2939 2940
		pin1 = pin2;
		apic1 = apic2;
		no_pin1 = 1;
	} else if (pin2 == -1) {
		pin2 = pin1;
		apic2 = apic1;
	}

L
Linus Torvalds 已提交
2941 2942 2943 2944
	if (pin1 != -1) {
		/*
		 * Ok, does IRQ0 through the IOAPIC work?
		 */
2945
		if (no_pin1) {
2946
			add_pin_to_irq_node(cfg, node, apic1, pin1);
2947
			setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
Y
Yinghai Lu 已提交
2948 2949 2950 2951 2952 2953 2954 2955 2956 2957
		} else {
			/* for edge trigger, setup_IO_APIC_irq already
			 * leave it unmasked.
			 * so only need to unmask if it is level-trigger
			 * do we really have level trigger timer?
			 */
			int idx;
			idx = find_irq_entry(apic1, pin1, mp_INT);
			if (idx != -1 && irq_trigger(idx))
				unmask_IO_APIC_irq_desc(desc);
2958
		}
L
Linus Torvalds 已提交
2959 2960 2961 2962 2963
		if (timer_irq_works()) {
			if (nmi_watchdog == NMI_IO_APIC) {
				setup_nmi();
				enable_8259A_irq(0);
			}
2964 2965
			if (disable_timer_pin_1 > 0)
				clear_IO_APIC_pin(0, pin1);
2966
			goto out;
L
Linus Torvalds 已提交
2967
		}
2968 2969
		if (intr_remapping_enabled)
			panic("timer doesn't work through Interrupt-remapped IO-APIC");
Y
Yinghai Lu 已提交
2970
		local_irq_disable();
2971
		clear_IO_APIC_pin(apic1, pin1);
2972
		if (!no_pin1)
2973 2974
			apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
				    "8254 timer not connected to IO-APIC\n");
L
Linus Torvalds 已提交
2975

2976 2977 2978 2979
		apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
			    "(IRQ0) through the 8259A ...\n");
		apic_printk(APIC_QUIET, KERN_INFO
			    "..... (found apic %d pin %d) ...\n", apic2, pin2);
L
Linus Torvalds 已提交
2980 2981 2982
		/*
		 * legacy devices should be connected to IO APIC #0
		 */
2983
		replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
2984
		setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
2985
		enable_8259A_irq(0);
L
Linus Torvalds 已提交
2986
		if (timer_irq_works()) {
2987
			apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
2988
			timer_through_8259 = 1;
L
Linus Torvalds 已提交
2989
			if (nmi_watchdog == NMI_IO_APIC) {
2990
				disable_8259A_irq(0);
L
Linus Torvalds 已提交
2991
				setup_nmi();
2992
				enable_8259A_irq(0);
L
Linus Torvalds 已提交
2993
			}
2994
			goto out;
L
Linus Torvalds 已提交
2995 2996 2997 2998
		}
		/*
		 * Cleanup, just in case ...
		 */
Y
Yinghai Lu 已提交
2999
		local_irq_disable();
3000
		disable_8259A_irq(0);
3001
		clear_IO_APIC_pin(apic2, pin2);
3002
		apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
L
Linus Torvalds 已提交
3003 3004 3005
	}

	if (nmi_watchdog == NMI_IO_APIC) {
3006 3007
		apic_printk(APIC_QUIET, KERN_WARNING "timer doesn't work "
			    "through the IO-APIC - disabling NMI Watchdog!\n");
3008
		nmi_watchdog = NMI_NONE;
L
Linus Torvalds 已提交
3009
	}
3010
#ifdef CONFIG_X86_32
3011
	timer_ack = 0;
3012
#endif
L
Linus Torvalds 已提交
3013

3014 3015
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as Virtual Wire IRQ...\n");
L
Linus Torvalds 已提交
3016

Y
Yinghai Lu 已提交
3017
	lapic_register_intr(0, desc);
3018
	apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector);	/* Fixed mode */
L
Linus Torvalds 已提交
3019 3020 3021
	enable_8259A_irq(0);

	if (timer_irq_works()) {
3022
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
3023
		goto out;
L
Linus Torvalds 已提交
3024
	}
Y
Yinghai Lu 已提交
3025
	local_irq_disable();
3026
	disable_8259A_irq(0);
3027
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
3028
	apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
L
Linus Torvalds 已提交
3029

3030 3031
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as ExtINT IRQ...\n");
L
Linus Torvalds 已提交
3032 3033 3034

	init_8259A(0);
	make_8259A_irq(0);
3035
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
3036 3037 3038 3039

	unlock_ExtINT_logic();

	if (timer_irq_works()) {
3040
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
3041
		goto out;
L
Linus Torvalds 已提交
3042
	}
Y
Yinghai Lu 已提交
3043
	local_irq_disable();
3044
	apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
L
Linus Torvalds 已提交
3045
	panic("IO-APIC + timer doesn't work!  Boot with apic=debug and send a "
3046
		"report.  Then try booting with the 'noapic' option.\n");
3047 3048
out:
	local_irq_restore(flags);
L
Linus Torvalds 已提交
3049 3050 3051
}

/*
3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066
 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
 * to devices.  However there may be an I/O APIC pin available for
 * this interrupt regardless.  The pin may be left unconnected, but
 * typically it will be reused as an ExtINT cascade interrupt for
 * the master 8259A.  In the MPS case such a pin will normally be
 * reported as an ExtINT interrupt in the MP table.  With ACPI
 * there is no provision for ExtINT interrupts, and in the absence
 * of an override it would be treated as an ordinary ISA I/O APIC
 * interrupt, that is edge-triggered and unmasked by default.  We
 * used to do this, but it caused problems on some systems because
 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
 * the same ExtINT cascade interrupt to drive the local APIC of the
 * bootstrap processor.  Therefore we refrain from routing IRQ2 to
 * the I/O APIC in all cases now.  No actual device should request
 * it anyway.  --macro
L
Linus Torvalds 已提交
3067
 */
3068
#define PIC_IRQS	(1UL << PIC_CASCADE_IR)
L
Linus Torvalds 已提交
3069 3070 3071

void __init setup_IO_APIC(void)
{
3072 3073 3074 3075

	/*
	 * calling enable_IO_APIC() is moved to setup_local_APIC for BP
	 */
3076
	io_apic_irqs = nr_legacy_irqs ? ~PIC_IRQS : ~0UL;
L
Linus Torvalds 已提交
3077

3078
	apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
T
Thomas Gleixner 已提交
3079
	/*
3080 3081
         * Set up IO-APIC IRQ routing.
         */
3082 3083
	x86_init.mpparse.setup_ioapic_ids();

L
Linus Torvalds 已提交
3084 3085 3086
	sync_Arb_IDs();
	setup_IO_APIC_irqs();
	init_IO_APIC_traps();
3087 3088
	if (nr_legacy_irqs)
		check_timer();
L
Linus Torvalds 已提交
3089 3090 3091
}

/*
3092 3093
 *      Called after all the initialization is done. If we didnt find any
 *      APIC bugs then we can allow the modify fast path
L
Linus Torvalds 已提交
3094
 */
3095

L
Linus Torvalds 已提交
3096 3097
static int __init io_apic_bug_finalize(void)
{
T
Thomas Gleixner 已提交
3098 3099 3100
	if (sis_apic_bug == -1)
		sis_apic_bug = 0;
	return 0;
L
Linus Torvalds 已提交
3101 3102 3103 3104 3105 3106 3107 3108
}

late_initcall(io_apic_bug_finalize);

struct sysfs_ioapic_data {
	struct sys_device dev;
	struct IO_APIC_route_entry entry[0];
};
3109
static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
L
Linus Torvalds 已提交
3110

3111
static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
L
Linus Torvalds 已提交
3112 3113 3114 3115
{
	struct IO_APIC_route_entry *entry;
	struct sysfs_ioapic_data *data;
	int i;
3116

L
Linus Torvalds 已提交
3117 3118
	data = container_of(dev, struct sysfs_ioapic_data, dev);
	entry = data->entry;
3119 3120
	for (i = 0; i < nr_ioapic_registers[dev->id]; i ++, entry ++ )
		*entry = ioapic_read_entry(dev->id, i);
L
Linus Torvalds 已提交
3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131

	return 0;
}

static int ioapic_resume(struct sys_device *dev)
{
	struct IO_APIC_route_entry *entry;
	struct sysfs_ioapic_data *data;
	unsigned long flags;
	union IO_APIC_reg_00 reg_00;
	int i;
3132

L
Linus Torvalds 已提交
3133 3134 3135 3136 3137
	data = container_of(dev, struct sysfs_ioapic_data, dev);
	entry = data->entry;

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(dev->id, 0);
3138 3139
	if (reg_00.bits.ID != mp_ioapics[dev->id].apicid) {
		reg_00.bits.ID = mp_ioapics[dev->id].apicid;
L
Linus Torvalds 已提交
3140 3141 3142
		io_apic_write(dev->id, 0, reg_00.raw);
	}
	spin_unlock_irqrestore(&ioapic_lock, flags);
3143
	for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
3144
		ioapic_write_entry(dev->id, i, entry[i]);
L
Linus Torvalds 已提交
3145 3146 3147 3148 3149

	return 0;
}

static struct sysdev_class ioapic_sysdev_class = {
3150
	.name = "ioapic",
L
Linus Torvalds 已提交
3151 3152 3153 3154 3155 3156
	.suspend = ioapic_suspend,
	.resume = ioapic_resume,
};

static int __init ioapic_init_sysfs(void)
{
3157 3158
	struct sys_device * dev;
	int i, size, error;
L
Linus Torvalds 已提交
3159 3160 3161 3162 3163

	error = sysdev_class_register(&ioapic_sysdev_class);
	if (error)
		return error;

3164
	for (i = 0; i < nr_ioapics; i++ ) {
3165
		size = sizeof(struct sys_device) + nr_ioapic_registers[i]
L
Linus Torvalds 已提交
3166
			* sizeof(struct IO_APIC_route_entry);
3167
		mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
L
Linus Torvalds 已提交
3168 3169 3170 3171 3172
		if (!mp_ioapic_data[i]) {
			printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
			continue;
		}
		dev = &mp_ioapic_data[i]->dev;
3173
		dev->id = i;
L
Linus Torvalds 已提交
3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188
		dev->cls = &ioapic_sysdev_class;
		error = sysdev_register(dev);
		if (error) {
			kfree(mp_ioapic_data[i]);
			mp_ioapic_data[i] = NULL;
			printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
			continue;
		}
	}

	return 0;
}

device_initcall(ioapic_init_sysfs);

3189
/*
3190
 * Dynamic irq allocate and deallocation
3191
 */
3192
unsigned int create_irq_nr(unsigned int irq_want, int node)
3193
{
3194
	/* Allocate an unused irq */
3195 3196
	unsigned int irq;
	unsigned int new;
3197
	unsigned long flags;
3198 3199
	struct irq_cfg *cfg_new = NULL;
	struct irq_desc *desc_new = NULL;
Y
Yinghai Lu 已提交
3200 3201

	irq = 0;
3202 3203 3204
	if (irq_want < nr_irqs_gsi)
		irq_want = nr_irqs_gsi;

3205
	spin_lock_irqsave(&vector_lock, flags);
3206
	for (new = irq_want; new < nr_irqs; new++) {
3207
		desc_new = irq_to_desc_alloc_node(new, node);
3208 3209
		if (!desc_new) {
			printk(KERN_INFO "can not get irq_desc for %d\n", new);
3210
			continue;
3211 3212 3213 3214
		}
		cfg_new = desc_new->chip_data;

		if (cfg_new->vector != 0)
3215
			continue;
3216

3217
		desc_new = move_irq_desc(desc_new, node);
3218
		cfg_new = desc_new->chip_data;
3219

3220
		if (__assign_irq_vector(new, cfg_new, apic->target_cpus()) == 0)
3221 3222 3223 3224
			irq = new;
		break;
	}
	spin_unlock_irqrestore(&vector_lock, flags);
3225

Y
Yinghai Lu 已提交
3226
	if (irq > 0) {
3227
		dynamic_irq_init(irq);
3228 3229 3230
		/* restore it, in case dynamic_irq_init clear it */
		if (desc_new)
			desc_new->chip_data = cfg_new;
3231 3232 3233 3234
	}
	return irq;
}

Y
Yinghai Lu 已提交
3235 3236
int create_irq(void)
{
3237
	int node = cpu_to_node(boot_cpu_id);
3238
	unsigned int irq_want;
3239 3240
	int irq;

3241
	irq_want = nr_irqs_gsi;
3242
	irq = create_irq_nr(irq_want, node);
3243 3244 3245 3246 3247

	if (irq == 0)
		irq = -1;

	return irq;
Y
Yinghai Lu 已提交
3248 3249
}

3250 3251 3252
void destroy_irq(unsigned int irq)
{
	unsigned long flags;
3253 3254
	struct irq_cfg *cfg;
	struct irq_desc *desc;
3255

3256 3257 3258
	/* store it, in case dynamic_irq_cleanup clear it */
	desc = irq_to_desc(irq);
	cfg = desc->chip_data;
3259
	dynamic_irq_cleanup(irq);
3260
	/* connect back irq_cfg */
3261
	desc->chip_data = cfg;
3262

3263
	free_irte(irq);
3264
	spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
3265
	__clear_irq_vector(irq, cfg);
3266 3267 3268
	spin_unlock_irqrestore(&vector_lock, flags);
}

3269
/*
S
Simon Arlott 已提交
3270
 * MSI message composition
3271 3272
 */
#ifdef CONFIG_PCI_MSI
3273 3274
static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq,
			   struct msi_msg *msg, u8 hpet_id)
3275
{
3276 3277
	struct irq_cfg *cfg;
	int err;
3278 3279
	unsigned dest;

J
Jan Beulich 已提交
3280 3281 3282
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3283
	cfg = irq_cfg(irq);
3284
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3285 3286
	if (err)
		return err;
3287

3288
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
3289

3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300
	if (irq_remapped(irq)) {
		struct irte irte;
		int ir_index;
		u16 sub_handle;

		ir_index = map_irq_to_irte_handle(irq, &sub_handle);
		BUG_ON(ir_index == -1);

		memset (&irte, 0, sizeof(irte));

		irte.present = 1;
3301
		irte.dst_mode = apic->irq_dest_mode;
3302
		irte.trigger_mode = 0; /* edge */
3303
		irte.dlvry_mode = apic->irq_delivery_mode;
3304 3305 3306
		irte.vector = cfg->vector;
		irte.dest_id = IRTE_DEST(dest);

3307
		/* Set source-id of interrupt request */
3308 3309 3310 3311
		if (pdev)
			set_msi_sid(&irte, pdev);
		else
			set_hpet_sid(&irte, hpet_id);
3312

3313 3314 3315 3316 3317 3318 3319 3320
		modify_irte(irq, &irte);

		msg->address_hi = MSI_ADDR_BASE_HI;
		msg->data = sub_handle;
		msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
				  MSI_ADDR_IR_SHV |
				  MSI_ADDR_IR_INDEX1(ir_index) |
				  MSI_ADDR_IR_INDEX2(ir_index);
3321
	} else {
3322 3323 3324 3325 3326 3327
		if (x2apic_enabled())
			msg->address_hi = MSI_ADDR_BASE_HI |
					  MSI_ADDR_EXT_DEST_ID(dest);
		else
			msg->address_hi = MSI_ADDR_BASE_HI;

3328 3329
		msg->address_lo =
			MSI_ADDR_BASE_LO |
3330
			((apic->irq_dest_mode == 0) ?
3331 3332
				MSI_ADDR_DEST_MODE_PHYSICAL:
				MSI_ADDR_DEST_MODE_LOGICAL) |
3333
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3334 3335 3336
				MSI_ADDR_REDIRECTION_CPU:
				MSI_ADDR_REDIRECTION_LOWPRI) |
			MSI_ADDR_DEST_ID(dest);
3337

3338 3339 3340
		msg->data =
			MSI_DATA_TRIGGER_EDGE |
			MSI_DATA_LEVEL_ASSERT |
3341
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3342 3343 3344 3345
				MSI_DATA_DELIVERY_FIXED:
				MSI_DATA_DELIVERY_LOWPRI) |
			MSI_DATA_VECTOR(cfg->vector);
	}
3346
	return err;
3347 3348
}

3349
#ifdef CONFIG_SMP
3350
static int set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
3351
{
Y
Yinghai Lu 已提交
3352
	struct irq_desc *desc = irq_to_desc(irq);
3353
	struct irq_cfg *cfg;
3354 3355 3356
	struct msi_msg msg;
	unsigned int dest;

3357
	if (set_desc_affinity(desc, mask, &dest))
3358
		return -1;
3359

Y
Yinghai Lu 已提交
3360
	cfg = desc->chip_data;
3361

Y
Yinghai Lu 已提交
3362
	read_msi_msg_desc(desc, &msg);
3363 3364

	msg.data &= ~MSI_DATA_VECTOR_MASK;
3365
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
3366 3367 3368
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

Y
Yinghai Lu 已提交
3369
	write_msi_msg_desc(desc, &msg);
3370 3371

	return 0;
3372
}
3373 3374 3375 3376 3377
#ifdef CONFIG_INTR_REMAP
/*
 * Migrate the MSI irq to another cpumask. This migration is
 * done in the process context using interrupt-remapping hardware.
 */
3378
static int
3379
ir_set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
3380
{
Y
Yinghai Lu 已提交
3381
	struct irq_desc *desc = irq_to_desc(irq);
3382
	struct irq_cfg *cfg = desc->chip_data;
3383 3384 3385 3386
	unsigned int dest;
	struct irte irte;

	if (get_irte(irq, &irte))
3387
		return -1;
3388

3389
	if (set_desc_affinity(desc, mask, &dest))
3390
		return -1;
3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404

	irte.vector = cfg->vector;
	irte.dest_id = IRTE_DEST(dest);

	/*
	 * atomically update the IRTE with the new destination and vector.
	 */
	modify_irte(irq, &irte);

	/*
	 * After this point, all the interrupts will start arriving
	 * at the new destination. So, time to cleanup the previous
	 * vector allocation.
	 */
3405 3406
	if (cfg->move_in_progress)
		send_cleanup_vector(cfg);
3407 3408

	return 0;
3409
}
Y
Yinghai Lu 已提交
3410

3411
#endif
3412
#endif /* CONFIG_SMP */
3413

3414 3415 3416 3417 3418 3419 3420 3421
/*
 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
 * which implement the MSI or MSI-X Capability Structure.
 */
static struct irq_chip msi_chip = {
	.name		= "PCI-MSI",
	.unmask		= unmask_msi_irq,
	.mask		= mask_msi_irq,
3422
	.ack		= ack_apic_edge,
3423 3424 3425 3426
#ifdef CONFIG_SMP
	.set_affinity	= set_msi_irq_affinity,
#endif
	.retrigger	= ioapic_retrigger_irq,
3427 3428
};

3429 3430 3431 3432
static struct irq_chip msi_ir_chip = {
	.name		= "IR-PCI-MSI",
	.unmask		= unmask_msi_irq,
	.mask		= mask_msi_irq,
3433
#ifdef CONFIG_INTR_REMAP
3434
	.ack		= ir_ack_apic_edge,
3435 3436
#ifdef CONFIG_SMP
	.set_affinity	= ir_set_msi_irq_affinity,
3437
#endif
3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462
#endif
	.retrigger	= ioapic_retrigger_irq,
};

/*
 * Map the PCI dev to the corresponding remapping hardware unit
 * and allocate 'nvec' consecutive interrupt-remapping table entries
 * in it.
 */
static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
{
	struct intel_iommu *iommu;
	int index;

	iommu = map_dev_to_ir(dev);
	if (!iommu) {
		printk(KERN_ERR
		       "Unable to map PCI %s to iommu\n", pci_name(dev));
		return -ENOENT;
	}

	index = alloc_irte(iommu, irq, nvec);
	if (index < 0) {
		printk(KERN_ERR
		       "Unable to allocate %d IRTE for PCI %s\n", nvec,
T
Thomas Gleixner 已提交
3463
		       pci_name(dev));
3464 3465 3466 3467
		return -ENOSPC;
	}
	return index;
}
3468

Y
Yinghai Lu 已提交
3469
static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
3470 3471 3472 3473
{
	int ret;
	struct msi_msg msg;

3474
	ret = msi_compose_msg(dev, irq, &msg, -1);
3475 3476 3477
	if (ret < 0)
		return ret;

Y
Yinghai Lu 已提交
3478
	set_irq_msi(irq, msidesc);
3479 3480
	write_msi_msg(irq, &msg);

3481 3482 3483 3484 3485 3486 3487 3488 3489
	if (irq_remapped(irq)) {
		struct irq_desc *desc = irq_to_desc(irq);
		/*
		 * irq migration in process context
		 */
		desc->status |= IRQ_MOVE_PCNTXT;
		set_irq_chip_and_handler_name(irq, &msi_ir_chip, handle_edge_irq, "edge");
	} else
		set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq, "edge");
3490

Y
Yinghai Lu 已提交
3491 3492
	dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);

3493 3494 3495
	return 0;
}

3496 3497
int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
{
3498 3499
	unsigned int irq;
	int ret, sub_handle;
3500
	struct msi_desc *msidesc;
3501
	unsigned int irq_want;
3502
	struct intel_iommu *iommu = NULL;
3503
	int index = 0;
3504
	int node;
3505

3506 3507 3508 3509
	/* x86 doesn't support multiple MSI yet */
	if (type == PCI_CAP_ID_MSI && nvec > 1)
		return 1;

3510
	node = dev_to_node(&dev->dev);
3511
	irq_want = nr_irqs_gsi;
3512
	sub_handle = 0;
3513
	list_for_each_entry(msidesc, &dev->msi_list, list) {
3514
		irq = create_irq_nr(irq_want, node);
3515 3516
		if (irq == 0)
			return -1;
Y
Yinghai Lu 已提交
3517
		irq_want = irq + 1;
3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544
		if (!intr_remapping_enabled)
			goto no_ir;

		if (!sub_handle) {
			/*
			 * allocate the consecutive block of IRTE's
			 * for 'nvec'
			 */
			index = msi_alloc_irte(dev, irq, nvec);
			if (index < 0) {
				ret = index;
				goto error;
			}
		} else {
			iommu = map_dev_to_ir(dev);
			if (!iommu) {
				ret = -ENOENT;
				goto error;
			}
			/*
			 * setup the mapping between the irq and the IRTE
			 * base index, the sub_handle pointing to the
			 * appropriate interrupt remap table entry.
			 */
			set_irte_irq(irq, iommu, index, sub_handle);
		}
no_ir:
3545
		ret = setup_msi_irq(dev, msidesc, irq);
3546 3547 3548 3549 3550
		if (ret < 0)
			goto error;
		sub_handle++;
	}
	return 0;
3551 3552

error:
3553 3554
	destroy_irq(irq);
	return ret;
3555 3556
}

3557 3558
void arch_teardown_msi_irq(unsigned int irq)
{
3559
	destroy_irq(irq);
3560 3561
}

3562
#if defined (CONFIG_DMAR) || defined (CONFIG_INTR_REMAP)
3563
#ifdef CONFIG_SMP
3564
static int dmar_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
3565
{
Y
Yinghai Lu 已提交
3566
	struct irq_desc *desc = irq_to_desc(irq);
3567 3568 3569 3570
	struct irq_cfg *cfg;
	struct msi_msg msg;
	unsigned int dest;

3571
	if (set_desc_affinity(desc, mask, &dest))
3572
		return -1;
3573

Y
Yinghai Lu 已提交
3574
	cfg = desc->chip_data;
3575 3576 3577 3578 3579 3580 3581 3582 3583

	dmar_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

	dmar_msi_write(irq, &msg);
3584 3585

	return 0;
3586
}
Y
Yinghai Lu 已提交
3587

3588 3589
#endif /* CONFIG_SMP */

3590
static struct irq_chip dmar_msi_type = {
3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604
	.name = "DMAR_MSI",
	.unmask = dmar_msi_unmask,
	.mask = dmar_msi_mask,
	.ack = ack_apic_edge,
#ifdef CONFIG_SMP
	.set_affinity = dmar_msi_set_affinity,
#endif
	.retrigger = ioapic_retrigger_irq,
};

int arch_setup_dmar_msi(unsigned int irq)
{
	int ret;
	struct msi_msg msg;
3605

3606
	ret = msi_compose_msg(NULL, irq, &msg, -1);
3607 3608 3609 3610 3611 3612 3613 3614 3615
	if (ret < 0)
		return ret;
	dmar_msi_write(irq, &msg);
	set_irq_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
		"edge");
	return 0;
}
#endif

3616 3617 3618
#ifdef CONFIG_HPET_TIMER

#ifdef CONFIG_SMP
3619
static int hpet_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
3620
{
Y
Yinghai Lu 已提交
3621
	struct irq_desc *desc = irq_to_desc(irq);
3622 3623 3624 3625
	struct irq_cfg *cfg;
	struct msi_msg msg;
	unsigned int dest;

3626
	if (set_desc_affinity(desc, mask, &dest))
3627
		return -1;
3628

Y
Yinghai Lu 已提交
3629
	cfg = desc->chip_data;
3630 3631 3632 3633 3634 3635 3636 3637 3638

	hpet_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

	hpet_msi_write(irq, &msg);
3639 3640

	return 0;
3641
}
Y
Yinghai Lu 已提交
3642

3643 3644
#endif /* CONFIG_SMP */

3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657
static struct irq_chip ir_hpet_msi_type = {
	.name = "IR-HPET_MSI",
	.unmask = hpet_msi_unmask,
	.mask = hpet_msi_mask,
#ifdef CONFIG_INTR_REMAP
	.ack = ir_ack_apic_edge,
#ifdef CONFIG_SMP
	.set_affinity = ir_set_msi_irq_affinity,
#endif
#endif
	.retrigger = ioapic_retrigger_irq,
};

3658
static struct irq_chip hpet_msi_type = {
3659 3660 3661 3662 3663 3664 3665 3666 3667 3668
	.name = "HPET_MSI",
	.unmask = hpet_msi_unmask,
	.mask = hpet_msi_mask,
	.ack = ack_apic_edge,
#ifdef CONFIG_SMP
	.set_affinity = hpet_msi_set_affinity,
#endif
	.retrigger = ioapic_retrigger_irq,
};

3669
int arch_setup_hpet_msi(unsigned int irq, unsigned int id)
3670 3671 3672
{
	int ret;
	struct msi_msg msg;
3673
	struct irq_desc *desc = irq_to_desc(irq);
3674

3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687
	if (intr_remapping_enabled) {
		struct intel_iommu *iommu = map_hpet_to_ir(id);
		int index;

		if (!iommu)
			return -1;

		index = alloc_irte(iommu, irq, 1);
		if (index < 0)
			return -1;
	}

	ret = msi_compose_msg(NULL, irq, &msg, id);
3688 3689 3690 3691
	if (ret < 0)
		return ret;

	hpet_msi_write(irq, &msg);
3692
	desc->status |= IRQ_MOVE_PCNTXT;
3693 3694 3695 3696 3697 3698
	if (irq_remapped(irq))
		set_irq_chip_and_handler_name(irq, &ir_hpet_msi_type,
					      handle_edge_irq, "edge");
	else
		set_irq_chip_and_handler_name(irq, &hpet_msi_type,
					      handle_edge_irq, "edge");
Y
Yinghai Lu 已提交
3699

3700 3701 3702 3703
	return 0;
}
#endif

3704
#endif /* CONFIG_PCI_MSI */
3705 3706 3707 3708 3709 3710 3711
/*
 * Hypertransport interrupt support
 */
#ifdef CONFIG_HT_IRQ

#ifdef CONFIG_SMP

3712
static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
3713
{
3714 3715
	struct ht_irq_msg msg;
	fetch_ht_irq_msg(irq, &msg);
3716

3717
	msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
3718
	msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
3719

3720
	msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
3721
	msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
3722

3723
	write_ht_irq_msg(irq, &msg);
3724 3725
}

3726
static int set_ht_irq_affinity(unsigned int irq, const struct cpumask *mask)
3727
{
Y
Yinghai Lu 已提交
3728
	struct irq_desc *desc = irq_to_desc(irq);
3729
	struct irq_cfg *cfg;
3730 3731
	unsigned int dest;

3732
	if (set_desc_affinity(desc, mask, &dest))
3733
		return -1;
3734

Y
Yinghai Lu 已提交
3735
	cfg = desc->chip_data;
3736

3737
	target_ht_irq(irq, dest, cfg->vector);
3738 3739

	return 0;
3740
}
Y
Yinghai Lu 已提交
3741

3742 3743
#endif

3744
static struct irq_chip ht_irq_chip = {
3745 3746 3747
	.name		= "PCI-HT",
	.mask		= mask_ht_irq,
	.unmask		= unmask_ht_irq,
3748
	.ack		= ack_apic_edge,
3749 3750 3751 3752 3753 3754 3755 3756
#ifdef CONFIG_SMP
	.set_affinity	= set_ht_irq_affinity,
#endif
	.retrigger	= ioapic_retrigger_irq,
};

int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
{
3757 3758
	struct irq_cfg *cfg;
	int err;
3759

J
Jan Beulich 已提交
3760 3761 3762
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3763
	cfg = irq_cfg(irq);
3764
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3765
	if (!err) {
3766
		struct ht_irq_msg msg;
3767 3768
		unsigned dest;

3769 3770
		dest = apic->cpu_mask_to_apicid_and(cfg->domain,
						    apic->target_cpus());
3771

3772
		msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
3773

3774 3775
		msg.address_lo =
			HT_IRQ_LOW_BASE |
3776
			HT_IRQ_LOW_DEST_ID(dest) |
3777
			HT_IRQ_LOW_VECTOR(cfg->vector) |
3778
			((apic->irq_dest_mode == 0) ?
3779 3780 3781
				HT_IRQ_LOW_DM_PHYSICAL :
				HT_IRQ_LOW_DM_LOGICAL) |
			HT_IRQ_LOW_RQEOI_EDGE |
3782
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3783 3784 3785 3786
				HT_IRQ_LOW_MT_FIXED :
				HT_IRQ_LOW_MT_ARBITRATED) |
			HT_IRQ_LOW_IRQ_MASKED;

3787
		write_ht_irq_msg(irq, &msg);
3788

3789 3790
		set_irq_chip_and_handler_name(irq, &ht_irq_chip,
					      handle_edge_irq, "edge");
Y
Yinghai Lu 已提交
3791 3792

		dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
3793
	}
3794
	return err;
3795 3796 3797
}
#endif /* CONFIG_HT_IRQ */

3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809
int __init io_apic_get_redir_entries (int ioapic)
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_01.raw = io_apic_read(ioapic, 1);
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return reg_01.bits.entries;
}

3810
void __init probe_nr_irqs_gsi(void)
3811
{
3812 3813
	int nr = 0;

3814 3815
	nr = acpi_probe_gsi();
	if (nr > nr_irqs_gsi) {
3816
		nr_irqs_gsi = nr;
3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829
	} else {
		/* for acpi=off or acpi is not compiled in */
		int idx;

		nr = 0;
		for (idx = 0; idx < nr_ioapics; idx++)
			nr += io_apic_get_redir_entries(idx) + 1;

		if (nr > nr_irqs_gsi)
			nr_irqs_gsi = nr;
	}

	printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
3830 3831
}

Y
Yinghai Lu 已提交
3832 3833 3834 3835 3836
#ifdef CONFIG_SPARSE_IRQ
int __init arch_probe_nr_irqs(void)
{
	int nr;

Y
Yinghai Lu 已提交
3837 3838
	if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
		nr_irqs = NR_VECTORS * nr_cpu_ids;
Y
Yinghai Lu 已提交
3839

Y
Yinghai Lu 已提交
3840 3841 3842 3843 3844
	nr = nr_irqs_gsi + 8 * nr_cpu_ids;
#if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
	/*
	 * for MSI and HT dyn irq
	 */
Y
Yinghai Lu 已提交
3845
	nr += nr_irqs_gsi * 64;
Y
Yinghai Lu 已提交
3846 3847
#endif
	if (nr < nr_irqs)
Y
Yinghai Lu 已提交
3848 3849 3850 3851 3852 3853
		nr_irqs = nr;

	return 0;
}
#endif

3854 3855
static int __io_apic_set_pci_routing(struct device *dev, int irq,
				struct io_apic_irq_attr *irq_attr)
3856 3857 3858 3859
{
	struct irq_desc *desc;
	struct irq_cfg *cfg;
	int node;
3860 3861
	int ioapic, pin;
	int trigger, polarity;
3862

3863
	ioapic = irq_attr->ioapic;
3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880
	if (!IO_APIC_IRQ(irq)) {
		apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
			ioapic);
		return -EINVAL;
	}

	if (dev)
		node = dev_to_node(dev);
	else
		node = cpu_to_node(boot_cpu_id);

	desc = irq_to_desc_alloc_node(irq, node);
	if (!desc) {
		printk(KERN_INFO "can not get irq_desc %d\n", irq);
		return 0;
	}

3881 3882 3883 3884
	pin = irq_attr->ioapic_pin;
	trigger = irq_attr->trigger;
	polarity = irq_attr->polarity;

3885 3886 3887
	/*
	 * IRQs < 16 are already in the irq_2_pin[] map
	 */
3888
	if (irq >= nr_legacy_irqs) {
3889
		cfg = desc->chip_data;
3890 3891 3892 3893 3894
		if (add_pin_to_irq_node_nopanic(cfg, node, ioapic, pin)) {
			printk(KERN_INFO "can not add pin %d for irq %d\n",
				pin, irq);
			return 0;
		}
3895 3896
	}

3897
	setup_IO_APIC_irq(ioapic, pin, irq, desc, trigger, polarity);
3898 3899 3900 3901

	return 0;
}

3902 3903
int io_apic_set_pci_routing(struct device *dev, int irq,
				struct io_apic_irq_attr *irq_attr)
3904
{
3905
	int ioapic, pin;
3906 3907 3908 3909 3910
	/*
	 * Avoid pin reprogramming.  PRTs typically include entries
	 * with redundant pin->gsi mappings (but unique PCI devices);
	 * we only program the IOAPIC on the first.
	 */
3911 3912
	ioapic = irq_attr->ioapic;
	pin = irq_attr->ioapic_pin;
3913 3914 3915 3916 3917 3918 3919
	if (test_bit(pin, mp_ioapic_routing[ioapic].pin_programmed)) {
		pr_debug("Pin %d-%d already programmed\n",
			 mp_ioapics[ioapic].apicid, pin);
		return 0;
	}
	set_bit(pin, mp_ioapic_routing[ioapic].pin_programmed);

3920
	return __io_apic_set_pci_routing(dev, irq, irq_attr);
3921 3922
}

3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933
u8 __init io_apic_unique_id(u8 id)
{
#ifdef CONFIG_X86_32
	if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
	    !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
		return io_apic_get_unique_id(nr_ioapics, id);
	else
		return id;
#else
	int i;
	DECLARE_BITMAP(used, 256);
L
Linus Torvalds 已提交
3934

3935 3936 3937 3938 3939 3940 3941 3942 3943 3944
	bitmap_zero(used, 256);
	for (i = 0; i < nr_ioapics; i++) {
		struct mpc_ioapic *ia = &mp_ioapics[i];
		__set_bit(ia->apicid, used);
	}
	if (!test_bit(id, used))
		return id;
	return find_first_zero_bit(used, 256);
#endif
}
L
Linus Torvalds 已提交
3945

3946
#ifdef CONFIG_X86_32
3947
int __init io_apic_get_unique_id(int ioapic, int apic_id)
L
Linus Torvalds 已提交
3948 3949 3950 3951 3952 3953 3954 3955
{
	union IO_APIC_reg_00 reg_00;
	static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
	physid_mask_t tmp;
	unsigned long flags;
	int i = 0;

	/*
3956 3957
	 * The P4 platform supports up to 256 APIC IDs on two separate APIC
	 * buses (one for LAPICs, one for IOAPICs), where predecessors only
L
Linus Torvalds 已提交
3958
	 * supports up to 16 on one shared APIC bus.
3959
	 *
L
Linus Torvalds 已提交
3960 3961 3962 3963 3964
	 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
	 *      advantage of new APIC bus architecture.
	 */

	if (physids_empty(apic_id_map))
3965
		apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
L
Linus Torvalds 已提交
3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(ioapic, 0);
	spin_unlock_irqrestore(&ioapic_lock, flags);

	if (apic_id >= get_physical_broadcast()) {
		printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
			"%d\n", ioapic, apic_id, reg_00.bits.ID);
		apic_id = reg_00.bits.ID;
	}

	/*
3978
	 * Every APIC in a system must have a unique ID or we get lots of nice
L
Linus Torvalds 已提交
3979 3980
	 * 'stuck on smp_invalidate_needed IPI wait' messages.
	 */
3981
	if (apic->check_apicid_used(&apic_id_map, apic_id)) {
L
Linus Torvalds 已提交
3982 3983

		for (i = 0; i < get_physical_broadcast(); i++) {
3984
			if (!apic->check_apicid_used(&apic_id_map, i))
L
Linus Torvalds 已提交
3985 3986 3987 3988 3989 3990 3991 3992 3993 3994
				break;
		}

		if (i == get_physical_broadcast())
			panic("Max apic_id exceeded!\n");

		printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
			"trying %d\n", ioapic, apic_id, i);

		apic_id = i;
3995
	}
L
Linus Torvalds 已提交
3996

3997
	apic->apicid_to_cpu_present(apic_id, &tmp);
L
Linus Torvalds 已提交
3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008
	physids_or(apic_id_map, apic_id_map, tmp);

	if (reg_00.bits.ID != apic_id) {
		reg_00.bits.ID = apic_id;

		spin_lock_irqsave(&ioapic_lock, flags);
		io_apic_write(ioapic, 0, reg_00.raw);
		reg_00.raw = io_apic_read(ioapic, 0);
		spin_unlock_irqrestore(&ioapic_lock, flags);

		/* Sanity check */
4009 4010 4011 4012
		if (reg_00.bits.ID != apic_id) {
			printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
			return -1;
		}
L
Linus Torvalds 已提交
4013 4014 4015 4016 4017 4018 4019
	}

	apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);

	return apic_id;
}
4020
#endif
L
Linus Torvalds 已提交
4021

4022
int __init io_apic_get_version(int ioapic)
L
Linus Torvalds 已提交
4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_01.raw = io_apic_read(ioapic, 1);
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return reg_01.bits.version;
}

4034 4035 4036 4037 4038 4039 4040 4041
int acpi_get_override_irq(int bus_irq, int *trigger, int *polarity)
{
	int i;

	if (skip_ioapic_setup)
		return -1;

	for (i = 0; i < mp_irq_entries; i++)
4042 4043
		if (mp_irqs[i].irqtype == mp_INT &&
		    mp_irqs[i].srcbusirq == bus_irq)
4044 4045 4046 4047 4048 4049 4050 4051 4052
			break;
	if (i >= mp_irq_entries)
		return -1;

	*trigger = irq_trigger(i);
	*polarity = irq_polarity(i);
	return 0;
}

4053 4054 4055
/*
 * This function currently is only a helper for the i386 smp boot process where
 * we need to reprogram the ioredtbls to cater for the cpus which have come online
4056
 * so mask in all cases should simply be apic->target_cpus()
4057 4058 4059 4060
 */
#ifdef CONFIG_SMP
void __init setup_ioapic_dest(void)
{
4061
	int pin, ioapic = 0, irq, irq_entry;
4062
	struct irq_desc *desc;
4063
	const struct cpumask *mask;
4064 4065 4066 4067

	if (skip_ioapic_setup == 1)
		return;

4068 4069 4070 4071 4072 4073 4074
#ifdef CONFIG_ACPI
	if (!acpi_disabled && acpi_ioapic) {
		ioapic = mp_find_ioapic(0);
		if (ioapic < 0)
			ioapic = 0;
	}
#endif
4075

4076 4077 4078 4079 4080
	for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
		irq_entry = find_irq_entry(ioapic, pin, mp_INT);
		if (irq_entry == -1)
			continue;
		irq = pin_2_irq(irq_entry, ioapic, pin);
4081

4082
		desc = irq_to_desc(irq);
4083

4084 4085 4086 4087 4088 4089 4090 4091
		/*
		 * Honour affinities which have been set in early boot
		 */
		if (desc->status &
		    (IRQ_NO_BALANCING | IRQ_AFFINITY_SET))
			mask = desc->affinity;
		else
			mask = apic->target_cpus();
4092

4093 4094 4095 4096
		if (intr_remapping_enabled)
			set_ir_ioapic_affinity_irq_desc(desc, mask);
		else
			set_ioapic_affinity_irq_desc(desc, mask);
4097
	}
4098

4099 4100 4101
}
#endif

4102 4103 4104 4105
#define IOAPIC_RESOURCE_NAME_SIZE 11

static struct resource *ioapic_resources;

4106
static struct resource * __init ioapic_setup_resources(int nr_ioapics)
4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121
{
	unsigned long n;
	struct resource *res;
	char *mem;
	int i;

	if (nr_ioapics <= 0)
		return NULL;

	n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
	n *= nr_ioapics;

	mem = alloc_bootmem(n);
	res = (void *)mem;

4122
	mem += sizeof(struct resource) * nr_ioapics;
4123

4124 4125 4126
	for (i = 0; i < nr_ioapics; i++) {
		res[i].name = mem;
		res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
4127
		snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
4128
		mem += IOAPIC_RESOURCE_NAME_SIZE;
4129 4130 4131 4132 4133 4134 4135
	}

	ioapic_resources = res;

	return res;
}

4136 4137 4138
void __init ioapic_init_mappings(void)
{
	unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
4139
	struct resource *ioapic_res;
T
Thomas Gleixner 已提交
4140
	int i;
4141

4142
	ioapic_res = ioapic_setup_resources(nr_ioapics);
4143 4144
	for (i = 0; i < nr_ioapics; i++) {
		if (smp_found_config) {
4145
			ioapic_phys = mp_ioapics[i].apicaddr;
4146
#ifdef CONFIG_X86_32
T
Thomas Gleixner 已提交
4147 4148 4149 4150 4151 4152 4153 4154 4155
			if (!ioapic_phys) {
				printk(KERN_ERR
				       "WARNING: bogus zero IO-APIC "
				       "address found in MPTABLE, "
				       "disabling IO/APIC support!\n");
				smp_found_config = 0;
				skip_ioapic_setup = 1;
				goto fake_ioapic_page;
			}
4156
#endif
4157
		} else {
4158
#ifdef CONFIG_X86_32
4159
fake_ioapic_page:
4160
#endif
4161
			ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
4162 4163 4164
			ioapic_phys = __pa(ioapic_phys);
		}
		set_fixmap_nocache(idx, ioapic_phys);
4165 4166 4167
		apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
			__fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
			ioapic_phys);
4168
		idx++;
4169

4170
		ioapic_res->start = ioapic_phys;
4171
		ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
4172
		ioapic_res++;
4173 4174 4175
	}
}

4176
void __init ioapic_insert_resources(void)
4177 4178 4179 4180 4181
{
	int i;
	struct resource *r = ioapic_resources;

	if (!r) {
4182
		if (nr_ioapics > 0)
4183 4184
			printk(KERN_ERR
				"IO APIC resources couldn't be allocated.\n");
4185
		return;
4186 4187 4188 4189 4190 4191 4192
	}

	for (i = 0; i < nr_ioapics; i++) {
		insert_resource(&iomem_resource, r);
		r++;
	}
}
4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203

int mp_find_ioapic(int gsi)
{
	int i = 0;

	/* Find the IOAPIC that manages this GSI. */
	for (i = 0; i < nr_ioapics; i++) {
		if ((gsi >= mp_gsi_routing[i].gsi_base)
		    && (gsi <= mp_gsi_routing[i].gsi_end))
			return i;
	}
4204

4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230
	printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
	return -1;
}

int mp_find_ioapic_pin(int ioapic, int gsi)
{
	if (WARN_ON(ioapic == -1))
		return -1;
	if (WARN_ON(gsi > mp_gsi_routing[ioapic].gsi_end))
		return -1;

	return gsi - mp_gsi_routing[ioapic].gsi_base;
}

static int bad_ioapic(unsigned long address)
{
	if (nr_ioapics >= MAX_IO_APICS) {
		printk(KERN_WARNING "WARING: Max # of I/O APICs (%d) exceeded "
		       "(found %d), skipping\n", MAX_IO_APICS, nr_ioapics);
		return 1;
	}
	if (!address) {
		printk(KERN_WARNING "WARNING: Bogus (zero) I/O APIC address"
		       " found in table, skipping!\n");
		return 1;
	}
4231 4232 4233
	return 0;
}

4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265
void __init mp_register_ioapic(int id, u32 address, u32 gsi_base)
{
	int idx = 0;

	if (bad_ioapic(address))
		return;

	idx = nr_ioapics;

	mp_ioapics[idx].type = MP_IOAPIC;
	mp_ioapics[idx].flags = MPC_APIC_USABLE;
	mp_ioapics[idx].apicaddr = address;

	set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
	mp_ioapics[idx].apicid = io_apic_unique_id(id);
	mp_ioapics[idx].apicver = io_apic_get_version(idx);

	/*
	 * Build basic GSI lookup table to facilitate gsi->io_apic lookups
	 * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
	 */
	mp_gsi_routing[idx].gsi_base = gsi_base;
	mp_gsi_routing[idx].gsi_end = gsi_base +
	    io_apic_get_redir_entries(idx);

	printk(KERN_INFO "IOAPIC[%d]: apic_id %d, version %d, address 0x%x, "
	       "GSI %d-%d\n", idx, mp_ioapics[idx].apicid,
	       mp_ioapics[idx].apicver, mp_ioapics[idx].apicaddr,
	       mp_gsi_routing[idx].gsi_base, mp_gsi_routing[idx].gsi_end);

	nr_ioapics++;
}