io_apic.c 95.1 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *	Intel IO-APIC support for multi-Pentium hosts.
 *
I
Ingo Molnar 已提交
4
 *	Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 *	Many thanks to Stig Venaas for trying out countless experimental
 *	patches and reporting/debugging problems patiently!
 *
 *	(c) 1999, Multiple IO-APIC support, developed by
 *	Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
 *      Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
 *	further tested and cleaned up by Zach Brown <zab@redhat.com>
 *	and Ingo Molnar <mingo@redhat.com>
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively
 *	Paul Diefenbaugh	:	Added full ACPI support
 */

#include <linux/mm.h>
#include <linux/interrupt.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/sched.h>
28
#include <linux/pci.h>
L
Linus Torvalds 已提交
29 30 31
#include <linux/mc146818rtc.h>
#include <linux/compiler.h>
#include <linux/acpi.h>
32
#include <linux/module.h>
33
#include <linux/syscore_ops.h>
34
#include <linux/irqdomain.h>
35
#include <linux/msi.h>
36
#include <linux/htirq.h>
37
#include <linux/freezer.h>
38
#include <linux/kthread.h>
39
#include <linux/jiffies.h>	/* time_after() */
40
#include <linux/slab.h>
41 42
#include <linux/bootmem.h>
#include <linux/dmar.h>
43
#include <linux/hpet.h>
44

45
#include <asm/idle.h>
L
Linus Torvalds 已提交
46 47
#include <asm/io.h>
#include <asm/smp.h>
48
#include <asm/cpu.h>
L
Linus Torvalds 已提交
49
#include <asm/desc.h>
50 51 52
#include <asm/proto.h>
#include <asm/acpi.h>
#include <asm/dma.h>
L
Linus Torvalds 已提交
53
#include <asm/timer.h>
54
#include <asm/i8259.h>
55
#include <asm/msidef.h>
56
#include <asm/hypertransport.h>
57
#include <asm/setup.h>
58
#include <asm/irq_remapping.h>
59
#include <asm/hpet.h>
60
#include <asm/hw_irq.h>
L
Linus Torvalds 已提交
61

I
Ingo Molnar 已提交
62
#include <asm/apic.h>
L
Linus Torvalds 已提交
63

64
#define __apicdebuginit(type) static type __init
65

66 67 68 69 70 71 72 73 74 75
#define	for_each_ioapic(idx)		\
	for ((idx) = 0; (idx) < nr_ioapics; (idx)++)
#define	for_each_ioapic_reverse(idx)	\
	for ((idx) = nr_ioapics - 1; (idx) >= 0; (idx)--)
#define	for_each_pin(idx, pin)		\
	for ((pin) = 0; (pin) < ioapics[(idx)].nr_registers; (pin)++)
#define	for_each_ioapic_pin(idx, pin)	\
	for_each_ioapic((idx))		\
		for_each_pin((idx), (pin))

76 77
#define for_each_irq_pin(entry, head) \
	for (entry = head; entry; entry = entry->next)
78

L
Linus Torvalds 已提交
79
/*
80 81
 *      Is the SiS APIC rmw bug present ?
 *      -1 = don't know, 0 = no, 1 = yes
L
Linus Torvalds 已提交
82 83 84
 */
int sis_apic_bug = -1;

85 86
static DEFINE_RAW_SPINLOCK(ioapic_lock);
static DEFINE_RAW_SPINLOCK(vector_lock);
87
static DEFINE_MUTEX(ioapic_mutex);
88
static unsigned int ioapic_dynirq_base;
Y
Yinghai Lu 已提交
89

90 91 92 93 94 95 96 97
struct mp_pin_info {
	int trigger;
	int polarity;
	int node;
	int set;
	u32 count;
};

S
Suresh Siddha 已提交
98 99 100 101 102
static struct ioapic {
	/*
	 * # of IRQ routing registers
	 */
	int nr_registers;
103 104 105 106
	/*
	 * Saved state during suspend/resume, or while enabling intr-remap.
	 */
	struct IO_APIC_route_entry *saved_registers;
107 108
	/* I/O APIC config */
	struct mpc_ioapic mp_config;
109 110
	/* IO APIC gsi routing info */
	struct mp_ioapic_gsi  gsi_config;
111 112
	struct ioapic_domain_cfg irqdomain_cfg;
	struct irq_domain *irqdomain;
113
	struct mp_pin_info *pin_info;
S
Suresh Siddha 已提交
114
} ioapics[MAX_IO_APICS];
L
Linus Torvalds 已提交
115

116
#define mpc_ioapic_ver(ioapic_idx)	ioapics[ioapic_idx].mp_config.apicver
117

118
int mpc_ioapic_id(int ioapic_idx)
119
{
120
	return ioapics[ioapic_idx].mp_config.apicid;
121 122
}

123
unsigned int mpc_ioapic_addr(int ioapic_idx)
124
{
125
	return ioapics[ioapic_idx].mp_config.apicaddr;
126 127
}

128
struct mp_ioapic_gsi *mp_ioapic_gsi_routing(int ioapic_idx)
129
{
130
	return &ioapics[ioapic_idx].gsi_config;
131
}
132

133 134 135 136 137 138 139 140 141 142 143 144
static inline int mp_ioapic_pin_count(int ioapic)
{
	struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(ioapic);

	return gsi_cfg->gsi_end - gsi_cfg->gsi_base + 1;
}

u32 mp_pin_to_gsi(int ioapic, int pin)
{
	return mp_ioapic_gsi_routing(ioapic)->gsi_base + pin;
}

145 146 147 148 149
/*
 * Initialize all legacy IRQs and all pins on the first IOAPIC
 * if we have legacy interrupt controller. Kernel boot option "pirq="
 * may rely on non-legacy pins on the first IOAPIC.
 */
150 151
static inline int mp_init_irq_at_boot(int ioapic, int irq)
{
152 153 154 155
	if (!nr_legacy_irqs())
		return 0;

	return ioapic == 0 || (irq >= 0 && irq < nr_legacy_irqs());
156 157
}

158 159 160 161 162
static inline struct mp_pin_info *mp_pin_info(int ioapic_idx, int pin)
{
	return ioapics[ioapic_idx].pin_info + pin;
}

163 164 165 166 167
static inline struct irq_domain *mp_ioapic_irqdomain(int ioapic)
{
	return ioapics[ioapic].irqdomain;
}

168
int nr_ioapics;
169

170 171
/* The one past the highest gsi number used */
u32 gsi_top;
172

173
/* MP IRQ source entries */
174
struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
175 176 177 178

/* # of MP IRQ source entries */
int mp_irq_entries;

179
#ifdef CONFIG_EISA
180 181 182 183 184
int mp_bus_id_to_type[MAX_MP_BUSSES];
#endif

DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);

Y
Yinghai Lu 已提交
185 186
int skip_ioapic_setup;

187 188 189 190
/**
 * disable_ioapic_support() - disables ioapic support at runtime
 */
void disable_ioapic_support(void)
191 192 193 194 195 196 197 198
{
#ifdef CONFIG_PCI
	noioapicquirk = 1;
	noioapicreroute = -1;
#endif
	skip_ioapic_setup = 1;
}

199
static int __init parse_noapic(char *str)
Y
Yinghai Lu 已提交
200 201
{
	/* disable IO-APIC */
202
	disable_ioapic_support();
Y
Yinghai Lu 已提交
203 204 205
	return 0;
}
early_param("noapic", parse_noapic);
206

207
static struct irq_cfg *alloc_irq_and_cfg_at(unsigned int at, int node);
208

209 210 211 212 213 214 215 216 217 218 219
/* Will be called in mpparse/acpi/sfi codes for saving IRQ info */
void mp_save_irq(struct mpc_intsrc *m)
{
	int i;

	apic_printk(APIC_VERBOSE, "Int: type %d, pol %d, trig %d, bus %02x,"
		" IRQ %02x, APIC ID %x, APIC INT %02x\n",
		m->irqtype, m->irqflag & 3, (m->irqflag >> 2) & 3, m->srcbus,
		m->srcbusirq, m->dstapic, m->dstirq);

	for (i = 0; i < mp_irq_entries; i++) {
220
		if (!memcmp(&mp_irqs[i], m, sizeof(*m)))
221 222 223
			return;
	}

224
	memcpy(&mp_irqs[mp_irq_entries], m, sizeof(*m));
225 226 227 228
	if (++mp_irq_entries == MAX_IRQ_SOURCES)
		panic("Max # of irq sources exceeded!!\n");
}

229 230 231 232 233
struct irq_pin_list {
	int apic, pin;
	struct irq_pin_list *next;
};

T
Thomas Gleixner 已提交
234
static struct irq_pin_list *alloc_irq_pin_list(int node)
235
{
236
	return kzalloc_node(sizeof(struct irq_pin_list), GFP_KERNEL, node);
237 238
}

239
int __init arch_early_irq_init(void)
240
{
241
	struct irq_cfg *cfg;
242
	int i, node = cpu_to_node(0);
T
Thomas Gleixner 已提交
243

244
	if (!nr_legacy_irqs())
245 246
		io_apic_irqs = ~0UL;

247
	for_each_ioapic(i) {
248
		ioapics[i].saved_registers =
249
			kzalloc(sizeof(struct IO_APIC_route_entry) *
S
Suresh Siddha 已提交
250
				ioapics[i].nr_registers, GFP_KERNEL);
251
		if (!ioapics[i].saved_registers)
252 253 254
			pr_err("IOAPIC %d: suspend/resume impossible!\n", i);
	}

255 256 257 258 259 260 261 262
	/*
	 * For legacy IRQ's, start with assigning irq0 to irq15 to
	 * IRQ0_VECTOR to IRQ15_VECTOR for all cpu's.
	 */
	for (i = 0; i < nr_legacy_irqs(); i++) {
		cfg = alloc_irq_and_cfg_at(i, node);
		cfg->vector = IRQ0_VECTOR + i;
		cpumask_setall(cfg->domain);
263
	}
264 265

	return 0;
266
}
267

268
static inline struct irq_cfg *irq_cfg(unsigned int irq)
269
{
270
	return irq_get_chip_data(irq);
271
}
T
Thomas Gleixner 已提交
272

273
static struct irq_cfg *alloc_irq_cfg(unsigned int irq, int node)
274
{
275
	struct irq_cfg *cfg;
276

277
	cfg = kzalloc_node(sizeof(*cfg), GFP_KERNEL, node);
278 279
	if (!cfg)
		return NULL;
280
	if (!zalloc_cpumask_var_node(&cfg->domain, GFP_KERNEL, node))
281
		goto out_cfg;
282
	if (!zalloc_cpumask_var_node(&cfg->old_domain, GFP_KERNEL, node))
283
		goto out_domain;
284
	return cfg;
285 286 287 288 289
out_domain:
	free_cpumask_var(cfg->domain);
out_cfg:
	kfree(cfg);
	return NULL;
290 291
}

292
static void free_irq_cfg(unsigned int at, struct irq_cfg *cfg)
293
{
294 295
	if (!cfg)
		return;
296
	irq_set_chip_data(at, NULL);
297 298 299 300 301 302 303 304 305 306 307 308 309
	free_cpumask_var(cfg->domain);
	free_cpumask_var(cfg->old_domain);
	kfree(cfg);
}

static struct irq_cfg *alloc_irq_and_cfg_at(unsigned int at, int node)
{
	int res = irq_alloc_desc_at(at, node);
	struct irq_cfg *cfg;

	if (res < 0) {
		if (res != -EEXIST)
			return NULL;
310
		cfg = irq_cfg(at);
311 312 313 314
		if (cfg)
			return cfg;
	}

315
	cfg = alloc_irq_cfg(at, node);
316
	if (cfg)
317
		irq_set_chip_data(at, cfg);
318 319 320 321 322
	else
		irq_free_desc(at);
	return cfg;
}

L
Linus Torvalds 已提交
323 324 325 326
struct io_apic {
	unsigned int index;
	unsigned int unused[3];
	unsigned int data;
327 328
	unsigned int unused2[11];
	unsigned int eoi;
L
Linus Torvalds 已提交
329 330 331 332 333
};

static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
{
	return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
334
		+ (mpc_ioapic_addr(idx) & ~PAGE_MASK);
L
Linus Torvalds 已提交
335 336
}

337
void io_apic_eoi(unsigned int apic, unsigned int vector)
338 339 340 341 342
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(vector, &io_apic->eoi);
}

343
unsigned int native_io_apic_read(unsigned int apic, unsigned int reg)
L
Linus Torvalds 已提交
344 345 346 347 348 349
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	return readl(&io_apic->data);
}

350
void native_io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
L
Linus Torvalds 已提交
351 352
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
353

L
Linus Torvalds 已提交
354 355 356 357 358 359 360 361 362 363
	writel(reg, &io_apic->index);
	writel(value, &io_apic->data);
}

/*
 * Re-write a value: to be used for read-modify-write
 * cycles where the read already set up the index register.
 *
 * Older SiS APIC requires we rewrite the index register
 */
364
void native_io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
L
Linus Torvalds 已提交
365
{
366
	struct io_apic __iomem *io_apic = io_apic_base(apic);
T
Thomas Gleixner 已提交
367 368 369

	if (sis_apic_bug)
		writel(reg, &io_apic->index);
L
Linus Torvalds 已提交
370 371 372
	writel(value, &io_apic->data);
}

373 374 375 376 377
union entry_union {
	struct { u32 w1, w2; };
	struct IO_APIC_route_entry entry;
};

378 379 380 381 382 383
static struct IO_APIC_route_entry __ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;

	eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
	eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
384

385 386 387
	return eu.entry;
}

388 389 390 391
static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;
	unsigned long flags;
392

393
	raw_spin_lock_irqsave(&ioapic_lock, flags);
394
	eu.entry = __ioapic_read_entry(apic, pin);
395
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
396

397 398 399
	return eu.entry;
}

400 401 402 403 404 405
/*
 * When we write a new IO APIC routing entry, we need to write the high
 * word first! If the mask bit in the low word is clear, we will enable
 * the interrupt, and we need to make sure the entry is fully populated
 * before that happens.
 */
406
static void __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
407
{
408 409
	union entry_union eu = {{0, 0}};

410
	eu.entry = e;
411 412
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
413 414
}

415
static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
416 417
{
	unsigned long flags;
418

419
	raw_spin_lock_irqsave(&ioapic_lock, flags);
420
	__ioapic_write_entry(apic, pin, e);
421
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
422 423 424 425 426 427 428 429 430 431 432 433
}

/*
 * When we mask an IO APIC routing entry, we need to write the low
 * word first, in order to set the mask bit before we change the
 * high bits!
 */
static void ioapic_mask_entry(int apic, int pin)
{
	unsigned long flags;
	union entry_union eu = { .entry.mask = 1 };

434
	raw_spin_lock_irqsave(&ioapic_lock, flags);
435 436
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
437
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
438 439
}

L
Linus Torvalds 已提交
440 441 442 443 444
/*
 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
 * shared ISA-space IRQs, so we have to support them. We are super
 * fast in the common case, and fast for shared ISA-space IRQs.
 */
445
static int __add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
L
Linus Torvalds 已提交
446
{
447
	struct irq_pin_list **last, *entry;
448

449 450 451
	/* don't allow duplicates */
	last = &cfg->irq_2_pin;
	for_each_irq_pin(entry, cfg->irq_2_pin) {
452
		if (entry->apic == apic && entry->pin == pin)
453
			return 0;
454
		last = &entry->next;
L
Linus Torvalds 已提交
455
	}
456

T
Thomas Gleixner 已提交
457
	entry = alloc_irq_pin_list(node);
458
	if (!entry) {
459 460
		pr_err("can not alloc irq_pin_list (%d,%d,%d)\n",
		       node, apic, pin);
461
		return -ENOMEM;
462
	}
L
Linus Torvalds 已提交
463 464
	entry->apic = apic;
	entry->pin = pin;
465

466
	*last = entry;
467 468 469 470 471
	return 0;
}

static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
{
T
Thomas Gleixner 已提交
472
	if (__add_pin_to_irq_node(cfg, node, apic, pin))
473
		panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
L
Linus Torvalds 已提交
474 475 476 477 478
}

/*
 * Reroute an IRQ to a different pin.
 */
479
static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
480 481
					   int oldapic, int oldpin,
					   int newapic, int newpin)
L
Linus Torvalds 已提交
482
{
483
	struct irq_pin_list *entry;
L
Linus Torvalds 已提交
484

485
	for_each_irq_pin(entry, cfg->irq_2_pin) {
L
Linus Torvalds 已提交
486 487 488
		if (entry->apic == oldapic && entry->pin == oldpin) {
			entry->apic = newapic;
			entry->pin = newpin;
489
			/* every one is different, right? */
490
			return;
491
		}
L
Linus Torvalds 已提交
492
	}
493

494 495
	/* old apic/pin didn't exist, so just add new ones */
	add_pin_to_irq_node(cfg, node, newapic, newpin);
L
Linus Torvalds 已提交
496 497
}

498 499 500 501 502 503 504 505 506 507 508 509 510 511 512
static void __io_apic_modify_irq(struct irq_pin_list *entry,
				 int mask_and, int mask_or,
				 void (*final)(struct irq_pin_list *entry))
{
	unsigned int reg, pin;

	pin = entry->pin;
	reg = io_apic_read(entry->apic, 0x10 + pin * 2);
	reg &= mask_and;
	reg |= mask_or;
	io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
	if (final)
		final(entry);
}

513 514 515
static void io_apic_modify_irq(struct irq_cfg *cfg,
			       int mask_and, int mask_or,
			       void (*final)(struct irq_pin_list *entry))
516 517
{
	struct irq_pin_list *entry;
518

519 520 521 522
	for_each_irq_pin(entry, cfg->irq_2_pin)
		__io_apic_modify_irq(entry, mask_and, mask_or, final);
}

523
static void io_apic_sync(struct irq_pin_list *entry)
L
Linus Torvalds 已提交
524
{
525 526 527 528 529
	/*
	 * Synchronize the IO-APIC and the CPU by doing
	 * a dummy read from the IO-APIC
	 */
	struct io_apic __iomem *io_apic;
530

531
	io_apic = io_apic_base(entry->apic);
Y
Yinghai Lu 已提交
532
	readl(&io_apic->data);
L
Linus Torvalds 已提交
533 534
}

T
Thomas Gleixner 已提交
535
static void mask_ioapic(struct irq_cfg *cfg)
536
{
T
Thomas Gleixner 已提交
537 538 539
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
540
	io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
T
Thomas Gleixner 已提交
541
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
542
}
L
Linus Torvalds 已提交
543

544
static void mask_ioapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
545
{
546
	mask_ioapic(data->chip_data);
T
Thomas Gleixner 已提交
547
}
Y
Yinghai Lu 已提交
548

T
Thomas Gleixner 已提交
549 550 551
static void __unmask_ioapic(struct irq_cfg *cfg)
{
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
L
Linus Torvalds 已提交
552 553
}

T
Thomas Gleixner 已提交
554
static void unmask_ioapic(struct irq_cfg *cfg)
L
Linus Torvalds 已提交
555 556 557
{
	unsigned long flags;

558
	raw_spin_lock_irqsave(&ioapic_lock, flags);
T
Thomas Gleixner 已提交
559
	__unmask_ioapic(cfg);
560
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
561 562
}

563
static void unmask_ioapic_irq(struct irq_data *data)
Y
Yinghai Lu 已提交
564
{
565
	unmask_ioapic(data->chip_data);
Y
Yinghai Lu 已提交
566 567
}

568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583
/*
 * IO-APIC versions below 0x20 don't support EOI register.
 * For the record, here is the information about various versions:
 *     0Xh     82489DX
 *     1Xh     I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
 *     2Xh     I/O(x)APIC which is PCI 2.2 Compliant
 *     30h-FFh Reserved
 *
 * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
 * version as 0x2. This is an error with documentation and these ICH chips
 * use io-apic's of version 0x20.
 *
 * For IO-APIC's with EOI register, we use that to do an explicit EOI.
 * Otherwise, we simulate the EOI message manually by changing the trigger
 * mode to edge and then back to level, with RTE being masked during this.
 */
584
void native_eoi_ioapic_pin(int apic, int pin, int vector)
585 586
{
	if (mpc_ioapic_ver(apic) >= 0x20) {
587
		io_apic_eoi(apic, vector);
588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607
	} else {
		struct IO_APIC_route_entry entry, entry1;

		entry = entry1 = __ioapic_read_entry(apic, pin);

		/*
		 * Mask the entry and change the trigger mode to edge.
		 */
		entry1.mask = 1;
		entry1.trigger = IOAPIC_EDGE;

		__ioapic_write_entry(apic, pin, entry1);

		/*
		 * Restore the previous level triggered entry.
		 */
		__ioapic_write_entry(apic, pin, entry);
	}
}

608
void eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
609 610 611 612 613 614
{
	struct irq_pin_list *entry;
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
	for_each_irq_pin(entry, cfg->irq_2_pin)
615 616
		x86_io_apic_ops.eoi_ioapic_pin(entry->apic, entry->pin,
					       cfg->vector);
617 618 619
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
}

L
Linus Torvalds 已提交
620 621 622
static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
{
	struct IO_APIC_route_entry entry;
623

L
Linus Torvalds 已提交
624
	/* Check delivery_mode to be sure we're not clearing an SMI pin */
625
	entry = ioapic_read_entry(apic, pin);
L
Linus Torvalds 已提交
626 627
	if (entry.delivery_mode == dest_SMI)
		return;
628

L
Linus Torvalds 已提交
629
	/*
630 631 632 633 634 635 636 637 638 639
	 * Make sure the entry is masked and re-read the contents to check
	 * if it is a level triggered pin and if the remote-IRR is set.
	 */
	if (!entry.mask) {
		entry.mask = 1;
		ioapic_write_entry(apic, pin, entry);
		entry = ioapic_read_entry(apic, pin);
	}

	if (entry.irr) {
640 641
		unsigned long flags;

642 643 644 645 646 647 648 649 650 651
		/*
		 * Make sure the trigger mode is set to level. Explicit EOI
		 * doesn't clear the remote-IRR if the trigger mode is not
		 * set to level.
		 */
		if (!entry.trigger) {
			entry.trigger = IOAPIC_LEVEL;
			ioapic_write_entry(apic, pin, entry);
		}

652
		raw_spin_lock_irqsave(&ioapic_lock, flags);
653
		x86_io_apic_ops.eoi_ioapic_pin(apic, pin, entry.vector);
654
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
655 656 657 658 659
	}

	/*
	 * Clear the rest of the bits in the IO-APIC RTE except for the mask
	 * bit.
L
Linus Torvalds 已提交
660
	 */
661
	ioapic_mask_entry(apic, pin);
662 663
	entry = ioapic_read_entry(apic, pin);
	if (entry.irr)
664
		pr_err("Unable to reset IRR for apic: %d, pin :%d\n",
665
		       mpc_ioapic_id(apic), pin);
L
Linus Torvalds 已提交
666 667
}

668
static void clear_IO_APIC (void)
L
Linus Torvalds 已提交
669 670 671
{
	int apic, pin;

672 673
	for_each_ioapic_pin(apic, pin)
		clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
674 675
}

676
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
677 678 679 680 681 682
/*
 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
 * specific CPU-side IRQs.
 */

#define MAX_PIRQS 8
Y
Yinghai Lu 已提交
683 684 685
static int pirq_entries[MAX_PIRQS] = {
	[0 ... MAX_PIRQS - 1] = -1
};
L
Linus Torvalds 已提交
686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711

static int __init ioapic_pirq_setup(char *str)
{
	int i, max;
	int ints[MAX_PIRQS+1];

	get_options(str, ARRAY_SIZE(ints), ints);

	apic_printk(APIC_VERBOSE, KERN_INFO
			"PIRQ redirection, working around broken MP-BIOS.\n");
	max = MAX_PIRQS;
	if (ints[0] < MAX_PIRQS)
		max = ints[0];

	for (i = 0; i < max; i++) {
		apic_printk(APIC_VERBOSE, KERN_DEBUG
				"... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
		/*
		 * PIRQs are mapped upside down, usually.
		 */
		pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
	}
	return 1;
}

__setup("pirq=", ioapic_pirq_setup);
712 713 714
#endif /* CONFIG_X86_32 */

/*
715
 * Saves all the IO-APIC RTE's
716
 */
717
int save_ioapic_entries(void)
718 719
{
	int apic, pin;
720
	int err = 0;
721

722
	for_each_ioapic(apic) {
723
		if (!ioapics[apic].saved_registers) {
724 725 726
			err = -ENOMEM;
			continue;
		}
727

728
		for_each_pin(apic, pin)
729
			ioapics[apic].saved_registers[pin] =
730
				ioapic_read_entry(apic, pin);
731
	}
732

733
	return err;
734 735
}

736 737 738
/*
 * Mask all IO APIC entries.
 */
739
void mask_ioapic_entries(void)
740 741 742
{
	int apic, pin;

743
	for_each_ioapic(apic) {
744
		if (!ioapics[apic].saved_registers)
745
			continue;
746

747
		for_each_pin(apic, pin) {
748 749
			struct IO_APIC_route_entry entry;

750
			entry = ioapics[apic].saved_registers[pin];
751 752 753 754 755 756 757 758
			if (!entry.mask) {
				entry.mask = 1;
				ioapic_write_entry(apic, pin, entry);
			}
		}
	}
}

759
/*
760
 * Restore IO APIC entries which was saved in the ioapic structure.
761
 */
762
int restore_ioapic_entries(void)
763 764 765
{
	int apic, pin;

766
	for_each_ioapic(apic) {
767
		if (!ioapics[apic].saved_registers)
768
			continue;
769

770
		for_each_pin(apic, pin)
771
			ioapic_write_entry(apic, pin,
772
					   ioapics[apic].saved_registers[pin]);
773
	}
774
	return 0;
775 776
}

L
Linus Torvalds 已提交
777 778 779
/*
 * Find the IRQ entry number of a certain pin.
 */
780
static int find_irq_entry(int ioapic_idx, int pin, int type)
L
Linus Torvalds 已提交
781 782 783 784
{
	int i;

	for (i = 0; i < mp_irq_entries; i++)
785
		if (mp_irqs[i].irqtype == type &&
786
		    (mp_irqs[i].dstapic == mpc_ioapic_id(ioapic_idx) ||
787 788
		     mp_irqs[i].dstapic == MP_APIC_ALL) &&
		    mp_irqs[i].dstirq == pin)
L
Linus Torvalds 已提交
789 790 791 792 793 794 795 796
			return i;

	return -1;
}

/*
 * Find the pin to which IRQ[irq] (ISA) is connected
 */
797
static int __init find_isa_irq_pin(int irq, int type)
L
Linus Torvalds 已提交
798 799 800 801
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
802
		int lbus = mp_irqs[i].srcbus;
L
Linus Torvalds 已提交
803

A
Alexey Starikovskiy 已提交
804
		if (test_bit(lbus, mp_bus_not_pci) &&
805 806
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
L
Linus Torvalds 已提交
807

808
			return mp_irqs[i].dstirq;
L
Linus Torvalds 已提交
809 810 811 812
	}
	return -1;
}

813 814 815 816 817
static int __init find_isa_irq_apic(int irq, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
818
		int lbus = mp_irqs[i].srcbus;
819

A
Alexey Starikovskiy 已提交
820
		if (test_bit(lbus, mp_bus_not_pci) &&
821 822
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
823 824
			break;
	}
825

826
	if (i < mp_irq_entries) {
827 828
		int ioapic_idx;

829
		for_each_ioapic(ioapic_idx)
830 831
			if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic)
				return ioapic_idx;
832 833 834 835 836
	}

	return -1;
}

837
#ifdef CONFIG_EISA
L
Linus Torvalds 已提交
838 839 840 841 842
/*
 * EISA Edge/Level control register, ELCR
 */
static int EISA_ELCR(unsigned int irq)
{
843
	if (irq < nr_legacy_irqs()) {
L
Linus Torvalds 已提交
844 845 846 847 848 849 850
		unsigned int port = 0x4d0 + (irq >> 3);
		return (inb(port) >> (irq & 7)) & 1;
	}
	apic_printk(APIC_VERBOSE, KERN_INFO
			"Broken MPtable reports ISA irq %d\n", irq);
	return 0;
}
851

852
#endif
L
Linus Torvalds 已提交
853

A
Alexey Starikovskiy 已提交
854 855 856 857 858 859
/* ISA interrupts are always polarity zero edge triggered,
 * when listed as conforming in the MP table. */

#define default_ISA_trigger(idx)	(0)
#define default_ISA_polarity(idx)	(0)

L
Linus Torvalds 已提交
860 861 862 863 864
/* EISA interrupts are always polarity zero and can be edge or level
 * trigger depending on the ELCR value.  If an interrupt is listed as
 * EISA conforming in the MP table, that means its trigger type must
 * be read in from the ELCR */

865
#define default_EISA_trigger(idx)	(EISA_ELCR(mp_irqs[idx].srcbusirq))
A
Alexey Starikovskiy 已提交
866
#define default_EISA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
867 868 869 870 871 872 873

/* PCI interrupts are always polarity one level triggered,
 * when listed as conforming in the MP table. */

#define default_PCI_trigger(idx)	(1)
#define default_PCI_polarity(idx)	(1)

874
static int irq_polarity(int idx)
L
Linus Torvalds 已提交
875
{
876
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
877 878 879 880 881
	int polarity;

	/*
	 * Determine IRQ line polarity (high active or low active):
	 */
882
	switch (mp_irqs[idx].irqflag & 3)
883
	{
884 885 886 887 888 889 890 891 892 893 894 895 896
		case 0: /* conforms, ie. bus-type dependent polarity */
			if (test_bit(bus, mp_bus_not_pci))
				polarity = default_ISA_polarity(idx);
			else
				polarity = default_PCI_polarity(idx);
			break;
		case 1: /* high active */
		{
			polarity = 0;
			break;
		}
		case 2: /* reserved */
		{
897
			pr_warn("broken BIOS!!\n");
898 899 900 901 902 903 904 905 906 907
			polarity = 1;
			break;
		}
		case 3: /* low active */
		{
			polarity = 1;
			break;
		}
		default: /* invalid */
		{
908
			pr_warn("broken BIOS!!\n");
909 910 911
			polarity = 1;
			break;
		}
L
Linus Torvalds 已提交
912 913 914 915
	}
	return polarity;
}

916
static int irq_trigger(int idx)
L
Linus Torvalds 已提交
917
{
918
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
919 920 921 922 923
	int trigger;

	/*
	 * Determine IRQ trigger mode (edge or level sensitive):
	 */
924
	switch ((mp_irqs[idx].irqflag>>2) & 3)
L
Linus Torvalds 已提交
925
	{
926 927 928 929 930
		case 0: /* conforms, ie. bus-type dependent */
			if (test_bit(bus, mp_bus_not_pci))
				trigger = default_ISA_trigger(idx);
			else
				trigger = default_PCI_trigger(idx);
931
#ifdef CONFIG_EISA
932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949
			switch (mp_bus_id_to_type[bus]) {
				case MP_BUS_ISA: /* ISA pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_EISA: /* EISA pin */
				{
					trigger = default_EISA_trigger(idx);
					break;
				}
				case MP_BUS_PCI: /* PCI pin */
				{
					/* set before the switch */
					break;
				}
				default:
				{
950
					pr_warn("broken BIOS!!\n");
951 952 953 954 955
					trigger = 1;
					break;
				}
			}
#endif
L
Linus Torvalds 已提交
956
			break;
957
		case 1: /* edge */
L
Linus Torvalds 已提交
958
		{
959
			trigger = 0;
L
Linus Torvalds 已提交
960 961
			break;
		}
962
		case 2: /* reserved */
L
Linus Torvalds 已提交
963
		{
964
			pr_warn("broken BIOS!!\n");
965
			trigger = 1;
L
Linus Torvalds 已提交
966 967
			break;
		}
968
		case 3: /* level */
L
Linus Torvalds 已提交
969
		{
970
			trigger = 1;
L
Linus Torvalds 已提交
971 972
			break;
		}
973
		default: /* invalid */
L
Linus Torvalds 已提交
974
		{
975
			pr_warn("broken BIOS!!\n");
976
			trigger = 0;
L
Linus Torvalds 已提交
977 978 979 980 981 982
			break;
		}
	}
	return trigger;
}

983
static int alloc_irq_from_domain(struct irq_domain *domain, u32 gsi, int pin)
984
{
985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019
	int irq = -1;
	int ioapic = (int)(long)domain->host_data;
	int type = ioapics[ioapic].irqdomain_cfg.type;

	switch (type) {
	case IOAPIC_DOMAIN_LEGACY:
		/*
		 * Dynamically allocate IRQ number for non-ISA IRQs in the first 16
		 * GSIs on some weird platforms.
		 */
		if (gsi < nr_legacy_irqs())
			irq = irq_create_mapping(domain, pin);
		else if (irq_create_strict_mappings(domain, gsi, pin, 1) == 0)
			irq = gsi;
		break;
	case IOAPIC_DOMAIN_STRICT:
		if (irq_create_strict_mappings(domain, gsi, pin, 1) == 0)
			irq = gsi;
		break;
	case IOAPIC_DOMAIN_DYNAMIC:
		irq = irq_create_mapping(domain, pin);
		break;
	default:
		WARN(1, "ioapic: unknown irqdomain type %d\n", type);
		break;
	}

	return irq > 0 ? irq : -1;
}

static int mp_map_pin_to_irq(u32 gsi, int idx, int ioapic, int pin,
			     unsigned int flags)
{
	int irq;
	struct irq_domain *domain = mp_ioapic_irqdomain(ioapic);
1020
	struct mp_pin_info *info = mp_pin_info(ioapic, pin);
1021

1022 1023 1024 1025 1026 1027 1028 1029 1030 1031
	if (!domain) {
		/*
		 * Provide an identity mapping of gsi == irq except on truly
		 * weird platforms that have non isa irqs in the first 16 gsis.
		 */
		return gsi >= nr_legacy_irqs() ? gsi : gsi_top + gsi;
	}

	mutex_lock(&ioapic_mutex);

1032
	/*
1033 1034 1035 1036 1037 1038 1039 1040 1041 1042
	 * Don't use irqdomain to manage ISA IRQs because there may be
	 * multiple IOAPIC pins sharing the same ISA IRQ number and
	 * irqdomain only supports 1:1 mapping between IOAPIC pin and
	 * IRQ number. A typical IOAPIC has 24 pins, pin 0-15 are used
	 * for legacy IRQs and pin 16-23 are used for PCI IRQs (PIRQ A-H).
	 * When ACPI is disabled, only legacy IRQ numbers (IRQ0-15) are
	 * available, and some BIOSes may use MP Interrupt Source records
	 * to override IRQ numbers for PIRQs instead of reprogramming
	 * the interrupt routing logic. Thus there may be multiple pins
	 * sharing the same legacy IRQ number when ACPI is disabled.
1043
	 */
1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058
	if (idx >= 0 && test_bit(mp_irqs[idx].srcbus, mp_bus_not_pci)) {
		irq = mp_irqs[idx].srcbusirq;
		if (flags & IOAPIC_MAP_ALLOC) {
			if (info->count == 0 &&
			    mp_irqdomain_map(domain, irq, pin) != 0)
				irq = -1;

			/* special handling for timer IRQ0 */
			if (irq == 0)
				info->count++;
		}
	} else {
		irq = irq_find_mapping(domain, pin);
		if (irq <= 0 && (flags & IOAPIC_MAP_ALLOC))
			irq = alloc_irq_from_domain(domain, gsi, pin);
1059 1060
	}

1061 1062 1063 1064 1065 1066
	if (flags & IOAPIC_MAP_ALLOC) {
		if (irq > 0)
			info->count++;
		else if (info->count == 0)
			info->set = 0;
	}
1067

1068 1069 1070
	mutex_unlock(&ioapic_mutex);

	return irq > 0 ? irq : -1;
1071 1072
}

1073
static int pin_2_irq(int idx, int ioapic, int pin, unsigned int flags)
L
Linus Torvalds 已提交
1074
{
1075
	u32 gsi = mp_pin_to_gsi(ioapic, pin);
L
Linus Torvalds 已提交
1076 1077 1078 1079

	/*
	 * Debugging check, we are in big trouble if this message pops up!
	 */
1080
	if (mp_irqs[idx].dstirq != pin)
1081
		pr_err("broken BIOS or MPTABLE parser, ayiee!!\n");
L
Linus Torvalds 已提交
1082

1083
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1084 1085 1086 1087 1088 1089 1090 1091 1092
	/*
	 * PCI IRQ command line redirection. Yes, limits are hardcoded.
	 */
	if ((pin >= 16) && (pin <= 23)) {
		if (pirq_entries[pin-16] != -1) {
			if (!pirq_entries[pin-16]) {
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"disabling PIRQ%d\n", pin-16);
			} else {
1093
				int irq = pirq_entries[pin-16];
L
Linus Torvalds 已提交
1094 1095 1096
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"using PIRQ%d -> IRQ %d\n",
						pin-16, irq);
1097
				return irq;
L
Linus Torvalds 已提交
1098 1099 1100
			}
		}
	}
1101 1102
#endif

1103 1104
	return  mp_map_pin_to_irq(gsi, idx, ioapic, pin, flags);
}
1105

1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119
int mp_map_gsi_to_irq(u32 gsi, unsigned int flags)
{
	int ioapic, pin, idx;

	ioapic = mp_find_ioapic(gsi);
	if (ioapic < 0)
		return -1;

	pin = mp_find_ioapic_pin(ioapic, gsi);
	idx = find_irq_entry(ioapic, pin, mp_INT);
	if ((flags & IOAPIC_MAP_CHECK) && idx < 0)
		return -1;

	return mp_map_pin_to_irq(gsi, idx, ioapic, pin, flags);
L
Linus Torvalds 已提交
1120 1121
}

1122 1123 1124 1125 1126
/*
 * Find a specific PCI IRQ entry.
 * Not an __init, possibly needed by modules
 */
int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
1127
				struct io_apic_irq_attr *irq_attr)
1128
{
1129
	int irq, i, best_ioapic = -1, best_idx = -1;
1130 1131 1132 1133 1134 1135 1136 1137 1138

	apic_printk(APIC_DEBUG,
		    "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
		    bus, slot, pin);
	if (test_bit(bus, mp_bus_not_pci)) {
		apic_printk(APIC_VERBOSE,
			    "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
		return -1;
	}
1139

1140 1141
	for (i = 0; i < mp_irq_entries; i++) {
		int lbus = mp_irqs[i].srcbus;
1142 1143 1144 1145 1146
		int ioapic_idx, found = 0;

		if (bus != lbus || mp_irqs[i].irqtype != mp_INT ||
		    slot != ((mp_irqs[i].srcbusirq >> 2) & 0x1f))
			continue;
1147

1148
		for_each_ioapic(ioapic_idx)
1149
			if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic ||
1150 1151
			    mp_irqs[i].dstapic == MP_APIC_ALL) {
				found = 1;
1152 1153
				break;
			}
1154 1155 1156 1157
		if (!found)
			continue;

		/* Skip ISA IRQs */
1158 1159
		irq = pin_2_irq(i, ioapic_idx, mp_irqs[i].dstirq, 0);
		if (irq > 0 && !IO_APIC_IRQ(irq))
1160 1161 1162
			continue;

		if (pin == (mp_irqs[i].srcbusirq & 3)) {
1163 1164 1165
			best_idx = i;
			best_ioapic = ioapic_idx;
			goto out;
1166
		}
1167

1168 1169 1170 1171
		/*
		 * Use the first all-but-pin matching entry as a
		 * best-guess fuzzy result for broken mptables.
		 */
1172 1173 1174
		if (best_idx < 0) {
			best_idx = i;
			best_ioapic = ioapic_idx;
1175 1176
		}
	}
1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188
	if (best_idx < 0)
		return -1;

out:
	irq = pin_2_irq(best_idx, best_ioapic, mp_irqs[best_idx].dstirq,
			IOAPIC_MAP_ALLOC);
	if (irq > 0)
		set_io_apic_irq_attr(irq_attr, best_ioapic,
				     mp_irqs[best_idx].dstirq,
				     irq_trigger(best_idx),
				     irq_polarity(best_idx));
	return irq;
1189 1190 1191
}
EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);

1192 1193 1194 1195 1196
void lock_vector_lock(void)
{
	/* Used to the online set of cpus does not change
	 * during assign_irq_vector.
	 */
1197
	raw_spin_lock(&vector_lock);
1198
}
L
Linus Torvalds 已提交
1199

1200
void unlock_vector_lock(void)
L
Linus Torvalds 已提交
1201
{
1202
	raw_spin_unlock(&vector_lock);
1203
}
L
Linus Torvalds 已提交
1204

1205 1206
static int
__assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1207
{
1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218
	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
1219
	static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
1220
	static int current_offset = VECTOR_OFFSET_START % 16;
1221 1222
	int cpu, err;
	cpumask_var_t tmp_mask;
1223

1224
	if (cfg->move_in_progress)
1225
		return -EBUSY;
1226

1227 1228
	if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
		return -ENOMEM;
1229

1230
	/* Only try and allocate irqs on cpus that are present */
1231
	err = -ENOSPC;
1232 1233 1234
	cpumask_clear(cfg->old_domain);
	cpu = cpumask_first_and(mask, cpu_online_mask);
	while (cpu < nr_cpu_ids) {
1235
		int new_cpu, vector, offset;
1236

1237
		apic->vector_allocation_domain(cpu, tmp_mask, mask);
1238

1239
		if (cpumask_subset(tmp_mask, cfg->domain)) {
1240 1241 1242 1243 1244 1245 1246 1247 1248
			err = 0;
			if (cpumask_equal(tmp_mask, cfg->domain))
				break;
			/*
			 * New cpumask using the vector is a proper subset of
			 * the current in use mask. So cleanup the vector
			 * allocation for the members that are not used anymore.
			 */
			cpumask_andnot(cfg->old_domain, cfg->domain, tmp_mask);
1249 1250
			cfg->move_in_progress =
			   cpumask_intersects(cfg->old_domain, cpu_online_mask);
1251 1252
			cpumask_and(cfg->domain, cfg->domain, tmp_mask);
			break;
1253
		}
1254

1255 1256
		vector = current_vector;
		offset = current_offset;
1257
next:
1258
		vector += 16;
1259
		if (vector >= first_system_vector) {
1260
			offset = (offset + 1) % 16;
1261
			vector = FIRST_EXTERNAL_VECTOR + offset;
1262
		}
1263 1264

		if (unlikely(current_vector == vector)) {
1265 1266 1267
			cpumask_or(cfg->old_domain, cfg->old_domain, tmp_mask);
			cpumask_andnot(tmp_mask, mask, cfg->old_domain);
			cpu = cpumask_first_and(tmp_mask, cpu_online_mask);
1268
			continue;
1269
		}
1270 1271

		if (test_bit(vector, used_vectors))
1272
			goto next;
1273

1274 1275
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask) {
			if (per_cpu(vector_irq, new_cpu)[vector] > VECTOR_UNDEFINED)
1276
				goto next;
1277
		}
1278 1279 1280
		/* Found one! */
		current_vector = vector;
		current_offset = offset;
1281
		if (cfg->vector) {
1282
			cpumask_copy(cfg->old_domain, cfg->domain);
1283 1284
			cfg->move_in_progress =
			   cpumask_intersects(cfg->old_domain, cpu_online_mask);
1285
		}
1286
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1287 1288
			per_cpu(vector_irq, new_cpu)[vector] = irq;
		cfg->vector = vector;
1289 1290 1291
		cpumask_copy(cfg->domain, tmp_mask);
		err = 0;
		break;
1292
	}
1293 1294
	free_cpumask_var(tmp_mask);
	return err;
1295 1296
}

1297
int assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1298 1299
{
	int err;
1300 1301
	unsigned long flags;

1302
	raw_spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
1303
	err = __assign_irq_vector(irq, cfg, mask);
1304
	raw_spin_unlock_irqrestore(&vector_lock, flags);
1305 1306 1307
	return err;
}

Y
Yinghai Lu 已提交
1308
static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
1309 1310 1311 1312 1313 1314
{
	int cpu, vector;

	BUG_ON(!cfg->vector);

	vector = cfg->vector;
1315
	for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
1316
		per_cpu(vector_irq, cpu)[vector] = VECTOR_UNDEFINED;
1317 1318

	cfg->vector = 0;
1319
	cpumask_clear(cfg->domain);
1320 1321 1322

	if (likely(!cfg->move_in_progress))
		return;
1323
	for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
1324
		for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
1325 1326
			if (per_cpu(vector_irq, cpu)[vector] != irq)
				continue;
1327
			per_cpu(vector_irq, cpu)[vector] = VECTOR_UNDEFINED;
1328 1329 1330 1331
			break;
		}
	}
	cfg->move_in_progress = 0;
1332 1333 1334 1335 1336 1337 1338 1339
}

void __setup_vector_irq(int cpu)
{
	/* Initialize vector_irq on a new cpu */
	int irq, vector;
	struct irq_cfg *cfg;

1340 1341 1342 1343 1344
	/*
	 * vector_lock will make sure that we don't run into irq vector
	 * assignments that might be happening on another cpu in parallel,
	 * while we setup our initial vector to irq mappings.
	 */
1345
	raw_spin_lock(&vector_lock);
1346
	/* Mark the inuse vectors */
T
Thomas Gleixner 已提交
1347
	for_each_active_irq(irq) {
1348
		cfg = irq_cfg(irq);
T
Thomas Gleixner 已提交
1349 1350
		if (!cfg)
			continue;
1351

1352
		if (!cpumask_test_cpu(cpu, cfg->domain))
1353 1354 1355 1356 1357 1358 1359
			continue;
		vector = cfg->vector;
		per_cpu(vector_irq, cpu)[vector] = irq;
	}
	/* Mark the free vectors */
	for (vector = 0; vector < NR_VECTORS; ++vector) {
		irq = per_cpu(vector_irq, cpu)[vector];
1360
		if (irq <= VECTOR_UNDEFINED)
1361 1362 1363
			continue;

		cfg = irq_cfg(irq);
1364
		if (!cpumask_test_cpu(cpu, cfg->domain))
1365
			per_cpu(vector_irq, cpu)[vector] = VECTOR_UNDEFINED;
1366
	}
1367
	raw_spin_unlock(&vector_lock);
L
Linus Torvalds 已提交
1368
}
1369

1370
static struct irq_chip ioapic_chip;
L
Linus Torvalds 已提交
1371

1372
#ifdef CONFIG_X86_32
1373 1374
static inline int IO_APIC_irq_trigger(int irq)
{
T
Thomas Gleixner 已提交
1375
	int apic, idx, pin;
1376

1377 1378
	for_each_ioapic_pin(apic, pin) {
		idx = find_irq_entry(apic, pin, mp_INT);
1379
		if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin, 0)))
1380
			return irq_trigger(idx);
T
Thomas Gleixner 已提交
1381 1382
	}
	/*
1383 1384
         * nonexistent IRQs are edge default
         */
T
Thomas Gleixner 已提交
1385
	return 0;
1386
}
1387 1388 1389
#else
static inline int IO_APIC_irq_trigger(int irq)
{
1390
	return 1;
1391 1392
}
#endif
1393

1394 1395
static void ioapic_register_intr(unsigned int irq, struct irq_cfg *cfg,
				 unsigned long trigger)
L
Linus Torvalds 已提交
1396
{
1397 1398 1399
	struct irq_chip *chip = &ioapic_chip;
	irq_flow_handler_t hdl;
	bool fasteoi;
Y
Yinghai Lu 已提交
1400

1401
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1402
	    trigger == IOAPIC_LEVEL) {
1403
		irq_set_status_flags(irq, IRQ_LEVEL);
1404 1405
		fasteoi = true;
	} else {
1406
		irq_clear_status_flags(irq, IRQ_LEVEL);
1407 1408
		fasteoi = false;
	}
1409

1410
	if (setup_remapped_irq(irq, cfg, chip))
1411
		fasteoi = trigger != 0;
1412

1413 1414 1415
	hdl = fasteoi ? handle_fasteoi_irq : handle_edge_irq;
	irq_set_chip_and_handler_name(irq, chip, hdl,
				      fasteoi ? "fasteoi" : "edge");
L
Linus Torvalds 已提交
1416 1417
}

1418 1419 1420
int native_setup_ioapic_entry(int irq, struct IO_APIC_route_entry *entry,
			      unsigned int destination, int vector,
			      struct io_apic_irq_attr *attr)
1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433
{
	memset(entry, 0, sizeof(*entry));

	entry->delivery_mode = apic->irq_delivery_mode;
	entry->dest_mode     = apic->irq_dest_mode;
	entry->dest	     = destination;
	entry->vector	     = vector;
	entry->mask	     = 0;			/* enable IRQ */
	entry->trigger	     = attr->trigger;
	entry->polarity	     = attr->polarity;

	/*
	 * Mask level triggered irqs.
1434 1435
	 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
	 */
1436
	if (attr->trigger)
1437
		entry->mask = 1;
1438

1439 1440 1441
	return 0;
}

1442 1443
static void setup_ioapic_irq(unsigned int irq, struct irq_cfg *cfg,
				struct io_apic_irq_attr *attr)
1444
{
L
Linus Torvalds 已提交
1445
	struct IO_APIC_route_entry entry;
1446
	unsigned int dest;
1447 1448 1449

	if (!IO_APIC_IRQ(irq))
		return;
1450

1451
	if (assign_irq_vector(irq, cfg, apic->target_cpus()))
1452 1453
		return;

1454 1455 1456 1457 1458 1459 1460 1461
	if (apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus(),
					 &dest)) {
		pr_warn("Failed to obtain apicid for ioapic %d, pin %d\n",
			mpc_ioapic_id(attr->ioapic), attr->ioapic_pin);
		__clear_irq_vector(irq, cfg);

		return;
	}
1462 1463 1464

	apic_printk(APIC_VERBOSE,KERN_DEBUG
		    "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
1465
		    "IRQ %d Mode:%i Active:%i Dest:%d)\n",
1466 1467
		    attr->ioapic, mpc_ioapic_id(attr->ioapic), attr->ioapic_pin,
		    cfg->vector, irq, attr->trigger, attr->polarity, dest);
1468

1469 1470
	if (x86_io_apic_ops.setup_entry(irq, &entry, dest, cfg->vector, attr)) {
		pr_warn("Failed to setup ioapic entry for ioapic  %d, pin %d\n",
1471
			mpc_ioapic_id(attr->ioapic), attr->ioapic_pin);
Y
Yinghai Lu 已提交
1472
		__clear_irq_vector(irq, cfg);
1473

1474 1475 1476
		return;
	}

1477
	ioapic_register_intr(irq, cfg, attr->trigger);
1478
	if (irq < nr_legacy_irqs())
1479
		legacy_pic->mask(irq);
1480

1481
	ioapic_write_entry(attr->ioapic, attr->ioapic_pin, entry);
1482 1483
}

1484 1485
static void __init setup_IO_APIC_irqs(void)
{
1486 1487
	unsigned int ioapic, pin;
	int idx;
1488 1489 1490

	apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");

1491 1492 1493 1494 1495 1496 1497 1498 1499 1500
	for_each_ioapic_pin(ioapic, pin) {
		idx = find_irq_entry(ioapic, pin, mp_INT);
		if (idx < 0)
			apic_printk(APIC_VERBOSE,
				    KERN_DEBUG " apic %d pin %d not connected\n",
				    mpc_ioapic_id(ioapic), pin);
		else
			pin_2_irq(idx, ioapic, pin,
				  ioapic ? 0 : IOAPIC_MAP_ALLOC);
	}
1501 1502
}

L
Linus Torvalds 已提交
1503
/*
1504
 * Set up the timer pin, possibly with the 8259A-master behind.
L
Linus Torvalds 已提交
1505
 */
1506
static void __init setup_timer_IRQ0_pin(unsigned int ioapic_idx,
1507
					unsigned int pin, int vector)
L
Linus Torvalds 已提交
1508 1509
{
	struct IO_APIC_route_entry entry;
1510
	unsigned int dest;
L
Linus Torvalds 已提交
1511

1512
	memset(&entry, 0, sizeof(entry));
L
Linus Torvalds 已提交
1513 1514 1515 1516 1517

	/*
	 * We use logical delivery to get the timer IRQ
	 * to the first CPU.
	 */
1518 1519
	if (unlikely(apic->cpu_mask_to_apicid_and(apic->target_cpus(),
						  apic->target_cpus(), &dest)))
1520 1521
		dest = BAD_APICID;

1522
	entry.dest_mode = apic->irq_dest_mode;
Y
Yinghai Lu 已提交
1523
	entry.mask = 0;			/* don't mask IRQ for edge */
1524
	entry.dest = dest;
1525
	entry.delivery_mode = apic->irq_delivery_mode;
L
Linus Torvalds 已提交
1526 1527 1528 1529 1530 1531
	entry.polarity = 0;
	entry.trigger = 0;
	entry.vector = vector;

	/*
	 * The timer IRQ doesn't have to know that behind the
1532
	 * scene we may have a 8259A-master in AEOI mode ...
L
Linus Torvalds 已提交
1533
	 */
1534 1535
	irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
				      "edge");
L
Linus Torvalds 已提交
1536 1537 1538 1539

	/*
	 * Add it to the IO-APIC irq-routing table:
	 */
1540
	ioapic_write_entry(ioapic_idx, pin, entry);
L
Linus Torvalds 已提交
1541 1542
}

1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569
void native_io_apic_print_entries(unsigned int apic, unsigned int nr_entries)
{
	int i;

	pr_debug(" NR Dst Mask Trig IRR Pol Stat Dmod Deli Vect:\n");

	for (i = 0; i <= nr_entries; i++) {
		struct IO_APIC_route_entry entry;

		entry = ioapic_read_entry(apic, i);

		pr_debug(" %02x %02X  ", i, entry.dest);
		pr_cont("%1d    %1d    %1d   %1d   %1d    "
			"%1d    %1d    %02X\n",
			entry.mask,
			entry.trigger,
			entry.irr,
			entry.polarity,
			entry.delivery_status,
			entry.dest_mode,
			entry.delivery_mode,
			entry.vector);
	}
}

void intel_ir_io_apic_print_entries(unsigned int apic,
				    unsigned int nr_entries)
L
Linus Torvalds 已提交
1570
{
1571
	int i;
1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597

	pr_debug(" NR Indx Fmt Mask Trig IRR Pol Stat Indx2 Zero Vect:\n");

	for (i = 0; i <= nr_entries; i++) {
		struct IR_IO_APIC_route_entry *ir_entry;
		struct IO_APIC_route_entry entry;

		entry = ioapic_read_entry(apic, i);

		ir_entry = (struct IR_IO_APIC_route_entry *)&entry;

		pr_debug(" %02x %04X ", i, ir_entry->index);
		pr_cont("%1d   %1d    %1d    %1d   %1d   "
			"%1d    %1d     %X    %02X\n",
			ir_entry->format,
			ir_entry->mask,
			ir_entry->trigger,
			ir_entry->irr,
			ir_entry->polarity,
			ir_entry->delivery_status,
			ir_entry->index2,
			ir_entry->zero,
			ir_entry->vector);
	}
}

1598 1599 1600 1601 1602
void ioapic_zap_locks(void)
{
	raw_spin_lock_init(&ioapic_lock);
}

1603 1604
__apicdebuginit(void) print_IO_APIC(int ioapic_idx)
{
L
Linus Torvalds 已提交
1605 1606 1607 1608 1609 1610
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;
	union IO_APIC_reg_03 reg_03;
	unsigned long flags;

1611
	raw_spin_lock_irqsave(&ioapic_lock, flags);
1612 1613
	reg_00.raw = io_apic_read(ioapic_idx, 0);
	reg_01.raw = io_apic_read(ioapic_idx, 1);
L
Linus Torvalds 已提交
1614
	if (reg_01.bits.version >= 0x10)
1615
		reg_02.raw = io_apic_read(ioapic_idx, 2);
T
Thomas Gleixner 已提交
1616
	if (reg_01.bits.version >= 0x20)
1617
		reg_03.raw = io_apic_read(ioapic_idx, 3);
1618
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
1619

1620
	printk(KERN_DEBUG "IO APIC #%d......\n", mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
1621 1622 1623 1624 1625
	printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
	printk(KERN_DEBUG ".......    : physical APIC id: %02X\n", reg_00.bits.ID);
	printk(KERN_DEBUG ".......    : Delivery Type: %X\n", reg_00.bits.delivery_type);
	printk(KERN_DEBUG ".......    : LTS          : %X\n", reg_00.bits.LTS);

1626
	printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
1627 1628
	printk(KERN_DEBUG ".......     : max redirection entries: %02X\n",
		reg_01.bits.entries);
L
Linus Torvalds 已提交
1629 1630

	printk(KERN_DEBUG ".......     : PRQ implemented: %X\n", reg_01.bits.PRQ);
1631 1632
	printk(KERN_DEBUG ".......     : IO APIC version: %02X\n",
		reg_01.bits.version);
L
Linus Torvalds 已提交
1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
	 * but the value of reg_02 is read as the previous read register
	 * value, so ignore it if reg_02 == reg_01.
	 */
	if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
		printk(KERN_DEBUG ".......     : arbitration: %02X\n", reg_02.bits.arbitration);
	}

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
	 * or reg_03, but the value of reg_0[23] is read as the previous read
	 * register value, so ignore it if reg_03 == reg_0[12].
	 */
	if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
	    reg_03.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
		printk(KERN_DEBUG ".......     : Boot DT    : %X\n", reg_03.bits.boot_DT);
	}

	printk(KERN_DEBUG ".... IRQ redirection table:\n");

1657
	x86_io_apic_ops.print_entries(ioapic_idx, reg_01.bits.entries);
1658 1659 1660 1661
}

__apicdebuginit(void) print_IO_APICs(void)
{
1662
	int ioapic_idx;
1663 1664
	struct irq_cfg *cfg;
	unsigned int irq;
1665
	struct irq_chip *chip;
1666 1667

	printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
1668
	for_each_ioapic(ioapic_idx)
1669
		printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1670 1671
		       mpc_ioapic_id(ioapic_idx),
		       ioapics[ioapic_idx].nr_registers);
1672 1673 1674 1675 1676 1677 1678

	/*
	 * We are a bit conservative about what we expect.  We have to
	 * know about every hardware change ASAP.
	 */
	printk(KERN_INFO "testing the IO APIC.......................\n");

1679
	for_each_ioapic(ioapic_idx)
1680
		print_IO_APIC(ioapic_idx);
1681

L
Linus Torvalds 已提交
1682
	printk(KERN_DEBUG "IRQ to pin mappings:\n");
T
Thomas Gleixner 已提交
1683
	for_each_active_irq(irq) {
1684 1685
		struct irq_pin_list *entry;

1686 1687 1688 1689
		chip = irq_get_chip(irq);
		if (chip != &ioapic_chip)
			continue;

1690
		cfg = irq_cfg(irq);
1691 1692
		if (!cfg)
			continue;
1693
		entry = cfg->irq_2_pin;
1694
		if (!entry)
L
Linus Torvalds 已提交
1695
			continue;
1696
		printk(KERN_DEBUG "IRQ%d ", irq);
1697
		for_each_irq_pin(entry, cfg->irq_2_pin)
1698 1699
			pr_cont("-> %d:%d", entry->apic, entry->pin);
		pr_cont("\n");
L
Linus Torvalds 已提交
1700 1701 1702 1703 1704
	}

	printk(KERN_INFO ".................................... done.\n");
}

1705
__apicdebuginit(void) print_APIC_field(int base)
L
Linus Torvalds 已提交
1706
{
1707
	int i;
L
Linus Torvalds 已提交
1708

1709 1710 1711
	printk(KERN_DEBUG);

	for (i = 0; i < 8; i++)
1712
		pr_cont("%08x", apic_read(base + i*0x10));
1713

1714
	pr_cont("\n");
L
Linus Torvalds 已提交
1715 1716
}

1717
__apicdebuginit(void) print_local_APIC(void *dummy)
L
Linus Torvalds 已提交
1718
{
1719
	unsigned int i, v, ver, maxlvt;
1720
	u64 icr;
L
Linus Torvalds 已提交
1721

1722
	printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
L
Linus Torvalds 已提交
1723
		smp_processor_id(), hard_smp_processor_id());
1724
	v = apic_read(APIC_ID);
1725
	printk(KERN_INFO "... APIC ID:      %08x (%01x)\n", v, read_apic_id());
L
Linus Torvalds 已提交
1726 1727 1728
	v = apic_read(APIC_LVR);
	printk(KERN_INFO "... APIC VERSION: %08x\n", v);
	ver = GET_APIC_VERSION(v);
1729
	maxlvt = lapic_get_maxlvt();
L
Linus Torvalds 已提交
1730 1731 1732 1733

	v = apic_read(APIC_TASKPRI);
	printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);

1734
	if (APIC_INTEGRATED(ver)) {                     /* !82489DX */
1735 1736 1737 1738 1739
		if (!APIC_XAPIC(ver)) {
			v = apic_read(APIC_ARBPRI);
			printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
			       v & APIC_ARBPRI_MASK);
		}
L
Linus Torvalds 已提交
1740 1741 1742 1743
		v = apic_read(APIC_PROCPRI);
		printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
	}

1744 1745 1746 1747 1748 1749 1750 1751 1752
	/*
	 * Remote read supported only in the 82489DX and local APIC for
	 * Pentium processors.
	 */
	if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
		v = apic_read(APIC_RRR);
		printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
	}

L
Linus Torvalds 已提交
1753 1754
	v = apic_read(APIC_LDR);
	printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
1755 1756 1757 1758
	if (!x2apic_enabled()) {
		v = apic_read(APIC_DFR);
		printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
	}
L
Linus Torvalds 已提交
1759 1760 1761 1762
	v = apic_read(APIC_SPIV);
	printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);

	printk(KERN_DEBUG "... APIC ISR field:\n");
1763
	print_APIC_field(APIC_ISR);
L
Linus Torvalds 已提交
1764
	printk(KERN_DEBUG "... APIC TMR field:\n");
1765
	print_APIC_field(APIC_TMR);
L
Linus Torvalds 已提交
1766
	printk(KERN_DEBUG "... APIC IRR field:\n");
1767
	print_APIC_field(APIC_IRR);
L
Linus Torvalds 已提交
1768

1769 1770
	if (APIC_INTEGRATED(ver)) {             /* !82489DX */
		if (maxlvt > 3)         /* Due to the Pentium erratum 3AP. */
L
Linus Torvalds 已提交
1771
			apic_write(APIC_ESR, 0);
1772

L
Linus Torvalds 已提交
1773 1774 1775 1776
		v = apic_read(APIC_ESR);
		printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
	}

1777
	icr = apic_icr_read();
1778 1779
	printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
	printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
L
Linus Torvalds 已提交
1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803

	v = apic_read(APIC_LVTT);
	printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);

	if (maxlvt > 3) {                       /* PC is LVT#4. */
		v = apic_read(APIC_LVTPC);
		printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
	}
	v = apic_read(APIC_LVT0);
	printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
	v = apic_read(APIC_LVT1);
	printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);

	if (maxlvt > 2) {			/* ERR is LVT#3. */
		v = apic_read(APIC_LVTERR);
		printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
	}

	v = apic_read(APIC_TMICT);
	printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
	v = apic_read(APIC_TMCCT);
	printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
	v = apic_read(APIC_TDCR);
	printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815

	if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
		v = apic_read(APIC_EFEAT);
		maxlvt = (v >> 16) & 0xff;
		printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
		v = apic_read(APIC_ECTRL);
		printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
		for (i = 0; i < maxlvt; i++) {
			v = apic_read(APIC_EILVTn(i));
			printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
		}
	}
1816
	pr_cont("\n");
L
Linus Torvalds 已提交
1817 1818
}

1819
__apicdebuginit(void) print_local_APICs(int maxcpu)
L
Linus Torvalds 已提交
1820
{
1821 1822
	int cpu;

1823 1824 1825
	if (!maxcpu)
		return;

1826
	preempt_disable();
1827 1828 1829
	for_each_online_cpu(cpu) {
		if (cpu >= maxcpu)
			break;
1830
		smp_call_function_single(cpu, print_local_APIC, NULL, 1);
1831
	}
1832
	preempt_enable();
L
Linus Torvalds 已提交
1833 1834
}

1835
__apicdebuginit(void) print_PIC(void)
L
Linus Torvalds 已提交
1836 1837 1838 1839
{
	unsigned int v;
	unsigned long flags;

1840
	if (!nr_legacy_irqs())
L
Linus Torvalds 已提交
1841 1842 1843 1844
		return;

	printk(KERN_DEBUG "\nprinting PIC contents\n");

1845
	raw_spin_lock_irqsave(&i8259A_lock, flags);
L
Linus Torvalds 已提交
1846 1847 1848 1849 1850 1851 1852

	v = inb(0xa1) << 8 | inb(0x21);
	printk(KERN_DEBUG "... PIC  IMR: %04x\n", v);

	v = inb(0xa0) << 8 | inb(0x20);
	printk(KERN_DEBUG "... PIC  IRR: %04x\n", v);

1853 1854
	outb(0x0b,0xa0);
	outb(0x0b,0x20);
L
Linus Torvalds 已提交
1855
	v = inb(0xa0) << 8 | inb(0x20);
1856 1857
	outb(0x0a,0xa0);
	outb(0x0a,0x20);
L
Linus Torvalds 已提交
1858

1859
	raw_spin_unlock_irqrestore(&i8259A_lock, flags);
L
Linus Torvalds 已提交
1860 1861 1862 1863 1864 1865 1866

	printk(KERN_DEBUG "... PIC  ISR: %04x\n", v);

	v = inb(0x4d1) << 8 | inb(0x4d0);
	printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
}

1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884
static int __initdata show_lapic = 1;
static __init int setup_show_lapic(char *arg)
{
	int num = -1;

	if (strcmp(arg, "all") == 0) {
		show_lapic = CONFIG_NR_CPUS;
	} else {
		get_option(&arg, &num);
		if (num >= 0)
			show_lapic = num;
	}

	return 1;
}
__setup("show_lapic=", setup_show_lapic);

__apicdebuginit(int) print_ICs(void)
1885
{
1886 1887 1888
	if (apic_verbosity == APIC_QUIET)
		return 0;

1889
	print_PIC();
1890 1891

	/* don't print out if apic is not there */
1892
	if (!cpu_has_apic && !apic_from_smp_config())
1893 1894
		return 0;

1895
	print_local_APICs(show_lapic);
1896
	print_IO_APICs();
1897 1898 1899 1900

	return 0;
}

1901
late_initcall(print_ICs);
1902

L
Linus Torvalds 已提交
1903

Y
Yinghai Lu 已提交
1904 1905 1906
/* Where if anywhere is the i8259 connect in external int mode */
static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };

1907
void __init enable_IO_APIC(void)
L
Linus Torvalds 已提交
1908
{
1909
	int i8259_apic, i8259_pin;
1910
	int apic, pin;
1911

1912
	if (!nr_legacy_irqs())
1913 1914
		return;

1915
	for_each_ioapic_pin(apic, pin) {
1916
		/* See if any of the pins is in ExtINT mode */
1917
		struct IO_APIC_route_entry entry = ioapic_read_entry(apic, pin);
1918

1919 1920 1921 1922 1923 1924 1925
		/* If the interrupt line is enabled and in ExtInt mode
		 * I have found the pin where the i8259 is connected.
		 */
		if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
			ioapic_i8259.apic = apic;
			ioapic_i8259.pin  = pin;
			goto found_i8259;
1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946
		}
	}
 found_i8259:
	/* Look to see what if the MP table has reported the ExtINT */
	/* If we could not find the appropriate pin by looking at the ioapic
	 * the i8259 probably is not connected the ioapic but give the
	 * mptable a chance anyway.
	 */
	i8259_pin  = find_isa_irq_pin(0, mp_ExtINT);
	i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
	/* Trust the MP table if nothing is setup in the hardware */
	if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
		printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
		ioapic_i8259.pin  = i8259_pin;
		ioapic_i8259.apic = i8259_apic;
	}
	/* Complain if the MP table and the hardware disagree */
	if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
		(i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
	{
		printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
L
Linus Torvalds 已提交
1947 1948 1949 1950 1951 1952 1953 1954
	}

	/*
	 * Do not trust the IO-APIC being empty at bootup
	 */
	clear_IO_APIC();
}

1955
void native_disable_io_apic(void)
L
Linus Torvalds 已提交
1956
{
1957
	/*
1958
	 * If the i8259 is routed through an IOAPIC
1959
	 * Put that IOAPIC in virtual wire mode
1960
	 * so legacy interrupts can be delivered.
1961
	 */
1962
	if (ioapic_i8259.pin != -1) {
1963 1964 1965 1966 1967 1968 1969 1970 1971
		struct IO_APIC_route_entry entry;

		memset(&entry, 0, sizeof(entry));
		entry.mask            = 0; /* Enabled */
		entry.trigger         = 0; /* Edge */
		entry.irr             = 0;
		entry.polarity        = 0; /* High */
		entry.delivery_status = 0;
		entry.dest_mode       = 0; /* Physical */
1972
		entry.delivery_mode   = dest_ExtINT; /* ExtInt */
1973
		entry.vector          = 0;
1974
		entry.dest            = read_apic_id();
1975 1976 1977 1978

		/*
		 * Add it to the IO-APIC irq-routing table:
		 */
1979
		ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
1980
	}
1981

1982 1983 1984 1985 1986 1987 1988 1989 1990 1991
	if (cpu_has_apic || apic_from_smp_config())
		disconnect_bsp_APIC(ioapic_i8259.pin != -1);

}

/*
 * Not an __init, needed by the reboot code
 */
void disable_IO_APIC(void)
{
1992
	/*
1993
	 * Clear the IO-APIC before rebooting:
1994
	 */
1995 1996
	clear_IO_APIC();

1997
	if (!nr_legacy_irqs())
1998 1999 2000
		return;

	x86_io_apic_ops.disable();
L
Linus Torvalds 已提交
2001 2002
}

2003
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
2004 2005 2006 2007 2008 2009
/*
 * function to set the IO-APIC physical IDs based on the
 * values stored in the MPC table.
 *
 * by Matt Domsch <Matt_Domsch@dell.com>  Tue Dec 21 12:25:05 CST 1999
 */
2010
void __init setup_ioapic_ids_from_mpc_nocheck(void)
L
Linus Torvalds 已提交
2011 2012 2013
{
	union IO_APIC_reg_00 reg_00;
	physid_mask_t phys_id_present_map;
2014
	int ioapic_idx;
L
Linus Torvalds 已提交
2015 2016 2017 2018 2019 2020 2021 2022
	int i;
	unsigned char old_id;
	unsigned long flags;

	/*
	 * This is broken; anything with a real cpu count has to
	 * circumvent this idiocy regardless.
	 */
2023
	apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
L
Linus Torvalds 已提交
2024 2025 2026 2027

	/*
	 * Set the IOAPIC ID to the value stored in the MPC table.
	 */
2028
	for_each_ioapic(ioapic_idx) {
L
Linus Torvalds 已提交
2029
		/* Read the register 0 value */
2030
		raw_spin_lock_irqsave(&ioapic_lock, flags);
2031
		reg_00.raw = io_apic_read(ioapic_idx, 0);
2032
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2033

2034
		old_id = mpc_ioapic_id(ioapic_idx);
L
Linus Torvalds 已提交
2035

2036
		if (mpc_ioapic_id(ioapic_idx) >= get_physical_broadcast()) {
L
Linus Torvalds 已提交
2037
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
2038
				ioapic_idx, mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
2039 2040
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				reg_00.bits.ID);
2041
			ioapics[ioapic_idx].mp_config.apicid = reg_00.bits.ID;
L
Linus Torvalds 已提交
2042 2043 2044 2045 2046 2047 2048
		}

		/*
		 * Sanity check, is the ID really free? Every APIC in a
		 * system must have a unique ID or we get lots of nice
		 * 'stuck on smp_invalidate_needed IPI wait' messages.
		 */
2049
		if (apic->check_apicid_used(&phys_id_present_map,
2050
					    mpc_ioapic_id(ioapic_idx))) {
L
Linus Torvalds 已提交
2051
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
2052
				ioapic_idx, mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
2053 2054 2055 2056 2057 2058 2059 2060
			for (i = 0; i < get_physical_broadcast(); i++)
				if (!physid_isset(i, phys_id_present_map))
					break;
			if (i >= get_physical_broadcast())
				panic("Max APIC ID exceeded!\n");
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				i);
			physid_set(i, phys_id_present_map);
2061
			ioapics[ioapic_idx].mp_config.apicid = i;
L
Linus Torvalds 已提交
2062 2063
		} else {
			physid_mask_t tmp;
2064
			apic->apicid_to_cpu_present(mpc_ioapic_id(ioapic_idx),
2065
						    &tmp);
L
Linus Torvalds 已提交
2066 2067
			apic_printk(APIC_VERBOSE, "Setting %d in the "
					"phys_id_present_map\n",
2068
					mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
2069 2070 2071 2072 2073 2074 2075
			physids_or(phys_id_present_map, phys_id_present_map, tmp);
		}

		/*
		 * We need to adjust the IRQ routing table
		 * if the ID changed.
		 */
2076
		if (old_id != mpc_ioapic_id(ioapic_idx))
L
Linus Torvalds 已提交
2077
			for (i = 0; i < mp_irq_entries; i++)
2078 2079
				if (mp_irqs[i].dstapic == old_id)
					mp_irqs[i].dstapic
2080
						= mpc_ioapic_id(ioapic_idx);
L
Linus Torvalds 已提交
2081 2082

		/*
2083 2084
		 * Update the ID register according to the right value
		 * from the MPC table if they are different.
2085
		 */
2086
		if (mpc_ioapic_id(ioapic_idx) == reg_00.bits.ID)
2087 2088
			continue;

L
Linus Torvalds 已提交
2089 2090
		apic_printk(APIC_VERBOSE, KERN_INFO
			"...changing IO-APIC physical APIC ID to %d ...",
2091
			mpc_ioapic_id(ioapic_idx));
L
Linus Torvalds 已提交
2092

2093
		reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
2094
		raw_spin_lock_irqsave(&ioapic_lock, flags);
2095
		io_apic_write(ioapic_idx, 0, reg_00.raw);
2096
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2097 2098 2099 2100

		/*
		 * Sanity check
		 */
2101
		raw_spin_lock_irqsave(&ioapic_lock, flags);
2102
		reg_00.raw = io_apic_read(ioapic_idx, 0);
2103
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2104
		if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx))
2105
			pr_cont("could not set ID!\n");
L
Linus Torvalds 已提交
2106 2107 2108 2109
		else
			apic_printk(APIC_VERBOSE, " ok.\n");
	}
}
2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124

void __init setup_ioapic_ids_from_mpc(void)
{

	if (acpi_ioapic)
		return;
	/*
	 * Don't check I/O APIC IDs for xAPIC systems.  They have
	 * no meaning without the serial APIC bus.
	 */
	if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		|| APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
		return;
	setup_ioapic_ids_from_mpc_nocheck();
}
2125
#endif
L
Linus Torvalds 已提交
2126

2127
int no_timer_check __initdata;
2128 2129 2130 2131 2132 2133 2134 2135

static int __init notimercheck(char *s)
{
	no_timer_check = 1;
	return 1;
}
__setup("no_timer_check", notimercheck);

L
Linus Torvalds 已提交
2136 2137 2138 2139 2140 2141 2142 2143
/*
 * There is a nasty bug in some older SMP boards, their mptable lies
 * about the timer IRQ. We do the following to work around the situation:
 *
 *	- timer IRQ defaults to IO-APIC IRQ
 *	- if this function detects that timer IRQs are defunct, then we fall
 *	  back to ISA timer IRQs
 */
2144
static int __init timer_irq_works(void)
L
Linus Torvalds 已提交
2145 2146
{
	unsigned long t1 = jiffies;
2147
	unsigned long flags;
L
Linus Torvalds 已提交
2148

2149 2150 2151
	if (no_timer_check)
		return 1;

2152
	local_save_flags(flags);
L
Linus Torvalds 已提交
2153 2154 2155
	local_irq_enable();
	/* Let ten ticks pass... */
	mdelay((10 * 1000) / HZ);
2156
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2157 2158 2159 2160 2161 2162 2163 2164

	/*
	 * Expect a few ticks at least, to be sure some possible
	 * glue logic does not lock up after one or two first
	 * ticks in a non-ExtINT mode.  Also the local APIC
	 * might have cached one ExtINT interrupt.  Finally, at
	 * least one tick may be lost due to delays.
	 */
2165 2166

	/* jiffies wrap? */
2167
	if (time_after(jiffies, t1 + 4))
L
Linus Torvalds 已提交
2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193
		return 1;
	return 0;
}

/*
 * In the SMP+IOAPIC case it might happen that there are an unspecified
 * number of pending IRQ events unhandled. These cases are very rare,
 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
 * better to do it this way as thus we do not have to be aware of
 * 'pending' interrupts in the IRQ path, except at this point.
 */
/*
 * Edge triggered needs to resend any interrupt
 * that was delayed but this is now handled in the device
 * independent code.
 */

/*
 * Starting up a edge-triggered IO-APIC interrupt is
 * nasty - we need to make sure that we get the edge.
 * If it is already asserted for some reason, we need
 * return 1 to indicate that is was pending.
 *
 * This is not complete - we should be able to fake
 * an edge even if it isn't on the 8259A...
 */
2194

2195
static unsigned int startup_ioapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2196
{
2197
	int was_pending = 0, irq = data->irq;
L
Linus Torvalds 已提交
2198 2199
	unsigned long flags;

2200
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2201
	if (irq < nr_legacy_irqs()) {
2202
		legacy_pic->mask(irq);
2203
		if (legacy_pic->irq_pending(irq))
L
Linus Torvalds 已提交
2204 2205
			was_pending = 1;
	}
2206
	__unmask_ioapic(data->chip_data);
2207
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2208 2209 2210 2211

	return was_pending;
}

2212
static int ioapic_retrigger_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2213
{
2214
	struct irq_cfg *cfg = data->chip_data;
2215
	unsigned long flags;
2216
	int cpu;
2217

2218
	raw_spin_lock_irqsave(&vector_lock, flags);
2219 2220
	cpu = cpumask_first_and(cfg->domain, cpu_online_mask);
	apic->send_IPI_mask(cpumask_of(cpu), cfg->vector);
2221
	raw_spin_unlock_irqrestore(&vector_lock, flags);
2222 2223 2224

	return 1;
}
2225

2226 2227 2228 2229 2230 2231 2232 2233
/*
 * Level and edge triggered IO-APIC interrupts need different handling,
 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
 * handled with the level-triggered descriptor, but that one has slightly
 * more overhead. Level-triggered interrupts cannot be handled with the
 * edge-triggered handler, without risking IRQ storms and other ugly
 * races.
 */
2234

2235
#ifdef CONFIG_SMP
2236
void send_cleanup_vector(struct irq_cfg *cfg)
2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251
{
	cpumask_var_t cleanup_mask;

	if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
		unsigned int i;
		for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
			apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
	} else {
		cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
		apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
		free_cpumask_var(cleanup_mask);
	}
	cfg->move_in_progress = 0;
}

2252
asmlinkage __visible void smp_irq_move_cleanup_interrupt(void)
2253 2254
{
	unsigned vector, me;
2255

2256 2257
	ack_APIC_irq();
	irq_enter();
2258
	exit_idle();
2259 2260 2261

	me = smp_processor_id();
	for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
2262
		int irq;
2263
		unsigned int irr;
2264 2265
		struct irq_desc *desc;
		struct irq_cfg *cfg;
T
Tejun Heo 已提交
2266
		irq = __this_cpu_read(vector_irq[vector]);
2267

2268
		if (irq <= VECTOR_UNDEFINED)
2269 2270
			continue;

2271 2272 2273 2274 2275
		desc = irq_to_desc(irq);
		if (!desc)
			continue;

		cfg = irq_cfg(irq);
2276 2277 2278
		if (!cfg)
			continue;

2279
		raw_spin_lock(&desc->lock);
2280

2281 2282 2283 2284 2285 2286 2287
		/*
		 * Check if the irq migration is in progress. If so, we
		 * haven't received the cleanup request yet for this irq.
		 */
		if (cfg->move_in_progress)
			goto unlock;

2288
		if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2289 2290
			goto unlock;

2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302
		irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
		/*
		 * Check if the vector that needs to be cleanedup is
		 * registered at the cpu's IRR. If so, then this is not
		 * the best time to clean it up. Lets clean it up in the
		 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
		 * to myself.
		 */
		if (irr  & (1 << (vector % 32))) {
			apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
			goto unlock;
		}
2303
		__this_cpu_write(vector_irq[vector], VECTOR_UNDEFINED);
2304
unlock:
2305
		raw_spin_unlock(&desc->lock);
2306 2307 2308 2309 2310
	}

	irq_exit();
}

T
Thomas Gleixner 已提交
2311
static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
2312
{
2313
	unsigned me;
2314

2315
	if (likely(!cfg->move_in_progress))
2316 2317 2318
		return;

	me = smp_processor_id();
2319

2320
	if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2321
		send_cleanup_vector(cfg);
2322
}
2323

T
Thomas Gleixner 已提交
2324
static void irq_complete_move(struct irq_cfg *cfg)
2325
{
T
Thomas Gleixner 已提交
2326
	__irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
2327 2328 2329 2330
}

void irq_force_complete_move(int irq)
{
2331
	struct irq_cfg *cfg = irq_cfg(irq);
2332

2333 2334 2335
	if (!cfg)
		return;

T
Thomas Gleixner 已提交
2336
	__irq_complete_move(cfg, cfg->vector);
2337
}
2338
#else
T
Thomas Gleixner 已提交
2339
static inline void irq_complete_move(struct irq_cfg *cfg) { }
2340
#endif
Y
Yinghai Lu 已提交
2341

2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352
static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
{
	int apic, pin;
	struct irq_pin_list *entry;
	u8 vector = cfg->vector;

	for_each_irq_pin(entry, cfg->irq_2_pin) {
		unsigned int reg;

		apic = entry->apic;
		pin = entry->pin;
2353 2354

		io_apic_write(apic, 0x11 + pin*2, dest);
2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374
		reg = io_apic_read(apic, 0x10 + pin*2);
		reg &= ~IO_APIC_REDIR_VECTOR_MASK;
		reg |= vector;
		io_apic_modify(apic, 0x10 + pin*2, reg);
	}
}

/*
 * Either sets data->affinity to a valid value, and returns
 * ->cpu_mask_to_apicid of that in dest_id, or returns -1 and
 * leaves data->affinity untouched.
 */
int __ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
			  unsigned int *dest_id)
{
	struct irq_cfg *cfg = data->chip_data;
	unsigned int irq = data->irq;
	int err;

	if (!config_enabled(CONFIG_SMP))
2375
		return -EPERM;
2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395

	if (!cpumask_intersects(mask, cpu_online_mask))
		return -EINVAL;

	err = assign_irq_vector(irq, cfg, mask);
	if (err)
		return err;

	err = apic->cpu_mask_to_apicid_and(mask, cfg->domain, dest_id);
	if (err) {
		if (assign_irq_vector(irq, cfg, data->affinity))
			pr_err("Failed to recover vector for irq %d\n", irq);
		return err;
	}

	cpumask_copy(data->affinity, mask);

	return 0;
}

2396 2397 2398 2399

int native_ioapic_set_affinity(struct irq_data *data,
			       const struct cpumask *mask,
			       bool force)
2400 2401 2402 2403 2404 2405
{
	unsigned int dest, irq = data->irq;
	unsigned long flags;
	int ret;

	if (!config_enabled(CONFIG_SMP))
2406
		return -EPERM;
2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419

	raw_spin_lock_irqsave(&ioapic_lock, flags);
	ret = __ioapic_set_affinity(data, mask, &dest);
	if (!ret) {
		/* Only the high 8 bits are valid. */
		dest = SET_APIC_LOGICAL_ID(dest);
		__target_IO_APIC_irq(irq, dest, data->chip_data);
		ret = IRQ_SET_MASK_OK_NOCOPY;
	}
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
	return ret;
}

2420
static void ack_apic_edge(struct irq_data *data)
2421
{
2422
	irq_complete_move(data->chip_data);
2423
	irq_move_irq(data);
2424 2425 2426
	ack_APIC_irq();
}

Y
Yinghai Lu 已提交
2427 2428
atomic_t irq_mis_count;

2429
#ifdef CONFIG_GENERIC_PENDING_IRQ
2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452
static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
{
	struct irq_pin_list *entry;
	unsigned long flags;

	raw_spin_lock_irqsave(&ioapic_lock, flags);
	for_each_irq_pin(entry, cfg->irq_2_pin) {
		unsigned int reg;
		int pin;

		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin*2);
		/* Is the remote IRR bit set? */
		if (reg & IO_APIC_REDIR_REMOTE_IRR) {
			raw_spin_unlock_irqrestore(&ioapic_lock, flags);
			return true;
		}
	}
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);

	return false;
}

2453 2454
static inline bool ioapic_irqd_mask(struct irq_data *data, struct irq_cfg *cfg)
{
2455
	/* If we are moving the irq we need to mask it */
2456
	if (unlikely(irqd_is_setaffinity_pending(data))) {
T
Thomas Gleixner 已提交
2457
		mask_ioapic(cfg);
2458
		return true;
2459
	}
2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506
	return false;
}

static inline void ioapic_irqd_unmask(struct irq_data *data,
				      struct irq_cfg *cfg, bool masked)
{
	if (unlikely(masked)) {
		/* Only migrate the irq if the ack has been received.
		 *
		 * On rare occasions the broadcast level triggered ack gets
		 * delayed going to ioapics, and if we reprogram the
		 * vector while Remote IRR is still set the irq will never
		 * fire again.
		 *
		 * To prevent this scenario we read the Remote IRR bit
		 * of the ioapic.  This has two effects.
		 * - On any sane system the read of the ioapic will
		 *   flush writes (and acks) going to the ioapic from
		 *   this cpu.
		 * - We get to see if the ACK has actually been delivered.
		 *
		 * Based on failed experiments of reprogramming the
		 * ioapic entry from outside of irq context starting
		 * with masking the ioapic entry and then polling until
		 * Remote IRR was clear before reprogramming the
		 * ioapic I don't trust the Remote IRR bit to be
		 * completey accurate.
		 *
		 * However there appears to be no other way to plug
		 * this race, so if the Remote IRR bit is not
		 * accurate and is causing problems then it is a hardware bug
		 * and you can go talk to the chipset vendor about it.
		 */
		if (!io_apic_level_ack_pending(cfg))
			irq_move_masked_irq(data);
		unmask_ioapic(cfg);
	}
}
#else
static inline bool ioapic_irqd_mask(struct irq_data *data, struct irq_cfg *cfg)
{
	return false;
}
static inline void ioapic_irqd_unmask(struct irq_data *data,
				      struct irq_cfg *cfg, bool masked)
{
}
2507 2508
#endif

2509 2510 2511 2512 2513 2514 2515 2516 2517 2518
static void ack_apic_level(struct irq_data *data)
{
	struct irq_cfg *cfg = data->chip_data;
	int i, irq = data->irq;
	unsigned long v;
	bool masked;

	irq_complete_move(cfg);
	masked = ioapic_irqd_mask(data, cfg);

Y
Yinghai Lu 已提交
2519
	/*
2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536
	 * It appears there is an erratum which affects at least version 0x11
	 * of I/O APIC (that's the 82093AA and cores integrated into various
	 * chipsets).  Under certain conditions a level-triggered interrupt is
	 * erroneously delivered as edge-triggered one but the respective IRR
	 * bit gets set nevertheless.  As a result the I/O unit expects an EOI
	 * message but it will never arrive and further interrupts are blocked
	 * from the source.  The exact reason is so far unknown, but the
	 * phenomenon was observed when two consecutive interrupt requests
	 * from a given source get delivered to the same CPU and the source is
	 * temporarily disabled in between.
	 *
	 * A workaround is to simulate an EOI message manually.  We achieve it
	 * by setting the trigger mode to edge and then to level when the edge
	 * trigger mode gets detected in the TMR of a local APIC for a
	 * level-triggered interrupt.  We mask the source for the time of the
	 * operation to prevent an edge-triggered interrupt escaping meanwhile.
	 * The idea is from Manfred Spraul.  --macro
2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549
	 *
	 * Also in the case when cpu goes offline, fixup_irqs() will forward
	 * any unhandled interrupt on the offlined cpu to the new cpu
	 * destination that is handling the corresponding interrupt. This
	 * interrupt forwarding is done via IPI's. Hence, in this case also
	 * level-triggered io-apic interrupt will be seen as an edge
	 * interrupt in the IRR. And we can't rely on the cpu's EOI
	 * to be broadcasted to the IO-APIC's which will clear the remoteIRR
	 * corresponding to the level-triggered interrupt. Hence on IO-APIC's
	 * supporting EOI register, we do an explicit EOI to clear the
	 * remote IRR and on IO-APIC's which don't have an EOI register,
	 * we use the above logic (mask+edge followed by unmask+level) from
	 * Manfred Spraul to clear the remote IRR.
2550
	 */
Y
Yinghai Lu 已提交
2551
	i = cfg->vector;
Y
Yinghai Lu 已提交
2552 2553
	v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));

2554 2555 2556 2557 2558 2559
	/*
	 * We must acknowledge the irq before we move it or the acknowledge will
	 * not propagate properly.
	 */
	ack_APIC_irq();

2560 2561 2562 2563 2564 2565 2566
	/*
	 * Tail end of clearing remote IRR bit (either by delivering the EOI
	 * message via io-apic EOI register write or simulating it using
	 * mask+edge followed by unnask+level logic) manually when the
	 * level triggered interrupt is seen as the edge triggered interrupt
	 * at the cpu.
	 */
2567 2568 2569
	if (!(v & (1 << (i & 0x1f)))) {
		atomic_inc(&irq_mis_count);

T
Thomas Gleixner 已提交
2570
		eoi_ioapic_irq(irq, cfg);
2571 2572
	}

2573
	ioapic_irqd_unmask(data, cfg, masked);
Y
Yinghai Lu 已提交
2574
}
2575

2576
static struct irq_chip ioapic_chip __read_mostly = {
2577 2578 2579 2580 2581 2582
	.name			= "IO-APIC",
	.irq_startup		= startup_ioapic_irq,
	.irq_mask		= mask_ioapic_irq,
	.irq_unmask		= unmask_ioapic_irq,
	.irq_ack		= ack_apic_edge,
	.irq_eoi		= ack_apic_level,
2583
	.irq_set_affinity	= native_ioapic_set_affinity,
2584
	.irq_retrigger		= ioapic_retrigger_irq,
L
Linus Torvalds 已提交
2585 2586 2587 2588
};

static inline void init_IO_APIC_traps(void)
{
2589
	struct irq_cfg *cfg;
T
Thomas Gleixner 已提交
2590
	unsigned int irq;
L
Linus Torvalds 已提交
2591

T
Thomas Gleixner 已提交
2592
	for_each_active_irq(irq) {
2593
		cfg = irq_cfg(irq);
2594
		if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
L
Linus Torvalds 已提交
2595 2596 2597 2598 2599
			/*
			 * Hmm.. We don't have an entry for this,
			 * so default to an old-fashioned 8259
			 * interrupt if we can..
			 */
2600
			if (irq < nr_legacy_irqs())
2601
				legacy_pic->make_irq(irq);
2602
			else
L
Linus Torvalds 已提交
2603
				/* Strange. Oh, well.. */
2604
				irq_set_chip(irq, &no_irq_chip);
L
Linus Torvalds 已提交
2605 2606 2607 2608
		}
	}
}

2609 2610 2611
/*
 * The local APIC irq-chip implementation:
 */
L
Linus Torvalds 已提交
2612

2613
static void mask_lapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2614 2615 2616 2617
{
	unsigned long v;

	v = apic_read(APIC_LVT0);
2618
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
2619 2620
}

2621
static void unmask_lapic_irq(struct irq_data *data)
L
Linus Torvalds 已提交
2622
{
2623
	unsigned long v;
L
Linus Torvalds 已提交
2624

2625
	v = apic_read(APIC_LVT0);
2626
	apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
2627
}
L
Linus Torvalds 已提交
2628

2629
static void ack_lapic_irq(struct irq_data *data)
2630 2631 2632 2633
{
	ack_APIC_irq();
}

2634
static struct irq_chip lapic_chip __read_mostly = {
2635
	.name		= "local-APIC",
2636 2637 2638
	.irq_mask	= mask_lapic_irq,
	.irq_unmask	= unmask_lapic_irq,
	.irq_ack	= ack_lapic_irq,
L
Linus Torvalds 已提交
2639 2640
};

2641
static void lapic_register_intr(int irq)
2642
{
2643
	irq_clear_status_flags(irq, IRQ_LEVEL);
2644
	irq_set_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
2645 2646 2647
				      "edge");
}

L
Linus Torvalds 已提交
2648 2649 2650 2651 2652 2653 2654
/*
 * This looks a bit hackish but it's about the only one way of sending
 * a few INTA cycles to 8259As and any associated glue logic.  ICR does
 * not support the ExtINT mode, unfortunately.  We need to send these
 * cycles as some i82489DX-based boards have glue logic that keeps the
 * 8259A interrupt line asserted until INTA.  --macro
 */
2655
static inline void __init unlock_ExtINT_logic(void)
L
Linus Torvalds 已提交
2656
{
2657
	int apic, pin, i;
L
Linus Torvalds 已提交
2658 2659 2660
	struct IO_APIC_route_entry entry0, entry1;
	unsigned char save_control, save_freq_select;

2661
	pin  = find_isa_irq_pin(8, mp_INT);
2662 2663 2664 2665
	if (pin == -1) {
		WARN_ON_ONCE(1);
		return;
	}
2666
	apic = find_isa_irq_apic(8, mp_INT);
2667 2668
	if (apic == -1) {
		WARN_ON_ONCE(1);
L
Linus Torvalds 已提交
2669
		return;
2670
	}
L
Linus Torvalds 已提交
2671

2672
	entry0 = ioapic_read_entry(apic, pin);
2673
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2674 2675 2676 2677 2678

	memset(&entry1, 0, sizeof(entry1));

	entry1.dest_mode = 0;			/* physical delivery */
	entry1.mask = 0;			/* unmask IRQ now */
2679
	entry1.dest = hard_smp_processor_id();
L
Linus Torvalds 已提交
2680 2681 2682 2683 2684
	entry1.delivery_mode = dest_ExtINT;
	entry1.polarity = entry0.polarity;
	entry1.trigger = 0;
	entry1.vector = 0;

2685
	ioapic_write_entry(apic, pin, entry1);
L
Linus Torvalds 已提交
2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701

	save_control = CMOS_READ(RTC_CONTROL);
	save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
	CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
		   RTC_FREQ_SELECT);
	CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);

	i = 100;
	while (i-- > 0) {
		mdelay(10);
		if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
			i -= 10;
	}

	CMOS_WRITE(save_control, RTC_CONTROL);
	CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2702
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2703

2704
	ioapic_write_entry(apic, pin, entry0);
L
Linus Torvalds 已提交
2705 2706
}

Y
Yinghai Lu 已提交
2707
static int disable_timer_pin_1 __initdata;
2708
/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2709
static int __init disable_timer_pin_setup(char *arg)
Y
Yinghai Lu 已提交
2710 2711 2712 2713
{
	disable_timer_pin_1 = 1;
	return 0;
}
2714
early_param("disable_timer_pin_1", disable_timer_pin_setup);
Y
Yinghai Lu 已提交
2715

L
Linus Torvalds 已提交
2716 2717 2718 2719 2720
/*
 * This code may look a bit paranoid, but it's supposed to cooperate with
 * a wide range of boards and BIOS bugs.  Fortunately only the timer IRQ
 * is so screwy.  Thanks to Brian Perkins for testing/hacking this beast
 * fanatically on his truly buggy board.
2721 2722
 *
 * FIXME: really need to revamp this for all platforms.
L
Linus Torvalds 已提交
2723
 */
2724
static inline void __init check_timer(void)
L
Linus Torvalds 已提交
2725
{
2726
	struct irq_cfg *cfg = irq_cfg(0);
2727
	int node = cpu_to_node(0);
2728
	int apic1, pin1, apic2, pin2;
2729
	unsigned long flags;
2730
	int no_pin1 = 0;
2731 2732

	local_irq_save(flags);
2733

L
Linus Torvalds 已提交
2734 2735 2736
	/*
	 * get/set the timer IRQ vector:
	 */
2737
	legacy_pic->mask(0);
2738
	assign_irq_vector(0, cfg, apic->target_cpus());
L
Linus Torvalds 已提交
2739 2740

	/*
2741 2742 2743 2744 2745 2746 2747
	 * As IRQ0 is to be enabled in the 8259A, the virtual
	 * wire has to be disabled in the local APIC.  Also
	 * timer interrupts need to be acknowledged manually in
	 * the 8259A for the i82489DX when using the NMI
	 * watchdog as that APIC treats NMIs as level-triggered.
	 * The AEOI mode will finish them in the 8259A
	 * automatically.
L
Linus Torvalds 已提交
2748
	 */
2749
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
2750
	legacy_pic->init(1);
L
Linus Torvalds 已提交
2751

2752 2753 2754 2755
	pin1  = find_isa_irq_pin(0, mp_INT);
	apic1 = find_isa_irq_apic(0, mp_INT);
	pin2  = ioapic_i8259.pin;
	apic2 = ioapic_i8259.apic;
L
Linus Torvalds 已提交
2756

2757 2758
	apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
		    "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2759
		    cfg->vector, apic1, pin1, apic2, pin2);
L
Linus Torvalds 已提交
2760

2761 2762 2763 2764 2765 2766 2767 2768
	/*
	 * Some BIOS writers are clueless and report the ExtINTA
	 * I/O APIC input from the cascaded 8259A as the timer
	 * interrupt input.  So just in case, if only one pin
	 * was found above, try it both directly and through the
	 * 8259A.
	 */
	if (pin1 == -1) {
2769
		panic_if_irq_remap("BIOS bug: timer not connected to IO-APIC");
2770 2771 2772 2773 2774 2775 2776 2777
		pin1 = pin2;
		apic1 = apic2;
		no_pin1 = 1;
	} else if (pin2 == -1) {
		pin2 = pin1;
		apic2 = apic1;
	}

L
Linus Torvalds 已提交
2778 2779 2780 2781
	if (pin1 != -1) {
		/*
		 * Ok, does IRQ0 through the IOAPIC work?
		 */
2782
		if (no_pin1) {
2783
			add_pin_to_irq_node(cfg, node, apic1, pin1);
2784
			setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
Y
Yinghai Lu 已提交
2785
		} else {
2786
			/* for edge trigger, setup_ioapic_irq already
Y
Yinghai Lu 已提交
2787 2788 2789 2790 2791 2792 2793
			 * leave it unmasked.
			 * so only need to unmask if it is level-trigger
			 * do we really have level trigger timer?
			 */
			int idx;
			idx = find_irq_entry(apic1, pin1, mp_INT);
			if (idx != -1 && irq_trigger(idx))
T
Thomas Gleixner 已提交
2794
				unmask_ioapic(cfg);
2795
		}
L
Linus Torvalds 已提交
2796
		if (timer_irq_works()) {
2797 2798
			if (disable_timer_pin_1 > 0)
				clear_IO_APIC_pin(0, pin1);
2799
			goto out;
L
Linus Torvalds 已提交
2800
		}
2801
		panic_if_irq_remap("timer doesn't work through Interrupt-remapped IO-APIC");
Y
Yinghai Lu 已提交
2802
		local_irq_disable();
2803
		clear_IO_APIC_pin(apic1, pin1);
2804
		if (!no_pin1)
2805 2806
			apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
				    "8254 timer not connected to IO-APIC\n");
L
Linus Torvalds 已提交
2807

2808 2809 2810 2811
		apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
			    "(IRQ0) through the 8259A ...\n");
		apic_printk(APIC_QUIET, KERN_INFO
			    "..... (found apic %d pin %d) ...\n", apic2, pin2);
L
Linus Torvalds 已提交
2812 2813 2814
		/*
		 * legacy devices should be connected to IO APIC #0
		 */
2815
		replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
2816
		setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
2817
		legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2818
		if (timer_irq_works()) {
2819
			apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
2820
			goto out;
L
Linus Torvalds 已提交
2821 2822 2823 2824
		}
		/*
		 * Cleanup, just in case ...
		 */
Y
Yinghai Lu 已提交
2825
		local_irq_disable();
2826
		legacy_pic->mask(0);
2827
		clear_IO_APIC_pin(apic2, pin2);
2828
		apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
L
Linus Torvalds 已提交
2829 2830
	}

2831 2832
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as Virtual Wire IRQ...\n");
L
Linus Torvalds 已提交
2833

2834
	lapic_register_intr(0);
2835
	apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector);	/* Fixed mode */
2836
	legacy_pic->unmask(0);
L
Linus Torvalds 已提交
2837 2838

	if (timer_irq_works()) {
2839
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2840
		goto out;
L
Linus Torvalds 已提交
2841
	}
Y
Yinghai Lu 已提交
2842
	local_irq_disable();
2843
	legacy_pic->mask(0);
2844
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
2845
	apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
L
Linus Torvalds 已提交
2846

2847 2848
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as ExtINT IRQ...\n");
L
Linus Torvalds 已提交
2849

2850 2851
	legacy_pic->init(0);
	legacy_pic->make_irq(0);
2852
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
2853 2854 2855 2856

	unlock_ExtINT_logic();

	if (timer_irq_works()) {
2857
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2858
		goto out;
L
Linus Torvalds 已提交
2859
	}
Y
Yinghai Lu 已提交
2860
	local_irq_disable();
2861
	apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
2862 2863 2864 2865
	if (x2apic_preenabled)
		apic_printk(APIC_QUIET, KERN_INFO
			    "Perhaps problem with the pre-enabled x2apic mode\n"
			    "Try booting with x2apic and interrupt-remapping disabled in the bios.\n");
L
Linus Torvalds 已提交
2866
	panic("IO-APIC + timer doesn't work!  Boot with apic=debug and send a "
2867
		"report.  Then try booting with the 'noapic' option.\n");
2868 2869
out:
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2870 2871 2872
}

/*
2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887
 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
 * to devices.  However there may be an I/O APIC pin available for
 * this interrupt regardless.  The pin may be left unconnected, but
 * typically it will be reused as an ExtINT cascade interrupt for
 * the master 8259A.  In the MPS case such a pin will normally be
 * reported as an ExtINT interrupt in the MP table.  With ACPI
 * there is no provision for ExtINT interrupts, and in the absence
 * of an override it would be treated as an ordinary ISA I/O APIC
 * interrupt, that is edge-triggered and unmasked by default.  We
 * used to do this, but it caused problems on some systems because
 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
 * the same ExtINT cascade interrupt to drive the local APIC of the
 * bootstrap processor.  Therefore we refrain from routing IRQ2 to
 * the I/O APIC in all cases now.  No actual device should request
 * it anyway.  --macro
L
Linus Torvalds 已提交
2888
 */
2889
#define PIC_IRQS	(1UL << PIC_CASCADE_IR)
L
Linus Torvalds 已提交
2890

2891 2892
static int mp_irqdomain_create(int ioapic)
{
2893
	size_t size;
2894 2895 2896 2897 2898
	int hwirqs = mp_ioapic_pin_count(ioapic);
	struct ioapic *ip = &ioapics[ioapic];
	struct ioapic_domain_cfg *cfg = &ip->irqdomain_cfg;
	struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(ioapic);

2899 2900 2901 2902 2903
	size = sizeof(struct mp_pin_info) * mp_ioapic_pin_count(ioapic);
	ip->pin_info = kzalloc(size, GFP_KERNEL);
	if (!ip->pin_info)
		return -ENOMEM;

2904 2905 2906 2907 2908
	if (cfg->type == IOAPIC_DOMAIN_INVALID)
		return 0;

	ip->irqdomain = irq_domain_add_linear(cfg->dev, hwirqs, cfg->ops,
					      (void *)(long)ioapic);
2909 2910 2911
	if(!ip->irqdomain) {
		kfree(ip->pin_info);
		ip->pin_info = NULL;
2912
		return -ENOMEM;
2913
	}
2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925

	if (cfg->type == IOAPIC_DOMAIN_LEGACY ||
	    cfg->type == IOAPIC_DOMAIN_STRICT)
		ioapic_dynirq_base = max(ioapic_dynirq_base,
					 gsi_cfg->gsi_end + 1);

	if (gsi_cfg->gsi_base == 0)
		irq_set_default_host(ip->irqdomain);

	return 0;
}

L
Linus Torvalds 已提交
2926 2927
void __init setup_IO_APIC(void)
{
2928
	int ioapic;
2929 2930 2931 2932

	/*
	 * calling enable_IO_APIC() is moved to setup_local_APIC for BP
	 */
2933
	io_apic_irqs = nr_legacy_irqs() ? ~PIC_IRQS : ~0UL;
L
Linus Torvalds 已提交
2934

2935
	apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
2936 2937 2938
	for_each_ioapic(ioapic)
		BUG_ON(mp_irqdomain_create(ioapic));

T
Thomas Gleixner 已提交
2939
	/*
2940 2941
         * Set up IO-APIC IRQ routing.
         */
2942 2943
	x86_init.mpparse.setup_ioapic_ids();

L
Linus Torvalds 已提交
2944 2945 2946
	sync_Arb_IDs();
	setup_IO_APIC_irqs();
	init_IO_APIC_traps();
2947
	if (nr_legacy_irqs())
2948
		check_timer();
L
Linus Torvalds 已提交
2949 2950 2951
}

/*
L
Lucas De Marchi 已提交
2952
 *      Called after all the initialization is done. If we didn't find any
2953
 *      APIC bugs then we can allow the modify fast path
L
Linus Torvalds 已提交
2954
 */
2955

L
Linus Torvalds 已提交
2956 2957
static int __init io_apic_bug_finalize(void)
{
T
Thomas Gleixner 已提交
2958 2959 2960
	if (sis_apic_bug == -1)
		sis_apic_bug = 0;
	return 0;
L
Linus Torvalds 已提交
2961 2962 2963 2964
}

late_initcall(io_apic_bug_finalize);

2965
static void resume_ioapic_id(int ioapic_idx)
L
Linus Torvalds 已提交
2966 2967 2968
{
	unsigned long flags;
	union IO_APIC_reg_00 reg_00;
2969

2970
	raw_spin_lock_irqsave(&ioapic_lock, flags);
2971 2972 2973 2974
	reg_00.raw = io_apic_read(ioapic_idx, 0);
	if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx)) {
		reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
		io_apic_write(ioapic_idx, 0, reg_00.raw);
L
Linus Torvalds 已提交
2975
	}
2976
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2977
}
L
Linus Torvalds 已提交
2978

2979 2980
static void ioapic_resume(void)
{
2981
	int ioapic_idx;
2982

2983
	for_each_ioapic_reverse(ioapic_idx)
2984
		resume_ioapic_id(ioapic_idx);
2985 2986

	restore_ioapic_entries();
L
Linus Torvalds 已提交
2987 2988
}

2989
static struct syscore_ops ioapic_syscore_ops = {
2990
	.suspend = save_ioapic_entries,
L
Linus Torvalds 已提交
2991 2992 2993
	.resume = ioapic_resume,
};

2994
static int __init ioapic_init_ops(void)
L
Linus Torvalds 已提交
2995
{
2996 2997
	register_syscore_ops(&ioapic_syscore_ops);

L
Linus Torvalds 已提交
2998 2999 3000
	return 0;
}

3001
device_initcall(ioapic_init_ops);
L
Linus Torvalds 已提交
3002

3003
/*
3004
 * Dynamic irq allocate and deallocation. Should be replaced by irq domains!
3005
 */
3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028
int arch_setup_hwirq(unsigned int irq, int node)
{
	struct irq_cfg *cfg;
	unsigned long flags;
	int ret;

	cfg = alloc_irq_cfg(irq, node);
	if (!cfg)
		return -ENOMEM;

	raw_spin_lock_irqsave(&vector_lock, flags);
	ret = __assign_irq_vector(irq, cfg, apic->target_cpus());
	raw_spin_unlock_irqrestore(&vector_lock, flags);

	if (!ret)
		irq_set_chip_data(irq, cfg);
	else
		free_irq_cfg(irq, cfg);
	return ret;
}

void arch_teardown_hwirq(unsigned int irq)
{
3029
	struct irq_cfg *cfg = irq_cfg(irq);
3030 3031 3032 3033 3034 3035 3036 3037 3038
	unsigned long flags;

	free_remapped_irq(irq);
	raw_spin_lock_irqsave(&vector_lock, flags);
	__clear_irq_vector(irq, cfg);
	raw_spin_unlock_irqrestore(&vector_lock, flags);
	free_irq_cfg(irq, cfg);
}

3039
/*
S
Simon Arlott 已提交
3040
 * MSI message composition
3041
 */
3042 3043 3044
void native_compose_msi_msg(struct pci_dev *pdev,
			    unsigned int irq, unsigned int dest,
			    struct msi_msg *msg, u8 hpet_id)
3045
{
3046
	struct irq_cfg *cfg = irq_cfg(irq);
3047

3048
	msg->address_hi = MSI_ADDR_BASE_HI;
3049

3050
	if (x2apic_enabled())
3051
		msg->address_hi |= MSI_ADDR_EXT_DEST_ID(dest);
3052

3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069
	msg->address_lo =
		MSI_ADDR_BASE_LO |
		((apic->irq_dest_mode == 0) ?
			MSI_ADDR_DEST_MODE_PHYSICAL:
			MSI_ADDR_DEST_MODE_LOGICAL) |
		((apic->irq_delivery_mode != dest_LowestPrio) ?
			MSI_ADDR_REDIRECTION_CPU:
			MSI_ADDR_REDIRECTION_LOWPRI) |
		MSI_ADDR_DEST_ID(dest);

	msg->data =
		MSI_DATA_TRIGGER_EDGE |
		MSI_DATA_LEVEL_ASSERT |
		((apic->irq_delivery_mode != dest_LowestPrio) ?
			MSI_DATA_DELIVERY_FIXED:
			MSI_DATA_DELIVERY_LOWPRI) |
		MSI_DATA_VECTOR(cfg->vector);
3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093
}

#ifdef CONFIG_PCI_MSI
static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq,
			   struct msi_msg *msg, u8 hpet_id)
{
	struct irq_cfg *cfg;
	int err;
	unsigned dest;

	if (disable_apic)
		return -ENXIO;

	cfg = irq_cfg(irq);
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
	if (err)
		return err;

	err = apic->cpu_mask_to_apicid_and(cfg->domain,
					   apic->target_cpus(), &dest);
	if (err)
		return err;

	x86_msi.compose_msi_msg(pdev, irq, dest, msg, hpet_id);
3094

3095
	return 0;
3096 3097
}

3098 3099
static int
msi_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
3100
{
3101
	struct irq_cfg *cfg = data->chip_data;
3102 3103
	struct msi_msg msg;
	unsigned int dest;
3104
	int ret;
3105

3106 3107 3108
	ret = __ioapic_set_affinity(data, mask, &dest);
	if (ret)
		return ret;
3109

3110
	__get_cached_msi_msg(data->msi_desc, &msg);
3111 3112

	msg.data &= ~MSI_DATA_VECTOR_MASK;
3113
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
3114 3115 3116
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

3117
	__write_msi_msg(data->msi_desc, &msg);
3118

3119
	return IRQ_SET_MASK_OK_NOCOPY;
3120 3121
}

3122 3123 3124 3125 3126
/*
 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
 * which implement the MSI or MSI-X Capability Structure.
 */
static struct irq_chip msi_chip = {
3127 3128 3129 3130 3131 3132
	.name			= "PCI-MSI",
	.irq_unmask		= unmask_msi_irq,
	.irq_mask		= mask_msi_irq,
	.irq_ack		= ack_apic_edge,
	.irq_set_affinity	= msi_set_affinity,
	.irq_retrigger		= ioapic_retrigger_irq,
3133 3134
};

3135 3136
int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc,
		  unsigned int irq_base, unsigned int irq_offset)
3137
{
3138
	struct irq_chip *chip = &msi_chip;
3139
	struct msi_msg msg;
3140
	unsigned int irq = irq_base + irq_offset;
3141
	int ret;
3142

3143
	ret = msi_compose_msg(dev, irq, &msg, -1);
3144 3145 3146
	if (ret < 0)
		return ret;

3147 3148 3149 3150 3151 3152 3153 3154
	irq_set_msi_desc_off(irq_base, irq_offset, msidesc);

	/*
	 * MSI-X message is written per-IRQ, the offset is always 0.
	 * MSI message denotes a contiguous group of IRQs, written for 0th IRQ.
	 */
	if (!irq_offset)
		write_msi_msg(irq, &msg);
3155

3156
	setup_remapped_irq(irq, irq_cfg(irq), chip);
3157 3158

	irq_set_chip_and_handler_name(irq, chip, handle_edge_irq, "edge");
3159

Y
Yinghai Lu 已提交
3160 3161
	dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);

3162 3163 3164
	return 0;
}

3165
int native_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
3166
{
3167
	struct msi_desc *msidesc;
3168
	unsigned int irq;
3169 3170 3171 3172 3173
	int node, ret;

	/* Multiple MSI vectors only supported with interrupt remapping */
	if (type == PCI_CAP_ID_MSI && nvec > 1)
		return 1;
3174

3175
	node = dev_to_node(&dev->dev);
3176

3177
	list_for_each_entry(msidesc, &dev->msi_list, list) {
3178 3179
		irq = irq_alloc_hwirq(node);
		if (!irq)
3180
			return -ENOSPC;
3181

3182
		ret = setup_msi_irq(dev, msidesc, irq, 0);
3183 3184 3185 3186 3187
		if (ret < 0) {
			irq_free_hwirq(irq);
			return ret;
		}

3188 3189
	}
	return 0;
3190 3191
}

S
Stefano Stabellini 已提交
3192
void native_teardown_msi_irq(unsigned int irq)
3193
{
3194
	irq_free_hwirq(irq);
3195 3196
}

3197
#ifdef CONFIG_DMAR_TABLE
3198 3199 3200
static int
dmar_msi_set_affinity(struct irq_data *data, const struct cpumask *mask,
		      bool force)
3201
{
3202 3203
	struct irq_cfg *cfg = data->chip_data;
	unsigned int dest, irq = data->irq;
3204
	struct msi_msg msg;
3205
	int ret;
3206

3207 3208 3209
	ret = __ioapic_set_affinity(data, mask, &dest);
	if (ret)
		return ret;
3210 3211 3212 3213 3214 3215 3216

	dmar_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3217
	msg.address_hi = MSI_ADDR_BASE_HI | MSI_ADDR_EXT_DEST_ID(dest);
3218 3219

	dmar_msi_write(irq, &msg);
3220

3221
	return IRQ_SET_MASK_OK_NOCOPY;
3222
}
Y
Yinghai Lu 已提交
3223

3224
static struct irq_chip dmar_msi_type = {
3225 3226 3227 3228 3229 3230
	.name			= "DMAR_MSI",
	.irq_unmask		= dmar_msi_unmask,
	.irq_mask		= dmar_msi_mask,
	.irq_ack		= ack_apic_edge,
	.irq_set_affinity	= dmar_msi_set_affinity,
	.irq_retrigger		= ioapic_retrigger_irq,
3231 3232 3233 3234 3235 3236
};

int arch_setup_dmar_msi(unsigned int irq)
{
	int ret;
	struct msi_msg msg;
3237

3238
	ret = msi_compose_msg(NULL, irq, &msg, -1);
3239 3240 3241
	if (ret < 0)
		return ret;
	dmar_msi_write(irq, &msg);
3242 3243
	irq_set_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
				      "edge");
3244 3245 3246 3247
	return 0;
}
#endif

3248 3249
#ifdef CONFIG_HPET_TIMER

3250 3251
static int hpet_msi_set_affinity(struct irq_data *data,
				 const struct cpumask *mask, bool force)
3252
{
3253
	struct irq_cfg *cfg = data->chip_data;
3254 3255
	struct msi_msg msg;
	unsigned int dest;
3256
	int ret;
3257

3258 3259 3260
	ret = __ioapic_set_affinity(data, mask, &dest);
	if (ret)
		return ret;
3261

3262
	hpet_msi_read(data->handler_data, &msg);
3263 3264 3265 3266 3267 3268

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

3269
	hpet_msi_write(data->handler_data, &msg);
3270

3271
	return IRQ_SET_MASK_OK_NOCOPY;
3272
}
Y
Yinghai Lu 已提交
3273

3274
static struct irq_chip hpet_msi_type = {
3275
	.name = "HPET_MSI",
3276 3277
	.irq_unmask = hpet_msi_unmask,
	.irq_mask = hpet_msi_mask,
3278
	.irq_ack = ack_apic_edge,
3279
	.irq_set_affinity = hpet_msi_set_affinity,
3280
	.irq_retrigger = ioapic_retrigger_irq,
3281 3282
};

3283
int default_setup_hpet_msi(unsigned int irq, unsigned int id)
3284
{
3285
	struct irq_chip *chip = &hpet_msi_type;
3286
	struct msi_msg msg;
3287
	int ret;
3288

3289
	ret = msi_compose_msg(NULL, irq, &msg, id);
3290 3291 3292
	if (ret < 0)
		return ret;

3293
	hpet_msi_write(irq_get_handler_data(irq), &msg);
3294
	irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
3295
	setup_remapped_irq(irq, irq_cfg(irq), chip);
Y
Yinghai Lu 已提交
3296

3297
	irq_set_chip_and_handler_name(irq, chip, handle_edge_irq, "edge");
3298 3299 3300 3301
	return 0;
}
#endif

3302
#endif /* CONFIG_PCI_MSI */
3303 3304 3305 3306 3307
/*
 * Hypertransport interrupt support
 */
#ifdef CONFIG_HT_IRQ

3308
static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
3309
{
3310 3311
	struct ht_irq_msg msg;
	fetch_ht_irq_msg(irq, &msg);
3312

3313
	msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
3314
	msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
3315

3316
	msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
3317
	msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
3318

3319
	write_ht_irq_msg(irq, &msg);
3320 3321
}

3322 3323
static int
ht_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
3324
{
3325
	struct irq_cfg *cfg = data->chip_data;
3326
	unsigned int dest;
3327
	int ret;
3328

3329 3330 3331
	ret = __ioapic_set_affinity(data, mask, &dest);
	if (ret)
		return ret;
3332

3333
	target_ht_irq(data->irq, dest, cfg->vector);
3334
	return IRQ_SET_MASK_OK_NOCOPY;
3335
}
Y
Yinghai Lu 已提交
3336

3337
static struct irq_chip ht_irq_chip = {
3338 3339 3340 3341 3342 3343
	.name			= "PCI-HT",
	.irq_mask		= mask_ht_irq,
	.irq_unmask		= unmask_ht_irq,
	.irq_ack		= ack_apic_edge,
	.irq_set_affinity	= ht_set_affinity,
	.irq_retrigger		= ioapic_retrigger_irq,
3344 3345 3346 3347
};

int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
{
3348
	struct irq_cfg *cfg;
3349 3350
	struct ht_irq_msg msg;
	unsigned dest;
3351
	int err;
3352

J
Jan Beulich 已提交
3353 3354 3355
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3356
	cfg = irq_cfg(irq);
3357
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3358 3359
	if (err)
		return err;
3360

3361 3362 3363 3364
	err = apic->cpu_mask_to_apicid_and(cfg->domain,
					   apic->target_cpus(), &dest);
	if (err)
		return err;
3365

3366
	msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
3367

3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379
	msg.address_lo =
		HT_IRQ_LOW_BASE |
		HT_IRQ_LOW_DEST_ID(dest) |
		HT_IRQ_LOW_VECTOR(cfg->vector) |
		((apic->irq_dest_mode == 0) ?
			HT_IRQ_LOW_DM_PHYSICAL :
			HT_IRQ_LOW_DM_LOGICAL) |
		HT_IRQ_LOW_RQEOI_EDGE |
		((apic->irq_delivery_mode != dest_LowestPrio) ?
			HT_IRQ_LOW_MT_FIXED :
			HT_IRQ_LOW_MT_ARBITRATED) |
		HT_IRQ_LOW_IRQ_MASKED;
3380

3381
	write_ht_irq_msg(irq, &msg);
3382

3383 3384
	irq_set_chip_and_handler_name(irq, &ht_irq_chip,
				      handle_edge_irq, "edge");
3385

3386
	dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
Y
Yinghai Lu 已提交
3387

3388
	return 0;
3389 3390 3391
}
#endif /* CONFIG_HT_IRQ */

3392
static int
3393 3394 3395 3396 3397 3398 3399 3400 3401
io_apic_setup_irq_pin(unsigned int irq, int node, struct io_apic_irq_attr *attr)
{
	struct irq_cfg *cfg = alloc_irq_and_cfg_at(irq, node);
	int ret;

	if (!cfg)
		return -EINVAL;
	ret = __add_pin_to_irq_node(cfg, node, attr->ioapic, attr->ioapic_pin);
	if (!ret)
3402
		setup_ioapic_irq(irq, cfg, attr);
3403 3404 3405
	return ret;
}

3406
static int __init io_apic_get_redir_entries(int ioapic)
3407 3408 3409 3410
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

3411
	raw_spin_lock_irqsave(&ioapic_lock, flags);
3412
	reg_01.raw = io_apic_read(ioapic, 1);
3413
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
3414

3415 3416 3417 3418 3419
	/* The register returns the maximum index redir index
	 * supported, which is one less than the total number of redir
	 * entries.
	 */
	return reg_01.bits.entries + 1;
3420 3421
}

3422 3423
unsigned int arch_dynirq_lower_bound(unsigned int from)
{
3424
	unsigned int min = gsi_top + nr_legacy_irqs();
3425

3426 3427 3428
	if (ioapic_dynirq_base)
		return ioapic_dynirq_base;

3429
	return from < min ? min : from;
3430 3431
}

Y
Yinghai Lu 已提交
3432 3433 3434 3435
int __init arch_probe_nr_irqs(void)
{
	int nr;

Y
Yinghai Lu 已提交
3436 3437
	if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
		nr_irqs = NR_VECTORS * nr_cpu_ids;
Y
Yinghai Lu 已提交
3438

3439
	nr = (gsi_top + nr_legacy_irqs()) + 8 * nr_cpu_ids;
Y
Yinghai Lu 已提交
3440 3441 3442 3443
#if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
	/*
	 * for MSI and HT dyn irq
	 */
3444
	nr += gsi_top * 16;
Y
Yinghai Lu 已提交
3445 3446
#endif
	if (nr < nr_irqs)
Y
Yinghai Lu 已提交
3447 3448
		nr_irqs = nr;

3449
	return 0;
Y
Yinghai Lu 已提交
3450 3451
}

3452
#ifdef CONFIG_X86_32
3453
static int __init io_apic_get_unique_id(int ioapic, int apic_id)
L
Linus Torvalds 已提交
3454 3455 3456 3457 3458 3459 3460 3461
{
	union IO_APIC_reg_00 reg_00;
	static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
	physid_mask_t tmp;
	unsigned long flags;
	int i = 0;

	/*
3462 3463
	 * The P4 platform supports up to 256 APIC IDs on two separate APIC
	 * buses (one for LAPICs, one for IOAPICs), where predecessors only
L
Linus Torvalds 已提交
3464
	 * supports up to 16 on one shared APIC bus.
3465
	 *
L
Linus Torvalds 已提交
3466 3467 3468 3469 3470
	 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
	 *      advantage of new APIC bus architecture.
	 */

	if (physids_empty(apic_id_map))
3471
		apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
L
Linus Torvalds 已提交
3472

3473
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3474
	reg_00.raw = io_apic_read(ioapic, 0);
3475
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3476 3477 3478 3479 3480 3481 3482 3483

	if (apic_id >= get_physical_broadcast()) {
		printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
			"%d\n", ioapic, apic_id, reg_00.bits.ID);
		apic_id = reg_00.bits.ID;
	}

	/*
3484
	 * Every APIC in a system must have a unique ID or we get lots of nice
L
Linus Torvalds 已提交
3485 3486
	 * 'stuck on smp_invalidate_needed IPI wait' messages.
	 */
3487
	if (apic->check_apicid_used(&apic_id_map, apic_id)) {
L
Linus Torvalds 已提交
3488 3489

		for (i = 0; i < get_physical_broadcast(); i++) {
3490
			if (!apic->check_apicid_used(&apic_id_map, i))
L
Linus Torvalds 已提交
3491 3492 3493 3494 3495 3496 3497 3498 3499 3500
				break;
		}

		if (i == get_physical_broadcast())
			panic("Max apic_id exceeded!\n");

		printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
			"trying %d\n", ioapic, apic_id, i);

		apic_id = i;
3501
	}
L
Linus Torvalds 已提交
3502

3503
	apic->apicid_to_cpu_present(apic_id, &tmp);
L
Linus Torvalds 已提交
3504 3505 3506 3507 3508
	physids_or(apic_id_map, apic_id_map, tmp);

	if (reg_00.bits.ID != apic_id) {
		reg_00.bits.ID = apic_id;

3509
		raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3510 3511
		io_apic_write(ioapic, 0, reg_00.raw);
		reg_00.raw = io_apic_read(ioapic, 0);
3512
		raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3513 3514

		/* Sanity check */
3515
		if (reg_00.bits.ID != apic_id) {
3516 3517
			pr_err("IOAPIC[%d]: Unable to change apic_id!\n",
			       ioapic);
3518 3519
			return -1;
		}
L
Linus Torvalds 已提交
3520 3521 3522 3523 3524 3525 3526
	}

	apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);

	return apic_id;
}
3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542

static u8 __init io_apic_unique_id(u8 id)
{
	if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
	    !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
		return io_apic_get_unique_id(nr_ioapics, id);
	else
		return id;
}
#else
static u8 __init io_apic_unique_id(u8 id)
{
	int i;
	DECLARE_BITMAP(used, 256);

	bitmap_zero(used, 256);
3543
	for_each_ioapic(i)
3544
		__set_bit(mpc_ioapic_id(i), used);
3545 3546 3547 3548
	if (!test_bit(id, used))
		return id;
	return find_first_zero_bit(used, 256);
}
3549
#endif
L
Linus Torvalds 已提交
3550

3551
static int __init io_apic_get_version(int ioapic)
L
Linus Torvalds 已提交
3552 3553 3554 3555
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

3556
	raw_spin_lock_irqsave(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3557
	reg_01.raw = io_apic_read(ioapic, 1);
3558
	raw_spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
3559 3560 3561 3562

	return reg_01.bits.version;
}

3563
int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity)
3564
{
3565
	int ioapic, pin, idx;
3566 3567 3568 3569

	if (skip_ioapic_setup)
		return -1;

3570 3571
	ioapic = mp_find_ioapic(gsi);
	if (ioapic < 0)
3572 3573
		return -1;

3574 3575 3576 3577 3578 3579
	pin = mp_find_ioapic_pin(ioapic, gsi);
	if (pin < 0)
		return -1;

	idx = find_irq_entry(ioapic, pin, mp_INT);
	if (idx < 0)
3580 3581
		return -1;

3582 3583
	*trigger = irq_trigger(idx);
	*polarity = irq_polarity(idx);
3584 3585 3586
	return 0;
}

3587 3588 3589
/*
 * This function currently is only a helper for the i386 smp boot process where
 * we need to reprogram the ioredtbls to cater for the cpus which have come online
3590
 * so mask in all cases should simply be apic->target_cpus()
3591 3592 3593 3594
 */
#ifdef CONFIG_SMP
void __init setup_ioapic_dest(void)
{
E
Eric W. Biederman 已提交
3595
	int pin, ioapic, irq, irq_entry;
3596
	const struct cpumask *mask;
3597
	struct irq_data *idata;
3598 3599 3600 3601

	if (skip_ioapic_setup == 1)
		return;

3602
	for_each_ioapic_pin(ioapic, pin) {
3603 3604 3605
		irq_entry = find_irq_entry(ioapic, pin, mp_INT);
		if (irq_entry == -1)
			continue;
3606

3607 3608
		irq = pin_2_irq(irq_entry, ioapic, pin, 0);
		if (irq < 0 || !mp_init_irq_at_boot(ioapic, irq))
E
Eric W. Biederman 已提交
3609 3610
			continue;

3611
		idata = irq_get_irq_data(irq);
3612

3613 3614 3615
		/*
		 * Honour affinities which have been set in early boot
		 */
3616 3617
		if (!irqd_can_balance(idata) || irqd_affinity_was_set(idata))
			mask = idata->affinity;
3618 3619
		else
			mask = apic->target_cpus();
3620

3621
		x86_io_apic_ops.set_affinity(idata, mask, false);
3622
	}
3623

3624 3625 3626
}
#endif

3627 3628 3629 3630
#define IOAPIC_RESOURCE_NAME_SIZE 11

static struct resource *ioapic_resources;

3631
static struct resource * __init ioapic_setup_resources(void)
3632 3633 3634 3635
{
	unsigned long n;
	struct resource *res;
	char *mem;
3636
	int i, num = 0;
3637

3638 3639 3640
	for_each_ioapic(i)
		num++;
	if (num == 0)
3641 3642 3643
		return NULL;

	n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
3644
	n *= num;
3645 3646 3647 3648

	mem = alloc_bootmem(n);
	res = (void *)mem;

3649
	mem += sizeof(struct resource) * num;
3650

3651 3652 3653 3654
	num = 0;
	for_each_ioapic(i) {
		res[num].name = mem;
		res[num].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
3655
		snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
3656
		mem += IOAPIC_RESOURCE_NAME_SIZE;
3657
		num++;
3658 3659 3660 3661 3662 3663 3664
	}

	ioapic_resources = res;

	return res;
}

3665
void __init native_io_apic_init_mappings(void)
3666 3667
{
	unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
3668
	struct resource *ioapic_res;
T
Thomas Gleixner 已提交
3669
	int i;
3670

3671 3672
	ioapic_res = ioapic_setup_resources();
	for_each_ioapic(i) {
3673
		if (smp_found_config) {
3674
			ioapic_phys = mpc_ioapic_addr(i);
3675
#ifdef CONFIG_X86_32
T
Thomas Gleixner 已提交
3676 3677 3678 3679 3680 3681 3682 3683 3684
			if (!ioapic_phys) {
				printk(KERN_ERR
				       "WARNING: bogus zero IO-APIC "
				       "address found in MPTABLE, "
				       "disabling IO/APIC support!\n");
				smp_found_config = 0;
				skip_ioapic_setup = 1;
				goto fake_ioapic_page;
			}
3685
#endif
3686
		} else {
3687
#ifdef CONFIG_X86_32
3688
fake_ioapic_page:
3689
#endif
3690
			ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
3691 3692 3693
			ioapic_phys = __pa(ioapic_phys);
		}
		set_fixmap_nocache(idx, ioapic_phys);
3694 3695 3696
		apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
			__fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
			ioapic_phys);
3697
		idx++;
3698

3699
		ioapic_res->start = ioapic_phys;
3700
		ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
3701
		ioapic_res++;
3702 3703 3704
	}
}

3705
void __init ioapic_insert_resources(void)
3706 3707 3708 3709 3710
{
	int i;
	struct resource *r = ioapic_resources;

	if (!r) {
3711
		if (nr_ioapics > 0)
3712 3713
			printk(KERN_ERR
				"IO APIC resources couldn't be allocated.\n");
3714
		return;
3715 3716
	}

3717
	for_each_ioapic(i) {
3718 3719 3720 3721
		insert_resource(&iomem_resource, r);
		r++;
	}
}
3722

3723
int mp_find_ioapic(u32 gsi)
3724
{
3725
	int i;
3726

3727 3728 3729
	if (nr_ioapics == 0)
		return -1;

3730
	/* Find the IOAPIC that manages this GSI. */
3731
	for_each_ioapic(i) {
3732
		struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(i);
3733
		if (gsi >= gsi_cfg->gsi_base && gsi <= gsi_cfg->gsi_end)
3734 3735
			return i;
	}
3736

3737 3738 3739 3740
	printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
	return -1;
}

3741
int mp_find_ioapic_pin(int ioapic, u32 gsi)
3742
{
3743 3744
	struct mp_ioapic_gsi *gsi_cfg;

3745
	if (WARN_ON(ioapic < 0))
3746
		return -1;
3747 3748 3749

	gsi_cfg = mp_ioapic_gsi_routing(ioapic);
	if (WARN_ON(gsi > gsi_cfg->gsi_end))
3750 3751
		return -1;

3752
	return gsi - gsi_cfg->gsi_base;
3753 3754
}

3755
static __init int bad_ioapic(unsigned long address)
3756 3757
{
	if (nr_ioapics >= MAX_IO_APICS) {
3758 3759
		pr_warn("WARNING: Max # of I/O APICs (%d) exceeded (found %d), skipping\n",
			MAX_IO_APICS, nr_ioapics);
3760 3761 3762
		return 1;
	}
	if (!address) {
3763
		pr_warn("WARNING: Bogus (zero) I/O APIC address found in table, skipping!\n");
3764 3765
		return 1;
	}
3766 3767 3768
	return 0;
}

3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787
static __init int bad_ioapic_register(int idx)
{
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;

	reg_00.raw = io_apic_read(idx, 0);
	reg_01.raw = io_apic_read(idx, 1);
	reg_02.raw = io_apic_read(idx, 2);

	if (reg_00.raw == -1 && reg_01.raw == -1 && reg_02.raw == -1) {
		pr_warn("I/O APIC 0x%x registers return all ones, skipping!\n",
			mpc_ioapic_addr(idx));
		return 1;
	}

	return 0;
}

3788 3789
void __init mp_register_ioapic(int id, u32 address, u32 gsi_base,
			       struct ioapic_domain_cfg *cfg)
3790 3791
{
	int idx = 0;
3792
	int entries;
3793
	struct mp_ioapic_gsi *gsi_cfg;
3794 3795 3796 3797 3798 3799

	if (bad_ioapic(address))
		return;

	idx = nr_ioapics;

3800 3801 3802
	ioapics[idx].mp_config.type = MP_IOAPIC;
	ioapics[idx].mp_config.flags = MPC_APIC_USABLE;
	ioapics[idx].mp_config.apicaddr = address;
3803 3804 3805 3806 3807
	ioapics[idx].irqdomain = NULL;
	if (cfg)
		ioapics[idx].irqdomain_cfg = *cfg;
	else
		ioapics[idx].irqdomain_cfg.type = IOAPIC_DOMAIN_INVALID;
3808 3809

	set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
3810 3811 3812 3813 3814 3815

	if (bad_ioapic_register(idx)) {
		clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
		return;
	}

3816 3817
	ioapics[idx].mp_config.apicid = io_apic_unique_id(id);
	ioapics[idx].mp_config.apicver = io_apic_get_version(idx);
3818 3819 3820 3821 3822

	/*
	 * Build basic GSI lookup table to facilitate gsi->io_apic lookups
	 * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
	 */
3823
	entries = io_apic_get_redir_entries(idx);
3824 3825 3826
	gsi_cfg = mp_ioapic_gsi_routing(idx);
	gsi_cfg->gsi_base = gsi_base;
	gsi_cfg->gsi_end = gsi_base + entries - 1;
3827 3828 3829 3830

	/*
	 * The number of IO-APIC IRQ registers (== #pins):
	 */
S
Suresh Siddha 已提交
3831
	ioapics[idx].nr_registers = entries;
3832

3833 3834
	if (gsi_cfg->gsi_end >= gsi_top)
		gsi_top = gsi_cfg->gsi_end + 1;
3835

3836 3837 3838 3839
	pr_info("IOAPIC[%d]: apic_id %d, version %d, address 0x%x, GSI %d-%d\n",
		idx, mpc_ioapic_id(idx),
		mpc_ioapic_ver(idx), mpc_ioapic_addr(idx),
		gsi_cfg->gsi_base, gsi_cfg->gsi_end);
3840 3841 3842

	nr_ioapics++;
}
3843

3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909
int mp_irqdomain_map(struct irq_domain *domain, unsigned int virq,
		     irq_hw_number_t hwirq)
{
	int ioapic = (int)(long)domain->host_data;
	struct mp_pin_info *info = mp_pin_info(ioapic, hwirq);
	struct io_apic_irq_attr attr;

	/*
	 * Skip the timer IRQ if there's a quirk handler installed and if it
	 * returns 1:
	 */
	if (apic->multi_timer_check &&
	    apic->multi_timer_check(ioapic, virq))
		return 0;

	/* Get default attribute if not set by caller yet */
	if (!info->set) {
		u32 gsi = mp_pin_to_gsi(ioapic, hwirq);

		if (acpi_get_override_irq(gsi, &info->trigger,
					  &info->polarity) < 0) {
			/*
			 * PCI interrupts are always polarity one level
			 * triggered.
			 */
			info->trigger = 1;
			info->polarity = 1;
		}
		info->node = NUMA_NO_NODE;
		info->set = 1;
	}
	set_io_apic_irq_attr(&attr, ioapic, hwirq, info->trigger,
			     info->polarity);

	return io_apic_setup_irq_pin(virq, info->node, &attr);
}

int mp_set_gsi_attr(u32 gsi, int trigger, int polarity, int node)
{
	int ret = 0;
	int ioapic, pin;
	struct mp_pin_info *info;

	ioapic = mp_find_ioapic(gsi);
	if (ioapic < 0)
		return -ENODEV;

	pin = mp_find_ioapic_pin(ioapic, gsi);
	info = mp_pin_info(ioapic, pin);
	trigger = trigger ? 1 : 0;
	polarity = polarity ? 1 : 0;

	mutex_lock(&ioapic_mutex);
	if (!info->set) {
		info->trigger = trigger;
		info->polarity = polarity;
		info->node = node;
		info->set = 1;
	} else if (info->trigger != trigger || info->polarity != polarity) {
		ret = -EBUSY;
	}
	mutex_unlock(&ioapic_mutex);

	return ret;
}

3910 3911 3912
/* Enable IOAPIC early just for system timer */
void __init pre_init_apic_IRQ0(void)
{
3913
	struct io_apic_irq_attr attr = { 0, 0, 0, 0 };
3914 3915 3916

	printk(KERN_INFO "Early APIC setup for system timer0\n");
#ifndef CONFIG_SMP
3917 3918
	physid_set_mask_of_physid(boot_cpu_physical_apicid,
					 &phys_cpu_present_map);
3919 3920 3921
#endif
	setup_local_APIC();

3922
	io_apic_setup_irq_pin(0, 0, &attr);
3923 3924
	irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
				      "edge");
3925
}