sdhci.c 86.0 KB
Newer Older
1
/*
P
Pierre Ossman 已提交
2
 *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
3
 *
4
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5 6
 *
 * This program is free software; you can redistribute it and/or modify
7 8 9
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
10 11 12 13
 *
 * Thanks to the following companies for their support:
 *
 *     - JMicron (hardware and technical support)
14 15 16 17
 */

#include <linux/delay.h>
#include <linux/highmem.h>
18
#include <linux/io.h>
19
#include <linux/module.h>
20
#include <linux/dma-mapping.h>
21
#include <linux/slab.h>
22
#include <linux/scatterlist.h>
M
Marek Szyprowski 已提交
23
#include <linux/regulator/consumer.h>
24
#include <linux/pm_runtime.h>
25

26 27
#include <linux/leds.h>

28
#include <linux/mmc/mmc.h>
29
#include <linux/mmc/host.h>
30
#include <linux/mmc/card.h>
31
#include <linux/mmc/slot-gpio.h>
32 33 34 35 36 37

#include "sdhci.h"

#define DRIVER_NAME "sdhci"

#define DBG(f, x...) \
38
	pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
39

40 41 42 43 44
#if defined(CONFIG_LEDS_CLASS) || (defined(CONFIG_LEDS_CLASS_MODULE) && \
	defined(CONFIG_MMC_SDHCI_MODULE))
#define SDHCI_USE_LEDS_CLASS
#endif

45 46
#define MAX_TUNING_LOOP 40

47
static unsigned int debug_quirks = 0;
48
static unsigned int debug_quirks2;
49

50 51 52 53
static void sdhci_finish_data(struct sdhci_host *);

static void sdhci_send_command(struct sdhci_host *, struct mmc_command *);
static void sdhci_finish_command(struct sdhci_host *);
54
static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode);
55
static void sdhci_tuning_timer(unsigned long data);
56
static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
57

58 59 60
#ifdef CONFIG_PM_RUNTIME
static int sdhci_runtime_pm_get(struct sdhci_host *host);
static int sdhci_runtime_pm_put(struct sdhci_host *host);
61 62
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host);
static void sdhci_runtime_pm_bus_off(struct sdhci_host *host);
63 64 65 66 67 68 69 70 71
#else
static inline int sdhci_runtime_pm_get(struct sdhci_host *host)
{
	return 0;
}
static inline int sdhci_runtime_pm_put(struct sdhci_host *host)
{
	return 0;
}
72 73 74 75 76 77
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
{
}
static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
{
}
78 79
#endif

80 81
static void sdhci_dumpregs(struct sdhci_host *host)
{
82
	pr_debug(DRIVER_NAME ": =========== REGISTER DUMP (%s)===========\n",
83
		mmc_hostname(host->mmc));
84

85
	pr_debug(DRIVER_NAME ": Sys addr: 0x%08x | Version:  0x%08x\n",
86 87
		sdhci_readl(host, SDHCI_DMA_ADDRESS),
		sdhci_readw(host, SDHCI_HOST_VERSION));
88
	pr_debug(DRIVER_NAME ": Blk size: 0x%08x | Blk cnt:  0x%08x\n",
89 90
		sdhci_readw(host, SDHCI_BLOCK_SIZE),
		sdhci_readw(host, SDHCI_BLOCK_COUNT));
91
	pr_debug(DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
92 93
		sdhci_readl(host, SDHCI_ARGUMENT),
		sdhci_readw(host, SDHCI_TRANSFER_MODE));
94
	pr_debug(DRIVER_NAME ": Present:  0x%08x | Host ctl: 0x%08x\n",
95 96
		sdhci_readl(host, SDHCI_PRESENT_STATE),
		sdhci_readb(host, SDHCI_HOST_CONTROL));
97
	pr_debug(DRIVER_NAME ": Power:    0x%08x | Blk gap:  0x%08x\n",
98 99
		sdhci_readb(host, SDHCI_POWER_CONTROL),
		sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
100
	pr_debug(DRIVER_NAME ": Wake-up:  0x%08x | Clock:    0x%08x\n",
101 102
		sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
		sdhci_readw(host, SDHCI_CLOCK_CONTROL));
103
	pr_debug(DRIVER_NAME ": Timeout:  0x%08x | Int stat: 0x%08x\n",
104 105
		sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
		sdhci_readl(host, SDHCI_INT_STATUS));
106
	pr_debug(DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
107 108
		sdhci_readl(host, SDHCI_INT_ENABLE),
		sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
109
	pr_debug(DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
110 111
		sdhci_readw(host, SDHCI_ACMD12_ERR),
		sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
112
	pr_debug(DRIVER_NAME ": Caps:     0x%08x | Caps_1:   0x%08x\n",
113
		sdhci_readl(host, SDHCI_CAPABILITIES),
114
		sdhci_readl(host, SDHCI_CAPABILITIES_1));
115
	pr_debug(DRIVER_NAME ": Cmd:      0x%08x | Max curr: 0x%08x\n",
116
		sdhci_readw(host, SDHCI_COMMAND),
117
		sdhci_readl(host, SDHCI_MAX_CURRENT));
118
	pr_debug(DRIVER_NAME ": Host ctl2: 0x%08x\n",
119
		sdhci_readw(host, SDHCI_HOST_CONTROL2));
120

121
	if (host->flags & SDHCI_USE_ADMA)
122
		pr_debug(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
123 124 125
		       readl(host->ioaddr + SDHCI_ADMA_ERROR),
		       readl(host->ioaddr + SDHCI_ADMA_ADDRESS));

126
	pr_debug(DRIVER_NAME ": ===========================================\n");
127 128 129 130 131 132 133 134
}

/*****************************************************************************\
 *                                                                           *
 * Low level functions                                                       *
 *                                                                           *
\*****************************************************************************/

135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157
static void sdhci_clear_set_irqs(struct sdhci_host *host, u32 clear, u32 set)
{
	u32 ier;

	ier = sdhci_readl(host, SDHCI_INT_ENABLE);
	ier &= ~clear;
	ier |= set;
	sdhci_writel(host, ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, ier, SDHCI_SIGNAL_ENABLE);
}

static void sdhci_unmask_irqs(struct sdhci_host *host, u32 irqs)
{
	sdhci_clear_set_irqs(host, 0, irqs);
}

static void sdhci_mask_irqs(struct sdhci_host *host, u32 irqs)
{
	sdhci_clear_set_irqs(host, irqs, 0);
}

static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
{
158
	u32 present, irqs;
159

160
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
161
	    (host->mmc->caps & MMC_CAP_NONREMOVABLE))
162 163
		return;

164 165 166 167
	present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
			      SDHCI_CARD_PRESENT;
	irqs = present ? SDHCI_INT_CARD_REMOVE : SDHCI_INT_CARD_INSERT;

168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183
	if (enable)
		sdhci_unmask_irqs(host, irqs);
	else
		sdhci_mask_irqs(host, irqs);
}

static void sdhci_enable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, true);
}

static void sdhci_disable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, false);
}

184 185
static void sdhci_reset(struct sdhci_host *host, u8 mask)
{
186
	unsigned long timeout;
187
	u32 uninitialized_var(ier);
188

189
	if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
190
		if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) &
191 192 193 194
			SDHCI_CARD_PRESENT))
			return;
	}

195 196 197
	if (host->quirks & SDHCI_QUIRK_RESTORE_IRQS_AFTER_RESET)
		ier = sdhci_readl(host, SDHCI_INT_ENABLE);

198 199 200
	if (host->ops->platform_reset_enter)
		host->ops->platform_reset_enter(host, mask);

201
	sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
202

203
	if (mask & SDHCI_RESET_ALL) {
204
		host->clock = 0;
205 206 207 208
		/* Reset-all turns off SD Bus Power */
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
	}
209

210 211 212 213
	/* Wait max 100 ms */
	timeout = 100;

	/* hw clears the bit when it's done */
214
	while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
215
		if (timeout == 0) {
216
			pr_err("%s: Reset 0x%x never completed.\n",
217 218 219 220 221 222
				mmc_hostname(host->mmc), (int)mask);
			sdhci_dumpregs(host);
			return;
		}
		timeout--;
		mdelay(1);
223
	}
224

225 226 227
	if (host->ops->platform_reset_exit)
		host->ops->platform_reset_exit(host, mask);

228 229
	if (host->quirks & SDHCI_QUIRK_RESTORE_IRQS_AFTER_RESET)
		sdhci_clear_set_irqs(host, SDHCI_INT_ALL_MASK, ier);
230 231 232 233 234

	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
		if ((host->ops->enable_dma) && (mask & SDHCI_RESET_ALL))
			host->ops->enable_dma(host);
	}
235 236
}

237 238 239
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios);

static void sdhci_init(struct sdhci_host *host, int soft)
240
{
241 242 243 244
	if (soft)
		sdhci_reset(host, SDHCI_RESET_CMD|SDHCI_RESET_DATA);
	else
		sdhci_reset(host, SDHCI_RESET_ALL);
245

246 247
	sdhci_clear_set_irqs(host, SDHCI_INT_ALL_MASK,
		SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
248 249
		SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_INDEX |
		SDHCI_INT_END_BIT | SDHCI_INT_CRC | SDHCI_INT_TIMEOUT |
250
		SDHCI_INT_DATA_END | SDHCI_INT_RESPONSE);
251 252 253 254 255 256

	if (soft) {
		/* force clock reconfiguration */
		host->clock = 0;
		sdhci_set_ios(host->mmc, &host->mmc->ios);
	}
257
}
258

259 260
static void sdhci_reinit(struct sdhci_host *host)
{
261
	sdhci_init(host, 0);
262 263 264 265 266
	/*
	 * Retuning stuffs are affected by different cards inserted and only
	 * applicable to UHS-I cards. So reset these fields to their initial
	 * value when card is removed.
	 */
267 268 269
	if (host->flags & SDHCI_USING_RETUNING_TIMER) {
		host->flags &= ~SDHCI_USING_RETUNING_TIMER;

270 271 272 273 274
		del_timer_sync(&host->tuning_timer);
		host->flags &= ~SDHCI_NEEDS_RETUNING;
		host->mmc->max_blk_count =
			(host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
	}
275
	sdhci_enable_card_detection(host);
276 277 278 279 280 281
}

static void sdhci_activate_led(struct sdhci_host *host)
{
	u8 ctrl;

282
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
283
	ctrl |= SDHCI_CTRL_LED;
284
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
285 286 287 288 289 290
}

static void sdhci_deactivate_led(struct sdhci_host *host)
{
	u8 ctrl;

291
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
292
	ctrl &= ~SDHCI_CTRL_LED;
293
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
294 295
}

296
#ifdef SDHCI_USE_LEDS_CLASS
297 298 299 300 301 302 303 304
static void sdhci_led_control(struct led_classdev *led,
	enum led_brightness brightness)
{
	struct sdhci_host *host = container_of(led, struct sdhci_host, led);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

305 306 307
	if (host->runtime_suspended)
		goto out;

308 309 310 311
	if (brightness == LED_OFF)
		sdhci_deactivate_led(host);
	else
		sdhci_activate_led(host);
312
out:
313 314 315 316
	spin_unlock_irqrestore(&host->lock, flags);
}
#endif

317 318 319 320 321 322
/*****************************************************************************\
 *                                                                           *
 * Core functions                                                            *
 *                                                                           *
\*****************************************************************************/

P
Pierre Ossman 已提交
323
static void sdhci_read_block_pio(struct sdhci_host *host)
324
{
325 326
	unsigned long flags;
	size_t blksize, len, chunk;
327
	u32 uninitialized_var(scratch);
328
	u8 *buf;
329

P
Pierre Ossman 已提交
330
	DBG("PIO reading\n");
331

P
Pierre Ossman 已提交
332
	blksize = host->data->blksz;
333
	chunk = 0;
334

335
	local_irq_save(flags);
336

P
Pierre Ossman 已提交
337
	while (blksize) {
338 339
		if (!sg_miter_next(&host->sg_miter))
			BUG();
340

341
		len = min(host->sg_miter.length, blksize);
342

343 344
		blksize -= len;
		host->sg_miter.consumed = len;
345

346
		buf = host->sg_miter.addr;
347

348 349
		while (len) {
			if (chunk == 0) {
350
				scratch = sdhci_readl(host, SDHCI_BUFFER);
351
				chunk = 4;
P
Pierre Ossman 已提交
352
			}
353 354 355 356 357 358 359

			*buf = scratch & 0xFF;

			buf++;
			scratch >>= 8;
			chunk--;
			len--;
360
		}
P
Pierre Ossman 已提交
361
	}
362 363 364 365

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
366
}
367

P
Pierre Ossman 已提交
368 369
static void sdhci_write_block_pio(struct sdhci_host *host)
{
370 371 372 373
	unsigned long flags;
	size_t blksize, len, chunk;
	u32 scratch;
	u8 *buf;
374

P
Pierre Ossman 已提交
375 376 377
	DBG("PIO writing\n");

	blksize = host->data->blksz;
378 379
	chunk = 0;
	scratch = 0;
380

381
	local_irq_save(flags);
382

P
Pierre Ossman 已提交
383
	while (blksize) {
384 385
		if (!sg_miter_next(&host->sg_miter))
			BUG();
P
Pierre Ossman 已提交
386

387 388 389 390 391 392
		len = min(host->sg_miter.length, blksize);

		blksize -= len;
		host->sg_miter.consumed = len;

		buf = host->sg_miter.addr;
393

394 395 396 397 398 399 400 401
		while (len) {
			scratch |= (u32)*buf << (chunk * 8);

			buf++;
			chunk++;
			len--;

			if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
402
				sdhci_writel(host, scratch, SDHCI_BUFFER);
403 404
				chunk = 0;
				scratch = 0;
405 406 407
			}
		}
	}
408 409 410 411

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
412 413 414 415 416 417 418 419
}

static void sdhci_transfer_pio(struct sdhci_host *host)
{
	u32 mask;

	BUG_ON(!host->data);

420
	if (host->blocks == 0)
P
Pierre Ossman 已提交
421 422 423 424 425 426 427
		return;

	if (host->data->flags & MMC_DATA_READ)
		mask = SDHCI_DATA_AVAILABLE;
	else
		mask = SDHCI_SPACE_AVAILABLE;

428 429 430 431 432 433 434 435 436
	/*
	 * Some controllers (JMicron JMB38x) mess up the buffer bits
	 * for transfers < 4 bytes. As long as it is just one block,
	 * we can ignore the bits.
	 */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
		(host->data->blocks == 1))
		mask = ~0;

437
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
438 439 440
		if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
			udelay(100);

P
Pierre Ossman 已提交
441 442 443 444
		if (host->data->flags & MMC_DATA_READ)
			sdhci_read_block_pio(host);
		else
			sdhci_write_block_pio(host);
445

446 447
		host->blocks--;
		if (host->blocks == 0)
P
Pierre Ossman 已提交
448 449
			break;
	}
450

P
Pierre Ossman 已提交
451
	DBG("PIO transfer complete.\n");
452 453
}

454 455 456
static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
{
	local_irq_save(*flags);
457
	return kmap_atomic(sg_page(sg)) + sg->offset;
458 459 460 461
}

static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
{
462
	kunmap_atomic(buffer);
463 464 465
	local_irq_restore(*flags);
}

B
Ben Dooks 已提交
466 467
static void sdhci_set_adma_desc(u8 *desc, u32 addr, int len, unsigned cmd)
{
468 469
	__le32 *dataddr = (__le32 __force *)(desc + 4);
	__le16 *cmdlen = (__le16 __force *)desc;
B
Ben Dooks 已提交
470

471 472
	/* SDHCI specification says ADMA descriptors should be 4 byte
	 * aligned, so using 16 or 32bit operations should be safe. */
B
Ben Dooks 已提交
473

474 475 476 477
	cmdlen[0] = cpu_to_le16(cmd);
	cmdlen[1] = cpu_to_le16(len);

	dataddr[0] = cpu_to_le32(addr);
B
Ben Dooks 已提交
478 479
}

480
static int sdhci_adma_table_pre(struct sdhci_host *host,
481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512
	struct mmc_data *data)
{
	int direction;

	u8 *desc;
	u8 *align;
	dma_addr_t addr;
	dma_addr_t align_addr;
	int len, offset;

	struct scatterlist *sg;
	int i;
	char *buffer;
	unsigned long flags;

	/*
	 * The spec does not specify endianness of descriptor table.
	 * We currently guess that it is LE.
	 */

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

	/*
	 * The ADMA descriptor table is mapped further down as we
	 * need to fill it with data first.
	 */

	host->align_addr = dma_map_single(mmc_dev(host->mmc),
		host->align_buffer, 128 * 4, direction);
513
	if (dma_mapping_error(mmc_dev(host->mmc), host->align_addr))
514
		goto fail;
515 516 517 518
	BUG_ON(host->align_addr & 0x3);

	host->sg_count = dma_map_sg(mmc_dev(host->mmc),
		data->sg, data->sg_len, direction);
519 520
	if (host->sg_count == 0)
		goto unmap_align;
521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541

	desc = host->adma_desc;
	align = host->align_buffer;

	align_addr = host->align_addr;

	for_each_sg(data->sg, sg, host->sg_count, i) {
		addr = sg_dma_address(sg);
		len = sg_dma_len(sg);

		/*
		 * The SDHCI specification states that ADMA
		 * addresses must be 32-bit aligned. If they
		 * aren't, then we use a bounce buffer for
		 * the (up to three) bytes that screw up the
		 * alignment.
		 */
		offset = (4 - (addr & 0x3)) & 0x3;
		if (offset) {
			if (data->flags & MMC_DATA_WRITE) {
				buffer = sdhci_kmap_atomic(sg, &flags);
542
				WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
543 544 545 546
				memcpy(align, buffer, offset);
				sdhci_kunmap_atomic(buffer, &flags);
			}

B
Ben Dooks 已提交
547 548
			/* tran, valid */
			sdhci_set_adma_desc(desc, align_addr, offset, 0x21);
549 550 551 552 553 554 555 556 557 558 559 560 561 562

			BUG_ON(offset > 65536);

			align += 4;
			align_addr += 4;

			desc += 8;

			addr += offset;
			len -= offset;
		}

		BUG_ON(len > 65536);

B
Ben Dooks 已提交
563 564
		/* tran, valid */
		sdhci_set_adma_desc(desc, addr, len, 0x21);
565 566 567 568 569 570 571 572 573
		desc += 8;

		/*
		 * If this triggers then we have a calculation bug
		 * somewhere. :/
		 */
		WARN_ON((desc - host->adma_desc) > (128 * 2 + 1) * 4);
	}

574 575 576 577 578 579 580 581 582 583 584 585
	if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
		/*
		* Mark the last descriptor as the terminating descriptor
		*/
		if (desc != host->adma_desc) {
			desc -= 8;
			desc[0] |= 0x2; /* end */
		}
	} else {
		/*
		* Add a terminating entry.
		*/
586

587 588 589
		/* nop, end, valid */
		sdhci_set_adma_desc(desc, 0, 0, 0x3);
	}
590 591 592 593 594 595 596 597 598 599 600

	/*
	 * Resync align buffer as we might have changed it.
	 */
	if (data->flags & MMC_DATA_WRITE) {
		dma_sync_single_for_device(mmc_dev(host->mmc),
			host->align_addr, 128 * 4, direction);
	}

	host->adma_addr = dma_map_single(mmc_dev(host->mmc),
		host->adma_desc, (128 * 2 + 1) * 4, DMA_TO_DEVICE);
601
	if (dma_mapping_error(mmc_dev(host->mmc), host->adma_addr))
602
		goto unmap_entries;
603
	BUG_ON(host->adma_addr & 0x3);
604 605 606 607 608 609 610 611 612 613 614

	return 0;

unmap_entries:
	dma_unmap_sg(mmc_dev(host->mmc), data->sg,
		data->sg_len, direction);
unmap_align:
	dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
		128 * 4, direction);
fail:
	return -EINVAL;
615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649
}

static void sdhci_adma_table_post(struct sdhci_host *host,
	struct mmc_data *data)
{
	int direction;

	struct scatterlist *sg;
	int i, size;
	u8 *align;
	char *buffer;
	unsigned long flags;

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

	dma_unmap_single(mmc_dev(host->mmc), host->adma_addr,
		(128 * 2 + 1) * 4, DMA_TO_DEVICE);

	dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
		128 * 4, direction);

	if (data->flags & MMC_DATA_READ) {
		dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
			data->sg_len, direction);

		align = host->align_buffer;

		for_each_sg(data->sg, sg, host->sg_count, i) {
			if (sg_dma_address(sg) & 0x3) {
				size = 4 - (sg_dma_address(sg) & 0x3);

				buffer = sdhci_kmap_atomic(sg, &flags);
650
				WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
651 652 653 654 655 656 657 658 659 660 661 662
				memcpy(buffer, align, size);
				sdhci_kunmap_atomic(buffer, &flags);

				align += 4;
			}
		}
	}

	dma_unmap_sg(mmc_dev(host->mmc), data->sg,
		data->sg_len, direction);
}

663
static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
664
{
665
	u8 count;
666
	struct mmc_data *data = cmd->data;
667
	unsigned target_timeout, current_timeout;
668

669 670 671 672 673 674
	/*
	 * If the host controller provides us with an incorrect timeout
	 * value, just skip the check and use 0xE.  The hardware may take
	 * longer to time out, but that's much better than having a too-short
	 * timeout value.
	 */
675
	if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
676
		return 0xE;
677

678 679 680
	/* Unspecified timeout, assume max */
	if (!data && !cmd->cmd_timeout_ms)
		return 0xE;
681

682 683 684
	/* timeout in us */
	if (!data)
		target_timeout = cmd->cmd_timeout_ms * 1000;
685 686 687 688 689
	else {
		target_timeout = data->timeout_ns / 1000;
		if (host->clock)
			target_timeout += data->timeout_clks / host->clock;
	}
690

691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710
	/*
	 * Figure out needed cycles.
	 * We do this in steps in order to fit inside a 32 bit int.
	 * The first step is the minimum timeout, which will have a
	 * minimum resolution of 6 bits:
	 * (1) 2^13*1000 > 2^22,
	 * (2) host->timeout_clk < 2^16
	 *     =>
	 *     (1) / (2) > 2^6
	 */
	count = 0;
	current_timeout = (1 << 13) * 1000 / host->timeout_clk;
	while (current_timeout < target_timeout) {
		count++;
		current_timeout <<= 1;
		if (count >= 0xF)
			break;
	}

	if (count >= 0xF) {
711 712
		DBG("%s: Too large timeout 0x%x requested for CMD%d!\n",
		    mmc_hostname(host->mmc), count, cmd->opcode);
713 714 715
		count = 0xE;
	}

716 717 718
	return count;
}

719 720 721 722 723 724 725 726 727 728 729
static void sdhci_set_transfer_irqs(struct sdhci_host *host)
{
	u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
	u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;

	if (host->flags & SDHCI_REQ_USE_DMA)
		sdhci_clear_set_irqs(host, pio_irqs, dma_irqs);
	else
		sdhci_clear_set_irqs(host, dma_irqs, pio_irqs);
}

730
static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
731 732
{
	u8 count;
733
	u8 ctrl;
734
	struct mmc_data *data = cmd->data;
735
	int ret;
736 737 738

	WARN_ON(host->data);

739 740 741 742 743 744
	if (data || (cmd->flags & MMC_RSP_BUSY)) {
		count = sdhci_calc_timeout(host, cmd);
		sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
	}

	if (!data)
745 746 747 748 749 750 751 752 753
		return;

	/* Sanity checks */
	BUG_ON(data->blksz * data->blocks > 524288);
	BUG_ON(data->blksz > host->mmc->max_blk_size);
	BUG_ON(data->blocks > 65535);

	host->data = data;
	host->data_early = 0;
754
	host->data->bytes_xfered = 0;
755

756
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))
757 758
		host->flags |= SDHCI_REQ_USE_DMA;

759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786
	/*
	 * FIXME: This doesn't account for merging when mapping the
	 * scatterlist.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->length & 0x3) {
					DBG("Reverting to PIO because of "
						"transfer size (%d)\n",
						sg->length);
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
787 788 789 790 791 792
	}

	/*
	 * The assumption here being that alignment is the same after
	 * translation to device address space.
	 */
793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			/*
			 * As we use 3 byte chunks to work around
			 * alignment problems, we need to check this
			 * quirk.
			 */
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->offset & 0x3) {
					DBG("Reverting to PIO because of "
						"bad alignment\n");
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
	}

823 824 825 826 827 828 829 830 831
	if (host->flags & SDHCI_REQ_USE_DMA) {
		if (host->flags & SDHCI_USE_ADMA) {
			ret = sdhci_adma_table_pre(host, data);
			if (ret) {
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
832
				host->flags &= ~SDHCI_REQ_USE_DMA;
833
			} else {
834 835
				sdhci_writel(host, host->adma_addr,
					SDHCI_ADMA_ADDRESS);
836 837
			}
		} else {
838
			int sg_cnt;
839

840
			sg_cnt = dma_map_sg(mmc_dev(host->mmc),
841 842 843 844
					data->sg, data->sg_len,
					(data->flags & MMC_DATA_READ) ?
						DMA_FROM_DEVICE :
						DMA_TO_DEVICE);
845
			if (sg_cnt == 0) {
846 847 848 849 850
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
851
				host->flags &= ~SDHCI_REQ_USE_DMA;
852
			} else {
853
				WARN_ON(sg_cnt != 1);
854 855
				sdhci_writel(host, sg_dma_address(data->sg),
					SDHCI_DMA_ADDRESS);
856 857 858 859
			}
		}
	}

860 861 862 863 864 865
	/*
	 * Always adjust the DMA selection as some controllers
	 * (e.g. JMicron) can't do PIO properly when the selection
	 * is ADMA.
	 */
	if (host->version >= SDHCI_SPEC_200) {
866
		ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
867 868 869 870 871 872
		ctrl &= ~SDHCI_CTRL_DMA_MASK;
		if ((host->flags & SDHCI_REQ_USE_DMA) &&
			(host->flags & SDHCI_USE_ADMA))
			ctrl |= SDHCI_CTRL_ADMA32;
		else
			ctrl |= SDHCI_CTRL_SDMA;
873
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
874 875
	}

876
	if (!(host->flags & SDHCI_REQ_USE_DMA)) {
877 878 879 880 881 882 883 884
		int flags;

		flags = SG_MITER_ATOMIC;
		if (host->data->flags & MMC_DATA_READ)
			flags |= SG_MITER_TO_SG;
		else
			flags |= SG_MITER_FROM_SG;
		sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
885
		host->blocks = data->blocks;
886
	}
887

888 889
	sdhci_set_transfer_irqs(host);

890 891 892
	/* Set the DMA boundary value and block size */
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
		data->blksz), SDHCI_BLOCK_SIZE);
893
	sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
894 895 896
}

static void sdhci_set_transfer_mode(struct sdhci_host *host,
897
	struct mmc_command *cmd)
898 899
{
	u16 mode;
900
	struct mmc_data *data = cmd->data;
901 902 903 904

	if (data == NULL)
		return;

905 906
	WARN_ON(!host->data);

907
	mode = SDHCI_TRNS_BLK_CNT_EN;
908 909 910 911 912 913 914 915
	if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
		mode |= SDHCI_TRNS_MULTI;
		/*
		 * If we are sending CMD23, CMD12 never gets sent
		 * on successful completion (so no Auto-CMD12).
		 */
		if (!host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD12))
			mode |= SDHCI_TRNS_AUTO_CMD12;
916 917 918 919
		else if (host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
			mode |= SDHCI_TRNS_AUTO_CMD23;
			sdhci_writel(host, host->mrq->sbc->arg, SDHCI_ARGUMENT2);
		}
920
	}
921

922 923
	if (data->flags & MMC_DATA_READ)
		mode |= SDHCI_TRNS_READ;
924
	if (host->flags & SDHCI_REQ_USE_DMA)
925 926
		mode |= SDHCI_TRNS_DMA;

927
	sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
928 929 930 931 932 933 934 935 936 937 938
}

static void sdhci_finish_data(struct sdhci_host *host)
{
	struct mmc_data *data;

	BUG_ON(!host->data);

	data = host->data;
	host->data = NULL;

939
	if (host->flags & SDHCI_REQ_USE_DMA) {
940 941 942 943 944 945 946
		if (host->flags & SDHCI_USE_ADMA)
			sdhci_adma_table_post(host, data);
		else {
			dma_unmap_sg(mmc_dev(host->mmc), data->sg,
				data->sg_len, (data->flags & MMC_DATA_READ) ?
					DMA_FROM_DEVICE : DMA_TO_DEVICE);
		}
947 948 949
	}

	/*
950 951 952 953 954
	 * The specification states that the block count register must
	 * be updated, but it does not specify at what point in the
	 * data flow. That makes the register entirely useless to read
	 * back so we have to assume that nothing made it to the card
	 * in the event of an error.
955
	 */
956 957
	if (data->error)
		data->bytes_xfered = 0;
958
	else
959
		data->bytes_xfered = data->blksz * data->blocks;
960

961 962 963 964 965 966 967 968 969
	/*
	 * Need to send CMD12 if -
	 * a) open-ended multiblock transfer (no CMD23)
	 * b) error in multiblock transfer
	 */
	if (data->stop &&
	    (data->error ||
	     !host->mrq->sbc)) {

970 971 972 973
		/*
		 * The controller needs a reset of internal state machines
		 * upon error conditions.
		 */
P
Pierre Ossman 已提交
974
		if (data->error) {
975 976 977 978 979 980 981 982 983 984 985 986
			sdhci_reset(host, SDHCI_RESET_CMD);
			sdhci_reset(host, SDHCI_RESET_DATA);
		}

		sdhci_send_command(host, data->stop);
	} else
		tasklet_schedule(&host->finish_tasklet);
}

static void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
{
	int flags;
987
	u32 mask;
988
	unsigned long timeout;
989 990 991 992

	WARN_ON(host->cmd);

	/* Wait max 10 ms */
993
	timeout = 10;
994 995 996 997 998 999 1000 1001 1002 1003

	mask = SDHCI_CMD_INHIBIT;
	if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
		mask |= SDHCI_DATA_INHIBIT;

	/* We shouldn't wait for data inihibit for stop commands, even
	   though they might use busy signaling */
	if (host->mrq->data && (cmd == host->mrq->data->stop))
		mask &= ~SDHCI_DATA_INHIBIT;

1004
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
1005
		if (timeout == 0) {
1006
			pr_err("%s: Controller never released "
P
Pierre Ossman 已提交
1007
				"inhibit bit(s).\n", mmc_hostname(host->mmc));
1008
			sdhci_dumpregs(host);
P
Pierre Ossman 已提交
1009
			cmd->error = -EIO;
1010 1011 1012
			tasklet_schedule(&host->finish_tasklet);
			return;
		}
1013 1014 1015
		timeout--;
		mdelay(1);
	}
1016 1017 1018 1019 1020

	mod_timer(&host->timer, jiffies + 10 * HZ);

	host->cmd = cmd;

1021
	sdhci_prepare_data(host, cmd);
1022

1023
	sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
1024

1025
	sdhci_set_transfer_mode(host, cmd);
1026

1027
	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
1028
		pr_err("%s: Unsupported response type!\n",
1029
			mmc_hostname(host->mmc));
P
Pierre Ossman 已提交
1030
		cmd->error = -EINVAL;
1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047
		tasklet_schedule(&host->finish_tasklet);
		return;
	}

	if (!(cmd->flags & MMC_RSP_PRESENT))
		flags = SDHCI_CMD_RESP_NONE;
	else if (cmd->flags & MMC_RSP_136)
		flags = SDHCI_CMD_RESP_LONG;
	else if (cmd->flags & MMC_RSP_BUSY)
		flags = SDHCI_CMD_RESP_SHORT_BUSY;
	else
		flags = SDHCI_CMD_RESP_SHORT;

	if (cmd->flags & MMC_RSP_CRC)
		flags |= SDHCI_CMD_CRC;
	if (cmd->flags & MMC_RSP_OPCODE)
		flags |= SDHCI_CMD_INDEX;
1048 1049

	/* CMD19 is special in that the Data Present Select should be set */
1050 1051
	if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
	    cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
1052 1053
		flags |= SDHCI_CMD_DATA;

1054
	sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066
}

static void sdhci_finish_command(struct sdhci_host *host)
{
	int i;

	BUG_ON(host->cmd == NULL);

	if (host->cmd->flags & MMC_RSP_PRESENT) {
		if (host->cmd->flags & MMC_RSP_136) {
			/* CRC is stripped so we need to do some shifting. */
			for (i = 0;i < 4;i++) {
1067
				host->cmd->resp[i] = sdhci_readl(host,
1068 1069 1070
					SDHCI_RESPONSE + (3-i)*4) << 8;
				if (i != 3)
					host->cmd->resp[i] |=
1071
						sdhci_readb(host,
1072 1073 1074
						SDHCI_RESPONSE + (3-i)*4-1);
			}
		} else {
1075
			host->cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
1076 1077 1078
		}
	}

P
Pierre Ossman 已提交
1079
	host->cmd->error = 0;
1080

1081 1082 1083 1084 1085
	/* Finished CMD23, now send actual command. */
	if (host->cmd == host->mrq->sbc) {
		host->cmd = NULL;
		sdhci_send_command(host, host->mrq->cmd);
	} else {
1086

1087 1088 1089
		/* Processed actual command. */
		if (host->data && host->data_early)
			sdhci_finish_data(host);
1090

1091 1092 1093 1094 1095
		if (!host->cmd->data)
			tasklet_schedule(&host->finish_tasklet);

		host->cmd = NULL;
	}
1096 1097
}

1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128
static u16 sdhci_get_preset_value(struct sdhci_host *host)
{
	u16 ctrl, preset = 0;

	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

	switch (ctrl & SDHCI_CTRL_UHS_MASK) {
	case SDHCI_CTRL_UHS_SDR12:
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
	case SDHCI_CTRL_UHS_SDR25:
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
		break;
	case SDHCI_CTRL_UHS_SDR50:
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
		break;
	case SDHCI_CTRL_UHS_SDR104:
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
		break;
	case SDHCI_CTRL_UHS_DDR50:
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
		break;
	default:
		pr_warn("%s: Invalid UHS-I mode selected\n",
			mmc_hostname(host->mmc));
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
	}
	return preset;
}

1129 1130
static void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
{
1131
	int div = 0; /* Initialized for compiler warning */
1132
	int real_div = div, clk_mul = 1;
1133
	u16 clk = 0;
1134
	unsigned long timeout;
1135

1136
	if (clock && clock == host->clock)
1137 1138
		return;

1139 1140
	host->mmc->actual_clock = 0;

1141 1142 1143 1144 1145 1146
	if (host->ops->set_clock) {
		host->ops->set_clock(host, clock);
		if (host->quirks & SDHCI_QUIRK_NONSTANDARD_CLOCK)
			return;
	}

1147
	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
1148 1149 1150 1151

	if (clock == 0)
		goto out;

1152
	if (host->version >= SDHCI_SPEC_300) {
1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171
		if (sdhci_readw(host, SDHCI_HOST_CONTROL2) &
			SDHCI_CTRL_PRESET_VAL_ENABLE) {
			u16 pre_val;

			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			pre_val = sdhci_get_preset_value(host);
			div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
				>> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
			if (host->clk_mul &&
				(pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div + 1;
				clk_mul = host->clk_mul;
			} else {
				real_div = max_t(int, 1, div << 1);
			}
			goto clock_set;
		}

1172 1173 1174 1175 1176
		/*
		 * Check if the Host Controller supports Programmable Clock
		 * Mode.
		 */
		if (host->clk_mul) {
1177 1178 1179 1180 1181
			for (div = 1; div <= 1024; div++) {
				if ((host->max_clk * host->clk_mul / div)
					<= clock)
					break;
			}
1182
			/*
1183 1184
			 * Set Programmable Clock Mode in the Clock
			 * Control register.
1185
			 */
1186 1187 1188 1189
			clk = SDHCI_PROG_CLOCK_MODE;
			real_div = div;
			clk_mul = host->clk_mul;
			div--;
1190 1191 1192 1193 1194 1195 1196 1197 1198 1199
		} else {
			/* Version 3.00 divisors must be a multiple of 2. */
			if (host->max_clk <= clock)
				div = 1;
			else {
				for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
				     div += 2) {
					if ((host->max_clk / div) <= clock)
						break;
				}
1200
			}
1201
			real_div = div;
1202
			div >>= 1;
1203 1204 1205
		}
	} else {
		/* Version 2.00 divisors must be a power of 2. */
1206
		for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
1207 1208 1209
			if ((host->max_clk / div) <= clock)
				break;
		}
1210
		real_div = div;
1211
		div >>= 1;
1212 1213
	}

1214
clock_set:
1215 1216 1217
	if (real_div)
		host->mmc->actual_clock = (host->max_clk * clk_mul) / real_div;

1218
	clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
1219 1220
	clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
		<< SDHCI_DIVIDER_HI_SHIFT;
1221
	clk |= SDHCI_CLOCK_INT_EN;
1222
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1223

1224 1225
	/* Wait max 20 ms */
	timeout = 20;
1226
	while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
1227 1228
		& SDHCI_CLOCK_INT_STABLE)) {
		if (timeout == 0) {
1229
			pr_err("%s: Internal clock never "
P
Pierre Ossman 已提交
1230
				"stabilised.\n", mmc_hostname(host->mmc));
1231 1232 1233
			sdhci_dumpregs(host);
			return;
		}
1234 1235 1236
		timeout--;
		mdelay(1);
	}
1237 1238

	clk |= SDHCI_CLOCK_CARD_EN;
1239
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1240 1241 1242 1243 1244

out:
	host->clock = clock;
}

1245 1246 1247 1248 1249 1250 1251 1252 1253
static inline void sdhci_update_clock(struct sdhci_host *host)
{
	unsigned int clock;

	clock = host->clock;
	host->clock = 0;
	sdhci_set_clock(host, clock);
}

A
Adrian Hunter 已提交
1254
static int sdhci_set_power(struct sdhci_host *host, unsigned short power)
1255
{
1256
	u8 pwr = 0;
1257

1258
	if (power != (unsigned short)-1) {
1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276
		switch (1 << power) {
		case MMC_VDD_165_195:
			pwr = SDHCI_POWER_180;
			break;
		case MMC_VDD_29_30:
		case MMC_VDD_30_31:
			pwr = SDHCI_POWER_300;
			break;
		case MMC_VDD_32_33:
		case MMC_VDD_33_34:
			pwr = SDHCI_POWER_330;
			break;
		default:
			BUG();
		}
	}

	if (host->pwr == pwr)
A
Adrian Hunter 已提交
1277
		return -1;
1278

1279 1280 1281
	host->pwr = pwr;

	if (pwr == 0) {
1282
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1283 1284
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
A
Adrian Hunter 已提交
1285
		return 0;
1286 1287 1288 1289 1290 1291
	}

	/*
	 * Spec says that we should clear the power reg before setting
	 * a new value. Some controllers don't seem to like this though.
	 */
1292
	if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
1293
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1294

1295
	/*
1296
	 * At least the Marvell CaFe chip gets confused if we set the voltage
1297 1298
	 * and set turn on power at the same time, so set the voltage first.
	 */
1299
	if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
1300
		sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1301

1302
	pwr |= SDHCI_POWER_ON;
1303

1304
	sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1305

1306 1307 1308
	if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
		sdhci_runtime_pm_bus_on(host);

1309 1310 1311 1312
	/*
	 * Some controllers need an extra 10ms delay of 10ms before they
	 * can apply clock after applying power
	 */
1313
	if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
1314
		mdelay(10);
A
Adrian Hunter 已提交
1315 1316

	return power;
1317 1318
}

1319 1320 1321 1322 1323 1324 1325 1326 1327
/*****************************************************************************\
 *                                                                           *
 * MMC callbacks                                                             *
 *                                                                           *
\*****************************************************************************/

static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct sdhci_host *host;
1328
	int present;
1329
	unsigned long flags;
1330
	u32 tuning_opcode;
1331 1332 1333

	host = mmc_priv(mmc);

1334 1335
	sdhci_runtime_pm_get(host);

1336 1337 1338 1339
	spin_lock_irqsave(&host->lock, flags);

	WARN_ON(host->mrq != NULL);

1340
#ifndef SDHCI_USE_LEDS_CLASS
1341
	sdhci_activate_led(host);
1342
#endif
1343 1344 1345 1346 1347 1348

	/*
	 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
	 * requests if Auto-CMD12 is enabled.
	 */
	if (!mrq->sbc && (host->flags & SDHCI_AUTO_CMD12)) {
1349 1350 1351 1352 1353
		if (mrq->stop) {
			mrq->data->stop = NULL;
			mrq->stop = NULL;
		}
	}
1354 1355 1356

	host->mrq = mrq;

1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371
	/*
	 * Firstly check card presence from cd-gpio.  The return could
	 * be one of the following possibilities:
	 *     negative: cd-gpio is not available
	 *     zero: cd-gpio is used, and card is removed
	 *     one: cd-gpio is used, and card is present
	 */
	present = mmc_gpio_get_cd(host->mmc);
	if (present < 0) {
		/* If polling, assume that the card is always present. */
		if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
			present = 1;
		else
			present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
					SDHCI_CARD_PRESENT;
1372 1373
	}

1374
	if (!present || host->flags & SDHCI_DEVICE_DEAD) {
P
Pierre Ossman 已提交
1375
		host->mrq->cmd->error = -ENOMEDIUM;
1376
		tasklet_schedule(&host->finish_tasklet);
1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387
	} else {
		u32 present_state;

		present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
		/*
		 * Check if the re-tuning timer has already expired and there
		 * is no on-going data transfer. If so, we need to execute
		 * tuning procedure before sending command.
		 */
		if ((host->flags & SDHCI_NEEDS_RETUNING) &&
		    !(present_state & (SDHCI_DOING_WRITE | SDHCI_DOING_READ))) {
1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400
			if (mmc->card) {
				/* eMMC uses cmd21 but sd and sdio use cmd19 */
				tuning_opcode =
					mmc->card->type == MMC_TYPE_MMC ?
					MMC_SEND_TUNING_BLOCK_HS200 :
					MMC_SEND_TUNING_BLOCK;
				spin_unlock_irqrestore(&host->lock, flags);
				sdhci_execute_tuning(mmc, tuning_opcode);
				spin_lock_irqsave(&host->lock, flags);

				/* Restore original mmc_request structure */
				host->mrq = mrq;
			}
1401 1402
		}

1403
		if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
1404 1405 1406
			sdhci_send_command(host, mrq->sbc);
		else
			sdhci_send_command(host, mrq->cmd);
1407
	}
1408

1409
	mmiowb();
1410 1411 1412
	spin_unlock_irqrestore(&host->lock, flags);
}

1413
static void sdhci_do_set_ios(struct sdhci_host *host, struct mmc_ios *ios)
1414 1415
{
	unsigned long flags;
A
Adrian Hunter 已提交
1416
	int vdd_bit = -1;
1417 1418 1419 1420
	u8 ctrl;

	spin_lock_irqsave(&host->lock, flags);

A
Adrian Hunter 已提交
1421 1422 1423 1424 1425 1426
	if (host->flags & SDHCI_DEVICE_DEAD) {
		spin_unlock_irqrestore(&host->lock, flags);
		if (host->vmmc && ios->power_mode == MMC_POWER_OFF)
			mmc_regulator_set_ocr(host->mmc, host->vmmc, 0);
		return;
	}
P
Pierre Ossman 已提交
1427

1428 1429 1430 1431 1432
	/*
	 * Reset the chip on each power off.
	 * Should clear out any weird states.
	 */
	if (ios->power_mode == MMC_POWER_OFF) {
1433
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
1434
		sdhci_reinit(host);
1435 1436
	}

1437 1438 1439 1440
	if (host->version >= SDHCI_SPEC_300 &&
		(ios->power_mode == MMC_POWER_UP))
		sdhci_enable_preset_value(host, false);

1441 1442 1443
	sdhci_set_clock(host, ios->clock);

	if (ios->power_mode == MMC_POWER_OFF)
A
Adrian Hunter 已提交
1444
		vdd_bit = sdhci_set_power(host, -1);
1445
	else
A
Adrian Hunter 已提交
1446 1447 1448 1449 1450 1451 1452
		vdd_bit = sdhci_set_power(host, ios->vdd);

	if (host->vmmc && vdd_bit != -1) {
		spin_unlock_irqrestore(&host->lock, flags);
		mmc_regulator_set_ocr(host->mmc, host->vmmc, vdd_bit);
		spin_lock_irqsave(&host->lock, flags);
	}
1453

1454 1455 1456
	if (host->ops->platform_send_init_74_clocks)
		host->ops->platform_send_init_74_clocks(host, ios->power_mode);

1457 1458 1459
	/*
	 * If your platform has 8-bit width support but is not a v3 controller,
	 * or if it requires special setup code, you should implement that in
1460
	 * platform_bus_width().
1461
	 */
1462 1463 1464
	if (host->ops->platform_bus_width) {
		host->ops->platform_bus_width(host, ios->bus_width);
	} else {
1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479
		ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
		if (ios->bus_width == MMC_BUS_WIDTH_8) {
			ctrl &= ~SDHCI_CTRL_4BITBUS;
			if (host->version >= SDHCI_SPEC_300)
				ctrl |= SDHCI_CTRL_8BITBUS;
		} else {
			if (host->version >= SDHCI_SPEC_300)
				ctrl &= ~SDHCI_CTRL_8BITBUS;
			if (ios->bus_width == MMC_BUS_WIDTH_4)
				ctrl |= SDHCI_CTRL_4BITBUS;
			else
				ctrl &= ~SDHCI_CTRL_4BITBUS;
		}
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
	}
1480

1481
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1482

1483 1484 1485
	if ((ios->timing == MMC_TIMING_SD_HS ||
	     ios->timing == MMC_TIMING_MMC_HS)
	    && !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
1486 1487 1488 1489
		ctrl |= SDHCI_CTRL_HISPD;
	else
		ctrl &= ~SDHCI_CTRL_HISPD;

1490
	if (host->version >= SDHCI_SPEC_300) {
1491 1492 1493
		u16 clk, ctrl_2;

		/* In case of UHS-I modes, set High Speed Enable */
1494 1495
		if ((ios->timing == MMC_TIMING_MMC_HS200) ||
		    (ios->timing == MMC_TIMING_UHS_SDR50) ||
1496 1497
		    (ios->timing == MMC_TIMING_UHS_SDR104) ||
		    (ios->timing == MMC_TIMING_UHS_DDR50) ||
1498
		    (ios->timing == MMC_TIMING_UHS_SDR25))
1499
			ctrl |= SDHCI_CTRL_HISPD;
1500 1501 1502

		ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl_2 & SDHCI_CTRL_PRESET_VAL_ENABLE)) {
1503
			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514
			/*
			 * We only need to set Driver Strength if the
			 * preset value enable is not set.
			 */
			ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
			if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;

			sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530
		} else {
			/*
			 * According to SDHC Spec v3.00, if the Preset Value
			 * Enable in the Host Control 2 register is set, we
			 * need to reset SD Clock Enable before changing High
			 * Speed Enable to avoid generating clock gliches.
			 */

			/* Reset SD Clock Enable */
			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			clk &= ~SDHCI_CLOCK_CARD_EN;
			sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

			/* Re-enable SD Clock */
1531
			sdhci_update_clock(host);
1532
		}
1533 1534 1535 1536 1537 1538 1539


		/* Reset SD Clock Enable */
		clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
		clk &= ~SDHCI_CLOCK_CARD_EN;
		sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

1540 1541 1542 1543 1544 1545
		if (host->ops->set_uhs_signaling)
			host->ops->set_uhs_signaling(host, ios->timing);
		else {
			ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
			/* Select Bus Speed Mode for host */
			ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
1546 1547 1548
			if ((ios->timing == MMC_TIMING_MMC_HS200) ||
			    (ios->timing == MMC_TIMING_UHS_SDR104))
				ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
1549
			else if (ios->timing == MMC_TIMING_UHS_SDR12)
1550 1551 1552 1553 1554 1555 1556 1557 1558
				ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
			else if (ios->timing == MMC_TIMING_UHS_SDR25)
				ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
			else if (ios->timing == MMC_TIMING_UHS_SDR50)
				ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
			else if (ios->timing == MMC_TIMING_UHS_DDR50)
				ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
			sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
		}
1559

1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573
		if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
				((ios->timing == MMC_TIMING_UHS_SDR12) ||
				 (ios->timing == MMC_TIMING_UHS_SDR25) ||
				 (ios->timing == MMC_TIMING_UHS_SDR50) ||
				 (ios->timing == MMC_TIMING_UHS_SDR104) ||
				 (ios->timing == MMC_TIMING_UHS_DDR50))) {
			u16 preset;

			sdhci_enable_preset_value(host, true);
			preset = sdhci_get_preset_value(host);
			ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
				>> SDHCI_PRESET_DRV_SHIFT;
		}

1574
		/* Re-enable SD Clock */
1575
		sdhci_update_clock(host);
1576 1577
	} else
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1578

1579 1580 1581 1582 1583
	/*
	 * Some (ENE) controllers go apeshit on some ios operation,
	 * signalling timeout and CRC errors even on CMD0. Resetting
	 * it on each ios seems to solve the problem.
	 */
1584
	if(host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
1585 1586
		sdhci_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);

1587
	mmiowb();
1588 1589 1590
	spin_unlock_irqrestore(&host->lock, flags);
}

1591 1592 1593 1594 1595 1596 1597 1598 1599
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);

	sdhci_runtime_pm_get(host);
	sdhci_do_set_ios(host, ios);
	sdhci_runtime_pm_put(host);
}

1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630
static int sdhci_do_get_cd(struct sdhci_host *host)
{
	int gpio_cd = mmc_gpio_get_cd(host->mmc);

	if (host->flags & SDHCI_DEVICE_DEAD)
		return 0;

	/* If polling/nonremovable, assume that the card is always present. */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
	    (host->mmc->caps & MMC_CAP_NONREMOVABLE))
		return 1;

	/* Try slot gpio detect */
	if (!IS_ERR_VALUE(gpio_cd))
		return !!gpio_cd;

	/* Host native card detect */
	return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
}

static int sdhci_get_cd(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	int ret;

	sdhci_runtime_pm_get(host);
	ret = sdhci_do_get_cd(host);
	sdhci_runtime_pm_put(host);
	return ret;
}

1631
static int sdhci_check_ro(struct sdhci_host *host)
1632 1633
{
	unsigned long flags;
1634
	int is_readonly;
1635 1636 1637

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1638
	if (host->flags & SDHCI_DEVICE_DEAD)
1639 1640 1641
		is_readonly = 0;
	else if (host->ops->get_ro)
		is_readonly = host->ops->get_ro(host);
P
Pierre Ossman 已提交
1642
	else
1643 1644
		is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
				& SDHCI_WRITE_PROTECT);
1645 1646 1647

	spin_unlock_irqrestore(&host->lock, flags);

1648 1649 1650
	/* This quirk needs to be replaced by a callback-function later */
	return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
		!is_readonly : is_readonly;
1651 1652
}

1653 1654
#define SAMPLE_COUNT	5

1655
static int sdhci_do_get_ro(struct sdhci_host *host)
1656 1657 1658 1659
{
	int i, ro_count;

	if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
1660
		return sdhci_check_ro(host);
1661 1662 1663

	ro_count = 0;
	for (i = 0; i < SAMPLE_COUNT; i++) {
1664
		if (sdhci_check_ro(host)) {
1665 1666 1667 1668 1669 1670 1671 1672
			if (++ro_count > SAMPLE_COUNT / 2)
				return 1;
		}
		msleep(30);
	}
	return 0;
}

1673 1674 1675 1676 1677 1678 1679 1680
static void sdhci_hw_reset(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);

	if (host->ops && host->ops->hw_reset)
		host->ops->hw_reset(host);
}

1681
static int sdhci_get_ro(struct mmc_host *mmc)
P
Pierre Ossman 已提交
1682
{
1683 1684
	struct sdhci_host *host = mmc_priv(mmc);
	int ret;
P
Pierre Ossman 已提交
1685

1686 1687 1688 1689 1690
	sdhci_runtime_pm_get(host);
	ret = sdhci_do_get_ro(host);
	sdhci_runtime_pm_put(host);
	return ret;
}
P
Pierre Ossman 已提交
1691

1692 1693
static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
{
P
Pierre Ossman 已提交
1694 1695 1696
	if (host->flags & SDHCI_DEVICE_DEAD)
		goto out;

1697 1698 1699 1700 1701 1702 1703 1704 1705
	if (enable)
		host->flags |= SDHCI_SDIO_IRQ_ENABLED;
	else
		host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;

	/* SDIO IRQ will be enabled as appropriate in runtime resume */
	if (host->runtime_suspended)
		goto out;

P
Pierre Ossman 已提交
1706
	if (enable)
1707 1708 1709
		sdhci_unmask_irqs(host, SDHCI_INT_CARD_INT);
	else
		sdhci_mask_irqs(host, SDHCI_INT_CARD_INT);
P
Pierre Ossman 已提交
1710
out:
P
Pierre Ossman 已提交
1711
	mmiowb();
1712 1713 1714 1715 1716 1717
}

static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
P
Pierre Ossman 已提交
1718

1719 1720
	spin_lock_irqsave(&host->lock, flags);
	sdhci_enable_sdio_irq_nolock(host, enable);
P
Pierre Ossman 已提交
1721 1722 1723
	spin_unlock_irqrestore(&host->lock, flags);
}

1724
static int sdhci_do_start_signal_voltage_switch(struct sdhci_host *host,
1725
						struct mmc_ios *ios)
1726
{
1727
	u16 ctrl;
1728
	int ret;
1729

1730 1731 1732 1733 1734 1735
	/*
	 * Signal Voltage Switching is only applicable for Host Controllers
	 * v3.00 and above.
	 */
	if (host->version < SDHCI_SPEC_300)
		return 0;
1736

1737 1738
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

1739
	switch (ios->signal_voltage) {
1740 1741 1742 1743
	case MMC_SIGNAL_VOLTAGE_330:
		/* Set 1.8V Signal Enable in the Host Control2 register to 0 */
		ctrl &= ~SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1744

1745 1746 1747 1748 1749 1750 1751 1752 1753 1754
		if (host->vqmmc) {
			ret = regulator_set_voltage(host->vqmmc, 2700000, 3600000);
			if (ret) {
				pr_warning("%s: Switching to 3.3V signalling voltage "
						" failed\n", mmc_hostname(host->mmc));
				return -EIO;
			}
		}
		/* Wait for 5ms */
		usleep_range(5000, 5500);
1755

1756 1757 1758 1759
		/* 3.3V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_VDD_180))
			return 0;
1760

1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774
		pr_warning("%s: 3.3V regulator output did not became stable\n",
				mmc_hostname(host->mmc));

		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_180:
		if (host->vqmmc) {
			ret = regulator_set_voltage(host->vqmmc,
					1700000, 1950000);
			if (ret) {
				pr_warning("%s: Switching to 1.8V signalling voltage "
						" failed\n", mmc_hostname(host->mmc));
				return -EIO;
			}
		}
1775 1776 1777 1778 1779

		/*
		 * Enable 1.8V Signal Enable in the Host Control2
		 * register
		 */
1780 1781
		ctrl |= SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1782

1783 1784
		/* Wait for 5ms */
		usleep_range(5000, 5500);
1785

1786 1787 1788 1789
		/* 1.8V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (ctrl & SDHCI_CTRL_VDD_180)
			return 0;
1790

1791 1792
		pr_warning("%s: 1.8V regulator output did not became stable\n",
				mmc_hostname(host->mmc));
1793

1794 1795 1796 1797 1798 1799 1800 1801
		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_120:
		if (host->vqmmc) {
			ret = regulator_set_voltage(host->vqmmc, 1100000, 1300000);
			if (ret) {
				pr_warning("%s: Switching to 1.2V signalling voltage "
						" failed\n", mmc_hostname(host->mmc));
				return -EIO;
1802 1803
			}
		}
1804
		return 0;
1805
	default:
1806 1807
		/* No signal voltage switch required */
		return 0;
1808
	}
1809 1810
}

1811
static int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
1812
	struct mmc_ios *ios)
1813 1814 1815 1816 1817 1818 1819
{
	struct sdhci_host *host = mmc_priv(mmc);
	int err;

	if (host->version < SDHCI_SPEC_300)
		return 0;
	sdhci_runtime_pm_get(host);
1820
	err = sdhci_do_start_signal_voltage_switch(host, ios);
1821 1822 1823 1824
	sdhci_runtime_pm_put(host);
	return err;
}

1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837
static int sdhci_card_busy(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	u32 present_state;

	sdhci_runtime_pm_get(host);
	/* Check whether DAT[3:0] is 0000 */
	present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
	sdhci_runtime_pm_put(host);

	return !(present_state & SDHCI_DATA_LVL_MASK);
}

1838
static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
1839 1840 1841 1842 1843 1844 1845
{
	struct sdhci_host *host;
	u16 ctrl;
	u32 ier;
	int tuning_loop_counter = MAX_TUNING_LOOP;
	unsigned long timeout;
	int err = 0;
1846
	bool requires_tuning_nonuhs = false;
1847 1848 1849

	host = mmc_priv(mmc);

1850
	sdhci_runtime_pm_get(host);
1851 1852 1853 1854 1855 1856
	disable_irq(host->irq);
	spin_lock(&host->lock);

	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

	/*
1857 1858
	 * The Host Controller needs tuning only in case of SDR104 mode
	 * and for SDR50 mode when Use Tuning for SDR50 is set in the
1859
	 * Capabilities register.
1860 1861
	 * If the Host Controller supports the HS200 mode then the
	 * tuning function has to be executed.
1862
	 */
1863 1864
	if (((ctrl & SDHCI_CTRL_UHS_MASK) == SDHCI_CTRL_UHS_SDR50) &&
	    (host->flags & SDHCI_SDR50_NEEDS_TUNING ||
1865
	     host->flags & SDHCI_SDR104_NEEDS_TUNING))
1866 1867
		requires_tuning_nonuhs = true;

1868
	if (((ctrl & SDHCI_CTRL_UHS_MASK) == SDHCI_CTRL_UHS_SDR104) ||
1869
	    requires_tuning_nonuhs)
1870 1871 1872 1873
		ctrl |= SDHCI_CTRL_EXEC_TUNING;
	else {
		spin_unlock(&host->lock);
		enable_irq(host->irq);
1874
		sdhci_runtime_pm_put(host);
1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899
		return 0;
	}

	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

	/*
	 * As per the Host Controller spec v3.00, tuning command
	 * generates Buffer Read Ready interrupt, so enable that.
	 *
	 * Note: The spec clearly says that when tuning sequence
	 * is being performed, the controller does not generate
	 * interrupts other than Buffer Read Ready interrupt. But
	 * to make sure we don't hit a controller bug, we _only_
	 * enable Buffer Read Ready interrupt here.
	 */
	ier = sdhci_readl(host, SDHCI_INT_ENABLE);
	sdhci_clear_set_irqs(host, ier, SDHCI_INT_DATA_AVAIL);

	/*
	 * Issue CMD19 repeatedly till Execute Tuning is set to 0 or the number
	 * of loops reaches 40 times or a timeout of 150ms occurs.
	 */
	timeout = 150;
	do {
		struct mmc_command cmd = {0};
1900
		struct mmc_request mrq = {NULL};
1901 1902 1903 1904

		if (!tuning_loop_counter && !timeout)
			break;

1905
		cmd.opcode = opcode;
1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919
		cmd.arg = 0;
		cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
		cmd.retries = 0;
		cmd.data = NULL;
		cmd.error = 0;

		mrq.cmd = &cmd;
		host->mrq = &mrq;

		/*
		 * In response to CMD19, the card sends 64 bytes of tuning
		 * block to the Host Controller. So we set the block size
		 * to 64 here.
		 */
1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930
		if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200) {
			if (mmc->ios.bus_width == MMC_BUS_WIDTH_8)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 128),
					     SDHCI_BLOCK_SIZE);
			else if (mmc->ios.bus_width == MMC_BUS_WIDTH_4)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
					     SDHCI_BLOCK_SIZE);
		} else {
			sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
				     SDHCI_BLOCK_SIZE);
		}
1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955

		/*
		 * The tuning block is sent by the card to the host controller.
		 * So we set the TRNS_READ bit in the Transfer Mode register.
		 * This also takes care of setting DMA Enable and Multi Block
		 * Select in the same register to 0.
		 */
		sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);

		sdhci_send_command(host, &cmd);

		host->cmd = NULL;
		host->mrq = NULL;

		spin_unlock(&host->lock);
		enable_irq(host->irq);

		/* Wait for Buffer Read Ready interrupt */
		wait_event_interruptible_timeout(host->buf_ready_int,
					(host->tuning_done == 1),
					msecs_to_jiffies(50));
		disable_irq(host->irq);
		spin_lock(&host->lock);

		if (!host->tuning_done) {
1956
			pr_info(DRIVER_NAME ": Timeout waiting for "
1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985
				"Buffer Read Ready interrupt during tuning "
				"procedure, falling back to fixed sampling "
				"clock\n");
			ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
			ctrl &= ~SDHCI_CTRL_TUNED_CLK;
			ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
			sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

			err = -EIO;
			goto out;
		}

		host->tuning_done = 0;

		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		tuning_loop_counter--;
		timeout--;
		mdelay(1);
	} while (ctrl & SDHCI_CTRL_EXEC_TUNING);

	/*
	 * The Host Driver has exhausted the maximum number of loops allowed,
	 * so use fixed sampling frequency.
	 */
	if (!tuning_loop_counter || !timeout) {
		ctrl &= ~SDHCI_CTRL_TUNED_CLK;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
	} else {
		if (!(ctrl & SDHCI_CTRL_TUNED_CLK)) {
1986
			pr_info(DRIVER_NAME ": Tuning procedure"
1987 1988 1989 1990 1991 1992 1993
				" failed, falling back to fixed sampling"
				" clock\n");
			err = -EIO;
		}
	}

out:
1994 1995 1996 1997 1998 1999 2000 2001
	/*
	 * If this is the very first time we are here, we start the retuning
	 * timer. Since only during the first time, SDHCI_NEEDS_RETUNING
	 * flag won't be set, we check this condition before actually starting
	 * the timer.
	 */
	if (!(host->flags & SDHCI_NEEDS_RETUNING) && host->tuning_count &&
	    (host->tuning_mode == SDHCI_TUNING_MODE_1)) {
2002
		host->flags |= SDHCI_USING_RETUNING_TIMER;
2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019
		mod_timer(&host->tuning_timer, jiffies +
			host->tuning_count * HZ);
		/* Tuning mode 1 limits the maximum data length to 4MB */
		mmc->max_blk_count = (4 * 1024 * 1024) / mmc->max_blk_size;
	} else {
		host->flags &= ~SDHCI_NEEDS_RETUNING;
		/* Reload the new initial value for timer */
		if (host->tuning_mode == SDHCI_TUNING_MODE_1)
			mod_timer(&host->tuning_timer, jiffies +
				host->tuning_count * HZ);
	}

	/*
	 * In case tuning fails, host controllers which support re-tuning can
	 * try tuning again at a later time, when the re-tuning timer expires.
	 * So for these controllers, we return 0. Since there might be other
	 * controllers who do not have this capability, we return error for
2020 2021
	 * them. SDHCI_USING_RETUNING_TIMER means the host is currently using
	 * a retuning timer to do the retuning for the card.
2022
	 */
2023
	if (err && (host->flags & SDHCI_USING_RETUNING_TIMER))
2024 2025
		err = 0;

2026 2027 2028
	sdhci_clear_set_irqs(host, SDHCI_INT_DATA_AVAIL, ier);
	spin_unlock(&host->lock);
	enable_irq(host->irq);
2029
	sdhci_runtime_pm_put(host);
2030 2031 2032 2033

	return err;
}

2034 2035

static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051
{
	u16 ctrl;

	/* Host Controller v3.00 defines preset value registers */
	if (host->version < SDHCI_SPEC_300)
		return;

	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

	/*
	 * We only enable or disable Preset Value if they are not already
	 * enabled or disabled respectively. Otherwise, we bail out.
	 */
	if (enable && !(ctrl & SDHCI_CTRL_PRESET_VAL_ENABLE)) {
		ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2052
		host->flags |= SDHCI_PV_ENABLED;
2053 2054 2055
	} else if (!enable && (ctrl & SDHCI_CTRL_PRESET_VAL_ENABLE)) {
		ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2056
		host->flags &= ~SDHCI_PV_ENABLED;
2057
	}
2058 2059
}

2060
static void sdhci_card_event(struct mmc_host *mmc)
2061
{
2062
	struct sdhci_host *host = mmc_priv(mmc);
2063 2064
	unsigned long flags;

2065 2066 2067 2068
	/* First check if client has provided their own card event */
	if (host->ops->card_event)
		host->ops->card_event(host);

2069 2070
	spin_lock_irqsave(&host->lock, flags);

2071
	/* Check host->mrq first in case we are runtime suspended */
2072
	if (host->mrq && !sdhci_do_get_cd(host)) {
2073
		pr_err("%s: Card removed during transfer!\n",
2074
			mmc_hostname(host->mmc));
2075
		pr_err("%s: Resetting controller.\n",
2076
			mmc_hostname(host->mmc));
2077

2078 2079
		sdhci_reset(host, SDHCI_RESET_CMD);
		sdhci_reset(host, SDHCI_RESET_DATA);
2080

2081 2082
		host->mrq->cmd->error = -ENOMEDIUM;
		tasklet_schedule(&host->finish_tasklet);
2083 2084 2085
	}

	spin_unlock_irqrestore(&host->lock, flags);
2086 2087 2088 2089 2090
}

static const struct mmc_host_ops sdhci_ops = {
	.request	= sdhci_request,
	.set_ios	= sdhci_set_ios,
2091
	.get_cd		= sdhci_get_cd,
2092 2093 2094 2095 2096 2097
	.get_ro		= sdhci_get_ro,
	.hw_reset	= sdhci_hw_reset,
	.enable_sdio_irq = sdhci_enable_sdio_irq,
	.start_signal_voltage_switch	= sdhci_start_signal_voltage_switch,
	.execute_tuning			= sdhci_execute_tuning,
	.card_event			= sdhci_card_event,
2098
	.card_busy	= sdhci_card_busy,
2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111
};

/*****************************************************************************\
 *                                                                           *
 * Tasklets                                                                  *
 *                                                                           *
\*****************************************************************************/

static void sdhci_tasklet_card(unsigned long param)
{
	struct sdhci_host *host = (struct sdhci_host*)param;

	sdhci_card_event(host->mmc);
2112

P
Pierre Ossman 已提交
2113
	mmc_detect_change(host->mmc, msecs_to_jiffies(200));
2114 2115 2116 2117 2118 2119 2120 2121 2122 2123
}

static void sdhci_tasklet_finish(unsigned long param)
{
	struct sdhci_host *host;
	unsigned long flags;
	struct mmc_request *mrq;

	host = (struct sdhci_host*)param;

2124 2125
	spin_lock_irqsave(&host->lock, flags);

2126 2127 2128 2129
        /*
         * If this tasklet gets rescheduled while running, it will
         * be run again afterwards but without any active request.
         */
2130 2131
	if (!host->mrq) {
		spin_unlock_irqrestore(&host->lock, flags);
2132
		return;
2133
	}
2134 2135 2136 2137 2138 2139 2140 2141 2142

	del_timer(&host->timer);

	mrq = host->mrq;

	/*
	 * The controller needs a reset of internal state machines
	 * upon error conditions.
	 */
P
Pierre Ossman 已提交
2143
	if (!(host->flags & SDHCI_DEVICE_DEAD) &&
2144
	    ((mrq->cmd && mrq->cmd->error) ||
P
Pierre Ossman 已提交
2145 2146 2147
		 (mrq->data && (mrq->data->error ||
		  (mrq->data->stop && mrq->data->stop->error))) ||
		   (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST))) {
2148 2149

		/* Some controllers need this kick or reset won't work here */
2150
		if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
2151
			/* This is to force an update */
2152
			sdhci_update_clock(host);
2153 2154 2155

		/* Spec says we should do both at the same time, but Ricoh
		   controllers do not like that. */
2156 2157 2158 2159 2160 2161 2162 2163
		sdhci_reset(host, SDHCI_RESET_CMD);
		sdhci_reset(host, SDHCI_RESET_DATA);
	}

	host->mrq = NULL;
	host->cmd = NULL;
	host->data = NULL;

2164
#ifndef SDHCI_USE_LEDS_CLASS
2165
	sdhci_deactivate_led(host);
2166
#endif
2167

2168
	mmiowb();
2169 2170 2171
	spin_unlock_irqrestore(&host->lock, flags);

	mmc_request_done(host->mmc, mrq);
2172
	sdhci_runtime_pm_put(host);
2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184
}

static void sdhci_timeout_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host*)data;

	spin_lock_irqsave(&host->lock, flags);

	if (host->mrq) {
2185
		pr_err("%s: Timeout waiting for hardware "
P
Pierre Ossman 已提交
2186
			"interrupt.\n", mmc_hostname(host->mmc));
2187 2188 2189
		sdhci_dumpregs(host);

		if (host->data) {
P
Pierre Ossman 已提交
2190
			host->data->error = -ETIMEDOUT;
2191 2192 2193
			sdhci_finish_data(host);
		} else {
			if (host->cmd)
P
Pierre Ossman 已提交
2194
				host->cmd->error = -ETIMEDOUT;
2195
			else
P
Pierre Ossman 已提交
2196
				host->mrq->cmd->error = -ETIMEDOUT;
2197 2198 2199 2200 2201

			tasklet_schedule(&host->finish_tasklet);
		}
	}

2202
	mmiowb();
2203 2204 2205
	spin_unlock_irqrestore(&host->lock, flags);
}

2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219
static void sdhci_tuning_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host *)data;

	spin_lock_irqsave(&host->lock, flags);

	host->flags |= SDHCI_NEEDS_RETUNING;

	spin_unlock_irqrestore(&host->lock, flags);
}

2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230
/*****************************************************************************\
 *                                                                           *
 * Interrupt handling                                                        *
 *                                                                           *
\*****************************************************************************/

static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
{
	BUG_ON(intmask == 0);

	if (!host->cmd) {
2231
		pr_err("%s: Got command interrupt 0x%08x even "
2232 2233
			"though no command operation was in progress.\n",
			mmc_hostname(host->mmc), (unsigned)intmask);
2234 2235 2236 2237
		sdhci_dumpregs(host);
		return;
	}

2238
	if (intmask & SDHCI_INT_TIMEOUT)
P
Pierre Ossman 已提交
2239 2240 2241 2242
		host->cmd->error = -ETIMEDOUT;
	else if (intmask & (SDHCI_INT_CRC | SDHCI_INT_END_BIT |
			SDHCI_INT_INDEX))
		host->cmd->error = -EILSEQ;
2243

2244
	if (host->cmd->error) {
2245
		tasklet_schedule(&host->finish_tasklet);
2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263
		return;
	}

	/*
	 * The host can send and interrupt when the busy state has
	 * ended, allowing us to wait without wasting CPU cycles.
	 * Unfortunately this is overloaded on the "data complete"
	 * interrupt, so we need to take some care when handling
	 * it.
	 *
	 * Note: The 1.0 specification is a bit ambiguous about this
	 *       feature so there might be some problems with older
	 *       controllers.
	 */
	if (host->cmd->flags & MMC_RSP_BUSY) {
		if (host->cmd->data)
			DBG("Cannot wait for busy signal when also "
				"doing a data transfer");
2264
		else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ))
2265
			return;
2266 2267 2268

		/* The controller does not support the end-of-busy IRQ,
		 * fall through and take the SDHCI_INT_RESPONSE */
2269 2270 2271
	}

	if (intmask & SDHCI_INT_RESPONSE)
2272
		sdhci_finish_command(host);
2273 2274
}

2275
#ifdef CONFIG_MMC_DEBUG
2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303
static void sdhci_show_adma_error(struct sdhci_host *host)
{
	const char *name = mmc_hostname(host->mmc);
	u8 *desc = host->adma_desc;
	__le32 *dma;
	__le16 *len;
	u8 attr;

	sdhci_dumpregs(host);

	while (true) {
		dma = (__le32 *)(desc + 4);
		len = (__le16 *)(desc + 2);
		attr = *desc;

		DBG("%s: %p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
		    name, desc, le32_to_cpu(*dma), le16_to_cpu(*len), attr);

		desc += 8;

		if (attr & 2)
			break;
	}
}
#else
static void sdhci_show_adma_error(struct sdhci_host *host) { }
#endif

2304 2305
static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
{
2306
	u32 command;
2307 2308
	BUG_ON(intmask == 0);

2309 2310
	/* CMD19 generates _only_ Buffer Read Ready interrupt */
	if (intmask & SDHCI_INT_DATA_AVAIL) {
2311 2312 2313
		command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
		if (command == MMC_SEND_TUNING_BLOCK ||
		    command == MMC_SEND_TUNING_BLOCK_HS200) {
2314 2315 2316 2317 2318 2319
			host->tuning_done = 1;
			wake_up(&host->buf_ready_int);
			return;
		}
	}

2320 2321
	if (!host->data) {
		/*
2322 2323 2324
		 * The "data complete" interrupt is also used to
		 * indicate that a busy state has ended. See comment
		 * above in sdhci_cmd_irq().
2325
		 */
2326 2327 2328 2329 2330 2331
		if (host->cmd && (host->cmd->flags & MMC_RSP_BUSY)) {
			if (intmask & SDHCI_INT_DATA_END) {
				sdhci_finish_command(host);
				return;
			}
		}
2332

2333
		pr_err("%s: Got data interrupt 0x%08x even "
2334 2335
			"though no data operation was in progress.\n",
			mmc_hostname(host->mmc), (unsigned)intmask);
2336 2337 2338 2339 2340 2341
		sdhci_dumpregs(host);

		return;
	}

	if (intmask & SDHCI_INT_DATA_TIMEOUT)
P
Pierre Ossman 已提交
2342
		host->data->error = -ETIMEDOUT;
2343 2344 2345 2346 2347
	else if (intmask & SDHCI_INT_DATA_END_BIT)
		host->data->error = -EILSEQ;
	else if ((intmask & SDHCI_INT_DATA_CRC) &&
		SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
			!= MMC_BUS_TEST_R)
P
Pierre Ossman 已提交
2348
		host->data->error = -EILSEQ;
2349
	else if (intmask & SDHCI_INT_ADMA_ERROR) {
2350
		pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
2351
		sdhci_show_adma_error(host);
2352
		host->data->error = -EIO;
2353 2354
		if (host->ops->adma_workaround)
			host->ops->adma_workaround(host, intmask);
2355
	}
2356

P
Pierre Ossman 已提交
2357
	if (host->data->error)
2358 2359
		sdhci_finish_data(host);
	else {
P
Pierre Ossman 已提交
2360
		if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
2361 2362
			sdhci_transfer_pio(host);

2363 2364 2365 2366
		/*
		 * We currently don't do anything fancy with DMA
		 * boundaries, but as we can't disable the feature
		 * we need to at least restart the transfer.
2367 2368 2369 2370
		 *
		 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
		 * should return a valid address to continue from, but as
		 * some controllers are faulty, don't trust them.
2371
		 */
2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388
		if (intmask & SDHCI_INT_DMA_END) {
			u32 dmastart, dmanow;
			dmastart = sg_dma_address(host->data->sg);
			dmanow = dmastart + host->data->bytes_xfered;
			/*
			 * Force update to the next DMA block boundary.
			 */
			dmanow = (dmanow &
				~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
				SDHCI_DEFAULT_BOUNDARY_SIZE;
			host->data->bytes_xfered = dmanow - dmastart;
			DBG("%s: DMA base 0x%08x, transferred 0x%06x bytes,"
				" next 0x%08x\n",
				mmc_hostname(host->mmc), dmastart,
				host->data->bytes_xfered, dmanow);
			sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
		}
2389

2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401
		if (intmask & SDHCI_INT_DATA_END) {
			if (host->cmd) {
				/*
				 * Data managed to finish before the
				 * command completed. Make sure we do
				 * things in the proper order.
				 */
				host->data_early = 1;
			} else {
				sdhci_finish_data(host);
			}
		}
2402 2403 2404
	}
}

2405
static irqreturn_t sdhci_irq(int irq, void *dev_id)
2406 2407
{
	irqreturn_t result;
2408
	struct sdhci_host *host = dev_id;
2409 2410
	u32 intmask, unexpected = 0;
	int cardint = 0, max_loops = 16;
2411 2412 2413

	spin_lock(&host->lock);

2414 2415
	if (host->runtime_suspended) {
		spin_unlock(&host->lock);
2416
		pr_warning("%s: got irq while runtime suspended\n",
2417 2418 2419 2420
		       mmc_hostname(host->mmc));
		return IRQ_HANDLED;
	}

2421
	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
2422

2423
	if (!intmask || intmask == 0xffffffff) {
2424 2425 2426 2427
		result = IRQ_NONE;
		goto out;
	}

2428
again:
2429 2430
	DBG("*** %s got interrupt: 0x%08x\n",
		mmc_hostname(host->mmc), intmask);
2431

2432
	if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450
		u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
			      SDHCI_CARD_PRESENT;

		/*
		 * There is a observation on i.mx esdhc.  INSERT bit will be
		 * immediately set again when it gets cleared, if a card is
		 * inserted.  We have to mask the irq to prevent interrupt
		 * storm which will freeze the system.  And the REMOVE gets
		 * the same situation.
		 *
		 * More testing are needed here to ensure it works for other
		 * platforms though.
		 */
		sdhci_mask_irqs(host, present ? SDHCI_INT_CARD_INSERT :
						SDHCI_INT_CARD_REMOVE);
		sdhci_unmask_irqs(host, present ? SDHCI_INT_CARD_REMOVE :
						  SDHCI_INT_CARD_INSERT);

2451
		sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
2452 2453
			     SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
		intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
2454
		tasklet_schedule(&host->card_tasklet);
2455
	}
2456

2457
	if (intmask & SDHCI_INT_CMD_MASK) {
2458 2459
		sdhci_writel(host, intmask & SDHCI_INT_CMD_MASK,
			SDHCI_INT_STATUS);
2460
		sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
2461 2462 2463
	}

	if (intmask & SDHCI_INT_DATA_MASK) {
2464 2465
		sdhci_writel(host, intmask & SDHCI_INT_DATA_MASK,
			SDHCI_INT_STATUS);
2466
		sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
2467 2468 2469 2470
	}

	intmask &= ~(SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK);

2471 2472
	intmask &= ~SDHCI_INT_ERROR;

2473
	if (intmask & SDHCI_INT_BUS_POWER) {
2474
		pr_err("%s: Card is consuming too much power!\n",
2475
			mmc_hostname(host->mmc));
2476
		sdhci_writel(host, SDHCI_INT_BUS_POWER, SDHCI_INT_STATUS);
2477 2478
	}

2479
	intmask &= ~SDHCI_INT_BUS_POWER;
2480

P
Pierre Ossman 已提交
2481 2482 2483 2484 2485
	if (intmask & SDHCI_INT_CARD_INT)
		cardint = 1;

	intmask &= ~SDHCI_INT_CARD_INT;

2486
	if (intmask) {
2487
		unexpected |= intmask;
2488
		sdhci_writel(host, intmask, SDHCI_INT_STATUS);
2489
	}
2490 2491 2492

	result = IRQ_HANDLED;

2493 2494 2495
	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
	if (intmask && --max_loops)
		goto again;
2496 2497 2498
out:
	spin_unlock(&host->lock);

2499 2500 2501 2502 2503
	if (unexpected) {
		pr_err("%s: Unexpected interrupt 0x%08x.\n",
			   mmc_hostname(host->mmc), unexpected);
		sdhci_dumpregs(host);
	}
P
Pierre Ossman 已提交
2504 2505 2506 2507 2508 2509
	/*
	 * We have to delay this as it calls back into the driver.
	 */
	if (cardint)
		mmc_signal_sdio_irq(host->mmc);

2510 2511 2512 2513 2514 2515 2516 2517 2518 2519
	return result;
}

/*****************************************************************************\
 *                                                                           *
 * Suspend/resume                                                            *
 *                                                                           *
\*****************************************************************************/

#ifdef CONFIG_PM
K
Kevin Liu 已提交
2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545
void sdhci_enable_irq_wakeups(struct sdhci_host *host)
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val |= mask ;
	/* Avoid fake wake up */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		val &= ~(SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE);
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);

void sdhci_disable_irq_wakeups(struct sdhci_host *host)
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val &= ~mask;
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_disable_irq_wakeups);
2546

2547
int sdhci_suspend_host(struct sdhci_host *host)
2548
{
2549
	int ret;
2550

2551 2552 2553
	if (host->ops->platform_suspend)
		host->ops->platform_suspend(host);

2554 2555
	sdhci_disable_card_detection(host);

2556
	/* Disable tuning since we are suspending */
2557
	if (host->flags & SDHCI_USING_RETUNING_TIMER) {
2558
		del_timer_sync(&host->tuning_timer);
2559 2560 2561
		host->flags &= ~SDHCI_NEEDS_RETUNING;
	}

2562
	ret = mmc_suspend_host(host->mmc);
2563
	if (ret) {
2564
		if (host->flags & SDHCI_USING_RETUNING_TIMER) {
2565 2566 2567 2568 2569 2570 2571
			host->flags |= SDHCI_NEEDS_RETUNING;
			mod_timer(&host->tuning_timer, jiffies +
					host->tuning_count * HZ);
		}

		sdhci_enable_card_detection(host);

2572
		return ret;
2573
	}
2574

K
Kevin Liu 已提交
2575 2576 2577 2578 2579 2580 2581
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
		sdhci_mask_irqs(host, SDHCI_INT_ALL_MASK);
		free_irq(host->irq, host);
	} else {
		sdhci_enable_irq_wakeups(host);
		enable_irq_wake(host->irq);
	}
M
Marek Szyprowski 已提交
2582
	return ret;
2583 2584
}

2585
EXPORT_SYMBOL_GPL(sdhci_suspend_host);
2586

2587 2588 2589
int sdhci_resume_host(struct sdhci_host *host)
{
	int ret;
2590

2591
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2592 2593 2594
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}
2595

K
Kevin Liu 已提交
2596 2597 2598 2599 2600 2601 2602 2603 2604
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
		ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
				  mmc_hostname(host->mmc), host);
		if (ret)
			return ret;
	} else {
		sdhci_disable_irq_wakeups(host);
		disable_irq_wake(host->irq);
	}
2605

2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616
	if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
	    (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
		/* Card keeps power but host controller does not */
		sdhci_init(host, 0);
		host->pwr = 0;
		host->clock = 0;
		sdhci_do_set_ios(host, &host->mmc->ios);
	} else {
		sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
		mmiowb();
	}
2617 2618

	ret = mmc_resume_host(host->mmc);
2619 2620
	sdhci_enable_card_detection(host);

2621 2622 2623
	if (host->ops->platform_resume)
		host->ops->platform_resume(host);

2624
	/* Set the re-tuning expiration flag */
2625
	if (host->flags & SDHCI_USING_RETUNING_TIMER)
2626 2627
		host->flags |= SDHCI_NEEDS_RETUNING;

2628
	return ret;
2629 2630
}

2631
EXPORT_SYMBOL_GPL(sdhci_resume_host);
2632 2633
#endif /* CONFIG_PM */

2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646
#ifdef CONFIG_PM_RUNTIME

static int sdhci_runtime_pm_get(struct sdhci_host *host)
{
	return pm_runtime_get_sync(host->mmc->parent);
}

static int sdhci_runtime_pm_put(struct sdhci_host *host)
{
	pm_runtime_mark_last_busy(host->mmc->parent);
	return pm_runtime_put_autosuspend(host->mmc->parent);
}

2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
{
	if (host->runtime_suspended || host->bus_on)
		return;
	host->bus_on = true;
	pm_runtime_get_noresume(host->mmc->parent);
}

static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
{
	if (host->runtime_suspended || !host->bus_on)
		return;
	host->bus_on = false;
	pm_runtime_put_noidle(host->mmc->parent);
}

2663 2664 2665 2666 2667 2668
int sdhci_runtime_suspend_host(struct sdhci_host *host)
{
	unsigned long flags;
	int ret = 0;

	/* Disable tuning since we are suspending */
2669
	if (host->flags & SDHCI_USING_RETUNING_TIMER) {
2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705
		del_timer_sync(&host->tuning_timer);
		host->flags &= ~SDHCI_NEEDS_RETUNING;
	}

	spin_lock_irqsave(&host->lock, flags);
	sdhci_mask_irqs(host, SDHCI_INT_ALL_MASK);
	spin_unlock_irqrestore(&host->lock, flags);

	synchronize_irq(host->irq);

	spin_lock_irqsave(&host->lock, flags);
	host->runtime_suspended = true;
	spin_unlock_irqrestore(&host->lock, flags);

	return ret;
}
EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);

int sdhci_runtime_resume_host(struct sdhci_host *host)
{
	unsigned long flags;
	int ret = 0, host_flags = host->flags;

	if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}

	sdhci_init(host, 0);

	/* Force clock and power re-program */
	host->pwr = 0;
	host->clock = 0;
	sdhci_do_set_ios(host, &host->mmc->ios);

	sdhci_do_start_signal_voltage_switch(host, &host->mmc->ios);
2706 2707 2708 2709 2710 2711
	if ((host_flags & SDHCI_PV_ENABLED) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
		spin_lock_irqsave(&host->lock, flags);
		sdhci_enable_preset_value(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}
2712 2713

	/* Set the re-tuning expiration flag */
2714
	if (host->flags & SDHCI_USING_RETUNING_TIMER)
2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735
		host->flags |= SDHCI_NEEDS_RETUNING;

	spin_lock_irqsave(&host->lock, flags);

	host->runtime_suspended = false;

	/* Enable SDIO IRQ */
	if ((host->flags & SDHCI_SDIO_IRQ_ENABLED))
		sdhci_enable_sdio_irq_nolock(host, true);

	/* Enable Card Detection */
	sdhci_enable_card_detection(host);

	spin_unlock_irqrestore(&host->lock, flags);

	return ret;
}
EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);

#endif

2736 2737
/*****************************************************************************\
 *                                                                           *
2738
 * Device allocation/registration                                            *
2739 2740 2741
 *                                                                           *
\*****************************************************************************/

2742 2743
struct sdhci_host *sdhci_alloc_host(struct device *dev,
	size_t priv_size)
2744 2745 2746 2747
{
	struct mmc_host *mmc;
	struct sdhci_host *host;

2748
	WARN_ON(dev == NULL);
2749

2750
	mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
2751
	if (!mmc)
2752
		return ERR_PTR(-ENOMEM);
2753 2754 2755 2756

	host = mmc_priv(mmc);
	host->mmc = mmc;

2757 2758
	return host;
}
2759

2760
EXPORT_SYMBOL_GPL(sdhci_alloc_host);
2761

2762 2763 2764
int sdhci_add_host(struct sdhci_host *host)
{
	struct mmc_host *mmc;
2765
	u32 caps[2] = {0, 0};
2766 2767
	u32 max_current_caps;
	unsigned int ocr_avail;
2768
	int ret;
2769

2770 2771 2772
	WARN_ON(host == NULL);
	if (host == NULL)
		return -EINVAL;
2773

2774
	mmc = host->mmc;
2775

2776 2777
	if (debug_quirks)
		host->quirks = debug_quirks;
2778 2779
	if (debug_quirks2)
		host->quirks2 = debug_quirks2;
2780

2781 2782
	sdhci_reset(host, SDHCI_RESET_ALL);

2783
	host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
2784 2785
	host->version = (host->version & SDHCI_SPEC_VER_MASK)
				>> SDHCI_SPEC_VER_SHIFT;
2786
	if (host->version > SDHCI_SPEC_300) {
2787
		pr_err("%s: Unknown controller version (%d). "
2788
			"You may experience problems.\n", mmc_hostname(mmc),
2789
			host->version);
2790 2791
	}

2792
	caps[0] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ? host->caps :
2793
		sdhci_readl(host, SDHCI_CAPABILITIES);
2794

2795 2796 2797 2798
	if (host->version >= SDHCI_SPEC_300)
		caps[1] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ?
			host->caps1 :
			sdhci_readl(host, SDHCI_CAPABILITIES_1);
2799

2800
	if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
2801
		host->flags |= SDHCI_USE_SDMA;
2802
	else if (!(caps[0] & SDHCI_CAN_DO_SDMA))
2803
		DBG("Controller doesn't have SDMA capability\n");
2804
	else
2805
		host->flags |= SDHCI_USE_SDMA;
2806

2807
	if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
2808
		(host->flags & SDHCI_USE_SDMA)) {
R
Rolf Eike Beer 已提交
2809
		DBG("Disabling DMA as it is marked broken\n");
2810
		host->flags &= ~SDHCI_USE_SDMA;
2811 2812
	}

2813 2814
	if ((host->version >= SDHCI_SPEC_200) &&
		(caps[0] & SDHCI_CAN_DO_ADMA2))
2815
		host->flags |= SDHCI_USE_ADMA;
2816 2817 2818 2819 2820 2821 2822

	if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
		(host->flags & SDHCI_USE_ADMA)) {
		DBG("Disabling ADMA as it is marked broken\n");
		host->flags &= ~SDHCI_USE_ADMA;
	}

2823
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2824 2825
		if (host->ops->enable_dma) {
			if (host->ops->enable_dma(host)) {
2826
				pr_warning("%s: No suitable DMA "
2827 2828
					"available. Falling back to PIO.\n",
					mmc_hostname(mmc));
2829 2830
				host->flags &=
					~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
2831
			}
2832 2833 2834
		}
	}

2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845
	if (host->flags & SDHCI_USE_ADMA) {
		/*
		 * We need to allocate descriptors for all sg entries
		 * (128) and potentially one alignment transfer for
		 * each of those entries.
		 */
		host->adma_desc = kmalloc((128 * 2 + 1) * 4, GFP_KERNEL);
		host->align_buffer = kmalloc(128 * 4, GFP_KERNEL);
		if (!host->adma_desc || !host->align_buffer) {
			kfree(host->adma_desc);
			kfree(host->align_buffer);
2846
			pr_warning("%s: Unable to allocate ADMA "
2847 2848 2849 2850 2851 2852
				"buffers. Falling back to standard DMA.\n",
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_ADMA;
		}
	}

2853 2854 2855 2856 2857
	/*
	 * If we use DMA, then it's up to the caller to set the DMA
	 * mask, but PIO does not need the hw shim so we set a new
	 * mask here in that case.
	 */
2858
	if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
2859 2860 2861
		host->dma_mask = DMA_BIT_MASK(64);
		mmc_dev(host->mmc)->dma_mask = &host->dma_mask;
	}
2862

2863
	if (host->version >= SDHCI_SPEC_300)
2864
		host->max_clk = (caps[0] & SDHCI_CLOCK_V3_BASE_MASK)
2865 2866
			>> SDHCI_CLOCK_BASE_SHIFT;
	else
2867
		host->max_clk = (caps[0] & SDHCI_CLOCK_BASE_MASK)
2868 2869
			>> SDHCI_CLOCK_BASE_SHIFT;

2870
	host->max_clk *= 1000000;
2871 2872
	if (host->max_clk == 0 || host->quirks &
			SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
2873
		if (!host->ops->get_max_clock) {
2874
			pr_err("%s: Hardware doesn't specify base clock "
2875 2876 2877 2878
			       "frequency.\n", mmc_hostname(mmc));
			return -ENODEV;
		}
		host->max_clk = host->ops->get_max_clock(host);
2879
	}
2880

2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896
	/*
	 * In case of Host Controller v3.00, find out whether clock
	 * multiplier is supported.
	 */
	host->clk_mul = (caps[1] & SDHCI_CLOCK_MUL_MASK) >>
			SDHCI_CLOCK_MUL_SHIFT;

	/*
	 * In case the value in Clock Multiplier is 0, then programmable
	 * clock mode is not supported, otherwise the actual clock
	 * multiplier is one more than the value of Clock Multiplier
	 * in the Capabilities Register.
	 */
	if (host->clk_mul)
		host->clk_mul += 1;

2897 2898 2899 2900
	/*
	 * Set host parameters.
	 */
	mmc->ops = &sdhci_ops;
2901
	mmc->f_max = host->max_clk;
2902
	if (host->ops->get_min_clock)
2903
		mmc->f_min = host->ops->get_min_clock(host);
2904 2905 2906 2907 2908 2909 2910
	else if (host->version >= SDHCI_SPEC_300) {
		if (host->clk_mul) {
			mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
			mmc->f_max = host->max_clk * host->clk_mul;
		} else
			mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
	} else
2911
		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
2912

2913 2914 2915 2916 2917 2918 2919
	host->timeout_clk =
		(caps[0] & SDHCI_TIMEOUT_CLK_MASK) >> SDHCI_TIMEOUT_CLK_SHIFT;
	if (host->timeout_clk == 0) {
		if (host->ops->get_timeout_clock) {
			host->timeout_clk = host->ops->get_timeout_clock(host);
		} else if (!(host->quirks &
				SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
2920
			pr_err("%s: Hardware doesn't specify timeout clock "
2921 2922 2923 2924 2925 2926 2927 2928
			       "frequency.\n", mmc_hostname(mmc));
			return -ENODEV;
		}
	}
	if (caps[0] & SDHCI_TIMEOUT_CLK_UNIT)
		host->timeout_clk *= 1000;

	if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)
2929
		host->timeout_clk = mmc->f_max / 1000;
2930

2931
	mmc->max_discard_to = (1 << 27) / host->timeout_clk;
2932

2933 2934 2935 2936
	mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;

	if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
		host->flags |= SDHCI_AUTO_CMD12;
2937

2938
	/* Auto-CMD23 stuff only works in ADMA or PIO. */
A
Andrei Warkentin 已提交
2939
	if ((host->version >= SDHCI_SPEC_300) &&
2940
	    ((host->flags & SDHCI_USE_ADMA) ||
A
Andrei Warkentin 已提交
2941
	     !(host->flags & SDHCI_USE_SDMA))) {
2942 2943 2944 2945 2946 2947
		host->flags |= SDHCI_AUTO_CMD23;
		DBG("%s: Auto-CMD23 available\n", mmc_hostname(mmc));
	} else {
		DBG("%s: Auto-CMD23 unavailable\n", mmc_hostname(mmc));
	}

2948 2949 2950 2951 2952 2953 2954
	/*
	 * A controller may support 8-bit width, but the board itself
	 * might not have the pins brought out.  Boards that support
	 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
	 * their platform code before calling sdhci_add_host(), and we
	 * won't assume 8-bit width for hosts without that CAP.
	 */
2955
	if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
2956
		mmc->caps |= MMC_CAP_4_BIT_DATA;
2957

2958 2959 2960
	if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
		mmc->caps &= ~MMC_CAP_CMD23;

2961
	if (caps[0] & SDHCI_CAN_DO_HISPD)
2962
		mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
2963

2964
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
2965
	    !(host->mmc->caps & MMC_CAP_NONREMOVABLE))
2966 2967
		mmc->caps |= MMC_CAP_NEEDS_POLL;

2968 2969
	/* If vqmmc regulator and no 1.8V signalling, then there's no UHS */
	host->vqmmc = regulator_get(mmc_dev(mmc), "vqmmc");
2970 2971 2972 2973 2974 2975
	if (IS_ERR_OR_NULL(host->vqmmc)) {
		if (PTR_ERR(host->vqmmc) < 0) {
			pr_info("%s: no vqmmc regulator found\n",
				mmc_hostname(mmc));
			host->vqmmc = NULL;
		}
2976
	} else {
2977
		ret = regulator_enable(host->vqmmc);
2978 2979
		if (!regulator_is_supported_voltage(host->vqmmc, 1700000,
			1950000))
2980 2981 2982
			caps[1] &= ~(SDHCI_SUPPORT_SDR104 |
					SDHCI_SUPPORT_SDR50 |
					SDHCI_SUPPORT_DDR50);
2983 2984 2985 2986 2987
		if (ret) {
			pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
				mmc_hostname(mmc), ret);
			host->vqmmc = NULL;
		}
2988
	}
2989

2990 2991 2992 2993
	if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V)
		caps[1] &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
		       SDHCI_SUPPORT_DDR50);

2994 2995 2996
	/* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
	if (caps[1] & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
		       SDHCI_SUPPORT_DDR50))
2997 2998 2999
		mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;

	/* SDR104 supports also implies SDR50 support */
3000
	if (caps[1] & SDHCI_SUPPORT_SDR104) {
3001
		mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
3002 3003 3004 3005 3006
		/* SD3.0: SDR104 is supported so (for eMMC) the caps2
		 * field can be promoted to support HS200.
		 */
		mmc->caps2 |= MMC_CAP2_HS200;
	} else if (caps[1] & SDHCI_SUPPORT_SDR50)
3007 3008 3009 3010 3011
		mmc->caps |= MMC_CAP_UHS_SDR50;

	if (caps[1] & SDHCI_SUPPORT_DDR50)
		mmc->caps |= MMC_CAP_UHS_DDR50;

3012
	/* Does the host need tuning for SDR50? */
3013 3014 3015
	if (caps[1] & SDHCI_USE_SDR50_TUNING)
		host->flags |= SDHCI_SDR50_NEEDS_TUNING;

3016
	/* Does the host need tuning for SDR104 / HS200? */
3017
	if (mmc->caps2 & MMC_CAP2_HS200)
3018
		host->flags |= SDHCI_SDR104_NEEDS_TUNING;
3019

3020 3021 3022 3023 3024 3025 3026 3027
	/* Driver Type(s) (A, C, D) supported by the host */
	if (caps[1] & SDHCI_DRIVER_TYPE_A)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
	if (caps[1] & SDHCI_DRIVER_TYPE_C)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
	if (caps[1] & SDHCI_DRIVER_TYPE_D)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_D;

3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042
	/* Initial value for re-tuning timer count */
	host->tuning_count = (caps[1] & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
			      SDHCI_RETUNING_TIMER_COUNT_SHIFT;

	/*
	 * In case Re-tuning Timer is not disabled, the actual value of
	 * re-tuning timer will be 2 ^ (n - 1).
	 */
	if (host->tuning_count)
		host->tuning_count = 1 << (host->tuning_count - 1);

	/* Re-tuning mode supported by the Host Controller */
	host->tuning_mode = (caps[1] & SDHCI_RETUNING_MODE_MASK) >>
			     SDHCI_RETUNING_MODE_SHIFT;

3043
	ocr_avail = 0;
3044 3045

	host->vmmc = regulator_get(mmc_dev(mmc), "vmmc");
3046 3047 3048 3049 3050 3051
	if (IS_ERR_OR_NULL(host->vmmc)) {
		if (PTR_ERR(host->vmmc) < 0) {
			pr_info("%s: no vmmc regulator found\n",
				mmc_hostname(mmc));
			host->vmmc = NULL;
		}
3052
	}
3053

3054
#ifdef CONFIG_REGULATOR
3055 3056 3057 3058 3059
	/*
	 * Voltage range check makes sense only if regulator reports
	 * any voltage value.
	 */
	if (host->vmmc && regulator_get_voltage(host->vmmc) > 0) {
3060 3061
		ret = regulator_is_supported_voltage(host->vmmc, 2700000,
			3600000);
3062 3063 3064 3065
		if ((ret <= 0) || (!(caps[0] & SDHCI_CAN_VDD_330)))
			caps[0] &= ~SDHCI_CAN_VDD_330;
		if ((ret <= 0) || (!(caps[0] & SDHCI_CAN_VDD_300)))
			caps[0] &= ~SDHCI_CAN_VDD_300;
3066 3067
		ret = regulator_is_supported_voltage(host->vmmc, 1700000,
			1950000);
3068 3069 3070 3071 3072
		if ((ret <= 0) || (!(caps[0] & SDHCI_CAN_VDD_180)))
			caps[0] &= ~SDHCI_CAN_VDD_180;
	}
#endif /* CONFIG_REGULATOR */

3073 3074 3075 3076 3077 3078 3079 3080
	/*
	 * According to SD Host Controller spec v3.00, if the Host System
	 * can afford more than 150mA, Host Driver should set XPC to 1. Also
	 * the value is meaningful only if Voltage Support in the Capabilities
	 * register is set. The actual current value is 4 times the register
	 * value.
	 */
	max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095
	if (!max_current_caps && host->vmmc) {
		u32 curr = regulator_get_current_limit(host->vmmc);
		if (curr > 0) {

			/* convert to SDHCI_MAX_CURRENT format */
			curr = curr/1000;  /* convert to mA */
			curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;

			curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
			max_current_caps =
				(curr << SDHCI_MAX_CURRENT_330_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_300_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_180_SHIFT);
		}
	}
3096 3097

	if (caps[0] & SDHCI_CAN_VDD_330) {
3098
		ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
3099

A
Aaron Lu 已提交
3100
		mmc->max_current_330 = ((max_current_caps &
3101 3102 3103 3104 3105
				   SDHCI_MAX_CURRENT_330_MASK) >>
				   SDHCI_MAX_CURRENT_330_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
	if (caps[0] & SDHCI_CAN_VDD_300) {
3106
		ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
3107

A
Aaron Lu 已提交
3108
		mmc->max_current_300 = ((max_current_caps &
3109 3110 3111 3112 3113
				   SDHCI_MAX_CURRENT_300_MASK) >>
				   SDHCI_MAX_CURRENT_300_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
	if (caps[0] & SDHCI_CAN_VDD_180) {
3114 3115
		ocr_avail |= MMC_VDD_165_195;

A
Aaron Lu 已提交
3116
		mmc->max_current_180 = ((max_current_caps &
3117 3118 3119 3120 3121
				   SDHCI_MAX_CURRENT_180_MASK) >>
				   SDHCI_MAX_CURRENT_180_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}

3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133
	mmc->ocr_avail = ocr_avail;
	mmc->ocr_avail_sdio = ocr_avail;
	if (host->ocr_avail_sdio)
		mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
	mmc->ocr_avail_sd = ocr_avail;
	if (host->ocr_avail_sd)
		mmc->ocr_avail_sd &= host->ocr_avail_sd;
	else /* normal SD controllers don't support 1.8V */
		mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
	mmc->ocr_avail_mmc = ocr_avail;
	if (host->ocr_avail_mmc)
		mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
3134 3135

	if (mmc->ocr_avail == 0) {
3136
		pr_err("%s: Hardware doesn't report any "
3137
			"support voltages.\n", mmc_hostname(mmc));
3138
		return -ENODEV;
3139 3140
	}

3141 3142 3143
	spin_lock_init(&host->lock);

	/*
3144 3145
	 * Maximum number of segments. Depends on if the hardware
	 * can do scatter/gather or not.
3146
	 */
3147
	if (host->flags & SDHCI_USE_ADMA)
3148
		mmc->max_segs = 128;
3149
	else if (host->flags & SDHCI_USE_SDMA)
3150
		mmc->max_segs = 1;
3151
	else /* PIO */
3152
		mmc->max_segs = 128;
3153 3154

	/*
3155
	 * Maximum number of sectors in one transfer. Limited by DMA boundary
3156
	 * size (512KiB).
3157
	 */
3158
	mmc->max_req_size = 524288;
3159 3160 3161

	/*
	 * Maximum segment size. Could be one segment with the maximum number
3162 3163
	 * of bytes. When doing hardware scatter/gather, each entry cannot
	 * be larger than 64 KiB though.
3164
	 */
3165 3166 3167 3168 3169 3170
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
			mmc->max_seg_size = 65535;
		else
			mmc->max_seg_size = 65536;
	} else {
3171
		mmc->max_seg_size = mmc->max_req_size;
3172
	}
3173

3174 3175 3176 3177
	/*
	 * Maximum block size. This varies from controller to controller and
	 * is specified in the capabilities register.
	 */
3178 3179 3180
	if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
		mmc->max_blk_size = 2;
	} else {
3181
		mmc->max_blk_size = (caps[0] & SDHCI_MAX_BLOCK_MASK) >>
3182 3183
				SDHCI_MAX_BLOCK_SHIFT;
		if (mmc->max_blk_size >= 3) {
3184
			pr_warning("%s: Invalid maximum block size, "
3185 3186 3187 3188 3189 3190
				"assuming 512 bytes\n", mmc_hostname(mmc));
			mmc->max_blk_size = 0;
		}
	}

	mmc->max_blk_size = 512 << mmc->max_blk_size;
3191

3192 3193 3194
	/*
	 * Maximum block count.
	 */
3195
	mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
3196

3197 3198 3199 3200 3201 3202 3203 3204
	/*
	 * Init tasklets.
	 */
	tasklet_init(&host->card_tasklet,
		sdhci_tasklet_card, (unsigned long)host);
	tasklet_init(&host->finish_tasklet,
		sdhci_tasklet_finish, (unsigned long)host);

3205
	setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
3206

3207
	if (host->version >= SDHCI_SPEC_300) {
3208 3209
		init_waitqueue_head(&host->buf_ready_int);

3210 3211 3212 3213 3214 3215
		/* Initialize re-tuning timer */
		init_timer(&host->tuning_timer);
		host->tuning_timer.data = (unsigned long)host;
		host->tuning_timer.function = sdhci_tuning_timer;
	}

3216
	ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
3217
		mmc_hostname(mmc), host);
3218 3219 3220
	if (ret) {
		pr_err("%s: Failed to request IRQ %d: %d\n",
		       mmc_hostname(mmc), host->irq, ret);
3221
		goto untasklet;
3222
	}
3223

3224
	sdhci_init(host, 0);
3225 3226 3227 3228 3229

#ifdef CONFIG_MMC_DEBUG
	sdhci_dumpregs(host);
#endif

3230
#ifdef SDHCI_USE_LEDS_CLASS
H
Helmut Schaa 已提交
3231 3232 3233
	snprintf(host->led_name, sizeof(host->led_name),
		"%s::", mmc_hostname(mmc));
	host->led.name = host->led_name;
3234 3235 3236 3237
	host->led.brightness = LED_OFF;
	host->led.default_trigger = mmc_hostname(mmc);
	host->led.brightness_set = sdhci_led_control;

3238
	ret = led_classdev_register(mmc_dev(mmc), &host->led);
3239 3240 3241
	if (ret) {
		pr_err("%s: Failed to register LED device: %d\n",
		       mmc_hostname(mmc), ret);
3242
		goto reset;
3243
	}
3244 3245
#endif

3246 3247
	mmiowb();

3248 3249
	mmc_add_host(mmc);

3250
	pr_info("%s: SDHCI controller on %s [%s] using %s\n",
3251
		mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
3252 3253
		(host->flags & SDHCI_USE_ADMA) ? "ADMA" :
		(host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
3254

3255 3256
	sdhci_enable_card_detection(host);

3257 3258
	return 0;

3259
#ifdef SDHCI_USE_LEDS_CLASS
3260 3261
reset:
	sdhci_reset(host, SDHCI_RESET_ALL);
3262
	sdhci_mask_irqs(host, SDHCI_INT_ALL_MASK);
3263 3264
	free_irq(host->irq, host);
#endif
3265
untasklet:
3266 3267 3268 3269 3270 3271
	tasklet_kill(&host->card_tasklet);
	tasklet_kill(&host->finish_tasklet);

	return ret;
}

3272
EXPORT_SYMBOL_GPL(sdhci_add_host);
3273

P
Pierre Ossman 已提交
3274
void sdhci_remove_host(struct sdhci_host *host, int dead)
3275
{
P
Pierre Ossman 已提交
3276 3277 3278 3279 3280 3281 3282 3283
	unsigned long flags;

	if (dead) {
		spin_lock_irqsave(&host->lock, flags);

		host->flags |= SDHCI_DEVICE_DEAD;

		if (host->mrq) {
3284
			pr_err("%s: Controller removed during "
P
Pierre Ossman 已提交
3285 3286 3287 3288 3289 3290 3291 3292 3293
				" transfer!\n", mmc_hostname(host->mmc));

			host->mrq->cmd->error = -ENOMEDIUM;
			tasklet_schedule(&host->finish_tasklet);
		}

		spin_unlock_irqrestore(&host->lock, flags);
	}

3294 3295
	sdhci_disable_card_detection(host);

3296
	mmc_remove_host(host->mmc);
3297

3298
#ifdef SDHCI_USE_LEDS_CLASS
3299 3300 3301
	led_classdev_unregister(&host->led);
#endif

P
Pierre Ossman 已提交
3302 3303
	if (!dead)
		sdhci_reset(host, SDHCI_RESET_ALL);
3304

3305
	sdhci_mask_irqs(host, SDHCI_INT_ALL_MASK);
3306 3307 3308 3309 3310 3311
	free_irq(host->irq, host);

	del_timer_sync(&host->timer);

	tasklet_kill(&host->card_tasklet);
	tasklet_kill(&host->finish_tasklet);
3312

3313 3314
	if (host->vmmc) {
		regulator_disable(host->vmmc);
M
Marek Szyprowski 已提交
3315
		regulator_put(host->vmmc);
3316
	}
M
Marek Szyprowski 已提交
3317

3318 3319 3320 3321 3322
	if (host->vqmmc) {
		regulator_disable(host->vqmmc);
		regulator_put(host->vqmmc);
	}

3323 3324 3325 3326 3327
	kfree(host->adma_desc);
	kfree(host->align_buffer);

	host->adma_desc = NULL;
	host->align_buffer = NULL;
3328 3329
}

3330
EXPORT_SYMBOL_GPL(sdhci_remove_host);
3331

3332
void sdhci_free_host(struct sdhci_host *host)
3333
{
3334
	mmc_free_host(host->mmc);
3335 3336
}

3337
EXPORT_SYMBOL_GPL(sdhci_free_host);
3338 3339 3340 3341 3342 3343 3344 3345 3346

/*****************************************************************************\
 *                                                                           *
 * Driver init/exit                                                          *
 *                                                                           *
\*****************************************************************************/

static int __init sdhci_drv_init(void)
{
3347
	pr_info(DRIVER_NAME
3348
		": Secure Digital Host Controller Interface driver\n");
3349
	pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
3350

3351
	return 0;
3352 3353 3354 3355 3356 3357 3358 3359 3360
}

static void __exit sdhci_drv_exit(void)
{
}

module_init(sdhci_drv_init);
module_exit(sdhci_drv_exit);

3361
module_param(debug_quirks, uint, 0444);
3362
module_param(debug_quirks2, uint, 0444);
3363

3364
MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
3365
MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
3366
MODULE_LICENSE("GPL");
3367

3368
MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
3369
MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");