sdhci.c 81.6 KB
Newer Older
1
/*
P
Pierre Ossman 已提交
2
 *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
3
 *
4
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5 6
 *
 * This program is free software; you can redistribute it and/or modify
7 8 9
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
10 11 12 13
 *
 * Thanks to the following companies for their support:
 *
 *     - JMicron (hardware and technical support)
14 15 16 17
 */

#include <linux/delay.h>
#include <linux/highmem.h>
18
#include <linux/io.h>
19
#include <linux/module.h>
20
#include <linux/dma-mapping.h>
21
#include <linux/slab.h>
22
#include <linux/scatterlist.h>
M
Marek Szyprowski 已提交
23
#include <linux/regulator/consumer.h>
24
#include <linux/pm_runtime.h>
25

26 27
#include <linux/leds.h>

28
#include <linux/mmc/mmc.h>
29
#include <linux/mmc/host.h>
30
#include <linux/mmc/card.h>
31 32 33 34 35 36

#include "sdhci.h"

#define DRIVER_NAME "sdhci"

#define DBG(f, x...) \
37
	pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
38

39 40 41 42 43
#if defined(CONFIG_LEDS_CLASS) || (defined(CONFIG_LEDS_CLASS_MODULE) && \
	defined(CONFIG_MMC_SDHCI_MODULE))
#define SDHCI_USE_LEDS_CLASS
#endif

44 45
#define MAX_TUNING_LOOP 40

46
static unsigned int debug_quirks = 0;
47
static unsigned int debug_quirks2;
48

49 50 51 52
static void sdhci_finish_data(struct sdhci_host *);

static void sdhci_send_command(struct sdhci_host *, struct mmc_command *);
static void sdhci_finish_command(struct sdhci_host *);
53
static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode);
54
static void sdhci_tuning_timer(unsigned long data);
55

56 57 58 59 60 61 62 63 64 65 66 67 68 69
#ifdef CONFIG_PM_RUNTIME
static int sdhci_runtime_pm_get(struct sdhci_host *host);
static int sdhci_runtime_pm_put(struct sdhci_host *host);
#else
static inline int sdhci_runtime_pm_get(struct sdhci_host *host)
{
	return 0;
}
static inline int sdhci_runtime_pm_put(struct sdhci_host *host)
{
	return 0;
}
#endif

70 71
static void sdhci_dumpregs(struct sdhci_host *host)
{
72
	pr_debug(DRIVER_NAME ": =========== REGISTER DUMP (%s)===========\n",
73
		mmc_hostname(host->mmc));
74

75
	pr_debug(DRIVER_NAME ": Sys addr: 0x%08x | Version:  0x%08x\n",
76 77
		sdhci_readl(host, SDHCI_DMA_ADDRESS),
		sdhci_readw(host, SDHCI_HOST_VERSION));
78
	pr_debug(DRIVER_NAME ": Blk size: 0x%08x | Blk cnt:  0x%08x\n",
79 80
		sdhci_readw(host, SDHCI_BLOCK_SIZE),
		sdhci_readw(host, SDHCI_BLOCK_COUNT));
81
	pr_debug(DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
82 83
		sdhci_readl(host, SDHCI_ARGUMENT),
		sdhci_readw(host, SDHCI_TRANSFER_MODE));
84
	pr_debug(DRIVER_NAME ": Present:  0x%08x | Host ctl: 0x%08x\n",
85 86
		sdhci_readl(host, SDHCI_PRESENT_STATE),
		sdhci_readb(host, SDHCI_HOST_CONTROL));
87
	pr_debug(DRIVER_NAME ": Power:    0x%08x | Blk gap:  0x%08x\n",
88 89
		sdhci_readb(host, SDHCI_POWER_CONTROL),
		sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
90
	pr_debug(DRIVER_NAME ": Wake-up:  0x%08x | Clock:    0x%08x\n",
91 92
		sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
		sdhci_readw(host, SDHCI_CLOCK_CONTROL));
93
	pr_debug(DRIVER_NAME ": Timeout:  0x%08x | Int stat: 0x%08x\n",
94 95
		sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
		sdhci_readl(host, SDHCI_INT_STATUS));
96
	pr_debug(DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
97 98
		sdhci_readl(host, SDHCI_INT_ENABLE),
		sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
99
	pr_debug(DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
100 101
		sdhci_readw(host, SDHCI_ACMD12_ERR),
		sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
102
	pr_debug(DRIVER_NAME ": Caps:     0x%08x | Caps_1:   0x%08x\n",
103
		sdhci_readl(host, SDHCI_CAPABILITIES),
104
		sdhci_readl(host, SDHCI_CAPABILITIES_1));
105
	pr_debug(DRIVER_NAME ": Cmd:      0x%08x | Max curr: 0x%08x\n",
106
		sdhci_readw(host, SDHCI_COMMAND),
107
		sdhci_readl(host, SDHCI_MAX_CURRENT));
108
	pr_debug(DRIVER_NAME ": Host ctl2: 0x%08x\n",
109
		sdhci_readw(host, SDHCI_HOST_CONTROL2));
110

111
	if (host->flags & SDHCI_USE_ADMA)
112
		pr_debug(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
113 114 115
		       readl(host->ioaddr + SDHCI_ADMA_ERROR),
		       readl(host->ioaddr + SDHCI_ADMA_ADDRESS));

116
	pr_debug(DRIVER_NAME ": ===========================================\n");
117 118 119 120 121 122 123 124
}

/*****************************************************************************\
 *                                                                           *
 * Low level functions                                                       *
 *                                                                           *
\*****************************************************************************/

125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147
static void sdhci_clear_set_irqs(struct sdhci_host *host, u32 clear, u32 set)
{
	u32 ier;

	ier = sdhci_readl(host, SDHCI_INT_ENABLE);
	ier &= ~clear;
	ier |= set;
	sdhci_writel(host, ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, ier, SDHCI_SIGNAL_ENABLE);
}

static void sdhci_unmask_irqs(struct sdhci_host *host, u32 irqs)
{
	sdhci_clear_set_irqs(host, 0, irqs);
}

static void sdhci_mask_irqs(struct sdhci_host *host, u32 irqs)
{
	sdhci_clear_set_irqs(host, irqs, 0);
}

static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
{
148
	u32 present, irqs;
149

150
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
151
	    (host->mmc->caps & MMC_CAP_NONREMOVABLE))
152 153
		return;

154 155 156 157
	present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
			      SDHCI_CARD_PRESENT;
	irqs = present ? SDHCI_INT_CARD_REMOVE : SDHCI_INT_CARD_INSERT;

158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173
	if (enable)
		sdhci_unmask_irqs(host, irqs);
	else
		sdhci_mask_irqs(host, irqs);
}

static void sdhci_enable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, true);
}

static void sdhci_disable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, false);
}

174 175
static void sdhci_reset(struct sdhci_host *host, u8 mask)
{
176
	unsigned long timeout;
177
	u32 uninitialized_var(ier);
178

179
	if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
180
		if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) &
181 182 183 184
			SDHCI_CARD_PRESENT))
			return;
	}

185 186 187
	if (host->quirks & SDHCI_QUIRK_RESTORE_IRQS_AFTER_RESET)
		ier = sdhci_readl(host, SDHCI_INT_ENABLE);

188 189 190
	if (host->ops->platform_reset_enter)
		host->ops->platform_reset_enter(host, mask);

191
	sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
192

193
	if (mask & SDHCI_RESET_ALL)
194 195
		host->clock = 0;

196 197 198 199
	/* Wait max 100 ms */
	timeout = 100;

	/* hw clears the bit when it's done */
200
	while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
201
		if (timeout == 0) {
202
			pr_err("%s: Reset 0x%x never completed.\n",
203 204 205 206 207 208
				mmc_hostname(host->mmc), (int)mask);
			sdhci_dumpregs(host);
			return;
		}
		timeout--;
		mdelay(1);
209
	}
210

211 212 213
	if (host->ops->platform_reset_exit)
		host->ops->platform_reset_exit(host, mask);

214 215
	if (host->quirks & SDHCI_QUIRK_RESTORE_IRQS_AFTER_RESET)
		sdhci_clear_set_irqs(host, SDHCI_INT_ALL_MASK, ier);
216 217 218 219 220

	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
		if ((host->ops->enable_dma) && (mask & SDHCI_RESET_ALL))
			host->ops->enable_dma(host);
	}
221 222
}

223 224 225
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios);

static void sdhci_init(struct sdhci_host *host, int soft)
226
{
227 228 229 230
	if (soft)
		sdhci_reset(host, SDHCI_RESET_CMD|SDHCI_RESET_DATA);
	else
		sdhci_reset(host, SDHCI_RESET_ALL);
231

232 233
	sdhci_clear_set_irqs(host, SDHCI_INT_ALL_MASK,
		SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
234 235
		SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_INDEX |
		SDHCI_INT_END_BIT | SDHCI_INT_CRC | SDHCI_INT_TIMEOUT |
236
		SDHCI_INT_DATA_END | SDHCI_INT_RESPONSE);
237 238 239 240 241 242

	if (soft) {
		/* force clock reconfiguration */
		host->clock = 0;
		sdhci_set_ios(host->mmc, &host->mmc->ios);
	}
243
}
244

245 246
static void sdhci_reinit(struct sdhci_host *host)
{
247
	sdhci_init(host, 0);
248 249 250 251 252 253 254 255 256 257 258 259
	/*
	 * Retuning stuffs are affected by different cards inserted and only
	 * applicable to UHS-I cards. So reset these fields to their initial
	 * value when card is removed.
	 */
	if (host->version >= SDHCI_SPEC_300 && host->tuning_count &&
			host->tuning_mode == SDHCI_TUNING_MODE_1) {
		del_timer_sync(&host->tuning_timer);
		host->flags &= ~SDHCI_NEEDS_RETUNING;
		host->mmc->max_blk_count =
			(host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
	}
260
	sdhci_enable_card_detection(host);
261 262 263 264 265 266
}

static void sdhci_activate_led(struct sdhci_host *host)
{
	u8 ctrl;

267
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
268
	ctrl |= SDHCI_CTRL_LED;
269
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
270 271 272 273 274 275
}

static void sdhci_deactivate_led(struct sdhci_host *host)
{
	u8 ctrl;

276
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
277
	ctrl &= ~SDHCI_CTRL_LED;
278
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
279 280
}

281
#ifdef SDHCI_USE_LEDS_CLASS
282 283 284 285 286 287 288 289
static void sdhci_led_control(struct led_classdev *led,
	enum led_brightness brightness)
{
	struct sdhci_host *host = container_of(led, struct sdhci_host, led);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

290 291 292
	if (host->runtime_suspended)
		goto out;

293 294 295 296
	if (brightness == LED_OFF)
		sdhci_deactivate_led(host);
	else
		sdhci_activate_led(host);
297
out:
298 299 300 301
	spin_unlock_irqrestore(&host->lock, flags);
}
#endif

302 303 304 305 306 307
/*****************************************************************************\
 *                                                                           *
 * Core functions                                                            *
 *                                                                           *
\*****************************************************************************/

P
Pierre Ossman 已提交
308
static void sdhci_read_block_pio(struct sdhci_host *host)
309
{
310 311
	unsigned long flags;
	size_t blksize, len, chunk;
312
	u32 uninitialized_var(scratch);
313
	u8 *buf;
314

P
Pierre Ossman 已提交
315
	DBG("PIO reading\n");
316

P
Pierre Ossman 已提交
317
	blksize = host->data->blksz;
318
	chunk = 0;
319

320
	local_irq_save(flags);
321

P
Pierre Ossman 已提交
322
	while (blksize) {
323 324
		if (!sg_miter_next(&host->sg_miter))
			BUG();
325

326
		len = min(host->sg_miter.length, blksize);
327

328 329
		blksize -= len;
		host->sg_miter.consumed = len;
330

331
		buf = host->sg_miter.addr;
332

333 334
		while (len) {
			if (chunk == 0) {
335
				scratch = sdhci_readl(host, SDHCI_BUFFER);
336
				chunk = 4;
P
Pierre Ossman 已提交
337
			}
338 339 340 341 342 343 344

			*buf = scratch & 0xFF;

			buf++;
			scratch >>= 8;
			chunk--;
			len--;
345
		}
P
Pierre Ossman 已提交
346
	}
347 348 349 350

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
351
}
352

P
Pierre Ossman 已提交
353 354
static void sdhci_write_block_pio(struct sdhci_host *host)
{
355 356 357 358
	unsigned long flags;
	size_t blksize, len, chunk;
	u32 scratch;
	u8 *buf;
359

P
Pierre Ossman 已提交
360 361 362
	DBG("PIO writing\n");

	blksize = host->data->blksz;
363 364
	chunk = 0;
	scratch = 0;
365

366
	local_irq_save(flags);
367

P
Pierre Ossman 已提交
368
	while (blksize) {
369 370
		if (!sg_miter_next(&host->sg_miter))
			BUG();
P
Pierre Ossman 已提交
371

372 373 374 375 376 377
		len = min(host->sg_miter.length, blksize);

		blksize -= len;
		host->sg_miter.consumed = len;

		buf = host->sg_miter.addr;
378

379 380 381 382 383 384 385 386
		while (len) {
			scratch |= (u32)*buf << (chunk * 8);

			buf++;
			chunk++;
			len--;

			if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
387
				sdhci_writel(host, scratch, SDHCI_BUFFER);
388 389
				chunk = 0;
				scratch = 0;
390 391 392
			}
		}
	}
393 394 395 396

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
397 398 399 400 401 402 403 404
}

static void sdhci_transfer_pio(struct sdhci_host *host)
{
	u32 mask;

	BUG_ON(!host->data);

405
	if (host->blocks == 0)
P
Pierre Ossman 已提交
406 407 408 409 410 411 412
		return;

	if (host->data->flags & MMC_DATA_READ)
		mask = SDHCI_DATA_AVAILABLE;
	else
		mask = SDHCI_SPACE_AVAILABLE;

413 414 415 416 417 418 419 420 421
	/*
	 * Some controllers (JMicron JMB38x) mess up the buffer bits
	 * for transfers < 4 bytes. As long as it is just one block,
	 * we can ignore the bits.
	 */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
		(host->data->blocks == 1))
		mask = ~0;

422
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
423 424 425
		if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
			udelay(100);

P
Pierre Ossman 已提交
426 427 428 429
		if (host->data->flags & MMC_DATA_READ)
			sdhci_read_block_pio(host);
		else
			sdhci_write_block_pio(host);
430

431 432
		host->blocks--;
		if (host->blocks == 0)
P
Pierre Ossman 已提交
433 434
			break;
	}
435

P
Pierre Ossman 已提交
436
	DBG("PIO transfer complete.\n");
437 438
}

439 440 441
static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
{
	local_irq_save(*flags);
442
	return kmap_atomic(sg_page(sg)) + sg->offset;
443 444 445 446
}

static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
{
447
	kunmap_atomic(buffer);
448 449 450
	local_irq_restore(*flags);
}

B
Ben Dooks 已提交
451 452
static void sdhci_set_adma_desc(u8 *desc, u32 addr, int len, unsigned cmd)
{
453 454
	__le32 *dataddr = (__le32 __force *)(desc + 4);
	__le16 *cmdlen = (__le16 __force *)desc;
B
Ben Dooks 已提交
455

456 457
	/* SDHCI specification says ADMA descriptors should be 4 byte
	 * aligned, so using 16 or 32bit operations should be safe. */
B
Ben Dooks 已提交
458

459 460 461 462
	cmdlen[0] = cpu_to_le16(cmd);
	cmdlen[1] = cpu_to_le16(len);

	dataddr[0] = cpu_to_le32(addr);
B
Ben Dooks 已提交
463 464
}

465
static int sdhci_adma_table_pre(struct sdhci_host *host,
466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497
	struct mmc_data *data)
{
	int direction;

	u8 *desc;
	u8 *align;
	dma_addr_t addr;
	dma_addr_t align_addr;
	int len, offset;

	struct scatterlist *sg;
	int i;
	char *buffer;
	unsigned long flags;

	/*
	 * The spec does not specify endianness of descriptor table.
	 * We currently guess that it is LE.
	 */

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

	/*
	 * The ADMA descriptor table is mapped further down as we
	 * need to fill it with data first.
	 */

	host->align_addr = dma_map_single(mmc_dev(host->mmc),
		host->align_buffer, 128 * 4, direction);
498
	if (dma_mapping_error(mmc_dev(host->mmc), host->align_addr))
499
		goto fail;
500 501 502 503
	BUG_ON(host->align_addr & 0x3);

	host->sg_count = dma_map_sg(mmc_dev(host->mmc),
		data->sg, data->sg_len, direction);
504 505
	if (host->sg_count == 0)
		goto unmap_align;
506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526

	desc = host->adma_desc;
	align = host->align_buffer;

	align_addr = host->align_addr;

	for_each_sg(data->sg, sg, host->sg_count, i) {
		addr = sg_dma_address(sg);
		len = sg_dma_len(sg);

		/*
		 * The SDHCI specification states that ADMA
		 * addresses must be 32-bit aligned. If they
		 * aren't, then we use a bounce buffer for
		 * the (up to three) bytes that screw up the
		 * alignment.
		 */
		offset = (4 - (addr & 0x3)) & 0x3;
		if (offset) {
			if (data->flags & MMC_DATA_WRITE) {
				buffer = sdhci_kmap_atomic(sg, &flags);
527
				WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
528 529 530 531
				memcpy(align, buffer, offset);
				sdhci_kunmap_atomic(buffer, &flags);
			}

B
Ben Dooks 已提交
532 533
			/* tran, valid */
			sdhci_set_adma_desc(desc, align_addr, offset, 0x21);
534 535 536 537 538 539 540 541 542 543 544 545 546 547

			BUG_ON(offset > 65536);

			align += 4;
			align_addr += 4;

			desc += 8;

			addr += offset;
			len -= offset;
		}

		BUG_ON(len > 65536);

B
Ben Dooks 已提交
548 549
		/* tran, valid */
		sdhci_set_adma_desc(desc, addr, len, 0x21);
550 551 552 553 554 555 556 557 558
		desc += 8;

		/*
		 * If this triggers then we have a calculation bug
		 * somewhere. :/
		 */
		WARN_ON((desc - host->adma_desc) > (128 * 2 + 1) * 4);
	}

559 560 561 562 563 564 565 566 567 568 569 570
	if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
		/*
		* Mark the last descriptor as the terminating descriptor
		*/
		if (desc != host->adma_desc) {
			desc -= 8;
			desc[0] |= 0x2; /* end */
		}
	} else {
		/*
		* Add a terminating entry.
		*/
571

572 573 574
		/* nop, end, valid */
		sdhci_set_adma_desc(desc, 0, 0, 0x3);
	}
575 576 577 578 579 580 581 582 583 584 585

	/*
	 * Resync align buffer as we might have changed it.
	 */
	if (data->flags & MMC_DATA_WRITE) {
		dma_sync_single_for_device(mmc_dev(host->mmc),
			host->align_addr, 128 * 4, direction);
	}

	host->adma_addr = dma_map_single(mmc_dev(host->mmc),
		host->adma_desc, (128 * 2 + 1) * 4, DMA_TO_DEVICE);
586
	if (dma_mapping_error(mmc_dev(host->mmc), host->adma_addr))
587
		goto unmap_entries;
588
	BUG_ON(host->adma_addr & 0x3);
589 590 591 592 593 594 595 596 597 598 599

	return 0;

unmap_entries:
	dma_unmap_sg(mmc_dev(host->mmc), data->sg,
		data->sg_len, direction);
unmap_align:
	dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
		128 * 4, direction);
fail:
	return -EINVAL;
600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634
}

static void sdhci_adma_table_post(struct sdhci_host *host,
	struct mmc_data *data)
{
	int direction;

	struct scatterlist *sg;
	int i, size;
	u8 *align;
	char *buffer;
	unsigned long flags;

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

	dma_unmap_single(mmc_dev(host->mmc), host->adma_addr,
		(128 * 2 + 1) * 4, DMA_TO_DEVICE);

	dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
		128 * 4, direction);

	if (data->flags & MMC_DATA_READ) {
		dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
			data->sg_len, direction);

		align = host->align_buffer;

		for_each_sg(data->sg, sg, host->sg_count, i) {
			if (sg_dma_address(sg) & 0x3) {
				size = 4 - (sg_dma_address(sg) & 0x3);

				buffer = sdhci_kmap_atomic(sg, &flags);
635
				WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
636 637 638 639 640 641 642 643 644 645 646 647
				memcpy(buffer, align, size);
				sdhci_kunmap_atomic(buffer, &flags);

				align += 4;
			}
		}
	}

	dma_unmap_sg(mmc_dev(host->mmc), data->sg,
		data->sg_len, direction);
}

648
static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
649
{
650
	u8 count;
651
	struct mmc_data *data = cmd->data;
652
	unsigned target_timeout, current_timeout;
653

654 655 656 657 658 659
	/*
	 * If the host controller provides us with an incorrect timeout
	 * value, just skip the check and use 0xE.  The hardware may take
	 * longer to time out, but that's much better than having a too-short
	 * timeout value.
	 */
660
	if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
661
		return 0xE;
662

663 664 665
	/* Unspecified timeout, assume max */
	if (!data && !cmd->cmd_timeout_ms)
		return 0xE;
666

667 668 669
	/* timeout in us */
	if (!data)
		target_timeout = cmd->cmd_timeout_ms * 1000;
670 671 672 673 674
	else {
		target_timeout = data->timeout_ns / 1000;
		if (host->clock)
			target_timeout += data->timeout_clks / host->clock;
	}
675

676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695
	/*
	 * Figure out needed cycles.
	 * We do this in steps in order to fit inside a 32 bit int.
	 * The first step is the minimum timeout, which will have a
	 * minimum resolution of 6 bits:
	 * (1) 2^13*1000 > 2^22,
	 * (2) host->timeout_clk < 2^16
	 *     =>
	 *     (1) / (2) > 2^6
	 */
	count = 0;
	current_timeout = (1 << 13) * 1000 / host->timeout_clk;
	while (current_timeout < target_timeout) {
		count++;
		current_timeout <<= 1;
		if (count >= 0xF)
			break;
	}

	if (count >= 0xF) {
696 697
		DBG("%s: Too large timeout 0x%x requested for CMD%d!\n",
		    mmc_hostname(host->mmc), count, cmd->opcode);
698 699 700
		count = 0xE;
	}

701 702 703
	return count;
}

704 705 706 707 708 709 710 711 712 713 714
static void sdhci_set_transfer_irqs(struct sdhci_host *host)
{
	u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
	u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;

	if (host->flags & SDHCI_REQ_USE_DMA)
		sdhci_clear_set_irqs(host, pio_irqs, dma_irqs);
	else
		sdhci_clear_set_irqs(host, dma_irqs, pio_irqs);
}

715
static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
716 717
{
	u8 count;
718
	u8 ctrl;
719
	struct mmc_data *data = cmd->data;
720
	int ret;
721 722 723

	WARN_ON(host->data);

724 725 726 727 728 729
	if (data || (cmd->flags & MMC_RSP_BUSY)) {
		count = sdhci_calc_timeout(host, cmd);
		sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
	}

	if (!data)
730 731 732 733 734 735 736 737 738
		return;

	/* Sanity checks */
	BUG_ON(data->blksz * data->blocks > 524288);
	BUG_ON(data->blksz > host->mmc->max_blk_size);
	BUG_ON(data->blocks > 65535);

	host->data = data;
	host->data_early = 0;
739
	host->data->bytes_xfered = 0;
740

741
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))
742 743
		host->flags |= SDHCI_REQ_USE_DMA;

744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771
	/*
	 * FIXME: This doesn't account for merging when mapping the
	 * scatterlist.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->length & 0x3) {
					DBG("Reverting to PIO because of "
						"transfer size (%d)\n",
						sg->length);
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
772 773 774 775 776 777
	}

	/*
	 * The assumption here being that alignment is the same after
	 * translation to device address space.
	 */
778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			/*
			 * As we use 3 byte chunks to work around
			 * alignment problems, we need to check this
			 * quirk.
			 */
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->offset & 0x3) {
					DBG("Reverting to PIO because of "
						"bad alignment\n");
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
	}

808 809 810 811 812 813 814 815 816
	if (host->flags & SDHCI_REQ_USE_DMA) {
		if (host->flags & SDHCI_USE_ADMA) {
			ret = sdhci_adma_table_pre(host, data);
			if (ret) {
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
817
				host->flags &= ~SDHCI_REQ_USE_DMA;
818
			} else {
819 820
				sdhci_writel(host, host->adma_addr,
					SDHCI_ADMA_ADDRESS);
821 822
			}
		} else {
823
			int sg_cnt;
824

825
			sg_cnt = dma_map_sg(mmc_dev(host->mmc),
826 827 828 829
					data->sg, data->sg_len,
					(data->flags & MMC_DATA_READ) ?
						DMA_FROM_DEVICE :
						DMA_TO_DEVICE);
830
			if (sg_cnt == 0) {
831 832 833 834 835
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
836
				host->flags &= ~SDHCI_REQ_USE_DMA;
837
			} else {
838
				WARN_ON(sg_cnt != 1);
839 840
				sdhci_writel(host, sg_dma_address(data->sg),
					SDHCI_DMA_ADDRESS);
841 842 843 844
			}
		}
	}

845 846 847 848 849 850
	/*
	 * Always adjust the DMA selection as some controllers
	 * (e.g. JMicron) can't do PIO properly when the selection
	 * is ADMA.
	 */
	if (host->version >= SDHCI_SPEC_200) {
851
		ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
852 853 854 855 856 857
		ctrl &= ~SDHCI_CTRL_DMA_MASK;
		if ((host->flags & SDHCI_REQ_USE_DMA) &&
			(host->flags & SDHCI_USE_ADMA))
			ctrl |= SDHCI_CTRL_ADMA32;
		else
			ctrl |= SDHCI_CTRL_SDMA;
858
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
859 860
	}

861
	if (!(host->flags & SDHCI_REQ_USE_DMA)) {
862 863 864 865 866 867 868 869
		int flags;

		flags = SG_MITER_ATOMIC;
		if (host->data->flags & MMC_DATA_READ)
			flags |= SG_MITER_TO_SG;
		else
			flags |= SG_MITER_FROM_SG;
		sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
870
		host->blocks = data->blocks;
871
	}
872

873 874
	sdhci_set_transfer_irqs(host);

875 876 877
	/* Set the DMA boundary value and block size */
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
		data->blksz), SDHCI_BLOCK_SIZE);
878
	sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
879 880 881
}

static void sdhci_set_transfer_mode(struct sdhci_host *host,
882
	struct mmc_command *cmd)
883 884
{
	u16 mode;
885
	struct mmc_data *data = cmd->data;
886 887 888 889

	if (data == NULL)
		return;

890 891
	WARN_ON(!host->data);

892
	mode = SDHCI_TRNS_BLK_CNT_EN;
893 894 895 896 897 898 899 900
	if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
		mode |= SDHCI_TRNS_MULTI;
		/*
		 * If we are sending CMD23, CMD12 never gets sent
		 * on successful completion (so no Auto-CMD12).
		 */
		if (!host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD12))
			mode |= SDHCI_TRNS_AUTO_CMD12;
901 902 903 904
		else if (host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
			mode |= SDHCI_TRNS_AUTO_CMD23;
			sdhci_writel(host, host->mrq->sbc->arg, SDHCI_ARGUMENT2);
		}
905
	}
906

907 908
	if (data->flags & MMC_DATA_READ)
		mode |= SDHCI_TRNS_READ;
909
	if (host->flags & SDHCI_REQ_USE_DMA)
910 911
		mode |= SDHCI_TRNS_DMA;

912
	sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
913 914 915 916 917 918 919 920 921 922 923
}

static void sdhci_finish_data(struct sdhci_host *host)
{
	struct mmc_data *data;

	BUG_ON(!host->data);

	data = host->data;
	host->data = NULL;

924
	if (host->flags & SDHCI_REQ_USE_DMA) {
925 926 927 928 929 930 931
		if (host->flags & SDHCI_USE_ADMA)
			sdhci_adma_table_post(host, data);
		else {
			dma_unmap_sg(mmc_dev(host->mmc), data->sg,
				data->sg_len, (data->flags & MMC_DATA_READ) ?
					DMA_FROM_DEVICE : DMA_TO_DEVICE);
		}
932 933 934
	}

	/*
935 936 937 938 939
	 * The specification states that the block count register must
	 * be updated, but it does not specify at what point in the
	 * data flow. That makes the register entirely useless to read
	 * back so we have to assume that nothing made it to the card
	 * in the event of an error.
940
	 */
941 942
	if (data->error)
		data->bytes_xfered = 0;
943
	else
944
		data->bytes_xfered = data->blksz * data->blocks;
945

946 947 948 949 950 951 952 953 954
	/*
	 * Need to send CMD12 if -
	 * a) open-ended multiblock transfer (no CMD23)
	 * b) error in multiblock transfer
	 */
	if (data->stop &&
	    (data->error ||
	     !host->mrq->sbc)) {

955 956 957 958
		/*
		 * The controller needs a reset of internal state machines
		 * upon error conditions.
		 */
P
Pierre Ossman 已提交
959
		if (data->error) {
960 961 962 963 964 965 966 967 968 969 970 971
			sdhci_reset(host, SDHCI_RESET_CMD);
			sdhci_reset(host, SDHCI_RESET_DATA);
		}

		sdhci_send_command(host, data->stop);
	} else
		tasklet_schedule(&host->finish_tasklet);
}

static void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
{
	int flags;
972
	u32 mask;
973
	unsigned long timeout;
974 975 976 977

	WARN_ON(host->cmd);

	/* Wait max 10 ms */
978
	timeout = 10;
979 980 981 982 983 984 985 986 987 988

	mask = SDHCI_CMD_INHIBIT;
	if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
		mask |= SDHCI_DATA_INHIBIT;

	/* We shouldn't wait for data inihibit for stop commands, even
	   though they might use busy signaling */
	if (host->mrq->data && (cmd == host->mrq->data->stop))
		mask &= ~SDHCI_DATA_INHIBIT;

989
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
990
		if (timeout == 0) {
991
			pr_err("%s: Controller never released "
P
Pierre Ossman 已提交
992
				"inhibit bit(s).\n", mmc_hostname(host->mmc));
993
			sdhci_dumpregs(host);
P
Pierre Ossman 已提交
994
			cmd->error = -EIO;
995 996 997
			tasklet_schedule(&host->finish_tasklet);
			return;
		}
998 999 1000
		timeout--;
		mdelay(1);
	}
1001 1002 1003 1004 1005

	mod_timer(&host->timer, jiffies + 10 * HZ);

	host->cmd = cmd;

1006
	sdhci_prepare_data(host, cmd);
1007

1008
	sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
1009

1010
	sdhci_set_transfer_mode(host, cmd);
1011

1012
	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
1013
		pr_err("%s: Unsupported response type!\n",
1014
			mmc_hostname(host->mmc));
P
Pierre Ossman 已提交
1015
		cmd->error = -EINVAL;
1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032
		tasklet_schedule(&host->finish_tasklet);
		return;
	}

	if (!(cmd->flags & MMC_RSP_PRESENT))
		flags = SDHCI_CMD_RESP_NONE;
	else if (cmd->flags & MMC_RSP_136)
		flags = SDHCI_CMD_RESP_LONG;
	else if (cmd->flags & MMC_RSP_BUSY)
		flags = SDHCI_CMD_RESP_SHORT_BUSY;
	else
		flags = SDHCI_CMD_RESP_SHORT;

	if (cmd->flags & MMC_RSP_CRC)
		flags |= SDHCI_CMD_CRC;
	if (cmd->flags & MMC_RSP_OPCODE)
		flags |= SDHCI_CMD_INDEX;
1033 1034

	/* CMD19 is special in that the Data Present Select should be set */
1035 1036
	if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
	    cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
1037 1038
		flags |= SDHCI_CMD_DATA;

1039
	sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051
}

static void sdhci_finish_command(struct sdhci_host *host)
{
	int i;

	BUG_ON(host->cmd == NULL);

	if (host->cmd->flags & MMC_RSP_PRESENT) {
		if (host->cmd->flags & MMC_RSP_136) {
			/* CRC is stripped so we need to do some shifting. */
			for (i = 0;i < 4;i++) {
1052
				host->cmd->resp[i] = sdhci_readl(host,
1053 1054 1055
					SDHCI_RESPONSE + (3-i)*4) << 8;
				if (i != 3)
					host->cmd->resp[i] |=
1056
						sdhci_readb(host,
1057 1058 1059
						SDHCI_RESPONSE + (3-i)*4-1);
			}
		} else {
1060
			host->cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
1061 1062 1063
		}
	}

P
Pierre Ossman 已提交
1064
	host->cmd->error = 0;
1065

1066 1067 1068 1069 1070
	/* Finished CMD23, now send actual command. */
	if (host->cmd == host->mrq->sbc) {
		host->cmd = NULL;
		sdhci_send_command(host, host->mrq->cmd);
	} else {
1071

1072 1073 1074
		/* Processed actual command. */
		if (host->data && host->data_early)
			sdhci_finish_data(host);
1075

1076 1077 1078 1079 1080
		if (!host->cmd->data)
			tasklet_schedule(&host->finish_tasklet);

		host->cmd = NULL;
	}
1081 1082 1083 1084
}

static void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
{
1085
	int div = 0; /* Initialized for compiler warning */
1086
	int real_div = div, clk_mul = 1;
1087
	u16 clk = 0;
1088
	unsigned long timeout;
1089

1090
	if (clock && clock == host->clock)
1091 1092
		return;

1093 1094
	host->mmc->actual_clock = 0;

1095 1096 1097 1098 1099 1100
	if (host->ops->set_clock) {
		host->ops->set_clock(host, clock);
		if (host->quirks & SDHCI_QUIRK_NONSTANDARD_CLOCK)
			return;
	}

1101
	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
1102 1103 1104 1105

	if (clock == 0)
		goto out;

1106
	if (host->version >= SDHCI_SPEC_300) {
1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131
		/*
		 * Check if the Host Controller supports Programmable Clock
		 * Mode.
		 */
		if (host->clk_mul) {
			u16 ctrl;

			/*
			 * We need to figure out whether the Host Driver needs
			 * to select Programmable Clock Mode, or the value can
			 * be set automatically by the Host Controller based on
			 * the Preset Value registers.
			 */
			ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
			if (!(ctrl & SDHCI_CTRL_PRESET_VAL_ENABLE)) {
				for (div = 1; div <= 1024; div++) {
					if (((host->max_clk * host->clk_mul) /
					      div) <= clock)
						break;
				}
				/*
				 * Set Programmable Clock Mode in the Clock
				 * Control register.
				 */
				clk = SDHCI_PROG_CLOCK_MODE;
1132 1133
				real_div = div;
				clk_mul = host->clk_mul;
1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145
				div--;
			}
		} else {
			/* Version 3.00 divisors must be a multiple of 2. */
			if (host->max_clk <= clock)
				div = 1;
			else {
				for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
				     div += 2) {
					if ((host->max_clk / div) <= clock)
						break;
				}
1146
			}
1147
			real_div = div;
1148
			div >>= 1;
1149 1150 1151
		}
	} else {
		/* Version 2.00 divisors must be a power of 2. */
1152
		for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
1153 1154 1155
			if ((host->max_clk / div) <= clock)
				break;
		}
1156
		real_div = div;
1157
		div >>= 1;
1158 1159
	}

1160 1161 1162
	if (real_div)
		host->mmc->actual_clock = (host->max_clk * clk_mul) / real_div;

1163
	clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
1164 1165
	clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
		<< SDHCI_DIVIDER_HI_SHIFT;
1166
	clk |= SDHCI_CLOCK_INT_EN;
1167
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1168

1169 1170
	/* Wait max 20 ms */
	timeout = 20;
1171
	while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
1172 1173
		& SDHCI_CLOCK_INT_STABLE)) {
		if (timeout == 0) {
1174
			pr_err("%s: Internal clock never "
P
Pierre Ossman 已提交
1175
				"stabilised.\n", mmc_hostname(host->mmc));
1176 1177 1178
			sdhci_dumpregs(host);
			return;
		}
1179 1180 1181
		timeout--;
		mdelay(1);
	}
1182 1183

	clk |= SDHCI_CLOCK_CARD_EN;
1184
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1185 1186 1187 1188 1189

out:
	host->clock = clock;
}

A
Adrian Hunter 已提交
1190
static int sdhci_set_power(struct sdhci_host *host, unsigned short power)
1191
{
1192
	u8 pwr = 0;
1193

1194
	if (power != (unsigned short)-1) {
1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212
		switch (1 << power) {
		case MMC_VDD_165_195:
			pwr = SDHCI_POWER_180;
			break;
		case MMC_VDD_29_30:
		case MMC_VDD_30_31:
			pwr = SDHCI_POWER_300;
			break;
		case MMC_VDD_32_33:
		case MMC_VDD_33_34:
			pwr = SDHCI_POWER_330;
			break;
		default:
			BUG();
		}
	}

	if (host->pwr == pwr)
A
Adrian Hunter 已提交
1213
		return -1;
1214

1215 1216 1217
	host->pwr = pwr;

	if (pwr == 0) {
1218
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
A
Adrian Hunter 已提交
1219
		return 0;
1220 1221 1222 1223 1224 1225
	}

	/*
	 * Spec says that we should clear the power reg before setting
	 * a new value. Some controllers don't seem to like this though.
	 */
1226
	if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
1227
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1228

1229
	/*
1230
	 * At least the Marvell CaFe chip gets confused if we set the voltage
1231 1232
	 * and set turn on power at the same time, so set the voltage first.
	 */
1233
	if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
1234
		sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1235

1236
	pwr |= SDHCI_POWER_ON;
1237

1238
	sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1239 1240 1241 1242 1243

	/*
	 * Some controllers need an extra 10ms delay of 10ms before they
	 * can apply clock after applying power
	 */
1244
	if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
1245
		mdelay(10);
A
Adrian Hunter 已提交
1246 1247

	return power;
1248 1249
}

1250 1251 1252 1253 1254 1255 1256 1257 1258
/*****************************************************************************\
 *                                                                           *
 * MMC callbacks                                                             *
 *                                                                           *
\*****************************************************************************/

static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct sdhci_host *host;
1259
	bool present;
1260
	unsigned long flags;
1261
	u32 tuning_opcode;
1262 1263 1264

	host = mmc_priv(mmc);

1265 1266
	sdhci_runtime_pm_get(host);

1267 1268 1269 1270
	spin_lock_irqsave(&host->lock, flags);

	WARN_ON(host->mrq != NULL);

1271
#ifndef SDHCI_USE_LEDS_CLASS
1272
	sdhci_activate_led(host);
1273
#endif
1274 1275 1276 1277 1278 1279

	/*
	 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
	 * requests if Auto-CMD12 is enabled.
	 */
	if (!mrq->sbc && (host->flags & SDHCI_AUTO_CMD12)) {
1280 1281 1282 1283 1284
		if (mrq->stop) {
			mrq->data->stop = NULL;
			mrq->stop = NULL;
		}
	}
1285 1286 1287

	host->mrq = mrq;

1288 1289 1290 1291 1292 1293 1294 1295
	/* If polling, assume that the card is always present. */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		present = true;
	else
		present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				SDHCI_CARD_PRESENT;

	if (!present || host->flags & SDHCI_DEVICE_DEAD) {
P
Pierre Ossman 已提交
1296
		host->mrq->cmd->error = -ENOMEDIUM;
1297
		tasklet_schedule(&host->finish_tasklet);
1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308
	} else {
		u32 present_state;

		present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
		/*
		 * Check if the re-tuning timer has already expired and there
		 * is no on-going data transfer. If so, we need to execute
		 * tuning procedure before sending command.
		 */
		if ((host->flags & SDHCI_NEEDS_RETUNING) &&
		    !(present_state & (SDHCI_DOING_WRITE | SDHCI_DOING_READ))) {
1309 1310 1311 1312
			/* eMMC uses cmd21 while sd and sdio use cmd19 */
			tuning_opcode = mmc->card->type == MMC_TYPE_MMC ?
				MMC_SEND_TUNING_BLOCK_HS200 :
				MMC_SEND_TUNING_BLOCK;
1313
			spin_unlock_irqrestore(&host->lock, flags);
1314
			sdhci_execute_tuning(mmc, tuning_opcode);
1315 1316 1317 1318 1319 1320
			spin_lock_irqsave(&host->lock, flags);

			/* Restore original mmc_request structure */
			host->mrq = mrq;
		}

1321
		if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
1322 1323 1324
			sdhci_send_command(host, mrq->sbc);
		else
			sdhci_send_command(host, mrq->cmd);
1325
	}
1326

1327
	mmiowb();
1328 1329 1330
	spin_unlock_irqrestore(&host->lock, flags);
}

1331
static void sdhci_do_set_ios(struct sdhci_host *host, struct mmc_ios *ios)
1332 1333
{
	unsigned long flags;
A
Adrian Hunter 已提交
1334
	int vdd_bit = -1;
1335 1336 1337 1338
	u8 ctrl;

	spin_lock_irqsave(&host->lock, flags);

A
Adrian Hunter 已提交
1339 1340 1341 1342 1343 1344
	if (host->flags & SDHCI_DEVICE_DEAD) {
		spin_unlock_irqrestore(&host->lock, flags);
		if (host->vmmc && ios->power_mode == MMC_POWER_OFF)
			mmc_regulator_set_ocr(host->mmc, host->vmmc, 0);
		return;
	}
P
Pierre Ossman 已提交
1345

1346 1347 1348 1349 1350
	/*
	 * Reset the chip on each power off.
	 * Should clear out any weird states.
	 */
	if (ios->power_mode == MMC_POWER_OFF) {
1351
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
1352
		sdhci_reinit(host);
1353 1354 1355 1356 1357
	}

	sdhci_set_clock(host, ios->clock);

	if (ios->power_mode == MMC_POWER_OFF)
A
Adrian Hunter 已提交
1358
		vdd_bit = sdhci_set_power(host, -1);
1359
	else
A
Adrian Hunter 已提交
1360 1361 1362 1363 1364 1365 1366
		vdd_bit = sdhci_set_power(host, ios->vdd);

	if (host->vmmc && vdd_bit != -1) {
		spin_unlock_irqrestore(&host->lock, flags);
		mmc_regulator_set_ocr(host->mmc, host->vmmc, vdd_bit);
		spin_lock_irqsave(&host->lock, flags);
	}
1367

1368 1369 1370
	if (host->ops->platform_send_init_74_clocks)
		host->ops->platform_send_init_74_clocks(host, ios->power_mode);

1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393
	/*
	 * If your platform has 8-bit width support but is not a v3 controller,
	 * or if it requires special setup code, you should implement that in
	 * platform_8bit_width().
	 */
	if (host->ops->platform_8bit_width)
		host->ops->platform_8bit_width(host, ios->bus_width);
	else {
		ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
		if (ios->bus_width == MMC_BUS_WIDTH_8) {
			ctrl &= ~SDHCI_CTRL_4BITBUS;
			if (host->version >= SDHCI_SPEC_300)
				ctrl |= SDHCI_CTRL_8BITBUS;
		} else {
			if (host->version >= SDHCI_SPEC_300)
				ctrl &= ~SDHCI_CTRL_8BITBUS;
			if (ios->bus_width == MMC_BUS_WIDTH_4)
				ctrl |= SDHCI_CTRL_4BITBUS;
			else
				ctrl &= ~SDHCI_CTRL_4BITBUS;
		}
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
	}
1394

1395
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1396

1397 1398 1399
	if ((ios->timing == MMC_TIMING_SD_HS ||
	     ios->timing == MMC_TIMING_MMC_HS)
	    && !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
1400 1401 1402 1403
		ctrl |= SDHCI_CTRL_HISPD;
	else
		ctrl &= ~SDHCI_CTRL_HISPD;

1404
	if (host->version >= SDHCI_SPEC_300) {
1405 1406 1407 1408
		u16 clk, ctrl_2;
		unsigned int clock;

		/* In case of UHS-I modes, set High Speed Enable */
1409 1410
		if ((ios->timing == MMC_TIMING_MMC_HS200) ||
		    (ios->timing == MMC_TIMING_UHS_SDR50) ||
1411 1412
		    (ios->timing == MMC_TIMING_UHS_SDR104) ||
		    (ios->timing == MMC_TIMING_UHS_DDR50) ||
1413
		    (ios->timing == MMC_TIMING_UHS_SDR25))
1414
			ctrl |= SDHCI_CTRL_HISPD;
1415 1416 1417

		ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl_2 & SDHCI_CTRL_PRESET_VAL_ENABLE)) {
1418
			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429
			/*
			 * We only need to set Driver Strength if the
			 * preset value enable is not set.
			 */
			ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
			if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;

			sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448
		} else {
			/*
			 * According to SDHC Spec v3.00, if the Preset Value
			 * Enable in the Host Control 2 register is set, we
			 * need to reset SD Clock Enable before changing High
			 * Speed Enable to avoid generating clock gliches.
			 */

			/* Reset SD Clock Enable */
			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			clk &= ~SDHCI_CLOCK_CARD_EN;
			sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

			/* Re-enable SD Clock */
			clock = host->clock;
			host->clock = 0;
			sdhci_set_clock(host, clock);
1449
		}
1450 1451 1452 1453 1454 1455 1456


		/* Reset SD Clock Enable */
		clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
		clk &= ~SDHCI_CLOCK_CARD_EN;
		sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

1457 1458 1459 1460 1461 1462
		if (host->ops->set_uhs_signaling)
			host->ops->set_uhs_signaling(host, ios->timing);
		else {
			ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
			/* Select Bus Speed Mode for host */
			ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
1463 1464 1465
			if (ios->timing == MMC_TIMING_MMC_HS200)
				ctrl_2 |= SDHCI_CTRL_HS_SDR200;
			else if (ios->timing == MMC_TIMING_UHS_SDR12)
1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476
				ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
			else if (ios->timing == MMC_TIMING_UHS_SDR25)
				ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
			else if (ios->timing == MMC_TIMING_UHS_SDR50)
				ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
			else if (ios->timing == MMC_TIMING_UHS_SDR104)
				ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
			else if (ios->timing == MMC_TIMING_UHS_DDR50)
				ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
			sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
		}
1477 1478 1479 1480 1481

		/* Re-enable SD Clock */
		clock = host->clock;
		host->clock = 0;
		sdhci_set_clock(host, clock);
1482 1483
	} else
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1484

1485 1486 1487 1488 1489
	/*
	 * Some (ENE) controllers go apeshit on some ios operation,
	 * signalling timeout and CRC errors even on CMD0. Resetting
	 * it on each ios seems to solve the problem.
	 */
1490
	if(host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
1491 1492
		sdhci_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);

1493
	mmiowb();
1494 1495 1496
	spin_unlock_irqrestore(&host->lock, flags);
}

1497 1498 1499 1500 1501 1502 1503 1504 1505 1506
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);

	sdhci_runtime_pm_get(host);
	sdhci_do_set_ios(host, ios);
	sdhci_runtime_pm_put(host);
}

static int sdhci_check_ro(struct sdhci_host *host)
1507 1508
{
	unsigned long flags;
1509
	int is_readonly;
1510 1511 1512

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1513
	if (host->flags & SDHCI_DEVICE_DEAD)
1514 1515 1516
		is_readonly = 0;
	else if (host->ops->get_ro)
		is_readonly = host->ops->get_ro(host);
P
Pierre Ossman 已提交
1517
	else
1518 1519
		is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
				& SDHCI_WRITE_PROTECT);
1520 1521 1522

	spin_unlock_irqrestore(&host->lock, flags);

1523 1524 1525
	/* This quirk needs to be replaced by a callback-function later */
	return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
		!is_readonly : is_readonly;
1526 1527
}

1528 1529
#define SAMPLE_COUNT	5

1530
static int sdhci_do_get_ro(struct sdhci_host *host)
1531 1532 1533 1534
{
	int i, ro_count;

	if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
1535
		return sdhci_check_ro(host);
1536 1537 1538

	ro_count = 0;
	for (i = 0; i < SAMPLE_COUNT; i++) {
1539
		if (sdhci_check_ro(host)) {
1540 1541 1542 1543 1544 1545 1546 1547
			if (++ro_count > SAMPLE_COUNT / 2)
				return 1;
		}
		msleep(30);
	}
	return 0;
}

1548 1549 1550 1551 1552 1553 1554 1555
static void sdhci_hw_reset(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);

	if (host->ops && host->ops->hw_reset)
		host->ops->hw_reset(host);
}

1556
static int sdhci_get_ro(struct mmc_host *mmc)
P
Pierre Ossman 已提交
1557
{
1558 1559
	struct sdhci_host *host = mmc_priv(mmc);
	int ret;
P
Pierre Ossman 已提交
1560

1561 1562 1563 1564 1565
	sdhci_runtime_pm_get(host);
	ret = sdhci_do_get_ro(host);
	sdhci_runtime_pm_put(host);
	return ret;
}
P
Pierre Ossman 已提交
1566

1567 1568
static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
{
P
Pierre Ossman 已提交
1569 1570 1571
	if (host->flags & SDHCI_DEVICE_DEAD)
		goto out;

1572 1573 1574 1575 1576 1577 1578 1579 1580
	if (enable)
		host->flags |= SDHCI_SDIO_IRQ_ENABLED;
	else
		host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;

	/* SDIO IRQ will be enabled as appropriate in runtime resume */
	if (host->runtime_suspended)
		goto out;

P
Pierre Ossman 已提交
1581
	if (enable)
1582 1583 1584
		sdhci_unmask_irqs(host, SDHCI_INT_CARD_INT);
	else
		sdhci_mask_irqs(host, SDHCI_INT_CARD_INT);
P
Pierre Ossman 已提交
1585
out:
P
Pierre Ossman 已提交
1586
	mmiowb();
1587 1588 1589 1590 1591 1592
}

static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
P
Pierre Ossman 已提交
1593

1594 1595
	spin_lock_irqsave(&host->lock, flags);
	sdhci_enable_sdio_irq_nolock(host, enable);
P
Pierre Ossman 已提交
1596 1597 1598
	spin_unlock_irqrestore(&host->lock, flags);
}

1599 1600
static int sdhci_do_start_signal_voltage_switch(struct sdhci_host *host,
						struct mmc_ios *ios)
1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630
{
	u8 pwr;
	u16 clk, ctrl;
	u32 present_state;

	/*
	 * Signal Voltage Switching is only applicable for Host Controllers
	 * v3.00 and above.
	 */
	if (host->version < SDHCI_SPEC_300)
		return 0;

	/*
	 * We first check whether the request is to set signalling voltage
	 * to 3.3V. If so, we change the voltage to 3.3V and return quickly.
	 */
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_330) {
		/* Set 1.8V Signal Enable in the Host Control2 register to 0 */
		ctrl &= ~SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

		/* Wait for 5ms */
		usleep_range(5000, 5500);

		/* 3.3V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_VDD_180))
			return 0;
		else {
1631
			pr_info(DRIVER_NAME ": Switching to 3.3V "
1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689
				"signalling voltage failed\n");
			return -EIO;
		}
	} else if (!(ctrl & SDHCI_CTRL_VDD_180) &&
		  (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_180)) {
		/* Stop SDCLK */
		clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
		clk &= ~SDHCI_CLOCK_CARD_EN;
		sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

		/* Check whether DAT[3:0] is 0000 */
		present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
		if (!((present_state & SDHCI_DATA_LVL_MASK) >>
		       SDHCI_DATA_LVL_SHIFT)) {
			/*
			 * Enable 1.8V Signal Enable in the Host Control2
			 * register
			 */
			ctrl |= SDHCI_CTRL_VDD_180;
			sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

			/* Wait for 5ms */
			usleep_range(5000, 5500);

			ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
			if (ctrl & SDHCI_CTRL_VDD_180) {
				/* Provide SDCLK again and wait for 1ms*/
				clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
				clk |= SDHCI_CLOCK_CARD_EN;
				sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
				usleep_range(1000, 1500);

				/*
				 * If DAT[3:0] level is 1111b, then the card
				 * was successfully switched to 1.8V signaling.
				 */
				present_state = sdhci_readl(host,
							SDHCI_PRESENT_STATE);
				if ((present_state & SDHCI_DATA_LVL_MASK) ==
				     SDHCI_DATA_LVL_MASK)
					return 0;
			}
		}

		/*
		 * If we are here, that means the switch to 1.8V signaling
		 * failed. We power cycle the card, and retry initialization
		 * sequence by setting S18R to 0.
		 */
		pwr = sdhci_readb(host, SDHCI_POWER_CONTROL);
		pwr &= ~SDHCI_POWER_ON;
		sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);

		/* Wait for 1ms as per the spec */
		usleep_range(1000, 1500);
		pwr |= SDHCI_POWER_ON;
		sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);

1690
		pr_info(DRIVER_NAME ": Switching to 1.8V signalling "
1691 1692 1693 1694 1695 1696 1697
			"voltage failed, retrying with S18R set to 0\n");
		return -EAGAIN;
	} else
		/* No signal voltage switch required */
		return 0;
}

1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711
static int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
	struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);
	int err;

	if (host->version < SDHCI_SPEC_300)
		return 0;
	sdhci_runtime_pm_get(host);
	err = sdhci_do_start_signal_voltage_switch(host, ios);
	sdhci_runtime_pm_put(host);
	return err;
}

1712
static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
1713 1714 1715 1716 1717 1718 1719
{
	struct sdhci_host *host;
	u16 ctrl;
	u32 ier;
	int tuning_loop_counter = MAX_TUNING_LOOP;
	unsigned long timeout;
	int err = 0;
1720
	bool requires_tuning_nonuhs = false;
1721 1722 1723

	host = mmc_priv(mmc);

1724
	sdhci_runtime_pm_get(host);
1725 1726 1727 1728 1729 1730
	disable_irq(host->irq);
	spin_lock(&host->lock);

	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

	/*
1731 1732
	 * The Host Controller needs tuning only in case of SDR104 mode
	 * and for SDR50 mode when Use Tuning for SDR50 is set in the
1733
	 * Capabilities register.
1734 1735
	 * If the Host Controller supports the HS200 mode then the
	 * tuning function has to be executed.
1736
	 */
1737 1738 1739 1740 1741
	if (((ctrl & SDHCI_CTRL_UHS_MASK) == SDHCI_CTRL_UHS_SDR50) &&
	    (host->flags & SDHCI_SDR50_NEEDS_TUNING ||
	     host->flags & SDHCI_HS200_NEEDS_TUNING))
		requires_tuning_nonuhs = true;

1742
	if (((ctrl & SDHCI_CTRL_UHS_MASK) == SDHCI_CTRL_UHS_SDR104) ||
1743
	    requires_tuning_nonuhs)
1744 1745 1746 1747
		ctrl |= SDHCI_CTRL_EXEC_TUNING;
	else {
		spin_unlock(&host->lock);
		enable_irq(host->irq);
1748
		sdhci_runtime_pm_put(host);
1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773
		return 0;
	}

	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

	/*
	 * As per the Host Controller spec v3.00, tuning command
	 * generates Buffer Read Ready interrupt, so enable that.
	 *
	 * Note: The spec clearly says that when tuning sequence
	 * is being performed, the controller does not generate
	 * interrupts other than Buffer Read Ready interrupt. But
	 * to make sure we don't hit a controller bug, we _only_
	 * enable Buffer Read Ready interrupt here.
	 */
	ier = sdhci_readl(host, SDHCI_INT_ENABLE);
	sdhci_clear_set_irqs(host, ier, SDHCI_INT_DATA_AVAIL);

	/*
	 * Issue CMD19 repeatedly till Execute Tuning is set to 0 or the number
	 * of loops reaches 40 times or a timeout of 150ms occurs.
	 */
	timeout = 150;
	do {
		struct mmc_command cmd = {0};
1774
		struct mmc_request mrq = {NULL};
1775 1776 1777 1778

		if (!tuning_loop_counter && !timeout)
			break;

1779
		cmd.opcode = opcode;
1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793
		cmd.arg = 0;
		cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
		cmd.retries = 0;
		cmd.data = NULL;
		cmd.error = 0;

		mrq.cmd = &cmd;
		host->mrq = &mrq;

		/*
		 * In response to CMD19, the card sends 64 bytes of tuning
		 * block to the Host Controller. So we set the block size
		 * to 64 here.
		 */
1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804
		if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200) {
			if (mmc->ios.bus_width == MMC_BUS_WIDTH_8)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 128),
					     SDHCI_BLOCK_SIZE);
			else if (mmc->ios.bus_width == MMC_BUS_WIDTH_4)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
					     SDHCI_BLOCK_SIZE);
		} else {
			sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
				     SDHCI_BLOCK_SIZE);
		}
1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829

		/*
		 * The tuning block is sent by the card to the host controller.
		 * So we set the TRNS_READ bit in the Transfer Mode register.
		 * This also takes care of setting DMA Enable and Multi Block
		 * Select in the same register to 0.
		 */
		sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);

		sdhci_send_command(host, &cmd);

		host->cmd = NULL;
		host->mrq = NULL;

		spin_unlock(&host->lock);
		enable_irq(host->irq);

		/* Wait for Buffer Read Ready interrupt */
		wait_event_interruptible_timeout(host->buf_ready_int,
					(host->tuning_done == 1),
					msecs_to_jiffies(50));
		disable_irq(host->irq);
		spin_lock(&host->lock);

		if (!host->tuning_done) {
1830
			pr_info(DRIVER_NAME ": Timeout waiting for "
1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859
				"Buffer Read Ready interrupt during tuning "
				"procedure, falling back to fixed sampling "
				"clock\n");
			ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
			ctrl &= ~SDHCI_CTRL_TUNED_CLK;
			ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
			sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

			err = -EIO;
			goto out;
		}

		host->tuning_done = 0;

		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		tuning_loop_counter--;
		timeout--;
		mdelay(1);
	} while (ctrl & SDHCI_CTRL_EXEC_TUNING);

	/*
	 * The Host Driver has exhausted the maximum number of loops allowed,
	 * so use fixed sampling frequency.
	 */
	if (!tuning_loop_counter || !timeout) {
		ctrl &= ~SDHCI_CTRL_TUNED_CLK;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
	} else {
		if (!(ctrl & SDHCI_CTRL_TUNED_CLK)) {
1860
			pr_info(DRIVER_NAME ": Tuning procedure"
1861 1862 1863 1864 1865 1866 1867
				" failed, falling back to fixed sampling"
				" clock\n");
			err = -EIO;
		}
	}

out:
1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898
	/*
	 * If this is the very first time we are here, we start the retuning
	 * timer. Since only during the first time, SDHCI_NEEDS_RETUNING
	 * flag won't be set, we check this condition before actually starting
	 * the timer.
	 */
	if (!(host->flags & SDHCI_NEEDS_RETUNING) && host->tuning_count &&
	    (host->tuning_mode == SDHCI_TUNING_MODE_1)) {
		mod_timer(&host->tuning_timer, jiffies +
			host->tuning_count * HZ);
		/* Tuning mode 1 limits the maximum data length to 4MB */
		mmc->max_blk_count = (4 * 1024 * 1024) / mmc->max_blk_size;
	} else {
		host->flags &= ~SDHCI_NEEDS_RETUNING;
		/* Reload the new initial value for timer */
		if (host->tuning_mode == SDHCI_TUNING_MODE_1)
			mod_timer(&host->tuning_timer, jiffies +
				host->tuning_count * HZ);
	}

	/*
	 * In case tuning fails, host controllers which support re-tuning can
	 * try tuning again at a later time, when the re-tuning timer expires.
	 * So for these controllers, we return 0. Since there might be other
	 * controllers who do not have this capability, we return error for
	 * them.
	 */
	if (err && host->tuning_count &&
	    host->tuning_mode == SDHCI_TUNING_MODE_1)
		err = 0;

1899 1900 1901
	sdhci_clear_set_irqs(host, SDHCI_INT_DATA_AVAIL, ier);
	spin_unlock(&host->lock);
	enable_irq(host->irq);
1902
	sdhci_runtime_pm_put(host);
1903 1904 1905 1906

	return err;
}

1907
static void sdhci_do_enable_preset_value(struct sdhci_host *host, bool enable)
1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926
{
	u16 ctrl;
	unsigned long flags;

	/* Host Controller v3.00 defines preset value registers */
	if (host->version < SDHCI_SPEC_300)
		return;

	spin_lock_irqsave(&host->lock, flags);

	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

	/*
	 * We only enable or disable Preset Value if they are not already
	 * enabled or disabled respectively. Otherwise, we bail out.
	 */
	if (enable && !(ctrl & SDHCI_CTRL_PRESET_VAL_ENABLE)) {
		ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1927
		host->flags |= SDHCI_PV_ENABLED;
1928 1929 1930
	} else if (!enable && (ctrl & SDHCI_CTRL_PRESET_VAL_ENABLE)) {
		ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1931
		host->flags &= ~SDHCI_PV_ENABLED;
1932 1933 1934 1935 1936
	}

	spin_unlock_irqrestore(&host->lock, flags);
}

1937 1938 1939 1940 1941 1942 1943 1944 1945
static void sdhci_enable_preset_value(struct mmc_host *mmc, bool enable)
{
	struct sdhci_host *host = mmc_priv(mmc);

	sdhci_runtime_pm_get(host);
	sdhci_do_enable_preset_value(host, enable);
	sdhci_runtime_pm_put(host);
}

1946
static const struct mmc_host_ops sdhci_ops = {
1947 1948 1949
	.request	= sdhci_request,
	.set_ios	= sdhci_set_ios,
	.get_ro		= sdhci_get_ro,
1950
	.hw_reset	= sdhci_hw_reset,
P
Pierre Ossman 已提交
1951
	.enable_sdio_irq = sdhci_enable_sdio_irq,
1952
	.start_signal_voltage_switch	= sdhci_start_signal_voltage_switch,
1953
	.execute_tuning			= sdhci_execute_tuning,
1954
	.enable_preset_value		= sdhci_enable_preset_value,
1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971
};

/*****************************************************************************\
 *                                                                           *
 * Tasklets                                                                  *
 *                                                                           *
\*****************************************************************************/

static void sdhci_tasklet_card(unsigned long param)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host*)param;

	spin_lock_irqsave(&host->lock, flags);

1972 1973 1974
	/* Check host->mrq first in case we are runtime suspended */
	if (host->mrq &&
	    !(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT)) {
1975
		pr_err("%s: Card removed during transfer!\n",
1976
			mmc_hostname(host->mmc));
1977
		pr_err("%s: Resetting controller.\n",
1978
			mmc_hostname(host->mmc));
1979

1980 1981
		sdhci_reset(host, SDHCI_RESET_CMD);
		sdhci_reset(host, SDHCI_RESET_DATA);
1982

1983 1984
		host->mrq->cmd->error = -ENOMEDIUM;
		tasklet_schedule(&host->finish_tasklet);
1985 1986 1987 1988
	}

	spin_unlock_irqrestore(&host->lock, flags);

P
Pierre Ossman 已提交
1989
	mmc_detect_change(host->mmc, msecs_to_jiffies(200));
1990 1991 1992 1993 1994 1995 1996 1997 1998 1999
}

static void sdhci_tasklet_finish(unsigned long param)
{
	struct sdhci_host *host;
	unsigned long flags;
	struct mmc_request *mrq;

	host = (struct sdhci_host*)param;

2000 2001
	spin_lock_irqsave(&host->lock, flags);

2002 2003 2004 2005
        /*
         * If this tasklet gets rescheduled while running, it will
         * be run again afterwards but without any active request.
         */
2006 2007
	if (!host->mrq) {
		spin_unlock_irqrestore(&host->lock, flags);
2008
		return;
2009
	}
2010 2011 2012 2013 2014 2015 2016 2017 2018

	del_timer(&host->timer);

	mrq = host->mrq;

	/*
	 * The controller needs a reset of internal state machines
	 * upon error conditions.
	 */
P
Pierre Ossman 已提交
2019
	if (!(host->flags & SDHCI_DEVICE_DEAD) &&
2020
	    ((mrq->cmd && mrq->cmd->error) ||
P
Pierre Ossman 已提交
2021 2022 2023
		 (mrq->data && (mrq->data->error ||
		  (mrq->data->stop && mrq->data->stop->error))) ||
		   (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST))) {
2024 2025

		/* Some controllers need this kick or reset won't work here */
2026
		if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET) {
2027 2028 2029 2030 2031 2032 2033 2034 2035 2036
			unsigned int clock;

			/* This is to force an update */
			clock = host->clock;
			host->clock = 0;
			sdhci_set_clock(host, clock);
		}

		/* Spec says we should do both at the same time, but Ricoh
		   controllers do not like that. */
2037 2038 2039 2040 2041 2042 2043 2044
		sdhci_reset(host, SDHCI_RESET_CMD);
		sdhci_reset(host, SDHCI_RESET_DATA);
	}

	host->mrq = NULL;
	host->cmd = NULL;
	host->data = NULL;

2045
#ifndef SDHCI_USE_LEDS_CLASS
2046
	sdhci_deactivate_led(host);
2047
#endif
2048

2049
	mmiowb();
2050 2051 2052
	spin_unlock_irqrestore(&host->lock, flags);

	mmc_request_done(host->mmc, mrq);
2053
	sdhci_runtime_pm_put(host);
2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065
}

static void sdhci_timeout_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host*)data;

	spin_lock_irqsave(&host->lock, flags);

	if (host->mrq) {
2066
		pr_err("%s: Timeout waiting for hardware "
P
Pierre Ossman 已提交
2067
			"interrupt.\n", mmc_hostname(host->mmc));
2068 2069 2070
		sdhci_dumpregs(host);

		if (host->data) {
P
Pierre Ossman 已提交
2071
			host->data->error = -ETIMEDOUT;
2072 2073 2074
			sdhci_finish_data(host);
		} else {
			if (host->cmd)
P
Pierre Ossman 已提交
2075
				host->cmd->error = -ETIMEDOUT;
2076
			else
P
Pierre Ossman 已提交
2077
				host->mrq->cmd->error = -ETIMEDOUT;
2078 2079 2080 2081 2082

			tasklet_schedule(&host->finish_tasklet);
		}
	}

2083
	mmiowb();
2084 2085 2086
	spin_unlock_irqrestore(&host->lock, flags);
}

2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100
static void sdhci_tuning_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host *)data;

	spin_lock_irqsave(&host->lock, flags);

	host->flags |= SDHCI_NEEDS_RETUNING;

	spin_unlock_irqrestore(&host->lock, flags);
}

2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111
/*****************************************************************************\
 *                                                                           *
 * Interrupt handling                                                        *
 *                                                                           *
\*****************************************************************************/

static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
{
	BUG_ON(intmask == 0);

	if (!host->cmd) {
2112
		pr_err("%s: Got command interrupt 0x%08x even "
2113 2114
			"though no command operation was in progress.\n",
			mmc_hostname(host->mmc), (unsigned)intmask);
2115 2116 2117 2118
		sdhci_dumpregs(host);
		return;
	}

2119
	if (intmask & SDHCI_INT_TIMEOUT)
P
Pierre Ossman 已提交
2120 2121 2122 2123
		host->cmd->error = -ETIMEDOUT;
	else if (intmask & (SDHCI_INT_CRC | SDHCI_INT_END_BIT |
			SDHCI_INT_INDEX))
		host->cmd->error = -EILSEQ;
2124

2125
	if (host->cmd->error) {
2126
		tasklet_schedule(&host->finish_tasklet);
2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144
		return;
	}

	/*
	 * The host can send and interrupt when the busy state has
	 * ended, allowing us to wait without wasting CPU cycles.
	 * Unfortunately this is overloaded on the "data complete"
	 * interrupt, so we need to take some care when handling
	 * it.
	 *
	 * Note: The 1.0 specification is a bit ambiguous about this
	 *       feature so there might be some problems with older
	 *       controllers.
	 */
	if (host->cmd->flags & MMC_RSP_BUSY) {
		if (host->cmd->data)
			DBG("Cannot wait for busy signal when also "
				"doing a data transfer");
2145
		else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ))
2146
			return;
2147 2148 2149

		/* The controller does not support the end-of-busy IRQ,
		 * fall through and take the SDHCI_INT_RESPONSE */
2150 2151 2152
	}

	if (intmask & SDHCI_INT_RESPONSE)
2153
		sdhci_finish_command(host);
2154 2155
}

2156
#ifdef CONFIG_MMC_DEBUG
2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184
static void sdhci_show_adma_error(struct sdhci_host *host)
{
	const char *name = mmc_hostname(host->mmc);
	u8 *desc = host->adma_desc;
	__le32 *dma;
	__le16 *len;
	u8 attr;

	sdhci_dumpregs(host);

	while (true) {
		dma = (__le32 *)(desc + 4);
		len = (__le16 *)(desc + 2);
		attr = *desc;

		DBG("%s: %p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
		    name, desc, le32_to_cpu(*dma), le16_to_cpu(*len), attr);

		desc += 8;

		if (attr & 2)
			break;
	}
}
#else
static void sdhci_show_adma_error(struct sdhci_host *host) { }
#endif

2185 2186
static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
{
2187
	u32 command;
2188 2189
	BUG_ON(intmask == 0);

2190 2191
	/* CMD19 generates _only_ Buffer Read Ready interrupt */
	if (intmask & SDHCI_INT_DATA_AVAIL) {
2192 2193 2194
		command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
		if (command == MMC_SEND_TUNING_BLOCK ||
		    command == MMC_SEND_TUNING_BLOCK_HS200) {
2195 2196 2197 2198 2199 2200
			host->tuning_done = 1;
			wake_up(&host->buf_ready_int);
			return;
		}
	}

2201 2202
	if (!host->data) {
		/*
2203 2204 2205
		 * The "data complete" interrupt is also used to
		 * indicate that a busy state has ended. See comment
		 * above in sdhci_cmd_irq().
2206
		 */
2207 2208 2209 2210 2211 2212
		if (host->cmd && (host->cmd->flags & MMC_RSP_BUSY)) {
			if (intmask & SDHCI_INT_DATA_END) {
				sdhci_finish_command(host);
				return;
			}
		}
2213

2214
		pr_err("%s: Got data interrupt 0x%08x even "
2215 2216
			"though no data operation was in progress.\n",
			mmc_hostname(host->mmc), (unsigned)intmask);
2217 2218 2219 2220 2221 2222
		sdhci_dumpregs(host);

		return;
	}

	if (intmask & SDHCI_INT_DATA_TIMEOUT)
P
Pierre Ossman 已提交
2223
		host->data->error = -ETIMEDOUT;
2224 2225 2226 2227 2228
	else if (intmask & SDHCI_INT_DATA_END_BIT)
		host->data->error = -EILSEQ;
	else if ((intmask & SDHCI_INT_DATA_CRC) &&
		SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
			!= MMC_BUS_TEST_R)
P
Pierre Ossman 已提交
2229
		host->data->error = -EILSEQ;
2230
	else if (intmask & SDHCI_INT_ADMA_ERROR) {
2231
		pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
2232
		sdhci_show_adma_error(host);
2233
		host->data->error = -EIO;
2234
	}
2235

P
Pierre Ossman 已提交
2236
	if (host->data->error)
2237 2238
		sdhci_finish_data(host);
	else {
P
Pierre Ossman 已提交
2239
		if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
2240 2241
			sdhci_transfer_pio(host);

2242 2243 2244 2245
		/*
		 * We currently don't do anything fancy with DMA
		 * boundaries, but as we can't disable the feature
		 * we need to at least restart the transfer.
2246 2247 2248 2249
		 *
		 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
		 * should return a valid address to continue from, but as
		 * some controllers are faulty, don't trust them.
2250
		 */
2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267
		if (intmask & SDHCI_INT_DMA_END) {
			u32 dmastart, dmanow;
			dmastart = sg_dma_address(host->data->sg);
			dmanow = dmastart + host->data->bytes_xfered;
			/*
			 * Force update to the next DMA block boundary.
			 */
			dmanow = (dmanow &
				~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
				SDHCI_DEFAULT_BOUNDARY_SIZE;
			host->data->bytes_xfered = dmanow - dmastart;
			DBG("%s: DMA base 0x%08x, transferred 0x%06x bytes,"
				" next 0x%08x\n",
				mmc_hostname(host->mmc), dmastart,
				host->data->bytes_xfered, dmanow);
			sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
		}
2268

2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280
		if (intmask & SDHCI_INT_DATA_END) {
			if (host->cmd) {
				/*
				 * Data managed to finish before the
				 * command completed. Make sure we do
				 * things in the proper order.
				 */
				host->data_early = 1;
			} else {
				sdhci_finish_data(host);
			}
		}
2281 2282 2283
	}
}

2284
static irqreturn_t sdhci_irq(int irq, void *dev_id)
2285 2286
{
	irqreturn_t result;
2287
	struct sdhci_host *host = dev_id;
2288 2289
	u32 intmask, unexpected = 0;
	int cardint = 0, max_loops = 16;
2290 2291 2292

	spin_lock(&host->lock);

2293 2294
	if (host->runtime_suspended) {
		spin_unlock(&host->lock);
2295
		pr_warning("%s: got irq while runtime suspended\n",
2296 2297 2298 2299
		       mmc_hostname(host->mmc));
		return IRQ_HANDLED;
	}

2300
	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
2301

2302
	if (!intmask || intmask == 0xffffffff) {
2303 2304 2305 2306
		result = IRQ_NONE;
		goto out;
	}

2307
again:
2308 2309
	DBG("*** %s got interrupt: 0x%08x\n",
		mmc_hostname(host->mmc), intmask);
2310

2311
	if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329
		u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
			      SDHCI_CARD_PRESENT;

		/*
		 * There is a observation on i.mx esdhc.  INSERT bit will be
		 * immediately set again when it gets cleared, if a card is
		 * inserted.  We have to mask the irq to prevent interrupt
		 * storm which will freeze the system.  And the REMOVE gets
		 * the same situation.
		 *
		 * More testing are needed here to ensure it works for other
		 * platforms though.
		 */
		sdhci_mask_irqs(host, present ? SDHCI_INT_CARD_INSERT :
						SDHCI_INT_CARD_REMOVE);
		sdhci_unmask_irqs(host, present ? SDHCI_INT_CARD_REMOVE :
						  SDHCI_INT_CARD_INSERT);

2330
		sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
2331 2332
			     SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
		intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
2333
		tasklet_schedule(&host->card_tasklet);
2334
	}
2335

2336
	if (intmask & SDHCI_INT_CMD_MASK) {
2337 2338
		sdhci_writel(host, intmask & SDHCI_INT_CMD_MASK,
			SDHCI_INT_STATUS);
2339
		sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
2340 2341 2342
	}

	if (intmask & SDHCI_INT_DATA_MASK) {
2343 2344
		sdhci_writel(host, intmask & SDHCI_INT_DATA_MASK,
			SDHCI_INT_STATUS);
2345
		sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
2346 2347 2348 2349
	}

	intmask &= ~(SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK);

2350 2351
	intmask &= ~SDHCI_INT_ERROR;

2352
	if (intmask & SDHCI_INT_BUS_POWER) {
2353
		pr_err("%s: Card is consuming too much power!\n",
2354
			mmc_hostname(host->mmc));
2355
		sdhci_writel(host, SDHCI_INT_BUS_POWER, SDHCI_INT_STATUS);
2356 2357
	}

2358
	intmask &= ~SDHCI_INT_BUS_POWER;
2359

P
Pierre Ossman 已提交
2360 2361 2362 2363 2364
	if (intmask & SDHCI_INT_CARD_INT)
		cardint = 1;

	intmask &= ~SDHCI_INT_CARD_INT;

2365
	if (intmask) {
2366
		unexpected |= intmask;
2367
		sdhci_writel(host, intmask, SDHCI_INT_STATUS);
2368
	}
2369 2370 2371

	result = IRQ_HANDLED;

2372 2373 2374
	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
	if (intmask && --max_loops)
		goto again;
2375 2376 2377
out:
	spin_unlock(&host->lock);

2378 2379 2380 2381 2382
	if (unexpected) {
		pr_err("%s: Unexpected interrupt 0x%08x.\n",
			   mmc_hostname(host->mmc), unexpected);
		sdhci_dumpregs(host);
	}
P
Pierre Ossman 已提交
2383 2384 2385 2386 2387 2388
	/*
	 * We have to delay this as it calls back into the driver.
	 */
	if (cardint)
		mmc_signal_sdio_irq(host->mmc);

2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399
	return result;
}

/*****************************************************************************\
 *                                                                           *
 * Suspend/resume                                                            *
 *                                                                           *
\*****************************************************************************/

#ifdef CONFIG_PM

2400
int sdhci_suspend_host(struct sdhci_host *host)
2401
{
2402
	int ret;
2403
	bool has_tuning_timer;
2404

2405 2406 2407
	if (host->ops->platform_suspend)
		host->ops->platform_suspend(host);

2408 2409
	sdhci_disable_card_detection(host);

2410
	/* Disable tuning since we are suspending */
2411 2412 2413
	has_tuning_timer = host->version >= SDHCI_SPEC_300 &&
		host->tuning_count && host->tuning_mode == SDHCI_TUNING_MODE_1;
	if (has_tuning_timer) {
2414
		del_timer_sync(&host->tuning_timer);
2415 2416 2417
		host->flags &= ~SDHCI_NEEDS_RETUNING;
	}

2418
	ret = mmc_suspend_host(host->mmc);
2419 2420 2421 2422 2423 2424 2425 2426 2427
	if (ret) {
		if (has_tuning_timer) {
			host->flags |= SDHCI_NEEDS_RETUNING;
			mod_timer(&host->tuning_timer, jiffies +
					host->tuning_count * HZ);
		}

		sdhci_enable_card_detection(host);

2428
		return ret;
2429
	}
2430

2431
	free_irq(host->irq, host);
2432

M
Marek Szyprowski 已提交
2433
	return ret;
2434 2435
}

2436
EXPORT_SYMBOL_GPL(sdhci_suspend_host);
2437

2438 2439 2440
int sdhci_resume_host(struct sdhci_host *host)
{
	int ret;
2441

2442
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2443 2444 2445
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}
2446

2447 2448
	ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
			  mmc_hostname(host->mmc), host);
2449 2450
	if (ret)
		return ret;
2451

2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462
	if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
	    (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
		/* Card keeps power but host controller does not */
		sdhci_init(host, 0);
		host->pwr = 0;
		host->clock = 0;
		sdhci_do_set_ios(host, &host->mmc->ios);
	} else {
		sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
		mmiowb();
	}
2463 2464

	ret = mmc_resume_host(host->mmc);
2465 2466
	sdhci_enable_card_detection(host);

2467 2468 2469
	if (host->ops->platform_resume)
		host->ops->platform_resume(host);

2470 2471 2472 2473 2474
	/* Set the re-tuning expiration flag */
	if ((host->version >= SDHCI_SPEC_300) && host->tuning_count &&
	    (host->tuning_mode == SDHCI_TUNING_MODE_1))
		host->flags |= SDHCI_NEEDS_RETUNING;

2475
	return ret;
2476 2477
}

2478
EXPORT_SYMBOL_GPL(sdhci_resume_host);
2479

2480 2481 2482 2483 2484 2485 2486 2487 2488 2489
void sdhci_enable_irq_wakeups(struct sdhci_host *host)
{
	u8 val;
	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val |= SDHCI_WAKE_ON_INT;
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}

EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);

2490 2491
#endif /* CONFIG_PM */

2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575
#ifdef CONFIG_PM_RUNTIME

static int sdhci_runtime_pm_get(struct sdhci_host *host)
{
	return pm_runtime_get_sync(host->mmc->parent);
}

static int sdhci_runtime_pm_put(struct sdhci_host *host)
{
	pm_runtime_mark_last_busy(host->mmc->parent);
	return pm_runtime_put_autosuspend(host->mmc->parent);
}

int sdhci_runtime_suspend_host(struct sdhci_host *host)
{
	unsigned long flags;
	int ret = 0;

	/* Disable tuning since we are suspending */
	if (host->version >= SDHCI_SPEC_300 &&
	    host->tuning_mode == SDHCI_TUNING_MODE_1) {
		del_timer_sync(&host->tuning_timer);
		host->flags &= ~SDHCI_NEEDS_RETUNING;
	}

	spin_lock_irqsave(&host->lock, flags);
	sdhci_mask_irqs(host, SDHCI_INT_ALL_MASK);
	spin_unlock_irqrestore(&host->lock, flags);

	synchronize_irq(host->irq);

	spin_lock_irqsave(&host->lock, flags);
	host->runtime_suspended = true;
	spin_unlock_irqrestore(&host->lock, flags);

	return ret;
}
EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);

int sdhci_runtime_resume_host(struct sdhci_host *host)
{
	unsigned long flags;
	int ret = 0, host_flags = host->flags;

	if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}

	sdhci_init(host, 0);

	/* Force clock and power re-program */
	host->pwr = 0;
	host->clock = 0;
	sdhci_do_set_ios(host, &host->mmc->ios);

	sdhci_do_start_signal_voltage_switch(host, &host->mmc->ios);
	if (host_flags & SDHCI_PV_ENABLED)
		sdhci_do_enable_preset_value(host, true);

	/* Set the re-tuning expiration flag */
	if ((host->version >= SDHCI_SPEC_300) && host->tuning_count &&
	    (host->tuning_mode == SDHCI_TUNING_MODE_1))
		host->flags |= SDHCI_NEEDS_RETUNING;

	spin_lock_irqsave(&host->lock, flags);

	host->runtime_suspended = false;

	/* Enable SDIO IRQ */
	if ((host->flags & SDHCI_SDIO_IRQ_ENABLED))
		sdhci_enable_sdio_irq_nolock(host, true);

	/* Enable Card Detection */
	sdhci_enable_card_detection(host);

	spin_unlock_irqrestore(&host->lock, flags);

	return ret;
}
EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);

#endif

2576 2577
/*****************************************************************************\
 *                                                                           *
2578
 * Device allocation/registration                                            *
2579 2580 2581
 *                                                                           *
\*****************************************************************************/

2582 2583
struct sdhci_host *sdhci_alloc_host(struct device *dev,
	size_t priv_size)
2584 2585 2586 2587
{
	struct mmc_host *mmc;
	struct sdhci_host *host;

2588
	WARN_ON(dev == NULL);
2589

2590
	mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
2591
	if (!mmc)
2592
		return ERR_PTR(-ENOMEM);
2593 2594 2595 2596

	host = mmc_priv(mmc);
	host->mmc = mmc;

2597 2598
	return host;
}
2599

2600
EXPORT_SYMBOL_GPL(sdhci_alloc_host);
2601

2602 2603 2604
int sdhci_add_host(struct sdhci_host *host)
{
	struct mmc_host *mmc;
2605
	u32 caps[2] = {0, 0};
2606 2607
	u32 max_current_caps;
	unsigned int ocr_avail;
2608
	int ret;
2609

2610 2611 2612
	WARN_ON(host == NULL);
	if (host == NULL)
		return -EINVAL;
2613

2614
	mmc = host->mmc;
2615

2616 2617
	if (debug_quirks)
		host->quirks = debug_quirks;
2618 2619
	if (debug_quirks2)
		host->quirks2 = debug_quirks2;
2620

2621 2622
	sdhci_reset(host, SDHCI_RESET_ALL);

2623
	host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
2624 2625
	host->version = (host->version & SDHCI_SPEC_VER_MASK)
				>> SDHCI_SPEC_VER_SHIFT;
2626
	if (host->version > SDHCI_SPEC_300) {
2627
		pr_err("%s: Unknown controller version (%d). "
2628
			"You may experience problems.\n", mmc_hostname(mmc),
2629
			host->version);
2630 2631
	}

2632
	caps[0] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ? host->caps :
2633
		sdhci_readl(host, SDHCI_CAPABILITIES);
2634

2635 2636 2637 2638
	if (host->version >= SDHCI_SPEC_300)
		caps[1] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ?
			host->caps1 :
			sdhci_readl(host, SDHCI_CAPABILITIES_1);
2639

2640
	if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
2641
		host->flags |= SDHCI_USE_SDMA;
2642
	else if (!(caps[0] & SDHCI_CAN_DO_SDMA))
2643
		DBG("Controller doesn't have SDMA capability\n");
2644
	else
2645
		host->flags |= SDHCI_USE_SDMA;
2646

2647
	if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
2648
		(host->flags & SDHCI_USE_SDMA)) {
R
Rolf Eike Beer 已提交
2649
		DBG("Disabling DMA as it is marked broken\n");
2650
		host->flags &= ~SDHCI_USE_SDMA;
2651 2652
	}

2653 2654
	if ((host->version >= SDHCI_SPEC_200) &&
		(caps[0] & SDHCI_CAN_DO_ADMA2))
2655
		host->flags |= SDHCI_USE_ADMA;
2656 2657 2658 2659 2660 2661 2662

	if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
		(host->flags & SDHCI_USE_ADMA)) {
		DBG("Disabling ADMA as it is marked broken\n");
		host->flags &= ~SDHCI_USE_ADMA;
	}

2663
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2664 2665
		if (host->ops->enable_dma) {
			if (host->ops->enable_dma(host)) {
2666
				pr_warning("%s: No suitable DMA "
2667 2668
					"available. Falling back to PIO.\n",
					mmc_hostname(mmc));
2669 2670
				host->flags &=
					~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
2671
			}
2672 2673 2674
		}
	}

2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685
	if (host->flags & SDHCI_USE_ADMA) {
		/*
		 * We need to allocate descriptors for all sg entries
		 * (128) and potentially one alignment transfer for
		 * each of those entries.
		 */
		host->adma_desc = kmalloc((128 * 2 + 1) * 4, GFP_KERNEL);
		host->align_buffer = kmalloc(128 * 4, GFP_KERNEL);
		if (!host->adma_desc || !host->align_buffer) {
			kfree(host->adma_desc);
			kfree(host->align_buffer);
2686
			pr_warning("%s: Unable to allocate ADMA "
2687 2688 2689 2690 2691 2692
				"buffers. Falling back to standard DMA.\n",
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_ADMA;
		}
	}

2693 2694 2695 2696 2697
	/*
	 * If we use DMA, then it's up to the caller to set the DMA
	 * mask, but PIO does not need the hw shim so we set a new
	 * mask here in that case.
	 */
2698
	if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
2699 2700 2701
		host->dma_mask = DMA_BIT_MASK(64);
		mmc_dev(host->mmc)->dma_mask = &host->dma_mask;
	}
2702

2703
	if (host->version >= SDHCI_SPEC_300)
2704
		host->max_clk = (caps[0] & SDHCI_CLOCK_V3_BASE_MASK)
2705 2706
			>> SDHCI_CLOCK_BASE_SHIFT;
	else
2707
		host->max_clk = (caps[0] & SDHCI_CLOCK_BASE_MASK)
2708 2709
			>> SDHCI_CLOCK_BASE_SHIFT;

2710
	host->max_clk *= 1000000;
2711 2712
	if (host->max_clk == 0 || host->quirks &
			SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
2713
		if (!host->ops->get_max_clock) {
2714
			pr_err("%s: Hardware doesn't specify base clock "
2715 2716 2717 2718
			       "frequency.\n", mmc_hostname(mmc));
			return -ENODEV;
		}
		host->max_clk = host->ops->get_max_clock(host);
2719
	}
2720

2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736
	/*
	 * In case of Host Controller v3.00, find out whether clock
	 * multiplier is supported.
	 */
	host->clk_mul = (caps[1] & SDHCI_CLOCK_MUL_MASK) >>
			SDHCI_CLOCK_MUL_SHIFT;

	/*
	 * In case the value in Clock Multiplier is 0, then programmable
	 * clock mode is not supported, otherwise the actual clock
	 * multiplier is one more than the value of Clock Multiplier
	 * in the Capabilities Register.
	 */
	if (host->clk_mul)
		host->clk_mul += 1;

2737 2738 2739 2740
	/*
	 * Set host parameters.
	 */
	mmc->ops = &sdhci_ops;
2741
	mmc->f_max = host->max_clk;
2742
	if (host->ops->get_min_clock)
2743
		mmc->f_min = host->ops->get_min_clock(host);
2744 2745 2746 2747 2748 2749 2750
	else if (host->version >= SDHCI_SPEC_300) {
		if (host->clk_mul) {
			mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
			mmc->f_max = host->max_clk * host->clk_mul;
		} else
			mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
	} else
2751
		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
2752

2753 2754 2755 2756 2757 2758 2759
	host->timeout_clk =
		(caps[0] & SDHCI_TIMEOUT_CLK_MASK) >> SDHCI_TIMEOUT_CLK_SHIFT;
	if (host->timeout_clk == 0) {
		if (host->ops->get_timeout_clock) {
			host->timeout_clk = host->ops->get_timeout_clock(host);
		} else if (!(host->quirks &
				SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
2760
			pr_err("%s: Hardware doesn't specify timeout clock "
2761 2762 2763 2764 2765 2766 2767 2768
			       "frequency.\n", mmc_hostname(mmc));
			return -ENODEV;
		}
	}
	if (caps[0] & SDHCI_TIMEOUT_CLK_UNIT)
		host->timeout_clk *= 1000;

	if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)
2769
		host->timeout_clk = mmc->f_max / 1000;
2770

2771
	mmc->max_discard_to = (1 << 27) / host->timeout_clk;
2772

2773 2774 2775 2776
	mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;

	if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
		host->flags |= SDHCI_AUTO_CMD12;
2777

2778
	/* Auto-CMD23 stuff only works in ADMA or PIO. */
A
Andrei Warkentin 已提交
2779
	if ((host->version >= SDHCI_SPEC_300) &&
2780
	    ((host->flags & SDHCI_USE_ADMA) ||
A
Andrei Warkentin 已提交
2781
	     !(host->flags & SDHCI_USE_SDMA))) {
2782 2783 2784 2785 2786 2787
		host->flags |= SDHCI_AUTO_CMD23;
		DBG("%s: Auto-CMD23 available\n", mmc_hostname(mmc));
	} else {
		DBG("%s: Auto-CMD23 unavailable\n", mmc_hostname(mmc));
	}

2788 2789 2790 2791 2792 2793 2794
	/*
	 * A controller may support 8-bit width, but the board itself
	 * might not have the pins brought out.  Boards that support
	 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
	 * their platform code before calling sdhci_add_host(), and we
	 * won't assume 8-bit width for hosts without that CAP.
	 */
2795
	if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
2796
		mmc->caps |= MMC_CAP_4_BIT_DATA;
2797

2798
	if (caps[0] & SDHCI_CAN_DO_HISPD)
2799
		mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
2800

2801 2802
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
	    mmc_card_is_removable(mmc))
2803 2804
		mmc->caps |= MMC_CAP_NEEDS_POLL;

2805 2806 2807
	/* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
	if (caps[1] & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
		       SDHCI_SUPPORT_DDR50))
2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818
		mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;

	/* SDR104 supports also implies SDR50 support */
	if (caps[1] & SDHCI_SUPPORT_SDR104)
		mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
	else if (caps[1] & SDHCI_SUPPORT_SDR50)
		mmc->caps |= MMC_CAP_UHS_SDR50;

	if (caps[1] & SDHCI_SUPPORT_DDR50)
		mmc->caps |= MMC_CAP_UHS_DDR50;

2819
	/* Does the host need tuning for SDR50? */
2820 2821 2822
	if (caps[1] & SDHCI_USE_SDR50_TUNING)
		host->flags |= SDHCI_SDR50_NEEDS_TUNING;

2823 2824 2825 2826
	/* Does the host need tuning for HS200? */
	if (mmc->caps2 & MMC_CAP2_HS200)
		host->flags |= SDHCI_HS200_NEEDS_TUNING;

2827 2828 2829 2830 2831 2832 2833 2834
	/* Driver Type(s) (A, C, D) supported by the host */
	if (caps[1] & SDHCI_DRIVER_TYPE_A)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
	if (caps[1] & SDHCI_DRIVER_TYPE_C)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
	if (caps[1] & SDHCI_DRIVER_TYPE_D)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_D;

2835 2836 2837 2838 2839 2840 2841 2842 2843
	/*
	 * If Power Off Notify capability is enabled by the host,
	 * set notify to short power off notify timeout value.
	 */
	if (mmc->caps2 & MMC_CAP2_POWEROFF_NOTIFY)
		mmc->power_notify_type = MMC_HOST_PW_NOTIFY_SHORT;
	else
		mmc->power_notify_type = MMC_HOST_PW_NOTIFY_NONE;

2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858
	/* Initial value for re-tuning timer count */
	host->tuning_count = (caps[1] & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
			      SDHCI_RETUNING_TIMER_COUNT_SHIFT;

	/*
	 * In case Re-tuning Timer is not disabled, the actual value of
	 * re-tuning timer will be 2 ^ (n - 1).
	 */
	if (host->tuning_count)
		host->tuning_count = 1 << (host->tuning_count - 1);

	/* Re-tuning mode supported by the Host Controller */
	host->tuning_mode = (caps[1] & SDHCI_RETUNING_MODE_MASK) >>
			     SDHCI_RETUNING_MODE_SHIFT;

2859
	ocr_avail = 0;
2860 2861 2862 2863 2864 2865 2866

	host->vmmc = regulator_get(mmc_dev(mmc), "vmmc");
	if (IS_ERR(host->vmmc)) {
		pr_info("%s: no vmmc regulator found\n", mmc_hostname(mmc));
		host->vmmc = NULL;
	}

2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883
#ifdef CONFIG_REGULATOR
	if (host->vmmc) {
		ret = regulator_is_supported_voltage(host->vmmc, 3300000,
			3300000);
		if ((ret <= 0) || (!(caps[0] & SDHCI_CAN_VDD_330)))
			caps[0] &= ~SDHCI_CAN_VDD_330;
		ret = regulator_is_supported_voltage(host->vmmc, 3000000,
			3000000);
		if ((ret <= 0) || (!(caps[0] & SDHCI_CAN_VDD_300)))
			caps[0] &= ~SDHCI_CAN_VDD_300;
		ret = regulator_is_supported_voltage(host->vmmc, 1800000,
			1800000);
		if ((ret <= 0) || (!(caps[0] & SDHCI_CAN_VDD_180)))
			caps[0] &= ~SDHCI_CAN_VDD_180;
	}
#endif /* CONFIG_REGULATOR */

2884 2885 2886 2887 2888 2889 2890 2891
	/*
	 * According to SD Host Controller spec v3.00, if the Host System
	 * can afford more than 150mA, Host Driver should set XPC to 1. Also
	 * the value is meaningful only if Voltage Support in the Capabilities
	 * register is set. The actual current value is 4 times the register
	 * value.
	 */
	max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906
	if (!max_current_caps && host->vmmc) {
		u32 curr = regulator_get_current_limit(host->vmmc);
		if (curr > 0) {

			/* convert to SDHCI_MAX_CURRENT format */
			curr = curr/1000;  /* convert to mA */
			curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;

			curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
			max_current_caps =
				(curr << SDHCI_MAX_CURRENT_330_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_300_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_180_SHIFT);
		}
	}
2907 2908 2909 2910

	if (caps[0] & SDHCI_CAN_VDD_330) {
		int max_current_330;

2911
		ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923

		max_current_330 = ((max_current_caps &
				   SDHCI_MAX_CURRENT_330_MASK) >>
				   SDHCI_MAX_CURRENT_330_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;

		if (max_current_330 > 150)
			mmc->caps |= MMC_CAP_SET_XPC_330;
	}
	if (caps[0] & SDHCI_CAN_VDD_300) {
		int max_current_300;

2924
		ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936

		max_current_300 = ((max_current_caps &
				   SDHCI_MAX_CURRENT_300_MASK) >>
				   SDHCI_MAX_CURRENT_300_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;

		if (max_current_300 > 150)
			mmc->caps |= MMC_CAP_SET_XPC_300;
	}
	if (caps[0] & SDHCI_CAN_VDD_180) {
		int max_current_180;

2937 2938
		ocr_avail |= MMC_VDD_165_195;

2939 2940 2941 2942 2943 2944 2945
		max_current_180 = ((max_current_caps &
				   SDHCI_MAX_CURRENT_180_MASK) >>
				   SDHCI_MAX_CURRENT_180_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;

		if (max_current_180 > 150)
			mmc->caps |= MMC_CAP_SET_XPC_180;
2946 2947 2948 2949 2950 2951 2952 2953

		/* Maximum current capabilities of the host at 1.8V */
		if (max_current_180 >= 800)
			mmc->caps |= MMC_CAP_MAX_CURRENT_800;
		else if (max_current_180 >= 600)
			mmc->caps |= MMC_CAP_MAX_CURRENT_600;
		else if (max_current_180 >= 400)
			mmc->caps |= MMC_CAP_MAX_CURRENT_400;
2954
		else if (max_current_180 >= 200)
2955
			mmc->caps |= MMC_CAP_MAX_CURRENT_200;
2956 2957
	}

2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969
	mmc->ocr_avail = ocr_avail;
	mmc->ocr_avail_sdio = ocr_avail;
	if (host->ocr_avail_sdio)
		mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
	mmc->ocr_avail_sd = ocr_avail;
	if (host->ocr_avail_sd)
		mmc->ocr_avail_sd &= host->ocr_avail_sd;
	else /* normal SD controllers don't support 1.8V */
		mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
	mmc->ocr_avail_mmc = ocr_avail;
	if (host->ocr_avail_mmc)
		mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
2970 2971

	if (mmc->ocr_avail == 0) {
2972
		pr_err("%s: Hardware doesn't report any "
2973
			"support voltages.\n", mmc_hostname(mmc));
2974
		return -ENODEV;
2975 2976
	}

2977 2978 2979
	spin_lock_init(&host->lock);

	/*
2980 2981
	 * Maximum number of segments. Depends on if the hardware
	 * can do scatter/gather or not.
2982
	 */
2983
	if (host->flags & SDHCI_USE_ADMA)
2984
		mmc->max_segs = 128;
2985
	else if (host->flags & SDHCI_USE_SDMA)
2986
		mmc->max_segs = 1;
2987
	else /* PIO */
2988
		mmc->max_segs = 128;
2989 2990

	/*
2991
	 * Maximum number of sectors in one transfer. Limited by DMA boundary
2992
	 * size (512KiB).
2993
	 */
2994
	mmc->max_req_size = 524288;
2995 2996 2997

	/*
	 * Maximum segment size. Could be one segment with the maximum number
2998 2999
	 * of bytes. When doing hardware scatter/gather, each entry cannot
	 * be larger than 64 KiB though.
3000
	 */
3001 3002 3003 3004 3005 3006
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
			mmc->max_seg_size = 65535;
		else
			mmc->max_seg_size = 65536;
	} else {
3007
		mmc->max_seg_size = mmc->max_req_size;
3008
	}
3009

3010 3011 3012 3013
	/*
	 * Maximum block size. This varies from controller to controller and
	 * is specified in the capabilities register.
	 */
3014 3015 3016
	if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
		mmc->max_blk_size = 2;
	} else {
3017
		mmc->max_blk_size = (caps[0] & SDHCI_MAX_BLOCK_MASK) >>
3018 3019
				SDHCI_MAX_BLOCK_SHIFT;
		if (mmc->max_blk_size >= 3) {
3020
			pr_warning("%s: Invalid maximum block size, "
3021 3022 3023 3024 3025 3026
				"assuming 512 bytes\n", mmc_hostname(mmc));
			mmc->max_blk_size = 0;
		}
	}

	mmc->max_blk_size = 512 << mmc->max_blk_size;
3027

3028 3029 3030
	/*
	 * Maximum block count.
	 */
3031
	mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
3032

3033 3034 3035 3036 3037 3038 3039 3040
	/*
	 * Init tasklets.
	 */
	tasklet_init(&host->card_tasklet,
		sdhci_tasklet_card, (unsigned long)host);
	tasklet_init(&host->finish_tasklet,
		sdhci_tasklet_finish, (unsigned long)host);

3041
	setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
3042

3043
	if (host->version >= SDHCI_SPEC_300) {
3044 3045
		init_waitqueue_head(&host->buf_ready_int);

3046 3047 3048 3049 3050 3051
		/* Initialize re-tuning timer */
		init_timer(&host->tuning_timer);
		host->tuning_timer.data = (unsigned long)host;
		host->tuning_timer.function = sdhci_tuning_timer;
	}

3052
	ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
3053
		mmc_hostname(mmc), host);
3054 3055 3056
	if (ret) {
		pr_err("%s: Failed to request IRQ %d: %d\n",
		       mmc_hostname(mmc), host->irq, ret);
3057
		goto untasklet;
3058
	}
3059

3060
	sdhci_init(host, 0);
3061 3062 3063 3064 3065

#ifdef CONFIG_MMC_DEBUG
	sdhci_dumpregs(host);
#endif

3066
#ifdef SDHCI_USE_LEDS_CLASS
H
Helmut Schaa 已提交
3067 3068 3069
	snprintf(host->led_name, sizeof(host->led_name),
		"%s::", mmc_hostname(mmc));
	host->led.name = host->led_name;
3070 3071 3072 3073
	host->led.brightness = LED_OFF;
	host->led.default_trigger = mmc_hostname(mmc);
	host->led.brightness_set = sdhci_led_control;

3074
	ret = led_classdev_register(mmc_dev(mmc), &host->led);
3075 3076 3077
	if (ret) {
		pr_err("%s: Failed to register LED device: %d\n",
		       mmc_hostname(mmc), ret);
3078
		goto reset;
3079
	}
3080 3081
#endif

3082 3083
	mmiowb();

3084 3085
	mmc_add_host(mmc);

3086
	pr_info("%s: SDHCI controller on %s [%s] using %s\n",
3087
		mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
3088 3089
		(host->flags & SDHCI_USE_ADMA) ? "ADMA" :
		(host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
3090

3091 3092
	sdhci_enable_card_detection(host);

3093 3094
	return 0;

3095
#ifdef SDHCI_USE_LEDS_CLASS
3096 3097 3098 3099
reset:
	sdhci_reset(host, SDHCI_RESET_ALL);
	free_irq(host->irq, host);
#endif
3100
untasklet:
3101 3102 3103 3104 3105 3106
	tasklet_kill(&host->card_tasklet);
	tasklet_kill(&host->finish_tasklet);

	return ret;
}

3107
EXPORT_SYMBOL_GPL(sdhci_add_host);
3108

P
Pierre Ossman 已提交
3109
void sdhci_remove_host(struct sdhci_host *host, int dead)
3110
{
P
Pierre Ossman 已提交
3111 3112 3113 3114 3115 3116 3117 3118
	unsigned long flags;

	if (dead) {
		spin_lock_irqsave(&host->lock, flags);

		host->flags |= SDHCI_DEVICE_DEAD;

		if (host->mrq) {
3119
			pr_err("%s: Controller removed during "
P
Pierre Ossman 已提交
3120 3121 3122 3123 3124 3125 3126 3127 3128
				" transfer!\n", mmc_hostname(host->mmc));

			host->mrq->cmd->error = -ENOMEDIUM;
			tasklet_schedule(&host->finish_tasklet);
		}

		spin_unlock_irqrestore(&host->lock, flags);
	}

3129 3130
	sdhci_disable_card_detection(host);

3131
	mmc_remove_host(host->mmc);
3132

3133
#ifdef SDHCI_USE_LEDS_CLASS
3134 3135 3136
	led_classdev_unregister(&host->led);
#endif

P
Pierre Ossman 已提交
3137 3138
	if (!dead)
		sdhci_reset(host, SDHCI_RESET_ALL);
3139 3140 3141 3142

	free_irq(host->irq, host);

	del_timer_sync(&host->timer);
3143 3144
	if (host->version >= SDHCI_SPEC_300)
		del_timer_sync(&host->tuning_timer);
3145 3146 3147

	tasklet_kill(&host->card_tasklet);
	tasklet_kill(&host->finish_tasklet);
3148

A
Adrian Hunter 已提交
3149
	if (host->vmmc)
M
Marek Szyprowski 已提交
3150 3151
		regulator_put(host->vmmc);

3152 3153 3154 3155 3156
	kfree(host->adma_desc);
	kfree(host->align_buffer);

	host->adma_desc = NULL;
	host->align_buffer = NULL;
3157 3158
}

3159
EXPORT_SYMBOL_GPL(sdhci_remove_host);
3160

3161
void sdhci_free_host(struct sdhci_host *host)
3162
{
3163
	mmc_free_host(host->mmc);
3164 3165
}

3166
EXPORT_SYMBOL_GPL(sdhci_free_host);
3167 3168 3169 3170 3171 3172 3173 3174 3175

/*****************************************************************************\
 *                                                                           *
 * Driver init/exit                                                          *
 *                                                                           *
\*****************************************************************************/

static int __init sdhci_drv_init(void)
{
3176
	pr_info(DRIVER_NAME
3177
		": Secure Digital Host Controller Interface driver\n");
3178
	pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
3179

3180
	return 0;
3181 3182 3183 3184 3185 3186 3187 3188 3189
}

static void __exit sdhci_drv_exit(void)
{
}

module_init(sdhci_drv_init);
module_exit(sdhci_drv_exit);

3190
module_param(debug_quirks, uint, 0444);
3191
module_param(debug_quirks2, uint, 0444);
3192

3193
MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
3194
MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
3195
MODULE_LICENSE("GPL");
3196

3197
MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
3198
MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");