sdhci.c 49.8 KB
Newer Older
1
/*
P
Pierre Ossman 已提交
2
 *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
3
 *
4
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5 6
 *
 * This program is free software; you can redistribute it and/or modify
7 8 9
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
10 11 12 13
 *
 * Thanks to the following companies for their support:
 *
 *     - JMicron (hardware and technical support)
14 15 16 17
 */

#include <linux/delay.h>
#include <linux/highmem.h>
18
#include <linux/io.h>
19
#include <linux/dma-mapping.h>
20
#include <linux/slab.h>
21
#include <linux/scatterlist.h>
M
Marek Szyprowski 已提交
22
#include <linux/regulator/consumer.h>
23

24 25
#include <linux/leds.h>

26 27 28 29 30 31 32
#include <linux/mmc/host.h>

#include "sdhci.h"

#define DRIVER_NAME "sdhci"

#define DBG(f, x...) \
33
	pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
34

35 36 37 38 39
#if defined(CONFIG_LEDS_CLASS) || (defined(CONFIG_LEDS_CLASS_MODULE) && \
	defined(CONFIG_MMC_SDHCI_MODULE))
#define SDHCI_USE_LEDS_CLASS
#endif

40
static unsigned int debug_quirks = 0;
41

42 43 44 45 46 47 48 49 50 51 52
static void sdhci_prepare_data(struct sdhci_host *, struct mmc_data *);
static void sdhci_finish_data(struct sdhci_host *);

static void sdhci_send_command(struct sdhci_host *, struct mmc_command *);
static void sdhci_finish_command(struct sdhci_host *);

static void sdhci_dumpregs(struct sdhci_host *host)
{
	printk(KERN_DEBUG DRIVER_NAME ": ============== REGISTER DUMP ==============\n");

	printk(KERN_DEBUG DRIVER_NAME ": Sys addr: 0x%08x | Version:  0x%08x\n",
53 54
		sdhci_readl(host, SDHCI_DMA_ADDRESS),
		sdhci_readw(host, SDHCI_HOST_VERSION));
55
	printk(KERN_DEBUG DRIVER_NAME ": Blk size: 0x%08x | Blk cnt:  0x%08x\n",
56 57
		sdhci_readw(host, SDHCI_BLOCK_SIZE),
		sdhci_readw(host, SDHCI_BLOCK_COUNT));
58
	printk(KERN_DEBUG DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
59 60
		sdhci_readl(host, SDHCI_ARGUMENT),
		sdhci_readw(host, SDHCI_TRANSFER_MODE));
61
	printk(KERN_DEBUG DRIVER_NAME ": Present:  0x%08x | Host ctl: 0x%08x\n",
62 63
		sdhci_readl(host, SDHCI_PRESENT_STATE),
		sdhci_readb(host, SDHCI_HOST_CONTROL));
64
	printk(KERN_DEBUG DRIVER_NAME ": Power:    0x%08x | Blk gap:  0x%08x\n",
65 66
		sdhci_readb(host, SDHCI_POWER_CONTROL),
		sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
67
	printk(KERN_DEBUG DRIVER_NAME ": Wake-up:  0x%08x | Clock:    0x%08x\n",
68 69
		sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
		sdhci_readw(host, SDHCI_CLOCK_CONTROL));
70
	printk(KERN_DEBUG DRIVER_NAME ": Timeout:  0x%08x | Int stat: 0x%08x\n",
71 72
		sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
		sdhci_readl(host, SDHCI_INT_STATUS));
73
	printk(KERN_DEBUG DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
74 75
		sdhci_readl(host, SDHCI_INT_ENABLE),
		sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
76
	printk(KERN_DEBUG DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
77 78
		sdhci_readw(host, SDHCI_ACMD12_ERR),
		sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
79
	printk(KERN_DEBUG DRIVER_NAME ": Caps:     0x%08x | Max curr: 0x%08x\n",
80 81
		sdhci_readl(host, SDHCI_CAPABILITIES),
		sdhci_readl(host, SDHCI_MAX_CURRENT));
82

83 84 85 86 87
	if (host->flags & SDHCI_USE_ADMA)
		printk(KERN_DEBUG DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
		       readl(host->ioaddr + SDHCI_ADMA_ERROR),
		       readl(host->ioaddr + SDHCI_ADMA_ADDRESS));

88 89 90 91 92 93 94 95 96
	printk(KERN_DEBUG DRIVER_NAME ": ===========================================\n");
}

/*****************************************************************************\
 *                                                                           *
 * Low level functions                                                       *
 *                                                                           *
\*****************************************************************************/

97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121
static void sdhci_clear_set_irqs(struct sdhci_host *host, u32 clear, u32 set)
{
	u32 ier;

	ier = sdhci_readl(host, SDHCI_INT_ENABLE);
	ier &= ~clear;
	ier |= set;
	sdhci_writel(host, ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, ier, SDHCI_SIGNAL_ENABLE);
}

static void sdhci_unmask_irqs(struct sdhci_host *host, u32 irqs)
{
	sdhci_clear_set_irqs(host, 0, irqs);
}

static void sdhci_mask_irqs(struct sdhci_host *host, u32 irqs)
{
	sdhci_clear_set_irqs(host, irqs, 0);
}

static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
{
	u32 irqs = SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT;

122 123 124
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		return;

125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140
	if (enable)
		sdhci_unmask_irqs(host, irqs);
	else
		sdhci_mask_irqs(host, irqs);
}

static void sdhci_enable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, true);
}

static void sdhci_disable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, false);
}

141 142
static void sdhci_reset(struct sdhci_host *host, u8 mask)
{
143
	unsigned long timeout;
144
	u32 uninitialized_var(ier);
145

146
	if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
147
		if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) &
148 149 150 151
			SDHCI_CARD_PRESENT))
			return;
	}

152 153 154
	if (host->quirks & SDHCI_QUIRK_RESTORE_IRQS_AFTER_RESET)
		ier = sdhci_readl(host, SDHCI_INT_ENABLE);

155
	sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
156

157
	if (mask & SDHCI_RESET_ALL)
158 159
		host->clock = 0;

160 161 162 163
	/* Wait max 100 ms */
	timeout = 100;

	/* hw clears the bit when it's done */
164
	while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
165
		if (timeout == 0) {
P
Pierre Ossman 已提交
166
			printk(KERN_ERR "%s: Reset 0x%x never completed.\n",
167 168 169 170 171 172
				mmc_hostname(host->mmc), (int)mask);
			sdhci_dumpregs(host);
			return;
		}
		timeout--;
		mdelay(1);
173
	}
174 175 176

	if (host->quirks & SDHCI_QUIRK_RESTORE_IRQS_AFTER_RESET)
		sdhci_clear_set_irqs(host, SDHCI_INT_ALL_MASK, ier);
177 178
}

179 180 181
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios);

static void sdhci_init(struct sdhci_host *host, int soft)
182
{
183 184 185 186
	if (soft)
		sdhci_reset(host, SDHCI_RESET_CMD|SDHCI_RESET_DATA);
	else
		sdhci_reset(host, SDHCI_RESET_ALL);
187

188 189
	sdhci_clear_set_irqs(host, SDHCI_INT_ALL_MASK,
		SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
190 191
		SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_INDEX |
		SDHCI_INT_END_BIT | SDHCI_INT_CRC | SDHCI_INT_TIMEOUT |
192
		SDHCI_INT_DATA_END | SDHCI_INT_RESPONSE);
193 194 195 196 197 198

	if (soft) {
		/* force clock reconfiguration */
		host->clock = 0;
		sdhci_set_ios(host->mmc, &host->mmc->ios);
	}
199
}
200

201 202
static void sdhci_reinit(struct sdhci_host *host)
{
203
	sdhci_init(host, 0);
204
	sdhci_enable_card_detection(host);
205 206 207 208 209 210
}

static void sdhci_activate_led(struct sdhci_host *host)
{
	u8 ctrl;

211
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
212
	ctrl |= SDHCI_CTRL_LED;
213
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
214 215 216 217 218 219
}

static void sdhci_deactivate_led(struct sdhci_host *host)
{
	u8 ctrl;

220
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
221
	ctrl &= ~SDHCI_CTRL_LED;
222
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
223 224
}

225
#ifdef SDHCI_USE_LEDS_CLASS
226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242
static void sdhci_led_control(struct led_classdev *led,
	enum led_brightness brightness)
{
	struct sdhci_host *host = container_of(led, struct sdhci_host, led);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

	if (brightness == LED_OFF)
		sdhci_deactivate_led(host);
	else
		sdhci_activate_led(host);

	spin_unlock_irqrestore(&host->lock, flags);
}
#endif

243 244 245 246 247 248
/*****************************************************************************\
 *                                                                           *
 * Core functions                                                            *
 *                                                                           *
\*****************************************************************************/

P
Pierre Ossman 已提交
249
static void sdhci_read_block_pio(struct sdhci_host *host)
250
{
251 252
	unsigned long flags;
	size_t blksize, len, chunk;
253
	u32 uninitialized_var(scratch);
254
	u8 *buf;
255

P
Pierre Ossman 已提交
256
	DBG("PIO reading\n");
257

P
Pierre Ossman 已提交
258
	blksize = host->data->blksz;
259
	chunk = 0;
260

261
	local_irq_save(flags);
262

P
Pierre Ossman 已提交
263
	while (blksize) {
264 265
		if (!sg_miter_next(&host->sg_miter))
			BUG();
266

267
		len = min(host->sg_miter.length, blksize);
268

269 270
		blksize -= len;
		host->sg_miter.consumed = len;
271

272
		buf = host->sg_miter.addr;
273

274 275
		while (len) {
			if (chunk == 0) {
276
				scratch = sdhci_readl(host, SDHCI_BUFFER);
277
				chunk = 4;
P
Pierre Ossman 已提交
278
			}
279 280 281 282 283 284 285

			*buf = scratch & 0xFF;

			buf++;
			scratch >>= 8;
			chunk--;
			len--;
286
		}
P
Pierre Ossman 已提交
287
	}
288 289 290 291

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
292
}
293

P
Pierre Ossman 已提交
294 295
static void sdhci_write_block_pio(struct sdhci_host *host)
{
296 297 298 299
	unsigned long flags;
	size_t blksize, len, chunk;
	u32 scratch;
	u8 *buf;
300

P
Pierre Ossman 已提交
301 302 303
	DBG("PIO writing\n");

	blksize = host->data->blksz;
304 305
	chunk = 0;
	scratch = 0;
306

307
	local_irq_save(flags);
308

P
Pierre Ossman 已提交
309
	while (blksize) {
310 311
		if (!sg_miter_next(&host->sg_miter))
			BUG();
P
Pierre Ossman 已提交
312

313 314 315 316 317 318
		len = min(host->sg_miter.length, blksize);

		blksize -= len;
		host->sg_miter.consumed = len;

		buf = host->sg_miter.addr;
319

320 321 322 323 324 325 326 327
		while (len) {
			scratch |= (u32)*buf << (chunk * 8);

			buf++;
			chunk++;
			len--;

			if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
328
				sdhci_writel(host, scratch, SDHCI_BUFFER);
329 330
				chunk = 0;
				scratch = 0;
331 332 333
			}
		}
	}
334 335 336 337

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
338 339 340 341 342 343 344 345
}

static void sdhci_transfer_pio(struct sdhci_host *host)
{
	u32 mask;

	BUG_ON(!host->data);

346
	if (host->blocks == 0)
P
Pierre Ossman 已提交
347 348 349 350 351 352 353
		return;

	if (host->data->flags & MMC_DATA_READ)
		mask = SDHCI_DATA_AVAILABLE;
	else
		mask = SDHCI_SPACE_AVAILABLE;

354 355 356 357 358 359 360 361 362
	/*
	 * Some controllers (JMicron JMB38x) mess up the buffer bits
	 * for transfers < 4 bytes. As long as it is just one block,
	 * we can ignore the bits.
	 */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
		(host->data->blocks == 1))
		mask = ~0;

363
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
364 365 366
		if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
			udelay(100);

P
Pierre Ossman 已提交
367 368 369 370
		if (host->data->flags & MMC_DATA_READ)
			sdhci_read_block_pio(host);
		else
			sdhci_write_block_pio(host);
371

372 373
		host->blocks--;
		if (host->blocks == 0)
P
Pierre Ossman 已提交
374 375
			break;
	}
376

P
Pierre Ossman 已提交
377
	DBG("PIO transfer complete.\n");
378 379
}

380 381 382 383 384 385 386 387 388 389 390 391
static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
{
	local_irq_save(*flags);
	return kmap_atomic(sg_page(sg), KM_BIO_SRC_IRQ) + sg->offset;
}

static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
{
	kunmap_atomic(buffer, KM_BIO_SRC_IRQ);
	local_irq_restore(*flags);
}

B
Ben Dooks 已提交
392 393
static void sdhci_set_adma_desc(u8 *desc, u32 addr, int len, unsigned cmd)
{
394 395
	__le32 *dataddr = (__le32 __force *)(desc + 4);
	__le16 *cmdlen = (__le16 __force *)desc;
B
Ben Dooks 已提交
396

397 398
	/* SDHCI specification says ADMA descriptors should be 4 byte
	 * aligned, so using 16 or 32bit operations should be safe. */
B
Ben Dooks 已提交
399

400 401 402 403
	cmdlen[0] = cpu_to_le16(cmd);
	cmdlen[1] = cpu_to_le16(len);

	dataddr[0] = cpu_to_le32(addr);
B
Ben Dooks 已提交
404 405
}

406
static int sdhci_adma_table_pre(struct sdhci_host *host,
407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438
	struct mmc_data *data)
{
	int direction;

	u8 *desc;
	u8 *align;
	dma_addr_t addr;
	dma_addr_t align_addr;
	int len, offset;

	struct scatterlist *sg;
	int i;
	char *buffer;
	unsigned long flags;

	/*
	 * The spec does not specify endianness of descriptor table.
	 * We currently guess that it is LE.
	 */

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

	/*
	 * The ADMA descriptor table is mapped further down as we
	 * need to fill it with data first.
	 */

	host->align_addr = dma_map_single(mmc_dev(host->mmc),
		host->align_buffer, 128 * 4, direction);
439
	if (dma_mapping_error(mmc_dev(host->mmc), host->align_addr))
440
		goto fail;
441 442 443 444
	BUG_ON(host->align_addr & 0x3);

	host->sg_count = dma_map_sg(mmc_dev(host->mmc),
		data->sg, data->sg_len, direction);
445 446
	if (host->sg_count == 0)
		goto unmap_align;
447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467

	desc = host->adma_desc;
	align = host->align_buffer;

	align_addr = host->align_addr;

	for_each_sg(data->sg, sg, host->sg_count, i) {
		addr = sg_dma_address(sg);
		len = sg_dma_len(sg);

		/*
		 * The SDHCI specification states that ADMA
		 * addresses must be 32-bit aligned. If they
		 * aren't, then we use a bounce buffer for
		 * the (up to three) bytes that screw up the
		 * alignment.
		 */
		offset = (4 - (addr & 0x3)) & 0x3;
		if (offset) {
			if (data->flags & MMC_DATA_WRITE) {
				buffer = sdhci_kmap_atomic(sg, &flags);
468
				WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
469 470 471 472
				memcpy(align, buffer, offset);
				sdhci_kunmap_atomic(buffer, &flags);
			}

B
Ben Dooks 已提交
473 474
			/* tran, valid */
			sdhci_set_adma_desc(desc, align_addr, offset, 0x21);
475 476 477 478 479 480 481 482 483 484 485 486 487 488

			BUG_ON(offset > 65536);

			align += 4;
			align_addr += 4;

			desc += 8;

			addr += offset;
			len -= offset;
		}

		BUG_ON(len > 65536);

B
Ben Dooks 已提交
489 490
		/* tran, valid */
		sdhci_set_adma_desc(desc, addr, len, 0x21);
491 492 493 494 495 496 497 498 499
		desc += 8;

		/*
		 * If this triggers then we have a calculation bug
		 * somewhere. :/
		 */
		WARN_ON((desc - host->adma_desc) > (128 * 2 + 1) * 4);
	}

500 501 502 503 504 505 506 507 508 509 510 511
	if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
		/*
		* Mark the last descriptor as the terminating descriptor
		*/
		if (desc != host->adma_desc) {
			desc -= 8;
			desc[0] |= 0x2; /* end */
		}
	} else {
		/*
		* Add a terminating entry.
		*/
512

513 514 515
		/* nop, end, valid */
		sdhci_set_adma_desc(desc, 0, 0, 0x3);
	}
516 517 518 519 520 521 522 523 524 525 526

	/*
	 * Resync align buffer as we might have changed it.
	 */
	if (data->flags & MMC_DATA_WRITE) {
		dma_sync_single_for_device(mmc_dev(host->mmc),
			host->align_addr, 128 * 4, direction);
	}

	host->adma_addr = dma_map_single(mmc_dev(host->mmc),
		host->adma_desc, (128 * 2 + 1) * 4, DMA_TO_DEVICE);
527
	if (dma_mapping_error(mmc_dev(host->mmc), host->adma_addr))
528
		goto unmap_entries;
529
	BUG_ON(host->adma_addr & 0x3);
530 531 532 533 534 535 536 537 538 539 540

	return 0;

unmap_entries:
	dma_unmap_sg(mmc_dev(host->mmc), data->sg,
		data->sg_len, direction);
unmap_align:
	dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
		128 * 4, direction);
fail:
	return -EINVAL;
541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575
}

static void sdhci_adma_table_post(struct sdhci_host *host,
	struct mmc_data *data)
{
	int direction;

	struct scatterlist *sg;
	int i, size;
	u8 *align;
	char *buffer;
	unsigned long flags;

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

	dma_unmap_single(mmc_dev(host->mmc), host->adma_addr,
		(128 * 2 + 1) * 4, DMA_TO_DEVICE);

	dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
		128 * 4, direction);

	if (data->flags & MMC_DATA_READ) {
		dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
			data->sg_len, direction);

		align = host->align_buffer;

		for_each_sg(data->sg, sg, host->sg_count, i) {
			if (sg_dma_address(sg) & 0x3) {
				size = 4 - (sg_dma_address(sg) & 0x3);

				buffer = sdhci_kmap_atomic(sg, &flags);
576
				WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
577 578 579 580 581 582 583 584 585 586 587 588
				memcpy(buffer, align, size);
				sdhci_kunmap_atomic(buffer, &flags);

				align += 4;
			}
		}
	}

	dma_unmap_sg(mmc_dev(host->mmc), data->sg,
		data->sg_len, direction);
}

589
static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_data *data)
590
{
591 592
	u8 count;
	unsigned target_timeout, current_timeout;
593

594 595 596 597 598 599
	/*
	 * If the host controller provides us with an incorrect timeout
	 * value, just skip the check and use 0xE.  The hardware may take
	 * longer to time out, but that's much better than having a too-short
	 * timeout value.
	 */
600
	if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
601
		return 0xE;
602

603 604 605
	/* timeout in us */
	target_timeout = data->timeout_ns / 1000 +
		data->timeout_clks / host->clock;
606

607 608 609
	if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)
		host->timeout_clk = host->clock / 1000;

610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634
	/*
	 * Figure out needed cycles.
	 * We do this in steps in order to fit inside a 32 bit int.
	 * The first step is the minimum timeout, which will have a
	 * minimum resolution of 6 bits:
	 * (1) 2^13*1000 > 2^22,
	 * (2) host->timeout_clk < 2^16
	 *     =>
	 *     (1) / (2) > 2^6
	 */
	count = 0;
	current_timeout = (1 << 13) * 1000 / host->timeout_clk;
	while (current_timeout < target_timeout) {
		count++;
		current_timeout <<= 1;
		if (count >= 0xF)
			break;
	}

	if (count >= 0xF) {
		printk(KERN_WARNING "%s: Too large timeout requested!\n",
			mmc_hostname(host->mmc));
		count = 0xE;
	}

635 636 637
	return count;
}

638 639 640 641 642 643 644 645 646 647 648
static void sdhci_set_transfer_irqs(struct sdhci_host *host)
{
	u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
	u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;

	if (host->flags & SDHCI_REQ_USE_DMA)
		sdhci_clear_set_irqs(host, pio_irqs, dma_irqs);
	else
		sdhci_clear_set_irqs(host, dma_irqs, pio_irqs);
}

649 650 651
static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_data *data)
{
	u8 count;
652
	u8 ctrl;
653
	int ret;
654 655 656 657 658 659 660 661 662 663 664 665 666 667 668

	WARN_ON(host->data);

	if (data == NULL)
		return;

	/* Sanity checks */
	BUG_ON(data->blksz * data->blocks > 524288);
	BUG_ON(data->blksz > host->mmc->max_blk_size);
	BUG_ON(data->blocks > 65535);

	host->data = data;
	host->data_early = 0;

	count = sdhci_calc_timeout(host, data);
669
	sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
670

671
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))
672 673
		host->flags |= SDHCI_REQ_USE_DMA;

674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701
	/*
	 * FIXME: This doesn't account for merging when mapping the
	 * scatterlist.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->length & 0x3) {
					DBG("Reverting to PIO because of "
						"transfer size (%d)\n",
						sg->length);
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
702 703 704 705 706 707
	}

	/*
	 * The assumption here being that alignment is the same after
	 * translation to device address space.
	 */
708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			/*
			 * As we use 3 byte chunks to work around
			 * alignment problems, we need to check this
			 * quirk.
			 */
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->offset & 0x3) {
					DBG("Reverting to PIO because of "
						"bad alignment\n");
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
	}

738 739 740 741 742 743 744 745 746
	if (host->flags & SDHCI_REQ_USE_DMA) {
		if (host->flags & SDHCI_USE_ADMA) {
			ret = sdhci_adma_table_pre(host, data);
			if (ret) {
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
747
				host->flags &= ~SDHCI_REQ_USE_DMA;
748
			} else {
749 750
				sdhci_writel(host, host->adma_addr,
					SDHCI_ADMA_ADDRESS);
751 752
			}
		} else {
753
			int sg_cnt;
754

755
			sg_cnt = dma_map_sg(mmc_dev(host->mmc),
756 757 758 759
					data->sg, data->sg_len,
					(data->flags & MMC_DATA_READ) ?
						DMA_FROM_DEVICE :
						DMA_TO_DEVICE);
760
			if (sg_cnt == 0) {
761 762 763 764 765
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
766
				host->flags &= ~SDHCI_REQ_USE_DMA;
767
			} else {
768
				WARN_ON(sg_cnt != 1);
769 770
				sdhci_writel(host, sg_dma_address(data->sg),
					SDHCI_DMA_ADDRESS);
771 772 773 774
			}
		}
	}

775 776 777 778 779 780
	/*
	 * Always adjust the DMA selection as some controllers
	 * (e.g. JMicron) can't do PIO properly when the selection
	 * is ADMA.
	 */
	if (host->version >= SDHCI_SPEC_200) {
781
		ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
782 783 784 785 786 787
		ctrl &= ~SDHCI_CTRL_DMA_MASK;
		if ((host->flags & SDHCI_REQ_USE_DMA) &&
			(host->flags & SDHCI_USE_ADMA))
			ctrl |= SDHCI_CTRL_ADMA32;
		else
			ctrl |= SDHCI_CTRL_SDMA;
788
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
789 790
	}

791
	if (!(host->flags & SDHCI_REQ_USE_DMA)) {
792 793 794 795 796 797 798 799
		int flags;

		flags = SG_MITER_ATOMIC;
		if (host->data->flags & MMC_DATA_READ)
			flags |= SG_MITER_TO_SG;
		else
			flags |= SG_MITER_FROM_SG;
		sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
800
		host->blocks = data->blocks;
801
	}
802

803 804
	sdhci_set_transfer_irqs(host);

805
	/* We do not handle DMA boundaries, so set it to max (512 KiB) */
806 807
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, data->blksz), SDHCI_BLOCK_SIZE);
	sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
808 809 810 811 812 813 814 815 816 817
}

static void sdhci_set_transfer_mode(struct sdhci_host *host,
	struct mmc_data *data)
{
	u16 mode;

	if (data == NULL)
		return;

818 819
	WARN_ON(!host->data);

820
	mode = SDHCI_TRNS_BLK_CNT_EN;
821 822 823 824 825 826
	if (data->blocks > 1) {
		if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
			mode |= SDHCI_TRNS_MULTI | SDHCI_TRNS_ACMD12;
		else
			mode |= SDHCI_TRNS_MULTI;
	}
827 828
	if (data->flags & MMC_DATA_READ)
		mode |= SDHCI_TRNS_READ;
829
	if (host->flags & SDHCI_REQ_USE_DMA)
830 831
		mode |= SDHCI_TRNS_DMA;

832
	sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
833 834 835 836 837 838 839 840 841 842 843
}

static void sdhci_finish_data(struct sdhci_host *host)
{
	struct mmc_data *data;

	BUG_ON(!host->data);

	data = host->data;
	host->data = NULL;

844
	if (host->flags & SDHCI_REQ_USE_DMA) {
845 846 847 848 849 850 851
		if (host->flags & SDHCI_USE_ADMA)
			sdhci_adma_table_post(host, data);
		else {
			dma_unmap_sg(mmc_dev(host->mmc), data->sg,
				data->sg_len, (data->flags & MMC_DATA_READ) ?
					DMA_FROM_DEVICE : DMA_TO_DEVICE);
		}
852 853 854
	}

	/*
855 856 857 858 859
	 * The specification states that the block count register must
	 * be updated, but it does not specify at what point in the
	 * data flow. That makes the register entirely useless to read
	 * back so we have to assume that nothing made it to the card
	 * in the event of an error.
860
	 */
861 862
	if (data->error)
		data->bytes_xfered = 0;
863
	else
864
		data->bytes_xfered = data->blksz * data->blocks;
865 866 867 868 869 870

	if (data->stop) {
		/*
		 * The controller needs a reset of internal state machines
		 * upon error conditions.
		 */
P
Pierre Ossman 已提交
871
		if (data->error) {
872 873 874 875 876 877 878 879 880 881 882 883
			sdhci_reset(host, SDHCI_RESET_CMD);
			sdhci_reset(host, SDHCI_RESET_DATA);
		}

		sdhci_send_command(host, data->stop);
	} else
		tasklet_schedule(&host->finish_tasklet);
}

static void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
{
	int flags;
884
	u32 mask;
885
	unsigned long timeout;
886 887 888 889

	WARN_ON(host->cmd);

	/* Wait max 10 ms */
890
	timeout = 10;
891 892 893 894 895 896 897 898 899 900

	mask = SDHCI_CMD_INHIBIT;
	if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
		mask |= SDHCI_DATA_INHIBIT;

	/* We shouldn't wait for data inihibit for stop commands, even
	   though they might use busy signaling */
	if (host->mrq->data && (cmd == host->mrq->data->stop))
		mask &= ~SDHCI_DATA_INHIBIT;

901
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
902
		if (timeout == 0) {
903
			printk(KERN_ERR "%s: Controller never released "
P
Pierre Ossman 已提交
904
				"inhibit bit(s).\n", mmc_hostname(host->mmc));
905
			sdhci_dumpregs(host);
P
Pierre Ossman 已提交
906
			cmd->error = -EIO;
907 908 909
			tasklet_schedule(&host->finish_tasklet);
			return;
		}
910 911 912
		timeout--;
		mdelay(1);
	}
913 914 915 916 917 918 919

	mod_timer(&host->timer, jiffies + 10 * HZ);

	host->cmd = cmd;

	sdhci_prepare_data(host, cmd->data);

920
	sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
921

922 923
	sdhci_set_transfer_mode(host, cmd->data);

924
	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
P
Pierre Ossman 已提交
925
		printk(KERN_ERR "%s: Unsupported response type!\n",
926
			mmc_hostname(host->mmc));
P
Pierre Ossman 已提交
927
		cmd->error = -EINVAL;
928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947
		tasklet_schedule(&host->finish_tasklet);
		return;
	}

	if (!(cmd->flags & MMC_RSP_PRESENT))
		flags = SDHCI_CMD_RESP_NONE;
	else if (cmd->flags & MMC_RSP_136)
		flags = SDHCI_CMD_RESP_LONG;
	else if (cmd->flags & MMC_RSP_BUSY)
		flags = SDHCI_CMD_RESP_SHORT_BUSY;
	else
		flags = SDHCI_CMD_RESP_SHORT;

	if (cmd->flags & MMC_RSP_CRC)
		flags |= SDHCI_CMD_CRC;
	if (cmd->flags & MMC_RSP_OPCODE)
		flags |= SDHCI_CMD_INDEX;
	if (cmd->data)
		flags |= SDHCI_CMD_DATA;

948
	sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
949 950 951 952 953 954 955 956 957 958 959 960
}

static void sdhci_finish_command(struct sdhci_host *host)
{
	int i;

	BUG_ON(host->cmd == NULL);

	if (host->cmd->flags & MMC_RSP_PRESENT) {
		if (host->cmd->flags & MMC_RSP_136) {
			/* CRC is stripped so we need to do some shifting. */
			for (i = 0;i < 4;i++) {
961
				host->cmd->resp[i] = sdhci_readl(host,
962 963 964
					SDHCI_RESPONSE + (3-i)*4) << 8;
				if (i != 3)
					host->cmd->resp[i] |=
965
						sdhci_readb(host,
966 967 968
						SDHCI_RESPONSE + (3-i)*4-1);
			}
		} else {
969
			host->cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
970 971 972
		}
	}

P
Pierre Ossman 已提交
973
	host->cmd->error = 0;
974

975 976 977 978
	if (host->data && host->data_early)
		sdhci_finish_data(host);

	if (!host->cmd->data)
979 980 981 982 983 984 985 986 987
		tasklet_schedule(&host->finish_tasklet);

	host->cmd = NULL;
}

static void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
{
	int div;
	u16 clk;
988
	unsigned long timeout;
989 990 991 992

	if (clock == host->clock)
		return;

993 994 995 996 997 998
	if (host->ops->set_clock) {
		host->ops->set_clock(host, clock);
		if (host->quirks & SDHCI_QUIRK_NONSTANDARD_CLOCK)
			return;
	}

999
	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
1000 1001 1002 1003

	if (clock == 0)
		goto out;

1004 1005 1006 1007 1008
	if (host->version >= SDHCI_SPEC_300) {
		/* Version 3.00 divisors must be a multiple of 2. */
		if (host->max_clk <= clock)
			div = 1;
		else {
1009
			for (div = 2; div < SDHCI_MAX_DIV_SPEC_300; div += 2) {
1010 1011 1012 1013 1014 1015
				if ((host->max_clk / div) <= clock)
					break;
			}
		}
	} else {
		/* Version 2.00 divisors must be a power of 2. */
1016
		for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
1017 1018 1019
			if ((host->max_clk / div) <= clock)
				break;
		}
1020 1021 1022
	}
	div >>= 1;

1023 1024 1025
	clk = (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
	clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
		<< SDHCI_DIVIDER_HI_SHIFT;
1026
	clk |= SDHCI_CLOCK_INT_EN;
1027
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1028

1029 1030
	/* Wait max 20 ms */
	timeout = 20;
1031
	while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
1032 1033
		& SDHCI_CLOCK_INT_STABLE)) {
		if (timeout == 0) {
P
Pierre Ossman 已提交
1034 1035
			printk(KERN_ERR "%s: Internal clock never "
				"stabilised.\n", mmc_hostname(host->mmc));
1036 1037 1038
			sdhci_dumpregs(host);
			return;
		}
1039 1040 1041
		timeout--;
		mdelay(1);
	}
1042 1043

	clk |= SDHCI_CLOCK_CARD_EN;
1044
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1045 1046 1047 1048 1049

out:
	host->clock = clock;
}

1050 1051 1052 1053
static void sdhci_set_power(struct sdhci_host *host, unsigned short power)
{
	u8 pwr;

1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074
	if (power == (unsigned short)-1)
		pwr = 0;
	else {
		switch (1 << power) {
		case MMC_VDD_165_195:
			pwr = SDHCI_POWER_180;
			break;
		case MMC_VDD_29_30:
		case MMC_VDD_30_31:
			pwr = SDHCI_POWER_300;
			break;
		case MMC_VDD_32_33:
		case MMC_VDD_33_34:
			pwr = SDHCI_POWER_330;
			break;
		default:
			BUG();
		}
	}

	if (host->pwr == pwr)
1075 1076
		return;

1077 1078 1079
	host->pwr = pwr;

	if (pwr == 0) {
1080
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1081
		return;
1082 1083 1084 1085 1086 1087
	}

	/*
	 * Spec says that we should clear the power reg before setting
	 * a new value. Some controllers don't seem to like this though.
	 */
1088
	if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
1089
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1090

1091
	/*
1092
	 * At least the Marvell CaFe chip gets confused if we set the voltage
1093 1094
	 * and set turn on power at the same time, so set the voltage first.
	 */
1095
	if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
1096
		sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1097

1098
	pwr |= SDHCI_POWER_ON;
1099

1100
	sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1101 1102 1103 1104 1105

	/*
	 * Some controllers need an extra 10ms delay of 10ms before they
	 * can apply clock after applying power
	 */
1106
	if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
1107
		mdelay(10);
1108 1109
}

1110 1111 1112 1113 1114 1115 1116 1117 1118
/*****************************************************************************\
 *                                                                           *
 * MMC callbacks                                                             *
 *                                                                           *
\*****************************************************************************/

static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct sdhci_host *host;
1119
	bool present;
1120 1121 1122 1123 1124 1125 1126 1127
	unsigned long flags;

	host = mmc_priv(mmc);

	spin_lock_irqsave(&host->lock, flags);

	WARN_ON(host->mrq != NULL);

1128
#ifndef SDHCI_USE_LEDS_CLASS
1129
	sdhci_activate_led(host);
1130
#endif
1131 1132 1133 1134 1135 1136
	if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12) {
		if (mrq->stop) {
			mrq->data->stop = NULL;
			mrq->stop = NULL;
		}
	}
1137 1138 1139

	host->mrq = mrq;

1140 1141 1142 1143 1144 1145 1146 1147
	/* If polling, assume that the card is always present. */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		present = true;
	else
		present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				SDHCI_CARD_PRESENT;

	if (!present || host->flags & SDHCI_DEVICE_DEAD) {
P
Pierre Ossman 已提交
1148
		host->mrq->cmd->error = -ENOMEDIUM;
1149 1150 1151 1152
		tasklet_schedule(&host->finish_tasklet);
	} else
		sdhci_send_command(host, mrq->cmd);

1153
	mmiowb();
1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166
	spin_unlock_irqrestore(&host->lock, flags);
}

static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host;
	unsigned long flags;
	u8 ctrl;

	host = mmc_priv(mmc);

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1167 1168 1169
	if (host->flags & SDHCI_DEVICE_DEAD)
		goto out;

1170 1171 1172 1173 1174
	/*
	 * Reset the chip on each power off.
	 * Should clear out any weird states.
	 */
	if (ios->power_mode == MMC_POWER_OFF) {
1175
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
1176
		sdhci_reinit(host);
1177 1178 1179 1180 1181
	}

	sdhci_set_clock(host, ios->clock);

	if (ios->power_mode == MMC_POWER_OFF)
1182
		sdhci_set_power(host, -1);
1183
	else
1184
		sdhci_set_power(host, ios->vdd);
1185

1186
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1187

1188 1189 1190 1191 1192
	if (ios->bus_width == MMC_BUS_WIDTH_8)
		ctrl |= SDHCI_CTRL_8BITBUS;
	else
		ctrl &= ~SDHCI_CTRL_8BITBUS;

1193 1194 1195 1196
	if (ios->bus_width == MMC_BUS_WIDTH_4)
		ctrl |= SDHCI_CTRL_4BITBUS;
	else
		ctrl &= ~SDHCI_CTRL_4BITBUS;
1197

1198 1199
	if (ios->timing == MMC_TIMING_SD_HS &&
	    !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
1200 1201 1202 1203
		ctrl |= SDHCI_CTRL_HISPD;
	else
		ctrl &= ~SDHCI_CTRL_HISPD;

1204
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1205

1206 1207 1208 1209 1210
	/*
	 * Some (ENE) controllers go apeshit on some ios operation,
	 * signalling timeout and CRC errors even on CMD0. Resetting
	 * it on each ios seems to solve the problem.
	 */
1211
	if(host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
1212 1213
		sdhci_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);

P
Pierre Ossman 已提交
1214
out:
1215
	mmiowb();
1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228
	spin_unlock_irqrestore(&host->lock, flags);
}

static int sdhci_get_ro(struct mmc_host *mmc)
{
	struct sdhci_host *host;
	unsigned long flags;
	int present;

	host = mmc_priv(mmc);

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1229 1230 1231
	if (host->flags & SDHCI_DEVICE_DEAD)
		present = 0;
	else
1232
		present = sdhci_readl(host, SDHCI_PRESENT_STATE);
1233 1234 1235

	spin_unlock_irqrestore(&host->lock, flags);

1236 1237
	if (host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT)
		return !!(present & SDHCI_WRITE_PROTECT);
1238 1239 1240
	return !(present & SDHCI_WRITE_PROTECT);
}

P
Pierre Ossman 已提交
1241 1242 1243 1244 1245 1246 1247 1248 1249
static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = mmc_priv(mmc);

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1250 1251 1252
	if (host->flags & SDHCI_DEVICE_DEAD)
		goto out;

P
Pierre Ossman 已提交
1253
	if (enable)
1254 1255 1256
		sdhci_unmask_irqs(host, SDHCI_INT_CARD_INT);
	else
		sdhci_mask_irqs(host, SDHCI_INT_CARD_INT);
P
Pierre Ossman 已提交
1257
out:
P
Pierre Ossman 已提交
1258 1259 1260 1261 1262
	mmiowb();

	spin_unlock_irqrestore(&host->lock, flags);
}

1263
static const struct mmc_host_ops sdhci_ops = {
1264 1265 1266
	.request	= sdhci_request,
	.set_ios	= sdhci_set_ios,
	.get_ro		= sdhci_get_ro,
P
Pierre Ossman 已提交
1267
	.enable_sdio_irq = sdhci_enable_sdio_irq,
1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284
};

/*****************************************************************************\
 *                                                                           *
 * Tasklets                                                                  *
 *                                                                           *
\*****************************************************************************/

static void sdhci_tasklet_card(unsigned long param)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host*)param;

	spin_lock_irqsave(&host->lock, flags);

1285
	if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT)) {
1286 1287 1288 1289 1290 1291 1292 1293 1294
		if (host->mrq) {
			printk(KERN_ERR "%s: Card removed during transfer!\n",
				mmc_hostname(host->mmc));
			printk(KERN_ERR "%s: Resetting controller.\n",
				mmc_hostname(host->mmc));

			sdhci_reset(host, SDHCI_RESET_CMD);
			sdhci_reset(host, SDHCI_RESET_DATA);

P
Pierre Ossman 已提交
1295
			host->mrq->cmd->error = -ENOMEDIUM;
1296 1297 1298 1299 1300 1301
			tasklet_schedule(&host->finish_tasklet);
		}
	}

	spin_unlock_irqrestore(&host->lock, flags);

P
Pierre Ossman 已提交
1302
	mmc_detect_change(host->mmc, msecs_to_jiffies(200));
1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322
}

static void sdhci_tasklet_finish(unsigned long param)
{
	struct sdhci_host *host;
	unsigned long flags;
	struct mmc_request *mrq;

	host = (struct sdhci_host*)param;

	spin_lock_irqsave(&host->lock, flags);

	del_timer(&host->timer);

	mrq = host->mrq;

	/*
	 * The controller needs a reset of internal state machines
	 * upon error conditions.
	 */
P
Pierre Ossman 已提交
1323 1324 1325 1326 1327
	if (!(host->flags & SDHCI_DEVICE_DEAD) &&
		(mrq->cmd->error ||
		 (mrq->data && (mrq->data->error ||
		  (mrq->data->stop && mrq->data->stop->error))) ||
		   (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST))) {
1328 1329

		/* Some controllers need this kick or reset won't work here */
1330
		if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET) {
1331 1332 1333 1334 1335 1336 1337 1338 1339 1340
			unsigned int clock;

			/* This is to force an update */
			clock = host->clock;
			host->clock = 0;
			sdhci_set_clock(host, clock);
		}

		/* Spec says we should do both at the same time, but Ricoh
		   controllers do not like that. */
1341 1342 1343 1344 1345 1346 1347 1348
		sdhci_reset(host, SDHCI_RESET_CMD);
		sdhci_reset(host, SDHCI_RESET_DATA);
	}

	host->mrq = NULL;
	host->cmd = NULL;
	host->data = NULL;

1349
#ifndef SDHCI_USE_LEDS_CLASS
1350
	sdhci_deactivate_led(host);
1351
#endif
1352

1353
	mmiowb();
1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368
	spin_unlock_irqrestore(&host->lock, flags);

	mmc_request_done(host->mmc, mrq);
}

static void sdhci_timeout_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host*)data;

	spin_lock_irqsave(&host->lock, flags);

	if (host->mrq) {
P
Pierre Ossman 已提交
1369 1370
		printk(KERN_ERR "%s: Timeout waiting for hardware "
			"interrupt.\n", mmc_hostname(host->mmc));
1371 1372 1373
		sdhci_dumpregs(host);

		if (host->data) {
P
Pierre Ossman 已提交
1374
			host->data->error = -ETIMEDOUT;
1375 1376 1377
			sdhci_finish_data(host);
		} else {
			if (host->cmd)
P
Pierre Ossman 已提交
1378
				host->cmd->error = -ETIMEDOUT;
1379
			else
P
Pierre Ossman 已提交
1380
				host->mrq->cmd->error = -ETIMEDOUT;
1381 1382 1383 1384 1385

			tasklet_schedule(&host->finish_tasklet);
		}
	}

1386
	mmiowb();
1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400
	spin_unlock_irqrestore(&host->lock, flags);
}

/*****************************************************************************\
 *                                                                           *
 * Interrupt handling                                                        *
 *                                                                           *
\*****************************************************************************/

static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
{
	BUG_ON(intmask == 0);

	if (!host->cmd) {
1401 1402 1403
		printk(KERN_ERR "%s: Got command interrupt 0x%08x even "
			"though no command operation was in progress.\n",
			mmc_hostname(host->mmc), (unsigned)intmask);
1404 1405 1406 1407
		sdhci_dumpregs(host);
		return;
	}

1408
	if (intmask & SDHCI_INT_TIMEOUT)
P
Pierre Ossman 已提交
1409 1410 1411 1412
		host->cmd->error = -ETIMEDOUT;
	else if (intmask & (SDHCI_INT_CRC | SDHCI_INT_END_BIT |
			SDHCI_INT_INDEX))
		host->cmd->error = -EILSEQ;
1413

1414
	if (host->cmd->error) {
1415
		tasklet_schedule(&host->finish_tasklet);
1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433
		return;
	}

	/*
	 * The host can send and interrupt when the busy state has
	 * ended, allowing us to wait without wasting CPU cycles.
	 * Unfortunately this is overloaded on the "data complete"
	 * interrupt, so we need to take some care when handling
	 * it.
	 *
	 * Note: The 1.0 specification is a bit ambiguous about this
	 *       feature so there might be some problems with older
	 *       controllers.
	 */
	if (host->cmd->flags & MMC_RSP_BUSY) {
		if (host->cmd->data)
			DBG("Cannot wait for busy signal when also "
				"doing a data transfer");
1434
		else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ))
1435
			return;
1436 1437 1438

		/* The controller does not support the end-of-busy IRQ,
		 * fall through and take the SDHCI_INT_RESPONSE */
1439 1440 1441
	}

	if (intmask & SDHCI_INT_RESPONSE)
1442
		sdhci_finish_command(host);
1443 1444
}

1445
#ifdef CONFIG_MMC_DEBUG
1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473
static void sdhci_show_adma_error(struct sdhci_host *host)
{
	const char *name = mmc_hostname(host->mmc);
	u8 *desc = host->adma_desc;
	__le32 *dma;
	__le16 *len;
	u8 attr;

	sdhci_dumpregs(host);

	while (true) {
		dma = (__le32 *)(desc + 4);
		len = (__le16 *)(desc + 2);
		attr = *desc;

		DBG("%s: %p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
		    name, desc, le32_to_cpu(*dma), le16_to_cpu(*len), attr);

		desc += 8;

		if (attr & 2)
			break;
	}
}
#else
static void sdhci_show_adma_error(struct sdhci_host *host) { }
#endif

1474 1475 1476 1477 1478 1479
static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
{
	BUG_ON(intmask == 0);

	if (!host->data) {
		/*
1480 1481 1482
		 * The "data complete" interrupt is also used to
		 * indicate that a busy state has ended. See comment
		 * above in sdhci_cmd_irq().
1483
		 */
1484 1485 1486 1487 1488 1489
		if (host->cmd && (host->cmd->flags & MMC_RSP_BUSY)) {
			if (intmask & SDHCI_INT_DATA_END) {
				sdhci_finish_command(host);
				return;
			}
		}
1490

1491 1492 1493
		printk(KERN_ERR "%s: Got data interrupt 0x%08x even "
			"though no data operation was in progress.\n",
			mmc_hostname(host->mmc), (unsigned)intmask);
1494 1495 1496 1497 1498 1499
		sdhci_dumpregs(host);

		return;
	}

	if (intmask & SDHCI_INT_DATA_TIMEOUT)
P
Pierre Ossman 已提交
1500 1501 1502
		host->data->error = -ETIMEDOUT;
	else if (intmask & (SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_END_BIT))
		host->data->error = -EILSEQ;
1503 1504 1505
	else if (intmask & SDHCI_INT_ADMA_ERROR) {
		printk(KERN_ERR "%s: ADMA error\n", mmc_hostname(host->mmc));
		sdhci_show_adma_error(host);
1506
		host->data->error = -EIO;
1507
	}
1508

P
Pierre Ossman 已提交
1509
	if (host->data->error)
1510 1511
		sdhci_finish_data(host);
	else {
P
Pierre Ossman 已提交
1512
		if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
1513 1514
			sdhci_transfer_pio(host);

1515 1516 1517 1518 1519 1520
		/*
		 * We currently don't do anything fancy with DMA
		 * boundaries, but as we can't disable the feature
		 * we need to at least restart the transfer.
		 */
		if (intmask & SDHCI_INT_DMA_END)
1521 1522
			sdhci_writel(host, sdhci_readl(host, SDHCI_DMA_ADDRESS),
				SDHCI_DMA_ADDRESS);
1523

1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535
		if (intmask & SDHCI_INT_DATA_END) {
			if (host->cmd) {
				/*
				 * Data managed to finish before the
				 * command completed. Make sure we do
				 * things in the proper order.
				 */
				host->data_early = 1;
			} else {
				sdhci_finish_data(host);
			}
		}
1536 1537 1538
	}
}

1539
static irqreturn_t sdhci_irq(int irq, void *dev_id)
1540 1541 1542 1543
{
	irqreturn_t result;
	struct sdhci_host* host = dev_id;
	u32 intmask;
P
Pierre Ossman 已提交
1544
	int cardint = 0;
1545 1546 1547

	spin_lock(&host->lock);

1548
	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
1549

1550
	if (!intmask || intmask == 0xffffffff) {
1551 1552 1553 1554
		result = IRQ_NONE;
		goto out;
	}

1555 1556
	DBG("*** %s got interrupt: 0x%08x\n",
		mmc_hostname(host->mmc), intmask);
1557

1558
	if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
1559 1560
		sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
			SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
1561
		tasklet_schedule(&host->card_tasklet);
1562
	}
1563

1564
	intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
1565

1566
	if (intmask & SDHCI_INT_CMD_MASK) {
1567 1568
		sdhci_writel(host, intmask & SDHCI_INT_CMD_MASK,
			SDHCI_INT_STATUS);
1569
		sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
1570 1571 1572
	}

	if (intmask & SDHCI_INT_DATA_MASK) {
1573 1574
		sdhci_writel(host, intmask & SDHCI_INT_DATA_MASK,
			SDHCI_INT_STATUS);
1575
		sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
1576 1577 1578 1579
	}

	intmask &= ~(SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK);

1580 1581
	intmask &= ~SDHCI_INT_ERROR;

1582
	if (intmask & SDHCI_INT_BUS_POWER) {
1583
		printk(KERN_ERR "%s: Card is consuming too much power!\n",
1584
			mmc_hostname(host->mmc));
1585
		sdhci_writel(host, SDHCI_INT_BUS_POWER, SDHCI_INT_STATUS);
1586 1587
	}

1588
	intmask &= ~SDHCI_INT_BUS_POWER;
1589

P
Pierre Ossman 已提交
1590 1591 1592 1593 1594
	if (intmask & SDHCI_INT_CARD_INT)
		cardint = 1;

	intmask &= ~SDHCI_INT_CARD_INT;

1595
	if (intmask) {
P
Pierre Ossman 已提交
1596
		printk(KERN_ERR "%s: Unexpected interrupt 0x%08x.\n",
1597
			mmc_hostname(host->mmc), intmask);
1598 1599
		sdhci_dumpregs(host);

1600
		sdhci_writel(host, intmask, SDHCI_INT_STATUS);
1601
	}
1602 1603 1604

	result = IRQ_HANDLED;

1605
	mmiowb();
1606 1607 1608
out:
	spin_unlock(&host->lock);

P
Pierre Ossman 已提交
1609 1610 1611 1612 1613 1614
	/*
	 * We have to delay this as it calls back into the driver.
	 */
	if (cardint)
		mmc_signal_sdio_irq(host->mmc);

1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625
	return result;
}

/*****************************************************************************\
 *                                                                           *
 * Suspend/resume                                                            *
 *                                                                           *
\*****************************************************************************/

#ifdef CONFIG_PM

1626
int sdhci_suspend_host(struct sdhci_host *host, pm_message_t state)
1627
{
1628
	int ret;
1629

1630 1631
	sdhci_disable_card_detection(host);

1632
	ret = mmc_suspend_host(host->mmc);
1633 1634
	if (ret)
		return ret;
1635

1636
	free_irq(host->irq, host);
1637

M
Marek Szyprowski 已提交
1638 1639 1640 1641
	if (host->vmmc)
		ret = regulator_disable(host->vmmc);

	return ret;
1642 1643
}

1644
EXPORT_SYMBOL_GPL(sdhci_suspend_host);
1645

1646 1647 1648
int sdhci_resume_host(struct sdhci_host *host)
{
	int ret;
1649

M
Marek Szyprowski 已提交
1650 1651 1652 1653 1654 1655 1656
	if (host->vmmc) {
		int ret = regulator_enable(host->vmmc);
		if (ret)
			return ret;
	}


1657
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
1658 1659 1660
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}
1661

1662 1663
	ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
			  mmc_hostname(host->mmc), host);
1664 1665
	if (ret)
		return ret;
1666

1667
	sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
1668 1669 1670
	mmiowb();

	ret = mmc_resume_host(host->mmc);
1671 1672
	sdhci_enable_card_detection(host);

1673
	return ret;
1674 1675
}

1676
EXPORT_SYMBOL_GPL(sdhci_resume_host);
1677 1678 1679 1680 1681

#endif /* CONFIG_PM */

/*****************************************************************************\
 *                                                                           *
1682
 * Device allocation/registration                                            *
1683 1684 1685
 *                                                                           *
\*****************************************************************************/

1686 1687
struct sdhci_host *sdhci_alloc_host(struct device *dev,
	size_t priv_size)
1688 1689 1690 1691
{
	struct mmc_host *mmc;
	struct sdhci_host *host;

1692
	WARN_ON(dev == NULL);
1693

1694
	mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
1695
	if (!mmc)
1696
		return ERR_PTR(-ENOMEM);
1697 1698 1699 1700

	host = mmc_priv(mmc);
	host->mmc = mmc;

1701 1702
	return host;
}
1703

1704
EXPORT_SYMBOL_GPL(sdhci_alloc_host);
1705

1706 1707 1708 1709 1710
int sdhci_add_host(struct sdhci_host *host)
{
	struct mmc_host *mmc;
	unsigned int caps;
	int ret;
1711

1712 1713 1714
	WARN_ON(host == NULL);
	if (host == NULL)
		return -EINVAL;
1715

1716
	mmc = host->mmc;
1717

1718 1719
	if (debug_quirks)
		host->quirks = debug_quirks;
1720

1721 1722
	sdhci_reset(host, SDHCI_RESET_ALL);

1723
	host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
1724 1725
	host->version = (host->version & SDHCI_SPEC_VER_MASK)
				>> SDHCI_SPEC_VER_SHIFT;
1726
	if (host->version > SDHCI_SPEC_300) {
1727
		printk(KERN_ERR "%s: Unknown controller version (%d). "
1728
			"You may experience problems.\n", mmc_hostname(mmc),
1729
			host->version);
1730 1731
	}

1732 1733
	caps = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ? host->caps :
		sdhci_readl(host, SDHCI_CAPABILITIES);
1734

1735
	if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
1736 1737 1738
		host->flags |= SDHCI_USE_SDMA;
	else if (!(caps & SDHCI_CAN_DO_SDMA))
		DBG("Controller doesn't have SDMA capability\n");
1739
	else
1740
		host->flags |= SDHCI_USE_SDMA;
1741

1742
	if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
1743
		(host->flags & SDHCI_USE_SDMA)) {
R
Rolf Eike Beer 已提交
1744
		DBG("Disabling DMA as it is marked broken\n");
1745
		host->flags &= ~SDHCI_USE_SDMA;
1746 1747
	}

1748 1749
	if ((host->version >= SDHCI_SPEC_200) && (caps & SDHCI_CAN_DO_ADMA2))
		host->flags |= SDHCI_USE_ADMA;
1750 1751 1752 1753 1754 1755 1756

	if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
		(host->flags & SDHCI_USE_ADMA)) {
		DBG("Disabling ADMA as it is marked broken\n");
		host->flags &= ~SDHCI_USE_ADMA;
	}

1757
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
1758 1759 1760 1761 1762
		if (host->ops->enable_dma) {
			if (host->ops->enable_dma(host)) {
				printk(KERN_WARNING "%s: No suitable DMA "
					"available. Falling back to PIO.\n",
					mmc_hostname(mmc));
1763 1764
				host->flags &=
					~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
1765
			}
1766 1767 1768
		}
	}

1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786
	if (host->flags & SDHCI_USE_ADMA) {
		/*
		 * We need to allocate descriptors for all sg entries
		 * (128) and potentially one alignment transfer for
		 * each of those entries.
		 */
		host->adma_desc = kmalloc((128 * 2 + 1) * 4, GFP_KERNEL);
		host->align_buffer = kmalloc(128 * 4, GFP_KERNEL);
		if (!host->adma_desc || !host->align_buffer) {
			kfree(host->adma_desc);
			kfree(host->align_buffer);
			printk(KERN_WARNING "%s: Unable to allocate ADMA "
				"buffers. Falling back to standard DMA.\n",
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_ADMA;
		}
	}

1787 1788 1789 1790 1791
	/*
	 * If we use DMA, then it's up to the caller to set the DMA
	 * mask, but PIO does not need the hw shim so we set a new
	 * mask here in that case.
	 */
1792
	if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
1793 1794 1795
		host->dma_mask = DMA_BIT_MASK(64);
		mmc_dev(host->mmc)->dma_mask = &host->dma_mask;
	}
1796

1797 1798 1799 1800 1801 1802 1803
	if (host->version >= SDHCI_SPEC_300)
		host->max_clk = (caps & SDHCI_CLOCK_V3_BASE_MASK)
			>> SDHCI_CLOCK_BASE_SHIFT;
	else
		host->max_clk = (caps & SDHCI_CLOCK_BASE_MASK)
			>> SDHCI_CLOCK_BASE_SHIFT;

1804
	host->max_clk *= 1000000;
1805 1806
	if (host->max_clk == 0 || host->quirks &
			SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
1807 1808 1809 1810 1811 1812 1813
		if (!host->ops->get_max_clock) {
			printk(KERN_ERR
			       "%s: Hardware doesn't specify base clock "
			       "frequency.\n", mmc_hostname(mmc));
			return -ENODEV;
		}
		host->max_clk = host->ops->get_max_clock(host);
1814
	}
1815

1816 1817 1818
	host->timeout_clk =
		(caps & SDHCI_TIMEOUT_CLK_MASK) >> SDHCI_TIMEOUT_CLK_SHIFT;
	if (host->timeout_clk == 0) {
1819 1820 1821 1822
		if (host->ops->get_timeout_clock) {
			host->timeout_clk = host->ops->get_timeout_clock(host);
		} else if (!(host->quirks &
				SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
1823 1824 1825 1826 1827
			printk(KERN_ERR
			       "%s: Hardware doesn't specify timeout clock "
			       "frequency.\n", mmc_hostname(mmc));
			return -ENODEV;
		}
1828 1829 1830
	}
	if (caps & SDHCI_TIMEOUT_CLK_UNIT)
		host->timeout_clk *= 1000;
1831 1832 1833 1834 1835

	/*
	 * Set host parameters.
	 */
	mmc->ops = &sdhci_ops;
1836
	if (host->ops->get_min_clock)
1837
		mmc->f_min = host->ops->get_min_clock(host);
1838 1839
	else if (host->version >= SDHCI_SPEC_300)
		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
1840
	else
1841
		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
1842
	mmc->f_max = host->max_clk;
1843
	mmc->caps |= MMC_CAP_SDIO_IRQ;
1844 1845

	if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
1846
		mmc->caps |= MMC_CAP_4_BIT_DATA | MMC_CAP_8_BIT_DATA;
1847

1848
	if (caps & SDHCI_CAN_DO_HISPD)
1849
		mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
1850

1851 1852 1853
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		mmc->caps |= MMC_CAP_NEEDS_POLL;

1854 1855 1856
	mmc->ocr_avail = 0;
	if (caps & SDHCI_CAN_VDD_330)
		mmc->ocr_avail |= MMC_VDD_32_33|MMC_VDD_33_34;
P
Pierre Ossman 已提交
1857
	if (caps & SDHCI_CAN_VDD_300)
1858
		mmc->ocr_avail |= MMC_VDD_29_30|MMC_VDD_30_31;
P
Pierre Ossman 已提交
1859
	if (caps & SDHCI_CAN_VDD_180)
1860
		mmc->ocr_avail |= MMC_VDD_165_195;
1861 1862 1863

	if (mmc->ocr_avail == 0) {
		printk(KERN_ERR "%s: Hardware doesn't report any "
1864
			"support voltages.\n", mmc_hostname(mmc));
1865
		return -ENODEV;
1866 1867
	}

1868 1869 1870
	spin_lock_init(&host->lock);

	/*
1871 1872
	 * Maximum number of segments. Depends on if the hardware
	 * can do scatter/gather or not.
1873
	 */
1874
	if (host->flags & SDHCI_USE_ADMA)
1875
		mmc->max_segs = 128;
1876
	else if (host->flags & SDHCI_USE_SDMA)
1877
		mmc->max_segs = 1;
1878
	else /* PIO */
1879
		mmc->max_segs = 128;
1880 1881

	/*
1882
	 * Maximum number of sectors in one transfer. Limited by DMA boundary
1883
	 * size (512KiB).
1884
	 */
1885
	mmc->max_req_size = 524288;
1886 1887 1888

	/*
	 * Maximum segment size. Could be one segment with the maximum number
1889 1890
	 * of bytes. When doing hardware scatter/gather, each entry cannot
	 * be larger than 64 KiB though.
1891
	 */
1892 1893 1894 1895
	if (host->flags & SDHCI_USE_ADMA)
		mmc->max_seg_size = 65536;
	else
		mmc->max_seg_size = mmc->max_req_size;
1896

1897 1898 1899 1900
	/*
	 * Maximum block size. This varies from controller to controller and
	 * is specified in the capabilities register.
	 */
1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913
	if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
		mmc->max_blk_size = 2;
	} else {
		mmc->max_blk_size = (caps & SDHCI_MAX_BLOCK_MASK) >>
				SDHCI_MAX_BLOCK_SHIFT;
		if (mmc->max_blk_size >= 3) {
			printk(KERN_WARNING "%s: Invalid maximum block size, "
				"assuming 512 bytes\n", mmc_hostname(mmc));
			mmc->max_blk_size = 0;
		}
	}

	mmc->max_blk_size = 512 << mmc->max_blk_size;
1914

1915 1916 1917
	/*
	 * Maximum block count.
	 */
1918
	mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
1919

1920 1921 1922 1923 1924 1925 1926 1927
	/*
	 * Init tasklets.
	 */
	tasklet_init(&host->card_tasklet,
		sdhci_tasklet_card, (unsigned long)host);
	tasklet_init(&host->finish_tasklet,
		sdhci_tasklet_finish, (unsigned long)host);

1928
	setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
1929

1930
	ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
1931
		mmc_hostname(mmc), host);
1932
	if (ret)
1933
		goto untasklet;
1934

M
Marek Szyprowski 已提交
1935 1936 1937 1938 1939 1940 1941 1942
	host->vmmc = regulator_get(mmc_dev(mmc), "vmmc");
	if (IS_ERR(host->vmmc)) {
		printk(KERN_INFO "%s: no vmmc regulator found\n", mmc_hostname(mmc));
		host->vmmc = NULL;
	} else {
		regulator_enable(host->vmmc);
	}

1943
	sdhci_init(host, 0);
1944 1945 1946 1947 1948

#ifdef CONFIG_MMC_DEBUG
	sdhci_dumpregs(host);
#endif

1949
#ifdef SDHCI_USE_LEDS_CLASS
H
Helmut Schaa 已提交
1950 1951 1952
	snprintf(host->led_name, sizeof(host->led_name),
		"%s::", mmc_hostname(mmc));
	host->led.name = host->led_name;
1953 1954 1955 1956
	host->led.brightness = LED_OFF;
	host->led.default_trigger = mmc_hostname(mmc);
	host->led.brightness_set = sdhci_led_control;

1957
	ret = led_classdev_register(mmc_dev(mmc), &host->led);
1958 1959 1960 1961
	if (ret)
		goto reset;
#endif

1962 1963
	mmiowb();

1964 1965
	mmc_add_host(mmc);

1966
	printk(KERN_INFO "%s: SDHCI controller on %s [%s] using %s\n",
1967
		mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
1968 1969
		(host->flags & SDHCI_USE_ADMA) ? "ADMA" :
		(host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
1970

1971 1972
	sdhci_enable_card_detection(host);

1973 1974
	return 0;

1975
#ifdef SDHCI_USE_LEDS_CLASS
1976 1977 1978 1979
reset:
	sdhci_reset(host, SDHCI_RESET_ALL);
	free_irq(host->irq, host);
#endif
1980
untasklet:
1981 1982 1983 1984 1985 1986
	tasklet_kill(&host->card_tasklet);
	tasklet_kill(&host->finish_tasklet);

	return ret;
}

1987
EXPORT_SYMBOL_GPL(sdhci_add_host);
1988

P
Pierre Ossman 已提交
1989
void sdhci_remove_host(struct sdhci_host *host, int dead)
1990
{
P
Pierre Ossman 已提交
1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008
	unsigned long flags;

	if (dead) {
		spin_lock_irqsave(&host->lock, flags);

		host->flags |= SDHCI_DEVICE_DEAD;

		if (host->mrq) {
			printk(KERN_ERR "%s: Controller removed during "
				" transfer!\n", mmc_hostname(host->mmc));

			host->mrq->cmd->error = -ENOMEDIUM;
			tasklet_schedule(&host->finish_tasklet);
		}

		spin_unlock_irqrestore(&host->lock, flags);
	}

2009 2010
	sdhci_disable_card_detection(host);

2011
	mmc_remove_host(host->mmc);
2012

2013
#ifdef SDHCI_USE_LEDS_CLASS
2014 2015 2016
	led_classdev_unregister(&host->led);
#endif

P
Pierre Ossman 已提交
2017 2018
	if (!dead)
		sdhci_reset(host, SDHCI_RESET_ALL);
2019 2020 2021 2022 2023 2024 2025

	free_irq(host->irq, host);

	del_timer_sync(&host->timer);

	tasklet_kill(&host->card_tasklet);
	tasklet_kill(&host->finish_tasklet);
2026

M
Marek Szyprowski 已提交
2027 2028 2029 2030 2031
	if (host->vmmc) {
		regulator_disable(host->vmmc);
		regulator_put(host->vmmc);
	}

2032 2033 2034 2035 2036
	kfree(host->adma_desc);
	kfree(host->align_buffer);

	host->adma_desc = NULL;
	host->align_buffer = NULL;
2037 2038
}

2039
EXPORT_SYMBOL_GPL(sdhci_remove_host);
2040

2041
void sdhci_free_host(struct sdhci_host *host)
2042
{
2043
	mmc_free_host(host->mmc);
2044 2045
}

2046
EXPORT_SYMBOL_GPL(sdhci_free_host);
2047 2048 2049 2050 2051 2052 2053 2054 2055 2056

/*****************************************************************************\
 *                                                                           *
 * Driver init/exit                                                          *
 *                                                                           *
\*****************************************************************************/

static int __init sdhci_drv_init(void)
{
	printk(KERN_INFO DRIVER_NAME
2057
		": Secure Digital Host Controller Interface driver\n");
2058 2059
	printk(KERN_INFO DRIVER_NAME ": Copyright(c) Pierre Ossman\n");

2060
	return 0;
2061 2062 2063 2064 2065 2066 2067 2068 2069
}

static void __exit sdhci_drv_exit(void)
{
}

module_init(sdhci_drv_init);
module_exit(sdhci_drv_exit);

2070
module_param(debug_quirks, uint, 0444);
2071

2072
MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
2073
MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
2074
MODULE_LICENSE("GPL");
2075

2076
MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");