i915_gem_gtt.c 104.0 KB
Newer Older
1 2
/*
 * Copyright © 2010 Daniel Vetter
3
 * Copyright © 2011-2014 Intel Corporation
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

26 27 28
#include <linux/slab.h> /* fault-inject.h is not standalone! */

#include <linux/fault-inject.h>
29
#include <linux/log2.h>
30
#include <linux/random.h>
31
#include <linux/seq_file.h>
32
#include <linux/stop_machine.h>
33

L
Laura Abbott 已提交
34 35
#include <asm/set_memory.h>

36 37
#include <drm/drmP.h>
#include <drm/i915_drm.h>
38

39
#include "i915_drv.h"
40
#include "i915_vgpu.h"
41 42
#include "i915_trace.h"
#include "intel_drv.h"
43
#include "intel_frontbuffer.h"
44

45 46
#define I915_GFP_DMA (GFP_KERNEL | __GFP_HIGHMEM)

47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82
/**
 * DOC: Global GTT views
 *
 * Background and previous state
 *
 * Historically objects could exists (be bound) in global GTT space only as
 * singular instances with a view representing all of the object's backing pages
 * in a linear fashion. This view will be called a normal view.
 *
 * To support multiple views of the same object, where the number of mapped
 * pages is not equal to the backing store, or where the layout of the pages
 * is not linear, concept of a GGTT view was added.
 *
 * One example of an alternative view is a stereo display driven by a single
 * image. In this case we would have a framebuffer looking like this
 * (2x2 pages):
 *
 *    12
 *    34
 *
 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
 * rendering. In contrast, fed to the display engine would be an alternative
 * view which could look something like this:
 *
 *   1212
 *   3434
 *
 * In this example both the size and layout of pages in the alternative view is
 * different from the normal view.
 *
 * Implementation and usage
 *
 * GGTT views are implemented using VMAs and are distinguished via enum
 * i915_ggtt_view_type and struct i915_ggtt_view.
 *
 * A new flavour of core GEM functions which work with GGTT bound objects were
83 84 85
 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
 * renaming  in large amounts of code. They take the struct i915_ggtt_view
 * parameter encapsulating all metadata required to implement a view.
86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107
 *
 * As a helper for callers which are only interested in the normal view,
 * globally const i915_ggtt_view_normal singleton instance exists. All old core
 * GEM API functions, the ones not taking the view parameter, are operating on,
 * or with the normal GGTT view.
 *
 * Code wanting to add or use a new GGTT view needs to:
 *
 * 1. Add a new enum with a suitable name.
 * 2. Extend the metadata in the i915_ggtt_view structure if required.
 * 3. Add support to i915_get_vma_pages().
 *
 * New views are required to build a scatter-gather table from within the
 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
 * exists for the lifetime of an VMA.
 *
 * Core API is designed to have copy semantics which means that passed in
 * struct i915_ggtt_view does not need to be persistent (left around after
 * calling the core API functions).
 *
 */

108 109 110
static int
i915_get_ggtt_vma_pages(struct i915_vma *vma);

111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134
static void gen6_ggtt_invalidate(struct drm_i915_private *dev_priv)
{
	/* Note that as an uncached mmio write, this should flush the
	 * WCB of the writes into the GGTT before it triggers the invalidate.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
}

static void guc_ggtt_invalidate(struct drm_i915_private *dev_priv)
{
	gen6_ggtt_invalidate(dev_priv);
	I915_WRITE(GEN8_GTCR, GEN8_GTCR_INVALIDATE);
}

static void gmch_ggtt_invalidate(struct drm_i915_private *dev_priv)
{
	intel_gtt_chipset_flush();
}

static inline void i915_ggtt_invalidate(struct drm_i915_private *i915)
{
	i915->ggtt.invalidate(i915);
}

135 136
int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
			       	int enable_ppgtt)
137
{
138 139
	bool has_aliasing_ppgtt;
	bool has_full_ppgtt;
140
	bool has_full_48bit_ppgtt;
141

142 143 144
	has_aliasing_ppgtt = dev_priv->info.has_aliasing_ppgtt;
	has_full_ppgtt = dev_priv->info.has_full_ppgtt;
	has_full_48bit_ppgtt = dev_priv->info.has_full_48bit_ppgtt;
145

146
	if (intel_vgpu_active(dev_priv)) {
147
		/* GVT-g has no support for 32bit ppgtt */
148
		has_full_ppgtt = false;
149
		has_full_48bit_ppgtt = intel_vgpu_has_full_48bit_ppgtt(dev_priv);
150
	}
151

152 153 154
	if (!has_aliasing_ppgtt)
		return 0;

155 156 157 158
	/*
	 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
	 * execlists, the sole mechanism available to submit work.
	 */
159
	if (enable_ppgtt == 0 && INTEL_GEN(dev_priv) < 9)
160 161 162 163 164
		return 0;

	if (enable_ppgtt == 1)
		return 1;

165
	if (enable_ppgtt == 2 && has_full_ppgtt)
166 167
		return 2;

168 169 170
	if (enable_ppgtt == 3 && has_full_48bit_ppgtt)
		return 3;

171
	/* Disable ppgtt on SNB if VT-d is on. */
172
	if (IS_GEN6(dev_priv) && intel_vtd_active()) {
173
		DRM_INFO("Disabling PPGTT because VT-d is on\n");
174
		return 0;
175 176
	}

177
	/* Early VLV doesn't have this */
178
	if (IS_VALLEYVIEW(dev_priv) && dev_priv->drm.pdev->revision < 0xb) {
179 180 181 182
		DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
		return 0;
	}

183
	if (INTEL_GEN(dev_priv) >= 8 && i915_modparams.enable_execlists) {
184 185 186 187 188 189 190 191
		if (has_full_48bit_ppgtt)
			return 3;

		if (has_full_ppgtt)
			return 2;
	}

	return has_aliasing_ppgtt ? 1 : 0;
192 193
}

194 195 196
static int ppgtt_bind_vma(struct i915_vma *vma,
			  enum i915_cache_level cache_level,
			  u32 unused)
197
{
198 199 200
	u32 pte_flags;
	int ret;

201 202 203 204 205 206
	if (!(vma->flags & I915_VMA_LOCAL_BIND)) {
		ret = vma->vm->allocate_va_range(vma->vm, vma->node.start,
						 vma->size);
		if (ret)
			return ret;
	}
207 208

	/* Currently applicable only to VLV */
209
	pte_flags = 0;
210 211 212
	if (vma->obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

213
	vma->vm->insert_entries(vma->vm, vma, cache_level, pte_flags);
214 215

	return 0;
216 217 218 219
}

static void ppgtt_unbind_vma(struct i915_vma *vma)
{
220
	vma->vm->clear_range(vma->vm, vma->node.start, vma->size);
221
}
222

223 224 225 226 227 228
static int ppgtt_set_pages(struct i915_vma *vma)
{
	GEM_BUG_ON(vma->pages);

	vma->pages = vma->obj->mm.pages;

229 230
	vma->page_sizes = vma->obj->mm.page_sizes;

231 232 233 234 235 236 237 238 239 240 241 242
	return 0;
}

static void clear_pages(struct i915_vma *vma)
{
	GEM_BUG_ON(!vma->pages);

	if (vma->pages != vma->obj->mm.pages) {
		sg_free_table(vma->pages);
		kfree(vma->pages);
	}
	vma->pages = NULL;
243 244

	memset(&vma->page_sizes, 0, sizeof(vma->page_sizes));
245 246
}

247
static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
248
				  enum i915_cache_level level)
B
Ben Widawsky 已提交
249
{
250
	gen8_pte_t pte = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
251
	pte |= addr;
252 253 254

	switch (level) {
	case I915_CACHE_NONE:
255
		pte |= PPAT_UNCACHED;
256 257
		break;
	case I915_CACHE_WT:
258
		pte |= PPAT_DISPLAY_ELLC;
259 260
		break;
	default:
261
		pte |= PPAT_CACHED;
262 263 264
		break;
	}

B
Ben Widawsky 已提交
265 266 267
	return pte;
}

268 269
static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
				  const enum i915_cache_level level)
B
Ben Widawsky 已提交
270
{
271
	gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
272 273
	pde |= addr;
	if (level != I915_CACHE_NONE)
274
		pde |= PPAT_CACHED_PDE;
B
Ben Widawsky 已提交
275
	else
276
		pde |= PPAT_UNCACHED;
B
Ben Widawsky 已提交
277 278 279
	return pde;
}

280 281 282
#define gen8_pdpe_encode gen8_pde_encode
#define gen8_pml4e_encode gen8_pde_encode

283 284
static gen6_pte_t snb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
285
				 u32 unused)
286
{
287
	gen6_pte_t pte = GEN6_PTE_VALID;
288
	pte |= GEN6_PTE_ADDR_ENCODE(addr);
289 290

	switch (level) {
291 292 293 294 295 296 297 298
	case I915_CACHE_L3_LLC:
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
		pte |= GEN6_PTE_UNCACHED;
		break;
	default:
299
		MISSING_CASE(level);
300 301 302 303 304
	}

	return pte;
}

305 306
static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
307
				 u32 unused)
308
{
309
	gen6_pte_t pte = GEN6_PTE_VALID;
310 311 312 313 314
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	switch (level) {
	case I915_CACHE_L3_LLC:
		pte |= GEN7_PTE_CACHE_L3_LLC;
315 316 317 318 319
		break;
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
320
		pte |= GEN6_PTE_UNCACHED;
321 322
		break;
	default:
323
		MISSING_CASE(level);
324 325
	}

326 327 328
	return pte;
}

329 330
static gen6_pte_t byt_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
331
				 u32 flags)
332
{
333
	gen6_pte_t pte = GEN6_PTE_VALID;
334 335
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

336 337
	if (!(flags & PTE_READ_ONLY))
		pte |= BYT_PTE_WRITEABLE;
338 339 340 341 342 343 344

	if (level != I915_CACHE_NONE)
		pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;

	return pte;
}

345 346
static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
347
				 u32 unused)
348
{
349
	gen6_pte_t pte = GEN6_PTE_VALID;
350
	pte |= HSW_PTE_ADDR_ENCODE(addr);
351 352

	if (level != I915_CACHE_NONE)
353
		pte |= HSW_WB_LLC_AGE3;
354 355 356 357

	return pte;
}

358 359
static gen6_pte_t iris_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
360
				  u32 unused)
361
{
362
	gen6_pte_t pte = GEN6_PTE_VALID;
363 364
	pte |= HSW_PTE_ADDR_ENCODE(addr);

365 366 367 368
	switch (level) {
	case I915_CACHE_NONE:
		break;
	case I915_CACHE_WT:
369
		pte |= HSW_WT_ELLC_LLC_AGE3;
370 371
		break;
	default:
372
		pte |= HSW_WB_ELLC_LLC_AGE3;
373 374
		break;
	}
375 376 377 378

	return pte;
}

379
static struct page *vm_alloc_page(struct i915_address_space *vm, gfp_t gfp)
380
{
381
	struct pagevec *pvec = &vm->free_pages;
382

383 384
	if (I915_SELFTEST_ONLY(should_fail(&vm->fault_attr, 1)))
		i915_gem_shrink_all(vm->i915);
385

386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402
	if (likely(pvec->nr))
		return pvec->pages[--pvec->nr];

	if (!vm->pt_kmap_wc)
		return alloc_page(gfp);

	/* A placeholder for a specific mutex to guard the WC stash */
	lockdep_assert_held(&vm->i915->drm.struct_mutex);

	/* Look in our global stash of WC pages... */
	pvec = &vm->i915->mm.wc_stash;
	if (likely(pvec->nr))
		return pvec->pages[--pvec->nr];

	/* Otherwise batch allocate pages to amoritize cost of set_pages_wc. */
	do {
		struct page *page;
403

404 405 406 407 408 409 410 411
		page = alloc_page(gfp);
		if (unlikely(!page))
			break;

		pvec->pages[pvec->nr++] = page;
	} while (pagevec_space(pvec));

	if (unlikely(!pvec->nr))
412 413
		return NULL;

414
	set_pages_array_wc(pvec->pages, pvec->nr);
415

416
	return pvec->pages[--pvec->nr];
417 418
}

419 420
static void vm_free_pages_release(struct i915_address_space *vm,
				  bool immediate)
421
{
422 423 424
	struct pagevec *pvec = &vm->free_pages;

	GEM_BUG_ON(!pagevec_count(pvec));
425

426 427 428 429 430 431
	if (vm->pt_kmap_wc) {
		struct pagevec *stash = &vm->i915->mm.wc_stash;

		/* When we use WC, first fill up the global stash and then
		 * only if full immediately free the overflow.
		 */
432

433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454
		lockdep_assert_held(&vm->i915->drm.struct_mutex);
		if (pagevec_space(stash)) {
			do {
				stash->pages[stash->nr++] =
					pvec->pages[--pvec->nr];
				if (!pvec->nr)
					return;
			} while (pagevec_space(stash));

			/* As we have made some room in the VM's free_pages,
			 * we can wait for it to fill again. Unless we are
			 * inside i915_address_space_fini() and must
			 * immediately release the pages!
			 */
			if (!immediate)
				return;
		}

		set_pages_array_wb(pvec->pages, pvec->nr);
	}

	__pagevec_release(pvec);
455 456 457 458 459
}

static void vm_free_page(struct i915_address_space *vm, struct page *page)
{
	if (!pagevec_add(&vm->free_pages, page))
460
		vm_free_pages_release(vm, false);
461
}
462

463 464 465 466 467 468 469
static int __setup_page_dma(struct i915_address_space *vm,
			    struct i915_page_dma *p,
			    gfp_t gfp)
{
	p->page = vm_alloc_page(vm, gfp | __GFP_NOWARN | __GFP_NORETRY);
	if (unlikely(!p->page))
		return -ENOMEM;
470

471 472 473 474 475
	p->daddr = dma_map_page(vm->dma, p->page, 0, PAGE_SIZE,
				PCI_DMA_BIDIRECTIONAL);
	if (unlikely(dma_mapping_error(vm->dma, p->daddr))) {
		vm_free_page(vm, p->page);
		return -ENOMEM;
476
	}
477 478

	return 0;
479 480
}

481
static int setup_page_dma(struct i915_address_space *vm,
482
			  struct i915_page_dma *p)
483
{
484
	return __setup_page_dma(vm, p, I915_GFP_DMA);
485 486
}

487
static void cleanup_page_dma(struct i915_address_space *vm,
488
			     struct i915_page_dma *p)
489
{
490 491
	dma_unmap_page(vm->dma, p->daddr, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
	vm_free_page(vm, p->page);
492 493
}

494
#define kmap_atomic_px(px) kmap_atomic(px_base(px)->page)
495

496 497 498 499
#define setup_px(vm, px) setup_page_dma((vm), px_base(px))
#define cleanup_px(vm, px) cleanup_page_dma((vm), px_base(px))
#define fill_px(ppgtt, px, v) fill_page_dma((vm), px_base(px), (v))
#define fill32_px(ppgtt, px, v) fill_page_dma_32((vm), px_base(px), (v))
500

501 502 503
static void fill_page_dma(struct i915_address_space *vm,
			  struct i915_page_dma *p,
			  const u64 val)
504
{
505
	u64 * const vaddr = kmap_atomic(p->page);
506

507
	memset64(vaddr, val, PAGE_SIZE / sizeof(val));
508

509
	kunmap_atomic(vaddr);
510 511
}

512 513 514
static void fill_page_dma_32(struct i915_address_space *vm,
			     struct i915_page_dma *p,
			     const u32 v)
515
{
516
	fill_page_dma(vm, p, (u64)v << 32 | v);
517 518
}

519
static int
520
setup_scratch_page(struct i915_address_space *vm, gfp_t gfp)
521
{
522
	struct page *page = NULL;
523
	dma_addr_t addr;
524
	int order;
525

526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559
	/*
	 * In order to utilize 64K pages for an object with a size < 2M, we will
	 * need to support a 64K scratch page, given that every 16th entry for a
	 * page-table operating in 64K mode must point to a properly aligned 64K
	 * region, including any PTEs which happen to point to scratch.
	 *
	 * This is only relevant for the 48b PPGTT where we support
	 * huge-gtt-pages, see also i915_vma_insert().
	 *
	 * TODO: we should really consider write-protecting the scratch-page and
	 * sharing between ppgtt
	 */
	if (i915_vm_is_48bit(vm) &&
	    HAS_PAGE_SIZES(vm->i915, I915_GTT_PAGE_SIZE_64K)) {
		order = get_order(I915_GTT_PAGE_SIZE_64K);
		page = alloc_pages(gfp | __GFP_ZERO, order);
		if (page) {
			addr = dma_map_page(vm->dma, page, 0,
					    I915_GTT_PAGE_SIZE_64K,
					    PCI_DMA_BIDIRECTIONAL);
			if (unlikely(dma_mapping_error(vm->dma, addr))) {
				__free_pages(page, order);
				page = NULL;
			}

			if (!IS_ALIGNED(addr, I915_GTT_PAGE_SIZE_64K)) {
				dma_unmap_page(vm->dma, addr,
					       I915_GTT_PAGE_SIZE_64K,
					       PCI_DMA_BIDIRECTIONAL);
				__free_pages(page, order);
				page = NULL;
			}
		}
	}
560

561 562 563 564 565 566 567 568 569 570 571 572
	if (!page) {
		order = 0;
		page = alloc_page(gfp | __GFP_ZERO);
		if (unlikely(!page))
			return -ENOMEM;

		addr = dma_map_page(vm->dma, page, 0, PAGE_SIZE,
				    PCI_DMA_BIDIRECTIONAL);
		if (unlikely(dma_mapping_error(vm->dma, addr))) {
			__free_page(page);
			return -ENOMEM;
		}
573 574 575 576
	}

	vm->scratch_page.page = page;
	vm->scratch_page.daddr = addr;
577 578
	vm->scratch_page.order = order;

579
	return 0;
580 581
}

582
static void cleanup_scratch_page(struct i915_address_space *vm)
583
{
584 585
	struct i915_page_dma *p = &vm->scratch_page;

586 587 588
	dma_unmap_page(vm->dma, p->daddr, BIT(p->order) << PAGE_SHIFT,
		       PCI_DMA_BIDIRECTIONAL);
	__free_pages(p->page, p->order);
589 590
}

591
static struct i915_page_table *alloc_pt(struct i915_address_space *vm)
592
{
593
	struct i915_page_table *pt;
594

595 596
	pt = kmalloc(sizeof(*pt), GFP_KERNEL | __GFP_NOWARN);
	if (unlikely(!pt))
597 598
		return ERR_PTR(-ENOMEM);

599 600 601 602
	if (unlikely(setup_px(vm, pt))) {
		kfree(pt);
		return ERR_PTR(-ENOMEM);
	}
603

604
	pt->used_ptes = 0;
605 606 607
	return pt;
}

608
static void free_pt(struct i915_address_space *vm, struct i915_page_table *pt)
609
{
610
	cleanup_px(vm, pt);
611 612 613 614 615 616
	kfree(pt);
}

static void gen8_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
617 618
	fill_px(vm, pt,
		gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC));
619 620 621 622 623
}

static void gen6_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
624 625
	fill32_px(vm, pt,
		  vm->pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC, 0));
626 627
}

628
static struct i915_page_directory *alloc_pd(struct i915_address_space *vm)
629
{
630
	struct i915_page_directory *pd;
631

632 633
	pd = kzalloc(sizeof(*pd), GFP_KERNEL | __GFP_NOWARN);
	if (unlikely(!pd))
634 635
		return ERR_PTR(-ENOMEM);

636 637 638 639
	if (unlikely(setup_px(vm, pd))) {
		kfree(pd);
		return ERR_PTR(-ENOMEM);
	}
640

641
	pd->used_pdes = 0;
642 643 644
	return pd;
}

645
static void free_pd(struct i915_address_space *vm,
646
		    struct i915_page_directory *pd)
647
{
648 649
	cleanup_px(vm, pd);
	kfree(pd);
650 651 652 653 654
}

static void gen8_initialize_pd(struct i915_address_space *vm,
			       struct i915_page_directory *pd)
{
655
	unsigned int i;
656

657 658 659 660
	fill_px(vm, pd,
		gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC));
	for (i = 0; i < I915_PDES; i++)
		pd->page_table[i] = vm->scratch_pt;
661 662
}

663
static int __pdp_init(struct i915_address_space *vm,
664 665
		      struct i915_page_directory_pointer *pdp)
{
666
	const unsigned int pdpes = i915_pdpes_per_pdp(vm);
667
	unsigned int i;
668

669
	pdp->page_directory = kmalloc_array(pdpes, sizeof(*pdp->page_directory),
670 671
					    GFP_KERNEL | __GFP_NOWARN);
	if (unlikely(!pdp->page_directory))
672 673
		return -ENOMEM;

674 675 676
	for (i = 0; i < pdpes; i++)
		pdp->page_directory[i] = vm->scratch_pd;

677 678 679 680 681 682 683 684 685
	return 0;
}

static void __pdp_fini(struct i915_page_directory_pointer *pdp)
{
	kfree(pdp->page_directory);
	pdp->page_directory = NULL;
}

686 687 688 689 690
static inline bool use_4lvl(const struct i915_address_space *vm)
{
	return i915_vm_is_48bit(vm);
}

691 692
static struct i915_page_directory_pointer *
alloc_pdp(struct i915_address_space *vm)
693 694 695 696
{
	struct i915_page_directory_pointer *pdp;
	int ret = -ENOMEM;

697
	WARN_ON(!use_4lvl(vm));
698 699 700 701 702

	pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
	if (!pdp)
		return ERR_PTR(-ENOMEM);

703
	ret = __pdp_init(vm, pdp);
704 705 706
	if (ret)
		goto fail_bitmap;

707
	ret = setup_px(vm, pdp);
708 709 710 711 712 713 714 715 716 717 718 719 720
	if (ret)
		goto fail_page_m;

	return pdp;

fail_page_m:
	__pdp_fini(pdp);
fail_bitmap:
	kfree(pdp);

	return ERR_PTR(ret);
}

721
static void free_pdp(struct i915_address_space *vm,
722 723 724
		     struct i915_page_directory_pointer *pdp)
{
	__pdp_fini(pdp);
725 726 727 728 729 730

	if (!use_4lvl(vm))
		return;

	cleanup_px(vm, pdp);
	kfree(pdp);
731 732
}

733 734 735 736 737 738 739
static void gen8_initialize_pdp(struct i915_address_space *vm,
				struct i915_page_directory_pointer *pdp)
{
	gen8_ppgtt_pdpe_t scratch_pdpe;

	scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);

740
	fill_px(vm, pdp, scratch_pdpe);
741 742 743 744 745
}

static void gen8_initialize_pml4(struct i915_address_space *vm,
				 struct i915_pml4 *pml4)
{
746
	unsigned int i;
747

748 749 750 751
	fill_px(vm, pml4,
		gen8_pml4e_encode(px_dma(vm->scratch_pdp), I915_CACHE_LLC));
	for (i = 0; i < GEN8_PML4ES_PER_PML4; i++)
		pml4->pdps[i] = vm->scratch_pdp;
752 753
}

754
/* Broadwell Page Directory Pointer Descriptors */
755
static int gen8_write_pdp(struct drm_i915_gem_request *req,
756 757
			  unsigned entry,
			  dma_addr_t addr)
758
{
759
	struct intel_engine_cs *engine = req->engine;
760
	u32 *cs;
761 762 763

	BUG_ON(entry >= 4);

764 765 766
	cs = intel_ring_begin(req, 6);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
767

768 769 770 771 772 773 774
	*cs++ = MI_LOAD_REGISTER_IMM(1);
	*cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_UDW(engine, entry));
	*cs++ = upper_32_bits(addr);
	*cs++ = MI_LOAD_REGISTER_IMM(1);
	*cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_LDW(engine, entry));
	*cs++ = lower_32_bits(addr);
	intel_ring_advance(req, cs);
775 776 777 778

	return 0;
}

779 780
static int gen8_mm_switch_3lvl(struct i915_hw_ppgtt *ppgtt,
			       struct drm_i915_gem_request *req)
781
{
782
	int i, ret;
783

784
	for (i = GEN8_3LVL_PDPES - 1; i >= 0; i--) {
785 786
		const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);

787
		ret = gen8_write_pdp(req, i, pd_daddr);
788 789
		if (ret)
			return ret;
790
	}
B
Ben Widawsky 已提交
791

792
	return 0;
793 794
}

795 796
static int gen8_mm_switch_4lvl(struct i915_hw_ppgtt *ppgtt,
			       struct drm_i915_gem_request *req)
797 798 799 800
{
	return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
}

801 802 803 804 805 806 807
/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
 * the page table structures, we mark them dirty so that
 * context switching/execlist queuing code takes extra steps
 * to ensure that tlbs are flushed.
 */
static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
{
808
	ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.i915)->ring_mask;
809 810
}

811 812 813 814
/* Removes entries from a single page table, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries.
 */
static bool gen8_ppgtt_clear_pt(struct i915_address_space *vm,
815
				struct i915_page_table *pt,
816
				u64 start, u64 length)
817
{
818
	unsigned int num_entries = gen8_pte_count(start, length);
M
Mika Kuoppala 已提交
819 820
	unsigned int pte = gen8_pte_index(start);
	unsigned int pte_end = pte + num_entries;
821 822 823
	const gen8_pte_t scratch_pte =
		gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC);
	gen8_pte_t *vaddr;
824

825
	GEM_BUG_ON(num_entries > pt->used_ptes);
M
Mika Kuoppala 已提交
826

827 828 829
	pt->used_ptes -= num_entries;
	if (!pt->used_ptes)
		return true;
830

831
	vaddr = kmap_atomic_px(pt);
M
Mika Kuoppala 已提交
832
	while (pte < pte_end)
833
		vaddr[pte++] = scratch_pte;
834
	kunmap_atomic(vaddr);
835 836

	return false;
837
}
838

839 840 841 842 843 844 845 846 847 848 849 850 851 852
static void gen8_ppgtt_set_pde(struct i915_address_space *vm,
			       struct i915_page_directory *pd,
			       struct i915_page_table *pt,
			       unsigned int pde)
{
	gen8_pde_t *vaddr;

	pd->page_table[pde] = pt;

	vaddr = kmap_atomic_px(pd);
	vaddr[pde] = gen8_pde_encode(px_dma(pt), I915_CACHE_LLC);
	kunmap_atomic(vaddr);
}

853
static bool gen8_ppgtt_clear_pd(struct i915_address_space *vm,
854
				struct i915_page_directory *pd,
855
				u64 start, u64 length)
856 857
{
	struct i915_page_table *pt;
858
	u32 pde;
859 860

	gen8_for_each_pde(pt, pd, start, length, pde) {
861 862
		GEM_BUG_ON(pt == vm->scratch_pt);

863 864
		if (!gen8_ppgtt_clear_pt(vm, pt, start, length))
			continue;
865

866
		gen8_ppgtt_set_pde(vm, pd, vm->scratch_pt, pde);
867
		GEM_BUG_ON(!pd->used_pdes);
868
		pd->used_pdes--;
869 870

		free_pt(vm, pt);
871 872
	}

873 874
	return !pd->used_pdes;
}
875

876 877 878 879 880 881 882 883
static void gen8_ppgtt_set_pdpe(struct i915_address_space *vm,
				struct i915_page_directory_pointer *pdp,
				struct i915_page_directory *pd,
				unsigned int pdpe)
{
	gen8_ppgtt_pdpe_t *vaddr;

	pdp->page_directory[pdpe] = pd;
884
	if (!use_4lvl(vm))
885 886 887 888 889
		return;

	vaddr = kmap_atomic_px(pdp);
	vaddr[pdpe] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
	kunmap_atomic(vaddr);
890
}
891

892 893 894 895
/* Removes entries from a single page dir pointer, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries
 */
static bool gen8_ppgtt_clear_pdp(struct i915_address_space *vm,
896
				 struct i915_page_directory_pointer *pdp,
897
				 u64 start, u64 length)
898 899
{
	struct i915_page_directory *pd;
900
	unsigned int pdpe;
901

902
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
903 904
		GEM_BUG_ON(pd == vm->scratch_pd);

905 906
		if (!gen8_ppgtt_clear_pd(vm, pd, start, length))
			continue;
907

908
		gen8_ppgtt_set_pdpe(vm, pdp, vm->scratch_pd, pdpe);
909
		GEM_BUG_ON(!pdp->used_pdpes);
910
		pdp->used_pdpes--;
911

912 913
		free_pd(vm, pd);
	}
914

915
	return !pdp->used_pdpes;
916
}
917

918 919 920 921 922 923
static void gen8_ppgtt_clear_3lvl(struct i915_address_space *vm,
				  u64 start, u64 length)
{
	gen8_ppgtt_clear_pdp(vm, &i915_vm_to_ppgtt(vm)->pdp, start, length);
}

924 925 926 927 928 929 930 931 932 933 934 935 936
static void gen8_ppgtt_set_pml4e(struct i915_pml4 *pml4,
				 struct i915_page_directory_pointer *pdp,
				 unsigned int pml4e)
{
	gen8_ppgtt_pml4e_t *vaddr;

	pml4->pdps[pml4e] = pdp;

	vaddr = kmap_atomic_px(pml4);
	vaddr[pml4e] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
	kunmap_atomic(vaddr);
}

937 938 939 940
/* Removes entries from a single pml4.
 * This is the top-level structure in 4-level page tables used on gen8+.
 * Empty entries are always scratch pml4e.
 */
941 942
static void gen8_ppgtt_clear_4lvl(struct i915_address_space *vm,
				  u64 start, u64 length)
943
{
944 945
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
	struct i915_pml4 *pml4 = &ppgtt->pml4;
946
	struct i915_page_directory_pointer *pdp;
947
	unsigned int pml4e;
948

949
	GEM_BUG_ON(!use_4lvl(vm));
950

951
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
952 953
		GEM_BUG_ON(pdp == vm->scratch_pdp);

954 955
		if (!gen8_ppgtt_clear_pdp(vm, pdp, start, length))
			continue;
956

957 958 959
		gen8_ppgtt_set_pml4e(pml4, vm->scratch_pdp, pml4e);

		free_pdp(vm, pdp);
960 961 962
	}
}

963 964 965 966 967
struct sgt_dma {
	struct scatterlist *sg;
	dma_addr_t dma, max;
};

968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984
struct gen8_insert_pte {
	u16 pml4e;
	u16 pdpe;
	u16 pde;
	u16 pte;
};

static __always_inline struct gen8_insert_pte gen8_insert_pte(u64 start)
{
	return (struct gen8_insert_pte) {
		 gen8_pml4e_index(start),
		 gen8_pdpe_index(start),
		 gen8_pde_index(start),
		 gen8_pte_index(start),
	};
}

985 986
static __always_inline bool
gen8_ppgtt_insert_pte_entries(struct i915_hw_ppgtt *ppgtt,
987
			      struct i915_page_directory_pointer *pdp,
988
			      struct sgt_dma *iter,
989
			      struct gen8_insert_pte *idx,
990 991
			      enum i915_cache_level cache_level)
{
992 993 994 995
	struct i915_page_directory *pd;
	const gen8_pte_t pte_encode = gen8_pte_encode(0, cache_level);
	gen8_pte_t *vaddr;
	bool ret;
996

997
	GEM_BUG_ON(idx->pdpe >= i915_pdpes_per_pdp(&ppgtt->base));
998 999
	pd = pdp->page_directory[idx->pdpe];
	vaddr = kmap_atomic_px(pd->page_table[idx->pde]);
1000
	do {
1001 1002
		vaddr[idx->pte] = pte_encode | iter->dma;

1003 1004 1005 1006 1007 1008 1009
		iter->dma += PAGE_SIZE;
		if (iter->dma >= iter->max) {
			iter->sg = __sg_next(iter->sg);
			if (!iter->sg) {
				ret = false;
				break;
			}
1010

1011 1012
			iter->dma = sg_dma_address(iter->sg);
			iter->max = iter->dma + iter->sg->length;
B
Ben Widawsky 已提交
1013
		}
1014

1015 1016 1017 1018 1019 1020
		if (++idx->pte == GEN8_PTES) {
			idx->pte = 0;

			if (++idx->pde == I915_PDES) {
				idx->pde = 0;

1021
				/* Limited by sg length for 3lvl */
1022 1023
				if (++idx->pdpe == GEN8_PML4ES_PER_PML4) {
					idx->pdpe = 0;
1024
					ret = true;
1025
					break;
1026 1027
				}

1028
				GEM_BUG_ON(idx->pdpe >= i915_pdpes_per_pdp(&ppgtt->base));
1029
				pd = pdp->page_directory[idx->pdpe];
1030
			}
1031

1032
			kunmap_atomic(vaddr);
1033
			vaddr = kmap_atomic_px(pd->page_table[idx->pde]);
1034
		}
1035
	} while (1);
1036
	kunmap_atomic(vaddr);
1037

1038
	return ret;
1039 1040
}

1041
static void gen8_ppgtt_insert_3lvl(struct i915_address_space *vm,
1042
				   struct i915_vma *vma,
1043 1044
				   enum i915_cache_level cache_level,
				   u32 unused)
1045
{
1046
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1047
	struct sgt_dma iter = {
1048
		.sg = vma->pages->sgl,
1049 1050 1051
		.dma = sg_dma_address(iter.sg),
		.max = iter.dma + iter.sg->length,
	};
1052
	struct gen8_insert_pte idx = gen8_insert_pte(vma->node.start);
1053

1054 1055
	gen8_ppgtt_insert_pte_entries(ppgtt, &ppgtt->pdp, &iter, &idx,
				      cache_level);
1056
}
1057

1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120
static void gen8_ppgtt_insert_huge_entries(struct i915_vma *vma,
					   struct i915_page_directory_pointer **pdps,
					   struct sgt_dma *iter,
					   enum i915_cache_level cache_level)
{
	const gen8_pte_t pte_encode = gen8_pte_encode(0, cache_level);
	u64 start = vma->node.start;
	dma_addr_t rem = iter->sg->length;

	do {
		struct gen8_insert_pte idx = gen8_insert_pte(start);
		struct i915_page_directory_pointer *pdp = pdps[idx.pml4e];
		struct i915_page_directory *pd = pdp->page_directory[idx.pdpe];
		unsigned int page_size;
		gen8_pte_t encode = pte_encode;
		gen8_pte_t *vaddr;
		u16 index, max;

		if (vma->page_sizes.sg & I915_GTT_PAGE_SIZE_2M &&
		    IS_ALIGNED(iter->dma, I915_GTT_PAGE_SIZE_2M) &&
		    rem >= I915_GTT_PAGE_SIZE_2M && !idx.pte) {
			index = idx.pde;
			max = I915_PDES;
			page_size = I915_GTT_PAGE_SIZE_2M;

			encode |= GEN8_PDE_PS_2M;

			vaddr = kmap_atomic_px(pd);
		} else {
			struct i915_page_table *pt = pd->page_table[idx.pde];

			index = idx.pte;
			max = GEN8_PTES;
			page_size = I915_GTT_PAGE_SIZE;

			vaddr = kmap_atomic_px(pt);
		}

		do {
			GEM_BUG_ON(iter->sg->length < page_size);
			vaddr[index++] = encode | iter->dma;

			start += page_size;
			iter->dma += page_size;
			rem -= page_size;
			if (iter->dma >= iter->max) {
				iter->sg = __sg_next(iter->sg);
				if (!iter->sg)
					break;

				rem = iter->sg->length;
				iter->dma = sg_dma_address(iter->sg);
				iter->max = iter->dma + rem;

				if (unlikely(!IS_ALIGNED(iter->dma, page_size)))
					break;
			}
		} while (rem >= page_size && index < max);

		kunmap_atomic(vaddr);
	} while (iter->sg);
}

1121
static void gen8_ppgtt_insert_4lvl(struct i915_address_space *vm,
1122
				   struct i915_vma *vma,
1123 1124 1125 1126 1127
				   enum i915_cache_level cache_level,
				   u32 unused)
{
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
	struct sgt_dma iter = {
1128
		.sg = vma->pages->sgl,
1129 1130 1131 1132
		.dma = sg_dma_address(iter.sg),
		.max = iter.dma + iter.sg->length,
	};
	struct i915_page_directory_pointer **pdps = ppgtt->pml4.pdps;
1133

1134 1135 1136 1137 1138 1139 1140 1141 1142
	if (vma->page_sizes.sg > I915_GTT_PAGE_SIZE) {
		gen8_ppgtt_insert_huge_entries(vma, pdps, &iter, cache_level);
	} else {
		struct gen8_insert_pte idx = gen8_insert_pte(vma->node.start);

		while (gen8_ppgtt_insert_pte_entries(ppgtt, pdps[idx.pml4e++],
						     &iter, &idx, cache_level))
			GEM_BUG_ON(idx.pml4e >= GEN8_PML4ES_PER_PML4);
	}
1143 1144
}

1145
static void gen8_free_page_tables(struct i915_address_space *vm,
1146
				  struct i915_page_directory *pd)
1147 1148 1149
{
	int i;

1150
	if (!px_page(pd))
1151 1152
		return;

1153 1154 1155
	for (i = 0; i < I915_PDES; i++) {
		if (pd->page_table[i] != vm->scratch_pt)
			free_pt(vm, pd->page_table[i]);
1156
	}
B
Ben Widawsky 已提交
1157 1158
}

1159 1160
static int gen8_init_scratch(struct i915_address_space *vm)
{
1161
	int ret;
1162

1163
	ret = setup_scratch_page(vm, I915_GFP_DMA);
1164 1165
	if (ret)
		return ret;
1166

1167
	vm->scratch_pt = alloc_pt(vm);
1168
	if (IS_ERR(vm->scratch_pt)) {
1169 1170
		ret = PTR_ERR(vm->scratch_pt);
		goto free_scratch_page;
1171 1172
	}

1173
	vm->scratch_pd = alloc_pd(vm);
1174
	if (IS_ERR(vm->scratch_pd)) {
1175 1176
		ret = PTR_ERR(vm->scratch_pd);
		goto free_pt;
1177 1178
	}

1179
	if (use_4lvl(vm)) {
1180
		vm->scratch_pdp = alloc_pdp(vm);
1181
		if (IS_ERR(vm->scratch_pdp)) {
1182 1183
			ret = PTR_ERR(vm->scratch_pdp);
			goto free_pd;
1184 1185 1186
		}
	}

1187 1188
	gen8_initialize_pt(vm, vm->scratch_pt);
	gen8_initialize_pd(vm, vm->scratch_pd);
1189
	if (use_4lvl(vm))
1190
		gen8_initialize_pdp(vm, vm->scratch_pdp);
1191 1192

	return 0;
1193 1194

free_pd:
1195
	free_pd(vm, vm->scratch_pd);
1196
free_pt:
1197
	free_pt(vm, vm->scratch_pt);
1198
free_scratch_page:
1199
	cleanup_scratch_page(vm);
1200 1201

	return ret;
1202 1203
}

1204 1205
static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create)
{
1206 1207
	struct i915_address_space *vm = &ppgtt->base;
	struct drm_i915_private *dev_priv = vm->i915;
1208 1209 1210
	enum vgt_g2v_type msg;
	int i;

1211 1212
	if (use_4lvl(vm)) {
		const u64 daddr = px_dma(&ppgtt->pml4);
1213

1214 1215
		I915_WRITE(vgtif_reg(pdp[0].lo), lower_32_bits(daddr));
		I915_WRITE(vgtif_reg(pdp[0].hi), upper_32_bits(daddr));
1216 1217 1218 1219

		msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY);
	} else {
1220
		for (i = 0; i < GEN8_3LVL_PDPES; i++) {
1221
			const u64 daddr = i915_page_dir_dma_addr(ppgtt, i);
1222

1223 1224
			I915_WRITE(vgtif_reg(pdp[i].lo), lower_32_bits(daddr));
			I915_WRITE(vgtif_reg(pdp[i].hi), upper_32_bits(daddr));
1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235
		}

		msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY);
	}

	I915_WRITE(vgtif_reg(g2v_notify), msg);

	return 0;
}

1236 1237
static void gen8_free_scratch(struct i915_address_space *vm)
{
1238
	if (use_4lvl(vm))
1239 1240 1241 1242
		free_pdp(vm, vm->scratch_pdp);
	free_pd(vm, vm->scratch_pd);
	free_pt(vm, vm->scratch_pt);
	cleanup_scratch_page(vm);
1243 1244
}

1245
static void gen8_ppgtt_cleanup_3lvl(struct i915_address_space *vm,
1246
				    struct i915_page_directory_pointer *pdp)
1247
{
1248
	const unsigned int pdpes = i915_pdpes_per_pdp(vm);
1249 1250
	int i;

1251
	for (i = 0; i < pdpes; i++) {
1252
		if (pdp->page_directory[i] == vm->scratch_pd)
1253 1254
			continue;

1255 1256
		gen8_free_page_tables(vm, pdp->page_directory[i]);
		free_pd(vm, pdp->page_directory[i]);
1257
	}
1258

1259
	free_pdp(vm, pdp);
1260 1261 1262 1263 1264 1265
}

static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
{
	int i;

1266 1267
	for (i = 0; i < GEN8_PML4ES_PER_PML4; i++) {
		if (ppgtt->pml4.pdps[i] == ppgtt->base.scratch_pdp)
1268 1269
			continue;

1270
		gen8_ppgtt_cleanup_3lvl(&ppgtt->base, ppgtt->pml4.pdps[i]);
1271 1272
	}

1273
	cleanup_px(&ppgtt->base, &ppgtt->pml4);
1274 1275 1276 1277
}

static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
{
1278
	struct drm_i915_private *dev_priv = vm->i915;
1279
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1280

1281
	if (intel_vgpu_active(dev_priv))
1282 1283
		gen8_ppgtt_notify_vgt(ppgtt, false);

1284
	if (use_4lvl(vm))
1285
		gen8_ppgtt_cleanup_4lvl(ppgtt);
1286 1287
	else
		gen8_ppgtt_cleanup_3lvl(&ppgtt->base, &ppgtt->pdp);
1288

1289
	gen8_free_scratch(vm);
1290 1291
}

1292 1293 1294
static int gen8_ppgtt_alloc_pd(struct i915_address_space *vm,
			       struct i915_page_directory *pd,
			       u64 start, u64 length)
1295
{
1296
	struct i915_page_table *pt;
1297
	u64 from = start;
1298
	unsigned int pde;
1299

1300
	gen8_for_each_pde(pt, pd, start, length, pde) {
1301 1302
		int count = gen8_pte_count(start, length);

1303
		if (pt == vm->scratch_pt) {
1304 1305 1306
			pt = alloc_pt(vm);
			if (IS_ERR(pt))
				goto unwind;
1307

1308 1309
			if (count < GEN8_PTES)
				gen8_initialize_pt(vm, pt);
1310 1311 1312

			gen8_ppgtt_set_pde(vm, pd, pt, pde);
			pd->used_pdes++;
1313
			GEM_BUG_ON(pd->used_pdes > I915_PDES);
1314
		}
1315

1316
		pt->used_ptes += count;
1317
	}
1318
	return 0;
1319

1320 1321
unwind:
	gen8_ppgtt_clear_pd(vm, pd, from, start - from);
B
Ben Widawsky 已提交
1322
	return -ENOMEM;
1323 1324
}

1325 1326 1327
static int gen8_ppgtt_alloc_pdp(struct i915_address_space *vm,
				struct i915_page_directory_pointer *pdp,
				u64 start, u64 length)
1328
{
1329
	struct i915_page_directory *pd;
1330 1331
	u64 from = start;
	unsigned int pdpe;
1332 1333
	int ret;

1334
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1335 1336 1337 1338
		if (pd == vm->scratch_pd) {
			pd = alloc_pd(vm);
			if (IS_ERR(pd))
				goto unwind;
1339

1340
			gen8_initialize_pd(vm, pd);
1341
			gen8_ppgtt_set_pdpe(vm, pdp, pd, pdpe);
1342
			pdp->used_pdpes++;
1343
			GEM_BUG_ON(pdp->used_pdpes > i915_pdpes_per_pdp(vm));
1344 1345

			mark_tlbs_dirty(i915_vm_to_ppgtt(vm));
1346 1347 1348
		}

		ret = gen8_ppgtt_alloc_pd(vm, pd, start, length);
1349 1350
		if (unlikely(ret))
			goto unwind_pd;
1351
	}
1352

B
Ben Widawsky 已提交
1353
	return 0;
1354

1355 1356 1357 1358 1359 1360 1361
unwind_pd:
	if (!pd->used_pdes) {
		gen8_ppgtt_set_pdpe(vm, pdp, vm->scratch_pd, pdpe);
		GEM_BUG_ON(!pdp->used_pdpes);
		pdp->used_pdpes--;
		free_pd(vm, pd);
	}
1362 1363 1364
unwind:
	gen8_ppgtt_clear_pdp(vm, pdp, from, start - from);
	return -ENOMEM;
1365 1366
}

1367 1368
static int gen8_ppgtt_alloc_3lvl(struct i915_address_space *vm,
				 u64 start, u64 length)
1369
{
1370 1371 1372
	return gen8_ppgtt_alloc_pdp(vm,
				    &i915_vm_to_ppgtt(vm)->pdp, start, length);
}
1373

1374 1375 1376 1377 1378 1379 1380 1381 1382
static int gen8_ppgtt_alloc_4lvl(struct i915_address_space *vm,
				 u64 start, u64 length)
{
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
	struct i915_pml4 *pml4 = &ppgtt->pml4;
	struct i915_page_directory_pointer *pdp;
	u64 from = start;
	u32 pml4e;
	int ret;
1383

1384
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1385 1386 1387 1388
		if (pml4->pdps[pml4e] == vm->scratch_pdp) {
			pdp = alloc_pdp(vm);
			if (IS_ERR(pdp))
				goto unwind;
1389

1390 1391 1392
			gen8_initialize_pdp(vm, pdp);
			gen8_ppgtt_set_pml4e(pml4, pdp, pml4e);
		}
1393

1394
		ret = gen8_ppgtt_alloc_pdp(vm, pdp, start, length);
1395 1396
		if (unlikely(ret))
			goto unwind_pdp;
1397 1398 1399 1400
	}

	return 0;

1401 1402 1403 1404 1405
unwind_pdp:
	if (!pdp->used_pdpes) {
		gen8_ppgtt_set_pml4e(pml4, vm->scratch_pdp, pml4e);
		free_pdp(vm, pdp);
	}
1406 1407 1408
unwind:
	gen8_ppgtt_clear_4lvl(vm, from, start - from);
	return -ENOMEM;
1409 1410
}

1411 1412
static void gen8_dump_pdp(struct i915_hw_ppgtt *ppgtt,
			  struct i915_page_directory_pointer *pdp,
1413
			  u64 start, u64 length,
1414 1415 1416
			  gen8_pte_t scratch_pte,
			  struct seq_file *m)
{
1417
	struct i915_address_space *vm = &ppgtt->base;
1418
	struct i915_page_directory *pd;
1419
	u32 pdpe;
1420

1421
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1422
		struct i915_page_table *pt;
1423 1424 1425
		u64 pd_len = length;
		u64 pd_start = start;
		u32 pde;
1426

1427
		if (pdp->page_directory[pdpe] == ppgtt->base.scratch_pd)
1428 1429 1430
			continue;

		seq_printf(m, "\tPDPE #%d\n", pdpe);
1431
		gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
1432
			u32 pte;
1433 1434
			gen8_pte_t *pt_vaddr;

1435
			if (pd->page_table[pde] == ppgtt->base.scratch_pt)
1436 1437
				continue;

1438
			pt_vaddr = kmap_atomic_px(pt);
1439
			for (pte = 0; pte < GEN8_PTES; pte += 4) {
1440 1441 1442
				u64 va = (pdpe << GEN8_PDPE_SHIFT |
					  pde << GEN8_PDE_SHIFT |
					  pte << GEN8_PTE_SHIFT);
1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468
				int i;
				bool found = false;

				for (i = 0; i < 4; i++)
					if (pt_vaddr[pte + i] != scratch_pte)
						found = true;
				if (!found)
					continue;

				seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
				for (i = 0; i < 4; i++) {
					if (pt_vaddr[pte + i] != scratch_pte)
						seq_printf(m, " %llx", pt_vaddr[pte + i]);
					else
						seq_puts(m, "  SCRATCH ");
				}
				seq_puts(m, "\n");
			}
			kunmap_atomic(pt_vaddr);
		}
	}
}

static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
1469 1470
	const gen8_pte_t scratch_pte =
		gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC);
1471
	u64 start = 0, length = ppgtt->base.total;
1472

1473
	if (use_4lvl(vm)) {
1474
		u64 pml4e;
1475 1476 1477
		struct i915_pml4 *pml4 = &ppgtt->pml4;
		struct i915_page_directory_pointer *pdp;

1478
		gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1479
			if (pml4->pdps[pml4e] == ppgtt->base.scratch_pdp)
1480 1481 1482
				continue;

			seq_printf(m, "    PML4E #%llu\n", pml4e);
1483
			gen8_dump_pdp(ppgtt, pdp, start, length, scratch_pte, m);
1484
		}
1485 1486
	} else {
		gen8_dump_pdp(ppgtt, &ppgtt->pdp, start, length, scratch_pte, m);
1487 1488 1489
	}
}

1490
static int gen8_preallocate_top_level_pdp(struct i915_hw_ppgtt *ppgtt)
1491
{
1492 1493 1494 1495 1496 1497
	struct i915_address_space *vm = &ppgtt->base;
	struct i915_page_directory_pointer *pdp = &ppgtt->pdp;
	struct i915_page_directory *pd;
	u64 start = 0, length = ppgtt->base.total;
	u64 from = start;
	unsigned int pdpe;
1498

1499 1500 1501 1502
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
		pd = alloc_pd(vm);
		if (IS_ERR(pd))
			goto unwind;
1503

1504 1505 1506 1507
		gen8_initialize_pd(vm, pd);
		gen8_ppgtt_set_pdpe(vm, pdp, pd, pdpe);
		pdp->used_pdpes++;
	}
1508

1509 1510
	pdp->used_pdpes++; /* never remove */
	return 0;
1511

1512 1513 1514 1515 1516 1517 1518 1519
unwind:
	start -= from;
	gen8_for_each_pdpe(pd, pdp, from, start, pdpe) {
		gen8_ppgtt_set_pdpe(vm, pdp, vm->scratch_pd, pdpe);
		free_pd(vm, pd);
	}
	pdp->used_pdpes = 0;
	return -ENOMEM;
1520 1521
}

1522
/*
1523 1524 1525 1526
 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
 * with a net effect resembling a 2-level page table in normal x86 terms. Each
 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
 * space.
B
Ben Widawsky 已提交
1527
 *
1528
 */
1529
static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1530
{
1531 1532
	struct i915_address_space *vm = &ppgtt->base;
	struct drm_i915_private *dev_priv = vm->i915;
1533
	int ret;
1534

1535 1536 1537 1538
	ppgtt->base.total = USES_FULL_48BIT_PPGTT(dev_priv) ?
		1ULL << 48 :
		1ULL << 32;

1539 1540 1541 1542 1543 1544
	/* There are only few exceptions for gen >=6. chv and bxt.
	 * And we are not sure about the latter so play safe for now.
	 */
	if (IS_CHERRYVIEW(dev_priv) || IS_BROXTON(dev_priv))
		ppgtt->base.pt_kmap_wc = true;

1545 1546 1547 1548 1549 1550
	ret = gen8_init_scratch(&ppgtt->base);
	if (ret) {
		ppgtt->base.total = 0;
		return ret;
	}

1551
	if (use_4lvl(vm)) {
1552
		ret = setup_px(&ppgtt->base, &ppgtt->pml4);
1553 1554
		if (ret)
			goto free_scratch;
1555

1556 1557
		gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);

1558
		ppgtt->switch_mm = gen8_mm_switch_4lvl;
1559
		ppgtt->base.allocate_va_range = gen8_ppgtt_alloc_4lvl;
1560
		ppgtt->base.insert_entries = gen8_ppgtt_insert_4lvl;
1561
		ppgtt->base.clear_range = gen8_ppgtt_clear_4lvl;
1562
	} else {
1563
		ret = __pdp_init(&ppgtt->base, &ppgtt->pdp);
1564 1565 1566
		if (ret)
			goto free_scratch;

1567
		if (intel_vgpu_active(dev_priv)) {
1568 1569 1570
			ret = gen8_preallocate_top_level_pdp(ppgtt);
			if (ret) {
				__pdp_fini(&ppgtt->pdp);
1571
				goto free_scratch;
1572
			}
1573
		}
1574

1575
		ppgtt->switch_mm = gen8_mm_switch_3lvl;
1576
		ppgtt->base.allocate_va_range = gen8_ppgtt_alloc_3lvl;
1577
		ppgtt->base.insert_entries = gen8_ppgtt_insert_3lvl;
1578
		ppgtt->base.clear_range = gen8_ppgtt_clear_3lvl;
1579
	}
1580

1581
	if (intel_vgpu_active(dev_priv))
1582 1583
		gen8_ppgtt_notify_vgt(ppgtt, true);

1584 1585 1586
	ppgtt->base.cleanup = gen8_ppgtt_cleanup;
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
1587 1588
	ppgtt->base.set_pages = ppgtt_set_pages;
	ppgtt->base.clear_pages = clear_pages;
1589 1590
	ppgtt->debug_dump = gen8_dump_ppgtt;

1591
	return 0;
1592 1593 1594 1595

free_scratch:
	gen8_free_scratch(&ppgtt->base);
	return ret;
1596 1597
}

B
Ben Widawsky 已提交
1598 1599 1600
static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
1601
	struct i915_page_table *unused;
1602
	gen6_pte_t scratch_pte;
1603 1604
	u32 pd_entry, pte, pde;
	u32 start = 0, length = ppgtt->base.total;
B
Ben Widawsky 已提交
1605

1606
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
1607
				     I915_CACHE_LLC, 0);
B
Ben Widawsky 已提交
1608

1609
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde) {
B
Ben Widawsky 已提交
1610
		u32 expected;
1611
		gen6_pte_t *pt_vaddr;
1612
		const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
1613
		pd_entry = readl(ppgtt->pd_addr + pde);
B
Ben Widawsky 已提交
1614 1615 1616 1617 1618 1619 1620 1621 1622
		expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);

		if (pd_entry != expected)
			seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
				   pde,
				   pd_entry,
				   expected);
		seq_printf(m, "\tPDE: %x\n", pd_entry);

1623
		pt_vaddr = kmap_atomic_px(ppgtt->pd.page_table[pde]);
1624

1625
		for (pte = 0; pte < GEN6_PTES; pte+=4) {
B
Ben Widawsky 已提交
1626
			unsigned long va =
1627
				(pde * PAGE_SIZE * GEN6_PTES) +
B
Ben Widawsky 已提交
1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645
				(pte * PAGE_SIZE);
			int i;
			bool found = false;
			for (i = 0; i < 4; i++)
				if (pt_vaddr[pte + i] != scratch_pte)
					found = true;
			if (!found)
				continue;

			seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
			for (i = 0; i < 4; i++) {
				if (pt_vaddr[pte + i] != scratch_pte)
					seq_printf(m, " %08x", pt_vaddr[pte + i]);
				else
					seq_puts(m, "  SCRATCH ");
			}
			seq_puts(m, "\n");
		}
1646
		kunmap_atomic(pt_vaddr);
B
Ben Widawsky 已提交
1647 1648 1649
	}
}

1650
/* Write pde (index) from the page directory @pd to the page table @pt */
C
Chris Wilson 已提交
1651 1652 1653
static inline void gen6_write_pde(const struct i915_hw_ppgtt *ppgtt,
				  const unsigned int pde,
				  const struct i915_page_table *pt)
B
Ben Widawsky 已提交
1654
{
1655
	/* Caller needs to make sure the write completes if necessary */
C
Chris Wilson 已提交
1656 1657
	writel_relaxed(GEN6_PDE_ADDR_ENCODE(px_dma(pt)) | GEN6_PDE_VALID,
		       ppgtt->pd_addr + pde);
1658
}
B
Ben Widawsky 已提交
1659

1660 1661
/* Write all the page tables found in the ppgtt structure to incrementing page
 * directories. */
C
Chris Wilson 已提交
1662
static void gen6_write_page_range(struct i915_hw_ppgtt *ppgtt,
1663
				  u32 start, u32 length)
1664
{
1665
	struct i915_page_table *pt;
C
Chris Wilson 已提交
1666
	unsigned int pde;
1667

C
Chris Wilson 已提交
1668 1669
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde)
		gen6_write_pde(ppgtt, pde, pt);
1670

C
Chris Wilson 已提交
1671
	mark_tlbs_dirty(ppgtt);
1672
	wmb();
B
Ben Widawsky 已提交
1673 1674
}

1675
static inline u32 get_pd_offset(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1676
{
1677 1678
	GEM_BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
	return ppgtt->pd.base.ggtt_offset << 10;
1679 1680
}

1681
static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
1682
			 struct drm_i915_gem_request *req)
1683
{
1684
	struct intel_engine_cs *engine = req->engine;
1685
	u32 *cs;
1686 1687

	/* NB: TLBs must be flushed and invalidated before a switch */
1688 1689 1690
	cs = intel_ring_begin(req, 6);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
1691

1692 1693 1694 1695 1696 1697 1698
	*cs++ = MI_LOAD_REGISTER_IMM(2);
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_DCLV(engine));
	*cs++ = PP_DIR_DCLV_2G;
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_BASE(engine));
	*cs++ = get_pd_offset(ppgtt);
	*cs++ = MI_NOOP;
	intel_ring_advance(req, cs);
1699 1700 1701 1702

	return 0;
}

1703
static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
1704
			  struct drm_i915_gem_request *req)
1705
{
1706
	struct intel_engine_cs *engine = req->engine;
1707
	u32 *cs;
1708 1709

	/* NB: TLBs must be flushed and invalidated before a switch */
1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720
	cs = intel_ring_begin(req, 6);
	if (IS_ERR(cs))
		return PTR_ERR(cs);

	*cs++ = MI_LOAD_REGISTER_IMM(2);
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_DCLV(engine));
	*cs++ = PP_DIR_DCLV_2G;
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_BASE(engine));
	*cs++ = get_pd_offset(ppgtt);
	*cs++ = MI_NOOP;
	intel_ring_advance(req, cs);
1721 1722 1723 1724

	return 0;
}

1725
static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
1726
			  struct drm_i915_gem_request *req)
1727
{
1728
	struct intel_engine_cs *engine = req->engine;
1729
	struct drm_i915_private *dev_priv = req->i915;
1730

1731 1732
	I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
1733 1734 1735
	return 0;
}

1736
static void gen8_ppgtt_enable(struct drm_i915_private *dev_priv)
1737
{
1738
	struct intel_engine_cs *engine;
1739
	enum intel_engine_id id;
B
Ben Widawsky 已提交
1740

1741
	for_each_engine(engine, dev_priv, id) {
1742 1743
		u32 four_level = USES_FULL_48BIT_PPGTT(dev_priv) ?
				 GEN8_GFX_PPGTT_48B : 0;
1744
		I915_WRITE(RING_MODE_GEN7(engine),
1745
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
1746 1747
	}
}
B
Ben Widawsky 已提交
1748

1749
static void gen7_ppgtt_enable(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
1750
{
1751
	struct intel_engine_cs *engine;
1752
	u32 ecochk, ecobits;
1753
	enum intel_engine_id id;
B
Ben Widawsky 已提交
1754

1755 1756
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1757

1758
	ecochk = I915_READ(GAM_ECOCHK);
1759
	if (IS_HASWELL(dev_priv)) {
1760 1761 1762 1763 1764 1765
		ecochk |= ECOCHK_PPGTT_WB_HSW;
	} else {
		ecochk |= ECOCHK_PPGTT_LLC_IVB;
		ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
	}
	I915_WRITE(GAM_ECOCHK, ecochk);
1766

1767
	for_each_engine(engine, dev_priv, id) {
B
Ben Widawsky 已提交
1768
		/* GFX_MODE is per-ring on gen7+ */
1769
		I915_WRITE(RING_MODE_GEN7(engine),
1770
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1771
	}
1772
}
B
Ben Widawsky 已提交
1773

1774
static void gen6_ppgtt_enable(struct drm_i915_private *dev_priv)
1775
{
1776
	u32 ecochk, gab_ctl, ecobits;
1777

1778 1779 1780
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
		   ECOBITS_PPGTT_CACHE64B);
B
Ben Widawsky 已提交
1781

1782 1783 1784 1785 1786 1787 1788
	gab_ctl = I915_READ(GAB_CTL);
	I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

	ecochk = I915_READ(GAM_ECOCHK);
	I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);

	I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1789 1790
}

1791
/* PPGTT support for Sandybdrige/Gen6 and later */
1792
static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
1793
				   u64 start, u64 length)
1794
{
1795
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1796 1797 1798 1799 1800 1801
	unsigned int first_entry = start >> PAGE_SHIFT;
	unsigned int pde = first_entry / GEN6_PTES;
	unsigned int pte = first_entry % GEN6_PTES;
	unsigned int num_entries = length >> PAGE_SHIFT;
	gen6_pte_t scratch_pte =
		vm->pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC, 0);
1802

1803
	while (num_entries) {
1804 1805 1806
		struct i915_page_table *pt = ppgtt->pd.page_table[pde++];
		unsigned int end = min(pte + num_entries, GEN6_PTES);
		gen6_pte_t *vaddr;
1807

1808
		num_entries -= end - pte;
1809

1810 1811 1812 1813 1814
		/* Note that the hw doesn't support removing PDE on the fly
		 * (they are cached inside the context with no means to
		 * invalidate the cache), so we can only reset the PTE
		 * entries back to scratch.
		 */
1815

1816 1817 1818 1819 1820
		vaddr = kmap_atomic_px(pt);
		do {
			vaddr[pte++] = scratch_pte;
		} while (pte < end);
		kunmap_atomic(vaddr);
1821

1822
		pte = 0;
1823
	}
1824 1825
}

1826
static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
1827
				      struct i915_vma *vma,
1828 1829
				      enum i915_cache_level cache_level,
				      u32 flags)
D
Daniel Vetter 已提交
1830
{
1831
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1832
	unsigned first_entry = vma->node.start >> PAGE_SHIFT;
1833 1834
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned act_pte = first_entry % GEN6_PTES;
1835 1836 1837 1838
	const u32 pte_encode = vm->pte_encode(0, cache_level, flags);
	struct sgt_dma iter;
	gen6_pte_t *vaddr;

1839
	vaddr = kmap_atomic_px(ppgtt->pd.page_table[act_pt]);
1840
	iter.sg = vma->pages->sgl;
1841 1842 1843 1844
	iter.dma = sg_dma_address(iter.sg);
	iter.max = iter.dma + iter.sg->length;
	do {
		vaddr[act_pte] = pte_encode | GEN6_PTE_ADDR_ENCODE(iter.dma);
1845

1846 1847 1848 1849 1850
		iter.dma += PAGE_SIZE;
		if (iter.dma == iter.max) {
			iter.sg = __sg_next(iter.sg);
			if (!iter.sg)
				break;
1851

1852 1853 1854
			iter.dma = sg_dma_address(iter.sg);
			iter.max = iter.dma + iter.sg->length;
		}
1855

1856
		if (++act_pte == GEN6_PTES) {
1857 1858
			kunmap_atomic(vaddr);
			vaddr = kmap_atomic_px(ppgtt->pd.page_table[++act_pt]);
1859
			act_pte = 0;
D
Daniel Vetter 已提交
1860
		}
1861
	} while (1);
1862
	kunmap_atomic(vaddr);
D
Daniel Vetter 已提交
1863 1864
}

1865
static int gen6_alloc_va_range(struct i915_address_space *vm,
1866
			       u64 start, u64 length)
1867
{
1868
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1869
	struct i915_page_table *pt;
1870 1871 1872
	u64 from = start;
	unsigned int pde;
	bool flush = false;
1873

1874
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
1875 1876 1877 1878
		if (pt == vm->scratch_pt) {
			pt = alloc_pt(vm);
			if (IS_ERR(pt))
				goto unwind_out;
1879

1880 1881 1882 1883
			gen6_initialize_pt(vm, pt);
			ppgtt->pd.page_table[pde] = pt;
			gen6_write_pde(ppgtt, pde, pt);
			flush = true;
1884 1885 1886
		}
	}

1887 1888 1889
	if (flush) {
		mark_tlbs_dirty(ppgtt);
		wmb();
1890 1891 1892
	}

	return 0;
1893 1894

unwind_out:
1895 1896
	gen6_ppgtt_clear_range(vm, from, start);
	return -ENOMEM;
1897 1898
}

1899 1900
static int gen6_init_scratch(struct i915_address_space *vm)
{
1901
	int ret;
1902

1903
	ret = setup_scratch_page(vm, I915_GFP_DMA);
1904 1905
	if (ret)
		return ret;
1906

1907
	vm->scratch_pt = alloc_pt(vm);
1908
	if (IS_ERR(vm->scratch_pt)) {
1909
		cleanup_scratch_page(vm);
1910 1911 1912 1913 1914 1915 1916 1917 1918 1919
		return PTR_ERR(vm->scratch_pt);
	}

	gen6_initialize_pt(vm, vm->scratch_pt);

	return 0;
}

static void gen6_free_scratch(struct i915_address_space *vm)
{
1920 1921
	free_pt(vm, vm->scratch_pt);
	cleanup_scratch_page(vm);
1922 1923
}

1924
static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
1925
{
1926
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1927
	struct i915_page_directory *pd = &ppgtt->pd;
1928
	struct i915_page_table *pt;
1929
	u32 pde;
1930

1931 1932
	drm_mm_remove_node(&ppgtt->node);

1933
	gen6_for_all_pdes(pt, pd, pde)
1934
		if (pt != vm->scratch_pt)
1935
			free_pt(vm, pt);
1936

1937
	gen6_free_scratch(vm);
1938 1939
}

1940
static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
1941
{
1942
	struct i915_address_space *vm = &ppgtt->base;
1943
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
1944
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1945
	int ret;
1946

B
Ben Widawsky 已提交
1947 1948 1949 1950
	/* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
	 * allocator works in address space sizes, so it's multiplied by page
	 * size. We allocate at the top of the GTT to avoid fragmentation.
	 */
1951
	BUG_ON(!drm_mm_initialized(&ggtt->base.mm));
1952

1953 1954 1955
	ret = gen6_init_scratch(vm);
	if (ret)
		return ret;
1956

1957 1958 1959 1960 1961
	ret = i915_gem_gtt_insert(&ggtt->base, &ppgtt->node,
				  GEN6_PD_SIZE, GEN6_PD_ALIGN,
				  I915_COLOR_UNEVICTABLE,
				  0, ggtt->base.total,
				  PIN_HIGH);
1962
	if (ret)
1963 1964
		goto err_out;

1965
	if (ppgtt->node.start < ggtt->mappable_end)
B
Ben Widawsky 已提交
1966
		DRM_DEBUG("Forced to use aperture for PDEs\n");
1967

1968 1969 1970 1971 1972 1973
	ppgtt->pd.base.ggtt_offset =
		ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);

	ppgtt->pd_addr = (gen6_pte_t __iomem *)ggtt->gsm +
		ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);

1974
	return 0;
1975 1976

err_out:
1977
	gen6_free_scratch(vm);
1978
	return ret;
1979 1980 1981 1982
}

static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
{
1983
	return gen6_ppgtt_allocate_page_directories(ppgtt);
1984
}
1985

1986
static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
1987
				  u64 start, u64 length)
1988
{
1989
	struct i915_page_table *unused;
1990
	u32 pde;
1991

1992
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde)
1993
		ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
1994 1995
}

1996
static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
1997
{
1998
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
1999
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2000 2001
	int ret;

2002
	ppgtt->base.pte_encode = ggtt->base.pte_encode;
2003
	if (intel_vgpu_active(dev_priv) || IS_GEN6(dev_priv))
2004
		ppgtt->switch_mm = gen6_mm_switch;
2005
	else if (IS_HASWELL(dev_priv))
2006
		ppgtt->switch_mm = hsw_mm_switch;
2007
	else if (IS_GEN7(dev_priv))
2008
		ppgtt->switch_mm = gen7_mm_switch;
2009
	else
2010 2011 2012 2013 2014 2015
		BUG();

	ret = gen6_ppgtt_alloc(ppgtt);
	if (ret)
		return ret;

2016
	ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
2017

2018
	gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
C
Chris Wilson 已提交
2019
	gen6_write_page_range(ppgtt, 0, ppgtt->base.total);
2020

2021 2022 2023 2024 2025 2026
	ret = gen6_alloc_va_range(&ppgtt->base, 0, ppgtt->base.total);
	if (ret) {
		gen6_ppgtt_cleanup(&ppgtt->base);
		return ret;
	}

2027 2028 2029 2030
	ppgtt->base.clear_range = gen6_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
2031 2032
	ppgtt->base.set_pages = ppgtt_set_pages;
	ppgtt->base.clear_pages = clear_pages;
2033 2034 2035
	ppgtt->base.cleanup = gen6_ppgtt_cleanup;
	ppgtt->debug_dump = gen6_dump_ppgtt;

2036
	DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
2037 2038
			 ppgtt->node.size >> 20,
			 ppgtt->node.start / PAGE_SIZE);
2039

2040 2041
	DRM_DEBUG_DRIVER("Adding PPGTT at offset %x\n",
			 ppgtt->pd.base.ggtt_offset << 10);
2042

2043
	return 0;
2044 2045
}

2046 2047
static int __hw_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
			   struct drm_i915_private *dev_priv)
2048
{
2049
	ppgtt->base.i915 = dev_priv;
2050
	ppgtt->base.dma = &dev_priv->drm.pdev->dev;
2051

2052
	if (INTEL_INFO(dev_priv)->gen < 8)
2053
		return gen6_ppgtt_init(ppgtt);
B
Ben Widawsky 已提交
2054
	else
2055
		return gen8_ppgtt_init(ppgtt);
2056
}
2057

2058
static void i915_address_space_init(struct i915_address_space *vm,
C
Chris Wilson 已提交
2059 2060
				    struct drm_i915_private *dev_priv,
				    const char *name)
2061
{
C
Chris Wilson 已提交
2062
	i915_gem_timeline_init(dev_priv, &vm->timeline, name);
2063

2064
	drm_mm_init(&vm->mm, 0, vm->total);
2065 2066
	vm->mm.head_node.color = I915_COLOR_UNEVICTABLE;

2067 2068
	INIT_LIST_HEAD(&vm->active_list);
	INIT_LIST_HEAD(&vm->inactive_list);
2069
	INIT_LIST_HEAD(&vm->unbound_list);
2070

2071
	list_add_tail(&vm->global_link, &dev_priv->vm_list);
2072
	pagevec_init(&vm->free_pages, false);
2073 2074
}

2075 2076
static void i915_address_space_fini(struct i915_address_space *vm)
{
2077
	if (pagevec_count(&vm->free_pages))
2078
		vm_free_pages_release(vm, true);
2079

2080 2081 2082 2083 2084
	i915_gem_timeline_fini(&vm->timeline);
	drm_mm_takedown(&vm->mm);
	list_del(&vm->global_link);
}

2085
static void gtt_write_workarounds(struct drm_i915_private *dev_priv)
2086 2087 2088 2089 2090
{
	/* This function is for gtt related workarounds. This function is
	 * called on driver load and after a GPU reset, so you can place
	 * workarounds here even if they get overwritten by GPU reset.
	 */
2091
	/* WaIncreaseDefaultTLBEntries:chv,bdw,skl,bxt,kbl,glk,cfl,cnl */
2092
	if (IS_BROADWELL(dev_priv))
2093
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW);
2094
	else if (IS_CHERRYVIEW(dev_priv))
2095
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV);
2096
	else if (IS_GEN9_BC(dev_priv) || IS_GEN10(dev_priv))
2097
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL);
2098
	else if (IS_GEN9_LP(dev_priv))
2099
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT);
2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116

	/*
	 * To support 64K PTEs we need to first enable the use of the
	 * Intermediate-Page-Size(IPS) bit of the PDE field via some magical
	 * mmio, otherwise the page-walker will simply ignore the IPS bit. This
	 * shouldn't be needed after GEN10.
	 *
	 * 64K pages were first introduced from BDW+, although technically they
	 * only *work* from gen9+. For pre-BDW we instead have the option for
	 * 32K pages, but we don't currently have any support for it in our
	 * driver.
	 */
	if (HAS_PAGE_SIZES(dev_priv, I915_GTT_PAGE_SIZE_64K) &&
	    INTEL_GEN(dev_priv) <= 10)
		I915_WRITE(GEN8_GAMW_ECO_DEV_RW_IA,
			   I915_READ(GEN8_GAMW_ECO_DEV_RW_IA) |
			   GAMW_ECO_ENABLE_64K_IPS_FIELD);
2117 2118
}

2119
int i915_ppgtt_init_hw(struct drm_i915_private *dev_priv)
2120
{
2121
	gtt_write_workarounds(dev_priv);
2122

2123 2124 2125
	/* In the case of execlists, PPGTT is enabled by the context descriptor
	 * and the PDPs are contained within the context itself.  We don't
	 * need to do anything here. */
2126
	if (i915_modparams.enable_execlists)
2127 2128
		return 0;

2129
	if (!USES_PPGTT(dev_priv))
2130 2131
		return 0;

2132
	if (IS_GEN6(dev_priv))
2133
		gen6_ppgtt_enable(dev_priv);
2134
	else if (IS_GEN7(dev_priv))
2135 2136 2137
		gen7_ppgtt_enable(dev_priv);
	else if (INTEL_GEN(dev_priv) >= 8)
		gen8_ppgtt_enable(dev_priv);
2138
	else
2139
		MISSING_CASE(INTEL_GEN(dev_priv));
2140

2141 2142
	return 0;
}
2143

2144
struct i915_hw_ppgtt *
2145
i915_ppgtt_create(struct drm_i915_private *dev_priv,
C
Chris Wilson 已提交
2146 2147
		  struct drm_i915_file_private *fpriv,
		  const char *name)
2148 2149 2150 2151 2152 2153 2154 2155
{
	struct i915_hw_ppgtt *ppgtt;
	int ret;

	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
	if (!ppgtt)
		return ERR_PTR(-ENOMEM);

2156
	ret = __hw_ppgtt_init(ppgtt, dev_priv);
2157 2158 2159 2160 2161
	if (ret) {
		kfree(ppgtt);
		return ERR_PTR(ret);
	}

2162 2163 2164 2165
	kref_init(&ppgtt->ref);
	i915_address_space_init(&ppgtt->base, dev_priv, name);
	ppgtt->base.file = fpriv;

2166 2167
	trace_i915_ppgtt_create(&ppgtt->base);

2168 2169 2170
	return ppgtt;
}

2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191
void i915_ppgtt_close(struct i915_address_space *vm)
{
	struct list_head *phases[] = {
		&vm->active_list,
		&vm->inactive_list,
		&vm->unbound_list,
		NULL,
	}, **phase;

	GEM_BUG_ON(vm->closed);
	vm->closed = true;

	for (phase = phases; *phase; phase++) {
		struct i915_vma *vma, *vn;

		list_for_each_entry_safe(vma, vn, *phase, vm_link)
			if (!i915_vma_is_closed(vma))
				i915_vma_close(vma);
	}
}

2192
void i915_ppgtt_release(struct kref *kref)
2193 2194 2195 2196
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(kref, struct i915_hw_ppgtt, ref);

2197 2198
	trace_i915_ppgtt_release(&ppgtt->base);

2199
	/* vmas should already be unbound and destroyed */
2200 2201
	WARN_ON(!list_empty(&ppgtt->base.active_list));
	WARN_ON(!list_empty(&ppgtt->base.inactive_list));
2202
	WARN_ON(!list_empty(&ppgtt->base.unbound_list));
2203 2204

	ppgtt->base.cleanup(&ppgtt->base);
2205
	i915_address_space_fini(&ppgtt->base);
2206 2207
	kfree(ppgtt);
}
2208

2209 2210 2211
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
2212
static bool needs_idle_maps(struct drm_i915_private *dev_priv)
2213 2214 2215 2216
{
	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
2217
	return IS_GEN5(dev_priv) && IS_MOBILE(dev_priv) && intel_vtd_active();
2218 2219
}

2220
void i915_check_and_clear_faults(struct drm_i915_private *dev_priv)
2221
{
2222
	struct intel_engine_cs *engine;
2223
	enum intel_engine_id id;
2224

2225
	if (INTEL_INFO(dev_priv)->gen < 6)
2226 2227
		return;

2228
	for_each_engine(engine, dev_priv, id) {
2229
		u32 fault_reg;
2230
		fault_reg = I915_READ(RING_FAULT_REG(engine));
2231 2232
		if (fault_reg & RING_FAULT_VALID) {
			DRM_DEBUG_DRIVER("Unexpected fault\n"
2233
					 "\tAddr: 0x%08lx\n"
2234 2235 2236 2237 2238 2239 2240
					 "\tAddress space: %s\n"
					 "\tSource ID: %d\n"
					 "\tType: %d\n",
					 fault_reg & PAGE_MASK,
					 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
					 RING_FAULT_SRCID(fault_reg),
					 RING_FAULT_FAULT_TYPE(fault_reg));
2241
			I915_WRITE(RING_FAULT_REG(engine),
2242 2243 2244
				   fault_reg & ~RING_FAULT_VALID);
		}
	}
2245 2246 2247 2248

	/* Engine specific init may not have been done till this point. */
	if (dev_priv->engine[RCS])
		POSTING_READ(RING_FAULT_REG(dev_priv->engine[RCS]));
2249 2250
}

2251
void i915_gem_suspend_gtt_mappings(struct drm_i915_private *dev_priv)
2252
{
2253
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2254 2255 2256 2257

	/* Don't bother messing with faults pre GEN6 as we have little
	 * documentation supporting that it's a good idea.
	 */
2258
	if (INTEL_GEN(dev_priv) < 6)
2259 2260
		return;

2261
	i915_check_and_clear_faults(dev_priv);
2262

2263
	ggtt->base.clear_range(&ggtt->base, 0, ggtt->base.total);
2264

2265
	i915_ggtt_invalidate(dev_priv);
2266 2267
}

2268 2269
int i915_gem_gtt_prepare_pages(struct drm_i915_gem_object *obj,
			       struct sg_table *pages)
2270
{
2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284
	do {
		if (dma_map_sg(&obj->base.dev->pdev->dev,
			       pages->sgl, pages->nents,
			       PCI_DMA_BIDIRECTIONAL))
			return 0;

		/* If the DMA remap fails, one cause can be that we have
		 * too many objects pinned in a small remapping table,
		 * such as swiotlb. Incrementally purge all other objects and
		 * try again - if there are no more pages to remove from
		 * the DMA remapper, i915_gem_shrink will return 0.
		 */
		GEM_BUG_ON(obj->mm.pages == pages);
	} while (i915_gem_shrink(to_i915(obj->base.dev),
2285
				 obj->base.size >> PAGE_SHIFT, NULL,
2286 2287 2288
				 I915_SHRINK_BOUND |
				 I915_SHRINK_UNBOUND |
				 I915_SHRINK_ACTIVE));
2289

2290
	return -ENOSPC;
2291 2292
}

2293
static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
B
Ben Widawsky 已提交
2294 2295 2296 2297
{
	writeq(pte, addr);
}

2298 2299
static void gen8_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
2300
				  u64 offset,
2301 2302 2303
				  enum i915_cache_level level,
				  u32 unused)
{
2304
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2305
	gen8_pte_t __iomem *pte =
2306
		(gen8_pte_t __iomem *)ggtt->gsm + (offset >> PAGE_SHIFT);
2307

2308
	gen8_set_pte(pte, gen8_pte_encode(addr, level));
2309

2310
	ggtt->invalidate(vm->i915);
2311 2312
}

B
Ben Widawsky 已提交
2313
static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
2314
				     struct i915_vma *vma,
2315 2316
				     enum i915_cache_level level,
				     u32 unused)
B
Ben Widawsky 已提交
2317
{
2318
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2319 2320
	struct sgt_iter sgt_iter;
	gen8_pte_t __iomem *gtt_entries;
2321
	const gen8_pte_t pte_encode = gen8_pte_encode(0, level);
2322
	dma_addr_t addr;
2323

2324
	gtt_entries = (gen8_pte_t __iomem *)ggtt->gsm;
2325 2326
	gtt_entries += vma->node.start >> PAGE_SHIFT;
	for_each_sgt_dma(addr, sgt_iter, vma->pages)
2327
		gen8_set_pte(gtt_entries++, pte_encode | addr);
2328

2329
	wmb();
B
Ben Widawsky 已提交
2330 2331 2332 2333 2334

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
2335
	ggtt->invalidate(vm->i915);
B
Ben Widawsky 已提交
2336 2337
}

2338 2339
static void gen6_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
2340
				  u64 offset,
2341 2342 2343
				  enum i915_cache_level level,
				  u32 flags)
{
2344
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2345
	gen6_pte_t __iomem *pte =
2346
		(gen6_pte_t __iomem *)ggtt->gsm + (offset >> PAGE_SHIFT);
2347

2348
	iowrite32(vm->pte_encode(addr, level, flags), pte);
2349

2350
	ggtt->invalidate(vm->i915);
2351 2352
}

2353 2354 2355 2356 2357 2358
/*
 * Binds an object into the global gtt with the specified cache level. The object
 * will be accessible to the GPU via commands whose operands reference offsets
 * within the global GTT as well as accessible by the GPU through the GMADR
 * mapped BAR (dev_priv->mm.gtt->gtt).
 */
2359
static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
2360
				     struct i915_vma *vma,
2361 2362
				     enum i915_cache_level level,
				     u32 flags)
2363
{
2364
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2365
	gen6_pte_t __iomem *entries = (gen6_pte_t __iomem *)ggtt->gsm;
2366
	unsigned int i = vma->node.start >> PAGE_SHIFT;
2367
	struct sgt_iter iter;
2368
	dma_addr_t addr;
2369
	for_each_sgt_dma(addr, iter, vma->pages)
2370 2371
		iowrite32(vm->pte_encode(addr, level, flags), &entries[i++]);
	wmb();
2372 2373 2374 2375 2376

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
2377
	ggtt->invalidate(vm->i915);
2378 2379
}

2380
static void nop_clear_range(struct i915_address_space *vm,
2381
			    u64 start, u64 length)
2382 2383 2384
{
}

B
Ben Widawsky 已提交
2385
static void gen8_ggtt_clear_range(struct i915_address_space *vm,
2386
				  u64 start, u64 length)
B
Ben Widawsky 已提交
2387
{
2388
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2389 2390
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2391 2392 2393
	const gen8_pte_t scratch_pte =
		gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC);
	gen8_pte_t __iomem *gtt_base =
2394 2395
		(gen8_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
B
Ben Widawsky 已提交
2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

	for (i = 0; i < num_entries; i++)
		gen8_set_pte(&gtt_base[i], scratch_pte);
}

2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450
static void bxt_vtd_ggtt_wa(struct i915_address_space *vm)
{
	struct drm_i915_private *dev_priv = vm->i915;

	/*
	 * Make sure the internal GAM fifo has been cleared of all GTT
	 * writes before exiting stop_machine(). This guarantees that
	 * any aperture accesses waiting to start in another process
	 * cannot back up behind the GTT writes causing a hang.
	 * The register can be any arbitrary GAM register.
	 */
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

struct insert_page {
	struct i915_address_space *vm;
	dma_addr_t addr;
	u64 offset;
	enum i915_cache_level level;
};

static int bxt_vtd_ggtt_insert_page__cb(void *_arg)
{
	struct insert_page *arg = _arg;

	gen8_ggtt_insert_page(arg->vm, arg->addr, arg->offset, arg->level, 0);
	bxt_vtd_ggtt_wa(arg->vm);

	return 0;
}

static void bxt_vtd_ggtt_insert_page__BKL(struct i915_address_space *vm,
					  dma_addr_t addr,
					  u64 offset,
					  enum i915_cache_level level,
					  u32 unused)
{
	struct insert_page arg = { vm, addr, offset, level };

	stop_machine(bxt_vtd_ggtt_insert_page__cb, &arg, NULL);
}

struct insert_entries {
	struct i915_address_space *vm;
2451
	struct i915_vma *vma;
2452 2453 2454 2455 2456 2457 2458
	enum i915_cache_level level;
};

static int bxt_vtd_ggtt_insert_entries__cb(void *_arg)
{
	struct insert_entries *arg = _arg;

2459
	gen8_ggtt_insert_entries(arg->vm, arg->vma, arg->level, 0);
2460 2461 2462 2463 2464 2465
	bxt_vtd_ggtt_wa(arg->vm);

	return 0;
}

static void bxt_vtd_ggtt_insert_entries__BKL(struct i915_address_space *vm,
2466
					     struct i915_vma *vma,
2467 2468 2469
					     enum i915_cache_level level,
					     u32 unused)
{
2470
	struct insert_entries arg = { vm, vma, level };
2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499

	stop_machine(bxt_vtd_ggtt_insert_entries__cb, &arg, NULL);
}

struct clear_range {
	struct i915_address_space *vm;
	u64 start;
	u64 length;
};

static int bxt_vtd_ggtt_clear_range__cb(void *_arg)
{
	struct clear_range *arg = _arg;

	gen8_ggtt_clear_range(arg->vm, arg->start, arg->length);
	bxt_vtd_ggtt_wa(arg->vm);

	return 0;
}

static void bxt_vtd_ggtt_clear_range__BKL(struct i915_address_space *vm,
					  u64 start,
					  u64 length)
{
	struct clear_range arg = { vm, start, length };

	stop_machine(bxt_vtd_ggtt_clear_range__cb, &arg, NULL);
}

2500
static void gen6_ggtt_clear_range(struct i915_address_space *vm,
2501
				  u64 start, u64 length)
2502
{
2503
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2504 2505
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2506
	gen6_pte_t scratch_pte, __iomem *gtt_base =
2507 2508
		(gen6_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
2509 2510 2511 2512 2513 2514 2515
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2516
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
2517
				     I915_CACHE_LLC, 0);
2518

2519 2520 2521 2522
	for (i = 0; i < num_entries; i++)
		iowrite32(scratch_pte, &gtt_base[i]);
}

2523 2524
static void i915_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
2525
				  u64 offset,
2526 2527 2528 2529 2530 2531 2532 2533 2534
				  enum i915_cache_level cache_level,
				  u32 unused)
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

	intel_gtt_insert_page(addr, offset >> PAGE_SHIFT, flags);
}

2535
static void i915_ggtt_insert_entries(struct i915_address_space *vm,
2536
				     struct i915_vma *vma,
2537 2538
				     enum i915_cache_level cache_level,
				     u32 unused)
2539 2540 2541 2542
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

2543 2544
	intel_gtt_insert_sg_entries(vma->pages, vma->node.start >> PAGE_SHIFT,
				    flags);
2545 2546
}

2547
static void i915_ggtt_clear_range(struct i915_address_space *vm,
2548
				  u64 start, u64 length)
2549
{
2550
	intel_gtt_clear_range(start >> PAGE_SHIFT, length >> PAGE_SHIFT);
2551 2552
}

2553 2554 2555
static int ggtt_bind_vma(struct i915_vma *vma,
			 enum i915_cache_level cache_level,
			 u32 flags)
2556
{
2557
	struct drm_i915_private *i915 = vma->vm->i915;
2558
	struct drm_i915_gem_object *obj = vma->obj;
2559
	u32 pte_flags;
2560 2561

	/* Currently applicable only to VLV */
2562
	pte_flags = 0;
2563 2564 2565
	if (obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

2566
	intel_runtime_pm_get(i915);
2567
	vma->vm->insert_entries(vma->vm, vma, cache_level, pte_flags);
2568
	intel_runtime_pm_put(i915);
2569 2570 2571 2572 2573 2574

	/*
	 * Without aliasing PPGTT there's no difference between
	 * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally
	 * upgrade to both bound if we bind either to avoid double-binding.
	 */
2575
	vma->flags |= I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND;
2576 2577 2578 2579

	return 0;
}

2580 2581 2582 2583 2584 2585 2586 2587 2588
static void ggtt_unbind_vma(struct i915_vma *vma)
{
	struct drm_i915_private *i915 = vma->vm->i915;

	intel_runtime_pm_get(i915);
	vma->vm->clear_range(vma->vm, vma->node.start, vma->size);
	intel_runtime_pm_put(i915);
}

2589 2590 2591
static int aliasing_gtt_bind_vma(struct i915_vma *vma,
				 enum i915_cache_level cache_level,
				 u32 flags)
2592
{
2593
	struct drm_i915_private *i915 = vma->vm->i915;
2594
	u32 pte_flags;
2595
	int ret;
2596

2597
	/* Currently applicable only to VLV */
2598 2599
	pte_flags = 0;
	if (vma->obj->gt_ro)
2600
		pte_flags |= PTE_READ_ONLY;
2601

2602 2603 2604
	if (flags & I915_VMA_LOCAL_BIND) {
		struct i915_hw_ppgtt *appgtt = i915->mm.aliasing_ppgtt;

2605 2606
		if (!(vma->flags & I915_VMA_LOCAL_BIND) &&
		    appgtt->base.allocate_va_range) {
2607 2608
			ret = appgtt->base.allocate_va_range(&appgtt->base,
							     vma->node.start,
2609
							     vma->size);
2610
			if (ret)
2611
				return ret;
2612 2613
		}

2614 2615
		appgtt->base.insert_entries(&appgtt->base, vma, cache_level,
					    pte_flags);
2616 2617
	}

2618
	if (flags & I915_VMA_GLOBAL_BIND) {
2619
		intel_runtime_pm_get(i915);
2620
		vma->vm->insert_entries(vma->vm, vma, cache_level, pte_flags);
2621
		intel_runtime_pm_put(i915);
2622
	}
2623

2624
	return 0;
2625 2626
}

2627
static void aliasing_gtt_unbind_vma(struct i915_vma *vma)
2628
{
2629
	struct drm_i915_private *i915 = vma->vm->i915;
2630

2631 2632
	if (vma->flags & I915_VMA_GLOBAL_BIND) {
		intel_runtime_pm_get(i915);
2633
		vma->vm->clear_range(vma->vm, vma->node.start, vma->size);
2634 2635
		intel_runtime_pm_put(i915);
	}
2636

2637 2638 2639 2640 2641
	if (vma->flags & I915_VMA_LOCAL_BIND) {
		struct i915_address_space *vm = &i915->mm.aliasing_ppgtt->base;

		vm->clear_range(vm, vma->node.start, vma->size);
	}
2642 2643
}

2644 2645
void i915_gem_gtt_finish_pages(struct drm_i915_gem_object *obj,
			       struct sg_table *pages)
2646
{
D
David Weinehall 已提交
2647 2648
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
	struct device *kdev = &dev_priv->drm.pdev->dev;
2649
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
B
Ben Widawsky 已提交
2650

2651
	if (unlikely(ggtt->do_idle_maps)) {
2652
		if (i915_gem_wait_for_idle(dev_priv, 0)) {
2653 2654 2655 2656 2657
			DRM_ERROR("Failed to wait for idle; VT'd may hang.\n");
			/* Wait a bit, in hopes it avoids the hang */
			udelay(10);
		}
	}
B
Ben Widawsky 已提交
2658

2659
	dma_unmap_sg(kdev, pages->sgl, pages->nents, PCI_DMA_BIDIRECTIONAL);
2660
}
2661

2662 2663 2664 2665 2666 2667 2668 2669 2670 2671
static int ggtt_set_pages(struct i915_vma *vma)
{
	int ret;

	GEM_BUG_ON(vma->pages);

	ret = i915_get_ggtt_vma_pages(vma);
	if (ret)
		return ret;

2672 2673
	vma->page_sizes = vma->obj->mm.page_sizes;

2674 2675 2676
	return 0;
}

C
Chris Wilson 已提交
2677
static void i915_gtt_color_adjust(const struct drm_mm_node *node,
2678
				  unsigned long color,
2679 2680
				  u64 *start,
				  u64 *end)
2681
{
2682
	if (node->allocated && node->color != color)
2683
		*start += I915_GTT_PAGE_SIZE;
2684

2685 2686 2687 2688 2689
	/* Also leave a space between the unallocated reserved node after the
	 * GTT and any objects within the GTT, i.e. we use the color adjustment
	 * to insert a guard page to prevent prefetches crossing over the
	 * GTT boundary.
	 */
2690
	node = list_next_entry(node, node_list);
2691
	if (node->color != color)
2692
		*end -= I915_GTT_PAGE_SIZE;
2693
}
B
Ben Widawsky 已提交
2694

2695 2696 2697 2698 2699 2700
int i915_gem_init_aliasing_ppgtt(struct drm_i915_private *i915)
{
	struct i915_ggtt *ggtt = &i915->ggtt;
	struct i915_hw_ppgtt *ppgtt;
	int err;

2701
	ppgtt = i915_ppgtt_create(i915, ERR_PTR(-EPERM), "[alias]");
2702 2703
	if (IS_ERR(ppgtt))
		return PTR_ERR(ppgtt);
2704

2705 2706 2707 2708 2709
	if (WARN_ON(ppgtt->base.total < ggtt->base.total)) {
		err = -ENODEV;
		goto err_ppgtt;
	}

2710
	if (ppgtt->base.allocate_va_range) {
2711 2712 2713 2714 2715
		/* Note we only pre-allocate as far as the end of the global
		 * GTT. On 48b / 4-level page-tables, the difference is very,
		 * very significant! We have to preallocate as GVT/vgpu does
		 * not like the page directory disappearing.
		 */
2716
		err = ppgtt->base.allocate_va_range(&ppgtt->base,
2717
						    0, ggtt->base.total);
2718
		if (err)
2719
			goto err_ppgtt;
2720 2721 2722
	}

	i915->mm.aliasing_ppgtt = ppgtt;
2723

2724 2725 2726
	WARN_ON(ggtt->base.bind_vma != ggtt_bind_vma);
	ggtt->base.bind_vma = aliasing_gtt_bind_vma;

2727 2728 2729
	WARN_ON(ggtt->base.unbind_vma != ggtt_unbind_vma);
	ggtt->base.unbind_vma = aliasing_gtt_unbind_vma;

2730 2731 2732
	return 0;

err_ppgtt:
2733
	i915_ppgtt_put(ppgtt);
2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745
	return err;
}

void i915_gem_fini_aliasing_ppgtt(struct drm_i915_private *i915)
{
	struct i915_ggtt *ggtt = &i915->ggtt;
	struct i915_hw_ppgtt *ppgtt;

	ppgtt = fetch_and_zero(&i915->mm.aliasing_ppgtt);
	if (!ppgtt)
		return;

2746
	i915_ppgtt_put(ppgtt);
2747 2748

	ggtt->base.bind_vma = ggtt_bind_vma;
2749
	ggtt->base.unbind_vma = ggtt_unbind_vma;
2750 2751
}

2752
int i915_gem_init_ggtt(struct drm_i915_private *dev_priv)
2753
{
2754 2755 2756 2757 2758 2759 2760 2761 2762
	/* Let GEM Manage all of the aperture.
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently prefetches
	 * past the end of the object, and we've seen multiple hangs with the
	 * GPU head pointer stuck in a batchbuffer bound at the last page of the
	 * aperture.  One page should be enough to keep any prefetching inside
	 * of the aperture.
	 */
2763
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2764
	unsigned long hole_start, hole_end;
2765
	struct drm_mm_node *entry;
2766
	int ret;
2767

2768 2769 2770
	ret = intel_vgt_balloon(dev_priv);
	if (ret)
		return ret;
2771

2772
	/* Reserve a mappable slot for our lockless error capture */
2773 2774 2775 2776
	ret = drm_mm_insert_node_in_range(&ggtt->base.mm, &ggtt->error_capture,
					  PAGE_SIZE, 0, I915_COLOR_UNEVICTABLE,
					  0, ggtt->mappable_end,
					  DRM_MM_INSERT_LOW);
2777 2778 2779
	if (ret)
		return ret;

2780
	/* Clear any non-preallocated blocks */
2781
	drm_mm_for_each_hole(entry, &ggtt->base.mm, hole_start, hole_end) {
2782 2783
		DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
			      hole_start, hole_end);
2784
		ggtt->base.clear_range(&ggtt->base, hole_start,
2785
				       hole_end - hole_start);
2786 2787 2788
	}

	/* And finally clear the reserved guard page */
2789
	ggtt->base.clear_range(&ggtt->base,
2790
			       ggtt->base.total - PAGE_SIZE, PAGE_SIZE);
2791

2792
	if (USES_PPGTT(dev_priv) && !USES_FULL_PPGTT(dev_priv)) {
2793
		ret = i915_gem_init_aliasing_ppgtt(dev_priv);
2794
		if (ret)
2795
			goto err;
2796 2797
	}

2798
	return 0;
2799 2800 2801 2802

err:
	drm_mm_remove_node(&ggtt->error_capture);
	return ret;
2803 2804
}

2805 2806
/**
 * i915_ggtt_cleanup_hw - Clean up GGTT hardware initialization
2807
 * @dev_priv: i915 device
2808
 */
2809
void i915_ggtt_cleanup_hw(struct drm_i915_private *dev_priv)
2810
{
2811
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2812
	struct i915_vma *vma, *vn;
2813
	struct pagevec *pvec;
2814 2815 2816 2817 2818 2819 2820 2821

	ggtt->base.closed = true;

	mutex_lock(&dev_priv->drm.struct_mutex);
	WARN_ON(!list_empty(&ggtt->base.active_list));
	list_for_each_entry_safe(vma, vn, &ggtt->base.inactive_list, vm_link)
		WARN_ON(i915_vma_unbind(vma));
	mutex_unlock(&dev_priv->drm.struct_mutex);
2822

2823
	i915_gem_cleanup_stolen(&dev_priv->drm);
2824

2825 2826 2827
	mutex_lock(&dev_priv->drm.struct_mutex);
	i915_gem_fini_aliasing_ppgtt(dev_priv);

2828 2829 2830
	if (drm_mm_node_allocated(&ggtt->error_capture))
		drm_mm_remove_node(&ggtt->error_capture);

2831
	if (drm_mm_initialized(&ggtt->base.mm)) {
2832
		intel_vgt_deballoon(dev_priv);
2833
		i915_address_space_fini(&ggtt->base);
2834 2835
	}

2836
	ggtt->base.cleanup(&ggtt->base);
2837 2838 2839 2840 2841 2842 2843

	pvec = &dev_priv->mm.wc_stash;
	if (pvec->nr) {
		set_pages_array_wb(pvec->pages, pvec->nr);
		__pagevec_release(pvec);
	}

2844
	mutex_unlock(&dev_priv->drm.struct_mutex);
2845 2846

	arch_phys_wc_del(ggtt->mtrr);
2847
	io_mapping_fini(&ggtt->mappable);
2848
}
2849

2850
static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
2851 2852 2853 2854 2855 2856
{
	snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
	return snb_gmch_ctl << 20;
}

2857
static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
2858 2859 2860 2861 2862
{
	bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
	if (bdw_gmch_ctl)
		bdw_gmch_ctl = 1 << bdw_gmch_ctl;
2863 2864 2865 2866 2867 2868 2869

#ifdef CONFIG_X86_32
	/* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
	if (bdw_gmch_ctl > 4)
		bdw_gmch_ctl = 4;
#endif

2870 2871 2872
	return bdw_gmch_ctl << 20;
}

2873
static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
2874 2875 2876 2877 2878 2879 2880 2881 2882 2883
{
	gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GGMS_MASK;

	if (gmch_ctrl)
		return 1 << (20 + gmch_ctrl);

	return 0;
}

2884
static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
2885 2886 2887
{
	snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
2888
	return (size_t)snb_gmch_ctl << 25; /* 32 MB units */
2889 2890
}

2891
static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
2892 2893 2894
{
	bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
2895
	return (size_t)bdw_gmch_ctl << 25; /* 32 MB units */
2896 2897
}

2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908
static size_t chv_get_stolen_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GMS_MASK;

	/*
	 * 0x0  to 0x10: 32MB increments starting at 0MB
	 * 0x11 to 0x16: 4MB increments starting at 8MB
	 * 0x17 to 0x1d: 4MB increments start at 36MB
	 */
	if (gmch_ctrl < 0x11)
2909
		return (size_t)gmch_ctrl << 25;
2910
	else if (gmch_ctrl < 0x17)
2911
		return (size_t)(gmch_ctrl - 0x11 + 2) << 22;
2912
	else
2913
		return (size_t)(gmch_ctrl - 0x17 + 9) << 22;
2914 2915
}

2916 2917 2918 2919 2920 2921
static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
{
	gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;

	if (gen9_gmch_ctl < 0xf0)
2922
		return (size_t)gen9_gmch_ctl << 25; /* 32 MB units */
2923 2924
	else
		/* 4MB increments starting at 0xf0 for 4MB */
2925
		return (size_t)(gen9_gmch_ctl - 0xf0 + 1) << 22;
2926 2927
}

2928
static int ggtt_probe_common(struct i915_ggtt *ggtt, u64 size)
B
Ben Widawsky 已提交
2929
{
2930 2931
	struct drm_i915_private *dev_priv = ggtt->base.i915;
	struct pci_dev *pdev = dev_priv->drm.pdev;
2932
	phys_addr_t phys_addr;
2933
	int ret;
B
Ben Widawsky 已提交
2934 2935

	/* For Modern GENs the PTEs and register space are split in the BAR */
2936
	phys_addr = pci_resource_start(pdev, 0) + pci_resource_len(pdev, 0) / 2;
B
Ben Widawsky 已提交
2937

I
Imre Deak 已提交
2938
	/*
2939 2940 2941
	 * On BXT+/CNL+ writes larger than 64 bit to the GTT pagetable range
	 * will be dropped. For WC mappings in general we have 64 byte burst
	 * writes when the WC buffer is flushed, so we can't use it, but have to
I
Imre Deak 已提交
2942 2943 2944
	 * resort to an uncached mapping. The WC issue is easily caught by the
	 * readback check when writing GTT PTE entries.
	 */
2945
	if (IS_GEN9_LP(dev_priv) || INTEL_GEN(dev_priv) >= 10)
2946
		ggtt->gsm = ioremap_nocache(phys_addr, size);
I
Imre Deak 已提交
2947
	else
2948
		ggtt->gsm = ioremap_wc(phys_addr, size);
2949
	if (!ggtt->gsm) {
2950
		DRM_ERROR("Failed to map the ggtt page table\n");
B
Ben Widawsky 已提交
2951 2952 2953
		return -ENOMEM;
	}

2954
	ret = setup_scratch_page(&ggtt->base, GFP_DMA32);
2955
	if (ret) {
B
Ben Widawsky 已提交
2956 2957
		DRM_ERROR("Scratch setup failed\n");
		/* iounmap will also get called at remove, but meh */
2958
		iounmap(ggtt->gsm);
2959
		return ret;
B
Ben Widawsky 已提交
2960 2961
	}

2962
	return 0;
B
Ben Widawsky 已提交
2963 2964
}

2965 2966
static struct intel_ppat_entry *
__alloc_ppat_entry(struct intel_ppat *ppat, unsigned int index, u8 value)
R
Rodrigo Vivi 已提交
2967
{
2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110
	struct intel_ppat_entry *entry = &ppat->entries[index];

	GEM_BUG_ON(index >= ppat->max_entries);
	GEM_BUG_ON(test_bit(index, ppat->used));

	entry->ppat = ppat;
	entry->value = value;
	kref_init(&entry->ref);
	set_bit(index, ppat->used);
	set_bit(index, ppat->dirty);

	return entry;
}

static void __free_ppat_entry(struct intel_ppat_entry *entry)
{
	struct intel_ppat *ppat = entry->ppat;
	unsigned int index = entry - ppat->entries;

	GEM_BUG_ON(index >= ppat->max_entries);
	GEM_BUG_ON(!test_bit(index, ppat->used));

	entry->value = ppat->clear_value;
	clear_bit(index, ppat->used);
	set_bit(index, ppat->dirty);
}

/**
 * intel_ppat_get - get a usable PPAT entry
 * @i915: i915 device instance
 * @value: the PPAT value required by the caller
 *
 * The function tries to search if there is an existing PPAT entry which
 * matches with the required value. If perfectly matched, the existing PPAT
 * entry will be used. If only partially matched, it will try to check if
 * there is any available PPAT index. If yes, it will allocate a new PPAT
 * index for the required entry and update the HW. If not, the partially
 * matched entry will be used.
 */
const struct intel_ppat_entry *
intel_ppat_get(struct drm_i915_private *i915, u8 value)
{
	struct intel_ppat *ppat = &i915->ppat;
	struct intel_ppat_entry *entry;
	unsigned int scanned, best_score;
	int i;

	GEM_BUG_ON(!ppat->max_entries);

	scanned = best_score = 0;
	for_each_set_bit(i, ppat->used, ppat->max_entries) {
		unsigned int score;

		score = ppat->match(ppat->entries[i].value, value);
		if (score > best_score) {
			entry = &ppat->entries[i];
			if (score == INTEL_PPAT_PERFECT_MATCH) {
				kref_get(&entry->ref);
				return entry;
			}
			best_score = score;
		}
		scanned++;
	}

	if (scanned == ppat->max_entries) {
		if (!best_score)
			return ERR_PTR(-ENOSPC);

		kref_get(&entry->ref);
		return entry;
	}

	i = find_first_zero_bit(ppat->used, ppat->max_entries);
	entry = __alloc_ppat_entry(ppat, i, value);
	ppat->update_hw(i915);
	return entry;
}

static void release_ppat(struct kref *kref)
{
	struct intel_ppat_entry *entry =
		container_of(kref, struct intel_ppat_entry, ref);
	struct drm_i915_private *i915 = entry->ppat->i915;

	__free_ppat_entry(entry);
	entry->ppat->update_hw(i915);
}

/**
 * intel_ppat_put - put back the PPAT entry got from intel_ppat_get()
 * @entry: an intel PPAT entry
 *
 * Put back the PPAT entry got from intel_ppat_get(). If the PPAT index of the
 * entry is dynamically allocated, its reference count will be decreased. Once
 * the reference count becomes into zero, the PPAT index becomes free again.
 */
void intel_ppat_put(const struct intel_ppat_entry *entry)
{
	struct intel_ppat *ppat = entry->ppat;
	unsigned int index = entry - ppat->entries;

	GEM_BUG_ON(!ppat->max_entries);

	kref_put(&ppat->entries[index].ref, release_ppat);
}

static void cnl_private_pat_update_hw(struct drm_i915_private *dev_priv)
{
	struct intel_ppat *ppat = &dev_priv->ppat;
	int i;

	for_each_set_bit(i, ppat->dirty, ppat->max_entries) {
		I915_WRITE(GEN10_PAT_INDEX(i), ppat->entries[i].value);
		clear_bit(i, ppat->dirty);
	}
}

static void bdw_private_pat_update_hw(struct drm_i915_private *dev_priv)
{
	struct intel_ppat *ppat = &dev_priv->ppat;
	u64 pat = 0;
	int i;

	for (i = 0; i < ppat->max_entries; i++)
		pat |= GEN8_PPAT(i, ppat->entries[i].value);

	bitmap_clear(ppat->dirty, 0, ppat->max_entries);

	I915_WRITE(GEN8_PRIVATE_PAT_LO, lower_32_bits(pat));
	I915_WRITE(GEN8_PRIVATE_PAT_HI, upper_32_bits(pat));
}

static unsigned int bdw_private_pat_match(u8 src, u8 dst)
{
	unsigned int score = 0;
	enum {
		AGE_MATCH = BIT(0),
		TC_MATCH = BIT(1),
		CA_MATCH = BIT(2),
	};

	/* Cache attribute has to be matched. */
3111
	if (GEN8_PPAT_GET_CA(src) != GEN8_PPAT_GET_CA(dst))
3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140
		return 0;

	score |= CA_MATCH;

	if (GEN8_PPAT_GET_TC(src) == GEN8_PPAT_GET_TC(dst))
		score |= TC_MATCH;

	if (GEN8_PPAT_GET_AGE(src) == GEN8_PPAT_GET_AGE(dst))
		score |= AGE_MATCH;

	if (score == (AGE_MATCH | TC_MATCH | CA_MATCH))
		return INTEL_PPAT_PERFECT_MATCH;

	return score;
}

static unsigned int chv_private_pat_match(u8 src, u8 dst)
{
	return (CHV_PPAT_GET_SNOOP(src) == CHV_PPAT_GET_SNOOP(dst)) ?
		INTEL_PPAT_PERFECT_MATCH : 0;
}

static void cnl_setup_private_ppat(struct intel_ppat *ppat)
{
	ppat->max_entries = 8;
	ppat->update_hw = cnl_private_pat_update_hw;
	ppat->match = bdw_private_pat_match;
	ppat->clear_value = GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3);

R
Rodrigo Vivi 已提交
3141
	/* XXX: spec is unclear if this is still needed for CNL+ */
3142 3143
	if (!USES_PPGTT(ppat->i915)) {
		__alloc_ppat_entry(ppat, 0, GEN8_PPAT_UC);
R
Rodrigo Vivi 已提交
3144 3145 3146
		return;
	}

3147 3148 3149 3150 3151 3152 3153 3154
	__alloc_ppat_entry(ppat, 0, GEN8_PPAT_WB | GEN8_PPAT_LLC);
	__alloc_ppat_entry(ppat, 1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC);
	__alloc_ppat_entry(ppat, 2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC);
	__alloc_ppat_entry(ppat, 3, GEN8_PPAT_UC);
	__alloc_ppat_entry(ppat, 4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0));
	__alloc_ppat_entry(ppat, 5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1));
	__alloc_ppat_entry(ppat, 6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2));
	__alloc_ppat_entry(ppat, 7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
R
Rodrigo Vivi 已提交
3155 3156
}

B
Ben Widawsky 已提交
3157 3158 3159
/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
 * bits. When using advanced contexts each context stores its own PAT, but
 * writing this data shouldn't be harmful even in those cases. */
3160
static void bdw_setup_private_ppat(struct intel_ppat *ppat)
B
Ben Widawsky 已提交
3161
{
3162 3163 3164 3165
	ppat->max_entries = 8;
	ppat->update_hw = bdw_private_pat_update_hw;
	ppat->match = bdw_private_pat_match;
	ppat->clear_value = GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3);
B
Ben Widawsky 已提交
3166

3167
	if (!USES_PPGTT(ppat->i915)) {
3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180
		/* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
		 * so RTL will always use the value corresponding to
		 * pat_sel = 000".
		 * So let's disable cache for GGTT to avoid screen corruptions.
		 * MOCS still can be used though.
		 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
		 * before this patch, i.e. the same uncached + snooping access
		 * like on gen6/7 seems to be in effect.
		 * - So this just fixes blitter/render access. Again it looks
		 * like it's not just uncached access, but uncached + snooping.
		 * So we can still hold onto all our assumptions wrt cpu
		 * clflushing on LLC machines.
		 */
3181 3182 3183
		__alloc_ppat_entry(ppat, 0, GEN8_PPAT_UC);
		return;
	}
3184

3185 3186 3187 3188 3189 3190 3191 3192
	__alloc_ppat_entry(ppat, 0, GEN8_PPAT_WB | GEN8_PPAT_LLC);      /* for normal objects, no eLLC */
	__alloc_ppat_entry(ppat, 1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC);  /* for something pointing to ptes? */
	__alloc_ppat_entry(ppat, 2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC);  /* for scanout with eLLC */
	__alloc_ppat_entry(ppat, 3, GEN8_PPAT_UC);                      /* Uncached objects, mostly for scanout */
	__alloc_ppat_entry(ppat, 4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0));
	__alloc_ppat_entry(ppat, 5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1));
	__alloc_ppat_entry(ppat, 6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2));
	__alloc_ppat_entry(ppat, 7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
B
Ben Widawsky 已提交
3193 3194
}

3195
static void chv_setup_private_ppat(struct intel_ppat *ppat)
3196
{
3197 3198 3199 3200
	ppat->max_entries = 8;
	ppat->update_hw = bdw_private_pat_update_hw;
	ppat->match = chv_private_pat_match;
	ppat->clear_value = CHV_PPAT_SNOOP;
3201 3202 3203 3204 3205 3206 3207

	/*
	 * Map WB on BDW to snooped on CHV.
	 *
	 * Only the snoop bit has meaning for CHV, the rest is
	 * ignored.
	 *
3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218
	 * The hardware will never snoop for certain types of accesses:
	 * - CPU GTT (GMADR->GGTT->no snoop->memory)
	 * - PPGTT page tables
	 * - some other special cycles
	 *
	 * As with BDW, we also need to consider the following for GT accesses:
	 * "For GGTT, there is NO pat_sel[2:0] from the entry,
	 * so RTL will always use the value corresponding to
	 * pat_sel = 000".
	 * Which means we must set the snoop bit in PAT entry 0
	 * in order to keep the global status page working.
3219 3220
	 */

3221 3222 3223 3224 3225 3226 3227 3228
	__alloc_ppat_entry(ppat, 0, CHV_PPAT_SNOOP);
	__alloc_ppat_entry(ppat, 1, 0);
	__alloc_ppat_entry(ppat, 2, 0);
	__alloc_ppat_entry(ppat, 3, 0);
	__alloc_ppat_entry(ppat, 4, CHV_PPAT_SNOOP);
	__alloc_ppat_entry(ppat, 5, CHV_PPAT_SNOOP);
	__alloc_ppat_entry(ppat, 6, CHV_PPAT_SNOOP);
	__alloc_ppat_entry(ppat, 7, CHV_PPAT_SNOOP);
3229 3230
}

3231 3232 3233 3234 3235
static void gen6_gmch_remove(struct i915_address_space *vm)
{
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);

	iounmap(ggtt->gsm);
3236
	cleanup_scratch_page(vm);
3237 3238
}

3239 3240
static void setup_private_pat(struct drm_i915_private *dev_priv)
{
3241 3242 3243 3244 3245
	struct intel_ppat *ppat = &dev_priv->ppat;
	int i;

	ppat->i915 = dev_priv;

3246
	if (INTEL_GEN(dev_priv) >= 10)
3247
		cnl_setup_private_ppat(ppat);
3248
	else if (IS_CHERRYVIEW(dev_priv) || IS_GEN9_LP(dev_priv))
3249
		chv_setup_private_ppat(ppat);
3250
	else
3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261
		bdw_setup_private_ppat(ppat);

	GEM_BUG_ON(ppat->max_entries > INTEL_MAX_PPAT_ENTRIES);

	for_each_clear_bit(i, ppat->used, ppat->max_entries) {
		ppat->entries[i].value = ppat->clear_value;
		ppat->entries[i].ppat = ppat;
		set_bit(i, ppat->dirty);
	}

	ppat->update_hw(dev_priv);
3262 3263
}

3264
static int gen8_gmch_probe(struct i915_ggtt *ggtt)
B
Ben Widawsky 已提交
3265
{
3266
	struct drm_i915_private *dev_priv = ggtt->base.i915;
3267
	struct pci_dev *pdev = dev_priv->drm.pdev;
3268
	unsigned int size;
B
Ben Widawsky 已提交
3269
	u16 snb_gmch_ctl;
3270
	int err;
B
Ben Widawsky 已提交
3271 3272

	/* TODO: We're not aware of mappable constraints on gen8 yet */
3273 3274
	ggtt->mappable_base = pci_resource_start(pdev, 2);
	ggtt->mappable_end = pci_resource_len(pdev, 2);
B
Ben Widawsky 已提交
3275

3276 3277 3278 3279 3280
	err = pci_set_dma_mask(pdev, DMA_BIT_MASK(39));
	if (!err)
		err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(39));
	if (err)
		DRM_ERROR("Can't set DMA mask/consistent mask (%d)\n", err);
B
Ben Widawsky 已提交
3281

3282
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
B
Ben Widawsky 已提交
3283

3284
	if (INTEL_GEN(dev_priv) >= 9) {
3285
		ggtt->stolen_size = gen9_get_stolen_size(snb_gmch_ctl);
3286
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
3287
	} else if (IS_CHERRYVIEW(dev_priv)) {
3288
		ggtt->stolen_size = chv_get_stolen_size(snb_gmch_ctl);
3289
		size = chv_get_total_gtt_size(snb_gmch_ctl);
3290
	} else {
3291
		ggtt->stolen_size = gen8_get_stolen_size(snb_gmch_ctl);
3292
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
3293
	}
B
Ben Widawsky 已提交
3294

3295 3296
	ggtt->base.total = (size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
	ggtt->base.cleanup = gen6_gmch_remove;
3297 3298
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3299 3300
	ggtt->base.set_pages = ggtt_set_pages;
	ggtt->base.clear_pages = clear_pages;
3301
	ggtt->base.insert_page = gen8_ggtt_insert_page;
3302
	ggtt->base.clear_range = nop_clear_range;
3303
	if (!USES_FULL_PPGTT(dev_priv) || intel_scanout_needs_vtd_wa(dev_priv))
3304 3305 3306 3307
		ggtt->base.clear_range = gen8_ggtt_clear_range;

	ggtt->base.insert_entries = gen8_ggtt_insert_entries;

3308 3309 3310 3311 3312 3313 3314 3315
	/* Serialize GTT updates with aperture access on BXT if VT-d is on. */
	if (intel_ggtt_update_needs_vtd_wa(dev_priv)) {
		ggtt->base.insert_entries = bxt_vtd_ggtt_insert_entries__BKL;
		ggtt->base.insert_page    = bxt_vtd_ggtt_insert_page__BKL;
		if (ggtt->base.clear_range != nop_clear_range)
			ggtt->base.clear_range = bxt_vtd_ggtt_clear_range__BKL;
	}

3316 3317
	ggtt->invalidate = gen6_ggtt_invalidate;

3318 3319
	setup_private_pat(dev_priv);

3320
	return ggtt_probe_common(ggtt, size);
B
Ben Widawsky 已提交
3321 3322
}

3323
static int gen6_gmch_probe(struct i915_ggtt *ggtt)
3324
{
3325
	struct drm_i915_private *dev_priv = ggtt->base.i915;
3326
	struct pci_dev *pdev = dev_priv->drm.pdev;
3327
	unsigned int size;
3328
	u16 snb_gmch_ctl;
3329
	int err;
3330

3331 3332
	ggtt->mappable_base = pci_resource_start(pdev, 2);
	ggtt->mappable_end = pci_resource_len(pdev, 2);
3333

3334 3335
	/* 64/512MB is the current min/max we actually know of, but this is just
	 * a coarse sanity check.
3336
	 */
3337
	if (ggtt->mappable_end < (64<<20) || ggtt->mappable_end > (512<<20)) {
3338
		DRM_ERROR("Unknown GMADR size (%llx)\n", ggtt->mappable_end);
3339
		return -ENXIO;
3340 3341
	}

3342 3343 3344 3345 3346
	err = pci_set_dma_mask(pdev, DMA_BIT_MASK(40));
	if (!err)
		err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40));
	if (err)
		DRM_ERROR("Can't set DMA mask/consistent mask (%d)\n", err);
3347
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
3348

3349
	ggtt->stolen_size = gen6_get_stolen_size(snb_gmch_ctl);
3350

3351 3352
	size = gen6_get_total_gtt_size(snb_gmch_ctl);
	ggtt->base.total = (size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
3353

3354
	ggtt->base.clear_range = gen6_ggtt_clear_range;
3355
	ggtt->base.insert_page = gen6_ggtt_insert_page;
3356 3357 3358
	ggtt->base.insert_entries = gen6_ggtt_insert_entries;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3359 3360
	ggtt->base.set_pages = ggtt_set_pages;
	ggtt->base.clear_pages = clear_pages;
3361 3362
	ggtt->base.cleanup = gen6_gmch_remove;

3363 3364
	ggtt->invalidate = gen6_ggtt_invalidate;

3365 3366 3367 3368 3369 3370 3371 3372 3373 3374
	if (HAS_EDRAM(dev_priv))
		ggtt->base.pte_encode = iris_pte_encode;
	else if (IS_HASWELL(dev_priv))
		ggtt->base.pte_encode = hsw_pte_encode;
	else if (IS_VALLEYVIEW(dev_priv))
		ggtt->base.pte_encode = byt_pte_encode;
	else if (INTEL_GEN(dev_priv) >= 7)
		ggtt->base.pte_encode = ivb_pte_encode;
	else
		ggtt->base.pte_encode = snb_pte_encode;
3375

3376
	return ggtt_probe_common(ggtt, size);
3377 3378
}

3379
static void i915_gmch_remove(struct i915_address_space *vm)
3380
{
3381
	intel_gmch_remove();
3382
}
3383

3384
static int i915_gmch_probe(struct i915_ggtt *ggtt)
3385
{
3386
	struct drm_i915_private *dev_priv = ggtt->base.i915;
3387 3388
	int ret;

3389
	ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->drm.pdev, NULL);
3390 3391 3392 3393 3394
	if (!ret) {
		DRM_ERROR("failed to set up gmch\n");
		return -EIO;
	}

3395 3396 3397 3398
	intel_gtt_get(&ggtt->base.total,
		      &ggtt->stolen_size,
		      &ggtt->mappable_base,
		      &ggtt->mappable_end);
3399

3400
	ggtt->do_idle_maps = needs_idle_maps(dev_priv);
3401
	ggtt->base.insert_page = i915_ggtt_insert_page;
3402 3403 3404 3405
	ggtt->base.insert_entries = i915_ggtt_insert_entries;
	ggtt->base.clear_range = i915_ggtt_clear_range;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3406 3407
	ggtt->base.set_pages = ggtt_set_pages;
	ggtt->base.clear_pages = clear_pages;
3408
	ggtt->base.cleanup = i915_gmch_remove;
3409

3410 3411
	ggtt->invalidate = gmch_ggtt_invalidate;

3412
	if (unlikely(ggtt->do_idle_maps))
3413 3414
		DRM_INFO("applying Ironlake quirks for intel_iommu\n");

3415 3416 3417
	return 0;
}

3418
/**
3419
 * i915_ggtt_probe_hw - Probe GGTT hardware location
3420
 * @dev_priv: i915 device
3421
 */
3422
int i915_ggtt_probe_hw(struct drm_i915_private *dev_priv)
3423
{
3424
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3425 3426
	int ret;

3427
	ggtt->base.i915 = dev_priv;
3428
	ggtt->base.dma = &dev_priv->drm.pdev->dev;
3429

3430 3431 3432 3433 3434 3435
	if (INTEL_GEN(dev_priv) <= 5)
		ret = i915_gmch_probe(ggtt);
	else if (INTEL_GEN(dev_priv) < 8)
		ret = gen6_gmch_probe(ggtt);
	else
		ret = gen8_gmch_probe(ggtt);
3436
	if (ret)
3437 3438
		return ret;

3439 3440 3441 3442 3443
	/* Trim the GGTT to fit the GuC mappable upper range (when enabled).
	 * This is easier than doing range restriction on the fly, as we
	 * currently don't have any bits spare to pass in this upper
	 * restriction!
	 */
3444
	if (HAS_GUC(dev_priv) && i915_modparams.enable_guc_loading) {
3445 3446 3447 3448
		ggtt->base.total = min_t(u64, ggtt->base.total, GUC_GGTT_TOP);
		ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
	}

3449 3450
	if ((ggtt->base.total - 1) >> 32) {
		DRM_ERROR("We never expected a Global GTT with more than 32bits"
3451
			  " of address space! Found %lldM!\n",
3452 3453 3454 3455 3456
			  ggtt->base.total >> 20);
		ggtt->base.total = 1ULL << 32;
		ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
	}

3457 3458 3459 3460 3461 3462 3463
	if (ggtt->mappable_end > ggtt->base.total) {
		DRM_ERROR("mappable aperture extends past end of GGTT,"
			  " aperture=%llx, total=%llx\n",
			  ggtt->mappable_end, ggtt->base.total);
		ggtt->mappable_end = ggtt->base.total;
	}

3464
	/* GMADR is the PCI mmio aperture into the global GTT. */
3465
	DRM_INFO("Memory usable by graphics device = %lluM\n",
3466 3467
		 ggtt->base.total >> 20);
	DRM_DEBUG_DRIVER("GMADR size = %lldM\n", ggtt->mappable_end >> 20);
3468
	DRM_DEBUG_DRIVER("GTT stolen size = %uM\n", ggtt->stolen_size >> 20);
3469
	if (intel_vtd_active())
3470
		DRM_INFO("VT-d active for gfx access\n");
3471 3472

	return 0;
3473 3474 3475 3476
}

/**
 * i915_ggtt_init_hw - Initialize GGTT hardware
3477
 * @dev_priv: i915 device
3478
 */
3479
int i915_ggtt_init_hw(struct drm_i915_private *dev_priv)
3480 3481 3482 3483
{
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
	int ret;

3484 3485
	INIT_LIST_HEAD(&dev_priv->vm_list);

3486 3487 3488 3489
	/* Note that we use page colouring to enforce a guard page at the
	 * end of the address space. This is required as the CS may prefetch
	 * beyond the end of the batch buffer, across the page boundary,
	 * and beyond the end of the GTT if we do not provide a guard.
3490
	 */
C
Chris Wilson 已提交
3491 3492
	mutex_lock(&dev_priv->drm.struct_mutex);
	i915_address_space_init(&ggtt->base, dev_priv, "[global]");
3493
	if (!HAS_LLC(dev_priv) && !USES_PPGTT(dev_priv))
3494
		ggtt->base.mm.color_adjust = i915_gtt_color_adjust;
C
Chris Wilson 已提交
3495
	mutex_unlock(&dev_priv->drm.struct_mutex);
3496

3497 3498 3499
	if (!io_mapping_init_wc(&dev_priv->ggtt.mappable,
				dev_priv->ggtt.mappable_base,
				dev_priv->ggtt.mappable_end)) {
3500 3501 3502 3503 3504 3505
		ret = -EIO;
		goto out_gtt_cleanup;
	}

	ggtt->mtrr = arch_phys_wc_add(ggtt->mappable_base, ggtt->mappable_end);

3506 3507 3508 3509
	/*
	 * Initialise stolen early so that we may reserve preallocated
	 * objects for the BIOS to KMS transition.
	 */
3510
	ret = i915_gem_init_stolen(dev_priv);
3511 3512 3513 3514
	if (ret)
		goto out_gtt_cleanup;

	return 0;
3515 3516

out_gtt_cleanup:
3517
	ggtt->base.cleanup(&ggtt->base);
3518
	return ret;
3519
}
3520

3521
int i915_ggtt_enable_hw(struct drm_i915_private *dev_priv)
3522
{
3523
	if (INTEL_GEN(dev_priv) < 6 && !intel_enable_gtt())
3524 3525 3526 3527 3528
		return -EIO;

	return 0;
}

3529 3530
void i915_ggtt_enable_guc(struct drm_i915_private *i915)
{
3531 3532
	GEM_BUG_ON(i915->ggtt.invalidate != gen6_ggtt_invalidate);

3533 3534 3535 3536 3537
	i915->ggtt.invalidate = guc_ggtt_invalidate;
}

void i915_ggtt_disable_guc(struct drm_i915_private *i915)
{
3538 3539 3540 3541
	/* We should only be called after i915_ggtt_enable_guc() */
	GEM_BUG_ON(i915->ggtt.invalidate != guc_ggtt_invalidate);

	i915->ggtt.invalidate = gen6_ggtt_invalidate;
3542 3543
}

3544
void i915_gem_restore_gtt_mappings(struct drm_i915_private *dev_priv)
3545
{
3546
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3547
	struct drm_i915_gem_object *obj, *on;
3548

3549
	i915_check_and_clear_faults(dev_priv);
3550 3551

	/* First fill our portion of the GTT with scratch pages */
3552
	ggtt->base.clear_range(&ggtt->base, 0, ggtt->base.total);
3553

3554 3555 3556 3557
	ggtt->base.closed = true; /* skip rewriting PTE on VMA unbind */

	/* clflush objects bound into the GGTT and rebind them. */
	list_for_each_entry_safe(obj, on,
3558
				 &dev_priv->mm.bound_list, global_link) {
3559 3560 3561
		bool ggtt_bound = false;
		struct i915_vma *vma;

3562
		list_for_each_entry(vma, &obj->vma_list, obj_link) {
3563
			if (vma->vm != &ggtt->base)
3564
				continue;
3565

3566 3567 3568
			if (!i915_vma_unbind(vma))
				continue;

3569 3570
			WARN_ON(i915_vma_bind(vma, obj->cache_level,
					      PIN_UPDATE));
3571
			ggtt_bound = true;
3572 3573
		}

3574
		if (ggtt_bound)
3575
			WARN_ON(i915_gem_object_set_to_gtt_domain(obj, false));
3576
	}
3577

3578 3579
	ggtt->base.closed = false;

3580
	if (INTEL_GEN(dev_priv) >= 8) {
3581
		struct intel_ppat *ppat = &dev_priv->ppat;
3582

3583 3584
		bitmap_set(ppat->dirty, 0, ppat->max_entries);
		dev_priv->ppat.update_hw(dev_priv);
3585 3586 3587
		return;
	}

3588
	if (USES_PPGTT(dev_priv)) {
3589 3590
		struct i915_address_space *vm;

3591
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
3592
			struct i915_hw_ppgtt *ppgtt;
3593

3594
			if (i915_is_ggtt(vm))
3595
				ppgtt = dev_priv->mm.aliasing_ppgtt;
3596 3597
			else
				ppgtt = i915_vm_to_ppgtt(vm);
3598

C
Chris Wilson 已提交
3599
			gen6_write_page_range(ppgtt, 0, ppgtt->base.total);
3600 3601 3602
		}
	}

3603
	i915_ggtt_invalidate(dev_priv);
3604 3605
}

3606
static struct scatterlist *
3607
rotate_pages(const dma_addr_t *in, unsigned int offset,
3608
	     unsigned int width, unsigned int height,
3609
	     unsigned int stride,
3610
	     struct sg_table *st, struct scatterlist *sg)
3611 3612 3613 3614 3615
{
	unsigned int column, row;
	unsigned int src_idx;

	for (column = 0; column < width; column++) {
3616
		src_idx = stride * (height - 1) + column;
3617 3618 3619 3620 3621 3622 3623
		for (row = 0; row < height; row++) {
			st->nents++;
			/* We don't need the pages, but need to initialize
			 * the entries so the sg list can be happily traversed.
			 * The only thing we need are DMA addresses.
			 */
			sg_set_page(sg, NULL, PAGE_SIZE, 0);
3624
			sg_dma_address(sg) = in[offset + src_idx];
3625 3626
			sg_dma_len(sg) = PAGE_SIZE;
			sg = sg_next(sg);
3627
			src_idx -= stride;
3628 3629
		}
	}
3630 3631

	return sg;
3632 3633
}

3634 3635 3636
static noinline struct sg_table *
intel_rotate_pages(struct intel_rotation_info *rot_info,
		   struct drm_i915_gem_object *obj)
3637
{
3638
	const unsigned long n_pages = obj->base.size / PAGE_SIZE;
3639
	unsigned int size = intel_rotation_info_size(rot_info);
3640 3641
	struct sgt_iter sgt_iter;
	dma_addr_t dma_addr;
3642 3643 3644
	unsigned long i;
	dma_addr_t *page_addr_list;
	struct sg_table *st;
3645
	struct scatterlist *sg;
3646
	int ret = -ENOMEM;
3647 3648

	/* Allocate a temporary list of source pages for random access. */
M
Michal Hocko 已提交
3649
	page_addr_list = kvmalloc_array(n_pages,
3650
					sizeof(dma_addr_t),
3651
					GFP_KERNEL);
3652 3653 3654 3655 3656 3657 3658 3659
	if (!page_addr_list)
		return ERR_PTR(ret);

	/* Allocate target SG list. */
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3660
	ret = sg_alloc_table(st, size, GFP_KERNEL);
3661 3662 3663 3664 3665
	if (ret)
		goto err_sg_alloc;

	/* Populate source page list from the object. */
	i = 0;
C
Chris Wilson 已提交
3666
	for_each_sgt_dma(dma_addr, sgt_iter, obj->mm.pages)
3667
		page_addr_list[i++] = dma_addr;
3668

3669
	GEM_BUG_ON(i != n_pages);
3670 3671 3672
	st->nents = 0;
	sg = st->sgl;

3673 3674 3675 3676
	for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++) {
		sg = rotate_pages(page_addr_list, rot_info->plane[i].offset,
				  rot_info->plane[i].width, rot_info->plane[i].height,
				  rot_info->plane[i].stride, st, sg);
3677 3678
	}

3679 3680
	DRM_DEBUG_KMS("Created rotated page mapping for object size %zu (%ux%u tiles, %u pages)\n",
		      obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);
3681

M
Michal Hocko 已提交
3682
	kvfree(page_addr_list);
3683 3684 3685 3686 3687 3688

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
M
Michal Hocko 已提交
3689
	kvfree(page_addr_list);
3690

3691 3692 3693
	DRM_DEBUG_KMS("Failed to create rotated mapping for object size %zu! (%ux%u tiles, %u pages)\n",
		      obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);

3694 3695
	return ERR_PTR(ret);
}
3696

3697
static noinline struct sg_table *
3698 3699 3700 3701
intel_partial_pages(const struct i915_ggtt_view *view,
		    struct drm_i915_gem_object *obj)
{
	struct sg_table *st;
3702
	struct scatterlist *sg, *iter;
3703
	unsigned int count = view->partial.size;
3704
	unsigned int offset;
3705 3706 3707 3708 3709 3710
	int ret = -ENOMEM;

	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3711
	ret = sg_alloc_table(st, count, GFP_KERNEL);
3712 3713 3714
	if (ret)
		goto err_sg_alloc;

3715
	iter = i915_gem_object_get_sg(obj, view->partial.offset, &offset);
3716 3717
	GEM_BUG_ON(!iter);

3718 3719
	sg = st->sgl;
	st->nents = 0;
3720 3721
	do {
		unsigned int len;
3722

3723 3724 3725 3726 3727 3728
		len = min(iter->length - (offset << PAGE_SHIFT),
			  count << PAGE_SHIFT);
		sg_set_page(sg, NULL, len, 0);
		sg_dma_address(sg) =
			sg_dma_address(iter) + (offset << PAGE_SHIFT);
		sg_dma_len(sg) = len;
3729 3730

		st->nents++;
3731 3732 3733 3734 3735
		count -= len >> PAGE_SHIFT;
		if (count == 0) {
			sg_mark_end(sg);
			return st;
		}
3736

3737 3738 3739 3740
		sg = __sg_next(sg);
		iter = __sg_next(iter);
		offset = 0;
	} while (1);
3741 3742 3743 3744 3745 3746 3747

err_sg_alloc:
	kfree(st);
err_st_alloc:
	return ERR_PTR(ret);
}

3748
static int
3749
i915_get_ggtt_vma_pages(struct i915_vma *vma)
3750
{
3751
	int ret;
3752

3753 3754 3755 3756 3757 3758 3759
	/* The vma->pages are only valid within the lifespan of the borrowed
	 * obj->mm.pages. When the obj->mm.pages sg_table is regenerated, so
	 * must be the vma->pages. A simple rule is that vma->pages must only
	 * be accessed when the obj->mm.pages are pinned.
	 */
	GEM_BUG_ON(!i915_gem_object_has_pinned_pages(vma->obj));

3760 3761 3762
	switch (vma->ggtt_view.type) {
	case I915_GGTT_VIEW_NORMAL:
		vma->pages = vma->obj->mm.pages;
3763 3764
		return 0;

3765
	case I915_GGTT_VIEW_ROTATED:
3766
		vma->pages =
3767 3768 3769 3770
			intel_rotate_pages(&vma->ggtt_view.rotated, vma->obj);
		break;

	case I915_GGTT_VIEW_PARTIAL:
3771
		vma->pages = intel_partial_pages(&vma->ggtt_view, vma->obj);
3772 3773 3774
		break;

	default:
3775 3776
		WARN_ONCE(1, "GGTT view %u not implemented!\n",
			  vma->ggtt_view.type);
3777 3778
		return -EINVAL;
	}
3779

3780 3781
	ret = 0;
	if (unlikely(IS_ERR(vma->pages))) {
3782 3783
		ret = PTR_ERR(vma->pages);
		vma->pages = NULL;
3784 3785
		DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
			  vma->ggtt_view.type, ret);
3786
	}
3787
	return ret;
3788 3789
}

3790 3791
/**
 * i915_gem_gtt_reserve - reserve a node in an address_space (GTT)
3792 3793 3794 3795 3796 3797 3798 3799 3800 3801
 * @vm: the &struct i915_address_space
 * @node: the &struct drm_mm_node (typically i915_vma.mode)
 * @size: how much space to allocate inside the GTT,
 *        must be #I915_GTT_PAGE_SIZE aligned
 * @offset: where to insert inside the GTT,
 *          must be #I915_GTT_MIN_ALIGNMENT aligned, and the node
 *          (@offset + @size) must fit within the address space
 * @color: color to apply to node, if this node is not from a VMA,
 *         color must be #I915_COLOR_UNEVICTABLE
 * @flags: control search and eviction behaviour
3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825
 *
 * i915_gem_gtt_reserve() tries to insert the @node at the exact @offset inside
 * the address space (using @size and @color). If the @node does not fit, it
 * tries to evict any overlapping nodes from the GTT, including any
 * neighbouring nodes if the colors do not match (to ensure guard pages between
 * differing domains). See i915_gem_evict_for_node() for the gory details
 * on the eviction algorithm. #PIN_NONBLOCK may used to prevent waiting on
 * evicting active overlapping objects, and any overlapping node that is pinned
 * or marked as unevictable will also result in failure.
 *
 * Returns: 0 on success, -ENOSPC if no suitable hole is found, -EINTR if
 * asked to wait for eviction and interrupted.
 */
int i915_gem_gtt_reserve(struct i915_address_space *vm,
			 struct drm_mm_node *node,
			 u64 size, u64 offset, unsigned long color,
			 unsigned int flags)
{
	int err;

	GEM_BUG_ON(!size);
	GEM_BUG_ON(!IS_ALIGNED(size, I915_GTT_PAGE_SIZE));
	GEM_BUG_ON(!IS_ALIGNED(offset, I915_GTT_MIN_ALIGNMENT));
	GEM_BUG_ON(range_overflows(offset, size, vm->total));
3826
	GEM_BUG_ON(vm == &vm->i915->mm.aliasing_ppgtt->base);
3827
	GEM_BUG_ON(drm_mm_node_allocated(node));
3828 3829 3830 3831 3832 3833 3834 3835 3836

	node->size = size;
	node->start = offset;
	node->color = color;

	err = drm_mm_reserve_node(&vm->mm, node);
	if (err != -ENOSPC)
		return err;

3837 3838 3839
	if (flags & PIN_NOEVICT)
		return -ENOSPC;

3840 3841 3842 3843 3844 3845 3846
	err = i915_gem_evict_for_node(vm, node, flags);
	if (err == 0)
		err = drm_mm_reserve_node(&vm->mm, node);

	return err;
}

3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871
static u64 random_offset(u64 start, u64 end, u64 len, u64 align)
{
	u64 range, addr;

	GEM_BUG_ON(range_overflows(start, len, end));
	GEM_BUG_ON(round_up(start, align) > round_down(end - len, align));

	range = round_down(end - len, align) - round_up(start, align);
	if (range) {
		if (sizeof(unsigned long) == sizeof(u64)) {
			addr = get_random_long();
		} else {
			addr = get_random_int();
			if (range > U32_MAX) {
				addr <<= 32;
				addr |= get_random_int();
			}
		}
		div64_u64_rem(addr, range, &addr);
		start += addr;
	}

	return round_up(start, align);
}

3872 3873
/**
 * i915_gem_gtt_insert - insert a node into an address_space (GTT)
3874 3875 3876 3877 3878 3879 3880 3881 3882
 * @vm: the &struct i915_address_space
 * @node: the &struct drm_mm_node (typically i915_vma.node)
 * @size: how much space to allocate inside the GTT,
 *        must be #I915_GTT_PAGE_SIZE aligned
 * @alignment: required alignment of starting offset, may be 0 but
 *             if specified, this must be a power-of-two and at least
 *             #I915_GTT_MIN_ALIGNMENT
 * @color: color to apply to node
 * @start: start of any range restriction inside GTT (0 for all),
3883
 *         must be #I915_GTT_PAGE_SIZE aligned
3884 3885 3886
 * @end: end of any range restriction inside GTT (U64_MAX for all),
 *       must be #I915_GTT_PAGE_SIZE aligned if not U64_MAX
 * @flags: control search and eviction behaviour
3887 3888 3889 3890 3891 3892
 *
 * i915_gem_gtt_insert() first searches for an available hole into which
 * is can insert the node. The hole address is aligned to @alignment and
 * its @size must then fit entirely within the [@start, @end] bounds. The
 * nodes on either side of the hole must match @color, or else a guard page
 * will be inserted between the two nodes (or the node evicted). If no
3893 3894
 * suitable hole is found, first a victim is randomly selected and tested
 * for eviction, otherwise then the LRU list of objects within the GTT
3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910
 * is scanned to find the first set of replacement nodes to create the hole.
 * Those old overlapping nodes are evicted from the GTT (and so must be
 * rebound before any future use). Any node that is currently pinned cannot
 * be evicted (see i915_vma_pin()). Similar if the node's VMA is currently
 * active and #PIN_NONBLOCK is specified, that node is also skipped when
 * searching for an eviction candidate. See i915_gem_evict_something() for
 * the gory details on the eviction algorithm.
 *
 * Returns: 0 on success, -ENOSPC if no suitable hole is found, -EINTR if
 * asked to wait for eviction and interrupted.
 */
int i915_gem_gtt_insert(struct i915_address_space *vm,
			struct drm_mm_node *node,
			u64 size, u64 alignment, unsigned long color,
			u64 start, u64 end, unsigned int flags)
{
3911
	enum drm_mm_insert_mode mode;
3912
	u64 offset;
3913 3914 3915 3916 3917 3918 3919 3920 3921 3922
	int err;

	lockdep_assert_held(&vm->i915->drm.struct_mutex);
	GEM_BUG_ON(!size);
	GEM_BUG_ON(!IS_ALIGNED(size, I915_GTT_PAGE_SIZE));
	GEM_BUG_ON(alignment && !is_power_of_2(alignment));
	GEM_BUG_ON(alignment && !IS_ALIGNED(alignment, I915_GTT_MIN_ALIGNMENT));
	GEM_BUG_ON(start >= end);
	GEM_BUG_ON(start > 0  && !IS_ALIGNED(start, I915_GTT_PAGE_SIZE));
	GEM_BUG_ON(end < U64_MAX && !IS_ALIGNED(end, I915_GTT_PAGE_SIZE));
3923
	GEM_BUG_ON(vm == &vm->i915->mm.aliasing_ppgtt->base);
3924
	GEM_BUG_ON(drm_mm_node_allocated(node));
3925 3926 3927 3928 3929 3930 3931

	if (unlikely(range_overflows(start, size, end)))
		return -ENOSPC;

	if (unlikely(round_up(start, alignment) > round_down(end - size, alignment)))
		return -ENOSPC;

3932 3933 3934 3935 3936
	mode = DRM_MM_INSERT_BEST;
	if (flags & PIN_HIGH)
		mode = DRM_MM_INSERT_HIGH;
	if (flags & PIN_MAPPABLE)
		mode = DRM_MM_INSERT_LOW;
3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947

	/* We only allocate in PAGE_SIZE/GTT_PAGE_SIZE (4096) chunks,
	 * so we know that we always have a minimum alignment of 4096.
	 * The drm_mm range manager is optimised to return results
	 * with zero alignment, so where possible use the optimal
	 * path.
	 */
	BUILD_BUG_ON(I915_GTT_MIN_ALIGNMENT > I915_GTT_PAGE_SIZE);
	if (alignment <= I915_GTT_MIN_ALIGNMENT)
		alignment = 0;

3948 3949 3950
	err = drm_mm_insert_node_in_range(&vm->mm, node,
					  size, alignment, color,
					  start, end, mode);
3951 3952 3953
	if (err != -ENOSPC)
		return err;

3954 3955 3956
	if (flags & PIN_NOEVICT)
		return -ENOSPC;

3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985
	/* No free space, pick a slot at random.
	 *
	 * There is a pathological case here using a GTT shared between
	 * mmap and GPU (i.e. ggtt/aliasing_ppgtt but not full-ppgtt):
	 *
	 *    |<-- 256 MiB aperture -->||<-- 1792 MiB unmappable -->|
	 *         (64k objects)             (448k objects)
	 *
	 * Now imagine that the eviction LRU is ordered top-down (just because
	 * pathology meets real life), and that we need to evict an object to
	 * make room inside the aperture. The eviction scan then has to walk
	 * the 448k list before it finds one within range. And now imagine that
	 * it has to search for a new hole between every byte inside the memcpy,
	 * for several simultaneous clients.
	 *
	 * On a full-ppgtt system, if we have run out of available space, there
	 * will be lots and lots of objects in the eviction list! Again,
	 * searching that LRU list may be slow if we are also applying any
	 * range restrictions (e.g. restriction to low 4GiB) and so, for
	 * simplicity and similarilty between different GTT, try the single
	 * random replacement first.
	 */
	offset = random_offset(start, end,
			       size, alignment ?: I915_GTT_MIN_ALIGNMENT);
	err = i915_gem_gtt_reserve(vm, node, size, offset, color, flags);
	if (err != -ENOSPC)
		return err;

	/* Randomly selected placement is pinned, do a search */
3986 3987 3988 3989 3990
	err = i915_gem_evict_something(vm, size, alignment, color,
				       start, end, flags);
	if (err)
		return err;

3991 3992 3993
	return drm_mm_insert_node_in_range(&vm->mm, node,
					   size, alignment, color,
					   start, end, DRM_MM_INSERT_EVICT);
3994
}
3995 3996 3997

#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
#include "selftests/mock_gtt.c"
3998
#include "selftests/i915_gem_gtt.c"
3999
#endif