i915_gem_gtt.c 75.6 KB
Newer Older
1 2
/*
 * Copyright © 2010 Daniel Vetter
3
 * Copyright © 2011-2014 Intel Corporation
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

26
#include <linux/seq_file.h>
27 28
#include <drm/drmP.h>
#include <drm/i915_drm.h>
29
#include "i915_drv.h"
30
#include "i915_vgpu.h"
31 32 33
#include "i915_trace.h"
#include "intel_drv.h"

34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69
/**
 * DOC: Global GTT views
 *
 * Background and previous state
 *
 * Historically objects could exists (be bound) in global GTT space only as
 * singular instances with a view representing all of the object's backing pages
 * in a linear fashion. This view will be called a normal view.
 *
 * To support multiple views of the same object, where the number of mapped
 * pages is not equal to the backing store, or where the layout of the pages
 * is not linear, concept of a GGTT view was added.
 *
 * One example of an alternative view is a stereo display driven by a single
 * image. In this case we would have a framebuffer looking like this
 * (2x2 pages):
 *
 *    12
 *    34
 *
 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
 * rendering. In contrast, fed to the display engine would be an alternative
 * view which could look something like this:
 *
 *   1212
 *   3434
 *
 * In this example both the size and layout of pages in the alternative view is
 * different from the normal view.
 *
 * Implementation and usage
 *
 * GGTT views are implemented using VMAs and are distinguished via enum
 * i915_ggtt_view_type and struct i915_ggtt_view.
 *
 * A new flavour of core GEM functions which work with GGTT bound objects were
70 71 72
 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
 * renaming  in large amounts of code. They take the struct i915_ggtt_view
 * parameter encapsulating all metadata required to implement a view.
73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94
 *
 * As a helper for callers which are only interested in the normal view,
 * globally const i915_ggtt_view_normal singleton instance exists. All old core
 * GEM API functions, the ones not taking the view parameter, are operating on,
 * or with the normal GGTT view.
 *
 * Code wanting to add or use a new GGTT view needs to:
 *
 * 1. Add a new enum with a suitable name.
 * 2. Extend the metadata in the i915_ggtt_view structure if required.
 * 3. Add support to i915_get_vma_pages().
 *
 * New views are required to build a scatter-gather table from within the
 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
 * exists for the lifetime of an VMA.
 *
 * Core API is designed to have copy semantics which means that passed in
 * struct i915_ggtt_view does not need to be persistent (left around after
 * calling the core API functions).
 *
 */

95 96 97
static int
i915_get_ggtt_vma_pages(struct i915_vma *vma);

98
const struct i915_ggtt_view i915_ggtt_view_normal;
99 100 101
const struct i915_ggtt_view i915_ggtt_view_rotated = {
        .type = I915_GGTT_VIEW_ROTATED
};
102

103 104
static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
{
105 106 107 108 109 110
	bool has_aliasing_ppgtt;
	bool has_full_ppgtt;

	has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
	has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;

111 112 113
	if (intel_vgpu_active(dev))
		has_full_ppgtt = false; /* emulation is too hard */

114 115 116 117 118 119
	/*
	 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
	 * execlists, the sole mechanism available to submit work.
	 */
	if (INTEL_INFO(dev)->gen < 9 &&
	    (enable_ppgtt == 0 || !has_aliasing_ppgtt))
120 121 122 123 124
		return 0;

	if (enable_ppgtt == 1)
		return 1;

125
	if (enable_ppgtt == 2 && has_full_ppgtt)
126 127
		return 2;

128 129 130 131
#ifdef CONFIG_INTEL_IOMMU
	/* Disable ppgtt on SNB if VT-d is on. */
	if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
		DRM_INFO("Disabling PPGTT because VT-d is on\n");
132
		return 0;
133 134 135
	}
#endif

136
	/* Early VLV doesn't have this */
137 138
	if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
	    dev->pdev->revision < 0xb) {
139 140 141 142
		DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
		return 0;
	}

143 144 145 146
	if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists)
		return 2;
	else
		return has_aliasing_ppgtt ? 1 : 0;
147 148
}

149 150 151
static int ppgtt_bind_vma(struct i915_vma *vma,
			  enum i915_cache_level cache_level,
			  u32 unused)
152 153 154 155 156 157 158 159 160
{
	u32 pte_flags = 0;

	/* Currently applicable only to VLV */
	if (vma->obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

	vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
				cache_level, pte_flags);
161 162

	return 0;
163 164 165 166 167 168 169 170 171
}

static void ppgtt_unbind_vma(struct i915_vma *vma)
{
	vma->vm->clear_range(vma->vm,
			     vma->node.start,
			     vma->obj->base.size,
			     true);
}
172

173 174 175
static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
				  bool valid)
B
Ben Widawsky 已提交
176
{
177
	gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
B
Ben Widawsky 已提交
178
	pte |= addr;
179 180 181

	switch (level) {
	case I915_CACHE_NONE:
B
Ben Widawsky 已提交
182
		pte |= PPAT_UNCACHED_INDEX;
183 184 185 186 187 188 189 190 191
		break;
	case I915_CACHE_WT:
		pte |= PPAT_DISPLAY_ELLC_INDEX;
		break;
	default:
		pte |= PPAT_CACHED_INDEX;
		break;
	}

B
Ben Widawsky 已提交
192 193 194
	return pte;
}

195 196 197
static gen8_pde_t gen8_pde_encode(struct drm_device *dev,
				  dma_addr_t addr,
				  enum i915_cache_level level)
B
Ben Widawsky 已提交
198
{
199
	gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
200 201 202 203 204 205 206 207
	pde |= addr;
	if (level != I915_CACHE_NONE)
		pde |= PPAT_CACHED_PDE_INDEX;
	else
		pde |= PPAT_UNCACHED_INDEX;
	return pde;
}

208 209 210
static gen6_pte_t snb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 unused)
211
{
212
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
213
	pte |= GEN6_PTE_ADDR_ENCODE(addr);
214 215

	switch (level) {
216 217 218 219 220 221 222 223
	case I915_CACHE_L3_LLC:
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
		pte |= GEN6_PTE_UNCACHED;
		break;
	default:
224
		MISSING_CASE(level);
225 226 227 228 229
	}

	return pte;
}

230 231 232
static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 unused)
233
{
234
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
235 236 237 238 239
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	switch (level) {
	case I915_CACHE_L3_LLC:
		pte |= GEN7_PTE_CACHE_L3_LLC;
240 241 242 243 244
		break;
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
245
		pte |= GEN6_PTE_UNCACHED;
246 247
		break;
	default:
248
		MISSING_CASE(level);
249 250
	}

251 252 253
	return pte;
}

254 255 256
static gen6_pte_t byt_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 flags)
257
{
258
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
259 260
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

261 262
	if (!(flags & PTE_READ_ONLY))
		pte |= BYT_PTE_WRITEABLE;
263 264 265 266 267 268 269

	if (level != I915_CACHE_NONE)
		pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;

	return pte;
}

270 271 272
static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 unused)
273
{
274
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
275
	pte |= HSW_PTE_ADDR_ENCODE(addr);
276 277

	if (level != I915_CACHE_NONE)
278
		pte |= HSW_WB_LLC_AGE3;
279 280 281 282

	return pte;
}

283 284 285
static gen6_pte_t iris_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
				  bool valid, u32 unused)
286
{
287
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
288 289
	pte |= HSW_PTE_ADDR_ENCODE(addr);

290 291 292 293
	switch (level) {
	case I915_CACHE_NONE:
		break;
	case I915_CACHE_WT:
294
		pte |= HSW_WT_ELLC_LLC_AGE3;
295 296
		break;
	default:
297
		pte |= HSW_WB_ELLC_LLC_AGE3;
298 299
		break;
	}
300 301 302 303

	return pte;
}

304
static int setup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
305 306 307
{
	struct device *device = &dev->pdev->dev;

308 309 310
	p->page = alloc_page(GFP_KERNEL);
	if (!p->page)
		return -ENOMEM;
311

312 313
	p->daddr = dma_map_page(device,
				p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
314

315 316 317 318
	if (dma_mapping_error(device, p->daddr)) {
		__free_page(p->page);
		return -EINVAL;
	}
319 320

	return 0;
321 322
}

323
static void cleanup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
324
{
325
	if (WARN_ON(!p->page))
326
		return;
327

328 329 330 331 332
	dma_unmap_page(&dev->pdev->dev, p->daddr, 4096, PCI_DMA_BIDIRECTIONAL);
	__free_page(p->page);
	memset(p, 0, sizeof(*p));
}

333
static void *kmap_page_dma(struct i915_page_dma *p)
334
{
335 336
	return kmap_atomic(p->page);
}
337

338 339 340 341 342
/* We use the flushing unmap only with ppgtt structures:
 * page directories, page tables and scratch pages.
 */
static void kunmap_page_dma(struct drm_device *dev, void *vaddr)
{
343 344 345 346 347 348 349 350 351
	/* There are only few exceptions for gen >=6. chv and bxt.
	 * And we are not sure about the latter so play safe for now.
	 */
	if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
		drm_clflush_virt_range(vaddr, PAGE_SIZE);

	kunmap_atomic(vaddr);
}

352 353 354 355 356 357 358 359 360 361 362 363 364 365 366
#define kmap_px(px) kmap_page_dma(&(px)->base)
#define kunmap_px(ppgtt, vaddr) kunmap_page_dma((ppgtt)->base.dev, (vaddr))

static void fill_page_dma(struct drm_device *dev, struct i915_page_dma *p,
			  const uint64_t val)
{
	int i;
	uint64_t * const vaddr = kmap_page_dma(p);

	for (i = 0; i < 512; i++)
		vaddr[i] = val;

	kunmap_page_dma(dev, vaddr);
}

367 368 369 370 371 372 373 374 375 376
static void fill_page_dma_32(struct drm_device *dev, struct i915_page_dma *p,
			     const uint32_t val32)
{
	uint64_t v = val32;

	v = v << 32 | val32;

	fill_page_dma(dev, p, v);
}

377
static void free_pt(struct drm_device *dev, struct i915_page_table *pt)
378 379
{
	cleanup_page_dma(dev, &pt->base);
380
	kfree(pt->used_ptes);
381 382 383
	kfree(pt);
}

384
static void gen8_initialize_pt(struct i915_address_space *vm,
385
			       struct i915_page_table *pt)
386
{
387
	gen8_pte_t scratch_pte;
388

389
	scratch_pte = gen8_pte_encode(vm->scratch.addr, I915_CACHE_LLC, true);
390

391
	fill_page_dma(vm->dev, &pt->base, scratch_pte);
392 393
}

394
static struct i915_page_table *alloc_pt(struct drm_device *dev)
395
{
396
	struct i915_page_table *pt;
397 398 399
	const size_t count = INTEL_INFO(dev)->gen >= 8 ?
		GEN8_PTES : GEN6_PTES;
	int ret = -ENOMEM;
400 401 402 403 404

	pt = kzalloc(sizeof(*pt), GFP_KERNEL);
	if (!pt)
		return ERR_PTR(-ENOMEM);

405 406 407 408 409 410
	pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
				GFP_KERNEL);

	if (!pt->used_ptes)
		goto fail_bitmap;

411
	ret = setup_page_dma(dev, &pt->base);
412
	if (ret)
413
		goto fail_page_m;
414 415

	return pt;
416

417
fail_page_m:
418 419 420 421 422
	kfree(pt->used_ptes);
fail_bitmap:
	kfree(pt);

	return ERR_PTR(ret);
423 424
}

425
static void free_pd(struct drm_device *dev, struct i915_page_directory *pd)
426
{
427 428
	if (pd->base.page) {
		cleanup_page_dma(dev, &pd->base);
429
		kfree(pd->used_pdes);
430 431 432 433
		kfree(pd);
	}
}

434
static struct i915_page_directory *alloc_pd(struct drm_device *dev)
435
{
436
	struct i915_page_directory *pd;
437
	int ret = -ENOMEM;
438 439 440 441 442

	pd = kzalloc(sizeof(*pd), GFP_KERNEL);
	if (!pd)
		return ERR_PTR(-ENOMEM);

443 444 445
	pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
				sizeof(*pd->used_pdes), GFP_KERNEL);
	if (!pd->used_pdes)
446
		goto fail_bitmap;
447

448
	ret = setup_page_dma(dev, &pd->base);
449
	if (ret)
450
		goto fail_page_m;
451

452
	return pd;
453

454
fail_page_m:
455
	kfree(pd->used_pdes);
456
fail_bitmap:
457 458 459
	kfree(pd);

	return ERR_PTR(ret);
460 461
}

462
/* Broadwell Page Directory Pointer Descriptors */
463
static int gen8_write_pdp(struct drm_i915_gem_request *req,
464 465
			  unsigned entry,
			  dma_addr_t addr)
466
{
467
	struct intel_engine_cs *ring = req->ring;
468 469 470 471
	int ret;

	BUG_ON(entry >= 4);

472
	ret = intel_ring_begin(req, 6);
473 474 475 476 477
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
478
	intel_ring_emit(ring, upper_32_bits(addr));
479 480
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
481
	intel_ring_emit(ring, lower_32_bits(addr));
482 483 484 485 486
	intel_ring_advance(ring);

	return 0;
}

487
static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt,
488
			  struct drm_i915_gem_request *req)
489
{
490
	int i, ret;
491

492
	for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
493 494
		const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);

495
		ret = gen8_write_pdp(req, i, pd_daddr);
496 497
		if (ret)
			return ret;
498
	}
B
Ben Widawsky 已提交
499

500
	return 0;
501 502
}

503
static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
504 505
				   uint64_t start,
				   uint64_t length,
506 507 508 509
				   bool use_scratch)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
510
	gen8_pte_t *pt_vaddr, scratch_pte;
511 512 513
	unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
	unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
	unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
514
	unsigned num_entries = length >> PAGE_SHIFT;
515 516 517 518 519 520
	unsigned last_pte, i;

	scratch_pte = gen8_pte_encode(ppgtt->base.scratch.addr,
				      I915_CACHE_LLC, use_scratch);

	while (num_entries) {
521 522
		struct i915_page_directory *pd;
		struct i915_page_table *pt;
523 524 525 526 527 528 529 530 531 532 533

		if (WARN_ON(!ppgtt->pdp.page_directory[pdpe]))
			continue;

		pd = ppgtt->pdp.page_directory[pdpe];

		if (WARN_ON(!pd->page_table[pde]))
			continue;

		pt = pd->page_table[pde];

534
		if (WARN_ON(!pt->base.page))
535 536
			continue;

537
		last_pte = pte + num_entries;
538 539
		if (last_pte > GEN8_PTES)
			last_pte = GEN8_PTES;
540

541
		pt_vaddr = kmap_px(pt);
542

543
		for (i = pte; i < last_pte; i++) {
544
			pt_vaddr[i] = scratch_pte;
545 546
			num_entries--;
		}
547

548
		kunmap_px(ppgtt, pt);
549

550
		pte = 0;
551
		if (++pde == I915_PDES) {
552 553 554
			pdpe++;
			pde = 0;
		}
555 556 557
	}
}

558 559
static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
				      struct sg_table *pages,
560
				      uint64_t start,
561
				      enum i915_cache_level cache_level, u32 unused)
562 563 564
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
565
	gen8_pte_t *pt_vaddr;
566 567 568
	unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
	unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
	unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
569 570
	struct sg_page_iter sg_iter;

571
	pt_vaddr = NULL;
572

573
	for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
574
		if (WARN_ON(pdpe >= GEN8_LEGACY_PDPES))
575 576
			break;

B
Ben Widawsky 已提交
577
		if (pt_vaddr == NULL) {
578 579
			struct i915_page_directory *pd = ppgtt->pdp.page_directory[pdpe];
			struct i915_page_table *pt = pd->page_table[pde];
580
			pt_vaddr = kmap_px(pt);
B
Ben Widawsky 已提交
581
		}
582

583
		pt_vaddr[pte] =
584 585
			gen8_pte_encode(sg_page_iter_dma_address(&sg_iter),
					cache_level, true);
586
		if (++pte == GEN8_PTES) {
587
			kunmap_px(ppgtt, pt_vaddr);
588
			pt_vaddr = NULL;
589
			if (++pde == I915_PDES) {
590 591 592 593
				pdpe++;
				pde = 0;
			}
			pte = 0;
594 595
		}
	}
596 597 598

	if (pt_vaddr)
		kunmap_px(ppgtt, pt_vaddr);
599 600
}

601 602 603 604 605
static void __gen8_do_map_pt(gen8_pde_t * const pde,
			     struct i915_page_table *pt,
			     struct drm_device *dev)
{
	gen8_pde_t entry =
606
		gen8_pde_encode(dev, pt->base.daddr, I915_CACHE_LLC);
607 608 609 610 611 612 613
	*pde = entry;
}

static void gen8_initialize_pd(struct i915_address_space *vm,
			       struct i915_page_directory *pd)
{
	struct i915_hw_ppgtt *ppgtt =
614 615
		container_of(vm, struct i915_hw_ppgtt, base);
	gen8_pde_t scratch_pde;
616

617 618
	scratch_pde = gen8_pde_encode(vm->dev, ppgtt->scratch_pt->base.daddr,
				      I915_CACHE_LLC);
619

620
	fill_page_dma(vm->dev, &pd->base, scratch_pde);
621 622
}

623
static void gen8_free_page_tables(struct i915_page_directory *pd, struct drm_device *dev)
624 625 626
{
	int i;

627
	if (!pd->base.page)
628 629
		return;

630
	for_each_set_bit(i, pd->used_pdes, I915_PDES) {
631 632
		if (WARN_ON(!pd->page_table[i]))
			continue;
633

634
		free_pt(dev, pd->page_table[i]);
635 636
		pd->page_table[i] = NULL;
	}
B
Ben Widawsky 已提交
637 638
}

639
static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
640
{
641 642
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
643 644
	int i;

645
	for_each_set_bit(i, ppgtt->pdp.used_pdpes, GEN8_LEGACY_PDPES) {
646 647 648
		if (WARN_ON(!ppgtt->pdp.page_directory[i]))
			continue;

649
		gen8_free_page_tables(ppgtt->pdp.page_directory[i], ppgtt->base.dev);
650
		free_pd(ppgtt->base.dev, ppgtt->pdp.page_directory[i]);
651
	}
652

653 654
	free_pd(ppgtt->base.dev, ppgtt->scratch_pd);
	free_pt(ppgtt->base.dev, ppgtt->scratch_pt);
655 656
}

657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674
/**
 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
 * @ppgtt:	Master ppgtt structure.
 * @pd:		Page directory for this address range.
 * @start:	Starting virtual address to begin allocations.
 * @length	Size of the allocations.
 * @new_pts:	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page tables. Extremely similar to
 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
 * the page directory boundary (instead of the page directory pointer). That
 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
 * possible, and likely that the caller will need to use multiple calls of this
 * function to achieve the appropriate allocation.
 *
 * Return: 0 if success; negative error code otherwise.
 */
675 676
static int gen8_ppgtt_alloc_pagetabs(struct i915_hw_ppgtt *ppgtt,
				     struct i915_page_directory *pd,
677
				     uint64_t start,
678 679
				     uint64_t length,
				     unsigned long *new_pts)
680
{
681
	struct drm_device *dev = ppgtt->base.dev;
682
	struct i915_page_table *pt;
683 684
	uint64_t temp;
	uint32_t pde;
685

686 687 688 689 690 691 692 693
	gen8_for_each_pde(pt, pd, start, length, temp, pde) {
		/* Don't reallocate page tables */
		if (pt) {
			/* Scratch is never allocated this way */
			WARN_ON(pt == ppgtt->scratch_pt);
			continue;
		}

694
		pt = alloc_pt(dev);
695
		if (IS_ERR(pt))
696 697
			goto unwind_out;

698 699 700
		gen8_initialize_pt(&ppgtt->base, pt);
		pd->page_table[pde] = pt;
		set_bit(pde, new_pts);
701 702
	}

703
	return 0;
704 705

unwind_out:
706
	for_each_set_bit(pde, new_pts, I915_PDES)
707
		free_pt(dev, pd->page_table[pde]);
708

B
Ben Widawsky 已提交
709
	return -ENOMEM;
710 711
}

712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734
/**
 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
 * @ppgtt:	Master ppgtt structure.
 * @pdp:	Page directory pointer for this address range.
 * @start:	Starting virtual address to begin allocations.
 * @length	Size of the allocations.
 * @new_pds	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page directories starting at the pde index of
 * @start, and ending at the pde index @start + @length. This function will skip
 * over already allocated page directories within the range, and only allocate
 * new ones, setting the appropriate pointer within the pdp as well as the
 * correct position in the bitmap @new_pds.
 *
 * The function will only allocate the pages within the range for a give page
 * directory pointer. In other words, if @start + @length straddles a virtually
 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
 * required by the caller, This is not currently possible, and the BUG in the
 * code will prevent it.
 *
 * Return: 0 if success; negative error code otherwise.
 */
735 736
static int gen8_ppgtt_alloc_page_directories(struct i915_hw_ppgtt *ppgtt,
				     struct i915_page_directory_pointer *pdp,
737
				     uint64_t start,
738 739
				     uint64_t length,
				     unsigned long *new_pds)
740
{
741
	struct drm_device *dev = ppgtt->base.dev;
742
	struct i915_page_directory *pd;
743 744 745
	uint64_t temp;
	uint32_t pdpe;

746 747 748 749 750
	WARN_ON(!bitmap_empty(new_pds, GEN8_LEGACY_PDPES));

	gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
		if (pd)
			continue;
751

752
		pd = alloc_pd(dev);
753
		if (IS_ERR(pd))
B
Ben Widawsky 已提交
754
			goto unwind_out;
755

756 757 758
		gen8_initialize_pd(&ppgtt->base, pd);
		pdp->page_directory[pdpe] = pd;
		set_bit(pdpe, new_pds);
B
Ben Widawsky 已提交
759 760
	}

761
	return 0;
B
Ben Widawsky 已提交
762 763

unwind_out:
764
	for_each_set_bit(pdpe, new_pds, GEN8_LEGACY_PDPES)
765
		free_pd(dev, pdp->page_directory[pdpe]);
B
Ben Widawsky 已提交
766 767

	return -ENOMEM;
768 769
}

770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818
static void
free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long **new_pts)
{
	int i;

	for (i = 0; i < GEN8_LEGACY_PDPES; i++)
		kfree(new_pts[i]);
	kfree(new_pts);
	kfree(new_pds);
}

/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
 * of these are based on the number of PDPEs in the system.
 */
static
int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
					 unsigned long ***new_pts)
{
	int i;
	unsigned long *pds;
	unsigned long **pts;

	pds = kcalloc(BITS_TO_LONGS(GEN8_LEGACY_PDPES), sizeof(unsigned long), GFP_KERNEL);
	if (!pds)
		return -ENOMEM;

	pts = kcalloc(GEN8_LEGACY_PDPES, sizeof(unsigned long *), GFP_KERNEL);
	if (!pts) {
		kfree(pds);
		return -ENOMEM;
	}

	for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
		pts[i] = kcalloc(BITS_TO_LONGS(I915_PDES),
				 sizeof(unsigned long), GFP_KERNEL);
		if (!pts[i])
			goto err_out;
	}

	*new_pds = pds;
	*new_pts = pts;

	return 0;

err_out:
	free_gen8_temp_bitmaps(pds, pts);
	return -ENOMEM;
}

819 820 821 822 823 824 825 826 827 828
/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
 * the page table structures, we mark them dirty so that
 * context switching/execlist queuing code takes extra steps
 * to ensure that tlbs are flushed.
 */
static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
{
	ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
}

829 830 831
static int gen8_alloc_va_range(struct i915_address_space *vm,
			       uint64_t start,
			       uint64_t length)
832
{
833 834
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
835
	unsigned long *new_page_dirs, **new_page_tables;
836
	struct i915_page_directory *pd;
837 838
	const uint64_t orig_start = start;
	const uint64_t orig_length = length;
839 840
	uint64_t temp;
	uint32_t pdpe;
841 842
	int ret;

843 844 845 846
	/* Wrap is never okay since we can only represent 48b, and we don't
	 * actually use the other side of the canonical address space.
	 */
	if (WARN_ON(start + length < start))
847 848 849 850
		return -ENODEV;

	if (WARN_ON(start + length > ppgtt->base.total))
		return -ENODEV;
851 852

	ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables);
853 854 855
	if (ret)
		return ret;

856 857 858 859 860 861 862 863 864
	/* Do the allocations first so we can easily bail out */
	ret = gen8_ppgtt_alloc_page_directories(ppgtt, &ppgtt->pdp, start, length,
					new_page_dirs);
	if (ret) {
		free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
		return ret;
	}

	/* For every page directory referenced, allocate page tables */
865
	gen8_for_each_pdpe(pd, &ppgtt->pdp, start, length, temp, pdpe) {
866 867
		ret = gen8_ppgtt_alloc_pagetabs(ppgtt, pd, start, length,
						new_page_tables[pdpe]);
868 869 870 871
		if (ret)
			goto err_out;
	}

872 873 874
	start = orig_start;
	length = orig_length;

875 876
	/* Allocations have completed successfully, so set the bitmaps, and do
	 * the mappings. */
877
	gen8_for_each_pdpe(pd, &ppgtt->pdp, start, length, temp, pdpe) {
878
		gen8_pde_t *const page_directory = kmap_px(pd);
879 880 881 882 883
		struct i915_page_table *pt;
		uint64_t pd_len = gen8_clamp_pd(start, length);
		uint64_t pd_start = start;
		uint32_t pde;

884 885 886 887 888 889 890 891 892 893 894 895 896 897 898
		/* Every pd should be allocated, we just did that above. */
		WARN_ON(!pd);

		gen8_for_each_pde(pt, pd, pd_start, pd_len, temp, pde) {
			/* Same reasoning as pd */
			WARN_ON(!pt);
			WARN_ON(!pd_len);
			WARN_ON(!gen8_pte_count(pd_start, pd_len));

			/* Set our used ptes within the page table */
			bitmap_set(pt->used_ptes,
				   gen8_pte_index(pd_start),
				   gen8_pte_count(pd_start, pd_len));

			/* Our pde is now pointing to the pagetable, pt */
899
			set_bit(pde, pd->used_pdes);
900 901 902 903 904 905

			/* Map the PDE to the page table */
			__gen8_do_map_pt(page_directory + pde, pt, vm->dev);

			/* NB: We haven't yet mapped ptes to pages. At this
			 * point we're still relying on insert_entries() */
906
		}
907

908
		kunmap_px(ppgtt, page_directory);
909

910 911 912
		set_bit(pdpe, ppgtt->pdp.used_pdpes);
	}

913
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
914
	mark_tlbs_dirty(ppgtt);
B
Ben Widawsky 已提交
915
	return 0;
916

B
Ben Widawsky 已提交
917
err_out:
918 919
	while (pdpe--) {
		for_each_set_bit(temp, new_page_tables[pdpe], I915_PDES)
920
			free_pt(vm->dev, ppgtt->pdp.page_directory[pdpe]->page_table[temp]);
921 922 923
	}

	for_each_set_bit(pdpe, new_page_dirs, GEN8_LEGACY_PDPES)
924
		free_pd(vm->dev, ppgtt->pdp.page_directory[pdpe]);
925 926

	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
927
	mark_tlbs_dirty(ppgtt);
928 929 930
	return ret;
}

931
/*
932 933 934 935
 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
 * with a net effect resembling a 2-level page table in normal x86 terms. Each
 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
 * space.
B
Ben Widawsky 已提交
936
 *
937
 */
938
static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
939
{
940
	ppgtt->scratch_pt = alloc_pt(ppgtt->base.dev);
941 942 943
	if (IS_ERR(ppgtt->scratch_pt))
		return PTR_ERR(ppgtt->scratch_pt);

944
	ppgtt->scratch_pd = alloc_pd(ppgtt->base.dev);
945 946 947
	if (IS_ERR(ppgtt->scratch_pd))
		return PTR_ERR(ppgtt->scratch_pd);

948
	gen8_initialize_pt(&ppgtt->base, ppgtt->scratch_pt);
949
	gen8_initialize_pd(&ppgtt->base, ppgtt->scratch_pd);
950

951
	ppgtt->base.start = 0;
952
	ppgtt->base.total = 1ULL << 32;
953 954 955 956 957 958 959
	if (IS_ENABLED(CONFIG_X86_32))
		/* While we have a proliferation of size_t variables
		 * we cannot represent the full ppgtt size on 32bit,
		 * so limit it to the same size as the GGTT (currently
		 * 2GiB).
		 */
		ppgtt->base.total = to_i915(ppgtt->base.dev)->gtt.base.total;
960
	ppgtt->base.cleanup = gen8_ppgtt_cleanup;
961
	ppgtt->base.allocate_va_range = gen8_alloc_va_range;
962
	ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
963
	ppgtt->base.clear_range = gen8_ppgtt_clear_range;
964 965
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
966 967 968 969 970 971

	ppgtt->switch_mm = gen8_mm_switch;

	return 0;
}

B
Ben Widawsky 已提交
972 973 974
static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
975
	struct i915_page_table *unused;
976
	gen6_pte_t scratch_pte;
B
Ben Widawsky 已提交
977
	uint32_t pd_entry;
978 979
	uint32_t  pte, pde, temp;
	uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
B
Ben Widawsky 已提交
980

981
	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
B
Ben Widawsky 已提交
982

983
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde) {
B
Ben Widawsky 已提交
984
		u32 expected;
985
		gen6_pte_t *pt_vaddr;
986
		dma_addr_t pt_addr = ppgtt->pd.page_table[pde]->base.daddr;
987
		pd_entry = readl(ppgtt->pd_addr + pde);
B
Ben Widawsky 已提交
988 989 990 991 992 993 994 995 996
		expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);

		if (pd_entry != expected)
			seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
				   pde,
				   pd_entry,
				   expected);
		seq_printf(m, "\tPDE: %x\n", pd_entry);

997 998
		pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]);

999
		for (pte = 0; pte < GEN6_PTES; pte+=4) {
B
Ben Widawsky 已提交
1000
			unsigned long va =
1001
				(pde * PAGE_SIZE * GEN6_PTES) +
B
Ben Widawsky 已提交
1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019
				(pte * PAGE_SIZE);
			int i;
			bool found = false;
			for (i = 0; i < 4; i++)
				if (pt_vaddr[pte + i] != scratch_pte)
					found = true;
			if (!found)
				continue;

			seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
			for (i = 0; i < 4; i++) {
				if (pt_vaddr[pte + i] != scratch_pte)
					seq_printf(m, " %08x", pt_vaddr[pte + i]);
				else
					seq_puts(m, "  SCRATCH ");
			}
			seq_puts(m, "\n");
		}
1020
		kunmap_px(ppgtt, pt_vaddr);
B
Ben Widawsky 已提交
1021 1022 1023
	}
}

1024
/* Write pde (index) from the page directory @pd to the page table @pt */
1025 1026
static void gen6_write_pde(struct i915_page_directory *pd,
			    const int pde, struct i915_page_table *pt)
B
Ben Widawsky 已提交
1027
{
1028 1029 1030 1031
	/* Caller needs to make sure the write completes if necessary */
	struct i915_hw_ppgtt *ppgtt =
		container_of(pd, struct i915_hw_ppgtt, pd);
	u32 pd_entry;
B
Ben Widawsky 已提交
1032

1033
	pd_entry = GEN6_PDE_ADDR_ENCODE(pt->base.daddr);
1034
	pd_entry |= GEN6_PDE_VALID;
B
Ben Widawsky 已提交
1035

1036 1037
	writel(pd_entry, ppgtt->pd_addr + pde);
}
B
Ben Widawsky 已提交
1038

1039 1040 1041
/* Write all the page tables found in the ppgtt structure to incrementing page
 * directories. */
static void gen6_write_page_range(struct drm_i915_private *dev_priv,
1042
				  struct i915_page_directory *pd,
1043 1044
				  uint32_t start, uint32_t length)
{
1045
	struct i915_page_table *pt;
1046 1047 1048 1049 1050 1051 1052 1053
	uint32_t pde, temp;

	gen6_for_each_pde(pt, pd, start, length, temp, pde)
		gen6_write_pde(pd, pde, pt);

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
	readl(dev_priv->gtt.gsm);
B
Ben Widawsky 已提交
1054 1055
}

1056
static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1057
{
1058
	BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
1059

1060
	return (ppgtt->pd.base.ggtt_offset / 64) << 16;
1061 1062
}

1063
static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
1064
			 struct drm_i915_gem_request *req)
1065
{
1066
	struct intel_engine_cs *ring = req->ring;
1067 1068 1069
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
1070
	ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
1071 1072 1073
	if (ret)
		return ret;

1074
	ret = intel_ring_begin(req, 6);
1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

1089
static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt,
1090
			  struct drm_i915_gem_request *req)
1091
{
1092
	struct intel_engine_cs *ring = req->ring;
1093 1094 1095 1096 1097 1098 1099
	struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);

	I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
	return 0;
}

1100
static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
1101
			  struct drm_i915_gem_request *req)
1102
{
1103
	struct intel_engine_cs *ring = req->ring;
1104 1105 1106
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
1107
	ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
1108 1109 1110
	if (ret)
		return ret;

1111
	ret = intel_ring_begin(req, 6);
1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

1123 1124
	/* XXX: RCS is the only one to auto invalidate the TLBs? */
	if (ring->id != RCS) {
1125
		ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
1126 1127 1128 1129
		if (ret)
			return ret;
	}

1130 1131 1132
	return 0;
}

1133
static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
1134
			  struct drm_i915_gem_request *req)
1135
{
1136
	struct intel_engine_cs *ring = req->ring;
1137 1138 1139
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1140

1141 1142 1143 1144 1145 1146 1147 1148
	I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));

	POSTING_READ(RING_PP_DIR_DCLV(ring));

	return 0;
}

1149
static void gen8_ppgtt_enable(struct drm_device *dev)
1150 1151
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1152
	struct intel_engine_cs *ring;
1153
	int j;
B
Ben Widawsky 已提交
1154

1155 1156 1157 1158 1159
	for_each_ring(ring, dev_priv, j) {
		I915_WRITE(RING_MODE_GEN7(ring),
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
	}
}
B
Ben Widawsky 已提交
1160

1161
static void gen7_ppgtt_enable(struct drm_device *dev)
B
Ben Widawsky 已提交
1162
{
1163
	struct drm_i915_private *dev_priv = dev->dev_private;
1164
	struct intel_engine_cs *ring;
1165
	uint32_t ecochk, ecobits;
B
Ben Widawsky 已提交
1166
	int i;
B
Ben Widawsky 已提交
1167

1168 1169
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1170

1171 1172 1173 1174 1175 1176 1177 1178
	ecochk = I915_READ(GAM_ECOCHK);
	if (IS_HASWELL(dev)) {
		ecochk |= ECOCHK_PPGTT_WB_HSW;
	} else {
		ecochk |= ECOCHK_PPGTT_LLC_IVB;
		ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
	}
	I915_WRITE(GAM_ECOCHK, ecochk);
1179

1180
	for_each_ring(ring, dev_priv, i) {
B
Ben Widawsky 已提交
1181
		/* GFX_MODE is per-ring on gen7+ */
1182 1183
		I915_WRITE(RING_MODE_GEN7(ring),
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1184
	}
1185
}
B
Ben Widawsky 已提交
1186

1187
static void gen6_ppgtt_enable(struct drm_device *dev)
1188
{
1189
	struct drm_i915_private *dev_priv = dev->dev_private;
1190
	uint32_t ecochk, gab_ctl, ecobits;
1191

1192 1193 1194
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
		   ECOBITS_PPGTT_CACHE64B);
B
Ben Widawsky 已提交
1195

1196 1197 1198 1199 1200 1201 1202
	gab_ctl = I915_READ(GAB_CTL);
	I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

	ecochk = I915_READ(GAM_ECOCHK);
	I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);

	I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1203 1204
}

1205
/* PPGTT support for Sandybdrige/Gen6 and later */
1206
static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
1207 1208
				   uint64_t start,
				   uint64_t length,
1209
				   bool use_scratch)
1210
{
1211 1212
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
1213
	gen6_pte_t *pt_vaddr, scratch_pte;
1214 1215
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1216 1217
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned first_pte = first_entry % GEN6_PTES;
1218
	unsigned last_pte, i;
1219

1220
	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
1221

1222 1223
	while (num_entries) {
		last_pte = first_pte + num_entries;
1224 1225
		if (last_pte > GEN6_PTES)
			last_pte = GEN6_PTES;
1226

1227
		pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
1228

1229 1230
		for (i = first_pte; i < last_pte; i++)
			pt_vaddr[i] = scratch_pte;
1231

1232
		kunmap_px(ppgtt, pt_vaddr);
1233

1234 1235
		num_entries -= last_pte - first_pte;
		first_pte = 0;
1236
		act_pt++;
1237
	}
1238 1239
}

1240
static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
D
Daniel Vetter 已提交
1241
				      struct sg_table *pages,
1242
				      uint64_t start,
1243
				      enum i915_cache_level cache_level, u32 flags)
D
Daniel Vetter 已提交
1244
{
1245 1246
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
1247
	gen6_pte_t *pt_vaddr;
1248
	unsigned first_entry = start >> PAGE_SHIFT;
1249 1250
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned act_pte = first_entry % GEN6_PTES;
1251 1252
	struct sg_page_iter sg_iter;

1253
	pt_vaddr = NULL;
1254
	for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
1255
		if (pt_vaddr == NULL)
1256
			pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
1257

1258 1259
		pt_vaddr[act_pte] =
			vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
1260 1261
				       cache_level, true, flags);

1262
		if (++act_pte == GEN6_PTES) {
1263
			kunmap_px(ppgtt, pt_vaddr);
1264
			pt_vaddr = NULL;
1265
			act_pt++;
1266
			act_pte = 0;
D
Daniel Vetter 已提交
1267 1268
		}
	}
1269
	if (pt_vaddr)
1270
		kunmap_px(ppgtt, pt_vaddr);
D
Daniel Vetter 已提交
1271 1272
}

1273
static void gen6_initialize_pt(struct i915_address_space *vm,
1274
			       struct i915_page_table *pt)
1275
{
1276
	gen6_pte_t scratch_pte;
1277 1278 1279

	WARN_ON(vm->scratch.addr == 0);

1280
	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
1281

1282
	fill_page_dma_32(vm->dev, &pt->base, scratch_pte);
1283 1284
}

1285
static int gen6_alloc_va_range(struct i915_address_space *vm,
1286
			       uint64_t start_in, uint64_t length_in)
1287
{
1288 1289 1290
	DECLARE_BITMAP(new_page_tables, I915_PDES);
	struct drm_device *dev = vm->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1291 1292
	struct i915_hw_ppgtt *ppgtt =
				container_of(vm, struct i915_hw_ppgtt, base);
1293
	struct i915_page_table *pt;
1294
	uint32_t start, length, start_save, length_save;
1295
	uint32_t pde, temp;
1296 1297
	int ret;

1298 1299 1300 1301 1302
	if (WARN_ON(start_in + length_in > ppgtt->base.total))
		return -ENODEV;

	start = start_save = start_in;
	length = length_save = length_in;
1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319

	bitmap_zero(new_page_tables, I915_PDES);

	/* The allocation is done in two stages so that we can bail out with
	 * minimal amount of pain. The first stage finds new page tables that
	 * need allocation. The second stage marks use ptes within the page
	 * tables.
	 */
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
		if (pt != ppgtt->scratch_pt) {
			WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
			continue;
		}

		/* We've already allocated a page table */
		WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));

1320
		pt = alloc_pt(dev);
1321 1322 1323 1324 1325 1326 1327 1328 1329
		if (IS_ERR(pt)) {
			ret = PTR_ERR(pt);
			goto unwind_out;
		}

		gen6_initialize_pt(vm, pt);

		ppgtt->pd.page_table[pde] = pt;
		set_bit(pde, new_page_tables);
1330
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
1331 1332 1333 1334
	}

	start = start_save;
	length = length_save;
1335 1336 1337 1338 1339 1340 1341 1342

	gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
		DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);

		bitmap_zero(tmp_bitmap, GEN6_PTES);
		bitmap_set(tmp_bitmap, gen6_pte_index(start),
			   gen6_pte_count(start, length));

1343 1344 1345
		if (test_and_clear_bit(pde, new_page_tables))
			gen6_write_pde(&ppgtt->pd, pde, pt);

1346 1347 1348 1349
		trace_i915_page_table_entry_map(vm, pde, pt,
					 gen6_pte_index(start),
					 gen6_pte_count(start, length),
					 GEN6_PTES);
1350
		bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
1351 1352 1353
				GEN6_PTES);
	}

1354 1355 1356 1357 1358 1359
	WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
	readl(dev_priv->gtt.gsm);

1360
	mark_tlbs_dirty(ppgtt);
1361
	return 0;
1362 1363 1364

unwind_out:
	for_each_set_bit(pde, new_page_tables, I915_PDES) {
1365
		struct i915_page_table *pt = ppgtt->pd.page_table[pde];
1366 1367

		ppgtt->pd.page_table[pde] = ppgtt->scratch_pt;
1368
		free_pt(vm->dev, pt);
1369 1370 1371 1372
	}

	mark_tlbs_dirty(ppgtt);
	return ret;
1373 1374
}

1375
static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
1376
{
1377 1378
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
1379 1380
	struct i915_page_table *pt;
	uint32_t pde;
1381

1382 1383 1384

	drm_mm_remove_node(&ppgtt->node);

1385
	gen6_for_all_pdes(pt, ppgtt, pde) {
1386
		if (pt != ppgtt->scratch_pt)
1387
			free_pt(ppgtt->base.dev, pt);
1388
	}
1389

1390
	free_pt(ppgtt->base.dev, ppgtt->scratch_pt);
1391 1392
}

1393
static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
1394
{
1395
	struct drm_device *dev = ppgtt->base.dev;
1396
	struct drm_i915_private *dev_priv = dev->dev_private;
1397
	bool retried = false;
1398
	int ret;
1399

B
Ben Widawsky 已提交
1400 1401 1402 1403 1404
	/* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
	 * allocator works in address space sizes, so it's multiplied by page
	 * size. We allocate at the top of the GTT to avoid fragmentation.
	 */
	BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
1405
	ppgtt->scratch_pt = alloc_pt(ppgtt->base.dev);
1406 1407 1408 1409 1410
	if (IS_ERR(ppgtt->scratch_pt))
		return PTR_ERR(ppgtt->scratch_pt);

	gen6_initialize_pt(&ppgtt->base, ppgtt->scratch_pt);

1411
alloc:
B
Ben Widawsky 已提交
1412 1413 1414 1415
	ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
						  &ppgtt->node, GEN6_PD_SIZE,
						  GEN6_PD_ALIGN, 0,
						  0, dev_priv->gtt.base.total,
1416
						  DRM_MM_TOPDOWN);
1417 1418 1419
	if (ret == -ENOSPC && !retried) {
		ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
					       GEN6_PD_SIZE, GEN6_PD_ALIGN,
1420 1421 1422
					       I915_CACHE_NONE,
					       0, dev_priv->gtt.base.total,
					       0);
1423
		if (ret)
1424
			goto err_out;
1425 1426 1427 1428

		retried = true;
		goto alloc;
	}
B
Ben Widawsky 已提交
1429

1430
	if (ret)
1431 1432
		goto err_out;

1433

B
Ben Widawsky 已提交
1434 1435
	if (ppgtt->node.start < dev_priv->gtt.mappable_end)
		DRM_DEBUG("Forced to use aperture for PDEs\n");
1436

1437
	return 0;
1438 1439

err_out:
1440
	free_pt(ppgtt->base.dev, ppgtt->scratch_pt);
1441
	return ret;
1442 1443 1444 1445
}

static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
{
1446
	return gen6_ppgtt_allocate_page_directories(ppgtt);
1447
}
1448

1449 1450 1451
static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
				  uint64_t start, uint64_t length)
{
1452
	struct i915_page_table *unused;
1453
	uint32_t pde, temp;
1454

1455 1456
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde)
		ppgtt->pd.page_table[pde] = ppgtt->scratch_pt;
1457 1458
}

1459
static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474
{
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
	if (IS_GEN6(dev)) {
		ppgtt->switch_mm = gen6_mm_switch;
	} else if (IS_HASWELL(dev)) {
		ppgtt->switch_mm = hsw_mm_switch;
	} else if (IS_GEN7(dev)) {
		ppgtt->switch_mm = gen7_mm_switch;
	} else
		BUG();

1475 1476 1477
	if (intel_vgpu_active(dev))
		ppgtt->switch_mm = vgpu_mm_switch;

1478 1479 1480 1481
	ret = gen6_ppgtt_alloc(ppgtt);
	if (ret)
		return ret;

1482
	ppgtt->base.allocate_va_range = gen6_alloc_va_range;
1483 1484
	ppgtt->base.clear_range = gen6_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
1485 1486
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
1487 1488
	ppgtt->base.cleanup = gen6_ppgtt_cleanup;
	ppgtt->base.start = 0;
1489
	ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
B
Ben Widawsky 已提交
1490
	ppgtt->debug_dump = gen6_dump_ppgtt;
1491

1492
	ppgtt->pd.base.ggtt_offset =
1493
		ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
1494

1495
	ppgtt->pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm +
1496
		ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
1497

1498
	gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
1499

1500 1501
	gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);

1502
	DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
1503 1504
			 ppgtt->node.size >> 20,
			 ppgtt->node.start / PAGE_SIZE);
1505

1506
	DRM_DEBUG("Adding PPGTT at offset %x\n",
1507
		  ppgtt->pd.base.ggtt_offset << 10);
1508

1509
	return 0;
1510 1511
}

1512
static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
1513 1514 1515
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1516
	ppgtt->base.dev = dev;
1517
	ppgtt->base.scratch = dev_priv->gtt.base.scratch;
1518

B
Ben Widawsky 已提交
1519
	if (INTEL_INFO(dev)->gen < 8)
1520
		return gen6_ppgtt_init(ppgtt);
B
Ben Widawsky 已提交
1521
	else
1522
		return gen8_ppgtt_init(ppgtt);
1523 1524 1525 1526 1527
}
int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret = 0;
B
Ben Widawsky 已提交
1528

1529
	ret = __hw_ppgtt_init(dev, ppgtt);
1530
	if (ret == 0) {
B
Ben Widawsky 已提交
1531
		kref_init(&ppgtt->ref);
1532 1533
		drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
			    ppgtt->base.total);
1534
		i915_init_vm(dev_priv, &ppgtt->base);
1535
	}
1536 1537 1538 1539

	return ret;
}

1540 1541
int i915_ppgtt_init_hw(struct drm_device *dev)
{
1542 1543 1544 1545 1546 1547
	/* In the case of execlists, PPGTT is enabled by the context descriptor
	 * and the PDPs are contained within the context itself.  We don't
	 * need to do anything here. */
	if (i915.enable_execlists)
		return 0;

1548 1549 1550 1551 1552 1553 1554 1555 1556 1557
	if (!USES_PPGTT(dev))
		return 0;

	if (IS_GEN6(dev))
		gen6_ppgtt_enable(dev);
	else if (IS_GEN7(dev))
		gen7_ppgtt_enable(dev);
	else if (INTEL_INFO(dev)->gen >= 8)
		gen8_ppgtt_enable(dev);
	else
1558
		MISSING_CASE(INTEL_INFO(dev)->gen);
1559

1560 1561
	return 0;
}
1562

1563
int i915_ppgtt_init_ring(struct drm_i915_gem_request *req)
1564
{
1565
	struct drm_i915_private *dev_priv = req->ring->dev->dev_private;
1566 1567 1568 1569 1570 1571 1572 1573
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

	if (i915.enable_execlists)
		return 0;

	if (!ppgtt)
		return 0;

1574
	return ppgtt->switch_mm(ppgtt, req);
1575
}
1576

1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594
struct i915_hw_ppgtt *
i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
{
	struct i915_hw_ppgtt *ppgtt;
	int ret;

	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
	if (!ppgtt)
		return ERR_PTR(-ENOMEM);

	ret = i915_ppgtt_init(dev, ppgtt);
	if (ret) {
		kfree(ppgtt);
		return ERR_PTR(ret);
	}

	ppgtt->file_priv = fpriv;

1595 1596
	trace_i915_ppgtt_create(&ppgtt->base);

1597 1598 1599
	return ppgtt;
}

1600 1601 1602 1603 1604
void  i915_ppgtt_release(struct kref *kref)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(kref, struct i915_hw_ppgtt, ref);

1605 1606
	trace_i915_ppgtt_release(&ppgtt->base);

1607 1608 1609 1610
	/* vmas should already be unbound */
	WARN_ON(!list_empty(&ppgtt->base.active_list));
	WARN_ON(!list_empty(&ppgtt->base.inactive_list));

1611 1612 1613
	list_del(&ppgtt->base.global_link);
	drm_mm_takedown(&ppgtt->base.mm);

1614 1615 1616
	ppgtt->base.cleanup(&ppgtt->base);
	kfree(ppgtt);
}
1617

1618 1619 1620 1621
extern int intel_iommu_gfx_mapped;
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
1622
static bool needs_idle_maps(struct drm_device *dev)
1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633
{
#ifdef CONFIG_INTEL_IOMMU
	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
	if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
		return true;
#endif
	return false;
}

B
Ben Widawsky 已提交
1634 1635 1636 1637
static bool do_idling(struct drm_i915_private *dev_priv)
{
	bool ret = dev_priv->mm.interruptible;

1638
	if (unlikely(dev_priv->gtt.do_idle_maps)) {
B
Ben Widawsky 已提交
1639
		dev_priv->mm.interruptible = false;
1640
		if (i915_gpu_idle(dev_priv->dev)) {
B
Ben Widawsky 已提交
1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651
			DRM_ERROR("Couldn't idle GPU\n");
			/* Wait a bit, in hopes it avoids the hang */
			udelay(10);
		}
	}

	return ret;
}

static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
{
1652
	if (unlikely(dev_priv->gtt.do_idle_maps))
B
Ben Widawsky 已提交
1653 1654 1655
		dev_priv->mm.interruptible = interruptible;
}

1656 1657 1658
void i915_check_and_clear_faults(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1659
	struct intel_engine_cs *ring;
1660 1661 1662 1663 1664 1665 1666 1667 1668 1669
	int i;

	if (INTEL_INFO(dev)->gen < 6)
		return;

	for_each_ring(ring, dev_priv, i) {
		u32 fault_reg;
		fault_reg = I915_READ(RING_FAULT_REG(ring));
		if (fault_reg & RING_FAULT_VALID) {
			DRM_DEBUG_DRIVER("Unexpected fault\n"
1670
					 "\tAddr: 0x%08lx\n"
1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684
					 "\tAddress space: %s\n"
					 "\tSource ID: %d\n"
					 "\tType: %d\n",
					 fault_reg & PAGE_MASK,
					 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
					 RING_FAULT_SRCID(fault_reg),
					 RING_FAULT_FAULT_TYPE(fault_reg));
			I915_WRITE(RING_FAULT_REG(ring),
				   fault_reg & ~RING_FAULT_VALID);
		}
	}
	POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
}

1685 1686 1687 1688 1689 1690 1691 1692 1693 1694
static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
{
	if (INTEL_INFO(dev_priv->dev)->gen < 6) {
		intel_gtt_chipset_flush();
	} else {
		I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
		POSTING_READ(GFX_FLSH_CNTL_GEN6);
	}
}

1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707
void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Don't bother messing with faults pre GEN6 as we have little
	 * documentation supporting that it's a good idea.
	 */
	if (INTEL_INFO(dev)->gen < 6)
		return;

	i915_check_and_clear_faults(dev);

	dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
1708 1709
				       dev_priv->gtt.base.start,
				       dev_priv->gtt.base.total,
1710
				       true);
1711 1712

	i915_ggtt_flush(dev_priv);
1713 1714
}

1715
int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
1716
{
1717
	if (obj->has_dma_mapping)
1718
		return 0;
1719 1720 1721 1722 1723 1724 1725

	if (!dma_map_sg(&obj->base.dev->pdev->dev,
			obj->pages->sgl, obj->pages->nents,
			PCI_DMA_BIDIRECTIONAL))
		return -ENOSPC;

	return 0;
1726 1727
}

1728
static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
B
Ben Widawsky 已提交
1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739
{
#ifdef writeq
	writeq(pte, addr);
#else
	iowrite32((u32)pte, addr);
	iowrite32(pte >> 32, addr + 4);
#endif
}

static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *st,
1740
				     uint64_t start,
1741
				     enum i915_cache_level level, u32 unused)
B
Ben Widawsky 已提交
1742 1743
{
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1744
	unsigned first_entry = start >> PAGE_SHIFT;
1745 1746
	gen8_pte_t __iomem *gtt_entries =
		(gen8_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
B
Ben Widawsky 已提交
1747 1748
	int i = 0;
	struct sg_page_iter sg_iter;
1749
	dma_addr_t addr = 0; /* shut up gcc */
B
Ben Widawsky 已提交
1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777

	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
		addr = sg_dma_address(sg_iter.sg) +
			(sg_iter.sg_pgoffset << PAGE_SHIFT);
		gen8_set_pte(&gtt_entries[i],
			     gen8_pte_encode(addr, level, true));
		i++;
	}

	/*
	 * XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
	if (i != 0)
		WARN_ON(readq(&gtt_entries[i-1])
			!= gen8_pte_encode(addr, level, true));

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

1778 1779 1780 1781 1782 1783
/*
 * Binds an object into the global gtt with the specified cache level. The object
 * will be accessible to the GPU via commands whose operands reference offsets
 * within the global GTT as well as accessible by the GPU through the GMADR
 * mapped BAR (dev_priv->mm.gtt->gtt).
 */
1784
static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
1785
				     struct sg_table *st,
1786
				     uint64_t start,
1787
				     enum i915_cache_level level, u32 flags)
1788
{
1789
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1790
	unsigned first_entry = start >> PAGE_SHIFT;
1791 1792
	gen6_pte_t __iomem *gtt_entries =
		(gen6_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
1793 1794
	int i = 0;
	struct sg_page_iter sg_iter;
1795
	dma_addr_t addr = 0;
1796

1797
	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
1798
		addr = sg_page_iter_dma_address(&sg_iter);
1799
		iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
1800
		i++;
1801 1802 1803 1804 1805 1806 1807 1808
	}

	/* XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
1809 1810 1811 1812
	if (i != 0) {
		unsigned long gtt = readl(&gtt_entries[i-1]);
		WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
	}
1813 1814 1815 1816 1817 1818 1819

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
1820 1821
}

B
Ben Widawsky 已提交
1822
static void gen8_ggtt_clear_range(struct i915_address_space *vm,
1823 1824
				  uint64_t start,
				  uint64_t length,
B
Ben Widawsky 已提交
1825 1826 1827
				  bool use_scratch)
{
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1828 1829
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1830 1831
	gen8_pte_t scratch_pte, __iomem *gtt_base =
		(gen8_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
B
Ben Widawsky 已提交
1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847
	const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

	scratch_pte = gen8_pte_encode(vm->scratch.addr,
				      I915_CACHE_LLC,
				      use_scratch);
	for (i = 0; i < num_entries; i++)
		gen8_set_pte(&gtt_base[i], scratch_pte);
	readl(gtt_base);
}

1848
static void gen6_ggtt_clear_range(struct i915_address_space *vm,
1849 1850
				  uint64_t start,
				  uint64_t length,
1851
				  bool use_scratch)
1852
{
1853
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1854 1855
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1856 1857
	gen6_pte_t scratch_pte, __iomem *gtt_base =
		(gen6_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
1858
	const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
1859 1860 1861 1862 1863 1864 1865
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

1866
	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch, 0);
1867

1868 1869 1870 1871 1872
	for (i = 0; i < num_entries; i++)
		iowrite32(scratch_pte, &gtt_base[i]);
	readl(gtt_base);
}

1873 1874 1875 1876
static void i915_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *pages,
				     uint64_t start,
				     enum i915_cache_level cache_level, u32 unused)
1877 1878 1879 1880
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

1881
	intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
1882

1883 1884
}

1885
static void i915_ggtt_clear_range(struct i915_address_space *vm,
1886 1887
				  uint64_t start,
				  uint64_t length,
1888
				  bool unused)
1889
{
1890 1891
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1892 1893 1894
	intel_gtt_clear_range(first_entry, num_entries);
}

1895 1896 1897
static int ggtt_bind_vma(struct i915_vma *vma,
			 enum i915_cache_level cache_level,
			 u32 flags)
1898
{
1899
	struct drm_device *dev = vma->vm->dev;
1900
	struct drm_i915_private *dev_priv = dev->dev_private;
1901
	struct drm_i915_gem_object *obj = vma->obj;
1902
	struct sg_table *pages = obj->pages;
1903
	u32 pte_flags = 0;
1904 1905 1906 1907 1908 1909
	int ret;

	ret = i915_get_ggtt_vma_pages(vma);
	if (ret)
		return ret;
	pages = vma->ggtt_view.pages;
1910

1911 1912
	/* Currently applicable only to VLV */
	if (obj->gt_ro)
1913
		pte_flags |= PTE_READ_ONLY;
1914

1915

1916
	if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
1917 1918 1919
		vma->vm->insert_entries(vma->vm, pages,
					vma->node.start,
					cache_level, pte_flags);
1920
	}
1921

1922
	if (dev_priv->mm.aliasing_ppgtt && flags & LOCAL_BIND) {
1923
		struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
1924
		appgtt->base.insert_entries(&appgtt->base, pages,
1925
					    vma->node.start,
1926
					    cache_level, pte_flags);
1927
	}
1928 1929

	return 0;
1930 1931
}

1932
static void ggtt_unbind_vma(struct i915_vma *vma)
1933
{
1934
	struct drm_device *dev = vma->vm->dev;
1935
	struct drm_i915_private *dev_priv = dev->dev_private;
1936
	struct drm_i915_gem_object *obj = vma->obj;
1937 1938 1939
	const uint64_t size = min_t(uint64_t,
				    obj->base.size,
				    vma->node.size);
1940

1941
	if (vma->bound & GLOBAL_BIND) {
1942 1943
		vma->vm->clear_range(vma->vm,
				     vma->node.start,
1944
				     size,
1945 1946
				     true);
	}
1947

1948
	if (dev_priv->mm.aliasing_ppgtt && vma->bound & LOCAL_BIND) {
1949
		struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
1950

1951
		appgtt->base.clear_range(&appgtt->base,
1952
					 vma->node.start,
1953
					 size,
1954 1955
					 true);
	}
1956 1957 1958
}

void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
1959
{
B
Ben Widawsky 已提交
1960 1961 1962 1963 1964 1965
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool interruptible;

	interruptible = do_idling(dev_priv);

1966 1967 1968 1969
	if (!obj->has_dma_mapping)
		dma_unmap_sg(&dev->pdev->dev,
			     obj->pages->sgl, obj->pages->nents,
			     PCI_DMA_BIDIRECTIONAL);
B
Ben Widawsky 已提交
1970 1971

	undo_idling(dev_priv, interruptible);
1972
}
1973

1974 1975
static void i915_gtt_color_adjust(struct drm_mm_node *node,
				  unsigned long color,
1976 1977
				  u64 *start,
				  u64 *end)
1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989
{
	if (node->color != color)
		*start += 4096;

	if (!list_empty(&node->node_list)) {
		node = list_entry(node->node_list.next,
				  struct drm_mm_node,
				  node_list);
		if (node->allocated && node->color != color)
			*end -= 4096;
	}
}
B
Ben Widawsky 已提交
1990

D
Daniel Vetter 已提交
1991 1992 1993 1994
static int i915_gem_setup_global_gtt(struct drm_device *dev,
				     unsigned long start,
				     unsigned long mappable_end,
				     unsigned long end)
1995
{
1996 1997 1998 1999 2000 2001 2002 2003 2004
	/* Let GEM Manage all of the aperture.
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently prefetches
	 * past the end of the object, and we've seen multiple hangs with the
	 * GPU head pointer stuck in a batchbuffer bound at the last page of the
	 * aperture.  One page should be enough to keep any prefetching inside
	 * of the aperture.
	 */
2005 2006
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
2007 2008 2009
	struct drm_mm_node *entry;
	struct drm_i915_gem_object *obj;
	unsigned long hole_start, hole_end;
2010
	int ret;
2011

2012 2013
	BUG_ON(mappable_end > end);

2014
	/* Subtract the guard page ... */
2015
	drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
2016 2017 2018 2019 2020 2021 2022 2023 2024 2025

	dev_priv->gtt.base.start = start;
	dev_priv->gtt.base.total = end - start;

	if (intel_vgpu_active(dev)) {
		ret = intel_vgt_balloon(dev);
		if (ret)
			return ret;
	}

2026
	if (!HAS_LLC(dev))
2027
		dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
2028

2029
	/* Mark any preallocated objects as occupied */
2030
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
2031
		struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
2032

B
Ben Widawsky 已提交
2033
		DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
2034 2035 2036
			      i915_gem_obj_ggtt_offset(obj), obj->base.size);

		WARN_ON(i915_gem_obj_ggtt_bound(obj));
2037
		ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
2038 2039 2040 2041
		if (ret) {
			DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
			return ret;
		}
2042
		vma->bound |= GLOBAL_BIND;
2043 2044 2045
	}

	/* Clear any non-preallocated blocks */
2046
	drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
2047 2048
		DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
			      hole_start, hole_end);
2049 2050
		ggtt_vm->clear_range(ggtt_vm, hole_start,
				     hole_end - hole_start, true);
2051 2052 2053
	}

	/* And finally clear the reserved guard page */
2054
	ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
2055

2056 2057 2058 2059 2060 2061 2062
	if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
		struct i915_hw_ppgtt *ppgtt;

		ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
		if (!ppgtt)
			return -ENOMEM;

2063 2064 2065 2066 2067 2068 2069 2070 2071 2072
		ret = __hw_ppgtt_init(dev, ppgtt);
		if (ret) {
			ppgtt->base.cleanup(&ppgtt->base);
			kfree(ppgtt);
			return ret;
		}

		if (ppgtt->base.allocate_va_range)
			ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
							    ppgtt->base.total);
2073
		if (ret) {
2074
			ppgtt->base.cleanup(&ppgtt->base);
2075
			kfree(ppgtt);
2076
			return ret;
2077
		}
2078

2079 2080 2081 2082 2083
		ppgtt->base.clear_range(&ppgtt->base,
					ppgtt->base.start,
					ppgtt->base.total,
					true);

2084 2085 2086
		dev_priv->mm.aliasing_ppgtt = ppgtt;
	}

2087
	return 0;
2088 2089
}

2090 2091 2092
void i915_gem_init_global_gtt(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2093
	u64 gtt_size, mappable_size;
2094

2095
	gtt_size = dev_priv->gtt.base.total;
2096
	mappable_size = dev_priv->gtt.mappable_end;
2097

2098
	i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
2099 2100
}

2101 2102 2103 2104 2105
void i915_global_gtt_cleanup(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *vm = &dev_priv->gtt.base;

2106 2107 2108 2109 2110 2111
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

		ppgtt->base.cleanup(&ppgtt->base);
	}

2112
	if (drm_mm_initialized(&vm->mm)) {
2113 2114 2115
		if (intel_vgpu_active(dev))
			intel_vgt_deballoon();

2116 2117 2118 2119 2120 2121
		drm_mm_takedown(&vm->mm);
		list_del(&vm->global_link);
	}

	vm->cleanup(vm);
}
2122

2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136
static int setup_scratch_page(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct page *page;
	dma_addr_t dma_addr;

	page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
	if (page == NULL)
		return -ENOMEM;
	set_pages_uc(page, 1);

#ifdef CONFIG_INTEL_IOMMU
	dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
				PCI_DMA_BIDIRECTIONAL);
2137 2138
	if (pci_dma_mapping_error(dev->pdev, dma_addr)) {
		__free_page(page);
2139
		return -EINVAL;
2140
	}
2141 2142 2143
#else
	dma_addr = page_to_phys(page);
#endif
2144 2145
	dev_priv->gtt.base.scratch.page = page;
	dev_priv->gtt.base.scratch.addr = dma_addr;
2146 2147 2148 2149 2150 2151 2152

	return 0;
}

static void teardown_scratch_page(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2153 2154 2155 2156
	struct page *page = dev_priv->gtt.base.scratch.page;

	set_pages_wb(page, 1);
	pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
2157
		       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
2158
	__free_page(page);
2159 2160
}

2161
static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
2162 2163 2164 2165 2166 2167
{
	snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
	return snb_gmch_ctl << 20;
}

2168
static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
2169 2170 2171 2172 2173
{
	bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
	if (bdw_gmch_ctl)
		bdw_gmch_ctl = 1 << bdw_gmch_ctl;
2174 2175 2176 2177 2178 2179 2180

#ifdef CONFIG_X86_32
	/* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
	if (bdw_gmch_ctl > 4)
		bdw_gmch_ctl = 4;
#endif

2181 2182 2183
	return bdw_gmch_ctl << 20;
}

2184
static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
2185 2186 2187 2188 2189 2190 2191 2192 2193 2194
{
	gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GGMS_MASK;

	if (gmch_ctrl)
		return 1 << (20 + gmch_ctrl);

	return 0;
}

2195
static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
2196 2197 2198 2199 2200 2201
{
	snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
	return snb_gmch_ctl << 25; /* 32 MB units */
}

2202
static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
2203 2204 2205 2206 2207 2208
{
	bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
	return bdw_gmch_ctl << 25; /* 32 MB units */
}

2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226
static size_t chv_get_stolen_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GMS_MASK;

	/*
	 * 0x0  to 0x10: 32MB increments starting at 0MB
	 * 0x11 to 0x16: 4MB increments starting at 8MB
	 * 0x17 to 0x1d: 4MB increments start at 36MB
	 */
	if (gmch_ctrl < 0x11)
		return gmch_ctrl << 25;
	else if (gmch_ctrl < 0x17)
		return (gmch_ctrl - 0x11 + 2) << 22;
	else
		return (gmch_ctrl - 0x17 + 9) << 22;
}

2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238
static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
{
	gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;

	if (gen9_gmch_ctl < 0xf0)
		return gen9_gmch_ctl << 25; /* 32 MB units */
	else
		/* 4MB increments starting at 0xf0 for 4MB */
		return (gen9_gmch_ctl - 0xf0 + 1) << 22;
}

B
Ben Widawsky 已提交
2239 2240 2241 2242
static int ggtt_probe_common(struct drm_device *dev,
			     size_t gtt_size)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2243
	phys_addr_t gtt_phys_addr;
B
Ben Widawsky 已提交
2244 2245 2246
	int ret;

	/* For Modern GENs the PTEs and register space are split in the BAR */
2247
	gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
B
Ben Widawsky 已提交
2248 2249
		(pci_resource_len(dev->pdev, 0) / 2);

I
Imre Deak 已提交
2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260
	/*
	 * On BXT writes larger than 64 bit to the GTT pagetable range will be
	 * dropped. For WC mappings in general we have 64 byte burst writes
	 * when the WC buffer is flushed, so we can't use it, but have to
	 * resort to an uncached mapping. The WC issue is easily caught by the
	 * readback check when writing GTT PTE entries.
	 */
	if (IS_BROXTON(dev))
		dev_priv->gtt.gsm = ioremap_nocache(gtt_phys_addr, gtt_size);
	else
		dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
B
Ben Widawsky 已提交
2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275
	if (!dev_priv->gtt.gsm) {
		DRM_ERROR("Failed to map the gtt page table\n");
		return -ENOMEM;
	}

	ret = setup_scratch_page(dev);
	if (ret) {
		DRM_ERROR("Scratch setup failed\n");
		/* iounmap will also get called at remove, but meh */
		iounmap(dev_priv->gtt.gsm);
	}

	return ret;
}

B
Ben Widawsky 已提交
2276 2277 2278
/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
 * bits. When using advanced contexts each context stores its own PAT, but
 * writing this data shouldn't be harmful even in those cases. */
2279
static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291
{
	uint64_t pat;

	pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC)     | /* for normal objects, no eLLC */
	      GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
	      GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
	      GEN8_PPAT(3, GEN8_PPAT_UC)                     | /* Uncached objects, mostly for scanout */
	      GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
	      GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
	      GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
	      GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));

2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307
	if (!USES_PPGTT(dev_priv->dev))
		/* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
		 * so RTL will always use the value corresponding to
		 * pat_sel = 000".
		 * So let's disable cache for GGTT to avoid screen corruptions.
		 * MOCS still can be used though.
		 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
		 * before this patch, i.e. the same uncached + snooping access
		 * like on gen6/7 seems to be in effect.
		 * - So this just fixes blitter/render access. Again it looks
		 * like it's not just uncached access, but uncached + snooping.
		 * So we can still hold onto all our assumptions wrt cpu
		 * clflushing on LLC machines.
		 */
		pat = GEN8_PPAT(0, GEN8_PPAT_UC);

B
Ben Widawsky 已提交
2308 2309 2310 2311 2312 2313
	/* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
	 * write would work. */
	I915_WRITE(GEN8_PRIVATE_PAT, pat);
	I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
}

2314 2315 2316 2317 2318 2319 2320 2321 2322 2323
static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
{
	uint64_t pat;

	/*
	 * Map WB on BDW to snooped on CHV.
	 *
	 * Only the snoop bit has meaning for CHV, the rest is
	 * ignored.
	 *
2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334
	 * The hardware will never snoop for certain types of accesses:
	 * - CPU GTT (GMADR->GGTT->no snoop->memory)
	 * - PPGTT page tables
	 * - some other special cycles
	 *
	 * As with BDW, we also need to consider the following for GT accesses:
	 * "For GGTT, there is NO pat_sel[2:0] from the entry,
	 * so RTL will always use the value corresponding to
	 * pat_sel = 000".
	 * Which means we must set the snoop bit in PAT entry 0
	 * in order to keep the global status page working.
2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348
	 */
	pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(1, 0) |
	      GEN8_PPAT(2, 0) |
	      GEN8_PPAT(3, 0) |
	      GEN8_PPAT(4, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(5, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(6, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(7, CHV_PPAT_SNOOP);

	I915_WRITE(GEN8_PRIVATE_PAT, pat);
	I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
}

B
Ben Widawsky 已提交
2349
static int gen8_gmch_probe(struct drm_device *dev,
2350
			   u64 *gtt_total,
B
Ben Widawsky 已提交
2351 2352
			   size_t *stolen,
			   phys_addr_t *mappable_base,
2353
			   u64 *mappable_end)
B
Ben Widawsky 已提交
2354 2355
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2356
	u64 gtt_size;
B
Ben Widawsky 已提交
2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368
	u16 snb_gmch_ctl;
	int ret;

	/* TODO: We're not aware of mappable constraints on gen8 yet */
	*mappable_base = pci_resource_start(dev->pdev, 2);
	*mappable_end = pci_resource_len(dev->pdev, 2);

	if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
		pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));

	pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);

2369 2370 2371 2372
	if (INTEL_INFO(dev)->gen >= 9) {
		*stolen = gen9_get_stolen_size(snb_gmch_ctl);
		gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
	} else if (IS_CHERRYVIEW(dev)) {
2373 2374 2375 2376 2377 2378
		*stolen = chv_get_stolen_size(snb_gmch_ctl);
		gtt_size = chv_get_total_gtt_size(snb_gmch_ctl);
	} else {
		*stolen = gen8_get_stolen_size(snb_gmch_ctl);
		gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
	}
B
Ben Widawsky 已提交
2379

2380
	*gtt_total = (gtt_size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
B
Ben Widawsky 已提交
2381

S
Sumit Singh 已提交
2382
	if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
2383 2384 2385
		chv_setup_private_ppat(dev_priv);
	else
		bdw_setup_private_ppat(dev_priv);
B
Ben Widawsky 已提交
2386

B
Ben Widawsky 已提交
2387 2388
	ret = ggtt_probe_common(dev, gtt_size);

B
Ben Widawsky 已提交
2389 2390
	dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
	dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
2391 2392
	dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
	dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
B
Ben Widawsky 已提交
2393 2394 2395 2396

	return ret;
}

2397
static int gen6_gmch_probe(struct drm_device *dev,
2398
			   u64 *gtt_total,
2399 2400
			   size_t *stolen,
			   phys_addr_t *mappable_base,
2401
			   u64 *mappable_end)
2402 2403
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2404
	unsigned int gtt_size;
2405 2406 2407
	u16 snb_gmch_ctl;
	int ret;

2408 2409 2410
	*mappable_base = pci_resource_start(dev->pdev, 2);
	*mappable_end = pci_resource_len(dev->pdev, 2);

2411 2412
	/* 64/512MB is the current min/max we actually know of, but this is just
	 * a coarse sanity check.
2413
	 */
2414
	if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
2415
		DRM_ERROR("Unknown GMADR size (%llx)\n",
2416 2417
			  dev_priv->gtt.mappable_end);
		return -ENXIO;
2418 2419 2420 2421 2422 2423
	}

	if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
		pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
	pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);

2424
	*stolen = gen6_get_stolen_size(snb_gmch_ctl);
2425

B
Ben Widawsky 已提交
2426
	gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
2427
	*gtt_total = (gtt_size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
2428

B
Ben Widawsky 已提交
2429
	ret = ggtt_probe_common(dev, gtt_size);
2430

2431 2432
	dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
	dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
2433 2434
	dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
	dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
2435

2436 2437 2438
	return ret;
}

2439
static void gen6_gmch_remove(struct i915_address_space *vm)
2440
{
2441 2442

	struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
2443

2444 2445
	iounmap(gtt->gsm);
	teardown_scratch_page(vm->dev);
2446
}
2447 2448

static int i915_gmch_probe(struct drm_device *dev,
2449
			   u64 *gtt_total,
2450 2451
			   size_t *stolen,
			   phys_addr_t *mappable_base,
2452
			   u64 *mappable_end)
2453 2454 2455 2456 2457 2458 2459 2460 2461 2462
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
	if (!ret) {
		DRM_ERROR("failed to set up gmch\n");
		return -EIO;
	}

2463
	intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
2464 2465

	dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
2466
	dev_priv->gtt.base.insert_entries = i915_ggtt_insert_entries;
2467
	dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
2468 2469
	dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
	dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
2470

2471 2472 2473
	if (unlikely(dev_priv->gtt.do_idle_maps))
		DRM_INFO("applying Ironlake quirks for intel_iommu\n");

2474 2475 2476
	return 0;
}

2477
static void i915_gmch_remove(struct i915_address_space *vm)
2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488
{
	intel_gmch_remove();
}

int i915_gem_gtt_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_gtt *gtt = &dev_priv->gtt;
	int ret;

	if (INTEL_INFO(dev)->gen <= 5) {
2489
		gtt->gtt_probe = i915_gmch_probe;
2490
		gtt->base.cleanup = i915_gmch_remove;
B
Ben Widawsky 已提交
2491
	} else if (INTEL_INFO(dev)->gen < 8) {
2492
		gtt->gtt_probe = gen6_gmch_probe;
2493
		gtt->base.cleanup = gen6_gmch_remove;
2494
		if (IS_HASWELL(dev) && dev_priv->ellc_size)
2495
			gtt->base.pte_encode = iris_pte_encode;
2496
		else if (IS_HASWELL(dev))
2497
			gtt->base.pte_encode = hsw_pte_encode;
2498
		else if (IS_VALLEYVIEW(dev))
2499
			gtt->base.pte_encode = byt_pte_encode;
2500 2501
		else if (INTEL_INFO(dev)->gen >= 7)
			gtt->base.pte_encode = ivb_pte_encode;
2502
		else
2503
			gtt->base.pte_encode = snb_pte_encode;
B
Ben Widawsky 已提交
2504 2505 2506
	} else {
		dev_priv->gtt.gtt_probe = gen8_gmch_probe;
		dev_priv->gtt.base.cleanup = gen6_gmch_remove;
2507 2508
	}

2509
	ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
2510
			     &gtt->mappable_base, &gtt->mappable_end);
2511
	if (ret)
2512 2513
		return ret;

2514 2515
	gtt->base.dev = dev;

2516
	/* GMADR is the PCI mmio aperture into the global GTT. */
2517
	DRM_INFO("Memory usable by graphics device = %lluM\n",
2518
		 gtt->base.total >> 20);
2519
	DRM_DEBUG_DRIVER("GMADR size = %lldM\n", gtt->mappable_end >> 20);
2520
	DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
2521 2522 2523 2524
#ifdef CONFIG_INTEL_IOMMU
	if (intel_iommu_gfx_mapped)
		DRM_INFO("VT-d active for gfx access\n");
#endif
2525 2526 2527 2528 2529 2530 2531 2532
	/*
	 * i915.enable_ppgtt is read-only, so do an early pass to validate the
	 * user's requested state against the hardware/driver capabilities.  We
	 * do this now so that we can print out any log messages once rather
	 * than every time we check intel_enable_ppgtt().
	 */
	i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
	DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
2533 2534 2535

	return 0;
}
2536

2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589
void i915_gem_restore_gtt_mappings(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	struct i915_address_space *vm;

	i915_check_and_clear_faults(dev);

	/* First fill our portion of the GTT with scratch pages */
	dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
				       dev_priv->gtt.base.start,
				       dev_priv->gtt.base.total,
				       true);

	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
		struct i915_vma *vma = i915_gem_obj_to_vma(obj,
							   &dev_priv->gtt.base);
		if (!vma)
			continue;

		i915_gem_clflush_object(obj, obj->pin_display);
		WARN_ON(i915_vma_bind(vma, obj->cache_level, PIN_UPDATE));
	}


	if (INTEL_INFO(dev)->gen >= 8) {
		if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
			chv_setup_private_ppat(dev_priv);
		else
			bdw_setup_private_ppat(dev_priv);

		return;
	}

	if (USES_PPGTT(dev)) {
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
			/* TODO: Perhaps it shouldn't be gen6 specific */

			struct i915_hw_ppgtt *ppgtt =
					container_of(vm, struct i915_hw_ppgtt,
						     base);

			if (i915_is_ggtt(vm))
				ppgtt = dev_priv->mm.aliasing_ppgtt;

			gen6_write_page_range(dev_priv, &ppgtt->pd,
					      0, ppgtt->base.total);
		}
	}

	i915_ggtt_flush(dev_priv);
}

2590 2591 2592 2593
static struct i915_vma *
__i915_gem_vma_create(struct drm_i915_gem_object *obj,
		      struct i915_address_space *vm,
		      const struct i915_ggtt_view *ggtt_view)
2594
{
2595
	struct i915_vma *vma;
2596

2597 2598
	if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
		return ERR_PTR(-EINVAL);
2599 2600

	vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL);
2601 2602
	if (vma == NULL)
		return ERR_PTR(-ENOMEM);
2603

2604 2605 2606 2607 2608 2609
	INIT_LIST_HEAD(&vma->vma_link);
	INIT_LIST_HEAD(&vma->mm_list);
	INIT_LIST_HEAD(&vma->exec_list);
	vma->vm = vm;
	vma->obj = obj;

2610
	if (i915_is_ggtt(vm))
2611
		vma->ggtt_view = *ggtt_view;
2612

2613 2614
	list_add_tail(&vma->vma_link, &obj->vma_list);
	if (!i915_is_ggtt(vm))
2615
		i915_ppgtt_get(i915_vm_to_ppgtt(vm));
2616 2617 2618 2619 2620

	return vma;
}

struct i915_vma *
2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
				  struct i915_address_space *vm)
{
	struct i915_vma *vma;

	vma = i915_gem_obj_to_vma(obj, vm);
	if (!vma)
		vma = __i915_gem_vma_create(obj, vm,
					    i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL);

	return vma;
}

struct i915_vma *
i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2636
				       const struct i915_ggtt_view *view)
2637
{
2638
	struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
2639 2640
	struct i915_vma *vma;

2641 2642 2643 2644 2645 2646 2647 2648
	if (WARN_ON(!view))
		return ERR_PTR(-EINVAL);

	vma = i915_gem_obj_to_ggtt_view(obj, view);

	if (IS_ERR(vma))
		return vma;

2649
	if (!vma)
2650
		vma = __i915_gem_vma_create(obj, ggtt, view);
2651 2652

	return vma;
2653

2654
}
2655

2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687
static void
rotate_pages(dma_addr_t *in, unsigned int width, unsigned int height,
	     struct sg_table *st)
{
	unsigned int column, row;
	unsigned int src_idx;
	struct scatterlist *sg = st->sgl;

	st->nents = 0;

	for (column = 0; column < width; column++) {
		src_idx = width * (height - 1) + column;
		for (row = 0; row < height; row++) {
			st->nents++;
			/* We don't need the pages, but need to initialize
			 * the entries so the sg list can be happily traversed.
			 * The only thing we need are DMA addresses.
			 */
			sg_set_page(sg, NULL, PAGE_SIZE, 0);
			sg_dma_address(sg) = in[src_idx];
			sg_dma_len(sg) = PAGE_SIZE;
			sg = sg_next(sg);
			src_idx -= width;
		}
	}
}

static struct sg_table *
intel_rotate_fb_obj_pages(struct i915_ggtt_view *ggtt_view,
			  struct drm_i915_gem_object *obj)
{
	struct intel_rotation_info *rot_info = &ggtt_view->rotation_info;
2688
	unsigned int size_pages = rot_info->size >> PAGE_SHIFT;
2689 2690 2691 2692
	struct sg_page_iter sg_iter;
	unsigned long i;
	dma_addr_t *page_addr_list;
	struct sg_table *st;
2693
	int ret = -ENOMEM;
2694 2695

	/* Allocate a temporary list of source pages for random access. */
2696 2697
	page_addr_list = drm_malloc_ab(obj->base.size / PAGE_SIZE,
				       sizeof(dma_addr_t));
2698 2699 2700 2701 2702 2703 2704 2705
	if (!page_addr_list)
		return ERR_PTR(ret);

	/* Allocate target SG list. */
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

2706
	ret = sg_alloc_table(st, size_pages, GFP_KERNEL);
2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717
	if (ret)
		goto err_sg_alloc;

	/* Populate source page list from the object. */
	i = 0;
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
		page_addr_list[i] = sg_page_iter_dma_address(&sg_iter);
		i++;
	}

	/* Rotate the pages. */
2718 2719 2720
	rotate_pages(page_addr_list,
		     rot_info->width_pages, rot_info->height_pages,
		     st);
2721 2722

	DRM_DEBUG_KMS(
2723
		      "Created rotated page mapping for object size %zu (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages).\n",
2724
		      obj->base.size, rot_info->pitch, rot_info->height,
2725 2726
		      rot_info->pixel_format, rot_info->width_pages,
		      rot_info->height_pages, size_pages);
2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737

	drm_free_large(page_addr_list);

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
	drm_free_large(page_addr_list);

	DRM_DEBUG_KMS(
2738
		      "Failed to create rotated mapping for object size %zu! (%d) (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages)\n",
2739
		      obj->base.size, ret, rot_info->pitch, rot_info->height,
2740 2741
		      rot_info->pixel_format, rot_info->width_pages,
		      rot_info->height_pages, size_pages);
2742 2743
	return ERR_PTR(ret);
}
2744

2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785
static struct sg_table *
intel_partial_pages(const struct i915_ggtt_view *view,
		    struct drm_i915_gem_object *obj)
{
	struct sg_table *st;
	struct scatterlist *sg;
	struct sg_page_iter obj_sg_iter;
	int ret = -ENOMEM;

	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

	ret = sg_alloc_table(st, view->params.partial.size, GFP_KERNEL);
	if (ret)
		goto err_sg_alloc;

	sg = st->sgl;
	st->nents = 0;
	for_each_sg_page(obj->pages->sgl, &obj_sg_iter, obj->pages->nents,
		view->params.partial.offset)
	{
		if (st->nents >= view->params.partial.size)
			break;

		sg_set_page(sg, NULL, PAGE_SIZE, 0);
		sg_dma_address(sg) = sg_page_iter_dma_address(&obj_sg_iter);
		sg_dma_len(sg) = PAGE_SIZE;

		sg = sg_next(sg);
		st->nents++;
	}

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
	return ERR_PTR(ret);
}

2786
static int
2787
i915_get_ggtt_vma_pages(struct i915_vma *vma)
2788
{
2789 2790
	int ret = 0;

2791 2792 2793 2794 2795
	if (vma->ggtt_view.pages)
		return 0;

	if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
		vma->ggtt_view.pages = vma->obj->pages;
2796 2797 2798
	else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
		vma->ggtt_view.pages =
			intel_rotate_fb_obj_pages(&vma->ggtt_view, vma->obj);
2799 2800 2801
	else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
		vma->ggtt_view.pages =
			intel_partial_pages(&vma->ggtt_view, vma->obj);
2802 2803 2804 2805 2806
	else
		WARN_ONCE(1, "GGTT view %u not implemented!\n",
			  vma->ggtt_view.type);

	if (!vma->ggtt_view.pages) {
2807
		DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
2808
			  vma->ggtt_view.type);
2809 2810 2811 2812 2813 2814
		ret = -EINVAL;
	} else if (IS_ERR(vma->ggtt_view.pages)) {
		ret = PTR_ERR(vma->ggtt_view.pages);
		vma->ggtt_view.pages = NULL;
		DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
			  vma->ggtt_view.type, ret);
2815 2816
	}

2817
	return ret;
2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832
}

/**
 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
 * @vma: VMA to map
 * @cache_level: mapping cache level
 * @flags: flags like global or local mapping
 *
 * DMA addresses are taken from the scatter-gather table of this object (or of
 * this VMA in case of non-default GGTT views) and PTE entries set up.
 * Note that DMA addresses are also the only part of the SG table we care about.
 */
int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
		  u32 flags)
{
2833 2834
	int ret;
	u32 bind_flags;
2835

2836 2837
	if (WARN_ON(flags == 0))
		return -EINVAL;
2838

2839
	bind_flags = 0;
2840 2841 2842 2843 2844 2845 2846 2847 2848 2849
	if (flags & PIN_GLOBAL)
		bind_flags |= GLOBAL_BIND;
	if (flags & PIN_USER)
		bind_flags |= LOCAL_BIND;

	if (flags & PIN_UPDATE)
		bind_flags |= vma->bound;
	else
		bind_flags &= ~vma->bound;

2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866
	if (bind_flags == 0)
		return 0;

	if (vma->bound == 0 && vma->vm->allocate_va_range) {
		trace_i915_va_alloc(vma->vm,
				    vma->node.start,
				    vma->node.size,
				    VM_TO_TRACE_NAME(vma->vm));

		ret = vma->vm->allocate_va_range(vma->vm,
						 vma->node.start,
						 vma->node.size);
		if (ret)
			return ret;
	}

	ret = vma->vm->bind_vma(vma, cache_level, bind_flags);
2867 2868
	if (ret)
		return ret;
2869 2870

	vma->bound |= bind_flags;
2871 2872 2873

	return 0;
}
2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885

/**
 * i915_ggtt_view_size - Get the size of a GGTT view.
 * @obj: Object the view is of.
 * @view: The view in question.
 *
 * @return The size of the GGTT view in bytes.
 */
size_t
i915_ggtt_view_size(struct drm_i915_gem_object *obj,
		    const struct i915_ggtt_view *view)
{
2886
	if (view->type == I915_GGTT_VIEW_NORMAL) {
2887
		return obj->base.size;
2888 2889
	} else if (view->type == I915_GGTT_VIEW_ROTATED) {
		return view->rotation_info.size;
2890 2891
	} else if (view->type == I915_GGTT_VIEW_PARTIAL) {
		return view->params.partial.size << PAGE_SHIFT;
2892 2893 2894 2895 2896
	} else {
		WARN_ONCE(1, "GGTT view %u not implemented!\n", view->type);
		return obj->base.size;
	}
}