i915_gem_gtt.c 96.8 KB
Newer Older
1 2
/*
 * Copyright © 2010 Daniel Vetter
3
 * Copyright © 2011-2014 Intel Corporation
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

26 27 28
#include <linux/slab.h> /* fault-inject.h is not standalone! */

#include <linux/fault-inject.h>
29
#include <linux/log2.h>
30
#include <linux/random.h>
31
#include <linux/seq_file.h>
32
#include <linux/stop_machine.h>
33

34 35
#include <drm/drmP.h>
#include <drm/i915_drm.h>
36

37
#include "i915_drv.h"
38
#include "i915_vgpu.h"
39 40
#include "i915_trace.h"
#include "intel_drv.h"
41
#include "intel_frontbuffer.h"
42

43 44
#define I915_GFP_DMA (GFP_KERNEL | __GFP_HIGHMEM)

45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80
/**
 * DOC: Global GTT views
 *
 * Background and previous state
 *
 * Historically objects could exists (be bound) in global GTT space only as
 * singular instances with a view representing all of the object's backing pages
 * in a linear fashion. This view will be called a normal view.
 *
 * To support multiple views of the same object, where the number of mapped
 * pages is not equal to the backing store, or where the layout of the pages
 * is not linear, concept of a GGTT view was added.
 *
 * One example of an alternative view is a stereo display driven by a single
 * image. In this case we would have a framebuffer looking like this
 * (2x2 pages):
 *
 *    12
 *    34
 *
 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
 * rendering. In contrast, fed to the display engine would be an alternative
 * view which could look something like this:
 *
 *   1212
 *   3434
 *
 * In this example both the size and layout of pages in the alternative view is
 * different from the normal view.
 *
 * Implementation and usage
 *
 * GGTT views are implemented using VMAs and are distinguished via enum
 * i915_ggtt_view_type and struct i915_ggtt_view.
 *
 * A new flavour of core GEM functions which work with GGTT bound objects were
81 82 83
 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
 * renaming  in large amounts of code. They take the struct i915_ggtt_view
 * parameter encapsulating all metadata required to implement a view.
84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105
 *
 * As a helper for callers which are only interested in the normal view,
 * globally const i915_ggtt_view_normal singleton instance exists. All old core
 * GEM API functions, the ones not taking the view parameter, are operating on,
 * or with the normal GGTT view.
 *
 * Code wanting to add or use a new GGTT view needs to:
 *
 * 1. Add a new enum with a suitable name.
 * 2. Extend the metadata in the i915_ggtt_view structure if required.
 * 3. Add support to i915_get_vma_pages().
 *
 * New views are required to build a scatter-gather table from within the
 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
 * exists for the lifetime of an VMA.
 *
 * Core API is designed to have copy semantics which means that passed in
 * struct i915_ggtt_view does not need to be persistent (left around after
 * calling the core API functions).
 *
 */

106 107 108
static int
i915_get_ggtt_vma_pages(struct i915_vma *vma);

109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132
static void gen6_ggtt_invalidate(struct drm_i915_private *dev_priv)
{
	/* Note that as an uncached mmio write, this should flush the
	 * WCB of the writes into the GGTT before it triggers the invalidate.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
}

static void guc_ggtt_invalidate(struct drm_i915_private *dev_priv)
{
	gen6_ggtt_invalidate(dev_priv);
	I915_WRITE(GEN8_GTCR, GEN8_GTCR_INVALIDATE);
}

static void gmch_ggtt_invalidate(struct drm_i915_private *dev_priv)
{
	intel_gtt_chipset_flush();
}

static inline void i915_ggtt_invalidate(struct drm_i915_private *i915)
{
	i915->ggtt.invalidate(i915);
}

133 134
int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
			       	int enable_ppgtt)
135
{
136 137
	bool has_aliasing_ppgtt;
	bool has_full_ppgtt;
138
	bool has_full_48bit_ppgtt;
139

140 141 142
	has_aliasing_ppgtt = dev_priv->info.has_aliasing_ppgtt;
	has_full_ppgtt = dev_priv->info.has_full_ppgtt;
	has_full_48bit_ppgtt = dev_priv->info.has_full_48bit_ppgtt;
143

144 145 146 147 148
	if (intel_vgpu_active(dev_priv)) {
		/* emulation is too hard */
		has_full_ppgtt = false;
		has_full_48bit_ppgtt = false;
	}
149

150 151 152
	if (!has_aliasing_ppgtt)
		return 0;

153 154 155 156
	/*
	 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
	 * execlists, the sole mechanism available to submit work.
	 */
157
	if (enable_ppgtt == 0 && INTEL_GEN(dev_priv) < 9)
158 159 160 161 162
		return 0;

	if (enable_ppgtt == 1)
		return 1;

163
	if (enable_ppgtt == 2 && has_full_ppgtt)
164 165
		return 2;

166 167 168
	if (enable_ppgtt == 3 && has_full_48bit_ppgtt)
		return 3;

169 170
#ifdef CONFIG_INTEL_IOMMU
	/* Disable ppgtt on SNB if VT-d is on. */
171
	if (IS_GEN6(dev_priv) && intel_iommu_gfx_mapped) {
172
		DRM_INFO("Disabling PPGTT because VT-d is on\n");
173
		return 0;
174 175 176
	}
#endif

177
	/* Early VLV doesn't have this */
178
	if (IS_VALLEYVIEW(dev_priv) && dev_priv->drm.pdev->revision < 0xb) {
179 180 181 182
		DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
		return 0;
	}

183
	if (INTEL_GEN(dev_priv) >= 8 && i915.enable_execlists && has_full_ppgtt)
184
		return has_full_48bit_ppgtt ? 3 : 2;
185 186
	else
		return has_aliasing_ppgtt ? 1 : 0;
187 188
}

189 190 191
static int ppgtt_bind_vma(struct i915_vma *vma,
			  enum i915_cache_level cache_level,
			  u32 unused)
192
{
193 194 195 196 197 198 199
	u32 pte_flags;
	int ret;

	trace_i915_va_alloc(vma);
	ret = vma->vm->allocate_va_range(vma->vm, vma->node.start, vma->size);
	if (ret)
		return ret;
200

C
Chris Wilson 已提交
201
	vma->pages = vma->obj->mm.pages;
202

203
	/* Currently applicable only to VLV */
204
	pte_flags = 0;
205 206 207
	if (vma->obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

208
	vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
209
				cache_level, pte_flags);
210 211

	return 0;
212 213 214 215
}

static void ppgtt_unbind_vma(struct i915_vma *vma)
{
216
	vma->vm->clear_range(vma->vm, vma->node.start, vma->size);
217
}
218

219
static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
220
				  enum i915_cache_level level)
B
Ben Widawsky 已提交
221
{
222
	gen8_pte_t pte = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
223
	pte |= addr;
224 225 226

	switch (level) {
	case I915_CACHE_NONE:
B
Ben Widawsky 已提交
227
		pte |= PPAT_UNCACHED_INDEX;
228 229 230 231 232 233 234 235 236
		break;
	case I915_CACHE_WT:
		pte |= PPAT_DISPLAY_ELLC_INDEX;
		break;
	default:
		pte |= PPAT_CACHED_INDEX;
		break;
	}

B
Ben Widawsky 已提交
237 238 239
	return pte;
}

240 241
static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
				  const enum i915_cache_level level)
B
Ben Widawsky 已提交
242
{
243
	gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
244 245 246 247 248 249 250 251
	pde |= addr;
	if (level != I915_CACHE_NONE)
		pde |= PPAT_CACHED_PDE_INDEX;
	else
		pde |= PPAT_UNCACHED_INDEX;
	return pde;
}

252 253 254
#define gen8_pdpe_encode gen8_pde_encode
#define gen8_pml4e_encode gen8_pde_encode

255 256
static gen6_pte_t snb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
257
				 u32 unused)
258
{
259
	gen6_pte_t pte = GEN6_PTE_VALID;
260
	pte |= GEN6_PTE_ADDR_ENCODE(addr);
261 262

	switch (level) {
263 264 265 266 267 268 269 270
	case I915_CACHE_L3_LLC:
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
		pte |= GEN6_PTE_UNCACHED;
		break;
	default:
271
		MISSING_CASE(level);
272 273 274 275 276
	}

	return pte;
}

277 278
static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
279
				 u32 unused)
280
{
281
	gen6_pte_t pte = GEN6_PTE_VALID;
282 283 284 285 286
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	switch (level) {
	case I915_CACHE_L3_LLC:
		pte |= GEN7_PTE_CACHE_L3_LLC;
287 288 289 290 291
		break;
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
292
		pte |= GEN6_PTE_UNCACHED;
293 294
		break;
	default:
295
		MISSING_CASE(level);
296 297
	}

298 299 300
	return pte;
}

301 302
static gen6_pte_t byt_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
303
				 u32 flags)
304
{
305
	gen6_pte_t pte = GEN6_PTE_VALID;
306 307
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

308 309
	if (!(flags & PTE_READ_ONLY))
		pte |= BYT_PTE_WRITEABLE;
310 311 312 313 314 315 316

	if (level != I915_CACHE_NONE)
		pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;

	return pte;
}

317 318
static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
319
				 u32 unused)
320
{
321
	gen6_pte_t pte = GEN6_PTE_VALID;
322
	pte |= HSW_PTE_ADDR_ENCODE(addr);
323 324

	if (level != I915_CACHE_NONE)
325
		pte |= HSW_WB_LLC_AGE3;
326 327 328 329

	return pte;
}

330 331
static gen6_pte_t iris_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
332
				  u32 unused)
333
{
334
	gen6_pte_t pte = GEN6_PTE_VALID;
335 336
	pte |= HSW_PTE_ADDR_ENCODE(addr);

337 338 339 340
	switch (level) {
	case I915_CACHE_NONE:
		break;
	case I915_CACHE_WT:
341
		pte |= HSW_WT_ELLC_LLC_AGE3;
342 343
		break;
	default:
344
		pte |= HSW_WB_ELLC_LLC_AGE3;
345 346
		break;
	}
347 348 349 350

	return pte;
}

351
static struct page *vm_alloc_page(struct i915_address_space *vm, gfp_t gfp)
352
{
353
	struct page *page;
354

355 356
	if (I915_SELFTEST_ONLY(should_fail(&vm->fault_attr, 1)))
		i915_gem_shrink_all(vm->i915);
357

358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386
	if (vm->free_pages.nr)
		return vm->free_pages.pages[--vm->free_pages.nr];

	page = alloc_page(gfp);
	if (!page)
		return NULL;

	if (vm->pt_kmap_wc)
		set_pages_array_wc(&page, 1);

	return page;
}

static void vm_free_pages_release(struct i915_address_space *vm)
{
	GEM_BUG_ON(!pagevec_count(&vm->free_pages));

	if (vm->pt_kmap_wc)
		set_pages_array_wb(vm->free_pages.pages,
				   pagevec_count(&vm->free_pages));

	__pagevec_release(&vm->free_pages);
}

static void vm_free_page(struct i915_address_space *vm, struct page *page)
{
	if (!pagevec_add(&vm->free_pages, page))
		vm_free_pages_release(vm);
}
387

388 389 390 391 392 393 394
static int __setup_page_dma(struct i915_address_space *vm,
			    struct i915_page_dma *p,
			    gfp_t gfp)
{
	p->page = vm_alloc_page(vm, gfp | __GFP_NOWARN | __GFP_NORETRY);
	if (unlikely(!p->page))
		return -ENOMEM;
395

396 397 398 399 400
	p->daddr = dma_map_page(vm->dma, p->page, 0, PAGE_SIZE,
				PCI_DMA_BIDIRECTIONAL);
	if (unlikely(dma_mapping_error(vm->dma, p->daddr))) {
		vm_free_page(vm, p->page);
		return -ENOMEM;
401
	}
402 403

	return 0;
404 405
}

406
static int setup_page_dma(struct i915_address_space *vm,
407
			  struct i915_page_dma *p)
408
{
409
	return __setup_page_dma(vm, p, I915_GFP_DMA);
410 411
}

412
static void cleanup_page_dma(struct i915_address_space *vm,
413
			     struct i915_page_dma *p)
414
{
415 416
	dma_unmap_page(vm->dma, p->daddr, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
	vm_free_page(vm, p->page);
417 418
}

419
#define kmap_atomic_px(px) kmap_atomic(px_base(px)->page)
420

421 422 423 424
#define setup_px(vm, px) setup_page_dma((vm), px_base(px))
#define cleanup_px(vm, px) cleanup_page_dma((vm), px_base(px))
#define fill_px(ppgtt, px, v) fill_page_dma((vm), px_base(px), (v))
#define fill32_px(ppgtt, px, v) fill_page_dma_32((vm), px_base(px), (v))
425

426 427 428
static void fill_page_dma(struct i915_address_space *vm,
			  struct i915_page_dma *p,
			  const u64 val)
429
{
430
	u64 * const vaddr = kmap_atomic(p->page);
431 432 433 434 435
	int i;

	for (i = 0; i < 512; i++)
		vaddr[i] = val;

436
	kunmap_atomic(vaddr);
437 438
}

439 440 441
static void fill_page_dma_32(struct i915_address_space *vm,
			     struct i915_page_dma *p,
			     const u32 v)
442
{
443
	fill_page_dma(vm, p, (u64)v << 32 | v);
444 445
}

446
static int
447
setup_scratch_page(struct i915_address_space *vm, gfp_t gfp)
448
{
449
	return __setup_page_dma(vm, &vm->scratch_page, gfp | __GFP_ZERO);
450 451
}

452
static void cleanup_scratch_page(struct i915_address_space *vm)
453
{
454
	cleanup_page_dma(vm, &vm->scratch_page);
455 456
}

457
static struct i915_page_table *alloc_pt(struct i915_address_space *vm)
458
{
459
	struct i915_page_table *pt;
460

461 462
	pt = kmalloc(sizeof(*pt), GFP_KERNEL | __GFP_NOWARN);
	if (unlikely(!pt))
463 464
		return ERR_PTR(-ENOMEM);

465 466 467 468
	if (unlikely(setup_px(vm, pt))) {
		kfree(pt);
		return ERR_PTR(-ENOMEM);
	}
469

470
	pt->used_ptes = 0;
471 472 473
	return pt;
}

474
static void free_pt(struct i915_address_space *vm, struct i915_page_table *pt)
475
{
476
	cleanup_px(vm, pt);
477 478 479 480 481 482
	kfree(pt);
}

static void gen8_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
483 484
	fill_px(vm, pt,
		gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC));
485 486 487 488 489
}

static void gen6_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
490 491
	fill32_px(vm, pt,
		  vm->pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC, 0));
492 493
}

494
static struct i915_page_directory *alloc_pd(struct i915_address_space *vm)
495
{
496
	struct i915_page_directory *pd;
497
	int ret = -ENOMEM;
498 499 500 501 502

	pd = kzalloc(sizeof(*pd), GFP_KERNEL);
	if (!pd)
		return ERR_PTR(-ENOMEM);

503 504 505
	pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
				sizeof(*pd->used_pdes), GFP_KERNEL);
	if (!pd->used_pdes)
506
		goto fail_bitmap;
507

508
	ret = setup_px(vm, pd);
509
	if (ret)
510
		goto fail_page_m;
511

512
	return pd;
513

514
fail_page_m:
515
	kfree(pd->used_pdes);
516
fail_bitmap:
517 518 519
	kfree(pd);

	return ERR_PTR(ret);
520 521
}

522
static void free_pd(struct i915_address_space *vm,
523
		    struct i915_page_directory *pd)
524 525
{
	if (px_page(pd)) {
526
		cleanup_px(vm, pd);
527 528 529 530 531 532 533 534
		kfree(pd->used_pdes);
		kfree(pd);
	}
}

static void gen8_initialize_pd(struct i915_address_space *vm,
			       struct i915_page_directory *pd)
{
535
	unsigned int i;
536

537 538 539 540
	fill_px(vm, pd,
		gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC));
	for (i = 0; i < I915_PDES; i++)
		pd->page_table[i] = vm->scratch_pt;
541 542
}

543
static int __pdp_init(struct drm_i915_private *dev_priv,
544 545
		      struct i915_page_directory_pointer *pdp)
{
546
	size_t pdpes = I915_PDPES_PER_PDP(dev_priv);
547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573

	pdp->used_pdpes = kcalloc(BITS_TO_LONGS(pdpes),
				  sizeof(unsigned long),
				  GFP_KERNEL);
	if (!pdp->used_pdpes)
		return -ENOMEM;

	pdp->page_directory = kcalloc(pdpes, sizeof(*pdp->page_directory),
				      GFP_KERNEL);
	if (!pdp->page_directory) {
		kfree(pdp->used_pdpes);
		/* the PDP might be the statically allocated top level. Keep it
		 * as clean as possible */
		pdp->used_pdpes = NULL;
		return -ENOMEM;
	}

	return 0;
}

static void __pdp_fini(struct i915_page_directory_pointer *pdp)
{
	kfree(pdp->used_pdpes);
	kfree(pdp->page_directory);
	pdp->page_directory = NULL;
}

574 575
static struct i915_page_directory_pointer *
alloc_pdp(struct i915_address_space *vm)
576 577 578 579
{
	struct i915_page_directory_pointer *pdp;
	int ret = -ENOMEM;

580
	WARN_ON(!USES_FULL_48BIT_PPGTT(vm->i915));
581 582 583 584 585

	pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
	if (!pdp)
		return ERR_PTR(-ENOMEM);

586
	ret = __pdp_init(vm->i915, pdp);
587 588 589
	if (ret)
		goto fail_bitmap;

590
	ret = setup_px(vm, pdp);
591 592 593 594 595 596 597 598 599 600 601 602 603
	if (ret)
		goto fail_page_m;

	return pdp;

fail_page_m:
	__pdp_fini(pdp);
fail_bitmap:
	kfree(pdp);

	return ERR_PTR(ret);
}

604
static void free_pdp(struct i915_address_space *vm,
605 606 607
		     struct i915_page_directory_pointer *pdp)
{
	__pdp_fini(pdp);
608 609
	if (USES_FULL_48BIT_PPGTT(vm->i915)) {
		cleanup_px(vm, pdp);
610 611 612 613
		kfree(pdp);
	}
}

614 615 616 617 618 619 620
static void gen8_initialize_pdp(struct i915_address_space *vm,
				struct i915_page_directory_pointer *pdp)
{
	gen8_ppgtt_pdpe_t scratch_pdpe;

	scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);

621
	fill_px(vm, pdp, scratch_pdpe);
622 623 624 625 626 627 628 629 630 631
}

static void gen8_initialize_pml4(struct i915_address_space *vm,
				 struct i915_pml4 *pml4)
{
	gen8_ppgtt_pml4e_t scratch_pml4e;

	scratch_pml4e = gen8_pml4e_encode(px_dma(vm->scratch_pdp),
					  I915_CACHE_LLC);

632
	fill_px(vm, pml4, scratch_pml4e);
633 634
}

635
static void
636 637 638 639
gen8_setup_pdpe(struct i915_hw_ppgtt *ppgtt,
		struct i915_page_directory_pointer *pdp,
		struct i915_page_directory *pd,
		int index)
640 641 642
{
	gen8_ppgtt_pdpe_t *page_directorypo;

643
	if (!USES_FULL_48BIT_PPGTT(to_i915(ppgtt->base.dev)))
644 645
		return;

646
	page_directorypo = kmap_atomic_px(pdp);
647
	page_directorypo[index] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
648
	kunmap_atomic(page_directorypo);
649 650 651
}

static void
652
gen8_setup_pml4e(struct i915_pml4 *pml4,
653 654
		 struct i915_page_directory_pointer *pdp,
		 int index)
655
{
656
	gen8_ppgtt_pml4e_t *pagemap = kmap_atomic_px(pml4);
657 658

	pagemap[index] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
659
	kunmap_atomic(pagemap);
660 661
}

662
/* Broadwell Page Directory Pointer Descriptors */
663
static int gen8_write_pdp(struct drm_i915_gem_request *req,
664 665
			  unsigned entry,
			  dma_addr_t addr)
666
{
667
	struct intel_engine_cs *engine = req->engine;
668
	u32 *cs;
669 670 671

	BUG_ON(entry >= 4);

672 673 674
	cs = intel_ring_begin(req, 6);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
675

676 677 678 679 680 681 682
	*cs++ = MI_LOAD_REGISTER_IMM(1);
	*cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_UDW(engine, entry));
	*cs++ = upper_32_bits(addr);
	*cs++ = MI_LOAD_REGISTER_IMM(1);
	*cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_LDW(engine, entry));
	*cs++ = lower_32_bits(addr);
	intel_ring_advance(req, cs);
683 684 685 686

	return 0;
}

687 688
static int gen8_legacy_mm_switch(struct i915_hw_ppgtt *ppgtt,
				 struct drm_i915_gem_request *req)
689
{
690
	int i, ret;
691

692
	for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
693 694
		const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);

695
		ret = gen8_write_pdp(req, i, pd_daddr);
696 697
		if (ret)
			return ret;
698
	}
B
Ben Widawsky 已提交
699

700
	return 0;
701 702
}

703 704 705 706 707 708
static int gen8_48b_mm_switch(struct i915_hw_ppgtt *ppgtt,
			      struct drm_i915_gem_request *req)
{
	return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
}

709 710 711 712 713 714 715
/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
 * the page table structures, we mark them dirty so that
 * context switching/execlist queuing code takes extra steps
 * to ensure that tlbs are flushed.
 */
static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
{
716
	ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.i915)->ring_mask;
717 718
}

719 720 721 722
/* Removes entries from a single page table, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries.
 */
static bool gen8_ppgtt_clear_pt(struct i915_address_space *vm,
723
				struct i915_page_table *pt,
724
				u64 start, u64 length)
725
{
726
	unsigned int num_entries = gen8_pte_count(start, length);
M
Mika Kuoppala 已提交
727 728
	unsigned int pte = gen8_pte_index(start);
	unsigned int pte_end = pte + num_entries;
729 730 731
	const gen8_pte_t scratch_pte =
		gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC);
	gen8_pte_t *vaddr;
732

733
	GEM_BUG_ON(num_entries > pt->used_ptes);
M
Mika Kuoppala 已提交
734

735 736 737
	pt->used_ptes -= num_entries;
	if (!pt->used_ptes)
		return true;
738

739
	vaddr = kmap_atomic_px(pt);
M
Mika Kuoppala 已提交
740
	while (pte < pte_end)
741
		vaddr[pte++] = scratch_pte;
742
	kunmap_atomic(vaddr);
743 744

	return false;
745
}
746

747 748 749 750 751 752 753 754 755 756 757 758 759 760
static void gen8_ppgtt_set_pde(struct i915_address_space *vm,
			       struct i915_page_directory *pd,
			       struct i915_page_table *pt,
			       unsigned int pde)
{
	gen8_pde_t *vaddr;

	pd->page_table[pde] = pt;

	vaddr = kmap_atomic_px(pd);
	vaddr[pde] = gen8_pde_encode(px_dma(pt), I915_CACHE_LLC);
	kunmap_atomic(vaddr);
}

761 762 763 764
/* Removes entries from a single page dir, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries
 */
static bool gen8_ppgtt_clear_pd(struct i915_address_space *vm,
765
				struct i915_page_directory *pd,
766
				u64 start, u64 length)
767 768
{
	struct i915_page_table *pt;
769
	u32 pde;
770 771

	gen8_for_each_pde(pt, pd, start, length, pde) {
772 773
		if (!gen8_ppgtt_clear_pt(vm, pt, start, length))
			continue;
774

775 776 777 778
		gen8_ppgtt_set_pde(vm, pd, vm->scratch_pt, pde);
		__clear_bit(pde, pd->used_pdes);

		free_pt(vm, pt);
779 780
	}

781
	if (bitmap_empty(pd->used_pdes, I915_PDES))
782 783 784
		return true;

	return false;
785
}
786

787 788 789 790
/* Removes entries from a single page dir pointer, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries
 */
static bool gen8_ppgtt_clear_pdp(struct i915_address_space *vm,
791 792 793 794
				 struct i915_page_directory_pointer *pdp,
				 uint64_t start,
				 uint64_t length)
{
795
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
796 797
	struct i915_page_directory *pd;
	uint64_t pdpe;
798

799 800 801
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
		if (WARN_ON(!pdp->page_directory[pdpe]))
			break;
802

803 804
		if (gen8_ppgtt_clear_pd(vm, pd, start, length)) {
			__clear_bit(pdpe, pdp->used_pdpes);
805
			gen8_setup_pdpe(ppgtt, pdp, vm->scratch_pd, pdpe);
806
			free_pd(vm, pd);
807 808 809
		}
	}

810 811
	mark_tlbs_dirty(ppgtt);

812
	if (bitmap_empty(pdp->used_pdpes, I915_PDPES_PER_PDP(dev_priv)))
813 814 815
		return true;

	return false;
816
}
817

818 819 820 821
/* Removes entries from a single pml4.
 * This is the top-level structure in 4-level page tables used on gen8+.
 * Empty entries are always scratch pml4e.
 */
822 823 824 825 826 827 828
static void gen8_ppgtt_clear_pml4(struct i915_address_space *vm,
				  struct i915_pml4 *pml4,
				  uint64_t start,
				  uint64_t length)
{
	struct i915_page_directory_pointer *pdp;
	uint64_t pml4e;
829

830
	GEM_BUG_ON(!USES_FULL_48BIT_PPGTT(vm->i915));
831

832 833 834
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
		if (WARN_ON(!pml4->pdps[pml4e]))
			break;
835

836 837
		if (gen8_ppgtt_clear_pdp(vm, pdp, start, length)) {
			__clear_bit(pml4e, pml4->used_pml4es);
838 839
			gen8_setup_pml4e(pml4, vm->scratch_pdp, pml4e);
			free_pdp(vm, pdp);
840
		}
841 842 843
	}
}

844
static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
845
				   uint64_t start, uint64_t length)
846
{
847
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
848

849
	if (USES_FULL_48BIT_PPGTT(vm->i915))
850 851 852
		gen8_ppgtt_clear_pml4(vm, &ppgtt->pml4, start, length);
	else
		gen8_ppgtt_clear_pdp(vm, &ppgtt->pdp, start, length);
853 854
}

855 856 857 858 859 860 861
struct sgt_dma {
	struct scatterlist *sg;
	dma_addr_t dma, max;
};

static __always_inline bool
gen8_ppgtt_insert_pte_entries(struct i915_hw_ppgtt *ppgtt,
862
			      struct i915_page_directory_pointer *pdp,
863 864
			      struct sgt_dma *iter,
			      u64 start,
865 866
			      enum i915_cache_level cache_level)
{
867 868 869 870 871 872 873
	unsigned int pdpe = gen8_pdpe_index(start);
	unsigned int pde = gen8_pde_index(start);
	unsigned int pte = gen8_pte_index(start);
	struct i915_page_directory *pd;
	const gen8_pte_t pte_encode = gen8_pte_encode(0, cache_level);
	gen8_pte_t *vaddr;
	bool ret;
874

875
	pd = pdp->page_directory[pdpe];
876
	vaddr = kmap_atomic_px(pd->page_table[pde]);
877 878 879 880 881 882 883 884 885
	do {
		vaddr[pte] = pte_encode | iter->dma;
		iter->dma += PAGE_SIZE;
		if (iter->dma >= iter->max) {
			iter->sg = __sg_next(iter->sg);
			if (!iter->sg) {
				ret = false;
				break;
			}
886

887 888
			iter->dma = sg_dma_address(iter->sg);
			iter->max = iter->dma + iter->sg->length;
B
Ben Widawsky 已提交
889
		}
890

891 892
		if (++pte == GEN8_PTES) {
			if (++pde == I915_PDES) {
893 894 895
				/* Limited by sg length for 3lvl */
				if (++pdpe == GEN8_PML4ES_PER_PML4) {
					ret = true;
896
					break;
897 898 899 900
				}

				GEM_BUG_ON(pdpe > GEN8_LEGACY_PDPES);
				pd = pdp->page_directory[pdpe];
901 902
				pde = 0;
			}
903

904 905
			kunmap_atomic(vaddr);
			vaddr = kmap_atomic_px(pd->page_table[pde]);
906
			pte = 0;
907
		}
908
	} while (1);
909
	kunmap_atomic(vaddr);
910

911
	return ret;
912 913
}

914 915 916 917 918
static void gen8_ppgtt_insert_3lvl(struct i915_address_space *vm,
				   struct sg_table *pages,
				   u64 start,
				   enum i915_cache_level cache_level,
				   u32 unused)
919
{
920
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
921 922 923 924 925
	struct sgt_dma iter = {
		.sg = pages->sgl,
		.dma = sg_dma_address(iter.sg),
		.max = iter.dma + iter.sg->length,
	};
926

927 928 929
	gen8_ppgtt_insert_pte_entries(ppgtt, &ppgtt->pdp, &iter,
				      start, cache_level);
}
930

931 932 933 934 935 936 937 938 939 940 941 942 943 944
static void gen8_ppgtt_insert_4lvl(struct i915_address_space *vm,
				   struct sg_table *pages,
				   uint64_t start,
				   enum i915_cache_level cache_level,
				   u32 unused)
{
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
	struct sgt_dma iter = {
		.sg = pages->sgl,
		.dma = sg_dma_address(iter.sg),
		.max = iter.dma + iter.sg->length,
	};
	struct i915_page_directory_pointer **pdps = ppgtt->pml4.pdps;
	unsigned int pml4e = gen8_pml4e_index(start);
945

946 947 948
	while (gen8_ppgtt_insert_pte_entries(ppgtt, pdps[pml4e++], &iter,
					     start, cache_level))
		;
949 950
}

951
static void gen8_free_page_tables(struct i915_address_space *vm,
952
				  struct i915_page_directory *pd)
953 954 955
{
	int i;

956
	if (!px_page(pd))
957 958
		return;

959
	for_each_set_bit(i, pd->used_pdes, I915_PDES) {
960 961
		if (WARN_ON(!pd->page_table[i]))
			continue;
962

963
		free_pt(vm, pd->page_table[i]);
964 965
		pd->page_table[i] = NULL;
	}
B
Ben Widawsky 已提交
966 967
}

968 969
static int gen8_init_scratch(struct i915_address_space *vm)
{
970
	int ret;
971

972
	ret = setup_scratch_page(vm, I915_GFP_DMA);
973 974
	if (ret)
		return ret;
975

976
	vm->scratch_pt = alloc_pt(vm);
977
	if (IS_ERR(vm->scratch_pt)) {
978 979
		ret = PTR_ERR(vm->scratch_pt);
		goto free_scratch_page;
980 981
	}

982
	vm->scratch_pd = alloc_pd(vm);
983
	if (IS_ERR(vm->scratch_pd)) {
984 985
		ret = PTR_ERR(vm->scratch_pd);
		goto free_pt;
986 987
	}

988 989
	if (USES_FULL_48BIT_PPGTT(dev)) {
		vm->scratch_pdp = alloc_pdp(vm);
990
		if (IS_ERR(vm->scratch_pdp)) {
991 992
			ret = PTR_ERR(vm->scratch_pdp);
			goto free_pd;
993 994 995
		}
	}

996 997
	gen8_initialize_pt(vm, vm->scratch_pt);
	gen8_initialize_pd(vm, vm->scratch_pd);
998
	if (USES_FULL_48BIT_PPGTT(dev_priv))
999
		gen8_initialize_pdp(vm, vm->scratch_pdp);
1000 1001

	return 0;
1002 1003

free_pd:
1004
	free_pd(vm, vm->scratch_pd);
1005
free_pt:
1006
	free_pt(vm, vm->scratch_pt);
1007
free_scratch_page:
1008
	cleanup_scratch_page(vm);
1009 1010

	return ret;
1011 1012
}

1013 1014 1015
static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create)
{
	enum vgt_g2v_type msg;
1016
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
1017 1018
	int i;

1019
	if (USES_FULL_48BIT_PPGTT(dev_priv)) {
1020 1021
		u64 daddr = px_dma(&ppgtt->pml4);

1022 1023
		I915_WRITE(vgtif_reg(pdp[0].lo), lower_32_bits(daddr));
		I915_WRITE(vgtif_reg(pdp[0].hi), upper_32_bits(daddr));
1024 1025 1026 1027 1028 1029 1030

		msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY);
	} else {
		for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
			u64 daddr = i915_page_dir_dma_addr(ppgtt, i);

1031 1032
			I915_WRITE(vgtif_reg(pdp[i].lo), lower_32_bits(daddr));
			I915_WRITE(vgtif_reg(pdp[i].hi), upper_32_bits(daddr));
1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043
		}

		msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY);
	}

	I915_WRITE(vgtif_reg(g2v_notify), msg);

	return 0;
}

1044 1045
static void gen8_free_scratch(struct i915_address_space *vm)
{
1046 1047 1048 1049 1050
	if (USES_FULL_48BIT_PPGTT(vm->i915))
		free_pdp(vm, vm->scratch_pdp);
	free_pd(vm, vm->scratch_pd);
	free_pt(vm, vm->scratch_pt);
	cleanup_scratch_page(vm);
1051 1052
}

1053
static void gen8_ppgtt_cleanup_3lvl(struct i915_address_space *vm,
1054
				    struct i915_page_directory_pointer *pdp)
1055 1056 1057
{
	int i;

1058
	for_each_set_bit(i, pdp->used_pdpes, I915_PDPES_PER_PDP(vm->i915)) {
1059
		if (WARN_ON(!pdp->page_directory[i]))
1060 1061
			continue;

1062 1063
		gen8_free_page_tables(vm, pdp->page_directory[i]);
		free_pd(vm, pdp->page_directory[i]);
1064
	}
1065

1066
	free_pdp(vm, pdp);
1067 1068 1069 1070 1071 1072 1073 1074 1075 1076
}

static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
{
	int i;

	for_each_set_bit(i, ppgtt->pml4.used_pml4es, GEN8_PML4ES_PER_PML4) {
		if (WARN_ON(!ppgtt->pml4.pdps[i]))
			continue;

1077
		gen8_ppgtt_cleanup_3lvl(&ppgtt->base, ppgtt->pml4.pdps[i]);
1078 1079
	}

1080
	cleanup_px(&ppgtt->base, &ppgtt->pml4);
1081 1082 1083 1084
}

static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
{
1085
	struct drm_i915_private *dev_priv = vm->i915;
1086
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1087

1088
	if (intel_vgpu_active(dev_priv))
1089 1090
		gen8_ppgtt_notify_vgt(ppgtt, false);

1091 1092
	if (!USES_FULL_48BIT_PPGTT(vm->i915))
		gen8_ppgtt_cleanup_3lvl(&ppgtt->base, &ppgtt->pdp);
1093 1094
	else
		gen8_ppgtt_cleanup_4lvl(ppgtt);
1095

1096
	gen8_free_scratch(vm);
1097 1098
}

1099 1100
/**
 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
1101 1102
 * @vm:	Master vm structure.
 * @pd:	Page directory for this address range.
1103
 * @start:	Starting virtual address to begin allocations.
1104
 * @length:	Size of the allocations.
1105 1106 1107 1108 1109 1110 1111 1112 1113 1114
 *
 * Allocate the required number of page tables. Extremely similar to
 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
 * the page directory boundary (instead of the page directory pointer). That
 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
 * possible, and likely that the caller will need to use multiple calls of this
 * function to achieve the appropriate allocation.
 *
 * Return: 0 if success; negative error code otherwise.
 */
1115
static int gen8_ppgtt_alloc_pagetabs(struct i915_address_space *vm,
1116
				     struct i915_page_directory *pd,
1117
				     u64 start, u64 length)
1118
{
1119
	struct i915_page_table *pt;
1120
	u64 from = start;
1121
	uint32_t pde;
1122

1123
	gen8_for_each_pde(pt, pd, start, length, pde) {
1124
		/* Don't reallocate page tables */
1125 1126 1127 1128
		if (!test_bit(pde, pd->used_pdes)) {
			pt = alloc_pt(vm);
			if (IS_ERR(pt))
				goto unwind;
1129

1130 1131 1132 1133
			gen8_initialize_pt(vm, pt);
			pd->page_table[pde] = pt;
		}
		pt->used_ptes += gen8_pte_count(start, length);
1134
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN8_PDE_SHIFT);
1135 1136
	}

1137
	return 0;
1138

1139 1140
unwind:
	gen8_ppgtt_clear_pd(vm, pd, from, start - from);
B
Ben Widawsky 已提交
1141
	return -ENOMEM;
1142 1143
}

1144 1145
/**
 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
1146
 * @vm:	Master vm structure.
1147 1148
 * @pdp:	Page directory pointer for this address range.
 * @start:	Starting virtual address to begin allocations.
1149 1150
 * @length:	Size of the allocations.
 * @new_pds:	Bitmap set by function with new allocations. Likely used by the
1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166
 *		caller to free on error.
 *
 * Allocate the required number of page directories starting at the pde index of
 * @start, and ending at the pde index @start + @length. This function will skip
 * over already allocated page directories within the range, and only allocate
 * new ones, setting the appropriate pointer within the pdp as well as the
 * correct position in the bitmap @new_pds.
 *
 * The function will only allocate the pages within the range for a give page
 * directory pointer. In other words, if @start + @length straddles a virtually
 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
 * required by the caller, This is not currently possible, and the BUG in the
 * code will prevent it.
 *
 * Return: 0 if success; negative error code otherwise.
 */
1167 1168 1169 1170 1171 1172
static int
gen8_ppgtt_alloc_page_directories(struct i915_address_space *vm,
				  struct i915_page_directory_pointer *pdp,
				  uint64_t start,
				  uint64_t length,
				  unsigned long *new_pds)
1173
{
1174
	struct i915_page_directory *pd;
1175
	uint32_t pdpe;
1176
	uint32_t pdpes = I915_PDPES_PER_PDP(dev_priv);
1177

1178
	WARN_ON(!bitmap_empty(new_pds, pdpes));
1179

1180
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1181
		if (test_bit(pdpe, pdp->used_pdpes))
1182
			continue;
1183

1184
		pd = alloc_pd(vm);
1185
		if (IS_ERR(pd))
B
Ben Widawsky 已提交
1186
			goto unwind_out;
1187

1188
		gen8_initialize_pd(vm, pd);
1189
		pdp->page_directory[pdpe] = pd;
1190
		__set_bit(pdpe, new_pds);
1191
		trace_i915_page_directory_entry_alloc(vm, pdpe, start, GEN8_PDPE_SHIFT);
B
Ben Widawsky 已提交
1192 1193
	}

1194
	return 0;
B
Ben Widawsky 已提交
1195 1196

unwind_out:
1197
	for_each_set_bit(pdpe, new_pds, pdpes)
1198
		free_pd(vm, pdp->page_directory[pdpe]);
B
Ben Widawsky 已提交
1199 1200

	return -ENOMEM;
1201 1202
}

1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230
/**
 * gen8_ppgtt_alloc_page_dirpointers() - Allocate pdps for VA range.
 * @vm:	Master vm structure.
 * @pml4:	Page map level 4 for this address range.
 * @start:	Starting virtual address to begin allocations.
 * @length:	Size of the allocations.
 * @new_pdps:	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page directory pointers. Extremely similar to
 * gen8_ppgtt_alloc_page_directories() and gen8_ppgtt_alloc_pagetabs().
 * The main difference is here we are limited by the pml4 boundary (instead of
 * the page directory pointer).
 *
 * Return: 0 if success; negative error code otherwise.
 */
static int
gen8_ppgtt_alloc_page_dirpointers(struct i915_address_space *vm,
				  struct i915_pml4 *pml4,
				  uint64_t start,
				  uint64_t length,
				  unsigned long *new_pdps)
{
	struct i915_page_directory_pointer *pdp;
	uint32_t pml4e;

	WARN_ON(!bitmap_empty(new_pdps, GEN8_PML4ES_PER_PML4));

1231
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1232
		if (!test_bit(pml4e, pml4->used_pml4es)) {
1233
			pdp = alloc_pdp(vm);
1234 1235 1236
			if (IS_ERR(pdp))
				goto unwind_out;

1237
			gen8_initialize_pdp(vm, pdp);
1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250
			pml4->pdps[pml4e] = pdp;
			__set_bit(pml4e, new_pdps);
			trace_i915_page_directory_pointer_entry_alloc(vm,
								      pml4e,
								      start,
								      GEN8_PML4E_SHIFT);
		}
	}

	return 0;

unwind_out:
	for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1251
		free_pdp(vm, pml4->pdps[pml4e]);
1252 1253 1254 1255

	return -ENOMEM;
}

1256
static void
1257
free_gen8_temp_bitmaps(unsigned long *new_pds)
1258 1259 1260 1261 1262 1263 1264 1265 1266
{
	kfree(new_pds);
}

/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
 * of these are based on the number of PDPEs in the system.
 */
static
int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
1267
					 uint32_t pdpes)
1268 1269 1270
{
	unsigned long *pds;

1271
	pds = kcalloc(BITS_TO_LONGS(pdpes), sizeof(unsigned long), GFP_TEMPORARY);
1272 1273 1274 1275 1276 1277 1278
	if (!pds)
		return -ENOMEM;

	*new_pds = pds;
	return 0;
}

1279 1280 1281 1282
static int gen8_alloc_va_range_3lvl(struct i915_address_space *vm,
				    struct i915_page_directory_pointer *pdp,
				    uint64_t start,
				    uint64_t length)
1283
{
1284
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1285
	unsigned long *new_page_dirs;
1286
	struct i915_page_directory *pd;
1287 1288
	const uint64_t orig_start = start;
	const uint64_t orig_length = length;
1289
	uint32_t pdpe;
1290
	uint32_t pdpes = I915_PDPES_PER_PDP(dev_priv);
1291 1292
	int ret;

1293
	ret = alloc_gen8_temp_bitmaps(&new_page_dirs, pdpes);
1294 1295 1296
	if (ret)
		return ret;

1297
	/* Do the allocations first so we can easily bail out */
1298 1299
	ret = gen8_ppgtt_alloc_page_directories(vm, pdp, start, length,
						new_page_dirs);
1300
	if (ret) {
1301
		free_gen8_temp_bitmaps(new_page_dirs);
1302 1303 1304 1305
		return ret;
	}

	/* For every page directory referenced, allocate page tables */
1306
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1307
		ret = gen8_ppgtt_alloc_pagetabs(vm, pd, start, length);
1308 1309 1310 1311
		if (ret)
			goto err_out;
	}

1312 1313 1314
	start = orig_start;
	length = orig_length;

1315 1316
	/* Allocations have completed successfully, so set the bitmaps, and do
	 * the mappings. */
1317
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1318
		gen8_pde_t *const page_directory = kmap_atomic_px(pd);
1319
		struct i915_page_table *pt;
1320
		uint64_t pd_len = length;
1321 1322 1323
		uint64_t pd_start = start;
		uint32_t pde;

1324 1325 1326
		/* Every pd should be allocated, we just did that above. */
		WARN_ON(!pd);

1327
		gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
1328 1329 1330 1331 1332 1333
			/* Same reasoning as pd */
			WARN_ON(!pt);
			WARN_ON(!pd_len);
			WARN_ON(!gen8_pte_count(pd_start, pd_len));

			/* Our pde is now pointing to the pagetable, pt */
1334
			__set_bit(pde, pd->used_pdes);
1335 1336

			/* Map the PDE to the page table */
1337 1338
			page_directory[pde] = gen8_pde_encode(px_dma(pt),
							      I915_CACHE_LLC);
1339 1340
			trace_i915_page_table_entry_map(&ppgtt->base, pde, pt,
							gen8_pte_index(start),
1341
							gen8_pte_count(start, length));
1342 1343 1344

			/* NB: We haven't yet mapped ptes to pages. At this
			 * point we're still relying on insert_entries() */
1345
		}
1346

1347
		kunmap_atomic(page_directory);
1348
		__set_bit(pdpe, pdp->used_pdpes);
1349
		gen8_setup_pdpe(ppgtt, pdp, pd, pdpe);
1350 1351
	}

1352
	free_gen8_temp_bitmaps(new_page_dirs);
1353
	mark_tlbs_dirty(ppgtt);
B
Ben Widawsky 已提交
1354
	return 0;
1355

B
Ben Widawsky 已提交
1356
err_out:
1357
	for_each_set_bit(pdpe, new_page_dirs, pdpes)
1358
		free_pd(vm, pdp->page_directory[pdpe]);
1359

1360
	free_gen8_temp_bitmaps(new_page_dirs);
1361
	mark_tlbs_dirty(ppgtt);
1362 1363 1364
	return ret;
}

1365 1366 1367 1368 1369 1370 1371
static int gen8_alloc_va_range_4lvl(struct i915_address_space *vm,
				    struct i915_pml4 *pml4,
				    uint64_t start,
				    uint64_t length)
{
	DECLARE_BITMAP(new_pdps, GEN8_PML4ES_PER_PML4);
	struct i915_page_directory_pointer *pdp;
1372
	uint64_t pml4e;
1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386
	int ret = 0;

	/* Do the pml4 allocations first, so we don't need to track the newly
	 * allocated tables below the pdp */
	bitmap_zero(new_pdps, GEN8_PML4ES_PER_PML4);

	/* The pagedirectory and pagetable allocations are done in the shared 3
	 * and 4 level code. Just allocate the pdps.
	 */
	ret = gen8_ppgtt_alloc_page_dirpointers(vm, pml4, start, length,
						new_pdps);
	if (ret)
		return ret;

1387
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1388 1389 1390 1391 1392 1393
		WARN_ON(!pdp);

		ret = gen8_alloc_va_range_3lvl(vm, pdp, start, length);
		if (ret)
			goto err_out;

1394
		gen8_setup_pml4e(pml4, pdp, pml4e);
1395 1396 1397 1398 1399 1400 1401 1402 1403
	}

	bitmap_or(pml4->used_pml4es, new_pdps, pml4->used_pml4es,
		  GEN8_PML4ES_PER_PML4);

	return 0;

err_out:
	for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1404
		gen8_ppgtt_cleanup_3lvl(vm, pml4->pdps[pml4e]);
1405 1406 1407 1408 1409 1410 1411

	return ret;
}

static int gen8_alloc_va_range(struct i915_address_space *vm,
			       uint64_t start, uint64_t length)
{
1412
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1413

1414
	if (USES_FULL_48BIT_PPGTT(vm->i915))
1415 1416 1417 1418 1419
		return gen8_alloc_va_range_4lvl(vm, &ppgtt->pml4, start, length);
	else
		return gen8_alloc_va_range_3lvl(vm, &ppgtt->pdp, start, length);
}

1420 1421
static void gen8_dump_pdp(struct i915_hw_ppgtt *ppgtt,
			  struct i915_page_directory_pointer *pdp,
1422 1423 1424 1425 1426 1427 1428
			  uint64_t start, uint64_t length,
			  gen8_pte_t scratch_pte,
			  struct seq_file *m)
{
	struct i915_page_directory *pd;
	uint32_t pdpe;

1429
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1430 1431 1432 1433 1434 1435 1436 1437 1438
		struct i915_page_table *pt;
		uint64_t pd_len = length;
		uint64_t pd_start = start;
		uint32_t pde;

		if (!test_bit(pdpe, pdp->used_pdpes))
			continue;

		seq_printf(m, "\tPDPE #%d\n", pdpe);
1439
		gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
1440 1441 1442 1443 1444 1445
			uint32_t  pte;
			gen8_pte_t *pt_vaddr;

			if (!test_bit(pde, pd->used_pdes))
				continue;

1446
			pt_vaddr = kmap_atomic_px(pt);
1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479
			for (pte = 0; pte < GEN8_PTES; pte += 4) {
				uint64_t va =
					(pdpe << GEN8_PDPE_SHIFT) |
					(pde << GEN8_PDE_SHIFT) |
					(pte << GEN8_PTE_SHIFT);
				int i;
				bool found = false;

				for (i = 0; i < 4; i++)
					if (pt_vaddr[pte + i] != scratch_pte)
						found = true;
				if (!found)
					continue;

				seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
				for (i = 0; i < 4; i++) {
					if (pt_vaddr[pte + i] != scratch_pte)
						seq_printf(m, " %llx", pt_vaddr[pte + i]);
					else
						seq_puts(m, "  SCRATCH ");
				}
				seq_puts(m, "\n");
			}
			kunmap_atomic(pt_vaddr);
		}
	}
}

static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
	uint64_t start = ppgtt->base.start;
	uint64_t length = ppgtt->base.total;
1480 1481
	const gen8_pte_t scratch_pte =
		gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC);
1482

1483
	if (!USES_FULL_48BIT_PPGTT(vm->i915)) {
1484
		gen8_dump_pdp(ppgtt, &ppgtt->pdp, start, length, scratch_pte, m);
1485
	} else {
1486
		uint64_t pml4e;
1487 1488 1489
		struct i915_pml4 *pml4 = &ppgtt->pml4;
		struct i915_page_directory_pointer *pdp;

1490
		gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1491 1492 1493 1494
			if (!test_bit(pml4e, pml4->used_pml4es))
				continue;

			seq_printf(m, "    PML4E #%llu\n", pml4e);
1495
			gen8_dump_pdp(ppgtt, pdp, start, length, scratch_pte, m);
1496 1497 1498 1499
		}
	}
}

1500 1501
static int gen8_preallocate_top_level_pdps(struct i915_hw_ppgtt *ppgtt)
{
1502
	unsigned long *new_page_dirs;
1503
	uint32_t pdpes = I915_PDPES_PER_PDP(to_i915(ppgtt->base.dev));
1504 1505 1506 1507 1508
	int ret;

	/* We allocate temp bitmap for page tables for no gain
	 * but as this is for init only, lets keep the things simple
	 */
1509
	ret = alloc_gen8_temp_bitmaps(&new_page_dirs, pdpes);
1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521
	if (ret)
		return ret;

	/* Allocate for all pdps regardless of how the ppgtt
	 * was defined.
	 */
	ret = gen8_ppgtt_alloc_page_directories(&ppgtt->base, &ppgtt->pdp,
						0, 1ULL << 32,
						new_page_dirs);
	if (!ret)
		*ppgtt->pdp.used_pdpes = *new_page_dirs;

1522
	free_gen8_temp_bitmaps(new_page_dirs);
1523 1524 1525 1526

	return ret;
}

1527
/*
1528 1529 1530 1531
 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
 * with a net effect resembling a 2-level page table in normal x86 terms. Each
 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
 * space.
B
Ben Widawsky 已提交
1532
 *
1533
 */
1534
static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1535
{
1536
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
1537
	int ret;
1538

1539 1540 1541
	ret = gen8_init_scratch(&ppgtt->base);
	if (ret)
		return ret;
1542

1543 1544
	ppgtt->base.start = 0;
	ppgtt->base.cleanup = gen8_ppgtt_cleanup;
1545
	ppgtt->base.allocate_va_range = gen8_alloc_va_range;
1546
	ppgtt->base.clear_range = gen8_ppgtt_clear_range;
1547 1548
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
1549
	ppgtt->debug_dump = gen8_dump_ppgtt;
1550

1551 1552 1553 1554 1555 1556
	/* There are only few exceptions for gen >=6. chv and bxt.
	 * And we are not sure about the latter so play safe for now.
	 */
	if (IS_CHERRYVIEW(dev_priv) || IS_BROXTON(dev_priv))
		ppgtt->base.pt_kmap_wc = true;

1557
	if (USES_FULL_48BIT_PPGTT(dev_priv)) {
1558
		ret = setup_px(&ppgtt->base, &ppgtt->pml4);
1559 1560
		if (ret)
			goto free_scratch;
1561

1562 1563
		gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);

1564
		ppgtt->base.total = 1ULL << 48;
1565
		ppgtt->switch_mm = gen8_48b_mm_switch;
1566 1567

		ppgtt->base.insert_entries = gen8_ppgtt_insert_4lvl;
1568
	} else {
1569
		ret = __pdp_init(dev_priv, &ppgtt->pdp);
1570 1571 1572 1573
		if (ret)
			goto free_scratch;

		ppgtt->base.total = 1ULL << 32;
1574
		ppgtt->switch_mm = gen8_legacy_mm_switch;
1575 1576 1577
		trace_i915_page_directory_pointer_entry_alloc(&ppgtt->base,
							      0, 0,
							      GEN8_PML4E_SHIFT);
1578

1579
		if (intel_vgpu_active(dev_priv)) {
1580 1581 1582 1583
			ret = gen8_preallocate_top_level_pdps(ppgtt);
			if (ret)
				goto free_scratch;
		}
1584 1585

		ppgtt->base.insert_entries = gen8_ppgtt_insert_3lvl;
1586
	}
1587

1588
	if (intel_vgpu_active(dev_priv))
1589 1590
		gen8_ppgtt_notify_vgt(ppgtt, true);

1591
	return 0;
1592 1593 1594 1595

free_scratch:
	gen8_free_scratch(&ppgtt->base);
	return ret;
1596 1597
}

B
Ben Widawsky 已提交
1598 1599 1600
static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
1601
	struct i915_page_table *unused;
1602
	gen6_pte_t scratch_pte;
B
Ben Widawsky 已提交
1603
	uint32_t pd_entry;
1604
	uint32_t  pte, pde;
1605
	uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
B
Ben Widawsky 已提交
1606

1607
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
1608
				     I915_CACHE_LLC, 0);
B
Ben Widawsky 已提交
1609

1610
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde) {
B
Ben Widawsky 已提交
1611
		u32 expected;
1612
		gen6_pte_t *pt_vaddr;
1613
		const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
1614
		pd_entry = readl(ppgtt->pd_addr + pde);
B
Ben Widawsky 已提交
1615 1616 1617 1618 1619 1620 1621 1622 1623
		expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);

		if (pd_entry != expected)
			seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
				   pde,
				   pd_entry,
				   expected);
		seq_printf(m, "\tPDE: %x\n", pd_entry);

1624
		pt_vaddr = kmap_atomic_px(ppgtt->pd.page_table[pde]);
1625

1626
		for (pte = 0; pte < GEN6_PTES; pte+=4) {
B
Ben Widawsky 已提交
1627
			unsigned long va =
1628
				(pde * PAGE_SIZE * GEN6_PTES) +
B
Ben Widawsky 已提交
1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646
				(pte * PAGE_SIZE);
			int i;
			bool found = false;
			for (i = 0; i < 4; i++)
				if (pt_vaddr[pte + i] != scratch_pte)
					found = true;
			if (!found)
				continue;

			seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
			for (i = 0; i < 4; i++) {
				if (pt_vaddr[pte + i] != scratch_pte)
					seq_printf(m, " %08x", pt_vaddr[pte + i]);
				else
					seq_puts(m, "  SCRATCH ");
			}
			seq_puts(m, "\n");
		}
1647
		kunmap_atomic(pt_vaddr);
B
Ben Widawsky 已提交
1648 1649 1650
	}
}

1651
/* Write pde (index) from the page directory @pd to the page table @pt */
C
Chris Wilson 已提交
1652 1653 1654
static inline void gen6_write_pde(const struct i915_hw_ppgtt *ppgtt,
				  const unsigned int pde,
				  const struct i915_page_table *pt)
B
Ben Widawsky 已提交
1655
{
1656
	/* Caller needs to make sure the write completes if necessary */
C
Chris Wilson 已提交
1657 1658
	writel_relaxed(GEN6_PDE_ADDR_ENCODE(px_dma(pt)) | GEN6_PDE_VALID,
		       ppgtt->pd_addr + pde);
1659
}
B
Ben Widawsky 已提交
1660

1661 1662
/* Write all the page tables found in the ppgtt structure to incrementing page
 * directories. */
C
Chris Wilson 已提交
1663
static void gen6_write_page_range(struct i915_hw_ppgtt *ppgtt,
1664 1665
				  uint32_t start, uint32_t length)
{
1666
	struct i915_page_table *pt;
C
Chris Wilson 已提交
1667
	unsigned int pde;
1668

C
Chris Wilson 已提交
1669 1670
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde)
		gen6_write_pde(ppgtt, pde, pt);
1671

C
Chris Wilson 已提交
1672
	mark_tlbs_dirty(ppgtt);
1673
	wmb();
B
Ben Widawsky 已提交
1674 1675
}

1676
static inline uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1677
{
1678 1679
	GEM_BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
	return ppgtt->pd.base.ggtt_offset << 10;
1680 1681
}

1682
static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
1683
			 struct drm_i915_gem_request *req)
1684
{
1685
	struct intel_engine_cs *engine = req->engine;
1686
	u32 *cs;
1687 1688 1689
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
1690
	ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1691 1692 1693
	if (ret)
		return ret;

1694 1695 1696
	cs = intel_ring_begin(req, 6);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
1697

1698 1699 1700 1701 1702 1703 1704
	*cs++ = MI_LOAD_REGISTER_IMM(2);
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_DCLV(engine));
	*cs++ = PP_DIR_DCLV_2G;
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_BASE(engine));
	*cs++ = get_pd_offset(ppgtt);
	*cs++ = MI_NOOP;
	intel_ring_advance(req, cs);
1705 1706 1707 1708

	return 0;
}

1709
static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
1710
			  struct drm_i915_gem_request *req)
1711
{
1712
	struct intel_engine_cs *engine = req->engine;
1713
	u32 *cs;
1714 1715 1716
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
1717
	ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1718 1719 1720
	if (ret)
		return ret;

1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731
	cs = intel_ring_begin(req, 6);
	if (IS_ERR(cs))
		return PTR_ERR(cs);

	*cs++ = MI_LOAD_REGISTER_IMM(2);
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_DCLV(engine));
	*cs++ = PP_DIR_DCLV_2G;
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_BASE(engine));
	*cs++ = get_pd_offset(ppgtt);
	*cs++ = MI_NOOP;
	intel_ring_advance(req, cs);
1732

1733
	/* XXX: RCS is the only one to auto invalidate the TLBs? */
1734
	if (engine->id != RCS) {
1735
		ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1736 1737 1738 1739
		if (ret)
			return ret;
	}

1740 1741 1742
	return 0;
}

1743
static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
1744
			  struct drm_i915_gem_request *req)
1745
{
1746
	struct intel_engine_cs *engine = req->engine;
1747
	struct drm_i915_private *dev_priv = req->i915;
1748

1749 1750
	I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
1751 1752 1753
	return 0;
}

1754
static void gen8_ppgtt_enable(struct drm_i915_private *dev_priv)
1755
{
1756
	struct intel_engine_cs *engine;
1757
	enum intel_engine_id id;
B
Ben Widawsky 已提交
1758

1759
	for_each_engine(engine, dev_priv, id) {
1760 1761
		u32 four_level = USES_FULL_48BIT_PPGTT(dev_priv) ?
				 GEN8_GFX_PPGTT_48B : 0;
1762
		I915_WRITE(RING_MODE_GEN7(engine),
1763
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
1764 1765
	}
}
B
Ben Widawsky 已提交
1766

1767
static void gen7_ppgtt_enable(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
1768
{
1769
	struct intel_engine_cs *engine;
1770
	uint32_t ecochk, ecobits;
1771
	enum intel_engine_id id;
B
Ben Widawsky 已提交
1772

1773 1774
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1775

1776
	ecochk = I915_READ(GAM_ECOCHK);
1777
	if (IS_HASWELL(dev_priv)) {
1778 1779 1780 1781 1782 1783
		ecochk |= ECOCHK_PPGTT_WB_HSW;
	} else {
		ecochk |= ECOCHK_PPGTT_LLC_IVB;
		ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
	}
	I915_WRITE(GAM_ECOCHK, ecochk);
1784

1785
	for_each_engine(engine, dev_priv, id) {
B
Ben Widawsky 已提交
1786
		/* GFX_MODE is per-ring on gen7+ */
1787
		I915_WRITE(RING_MODE_GEN7(engine),
1788
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1789
	}
1790
}
B
Ben Widawsky 已提交
1791

1792
static void gen6_ppgtt_enable(struct drm_i915_private *dev_priv)
1793 1794
{
	uint32_t ecochk, gab_ctl, ecobits;
1795

1796 1797 1798
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
		   ECOBITS_PPGTT_CACHE64B);
B
Ben Widawsky 已提交
1799

1800 1801 1802 1803 1804 1805 1806
	gab_ctl = I915_READ(GAB_CTL);
	I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

	ecochk = I915_READ(GAM_ECOCHK);
	I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);

	I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1807 1808
}

1809
/* PPGTT support for Sandybdrige/Gen6 and later */
1810
static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
1811
				   u64 start, u64 length)
1812
{
1813
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1814 1815 1816 1817 1818 1819
	unsigned int first_entry = start >> PAGE_SHIFT;
	unsigned int pde = first_entry / GEN6_PTES;
	unsigned int pte = first_entry % GEN6_PTES;
	unsigned int num_entries = length >> PAGE_SHIFT;
	gen6_pte_t scratch_pte =
		vm->pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC, 0);
1820

1821
	while (num_entries) {
1822 1823 1824
		struct i915_page_table *pt = ppgtt->pd.page_table[pde++];
		unsigned int end = min(pte + num_entries, GEN6_PTES);
		gen6_pte_t *vaddr;
1825

1826
		num_entries -= end - pte;
1827

1828 1829 1830 1831 1832
		/* Note that the hw doesn't support removing PDE on the fly
		 * (they are cached inside the context with no means to
		 * invalidate the cache), so we can only reset the PTE
		 * entries back to scratch.
		 */
1833

1834 1835 1836 1837 1838
		vaddr = kmap_atomic_px(pt);
		do {
			vaddr[pte++] = scratch_pte;
		} while (pte < end);
		kunmap_atomic(vaddr);
1839

1840
		pte = 0;
1841
	}
1842 1843
}

1844
static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
D
Daniel Vetter 已提交
1845
				      struct sg_table *pages,
1846
				      uint64_t start,
1847
				      enum i915_cache_level cache_level, u32 flags)
D
Daniel Vetter 已提交
1848
{
1849
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1850
	unsigned first_entry = start >> PAGE_SHIFT;
1851 1852
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned act_pte = first_entry % GEN6_PTES;
1853 1854 1855 1856
	const u32 pte_encode = vm->pte_encode(0, cache_level, flags);
	struct sgt_dma iter;
	gen6_pte_t *vaddr;

1857
	vaddr = kmap_atomic_px(ppgtt->pd.page_table[act_pt]);
1858 1859 1860 1861 1862
	iter.sg = pages->sgl;
	iter.dma = sg_dma_address(iter.sg);
	iter.max = iter.dma + iter.sg->length;
	do {
		vaddr[act_pte] = pte_encode | GEN6_PTE_ADDR_ENCODE(iter.dma);
1863

1864 1865 1866 1867 1868
		iter.dma += PAGE_SIZE;
		if (iter.dma == iter.max) {
			iter.sg = __sg_next(iter.sg);
			if (!iter.sg)
				break;
1869

1870 1871 1872
			iter.dma = sg_dma_address(iter.sg);
			iter.max = iter.dma + iter.sg->length;
		}
1873

1874
		if (++act_pte == GEN6_PTES) {
1875 1876
			kunmap_atomic(vaddr);
			vaddr = kmap_atomic_px(ppgtt->pd.page_table[++act_pt]);
1877
			act_pte = 0;
D
Daniel Vetter 已提交
1878
		}
1879
	} while (1);
1880
	kunmap_atomic(vaddr);
D
Daniel Vetter 已提交
1881 1882
}

1883
static int gen6_alloc_va_range(struct i915_address_space *vm,
1884
			       u64 start, u64 length)
1885
{
1886
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1887
	struct i915_page_table *pt;
1888 1889 1890
	u64 from = start;
	unsigned int pde;
	bool flush = false;
1891

1892
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
1893 1894 1895 1896
		if (pt == vm->scratch_pt) {
			pt = alloc_pt(vm);
			if (IS_ERR(pt))
				goto unwind_out;
1897

1898 1899 1900 1901
			gen6_initialize_pt(vm, pt);
			ppgtt->pd.page_table[pde] = pt;
			gen6_write_pde(ppgtt, pde, pt);
			flush = true;
1902 1903 1904
		}
	}

1905 1906 1907
	if (flush) {
		mark_tlbs_dirty(ppgtt);
		wmb();
1908 1909 1910
	}

	return 0;
1911 1912

unwind_out:
1913 1914
	gen6_ppgtt_clear_range(vm, from, start);
	return -ENOMEM;
1915 1916
}

1917 1918
static int gen6_init_scratch(struct i915_address_space *vm)
{
1919
	int ret;
1920

1921
	ret = setup_scratch_page(vm, I915_GFP_DMA);
1922 1923
	if (ret)
		return ret;
1924

1925
	vm->scratch_pt = alloc_pt(vm);
1926
	if (IS_ERR(vm->scratch_pt)) {
1927
		cleanup_scratch_page(vm);
1928 1929 1930 1931 1932 1933 1934 1935 1936 1937
		return PTR_ERR(vm->scratch_pt);
	}

	gen6_initialize_pt(vm, vm->scratch_pt);

	return 0;
}

static void gen6_free_scratch(struct i915_address_space *vm)
{
1938 1939
	free_pt(vm, vm->scratch_pt);
	cleanup_scratch_page(vm);
1940 1941
}

1942
static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
1943
{
1944
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1945
	struct i915_page_directory *pd = &ppgtt->pd;
1946 1947
	struct i915_page_table *pt;
	uint32_t pde;
1948

1949 1950
	drm_mm_remove_node(&ppgtt->node);

1951
	gen6_for_all_pdes(pt, pd, pde)
1952
		if (pt != vm->scratch_pt)
1953
			free_pt(vm, pt);
1954

1955
	gen6_free_scratch(vm);
1956 1957
}

1958
static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
1959
{
1960
	struct i915_address_space *vm = &ppgtt->base;
1961
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
1962
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1963
	int ret;
1964

B
Ben Widawsky 已提交
1965 1966 1967 1968
	/* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
	 * allocator works in address space sizes, so it's multiplied by page
	 * size. We allocate at the top of the GTT to avoid fragmentation.
	 */
1969
	BUG_ON(!drm_mm_initialized(&ggtt->base.mm));
1970

1971 1972 1973
	ret = gen6_init_scratch(vm);
	if (ret)
		return ret;
1974

1975 1976 1977 1978 1979
	ret = i915_gem_gtt_insert(&ggtt->base, &ppgtt->node,
				  GEN6_PD_SIZE, GEN6_PD_ALIGN,
				  I915_COLOR_UNEVICTABLE,
				  0, ggtt->base.total,
				  PIN_HIGH);
1980
	if (ret)
1981 1982
		goto err_out;

1983
	if (ppgtt->node.start < ggtt->mappable_end)
B
Ben Widawsky 已提交
1984
		DRM_DEBUG("Forced to use aperture for PDEs\n");
1985

1986 1987 1988 1989 1990 1991
	ppgtt->pd.base.ggtt_offset =
		ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);

	ppgtt->pd_addr = (gen6_pte_t __iomem *)ggtt->gsm +
		ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);

1992
	return 0;
1993 1994

err_out:
1995
	gen6_free_scratch(vm);
1996
	return ret;
1997 1998 1999 2000
}

static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
{
2001
	return gen6_ppgtt_allocate_page_directories(ppgtt);
2002
}
2003

2004 2005 2006
static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
				  uint64_t start, uint64_t length)
{
2007
	struct i915_page_table *unused;
2008
	uint32_t pde;
2009

2010
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde)
2011
		ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
2012 2013
}

2014
static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
2015
{
2016
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
2017
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2018 2019
	int ret;

2020
	ppgtt->base.pte_encode = ggtt->base.pte_encode;
2021
	if (intel_vgpu_active(dev_priv) || IS_GEN6(dev_priv))
2022
		ppgtt->switch_mm = gen6_mm_switch;
2023
	else if (IS_HASWELL(dev_priv))
2024
		ppgtt->switch_mm = hsw_mm_switch;
2025
	else if (IS_GEN7(dev_priv))
2026
		ppgtt->switch_mm = gen7_mm_switch;
2027
	else
2028 2029 2030 2031 2032 2033 2034 2035
		BUG();

	ret = gen6_ppgtt_alloc(ppgtt);
	if (ret)
		return ret;

	ppgtt->base.clear_range = gen6_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
2036 2037
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
2038 2039
	ppgtt->base.cleanup = gen6_ppgtt_cleanup;
	ppgtt->base.start = 0;
2040
	ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
B
Ben Widawsky 已提交
2041
	ppgtt->debug_dump = gen6_dump_ppgtt;
2042

2043
	gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
C
Chris Wilson 已提交
2044
	gen6_write_page_range(ppgtt, 0, ppgtt->base.total);
2045

2046 2047 2048 2049 2050 2051
	ret = gen6_alloc_va_range(&ppgtt->base, 0, ppgtt->base.total);
	if (ret) {
		gen6_ppgtt_cleanup(&ppgtt->base);
		return ret;
	}

2052
	DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
2053 2054
			 ppgtt->node.size >> 20,
			 ppgtt->node.start / PAGE_SIZE);
2055

2056 2057
	DRM_DEBUG_DRIVER("Adding PPGTT at offset %x\n",
			 ppgtt->pd.base.ggtt_offset << 10);
2058

2059
	return 0;
2060 2061
}

2062 2063
static int __hw_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
			   struct drm_i915_private *dev_priv)
2064
{
2065
	ppgtt->base.i915 = dev_priv;
2066
	ppgtt->base.dma = &dev_priv->drm.pdev->dev;
2067

2068
	if (INTEL_INFO(dev_priv)->gen < 8)
2069
		return gen6_ppgtt_init(ppgtt);
B
Ben Widawsky 已提交
2070
	else
2071
		return gen8_ppgtt_init(ppgtt);
2072
}
2073

2074
static void i915_address_space_init(struct i915_address_space *vm,
C
Chris Wilson 已提交
2075 2076
				    struct drm_i915_private *dev_priv,
				    const char *name)
2077
{
C
Chris Wilson 已提交
2078
	i915_gem_timeline_init(dev_priv, &vm->timeline, name);
2079

2080
	drm_mm_init(&vm->mm, vm->start, vm->total);
2081 2082
	vm->mm.head_node.color = I915_COLOR_UNEVICTABLE;

2083 2084
	INIT_LIST_HEAD(&vm->active_list);
	INIT_LIST_HEAD(&vm->inactive_list);
2085
	INIT_LIST_HEAD(&vm->unbound_list);
2086

2087
	list_add_tail(&vm->global_link, &dev_priv->vm_list);
2088
	pagevec_init(&vm->free_pages, false);
2089 2090
}

2091 2092
static void i915_address_space_fini(struct i915_address_space *vm)
{
2093 2094 2095
	if (pagevec_count(&vm->free_pages))
		vm_free_pages_release(vm);

2096 2097 2098 2099 2100
	i915_gem_timeline_fini(&vm->timeline);
	drm_mm_takedown(&vm->mm);
	list_del(&vm->global_link);
}

2101
static void gtt_write_workarounds(struct drm_i915_private *dev_priv)
2102 2103 2104 2105 2106
{
	/* This function is for gtt related workarounds. This function is
	 * called on driver load and after a GPU reset, so you can place
	 * workarounds here even if they get overwritten by GPU reset.
	 */
2107
	/* WaIncreaseDefaultTLBEntries:chv,bdw,skl,bxt,kbl,glk */
2108
	if (IS_BROADWELL(dev_priv))
2109
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW);
2110
	else if (IS_CHERRYVIEW(dev_priv))
2111
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV);
2112
	else if (IS_GEN9_BC(dev_priv))
2113
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL);
2114
	else if (IS_GEN9_LP(dev_priv))
2115 2116 2117
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT);
}

2118
int i915_ppgtt_init_hw(struct drm_i915_private *dev_priv)
2119
{
2120
	gtt_write_workarounds(dev_priv);
2121

2122 2123 2124 2125 2126 2127
	/* In the case of execlists, PPGTT is enabled by the context descriptor
	 * and the PDPs are contained within the context itself.  We don't
	 * need to do anything here. */
	if (i915.enable_execlists)
		return 0;

2128
	if (!USES_PPGTT(dev_priv))
2129 2130
		return 0;

2131
	if (IS_GEN6(dev_priv))
2132
		gen6_ppgtt_enable(dev_priv);
2133
	else if (IS_GEN7(dev_priv))
2134 2135 2136
		gen7_ppgtt_enable(dev_priv);
	else if (INTEL_GEN(dev_priv) >= 8)
		gen8_ppgtt_enable(dev_priv);
2137
	else
2138
		MISSING_CASE(INTEL_GEN(dev_priv));
2139

2140 2141
	return 0;
}
2142

2143
struct i915_hw_ppgtt *
2144
i915_ppgtt_create(struct drm_i915_private *dev_priv,
C
Chris Wilson 已提交
2145 2146
		  struct drm_i915_file_private *fpriv,
		  const char *name)
2147 2148 2149 2150 2151 2152 2153 2154
{
	struct i915_hw_ppgtt *ppgtt;
	int ret;

	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
	if (!ppgtt)
		return ERR_PTR(-ENOMEM);

2155
	ret = __hw_ppgtt_init(ppgtt, dev_priv);
2156 2157 2158 2159 2160
	if (ret) {
		kfree(ppgtt);
		return ERR_PTR(ret);
	}

2161 2162 2163 2164
	kref_init(&ppgtt->ref);
	i915_address_space_init(&ppgtt->base, dev_priv, name);
	ppgtt->base.file = fpriv;

2165 2166
	trace_i915_ppgtt_create(&ppgtt->base);

2167 2168 2169
	return ppgtt;
}

2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190
void i915_ppgtt_close(struct i915_address_space *vm)
{
	struct list_head *phases[] = {
		&vm->active_list,
		&vm->inactive_list,
		&vm->unbound_list,
		NULL,
	}, **phase;

	GEM_BUG_ON(vm->closed);
	vm->closed = true;

	for (phase = phases; *phase; phase++) {
		struct i915_vma *vma, *vn;

		list_for_each_entry_safe(vma, vn, *phase, vm_link)
			if (!i915_vma_is_closed(vma))
				i915_vma_close(vma);
	}
}

2191
void i915_ppgtt_release(struct kref *kref)
2192 2193 2194 2195
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(kref, struct i915_hw_ppgtt, ref);

2196 2197
	trace_i915_ppgtt_release(&ppgtt->base);

2198
	/* vmas should already be unbound and destroyed */
2199 2200
	WARN_ON(!list_empty(&ppgtt->base.active_list));
	WARN_ON(!list_empty(&ppgtt->base.inactive_list));
2201
	WARN_ON(!list_empty(&ppgtt->base.unbound_list));
2202 2203

	ppgtt->base.cleanup(&ppgtt->base);
2204
	i915_address_space_fini(&ppgtt->base);
2205 2206
	kfree(ppgtt);
}
2207

2208 2209 2210
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
2211
static bool needs_idle_maps(struct drm_i915_private *dev_priv)
2212 2213 2214 2215 2216
{
#ifdef CONFIG_INTEL_IOMMU
	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
2217
	if (IS_GEN5(dev_priv) && IS_MOBILE(dev_priv) && intel_iommu_gfx_mapped)
2218 2219 2220 2221 2222
		return true;
#endif
	return false;
}

2223
void i915_check_and_clear_faults(struct drm_i915_private *dev_priv)
2224
{
2225
	struct intel_engine_cs *engine;
2226
	enum intel_engine_id id;
2227

2228
	if (INTEL_INFO(dev_priv)->gen < 6)
2229 2230
		return;

2231
	for_each_engine(engine, dev_priv, id) {
2232
		u32 fault_reg;
2233
		fault_reg = I915_READ(RING_FAULT_REG(engine));
2234 2235
		if (fault_reg & RING_FAULT_VALID) {
			DRM_DEBUG_DRIVER("Unexpected fault\n"
2236
					 "\tAddr: 0x%08lx\n"
2237 2238 2239 2240 2241 2242 2243
					 "\tAddress space: %s\n"
					 "\tSource ID: %d\n"
					 "\tType: %d\n",
					 fault_reg & PAGE_MASK,
					 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
					 RING_FAULT_SRCID(fault_reg),
					 RING_FAULT_FAULT_TYPE(fault_reg));
2244
			I915_WRITE(RING_FAULT_REG(engine),
2245 2246 2247
				   fault_reg & ~RING_FAULT_VALID);
		}
	}
2248 2249 2250 2251

	/* Engine specific init may not have been done till this point. */
	if (dev_priv->engine[RCS])
		POSTING_READ(RING_FAULT_REG(dev_priv->engine[RCS]));
2252 2253
}

2254
void i915_gem_suspend_gtt_mappings(struct drm_i915_private *dev_priv)
2255
{
2256
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2257 2258 2259 2260

	/* Don't bother messing with faults pre GEN6 as we have little
	 * documentation supporting that it's a good idea.
	 */
2261
	if (INTEL_GEN(dev_priv) < 6)
2262 2263
		return;

2264
	i915_check_and_clear_faults(dev_priv);
2265

2266
	ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total);
2267

2268
	i915_ggtt_invalidate(dev_priv);
2269 2270
}

2271 2272
int i915_gem_gtt_prepare_pages(struct drm_i915_gem_object *obj,
			       struct sg_table *pages)
2273
{
2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291
	do {
		if (dma_map_sg(&obj->base.dev->pdev->dev,
			       pages->sgl, pages->nents,
			       PCI_DMA_BIDIRECTIONAL))
			return 0;

		/* If the DMA remap fails, one cause can be that we have
		 * too many objects pinned in a small remapping table,
		 * such as swiotlb. Incrementally purge all other objects and
		 * try again - if there are no more pages to remove from
		 * the DMA remapper, i915_gem_shrink will return 0.
		 */
		GEM_BUG_ON(obj->mm.pages == pages);
	} while (i915_gem_shrink(to_i915(obj->base.dev),
				 obj->base.size >> PAGE_SHIFT,
				 I915_SHRINK_BOUND |
				 I915_SHRINK_UNBOUND |
				 I915_SHRINK_ACTIVE));
2292

2293
	return -ENOSPC;
2294 2295
}

2296
static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
B
Ben Widawsky 已提交
2297 2298 2299 2300
{
	writeq(pte, addr);
}

2301 2302 2303 2304 2305 2306
static void gen8_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level level,
				  u32 unused)
{
2307
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2308
	gen8_pte_t __iomem *pte =
2309
		(gen8_pte_t __iomem *)ggtt->gsm + (offset >> PAGE_SHIFT);
2310

2311
	gen8_set_pte(pte, gen8_pte_encode(addr, level));
2312

2313
	ggtt->invalidate(vm->i915);
2314 2315
}

B
Ben Widawsky 已提交
2316 2317
static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *st,
2318
				     uint64_t start,
2319
				     enum i915_cache_level level, u32 unused)
B
Ben Widawsky 已提交
2320
{
2321
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2322 2323
	struct sgt_iter sgt_iter;
	gen8_pte_t __iomem *gtt_entries;
2324
	const gen8_pte_t pte_encode = gen8_pte_encode(0, level);
2325
	dma_addr_t addr;
2326

2327 2328 2329 2330
	gtt_entries = (gen8_pte_t __iomem *)ggtt->gsm;
	gtt_entries += start >> PAGE_SHIFT;
	for_each_sgt_dma(addr, sgt_iter, st)
		gen8_set_pte(gtt_entries++, pte_encode | addr);
2331

2332
	wmb();
B
Ben Widawsky 已提交
2333 2334 2335 2336 2337

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
2338
	ggtt->invalidate(vm->i915);
B
Ben Widawsky 已提交
2339 2340
}

2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366
struct insert_entries {
	struct i915_address_space *vm;
	struct sg_table *st;
	uint64_t start;
	enum i915_cache_level level;
	u32 flags;
};

static int gen8_ggtt_insert_entries__cb(void *_arg)
{
	struct insert_entries *arg = _arg;
	gen8_ggtt_insert_entries(arg->vm, arg->st,
				 arg->start, arg->level, arg->flags);
	return 0;
}

static void gen8_ggtt_insert_entries__BKL(struct i915_address_space *vm,
					  struct sg_table *st,
					  uint64_t start,
					  enum i915_cache_level level,
					  u32 flags)
{
	struct insert_entries arg = { vm, st, start, level, flags };
	stop_machine(gen8_ggtt_insert_entries__cb, &arg, NULL);
}

2367 2368 2369 2370 2371 2372
static void gen6_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level level,
				  u32 flags)
{
2373
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2374
	gen6_pte_t __iomem *pte =
2375
		(gen6_pte_t __iomem *)ggtt->gsm + (offset >> PAGE_SHIFT);
2376

2377
	iowrite32(vm->pte_encode(addr, level, flags), pte);
2378

2379
	ggtt->invalidate(vm->i915);
2380 2381
}

2382 2383 2384 2385 2386 2387
/*
 * Binds an object into the global gtt with the specified cache level. The object
 * will be accessible to the GPU via commands whose operands reference offsets
 * within the global GTT as well as accessible by the GPU through the GMADR
 * mapped BAR (dev_priv->mm.gtt->gtt).
 */
2388
static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
2389
				     struct sg_table *st,
2390
				     uint64_t start,
2391
				     enum i915_cache_level level, u32 flags)
2392
{
2393
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2394 2395 2396
	gen6_pte_t __iomem *entries = (gen6_pte_t __iomem *)ggtt->gsm;
	unsigned int i = start >> PAGE_SHIFT;
	struct sgt_iter iter;
2397
	dma_addr_t addr;
2398 2399 2400
	for_each_sgt_dma(addr, iter, st)
		iowrite32(vm->pte_encode(addr, level, flags), &entries[i++]);
	wmb();
2401 2402 2403 2404 2405

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
2406
	ggtt->invalidate(vm->i915);
2407 2408
}

2409
static void nop_clear_range(struct i915_address_space *vm,
2410
			    uint64_t start, uint64_t length)
2411 2412 2413
{
}

B
Ben Widawsky 已提交
2414
static void gen8_ggtt_clear_range(struct i915_address_space *vm,
2415
				  uint64_t start, uint64_t length)
B
Ben Widawsky 已提交
2416
{
2417
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2418 2419
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2420 2421 2422
	const gen8_pte_t scratch_pte =
		gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC);
	gen8_pte_t __iomem *gtt_base =
2423 2424
		(gen8_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
B
Ben Widawsky 已提交
2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

	for (i = 0; i < num_entries; i++)
		gen8_set_pte(&gtt_base[i], scratch_pte);
	readl(gtt_base);
}

2437
static void gen6_ggtt_clear_range(struct i915_address_space *vm,
2438
				  uint64_t start,
2439
				  uint64_t length)
2440
{
2441
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2442 2443
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2444
	gen6_pte_t scratch_pte, __iomem *gtt_base =
2445 2446
		(gen6_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
2447 2448 2449 2450 2451 2452 2453
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2454
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
2455
				     I915_CACHE_LLC, 0);
2456

2457 2458 2459 2460 2461
	for (i = 0; i < num_entries; i++)
		iowrite32(scratch_pte, &gtt_base[i]);
	readl(gtt_base);
}

2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473
static void i915_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level cache_level,
				  u32 unused)
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

	intel_gtt_insert_page(addr, offset >> PAGE_SHIFT, flags);
}

2474 2475 2476 2477
static void i915_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *pages,
				     uint64_t start,
				     enum i915_cache_level cache_level, u32 unused)
2478 2479 2480 2481
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

2482
	intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
2483

2484 2485
}

2486
static void i915_ggtt_clear_range(struct i915_address_space *vm,
2487
				  uint64_t start,
2488
				  uint64_t length)
2489
{
2490
	intel_gtt_clear_range(start >> PAGE_SHIFT, length >> PAGE_SHIFT);
2491 2492
}

2493 2494 2495
static int ggtt_bind_vma(struct i915_vma *vma,
			 enum i915_cache_level cache_level,
			 u32 flags)
2496
{
2497
	struct drm_i915_private *i915 = vma->vm->i915;
2498
	struct drm_i915_gem_object *obj = vma->obj;
2499
	u32 pte_flags;
2500

2501 2502 2503 2504 2505
	if (unlikely(!vma->pages)) {
		int ret = i915_get_ggtt_vma_pages(vma);
		if (ret)
			return ret;
	}
2506 2507

	/* Currently applicable only to VLV */
2508
	pte_flags = 0;
2509 2510 2511
	if (obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

2512
	intel_runtime_pm_get(i915);
2513
	vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
2514
				cache_level, pte_flags);
2515
	intel_runtime_pm_put(i915);
2516 2517 2518 2519 2520 2521

	/*
	 * Without aliasing PPGTT there's no difference between
	 * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally
	 * upgrade to both bound if we bind either to avoid double-binding.
	 */
2522
	vma->flags |= I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND;
2523 2524 2525 2526

	return 0;
}

2527 2528 2529 2530 2531 2532 2533 2534 2535
static void ggtt_unbind_vma(struct i915_vma *vma)
{
	struct drm_i915_private *i915 = vma->vm->i915;

	intel_runtime_pm_get(i915);
	vma->vm->clear_range(vma->vm, vma->node.start, vma->size);
	intel_runtime_pm_put(i915);
}

2536 2537 2538
static int aliasing_gtt_bind_vma(struct i915_vma *vma,
				 enum i915_cache_level cache_level,
				 u32 flags)
2539
{
2540
	struct drm_i915_private *i915 = vma->vm->i915;
2541
	u32 pte_flags;
2542
	int ret;
2543

2544
	if (unlikely(!vma->pages)) {
2545
		ret = i915_get_ggtt_vma_pages(vma);
2546 2547 2548
		if (ret)
			return ret;
	}
2549

2550
	/* Currently applicable only to VLV */
2551 2552
	pte_flags = 0;
	if (vma->obj->gt_ro)
2553
		pte_flags |= PTE_READ_ONLY;
2554

2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570
	if (flags & I915_VMA_LOCAL_BIND) {
		struct i915_hw_ppgtt *appgtt = i915->mm.aliasing_ppgtt;

		if (appgtt->base.allocate_va_range) {
			ret = appgtt->base.allocate_va_range(&appgtt->base,
							     vma->node.start,
							     vma->node.size);
			if (ret)
				return ret;
		}

		appgtt->base.insert_entries(&appgtt->base,
					    vma->pages, vma->node.start,
					    cache_level, pte_flags);
	}

2571
	if (flags & I915_VMA_GLOBAL_BIND) {
2572
		intel_runtime_pm_get(i915);
2573
		vma->vm->insert_entries(vma->vm,
2574
					vma->pages, vma->node.start,
2575
					cache_level, pte_flags);
2576
		intel_runtime_pm_put(i915);
2577
	}
2578

2579
	return 0;
2580 2581
}

2582
static void aliasing_gtt_unbind_vma(struct i915_vma *vma)
2583
{
2584
	struct drm_i915_private *i915 = vma->vm->i915;
2585

2586 2587
	if (vma->flags & I915_VMA_GLOBAL_BIND) {
		intel_runtime_pm_get(i915);
2588
		vma->vm->clear_range(vma->vm, vma->node.start, vma->size);
2589 2590
		intel_runtime_pm_put(i915);
	}
2591

2592 2593 2594 2595 2596
	if (vma->flags & I915_VMA_LOCAL_BIND) {
		struct i915_address_space *vm = &i915->mm.aliasing_ppgtt->base;

		vm->clear_range(vm, vma->node.start, vma->size);
	}
2597 2598
}

2599 2600
void i915_gem_gtt_finish_pages(struct drm_i915_gem_object *obj,
			       struct sg_table *pages)
2601
{
D
David Weinehall 已提交
2602 2603
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
	struct device *kdev = &dev_priv->drm.pdev->dev;
2604
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
B
Ben Widawsky 已提交
2605

2606
	if (unlikely(ggtt->do_idle_maps)) {
2607
		if (i915_gem_wait_for_idle(dev_priv, I915_WAIT_LOCKED)) {
2608 2609 2610 2611 2612
			DRM_ERROR("Failed to wait for idle; VT'd may hang.\n");
			/* Wait a bit, in hopes it avoids the hang */
			udelay(10);
		}
	}
B
Ben Widawsky 已提交
2613

2614
	dma_unmap_sg(kdev, pages->sgl, pages->nents, PCI_DMA_BIDIRECTIONAL);
2615
}
2616

C
Chris Wilson 已提交
2617
static void i915_gtt_color_adjust(const struct drm_mm_node *node,
2618
				  unsigned long color,
2619 2620
				  u64 *start,
				  u64 *end)
2621
{
2622
	if (node->allocated && node->color != color)
2623
		*start += I915_GTT_PAGE_SIZE;
2624

2625 2626 2627 2628 2629
	/* Also leave a space between the unallocated reserved node after the
	 * GTT and any objects within the GTT, i.e. we use the color adjustment
	 * to insert a guard page to prevent prefetches crossing over the
	 * GTT boundary.
	 */
2630
	node = list_next_entry(node, node_list);
2631
	if (node->color != color)
2632
		*end -= I915_GTT_PAGE_SIZE;
2633
}
B
Ben Widawsky 已提交
2634

2635 2636 2637 2638 2639 2640
int i915_gem_init_aliasing_ppgtt(struct drm_i915_private *i915)
{
	struct i915_ggtt *ggtt = &i915->ggtt;
	struct i915_hw_ppgtt *ppgtt;
	int err;

2641 2642 2643
	ppgtt = i915_ppgtt_create(i915, NULL, "[alias]");
	if (IS_ERR(ppgtt))
		return PTR_ERR(ppgtt);
2644 2645 2646 2647 2648

	if (ppgtt->base.allocate_va_range) {
		err = ppgtt->base.allocate_va_range(&ppgtt->base,
						    0, ppgtt->base.total);
		if (err)
2649
			goto err_ppgtt;
2650 2651 2652
	}

	i915->mm.aliasing_ppgtt = ppgtt;
2653

2654 2655 2656
	WARN_ON(ggtt->base.bind_vma != ggtt_bind_vma);
	ggtt->base.bind_vma = aliasing_gtt_bind_vma;

2657 2658 2659
	WARN_ON(ggtt->base.unbind_vma != ggtt_unbind_vma);
	ggtt->base.unbind_vma = aliasing_gtt_unbind_vma;

2660 2661 2662
	return 0;

err_ppgtt:
2663
	i915_ppgtt_put(ppgtt);
2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675
	return err;
}

void i915_gem_fini_aliasing_ppgtt(struct drm_i915_private *i915)
{
	struct i915_ggtt *ggtt = &i915->ggtt;
	struct i915_hw_ppgtt *ppgtt;

	ppgtt = fetch_and_zero(&i915->mm.aliasing_ppgtt);
	if (!ppgtt)
		return;

2676
	i915_ppgtt_put(ppgtt);
2677 2678

	ggtt->base.bind_vma = ggtt_bind_vma;
2679
	ggtt->base.unbind_vma = ggtt_unbind_vma;
2680 2681
}

2682
int i915_gem_init_ggtt(struct drm_i915_private *dev_priv)
2683
{
2684 2685 2686 2687 2688 2689 2690 2691 2692
	/* Let GEM Manage all of the aperture.
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently prefetches
	 * past the end of the object, and we've seen multiple hangs with the
	 * GPU head pointer stuck in a batchbuffer bound at the last page of the
	 * aperture.  One page should be enough to keep any prefetching inside
	 * of the aperture.
	 */
2693
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2694
	unsigned long hole_start, hole_end;
2695
	struct drm_mm_node *entry;
2696
	int ret;
2697

2698 2699 2700
	ret = intel_vgt_balloon(dev_priv);
	if (ret)
		return ret;
2701

2702
	/* Reserve a mappable slot for our lockless error capture */
2703 2704 2705 2706
	ret = drm_mm_insert_node_in_range(&ggtt->base.mm, &ggtt->error_capture,
					  PAGE_SIZE, 0, I915_COLOR_UNEVICTABLE,
					  0, ggtt->mappable_end,
					  DRM_MM_INSERT_LOW);
2707 2708 2709
	if (ret)
		return ret;

2710
	/* Clear any non-preallocated blocks */
2711
	drm_mm_for_each_hole(entry, &ggtt->base.mm, hole_start, hole_end) {
2712 2713
		DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
			      hole_start, hole_end);
2714
		ggtt->base.clear_range(&ggtt->base, hole_start,
2715
				       hole_end - hole_start);
2716 2717 2718
	}

	/* And finally clear the reserved guard page */
2719
	ggtt->base.clear_range(&ggtt->base,
2720
			       ggtt->base.total - PAGE_SIZE, PAGE_SIZE);
2721

2722
	if (USES_PPGTT(dev_priv) && !USES_FULL_PPGTT(dev_priv)) {
2723
		ret = i915_gem_init_aliasing_ppgtt(dev_priv);
2724
		if (ret)
2725
			goto err;
2726 2727
	}

2728
	return 0;
2729 2730 2731 2732

err:
	drm_mm_remove_node(&ggtt->error_capture);
	return ret;
2733 2734
}

2735 2736
/**
 * i915_ggtt_cleanup_hw - Clean up GGTT hardware initialization
2737
 * @dev_priv: i915 device
2738
 */
2739
void i915_ggtt_cleanup_hw(struct drm_i915_private *dev_priv)
2740
{
2741
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2742 2743 2744 2745 2746 2747 2748 2749 2750
	struct i915_vma *vma, *vn;

	ggtt->base.closed = true;

	mutex_lock(&dev_priv->drm.struct_mutex);
	WARN_ON(!list_empty(&ggtt->base.active_list));
	list_for_each_entry_safe(vma, vn, &ggtt->base.inactive_list, vm_link)
		WARN_ON(i915_vma_unbind(vma));
	mutex_unlock(&dev_priv->drm.struct_mutex);
2751

2752
	i915_gem_cleanup_stolen(&dev_priv->drm);
2753

2754 2755 2756
	mutex_lock(&dev_priv->drm.struct_mutex);
	i915_gem_fini_aliasing_ppgtt(dev_priv);

2757 2758 2759
	if (drm_mm_node_allocated(&ggtt->error_capture))
		drm_mm_remove_node(&ggtt->error_capture);

2760
	if (drm_mm_initialized(&ggtt->base.mm)) {
2761
		intel_vgt_deballoon(dev_priv);
2762
		i915_address_space_fini(&ggtt->base);
2763 2764
	}

2765
	ggtt->base.cleanup(&ggtt->base);
2766
	mutex_unlock(&dev_priv->drm.struct_mutex);
2767 2768

	arch_phys_wc_del(ggtt->mtrr);
2769
	io_mapping_fini(&ggtt->mappable);
2770
}
2771

2772
static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
2773 2774 2775 2776 2777 2778
{
	snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
	return snb_gmch_ctl << 20;
}

2779
static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
2780 2781 2782 2783 2784
{
	bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
	if (bdw_gmch_ctl)
		bdw_gmch_ctl = 1 << bdw_gmch_ctl;
2785 2786 2787 2788 2789 2790 2791

#ifdef CONFIG_X86_32
	/* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
	if (bdw_gmch_ctl > 4)
		bdw_gmch_ctl = 4;
#endif

2792 2793 2794
	return bdw_gmch_ctl << 20;
}

2795
static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
2796 2797 2798 2799 2800 2801 2802 2803 2804 2805
{
	gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GGMS_MASK;

	if (gmch_ctrl)
		return 1 << (20 + gmch_ctrl);

	return 0;
}

2806
static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
2807 2808 2809 2810 2811 2812
{
	snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
	return snb_gmch_ctl << 25; /* 32 MB units */
}

2813
static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
2814 2815 2816 2817 2818 2819
{
	bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
	return bdw_gmch_ctl << 25; /* 32 MB units */
}

2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837
static size_t chv_get_stolen_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GMS_MASK;

	/*
	 * 0x0  to 0x10: 32MB increments starting at 0MB
	 * 0x11 to 0x16: 4MB increments starting at 8MB
	 * 0x17 to 0x1d: 4MB increments start at 36MB
	 */
	if (gmch_ctrl < 0x11)
		return gmch_ctrl << 25;
	else if (gmch_ctrl < 0x17)
		return (gmch_ctrl - 0x11 + 2) << 22;
	else
		return (gmch_ctrl - 0x17 + 9) << 22;
}

2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849
static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
{
	gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;

	if (gen9_gmch_ctl < 0xf0)
		return gen9_gmch_ctl << 25; /* 32 MB units */
	else
		/* 4MB increments starting at 0xf0 for 4MB */
		return (gen9_gmch_ctl - 0xf0 + 1) << 22;
}

2850
static int ggtt_probe_common(struct i915_ggtt *ggtt, u64 size)
B
Ben Widawsky 已提交
2851
{
2852 2853
	struct drm_i915_private *dev_priv = ggtt->base.i915;
	struct pci_dev *pdev = dev_priv->drm.pdev;
2854
	phys_addr_t phys_addr;
2855
	int ret;
B
Ben Widawsky 已提交
2856 2857

	/* For Modern GENs the PTEs and register space are split in the BAR */
2858
	phys_addr = pci_resource_start(pdev, 0) + pci_resource_len(pdev, 0) / 2;
B
Ben Widawsky 已提交
2859

I
Imre Deak 已提交
2860 2861 2862 2863 2864 2865 2866
	/*
	 * On BXT writes larger than 64 bit to the GTT pagetable range will be
	 * dropped. For WC mappings in general we have 64 byte burst writes
	 * when the WC buffer is flushed, so we can't use it, but have to
	 * resort to an uncached mapping. The WC issue is easily caught by the
	 * readback check when writing GTT PTE entries.
	 */
2867
	if (IS_GEN9_LP(dev_priv))
2868
		ggtt->gsm = ioremap_nocache(phys_addr, size);
I
Imre Deak 已提交
2869
	else
2870
		ggtt->gsm = ioremap_wc(phys_addr, size);
2871
	if (!ggtt->gsm) {
2872
		DRM_ERROR("Failed to map the ggtt page table\n");
B
Ben Widawsky 已提交
2873 2874 2875
		return -ENOMEM;
	}

2876
	ret = setup_scratch_page(&ggtt->base, GFP_DMA32);
2877
	if (ret) {
B
Ben Widawsky 已提交
2878 2879
		DRM_ERROR("Scratch setup failed\n");
		/* iounmap will also get called at remove, but meh */
2880
		iounmap(ggtt->gsm);
2881
		return ret;
B
Ben Widawsky 已提交
2882 2883
	}

2884
	return 0;
B
Ben Widawsky 已提交
2885 2886
}

B
Ben Widawsky 已提交
2887 2888 2889
/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
 * bits. When using advanced contexts each context stores its own PAT, but
 * writing this data shouldn't be harmful even in those cases. */
2890
static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902
{
	uint64_t pat;

	pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC)     | /* for normal objects, no eLLC */
	      GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
	      GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
	      GEN8_PPAT(3, GEN8_PPAT_UC)                     | /* Uncached objects, mostly for scanout */
	      GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
	      GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
	      GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
	      GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));

2903
	if (!USES_PPGTT(dev_priv))
2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918
		/* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
		 * so RTL will always use the value corresponding to
		 * pat_sel = 000".
		 * So let's disable cache for GGTT to avoid screen corruptions.
		 * MOCS still can be used though.
		 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
		 * before this patch, i.e. the same uncached + snooping access
		 * like on gen6/7 seems to be in effect.
		 * - So this just fixes blitter/render access. Again it looks
		 * like it's not just uncached access, but uncached + snooping.
		 * So we can still hold onto all our assumptions wrt cpu
		 * clflushing on LLC machines.
		 */
		pat = GEN8_PPAT(0, GEN8_PPAT_UC);

B
Ben Widawsky 已提交
2919 2920
	/* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
	 * write would work. */
2921 2922
	I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
	I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
B
Ben Widawsky 已提交
2923 2924
}

2925 2926 2927 2928 2929 2930 2931 2932 2933 2934
static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
{
	uint64_t pat;

	/*
	 * Map WB on BDW to snooped on CHV.
	 *
	 * Only the snoop bit has meaning for CHV, the rest is
	 * ignored.
	 *
2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945
	 * The hardware will never snoop for certain types of accesses:
	 * - CPU GTT (GMADR->GGTT->no snoop->memory)
	 * - PPGTT page tables
	 * - some other special cycles
	 *
	 * As with BDW, we also need to consider the following for GT accesses:
	 * "For GGTT, there is NO pat_sel[2:0] from the entry,
	 * so RTL will always use the value corresponding to
	 * pat_sel = 000".
	 * Which means we must set the snoop bit in PAT entry 0
	 * in order to keep the global status page working.
2946 2947 2948 2949 2950 2951 2952 2953 2954 2955
	 */
	pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(1, 0) |
	      GEN8_PPAT(2, 0) |
	      GEN8_PPAT(3, 0) |
	      GEN8_PPAT(4, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(5, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(6, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(7, CHV_PPAT_SNOOP);

2956 2957
	I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
	I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
2958 2959
}

2960 2961 2962 2963 2964
static void gen6_gmch_remove(struct i915_address_space *vm)
{
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);

	iounmap(ggtt->gsm);
2965
	cleanup_scratch_page(vm);
2966 2967
}

2968
static int gen8_gmch_probe(struct i915_ggtt *ggtt)
B
Ben Widawsky 已提交
2969
{
2970
	struct drm_i915_private *dev_priv = ggtt->base.i915;
2971
	struct pci_dev *pdev = dev_priv->drm.pdev;
2972
	unsigned int size;
B
Ben Widawsky 已提交
2973 2974 2975
	u16 snb_gmch_ctl;

	/* TODO: We're not aware of mappable constraints on gen8 yet */
2976 2977
	ggtt->mappable_base = pci_resource_start(pdev, 2);
	ggtt->mappable_end = pci_resource_len(pdev, 2);
B
Ben Widawsky 已提交
2978

2979 2980
	if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(39)))
		pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(39));
B
Ben Widawsky 已提交
2981

2982
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
B
Ben Widawsky 已提交
2983

2984
	if (INTEL_GEN(dev_priv) >= 9) {
2985
		ggtt->stolen_size = gen9_get_stolen_size(snb_gmch_ctl);
2986
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
2987
	} else if (IS_CHERRYVIEW(dev_priv)) {
2988
		ggtt->stolen_size = chv_get_stolen_size(snb_gmch_ctl);
2989
		size = chv_get_total_gtt_size(snb_gmch_ctl);
2990
	} else {
2991
		ggtt->stolen_size = gen8_get_stolen_size(snb_gmch_ctl);
2992
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
2993
	}
B
Ben Widawsky 已提交
2994

2995
	ggtt->base.total = (size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
B
Ben Widawsky 已提交
2996

2997
	if (IS_CHERRYVIEW(dev_priv) || IS_GEN9_LP(dev_priv))
2998 2999 3000
		chv_setup_private_ppat(dev_priv);
	else
		bdw_setup_private_ppat(dev_priv);
B
Ben Widawsky 已提交
3001

3002
	ggtt->base.cleanup = gen6_gmch_remove;
3003 3004
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3005
	ggtt->base.insert_page = gen8_ggtt_insert_page;
3006
	ggtt->base.clear_range = nop_clear_range;
3007
	if (!USES_FULL_PPGTT(dev_priv) || intel_scanout_needs_vtd_wa(dev_priv))
3008 3009 3010 3011 3012 3013
		ggtt->base.clear_range = gen8_ggtt_clear_range;

	ggtt->base.insert_entries = gen8_ggtt_insert_entries;
	if (IS_CHERRYVIEW(dev_priv))
		ggtt->base.insert_entries = gen8_ggtt_insert_entries__BKL;

3014 3015
	ggtt->invalidate = gen6_ggtt_invalidate;

3016
	return ggtt_probe_common(ggtt, size);
B
Ben Widawsky 已提交
3017 3018
}

3019
static int gen6_gmch_probe(struct i915_ggtt *ggtt)
3020
{
3021
	struct drm_i915_private *dev_priv = ggtt->base.i915;
3022
	struct pci_dev *pdev = dev_priv->drm.pdev;
3023
	unsigned int size;
3024 3025
	u16 snb_gmch_ctl;

3026 3027
	ggtt->mappable_base = pci_resource_start(pdev, 2);
	ggtt->mappable_end = pci_resource_len(pdev, 2);
3028

3029 3030
	/* 64/512MB is the current min/max we actually know of, but this is just
	 * a coarse sanity check.
3031
	 */
3032
	if (ggtt->mappable_end < (64<<20) || ggtt->mappable_end > (512<<20)) {
3033
		DRM_ERROR("Unknown GMADR size (%llx)\n", ggtt->mappable_end);
3034
		return -ENXIO;
3035 3036
	}

3037 3038 3039
	if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(40)))
		pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40));
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
3040

3041
	ggtt->stolen_size = gen6_get_stolen_size(snb_gmch_ctl);
3042

3043 3044
	size = gen6_get_total_gtt_size(snb_gmch_ctl);
	ggtt->base.total = (size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
3045

3046
	ggtt->base.clear_range = gen6_ggtt_clear_range;
3047
	ggtt->base.insert_page = gen6_ggtt_insert_page;
3048 3049 3050
	ggtt->base.insert_entries = gen6_ggtt_insert_entries;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3051 3052
	ggtt->base.cleanup = gen6_gmch_remove;

3053 3054
	ggtt->invalidate = gen6_ggtt_invalidate;

3055 3056 3057 3058 3059 3060 3061 3062 3063 3064
	if (HAS_EDRAM(dev_priv))
		ggtt->base.pte_encode = iris_pte_encode;
	else if (IS_HASWELL(dev_priv))
		ggtt->base.pte_encode = hsw_pte_encode;
	else if (IS_VALLEYVIEW(dev_priv))
		ggtt->base.pte_encode = byt_pte_encode;
	else if (INTEL_GEN(dev_priv) >= 7)
		ggtt->base.pte_encode = ivb_pte_encode;
	else
		ggtt->base.pte_encode = snb_pte_encode;
3065

3066
	return ggtt_probe_common(ggtt, size);
3067 3068
}

3069
static void i915_gmch_remove(struct i915_address_space *vm)
3070
{
3071
	intel_gmch_remove();
3072
}
3073

3074
static int i915_gmch_probe(struct i915_ggtt *ggtt)
3075
{
3076
	struct drm_i915_private *dev_priv = ggtt->base.i915;
3077 3078
	int ret;

3079
	ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->drm.pdev, NULL);
3080 3081 3082 3083 3084
	if (!ret) {
		DRM_ERROR("failed to set up gmch\n");
		return -EIO;
	}

3085 3086 3087 3088
	intel_gtt_get(&ggtt->base.total,
		      &ggtt->stolen_size,
		      &ggtt->mappable_base,
		      &ggtt->mappable_end);
3089

3090
	ggtt->do_idle_maps = needs_idle_maps(dev_priv);
3091
	ggtt->base.insert_page = i915_ggtt_insert_page;
3092 3093 3094 3095
	ggtt->base.insert_entries = i915_ggtt_insert_entries;
	ggtt->base.clear_range = i915_ggtt_clear_range;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3096
	ggtt->base.cleanup = i915_gmch_remove;
3097

3098 3099
	ggtt->invalidate = gmch_ggtt_invalidate;

3100
	if (unlikely(ggtt->do_idle_maps))
3101 3102
		DRM_INFO("applying Ironlake quirks for intel_iommu\n");

3103 3104 3105
	return 0;
}

3106
/**
3107
 * i915_ggtt_probe_hw - Probe GGTT hardware location
3108
 * @dev_priv: i915 device
3109
 */
3110
int i915_ggtt_probe_hw(struct drm_i915_private *dev_priv)
3111
{
3112
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3113 3114
	int ret;

3115
	ggtt->base.i915 = dev_priv;
3116
	ggtt->base.dma = &dev_priv->drm.pdev->dev;
3117

3118 3119 3120 3121 3122 3123
	if (INTEL_GEN(dev_priv) <= 5)
		ret = i915_gmch_probe(ggtt);
	else if (INTEL_GEN(dev_priv) < 8)
		ret = gen6_gmch_probe(ggtt);
	else
		ret = gen8_gmch_probe(ggtt);
3124
	if (ret)
3125 3126
		return ret;

3127 3128 3129 3130 3131 3132 3133 3134 3135 3136
	/* Trim the GGTT to fit the GuC mappable upper range (when enabled).
	 * This is easier than doing range restriction on the fly, as we
	 * currently don't have any bits spare to pass in this upper
	 * restriction!
	 */
	if (HAS_GUC(dev_priv) && i915.enable_guc_loading) {
		ggtt->base.total = min_t(u64, ggtt->base.total, GUC_GGTT_TOP);
		ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
	}

3137 3138
	if ((ggtt->base.total - 1) >> 32) {
		DRM_ERROR("We never expected a Global GTT with more than 32bits"
3139
			  " of address space! Found %lldM!\n",
3140 3141 3142 3143 3144
			  ggtt->base.total >> 20);
		ggtt->base.total = 1ULL << 32;
		ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
	}

3145 3146 3147 3148 3149 3150 3151
	if (ggtt->mappable_end > ggtt->base.total) {
		DRM_ERROR("mappable aperture extends past end of GGTT,"
			  " aperture=%llx, total=%llx\n",
			  ggtt->mappable_end, ggtt->base.total);
		ggtt->mappable_end = ggtt->base.total;
	}

3152
	/* GMADR is the PCI mmio aperture into the global GTT. */
3153
	DRM_INFO("Memory usable by graphics device = %lluM\n",
3154 3155
		 ggtt->base.total >> 20);
	DRM_DEBUG_DRIVER("GMADR size = %lldM\n", ggtt->mappable_end >> 20);
3156
	DRM_DEBUG_DRIVER("GTT stolen size = %uM\n", ggtt->stolen_size >> 20);
3157 3158 3159 3160
#ifdef CONFIG_INTEL_IOMMU
	if (intel_iommu_gfx_mapped)
		DRM_INFO("VT-d active for gfx access\n");
#endif
3161 3162

	return 0;
3163 3164 3165 3166
}

/**
 * i915_ggtt_init_hw - Initialize GGTT hardware
3167
 * @dev_priv: i915 device
3168
 */
3169
int i915_ggtt_init_hw(struct drm_i915_private *dev_priv)
3170 3171 3172 3173
{
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
	int ret;

3174 3175
	INIT_LIST_HEAD(&dev_priv->vm_list);

3176 3177 3178 3179
	/* Note that we use page colouring to enforce a guard page at the
	 * end of the address space. This is required as the CS may prefetch
	 * beyond the end of the batch buffer, across the page boundary,
	 * and beyond the end of the GTT if we do not provide a guard.
3180
	 */
C
Chris Wilson 已提交
3181 3182
	mutex_lock(&dev_priv->drm.struct_mutex);
	i915_address_space_init(&ggtt->base, dev_priv, "[global]");
3183
	if (!HAS_LLC(dev_priv) && !USES_PPGTT(dev_priv))
3184
		ggtt->base.mm.color_adjust = i915_gtt_color_adjust;
C
Chris Wilson 已提交
3185
	mutex_unlock(&dev_priv->drm.struct_mutex);
3186

3187 3188 3189
	if (!io_mapping_init_wc(&dev_priv->ggtt.mappable,
				dev_priv->ggtt.mappable_base,
				dev_priv->ggtt.mappable_end)) {
3190 3191 3192 3193 3194 3195
		ret = -EIO;
		goto out_gtt_cleanup;
	}

	ggtt->mtrr = arch_phys_wc_add(ggtt->mappable_base, ggtt->mappable_end);

3196 3197 3198 3199
	/*
	 * Initialise stolen early so that we may reserve preallocated
	 * objects for the BIOS to KMS transition.
	 */
3200
	ret = i915_gem_init_stolen(dev_priv);
3201 3202 3203 3204
	if (ret)
		goto out_gtt_cleanup;

	return 0;
3205 3206

out_gtt_cleanup:
3207
	ggtt->base.cleanup(&ggtt->base);
3208
	return ret;
3209
}
3210

3211
int i915_ggtt_enable_hw(struct drm_i915_private *dev_priv)
3212
{
3213
	if (INTEL_GEN(dev_priv) < 6 && !intel_enable_gtt())
3214 3215 3216 3217 3218
		return -EIO;

	return 0;
}

3219 3220 3221 3222 3223 3224 3225 3226 3227 3228
void i915_ggtt_enable_guc(struct drm_i915_private *i915)
{
	i915->ggtt.invalidate = guc_ggtt_invalidate;
}

void i915_ggtt_disable_guc(struct drm_i915_private *i915)
{
	i915->ggtt.invalidate = gen6_ggtt_invalidate;
}

3229
void i915_gem_restore_gtt_mappings(struct drm_i915_private *dev_priv)
3230
{
3231
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3232
	struct drm_i915_gem_object *obj, *on;
3233

3234
	i915_check_and_clear_faults(dev_priv);
3235 3236

	/* First fill our portion of the GTT with scratch pages */
3237
	ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total);
3238

3239 3240 3241 3242
	ggtt->base.closed = true; /* skip rewriting PTE on VMA unbind */

	/* clflush objects bound into the GGTT and rebind them. */
	list_for_each_entry_safe(obj, on,
3243
				 &dev_priv->mm.bound_list, global_link) {
3244 3245 3246
		bool ggtt_bound = false;
		struct i915_vma *vma;

3247
		list_for_each_entry(vma, &obj->vma_list, obj_link) {
3248
			if (vma->vm != &ggtt->base)
3249
				continue;
3250

3251 3252 3253
			if (!i915_vma_unbind(vma))
				continue;

3254 3255
			WARN_ON(i915_vma_bind(vma, obj->cache_level,
					      PIN_UPDATE));
3256
			ggtt_bound = true;
3257 3258
		}

3259
		if (ggtt_bound)
3260
			WARN_ON(i915_gem_object_set_to_gtt_domain(obj, false));
3261
	}
3262

3263 3264
	ggtt->base.closed = false;

3265
	if (INTEL_GEN(dev_priv) >= 8) {
3266
		if (IS_CHERRYVIEW(dev_priv) || IS_GEN9_LP(dev_priv))
3267 3268 3269 3270 3271 3272 3273
			chv_setup_private_ppat(dev_priv);
		else
			bdw_setup_private_ppat(dev_priv);

		return;
	}

3274
	if (USES_PPGTT(dev_priv)) {
3275 3276
		struct i915_address_space *vm;

3277
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
3278
			struct i915_hw_ppgtt *ppgtt;
3279

3280
			if (i915_is_ggtt(vm))
3281
				ppgtt = dev_priv->mm.aliasing_ppgtt;
3282 3283
			else
				ppgtt = i915_vm_to_ppgtt(vm);
3284

C
Chris Wilson 已提交
3285
			gen6_write_page_range(ppgtt, 0, ppgtt->base.total);
3286 3287 3288
		}
	}

3289
	i915_ggtt_invalidate(dev_priv);
3290 3291
}

3292
static struct scatterlist *
3293
rotate_pages(const dma_addr_t *in, unsigned int offset,
3294
	     unsigned int width, unsigned int height,
3295
	     unsigned int stride,
3296
	     struct sg_table *st, struct scatterlist *sg)
3297 3298 3299 3300 3301
{
	unsigned int column, row;
	unsigned int src_idx;

	for (column = 0; column < width; column++) {
3302
		src_idx = stride * (height - 1) + column;
3303 3304 3305 3306 3307 3308 3309
		for (row = 0; row < height; row++) {
			st->nents++;
			/* We don't need the pages, but need to initialize
			 * the entries so the sg list can be happily traversed.
			 * The only thing we need are DMA addresses.
			 */
			sg_set_page(sg, NULL, PAGE_SIZE, 0);
3310
			sg_dma_address(sg) = in[offset + src_idx];
3311 3312
			sg_dma_len(sg) = PAGE_SIZE;
			sg = sg_next(sg);
3313
			src_idx -= stride;
3314 3315
		}
	}
3316 3317

	return sg;
3318 3319
}

3320 3321 3322
static noinline struct sg_table *
intel_rotate_pages(struct intel_rotation_info *rot_info,
		   struct drm_i915_gem_object *obj)
3323
{
3324
	const size_t n_pages = obj->base.size / PAGE_SIZE;
3325
	unsigned int size = intel_rotation_info_size(rot_info);
3326 3327
	struct sgt_iter sgt_iter;
	dma_addr_t dma_addr;
3328 3329 3330
	unsigned long i;
	dma_addr_t *page_addr_list;
	struct sg_table *st;
3331
	struct scatterlist *sg;
3332
	int ret = -ENOMEM;
3333 3334

	/* Allocate a temporary list of source pages for random access. */
3335
	page_addr_list = drm_malloc_gfp(n_pages,
3336 3337
					sizeof(dma_addr_t),
					GFP_TEMPORARY);
3338 3339 3340 3341 3342 3343 3344 3345
	if (!page_addr_list)
		return ERR_PTR(ret);

	/* Allocate target SG list. */
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3346
	ret = sg_alloc_table(st, size, GFP_KERNEL);
3347 3348 3349 3350 3351
	if (ret)
		goto err_sg_alloc;

	/* Populate source page list from the object. */
	i = 0;
C
Chris Wilson 已提交
3352
	for_each_sgt_dma(dma_addr, sgt_iter, obj->mm.pages)
3353
		page_addr_list[i++] = dma_addr;
3354

3355
	GEM_BUG_ON(i != n_pages);
3356 3357 3358
	st->nents = 0;
	sg = st->sgl;

3359 3360 3361 3362
	for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++) {
		sg = rotate_pages(page_addr_list, rot_info->plane[i].offset,
				  rot_info->plane[i].width, rot_info->plane[i].height,
				  rot_info->plane[i].stride, st, sg);
3363 3364
	}

3365 3366
	DRM_DEBUG_KMS("Created rotated page mapping for object size %zu (%ux%u tiles, %u pages)\n",
		      obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);
3367 3368 3369 3370 3371 3372 3373 3374 3375 3376

	drm_free_large(page_addr_list);

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
	drm_free_large(page_addr_list);

3377 3378 3379
	DRM_DEBUG_KMS("Failed to create rotated mapping for object size %zu! (%ux%u tiles, %u pages)\n",
		      obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);

3380 3381
	return ERR_PTR(ret);
}
3382

3383
static noinline struct sg_table *
3384 3385 3386 3387
intel_partial_pages(const struct i915_ggtt_view *view,
		    struct drm_i915_gem_object *obj)
{
	struct sg_table *st;
3388
	struct scatterlist *sg, *iter;
3389
	unsigned int count = view->partial.size;
3390
	unsigned int offset;
3391 3392 3393 3394 3395 3396
	int ret = -ENOMEM;

	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3397
	ret = sg_alloc_table(st, count, GFP_KERNEL);
3398 3399 3400
	if (ret)
		goto err_sg_alloc;

3401
	iter = i915_gem_object_get_sg(obj, view->partial.offset, &offset);
3402 3403
	GEM_BUG_ON(!iter);

3404 3405
	sg = st->sgl;
	st->nents = 0;
3406 3407
	do {
		unsigned int len;
3408

3409 3410 3411 3412 3413 3414
		len = min(iter->length - (offset << PAGE_SHIFT),
			  count << PAGE_SHIFT);
		sg_set_page(sg, NULL, len, 0);
		sg_dma_address(sg) =
			sg_dma_address(iter) + (offset << PAGE_SHIFT);
		sg_dma_len(sg) = len;
3415 3416

		st->nents++;
3417 3418 3419 3420 3421
		count -= len >> PAGE_SHIFT;
		if (count == 0) {
			sg_mark_end(sg);
			return st;
		}
3422

3423 3424 3425 3426
		sg = __sg_next(sg);
		iter = __sg_next(iter);
		offset = 0;
	} while (1);
3427 3428 3429 3430 3431 3432 3433

err_sg_alloc:
	kfree(st);
err_st_alloc:
	return ERR_PTR(ret);
}

3434
static int
3435
i915_get_ggtt_vma_pages(struct i915_vma *vma)
3436
{
3437
	int ret;
3438

3439 3440 3441 3442 3443 3444 3445
	/* The vma->pages are only valid within the lifespan of the borrowed
	 * obj->mm.pages. When the obj->mm.pages sg_table is regenerated, so
	 * must be the vma->pages. A simple rule is that vma->pages must only
	 * be accessed when the obj->mm.pages are pinned.
	 */
	GEM_BUG_ON(!i915_gem_object_has_pinned_pages(vma->obj));

3446 3447 3448
	switch (vma->ggtt_view.type) {
	case I915_GGTT_VIEW_NORMAL:
		vma->pages = vma->obj->mm.pages;
3449 3450
		return 0;

3451
	case I915_GGTT_VIEW_ROTATED:
3452
		vma->pages =
3453 3454 3455 3456
			intel_rotate_pages(&vma->ggtt_view.rotated, vma->obj);
		break;

	case I915_GGTT_VIEW_PARTIAL:
3457
		vma->pages = intel_partial_pages(&vma->ggtt_view, vma->obj);
3458 3459 3460
		break;

	default:
3461 3462
		WARN_ONCE(1, "GGTT view %u not implemented!\n",
			  vma->ggtt_view.type);
3463 3464
		return -EINVAL;
	}
3465

3466 3467
	ret = 0;
	if (unlikely(IS_ERR(vma->pages))) {
3468 3469
		ret = PTR_ERR(vma->pages);
		vma->pages = NULL;
3470 3471
		DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
			  vma->ggtt_view.type, ret);
3472
	}
3473
	return ret;
3474 3475
}

3476 3477
/**
 * i915_gem_gtt_reserve - reserve a node in an address_space (GTT)
3478 3479 3480 3481 3482 3483 3484 3485 3486 3487
 * @vm: the &struct i915_address_space
 * @node: the &struct drm_mm_node (typically i915_vma.mode)
 * @size: how much space to allocate inside the GTT,
 *        must be #I915_GTT_PAGE_SIZE aligned
 * @offset: where to insert inside the GTT,
 *          must be #I915_GTT_MIN_ALIGNMENT aligned, and the node
 *          (@offset + @size) must fit within the address space
 * @color: color to apply to node, if this node is not from a VMA,
 *         color must be #I915_COLOR_UNEVICTABLE
 * @flags: control search and eviction behaviour
3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511
 *
 * i915_gem_gtt_reserve() tries to insert the @node at the exact @offset inside
 * the address space (using @size and @color). If the @node does not fit, it
 * tries to evict any overlapping nodes from the GTT, including any
 * neighbouring nodes if the colors do not match (to ensure guard pages between
 * differing domains). See i915_gem_evict_for_node() for the gory details
 * on the eviction algorithm. #PIN_NONBLOCK may used to prevent waiting on
 * evicting active overlapping objects, and any overlapping node that is pinned
 * or marked as unevictable will also result in failure.
 *
 * Returns: 0 on success, -ENOSPC if no suitable hole is found, -EINTR if
 * asked to wait for eviction and interrupted.
 */
int i915_gem_gtt_reserve(struct i915_address_space *vm,
			 struct drm_mm_node *node,
			 u64 size, u64 offset, unsigned long color,
			 unsigned int flags)
{
	int err;

	GEM_BUG_ON(!size);
	GEM_BUG_ON(!IS_ALIGNED(size, I915_GTT_PAGE_SIZE));
	GEM_BUG_ON(!IS_ALIGNED(offset, I915_GTT_MIN_ALIGNMENT));
	GEM_BUG_ON(range_overflows(offset, size, vm->total));
3512
	GEM_BUG_ON(vm == &vm->i915->mm.aliasing_ppgtt->base);
3513
	GEM_BUG_ON(drm_mm_node_allocated(node));
3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529

	node->size = size;
	node->start = offset;
	node->color = color;

	err = drm_mm_reserve_node(&vm->mm, node);
	if (err != -ENOSPC)
		return err;

	err = i915_gem_evict_for_node(vm, node, flags);
	if (err == 0)
		err = drm_mm_reserve_node(&vm->mm, node);

	return err;
}

3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554
static u64 random_offset(u64 start, u64 end, u64 len, u64 align)
{
	u64 range, addr;

	GEM_BUG_ON(range_overflows(start, len, end));
	GEM_BUG_ON(round_up(start, align) > round_down(end - len, align));

	range = round_down(end - len, align) - round_up(start, align);
	if (range) {
		if (sizeof(unsigned long) == sizeof(u64)) {
			addr = get_random_long();
		} else {
			addr = get_random_int();
			if (range > U32_MAX) {
				addr <<= 32;
				addr |= get_random_int();
			}
		}
		div64_u64_rem(addr, range, &addr);
		start += addr;
	}

	return round_up(start, align);
}

3555 3556
/**
 * i915_gem_gtt_insert - insert a node into an address_space (GTT)
3557 3558 3559 3560 3561 3562 3563 3564 3565
 * @vm: the &struct i915_address_space
 * @node: the &struct drm_mm_node (typically i915_vma.node)
 * @size: how much space to allocate inside the GTT,
 *        must be #I915_GTT_PAGE_SIZE aligned
 * @alignment: required alignment of starting offset, may be 0 but
 *             if specified, this must be a power-of-two and at least
 *             #I915_GTT_MIN_ALIGNMENT
 * @color: color to apply to node
 * @start: start of any range restriction inside GTT (0 for all),
3566
 *         must be #I915_GTT_PAGE_SIZE aligned
3567 3568 3569
 * @end: end of any range restriction inside GTT (U64_MAX for all),
 *       must be #I915_GTT_PAGE_SIZE aligned if not U64_MAX
 * @flags: control search and eviction behaviour
3570 3571 3572 3573 3574 3575
 *
 * i915_gem_gtt_insert() first searches for an available hole into which
 * is can insert the node. The hole address is aligned to @alignment and
 * its @size must then fit entirely within the [@start, @end] bounds. The
 * nodes on either side of the hole must match @color, or else a guard page
 * will be inserted between the two nodes (or the node evicted). If no
3576 3577
 * suitable hole is found, first a victim is randomly selected and tested
 * for eviction, otherwise then the LRU list of objects within the GTT
3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593
 * is scanned to find the first set of replacement nodes to create the hole.
 * Those old overlapping nodes are evicted from the GTT (and so must be
 * rebound before any future use). Any node that is currently pinned cannot
 * be evicted (see i915_vma_pin()). Similar if the node's VMA is currently
 * active and #PIN_NONBLOCK is specified, that node is also skipped when
 * searching for an eviction candidate. See i915_gem_evict_something() for
 * the gory details on the eviction algorithm.
 *
 * Returns: 0 on success, -ENOSPC if no suitable hole is found, -EINTR if
 * asked to wait for eviction and interrupted.
 */
int i915_gem_gtt_insert(struct i915_address_space *vm,
			struct drm_mm_node *node,
			u64 size, u64 alignment, unsigned long color,
			u64 start, u64 end, unsigned int flags)
{
3594
	enum drm_mm_insert_mode mode;
3595
	u64 offset;
3596 3597 3598 3599 3600 3601 3602 3603 3604 3605
	int err;

	lockdep_assert_held(&vm->i915->drm.struct_mutex);
	GEM_BUG_ON(!size);
	GEM_BUG_ON(!IS_ALIGNED(size, I915_GTT_PAGE_SIZE));
	GEM_BUG_ON(alignment && !is_power_of_2(alignment));
	GEM_BUG_ON(alignment && !IS_ALIGNED(alignment, I915_GTT_MIN_ALIGNMENT));
	GEM_BUG_ON(start >= end);
	GEM_BUG_ON(start > 0  && !IS_ALIGNED(start, I915_GTT_PAGE_SIZE));
	GEM_BUG_ON(end < U64_MAX && !IS_ALIGNED(end, I915_GTT_PAGE_SIZE));
3606
	GEM_BUG_ON(vm == &vm->i915->mm.aliasing_ppgtt->base);
3607
	GEM_BUG_ON(drm_mm_node_allocated(node));
3608 3609 3610 3611 3612 3613 3614

	if (unlikely(range_overflows(start, size, end)))
		return -ENOSPC;

	if (unlikely(round_up(start, alignment) > round_down(end - size, alignment)))
		return -ENOSPC;

3615 3616 3617 3618 3619
	mode = DRM_MM_INSERT_BEST;
	if (flags & PIN_HIGH)
		mode = DRM_MM_INSERT_HIGH;
	if (flags & PIN_MAPPABLE)
		mode = DRM_MM_INSERT_LOW;
3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630

	/* We only allocate in PAGE_SIZE/GTT_PAGE_SIZE (4096) chunks,
	 * so we know that we always have a minimum alignment of 4096.
	 * The drm_mm range manager is optimised to return results
	 * with zero alignment, so where possible use the optimal
	 * path.
	 */
	BUILD_BUG_ON(I915_GTT_MIN_ALIGNMENT > I915_GTT_PAGE_SIZE);
	if (alignment <= I915_GTT_MIN_ALIGNMENT)
		alignment = 0;

3631 3632 3633
	err = drm_mm_insert_node_in_range(&vm->mm, node,
					  size, alignment, color,
					  start, end, mode);
3634 3635 3636
	if (err != -ENOSPC)
		return err;

3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665
	/* No free space, pick a slot at random.
	 *
	 * There is a pathological case here using a GTT shared between
	 * mmap and GPU (i.e. ggtt/aliasing_ppgtt but not full-ppgtt):
	 *
	 *    |<-- 256 MiB aperture -->||<-- 1792 MiB unmappable -->|
	 *         (64k objects)             (448k objects)
	 *
	 * Now imagine that the eviction LRU is ordered top-down (just because
	 * pathology meets real life), and that we need to evict an object to
	 * make room inside the aperture. The eviction scan then has to walk
	 * the 448k list before it finds one within range. And now imagine that
	 * it has to search for a new hole between every byte inside the memcpy,
	 * for several simultaneous clients.
	 *
	 * On a full-ppgtt system, if we have run out of available space, there
	 * will be lots and lots of objects in the eviction list! Again,
	 * searching that LRU list may be slow if we are also applying any
	 * range restrictions (e.g. restriction to low 4GiB) and so, for
	 * simplicity and similarilty between different GTT, try the single
	 * random replacement first.
	 */
	offset = random_offset(start, end,
			       size, alignment ?: I915_GTT_MIN_ALIGNMENT);
	err = i915_gem_gtt_reserve(vm, node, size, offset, color, flags);
	if (err != -ENOSPC)
		return err;

	/* Randomly selected placement is pinned, do a search */
3666 3667 3668 3669 3670
	err = i915_gem_evict_something(vm, size, alignment, color,
				       start, end, flags);
	if (err)
		return err;

3671 3672 3673
	return drm_mm_insert_node_in_range(&vm->mm, node,
					   size, alignment, color,
					   start, end, DRM_MM_INSERT_EVICT);
3674
}
3675 3676 3677

#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
#include "selftests/mock_gtt.c"
3678
#include "selftests/i915_gem_gtt.c"
3679
#endif