i915_gem_gtt.c 98.3 KB
Newer Older
1 2
/*
 * Copyright © 2010 Daniel Vetter
3
 * Copyright © 2011-2014 Intel Corporation
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

26
#include <linux/log2.h>
27
#include <linux/seq_file.h>
28
#include <linux/stop_machine.h>
29

30 31
#include <drm/drmP.h>
#include <drm/i915_drm.h>
32

33
#include "i915_drv.h"
34
#include "i915_vgpu.h"
35 36
#include "i915_trace.h"
#include "intel_drv.h"
37
#include "intel_frontbuffer.h"
38

39 40
#define I915_GFP_DMA (GFP_KERNEL | __GFP_HIGHMEM)

41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76
/**
 * DOC: Global GTT views
 *
 * Background and previous state
 *
 * Historically objects could exists (be bound) in global GTT space only as
 * singular instances with a view representing all of the object's backing pages
 * in a linear fashion. This view will be called a normal view.
 *
 * To support multiple views of the same object, where the number of mapped
 * pages is not equal to the backing store, or where the layout of the pages
 * is not linear, concept of a GGTT view was added.
 *
 * One example of an alternative view is a stereo display driven by a single
 * image. In this case we would have a framebuffer looking like this
 * (2x2 pages):
 *
 *    12
 *    34
 *
 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
 * rendering. In contrast, fed to the display engine would be an alternative
 * view which could look something like this:
 *
 *   1212
 *   3434
 *
 * In this example both the size and layout of pages in the alternative view is
 * different from the normal view.
 *
 * Implementation and usage
 *
 * GGTT views are implemented using VMAs and are distinguished via enum
 * i915_ggtt_view_type and struct i915_ggtt_view.
 *
 * A new flavour of core GEM functions which work with GGTT bound objects were
77 78 79
 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
 * renaming  in large amounts of code. They take the struct i915_ggtt_view
 * parameter encapsulating all metadata required to implement a view.
80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101
 *
 * As a helper for callers which are only interested in the normal view,
 * globally const i915_ggtt_view_normal singleton instance exists. All old core
 * GEM API functions, the ones not taking the view parameter, are operating on,
 * or with the normal GGTT view.
 *
 * Code wanting to add or use a new GGTT view needs to:
 *
 * 1. Add a new enum with a suitable name.
 * 2. Extend the metadata in the i915_ggtt_view structure if required.
 * 3. Add support to i915_get_vma_pages().
 *
 * New views are required to build a scatter-gather table from within the
 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
 * exists for the lifetime of an VMA.
 *
 * Core API is designed to have copy semantics which means that passed in
 * struct i915_ggtt_view does not need to be persistent (left around after
 * calling the core API functions).
 *
 */

102 103 104
static int
i915_get_ggtt_vma_pages(struct i915_vma *vma);

105 106 107
const struct i915_ggtt_view i915_ggtt_view_normal = {
	.type = I915_GGTT_VIEW_NORMAL,
};
108
const struct i915_ggtt_view i915_ggtt_view_rotated = {
109
	.type = I915_GGTT_VIEW_ROTATED,
110
};
111

112 113
int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
			       	int enable_ppgtt)
114
{
115 116
	bool has_aliasing_ppgtt;
	bool has_full_ppgtt;
117
	bool has_full_48bit_ppgtt;
118

119 120 121
	has_aliasing_ppgtt = dev_priv->info.has_aliasing_ppgtt;
	has_full_ppgtt = dev_priv->info.has_full_ppgtt;
	has_full_48bit_ppgtt = dev_priv->info.has_full_48bit_ppgtt;
122

123 124 125 126 127
	if (intel_vgpu_active(dev_priv)) {
		/* emulation is too hard */
		has_full_ppgtt = false;
		has_full_48bit_ppgtt = false;
	}
128

129 130 131
	if (!has_aliasing_ppgtt)
		return 0;

132 133 134 135
	/*
	 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
	 * execlists, the sole mechanism available to submit work.
	 */
136
	if (enable_ppgtt == 0 && INTEL_GEN(dev_priv) < 9)
137 138 139 140 141
		return 0;

	if (enable_ppgtt == 1)
		return 1;

142
	if (enable_ppgtt == 2 && has_full_ppgtt)
143 144
		return 2;

145 146 147
	if (enable_ppgtt == 3 && has_full_48bit_ppgtt)
		return 3;

148 149
#ifdef CONFIG_INTEL_IOMMU
	/* Disable ppgtt on SNB if VT-d is on. */
150
	if (IS_GEN6(dev_priv) && intel_iommu_gfx_mapped) {
151
		DRM_INFO("Disabling PPGTT because VT-d is on\n");
152
		return 0;
153 154 155
	}
#endif

156
	/* Early VLV doesn't have this */
157
	if (IS_VALLEYVIEW(dev_priv) && dev_priv->drm.pdev->revision < 0xb) {
158 159 160 161
		DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
		return 0;
	}

162
	if (INTEL_GEN(dev_priv) >= 8 && i915.enable_execlists && has_full_ppgtt)
163
		return has_full_48bit_ppgtt ? 3 : 2;
164 165
	else
		return has_aliasing_ppgtt ? 1 : 0;
166 167
}

168 169 170
static int ppgtt_bind_vma(struct i915_vma *vma,
			  enum i915_cache_level cache_level,
			  u32 unused)
171 172 173
{
	u32 pte_flags = 0;

C
Chris Wilson 已提交
174
	vma->pages = vma->obj->mm.pages;
175

176 177 178 179
	/* Currently applicable only to VLV */
	if (vma->obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

180
	vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
181
				cache_level, pte_flags);
182 183

	return 0;
184 185 186 187 188 189
}

static void ppgtt_unbind_vma(struct i915_vma *vma)
{
	vma->vm->clear_range(vma->vm,
			     vma->node.start,
190
			     vma->size);
191
}
192

193
static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
194
				  enum i915_cache_level level)
B
Ben Widawsky 已提交
195
{
196
	gen8_pte_t pte = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
197
	pte |= addr;
198 199 200

	switch (level) {
	case I915_CACHE_NONE:
B
Ben Widawsky 已提交
201
		pte |= PPAT_UNCACHED_INDEX;
202 203 204 205 206 207 208 209 210
		break;
	case I915_CACHE_WT:
		pte |= PPAT_DISPLAY_ELLC_INDEX;
		break;
	default:
		pte |= PPAT_CACHED_INDEX;
		break;
	}

B
Ben Widawsky 已提交
211 212 213
	return pte;
}

214 215
static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
				  const enum i915_cache_level level)
B
Ben Widawsky 已提交
216
{
217
	gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
218 219 220 221 222 223 224 225
	pde |= addr;
	if (level != I915_CACHE_NONE)
		pde |= PPAT_CACHED_PDE_INDEX;
	else
		pde |= PPAT_UNCACHED_INDEX;
	return pde;
}

226 227 228
#define gen8_pdpe_encode gen8_pde_encode
#define gen8_pml4e_encode gen8_pde_encode

229 230
static gen6_pte_t snb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
231
				 u32 unused)
232
{
233
	gen6_pte_t pte = GEN6_PTE_VALID;
234
	pte |= GEN6_PTE_ADDR_ENCODE(addr);
235 236

	switch (level) {
237 238 239 240 241 242 243 244
	case I915_CACHE_L3_LLC:
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
		pte |= GEN6_PTE_UNCACHED;
		break;
	default:
245
		MISSING_CASE(level);
246 247 248 249 250
	}

	return pte;
}

251 252
static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
253
				 u32 unused)
254
{
255
	gen6_pte_t pte = GEN6_PTE_VALID;
256 257 258 259 260
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	switch (level) {
	case I915_CACHE_L3_LLC:
		pte |= GEN7_PTE_CACHE_L3_LLC;
261 262 263 264 265
		break;
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
266
		pte |= GEN6_PTE_UNCACHED;
267 268
		break;
	default:
269
		MISSING_CASE(level);
270 271
	}

272 273 274
	return pte;
}

275 276
static gen6_pte_t byt_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
277
				 u32 flags)
278
{
279
	gen6_pte_t pte = GEN6_PTE_VALID;
280 281
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

282 283
	if (!(flags & PTE_READ_ONLY))
		pte |= BYT_PTE_WRITEABLE;
284 285 286 287 288 289 290

	if (level != I915_CACHE_NONE)
		pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;

	return pte;
}

291 292
static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
293
				 u32 unused)
294
{
295
	gen6_pte_t pte = GEN6_PTE_VALID;
296
	pte |= HSW_PTE_ADDR_ENCODE(addr);
297 298

	if (level != I915_CACHE_NONE)
299
		pte |= HSW_WB_LLC_AGE3;
300 301 302 303

	return pte;
}

304 305
static gen6_pte_t iris_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
306
				  u32 unused)
307
{
308
	gen6_pte_t pte = GEN6_PTE_VALID;
309 310
	pte |= HSW_PTE_ADDR_ENCODE(addr);

311 312 313 314
	switch (level) {
	case I915_CACHE_NONE:
		break;
	case I915_CACHE_WT:
315
		pte |= HSW_WT_ELLC_LLC_AGE3;
316 317
		break;
	default:
318
		pte |= HSW_WB_ELLC_LLC_AGE3;
319 320
		break;
	}
321 322 323 324

	return pte;
}

325
static int __setup_page_dma(struct drm_i915_private *dev_priv,
326
			    struct i915_page_dma *p, gfp_t flags)
327
{
328
	struct device *kdev = &dev_priv->drm.pdev->dev;
329

330
	p->page = alloc_page(flags);
331 332
	if (!p->page)
		return -ENOMEM;
333

334
	p->daddr = dma_map_page(kdev,
335
				p->page, 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
336

337
	if (dma_mapping_error(kdev, p->daddr)) {
338 339 340
		__free_page(p->page);
		return -EINVAL;
	}
341 342

	return 0;
343 344
}

345 346
static int setup_page_dma(struct drm_i915_private *dev_priv,
			  struct i915_page_dma *p)
347
{
348
	return __setup_page_dma(dev_priv, p, I915_GFP_DMA);
349 350
}

351 352
static void cleanup_page_dma(struct drm_i915_private *dev_priv,
			     struct i915_page_dma *p)
353
{
354
	struct pci_dev *pdev = dev_priv->drm.pdev;
D
David Weinehall 已提交
355

356
	if (WARN_ON(!p->page))
357
		return;
358

359
	dma_unmap_page(&pdev->dev, p->daddr, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
360 361 362 363
	__free_page(p->page);
	memset(p, 0, sizeof(*p));
}

364
static void *kmap_page_dma(struct i915_page_dma *p)
365
{
366 367
	return kmap_atomic(p->page);
}
368

369 370 371
/* We use the flushing unmap only with ppgtt structures:
 * page directories, page tables and scratch pages.
 */
372
static void kunmap_page_dma(struct drm_i915_private *dev_priv, void *vaddr)
373
{
374 375 376
	/* There are only few exceptions for gen >=6. chv and bxt.
	 * And we are not sure about the latter so play safe for now.
	 */
377
	if (IS_CHERRYVIEW(dev_priv) || IS_GEN9_LP(dev_priv))
378 379 380 381 382
		drm_clflush_virt_range(vaddr, PAGE_SIZE);

	kunmap_atomic(vaddr);
}

383
#define kmap_px(px) kmap_page_dma(px_base(px))
384
#define kunmap_px(ppgtt, vaddr) \
385
		kunmap_page_dma((ppgtt)->base.i915, (vaddr))
386

387 388
#define setup_px(dev_priv, px) setup_page_dma((dev_priv), px_base(px))
#define cleanup_px(dev_priv, px) cleanup_page_dma((dev_priv), px_base(px))
389 390 391
#define fill_px(dev_priv, px, v) fill_page_dma((dev_priv), px_base(px), (v))
#define fill32_px(dev_priv, px, v) \
		fill_page_dma_32((dev_priv), px_base(px), (v))
392

393 394
static void fill_page_dma(struct drm_i915_private *dev_priv,
			  struct i915_page_dma *p, const uint64_t val)
395 396 397 398 399 400 401
{
	int i;
	uint64_t * const vaddr = kmap_page_dma(p);

	for (i = 0; i < 512; i++)
		vaddr[i] = val;

402
	kunmap_page_dma(dev_priv, vaddr);
403 404
}

405 406
static void fill_page_dma_32(struct drm_i915_private *dev_priv,
			     struct i915_page_dma *p, const uint32_t val32)
407 408 409 410 411
{
	uint64_t v = val32;

	v = v << 32 | val32;

412
	fill_page_dma(dev_priv, p, v);
413 414
}

415
static int
416
setup_scratch_page(struct drm_i915_private *dev_priv,
417 418
		   struct i915_page_dma *scratch,
		   gfp_t gfp)
419
{
420
	return __setup_page_dma(dev_priv, scratch, gfp | __GFP_ZERO);
421 422
}

423
static void cleanup_scratch_page(struct drm_i915_private *dev_priv,
424
				 struct i915_page_dma *scratch)
425
{
426
	cleanup_page_dma(dev_priv, scratch);
427 428
}

429
static struct i915_page_table *alloc_pt(struct drm_i915_private *dev_priv)
430
{
431
	struct i915_page_table *pt;
432
	const size_t count = INTEL_GEN(dev_priv) >= 8 ? GEN8_PTES : GEN6_PTES;
433
	int ret = -ENOMEM;
434 435 436 437 438

	pt = kzalloc(sizeof(*pt), GFP_KERNEL);
	if (!pt)
		return ERR_PTR(-ENOMEM);

439 440 441 442 443 444
	pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
				GFP_KERNEL);

	if (!pt->used_ptes)
		goto fail_bitmap;

445
	ret = setup_px(dev_priv, pt);
446
	if (ret)
447
		goto fail_page_m;
448 449

	return pt;
450

451
fail_page_m:
452 453 454 455 456
	kfree(pt->used_ptes);
fail_bitmap:
	kfree(pt);

	return ERR_PTR(ret);
457 458
}

459 460
static void free_pt(struct drm_i915_private *dev_priv,
		    struct i915_page_table *pt)
461
{
462
	cleanup_px(dev_priv, pt);
463 464 465 466 467 468 469 470 471
	kfree(pt->used_ptes);
	kfree(pt);
}

static void gen8_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
	gen8_pte_t scratch_pte;

472
	scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
473
				      I915_CACHE_LLC);
474

475
	fill_px(vm->i915, pt, scratch_pte);
476 477 478 479 480 481 482
}

static void gen6_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
	gen6_pte_t scratch_pte;

483
	WARN_ON(vm->scratch_page.daddr == 0);
484

485
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
486
				     I915_CACHE_LLC, 0);
487

488
	fill32_px(vm->i915, pt, scratch_pte);
489 490
}

491
static struct i915_page_directory *alloc_pd(struct drm_i915_private *dev_priv)
492
{
493
	struct i915_page_directory *pd;
494
	int ret = -ENOMEM;
495 496 497 498 499

	pd = kzalloc(sizeof(*pd), GFP_KERNEL);
	if (!pd)
		return ERR_PTR(-ENOMEM);

500 501 502
	pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
				sizeof(*pd->used_pdes), GFP_KERNEL);
	if (!pd->used_pdes)
503
		goto fail_bitmap;
504

505
	ret = setup_px(dev_priv, pd);
506
	if (ret)
507
		goto fail_page_m;
508

509
	return pd;
510

511
fail_page_m:
512
	kfree(pd->used_pdes);
513
fail_bitmap:
514 515 516
	kfree(pd);

	return ERR_PTR(ret);
517 518
}

519 520
static void free_pd(struct drm_i915_private *dev_priv,
		    struct i915_page_directory *pd)
521 522
{
	if (px_page(pd)) {
523
		cleanup_px(dev_priv, pd);
524 525 526 527 528 529 530 531 532 533 534 535
		kfree(pd->used_pdes);
		kfree(pd);
	}
}

static void gen8_initialize_pd(struct i915_address_space *vm,
			       struct i915_page_directory *pd)
{
	gen8_pde_t scratch_pde;

	scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC);

536
	fill_px(vm->i915, pd, scratch_pde);
537 538
}

539
static int __pdp_init(struct drm_i915_private *dev_priv,
540 541
		      struct i915_page_directory_pointer *pdp)
{
542
	size_t pdpes = I915_PDPES_PER_PDP(dev_priv);
543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569

	pdp->used_pdpes = kcalloc(BITS_TO_LONGS(pdpes),
				  sizeof(unsigned long),
				  GFP_KERNEL);
	if (!pdp->used_pdpes)
		return -ENOMEM;

	pdp->page_directory = kcalloc(pdpes, sizeof(*pdp->page_directory),
				      GFP_KERNEL);
	if (!pdp->page_directory) {
		kfree(pdp->used_pdpes);
		/* the PDP might be the statically allocated top level. Keep it
		 * as clean as possible */
		pdp->used_pdpes = NULL;
		return -ENOMEM;
	}

	return 0;
}

static void __pdp_fini(struct i915_page_directory_pointer *pdp)
{
	kfree(pdp->used_pdpes);
	kfree(pdp->page_directory);
	pdp->page_directory = NULL;
}

570
static struct
571
i915_page_directory_pointer *alloc_pdp(struct drm_i915_private *dev_priv)
572 573 574 575
{
	struct i915_page_directory_pointer *pdp;
	int ret = -ENOMEM;

576
	WARN_ON(!USES_FULL_48BIT_PPGTT(dev_priv));
577 578 579 580 581

	pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
	if (!pdp)
		return ERR_PTR(-ENOMEM);

582
	ret = __pdp_init(dev_priv, pdp);
583 584 585
	if (ret)
		goto fail_bitmap;

586
	ret = setup_px(dev_priv, pdp);
587 588 589 590 591 592 593 594 595 596 597 598 599
	if (ret)
		goto fail_page_m;

	return pdp;

fail_page_m:
	__pdp_fini(pdp);
fail_bitmap:
	kfree(pdp);

	return ERR_PTR(ret);
}

600
static void free_pdp(struct drm_i915_private *dev_priv,
601 602 603
		     struct i915_page_directory_pointer *pdp)
{
	__pdp_fini(pdp);
604 605
	if (USES_FULL_48BIT_PPGTT(dev_priv)) {
		cleanup_px(dev_priv, pdp);
606 607 608 609
		kfree(pdp);
	}
}

610 611 612 613 614 615 616
static void gen8_initialize_pdp(struct i915_address_space *vm,
				struct i915_page_directory_pointer *pdp)
{
	gen8_ppgtt_pdpe_t scratch_pdpe;

	scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);

617
	fill_px(vm->i915, pdp, scratch_pdpe);
618 619 620 621 622 623 624 625 626 627
}

static void gen8_initialize_pml4(struct i915_address_space *vm,
				 struct i915_pml4 *pml4)
{
	gen8_ppgtt_pml4e_t scratch_pml4e;

	scratch_pml4e = gen8_pml4e_encode(px_dma(vm->scratch_pdp),
					  I915_CACHE_LLC);

628
	fill_px(vm->i915, pml4, scratch_pml4e);
629 630
}

631
static void
632 633 634 635
gen8_setup_pdpe(struct i915_hw_ppgtt *ppgtt,
		struct i915_page_directory_pointer *pdp,
		struct i915_page_directory *pd,
		int index)
636 637 638
{
	gen8_ppgtt_pdpe_t *page_directorypo;

639
	if (!USES_FULL_48BIT_PPGTT(to_i915(ppgtt->base.dev)))
640 641 642 643 644 645 646 647
		return;

	page_directorypo = kmap_px(pdp);
	page_directorypo[index] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
	kunmap_px(ppgtt, page_directorypo);
}

static void
648 649 650 651
gen8_setup_pml4e(struct i915_hw_ppgtt *ppgtt,
		 struct i915_pml4 *pml4,
		 struct i915_page_directory_pointer *pdp,
		 int index)
652 653 654
{
	gen8_ppgtt_pml4e_t *pagemap = kmap_px(pml4);

655
	WARN_ON(!USES_FULL_48BIT_PPGTT(to_i915(ppgtt->base.dev)));
656 657
	pagemap[index] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
	kunmap_px(ppgtt, pagemap);
658 659
}

660
/* Broadwell Page Directory Pointer Descriptors */
661
static int gen8_write_pdp(struct drm_i915_gem_request *req,
662 663
			  unsigned entry,
			  dma_addr_t addr)
664
{
665
	struct intel_ring *ring = req->ring;
666
	struct intel_engine_cs *engine = req->engine;
667 668 669 670
	int ret;

	BUG_ON(entry >= 4);

671
	ret = intel_ring_begin(req, 6);
672 673 674
	if (ret)
		return ret;

675 676 677 678 679 680 681
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit_reg(ring, GEN8_RING_PDP_UDW(engine, entry));
	intel_ring_emit(ring, upper_32_bits(addr));
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit_reg(ring, GEN8_RING_PDP_LDW(engine, entry));
	intel_ring_emit(ring, lower_32_bits(addr));
	intel_ring_advance(ring);
682 683 684 685

	return 0;
}

686 687
static int gen8_legacy_mm_switch(struct i915_hw_ppgtt *ppgtt,
				 struct drm_i915_gem_request *req)
688
{
689
	int i, ret;
690

691
	for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
692 693
		const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);

694
		ret = gen8_write_pdp(req, i, pd_daddr);
695 696
		if (ret)
			return ret;
697
	}
B
Ben Widawsky 已提交
698

699
	return 0;
700 701
}

702 703 704 705 706 707
static int gen8_48b_mm_switch(struct i915_hw_ppgtt *ppgtt,
			      struct drm_i915_gem_request *req)
{
	return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
}

708 709 710 711 712 713 714
/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
 * the page table structures, we mark them dirty so that
 * context switching/execlist queuing code takes extra steps
 * to ensure that tlbs are flushed.
 */
static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
{
715
	ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.i915)->ring_mask;
716 717
}

718 719 720 721
/* Removes entries from a single page table, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries.
 */
static bool gen8_ppgtt_clear_pt(struct i915_address_space *vm,
722 723 724
				struct i915_page_table *pt,
				uint64_t start,
				uint64_t length)
725
{
726
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
727
	unsigned int num_entries = gen8_pte_count(start, length);
M
Mika Kuoppala 已提交
728 729
	unsigned int pte = gen8_pte_index(start);
	unsigned int pte_end = pte + num_entries;
730
	gen8_pte_t *pt_vaddr;
731 732
	gen8_pte_t scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
						 I915_CACHE_LLC);
733

734
	if (WARN_ON(!px_page(pt)))
735
		return false;
736

M
Mika Kuoppala 已提交
737 738 739
	GEM_BUG_ON(pte_end > GEN8_PTES);

	bitmap_clear(pt->used_ptes, pte, num_entries);
740

741
	if (bitmap_empty(pt->used_ptes, GEN8_PTES))
742 743
		return true;

744 745
	pt_vaddr = kmap_px(pt);

M
Mika Kuoppala 已提交
746 747
	while (pte < pte_end)
		pt_vaddr[pte++] = scratch_pte;
748

749
	kunmap_px(ppgtt, pt_vaddr);
750 751

	return false;
752
}
753

754 755 756 757
/* Removes entries from a single page dir, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries
 */
static bool gen8_ppgtt_clear_pd(struct i915_address_space *vm,
758 759 760 761
				struct i915_page_directory *pd,
				uint64_t start,
				uint64_t length)
{
762
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
763 764
	struct i915_page_table *pt;
	uint64_t pde;
765 766 767
	gen8_pde_t *pde_vaddr;
	gen8_pde_t scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt),
						 I915_CACHE_LLC);
768 769

	gen8_for_each_pde(pt, pd, start, length, pde) {
770
		if (WARN_ON(!pd->page_table[pde]))
771
			break;
772

773 774 775 776 777
		if (gen8_ppgtt_clear_pt(vm, pt, start, length)) {
			__clear_bit(pde, pd->used_pdes);
			pde_vaddr = kmap_px(pd);
			pde_vaddr[pde] = scratch_pde;
			kunmap_px(ppgtt, pde_vaddr);
778
			free_pt(vm->i915, pt);
779 780 781
		}
	}

782
	if (bitmap_empty(pd->used_pdes, I915_PDES))
783 784 785
		return true;

	return false;
786
}
787

788 789 790 791
/* Removes entries from a single page dir pointer, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries
 */
static bool gen8_ppgtt_clear_pdp(struct i915_address_space *vm,
792 793 794 795
				 struct i915_page_directory_pointer *pdp,
				 uint64_t start,
				 uint64_t length)
{
796
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
797 798
	struct i915_page_directory *pd;
	uint64_t pdpe;
799

800 801 802
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
		if (WARN_ON(!pdp->page_directory[pdpe]))
			break;
803

804 805
		if (gen8_ppgtt_clear_pd(vm, pd, start, length)) {
			__clear_bit(pdpe, pdp->used_pdpes);
806
			gen8_setup_pdpe(ppgtt, pdp, vm->scratch_pd, pdpe);
807
			free_pd(vm->i915, pd);
808 809 810
		}
	}

811 812
	mark_tlbs_dirty(ppgtt);

813
	if (bitmap_empty(pdp->used_pdpes, I915_PDPES_PER_PDP(dev_priv)))
814 815 816
		return true;

	return false;
817
}
818

819 820 821 822
/* Removes entries from a single pml4.
 * This is the top-level structure in 4-level page tables used on gen8+.
 * Empty entries are always scratch pml4e.
 */
823 824 825 826 827
static void gen8_ppgtt_clear_pml4(struct i915_address_space *vm,
				  struct i915_pml4 *pml4,
				  uint64_t start,
				  uint64_t length)
{
828
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
829 830
	struct i915_page_directory_pointer *pdp;
	uint64_t pml4e;
831

832
	GEM_BUG_ON(!USES_FULL_48BIT_PPGTT(vm->i915));
833

834 835 836
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
		if (WARN_ON(!pml4->pdps[pml4e]))
			break;
837

838 839
		if (gen8_ppgtt_clear_pdp(vm, pdp, start, length)) {
			__clear_bit(pml4e, pml4->used_pml4es);
840
			gen8_setup_pml4e(ppgtt, pml4, vm->scratch_pdp, pml4e);
841
			free_pdp(vm->i915, pdp);
842
		}
843 844 845
	}
}

846
static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
847
				   uint64_t start, uint64_t length)
848
{
849
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
850

851
	if (USES_FULL_48BIT_PPGTT(vm->i915))
852 853 854
		gen8_ppgtt_clear_pml4(vm, &ppgtt->pml4, start, length);
	else
		gen8_ppgtt_clear_pdp(vm, &ppgtt->pdp, start, length);
855 856 857 858 859
}

static void
gen8_ppgtt_insert_pte_entries(struct i915_address_space *vm,
			      struct i915_page_directory_pointer *pdp,
860
			      struct sg_page_iter *sg_iter,
861 862 863
			      uint64_t start,
			      enum i915_cache_level cache_level)
{
864
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
865
	gen8_pte_t *pt_vaddr;
866 867 868
	unsigned pdpe = gen8_pdpe_index(start);
	unsigned pde = gen8_pde_index(start);
	unsigned pte = gen8_pte_index(start);
869

870
	pt_vaddr = NULL;
871

872
	while (__sg_page_iter_next(sg_iter)) {
B
Ben Widawsky 已提交
873
		if (pt_vaddr == NULL) {
874
			struct i915_page_directory *pd = pdp->page_directory[pdpe];
875
			struct i915_page_table *pt = pd->page_table[pde];
876
			pt_vaddr = kmap_px(pt);
B
Ben Widawsky 已提交
877
		}
878

879
		pt_vaddr[pte] =
880
			gen8_pte_encode(sg_page_iter_dma_address(sg_iter),
881
					cache_level);
882
		if (++pte == GEN8_PTES) {
883
			kunmap_px(ppgtt, pt_vaddr);
884
			pt_vaddr = NULL;
885
			if (++pde == I915_PDES) {
886
				if (++pdpe == I915_PDPES_PER_PDP(vm->i915))
887
					break;
888 889 890
				pde = 0;
			}
			pte = 0;
891 892
		}
	}
893 894 895

	if (pt_vaddr)
		kunmap_px(ppgtt, pt_vaddr);
896 897
}

898 899 900 901 902 903
static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
				      struct sg_table *pages,
				      uint64_t start,
				      enum i915_cache_level cache_level,
				      u32 unused)
{
904
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
905
	struct sg_page_iter sg_iter;
906

907
	__sg_page_iter_start(&sg_iter, pages->sgl, sg_nents(pages->sgl), 0);
908

909
	if (!USES_FULL_48BIT_PPGTT(vm->i915)) {
910 911 912 913
		gen8_ppgtt_insert_pte_entries(vm, &ppgtt->pdp, &sg_iter, start,
					      cache_level);
	} else {
		struct i915_page_directory_pointer *pdp;
914
		uint64_t pml4e;
915 916
		uint64_t length = (uint64_t)pages->orig_nents << PAGE_SHIFT;

917
		gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, pml4e) {
918 919 920 921
			gen8_ppgtt_insert_pte_entries(vm, pdp, &sg_iter,
						      start, cache_level);
		}
	}
922 923
}

924
static void gen8_free_page_tables(struct drm_i915_private *dev_priv,
925
				  struct i915_page_directory *pd)
926 927 928
{
	int i;

929
	if (!px_page(pd))
930 931
		return;

932
	for_each_set_bit(i, pd->used_pdes, I915_PDES) {
933 934
		if (WARN_ON(!pd->page_table[i]))
			continue;
935

936
		free_pt(dev_priv, pd->page_table[i]);
937 938
		pd->page_table[i] = NULL;
	}
B
Ben Widawsky 已提交
939 940
}

941 942
static int gen8_init_scratch(struct i915_address_space *vm)
{
943
	struct drm_i915_private *dev_priv = vm->i915;
944
	int ret;
945

946
	ret = setup_scratch_page(dev_priv, &vm->scratch_page, I915_GFP_DMA);
947 948
	if (ret)
		return ret;
949

950
	vm->scratch_pt = alloc_pt(dev_priv);
951
	if (IS_ERR(vm->scratch_pt)) {
952 953
		ret = PTR_ERR(vm->scratch_pt);
		goto free_scratch_page;
954 955
	}

956
	vm->scratch_pd = alloc_pd(dev_priv);
957
	if (IS_ERR(vm->scratch_pd)) {
958 959
		ret = PTR_ERR(vm->scratch_pd);
		goto free_pt;
960 961
	}

962 963
	if (USES_FULL_48BIT_PPGTT(dev_priv)) {
		vm->scratch_pdp = alloc_pdp(dev_priv);
964
		if (IS_ERR(vm->scratch_pdp)) {
965 966
			ret = PTR_ERR(vm->scratch_pdp);
			goto free_pd;
967 968 969
		}
	}

970 971
	gen8_initialize_pt(vm, vm->scratch_pt);
	gen8_initialize_pd(vm, vm->scratch_pd);
972
	if (USES_FULL_48BIT_PPGTT(dev_priv))
973
		gen8_initialize_pdp(vm, vm->scratch_pdp);
974 975

	return 0;
976 977

free_pd:
978
	free_pd(dev_priv, vm->scratch_pd);
979
free_pt:
980
	free_pt(dev_priv, vm->scratch_pt);
981
free_scratch_page:
982
	cleanup_scratch_page(dev_priv, &vm->scratch_page);
983 984

	return ret;
985 986
}

987 988 989
static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create)
{
	enum vgt_g2v_type msg;
990
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
991 992
	int i;

993
	if (USES_FULL_48BIT_PPGTT(dev_priv)) {
994 995
		u64 daddr = px_dma(&ppgtt->pml4);

996 997
		I915_WRITE(vgtif_reg(pdp[0].lo), lower_32_bits(daddr));
		I915_WRITE(vgtif_reg(pdp[0].hi), upper_32_bits(daddr));
998 999 1000 1001 1002 1003 1004

		msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY);
	} else {
		for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
			u64 daddr = i915_page_dir_dma_addr(ppgtt, i);

1005 1006
			I915_WRITE(vgtif_reg(pdp[i].lo), lower_32_bits(daddr));
			I915_WRITE(vgtif_reg(pdp[i].hi), upper_32_bits(daddr));
1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017
		}

		msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY);
	}

	I915_WRITE(vgtif_reg(g2v_notify), msg);

	return 0;
}

1018 1019
static void gen8_free_scratch(struct i915_address_space *vm)
{
1020
	struct drm_i915_private *dev_priv = vm->i915;
1021

1022 1023 1024 1025 1026
	if (USES_FULL_48BIT_PPGTT(dev_priv))
		free_pdp(dev_priv, vm->scratch_pdp);
	free_pd(dev_priv, vm->scratch_pd);
	free_pt(dev_priv, vm->scratch_pt);
	cleanup_scratch_page(dev_priv, &vm->scratch_page);
1027 1028
}

1029
static void gen8_ppgtt_cleanup_3lvl(struct drm_i915_private *dev_priv,
1030
				    struct i915_page_directory_pointer *pdp)
1031 1032 1033
{
	int i;

1034
	for_each_set_bit(i, pdp->used_pdpes, I915_PDPES_PER_PDP(dev_priv)) {
1035
		if (WARN_ON(!pdp->page_directory[i]))
1036 1037
			continue;

1038 1039
		gen8_free_page_tables(dev_priv, pdp->page_directory[i]);
		free_pd(dev_priv, pdp->page_directory[i]);
1040
	}
1041

1042
	free_pdp(dev_priv, pdp);
1043 1044 1045 1046
}

static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
{
1047
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
1048 1049 1050 1051 1052 1053
	int i;

	for_each_set_bit(i, ppgtt->pml4.used_pml4es, GEN8_PML4ES_PER_PML4) {
		if (WARN_ON(!ppgtt->pml4.pdps[i]))
			continue;

1054
		gen8_ppgtt_cleanup_3lvl(dev_priv, ppgtt->pml4.pdps[i]);
1055 1056
	}

1057
	cleanup_px(dev_priv, &ppgtt->pml4);
1058 1059 1060 1061
}

static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
{
1062
	struct drm_i915_private *dev_priv = vm->i915;
1063
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1064

1065
	if (intel_vgpu_active(dev_priv))
1066 1067
		gen8_ppgtt_notify_vgt(ppgtt, false);

1068 1069
	if (!USES_FULL_48BIT_PPGTT(dev_priv))
		gen8_ppgtt_cleanup_3lvl(dev_priv, &ppgtt->pdp);
1070 1071
	else
		gen8_ppgtt_cleanup_4lvl(ppgtt);
1072

1073
	gen8_free_scratch(vm);
1074 1075
}

1076 1077
/**
 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
1078 1079
 * @vm:	Master vm structure.
 * @pd:	Page directory for this address range.
1080
 * @start:	Starting virtual address to begin allocations.
1081
 * @length:	Size of the allocations.
1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093
 * @new_pts:	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page tables. Extremely similar to
 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
 * the page directory boundary (instead of the page directory pointer). That
 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
 * possible, and likely that the caller will need to use multiple calls of this
 * function to achieve the appropriate allocation.
 *
 * Return: 0 if success; negative error code otherwise.
 */
1094
static int gen8_ppgtt_alloc_pagetabs(struct i915_address_space *vm,
1095
				     struct i915_page_directory *pd,
1096
				     uint64_t start,
1097 1098
				     uint64_t length,
				     unsigned long *new_pts)
1099
{
1100
	struct drm_i915_private *dev_priv = vm->i915;
1101
	struct i915_page_table *pt;
1102
	uint32_t pde;
1103

1104
	gen8_for_each_pde(pt, pd, start, length, pde) {
1105
		/* Don't reallocate page tables */
1106
		if (test_bit(pde, pd->used_pdes)) {
1107
			/* Scratch is never allocated this way */
1108
			WARN_ON(pt == vm->scratch_pt);
1109 1110 1111
			continue;
		}

1112
		pt = alloc_pt(dev_priv);
1113
		if (IS_ERR(pt))
1114 1115
			goto unwind_out;

1116
		gen8_initialize_pt(vm, pt);
1117
		pd->page_table[pde] = pt;
1118
		__set_bit(pde, new_pts);
1119
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN8_PDE_SHIFT);
1120 1121
	}

1122
	return 0;
1123 1124

unwind_out:
1125
	for_each_set_bit(pde, new_pts, I915_PDES)
1126
		free_pt(dev_priv, pd->page_table[pde]);
1127

B
Ben Widawsky 已提交
1128
	return -ENOMEM;
1129 1130
}

1131 1132
/**
 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
1133
 * @vm:	Master vm structure.
1134 1135
 * @pdp:	Page directory pointer for this address range.
 * @start:	Starting virtual address to begin allocations.
1136 1137
 * @length:	Size of the allocations.
 * @new_pds:	Bitmap set by function with new allocations. Likely used by the
1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153
 *		caller to free on error.
 *
 * Allocate the required number of page directories starting at the pde index of
 * @start, and ending at the pde index @start + @length. This function will skip
 * over already allocated page directories within the range, and only allocate
 * new ones, setting the appropriate pointer within the pdp as well as the
 * correct position in the bitmap @new_pds.
 *
 * The function will only allocate the pages within the range for a give page
 * directory pointer. In other words, if @start + @length straddles a virtually
 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
 * required by the caller, This is not currently possible, and the BUG in the
 * code will prevent it.
 *
 * Return: 0 if success; negative error code otherwise.
 */
1154 1155 1156 1157 1158 1159
static int
gen8_ppgtt_alloc_page_directories(struct i915_address_space *vm,
				  struct i915_page_directory_pointer *pdp,
				  uint64_t start,
				  uint64_t length,
				  unsigned long *new_pds)
1160
{
1161
	struct drm_i915_private *dev_priv = vm->i915;
1162
	struct i915_page_directory *pd;
1163
	uint32_t pdpe;
1164
	uint32_t pdpes = I915_PDPES_PER_PDP(dev_priv);
1165

1166
	WARN_ON(!bitmap_empty(new_pds, pdpes));
1167

1168
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1169
		if (test_bit(pdpe, pdp->used_pdpes))
1170
			continue;
1171

1172
		pd = alloc_pd(dev_priv);
1173
		if (IS_ERR(pd))
B
Ben Widawsky 已提交
1174
			goto unwind_out;
1175

1176
		gen8_initialize_pd(vm, pd);
1177
		pdp->page_directory[pdpe] = pd;
1178
		__set_bit(pdpe, new_pds);
1179
		trace_i915_page_directory_entry_alloc(vm, pdpe, start, GEN8_PDPE_SHIFT);
B
Ben Widawsky 已提交
1180 1181
	}

1182
	return 0;
B
Ben Widawsky 已提交
1183 1184

unwind_out:
1185
	for_each_set_bit(pdpe, new_pds, pdpes)
1186
		free_pd(dev_priv, pdp->page_directory[pdpe]);
B
Ben Widawsky 已提交
1187 1188

	return -ENOMEM;
1189 1190
}

1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213
/**
 * gen8_ppgtt_alloc_page_dirpointers() - Allocate pdps for VA range.
 * @vm:	Master vm structure.
 * @pml4:	Page map level 4 for this address range.
 * @start:	Starting virtual address to begin allocations.
 * @length:	Size of the allocations.
 * @new_pdps:	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page directory pointers. Extremely similar to
 * gen8_ppgtt_alloc_page_directories() and gen8_ppgtt_alloc_pagetabs().
 * The main difference is here we are limited by the pml4 boundary (instead of
 * the page directory pointer).
 *
 * Return: 0 if success; negative error code otherwise.
 */
static int
gen8_ppgtt_alloc_page_dirpointers(struct i915_address_space *vm,
				  struct i915_pml4 *pml4,
				  uint64_t start,
				  uint64_t length,
				  unsigned long *new_pdps)
{
1214
	struct drm_i915_private *dev_priv = vm->i915;
1215 1216 1217 1218 1219
	struct i915_page_directory_pointer *pdp;
	uint32_t pml4e;

	WARN_ON(!bitmap_empty(new_pdps, GEN8_PML4ES_PER_PML4));

1220
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1221
		if (!test_bit(pml4e, pml4->used_pml4es)) {
1222
			pdp = alloc_pdp(dev_priv);
1223 1224 1225
			if (IS_ERR(pdp))
				goto unwind_out;

1226
			gen8_initialize_pdp(vm, pdp);
1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239
			pml4->pdps[pml4e] = pdp;
			__set_bit(pml4e, new_pdps);
			trace_i915_page_directory_pointer_entry_alloc(vm,
								      pml4e,
								      start,
								      GEN8_PML4E_SHIFT);
		}
	}

	return 0;

unwind_out:
	for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1240
		free_pdp(dev_priv, pml4->pdps[pml4e]);
1241 1242 1243 1244

	return -ENOMEM;
}

1245
static void
1246
free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long *new_pts)
1247 1248 1249 1250 1251 1252 1253 1254 1255 1256
{
	kfree(new_pts);
	kfree(new_pds);
}

/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
 * of these are based on the number of PDPEs in the system.
 */
static
int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
1257
					 unsigned long **new_pts,
1258
					 uint32_t pdpes)
1259 1260
{
	unsigned long *pds;
1261
	unsigned long *pts;
1262

1263
	pds = kcalloc(BITS_TO_LONGS(pdpes), sizeof(unsigned long), GFP_TEMPORARY);
1264 1265 1266
	if (!pds)
		return -ENOMEM;

1267 1268 1269 1270
	pts = kcalloc(pdpes, BITS_TO_LONGS(I915_PDES) * sizeof(unsigned long),
		      GFP_TEMPORARY);
	if (!pts)
		goto err_out;
1271 1272 1273 1274 1275 1276 1277

	*new_pds = pds;
	*new_pts = pts;

	return 0;

err_out:
1278
	free_gen8_temp_bitmaps(pds, pts);
1279 1280 1281
	return -ENOMEM;
}

1282 1283 1284 1285
static int gen8_alloc_va_range_3lvl(struct i915_address_space *vm,
				    struct i915_page_directory_pointer *pdp,
				    uint64_t start,
				    uint64_t length)
1286
{
1287
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1288
	unsigned long *new_page_dirs, *new_page_tables;
1289
	struct drm_i915_private *dev_priv = vm->i915;
1290
	struct i915_page_directory *pd;
1291 1292
	const uint64_t orig_start = start;
	const uint64_t orig_length = length;
1293
	uint32_t pdpe;
1294
	uint32_t pdpes = I915_PDPES_PER_PDP(dev_priv);
1295 1296
	int ret;

1297
	ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
1298 1299 1300
	if (ret)
		return ret;

1301
	/* Do the allocations first so we can easily bail out */
1302 1303
	ret = gen8_ppgtt_alloc_page_directories(vm, pdp, start, length,
						new_page_dirs);
1304
	if (ret) {
1305
		free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1306 1307 1308 1309
		return ret;
	}

	/* For every page directory referenced, allocate page tables */
1310
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1311
		ret = gen8_ppgtt_alloc_pagetabs(vm, pd, start, length,
1312
						new_page_tables + pdpe * BITS_TO_LONGS(I915_PDES));
1313 1314 1315 1316
		if (ret)
			goto err_out;
	}

1317 1318 1319
	start = orig_start;
	length = orig_length;

1320 1321
	/* Allocations have completed successfully, so set the bitmaps, and do
	 * the mappings. */
1322
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1323
		gen8_pde_t *const page_directory = kmap_px(pd);
1324
		struct i915_page_table *pt;
1325
		uint64_t pd_len = length;
1326 1327 1328
		uint64_t pd_start = start;
		uint32_t pde;

1329 1330 1331
		/* Every pd should be allocated, we just did that above. */
		WARN_ON(!pd);

1332
		gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343
			/* Same reasoning as pd */
			WARN_ON(!pt);
			WARN_ON(!pd_len);
			WARN_ON(!gen8_pte_count(pd_start, pd_len));

			/* Set our used ptes within the page table */
			bitmap_set(pt->used_ptes,
				   gen8_pte_index(pd_start),
				   gen8_pte_count(pd_start, pd_len));

			/* Our pde is now pointing to the pagetable, pt */
1344
			__set_bit(pde, pd->used_pdes);
1345 1346

			/* Map the PDE to the page table */
1347 1348
			page_directory[pde] = gen8_pde_encode(px_dma(pt),
							      I915_CACHE_LLC);
1349 1350 1351 1352
			trace_i915_page_table_entry_map(&ppgtt->base, pde, pt,
							gen8_pte_index(start),
							gen8_pte_count(start, length),
							GEN8_PTES);
1353 1354 1355

			/* NB: We haven't yet mapped ptes to pages. At this
			 * point we're still relying on insert_entries() */
1356
		}
1357

1358
		kunmap_px(ppgtt, page_directory);
1359
		__set_bit(pdpe, pdp->used_pdpes);
1360
		gen8_setup_pdpe(ppgtt, pdp, pd, pdpe);
1361 1362
	}

1363
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1364
	mark_tlbs_dirty(ppgtt);
B
Ben Widawsky 已提交
1365
	return 0;
1366

B
Ben Widawsky 已提交
1367
err_out:
1368
	while (pdpe--) {
1369 1370
		unsigned long temp;

1371 1372
		for_each_set_bit(temp, new_page_tables + pdpe *
				BITS_TO_LONGS(I915_PDES), I915_PDES)
1373 1374
			free_pt(dev_priv,
				pdp->page_directory[pdpe]->page_table[temp]);
1375 1376
	}

1377
	for_each_set_bit(pdpe, new_page_dirs, pdpes)
1378
		free_pd(dev_priv, pdp->page_directory[pdpe]);
1379

1380
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1381
	mark_tlbs_dirty(ppgtt);
1382 1383 1384
	return ret;
}

1385 1386 1387 1388 1389 1390
static int gen8_alloc_va_range_4lvl(struct i915_address_space *vm,
				    struct i915_pml4 *pml4,
				    uint64_t start,
				    uint64_t length)
{
	DECLARE_BITMAP(new_pdps, GEN8_PML4ES_PER_PML4);
1391
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1392
	struct i915_page_directory_pointer *pdp;
1393
	uint64_t pml4e;
1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411
	int ret = 0;

	/* Do the pml4 allocations first, so we don't need to track the newly
	 * allocated tables below the pdp */
	bitmap_zero(new_pdps, GEN8_PML4ES_PER_PML4);

	/* The pagedirectory and pagetable allocations are done in the shared 3
	 * and 4 level code. Just allocate the pdps.
	 */
	ret = gen8_ppgtt_alloc_page_dirpointers(vm, pml4, start, length,
						new_pdps);
	if (ret)
		return ret;

	WARN(bitmap_weight(new_pdps, GEN8_PML4ES_PER_PML4) > 2,
	     "The allocation has spanned more than 512GB. "
	     "It is highly likely this is incorrect.");

1412
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1413 1414 1415 1416 1417 1418
		WARN_ON(!pdp);

		ret = gen8_alloc_va_range_3lvl(vm, pdp, start, length);
		if (ret)
			goto err_out;

1419
		gen8_setup_pml4e(ppgtt, pml4, pdp, pml4e);
1420 1421 1422 1423 1424 1425 1426 1427 1428
	}

	bitmap_or(pml4->used_pml4es, new_pdps, pml4->used_pml4es,
		  GEN8_PML4ES_PER_PML4);

	return 0;

err_out:
	for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1429
		gen8_ppgtt_cleanup_3lvl(vm->i915, pml4->pdps[pml4e]);
1430 1431 1432 1433 1434 1435 1436

	return ret;
}

static int gen8_alloc_va_range(struct i915_address_space *vm,
			       uint64_t start, uint64_t length)
{
1437
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1438

1439
	if (USES_FULL_48BIT_PPGTT(vm->i915))
1440 1441 1442 1443 1444
		return gen8_alloc_va_range_4lvl(vm, &ppgtt->pml4, start, length);
	else
		return gen8_alloc_va_range_3lvl(vm, &ppgtt->pdp, start, length);
}

1445 1446 1447 1448 1449 1450 1451 1452
static void gen8_dump_pdp(struct i915_page_directory_pointer *pdp,
			  uint64_t start, uint64_t length,
			  gen8_pte_t scratch_pte,
			  struct seq_file *m)
{
	struct i915_page_directory *pd;
	uint32_t pdpe;

1453
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1454 1455 1456 1457 1458 1459 1460 1461 1462
		struct i915_page_table *pt;
		uint64_t pd_len = length;
		uint64_t pd_start = start;
		uint32_t pde;

		if (!test_bit(pdpe, pdp->used_pdpes))
			continue;

		seq_printf(m, "\tPDPE #%d\n", pdpe);
1463
		gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506
			uint32_t  pte;
			gen8_pte_t *pt_vaddr;

			if (!test_bit(pde, pd->used_pdes))
				continue;

			pt_vaddr = kmap_px(pt);
			for (pte = 0; pte < GEN8_PTES; pte += 4) {
				uint64_t va =
					(pdpe << GEN8_PDPE_SHIFT) |
					(pde << GEN8_PDE_SHIFT) |
					(pte << GEN8_PTE_SHIFT);
				int i;
				bool found = false;

				for (i = 0; i < 4; i++)
					if (pt_vaddr[pte + i] != scratch_pte)
						found = true;
				if (!found)
					continue;

				seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
				for (i = 0; i < 4; i++) {
					if (pt_vaddr[pte + i] != scratch_pte)
						seq_printf(m, " %llx", pt_vaddr[pte + i]);
					else
						seq_puts(m, "  SCRATCH ");
				}
				seq_puts(m, "\n");
			}
			/* don't use kunmap_px, it could trigger
			 * an unnecessary flush.
			 */
			kunmap_atomic(pt_vaddr);
		}
	}
}

static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
	uint64_t start = ppgtt->base.start;
	uint64_t length = ppgtt->base.total;
1507
	gen8_pte_t scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
1508
						 I915_CACHE_LLC);
1509

1510
	if (!USES_FULL_48BIT_PPGTT(vm->i915)) {
1511 1512
		gen8_dump_pdp(&ppgtt->pdp, start, length, scratch_pte, m);
	} else {
1513
		uint64_t pml4e;
1514 1515 1516
		struct i915_pml4 *pml4 = &ppgtt->pml4;
		struct i915_page_directory_pointer *pdp;

1517
		gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1518 1519 1520 1521 1522 1523 1524 1525 1526
			if (!test_bit(pml4e, pml4->used_pml4es))
				continue;

			seq_printf(m, "    PML4E #%llu\n", pml4e);
			gen8_dump_pdp(pdp, start, length, scratch_pte, m);
		}
	}
}

1527 1528
static int gen8_preallocate_top_level_pdps(struct i915_hw_ppgtt *ppgtt)
{
1529
	unsigned long *new_page_dirs, *new_page_tables;
1530
	uint32_t pdpes = I915_PDPES_PER_PDP(to_i915(ppgtt->base.dev));
1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548
	int ret;

	/* We allocate temp bitmap for page tables for no gain
	 * but as this is for init only, lets keep the things simple
	 */
	ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
	if (ret)
		return ret;

	/* Allocate for all pdps regardless of how the ppgtt
	 * was defined.
	 */
	ret = gen8_ppgtt_alloc_page_directories(&ppgtt->base, &ppgtt->pdp,
						0, 1ULL << 32,
						new_page_dirs);
	if (!ret)
		*ppgtt->pdp.used_pdpes = *new_page_dirs;

1549
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1550 1551 1552 1553

	return ret;
}

1554
/*
1555 1556 1557 1558
 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
 * with a net effect resembling a 2-level page table in normal x86 terms. Each
 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
 * space.
B
Ben Widawsky 已提交
1559
 *
1560
 */
1561
static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1562
{
1563
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
1564
	int ret;
1565

1566 1567 1568
	ret = gen8_init_scratch(&ppgtt->base);
	if (ret)
		return ret;
1569

1570 1571
	ppgtt->base.start = 0;
	ppgtt->base.cleanup = gen8_ppgtt_cleanup;
1572
	ppgtt->base.allocate_va_range = gen8_alloc_va_range;
1573
	ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
1574
	ppgtt->base.clear_range = gen8_ppgtt_clear_range;
1575 1576
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
1577
	ppgtt->debug_dump = gen8_dump_ppgtt;
1578

1579 1580
	if (USES_FULL_48BIT_PPGTT(dev_priv)) {
		ret = setup_px(dev_priv, &ppgtt->pml4);
1581 1582
		if (ret)
			goto free_scratch;
1583

1584 1585
		gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);

1586
		ppgtt->base.total = 1ULL << 48;
1587
		ppgtt->switch_mm = gen8_48b_mm_switch;
1588
	} else {
1589
		ret = __pdp_init(dev_priv, &ppgtt->pdp);
1590 1591 1592 1593
		if (ret)
			goto free_scratch;

		ppgtt->base.total = 1ULL << 32;
1594
		ppgtt->switch_mm = gen8_legacy_mm_switch;
1595 1596 1597
		trace_i915_page_directory_pointer_entry_alloc(&ppgtt->base,
							      0, 0,
							      GEN8_PML4E_SHIFT);
1598

1599
		if (intel_vgpu_active(dev_priv)) {
1600 1601 1602 1603
			ret = gen8_preallocate_top_level_pdps(ppgtt);
			if (ret)
				goto free_scratch;
		}
1604
	}
1605

1606
	if (intel_vgpu_active(dev_priv))
1607 1608
		gen8_ppgtt_notify_vgt(ppgtt, true);

1609
	return 0;
1610 1611 1612 1613

free_scratch:
	gen8_free_scratch(&ppgtt->base);
	return ret;
1614 1615
}

B
Ben Widawsky 已提交
1616 1617 1618
static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
1619
	struct i915_page_table *unused;
1620
	gen6_pte_t scratch_pte;
B
Ben Widawsky 已提交
1621
	uint32_t pd_entry;
1622
	uint32_t  pte, pde;
1623
	uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
B
Ben Widawsky 已提交
1624

1625
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
1626
				     I915_CACHE_LLC, 0);
B
Ben Widawsky 已提交
1627

1628
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde) {
B
Ben Widawsky 已提交
1629
		u32 expected;
1630
		gen6_pte_t *pt_vaddr;
1631
		const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
1632
		pd_entry = readl(ppgtt->pd_addr + pde);
B
Ben Widawsky 已提交
1633 1634 1635 1636 1637 1638 1639 1640 1641
		expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);

		if (pd_entry != expected)
			seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
				   pde,
				   pd_entry,
				   expected);
		seq_printf(m, "\tPDE: %x\n", pd_entry);

1642 1643
		pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]);

1644
		for (pte = 0; pte < GEN6_PTES; pte+=4) {
B
Ben Widawsky 已提交
1645
			unsigned long va =
1646
				(pde * PAGE_SIZE * GEN6_PTES) +
B
Ben Widawsky 已提交
1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664
				(pte * PAGE_SIZE);
			int i;
			bool found = false;
			for (i = 0; i < 4; i++)
				if (pt_vaddr[pte + i] != scratch_pte)
					found = true;
			if (!found)
				continue;

			seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
			for (i = 0; i < 4; i++) {
				if (pt_vaddr[pte + i] != scratch_pte)
					seq_printf(m, " %08x", pt_vaddr[pte + i]);
				else
					seq_puts(m, "  SCRATCH ");
			}
			seq_puts(m, "\n");
		}
1665
		kunmap_px(ppgtt, pt_vaddr);
B
Ben Widawsky 已提交
1666 1667 1668
	}
}

1669
/* Write pde (index) from the page directory @pd to the page table @pt */
1670 1671
static void gen6_write_pde(struct i915_page_directory *pd,
			    const int pde, struct i915_page_table *pt)
B
Ben Widawsky 已提交
1672
{
1673 1674 1675 1676
	/* Caller needs to make sure the write completes if necessary */
	struct i915_hw_ppgtt *ppgtt =
		container_of(pd, struct i915_hw_ppgtt, pd);
	u32 pd_entry;
B
Ben Widawsky 已提交
1677

1678
	pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt));
1679
	pd_entry |= GEN6_PDE_VALID;
B
Ben Widawsky 已提交
1680

1681 1682
	writel(pd_entry, ppgtt->pd_addr + pde);
}
B
Ben Widawsky 已提交
1683

1684 1685 1686
/* Write all the page tables found in the ppgtt structure to incrementing page
 * directories. */
static void gen6_write_page_range(struct drm_i915_private *dev_priv,
1687
				  struct i915_page_directory *pd,
1688 1689
				  uint32_t start, uint32_t length)
{
1690
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1691
	struct i915_page_table *pt;
1692
	uint32_t pde;
1693

1694
	gen6_for_each_pde(pt, pd, start, length, pde)
1695 1696 1697 1698
		gen6_write_pde(pd, pde, pt);

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
1699
	readl(ggtt->gsm);
B
Ben Widawsky 已提交
1700 1701
}

1702
static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1703
{
1704
	BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
1705

1706
	return (ppgtt->pd.base.ggtt_offset / 64) << 16;
1707 1708
}

1709
static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
1710
			 struct drm_i915_gem_request *req)
1711
{
1712
	struct intel_ring *ring = req->ring;
1713
	struct intel_engine_cs *engine = req->engine;
1714 1715 1716
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
1717
	ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1718 1719 1720
	if (ret)
		return ret;

1721
	ret = intel_ring_begin(req, 6);
1722 1723 1724
	if (ret)
		return ret;

1725 1726 1727 1728 1729 1730 1731
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit_reg(ring, RING_PP_DIR_DCLV(engine));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit_reg(ring, RING_PP_DIR_BASE(engine));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
1732 1733 1734 1735

	return 0;
}

1736
static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
1737
			  struct drm_i915_gem_request *req)
1738
{
1739
	struct intel_ring *ring = req->ring;
1740
	struct intel_engine_cs *engine = req->engine;
1741 1742 1743
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
1744
	ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1745 1746 1747
	if (ret)
		return ret;

1748
	ret = intel_ring_begin(req, 6);
1749 1750 1751
	if (ret)
		return ret;

1752 1753 1754 1755 1756 1757 1758
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit_reg(ring, RING_PP_DIR_DCLV(engine));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit_reg(ring, RING_PP_DIR_BASE(engine));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
1759

1760
	/* XXX: RCS is the only one to auto invalidate the TLBs? */
1761
	if (engine->id != RCS) {
1762
		ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1763 1764 1765 1766
		if (ret)
			return ret;
	}

1767 1768 1769
	return 0;
}

1770
static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
1771
			  struct drm_i915_gem_request *req)
1772
{
1773
	struct intel_engine_cs *engine = req->engine;
1774
	struct drm_i915_private *dev_priv = req->i915;
1775

1776 1777
	I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
1778 1779 1780
	return 0;
}

1781
static void gen8_ppgtt_enable(struct drm_i915_private *dev_priv)
1782
{
1783
	struct intel_engine_cs *engine;
1784
	enum intel_engine_id id;
B
Ben Widawsky 已提交
1785

1786
	for_each_engine(engine, dev_priv, id) {
1787 1788
		u32 four_level = USES_FULL_48BIT_PPGTT(dev_priv) ?
				 GEN8_GFX_PPGTT_48B : 0;
1789
		I915_WRITE(RING_MODE_GEN7(engine),
1790
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
1791 1792
	}
}
B
Ben Widawsky 已提交
1793

1794
static void gen7_ppgtt_enable(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
1795
{
1796
	struct intel_engine_cs *engine;
1797
	uint32_t ecochk, ecobits;
1798
	enum intel_engine_id id;
B
Ben Widawsky 已提交
1799

1800 1801
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1802

1803
	ecochk = I915_READ(GAM_ECOCHK);
1804
	if (IS_HASWELL(dev_priv)) {
1805 1806 1807 1808 1809 1810
		ecochk |= ECOCHK_PPGTT_WB_HSW;
	} else {
		ecochk |= ECOCHK_PPGTT_LLC_IVB;
		ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
	}
	I915_WRITE(GAM_ECOCHK, ecochk);
1811

1812
	for_each_engine(engine, dev_priv, id) {
B
Ben Widawsky 已提交
1813
		/* GFX_MODE is per-ring on gen7+ */
1814
		I915_WRITE(RING_MODE_GEN7(engine),
1815
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1816
	}
1817
}
B
Ben Widawsky 已提交
1818

1819
static void gen6_ppgtt_enable(struct drm_i915_private *dev_priv)
1820 1821
{
	uint32_t ecochk, gab_ctl, ecobits;
1822

1823 1824 1825
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
		   ECOBITS_PPGTT_CACHE64B);
B
Ben Widawsky 已提交
1826

1827 1828 1829 1830 1831 1832 1833
	gab_ctl = I915_READ(GAB_CTL);
	I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

	ecochk = I915_READ(GAM_ECOCHK);
	I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);

	I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1834 1835
}

1836
/* PPGTT support for Sandybdrige/Gen6 and later */
1837
static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
1838
				   uint64_t start,
1839
				   uint64_t length)
1840
{
1841
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1842
	gen6_pte_t *pt_vaddr, scratch_pte;
1843 1844
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1845 1846
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned first_pte = first_entry % GEN6_PTES;
1847
	unsigned last_pte, i;
1848

1849
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
1850
				     I915_CACHE_LLC, 0);
1851

1852 1853
	while (num_entries) {
		last_pte = first_pte + num_entries;
1854 1855
		if (last_pte > GEN6_PTES)
			last_pte = GEN6_PTES;
1856

1857
		pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
1858

1859 1860
		for (i = first_pte; i < last_pte; i++)
			pt_vaddr[i] = scratch_pte;
1861

1862
		kunmap_px(ppgtt, pt_vaddr);
1863

1864 1865
		num_entries -= last_pte - first_pte;
		first_pte = 0;
1866
		act_pt++;
1867
	}
1868 1869
}

1870
static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
D
Daniel Vetter 已提交
1871
				      struct sg_table *pages,
1872
				      uint64_t start,
1873
				      enum i915_cache_level cache_level, u32 flags)
D
Daniel Vetter 已提交
1874
{
1875
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1876
	unsigned first_entry = start >> PAGE_SHIFT;
1877 1878
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned act_pte = first_entry % GEN6_PTES;
1879 1880 1881
	gen6_pte_t *pt_vaddr = NULL;
	struct sgt_iter sgt_iter;
	dma_addr_t addr;
1882

1883
	for_each_sgt_dma(addr, sgt_iter, pages) {
1884
		if (pt_vaddr == NULL)
1885
			pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
1886

1887
		pt_vaddr[act_pte] =
1888
			vm->pte_encode(addr, cache_level, flags);
1889

1890
		if (++act_pte == GEN6_PTES) {
1891
			kunmap_px(ppgtt, pt_vaddr);
1892
			pt_vaddr = NULL;
1893
			act_pt++;
1894
			act_pte = 0;
D
Daniel Vetter 已提交
1895 1896
		}
	}
1897

1898
	if (pt_vaddr)
1899
		kunmap_px(ppgtt, pt_vaddr);
D
Daniel Vetter 已提交
1900 1901
}

1902
static int gen6_alloc_va_range(struct i915_address_space *vm,
1903
			       uint64_t start_in, uint64_t length_in)
1904
{
1905
	DECLARE_BITMAP(new_page_tables, I915_PDES);
1906
	struct drm_i915_private *dev_priv = vm->i915;
1907
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1908
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1909
	struct i915_page_table *pt;
1910
	uint32_t start, length, start_save, length_save;
1911
	uint32_t pde;
1912 1913
	int ret;

1914 1915
	start = start_save = start_in;
	length = length_save = length_in;
1916 1917 1918 1919 1920 1921 1922 1923

	bitmap_zero(new_page_tables, I915_PDES);

	/* The allocation is done in two stages so that we can bail out with
	 * minimal amount of pain. The first stage finds new page tables that
	 * need allocation. The second stage marks use ptes within the page
	 * tables.
	 */
1924
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
1925
		if (pt != vm->scratch_pt) {
1926 1927 1928 1929 1930 1931 1932
			WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
			continue;
		}

		/* We've already allocated a page table */
		WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));

1933
		pt = alloc_pt(dev_priv);
1934 1935 1936 1937 1938 1939 1940 1941
		if (IS_ERR(pt)) {
			ret = PTR_ERR(pt);
			goto unwind_out;
		}

		gen6_initialize_pt(vm, pt);

		ppgtt->pd.page_table[pde] = pt;
1942
		__set_bit(pde, new_page_tables);
1943
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
1944 1945 1946 1947
	}

	start = start_save;
	length = length_save;
1948

1949
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
1950 1951 1952 1953 1954 1955
		DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);

		bitmap_zero(tmp_bitmap, GEN6_PTES);
		bitmap_set(tmp_bitmap, gen6_pte_index(start),
			   gen6_pte_count(start, length));

1956
		if (__test_and_clear_bit(pde, new_page_tables))
1957 1958
			gen6_write_pde(&ppgtt->pd, pde, pt);

1959 1960 1961 1962
		trace_i915_page_table_entry_map(vm, pde, pt,
					 gen6_pte_index(start),
					 gen6_pte_count(start, length),
					 GEN6_PTES);
1963
		bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
1964 1965 1966
				GEN6_PTES);
	}

1967 1968 1969 1970
	WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
1971
	readl(ggtt->gsm);
1972

1973
	mark_tlbs_dirty(ppgtt);
1974
	return 0;
1975 1976 1977

unwind_out:
	for_each_set_bit(pde, new_page_tables, I915_PDES) {
1978
		struct i915_page_table *pt = ppgtt->pd.page_table[pde];
1979

1980
		ppgtt->pd.page_table[pde] = vm->scratch_pt;
1981
		free_pt(dev_priv, pt);
1982 1983 1984 1985
	}

	mark_tlbs_dirty(ppgtt);
	return ret;
1986 1987
}

1988 1989
static int gen6_init_scratch(struct i915_address_space *vm)
{
1990
	struct drm_i915_private *dev_priv = vm->i915;
1991
	int ret;
1992

1993
	ret = setup_scratch_page(dev_priv, &vm->scratch_page, I915_GFP_DMA);
1994 1995
	if (ret)
		return ret;
1996

1997
	vm->scratch_pt = alloc_pt(dev_priv);
1998
	if (IS_ERR(vm->scratch_pt)) {
1999
		cleanup_scratch_page(dev_priv, &vm->scratch_page);
2000 2001 2002 2003 2004 2005 2006 2007 2008 2009
		return PTR_ERR(vm->scratch_pt);
	}

	gen6_initialize_pt(vm, vm->scratch_pt);

	return 0;
}

static void gen6_free_scratch(struct i915_address_space *vm)
{
2010
	struct drm_i915_private *dev_priv = vm->i915;
2011

2012 2013
	free_pt(dev_priv, vm->scratch_pt);
	cleanup_scratch_page(dev_priv, &vm->scratch_page);
2014 2015
}

2016
static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
2017
{
2018
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
2019
	struct i915_page_directory *pd = &ppgtt->pd;
2020
	struct drm_i915_private *dev_priv = vm->i915;
2021 2022
	struct i915_page_table *pt;
	uint32_t pde;
2023

2024 2025
	drm_mm_remove_node(&ppgtt->node);

2026
	gen6_for_all_pdes(pt, pd, pde)
2027
		if (pt != vm->scratch_pt)
2028
			free_pt(dev_priv, pt);
2029

2030
	gen6_free_scratch(vm);
2031 2032
}

2033
static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
2034
{
2035
	struct i915_address_space *vm = &ppgtt->base;
2036
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
2037
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2038
	int ret;
2039

B
Ben Widawsky 已提交
2040 2041 2042 2043
	/* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
	 * allocator works in address space sizes, so it's multiplied by page
	 * size. We allocate at the top of the GTT to avoid fragmentation.
	 */
2044
	BUG_ON(!drm_mm_initialized(&ggtt->base.mm));
2045

2046 2047 2048
	ret = gen6_init_scratch(vm);
	if (ret)
		return ret;
2049

2050 2051 2052 2053 2054
	ret = i915_gem_gtt_insert(&ggtt->base, &ppgtt->node,
				  GEN6_PD_SIZE, GEN6_PD_ALIGN,
				  I915_COLOR_UNEVICTABLE,
				  0, ggtt->base.total,
				  PIN_HIGH);
2055
	if (ret)
2056 2057
		goto err_out;

2058
	if (ppgtt->node.start < ggtt->mappable_end)
B
Ben Widawsky 已提交
2059
		DRM_DEBUG("Forced to use aperture for PDEs\n");
2060

2061
	return 0;
2062 2063

err_out:
2064
	gen6_free_scratch(vm);
2065
	return ret;
2066 2067 2068 2069
}

static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
{
2070
	return gen6_ppgtt_allocate_page_directories(ppgtt);
2071
}
2072

2073 2074 2075
static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
				  uint64_t start, uint64_t length)
{
2076
	struct i915_page_table *unused;
2077
	uint32_t pde;
2078

2079
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde)
2080
		ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
2081 2082
}

2083
static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
2084
{
2085
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
2086
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2087 2088
	int ret;

2089
	ppgtt->base.pte_encode = ggtt->base.pte_encode;
2090
	if (intel_vgpu_active(dev_priv) || IS_GEN6(dev_priv))
2091
		ppgtt->switch_mm = gen6_mm_switch;
2092
	else if (IS_HASWELL(dev_priv))
2093
		ppgtt->switch_mm = hsw_mm_switch;
2094
	else if (IS_GEN7(dev_priv))
2095
		ppgtt->switch_mm = gen7_mm_switch;
2096
	else
2097 2098 2099 2100 2101 2102
		BUG();

	ret = gen6_ppgtt_alloc(ppgtt);
	if (ret)
		return ret;

2103
	ppgtt->base.allocate_va_range = gen6_alloc_va_range;
2104 2105
	ppgtt->base.clear_range = gen6_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
2106 2107
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
2108 2109
	ppgtt->base.cleanup = gen6_ppgtt_cleanup;
	ppgtt->base.start = 0;
2110
	ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
B
Ben Widawsky 已提交
2111
	ppgtt->debug_dump = gen6_dump_ppgtt;
2112

2113
	ppgtt->pd.base.ggtt_offset =
2114
		ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
2115

2116
	ppgtt->pd_addr = (gen6_pte_t __iomem *)ggtt->gsm +
2117
		ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
2118

2119
	gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
2120

2121 2122
	gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);

2123
	DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
2124 2125
			 ppgtt->node.size >> 20,
			 ppgtt->node.start / PAGE_SIZE);
2126

2127
	DRM_DEBUG("Adding PPGTT at offset %x\n",
2128
		  ppgtt->pd.base.ggtt_offset << 10);
2129

2130
	return 0;
2131 2132
}

2133 2134
static int __hw_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
			   struct drm_i915_private *dev_priv)
2135
{
2136
	ppgtt->base.i915 = dev_priv;
2137

2138
	if (INTEL_INFO(dev_priv)->gen < 8)
2139
		return gen6_ppgtt_init(ppgtt);
B
Ben Widawsky 已提交
2140
	else
2141
		return gen8_ppgtt_init(ppgtt);
2142
}
2143

2144
static void i915_address_space_init(struct i915_address_space *vm,
C
Chris Wilson 已提交
2145 2146
				    struct drm_i915_private *dev_priv,
				    const char *name)
2147
{
C
Chris Wilson 已提交
2148
	i915_gem_timeline_init(dev_priv, &vm->timeline, name);
2149 2150 2151
	drm_mm_init(&vm->mm, vm->start, vm->total);
	INIT_LIST_HEAD(&vm->active_list);
	INIT_LIST_HEAD(&vm->inactive_list);
2152
	INIT_LIST_HEAD(&vm->unbound_list);
2153 2154 2155
	list_add_tail(&vm->global_link, &dev_priv->vm_list);
}

2156 2157 2158 2159 2160 2161 2162
static void i915_address_space_fini(struct i915_address_space *vm)
{
	i915_gem_timeline_fini(&vm->timeline);
	drm_mm_takedown(&vm->mm);
	list_del(&vm->global_link);
}

2163
static void gtt_write_workarounds(struct drm_i915_private *dev_priv)
2164 2165 2166 2167 2168 2169
{
	/* This function is for gtt related workarounds. This function is
	 * called on driver load and after a GPU reset, so you can place
	 * workarounds here even if they get overwritten by GPU reset.
	 */
	/* WaIncreaseDefaultTLBEntries:chv,bdw,skl,bxt */
2170
	if (IS_BROADWELL(dev_priv))
2171
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW);
2172
	else if (IS_CHERRYVIEW(dev_priv))
2173
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV);
2174
	else if (IS_SKYLAKE(dev_priv))
2175
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL);
2176
	else if (IS_BROXTON(dev_priv))
2177 2178 2179
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT);
}

2180 2181
static int i915_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
			   struct drm_i915_private *dev_priv,
C
Chris Wilson 已提交
2182 2183
			   struct drm_i915_file_private *file_priv,
			   const char *name)
2184
{
2185
	int ret;
B
Ben Widawsky 已提交
2186

2187
	ret = __hw_ppgtt_init(ppgtt, dev_priv);
2188
	if (ret == 0) {
B
Ben Widawsky 已提交
2189
		kref_init(&ppgtt->ref);
C
Chris Wilson 已提交
2190
		i915_address_space_init(&ppgtt->base, dev_priv, name);
2191
		ppgtt->base.file = file_priv;
2192
	}
2193 2194 2195 2196

	return ret;
}

2197
int i915_ppgtt_init_hw(struct drm_i915_private *dev_priv)
2198
{
2199
	gtt_write_workarounds(dev_priv);
2200

2201 2202 2203 2204 2205 2206
	/* In the case of execlists, PPGTT is enabled by the context descriptor
	 * and the PDPs are contained within the context itself.  We don't
	 * need to do anything here. */
	if (i915.enable_execlists)
		return 0;

2207
	if (!USES_PPGTT(dev_priv))
2208 2209
		return 0;

2210
	if (IS_GEN6(dev_priv))
2211
		gen6_ppgtt_enable(dev_priv);
2212
	else if (IS_GEN7(dev_priv))
2213 2214 2215
		gen7_ppgtt_enable(dev_priv);
	else if (INTEL_GEN(dev_priv) >= 8)
		gen8_ppgtt_enable(dev_priv);
2216
	else
2217
		MISSING_CASE(INTEL_GEN(dev_priv));
2218

2219 2220
	return 0;
}
2221

2222
struct i915_hw_ppgtt *
2223
i915_ppgtt_create(struct drm_i915_private *dev_priv,
C
Chris Wilson 已提交
2224 2225
		  struct drm_i915_file_private *fpriv,
		  const char *name)
2226 2227 2228 2229 2230 2231 2232 2233
{
	struct i915_hw_ppgtt *ppgtt;
	int ret;

	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
	if (!ppgtt)
		return ERR_PTR(-ENOMEM);

C
Chris Wilson 已提交
2234
	ret = i915_ppgtt_init(ppgtt, dev_priv, fpriv, name);
2235 2236 2237 2238 2239
	if (ret) {
		kfree(ppgtt);
		return ERR_PTR(ret);
	}

2240 2241
	trace_i915_ppgtt_create(&ppgtt->base);

2242 2243 2244
	return ppgtt;
}

2245
void i915_ppgtt_release(struct kref *kref)
2246 2247 2248 2249
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(kref, struct i915_hw_ppgtt, ref);

2250 2251
	trace_i915_ppgtt_release(&ppgtt->base);

2252
	/* vmas should already be unbound and destroyed */
2253 2254
	WARN_ON(!list_empty(&ppgtt->base.active_list));
	WARN_ON(!list_empty(&ppgtt->base.inactive_list));
2255
	WARN_ON(!list_empty(&ppgtt->base.unbound_list));
2256

2257
	i915_address_space_fini(&ppgtt->base);
2258

2259 2260 2261
	ppgtt->base.cleanup(&ppgtt->base);
	kfree(ppgtt);
}
2262

2263 2264 2265
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
2266
static bool needs_idle_maps(struct drm_i915_private *dev_priv)
2267 2268 2269 2270 2271
{
#ifdef CONFIG_INTEL_IOMMU
	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
2272
	if (IS_GEN5(dev_priv) && IS_MOBILE(dev_priv) && intel_iommu_gfx_mapped)
2273 2274 2275 2276 2277
		return true;
#endif
	return false;
}

2278
void i915_check_and_clear_faults(struct drm_i915_private *dev_priv)
2279
{
2280
	struct intel_engine_cs *engine;
2281
	enum intel_engine_id id;
2282

2283
	if (INTEL_INFO(dev_priv)->gen < 6)
2284 2285
		return;

2286
	for_each_engine(engine, dev_priv, id) {
2287
		u32 fault_reg;
2288
		fault_reg = I915_READ(RING_FAULT_REG(engine));
2289 2290
		if (fault_reg & RING_FAULT_VALID) {
			DRM_DEBUG_DRIVER("Unexpected fault\n"
2291
					 "\tAddr: 0x%08lx\n"
2292 2293 2294 2295 2296 2297 2298
					 "\tAddress space: %s\n"
					 "\tSource ID: %d\n"
					 "\tType: %d\n",
					 fault_reg & PAGE_MASK,
					 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
					 RING_FAULT_SRCID(fault_reg),
					 RING_FAULT_FAULT_TYPE(fault_reg));
2299
			I915_WRITE(RING_FAULT_REG(engine),
2300 2301 2302
				   fault_reg & ~RING_FAULT_VALID);
		}
	}
2303 2304 2305 2306

	/* Engine specific init may not have been done till this point. */
	if (dev_priv->engine[RCS])
		POSTING_READ(RING_FAULT_REG(dev_priv->engine[RCS]));
2307 2308
}

2309 2310
static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
{
2311
	if (INTEL_INFO(dev_priv)->gen < 6) {
2312 2313 2314 2315 2316 2317 2318
		intel_gtt_chipset_flush();
	} else {
		I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
		POSTING_READ(GFX_FLSH_CNTL_GEN6);
	}
}

2319
void i915_gem_suspend_gtt_mappings(struct drm_i915_private *dev_priv)
2320
{
2321
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2322 2323 2324 2325

	/* Don't bother messing with faults pre GEN6 as we have little
	 * documentation supporting that it's a good idea.
	 */
2326
	if (INTEL_GEN(dev_priv) < 6)
2327 2328
		return;

2329
	i915_check_and_clear_faults(dev_priv);
2330

2331
	ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total);
2332 2333

	i915_ggtt_flush(dev_priv);
2334 2335
}

2336 2337
int i915_gem_gtt_prepare_pages(struct drm_i915_gem_object *obj,
			       struct sg_table *pages)
2338
{
2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356
	do {
		if (dma_map_sg(&obj->base.dev->pdev->dev,
			       pages->sgl, pages->nents,
			       PCI_DMA_BIDIRECTIONAL))
			return 0;

		/* If the DMA remap fails, one cause can be that we have
		 * too many objects pinned in a small remapping table,
		 * such as swiotlb. Incrementally purge all other objects and
		 * try again - if there are no more pages to remove from
		 * the DMA remapper, i915_gem_shrink will return 0.
		 */
		GEM_BUG_ON(obj->mm.pages == pages);
	} while (i915_gem_shrink(to_i915(obj->base.dev),
				 obj->base.size >> PAGE_SHIFT,
				 I915_SHRINK_BOUND |
				 I915_SHRINK_UNBOUND |
				 I915_SHRINK_ACTIVE));
2357

2358
	return -ENOSPC;
2359 2360
}

2361
static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
B
Ben Widawsky 已提交
2362 2363 2364 2365
{
	writeq(pte, addr);
}

2366 2367 2368 2369 2370 2371
static void gen8_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level level,
				  u32 unused)
{
2372
	struct drm_i915_private *dev_priv = vm->i915;
2373 2374 2375 2376
	gen8_pte_t __iomem *pte =
		(gen8_pte_t __iomem *)dev_priv->ggtt.gsm +
		(offset >> PAGE_SHIFT);

2377
	gen8_set_pte(pte, gen8_pte_encode(addr, level));
2378 2379 2380 2381 2382

	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

B
Ben Widawsky 已提交
2383 2384
static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *st,
2385
				     uint64_t start,
2386
				     enum i915_cache_level level, u32 unused)
B
Ben Widawsky 已提交
2387
{
2388
	struct drm_i915_private *dev_priv = vm->i915;
2389
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2390 2391 2392 2393 2394
	struct sgt_iter sgt_iter;
	gen8_pte_t __iomem *gtt_entries;
	gen8_pte_t gtt_entry;
	dma_addr_t addr;
	int i = 0;
2395

2396 2397 2398
	gtt_entries = (gen8_pte_t __iomem *)ggtt->gsm + (start >> PAGE_SHIFT);

	for_each_sgt_dma(addr, sgt_iter, st) {
2399
		gtt_entry = gen8_pte_encode(addr, level);
2400
		gen8_set_pte(&gtt_entries[i++], gtt_entry);
B
Ben Widawsky 已提交
2401 2402 2403 2404 2405 2406 2407 2408 2409 2410
	}

	/*
	 * XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
	if (i != 0)
2411
		WARN_ON(readq(&gtt_entries[i-1]) != gtt_entry);
B
Ben Widawsky 已提交
2412 2413 2414 2415 2416 2417 2418 2419 2420

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446
struct insert_entries {
	struct i915_address_space *vm;
	struct sg_table *st;
	uint64_t start;
	enum i915_cache_level level;
	u32 flags;
};

static int gen8_ggtt_insert_entries__cb(void *_arg)
{
	struct insert_entries *arg = _arg;
	gen8_ggtt_insert_entries(arg->vm, arg->st,
				 arg->start, arg->level, arg->flags);
	return 0;
}

static void gen8_ggtt_insert_entries__BKL(struct i915_address_space *vm,
					  struct sg_table *st,
					  uint64_t start,
					  enum i915_cache_level level,
					  u32 flags)
{
	struct insert_entries arg = { vm, st, start, level, flags };
	stop_machine(gen8_ggtt_insert_entries__cb, &arg, NULL);
}

2447 2448 2449 2450 2451 2452
static void gen6_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level level,
				  u32 flags)
{
2453
	struct drm_i915_private *dev_priv = vm->i915;
2454 2455 2456 2457
	gen6_pte_t __iomem *pte =
		(gen6_pte_t __iomem *)dev_priv->ggtt.gsm +
		(offset >> PAGE_SHIFT);

2458
	iowrite32(vm->pte_encode(addr, level, flags), pte);
2459 2460 2461 2462 2463

	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

2464 2465 2466 2467 2468 2469
/*
 * Binds an object into the global gtt with the specified cache level. The object
 * will be accessible to the GPU via commands whose operands reference offsets
 * within the global GTT as well as accessible by the GPU through the GMADR
 * mapped BAR (dev_priv->mm.gtt->gtt).
 */
2470
static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
2471
				     struct sg_table *st,
2472
				     uint64_t start,
2473
				     enum i915_cache_level level, u32 flags)
2474
{
2475
	struct drm_i915_private *dev_priv = vm->i915;
2476
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2477 2478 2479 2480 2481
	struct sgt_iter sgt_iter;
	gen6_pte_t __iomem *gtt_entries;
	gen6_pte_t gtt_entry;
	dma_addr_t addr;
	int i = 0;
2482

2483 2484 2485
	gtt_entries = (gen6_pte_t __iomem *)ggtt->gsm + (start >> PAGE_SHIFT);

	for_each_sgt_dma(addr, sgt_iter, st) {
2486
		gtt_entry = vm->pte_encode(addr, level, flags);
2487
		iowrite32(gtt_entry, &gtt_entries[i++]);
2488 2489 2490 2491 2492 2493 2494 2495
	}

	/* XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
2496 2497
	if (i != 0)
		WARN_ON(readl(&gtt_entries[i-1]) != gtt_entry);
2498 2499 2500 2501 2502 2503 2504

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
2505 2506
}

2507
static void nop_clear_range(struct i915_address_space *vm,
2508
			    uint64_t start, uint64_t length)
2509 2510 2511
{
}

B
Ben Widawsky 已提交
2512
static void gen8_ggtt_clear_range(struct i915_address_space *vm,
2513
				  uint64_t start, uint64_t length)
B
Ben Widawsky 已提交
2514
{
2515
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2516 2517
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2518
	gen8_pte_t scratch_pte, __iomem *gtt_base =
2519 2520
		(gen8_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
B
Ben Widawsky 已提交
2521 2522 2523 2524 2525 2526 2527
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2528
	scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
2529
				      I915_CACHE_LLC);
B
Ben Widawsky 已提交
2530 2531 2532 2533 2534
	for (i = 0; i < num_entries; i++)
		gen8_set_pte(&gtt_base[i], scratch_pte);
	readl(gtt_base);
}

2535
static void gen6_ggtt_clear_range(struct i915_address_space *vm,
2536
				  uint64_t start,
2537
				  uint64_t length)
2538
{
2539
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2540 2541
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2542
	gen6_pte_t scratch_pte, __iomem *gtt_base =
2543 2544
		(gen6_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
2545 2546 2547 2548 2549 2550 2551
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2552
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
2553
				     I915_CACHE_LLC, 0);
2554

2555 2556 2557 2558 2559
	for (i = 0; i < num_entries; i++)
		iowrite32(scratch_pte, &gtt_base[i]);
	readl(gtt_base);
}

2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571
static void i915_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level cache_level,
				  u32 unused)
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

	intel_gtt_insert_page(addr, offset >> PAGE_SHIFT, flags);
}

2572 2573 2574 2575
static void i915_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *pages,
				     uint64_t start,
				     enum i915_cache_level cache_level, u32 unused)
2576 2577 2578 2579
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

2580
	intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
2581

2582 2583
}

2584
static void i915_ggtt_clear_range(struct i915_address_space *vm,
2585
				  uint64_t start,
2586
				  uint64_t length)
2587
{
2588
	intel_gtt_clear_range(start >> PAGE_SHIFT, length >> PAGE_SHIFT);
2589 2590
}

2591 2592 2593
static int ggtt_bind_vma(struct i915_vma *vma,
			 enum i915_cache_level cache_level,
			 u32 flags)
2594
{
2595
	struct drm_i915_private *i915 = vma->vm->i915;
2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607
	struct drm_i915_gem_object *obj = vma->obj;
	u32 pte_flags = 0;
	int ret;

	ret = i915_get_ggtt_vma_pages(vma);
	if (ret)
		return ret;

	/* Currently applicable only to VLV */
	if (obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

2608
	intel_runtime_pm_get(i915);
2609
	vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
2610
				cache_level, pte_flags);
2611
	intel_runtime_pm_put(i915);
2612 2613 2614 2615 2616 2617

	/*
	 * Without aliasing PPGTT there's no difference between
	 * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally
	 * upgrade to both bound if we bind either to avoid double-binding.
	 */
2618
	vma->flags |= I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND;
2619 2620 2621 2622 2623 2624 2625

	return 0;
}

static int aliasing_gtt_bind_vma(struct i915_vma *vma,
				 enum i915_cache_level cache_level,
				 u32 flags)
2626
{
2627
	struct drm_i915_private *i915 = vma->vm->i915;
2628
	u32 pte_flags;
2629 2630 2631 2632 2633
	int ret;

	ret = i915_get_ggtt_vma_pages(vma);
	if (ret)
		return ret;
2634

2635
	/* Currently applicable only to VLV */
2636 2637
	pte_flags = 0;
	if (vma->obj->gt_ro)
2638
		pte_flags |= PTE_READ_ONLY;
2639

2640

2641
	if (flags & I915_VMA_GLOBAL_BIND) {
2642
		intel_runtime_pm_get(i915);
2643
		vma->vm->insert_entries(vma->vm,
2644
					vma->pages, vma->node.start,
2645
					cache_level, pte_flags);
2646
		intel_runtime_pm_put(i915);
2647
	}
2648

2649
	if (flags & I915_VMA_LOCAL_BIND) {
2650
		struct i915_hw_ppgtt *appgtt = i915->mm.aliasing_ppgtt;
2651
		appgtt->base.insert_entries(&appgtt->base,
2652
					    vma->pages, vma->node.start,
2653
					    cache_level, pte_flags);
2654
	}
2655 2656

	return 0;
2657 2658
}

2659
static void ggtt_unbind_vma(struct i915_vma *vma)
2660
{
2661
	struct drm_i915_private *i915 = vma->vm->i915;
2662
	struct i915_hw_ppgtt *appgtt = i915->mm.aliasing_ppgtt;
2663
	const u64 size = min(vma->size, vma->node.size);
2664

2665 2666
	if (vma->flags & I915_VMA_GLOBAL_BIND) {
		intel_runtime_pm_get(i915);
2667
		vma->vm->clear_range(vma->vm,
2668
				     vma->node.start, size);
2669 2670
		intel_runtime_pm_put(i915);
	}
2671

2672
	if (vma->flags & I915_VMA_LOCAL_BIND && appgtt)
2673
		appgtt->base.clear_range(&appgtt->base,
2674
					 vma->node.start, size);
2675 2676
}

2677 2678
void i915_gem_gtt_finish_pages(struct drm_i915_gem_object *obj,
			       struct sg_table *pages)
2679
{
D
David Weinehall 已提交
2680 2681
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
	struct device *kdev = &dev_priv->drm.pdev->dev;
2682
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
B
Ben Widawsky 已提交
2683

2684
	if (unlikely(ggtt->do_idle_maps)) {
2685
		if (i915_gem_wait_for_idle(dev_priv, I915_WAIT_LOCKED)) {
2686 2687 2688 2689 2690
			DRM_ERROR("Failed to wait for idle; VT'd may hang.\n");
			/* Wait a bit, in hopes it avoids the hang */
			udelay(10);
		}
	}
B
Ben Widawsky 已提交
2691

2692
	dma_unmap_sg(kdev, pages->sgl, pages->nents, PCI_DMA_BIDIRECTIONAL);
2693
}
2694

C
Chris Wilson 已提交
2695
static void i915_gtt_color_adjust(const struct drm_mm_node *node,
2696
				  unsigned long color,
2697 2698
				  u64 *start,
				  u64 *end)
2699 2700
{
	if (node->color != color)
2701
		*start += I915_GTT_PAGE_SIZE;
2702

2703 2704
	node = list_next_entry(node, node_list);
	if (node->allocated && node->color != color)
2705
		*end -= I915_GTT_PAGE_SIZE;
2706
}
B
Ben Widawsky 已提交
2707

2708
int i915_gem_init_ggtt(struct drm_i915_private *dev_priv)
2709
{
2710 2711 2712 2713 2714 2715 2716 2717 2718
	/* Let GEM Manage all of the aperture.
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently prefetches
	 * past the end of the object, and we've seen multiple hangs with the
	 * GPU head pointer stuck in a batchbuffer bound at the last page of the
	 * aperture.  One page should be enough to keep any prefetching inside
	 * of the aperture.
	 */
2719
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2720
	unsigned long hole_start, hole_end;
2721
	struct i915_hw_ppgtt *ppgtt;
2722
	struct drm_mm_node *entry;
2723
	int ret;
2724

2725 2726 2727
	ret = intel_vgt_balloon(dev_priv);
	if (ret)
		return ret;
2728

2729 2730 2731
	/* Reserve a mappable slot for our lockless error capture */
	ret = drm_mm_insert_node_in_range_generic(&ggtt->base.mm,
						  &ggtt->error_capture,
2732
						  PAGE_SIZE, 0,
2733
						  I915_COLOR_UNEVICTABLE,
2734 2735 2736 2737 2738
						  0, ggtt->mappable_end,
						  0, 0);
	if (ret)
		return ret;

2739
	/* Clear any non-preallocated blocks */
2740
	drm_mm_for_each_hole(entry, &ggtt->base.mm, hole_start, hole_end) {
2741 2742
		DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
			      hole_start, hole_end);
2743
		ggtt->base.clear_range(&ggtt->base, hole_start,
2744
				       hole_end - hole_start);
2745 2746 2747
	}

	/* And finally clear the reserved guard page */
2748
	ggtt->base.clear_range(&ggtt->base,
2749
			       ggtt->base.total - PAGE_SIZE, PAGE_SIZE);
2750

2751
	if (USES_PPGTT(dev_priv) && !USES_FULL_PPGTT(dev_priv)) {
2752
		ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2753 2754 2755 2756
		if (!ppgtt) {
			ret = -ENOMEM;
			goto err;
		}
2757

2758
		ret = __hw_ppgtt_init(ppgtt, dev_priv);
2759 2760
		if (ret)
			goto err_ppgtt;
2761

2762
		if (ppgtt->base.allocate_va_range) {
2763 2764
			ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
							    ppgtt->base.total);
2765 2766
			if (ret)
				goto err_ppgtt_cleanup;
2767
		}
2768

2769 2770
		ppgtt->base.clear_range(&ppgtt->base,
					ppgtt->base.start,
2771
					ppgtt->base.total);
2772

2773
		dev_priv->mm.aliasing_ppgtt = ppgtt;
2774 2775
		WARN_ON(ggtt->base.bind_vma != ggtt_bind_vma);
		ggtt->base.bind_vma = aliasing_gtt_bind_vma;
2776 2777
	}

2778
	return 0;
2779 2780 2781 2782 2783 2784 2785 2786

err_ppgtt_cleanup:
	ppgtt->base.cleanup(&ppgtt->base);
err_ppgtt:
	kfree(ppgtt);
err:
	drm_mm_remove_node(&ggtt->error_capture);
	return ret;
2787 2788
}

2789 2790
/**
 * i915_ggtt_cleanup_hw - Clean up GGTT hardware initialization
2791
 * @dev_priv: i915 device
2792
 */
2793
void i915_ggtt_cleanup_hw(struct drm_i915_private *dev_priv)
2794
{
2795
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2796

2797 2798 2799
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
		ppgtt->base.cleanup(&ppgtt->base);
M
Matthew Auld 已提交
2800
		kfree(ppgtt);
2801 2802
	}

2803
	i915_gem_cleanup_stolen(&dev_priv->drm);
2804

2805 2806 2807
	if (drm_mm_node_allocated(&ggtt->error_capture))
		drm_mm_remove_node(&ggtt->error_capture);

2808
	if (drm_mm_initialized(&ggtt->base.mm)) {
2809
		intel_vgt_deballoon(dev_priv);
2810

2811 2812 2813
		mutex_lock(&dev_priv->drm.struct_mutex);
		i915_address_space_fini(&ggtt->base);
		mutex_unlock(&dev_priv->drm.struct_mutex);
2814 2815
	}

2816
	ggtt->base.cleanup(&ggtt->base);
2817 2818

	arch_phys_wc_del(ggtt->mtrr);
2819
	io_mapping_fini(&ggtt->mappable);
2820
}
2821

2822
static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
2823 2824 2825 2826 2827 2828
{
	snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
	return snb_gmch_ctl << 20;
}

2829
static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
2830 2831 2832 2833 2834
{
	bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
	if (bdw_gmch_ctl)
		bdw_gmch_ctl = 1 << bdw_gmch_ctl;
2835 2836 2837 2838 2839 2840 2841

#ifdef CONFIG_X86_32
	/* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
	if (bdw_gmch_ctl > 4)
		bdw_gmch_ctl = 4;
#endif

2842 2843 2844
	return bdw_gmch_ctl << 20;
}

2845
static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
2846 2847 2848 2849 2850 2851 2852 2853 2854 2855
{
	gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GGMS_MASK;

	if (gmch_ctrl)
		return 1 << (20 + gmch_ctrl);

	return 0;
}

2856
static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
2857 2858 2859 2860 2861 2862
{
	snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
	return snb_gmch_ctl << 25; /* 32 MB units */
}

2863
static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
2864 2865 2866 2867 2868 2869
{
	bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
	return bdw_gmch_ctl << 25; /* 32 MB units */
}

2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887
static size_t chv_get_stolen_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GMS_MASK;

	/*
	 * 0x0  to 0x10: 32MB increments starting at 0MB
	 * 0x11 to 0x16: 4MB increments starting at 8MB
	 * 0x17 to 0x1d: 4MB increments start at 36MB
	 */
	if (gmch_ctrl < 0x11)
		return gmch_ctrl << 25;
	else if (gmch_ctrl < 0x17)
		return (gmch_ctrl - 0x11 + 2) << 22;
	else
		return (gmch_ctrl - 0x17 + 9) << 22;
}

2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899
static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
{
	gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;

	if (gen9_gmch_ctl < 0xf0)
		return gen9_gmch_ctl << 25; /* 32 MB units */
	else
		/* 4MB increments starting at 0xf0 for 4MB */
		return (gen9_gmch_ctl - 0xf0 + 1) << 22;
}

2900
static int ggtt_probe_common(struct i915_ggtt *ggtt, u64 size)
B
Ben Widawsky 已提交
2901
{
2902 2903
	struct drm_i915_private *dev_priv = ggtt->base.i915;
	struct pci_dev *pdev = dev_priv->drm.pdev;
2904
	phys_addr_t phys_addr;
2905
	int ret;
B
Ben Widawsky 已提交
2906 2907

	/* For Modern GENs the PTEs and register space are split in the BAR */
2908
	phys_addr = pci_resource_start(pdev, 0) + pci_resource_len(pdev, 0) / 2;
B
Ben Widawsky 已提交
2909

I
Imre Deak 已提交
2910 2911 2912 2913 2914 2915 2916
	/*
	 * On BXT writes larger than 64 bit to the GTT pagetable range will be
	 * dropped. For WC mappings in general we have 64 byte burst writes
	 * when the WC buffer is flushed, so we can't use it, but have to
	 * resort to an uncached mapping. The WC issue is easily caught by the
	 * readback check when writing GTT PTE entries.
	 */
2917
	if (IS_GEN9_LP(dev_priv))
2918
		ggtt->gsm = ioremap_nocache(phys_addr, size);
I
Imre Deak 已提交
2919
	else
2920
		ggtt->gsm = ioremap_wc(phys_addr, size);
2921
	if (!ggtt->gsm) {
2922
		DRM_ERROR("Failed to map the ggtt page table\n");
B
Ben Widawsky 已提交
2923 2924 2925
		return -ENOMEM;
	}

2926
	ret = setup_scratch_page(dev_priv, &ggtt->base.scratch_page, GFP_DMA32);
2927
	if (ret) {
B
Ben Widawsky 已提交
2928 2929
		DRM_ERROR("Scratch setup failed\n");
		/* iounmap will also get called at remove, but meh */
2930
		iounmap(ggtt->gsm);
2931
		return ret;
B
Ben Widawsky 已提交
2932 2933
	}

2934
	return 0;
B
Ben Widawsky 已提交
2935 2936
}

B
Ben Widawsky 已提交
2937 2938 2939
/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
 * bits. When using advanced contexts each context stores its own PAT, but
 * writing this data shouldn't be harmful even in those cases. */
2940
static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952
{
	uint64_t pat;

	pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC)     | /* for normal objects, no eLLC */
	      GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
	      GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
	      GEN8_PPAT(3, GEN8_PPAT_UC)                     | /* Uncached objects, mostly for scanout */
	      GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
	      GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
	      GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
	      GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));

2953
	if (!USES_PPGTT(dev_priv))
2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968
		/* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
		 * so RTL will always use the value corresponding to
		 * pat_sel = 000".
		 * So let's disable cache for GGTT to avoid screen corruptions.
		 * MOCS still can be used though.
		 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
		 * before this patch, i.e. the same uncached + snooping access
		 * like on gen6/7 seems to be in effect.
		 * - So this just fixes blitter/render access. Again it looks
		 * like it's not just uncached access, but uncached + snooping.
		 * So we can still hold onto all our assumptions wrt cpu
		 * clflushing on LLC machines.
		 */
		pat = GEN8_PPAT(0, GEN8_PPAT_UC);

B
Ben Widawsky 已提交
2969 2970
	/* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
	 * write would work. */
2971 2972
	I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
	I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
B
Ben Widawsky 已提交
2973 2974
}

2975 2976 2977 2978 2979 2980 2981 2982 2983 2984
static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
{
	uint64_t pat;

	/*
	 * Map WB on BDW to snooped on CHV.
	 *
	 * Only the snoop bit has meaning for CHV, the rest is
	 * ignored.
	 *
2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995
	 * The hardware will never snoop for certain types of accesses:
	 * - CPU GTT (GMADR->GGTT->no snoop->memory)
	 * - PPGTT page tables
	 * - some other special cycles
	 *
	 * As with BDW, we also need to consider the following for GT accesses:
	 * "For GGTT, there is NO pat_sel[2:0] from the entry,
	 * so RTL will always use the value corresponding to
	 * pat_sel = 000".
	 * Which means we must set the snoop bit in PAT entry 0
	 * in order to keep the global status page working.
2996 2997 2998 2999 3000 3001 3002 3003 3004 3005
	 */
	pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(1, 0) |
	      GEN8_PPAT(2, 0) |
	      GEN8_PPAT(3, 0) |
	      GEN8_PPAT(4, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(5, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(6, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(7, CHV_PPAT_SNOOP);

3006 3007
	I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
	I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
3008 3009
}

3010 3011 3012 3013 3014
static void gen6_gmch_remove(struct i915_address_space *vm)
{
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);

	iounmap(ggtt->gsm);
3015
	cleanup_scratch_page(vm->i915, &vm->scratch_page);
3016 3017
}

3018
static int gen8_gmch_probe(struct i915_ggtt *ggtt)
B
Ben Widawsky 已提交
3019
{
3020
	struct drm_i915_private *dev_priv = ggtt->base.i915;
3021
	struct pci_dev *pdev = dev_priv->drm.pdev;
3022
	unsigned int size;
B
Ben Widawsky 已提交
3023 3024 3025
	u16 snb_gmch_ctl;

	/* TODO: We're not aware of mappable constraints on gen8 yet */
3026 3027
	ggtt->mappable_base = pci_resource_start(pdev, 2);
	ggtt->mappable_end = pci_resource_len(pdev, 2);
B
Ben Widawsky 已提交
3028

3029 3030
	if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(39)))
		pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(39));
B
Ben Widawsky 已提交
3031

3032
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
B
Ben Widawsky 已提交
3033

3034
	if (INTEL_GEN(dev_priv) >= 9) {
3035
		ggtt->stolen_size = gen9_get_stolen_size(snb_gmch_ctl);
3036
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
3037
	} else if (IS_CHERRYVIEW(dev_priv)) {
3038
		ggtt->stolen_size = chv_get_stolen_size(snb_gmch_ctl);
3039
		size = chv_get_total_gtt_size(snb_gmch_ctl);
3040
	} else {
3041
		ggtt->stolen_size = gen8_get_stolen_size(snb_gmch_ctl);
3042
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
3043
	}
B
Ben Widawsky 已提交
3044

3045
	ggtt->base.total = (size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
B
Ben Widawsky 已提交
3046

3047
	if (IS_CHERRYVIEW(dev_priv) || IS_GEN9_LP(dev_priv))
3048 3049 3050
		chv_setup_private_ppat(dev_priv);
	else
		bdw_setup_private_ppat(dev_priv);
B
Ben Widawsky 已提交
3051

3052
	ggtt->base.cleanup = gen6_gmch_remove;
3053 3054
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3055
	ggtt->base.insert_page = gen8_ggtt_insert_page;
3056
	ggtt->base.clear_range = nop_clear_range;
3057
	if (!USES_FULL_PPGTT(dev_priv) || intel_scanout_needs_vtd_wa(dev_priv))
3058 3059 3060 3061 3062 3063
		ggtt->base.clear_range = gen8_ggtt_clear_range;

	ggtt->base.insert_entries = gen8_ggtt_insert_entries;
	if (IS_CHERRYVIEW(dev_priv))
		ggtt->base.insert_entries = gen8_ggtt_insert_entries__BKL;

3064
	return ggtt_probe_common(ggtt, size);
B
Ben Widawsky 已提交
3065 3066
}

3067
static int gen6_gmch_probe(struct i915_ggtt *ggtt)
3068
{
3069
	struct drm_i915_private *dev_priv = ggtt->base.i915;
3070
	struct pci_dev *pdev = dev_priv->drm.pdev;
3071
	unsigned int size;
3072 3073
	u16 snb_gmch_ctl;

3074 3075
	ggtt->mappable_base = pci_resource_start(pdev, 2);
	ggtt->mappable_end = pci_resource_len(pdev, 2);
3076

3077 3078
	/* 64/512MB is the current min/max we actually know of, but this is just
	 * a coarse sanity check.
3079
	 */
3080
	if (ggtt->mappable_end < (64<<20) || ggtt->mappable_end > (512<<20)) {
3081
		DRM_ERROR("Unknown GMADR size (%llx)\n", ggtt->mappable_end);
3082
		return -ENXIO;
3083 3084
	}

3085 3086 3087
	if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(40)))
		pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40));
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
3088

3089
	ggtt->stolen_size = gen6_get_stolen_size(snb_gmch_ctl);
3090

3091 3092
	size = gen6_get_total_gtt_size(snb_gmch_ctl);
	ggtt->base.total = (size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
3093

3094
	ggtt->base.clear_range = gen6_ggtt_clear_range;
3095
	ggtt->base.insert_page = gen6_ggtt_insert_page;
3096 3097 3098
	ggtt->base.insert_entries = gen6_ggtt_insert_entries;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110
	ggtt->base.cleanup = gen6_gmch_remove;

	if (HAS_EDRAM(dev_priv))
		ggtt->base.pte_encode = iris_pte_encode;
	else if (IS_HASWELL(dev_priv))
		ggtt->base.pte_encode = hsw_pte_encode;
	else if (IS_VALLEYVIEW(dev_priv))
		ggtt->base.pte_encode = byt_pte_encode;
	else if (INTEL_GEN(dev_priv) >= 7)
		ggtt->base.pte_encode = ivb_pte_encode;
	else
		ggtt->base.pte_encode = snb_pte_encode;
3111

3112
	return ggtt_probe_common(ggtt, size);
3113 3114
}

3115
static void i915_gmch_remove(struct i915_address_space *vm)
3116
{
3117
	intel_gmch_remove();
3118
}
3119

3120
static int i915_gmch_probe(struct i915_ggtt *ggtt)
3121
{
3122
	struct drm_i915_private *dev_priv = ggtt->base.i915;
3123 3124
	int ret;

3125
	ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->drm.pdev, NULL);
3126 3127 3128 3129 3130
	if (!ret) {
		DRM_ERROR("failed to set up gmch\n");
		return -EIO;
	}

3131 3132 3133 3134
	intel_gtt_get(&ggtt->base.total,
		      &ggtt->stolen_size,
		      &ggtt->mappable_base,
		      &ggtt->mappable_end);
3135

3136
	ggtt->do_idle_maps = needs_idle_maps(dev_priv);
3137
	ggtt->base.insert_page = i915_ggtt_insert_page;
3138 3139 3140 3141
	ggtt->base.insert_entries = i915_ggtt_insert_entries;
	ggtt->base.clear_range = i915_ggtt_clear_range;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3142
	ggtt->base.cleanup = i915_gmch_remove;
3143

3144
	if (unlikely(ggtt->do_idle_maps))
3145 3146
		DRM_INFO("applying Ironlake quirks for intel_iommu\n");

3147 3148 3149
	return 0;
}

3150
/**
3151
 * i915_ggtt_probe_hw - Probe GGTT hardware location
3152
 * @dev_priv: i915 device
3153
 */
3154
int i915_ggtt_probe_hw(struct drm_i915_private *dev_priv)
3155
{
3156
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3157 3158
	int ret;

3159
	ggtt->base.i915 = dev_priv;
3160

3161 3162 3163 3164 3165 3166
	if (INTEL_GEN(dev_priv) <= 5)
		ret = i915_gmch_probe(ggtt);
	else if (INTEL_GEN(dev_priv) < 8)
		ret = gen6_gmch_probe(ggtt);
	else
		ret = gen8_gmch_probe(ggtt);
3167
	if (ret)
3168 3169
		return ret;

3170 3171 3172 3173 3174 3175 3176 3177 3178 3179
	/* Trim the GGTT to fit the GuC mappable upper range (when enabled).
	 * This is easier than doing range restriction on the fly, as we
	 * currently don't have any bits spare to pass in this upper
	 * restriction!
	 */
	if (HAS_GUC(dev_priv) && i915.enable_guc_loading) {
		ggtt->base.total = min_t(u64, ggtt->base.total, GUC_GGTT_TOP);
		ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
	}

3180 3181
	if ((ggtt->base.total - 1) >> 32) {
		DRM_ERROR("We never expected a Global GTT with more than 32bits"
3182
			  " of address space! Found %lldM!\n",
3183 3184 3185 3186 3187
			  ggtt->base.total >> 20);
		ggtt->base.total = 1ULL << 32;
		ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
	}

3188 3189 3190 3191 3192 3193 3194
	if (ggtt->mappable_end > ggtt->base.total) {
		DRM_ERROR("mappable aperture extends past end of GGTT,"
			  " aperture=%llx, total=%llx\n",
			  ggtt->mappable_end, ggtt->base.total);
		ggtt->mappable_end = ggtt->base.total;
	}

3195
	/* GMADR is the PCI mmio aperture into the global GTT. */
3196
	DRM_INFO("Memory usable by graphics device = %lluM\n",
3197 3198
		 ggtt->base.total >> 20);
	DRM_DEBUG_DRIVER("GMADR size = %lldM\n", ggtt->mappable_end >> 20);
3199
	DRM_DEBUG_DRIVER("GTT stolen size = %uM\n", ggtt->stolen_size >> 20);
3200 3201 3202 3203
#ifdef CONFIG_INTEL_IOMMU
	if (intel_iommu_gfx_mapped)
		DRM_INFO("VT-d active for gfx access\n");
#endif
3204 3205

	return 0;
3206 3207 3208 3209
}

/**
 * i915_ggtt_init_hw - Initialize GGTT hardware
3210
 * @dev_priv: i915 device
3211
 */
3212
int i915_ggtt_init_hw(struct drm_i915_private *dev_priv)
3213 3214 3215 3216
{
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
	int ret;

3217 3218 3219 3220 3221
	INIT_LIST_HEAD(&dev_priv->vm_list);

	/* Subtract the guard page before address space initialization to
	 * shrink the range used by drm_mm.
	 */
C
Chris Wilson 已提交
3222
	mutex_lock(&dev_priv->drm.struct_mutex);
3223
	ggtt->base.total -= PAGE_SIZE;
C
Chris Wilson 已提交
3224
	i915_address_space_init(&ggtt->base, dev_priv, "[global]");
3225 3226 3227
	ggtt->base.total += PAGE_SIZE;
	if (!HAS_LLC(dev_priv))
		ggtt->base.mm.color_adjust = i915_gtt_color_adjust;
C
Chris Wilson 已提交
3228
	mutex_unlock(&dev_priv->drm.struct_mutex);
3229

3230 3231 3232
	if (!io_mapping_init_wc(&dev_priv->ggtt.mappable,
				dev_priv->ggtt.mappable_base,
				dev_priv->ggtt.mappable_end)) {
3233 3234 3235 3236 3237 3238
		ret = -EIO;
		goto out_gtt_cleanup;
	}

	ggtt->mtrr = arch_phys_wc_add(ggtt->mappable_base, ggtt->mappable_end);

3239 3240 3241 3242
	/*
	 * Initialise stolen early so that we may reserve preallocated
	 * objects for the BIOS to KMS transition.
	 */
3243
	ret = i915_gem_init_stolen(dev_priv);
3244 3245 3246 3247
	if (ret)
		goto out_gtt_cleanup;

	return 0;
3248 3249

out_gtt_cleanup:
3250
	ggtt->base.cleanup(&ggtt->base);
3251
	return ret;
3252
}
3253

3254
int i915_ggtt_enable_hw(struct drm_i915_private *dev_priv)
3255
{
3256
	if (INTEL_GEN(dev_priv) < 6 && !intel_enable_gtt())
3257 3258 3259 3260 3261
		return -EIO;

	return 0;
}

3262
void i915_gem_restore_gtt_mappings(struct drm_i915_private *dev_priv)
3263
{
3264
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3265
	struct drm_i915_gem_object *obj, *on;
3266

3267
	i915_check_and_clear_faults(dev_priv);
3268 3269

	/* First fill our portion of the GTT with scratch pages */
3270
	ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total);
3271

3272 3273 3274 3275
	ggtt->base.closed = true; /* skip rewriting PTE on VMA unbind */

	/* clflush objects bound into the GGTT and rebind them. */
	list_for_each_entry_safe(obj, on,
3276
				 &dev_priv->mm.bound_list, global_link) {
3277 3278 3279
		bool ggtt_bound = false;
		struct i915_vma *vma;

3280
		list_for_each_entry(vma, &obj->vma_list, obj_link) {
3281
			if (vma->vm != &ggtt->base)
3282
				continue;
3283

3284 3285 3286
			if (!i915_vma_unbind(vma))
				continue;

3287 3288
			WARN_ON(i915_vma_bind(vma, obj->cache_level,
					      PIN_UPDATE));
3289
			ggtt_bound = true;
3290 3291
		}

3292
		if (ggtt_bound)
3293
			WARN_ON(i915_gem_object_set_to_gtt_domain(obj, false));
3294
	}
3295

3296 3297
	ggtt->base.closed = false;

3298
	if (INTEL_GEN(dev_priv) >= 8) {
3299
		if (IS_CHERRYVIEW(dev_priv) || IS_GEN9_LP(dev_priv))
3300 3301 3302 3303 3304 3305 3306
			chv_setup_private_ppat(dev_priv);
		else
			bdw_setup_private_ppat(dev_priv);

		return;
	}

3307
	if (USES_PPGTT(dev_priv)) {
3308 3309
		struct i915_address_space *vm;

3310 3311 3312
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
			/* TODO: Perhaps it shouldn't be gen6 specific */

3313
			struct i915_hw_ppgtt *ppgtt;
3314

3315
			if (i915_is_ggtt(vm))
3316
				ppgtt = dev_priv->mm.aliasing_ppgtt;
3317 3318
			else
				ppgtt = i915_vm_to_ppgtt(vm);
3319 3320 3321 3322 3323 3324 3325 3326 3327

			gen6_write_page_range(dev_priv, &ppgtt->pd,
					      0, ppgtt->base.total);
		}
	}

	i915_ggtt_flush(dev_priv);
}

3328
struct i915_vma *
C
Chris Wilson 已提交
3329 3330 3331
i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
		    struct i915_address_space *vm,
		    const struct i915_ggtt_view *view)
3332
{
3333
	struct rb_node *rb;
3334

3335 3336 3337 3338 3339
	rb = obj->vma_tree.rb_node;
	while (rb) {
		struct i915_vma *vma = rb_entry(rb, struct i915_vma, obj_node);
		long cmp;

J
Joonas Lahtinen 已提交
3340
		cmp = i915_vma_compare(vma, vm, view);
3341
		if (cmp == 0)
C
Chris Wilson 已提交
3342
			return vma;
3343

3344 3345 3346 3347 3348 3349
		if (cmp < 0)
			rb = rb->rb_right;
		else
			rb = rb->rb_left;
	}

C
Chris Wilson 已提交
3350
	return NULL;
3351 3352 3353
}

struct i915_vma *
C
Chris Wilson 已提交
3354 3355 3356
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
				  struct i915_address_space *vm,
				  const struct i915_ggtt_view *view)
3357
{
C
Chris Wilson 已提交
3358
	struct i915_vma *vma;
3359

3360
	lockdep_assert_held(&obj->base.dev->struct_mutex);
C
Chris Wilson 已提交
3361
	GEM_BUG_ON(view && !i915_is_ggtt(vm));
3362

C
Chris Wilson 已提交
3363
	vma = i915_gem_obj_to_vma(obj, vm, view);
3364
	if (!vma) {
J
Joonas Lahtinen 已提交
3365
		vma = i915_vma_create(obj, vm, view);
3366 3367
		GEM_BUG_ON(vma != i915_gem_obj_to_vma(obj, vm, view));
	}
3368

3369
	GEM_BUG_ON(i915_vma_is_closed(vma));
3370 3371
	return vma;
}
3372

3373
static struct scatterlist *
3374
rotate_pages(const dma_addr_t *in, unsigned int offset,
3375
	     unsigned int width, unsigned int height,
3376
	     unsigned int stride,
3377
	     struct sg_table *st, struct scatterlist *sg)
3378 3379 3380 3381 3382
{
	unsigned int column, row;
	unsigned int src_idx;

	for (column = 0; column < width; column++) {
3383
		src_idx = stride * (height - 1) + column;
3384 3385 3386 3387 3388 3389 3390
		for (row = 0; row < height; row++) {
			st->nents++;
			/* We don't need the pages, but need to initialize
			 * the entries so the sg list can be happily traversed.
			 * The only thing we need are DMA addresses.
			 */
			sg_set_page(sg, NULL, PAGE_SIZE, 0);
3391
			sg_dma_address(sg) = in[offset + src_idx];
3392 3393
			sg_dma_len(sg) = PAGE_SIZE;
			sg = sg_next(sg);
3394
			src_idx -= stride;
3395 3396
		}
	}
3397 3398

	return sg;
3399 3400 3401
}

static struct sg_table *
3402
intel_rotate_fb_obj_pages(const struct intel_rotation_info *rot_info,
3403 3404
			  struct drm_i915_gem_object *obj)
{
3405
	const size_t n_pages = obj->base.size / PAGE_SIZE;
3406
	unsigned int size = intel_rotation_info_size(rot_info);
3407 3408
	struct sgt_iter sgt_iter;
	dma_addr_t dma_addr;
3409 3410 3411
	unsigned long i;
	dma_addr_t *page_addr_list;
	struct sg_table *st;
3412
	struct scatterlist *sg;
3413
	int ret = -ENOMEM;
3414 3415

	/* Allocate a temporary list of source pages for random access. */
3416
	page_addr_list = drm_malloc_gfp(n_pages,
3417 3418
					sizeof(dma_addr_t),
					GFP_TEMPORARY);
3419 3420 3421 3422 3423 3424 3425 3426
	if (!page_addr_list)
		return ERR_PTR(ret);

	/* Allocate target SG list. */
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3427
	ret = sg_alloc_table(st, size, GFP_KERNEL);
3428 3429 3430 3431 3432
	if (ret)
		goto err_sg_alloc;

	/* Populate source page list from the object. */
	i = 0;
C
Chris Wilson 已提交
3433
	for_each_sgt_dma(dma_addr, sgt_iter, obj->mm.pages)
3434
		page_addr_list[i++] = dma_addr;
3435

3436
	GEM_BUG_ON(i != n_pages);
3437 3438 3439
	st->nents = 0;
	sg = st->sgl;

3440 3441 3442 3443
	for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++) {
		sg = rotate_pages(page_addr_list, rot_info->plane[i].offset,
				  rot_info->plane[i].width, rot_info->plane[i].height,
				  rot_info->plane[i].stride, st, sg);
3444 3445
	}

3446 3447
	DRM_DEBUG_KMS("Created rotated page mapping for object size %zu (%ux%u tiles, %u pages)\n",
		      obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);
3448 3449 3450 3451 3452 3453 3454 3455 3456 3457

	drm_free_large(page_addr_list);

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
	drm_free_large(page_addr_list);

3458 3459 3460
	DRM_DEBUG_KMS("Failed to create rotated mapping for object size %zu! (%ux%u tiles, %u pages)\n",
		      obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);

3461 3462
	return ERR_PTR(ret);
}
3463

3464 3465 3466 3467 3468
static struct sg_table *
intel_partial_pages(const struct i915_ggtt_view *view,
		    struct drm_i915_gem_object *obj)
{
	struct sg_table *st;
3469 3470 3471
	struct scatterlist *sg, *iter;
	unsigned int count = view->params.partial.size;
	unsigned int offset;
3472 3473 3474 3475 3476 3477
	int ret = -ENOMEM;

	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3478
	ret = sg_alloc_table(st, count, GFP_KERNEL);
3479 3480 3481
	if (ret)
		goto err_sg_alloc;

3482 3483 3484 3485 3486
	iter = i915_gem_object_get_sg(obj,
				      view->params.partial.offset,
				      &offset);
	GEM_BUG_ON(!iter);

3487 3488
	sg = st->sgl;
	st->nents = 0;
3489 3490
	do {
		unsigned int len;
3491

3492 3493 3494 3495 3496 3497
		len = min(iter->length - (offset << PAGE_SHIFT),
			  count << PAGE_SHIFT);
		sg_set_page(sg, NULL, len, 0);
		sg_dma_address(sg) =
			sg_dma_address(iter) + (offset << PAGE_SHIFT);
		sg_dma_len(sg) = len;
3498 3499

		st->nents++;
3500 3501 3502 3503 3504
		count -= len >> PAGE_SHIFT;
		if (count == 0) {
			sg_mark_end(sg);
			return st;
		}
3505

3506 3507 3508 3509
		sg = __sg_next(sg);
		iter = __sg_next(iter);
		offset = 0;
	} while (1);
3510 3511 3512 3513 3514 3515 3516

err_sg_alloc:
	kfree(st);
err_st_alloc:
	return ERR_PTR(ret);
}

3517
static int
3518
i915_get_ggtt_vma_pages(struct i915_vma *vma)
3519
{
3520 3521
	int ret = 0;

3522 3523 3524 3525 3526 3527 3528
	/* The vma->pages are only valid within the lifespan of the borrowed
	 * obj->mm.pages. When the obj->mm.pages sg_table is regenerated, so
	 * must be the vma->pages. A simple rule is that vma->pages must only
	 * be accessed when the obj->mm.pages are pinned.
	 */
	GEM_BUG_ON(!i915_gem_object_has_pinned_pages(vma->obj));

3529
	if (vma->pages)
3530 3531 3532
		return 0;

	if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
C
Chris Wilson 已提交
3533
		vma->pages = vma->obj->mm.pages;
3534
	else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
3535
		vma->pages =
3536
			intel_rotate_fb_obj_pages(&vma->ggtt_view.params.rotated, vma->obj);
3537
	else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
3538
		vma->pages = intel_partial_pages(&vma->ggtt_view, vma->obj);
3539 3540 3541 3542
	else
		WARN_ONCE(1, "GGTT view %u not implemented!\n",
			  vma->ggtt_view.type);

3543
	if (!vma->pages) {
3544
		DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
3545
			  vma->ggtt_view.type);
3546
		ret = -EINVAL;
3547 3548 3549
	} else if (IS_ERR(vma->pages)) {
		ret = PTR_ERR(vma->pages);
		vma->pages = NULL;
3550 3551
		DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
			  vma->ggtt_view.type, ret);
3552 3553
	}

3554
	return ret;
3555 3556
}

3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608
/**
 * i915_gem_gtt_reserve - reserve a node in an address_space (GTT)
 * @vm - the &struct i915_address_space
 * @node - the &struct drm_mm_node (typically i915_vma.mode)
 * @size - how much space to allocate inside the GTT,
 *         must be #I915_GTT_PAGE_SIZE aligned
 * @offset - where to insert inside the GTT,
 *           must be #I915_GTT_MIN_ALIGNMENT aligned, and the node
 *           (@offset + @size) must fit within the address space
 * @color - color to apply to node, if this node is not from a VMA,
 *          color must be #I915_COLOR_UNEVICTABLE
 * @flags - control search and eviction behaviour
 *
 * i915_gem_gtt_reserve() tries to insert the @node at the exact @offset inside
 * the address space (using @size and @color). If the @node does not fit, it
 * tries to evict any overlapping nodes from the GTT, including any
 * neighbouring nodes if the colors do not match (to ensure guard pages between
 * differing domains). See i915_gem_evict_for_node() for the gory details
 * on the eviction algorithm. #PIN_NONBLOCK may used to prevent waiting on
 * evicting active overlapping objects, and any overlapping node that is pinned
 * or marked as unevictable will also result in failure.
 *
 * Returns: 0 on success, -ENOSPC if no suitable hole is found, -EINTR if
 * asked to wait for eviction and interrupted.
 */
int i915_gem_gtt_reserve(struct i915_address_space *vm,
			 struct drm_mm_node *node,
			 u64 size, u64 offset, unsigned long color,
			 unsigned int flags)
{
	int err;

	GEM_BUG_ON(!size);
	GEM_BUG_ON(!IS_ALIGNED(size, I915_GTT_PAGE_SIZE));
	GEM_BUG_ON(!IS_ALIGNED(offset, I915_GTT_MIN_ALIGNMENT));
	GEM_BUG_ON(range_overflows(offset, size, vm->total));

	node->size = size;
	node->start = offset;
	node->color = color;

	err = drm_mm_reserve_node(&vm->mm, node);
	if (err != -ENOSPC)
		return err;

	err = i915_gem_evict_for_node(vm, node, flags);
	if (err == 0)
		err = drm_mm_reserve_node(&vm->mm, node);

	return err;
}

3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700
/**
 * i915_gem_gtt_insert - insert a node into an address_space (GTT)
 * @vm - the &struct i915_address_space
 * @node - the &struct drm_mm_node (typically i915_vma.node)
 * @size - how much space to allocate inside the GTT,
 *         must be #I915_GTT_PAGE_SIZE aligned
 * @alignment - required alignment of starting offset, may be 0 but
 *              if specified, this must be a power-of-two and at least
 *              #I915_GTT_MIN_ALIGNMENT
 * @color - color to apply to node
 * @start - start of any range restriction inside GTT (0 for all),
 *          must be #I915_GTT_PAGE_SIZE aligned
 * @end - end of any range restriction inside GTT (U64_MAX for all),
 *        must be #I915_GTT_PAGE_SIZE aligned if not U64_MAX
 * @flags - control search and eviction behaviour
 *
 * i915_gem_gtt_insert() first searches for an available hole into which
 * is can insert the node. The hole address is aligned to @alignment and
 * its @size must then fit entirely within the [@start, @end] bounds. The
 * nodes on either side of the hole must match @color, or else a guard page
 * will be inserted between the two nodes (or the node evicted). If no
 * suitable hole is found, then the LRU list of objects within the GTT
 * is scanned to find the first set of replacement nodes to create the hole.
 * Those old overlapping nodes are evicted from the GTT (and so must be
 * rebound before any future use). Any node that is currently pinned cannot
 * be evicted (see i915_vma_pin()). Similar if the node's VMA is currently
 * active and #PIN_NONBLOCK is specified, that node is also skipped when
 * searching for an eviction candidate. See i915_gem_evict_something() for
 * the gory details on the eviction algorithm.
 *
 * Returns: 0 on success, -ENOSPC if no suitable hole is found, -EINTR if
 * asked to wait for eviction and interrupted.
 */
int i915_gem_gtt_insert(struct i915_address_space *vm,
			struct drm_mm_node *node,
			u64 size, u64 alignment, unsigned long color,
			u64 start, u64 end, unsigned int flags)
{
	u32 search_flag, alloc_flag;
	int err;

	lockdep_assert_held(&vm->i915->drm.struct_mutex);
	GEM_BUG_ON(!size);
	GEM_BUG_ON(!IS_ALIGNED(size, I915_GTT_PAGE_SIZE));
	GEM_BUG_ON(alignment && !is_power_of_2(alignment));
	GEM_BUG_ON(alignment && !IS_ALIGNED(alignment, I915_GTT_MIN_ALIGNMENT));
	GEM_BUG_ON(start >= end);
	GEM_BUG_ON(start > 0  && !IS_ALIGNED(start, I915_GTT_PAGE_SIZE));
	GEM_BUG_ON(end < U64_MAX && !IS_ALIGNED(end, I915_GTT_PAGE_SIZE));

	if (unlikely(range_overflows(start, size, end)))
		return -ENOSPC;

	if (unlikely(round_up(start, alignment) > round_down(end - size, alignment)))
		return -ENOSPC;

	if (flags & PIN_HIGH) {
		search_flag = DRM_MM_SEARCH_BELOW;
		alloc_flag = DRM_MM_CREATE_TOP;
	} else {
		search_flag = DRM_MM_SEARCH_DEFAULT;
		alloc_flag = DRM_MM_CREATE_DEFAULT;
	}

	/* We only allocate in PAGE_SIZE/GTT_PAGE_SIZE (4096) chunks,
	 * so we know that we always have a minimum alignment of 4096.
	 * The drm_mm range manager is optimised to return results
	 * with zero alignment, so where possible use the optimal
	 * path.
	 */
	BUILD_BUG_ON(I915_GTT_MIN_ALIGNMENT > I915_GTT_PAGE_SIZE);
	if (alignment <= I915_GTT_MIN_ALIGNMENT)
		alignment = 0;

	err = drm_mm_insert_node_in_range_generic(&vm->mm, node,
						  size, alignment, color,
						  start, end,
						  search_flag, alloc_flag);
	if (err != -ENOSPC)
		return err;

	err = i915_gem_evict_something(vm, size, alignment, color,
				       start, end, flags);
	if (err)
		return err;

	search_flag = DRM_MM_SEARCH_DEFAULT;
	return drm_mm_insert_node_in_range_generic(&vm->mm, node,
						   size, alignment, color,
						   start, end,
						   search_flag, alloc_flag);
}