i915_gem_gtt.c 64.2 KB
Newer Older
1 2
/*
 * Copyright © 2010 Daniel Vetter
3
 * Copyright © 2011-2014 Intel Corporation
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

26
#include <linux/seq_file.h>
27 28
#include <drm/drmP.h>
#include <drm/i915_drm.h>
29
#include "i915_drv.h"
30
#include "i915_vgpu.h"
31 32 33
#include "i915_trace.h"
#include "intel_drv.h"

34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69
/**
 * DOC: Global GTT views
 *
 * Background and previous state
 *
 * Historically objects could exists (be bound) in global GTT space only as
 * singular instances with a view representing all of the object's backing pages
 * in a linear fashion. This view will be called a normal view.
 *
 * To support multiple views of the same object, where the number of mapped
 * pages is not equal to the backing store, or where the layout of the pages
 * is not linear, concept of a GGTT view was added.
 *
 * One example of an alternative view is a stereo display driven by a single
 * image. In this case we would have a framebuffer looking like this
 * (2x2 pages):
 *
 *    12
 *    34
 *
 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
 * rendering. In contrast, fed to the display engine would be an alternative
 * view which could look something like this:
 *
 *   1212
 *   3434
 *
 * In this example both the size and layout of pages in the alternative view is
 * different from the normal view.
 *
 * Implementation and usage
 *
 * GGTT views are implemented using VMAs and are distinguished via enum
 * i915_ggtt_view_type and struct i915_ggtt_view.
 *
 * A new flavour of core GEM functions which work with GGTT bound objects were
70 71 72
 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
 * renaming  in large amounts of code. They take the struct i915_ggtt_view
 * parameter encapsulating all metadata required to implement a view.
73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94
 *
 * As a helper for callers which are only interested in the normal view,
 * globally const i915_ggtt_view_normal singleton instance exists. All old core
 * GEM API functions, the ones not taking the view parameter, are operating on,
 * or with the normal GGTT view.
 *
 * Code wanting to add or use a new GGTT view needs to:
 *
 * 1. Add a new enum with a suitable name.
 * 2. Extend the metadata in the i915_ggtt_view structure if required.
 * 3. Add support to i915_get_vma_pages().
 *
 * New views are required to build a scatter-gather table from within the
 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
 * exists for the lifetime of an VMA.
 *
 * Core API is designed to have copy semantics which means that passed in
 * struct i915_ggtt_view does not need to be persistent (left around after
 * calling the core API functions).
 *
 */

95 96
const struct i915_ggtt_view i915_ggtt_view_normal;

97 98
static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv);
static void chv_setup_private_ppat(struct drm_i915_private *dev_priv);
99

100 101
static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
{
102 103 104 105 106 107
	bool has_aliasing_ppgtt;
	bool has_full_ppgtt;

	has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
	has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;

108 109 110
	if (intel_vgpu_active(dev))
		has_full_ppgtt = false; /* emulation is too hard */

111 112 113 114 115 116
	/*
	 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
	 * execlists, the sole mechanism available to submit work.
	 */
	if (INTEL_INFO(dev)->gen < 9 &&
	    (enable_ppgtt == 0 || !has_aliasing_ppgtt))
117 118 119 120 121
		return 0;

	if (enable_ppgtt == 1)
		return 1;

122
	if (enable_ppgtt == 2 && has_full_ppgtt)
123 124
		return 2;

125 126 127 128
#ifdef CONFIG_INTEL_IOMMU
	/* Disable ppgtt on SNB if VT-d is on. */
	if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
		DRM_INFO("Disabling PPGTT because VT-d is on\n");
129
		return 0;
130 131 132
	}
#endif

133
	/* Early VLV doesn't have this */
134 135
	if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
	    dev->pdev->revision < 0xb) {
136 137 138 139
		DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
		return 0;
	}

140 141 142 143
	if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists)
		return 2;
	else
		return has_aliasing_ppgtt ? 1 : 0;
144 145
}

146 147 148 149 150
static void ppgtt_bind_vma(struct i915_vma *vma,
			   enum i915_cache_level cache_level,
			   u32 flags);
static void ppgtt_unbind_vma(struct i915_vma *vma);

151 152 153
static inline gen8_pte_t gen8_pte_encode(dma_addr_t addr,
					 enum i915_cache_level level,
					 bool valid)
B
Ben Widawsky 已提交
154
{
155
	gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
B
Ben Widawsky 已提交
156
	pte |= addr;
157 158 159

	switch (level) {
	case I915_CACHE_NONE:
B
Ben Widawsky 已提交
160
		pte |= PPAT_UNCACHED_INDEX;
161 162 163 164 165 166 167 168 169
		break;
	case I915_CACHE_WT:
		pte |= PPAT_DISPLAY_ELLC_INDEX;
		break;
	default:
		pte |= PPAT_CACHED_INDEX;
		break;
	}

B
Ben Widawsky 已提交
170 171 172
	return pte;
}

173 174 175
static inline gen8_pde_t gen8_pde_encode(struct drm_device *dev,
					  dma_addr_t addr,
					  enum i915_cache_level level)
B
Ben Widawsky 已提交
176
{
177
	gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
178 179 180 181 182 183 184 185
	pde |= addr;
	if (level != I915_CACHE_NONE)
		pde |= PPAT_CACHED_PDE_INDEX;
	else
		pde |= PPAT_UNCACHED_INDEX;
	return pde;
}

186 187 188
static gen6_pte_t snb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 unused)
189
{
190
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
191
	pte |= GEN6_PTE_ADDR_ENCODE(addr);
192 193

	switch (level) {
194 195 196 197 198 199 200 201
	case I915_CACHE_L3_LLC:
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
		pte |= GEN6_PTE_UNCACHED;
		break;
	default:
202
		MISSING_CASE(level);
203 204 205 206 207
	}

	return pte;
}

208 209 210
static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 unused)
211
{
212
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
213 214 215 216 217
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	switch (level) {
	case I915_CACHE_L3_LLC:
		pte |= GEN7_PTE_CACHE_L3_LLC;
218 219 220 221 222
		break;
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
223
		pte |= GEN6_PTE_UNCACHED;
224 225
		break;
	default:
226
		MISSING_CASE(level);
227 228
	}

229 230 231
	return pte;
}

232 233 234
static gen6_pte_t byt_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 flags)
235
{
236
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
237 238
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

239 240
	if (!(flags & PTE_READ_ONLY))
		pte |= BYT_PTE_WRITEABLE;
241 242 243 244 245 246 247

	if (level != I915_CACHE_NONE)
		pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;

	return pte;
}

248 249 250
static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 unused)
251
{
252
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
253
	pte |= HSW_PTE_ADDR_ENCODE(addr);
254 255

	if (level != I915_CACHE_NONE)
256
		pte |= HSW_WB_LLC_AGE3;
257 258 259 260

	return pte;
}

261 262 263
static gen6_pte_t iris_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
				  bool valid, u32 unused)
264
{
265
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
266 267
	pte |= HSW_PTE_ADDR_ENCODE(addr);

268 269 270 271
	switch (level) {
	case I915_CACHE_NONE:
		break;
	case I915_CACHE_WT:
272
		pte |= HSW_WT_ELLC_LLC_AGE3;
273 274
		break;
	default:
275
		pte |= HSW_WB_ELLC_LLC_AGE3;
276 277
		break;
	}
278 279 280 281

	return pte;
}

282
static void unmap_and_free_pt(struct i915_page_table_entry *pt, struct drm_device *dev)
283 284 285 286 287 288 289
{
	if (WARN_ON(!pt->page))
		return;
	__free_page(pt->page);
	kfree(pt);
}

290
static struct i915_page_table_entry *alloc_pt_single(struct drm_device *dev)
291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312
{
	struct i915_page_table_entry *pt;

	pt = kzalloc(sizeof(*pt), GFP_KERNEL);
	if (!pt)
		return ERR_PTR(-ENOMEM);

	pt->page = alloc_page(GFP_KERNEL | __GFP_ZERO);
	if (!pt->page) {
		kfree(pt);
		return ERR_PTR(-ENOMEM);
	}

	return pt;
}

/**
 * alloc_pt_range() - Allocate a multiple page tables
 * @pd:		The page directory which will have at least @count entries
 *		available to point to the allocated page tables.
 * @pde:	First page directory entry for which we are allocating.
 * @count:	Number of pages to allocate.
313
 * @dev:	DRM device.
314 315 316 317 318 319 320
 *
 * Allocates multiple page table pages and sets the appropriate entries in the
 * page table structure within the page directory. Function cleans up after
 * itself on any failures.
 *
 * Return: 0 if allocation succeeded.
 */
321 322
static int alloc_pt_range(struct i915_page_directory_entry *pd, uint16_t pde, size_t count,
		  struct drm_device *dev)
323 324 325 326
{
	int i, ret;

	/* 512 is the max page tables per page_directory on any platform. */
327
	if (WARN_ON(pde + count > I915_PDES))
328 329 330
		return -EINVAL;

	for (i = pde; i < pde + count; i++) {
331
		struct i915_page_table_entry *pt = alloc_pt_single(dev);
332 333 334 335 336 337

		if (IS_ERR(pt)) {
			ret = PTR_ERR(pt);
			goto err_out;
		}
		WARN(pd->page_table[i],
D
Dan Carpenter 已提交
338
		     "Leaking page directory entry %d (%p)\n",
339 340 341 342 343 344 345 346
		     i, pd->page_table[i]);
		pd->page_table[i] = pt;
	}

	return 0;

err_out:
	while (i-- > pde)
347
		unmap_and_free_pt(pd->page_table[i], dev);
348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375
	return ret;
}

static void unmap_and_free_pd(struct i915_page_directory_entry *pd)
{
	if (pd->page) {
		__free_page(pd->page);
		kfree(pd);
	}
}

static struct i915_page_directory_entry *alloc_pd_single(void)
{
	struct i915_page_directory_entry *pd;

	pd = kzalloc(sizeof(*pd), GFP_KERNEL);
	if (!pd)
		return ERR_PTR(-ENOMEM);

	pd->page = alloc_page(GFP_KERNEL | __GFP_ZERO);
	if (!pd->page) {
		kfree(pd);
		return ERR_PTR(-ENOMEM);
	}

	return pd;
}

376
/* Broadwell Page Directory Pointer Descriptors */
377
static int gen8_write_pdp(struct intel_engine_cs *ring, unsigned entry,
378
			   uint64_t val)
379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398
{
	int ret;

	BUG_ON(entry >= 4);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
	intel_ring_emit(ring, (u32)(val >> 32));
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
	intel_ring_emit(ring, (u32)(val));
	intel_ring_advance(ring);

	return 0;
}

399
static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt,
400
			  struct intel_engine_cs *ring)
401
{
402
	int i, ret;
403 404

	/* bit of a hack to find the actual last used pd */
405
	int used_pd = ppgtt->num_pd_entries / I915_PDES;
406 407

	for (i = used_pd - 1; i >= 0; i--) {
408
		dma_addr_t addr = ppgtt->pdp.page_directory[i]->daddr;
409
		ret = gen8_write_pdp(ring, i, addr);
410 411
		if (ret)
			return ret;
412
	}
B
Ben Widawsky 已提交
413

414
	return 0;
415 416
}

417
static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
418 419
				   uint64_t start,
				   uint64_t length,
420 421 422 423
				   bool use_scratch)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
424
	gen8_pte_t *pt_vaddr, scratch_pte;
425 426 427
	unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
	unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
	unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
428
	unsigned num_entries = length >> PAGE_SHIFT;
429 430 431 432 433 434
	unsigned last_pte, i;

	scratch_pte = gen8_pte_encode(ppgtt->base.scratch.addr,
				      I915_CACHE_LLC, use_scratch);

	while (num_entries) {
435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452
		struct i915_page_directory_entry *pd;
		struct i915_page_table_entry *pt;
		struct page *page_table;

		if (WARN_ON(!ppgtt->pdp.page_directory[pdpe]))
			continue;

		pd = ppgtt->pdp.page_directory[pdpe];

		if (WARN_ON(!pd->page_table[pde]))
			continue;

		pt = pd->page_table[pde];

		if (WARN_ON(!pt->page))
			continue;

		page_table = pt->page;
453

454
		last_pte = pte + num_entries;
455 456
		if (last_pte > GEN8_PTES)
			last_pte = GEN8_PTES;
457 458 459

		pt_vaddr = kmap_atomic(page_table);

460
		for (i = pte; i < last_pte; i++) {
461
			pt_vaddr[i] = scratch_pte;
462 463
			num_entries--;
		}
464

465 466
		if (!HAS_LLC(ppgtt->base.dev))
			drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
467 468
		kunmap_atomic(pt_vaddr);

469
		pte = 0;
470
		if (++pde == I915_PDES) {
471 472 473
			pdpe++;
			pde = 0;
		}
474 475 476
	}
}

477 478
static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
				      struct sg_table *pages,
479
				      uint64_t start,
480
				      enum i915_cache_level cache_level, u32 unused)
481 482 483
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
484
	gen8_pte_t *pt_vaddr;
485 486 487
	unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
	unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
	unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
488 489
	struct sg_page_iter sg_iter;

490
	pt_vaddr = NULL;
491

492
	for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
493
		if (WARN_ON(pdpe >= GEN8_LEGACY_PDPES))
494 495
			break;

B
Ben Widawsky 已提交
496
		if (pt_vaddr == NULL) {
497 498 499
			struct i915_page_directory_entry *pd = ppgtt->pdp.page_directory[pdpe];
			struct i915_page_table_entry *pt = pd->page_table[pde];
			struct page *page_table = pt->page;
B
Ben Widawsky 已提交
500 501 502

			pt_vaddr = kmap_atomic(page_table);
		}
503

504
		pt_vaddr[pte] =
505 506
			gen8_pte_encode(sg_page_iter_dma_address(&sg_iter),
					cache_level, true);
507
		if (++pte == GEN8_PTES) {
508 509
			if (!HAS_LLC(ppgtt->base.dev))
				drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
510
			kunmap_atomic(pt_vaddr);
511
			pt_vaddr = NULL;
512
			if (++pde == I915_PDES) {
513 514 515 516
				pdpe++;
				pde = 0;
			}
			pte = 0;
517 518
		}
	}
519 520 521
	if (pt_vaddr) {
		if (!HAS_LLC(ppgtt->base.dev))
			drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
522
		kunmap_atomic(pt_vaddr);
523
	}
524 525
}

526
static void gen8_free_page_tables(struct i915_page_directory_entry *pd, struct drm_device *dev)
527 528 529
{
	int i;

530
	if (!pd->page)
531 532
		return;

533
	for (i = 0; i < I915_PDES; i++) {
534 535
		if (WARN_ON(!pd->page_table[i]))
			continue;
536

537
		unmap_and_free_pt(pd->page_table[i], dev);
538 539
		pd->page_table[i] = NULL;
	}
B
Ben Widawsky 已提交
540 541 542
}

static void gen8_ppgtt_free(struct i915_hw_ppgtt *ppgtt)
543 544 545
{
	int i;

546
	for (i = 0; i < ppgtt->num_pd_pages; i++) {
547 548 549
		if (WARN_ON(!ppgtt->pdp.page_directory[i]))
			continue;

550
		gen8_free_page_tables(ppgtt->pdp.page_directory[i], ppgtt->base.dev);
551
		unmap_and_free_pd(ppgtt->pdp.page_directory[i]);
552
	}
553 554 555 556
}

static void gen8_ppgtt_unmap_pages(struct i915_hw_ppgtt *ppgtt)
{
557
	struct pci_dev *hwdev = ppgtt->base.dev->pdev;
558 559 560 561 562
	int i, j;

	for (i = 0; i < ppgtt->num_pd_pages; i++) {
		/* TODO: In the future we'll support sparse mappings, so this
		 * will have to change. */
563
		if (!ppgtt->pdp.page_directory[i]->daddr)
564 565
			continue;

566
		pci_unmap_page(hwdev, ppgtt->pdp.page_directory[i]->daddr, PAGE_SIZE,
567
			       PCI_DMA_BIDIRECTIONAL);
568

569
		for (j = 0; j < I915_PDES; j++) {
570 571 572 573 574 575 576 577 578 579
			struct i915_page_directory_entry *pd = ppgtt->pdp.page_directory[i];
			struct i915_page_table_entry *pt;
			dma_addr_t addr;

			if (WARN_ON(!pd->page_table[j]))
				continue;

			pt = pd->page_table[j];
			addr = pt->daddr;

580
			if (addr)
581 582
				pci_unmap_page(hwdev, addr, PAGE_SIZE,
					       PCI_DMA_BIDIRECTIONAL);
583 584 585 586
		}
	}
}

B
Ben Widawsky 已提交
587 588 589 590 591
static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);

592 593
	gen8_ppgtt_unmap_pages(ppgtt);
	gen8_ppgtt_free(ppgtt);
B
Ben Widawsky 已提交
594 595
}

B
Ben Widawsky 已提交
596
static int gen8_ppgtt_allocate_page_tables(struct i915_hw_ppgtt *ppgtt)
597
{
598
	int i, ret;
599

B
Ben Widawsky 已提交
600
	for (i = 0; i < ppgtt->num_pd_pages; i++) {
601
		ret = alloc_pt_range(ppgtt->pdp.page_directory[i],
602
				     0, I915_PDES, ppgtt->base.dev);
603 604
		if (ret)
			goto unwind_out;
605 606
	}

607
	return 0;
608 609

unwind_out:
B
Ben Widawsky 已提交
610
	while (i--)
611
		gen8_free_page_tables(ppgtt->pdp.page_directory[i], ppgtt->base.dev);
612

B
Ben Widawsky 已提交
613
	return -ENOMEM;
614 615
}

B
Ben Widawsky 已提交
616 617
static int gen8_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt,
						const int max_pdp)
618 619 620
{
	int i;

B
Ben Widawsky 已提交
621
	for (i = 0; i < max_pdp; i++) {
622 623
		ppgtt->pdp.page_directory[i] = alloc_pd_single();
		if (IS_ERR(ppgtt->pdp.page_directory[i]))
B
Ben Widawsky 已提交
624 625 626 627
			goto unwind_out;
	}

	ppgtt->num_pd_pages = max_pdp;
628
	BUG_ON(ppgtt->num_pd_pages > GEN8_LEGACY_PDPES);
629 630

	return 0;
B
Ben Widawsky 已提交
631 632

unwind_out:
633 634
	while (i--)
		unmap_and_free_pd(ppgtt->pdp.page_directory[i]);
B
Ben Widawsky 已提交
635 636

	return -ENOMEM;
637 638 639 640 641 642 643 644 645 646 647
}

static int gen8_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt,
			    const int max_pdp)
{
	int ret;

	ret = gen8_ppgtt_allocate_page_directories(ppgtt, max_pdp);
	if (ret)
		return ret;

B
Ben Widawsky 已提交
648 649 650
	ret = gen8_ppgtt_allocate_page_tables(ppgtt);
	if (ret)
		goto err_out;
651

652
	ppgtt->num_pd_entries = max_pdp * I915_PDES;
653

B
Ben Widawsky 已提交
654
	return 0;
655

B
Ben Widawsky 已提交
656 657
err_out:
	gen8_ppgtt_free(ppgtt);
658 659 660 661 662 663 664 665 666 667
	return ret;
}

static int gen8_ppgtt_setup_page_directories(struct i915_hw_ppgtt *ppgtt,
					     const int pd)
{
	dma_addr_t pd_addr;
	int ret;

	pd_addr = pci_map_page(ppgtt->base.dev->pdev,
668
			       ppgtt->pdp.page_directory[pd]->page, 0,
669 670 671 672 673 674
			       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);

	ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pd_addr);
	if (ret)
		return ret;

675
	ppgtt->pdp.page_directory[pd]->daddr = pd_addr;
676 677 678 679 680 681 682 683 684

	return 0;
}

static int gen8_ppgtt_setup_page_tables(struct i915_hw_ppgtt *ppgtt,
					const int pd,
					const int pt)
{
	dma_addr_t pt_addr;
685 686
	struct i915_page_directory_entry *pdir = ppgtt->pdp.page_directory[pd];
	struct i915_page_table_entry *ptab = pdir->page_table[pt];
687
	struct page *p = ptab->page;
688 689 690 691 692 693 694 695
	int ret;

	pt_addr = pci_map_page(ppgtt->base.dev->pdev,
			       p, 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
	ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pt_addr);
	if (ret)
		return ret;

696
	ptab->daddr = pt_addr;
697 698 699 700

	return 0;
}

701
/*
702 703 704 705
 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
 * with a net effect resembling a 2-level page table in normal x86 terms. Each
 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
 * space.
B
Ben Widawsky 已提交
706
 *
707 708
 * FIXME: split allocation into smaller pieces. For now we only ever do this
 * once, but with full PPGTT, the multiple contiguous allocations will be bad.
B
Ben Widawsky 已提交
709
 * TODO: Do something with the size parameter
710
 */
B
Ben Widawsky 已提交
711 712 713
static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt, uint64_t size)
{
	const int max_pdp = DIV_ROUND_UP(size, 1 << 30);
714
	const int min_pt_pages = I915_PDES * max_pdp;
715
	int i, j, ret;
B
Ben Widawsky 已提交
716 717 718 719

	if (size % (1<<30))
		DRM_INFO("Pages will be wasted unless GTT size (%llu) is divisible by 1GB\n", size);

720 721 722 723 724 725
	/* 1. Do all our allocations for page directories and page tables.
	 * We allocate more than was asked so that we can point the unused parts
	 * to valid entries that point to scratch page. Dynamic page tables
	 * will fix this eventually.
	 */
	ret = gen8_ppgtt_alloc(ppgtt, GEN8_LEGACY_PDPES);
726 727
	if (ret)
		return ret;
728

B
Ben Widawsky 已提交
729
	/*
730
	 * 2. Create DMA mappings for the page directories and page tables.
B
Ben Widawsky 已提交
731
	 */
732
	for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
733
		ret = gen8_ppgtt_setup_page_directories(ppgtt, i);
734 735
		if (ret)
			goto bail;
B
Ben Widawsky 已提交
736

737
		for (j = 0; j < I915_PDES; j++) {
738
			ret = gen8_ppgtt_setup_page_tables(ppgtt, i, j);
739 740
			if (ret)
				goto bail;
B
Ben Widawsky 已提交
741 742 743
		}
	}

744 745 746 747 748
	/*
	 * 3. Map all the page directory entires to point to the page tables
	 * we've allocated.
	 *
	 * For now, the PPGTT helper functions all require that the PDEs are
B
Ben Widawsky 已提交
749
	 * plugged in correctly. So we do that now/here. For aliasing PPGTT, we
750 751
	 * will never need to touch the PDEs again.
	 */
752
	for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
753
		struct i915_page_directory_entry *pd = ppgtt->pdp.page_directory[i];
754
		gen8_pde_t *pd_vaddr;
755
		pd_vaddr = kmap_atomic(ppgtt->pdp.page_directory[i]->page);
756
		for (j = 0; j < I915_PDES; j++) {
757 758
			struct i915_page_table_entry *pt = pd->page_table[j];
			dma_addr_t addr = pt->daddr;
B
Ben Widawsky 已提交
759 760 761
			pd_vaddr[j] = gen8_pde_encode(ppgtt->base.dev, addr,
						      I915_CACHE_LLC);
		}
762 763
		if (!HAS_LLC(ppgtt->base.dev))
			drm_clflush_virt_range(pd_vaddr, PAGE_SIZE);
B
Ben Widawsky 已提交
764 765 766
		kunmap_atomic(pd_vaddr);
	}

767 768 769 770 771 772
	ppgtt->switch_mm = gen8_mm_switch;
	ppgtt->base.clear_range = gen8_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
	ppgtt->base.cleanup = gen8_ppgtt_cleanup;
	ppgtt->base.start = 0;

773
	/* This is the area that we advertise as usable for the caller */
774
	ppgtt->base.total = max_pdp * I915_PDES * GEN8_PTES * PAGE_SIZE;
775 776 777

	/* Set all ptes to a valid scratch page. Also above requested space */
	ppgtt->base.clear_range(&ppgtt->base, 0,
778
				ppgtt->num_pd_pages * GEN8_PTES * PAGE_SIZE,
779
				true);
780

B
Ben Widawsky 已提交
781 782 783
	DRM_DEBUG_DRIVER("Allocated %d pages for page directories (%d wasted)\n",
			 ppgtt->num_pd_pages, ppgtt->num_pd_pages - max_pdp);
	DRM_DEBUG_DRIVER("Allocated %d pages for page tables (%lld wasted)\n",
784 785
			 ppgtt->num_pd_entries,
			 (ppgtt->num_pd_entries - min_pt_pages) + size % (1<<30));
B
Ben Widawsky 已提交
786
	return 0;
B
Ben Widawsky 已提交
787

788 789 790
bail:
	gen8_ppgtt_unmap_pages(ppgtt);
	gen8_ppgtt_free(ppgtt);
B
Ben Widawsky 已提交
791 792 793
	return ret;
}

B
Ben Widawsky 已提交
794 795 796 797
static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
	struct i915_address_space *vm = &ppgtt->base;
798 799
	gen6_pte_t __iomem *pd_addr;
	gen6_pte_t scratch_pte;
B
Ben Widawsky 已提交
800 801 802
	uint32_t pd_entry;
	int pte, pde;

803
	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
B
Ben Widawsky 已提交
804

805 806
	pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm +
		ppgtt->pd.pd_offset / sizeof(gen6_pte_t);
B
Ben Widawsky 已提交
807 808

	seq_printf(m, "  VM %p (pd_offset %x-%x):\n", vm,
809 810
		   ppgtt->pd.pd_offset,
		   ppgtt->pd.pd_offset + ppgtt->num_pd_entries);
B
Ben Widawsky 已提交
811 812
	for (pde = 0; pde < ppgtt->num_pd_entries; pde++) {
		u32 expected;
813
		gen6_pte_t *pt_vaddr;
814
		dma_addr_t pt_addr = ppgtt->pd.page_table[pde]->daddr;
B
Ben Widawsky 已提交
815 816 817 818 819 820 821 822 823 824
		pd_entry = readl(pd_addr + pde);
		expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);

		if (pd_entry != expected)
			seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
				   pde,
				   pd_entry,
				   expected);
		seq_printf(m, "\tPDE: %x\n", pd_entry);

825
		pt_vaddr = kmap_atomic(ppgtt->pd.page_table[pde]->page);
826
		for (pte = 0; pte < GEN6_PTES; pte+=4) {
B
Ben Widawsky 已提交
827
			unsigned long va =
828
				(pde * PAGE_SIZE * GEN6_PTES) +
B
Ben Widawsky 已提交
829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850
				(pte * PAGE_SIZE);
			int i;
			bool found = false;
			for (i = 0; i < 4; i++)
				if (pt_vaddr[pte + i] != scratch_pte)
					found = true;
			if (!found)
				continue;

			seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
			for (i = 0; i < 4; i++) {
				if (pt_vaddr[pte + i] != scratch_pte)
					seq_printf(m, " %08x", pt_vaddr[pte + i]);
				else
					seq_puts(m, "  SCRATCH ");
			}
			seq_puts(m, "\n");
		}
		kunmap_atomic(pt_vaddr);
	}
}

B
Ben Widawsky 已提交
851
static void gen6_write_pdes(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
852
{
853
	struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
854
	gen6_pte_t __iomem *pd_addr;
B
Ben Widawsky 已提交
855 856 857
	uint32_t pd_entry;
	int i;

858
	WARN_ON(ppgtt->pd.pd_offset & 0x3f);
859 860
	pd_addr = (gen6_pte_t __iomem*)dev_priv->gtt.gsm +
		ppgtt->pd.pd_offset / sizeof(gen6_pte_t);
B
Ben Widawsky 已提交
861 862 863
	for (i = 0; i < ppgtt->num_pd_entries; i++) {
		dma_addr_t pt_addr;

864
		pt_addr = ppgtt->pd.page_table[i]->daddr;
B
Ben Widawsky 已提交
865 866 867 868 869 870
		pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
		pd_entry |= GEN6_PDE_VALID;

		writel(pd_entry, pd_addr + i);
	}
	readl(pd_addr);
B
Ben Widawsky 已提交
871 872
}

873
static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
874
{
875
	BUG_ON(ppgtt->pd.pd_offset & 0x3f);
876

877
	return (ppgtt->pd.pd_offset / 64) << 16;
878 879
}

880
static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
881
			 struct intel_engine_cs *ring)
882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904
{
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

905 906 907 908 909 910 911 912 913 914
static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt,
			  struct intel_engine_cs *ring)
{
	struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);

	I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
	return 0;
}

915
static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
916
			  struct intel_engine_cs *ring)
917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936
{
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

937 938 939 940 941 942 943
	/* XXX: RCS is the only one to auto invalidate the TLBs? */
	if (ring->id != RCS) {
		ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
		if (ret)
			return ret;
	}

944 945 946
	return 0;
}

947
static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
948
			  struct intel_engine_cs *ring)
949 950 951 952
{
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

953

954 955 956 957 958 959 960 961
	I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));

	POSTING_READ(RING_PP_DIR_DCLV(ring));

	return 0;
}

962
static void gen8_ppgtt_enable(struct drm_device *dev)
963 964
{
	struct drm_i915_private *dev_priv = dev->dev_private;
965
	struct intel_engine_cs *ring;
966
	int j;
B
Ben Widawsky 已提交
967

968 969 970 971 972
	for_each_ring(ring, dev_priv, j) {
		I915_WRITE(RING_MODE_GEN7(ring),
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
	}
}
B
Ben Widawsky 已提交
973

974
static void gen7_ppgtt_enable(struct drm_device *dev)
B
Ben Widawsky 已提交
975
{
976
	struct drm_i915_private *dev_priv = dev->dev_private;
977
	struct intel_engine_cs *ring;
978
	uint32_t ecochk, ecobits;
B
Ben Widawsky 已提交
979
	int i;
B
Ben Widawsky 已提交
980

981 982
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
983

984 985 986 987 988 989 990 991
	ecochk = I915_READ(GAM_ECOCHK);
	if (IS_HASWELL(dev)) {
		ecochk |= ECOCHK_PPGTT_WB_HSW;
	} else {
		ecochk |= ECOCHK_PPGTT_LLC_IVB;
		ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
	}
	I915_WRITE(GAM_ECOCHK, ecochk);
992

993
	for_each_ring(ring, dev_priv, i) {
B
Ben Widawsky 已提交
994
		/* GFX_MODE is per-ring on gen7+ */
995 996
		I915_WRITE(RING_MODE_GEN7(ring),
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
997
	}
998
}
B
Ben Widawsky 已提交
999

1000
static void gen6_ppgtt_enable(struct drm_device *dev)
1001
{
1002
	struct drm_i915_private *dev_priv = dev->dev_private;
1003
	uint32_t ecochk, gab_ctl, ecobits;
1004

1005 1006 1007
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
		   ECOBITS_PPGTT_CACHE64B);
B
Ben Widawsky 已提交
1008

1009 1010 1011 1012 1013 1014 1015
	gab_ctl = I915_READ(GAB_CTL);
	I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

	ecochk = I915_READ(GAM_ECOCHK);
	I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);

	I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1016 1017
}

1018
/* PPGTT support for Sandybdrige/Gen6 and later */
1019
static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
1020 1021
				   uint64_t start,
				   uint64_t length,
1022
				   bool use_scratch)
1023
{
1024 1025
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
1026
	gen6_pte_t *pt_vaddr, scratch_pte;
1027 1028
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1029 1030
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned first_pte = first_entry % GEN6_PTES;
1031
	unsigned last_pte, i;
1032

1033
	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
1034

1035 1036
	while (num_entries) {
		last_pte = first_pte + num_entries;
1037 1038
		if (last_pte > GEN6_PTES)
			last_pte = GEN6_PTES;
1039

1040
		pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt]->page);
1041

1042 1043
		for (i = first_pte; i < last_pte; i++)
			pt_vaddr[i] = scratch_pte;
1044 1045 1046

		kunmap_atomic(pt_vaddr);

1047 1048
		num_entries -= last_pte - first_pte;
		first_pte = 0;
1049
		act_pt++;
1050
	}
1051 1052
}

1053
static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
D
Daniel Vetter 已提交
1054
				      struct sg_table *pages,
1055
				      uint64_t start,
1056
				      enum i915_cache_level cache_level, u32 flags)
D
Daniel Vetter 已提交
1057
{
1058 1059
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
1060
	gen6_pte_t *pt_vaddr;
1061
	unsigned first_entry = start >> PAGE_SHIFT;
1062 1063
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned act_pte = first_entry % GEN6_PTES;
1064 1065
	struct sg_page_iter sg_iter;

1066
	pt_vaddr = NULL;
1067
	for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
1068
		if (pt_vaddr == NULL)
1069
			pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt]->page);
1070

1071 1072
		pt_vaddr[act_pte] =
			vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
1073 1074
				       cache_level, true, flags);

1075
		if (++act_pte == GEN6_PTES) {
1076
			kunmap_atomic(pt_vaddr);
1077
			pt_vaddr = NULL;
1078
			act_pt++;
1079
			act_pte = 0;
D
Daniel Vetter 已提交
1080 1081
		}
	}
1082 1083
	if (pt_vaddr)
		kunmap_atomic(pt_vaddr);
D
Daniel Vetter 已提交
1084 1085
}

1086
static void gen6_ppgtt_unmap_pages(struct i915_hw_ppgtt *ppgtt)
1087
{
1088 1089
	int i;

1090 1091
	for (i = 0; i < ppgtt->num_pd_entries; i++)
		pci_unmap_page(ppgtt->base.dev->pdev,
1092
			       ppgtt->pd.page_table[i]->daddr,
1093
			       4096, PCI_DMA_BIDIRECTIONAL);
1094 1095 1096 1097 1098
}

static void gen6_ppgtt_free(struct i915_hw_ppgtt *ppgtt)
{
	int i;
1099 1100

	for (i = 0; i < ppgtt->num_pd_entries; i++)
1101
		unmap_and_free_pt(ppgtt->pd.page_table[i], ppgtt->base.dev);
1102 1103

	unmap_and_free_pd(&ppgtt->pd);
1104 1105
}

1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116
static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);

	drm_mm_remove_node(&ppgtt->node);

	gen6_ppgtt_unmap_pages(ppgtt);
	gen6_ppgtt_free(ppgtt);
}

1117
static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
1118
{
1119
	struct drm_device *dev = ppgtt->base.dev;
1120
	struct drm_i915_private *dev_priv = dev->dev_private;
1121
	bool retried = false;
1122
	int ret;
1123

B
Ben Widawsky 已提交
1124 1125 1126 1127 1128
	/* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
	 * allocator works in address space sizes, so it's multiplied by page
	 * size. We allocate at the top of the GTT to avoid fragmentation.
	 */
	BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
1129
alloc:
B
Ben Widawsky 已提交
1130 1131 1132 1133
	ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
						  &ppgtt->node, GEN6_PD_SIZE,
						  GEN6_PD_ALIGN, 0,
						  0, dev_priv->gtt.base.total,
1134
						  DRM_MM_TOPDOWN);
1135 1136 1137
	if (ret == -ENOSPC && !retried) {
		ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
					       GEN6_PD_SIZE, GEN6_PD_ALIGN,
1138 1139 1140
					       I915_CACHE_NONE,
					       0, dev_priv->gtt.base.total,
					       0);
1141 1142 1143 1144 1145 1146
		if (ret)
			return ret;

		retried = true;
		goto alloc;
	}
B
Ben Widawsky 已提交
1147

1148 1149 1150
	if (ret)
		return ret;

B
Ben Widawsky 已提交
1151 1152
	if (ppgtt->node.start < dev_priv->gtt.mappable_end)
		DRM_DEBUG("Forced to use aperture for PDEs\n");
1153

1154
	ppgtt->num_pd_entries = I915_PDES;
1155
	return 0;
1156 1157 1158 1159 1160 1161 1162 1163 1164 1165
}

static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
{
	int ret;

	ret = gen6_ppgtt_allocate_page_directories(ppgtt);
	if (ret)
		return ret;

1166 1167 1168
	ret = alloc_pt_range(&ppgtt->pd, 0, ppgtt->num_pd_entries,
			ppgtt->base.dev);

1169 1170 1171
	if (ret) {
		drm_mm_remove_node(&ppgtt->node);
		return ret;
1172 1173
	}

1174 1175 1176 1177 1178 1179 1180
	return 0;
}

static int gen6_ppgtt_setup_page_tables(struct i915_hw_ppgtt *ppgtt)
{
	struct drm_device *dev = ppgtt->base.dev;
	int i;
1181

B
Ben Widawsky 已提交
1182
	for (i = 0; i < ppgtt->num_pd_entries; i++) {
B
Ben Widawsky 已提交
1183
		struct page *page;
B
Ben Widawsky 已提交
1184
		dma_addr_t pt_addr;
D
Daniel Vetter 已提交
1185

1186
		page = ppgtt->pd.page_table[i]->page;
B
Ben Widawsky 已提交
1187
		pt_addr = pci_map_page(dev->pdev, page, 0, 4096,
B
Ben Widawsky 已提交
1188
				       PCI_DMA_BIDIRECTIONAL);
1189

B
Ben Widawsky 已提交
1190
		if (pci_dma_mapping_error(dev->pdev, pt_addr)) {
1191 1192
			gen6_ppgtt_unmap_pages(ppgtt);
			return -EIO;
D
Daniel Vetter 已提交
1193
		}
1194

1195
		ppgtt->pd.page_table[i]->daddr = pt_addr;
1196 1197
	}

1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216
	return 0;
}

static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
{
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
	if (IS_GEN6(dev)) {
		ppgtt->switch_mm = gen6_mm_switch;
	} else if (IS_HASWELL(dev)) {
		ppgtt->switch_mm = hsw_mm_switch;
	} else if (IS_GEN7(dev)) {
		ppgtt->switch_mm = gen7_mm_switch;
	} else
		BUG();

1217 1218 1219
	if (intel_vgpu_active(dev))
		ppgtt->switch_mm = vgpu_mm_switch;

1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233
	ret = gen6_ppgtt_alloc(ppgtt);
	if (ret)
		return ret;

	ret = gen6_ppgtt_setup_page_tables(ppgtt);
	if (ret) {
		gen6_ppgtt_free(ppgtt);
		return ret;
	}

	ppgtt->base.clear_range = gen6_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
	ppgtt->base.cleanup = gen6_ppgtt_cleanup;
	ppgtt->base.start = 0;
1234
	ppgtt->base.total = ppgtt->num_pd_entries * GEN6_PTES * PAGE_SIZE;
B
Ben Widawsky 已提交
1235
	ppgtt->debug_dump = gen6_dump_ppgtt;
1236

1237
	ppgtt->pd.pd_offset =
1238
		ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
1239

1240
	ppgtt->base.clear_range(&ppgtt->base, 0, ppgtt->base.total, true);
1241

1242
	DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
1243 1244
			 ppgtt->node.size >> 20,
			 ppgtt->node.start / PAGE_SIZE);
1245

1246 1247
	gen6_write_pdes(ppgtt);
	DRM_DEBUG("Adding PPGTT at offset %x\n",
1248
		  ppgtt->pd.pd_offset << 10);
1249

1250
	return 0;
1251 1252
}

1253
static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
1254 1255 1256
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1257
	ppgtt->base.dev = dev;
1258
	ppgtt->base.scratch = dev_priv->gtt.base.scratch;
1259

B
Ben Widawsky 已提交
1260
	if (INTEL_INFO(dev)->gen < 8)
1261
		return gen6_ppgtt_init(ppgtt);
B
Ben Widawsky 已提交
1262
	else
R
Rodrigo Vivi 已提交
1263
		return gen8_ppgtt_init(ppgtt, dev_priv->gtt.base.total);
1264 1265 1266 1267 1268
}
int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret = 0;
B
Ben Widawsky 已提交
1269

1270 1271
	ret = __hw_ppgtt_init(dev, ppgtt);
	if (ret == 0) {
B
Ben Widawsky 已提交
1272
		kref_init(&ppgtt->ref);
1273 1274
		drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
			    ppgtt->base.total);
1275
		i915_init_vm(dev_priv, &ppgtt->base);
1276
	}
1277 1278 1279 1280

	return ret;
}

1281 1282 1283 1284 1285 1286 1287
int i915_ppgtt_init_hw(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *ring;
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
	int i, ret = 0;

1288 1289 1290 1291 1292 1293
	/* In the case of execlists, PPGTT is enabled by the context descriptor
	 * and the PDPs are contained within the context itself.  We don't
	 * need to do anything here. */
	if (i915.enable_execlists)
		return 0;

1294 1295 1296 1297 1298 1299 1300 1301 1302 1303
	if (!USES_PPGTT(dev))
		return 0;

	if (IS_GEN6(dev))
		gen6_ppgtt_enable(dev);
	else if (IS_GEN7(dev))
		gen7_ppgtt_enable(dev);
	else if (INTEL_INFO(dev)->gen >= 8)
		gen8_ppgtt_enable(dev);
	else
1304
		MISSING_CASE(INTEL_INFO(dev)->gen);
1305 1306 1307

	if (ppgtt) {
		for_each_ring(ring, dev_priv, i) {
1308
			ret = ppgtt->switch_mm(ppgtt, ring);
1309 1310
			if (ret != 0)
				return ret;
1311
		}
1312
	}
1313 1314 1315

	return ret;
}
1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333
struct i915_hw_ppgtt *
i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
{
	struct i915_hw_ppgtt *ppgtt;
	int ret;

	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
	if (!ppgtt)
		return ERR_PTR(-ENOMEM);

	ret = i915_ppgtt_init(dev, ppgtt);
	if (ret) {
		kfree(ppgtt);
		return ERR_PTR(ret);
	}

	ppgtt->file_priv = fpriv;

1334 1335
	trace_i915_ppgtt_create(&ppgtt->base);

1336 1337 1338
	return ppgtt;
}

1339 1340 1341 1342 1343
void  i915_ppgtt_release(struct kref *kref)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(kref, struct i915_hw_ppgtt, ref);

1344 1345
	trace_i915_ppgtt_release(&ppgtt->base);

1346 1347 1348 1349
	/* vmas should already be unbound */
	WARN_ON(!list_empty(&ppgtt->base.active_list));
	WARN_ON(!list_empty(&ppgtt->base.inactive_list));

1350 1351 1352
	list_del(&ppgtt->base.global_link);
	drm_mm_takedown(&ppgtt->base.mm);

1353 1354 1355
	ppgtt->base.cleanup(&ppgtt->base);
	kfree(ppgtt);
}
1356

1357
static void
1358 1359 1360
ppgtt_bind_vma(struct i915_vma *vma,
	       enum i915_cache_level cache_level,
	       u32 flags)
1361
{
1362 1363 1364 1365
	/* Currently applicable only to VLV */
	if (vma->obj->gt_ro)
		flags |= PTE_READ_ONLY;

1366
	vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
1367
				cache_level, flags);
1368 1369
}

1370
static void ppgtt_unbind_vma(struct i915_vma *vma)
1371
{
1372
	vma->vm->clear_range(vma->vm,
1373 1374
			     vma->node.start,
			     vma->obj->base.size,
1375
			     true);
1376 1377
}

1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393
extern int intel_iommu_gfx_mapped;
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
static inline bool needs_idle_maps(struct drm_device *dev)
{
#ifdef CONFIG_INTEL_IOMMU
	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
	if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
		return true;
#endif
	return false;
}

B
Ben Widawsky 已提交
1394 1395 1396 1397
static bool do_idling(struct drm_i915_private *dev_priv)
{
	bool ret = dev_priv->mm.interruptible;

1398
	if (unlikely(dev_priv->gtt.do_idle_maps)) {
B
Ben Widawsky 已提交
1399
		dev_priv->mm.interruptible = false;
1400
		if (i915_gpu_idle(dev_priv->dev)) {
B
Ben Widawsky 已提交
1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411
			DRM_ERROR("Couldn't idle GPU\n");
			/* Wait a bit, in hopes it avoids the hang */
			udelay(10);
		}
	}

	return ret;
}

static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
{
1412
	if (unlikely(dev_priv->gtt.do_idle_maps))
B
Ben Widawsky 已提交
1413 1414 1415
		dev_priv->mm.interruptible = interruptible;
}

1416 1417 1418
void i915_check_and_clear_faults(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1419
	struct intel_engine_cs *ring;
1420 1421 1422 1423 1424 1425 1426 1427 1428 1429
	int i;

	if (INTEL_INFO(dev)->gen < 6)
		return;

	for_each_ring(ring, dev_priv, i) {
		u32 fault_reg;
		fault_reg = I915_READ(RING_FAULT_REG(ring));
		if (fault_reg & RING_FAULT_VALID) {
			DRM_DEBUG_DRIVER("Unexpected fault\n"
1430
					 "\tAddr: 0x%08lx\n"
1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444
					 "\tAddress space: %s\n"
					 "\tSource ID: %d\n"
					 "\tType: %d\n",
					 fault_reg & PAGE_MASK,
					 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
					 RING_FAULT_SRCID(fault_reg),
					 RING_FAULT_FAULT_TYPE(fault_reg));
			I915_WRITE(RING_FAULT_REG(ring),
				   fault_reg & ~RING_FAULT_VALID);
		}
	}
	POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
}

1445 1446 1447 1448 1449 1450 1451 1452 1453 1454
static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
{
	if (INTEL_INFO(dev_priv->dev)->gen < 6) {
		intel_gtt_chipset_flush();
	} else {
		I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
		POSTING_READ(GFX_FLSH_CNTL_GEN6);
	}
}

1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467
void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Don't bother messing with faults pre GEN6 as we have little
	 * documentation supporting that it's a good idea.
	 */
	if (INTEL_INFO(dev)->gen < 6)
		return;

	i915_check_and_clear_faults(dev);

	dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
1468 1469
				       dev_priv->gtt.base.start,
				       dev_priv->gtt.base.total,
1470
				       true);
1471 1472

	i915_ggtt_flush(dev_priv);
1473 1474
}

1475 1476 1477
void i915_gem_restore_gtt_mappings(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1478
	struct drm_i915_gem_object *obj;
B
Ben Widawsky 已提交
1479
	struct i915_address_space *vm;
1480

1481 1482
	i915_check_and_clear_faults(dev);

1483
	/* First fill our portion of the GTT with scratch pages */
1484
	dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
1485 1486
				       dev_priv->gtt.base.start,
				       dev_priv->gtt.base.total,
1487
				       true);
1488

1489
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
1490 1491 1492 1493 1494
		struct i915_vma *vma = i915_gem_obj_to_vma(obj,
							   &dev_priv->gtt.base);
		if (!vma)
			continue;

1495
		i915_gem_clflush_object(obj, obj->pin_display);
1496 1497 1498
		/* The bind_vma code tries to be smart about tracking mappings.
		 * Unfortunately above, we've just wiped out the mappings
		 * without telling our object about it. So we need to fake it.
1499 1500 1501
		 *
		 * Bind is not expected to fail since this is only called on
		 * resume and assumption is all requirements exist already.
1502
		 */
1503
		vma->bound &= ~GLOBAL_BIND;
1504
		WARN_ON(i915_vma_bind(vma, obj->cache_level, GLOBAL_BIND));
1505 1506
	}

B
Ben Widawsky 已提交
1507

1508
	if (INTEL_INFO(dev)->gen >= 8) {
1509 1510 1511 1512 1513
		if (IS_CHERRYVIEW(dev))
			chv_setup_private_ppat(dev_priv);
		else
			bdw_setup_private_ppat(dev_priv);

B
Ben Widawsky 已提交
1514
		return;
1515
	}
B
Ben Widawsky 已提交
1516 1517 1518 1519 1520 1521 1522 1523 1524 1525

	list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
		/* TODO: Perhaps it shouldn't be gen6 specific */
		if (i915_is_ggtt(vm)) {
			if (dev_priv->mm.aliasing_ppgtt)
				gen6_write_pdes(dev_priv->mm.aliasing_ppgtt);
			continue;
		}

		gen6_write_pdes(container_of(vm, struct i915_hw_ppgtt, base));
1526 1527
	}

1528
	i915_ggtt_flush(dev_priv);
1529
}
1530

1531
int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
1532
{
1533
	if (obj->has_dma_mapping)
1534
		return 0;
1535 1536 1537 1538 1539 1540 1541

	if (!dma_map_sg(&obj->base.dev->pdev->dev,
			obj->pages->sgl, obj->pages->nents,
			PCI_DMA_BIDIRECTIONAL))
		return -ENOSPC;

	return 0;
1542 1543
}

1544
static inline void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
B
Ben Widawsky 已提交
1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555
{
#ifdef writeq
	writeq(pte, addr);
#else
	iowrite32((u32)pte, addr);
	iowrite32(pte >> 32, addr + 4);
#endif
}

static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *st,
1556
				     uint64_t start,
1557
				     enum i915_cache_level level, u32 unused)
B
Ben Widawsky 已提交
1558 1559
{
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1560
	unsigned first_entry = start >> PAGE_SHIFT;
1561 1562
	gen8_pte_t __iomem *gtt_entries =
		(gen8_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
B
Ben Widawsky 已提交
1563 1564
	int i = 0;
	struct sg_page_iter sg_iter;
1565
	dma_addr_t addr = 0; /* shut up gcc */
B
Ben Widawsky 已提交
1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593

	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
		addr = sg_dma_address(sg_iter.sg) +
			(sg_iter.sg_pgoffset << PAGE_SHIFT);
		gen8_set_pte(&gtt_entries[i],
			     gen8_pte_encode(addr, level, true));
		i++;
	}

	/*
	 * XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
	if (i != 0)
		WARN_ON(readq(&gtt_entries[i-1])
			!= gen8_pte_encode(addr, level, true));

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

1594 1595 1596 1597 1598 1599
/*
 * Binds an object into the global gtt with the specified cache level. The object
 * will be accessible to the GPU via commands whose operands reference offsets
 * within the global GTT as well as accessible by the GPU through the GMADR
 * mapped BAR (dev_priv->mm.gtt->gtt).
 */
1600
static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
1601
				     struct sg_table *st,
1602
				     uint64_t start,
1603
				     enum i915_cache_level level, u32 flags)
1604
{
1605
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1606
	unsigned first_entry = start >> PAGE_SHIFT;
1607 1608
	gen6_pte_t __iomem *gtt_entries =
		(gen6_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
1609 1610
	int i = 0;
	struct sg_page_iter sg_iter;
1611
	dma_addr_t addr = 0;
1612

1613
	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
1614
		addr = sg_page_iter_dma_address(&sg_iter);
1615
		iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
1616
		i++;
1617 1618 1619 1620 1621 1622 1623 1624
	}

	/* XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
1625 1626 1627 1628
	if (i != 0) {
		unsigned long gtt = readl(&gtt_entries[i-1]);
		WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
	}
1629 1630 1631 1632 1633 1634 1635

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
1636 1637
}

B
Ben Widawsky 已提交
1638
static void gen8_ggtt_clear_range(struct i915_address_space *vm,
1639 1640
				  uint64_t start,
				  uint64_t length,
B
Ben Widawsky 已提交
1641 1642 1643
				  bool use_scratch)
{
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1644 1645
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1646 1647
	gen8_pte_t scratch_pte, __iomem *gtt_base =
		(gen8_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
B
Ben Widawsky 已提交
1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663
	const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

	scratch_pte = gen8_pte_encode(vm->scratch.addr,
				      I915_CACHE_LLC,
				      use_scratch);
	for (i = 0; i < num_entries; i++)
		gen8_set_pte(&gtt_base[i], scratch_pte);
	readl(gtt_base);
}

1664
static void gen6_ggtt_clear_range(struct i915_address_space *vm,
1665 1666
				  uint64_t start,
				  uint64_t length,
1667
				  bool use_scratch)
1668
{
1669
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1670 1671
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1672 1673
	gen6_pte_t scratch_pte, __iomem *gtt_base =
		(gen6_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
1674
	const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
1675 1676 1677 1678 1679 1680 1681
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

1682
	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch, 0);
1683

1684 1685 1686 1687 1688
	for (i = 0; i < num_entries; i++)
		iowrite32(scratch_pte, &gtt_base[i]);
	readl(gtt_base);
}

1689 1690 1691 1692

static void i915_ggtt_bind_vma(struct i915_vma *vma,
			       enum i915_cache_level cache_level,
			       u32 unused)
1693
{
1694
	const unsigned long entry = vma->node.start >> PAGE_SHIFT;
1695 1696 1697
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

1698
	BUG_ON(!i915_is_ggtt(vma->vm));
1699
	intel_gtt_insert_sg_entries(vma->ggtt_view.pages, entry, flags);
1700
	vma->bound = GLOBAL_BIND;
1701 1702
}

1703
static void i915_ggtt_clear_range(struct i915_address_space *vm,
1704 1705
				  uint64_t start,
				  uint64_t length,
1706
				  bool unused)
1707
{
1708 1709
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1710 1711 1712
	intel_gtt_clear_range(first_entry, num_entries);
}

1713 1714 1715 1716
static void i915_ggtt_unbind_vma(struct i915_vma *vma)
{
	const unsigned int first = vma->node.start >> PAGE_SHIFT;
	const unsigned int size = vma->obj->base.size >> PAGE_SHIFT;
1717

1718
	BUG_ON(!i915_is_ggtt(vma->vm));
1719
	vma->bound = 0;
1720 1721
	intel_gtt_clear_range(first, size);
}
1722

1723 1724 1725
static void ggtt_bind_vma(struct i915_vma *vma,
			  enum i915_cache_level cache_level,
			  u32 flags)
1726
{
1727
	struct drm_device *dev = vma->vm->dev;
1728
	struct drm_i915_private *dev_priv = dev->dev_private;
1729
	struct drm_i915_gem_object *obj = vma->obj;
1730
	struct sg_table *pages = obj->pages;
1731

1732 1733 1734 1735
	/* Currently applicable only to VLV */
	if (obj->gt_ro)
		flags |= PTE_READ_ONLY;

1736 1737 1738
	if (i915_is_ggtt(vma->vm))
		pages = vma->ggtt_view.pages;

1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750
	/* If there is no aliasing PPGTT, or the caller needs a global mapping,
	 * or we have a global mapping already but the cacheability flags have
	 * changed, set the global PTEs.
	 *
	 * If there is an aliasing PPGTT it is anecdotally faster, so use that
	 * instead if none of the above hold true.
	 *
	 * NB: A global mapping should only be needed for special regions like
	 * "gtt mappable", SNB errata, or if specified via special execbuf
	 * flags. At all other times, the GPU will use the aliasing PPGTT.
	 */
	if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
1751
		if (!(vma->bound & GLOBAL_BIND) ||
1752
		    (cache_level != obj->cache_level)) {
1753
			vma->vm->insert_entries(vma->vm, pages,
1754
						vma->node.start,
1755
						cache_level, flags);
1756
			vma->bound |= GLOBAL_BIND;
1757 1758
		}
	}
1759

1760
	if (dev_priv->mm.aliasing_ppgtt &&
1761
	    (!(vma->bound & LOCAL_BIND) ||
1762 1763
	     (cache_level != obj->cache_level))) {
		struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
1764
		appgtt->base.insert_entries(&appgtt->base, pages,
1765
					    vma->node.start,
1766
					    cache_level, flags);
1767
		vma->bound |= LOCAL_BIND;
1768
	}
1769 1770
}

1771
static void ggtt_unbind_vma(struct i915_vma *vma)
1772
{
1773
	struct drm_device *dev = vma->vm->dev;
1774
	struct drm_i915_private *dev_priv = dev->dev_private;
1775 1776
	struct drm_i915_gem_object *obj = vma->obj;

1777
	if (vma->bound & GLOBAL_BIND) {
1778 1779 1780
		vma->vm->clear_range(vma->vm,
				     vma->node.start,
				     obj->base.size,
1781
				     true);
1782
		vma->bound &= ~GLOBAL_BIND;
1783
	}
1784

1785
	if (vma->bound & LOCAL_BIND) {
1786 1787
		struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
		appgtt->base.clear_range(&appgtt->base,
1788 1789
					 vma->node.start,
					 obj->base.size,
1790
					 true);
1791
		vma->bound &= ~LOCAL_BIND;
1792
	}
1793 1794 1795
}

void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
1796
{
B
Ben Widawsky 已提交
1797 1798 1799 1800 1801 1802
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool interruptible;

	interruptible = do_idling(dev_priv);

1803 1804 1805 1806
	if (!obj->has_dma_mapping)
		dma_unmap_sg(&dev->pdev->dev,
			     obj->pages->sgl, obj->pages->nents,
			     PCI_DMA_BIDIRECTIONAL);
B
Ben Widawsky 已提交
1807 1808

	undo_idling(dev_priv, interruptible);
1809
}
1810

1811 1812
static void i915_gtt_color_adjust(struct drm_mm_node *node,
				  unsigned long color,
1813 1814
				  u64 *start,
				  u64 *end)
1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826
{
	if (node->color != color)
		*start += 4096;

	if (!list_empty(&node->node_list)) {
		node = list_entry(node->node_list.next,
				  struct drm_mm_node,
				  node_list);
		if (node->allocated && node->color != color)
			*end -= 4096;
	}
}
B
Ben Widawsky 已提交
1827

D
Daniel Vetter 已提交
1828 1829 1830 1831
static int i915_gem_setup_global_gtt(struct drm_device *dev,
				     unsigned long start,
				     unsigned long mappable_end,
				     unsigned long end)
1832
{
1833 1834 1835 1836 1837 1838 1839 1840 1841
	/* Let GEM Manage all of the aperture.
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently prefetches
	 * past the end of the object, and we've seen multiple hangs with the
	 * GPU head pointer stuck in a batchbuffer bound at the last page of the
	 * aperture.  One page should be enough to keep any prefetching inside
	 * of the aperture.
	 */
1842 1843
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
1844 1845 1846
	struct drm_mm_node *entry;
	struct drm_i915_gem_object *obj;
	unsigned long hole_start, hole_end;
1847
	int ret;
1848

1849 1850
	BUG_ON(mappable_end > end);

1851
	/* Subtract the guard page ... */
1852
	drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
1853 1854 1855 1856 1857 1858 1859 1860 1861 1862

	dev_priv->gtt.base.start = start;
	dev_priv->gtt.base.total = end - start;

	if (intel_vgpu_active(dev)) {
		ret = intel_vgt_balloon(dev);
		if (ret)
			return ret;
	}

1863
	if (!HAS_LLC(dev))
1864
		dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
1865

1866
	/* Mark any preallocated objects as occupied */
1867
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
1868
		struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
1869

B
Ben Widawsky 已提交
1870
		DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
1871 1872 1873
			      i915_gem_obj_ggtt_offset(obj), obj->base.size);

		WARN_ON(i915_gem_obj_ggtt_bound(obj));
1874
		ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
1875 1876 1877 1878
		if (ret) {
			DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
			return ret;
		}
1879
		vma->bound |= GLOBAL_BIND;
1880 1881 1882
	}

	/* Clear any non-preallocated blocks */
1883
	drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
1884 1885
		DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
			      hole_start, hole_end);
1886 1887
		ggtt_vm->clear_range(ggtt_vm, hole_start,
				     hole_end - hole_start, true);
1888 1889 1890
	}

	/* And finally clear the reserved guard page */
1891
	ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
1892

1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906
	if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
		struct i915_hw_ppgtt *ppgtt;

		ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
		if (!ppgtt)
			return -ENOMEM;

		ret = __hw_ppgtt_init(dev, ppgtt);
		if (ret != 0)
			return ret;

		dev_priv->mm.aliasing_ppgtt = ppgtt;
	}

1907
	return 0;
1908 1909
}

1910 1911 1912 1913 1914
void i915_gem_init_global_gtt(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long gtt_size, mappable_size;

1915
	gtt_size = dev_priv->gtt.base.total;
1916
	mappable_size = dev_priv->gtt.mappable_end;
1917

1918
	i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
1919 1920
}

1921 1922 1923 1924 1925
void i915_global_gtt_cleanup(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *vm = &dev_priv->gtt.base;

1926 1927 1928 1929 1930 1931
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

		ppgtt->base.cleanup(&ppgtt->base);
	}

1932
	if (drm_mm_initialized(&vm->mm)) {
1933 1934 1935
		if (intel_vgpu_active(dev))
			intel_vgt_deballoon();

1936 1937 1938 1939 1940 1941
		drm_mm_takedown(&vm->mm);
		list_del(&vm->global_link);
	}

	vm->cleanup(vm);
}
1942

1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961
static int setup_scratch_page(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct page *page;
	dma_addr_t dma_addr;

	page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
	if (page == NULL)
		return -ENOMEM;
	set_pages_uc(page, 1);

#ifdef CONFIG_INTEL_IOMMU
	dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
				PCI_DMA_BIDIRECTIONAL);
	if (pci_dma_mapping_error(dev->pdev, dma_addr))
		return -EINVAL;
#else
	dma_addr = page_to_phys(page);
#endif
1962 1963
	dev_priv->gtt.base.scratch.page = page;
	dev_priv->gtt.base.scratch.addr = dma_addr;
1964 1965 1966 1967 1968 1969 1970

	return 0;
}

static void teardown_scratch_page(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1971 1972 1973 1974
	struct page *page = dev_priv->gtt.base.scratch.page;

	set_pages_wb(page, 1);
	pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
1975
		       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
1976
	__free_page(page);
1977 1978 1979 1980 1981 1982 1983 1984 1985
}

static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
{
	snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
	return snb_gmch_ctl << 20;
}

1986 1987 1988 1989 1990 1991
static inline unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
{
	bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
	if (bdw_gmch_ctl)
		bdw_gmch_ctl = 1 << bdw_gmch_ctl;
1992 1993 1994 1995 1996 1997 1998

#ifdef CONFIG_X86_32
	/* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
	if (bdw_gmch_ctl > 4)
		bdw_gmch_ctl = 4;
#endif

1999 2000 2001
	return bdw_gmch_ctl << 20;
}

2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012
static inline unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GGMS_MASK;

	if (gmch_ctrl)
		return 1 << (20 + gmch_ctrl);

	return 0;
}

2013
static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
2014 2015 2016 2017 2018 2019
{
	snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
	return snb_gmch_ctl << 25; /* 32 MB units */
}

2020 2021 2022 2023 2024 2025 2026
static inline size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
{
	bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
	return bdw_gmch_ctl << 25; /* 32 MB units */
}

2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044
static size_t chv_get_stolen_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GMS_MASK;

	/*
	 * 0x0  to 0x10: 32MB increments starting at 0MB
	 * 0x11 to 0x16: 4MB increments starting at 8MB
	 * 0x17 to 0x1d: 4MB increments start at 36MB
	 */
	if (gmch_ctrl < 0x11)
		return gmch_ctrl << 25;
	else if (gmch_ctrl < 0x17)
		return (gmch_ctrl - 0x11 + 2) << 22;
	else
		return (gmch_ctrl - 0x17 + 9) << 22;
}

2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056
static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
{
	gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;

	if (gen9_gmch_ctl < 0xf0)
		return gen9_gmch_ctl << 25; /* 32 MB units */
	else
		/* 4MB increments starting at 0xf0 for 4MB */
		return (gen9_gmch_ctl - 0xf0 + 1) << 22;
}

B
Ben Widawsky 已提交
2057 2058 2059 2060
static int ggtt_probe_common(struct drm_device *dev,
			     size_t gtt_size)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2061
	phys_addr_t gtt_phys_addr;
B
Ben Widawsky 已提交
2062 2063 2064
	int ret;

	/* For Modern GENs the PTEs and register space are split in the BAR */
2065
	gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
B
Ben Widawsky 已提交
2066 2067
		(pci_resource_len(dev->pdev, 0) / 2);

2068
	dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
B
Ben Widawsky 已提交
2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083
	if (!dev_priv->gtt.gsm) {
		DRM_ERROR("Failed to map the gtt page table\n");
		return -ENOMEM;
	}

	ret = setup_scratch_page(dev);
	if (ret) {
		DRM_ERROR("Scratch setup failed\n");
		/* iounmap will also get called at remove, but meh */
		iounmap(dev_priv->gtt.gsm);
	}

	return ret;
}

B
Ben Widawsky 已提交
2084 2085 2086
/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
 * bits. When using advanced contexts each context stores its own PAT, but
 * writing this data shouldn't be harmful even in those cases. */
2087
static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099
{
	uint64_t pat;

	pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC)     | /* for normal objects, no eLLC */
	      GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
	      GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
	      GEN8_PPAT(3, GEN8_PPAT_UC)                     | /* Uncached objects, mostly for scanout */
	      GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
	      GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
	      GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
	      GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));

2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115
	if (!USES_PPGTT(dev_priv->dev))
		/* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
		 * so RTL will always use the value corresponding to
		 * pat_sel = 000".
		 * So let's disable cache for GGTT to avoid screen corruptions.
		 * MOCS still can be used though.
		 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
		 * before this patch, i.e. the same uncached + snooping access
		 * like on gen6/7 seems to be in effect.
		 * - So this just fixes blitter/render access. Again it looks
		 * like it's not just uncached access, but uncached + snooping.
		 * So we can still hold onto all our assumptions wrt cpu
		 * clflushing on LLC machines.
		 */
		pat = GEN8_PPAT(0, GEN8_PPAT_UC);

B
Ben Widawsky 已提交
2116 2117 2118 2119 2120 2121
	/* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
	 * write would work. */
	I915_WRITE(GEN8_PRIVATE_PAT, pat);
	I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
}

2122 2123 2124 2125 2126 2127 2128 2129 2130 2131
static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
{
	uint64_t pat;

	/*
	 * Map WB on BDW to snooped on CHV.
	 *
	 * Only the snoop bit has meaning for CHV, the rest is
	 * ignored.
	 *
2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142
	 * The hardware will never snoop for certain types of accesses:
	 * - CPU GTT (GMADR->GGTT->no snoop->memory)
	 * - PPGTT page tables
	 * - some other special cycles
	 *
	 * As with BDW, we also need to consider the following for GT accesses:
	 * "For GGTT, there is NO pat_sel[2:0] from the entry,
	 * so RTL will always use the value corresponding to
	 * pat_sel = 000".
	 * Which means we must set the snoop bit in PAT entry 0
	 * in order to keep the global status page working.
2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156
	 */
	pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(1, 0) |
	      GEN8_PPAT(2, 0) |
	      GEN8_PPAT(3, 0) |
	      GEN8_PPAT(4, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(5, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(6, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(7, CHV_PPAT_SNOOP);

	I915_WRITE(GEN8_PRIVATE_PAT, pat);
	I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
}

B
Ben Widawsky 已提交
2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176
static int gen8_gmch_probe(struct drm_device *dev,
			   size_t *gtt_total,
			   size_t *stolen,
			   phys_addr_t *mappable_base,
			   unsigned long *mappable_end)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned int gtt_size;
	u16 snb_gmch_ctl;
	int ret;

	/* TODO: We're not aware of mappable constraints on gen8 yet */
	*mappable_base = pci_resource_start(dev->pdev, 2);
	*mappable_end = pci_resource_len(dev->pdev, 2);

	if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
		pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));

	pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);

2177 2178 2179 2180
	if (INTEL_INFO(dev)->gen >= 9) {
		*stolen = gen9_get_stolen_size(snb_gmch_ctl);
		gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
	} else if (IS_CHERRYVIEW(dev)) {
2181 2182 2183 2184 2185 2186
		*stolen = chv_get_stolen_size(snb_gmch_ctl);
		gtt_size = chv_get_total_gtt_size(snb_gmch_ctl);
	} else {
		*stolen = gen8_get_stolen_size(snb_gmch_ctl);
		gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
	}
B
Ben Widawsky 已提交
2187

2188
	*gtt_total = (gtt_size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
B
Ben Widawsky 已提交
2189

2190 2191 2192 2193
	if (IS_CHERRYVIEW(dev))
		chv_setup_private_ppat(dev_priv);
	else
		bdw_setup_private_ppat(dev_priv);
B
Ben Widawsky 已提交
2194

B
Ben Widawsky 已提交
2195 2196
	ret = ggtt_probe_common(dev, gtt_size);

B
Ben Widawsky 已提交
2197 2198
	dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
	dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
B
Ben Widawsky 已提交
2199 2200 2201 2202

	return ret;
}

2203 2204
static int gen6_gmch_probe(struct drm_device *dev,
			   size_t *gtt_total,
2205 2206 2207
			   size_t *stolen,
			   phys_addr_t *mappable_base,
			   unsigned long *mappable_end)
2208 2209
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2210
	unsigned int gtt_size;
2211 2212 2213
	u16 snb_gmch_ctl;
	int ret;

2214 2215 2216
	*mappable_base = pci_resource_start(dev->pdev, 2);
	*mappable_end = pci_resource_len(dev->pdev, 2);

2217 2218
	/* 64/512MB is the current min/max we actually know of, but this is just
	 * a coarse sanity check.
2219
	 */
2220
	if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
2221 2222 2223
		DRM_ERROR("Unknown GMADR size (%lx)\n",
			  dev_priv->gtt.mappable_end);
		return -ENXIO;
2224 2225 2226 2227 2228 2229
	}

	if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
		pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
	pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);

2230
	*stolen = gen6_get_stolen_size(snb_gmch_ctl);
2231

B
Ben Widawsky 已提交
2232
	gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
2233
	*gtt_total = (gtt_size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
2234

B
Ben Widawsky 已提交
2235
	ret = ggtt_probe_common(dev, gtt_size);
2236

2237 2238
	dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
	dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
2239

2240 2241 2242
	return ret;
}

2243
static void gen6_gmch_remove(struct i915_address_space *vm)
2244
{
2245 2246

	struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
2247

2248 2249
	iounmap(gtt->gsm);
	teardown_scratch_page(vm->dev);
2250
}
2251 2252 2253

static int i915_gmch_probe(struct drm_device *dev,
			   size_t *gtt_total,
2254 2255 2256
			   size_t *stolen,
			   phys_addr_t *mappable_base,
			   unsigned long *mappable_end)
2257 2258 2259 2260 2261 2262 2263 2264 2265 2266
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
	if (!ret) {
		DRM_ERROR("failed to set up gmch\n");
		return -EIO;
	}

2267
	intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
2268 2269

	dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
2270
	dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
2271

2272 2273 2274
	if (unlikely(dev_priv->gtt.do_idle_maps))
		DRM_INFO("applying Ironlake quirks for intel_iommu\n");

2275 2276 2277
	return 0;
}

2278
static void i915_gmch_remove(struct i915_address_space *vm)
2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289
{
	intel_gmch_remove();
}

int i915_gem_gtt_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_gtt *gtt = &dev_priv->gtt;
	int ret;

	if (INTEL_INFO(dev)->gen <= 5) {
2290
		gtt->gtt_probe = i915_gmch_probe;
2291
		gtt->base.cleanup = i915_gmch_remove;
B
Ben Widawsky 已提交
2292
	} else if (INTEL_INFO(dev)->gen < 8) {
2293
		gtt->gtt_probe = gen6_gmch_probe;
2294
		gtt->base.cleanup = gen6_gmch_remove;
2295
		if (IS_HASWELL(dev) && dev_priv->ellc_size)
2296
			gtt->base.pte_encode = iris_pte_encode;
2297
		else if (IS_HASWELL(dev))
2298
			gtt->base.pte_encode = hsw_pte_encode;
2299
		else if (IS_VALLEYVIEW(dev))
2300
			gtt->base.pte_encode = byt_pte_encode;
2301 2302
		else if (INTEL_INFO(dev)->gen >= 7)
			gtt->base.pte_encode = ivb_pte_encode;
2303
		else
2304
			gtt->base.pte_encode = snb_pte_encode;
B
Ben Widawsky 已提交
2305 2306 2307
	} else {
		dev_priv->gtt.gtt_probe = gen8_gmch_probe;
		dev_priv->gtt.base.cleanup = gen6_gmch_remove;
2308 2309
	}

2310
	ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
2311
			     &gtt->mappable_base, &gtt->mappable_end);
2312
	if (ret)
2313 2314
		return ret;

2315 2316
	gtt->base.dev = dev;

2317
	/* GMADR is the PCI mmio aperture into the global GTT. */
2318 2319
	DRM_INFO("Memory usable by graphics device = %zdM\n",
		 gtt->base.total >> 20);
2320 2321
	DRM_DEBUG_DRIVER("GMADR size = %ldM\n", gtt->mappable_end >> 20);
	DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
2322 2323 2324 2325
#ifdef CONFIG_INTEL_IOMMU
	if (intel_iommu_gfx_mapped)
		DRM_INFO("VT-d active for gfx access\n");
#endif
2326 2327 2328 2329 2330 2331 2332 2333
	/*
	 * i915.enable_ppgtt is read-only, so do an early pass to validate the
	 * user's requested state against the hardware/driver capabilities.  We
	 * do this now so that we can print out any log messages once rather
	 * than every time we check intel_enable_ppgtt().
	 */
	i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
	DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
2334 2335 2336

	return 0;
}
2337

2338 2339 2340 2341
static struct i915_vma *
__i915_gem_vma_create(struct drm_i915_gem_object *obj,
		      struct i915_address_space *vm,
		      const struct i915_ggtt_view *ggtt_view)
2342
{
2343
	struct i915_vma *vma;
2344

2345 2346
	if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
		return ERR_PTR(-EINVAL);
2347 2348 2349
	vma = kzalloc(sizeof(*vma), GFP_KERNEL);
	if (vma == NULL)
		return ERR_PTR(-ENOMEM);
2350

2351 2352 2353 2354 2355 2356
	INIT_LIST_HEAD(&vma->vma_link);
	INIT_LIST_HEAD(&vma->mm_list);
	INIT_LIST_HEAD(&vma->exec_list);
	vma->vm = vm;
	vma->obj = obj;

R
Rodrigo Vivi 已提交
2357
	if (INTEL_INFO(vm->dev)->gen >= 6) {
2358
		if (i915_is_ggtt(vm)) {
2359 2360
			vma->ggtt_view = *ggtt_view;

2361 2362 2363 2364 2365 2366
			vma->unbind_vma = ggtt_unbind_vma;
			vma->bind_vma = ggtt_bind_vma;
		} else {
			vma->unbind_vma = ppgtt_unbind_vma;
			vma->bind_vma = ppgtt_bind_vma;
		}
R
Rodrigo Vivi 已提交
2367
	} else {
2368
		BUG_ON(!i915_is_ggtt(vm));
2369
		vma->ggtt_view = *ggtt_view;
2370 2371 2372 2373
		vma->unbind_vma = i915_ggtt_unbind_vma;
		vma->bind_vma = i915_ggtt_bind_vma;
	}

2374 2375
	list_add_tail(&vma->vma_link, &obj->vma_list);
	if (!i915_is_ggtt(vm))
2376
		i915_ppgtt_get(i915_vm_to_ppgtt(vm));
2377 2378 2379 2380 2381

	return vma;
}

struct i915_vma *
2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
				  struct i915_address_space *vm)
{
	struct i915_vma *vma;

	vma = i915_gem_obj_to_vma(obj, vm);
	if (!vma)
		vma = __i915_gem_vma_create(obj, vm,
					    i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL);

	return vma;
}

struct i915_vma *
i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2397
				       const struct i915_ggtt_view *view)
2398
{
2399
	struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
2400 2401
	struct i915_vma *vma;

2402 2403 2404 2405 2406 2407 2408 2409
	if (WARN_ON(!view))
		return ERR_PTR(-EINVAL);

	vma = i915_gem_obj_to_ggtt_view(obj, view);

	if (IS_ERR(vma))
		return vma;

2410
	if (!vma)
2411
		vma = __i915_gem_vma_create(obj, ggtt, view);
2412 2413

	return vma;
2414

2415
}
2416

2417

2418
static inline
2419
int i915_get_ggtt_vma_pages(struct i915_vma *vma)
2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430
{
	if (vma->ggtt_view.pages)
		return 0;

	if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
		vma->ggtt_view.pages = vma->obj->pages;
	else
		WARN_ONCE(1, "GGTT view %u not implemented!\n",
			  vma->ggtt_view.type);

	if (!vma->ggtt_view.pages) {
2431
		DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451
			  vma->ggtt_view.type);
		return -EINVAL;
	}

	return 0;
}

/**
 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
 * @vma: VMA to map
 * @cache_level: mapping cache level
 * @flags: flags like global or local mapping
 *
 * DMA addresses are taken from the scatter-gather table of this object (or of
 * this VMA in case of non-default GGTT views) and PTE entries set up.
 * Note that DMA addresses are also the only part of the SG table we care about.
 */
int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
		  u32 flags)
{
2452 2453
	if (i915_is_ggtt(vma->vm)) {
		int ret = i915_get_ggtt_vma_pages(vma);
2454

2455 2456 2457
		if (ret)
			return ret;
	}
2458 2459 2460 2461 2462

	vma->bind_vma(vma, cache_level, flags);

	return 0;
}