i915_gem_gtt.c 94.8 KB
Newer Older
1 2
/*
 * Copyright © 2010 Daniel Vetter
3
 * Copyright © 2011-2014 Intel Corporation
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

26
#include <linux/seq_file.h>
27
#include <linux/stop_machine.h>
28 29
#include <drm/drmP.h>
#include <drm/i915_drm.h>
30
#include "i915_drv.h"
31
#include "i915_vgpu.h"
32 33 34
#include "i915_trace.h"
#include "intel_drv.h"

35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70
/**
 * DOC: Global GTT views
 *
 * Background and previous state
 *
 * Historically objects could exists (be bound) in global GTT space only as
 * singular instances with a view representing all of the object's backing pages
 * in a linear fashion. This view will be called a normal view.
 *
 * To support multiple views of the same object, where the number of mapped
 * pages is not equal to the backing store, or where the layout of the pages
 * is not linear, concept of a GGTT view was added.
 *
 * One example of an alternative view is a stereo display driven by a single
 * image. In this case we would have a framebuffer looking like this
 * (2x2 pages):
 *
 *    12
 *    34
 *
 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
 * rendering. In contrast, fed to the display engine would be an alternative
 * view which could look something like this:
 *
 *   1212
 *   3434
 *
 * In this example both the size and layout of pages in the alternative view is
 * different from the normal view.
 *
 * Implementation and usage
 *
 * GGTT views are implemented using VMAs and are distinguished via enum
 * i915_ggtt_view_type and struct i915_ggtt_view.
 *
 * A new flavour of core GEM functions which work with GGTT bound objects were
71 72 73
 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
 * renaming  in large amounts of code. They take the struct i915_ggtt_view
 * parameter encapsulating all metadata required to implement a view.
74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95
 *
 * As a helper for callers which are only interested in the normal view,
 * globally const i915_ggtt_view_normal singleton instance exists. All old core
 * GEM API functions, the ones not taking the view parameter, are operating on,
 * or with the normal GGTT view.
 *
 * Code wanting to add or use a new GGTT view needs to:
 *
 * 1. Add a new enum with a suitable name.
 * 2. Extend the metadata in the i915_ggtt_view structure if required.
 * 3. Add support to i915_get_vma_pages().
 *
 * New views are required to build a scatter-gather table from within the
 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
 * exists for the lifetime of an VMA.
 *
 * Core API is designed to have copy semantics which means that passed in
 * struct i915_ggtt_view does not need to be persistent (left around after
 * calling the core API functions).
 *
 */

96 97 98 99 100 101 102
static inline struct i915_ggtt *
i915_vm_to_ggtt(struct i915_address_space *vm)
{
	GEM_BUG_ON(!i915_is_ggtt(vm));
	return container_of(vm, struct i915_ggtt, base);
}

103 104 105
static int
i915_get_ggtt_vma_pages(struct i915_vma *vma);

106 107 108
const struct i915_ggtt_view i915_ggtt_view_normal = {
	.type = I915_GGTT_VIEW_NORMAL,
};
109
const struct i915_ggtt_view i915_ggtt_view_rotated = {
110
	.type = I915_GGTT_VIEW_ROTATED,
111
};
112

113 114
int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
			       	int enable_ppgtt)
115
{
116 117
	bool has_aliasing_ppgtt;
	bool has_full_ppgtt;
118
	bool has_full_48bit_ppgtt;
119

120 121 122 123
	has_aliasing_ppgtt = INTEL_GEN(dev_priv) >= 6;
	has_full_ppgtt = INTEL_GEN(dev_priv) >= 7;
	has_full_48bit_ppgtt =
	       	IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9;
124

125
	if (intel_vgpu_active(dev_priv))
126 127
		has_full_ppgtt = false; /* emulation is too hard */

128 129 130
	if (!has_aliasing_ppgtt)
		return 0;

131 132 133 134
	/*
	 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
	 * execlists, the sole mechanism available to submit work.
	 */
135
	if (enable_ppgtt == 0 && INTEL_GEN(dev_priv) < 9)
136 137 138 139 140
		return 0;

	if (enable_ppgtt == 1)
		return 1;

141
	if (enable_ppgtt == 2 && has_full_ppgtt)
142 143
		return 2;

144 145 146
	if (enable_ppgtt == 3 && has_full_48bit_ppgtt)
		return 3;

147 148
#ifdef CONFIG_INTEL_IOMMU
	/* Disable ppgtt on SNB if VT-d is on. */
149
	if (IS_GEN6(dev_priv) && intel_iommu_gfx_mapped) {
150
		DRM_INFO("Disabling PPGTT because VT-d is on\n");
151
		return 0;
152 153 154
	}
#endif

155
	/* Early VLV doesn't have this */
156
	if (IS_VALLEYVIEW(dev_priv) && dev_priv->drm.pdev->revision < 0xb) {
157 158 159 160
		DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
		return 0;
	}

161
	if (INTEL_GEN(dev_priv) >= 8 && i915.enable_execlists)
162
		return has_full_48bit_ppgtt ? 3 : 2;
163 164
	else
		return has_aliasing_ppgtt ? 1 : 0;
165 166
}

167 168 169
static int ppgtt_bind_vma(struct i915_vma *vma,
			  enum i915_cache_level cache_level,
			  u32 unused)
170 171 172
{
	u32 pte_flags = 0;

173 174
	vma->pages = vma->obj->pages;

175 176 177 178
	/* Currently applicable only to VLV */
	if (vma->obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

179
	vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
180
				cache_level, pte_flags);
181 182

	return 0;
183 184 185 186 187 188
}

static void ppgtt_unbind_vma(struct i915_vma *vma)
{
	vma->vm->clear_range(vma->vm,
			     vma->node.start,
189
			     vma->size,
190 191
			     true);
}
192

193 194 195
static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
				  bool valid)
B
Ben Widawsky 已提交
196
{
197
	gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
B
Ben Widawsky 已提交
198
	pte |= addr;
199 200 201

	switch (level) {
	case I915_CACHE_NONE:
B
Ben Widawsky 已提交
202
		pte |= PPAT_UNCACHED_INDEX;
203 204 205 206 207 208 209 210 211
		break;
	case I915_CACHE_WT:
		pte |= PPAT_DISPLAY_ELLC_INDEX;
		break;
	default:
		pte |= PPAT_CACHED_INDEX;
		break;
	}

B
Ben Widawsky 已提交
212 213 214
	return pte;
}

215 216
static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
				  const enum i915_cache_level level)
B
Ben Widawsky 已提交
217
{
218
	gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
219 220 221 222 223 224 225 226
	pde |= addr;
	if (level != I915_CACHE_NONE)
		pde |= PPAT_CACHED_PDE_INDEX;
	else
		pde |= PPAT_UNCACHED_INDEX;
	return pde;
}

227 228 229
#define gen8_pdpe_encode gen8_pde_encode
#define gen8_pml4e_encode gen8_pde_encode

230 231 232
static gen6_pte_t snb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 unused)
233
{
234
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
235
	pte |= GEN6_PTE_ADDR_ENCODE(addr);
236 237

	switch (level) {
238 239 240 241 242 243 244 245
	case I915_CACHE_L3_LLC:
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
		pte |= GEN6_PTE_UNCACHED;
		break;
	default:
246
		MISSING_CASE(level);
247 248 249 250 251
	}

	return pte;
}

252 253 254
static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 unused)
255
{
256
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
257 258 259 260 261
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	switch (level) {
	case I915_CACHE_L3_LLC:
		pte |= GEN7_PTE_CACHE_L3_LLC;
262 263 264 265 266
		break;
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
267
		pte |= GEN6_PTE_UNCACHED;
268 269
		break;
	default:
270
		MISSING_CASE(level);
271 272
	}

273 274 275
	return pte;
}

276 277 278
static gen6_pte_t byt_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 flags)
279
{
280
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
281 282
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

283 284
	if (!(flags & PTE_READ_ONLY))
		pte |= BYT_PTE_WRITEABLE;
285 286 287 288 289 290 291

	if (level != I915_CACHE_NONE)
		pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;

	return pte;
}

292 293 294
static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 unused)
295
{
296
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
297
	pte |= HSW_PTE_ADDR_ENCODE(addr);
298 299

	if (level != I915_CACHE_NONE)
300
		pte |= HSW_WB_LLC_AGE3;
301 302 303 304

	return pte;
}

305 306 307
static gen6_pte_t iris_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
				  bool valid, u32 unused)
308
{
309
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
310 311
	pte |= HSW_PTE_ADDR_ENCODE(addr);

312 313 314 315
	switch (level) {
	case I915_CACHE_NONE:
		break;
	case I915_CACHE_WT:
316
		pte |= HSW_WT_ELLC_LLC_AGE3;
317 318
		break;
	default:
319
		pte |= HSW_WB_ELLC_LLC_AGE3;
320 321
		break;
	}
322 323 324 325

	return pte;
}

326 327
static int __setup_page_dma(struct drm_device *dev,
			    struct i915_page_dma *p, gfp_t flags)
328
{
329
	struct device *kdev = &dev->pdev->dev;
330

331
	p->page = alloc_page(flags);
332 333
	if (!p->page)
		return -ENOMEM;
334

335
	p->daddr = dma_map_page(kdev,
336
				p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
337

338
	if (dma_mapping_error(kdev, p->daddr)) {
339 340 341
		__free_page(p->page);
		return -EINVAL;
	}
342 343

	return 0;
344 345
}

346 347 348 349 350
static int setup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
{
	return __setup_page_dma(dev, p, GFP_KERNEL);
}

351
static void cleanup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
352
{
D
David Weinehall 已提交
353 354
	struct pci_dev *pdev = dev->pdev;

355
	if (WARN_ON(!p->page))
356
		return;
357

D
David Weinehall 已提交
358
	dma_unmap_page(&pdev->dev, p->daddr, 4096, PCI_DMA_BIDIRECTIONAL);
359 360 361 362
	__free_page(p->page);
	memset(p, 0, sizeof(*p));
}

363
static void *kmap_page_dma(struct i915_page_dma *p)
364
{
365 366
	return kmap_atomic(p->page);
}
367

368 369 370 371 372
/* We use the flushing unmap only with ppgtt structures:
 * page directories, page tables and scratch pages.
 */
static void kunmap_page_dma(struct drm_device *dev, void *vaddr)
{
373 374 375 376 377 378 379 380 381
	/* There are only few exceptions for gen >=6. chv and bxt.
	 * And we are not sure about the latter so play safe for now.
	 */
	if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
		drm_clflush_virt_range(vaddr, PAGE_SIZE);

	kunmap_atomic(vaddr);
}

382
#define kmap_px(px) kmap_page_dma(px_base(px))
383 384
#define kunmap_px(ppgtt, vaddr) kunmap_page_dma((ppgtt)->base.dev, (vaddr))

385 386 387 388 389
#define setup_px(dev, px) setup_page_dma((dev), px_base(px))
#define cleanup_px(dev, px) cleanup_page_dma((dev), px_base(px))
#define fill_px(dev, px, v) fill_page_dma((dev), px_base(px), (v))
#define fill32_px(dev, px, v) fill_page_dma_32((dev), px_base(px), (v))

390 391 392 393 394 395 396 397 398 399 400 401
static void fill_page_dma(struct drm_device *dev, struct i915_page_dma *p,
			  const uint64_t val)
{
	int i;
	uint64_t * const vaddr = kmap_page_dma(p);

	for (i = 0; i < 512; i++)
		vaddr[i] = val;

	kunmap_page_dma(dev, vaddr);
}

402 403 404 405 406 407 408 409 410 411
static void fill_page_dma_32(struct drm_device *dev, struct i915_page_dma *p,
			     const uint32_t val32)
{
	uint64_t v = val32;

	v = v << 32 | val32;

	fill_page_dma(dev, p, v);
}

412 413
static int
setup_scratch_page(struct drm_device *dev, struct i915_page_dma *scratch)
414
{
415
	return __setup_page_dma(dev, scratch, GFP_DMA32 | __GFP_ZERO);
416 417
}

418 419
static void cleanup_scratch_page(struct drm_device *dev,
				 struct i915_page_dma *scratch)
420
{
421
	cleanup_page_dma(dev, scratch);
422 423
}

424
static struct i915_page_table *alloc_pt(struct drm_device *dev)
425
{
426
	struct i915_page_table *pt;
427 428 429
	const size_t count = INTEL_INFO(dev)->gen >= 8 ?
		GEN8_PTES : GEN6_PTES;
	int ret = -ENOMEM;
430 431 432 433 434

	pt = kzalloc(sizeof(*pt), GFP_KERNEL);
	if (!pt)
		return ERR_PTR(-ENOMEM);

435 436 437 438 439 440
	pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
				GFP_KERNEL);

	if (!pt->used_ptes)
		goto fail_bitmap;

441
	ret = setup_px(dev, pt);
442
	if (ret)
443
		goto fail_page_m;
444 445

	return pt;
446

447
fail_page_m:
448 449 450 451 452
	kfree(pt->used_ptes);
fail_bitmap:
	kfree(pt);

	return ERR_PTR(ret);
453 454
}

455
static void free_pt(struct drm_device *dev, struct i915_page_table *pt)
456
{
457 458 459 460 461 462 463 464 465 466
	cleanup_px(dev, pt);
	kfree(pt->used_ptes);
	kfree(pt);
}

static void gen8_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
	gen8_pte_t scratch_pte;

467
	scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
468 469 470 471 472 473 474 475 476 477
				      I915_CACHE_LLC, true);

	fill_px(vm->dev, pt, scratch_pte);
}

static void gen6_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
	gen6_pte_t scratch_pte;

478
	WARN_ON(vm->scratch_page.daddr == 0);
479

480
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
481 482 483
				     I915_CACHE_LLC, true, 0);

	fill32_px(vm->dev, pt, scratch_pte);
484 485
}

486
static struct i915_page_directory *alloc_pd(struct drm_device *dev)
487
{
488
	struct i915_page_directory *pd;
489
	int ret = -ENOMEM;
490 491 492 493 494

	pd = kzalloc(sizeof(*pd), GFP_KERNEL);
	if (!pd)
		return ERR_PTR(-ENOMEM);

495 496 497
	pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
				sizeof(*pd->used_pdes), GFP_KERNEL);
	if (!pd->used_pdes)
498
		goto fail_bitmap;
499

500
	ret = setup_px(dev, pd);
501
	if (ret)
502
		goto fail_page_m;
503

504
	return pd;
505

506
fail_page_m:
507
	kfree(pd->used_pdes);
508
fail_bitmap:
509 510 511
	kfree(pd);

	return ERR_PTR(ret);
512 513
}

514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532
static void free_pd(struct drm_device *dev, struct i915_page_directory *pd)
{
	if (px_page(pd)) {
		cleanup_px(dev, pd);
		kfree(pd->used_pdes);
		kfree(pd);
	}
}

static void gen8_initialize_pd(struct i915_address_space *vm,
			       struct i915_page_directory *pd)
{
	gen8_pde_t scratch_pde;

	scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC);

	fill_px(vm->dev, pd, scratch_pde);
}

533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563
static int __pdp_init(struct drm_device *dev,
		      struct i915_page_directory_pointer *pdp)
{
	size_t pdpes = I915_PDPES_PER_PDP(dev);

	pdp->used_pdpes = kcalloc(BITS_TO_LONGS(pdpes),
				  sizeof(unsigned long),
				  GFP_KERNEL);
	if (!pdp->used_pdpes)
		return -ENOMEM;

	pdp->page_directory = kcalloc(pdpes, sizeof(*pdp->page_directory),
				      GFP_KERNEL);
	if (!pdp->page_directory) {
		kfree(pdp->used_pdpes);
		/* the PDP might be the statically allocated top level. Keep it
		 * as clean as possible */
		pdp->used_pdpes = NULL;
		return -ENOMEM;
	}

	return 0;
}

static void __pdp_fini(struct i915_page_directory_pointer *pdp)
{
	kfree(pdp->used_pdpes);
	kfree(pdp->page_directory);
	pdp->page_directory = NULL;
}

564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593
static struct
i915_page_directory_pointer *alloc_pdp(struct drm_device *dev)
{
	struct i915_page_directory_pointer *pdp;
	int ret = -ENOMEM;

	WARN_ON(!USES_FULL_48BIT_PPGTT(dev));

	pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
	if (!pdp)
		return ERR_PTR(-ENOMEM);

	ret = __pdp_init(dev, pdp);
	if (ret)
		goto fail_bitmap;

	ret = setup_px(dev, pdp);
	if (ret)
		goto fail_page_m;

	return pdp;

fail_page_m:
	__pdp_fini(pdp);
fail_bitmap:
	kfree(pdp);

	return ERR_PTR(ret);
}

594 595 596 597
static void free_pdp(struct drm_device *dev,
		     struct i915_page_directory_pointer *pdp)
{
	__pdp_fini(pdp);
598 599 600 601 602 603
	if (USES_FULL_48BIT_PPGTT(dev)) {
		cleanup_px(dev, pdp);
		kfree(pdp);
	}
}

604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624
static void gen8_initialize_pdp(struct i915_address_space *vm,
				struct i915_page_directory_pointer *pdp)
{
	gen8_ppgtt_pdpe_t scratch_pdpe;

	scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);

	fill_px(vm->dev, pdp, scratch_pdpe);
}

static void gen8_initialize_pml4(struct i915_address_space *vm,
				 struct i915_pml4 *pml4)
{
	gen8_ppgtt_pml4e_t scratch_pml4e;

	scratch_pml4e = gen8_pml4e_encode(px_dma(vm->scratch_pdp),
					  I915_CACHE_LLC);

	fill_px(vm->dev, pml4, scratch_pml4e);
}

625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651
static void
gen8_setup_page_directory(struct i915_hw_ppgtt *ppgtt,
			  struct i915_page_directory_pointer *pdp,
			  struct i915_page_directory *pd,
			  int index)
{
	gen8_ppgtt_pdpe_t *page_directorypo;

	if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
		return;

	page_directorypo = kmap_px(pdp);
	page_directorypo[index] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
	kunmap_px(ppgtt, page_directorypo);
}

static void
gen8_setup_page_directory_pointer(struct i915_hw_ppgtt *ppgtt,
				  struct i915_pml4 *pml4,
				  struct i915_page_directory_pointer *pdp,
				  int index)
{
	gen8_ppgtt_pml4e_t *pagemap = kmap_px(pml4);

	WARN_ON(!USES_FULL_48BIT_PPGTT(ppgtt->base.dev));
	pagemap[index] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
	kunmap_px(ppgtt, pagemap);
652 653
}

654
/* Broadwell Page Directory Pointer Descriptors */
655
static int gen8_write_pdp(struct drm_i915_gem_request *req,
656 657
			  unsigned entry,
			  dma_addr_t addr)
658
{
659
	struct intel_ring *ring = req->ring;
660
	struct intel_engine_cs *engine = req->engine;
661 662 663 664
	int ret;

	BUG_ON(entry >= 4);

665
	ret = intel_ring_begin(req, 6);
666 667 668
	if (ret)
		return ret;

669 670 671 672 673 674 675
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit_reg(ring, GEN8_RING_PDP_UDW(engine, entry));
	intel_ring_emit(ring, upper_32_bits(addr));
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit_reg(ring, GEN8_RING_PDP_LDW(engine, entry));
	intel_ring_emit(ring, lower_32_bits(addr));
	intel_ring_advance(ring);
676 677 678 679

	return 0;
}

680 681
static int gen8_legacy_mm_switch(struct i915_hw_ppgtt *ppgtt,
				 struct drm_i915_gem_request *req)
682
{
683
	int i, ret;
684

685
	for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
686 687
		const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);

688
		ret = gen8_write_pdp(req, i, pd_daddr);
689 690
		if (ret)
			return ret;
691
	}
B
Ben Widawsky 已提交
692

693
	return 0;
694 695
}

696 697 698 699 700 701
static int gen8_48b_mm_switch(struct i915_hw_ppgtt *ppgtt,
			      struct drm_i915_gem_request *req)
{
	return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
}

702 703 704 705 706
static void gen8_ppgtt_clear_pte_range(struct i915_address_space *vm,
				       struct i915_page_directory_pointer *pdp,
				       uint64_t start,
				       uint64_t length,
				       gen8_pte_t scratch_pte)
707
{
708
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
709
	gen8_pte_t *pt_vaddr;
710 711 712
	unsigned pdpe = gen8_pdpe_index(start);
	unsigned pde = gen8_pde_index(start);
	unsigned pte = gen8_pte_index(start);
713
	unsigned num_entries = length >> PAGE_SHIFT;
714 715
	unsigned last_pte, i;

716 717
	if (WARN_ON(!pdp))
		return;
718 719

	while (num_entries) {
720 721
		struct i915_page_directory *pd;
		struct i915_page_table *pt;
722

723
		if (WARN_ON(!pdp->page_directory[pdpe]))
724
			break;
725

726
		pd = pdp->page_directory[pdpe];
727 728

		if (WARN_ON(!pd->page_table[pde]))
729
			break;
730 731 732

		pt = pd->page_table[pde];

733
		if (WARN_ON(!px_page(pt)))
734
			break;
735

736
		last_pte = pte + num_entries;
737 738
		if (last_pte > GEN8_PTES)
			last_pte = GEN8_PTES;
739

740
		pt_vaddr = kmap_px(pt);
741

742
		for (i = pte; i < last_pte; i++) {
743
			pt_vaddr[i] = scratch_pte;
744 745
			num_entries--;
		}
746

747
		kunmap_px(ppgtt, pt_vaddr);
748

749
		pte = 0;
750
		if (++pde == I915_PDES) {
751 752
			if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
				break;
753 754
			pde = 0;
		}
755 756 757
	}
}

758 759 760 761
static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
				   uint64_t start,
				   uint64_t length,
				   bool use_scratch)
762
{
763
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
764
	gen8_pte_t scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
765 766
						 I915_CACHE_LLC, use_scratch);

767 768 769 770
	if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
		gen8_ppgtt_clear_pte_range(vm, &ppgtt->pdp, start, length,
					   scratch_pte);
	} else {
771
		uint64_t pml4e;
772 773
		struct i915_page_directory_pointer *pdp;

774
		gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, pml4e) {
775 776 777 778
			gen8_ppgtt_clear_pte_range(vm, pdp, start, length,
						   scratch_pte);
		}
	}
779 780 781 782 783
}

static void
gen8_ppgtt_insert_pte_entries(struct i915_address_space *vm,
			      struct i915_page_directory_pointer *pdp,
784
			      struct sg_page_iter *sg_iter,
785 786 787
			      uint64_t start,
			      enum i915_cache_level cache_level)
{
788
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
789
	gen8_pte_t *pt_vaddr;
790 791 792
	unsigned pdpe = gen8_pdpe_index(start);
	unsigned pde = gen8_pde_index(start);
	unsigned pte = gen8_pte_index(start);
793

794
	pt_vaddr = NULL;
795

796
	while (__sg_page_iter_next(sg_iter)) {
B
Ben Widawsky 已提交
797
		if (pt_vaddr == NULL) {
798
			struct i915_page_directory *pd = pdp->page_directory[pdpe];
799
			struct i915_page_table *pt = pd->page_table[pde];
800
			pt_vaddr = kmap_px(pt);
B
Ben Widawsky 已提交
801
		}
802

803
		pt_vaddr[pte] =
804
			gen8_pte_encode(sg_page_iter_dma_address(sg_iter),
805
					cache_level, true);
806
		if (++pte == GEN8_PTES) {
807
			kunmap_px(ppgtt, pt_vaddr);
808
			pt_vaddr = NULL;
809
			if (++pde == I915_PDES) {
810 811
				if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
					break;
812 813 814
				pde = 0;
			}
			pte = 0;
815 816
		}
	}
817 818 819

	if (pt_vaddr)
		kunmap_px(ppgtt, pt_vaddr);
820 821
}

822 823 824 825 826 827
static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
				      struct sg_table *pages,
				      uint64_t start,
				      enum i915_cache_level cache_level,
				      u32 unused)
{
828
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
829
	struct sg_page_iter sg_iter;
830

831
	__sg_page_iter_start(&sg_iter, pages->sgl, sg_nents(pages->sgl), 0);
832 833 834 835 836 837

	if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
		gen8_ppgtt_insert_pte_entries(vm, &ppgtt->pdp, &sg_iter, start,
					      cache_level);
	} else {
		struct i915_page_directory_pointer *pdp;
838
		uint64_t pml4e;
839 840
		uint64_t length = (uint64_t)pages->orig_nents << PAGE_SHIFT;

841
		gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, pml4e) {
842 843 844 845
			gen8_ppgtt_insert_pte_entries(vm, pdp, &sg_iter,
						      start, cache_level);
		}
	}
846 847
}

848 849
static void gen8_free_page_tables(struct drm_device *dev,
				  struct i915_page_directory *pd)
850 851 852
{
	int i;

853
	if (!px_page(pd))
854 855
		return;

856
	for_each_set_bit(i, pd->used_pdes, I915_PDES) {
857 858
		if (WARN_ON(!pd->page_table[i]))
			continue;
859

860
		free_pt(dev, pd->page_table[i]);
861 862
		pd->page_table[i] = NULL;
	}
B
Ben Widawsky 已提交
863 864
}

865 866 867
static int gen8_init_scratch(struct i915_address_space *vm)
{
	struct drm_device *dev = vm->dev;
868
	int ret;
869

870 871 872
	ret = setup_scratch_page(dev, &vm->scratch_page);
	if (ret)
		return ret;
873 874 875

	vm->scratch_pt = alloc_pt(dev);
	if (IS_ERR(vm->scratch_pt)) {
876 877
		ret = PTR_ERR(vm->scratch_pt);
		goto free_scratch_page;
878 879 880 881
	}

	vm->scratch_pd = alloc_pd(dev);
	if (IS_ERR(vm->scratch_pd)) {
882 883
		ret = PTR_ERR(vm->scratch_pd);
		goto free_pt;
884 885
	}

886 887 888
	if (USES_FULL_48BIT_PPGTT(dev)) {
		vm->scratch_pdp = alloc_pdp(dev);
		if (IS_ERR(vm->scratch_pdp)) {
889 890
			ret = PTR_ERR(vm->scratch_pdp);
			goto free_pd;
891 892 893
		}
	}

894 895
	gen8_initialize_pt(vm, vm->scratch_pt);
	gen8_initialize_pd(vm, vm->scratch_pd);
896 897
	if (USES_FULL_48BIT_PPGTT(dev))
		gen8_initialize_pdp(vm, vm->scratch_pdp);
898 899

	return 0;
900 901 902 903 904 905

free_pd:
	free_pd(dev, vm->scratch_pd);
free_pt:
	free_pt(dev, vm->scratch_pt);
free_scratch_page:
906
	cleanup_scratch_page(dev, &vm->scratch_page);
907 908

	return ret;
909 910
}

911 912 913
static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create)
{
	enum vgt_g2v_type msg;
914
	struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
915 916
	int i;

917
	if (USES_FULL_48BIT_PPGTT(dev_priv)) {
918 919
		u64 daddr = px_dma(&ppgtt->pml4);

920 921
		I915_WRITE(vgtif_reg(pdp[0].lo), lower_32_bits(daddr));
		I915_WRITE(vgtif_reg(pdp[0].hi), upper_32_bits(daddr));
922 923 924 925 926 927 928

		msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY);
	} else {
		for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
			u64 daddr = i915_page_dir_dma_addr(ppgtt, i);

929 930
			I915_WRITE(vgtif_reg(pdp[i].lo), lower_32_bits(daddr));
			I915_WRITE(vgtif_reg(pdp[i].hi), upper_32_bits(daddr));
931 932 933 934 935 936 937 938 939 940 941
		}

		msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY);
	}

	I915_WRITE(vgtif_reg(g2v_notify), msg);

	return 0;
}

942 943 944 945
static void gen8_free_scratch(struct i915_address_space *vm)
{
	struct drm_device *dev = vm->dev;

946 947
	if (USES_FULL_48BIT_PPGTT(dev))
		free_pdp(dev, vm->scratch_pdp);
948 949
	free_pd(dev, vm->scratch_pd);
	free_pt(dev, vm->scratch_pt);
950
	cleanup_scratch_page(dev, &vm->scratch_page);
951 952
}

953 954
static void gen8_ppgtt_cleanup_3lvl(struct drm_device *dev,
				    struct i915_page_directory_pointer *pdp)
955 956 957
{
	int i;

958 959
	for_each_set_bit(i, pdp->used_pdpes, I915_PDPES_PER_PDP(dev)) {
		if (WARN_ON(!pdp->page_directory[i]))
960 961
			continue;

962 963
		gen8_free_page_tables(dev, pdp->page_directory[i]);
		free_pd(dev, pdp->page_directory[i]);
964
	}
965

966
	free_pdp(dev, pdp);
967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984
}

static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
{
	int i;

	for_each_set_bit(i, ppgtt->pml4.used_pml4es, GEN8_PML4ES_PER_PML4) {
		if (WARN_ON(!ppgtt->pml4.pdps[i]))
			continue;

		gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, ppgtt->pml4.pdps[i]);
	}

	cleanup_px(ppgtt->base.dev, &ppgtt->pml4);
}

static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
{
985
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
986

987
	if (intel_vgpu_active(to_i915(vm->dev)))
988 989
		gen8_ppgtt_notify_vgt(ppgtt, false);

990 991 992 993
	if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
		gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, &ppgtt->pdp);
	else
		gen8_ppgtt_cleanup_4lvl(ppgtt);
994

995
	gen8_free_scratch(vm);
996 997
}

998 999
/**
 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
1000 1001
 * @vm:	Master vm structure.
 * @pd:	Page directory for this address range.
1002
 * @start:	Starting virtual address to begin allocations.
1003
 * @length:	Size of the allocations.
1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015
 * @new_pts:	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page tables. Extremely similar to
 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
 * the page directory boundary (instead of the page directory pointer). That
 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
 * possible, and likely that the caller will need to use multiple calls of this
 * function to achieve the appropriate allocation.
 *
 * Return: 0 if success; negative error code otherwise.
 */
1016
static int gen8_ppgtt_alloc_pagetabs(struct i915_address_space *vm,
1017
				     struct i915_page_directory *pd,
1018
				     uint64_t start,
1019 1020
				     uint64_t length,
				     unsigned long *new_pts)
1021
{
1022
	struct drm_device *dev = vm->dev;
1023
	struct i915_page_table *pt;
1024
	uint32_t pde;
1025

1026
	gen8_for_each_pde(pt, pd, start, length, pde) {
1027
		/* Don't reallocate page tables */
1028
		if (test_bit(pde, pd->used_pdes)) {
1029
			/* Scratch is never allocated this way */
1030
			WARN_ON(pt == vm->scratch_pt);
1031 1032 1033
			continue;
		}

1034
		pt = alloc_pt(dev);
1035
		if (IS_ERR(pt))
1036 1037
			goto unwind_out;

1038
		gen8_initialize_pt(vm, pt);
1039
		pd->page_table[pde] = pt;
1040
		__set_bit(pde, new_pts);
1041
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN8_PDE_SHIFT);
1042 1043
	}

1044
	return 0;
1045 1046

unwind_out:
1047
	for_each_set_bit(pde, new_pts, I915_PDES)
1048
		free_pt(dev, pd->page_table[pde]);
1049

B
Ben Widawsky 已提交
1050
	return -ENOMEM;
1051 1052
}

1053 1054
/**
 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
1055
 * @vm:	Master vm structure.
1056 1057
 * @pdp:	Page directory pointer for this address range.
 * @start:	Starting virtual address to begin allocations.
1058 1059
 * @length:	Size of the allocations.
 * @new_pds:	Bitmap set by function with new allocations. Likely used by the
1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075
 *		caller to free on error.
 *
 * Allocate the required number of page directories starting at the pde index of
 * @start, and ending at the pde index @start + @length. This function will skip
 * over already allocated page directories within the range, and only allocate
 * new ones, setting the appropriate pointer within the pdp as well as the
 * correct position in the bitmap @new_pds.
 *
 * The function will only allocate the pages within the range for a give page
 * directory pointer. In other words, if @start + @length straddles a virtually
 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
 * required by the caller, This is not currently possible, and the BUG in the
 * code will prevent it.
 *
 * Return: 0 if success; negative error code otherwise.
 */
1076 1077 1078 1079 1080 1081
static int
gen8_ppgtt_alloc_page_directories(struct i915_address_space *vm,
				  struct i915_page_directory_pointer *pdp,
				  uint64_t start,
				  uint64_t length,
				  unsigned long *new_pds)
1082
{
1083
	struct drm_device *dev = vm->dev;
1084
	struct i915_page_directory *pd;
1085
	uint32_t pdpe;
1086
	uint32_t pdpes = I915_PDPES_PER_PDP(dev);
1087

1088
	WARN_ON(!bitmap_empty(new_pds, pdpes));
1089

1090
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1091
		if (test_bit(pdpe, pdp->used_pdpes))
1092
			continue;
1093

1094
		pd = alloc_pd(dev);
1095
		if (IS_ERR(pd))
B
Ben Widawsky 已提交
1096
			goto unwind_out;
1097

1098
		gen8_initialize_pd(vm, pd);
1099
		pdp->page_directory[pdpe] = pd;
1100
		__set_bit(pdpe, new_pds);
1101
		trace_i915_page_directory_entry_alloc(vm, pdpe, start, GEN8_PDPE_SHIFT);
B
Ben Widawsky 已提交
1102 1103
	}

1104
	return 0;
B
Ben Widawsky 已提交
1105 1106

unwind_out:
1107
	for_each_set_bit(pdpe, new_pds, pdpes)
1108
		free_pd(dev, pdp->page_directory[pdpe]);
B
Ben Widawsky 已提交
1109 1110

	return -ENOMEM;
1111 1112
}

1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141
/**
 * gen8_ppgtt_alloc_page_dirpointers() - Allocate pdps for VA range.
 * @vm:	Master vm structure.
 * @pml4:	Page map level 4 for this address range.
 * @start:	Starting virtual address to begin allocations.
 * @length:	Size of the allocations.
 * @new_pdps:	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page directory pointers. Extremely similar to
 * gen8_ppgtt_alloc_page_directories() and gen8_ppgtt_alloc_pagetabs().
 * The main difference is here we are limited by the pml4 boundary (instead of
 * the page directory pointer).
 *
 * Return: 0 if success; negative error code otherwise.
 */
static int
gen8_ppgtt_alloc_page_dirpointers(struct i915_address_space *vm,
				  struct i915_pml4 *pml4,
				  uint64_t start,
				  uint64_t length,
				  unsigned long *new_pdps)
{
	struct drm_device *dev = vm->dev;
	struct i915_page_directory_pointer *pdp;
	uint32_t pml4e;

	WARN_ON(!bitmap_empty(new_pdps, GEN8_PML4ES_PER_PML4));

1142
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1143 1144 1145 1146 1147
		if (!test_bit(pml4e, pml4->used_pml4es)) {
			pdp = alloc_pdp(dev);
			if (IS_ERR(pdp))
				goto unwind_out;

1148
			gen8_initialize_pdp(vm, pdp);
1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166
			pml4->pdps[pml4e] = pdp;
			__set_bit(pml4e, new_pdps);
			trace_i915_page_directory_pointer_entry_alloc(vm,
								      pml4e,
								      start,
								      GEN8_PML4E_SHIFT);
		}
	}

	return 0;

unwind_out:
	for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
		free_pdp(dev, pml4->pdps[pml4e]);

	return -ENOMEM;
}

1167
static void
1168
free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long *new_pts)
1169 1170 1171 1172 1173 1174 1175 1176 1177 1178
{
	kfree(new_pts);
	kfree(new_pds);
}

/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
 * of these are based on the number of PDPEs in the system.
 */
static
int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
1179
					 unsigned long **new_pts,
1180
					 uint32_t pdpes)
1181 1182
{
	unsigned long *pds;
1183
	unsigned long *pts;
1184

1185
	pds = kcalloc(BITS_TO_LONGS(pdpes), sizeof(unsigned long), GFP_TEMPORARY);
1186 1187 1188
	if (!pds)
		return -ENOMEM;

1189 1190 1191 1192
	pts = kcalloc(pdpes, BITS_TO_LONGS(I915_PDES) * sizeof(unsigned long),
		      GFP_TEMPORARY);
	if (!pts)
		goto err_out;
1193 1194 1195 1196 1197 1198 1199

	*new_pds = pds;
	*new_pts = pts;

	return 0;

err_out:
1200
	free_gen8_temp_bitmaps(pds, pts);
1201 1202 1203
	return -ENOMEM;
}

1204 1205 1206 1207 1208 1209 1210 1211 1212 1213
/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
 * the page table structures, we mark them dirty so that
 * context switching/execlist queuing code takes extra steps
 * to ensure that tlbs are flushed.
 */
static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
{
	ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
}

1214 1215 1216 1217
static int gen8_alloc_va_range_3lvl(struct i915_address_space *vm,
				    struct i915_page_directory_pointer *pdp,
				    uint64_t start,
				    uint64_t length)
1218
{
1219
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1220
	unsigned long *new_page_dirs, *new_page_tables;
1221
	struct drm_device *dev = vm->dev;
1222
	struct i915_page_directory *pd;
1223 1224
	const uint64_t orig_start = start;
	const uint64_t orig_length = length;
1225
	uint32_t pdpe;
1226
	uint32_t pdpes = I915_PDPES_PER_PDP(dev);
1227 1228
	int ret;

1229 1230 1231 1232
	/* Wrap is never okay since we can only represent 48b, and we don't
	 * actually use the other side of the canonical address space.
	 */
	if (WARN_ON(start + length < start))
1233 1234
		return -ENODEV;

1235
	if (WARN_ON(start + length > vm->total))
1236
		return -ENODEV;
1237

1238
	ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
1239 1240 1241
	if (ret)
		return ret;

1242
	/* Do the allocations first so we can easily bail out */
1243 1244
	ret = gen8_ppgtt_alloc_page_directories(vm, pdp, start, length,
						new_page_dirs);
1245
	if (ret) {
1246
		free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1247 1248 1249 1250
		return ret;
	}

	/* For every page directory referenced, allocate page tables */
1251
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1252
		ret = gen8_ppgtt_alloc_pagetabs(vm, pd, start, length,
1253
						new_page_tables + pdpe * BITS_TO_LONGS(I915_PDES));
1254 1255 1256 1257
		if (ret)
			goto err_out;
	}

1258 1259 1260
	start = orig_start;
	length = orig_length;

1261 1262
	/* Allocations have completed successfully, so set the bitmaps, and do
	 * the mappings. */
1263
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1264
		gen8_pde_t *const page_directory = kmap_px(pd);
1265
		struct i915_page_table *pt;
1266
		uint64_t pd_len = length;
1267 1268 1269
		uint64_t pd_start = start;
		uint32_t pde;

1270 1271 1272
		/* Every pd should be allocated, we just did that above. */
		WARN_ON(!pd);

1273
		gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284
			/* Same reasoning as pd */
			WARN_ON(!pt);
			WARN_ON(!pd_len);
			WARN_ON(!gen8_pte_count(pd_start, pd_len));

			/* Set our used ptes within the page table */
			bitmap_set(pt->used_ptes,
				   gen8_pte_index(pd_start),
				   gen8_pte_count(pd_start, pd_len));

			/* Our pde is now pointing to the pagetable, pt */
1285
			__set_bit(pde, pd->used_pdes);
1286 1287

			/* Map the PDE to the page table */
1288 1289
			page_directory[pde] = gen8_pde_encode(px_dma(pt),
							      I915_CACHE_LLC);
1290 1291 1292 1293
			trace_i915_page_table_entry_map(&ppgtt->base, pde, pt,
							gen8_pte_index(start),
							gen8_pte_count(start, length),
							GEN8_PTES);
1294 1295 1296

			/* NB: We haven't yet mapped ptes to pages. At this
			 * point we're still relying on insert_entries() */
1297
		}
1298

1299
		kunmap_px(ppgtt, page_directory);
1300
		__set_bit(pdpe, pdp->used_pdpes);
1301
		gen8_setup_page_directory(ppgtt, pdp, pd, pdpe);
1302 1303
	}

1304
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1305
	mark_tlbs_dirty(ppgtt);
B
Ben Widawsky 已提交
1306
	return 0;
1307

B
Ben Widawsky 已提交
1308
err_out:
1309
	while (pdpe--) {
1310 1311
		unsigned long temp;

1312 1313
		for_each_set_bit(temp, new_page_tables + pdpe *
				BITS_TO_LONGS(I915_PDES), I915_PDES)
1314
			free_pt(dev, pdp->page_directory[pdpe]->page_table[temp]);
1315 1316
	}

1317
	for_each_set_bit(pdpe, new_page_dirs, pdpes)
1318
		free_pd(dev, pdp->page_directory[pdpe]);
1319

1320
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1321
	mark_tlbs_dirty(ppgtt);
1322 1323 1324
	return ret;
}

1325 1326 1327 1328 1329 1330
static int gen8_alloc_va_range_4lvl(struct i915_address_space *vm,
				    struct i915_pml4 *pml4,
				    uint64_t start,
				    uint64_t length)
{
	DECLARE_BITMAP(new_pdps, GEN8_PML4ES_PER_PML4);
1331
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1332
	struct i915_page_directory_pointer *pdp;
1333
	uint64_t pml4e;
1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351
	int ret = 0;

	/* Do the pml4 allocations first, so we don't need to track the newly
	 * allocated tables below the pdp */
	bitmap_zero(new_pdps, GEN8_PML4ES_PER_PML4);

	/* The pagedirectory and pagetable allocations are done in the shared 3
	 * and 4 level code. Just allocate the pdps.
	 */
	ret = gen8_ppgtt_alloc_page_dirpointers(vm, pml4, start, length,
						new_pdps);
	if (ret)
		return ret;

	WARN(bitmap_weight(new_pdps, GEN8_PML4ES_PER_PML4) > 2,
	     "The allocation has spanned more than 512GB. "
	     "It is highly likely this is incorrect.");

1352
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376
		WARN_ON(!pdp);

		ret = gen8_alloc_va_range_3lvl(vm, pdp, start, length);
		if (ret)
			goto err_out;

		gen8_setup_page_directory_pointer(ppgtt, pml4, pdp, pml4e);
	}

	bitmap_or(pml4->used_pml4es, new_pdps, pml4->used_pml4es,
		  GEN8_PML4ES_PER_PML4);

	return 0;

err_out:
	for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
		gen8_ppgtt_cleanup_3lvl(vm->dev, pml4->pdps[pml4e]);

	return ret;
}

static int gen8_alloc_va_range(struct i915_address_space *vm,
			       uint64_t start, uint64_t length)
{
1377
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1378 1379 1380 1381 1382 1383 1384

	if (USES_FULL_48BIT_PPGTT(vm->dev))
		return gen8_alloc_va_range_4lvl(vm, &ppgtt->pml4, start, length);
	else
		return gen8_alloc_va_range_3lvl(vm, &ppgtt->pdp, start, length);
}

1385 1386 1387 1388 1389 1390 1391 1392
static void gen8_dump_pdp(struct i915_page_directory_pointer *pdp,
			  uint64_t start, uint64_t length,
			  gen8_pte_t scratch_pte,
			  struct seq_file *m)
{
	struct i915_page_directory *pd;
	uint32_t pdpe;

1393
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1394 1395 1396 1397 1398 1399 1400 1401 1402
		struct i915_page_table *pt;
		uint64_t pd_len = length;
		uint64_t pd_start = start;
		uint32_t pde;

		if (!test_bit(pdpe, pdp->used_pdpes))
			continue;

		seq_printf(m, "\tPDPE #%d\n", pdpe);
1403
		gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446
			uint32_t  pte;
			gen8_pte_t *pt_vaddr;

			if (!test_bit(pde, pd->used_pdes))
				continue;

			pt_vaddr = kmap_px(pt);
			for (pte = 0; pte < GEN8_PTES; pte += 4) {
				uint64_t va =
					(pdpe << GEN8_PDPE_SHIFT) |
					(pde << GEN8_PDE_SHIFT) |
					(pte << GEN8_PTE_SHIFT);
				int i;
				bool found = false;

				for (i = 0; i < 4; i++)
					if (pt_vaddr[pte + i] != scratch_pte)
						found = true;
				if (!found)
					continue;

				seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
				for (i = 0; i < 4; i++) {
					if (pt_vaddr[pte + i] != scratch_pte)
						seq_printf(m, " %llx", pt_vaddr[pte + i]);
					else
						seq_puts(m, "  SCRATCH ");
				}
				seq_puts(m, "\n");
			}
			/* don't use kunmap_px, it could trigger
			 * an unnecessary flush.
			 */
			kunmap_atomic(pt_vaddr);
		}
	}
}

static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
	uint64_t start = ppgtt->base.start;
	uint64_t length = ppgtt->base.total;
1447
	gen8_pte_t scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
1448 1449 1450 1451 1452
						 I915_CACHE_LLC, true);

	if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
		gen8_dump_pdp(&ppgtt->pdp, start, length, scratch_pte, m);
	} else {
1453
		uint64_t pml4e;
1454 1455 1456
		struct i915_pml4 *pml4 = &ppgtt->pml4;
		struct i915_page_directory_pointer *pdp;

1457
		gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1458 1459 1460 1461 1462 1463 1464 1465 1466
			if (!test_bit(pml4e, pml4->used_pml4es))
				continue;

			seq_printf(m, "    PML4E #%llu\n", pml4e);
			gen8_dump_pdp(pdp, start, length, scratch_pte, m);
		}
	}
}

1467 1468
static int gen8_preallocate_top_level_pdps(struct i915_hw_ppgtt *ppgtt)
{
1469
	unsigned long *new_page_dirs, *new_page_tables;
1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488
	uint32_t pdpes = I915_PDPES_PER_PDP(dev);
	int ret;

	/* We allocate temp bitmap for page tables for no gain
	 * but as this is for init only, lets keep the things simple
	 */
	ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
	if (ret)
		return ret;

	/* Allocate for all pdps regardless of how the ppgtt
	 * was defined.
	 */
	ret = gen8_ppgtt_alloc_page_directories(&ppgtt->base, &ppgtt->pdp,
						0, 1ULL << 32,
						new_page_dirs);
	if (!ret)
		*ppgtt->pdp.used_pdpes = *new_page_dirs;

1489
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1490 1491 1492 1493

	return ret;
}

1494
/*
1495 1496 1497 1498
 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
 * with a net effect resembling a 2-level page table in normal x86 terms. Each
 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
 * space.
B
Ben Widawsky 已提交
1499
 *
1500
 */
1501
static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1502
{
1503
	int ret;
1504

1505 1506 1507
	ret = gen8_init_scratch(&ppgtt->base);
	if (ret)
		return ret;
1508

1509 1510
	ppgtt->base.start = 0;
	ppgtt->base.cleanup = gen8_ppgtt_cleanup;
1511
	ppgtt->base.allocate_va_range = gen8_alloc_va_range;
1512
	ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
1513
	ppgtt->base.clear_range = gen8_ppgtt_clear_range;
1514 1515
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
1516
	ppgtt->debug_dump = gen8_dump_ppgtt;
1517

1518 1519 1520 1521
	if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
		ret = setup_px(ppgtt->base.dev, &ppgtt->pml4);
		if (ret)
			goto free_scratch;
1522

1523 1524
		gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);

1525
		ppgtt->base.total = 1ULL << 48;
1526
		ppgtt->switch_mm = gen8_48b_mm_switch;
1527
	} else {
1528
		ret = __pdp_init(ppgtt->base.dev, &ppgtt->pdp);
1529 1530 1531 1532
		if (ret)
			goto free_scratch;

		ppgtt->base.total = 1ULL << 32;
1533
		ppgtt->switch_mm = gen8_legacy_mm_switch;
1534 1535 1536
		trace_i915_page_directory_pointer_entry_alloc(&ppgtt->base,
							      0, 0,
							      GEN8_PML4E_SHIFT);
1537

1538
		if (intel_vgpu_active(to_i915(ppgtt->base.dev))) {
1539 1540 1541 1542
			ret = gen8_preallocate_top_level_pdps(ppgtt);
			if (ret)
				goto free_scratch;
		}
1543
	}
1544

1545
	if (intel_vgpu_active(to_i915(ppgtt->base.dev)))
1546 1547
		gen8_ppgtt_notify_vgt(ppgtt, true);

1548
	return 0;
1549 1550 1551 1552

free_scratch:
	gen8_free_scratch(&ppgtt->base);
	return ret;
1553 1554
}

B
Ben Widawsky 已提交
1555 1556 1557
static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
1558
	struct i915_page_table *unused;
1559
	gen6_pte_t scratch_pte;
B
Ben Widawsky 已提交
1560
	uint32_t pd_entry;
1561
	uint32_t  pte, pde;
1562
	uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
B
Ben Widawsky 已提交
1563

1564
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
1565
				     I915_CACHE_LLC, true, 0);
B
Ben Widawsky 已提交
1566

1567
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde) {
B
Ben Widawsky 已提交
1568
		u32 expected;
1569
		gen6_pte_t *pt_vaddr;
1570
		const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
1571
		pd_entry = readl(ppgtt->pd_addr + pde);
B
Ben Widawsky 已提交
1572 1573 1574 1575 1576 1577 1578 1579 1580
		expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);

		if (pd_entry != expected)
			seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
				   pde,
				   pd_entry,
				   expected);
		seq_printf(m, "\tPDE: %x\n", pd_entry);

1581 1582
		pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]);

1583
		for (pte = 0; pte < GEN6_PTES; pte+=4) {
B
Ben Widawsky 已提交
1584
			unsigned long va =
1585
				(pde * PAGE_SIZE * GEN6_PTES) +
B
Ben Widawsky 已提交
1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603
				(pte * PAGE_SIZE);
			int i;
			bool found = false;
			for (i = 0; i < 4; i++)
				if (pt_vaddr[pte + i] != scratch_pte)
					found = true;
			if (!found)
				continue;

			seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
			for (i = 0; i < 4; i++) {
				if (pt_vaddr[pte + i] != scratch_pte)
					seq_printf(m, " %08x", pt_vaddr[pte + i]);
				else
					seq_puts(m, "  SCRATCH ");
			}
			seq_puts(m, "\n");
		}
1604
		kunmap_px(ppgtt, pt_vaddr);
B
Ben Widawsky 已提交
1605 1606 1607
	}
}

1608
/* Write pde (index) from the page directory @pd to the page table @pt */
1609 1610
static void gen6_write_pde(struct i915_page_directory *pd,
			    const int pde, struct i915_page_table *pt)
B
Ben Widawsky 已提交
1611
{
1612 1613 1614 1615
	/* Caller needs to make sure the write completes if necessary */
	struct i915_hw_ppgtt *ppgtt =
		container_of(pd, struct i915_hw_ppgtt, pd);
	u32 pd_entry;
B
Ben Widawsky 已提交
1616

1617
	pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt));
1618
	pd_entry |= GEN6_PDE_VALID;
B
Ben Widawsky 已提交
1619

1620 1621
	writel(pd_entry, ppgtt->pd_addr + pde);
}
B
Ben Widawsky 已提交
1622

1623 1624 1625
/* Write all the page tables found in the ppgtt structure to incrementing page
 * directories. */
static void gen6_write_page_range(struct drm_i915_private *dev_priv,
1626
				  struct i915_page_directory *pd,
1627 1628
				  uint32_t start, uint32_t length)
{
1629
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1630
	struct i915_page_table *pt;
1631
	uint32_t pde;
1632

1633
	gen6_for_each_pde(pt, pd, start, length, pde)
1634 1635 1636 1637
		gen6_write_pde(pd, pde, pt);

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
1638
	readl(ggtt->gsm);
B
Ben Widawsky 已提交
1639 1640
}

1641
static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1642
{
1643
	BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
1644

1645
	return (ppgtt->pd.base.ggtt_offset / 64) << 16;
1646 1647
}

1648
static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
1649
			 struct drm_i915_gem_request *req)
1650
{
1651
	struct intel_ring *ring = req->ring;
1652
	struct intel_engine_cs *engine = req->engine;
1653 1654 1655
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
1656
	ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1657 1658 1659
	if (ret)
		return ret;

1660
	ret = intel_ring_begin(req, 6);
1661 1662 1663
	if (ret)
		return ret;

1664 1665 1666 1667 1668 1669 1670
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit_reg(ring, RING_PP_DIR_DCLV(engine));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit_reg(ring, RING_PP_DIR_BASE(engine));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
1671 1672 1673 1674

	return 0;
}

1675
static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
1676
			  struct drm_i915_gem_request *req)
1677
{
1678
	struct intel_ring *ring = req->ring;
1679
	struct intel_engine_cs *engine = req->engine;
1680 1681 1682
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
1683
	ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1684 1685 1686
	if (ret)
		return ret;

1687
	ret = intel_ring_begin(req, 6);
1688 1689 1690
	if (ret)
		return ret;

1691 1692 1693 1694 1695 1696 1697
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit_reg(ring, RING_PP_DIR_DCLV(engine));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit_reg(ring, RING_PP_DIR_BASE(engine));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
1698

1699
	/* XXX: RCS is the only one to auto invalidate the TLBs? */
1700
	if (engine->id != RCS) {
1701
		ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1702 1703 1704 1705
		if (ret)
			return ret;
	}

1706 1707 1708
	return 0;
}

1709
static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
1710
			  struct drm_i915_gem_request *req)
1711
{
1712
	struct intel_engine_cs *engine = req->engine;
1713
	struct drm_i915_private *dev_priv = req->i915;
1714

1715 1716
	I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
1717 1718 1719
	return 0;
}

1720
static void gen8_ppgtt_enable(struct drm_device *dev)
1721
{
1722
	struct drm_i915_private *dev_priv = to_i915(dev);
1723
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
1724

1725
	for_each_engine(engine, dev_priv) {
1726
		u32 four_level = USES_FULL_48BIT_PPGTT(dev) ? GEN8_GFX_PPGTT_48B : 0;
1727
		I915_WRITE(RING_MODE_GEN7(engine),
1728
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
1729 1730
	}
}
B
Ben Widawsky 已提交
1731

1732
static void gen7_ppgtt_enable(struct drm_device *dev)
B
Ben Widawsky 已提交
1733
{
1734
	struct drm_i915_private *dev_priv = to_i915(dev);
1735
	struct intel_engine_cs *engine;
1736
	uint32_t ecochk, ecobits;
B
Ben Widawsky 已提交
1737

1738 1739
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1740

1741 1742 1743 1744 1745 1746 1747 1748
	ecochk = I915_READ(GAM_ECOCHK);
	if (IS_HASWELL(dev)) {
		ecochk |= ECOCHK_PPGTT_WB_HSW;
	} else {
		ecochk |= ECOCHK_PPGTT_LLC_IVB;
		ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
	}
	I915_WRITE(GAM_ECOCHK, ecochk);
1749

1750
	for_each_engine(engine, dev_priv) {
B
Ben Widawsky 已提交
1751
		/* GFX_MODE is per-ring on gen7+ */
1752
		I915_WRITE(RING_MODE_GEN7(engine),
1753
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1754
	}
1755
}
B
Ben Widawsky 已提交
1756

1757
static void gen6_ppgtt_enable(struct drm_device *dev)
1758
{
1759
	struct drm_i915_private *dev_priv = to_i915(dev);
1760
	uint32_t ecochk, gab_ctl, ecobits;
1761

1762 1763 1764
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
		   ECOBITS_PPGTT_CACHE64B);
B
Ben Widawsky 已提交
1765

1766 1767 1768 1769 1770 1771 1772
	gab_ctl = I915_READ(GAB_CTL);
	I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

	ecochk = I915_READ(GAM_ECOCHK);
	I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);

	I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1773 1774
}

1775
/* PPGTT support for Sandybdrige/Gen6 and later */
1776
static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
1777 1778
				   uint64_t start,
				   uint64_t length,
1779
				   bool use_scratch)
1780
{
1781
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1782
	gen6_pte_t *pt_vaddr, scratch_pte;
1783 1784
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1785 1786
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned first_pte = first_entry % GEN6_PTES;
1787
	unsigned last_pte, i;
1788

1789
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
1790
				     I915_CACHE_LLC, true, 0);
1791

1792 1793
	while (num_entries) {
		last_pte = first_pte + num_entries;
1794 1795
		if (last_pte > GEN6_PTES)
			last_pte = GEN6_PTES;
1796

1797
		pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
1798

1799 1800
		for (i = first_pte; i < last_pte; i++)
			pt_vaddr[i] = scratch_pte;
1801

1802
		kunmap_px(ppgtt, pt_vaddr);
1803

1804 1805
		num_entries -= last_pte - first_pte;
		first_pte = 0;
1806
		act_pt++;
1807
	}
1808 1809
}

1810
static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
D
Daniel Vetter 已提交
1811
				      struct sg_table *pages,
1812
				      uint64_t start,
1813
				      enum i915_cache_level cache_level, u32 flags)
D
Daniel Vetter 已提交
1814
{
1815
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1816
	unsigned first_entry = start >> PAGE_SHIFT;
1817 1818
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned act_pte = first_entry % GEN6_PTES;
1819 1820 1821
	gen6_pte_t *pt_vaddr = NULL;
	struct sgt_iter sgt_iter;
	dma_addr_t addr;
1822

1823
	for_each_sgt_dma(addr, sgt_iter, pages) {
1824
		if (pt_vaddr == NULL)
1825
			pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
1826

1827
		pt_vaddr[act_pte] =
1828
			vm->pte_encode(addr, cache_level, true, flags);
1829

1830
		if (++act_pte == GEN6_PTES) {
1831
			kunmap_px(ppgtt, pt_vaddr);
1832
			pt_vaddr = NULL;
1833
			act_pt++;
1834
			act_pte = 0;
D
Daniel Vetter 已提交
1835 1836
		}
	}
1837

1838
	if (pt_vaddr)
1839
		kunmap_px(ppgtt, pt_vaddr);
D
Daniel Vetter 已提交
1840 1841
}

1842
static int gen6_alloc_va_range(struct i915_address_space *vm,
1843
			       uint64_t start_in, uint64_t length_in)
1844
{
1845 1846
	DECLARE_BITMAP(new_page_tables, I915_PDES);
	struct drm_device *dev = vm->dev;
1847 1848
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1849
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1850
	struct i915_page_table *pt;
1851
	uint32_t start, length, start_save, length_save;
1852
	uint32_t pde;
1853 1854
	int ret;

1855 1856 1857 1858 1859
	if (WARN_ON(start_in + length_in > ppgtt->base.total))
		return -ENODEV;

	start = start_save = start_in;
	length = length_save = length_in;
1860 1861 1862 1863 1864 1865 1866 1867

	bitmap_zero(new_page_tables, I915_PDES);

	/* The allocation is done in two stages so that we can bail out with
	 * minimal amount of pain. The first stage finds new page tables that
	 * need allocation. The second stage marks use ptes within the page
	 * tables.
	 */
1868
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
1869
		if (pt != vm->scratch_pt) {
1870 1871 1872 1873 1874 1875 1876
			WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
			continue;
		}

		/* We've already allocated a page table */
		WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));

1877
		pt = alloc_pt(dev);
1878 1879 1880 1881 1882 1883 1884 1885
		if (IS_ERR(pt)) {
			ret = PTR_ERR(pt);
			goto unwind_out;
		}

		gen6_initialize_pt(vm, pt);

		ppgtt->pd.page_table[pde] = pt;
1886
		__set_bit(pde, new_page_tables);
1887
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
1888 1889 1890 1891
	}

	start = start_save;
	length = length_save;
1892

1893
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
1894 1895 1896 1897 1898 1899
		DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);

		bitmap_zero(tmp_bitmap, GEN6_PTES);
		bitmap_set(tmp_bitmap, gen6_pte_index(start),
			   gen6_pte_count(start, length));

1900
		if (__test_and_clear_bit(pde, new_page_tables))
1901 1902
			gen6_write_pde(&ppgtt->pd, pde, pt);

1903 1904 1905 1906
		trace_i915_page_table_entry_map(vm, pde, pt,
					 gen6_pte_index(start),
					 gen6_pte_count(start, length),
					 GEN6_PTES);
1907
		bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
1908 1909 1910
				GEN6_PTES);
	}

1911 1912 1913 1914
	WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
1915
	readl(ggtt->gsm);
1916

1917
	mark_tlbs_dirty(ppgtt);
1918
	return 0;
1919 1920 1921

unwind_out:
	for_each_set_bit(pde, new_page_tables, I915_PDES) {
1922
		struct i915_page_table *pt = ppgtt->pd.page_table[pde];
1923

1924
		ppgtt->pd.page_table[pde] = vm->scratch_pt;
1925
		free_pt(vm->dev, pt);
1926 1927 1928 1929
	}

	mark_tlbs_dirty(ppgtt);
	return ret;
1930 1931
}

1932 1933 1934
static int gen6_init_scratch(struct i915_address_space *vm)
{
	struct drm_device *dev = vm->dev;
1935
	int ret;
1936

1937 1938 1939
	ret = setup_scratch_page(dev, &vm->scratch_page);
	if (ret)
		return ret;
1940 1941 1942

	vm->scratch_pt = alloc_pt(dev);
	if (IS_ERR(vm->scratch_pt)) {
1943
		cleanup_scratch_page(dev, &vm->scratch_page);
1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956
		return PTR_ERR(vm->scratch_pt);
	}

	gen6_initialize_pt(vm, vm->scratch_pt);

	return 0;
}

static void gen6_free_scratch(struct i915_address_space *vm)
{
	struct drm_device *dev = vm->dev;

	free_pt(dev, vm->scratch_pt);
1957
	cleanup_scratch_page(dev, &vm->scratch_page);
1958 1959
}

1960
static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
1961
{
1962
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1963 1964
	struct i915_page_directory *pd = &ppgtt->pd;
	struct drm_device *dev = vm->dev;
1965 1966
	struct i915_page_table *pt;
	uint32_t pde;
1967

1968 1969
	drm_mm_remove_node(&ppgtt->node);

1970
	gen6_for_all_pdes(pt, pd, pde)
1971
		if (pt != vm->scratch_pt)
1972
			free_pt(dev, pt);
1973

1974
	gen6_free_scratch(vm);
1975 1976
}

1977
static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
1978
{
1979
	struct i915_address_space *vm = &ppgtt->base;
1980
	struct drm_device *dev = ppgtt->base.dev;
1981 1982
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1983
	bool retried = false;
1984
	int ret;
1985

B
Ben Widawsky 已提交
1986 1987 1988 1989
	/* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
	 * allocator works in address space sizes, so it's multiplied by page
	 * size. We allocate at the top of the GTT to avoid fragmentation.
	 */
1990
	BUG_ON(!drm_mm_initialized(&ggtt->base.mm));
1991

1992 1993 1994
	ret = gen6_init_scratch(vm);
	if (ret)
		return ret;
1995

1996
alloc:
1997
	ret = drm_mm_insert_node_in_range_generic(&ggtt->base.mm,
B
Ben Widawsky 已提交
1998 1999
						  &ppgtt->node, GEN6_PD_SIZE,
						  GEN6_PD_ALIGN, 0,
2000
						  0, ggtt->base.total,
2001
						  DRM_MM_TOPDOWN);
2002
	if (ret == -ENOSPC && !retried) {
2003
		ret = i915_gem_evict_something(&ggtt->base,
2004
					       GEN6_PD_SIZE, GEN6_PD_ALIGN,
2005
					       I915_CACHE_NONE,
2006
					       0, ggtt->base.total,
2007
					       0);
2008
		if (ret)
2009
			goto err_out;
2010 2011 2012 2013

		retried = true;
		goto alloc;
	}
B
Ben Widawsky 已提交
2014

2015
	if (ret)
2016 2017
		goto err_out;

2018

2019
	if (ppgtt->node.start < ggtt->mappable_end)
B
Ben Widawsky 已提交
2020
		DRM_DEBUG("Forced to use aperture for PDEs\n");
2021

2022
	return 0;
2023 2024

err_out:
2025
	gen6_free_scratch(vm);
2026
	return ret;
2027 2028 2029 2030
}

static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
{
2031
	return gen6_ppgtt_allocate_page_directories(ppgtt);
2032
}
2033

2034 2035 2036
static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
				  uint64_t start, uint64_t length)
{
2037
	struct i915_page_table *unused;
2038
	uint32_t pde;
2039

2040
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde)
2041
		ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
2042 2043
}

2044
static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
2045 2046
{
	struct drm_device *dev = ppgtt->base.dev;
2047 2048
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2049 2050
	int ret;

2051
	ppgtt->base.pte_encode = ggtt->base.pte_encode;
2052
	if (intel_vgpu_active(dev_priv) || IS_GEN6(dev))
2053
		ppgtt->switch_mm = gen6_mm_switch;
2054
	else if (IS_HASWELL(dev))
2055
		ppgtt->switch_mm = hsw_mm_switch;
2056
	else if (IS_GEN7(dev))
2057
		ppgtt->switch_mm = gen7_mm_switch;
2058
	else
2059 2060 2061 2062 2063 2064
		BUG();

	ret = gen6_ppgtt_alloc(ppgtt);
	if (ret)
		return ret;

2065
	ppgtt->base.allocate_va_range = gen6_alloc_va_range;
2066 2067
	ppgtt->base.clear_range = gen6_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
2068 2069
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
2070 2071
	ppgtt->base.cleanup = gen6_ppgtt_cleanup;
	ppgtt->base.start = 0;
2072
	ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
B
Ben Widawsky 已提交
2073
	ppgtt->debug_dump = gen6_dump_ppgtt;
2074

2075
	ppgtt->pd.base.ggtt_offset =
2076
		ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
2077

2078
	ppgtt->pd_addr = (gen6_pte_t __iomem *)ggtt->gsm +
2079
		ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
2080

2081
	gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
2082

2083 2084
	gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);

2085
	DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
2086 2087
			 ppgtt->node.size >> 20,
			 ppgtt->node.start / PAGE_SIZE);
2088

2089
	DRM_DEBUG("Adding PPGTT at offset %x\n",
2090
		  ppgtt->pd.base.ggtt_offset << 10);
2091

2092
	return 0;
2093 2094
}

2095 2096
static int __hw_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
			   struct drm_i915_private *dev_priv)
2097
{
2098
	ppgtt->base.dev = &dev_priv->drm;
2099

2100
	if (INTEL_INFO(dev_priv)->gen < 8)
2101
		return gen6_ppgtt_init(ppgtt);
B
Ben Widawsky 已提交
2102
	else
2103
		return gen8_ppgtt_init(ppgtt);
2104
}
2105

2106 2107 2108 2109 2110 2111
static void i915_address_space_init(struct i915_address_space *vm,
				    struct drm_i915_private *dev_priv)
{
	drm_mm_init(&vm->mm, vm->start, vm->total);
	INIT_LIST_HEAD(&vm->active_list);
	INIT_LIST_HEAD(&vm->inactive_list);
2112
	INIT_LIST_HEAD(&vm->unbound_list);
2113 2114 2115
	list_add_tail(&vm->global_link, &dev_priv->vm_list);
}

2116 2117
static void gtt_write_workarounds(struct drm_device *dev)
{
2118
	struct drm_i915_private *dev_priv = to_i915(dev);
2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134

	/* This function is for gtt related workarounds. This function is
	 * called on driver load and after a GPU reset, so you can place
	 * workarounds here even if they get overwritten by GPU reset.
	 */
	/* WaIncreaseDefaultTLBEntries:chv,bdw,skl,bxt */
	if (IS_BROADWELL(dev))
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW);
	else if (IS_CHERRYVIEW(dev))
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV);
	else if (IS_SKYLAKE(dev))
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL);
	else if (IS_BROXTON(dev))
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT);
}

2135 2136 2137
static int i915_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
			   struct drm_i915_private *dev_priv,
			   struct drm_i915_file_private *file_priv)
2138
{
2139
	int ret;
B
Ben Widawsky 已提交
2140

2141
	ret = __hw_ppgtt_init(ppgtt, dev_priv);
2142
	if (ret == 0) {
B
Ben Widawsky 已提交
2143
		kref_init(&ppgtt->ref);
2144
		i915_address_space_init(&ppgtt->base, dev_priv);
2145
		ppgtt->base.file = file_priv;
2146
	}
2147 2148 2149 2150

	return ret;
}

2151 2152
int i915_ppgtt_init_hw(struct drm_device *dev)
{
2153 2154
	gtt_write_workarounds(dev);

2155 2156 2157 2158 2159 2160
	/* In the case of execlists, PPGTT is enabled by the context descriptor
	 * and the PDPs are contained within the context itself.  We don't
	 * need to do anything here. */
	if (i915.enable_execlists)
		return 0;

2161 2162 2163 2164 2165 2166 2167 2168 2169 2170
	if (!USES_PPGTT(dev))
		return 0;

	if (IS_GEN6(dev))
		gen6_ppgtt_enable(dev);
	else if (IS_GEN7(dev))
		gen7_ppgtt_enable(dev);
	else if (INTEL_INFO(dev)->gen >= 8)
		gen8_ppgtt_enable(dev);
	else
2171
		MISSING_CASE(INTEL_INFO(dev)->gen);
2172

2173 2174
	return 0;
}
2175

2176
struct i915_hw_ppgtt *
2177 2178
i915_ppgtt_create(struct drm_i915_private *dev_priv,
		  struct drm_i915_file_private *fpriv)
2179 2180 2181 2182 2183 2184 2185 2186
{
	struct i915_hw_ppgtt *ppgtt;
	int ret;

	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
	if (!ppgtt)
		return ERR_PTR(-ENOMEM);

2187
	ret = i915_ppgtt_init(ppgtt, dev_priv, fpriv);
2188 2189 2190 2191 2192
	if (ret) {
		kfree(ppgtt);
		return ERR_PTR(ret);
	}

2193 2194
	trace_i915_ppgtt_create(&ppgtt->base);

2195 2196 2197
	return ppgtt;
}

2198 2199 2200 2201 2202
void  i915_ppgtt_release(struct kref *kref)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(kref, struct i915_hw_ppgtt, ref);

2203 2204
	trace_i915_ppgtt_release(&ppgtt->base);

2205
	/* vmas should already be unbound and destroyed */
2206 2207
	WARN_ON(!list_empty(&ppgtt->base.active_list));
	WARN_ON(!list_empty(&ppgtt->base.inactive_list));
2208
	WARN_ON(!list_empty(&ppgtt->base.unbound_list));
2209

2210 2211 2212
	list_del(&ppgtt->base.global_link);
	drm_mm_takedown(&ppgtt->base.mm);

2213 2214 2215
	ppgtt->base.cleanup(&ppgtt->base);
	kfree(ppgtt);
}
2216

2217 2218 2219
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
2220
static bool needs_idle_maps(struct drm_i915_private *dev_priv)
2221 2222 2223 2224 2225
{
#ifdef CONFIG_INTEL_IOMMU
	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
2226
	if (IS_GEN5(dev_priv) && IS_MOBILE(dev_priv) && intel_iommu_gfx_mapped)
2227 2228 2229 2230 2231
		return true;
#endif
	return false;
}

2232
void i915_check_and_clear_faults(struct drm_i915_private *dev_priv)
2233
{
2234
	struct intel_engine_cs *engine;
2235

2236
	if (INTEL_INFO(dev_priv)->gen < 6)
2237 2238
		return;

2239
	for_each_engine(engine, dev_priv) {
2240
		u32 fault_reg;
2241
		fault_reg = I915_READ(RING_FAULT_REG(engine));
2242 2243
		if (fault_reg & RING_FAULT_VALID) {
			DRM_DEBUG_DRIVER("Unexpected fault\n"
2244
					 "\tAddr: 0x%08lx\n"
2245 2246 2247 2248 2249 2250 2251
					 "\tAddress space: %s\n"
					 "\tSource ID: %d\n"
					 "\tType: %d\n",
					 fault_reg & PAGE_MASK,
					 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
					 RING_FAULT_SRCID(fault_reg),
					 RING_FAULT_FAULT_TYPE(fault_reg));
2252
			I915_WRITE(RING_FAULT_REG(engine),
2253 2254 2255
				   fault_reg & ~RING_FAULT_VALID);
		}
	}
2256
	POSTING_READ(RING_FAULT_REG(&dev_priv->engine[RCS]));
2257 2258
}

2259 2260
static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
{
2261
	if (INTEL_INFO(dev_priv)->gen < 6) {
2262 2263 2264 2265 2266 2267 2268
		intel_gtt_chipset_flush();
	} else {
		I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
		POSTING_READ(GFX_FLSH_CNTL_GEN6);
	}
}

2269 2270
void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
{
2271 2272
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2273 2274 2275 2276 2277 2278 2279

	/* Don't bother messing with faults pre GEN6 as we have little
	 * documentation supporting that it's a good idea.
	 */
	if (INTEL_INFO(dev)->gen < 6)
		return;

2280
	i915_check_and_clear_faults(dev_priv);
2281

2282 2283
	ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total,
			     true);
2284 2285

	i915_ggtt_flush(dev_priv);
2286 2287
}

2288
int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
2289
{
2290 2291 2292 2293 2294 2295
	if (!dma_map_sg(&obj->base.dev->pdev->dev,
			obj->pages->sgl, obj->pages->nents,
			PCI_DMA_BIDIRECTIONAL))
		return -ENOSPC;

	return 0;
2296 2297
}

2298
static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
B
Ben Widawsky 已提交
2299 2300 2301 2302 2303 2304 2305 2306 2307
{
#ifdef writeq
	writeq(pte, addr);
#else
	iowrite32((u32)pte, addr);
	iowrite32(pte >> 32, addr + 4);
#endif
}

2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329
static void gen8_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level level,
				  u32 unused)
{
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
	gen8_pte_t __iomem *pte =
		(gen8_pte_t __iomem *)dev_priv->ggtt.gsm +
		(offset >> PAGE_SHIFT);
	int rpm_atomic_seq;

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);

	gen8_set_pte(pte, gen8_pte_encode(addr, level, true));

	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);

	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
}

B
Ben Widawsky 已提交
2330 2331
static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *st,
2332
				     uint64_t start,
2333
				     enum i915_cache_level level, u32 unused)
B
Ben Widawsky 已提交
2334
{
2335
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
2336
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2337 2338 2339 2340
	struct sgt_iter sgt_iter;
	gen8_pte_t __iomem *gtt_entries;
	gen8_pte_t gtt_entry;
	dma_addr_t addr;
2341
	int rpm_atomic_seq;
2342
	int i = 0;
2343 2344

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
B
Ben Widawsky 已提交
2345

2346 2347 2348 2349 2350
	gtt_entries = (gen8_pte_t __iomem *)ggtt->gsm + (start >> PAGE_SHIFT);

	for_each_sgt_dma(addr, sgt_iter, st) {
		gtt_entry = gen8_pte_encode(addr, level, true);
		gen8_set_pte(&gtt_entries[i++], gtt_entry);
B
Ben Widawsky 已提交
2351 2352 2353 2354 2355 2356 2357 2358 2359 2360
	}

	/*
	 * XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
	if (i != 0)
2361
		WARN_ON(readq(&gtt_entries[i-1]) != gtt_entry);
B
Ben Widawsky 已提交
2362 2363 2364 2365 2366 2367 2368

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
2369 2370

	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
B
Ben Widawsky 已提交
2371 2372
}

2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398
struct insert_entries {
	struct i915_address_space *vm;
	struct sg_table *st;
	uint64_t start;
	enum i915_cache_level level;
	u32 flags;
};

static int gen8_ggtt_insert_entries__cb(void *_arg)
{
	struct insert_entries *arg = _arg;
	gen8_ggtt_insert_entries(arg->vm, arg->st,
				 arg->start, arg->level, arg->flags);
	return 0;
}

static void gen8_ggtt_insert_entries__BKL(struct i915_address_space *vm,
					  struct sg_table *st,
					  uint64_t start,
					  enum i915_cache_level level,
					  u32 flags)
{
	struct insert_entries arg = { vm, st, start, level, flags };
	stop_machine(gen8_ggtt_insert_entries__cb, &arg, NULL);
}

2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420
static void gen6_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level level,
				  u32 flags)
{
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
	gen6_pte_t __iomem *pte =
		(gen6_pte_t __iomem *)dev_priv->ggtt.gsm +
		(offset >> PAGE_SHIFT);
	int rpm_atomic_seq;

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);

	iowrite32(vm->pte_encode(addr, level, true, flags), pte);

	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);

	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
}

2421 2422 2423 2424 2425 2426
/*
 * Binds an object into the global gtt with the specified cache level. The object
 * will be accessible to the GPU via commands whose operands reference offsets
 * within the global GTT as well as accessible by the GPU through the GMADR
 * mapped BAR (dev_priv->mm.gtt->gtt).
 */
2427
static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
2428
				     struct sg_table *st,
2429
				     uint64_t start,
2430
				     enum i915_cache_level level, u32 flags)
2431
{
2432
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
2433
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2434 2435 2436 2437
	struct sgt_iter sgt_iter;
	gen6_pte_t __iomem *gtt_entries;
	gen6_pte_t gtt_entry;
	dma_addr_t addr;
2438
	int rpm_atomic_seq;
2439
	int i = 0;
2440 2441

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2442

2443 2444 2445 2446 2447
	gtt_entries = (gen6_pte_t __iomem *)ggtt->gsm + (start >> PAGE_SHIFT);

	for_each_sgt_dma(addr, sgt_iter, st) {
		gtt_entry = vm->pte_encode(addr, level, true, flags);
		iowrite32(gtt_entry, &gtt_entries[i++]);
2448 2449 2450 2451 2452 2453 2454 2455
	}

	/* XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
2456 2457
	if (i != 0)
		WARN_ON(readl(&gtt_entries[i-1]) != gtt_entry);
2458 2459 2460 2461 2462 2463 2464

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
2465 2466

	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2467 2468
}

2469 2470 2471 2472 2473 2474 2475
static void nop_clear_range(struct i915_address_space *vm,
			    uint64_t start,
			    uint64_t length,
			    bool use_scratch)
{
}

B
Ben Widawsky 已提交
2476
static void gen8_ggtt_clear_range(struct i915_address_space *vm,
2477 2478
				  uint64_t start,
				  uint64_t length,
B
Ben Widawsky 已提交
2479 2480
				  bool use_scratch)
{
2481
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
2482
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2483 2484
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2485
	gen8_pte_t scratch_pte, __iomem *gtt_base =
2486 2487
		(gen8_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
B
Ben Widawsky 已提交
2488
	int i;
2489 2490 2491
	int rpm_atomic_seq;

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
B
Ben Widawsky 已提交
2492 2493 2494 2495 2496 2497

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2498
	scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
B
Ben Widawsky 已提交
2499 2500 2501 2502 2503
				      I915_CACHE_LLC,
				      use_scratch);
	for (i = 0; i < num_entries; i++)
		gen8_set_pte(&gtt_base[i], scratch_pte);
	readl(gtt_base);
2504 2505

	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
B
Ben Widawsky 已提交
2506 2507
}

2508
static void gen6_ggtt_clear_range(struct i915_address_space *vm,
2509 2510
				  uint64_t start,
				  uint64_t length,
2511
				  bool use_scratch)
2512
{
2513
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
2514
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2515 2516
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2517
	gen6_pte_t scratch_pte, __iomem *gtt_base =
2518 2519
		(gen6_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
2520
	int i;
2521 2522 2523
	int rpm_atomic_seq;

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2524 2525 2526 2527 2528 2529

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2530
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
2531
				     I915_CACHE_LLC, use_scratch, 0);
2532

2533 2534 2535
	for (i = 0; i < num_entries; i++)
		iowrite32(scratch_pte, &gtt_base[i]);
	readl(gtt_base);
2536 2537

	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2538 2539
}

2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557
static void i915_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level cache_level,
				  u32 unused)
{
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
	int rpm_atomic_seq;

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);

	intel_gtt_insert_page(addr, offset >> PAGE_SHIFT, flags);

	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
}

2558 2559 2560 2561
static void i915_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *pages,
				     uint64_t start,
				     enum i915_cache_level cache_level, u32 unused)
2562
{
2563
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
2564 2565
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
2566 2567 2568
	int rpm_atomic_seq;

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2569

2570
	intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
2571

2572 2573
	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);

2574 2575
}

2576
static void i915_ggtt_clear_range(struct i915_address_space *vm,
2577 2578
				  uint64_t start,
				  uint64_t length,
2579
				  bool unused)
2580
{
2581
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
2582 2583
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2584 2585 2586 2587
	int rpm_atomic_seq;

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);

2588
	intel_gtt_clear_range(first_entry, num_entries);
2589 2590

	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2591 2592
}

2593 2594 2595
static int ggtt_bind_vma(struct i915_vma *vma,
			 enum i915_cache_level cache_level,
			 u32 flags)
2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608
{
	struct drm_i915_gem_object *obj = vma->obj;
	u32 pte_flags = 0;
	int ret;

	ret = i915_get_ggtt_vma_pages(vma);
	if (ret)
		return ret;

	/* Currently applicable only to VLV */
	if (obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

2609
	vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
2610 2611 2612 2613 2614 2615 2616
				cache_level, pte_flags);

	/*
	 * Without aliasing PPGTT there's no difference between
	 * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally
	 * upgrade to both bound if we bind either to avoid double-binding.
	 */
2617
	vma->flags |= I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND;
2618 2619 2620 2621 2622 2623 2624

	return 0;
}

static int aliasing_gtt_bind_vma(struct i915_vma *vma,
				 enum i915_cache_level cache_level,
				 u32 flags)
2625
{
2626
	u32 pte_flags;
2627 2628 2629 2630 2631
	int ret;

	ret = i915_get_ggtt_vma_pages(vma);
	if (ret)
		return ret;
2632

2633
	/* Currently applicable only to VLV */
2634 2635
	pte_flags = 0;
	if (vma->obj->gt_ro)
2636
		pte_flags |= PTE_READ_ONLY;
2637

2638

2639
	if (flags & I915_VMA_GLOBAL_BIND) {
2640
		vma->vm->insert_entries(vma->vm,
2641
					vma->pages, vma->node.start,
2642
					cache_level, pte_flags);
2643
	}
2644

2645
	if (flags & I915_VMA_LOCAL_BIND) {
2646 2647 2648
		struct i915_hw_ppgtt *appgtt =
			to_i915(vma->vm->dev)->mm.aliasing_ppgtt;
		appgtt->base.insert_entries(&appgtt->base,
2649
					    vma->pages, vma->node.start,
2650
					    cache_level, pte_flags);
2651
	}
2652 2653

	return 0;
2654 2655
}

2656
static void ggtt_unbind_vma(struct i915_vma *vma)
2657
{
2658 2659
	struct i915_hw_ppgtt *appgtt = to_i915(vma->vm->dev)->mm.aliasing_ppgtt;
	const u64 size = min(vma->size, vma->node.size);
2660

2661
	if (vma->flags & I915_VMA_GLOBAL_BIND)
2662
		vma->vm->clear_range(vma->vm,
2663
				     vma->node.start, size,
2664
				     true);
2665

2666
	if (vma->flags & I915_VMA_LOCAL_BIND && appgtt)
2667
		appgtt->base.clear_range(&appgtt->base,
2668
					 vma->node.start, size,
2669
					 true);
2670 2671 2672
}

void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
2673
{
D
David Weinehall 已提交
2674 2675
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
	struct device *kdev = &dev_priv->drm.pdev->dev;
2676
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
B
Ben Widawsky 已提交
2677

2678 2679 2680 2681 2682 2683 2684
	if (unlikely(ggtt->do_idle_maps)) {
		if (i915_gem_wait_for_idle(dev_priv, false)) {
			DRM_ERROR("Failed to wait for idle; VT'd may hang.\n");
			/* Wait a bit, in hopes it avoids the hang */
			udelay(10);
		}
	}
B
Ben Widawsky 已提交
2685

D
David Weinehall 已提交
2686
	dma_unmap_sg(kdev, obj->pages->sgl, obj->pages->nents,
2687
		     PCI_DMA_BIDIRECTIONAL);
2688
}
2689

2690 2691
static void i915_gtt_color_adjust(struct drm_mm_node *node,
				  unsigned long color,
2692 2693
				  u64 *start,
				  u64 *end)
2694 2695 2696 2697
{
	if (node->color != color)
		*start += 4096;

2698 2699 2700 2701 2702
	node = list_first_entry_or_null(&node->node_list,
					struct drm_mm_node,
					node_list);
	if (node && node->allocated && node->color != color)
		*end -= 4096;
2703
}
B
Ben Widawsky 已提交
2704

2705
int i915_gem_init_ggtt(struct drm_i915_private *dev_priv)
2706
{
2707 2708 2709 2710 2711 2712 2713 2714 2715
	/* Let GEM Manage all of the aperture.
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently prefetches
	 * past the end of the object, and we've seen multiple hangs with the
	 * GPU head pointer stuck in a batchbuffer bound at the last page of the
	 * aperture.  One page should be enough to keep any prefetching inside
	 * of the aperture.
	 */
2716
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2717
	unsigned long hole_start, hole_end;
2718
	struct drm_mm_node *entry;
2719
	int ret;
2720

2721 2722 2723
	ret = intel_vgt_balloon(dev_priv);
	if (ret)
		return ret;
2724

2725
	/* Clear any non-preallocated blocks */
2726
	drm_mm_for_each_hole(entry, &ggtt->base.mm, hole_start, hole_end) {
2727 2728
		DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
			      hole_start, hole_end);
2729
		ggtt->base.clear_range(&ggtt->base, hole_start,
2730
				     hole_end - hole_start, true);
2731 2732 2733
	}

	/* And finally clear the reserved guard page */
2734 2735 2736
	ggtt->base.clear_range(&ggtt->base,
			       ggtt->base.total - PAGE_SIZE, PAGE_SIZE,
			       true);
2737

2738
	if (USES_PPGTT(dev_priv) && !USES_FULL_PPGTT(dev_priv)) {
2739 2740 2741 2742 2743 2744
		struct i915_hw_ppgtt *ppgtt;

		ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
		if (!ppgtt)
			return -ENOMEM;

2745
		ret = __hw_ppgtt_init(ppgtt, dev_priv);
2746 2747 2748 2749 2750 2751 2752 2753
		if (ret) {
			kfree(ppgtt);
			return ret;
		}

		if (ppgtt->base.allocate_va_range)
			ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
							    ppgtt->base.total);
2754
		if (ret) {
2755
			ppgtt->base.cleanup(&ppgtt->base);
2756
			kfree(ppgtt);
2757
			return ret;
2758
		}
2759

2760 2761 2762 2763 2764
		ppgtt->base.clear_range(&ppgtt->base,
					ppgtt->base.start,
					ppgtt->base.total,
					true);

2765
		dev_priv->mm.aliasing_ppgtt = ppgtt;
2766 2767
		WARN_ON(ggtt->base.bind_vma != ggtt_bind_vma);
		ggtt->base.bind_vma = aliasing_gtt_bind_vma;
2768 2769
	}

2770
	return 0;
2771 2772
}

2773 2774
/**
 * i915_ggtt_cleanup_hw - Clean up GGTT hardware initialization
2775
 * @dev_priv: i915 device
2776
 */
2777
void i915_ggtt_cleanup_hw(struct drm_i915_private *dev_priv)
2778
{
2779
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2780

2781 2782 2783
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
		ppgtt->base.cleanup(&ppgtt->base);
M
Matthew Auld 已提交
2784
		kfree(ppgtt);
2785 2786
	}

2787
	i915_gem_cleanup_stolen(&dev_priv->drm);
2788

2789
	if (drm_mm_initialized(&ggtt->base.mm)) {
2790
		intel_vgt_deballoon(dev_priv);
2791

2792 2793
		drm_mm_takedown(&ggtt->base.mm);
		list_del(&ggtt->base.global_link);
2794 2795
	}

2796
	ggtt->base.cleanup(&ggtt->base);
2797 2798

	arch_phys_wc_del(ggtt->mtrr);
2799
	io_mapping_fini(&ggtt->mappable);
2800
}
2801

2802
static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
2803 2804 2805 2806 2807 2808
{
	snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
	return snb_gmch_ctl << 20;
}

2809
static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
2810 2811 2812 2813 2814
{
	bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
	if (bdw_gmch_ctl)
		bdw_gmch_ctl = 1 << bdw_gmch_ctl;
2815 2816 2817 2818 2819 2820 2821

#ifdef CONFIG_X86_32
	/* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
	if (bdw_gmch_ctl > 4)
		bdw_gmch_ctl = 4;
#endif

2822 2823 2824
	return bdw_gmch_ctl << 20;
}

2825
static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
2826 2827 2828 2829 2830 2831 2832 2833 2834 2835
{
	gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GGMS_MASK;

	if (gmch_ctrl)
		return 1 << (20 + gmch_ctrl);

	return 0;
}

2836
static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
2837 2838 2839 2840 2841 2842
{
	snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
	return snb_gmch_ctl << 25; /* 32 MB units */
}

2843
static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
2844 2845 2846 2847 2848 2849
{
	bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
	return bdw_gmch_ctl << 25; /* 32 MB units */
}

2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867
static size_t chv_get_stolen_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GMS_MASK;

	/*
	 * 0x0  to 0x10: 32MB increments starting at 0MB
	 * 0x11 to 0x16: 4MB increments starting at 8MB
	 * 0x17 to 0x1d: 4MB increments start at 36MB
	 */
	if (gmch_ctrl < 0x11)
		return gmch_ctrl << 25;
	else if (gmch_ctrl < 0x17)
		return (gmch_ctrl - 0x11 + 2) << 22;
	else
		return (gmch_ctrl - 0x17 + 9) << 22;
}

2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879
static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
{
	gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;

	if (gen9_gmch_ctl < 0xf0)
		return gen9_gmch_ctl << 25; /* 32 MB units */
	else
		/* 4MB increments starting at 0xf0 for 4MB */
		return (gen9_gmch_ctl - 0xf0 + 1) << 22;
}

2880
static int ggtt_probe_common(struct i915_ggtt *ggtt, u64 size)
B
Ben Widawsky 已提交
2881
{
2882 2883
	struct pci_dev *pdev = ggtt->base.dev->pdev;
	phys_addr_t phys_addr;
2884
	int ret;
B
Ben Widawsky 已提交
2885 2886

	/* For Modern GENs the PTEs and register space are split in the BAR */
2887
	phys_addr = pci_resource_start(pdev, 0) + pci_resource_len(pdev, 0) / 2;
B
Ben Widawsky 已提交
2888

I
Imre Deak 已提交
2889 2890 2891 2892 2893 2894 2895
	/*
	 * On BXT writes larger than 64 bit to the GTT pagetable range will be
	 * dropped. For WC mappings in general we have 64 byte burst writes
	 * when the WC buffer is flushed, so we can't use it, but have to
	 * resort to an uncached mapping. The WC issue is easily caught by the
	 * readback check when writing GTT PTE entries.
	 */
2896 2897
	if (IS_BROXTON(ggtt->base.dev))
		ggtt->gsm = ioremap_nocache(phys_addr, size);
I
Imre Deak 已提交
2898
	else
2899
		ggtt->gsm = ioremap_wc(phys_addr, size);
2900
	if (!ggtt->gsm) {
2901
		DRM_ERROR("Failed to map the ggtt page table\n");
B
Ben Widawsky 已提交
2902 2903 2904
		return -ENOMEM;
	}

2905 2906
	ret = setup_scratch_page(ggtt->base.dev, &ggtt->base.scratch_page);
	if (ret) {
B
Ben Widawsky 已提交
2907 2908
		DRM_ERROR("Scratch setup failed\n");
		/* iounmap will also get called at remove, but meh */
2909
		iounmap(ggtt->gsm);
2910
		return ret;
B
Ben Widawsky 已提交
2911 2912
	}

2913
	return 0;
B
Ben Widawsky 已提交
2914 2915
}

B
Ben Widawsky 已提交
2916 2917 2918
/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
 * bits. When using advanced contexts each context stores its own PAT, but
 * writing this data shouldn't be harmful even in those cases. */
2919
static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931
{
	uint64_t pat;

	pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC)     | /* for normal objects, no eLLC */
	      GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
	      GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
	      GEN8_PPAT(3, GEN8_PPAT_UC)                     | /* Uncached objects, mostly for scanout */
	      GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
	      GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
	      GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
	      GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));

2932
	if (!USES_PPGTT(dev_priv))
2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947
		/* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
		 * so RTL will always use the value corresponding to
		 * pat_sel = 000".
		 * So let's disable cache for GGTT to avoid screen corruptions.
		 * MOCS still can be used though.
		 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
		 * before this patch, i.e. the same uncached + snooping access
		 * like on gen6/7 seems to be in effect.
		 * - So this just fixes blitter/render access. Again it looks
		 * like it's not just uncached access, but uncached + snooping.
		 * So we can still hold onto all our assumptions wrt cpu
		 * clflushing on LLC machines.
		 */
		pat = GEN8_PPAT(0, GEN8_PPAT_UC);

B
Ben Widawsky 已提交
2948 2949
	/* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
	 * write would work. */
2950 2951
	I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
	I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
B
Ben Widawsky 已提交
2952 2953
}

2954 2955 2956 2957 2958 2959 2960 2961 2962 2963
static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
{
	uint64_t pat;

	/*
	 * Map WB on BDW to snooped on CHV.
	 *
	 * Only the snoop bit has meaning for CHV, the rest is
	 * ignored.
	 *
2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974
	 * The hardware will never snoop for certain types of accesses:
	 * - CPU GTT (GMADR->GGTT->no snoop->memory)
	 * - PPGTT page tables
	 * - some other special cycles
	 *
	 * As with BDW, we also need to consider the following for GT accesses:
	 * "For GGTT, there is NO pat_sel[2:0] from the entry,
	 * so RTL will always use the value corresponding to
	 * pat_sel = 000".
	 * Which means we must set the snoop bit in PAT entry 0
	 * in order to keep the global status page working.
2975 2976 2977 2978 2979 2980 2981 2982 2983 2984
	 */
	pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(1, 0) |
	      GEN8_PPAT(2, 0) |
	      GEN8_PPAT(3, 0) |
	      GEN8_PPAT(4, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(5, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(6, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(7, CHV_PPAT_SNOOP);

2985 2986
	I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
	I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
2987 2988
}

2989 2990 2991 2992 2993
static void gen6_gmch_remove(struct i915_address_space *vm)
{
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);

	iounmap(ggtt->gsm);
2994
	cleanup_scratch_page(vm->dev, &vm->scratch_page);
2995 2996
}

2997
static int gen8_gmch_probe(struct i915_ggtt *ggtt)
B
Ben Widawsky 已提交
2998
{
2999 3000
	struct drm_i915_private *dev_priv = to_i915(ggtt->base.dev);
	struct pci_dev *pdev = dev_priv->drm.pdev;
3001
	unsigned int size;
B
Ben Widawsky 已提交
3002 3003 3004
	u16 snb_gmch_ctl;

	/* TODO: We're not aware of mappable constraints on gen8 yet */
3005 3006
	ggtt->mappable_base = pci_resource_start(pdev, 2);
	ggtt->mappable_end = pci_resource_len(pdev, 2);
B
Ben Widawsky 已提交
3007

3008 3009
	if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(39)))
		pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(39));
B
Ben Widawsky 已提交
3010

3011
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
B
Ben Widawsky 已提交
3012

3013
	if (INTEL_GEN(dev_priv) >= 9) {
3014
		ggtt->stolen_size = gen9_get_stolen_size(snb_gmch_ctl);
3015
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
3016
	} else if (IS_CHERRYVIEW(dev_priv)) {
3017
		ggtt->stolen_size = chv_get_stolen_size(snb_gmch_ctl);
3018
		size = chv_get_total_gtt_size(snb_gmch_ctl);
3019
	} else {
3020
		ggtt->stolen_size = gen8_get_stolen_size(snb_gmch_ctl);
3021
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
3022
	}
B
Ben Widawsky 已提交
3023

3024
	ggtt->base.total = (size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
B
Ben Widawsky 已提交
3025

3026
	if (IS_CHERRYVIEW(dev_priv) || IS_BROXTON(dev_priv))
3027 3028 3029
		chv_setup_private_ppat(dev_priv);
	else
		bdw_setup_private_ppat(dev_priv);
B
Ben Widawsky 已提交
3030

3031
	ggtt->base.cleanup = gen6_gmch_remove;
3032 3033
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3034
	ggtt->base.insert_page = gen8_ggtt_insert_page;
3035
	ggtt->base.clear_range = nop_clear_range;
3036
	if (!USES_FULL_PPGTT(dev_priv) || intel_scanout_needs_vtd_wa(dev_priv))
3037 3038 3039 3040 3041 3042
		ggtt->base.clear_range = gen8_ggtt_clear_range;

	ggtt->base.insert_entries = gen8_ggtt_insert_entries;
	if (IS_CHERRYVIEW(dev_priv))
		ggtt->base.insert_entries = gen8_ggtt_insert_entries__BKL;

3043
	return ggtt_probe_common(ggtt, size);
B
Ben Widawsky 已提交
3044 3045
}

3046
static int gen6_gmch_probe(struct i915_ggtt *ggtt)
3047
{
3048 3049
	struct drm_i915_private *dev_priv = to_i915(ggtt->base.dev);
	struct pci_dev *pdev = dev_priv->drm.pdev;
3050
	unsigned int size;
3051 3052
	u16 snb_gmch_ctl;

3053 3054
	ggtt->mappable_base = pci_resource_start(pdev, 2);
	ggtt->mappable_end = pci_resource_len(pdev, 2);
3055

3056 3057
	/* 64/512MB is the current min/max we actually know of, but this is just
	 * a coarse sanity check.
3058
	 */
3059
	if (ggtt->mappable_end < (64<<20) || ggtt->mappable_end > (512<<20)) {
3060
		DRM_ERROR("Unknown GMADR size (%llx)\n", ggtt->mappable_end);
3061
		return -ENXIO;
3062 3063
	}

3064 3065 3066
	if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(40)))
		pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40));
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
3067

3068
	ggtt->stolen_size = gen6_get_stolen_size(snb_gmch_ctl);
3069

3070 3071
	size = gen6_get_total_gtt_size(snb_gmch_ctl);
	ggtt->base.total = (size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
3072

3073
	ggtt->base.clear_range = gen6_ggtt_clear_range;
3074
	ggtt->base.insert_page = gen6_ggtt_insert_page;
3075 3076 3077
	ggtt->base.insert_entries = gen6_ggtt_insert_entries;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089
	ggtt->base.cleanup = gen6_gmch_remove;

	if (HAS_EDRAM(dev_priv))
		ggtt->base.pte_encode = iris_pte_encode;
	else if (IS_HASWELL(dev_priv))
		ggtt->base.pte_encode = hsw_pte_encode;
	else if (IS_VALLEYVIEW(dev_priv))
		ggtt->base.pte_encode = byt_pte_encode;
	else if (INTEL_GEN(dev_priv) >= 7)
		ggtt->base.pte_encode = ivb_pte_encode;
	else
		ggtt->base.pte_encode = snb_pte_encode;
3090

3091
	return ggtt_probe_common(ggtt, size);
3092 3093
}

3094
static void i915_gmch_remove(struct i915_address_space *vm)
3095
{
3096
	intel_gmch_remove();
3097
}
3098

3099
static int i915_gmch_probe(struct i915_ggtt *ggtt)
3100
{
3101
	struct drm_i915_private *dev_priv = to_i915(ggtt->base.dev);
3102 3103
	int ret;

3104
	ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->drm.pdev, NULL);
3105 3106 3107 3108 3109
	if (!ret) {
		DRM_ERROR("failed to set up gmch\n");
		return -EIO;
	}

3110 3111
	intel_gtt_get(&ggtt->base.total, &ggtt->stolen_size,
		      &ggtt->mappable_base, &ggtt->mappable_end);
3112

3113
	ggtt->do_idle_maps = needs_idle_maps(dev_priv);
3114
	ggtt->base.insert_page = i915_ggtt_insert_page;
3115 3116 3117 3118
	ggtt->base.insert_entries = i915_ggtt_insert_entries;
	ggtt->base.clear_range = i915_ggtt_clear_range;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3119
	ggtt->base.cleanup = i915_gmch_remove;
3120

3121
	if (unlikely(ggtt->do_idle_maps))
3122 3123
		DRM_INFO("applying Ironlake quirks for intel_iommu\n");

3124 3125 3126
	return 0;
}

3127
/**
3128
 * i915_ggtt_probe_hw - Probe GGTT hardware location
3129
 * @dev_priv: i915 device
3130
 */
3131
int i915_ggtt_probe_hw(struct drm_i915_private *dev_priv)
3132
{
3133
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3134 3135
	int ret;

3136
	ggtt->base.dev = &dev_priv->drm;
3137

3138 3139 3140 3141 3142 3143
	if (INTEL_GEN(dev_priv) <= 5)
		ret = i915_gmch_probe(ggtt);
	else if (INTEL_GEN(dev_priv) < 8)
		ret = gen6_gmch_probe(ggtt);
	else
		ret = gen8_gmch_probe(ggtt);
3144
	if (ret)
3145 3146
		return ret;

3147 3148
	if ((ggtt->base.total - 1) >> 32) {
		DRM_ERROR("We never expected a Global GTT with more than 32bits"
3149
			  " of address space! Found %lldM!\n",
3150 3151 3152 3153 3154
			  ggtt->base.total >> 20);
		ggtt->base.total = 1ULL << 32;
		ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
	}

3155 3156 3157 3158 3159 3160 3161
	if (ggtt->mappable_end > ggtt->base.total) {
		DRM_ERROR("mappable aperture extends past end of GGTT,"
			  " aperture=%llx, total=%llx\n",
			  ggtt->mappable_end, ggtt->base.total);
		ggtt->mappable_end = ggtt->base.total;
	}

3162
	/* GMADR is the PCI mmio aperture into the global GTT. */
3163
	DRM_INFO("Memory usable by graphics device = %lluM\n",
3164 3165 3166
		 ggtt->base.total >> 20);
	DRM_DEBUG_DRIVER("GMADR size = %lldM\n", ggtt->mappable_end >> 20);
	DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", ggtt->stolen_size >> 20);
3167 3168 3169 3170
#ifdef CONFIG_INTEL_IOMMU
	if (intel_iommu_gfx_mapped)
		DRM_INFO("VT-d active for gfx access\n");
#endif
3171 3172

	return 0;
3173 3174 3175 3176
}

/**
 * i915_ggtt_init_hw - Initialize GGTT hardware
3177
 * @dev_priv: i915 device
3178
 */
3179
int i915_ggtt_init_hw(struct drm_i915_private *dev_priv)
3180 3181 3182 3183
{
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
	int ret;

3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194
	INIT_LIST_HEAD(&dev_priv->vm_list);

	/* Subtract the guard page before address space initialization to
	 * shrink the range used by drm_mm.
	 */
	ggtt->base.total -= PAGE_SIZE;
	i915_address_space_init(&ggtt->base, dev_priv);
	ggtt->base.total += PAGE_SIZE;
	if (!HAS_LLC(dev_priv))
		ggtt->base.mm.color_adjust = i915_gtt_color_adjust;

3195 3196 3197
	if (!io_mapping_init_wc(&dev_priv->ggtt.mappable,
				dev_priv->ggtt.mappable_base,
				dev_priv->ggtt.mappable_end)) {
3198 3199 3200 3201 3202 3203
		ret = -EIO;
		goto out_gtt_cleanup;
	}

	ggtt->mtrr = arch_phys_wc_add(ggtt->mappable_base, ggtt->mappable_end);

3204 3205 3206 3207
	/*
	 * Initialise stolen early so that we may reserve preallocated
	 * objects for the BIOS to KMS transition.
	 */
3208
	ret = i915_gem_init_stolen(&dev_priv->drm);
3209 3210 3211 3212
	if (ret)
		goto out_gtt_cleanup;

	return 0;
3213 3214

out_gtt_cleanup:
3215
	ggtt->base.cleanup(&ggtt->base);
3216
	return ret;
3217
}
3218

3219
int i915_ggtt_enable_hw(struct drm_i915_private *dev_priv)
3220
{
3221
	if (INTEL_GEN(dev_priv) < 6 && !intel_enable_gtt())
3222 3223 3224 3225 3226
		return -EIO;

	return 0;
}

3227 3228
void i915_gem_restore_gtt_mappings(struct drm_device *dev)
{
3229 3230
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3231
	struct drm_i915_gem_object *obj;
3232
	struct i915_vma *vma;
3233

3234
	i915_check_and_clear_faults(dev_priv);
3235 3236

	/* First fill our portion of the GTT with scratch pages */
3237 3238
	ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total,
			       true);
3239

3240
	/* Cache flush objects bound into GGTT and rebind them. */
3241
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
3242
		list_for_each_entry(vma, &obj->vma_list, obj_link) {
3243
			if (vma->vm != &ggtt->base)
3244
				continue;
3245

3246 3247 3248 3249
			WARN_ON(i915_vma_bind(vma, obj->cache_level,
					      PIN_UPDATE));
		}

3250 3251
		if (obj->pin_display)
			WARN_ON(i915_gem_object_set_to_gtt_domain(obj, false));
3252
	}
3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263

	if (INTEL_INFO(dev)->gen >= 8) {
		if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
			chv_setup_private_ppat(dev_priv);
		else
			bdw_setup_private_ppat(dev_priv);

		return;
	}

	if (USES_PPGTT(dev)) {
3264 3265
		struct i915_address_space *vm;

3266 3267 3268
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
			/* TODO: Perhaps it shouldn't be gen6 specific */

3269
			struct i915_hw_ppgtt *ppgtt;
3270

3271
			if (i915_is_ggtt(vm))
3272
				ppgtt = dev_priv->mm.aliasing_ppgtt;
3273 3274
			else
				ppgtt = i915_vm_to_ppgtt(vm);
3275 3276 3277 3278 3279 3280 3281 3282 3283

			gen6_write_page_range(dev_priv, &ppgtt->pd,
					      0, ppgtt->base.total);
		}
	}

	i915_ggtt_flush(dev_priv);
}

3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298
static void
i915_vma_retire(struct i915_gem_active *active,
		struct drm_i915_gem_request *rq)
{
	const unsigned int idx = rq->engine->id;
	struct i915_vma *vma =
		container_of(active, struct i915_vma, last_read[idx]);

	GEM_BUG_ON(!i915_vma_has_active_engine(vma, idx));

	i915_vma_clear_active(vma, idx);
	if (i915_vma_is_active(vma))
		return;

	list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
3299
	if (unlikely(i915_vma_is_closed(vma) && !i915_vma_is_pinned(vma)))
3300 3301 3302 3303 3304 3305 3306
		WARN_ON(i915_vma_unbind(vma));
}

void i915_vma_destroy(struct i915_vma *vma)
{
	GEM_BUG_ON(vma->node.allocated);
	GEM_BUG_ON(i915_vma_is_active(vma));
3307
	GEM_BUG_ON(!i915_vma_is_closed(vma));
3308
	GEM_BUG_ON(vma->fence);
3309 3310

	list_del(&vma->vm_link);
3311
	if (!i915_vma_is_ggtt(vma))
3312 3313 3314 3315 3316 3317 3318
		i915_ppgtt_put(i915_vm_to_ppgtt(vma->vm));

	kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma);
}

void i915_vma_close(struct i915_vma *vma)
{
3319 3320
	GEM_BUG_ON(i915_vma_is_closed(vma));
	vma->flags |= I915_VMA_CLOSED;
3321 3322

	list_del_init(&vma->obj_link);
3323
	if (!i915_vma_is_active(vma) && !i915_vma_is_pinned(vma))
3324
		WARN_ON(i915_vma_unbind(vma));
3325 3326
}

3327
static struct i915_vma *
C
Chris Wilson 已提交
3328 3329 3330
__i915_vma_create(struct drm_i915_gem_object *obj,
		  struct i915_address_space *vm,
		  const struct i915_ggtt_view *view)
3331
{
3332
	struct i915_vma *vma;
3333
	int i;
3334

3335 3336
	GEM_BUG_ON(vm->closed);

3337
	vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL);
3338 3339
	if (vma == NULL)
		return ERR_PTR(-ENOMEM);
3340

3341
	INIT_LIST_HEAD(&vma->exec_list);
3342 3343
	for (i = 0; i < ARRAY_SIZE(vma->last_read); i++)
		init_request_active(&vma->last_read[i], i915_vma_retire);
3344
	init_request_active(&vma->last_fence, NULL);
3345
	list_add(&vma->vm_link, &vm->unbound_list);
3346 3347
	vma->vm = vm;
	vma->obj = obj;
3348
	vma->size = obj->base.size;
3349

C
Chris Wilson 已提交
3350
	if (view) {
3351 3352 3353 3354 3355 3356 3357 3358 3359
		vma->ggtt_view = *view;
		if (view->type == I915_GGTT_VIEW_PARTIAL) {
			vma->size = view->params.partial.size;
			vma->size <<= PAGE_SHIFT;
		} else if (view->type == I915_GGTT_VIEW_ROTATED) {
			vma->size =
				intel_rotation_info_size(&view->params.rotated);
			vma->size <<= PAGE_SHIFT;
		}
C
Chris Wilson 已提交
3360 3361 3362 3363
	}

	if (i915_is_ggtt(vm)) {
		vma->flags |= I915_VMA_GGTT;
3364
	} else {
3365
		i915_ppgtt_get(i915_vm_to_ppgtt(vm));
3366
	}
3367

3368
	list_add_tail(&vma->obj_link, &obj->vma_list);
3369 3370 3371
	return vma;
}

C
Chris Wilson 已提交
3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392
static inline bool vma_matches(struct i915_vma *vma,
			       struct i915_address_space *vm,
			       const struct i915_ggtt_view *view)
{
	if (vma->vm != vm)
		return false;

	if (!i915_vma_is_ggtt(vma))
		return true;

	if (!view)
		return vma->ggtt_view.type == 0;

	if (vma->ggtt_view.type != view->type)
		return false;

	return memcmp(&vma->ggtt_view.params,
		      &view->params,
		      sizeof(view->params)) == 0;
}

3393 3394 3395 3396 3397 3398
struct i915_vma *
i915_vma_create(struct drm_i915_gem_object *obj,
		struct i915_address_space *vm,
		const struct i915_ggtt_view *view)
{
	GEM_BUG_ON(view && !i915_is_ggtt(vm));
C
Chris Wilson 已提交
3399
	GEM_BUG_ON(i915_gem_obj_to_vma(obj, vm, view));
3400

C
Chris Wilson 已提交
3401
	return __i915_vma_create(obj, vm, view);
3402 3403
}

3404
struct i915_vma *
C
Chris Wilson 已提交
3405 3406 3407
i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
		    struct i915_address_space *vm,
		    const struct i915_ggtt_view *view)
3408 3409 3410
{
	struct i915_vma *vma;

C
Chris Wilson 已提交
3411 3412 3413
	list_for_each_entry_reverse(vma, &obj->vma_list, obj_link)
		if (vma_matches(vma, vm, view))
			return vma;
3414

C
Chris Wilson 已提交
3415
	return NULL;
3416 3417 3418
}

struct i915_vma *
C
Chris Wilson 已提交
3419 3420 3421
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
				  struct i915_address_space *vm,
				  const struct i915_ggtt_view *view)
3422
{
C
Chris Wilson 已提交
3423
	struct i915_vma *vma;
3424

C
Chris Wilson 已提交
3425
	GEM_BUG_ON(view && !i915_is_ggtt(vm));
3426

C
Chris Wilson 已提交
3427
	vma = i915_gem_obj_to_vma(obj, vm, view);
3428
	if (!vma)
C
Chris Wilson 已提交
3429
		vma = __i915_vma_create(obj, vm, view);
3430

3431
	GEM_BUG_ON(i915_vma_is_closed(vma));
3432 3433
	return vma;
}
3434

3435
static struct scatterlist *
3436
rotate_pages(const dma_addr_t *in, unsigned int offset,
3437
	     unsigned int width, unsigned int height,
3438
	     unsigned int stride,
3439
	     struct sg_table *st, struct scatterlist *sg)
3440 3441 3442 3443 3444
{
	unsigned int column, row;
	unsigned int src_idx;

	for (column = 0; column < width; column++) {
3445
		src_idx = stride * (height - 1) + column;
3446 3447 3448 3449 3450 3451 3452
		for (row = 0; row < height; row++) {
			st->nents++;
			/* We don't need the pages, but need to initialize
			 * the entries so the sg list can be happily traversed.
			 * The only thing we need are DMA addresses.
			 */
			sg_set_page(sg, NULL, PAGE_SIZE, 0);
3453
			sg_dma_address(sg) = in[offset + src_idx];
3454 3455
			sg_dma_len(sg) = PAGE_SIZE;
			sg = sg_next(sg);
3456
			src_idx -= stride;
3457 3458
		}
	}
3459 3460

	return sg;
3461 3462 3463
}

static struct sg_table *
3464
intel_rotate_fb_obj_pages(const struct intel_rotation_info *rot_info,
3465 3466
			  struct drm_i915_gem_object *obj)
{
3467
	const size_t n_pages = obj->base.size / PAGE_SIZE;
3468
	unsigned int size = intel_rotation_info_size(rot_info);
3469 3470
	struct sgt_iter sgt_iter;
	dma_addr_t dma_addr;
3471 3472 3473
	unsigned long i;
	dma_addr_t *page_addr_list;
	struct sg_table *st;
3474
	struct scatterlist *sg;
3475
	int ret = -ENOMEM;
3476 3477

	/* Allocate a temporary list of source pages for random access. */
3478
	page_addr_list = drm_malloc_gfp(n_pages,
3479 3480
					sizeof(dma_addr_t),
					GFP_TEMPORARY);
3481 3482 3483 3484 3485 3486 3487 3488
	if (!page_addr_list)
		return ERR_PTR(ret);

	/* Allocate target SG list. */
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3489
	ret = sg_alloc_table(st, size, GFP_KERNEL);
3490 3491 3492 3493 3494
	if (ret)
		goto err_sg_alloc;

	/* Populate source page list from the object. */
	i = 0;
3495 3496
	for_each_sgt_dma(dma_addr, sgt_iter, obj->pages)
		page_addr_list[i++] = dma_addr;
3497

3498
	GEM_BUG_ON(i != n_pages);
3499 3500 3501
	st->nents = 0;
	sg = st->sgl;

3502 3503 3504 3505
	for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++) {
		sg = rotate_pages(page_addr_list, rot_info->plane[i].offset,
				  rot_info->plane[i].width, rot_info->plane[i].height,
				  rot_info->plane[i].stride, st, sg);
3506 3507
	}

3508 3509
	DRM_DEBUG_KMS("Created rotated page mapping for object size %zu (%ux%u tiles, %u pages)\n",
		      obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);
3510 3511 3512 3513 3514 3515 3516 3517 3518 3519

	drm_free_large(page_addr_list);

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
	drm_free_large(page_addr_list);

3520 3521 3522
	DRM_DEBUG_KMS("Failed to create rotated mapping for object size %zu! (%ux%u tiles, %u pages)\n",
		      obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);

3523 3524
	return ERR_PTR(ret);
}
3525

3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566
static struct sg_table *
intel_partial_pages(const struct i915_ggtt_view *view,
		    struct drm_i915_gem_object *obj)
{
	struct sg_table *st;
	struct scatterlist *sg;
	struct sg_page_iter obj_sg_iter;
	int ret = -ENOMEM;

	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

	ret = sg_alloc_table(st, view->params.partial.size, GFP_KERNEL);
	if (ret)
		goto err_sg_alloc;

	sg = st->sgl;
	st->nents = 0;
	for_each_sg_page(obj->pages->sgl, &obj_sg_iter, obj->pages->nents,
		view->params.partial.offset)
	{
		if (st->nents >= view->params.partial.size)
			break;

		sg_set_page(sg, NULL, PAGE_SIZE, 0);
		sg_dma_address(sg) = sg_page_iter_dma_address(&obj_sg_iter);
		sg_dma_len(sg) = PAGE_SIZE;

		sg = sg_next(sg);
		st->nents++;
	}

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
	return ERR_PTR(ret);
}

3567
static int
3568
i915_get_ggtt_vma_pages(struct i915_vma *vma)
3569
{
3570 3571
	int ret = 0;

3572
	if (vma->pages)
3573 3574 3575
		return 0;

	if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
3576
		vma->pages = vma->obj->pages;
3577
	else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
3578
		vma->pages =
3579
			intel_rotate_fb_obj_pages(&vma->ggtt_view.params.rotated, vma->obj);
3580
	else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
3581
		vma->pages = intel_partial_pages(&vma->ggtt_view, vma->obj);
3582 3583 3584 3585
	else
		WARN_ONCE(1, "GGTT view %u not implemented!\n",
			  vma->ggtt_view.type);

3586
	if (!vma->pages) {
3587
		DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
3588
			  vma->ggtt_view.type);
3589
		ret = -EINVAL;
3590 3591 3592
	} else if (IS_ERR(vma->pages)) {
		ret = PTR_ERR(vma->pages);
		vma->pages = NULL;
3593 3594
		DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
			  vma->ggtt_view.type, ret);
3595 3596
	}

3597
	return ret;
3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612
}

/**
 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
 * @vma: VMA to map
 * @cache_level: mapping cache level
 * @flags: flags like global or local mapping
 *
 * DMA addresses are taken from the scatter-gather table of this object (or of
 * this VMA in case of non-default GGTT views) and PTE entries set up.
 * Note that DMA addresses are also the only part of the SG table we care about.
 */
int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
		  u32 flags)
{
3613
	u32 bind_flags;
3614 3615
	u32 vma_flags;
	int ret;
3616

3617 3618
	if (WARN_ON(flags == 0))
		return -EINVAL;
3619

3620
	bind_flags = 0;
3621
	if (flags & PIN_GLOBAL)
3622
		bind_flags |= I915_VMA_GLOBAL_BIND;
3623
	if (flags & PIN_USER)
3624
		bind_flags |= I915_VMA_LOCAL_BIND;
3625

3626
	vma_flags = vma->flags & (I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND);
3627
	if (flags & PIN_UPDATE)
3628
		bind_flags |= vma_flags;
3629
	else
3630
		bind_flags &= ~vma_flags;
3631 3632 3633
	if (bind_flags == 0)
		return 0;

3634
	if (vma_flags == 0 && vma->vm->allocate_va_range) {
3635
		trace_i915_va_alloc(vma);
3636 3637 3638 3639 3640 3641 3642 3643
		ret = vma->vm->allocate_va_range(vma->vm,
						 vma->node.start,
						 vma->node.size);
		if (ret)
			return ret;
	}

	ret = vma->vm->bind_vma(vma, cache_level, bind_flags);
3644 3645
	if (ret)
		return ret;
3646

3647
	vma->flags |= bind_flags;
3648 3649
	return 0;
}
3650

3651 3652 3653 3654
void __iomem *i915_vma_pin_iomap(struct i915_vma *vma)
{
	void __iomem *ptr;

3655 3656 3657
	/* Access through the GTT requires the device to be awake. */
	assert_rpm_wakelock_held(to_i915(vma->vm->dev));

3658
	lockdep_assert_held(&vma->vm->dev->struct_mutex);
3659
	if (WARN_ON(!i915_vma_is_map_and_fenceable(vma)))
3660
		return IO_ERR_PTR(-ENODEV);
3661

3662 3663
	GEM_BUG_ON(!i915_vma_is_ggtt(vma));
	GEM_BUG_ON((vma->flags & I915_VMA_GLOBAL_BIND) == 0);
3664 3665 3666

	ptr = vma->iomap;
	if (ptr == NULL) {
3667
		ptr = io_mapping_map_wc(&i915_vm_to_ggtt(vma->vm)->mappable,
3668 3669 3670
					vma->node.start,
					vma->node.size);
		if (ptr == NULL)
3671
			return IO_ERR_PTR(-ENOMEM);
3672 3673 3674 3675

		vma->iomap = ptr;
	}

3676
	__i915_vma_pin(vma);
3677 3678
	return ptr;
}
3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690

void i915_vma_unpin_and_release(struct i915_vma **p_vma)
{
	struct i915_vma *vma;

	vma = fetch_and_zero(p_vma);
	if (!vma)
		return;

	i915_vma_unpin(vma);
	i915_vma_put(vma);
}