hw.c 113.7 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2009 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
#include <asm/unaligned.h>

20
#include "hw.h"
21
#include "rc.h"
22 23
#include "initvals.h"

24 25 26
#define ATH9K_CLOCK_RATE_CCK		22
#define ATH9K_CLOCK_RATE_5GHZ_OFDM	40
#define ATH9K_CLOCK_RATE_2GHZ_OFDM	44
27

28
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
L
Luis R. Rodriguez 已提交
29
static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan);
30
static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
31
			      struct ar5416_eeprom_def *pEepData,
S
Sujith 已提交
32
			      u32 reg, u32 value);
33 34
static void ath9k_hw_9280_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan);
static void ath9k_hw_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan);
35

S
Sujith 已提交
36 37 38
/********************/
/* Helper Functions */
/********************/
39

40
static u32 ath9k_hw_mac_usec(struct ath_hw *ah, u32 clks)
S
Sujith 已提交
41
{
42
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
43

44
	if (!ah->curchan) /* should really check for CCK instead */
45 46 47
		return clks / ATH9K_CLOCK_RATE_CCK;
	if (conf->channel->band == IEEE80211_BAND_2GHZ)
		return clks / ATH9K_CLOCK_RATE_2GHZ_OFDM;
48

49
	return clks / ATH9K_CLOCK_RATE_5GHZ_OFDM;
S
Sujith 已提交
50
}
51

52
static u32 ath9k_hw_mac_to_usec(struct ath_hw *ah, u32 clks)
S
Sujith 已提交
53
{
54
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
55

56
	if (conf_is_ht40(conf))
S
Sujith 已提交
57 58 59 60
		return ath9k_hw_mac_usec(ah, clks) / 2;
	else
		return ath9k_hw_mac_usec(ah, clks);
}
61

62
static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
63
{
64
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
65

66
	if (!ah->curchan) /* should really check for CCK instead */
67 68 69 70
		return usecs *ATH9K_CLOCK_RATE_CCK;
	if (conf->channel->band == IEEE80211_BAND_2GHZ)
		return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
	return usecs *ATH9K_CLOCK_RATE_5GHZ_OFDM;
S
Sujith 已提交
71 72
}

73
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
74
{
75
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
76

77
	if (conf_is_ht40(conf))
S
Sujith 已提交
78 79 80 81
		return ath9k_hw_mac_clks(ah, usecs) * 2;
	else
		return ath9k_hw_mac_clks(ah, usecs);
}
82

S
Sujith 已提交
83
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
84 85 86
{
	int i;

S
Sujith 已提交
87 88 89
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
90 91 92 93 94
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
95

96 97 98
	ath_print(ath9k_hw_common(ah), ATH_DBG_ANY,
		  "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		  timeout, reg, REG_READ(ah, reg), mask, val);
99

S
Sujith 已提交
100
	return false;
101 102 103 104 105 106 107 108 109 110 111 112 113 114
}

u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

115
bool ath9k_get_channel_edges(struct ath_hw *ah,
S
Sujith 已提交
116 117
			     u16 flags, u16 *low,
			     u16 *high)
118
{
119
	struct ath9k_hw_capabilities *pCap = &ah->caps;
120

S
Sujith 已提交
121 122 123 124
	if (flags & CHANNEL_5GHZ) {
		*low = pCap->low_5ghz_chan;
		*high = pCap->high_5ghz_chan;
		return true;
125
	}
S
Sujith 已提交
126 127 128 129 130 131
	if ((flags & CHANNEL_2GHZ)) {
		*low = pCap->low_2ghz_chan;
		*high = pCap->high_2ghz_chan;
		return true;
	}
	return false;
132 133
}

134
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
135
			   const struct ath_rate_table *rates,
S
Sujith 已提交
136 137
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
138
{
S
Sujith 已提交
139 140
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
	u32 kbps;
141

S
Sujith 已提交
142
	kbps = rates->info[rateix].ratekbps;
143

S
Sujith 已提交
144 145
	if (kbps == 0)
		return 0;
146

S
Sujith 已提交
147
	switch (rates->info[rateix].phy) {
S
Sujith 已提交
148
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
149
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
S
Sujith 已提交
150
		if (shortPreamble && rates->info[rateix].short_preamble)
S
Sujith 已提交
151 152 153 154
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
155
	case WLAN_RC_PHY_OFDM:
156
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
157 158 159 160 161 162
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
163 164
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
165 166 167 168 169 170 171 172 173 174 175 176 177 178 179
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
180 181 182
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Unknown phy %u (rate ix %u)\n",
			  rates->info[rateix].phy, rateix);
S
Sujith 已提交
183 184 185
		txTime = 0;
		break;
	}
186

S
Sujith 已提交
187 188
	return txTime;
}
189

190
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
191 192
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
193
{
S
Sujith 已提交
194
	int8_t extoff;
195

S
Sujith 已提交
196 197 198 199
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
200 201
	}

S
Sujith 已提交
202 203 204 205 206 207 208 209 210 211
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
212

S
Sujith 已提交
213 214
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
215
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
216
	centers->ext_center =
217
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
218 219
}

S
Sujith 已提交
220 221 222 223
/******************/
/* Chip Revisions */
/******************/

224
static void ath9k_hw_read_revisions(struct ath_hw *ah)
225
{
S
Sujith 已提交
226
	u32 val;
227

S
Sujith 已提交
228
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
229

S
Sujith 已提交
230 231
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
232 233 234
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
235
		ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
236 237
	} else {
		if (!AR_SREV_9100(ah))
238
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
239

240
		ah->hw_version.macRev = val & AR_SREV_REVISION;
241

242
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
243
			ah->is_pciexpress = true;
S
Sujith 已提交
244
	}
245 246
}

247
static int ath9k_hw_get_radiorev(struct ath_hw *ah)
248
{
S
Sujith 已提交
249 250
	u32 val;
	int i;
251

S
Sujith 已提交
252
	REG_WRITE(ah, AR_PHY(0x36), 0x00007058);
253

S
Sujith 已提交
254 255 256 257
	for (i = 0; i < 8; i++)
		REG_WRITE(ah, AR_PHY(0x20), 0x00010000);
	val = (REG_READ(ah, AR_PHY(256)) >> 24) & 0xff;
	val = ((val & 0xf0) >> 4) | ((val & 0x0f) << 4);
258

S
Sujith 已提交
259
	return ath9k_hw_reverse_bits(val, 8);
260 261
}

S
Sujith 已提交
262 263 264 265
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

266
static void ath9k_hw_disablepcie(struct ath_hw *ah)
267
{
268
	if (AR_SREV_9100(ah))
S
Sujith 已提交
269
		return;
270

S
Sujith 已提交
271 272 273 274 275 276 277 278 279
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
280

S
Sujith 已提交
281
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
282 283
}

284
static bool ath9k_hw_chip_test(struct ath_hw *ah)
285
{
286
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
287 288 289 290 291 292 293
	u32 regAddr[2] = { AR_STA_ID0, AR_PHY_BASE + (8 << 2) };
	u32 regHold[2];
	u32 patternData[4] = { 0x55555555,
			       0xaaaaaaaa,
			       0x66666666,
			       0x99999999 };
	int i, j;
294

S
Sujith 已提交
295 296 297
	for (i = 0; i < 2; i++) {
		u32 addr = regAddr[i];
		u32 wrData, rdData;
298

S
Sujith 已提交
299 300 301 302 303 304
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
305 306 307 308 309
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
310 311 312 313 314 315 316 317
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
318 319 320 321 322
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
323 324
				return false;
			}
325
		}
S
Sujith 已提交
326
		REG_WRITE(ah, regAddr[i], regHold[i]);
327
	}
S
Sujith 已提交
328
	udelay(100);
329

330 331 332
	return true;
}

S
Sujith 已提交
333
static const char *ath9k_hw_devname(u16 devid)
334
{
S
Sujith 已提交
335 336 337
	switch (devid) {
	case AR5416_DEVID_PCI:
		return "Atheros 5416";
338 339
	case AR5416_DEVID_PCIE:
		return "Atheros 5418";
S
Sujith 已提交
340 341
	case AR9160_DEVID_PCI:
		return "Atheros 9160";
G
Gabor Juhos 已提交
342 343
	case AR5416_AR9100_DEVID:
		return "Atheros 9100";
S
Sujith 已提交
344 345 346
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
		return "Atheros 9280";
347 348
	case AR9285_DEVID_PCIE:
		return "Atheros 9285";
349 350 351
	case AR5416_DEVID_AR9287_PCI:
	case AR5416_DEVID_AR9287_PCIE:
		return "Atheros 9287";
352 353
	}

S
Sujith 已提交
354 355
	return NULL;
}
356

357
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
358 359
{
	int i;
360

361 362 363 364 365 366 367 368 369 370 371 372 373 374 375
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_powersave_enable = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
	ah->config.ht_enable = 1;
	ah->config.ofdm_trig_low = 200;
	ah->config.ofdm_trig_high = 500;
	ah->config.cck_trig_high = 200;
	ah->config.cck_trig_low = 100;
	ah->config.enable_ani = 1;
S
Sujith 已提交
376
	ah->config.diversity_control = ATH9K_ANT_VARIABLE;
377
	ah->config.antenna_switch_swap = 0;
378

S
Sujith 已提交
379
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
380 381
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
382 383
	}

384
	ah->config.intr_mitigation = true;
385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
403
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
404 405
}

406
static void ath9k_hw_init_defaults(struct ath_hw *ah)
407
{
408 409 410 411 412 413
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;
	regulatory->tp_scale = ATH9K_TP_SCALE_MAX;

414 415
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
416 417

	ah->ah_flags = 0;
418
	if (ah->hw_version.devid == AR5416_AR9100_DEVID)
419
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
420 421 422
	if (!AR_SREV_9100(ah))
		ah->ah_flags = AH_USE_EEPROM;

423 424 425 426 427 428 429 430 431 432
	ah->atim_window = 0;
	ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE;
	ah->beacon_interval = 100;
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
	ah->slottime = (u32) -1;
	ah->acktimeout = (u32) -1;
	ah->ctstimeout = (u32) -1;
	ah->globaltxtimeout = (u32) -1;

	ah->gbeacon_rate = 0;
433

434
	ah->power_mode = ATH9K_PM_UNDEFINED;
435 436
}

437
static int ath9k_hw_rfattach(struct ath_hw *ah)
438
{
S
Sujith 已提交
439 440
	bool rfStatus = false;
	int ecode = 0;
441

S
Sujith 已提交
442 443
	rfStatus = ath9k_hw_init_rf(ah, &ecode);
	if (!rfStatus) {
444 445
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "RF setup failed, status: %u\n", ecode);
S
Sujith 已提交
446 447
		return ecode;
	}
448

S
Sujith 已提交
449
	return 0;
450 451
}

452
static int ath9k_hw_rf_claim(struct ath_hw *ah)
453
{
S
Sujith 已提交
454 455 456 457 458 459 460 461 462 463 464 465 466 467
	u32 val;

	REG_WRITE(ah, AR_PHY(0), 0x00000007);

	val = ath9k_hw_get_radiorev(ah);
	switch (val & AR_RADIO_SREV_MAJOR) {
	case 0:
		val = AR_RAD5133_SREV_MAJOR;
		break;
	case AR_RAD5133_SREV_MAJOR:
	case AR_RAD5122_SREV_MAJOR:
	case AR_RAD2133_SREV_MAJOR:
	case AR_RAD2122_SREV_MAJOR:
		break;
468
	default:
469 470 471
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Radio Chip Rev 0x%02X not supported\n",
			  val & AR_RADIO_SREV_MAJOR);
S
Sujith 已提交
472
		return -EOPNOTSUPP;
473 474
	}

475
	ah->hw_version.analog5GhzRev = val;
476

S
Sujith 已提交
477
	return 0;
478 479
}

480
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
481
{
482
	struct ath_common *common = ath9k_hw_common(ah);
483 484 485 486 487 488
	u32 sum;
	int i;
	u16 eeval;

	sum = 0;
	for (i = 0; i < 3; i++) {
S
Sujith 已提交
489
		eeval = ah->eep_ops->get_eeprom(ah, AR_EEPROM_MAC(i));
490
		sum += eeval;
491 492
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
493
	}
S
Sujith 已提交
494
	if (sum == 0 || sum == 0xffff * 3)
495 496 497 498 499
		return -EADDRNOTAVAIL;

	return 0;
}

500
static void ath9k_hw_init_rxgain_ini(struct ath_hw *ah)
501 502 503
{
	u32 rxgain_type;

S
Sujith 已提交
504 505
	if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_17) {
		rxgain_type = ah->eep_ops->get_eeprom(ah, EEP_RXGAIN_TYPE);
506 507

		if (rxgain_type == AR5416_EEP_RXGAIN_13DB_BACKOFF)
508
			INIT_INI_ARRAY(&ah->iniModesRxGain,
509 510 511
			ar9280Modes_backoff_13db_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_backoff_13db_rxgain_9280_2), 6);
		else if (rxgain_type == AR5416_EEP_RXGAIN_23DB_BACKOFF)
512
			INIT_INI_ARRAY(&ah->iniModesRxGain,
513 514 515
			ar9280Modes_backoff_23db_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_backoff_23db_rxgain_9280_2), 6);
		else
516
			INIT_INI_ARRAY(&ah->iniModesRxGain,
517 518
			ar9280Modes_original_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
519
	} else {
520
		INIT_INI_ARRAY(&ah->iniModesRxGain,
521 522
			ar9280Modes_original_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
523
	}
524 525
}

526
static void ath9k_hw_init_txgain_ini(struct ath_hw *ah)
527 528 529
{
	u32 txgain_type;

S
Sujith 已提交
530 531
	if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_19) {
		txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
532 533

		if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER)
534
			INIT_INI_ARRAY(&ah->iniModesTxGain,
535 536 537
			ar9280Modes_high_power_tx_gain_9280_2,
			ARRAY_SIZE(ar9280Modes_high_power_tx_gain_9280_2), 6);
		else
538
			INIT_INI_ARRAY(&ah->iniModesTxGain,
539 540
			ar9280Modes_original_tx_gain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
541
	} else {
542
		INIT_INI_ARRAY(&ah->iniModesTxGain,
543 544
		ar9280Modes_original_tx_gain_9280_2,
		ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
545
	}
546 547
}

548
static int ath9k_hw_post_init(struct ath_hw *ah)
549
{
S
Sujith 已提交
550
	int ecode;
551

S
Sujith 已提交
552
	if (!ath9k_hw_chip_test(ah))
S
Sujith 已提交
553
		return -ENODEV;
554

S
Sujith 已提交
555 556
	ecode = ath9k_hw_rf_claim(ah);
	if (ecode != 0)
557 558
		return ecode;

559
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
560 561
	if (ecode != 0)
		return ecode;
562

563 564 565 566
	ath_print(ath9k_hw_common(ah), ATH_DBG_CONFIG,
		  "Eeprom VER: %d, REV: %d\n",
		  ah->eep_ops->get_eeprom_ver(ah),
		  ah->eep_ops->get_eeprom_rev(ah));
567

S
Sujith 已提交
568 569 570
	ecode = ath9k_hw_rfattach(ah);
	if (ecode != 0)
		return ecode;
571

S
Sujith 已提交
572 573
	if (!AR_SREV_9100(ah)) {
		ath9k_hw_ani_setup(ah);
574
		ath9k_hw_ani_init(ah);
575 576 577 578 579
	}

	return 0;
}

580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598
static bool ath9k_hw_devid_supported(u16 devid)
{
	switch (devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
	case AR5416_DEVID_AR9287_PCI:
	case AR5416_DEVID_AR9287_PCIE:
		return true;
	default:
		break;
	}
	return false;
}

599 600 601 602 603 604 605 606 607 608 609
static bool ath9k_hw_macversion_supported(u32 macversion)
{
	switch (macversion) {
	case AR_SREV_VERSION_5416_PCI:
	case AR_SREV_VERSION_5416_PCIE:
	case AR_SREV_VERSION_9160:
	case AR_SREV_VERSION_9100:
	case AR_SREV_VERSION_9280:
	case AR_SREV_VERSION_9285:
	case AR_SREV_VERSION_9287:
		return true;
610 611
	/* Not yet */
	case AR_SREV_VERSION_9271:
612 613 614 615 616 617
	default:
		break;
	}
	return false;
}

618
static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
619
{
S
Sujith 已提交
620 621
	if (AR_SREV_9160_10_OR_LATER(ah)) {
		if (AR_SREV_9280_10_OR_LATER(ah)) {
622 623
			ah->iq_caldata.calData = &iq_cal_single_sample;
			ah->adcgain_caldata.calData =
S
Sujith 已提交
624
				&adc_gain_cal_single_sample;
625
			ah->adcdc_caldata.calData =
S
Sujith 已提交
626
				&adc_dc_cal_single_sample;
627
			ah->adcdc_calinitdata.calData =
S
Sujith 已提交
628 629
				&adc_init_dc_cal;
		} else {
630 631
			ah->iq_caldata.calData = &iq_cal_multi_sample;
			ah->adcgain_caldata.calData =
S
Sujith 已提交
632
				&adc_gain_cal_multi_sample;
633
			ah->adcdc_caldata.calData =
S
Sujith 已提交
634
				&adc_dc_cal_multi_sample;
635
			ah->adcdc_calinitdata.calData =
S
Sujith 已提交
636 637
				&adc_init_dc_cal;
		}
638
		ah->supp_cals = ADC_GAIN_CAL | ADC_DC_CAL | IQ_MISMATCH_CAL;
S
Sujith 已提交
639
	}
640
}
641

642 643
static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
644 645 646 647 648 649 650 651
	if (AR_SREV_9271(ah)) {
		INIT_INI_ARRAY(&ah->iniModes, ar9271Modes_9271_1_0,
			       ARRAY_SIZE(ar9271Modes_9271_1_0), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9271Common_9271_1_0,
			       ARRAY_SIZE(ar9271Common_9271_1_0), 2);
		return;
	}

652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681
	if (AR_SREV_9287_11_OR_LATER(ah)) {
		INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_1,
				ARRAY_SIZE(ar9287Modes_9287_1_1), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_1,
				ARRAY_SIZE(ar9287Common_9287_1_1), 2);
		if (ah->config.pcie_clock_req)
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_off_L1_9287_1_1,
			ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_1), 2);
		else
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_always_on_L1_9287_1_1,
			ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_1),
					2);
	} else if (AR_SREV_9287_10_OR_LATER(ah)) {
		INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_0,
				ARRAY_SIZE(ar9287Modes_9287_1_0), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_0,
				ARRAY_SIZE(ar9287Common_9287_1_0), 2);

		if (ah->config.pcie_clock_req)
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_off_L1_9287_1_0,
			ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_0), 2);
		else
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_always_on_L1_9287_1_0,
			ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_0),
				  2);
	} else if (AR_SREV_9285_12_OR_LATER(ah)) {
682

683

684
		INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285_1_2,
685
			       ARRAY_SIZE(ar9285Modes_9285_1_2), 6);
686
		INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285_1_2,
687 688
			       ARRAY_SIZE(ar9285Common_9285_1_2), 2);

689 690
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
691 692 693
			ar9285PciePhy_clkreq_off_L1_9285_1_2,
			ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285_1_2), 2);
		} else {
694
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
695 696 697 698 699
			ar9285PciePhy_clkreq_always_on_L1_9285_1_2,
			ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285_1_2),
				  2);
		}
	} else if (AR_SREV_9285_10_OR_LATER(ah)) {
700
		INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285,
701
			       ARRAY_SIZE(ar9285Modes_9285), 6);
702
		INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285,
703 704
			       ARRAY_SIZE(ar9285Common_9285), 2);

705 706
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
707 708 709
			ar9285PciePhy_clkreq_off_L1_9285,
			ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285), 2);
		} else {
710
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
711 712 713 714
			ar9285PciePhy_clkreq_always_on_L1_9285,
			ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285), 2);
		}
	} else if (AR_SREV_9280_20_OR_LATER(ah)) {
715
		INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280_2,
S
Sujith 已提交
716
			       ARRAY_SIZE(ar9280Modes_9280_2), 6);
717
		INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280_2,
S
Sujith 已提交
718
			       ARRAY_SIZE(ar9280Common_9280_2), 2);
719

720 721
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
S
Sujith 已提交
722 723 724
			       ar9280PciePhy_clkreq_off_L1_9280,
			       ARRAY_SIZE(ar9280PciePhy_clkreq_off_L1_9280),2);
		} else {
725
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
S
Sujith 已提交
726 727 728
			       ar9280PciePhy_clkreq_always_on_L1_9280,
			       ARRAY_SIZE(ar9280PciePhy_clkreq_always_on_L1_9280), 2);
		}
729
		INIT_INI_ARRAY(&ah->iniModesAdditional,
S
Sujith 已提交
730 731 732
			       ar9280Modes_fast_clock_9280_2,
			       ARRAY_SIZE(ar9280Modes_fast_clock_9280_2), 3);
	} else if (AR_SREV_9280_10_OR_LATER(ah)) {
733
		INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280,
S
Sujith 已提交
734
			       ARRAY_SIZE(ar9280Modes_9280), 6);
735
		INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280,
S
Sujith 已提交
736 737
			       ARRAY_SIZE(ar9280Common_9280), 2);
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
738
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9160,
S
Sujith 已提交
739
			       ARRAY_SIZE(ar5416Modes_9160), 6);
740
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9160,
S
Sujith 已提交
741
			       ARRAY_SIZE(ar5416Common_9160), 2);
742
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9160,
S
Sujith 已提交
743
			       ARRAY_SIZE(ar5416Bank0_9160), 2);
744
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9160,
S
Sujith 已提交
745
			       ARRAY_SIZE(ar5416BB_RfGain_9160), 3);
746
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9160,
S
Sujith 已提交
747
			       ARRAY_SIZE(ar5416Bank1_9160), 2);
748
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9160,
S
Sujith 已提交
749
			       ARRAY_SIZE(ar5416Bank2_9160), 2);
750
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9160,
S
Sujith 已提交
751
			       ARRAY_SIZE(ar5416Bank3_9160), 3);
752
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9160,
S
Sujith 已提交
753
			       ARRAY_SIZE(ar5416Bank6_9160), 3);
754
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9160,
S
Sujith 已提交
755
			       ARRAY_SIZE(ar5416Bank6TPC_9160), 3);
756
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9160,
S
Sujith 已提交
757 758
			       ARRAY_SIZE(ar5416Bank7_9160), 2);
		if (AR_SREV_9160_11(ah)) {
759
			INIT_INI_ARRAY(&ah->iniAddac,
S
Sujith 已提交
760 761 762
				       ar5416Addac_91601_1,
				       ARRAY_SIZE(ar5416Addac_91601_1), 2);
		} else {
763
			INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9160,
S
Sujith 已提交
764 765 766
				       ARRAY_SIZE(ar5416Addac_9160), 2);
		}
	} else if (AR_SREV_9100_OR_LATER(ah)) {
767
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9100,
S
Sujith 已提交
768
			       ARRAY_SIZE(ar5416Modes_9100), 6);
769
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9100,
S
Sujith 已提交
770
			       ARRAY_SIZE(ar5416Common_9100), 2);
771
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9100,
S
Sujith 已提交
772
			       ARRAY_SIZE(ar5416Bank0_9100), 2);
773
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9100,
S
Sujith 已提交
774
			       ARRAY_SIZE(ar5416BB_RfGain_9100), 3);
775
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9100,
S
Sujith 已提交
776
			       ARRAY_SIZE(ar5416Bank1_9100), 2);
777
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9100,
S
Sujith 已提交
778
			       ARRAY_SIZE(ar5416Bank2_9100), 2);
779
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9100,
S
Sujith 已提交
780
			       ARRAY_SIZE(ar5416Bank3_9100), 3);
781
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9100,
S
Sujith 已提交
782
			       ARRAY_SIZE(ar5416Bank6_9100), 3);
783
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9100,
S
Sujith 已提交
784
			       ARRAY_SIZE(ar5416Bank6TPC_9100), 3);
785
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9100,
S
Sujith 已提交
786
			       ARRAY_SIZE(ar5416Bank7_9100), 2);
787
		INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9100,
S
Sujith 已提交
788 789
			       ARRAY_SIZE(ar5416Addac_9100), 2);
	} else {
790
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes,
S
Sujith 已提交
791
			       ARRAY_SIZE(ar5416Modes), 6);
792
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common,
S
Sujith 已提交
793
			       ARRAY_SIZE(ar5416Common), 2);
794
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0,
S
Sujith 已提交
795
			       ARRAY_SIZE(ar5416Bank0), 2);
796
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain,
S
Sujith 已提交
797
			       ARRAY_SIZE(ar5416BB_RfGain), 3);
798
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1,
S
Sujith 已提交
799
			       ARRAY_SIZE(ar5416Bank1), 2);
800
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2,
S
Sujith 已提交
801
			       ARRAY_SIZE(ar5416Bank2), 2);
802
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3,
S
Sujith 已提交
803
			       ARRAY_SIZE(ar5416Bank3), 3);
804
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6,
S
Sujith 已提交
805
			       ARRAY_SIZE(ar5416Bank6), 3);
806
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC,
S
Sujith 已提交
807
			       ARRAY_SIZE(ar5416Bank6TPC), 3);
808
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7,
S
Sujith 已提交
809
			       ARRAY_SIZE(ar5416Bank7), 2);
810
		INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac,
S
Sujith 已提交
811
			       ARRAY_SIZE(ar5416Addac), 2);
812
	}
813
}
814

815 816
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
817
	if (AR_SREV_9287_11_OR_LATER(ah))
818 819 820 821 822 823 824 825 826 827
		INIT_INI_ARRAY(&ah->iniModesRxGain,
		ar9287Modes_rx_gain_9287_1_1,
		ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_1), 6);
	else if (AR_SREV_9287_10(ah))
		INIT_INI_ARRAY(&ah->iniModesRxGain,
		ar9287Modes_rx_gain_9287_1_0,
		ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_0), 6);
	else if (AR_SREV_9280_20(ah))
		ath9k_hw_init_rxgain_ini(ah);

828
	if (AR_SREV_9287_11_OR_LATER(ah)) {
829 830 831 832 833 834 835 836 837 838
		INIT_INI_ARRAY(&ah->iniModesTxGain,
		ar9287Modes_tx_gain_9287_1_1,
		ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_1), 6);
	} else if (AR_SREV_9287_10(ah)) {
		INIT_INI_ARRAY(&ah->iniModesTxGain,
		ar9287Modes_tx_gain_9287_1_0,
		ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_0), 6);
	} else if (AR_SREV_9280_20(ah)) {
		ath9k_hw_init_txgain_ini(ah);
	} else if (AR_SREV_9285_12_OR_LATER(ah)) {
839 840 841 842 843 844 845 846 847 848 849 850 851 852
		u32 txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);

		/* txgain table */
		if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER) {
			INIT_INI_ARRAY(&ah->iniModesTxGain,
			ar9285Modes_high_power_tx_gain_9285_1_2,
			ARRAY_SIZE(ar9285Modes_high_power_tx_gain_9285_1_2), 6);
		} else {
			INIT_INI_ARRAY(&ah->iniModesTxGain,
			ar9285Modes_original_tx_gain_9285_1_2,
			ARRAY_SIZE(ar9285Modes_original_tx_gain_9285_1_2), 6);
		}

	}
853
}
854

855 856 857
static void ath9k_hw_init_11a_eeprom_fix(struct ath_hw *ah)
{
	u32 i, j;
S
Sujith 已提交
858 859 860 861 862

	if ((ah->hw_version.devid == AR9280_DEVID_PCI) &&
	    test_bit(ATH9K_MODE_11A, ah->caps.wireless_modes)) {

		/* EEPROM Fixup */
863 864
		for (i = 0; i < ah->iniModes.ia_rows; i++) {
			u32 reg = INI_RA(&ah->iniModes, i, 0);
865

866 867
			for (j = 1; j < ah->iniModes.ia_columns; j++) {
				u32 val = INI_RA(&ah->iniModes, i, j);
868

869
				INI_RA(&ah->iniModes, i, j) =
870
					ath9k_hw_ini_fixup(ah,
871
							   &ah->eeprom.def,
S
Sujith 已提交
872 873
							   reg, val);
			}
874
		}
S
Sujith 已提交
875
	}
876 877
}

878
int ath9k_hw_init(struct ath_hw *ah)
879
{
880
	struct ath_common *common = ath9k_hw_common(ah);
881
	int r = 0;
882

883 884
	if (!ath9k_hw_devid_supported(ah->hw_version.devid))
		return -EOPNOTSUPP;
885 886 887 888 889

	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
890 891
		ath_print(common, ATH_DBG_FATAL,
			  "Couldn't reset chip\n");
892
		return -EIO;
893 894
	}

895
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
896
		ath_print(common, ATH_DBG_FATAL, "Couldn't wakeup chip\n");
897
		return -EIO;
898 899 900 901 902 903 904 905 906 907 908 909 910
	}

	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
		    (AR_SREV_9280(ah) && !ah->is_pciexpress)) {
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

911
	ath_print(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
912 913 914
		ah->config.serialize_regmode);

	if (!ath9k_hw_macversion_supported(ah->hw_version.macVersion)) {
915 916 917 918
		ath_print(common, ATH_DBG_FATAL,
			  "Mac Chip Rev 0x%02x.%x is not supported by "
			  "this driver\n", ah->hw_version.macVersion,
			  ah->hw_version.macRev);
919
		return -EOPNOTSUPP;
920 921 922 923 924 925 926
	}

	if (AR_SREV_9100(ah)) {
		ah->iq_caldata.calData = &iq_cal_multi_sample;
		ah->supp_cals = IQ_MISMATCH_CAL;
		ah->is_pciexpress = false;
	}
927 928 929 930

	if (AR_SREV_9271(ah))
		ah->is_pciexpress = false;

931 932 933 934 935 936 937 938 939 940 941
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);

	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
	if (AR_SREV_9280_10_OR_LATER(ah))
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;

	ath9k_hw_init_mode_regs(ah);

	if (ah->is_pciexpress)
V
Vivek Natarajan 已提交
942
		ath9k_hw_configpcipowersave(ah, 0, 0);
943 944 945
	else
		ath9k_hw_disablepcie(ah);

S
Sujith 已提交
946 947 948 949 950 951 952 953 954 955
	/* Support for Japan ch.14 (2484) spread */
	if (AR_SREV_9287_11_OR_LATER(ah)) {
		INIT_INI_ARRAY(&ah->iniCckfirNormal,
		       ar9287Common_normal_cck_fir_coeff_92871_1,
		       ARRAY_SIZE(ar9287Common_normal_cck_fir_coeff_92871_1), 2);
		INIT_INI_ARRAY(&ah->iniCckfirJapan2484,
		       ar9287Common_japan_2484_cck_fir_coeff_92871_1,
		       ARRAY_SIZE(ar9287Common_japan_2484_cck_fir_coeff_92871_1), 2);
	}

956
	r = ath9k_hw_post_init(ah);
957
	if (r)
958
		return r;
959 960 961 962

	ath9k_hw_init_mode_gain_regs(ah);
	ath9k_hw_fill_cap_info(ah);
	ath9k_hw_init_11a_eeprom_fix(ah);
963

964 965
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
966 967
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to initialize MAC address\n");
968
		return r;
969 970
	}

971
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
972
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
973
	else
974
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
975

S
Sujith 已提交
976
	ath9k_init_nfcal_hist_buffer(ah);
977

978
	return 0;
979 980
}

981
static void ath9k_hw_init_bb(struct ath_hw *ah,
S
Sujith 已提交
982
			     struct ath9k_channel *chan)
983
{
S
Sujith 已提交
984
	u32 synthDelay;
985

S
Sujith 已提交
986
	synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
987
	if (IS_CHAN_B(chan))
S
Sujith 已提交
988 989 990
		synthDelay = (4 * synthDelay) / 22;
	else
		synthDelay /= 10;
991

S
Sujith 已提交
992
	REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_EN);
993

S
Sujith 已提交
994
	udelay(synthDelay + BASE_ACTIVATE_DELAY);
995 996
}

997
static void ath9k_hw_init_qos(struct ath_hw *ah)
998
{
S
Sujith 已提交
999 1000
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
1001

S
Sujith 已提交
1002 1003 1004 1005 1006 1007 1008 1009 1010 1011
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
1012 1013
}

1014
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
1015
			      struct ath9k_channel *chan)
1016
{
S
Sujith 已提交
1017
	u32 pll;
1018

S
Sujith 已提交
1019 1020 1021
	if (AR_SREV_9100(ah)) {
		if (chan && IS_CHAN_5GHZ(chan))
			pll = 0x1450;
1022
		else
S
Sujith 已提交
1023 1024 1025 1026
			pll = 0x1458;
	} else {
		if (AR_SREV_9280_10_OR_LATER(ah)) {
			pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
1027

S
Sujith 已提交
1028 1029 1030 1031
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
1032

S
Sujith 已提交
1033 1034
			if (chan && IS_CHAN_5GHZ(chan)) {
				pll |= SM(0x28, AR_RTC_9160_PLL_DIV);
1035 1036


S
Sujith 已提交
1037 1038 1039 1040 1041 1042 1043 1044 1045 1046
				if (AR_SREV_9280_20(ah)) {
					if (((chan->channel % 20) == 0)
					    || ((chan->channel % 10) == 0))
						pll = 0x2850;
					else
						pll = 0x142c;
				}
			} else {
				pll |= SM(0x2c, AR_RTC_9160_PLL_DIV);
			}
1047

S
Sujith 已提交
1048
		} else if (AR_SREV_9160_10_OR_LATER(ah)) {
1049

S
Sujith 已提交
1050
			pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
1051

S
Sujith 已提交
1052 1053 1054 1055
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
1056

S
Sujith 已提交
1057 1058 1059 1060 1061 1062
			if (chan && IS_CHAN_5GHZ(chan))
				pll |= SM(0x50, AR_RTC_9160_PLL_DIV);
			else
				pll |= SM(0x58, AR_RTC_9160_PLL_DIV);
		} else {
			pll = AR_RTC_PLL_REFDIV_5 | AR_RTC_PLL_DIV2;
1063

S
Sujith 已提交
1064 1065 1066 1067
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_PLL_CLKSEL);
1068

S
Sujith 已提交
1069 1070 1071 1072 1073 1074
			if (chan && IS_CHAN_5GHZ(chan))
				pll |= SM(0xa, AR_RTC_PLL_DIV);
			else
				pll |= SM(0xb, AR_RTC_PLL_DIV);
		}
	}
1075
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
1076

S
Sujith 已提交
1077 1078 1079
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
1080 1081
}

1082
static void ath9k_hw_init_chain_masks(struct ath_hw *ah)
1083 1084 1085
{
	int rx_chainmask, tx_chainmask;

1086 1087
	rx_chainmask = ah->rxchainmask;
	tx_chainmask = ah->txchainmask;
1088 1089 1090 1091 1092 1093

	switch (rx_chainmask) {
	case 0x5:
		REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
			    AR_PHY_SWAP_ALT_CHAIN);
	case 0x3:
1094
		if (((ah)->hw_version.macVersion <= AR_SREV_VERSION_9160)) {
1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118
			REG_WRITE(ah, AR_PHY_RX_CHAINMASK, 0x7);
			REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, 0x7);
			break;
		}
	case 0x1:
	case 0x2:
	case 0x7:
		REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
		REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
		break;
	default:
		break;
	}

	REG_WRITE(ah, AR_SELFGEN_MASK, tx_chainmask);
	if (tx_chainmask == 0x5) {
		REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
			    AR_PHY_SWAP_ALT_CHAIN);
	}
	if (AR_SREV_9100(ah))
		REG_WRITE(ah, AR_PHY_ANALOG_SWAP,
			  REG_READ(ah, AR_PHY_ANALOG_SWAP) | 0x00000001);
}

1119
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
1120
					  enum nl80211_iftype opmode)
1121
{
1122
	ah->mask_reg = AR_IMR_TXERR |
S
Sujith 已提交
1123 1124 1125 1126
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
1127

1128
	if (ah->config.intr_mitigation)
1129
		ah->mask_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
1130
	else
1131
		ah->mask_reg |= AR_IMR_RXOK;
1132

1133
	ah->mask_reg |= AR_IMR_TXOK;
1134

1135
	if (opmode == NL80211_IFTYPE_AP)
1136
		ah->mask_reg |= AR_IMR_MIB;
1137

1138
	REG_WRITE(ah, AR_IMR, ah->mask_reg);
S
Sujith 已提交
1139
	REG_WRITE(ah, AR_IMR_S2, REG_READ(ah, AR_IMR_S2) | AR_IMR_S2_GTT);
1140

S
Sujith 已提交
1141 1142 1143 1144 1145
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
1146 1147
}

1148
static bool ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
1149 1150
{
	if (us > ath9k_hw_mac_to_usec(ah, MS(0xffffffff, AR_TIME_OUT_ACK))) {
1151 1152
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "bad ack timeout %u\n", us);
1153
		ah->acktimeout = (u32) -1;
1154 1155 1156 1157
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_TIME_OUT,
			      AR_TIME_OUT_ACK, ath9k_hw_mac_to_clks(ah, us));
1158
		ah->acktimeout = us;
1159 1160 1161 1162
		return true;
	}
}

1163
static bool ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
1164 1165
{
	if (us > ath9k_hw_mac_to_usec(ah, MS(0xffffffff, AR_TIME_OUT_CTS))) {
1166 1167
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "bad cts timeout %u\n", us);
1168
		ah->ctstimeout = (u32) -1;
1169 1170 1171 1172
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_TIME_OUT,
			      AR_TIME_OUT_CTS, ath9k_hw_mac_to_clks(ah, us));
1173
		ah->ctstimeout = us;
1174 1175 1176
		return true;
	}
}
S
Sujith 已提交
1177

1178
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
1179 1180
{
	if (tu > 0xFFFF) {
1181 1182
		ath_print(ath9k_hw_common(ah), ATH_DBG_XMIT,
			  "bad global tx timeout %u\n", tu);
1183
		ah->globaltxtimeout = (u32) -1;
1184 1185 1186
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
1187
		ah->globaltxtimeout = tu;
1188 1189 1190 1191
		return true;
	}
}

1192
static void ath9k_hw_init_user_settings(struct ath_hw *ah)
1193
{
1194 1195
	ath_print(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		  ah->misc_mode);
1196

1197
	if (ah->misc_mode != 0)
S
Sujith 已提交
1198
		REG_WRITE(ah, AR_PCU_MISC,
1199 1200 1201 1202 1203 1204 1205 1206 1207
			  REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
	if (ah->slottime != (u32) -1)
		ath9k_hw_setslottime(ah, ah->slottime);
	if (ah->acktimeout != (u32) -1)
		ath9k_hw_set_ack_timeout(ah, ah->acktimeout);
	if (ah->ctstimeout != (u32) -1)
		ath9k_hw_set_cts_timeout(ah, ah->ctstimeout);
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
S
Sujith 已提交
1208 1209 1210 1211 1212 1213 1214 1215
}

const char *ath9k_hw_probe(u16 vendorid, u16 devid)
{
	return vendorid == ATHEROS_VENDOR_ID ?
		ath9k_hw_devname(devid) : NULL;
}

1216
void ath9k_hw_detach(struct ath_hw *ah)
S
Sujith 已提交
1217 1218
{
	if (!AR_SREV_9100(ah))
1219
		ath9k_hw_ani_disable(ah);
S
Sujith 已提交
1220

1221
	ath9k_hw_rf_free(ah);
1222
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
S
Sujith 已提交
1223
	kfree(ah);
1224
	ah = NULL;
S
Sujith 已提交
1225 1226 1227 1228 1229 1230
}

/*******/
/* INI */
/*******/

1231
static void ath9k_hw_override_ini(struct ath_hw *ah,
S
Sujith 已提交
1232 1233
				  struct ath9k_channel *chan)
{
1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254
	u32 val;

	if (AR_SREV_9271(ah)) {
		/*
		 * Enable spectral scan to solution for issues with stuck
		 * beacons on AR9271 1.0. The beacon stuck issue is not seeon on
		 * AR9271 1.1
		 */
		if (AR_SREV_9271_10(ah)) {
			val = REG_READ(ah, AR_PHY_SPECTRAL_SCAN) | AR_PHY_SPECTRAL_SCAN_ENABLE;
			REG_WRITE(ah, AR_PHY_SPECTRAL_SCAN, val);
		}
		else if (AR_SREV_9271_11(ah))
			/*
			 * change AR_PHY_RF_CTL3 setting to fix MAC issue
			 * present on AR9271 1.1
			 */
			REG_WRITE(ah, AR_PHY_RF_CTL3, 0x3a020001);
		return;
	}

1255 1256 1257 1258 1259 1260 1261
	/*
	 * Set the RX_ABORT and RX_DIS and clear if off only after
	 * RXE is set for MAC. This prevents frames with corrupted
	 * descriptor status.
	 */
	REG_SET_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));

1262 1263 1264 1265 1266 1267 1268 1269 1270
	if (AR_SREV_9280_10_OR_LATER(ah)) {
		val = REG_READ(ah, AR_PCU_MISC_MODE2) &
			       (~AR_PCU_MISC_MODE2_HWWAR1);

		if (AR_SREV_9287_10_OR_LATER(ah))
			val = val & (~AR_PCU_MISC_MODE2_HWWAR2);

		REG_WRITE(ah, AR_PCU_MISC_MODE2, val);
	}
1271

1272
	if (!AR_SREV_5416_20_OR_LATER(ah) ||
S
Sujith 已提交
1273 1274
	    AR_SREV_9280_10_OR_LATER(ah))
		return;
1275 1276 1277 1278
	/*
	 * Disable BB clock gating
	 * Necessary to avoid issues on AR5416 2.0
	 */
S
Sujith 已提交
1279
	REG_WRITE(ah, 0x9800 + (651 << 2), 0x11);
1280 1281
}

1282
static u32 ath9k_hw_def_ini_fixup(struct ath_hw *ah,
1283
			      struct ar5416_eeprom_def *pEepData,
S
Sujith 已提交
1284
			      u32 reg, u32 value)
1285
{
S
Sujith 已提交
1286
	struct base_eep_header *pBase = &(pEepData->baseEepHeader);
1287
	struct ath_common *common = ath9k_hw_common(ah);
1288

1289
	switch (ah->hw_version.devid) {
S
Sujith 已提交
1290 1291
	case AR9280_DEVID_PCI:
		if (reg == 0x7894) {
1292
			ath_print(common, ATH_DBG_EEPROM,
S
Sujith 已提交
1293 1294 1295 1296
				"ini VAL: %x  EEPROM: %x\n", value,
				(pBase->version & 0xff));

			if ((pBase->version & 0xff) > 0x0a) {
1297 1298 1299
				ath_print(common, ATH_DBG_EEPROM,
					  "PWDCLKIND: %d\n",
					  pBase->pwdclkind);
S
Sujith 已提交
1300 1301 1302 1303
				value &= ~AR_AN_TOP2_PWDCLKIND;
				value |= AR_AN_TOP2_PWDCLKIND &
					(pBase->pwdclkind << AR_AN_TOP2_PWDCLKIND_S);
			} else {
1304 1305
				ath_print(common, ATH_DBG_EEPROM,
					  "PWDCLKIND Earlier Rev\n");
S
Sujith 已提交
1306 1307
			}

1308 1309
			ath_print(common, ATH_DBG_EEPROM,
				  "final ini VAL: %x\n", value);
S
Sujith 已提交
1310 1311 1312 1313 1314
		}
		break;
	}

	return value;
1315 1316
}

1317
static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
1318 1319 1320
			      struct ar5416_eeprom_def *pEepData,
			      u32 reg, u32 value)
{
1321
	if (ah->eep_map == EEP_MAP_4KBITS)
1322 1323 1324 1325 1326
		return value;
	else
		return ath9k_hw_def_ini_fixup(ah, pEepData, reg, value);
}

1327 1328 1329 1330
static void ath9k_olc_init(struct ath_hw *ah)
{
	u32 i;

1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345
	if (OLC_FOR_AR9287_10_LATER) {
		REG_SET_BIT(ah, AR_PHY_TX_PWRCTRL9,
				AR_PHY_TX_PWRCTRL9_RES_DC_REMOVAL);
		ath9k_hw_analog_shift_rmw(ah, AR9287_AN_TXPC0,
				AR9287_AN_TXPC0_TXPCMODE,
				AR9287_AN_TXPC0_TXPCMODE_S,
				AR9287_AN_TXPC0_TXPCMODE_TEMPSENSE);
		udelay(100);
	} else {
		for (i = 0; i < AR9280_TX_GAIN_TABLE_SIZE; i++)
			ah->originalGain[i] =
				MS(REG_READ(ah, AR_PHY_TX_GAIN_TBL1 + i * 4),
						AR_PHY_TX_GAIN);
		ah->PDADCdelta = 0;
	}
1346 1347
}

1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362
static u32 ath9k_regd_get_ctl(struct ath_regulatory *reg,
			      struct ath9k_channel *chan)
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

1363
static int ath9k_hw_process_ini(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1364
				struct ath9k_channel *chan)
1365
{
1366
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1367
	int i, regWrites = 0;
1368
	struct ieee80211_channel *channel = chan->chan;
1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399
	u32 modesIndex, freqIndex;

	switch (chan->chanmode) {
	case CHANNEL_A:
	case CHANNEL_A_HT20:
		modesIndex = 1;
		freqIndex = 1;
		break;
	case CHANNEL_A_HT40PLUS:
	case CHANNEL_A_HT40MINUS:
		modesIndex = 2;
		freqIndex = 1;
		break;
	case CHANNEL_G:
	case CHANNEL_G_HT20:
	case CHANNEL_B:
		modesIndex = 4;
		freqIndex = 2;
		break;
	case CHANNEL_G_HT40PLUS:
	case CHANNEL_G_HT40MINUS:
		modesIndex = 3;
		freqIndex = 2;
		break;

	default:
		return -EINVAL;
	}

	REG_WRITE(ah, AR_PHY(0), 0x00000007);
	REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_EXTERNAL_RADIO);
S
Sujith 已提交
1400
	ah->eep_ops->set_addac(ah, chan);
1401

1402
	if (AR_SREV_5416_22_OR_LATER(ah)) {
1403
		REG_WRITE_ARRAY(&ah->iniAddac, 1, regWrites);
1404 1405 1406
	} else {
		struct ar5416IniArray temp;
		u32 addacSize =
1407 1408
			sizeof(u32) * ah->iniAddac.ia_rows *
			ah->iniAddac.ia_columns;
1409

1410 1411
		memcpy(ah->addac5416_21,
		       ah->iniAddac.ia_array, addacSize);
1412

1413
		(ah->addac5416_21)[31 * ah->iniAddac.ia_columns + 1] = 0;
1414

1415 1416 1417
		temp.ia_array = ah->addac5416_21;
		temp.ia_columns = ah->iniAddac.ia_columns;
		temp.ia_rows = ah->iniAddac.ia_rows;
1418 1419
		REG_WRITE_ARRAY(&temp, 1, regWrites);
	}
S
Sujith 已提交
1420

1421 1422
	REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_INTERNAL_ADDAC);

1423 1424 1425
	for (i = 0; i < ah->iniModes.ia_rows; i++) {
		u32 reg = INI_RA(&ah->iniModes, i, 0);
		u32 val = INI_RA(&ah->iniModes, i, modesIndex);
1426 1427 1428 1429

		REG_WRITE(ah, reg, val);

		if (reg >= 0x7800 && reg < 0x78a0
1430
		    && ah->config.analog_shiftreg) {
1431 1432 1433 1434 1435 1436
			udelay(100);
		}

		DO_DELAY(regWrites);
	}

1437
	if (AR_SREV_9280(ah) || AR_SREV_9287_10_OR_LATER(ah))
1438
		REG_WRITE_ARRAY(&ah->iniModesRxGain, modesIndex, regWrites);
1439

1440 1441
	if (AR_SREV_9280(ah) || AR_SREV_9285_12_OR_LATER(ah) ||
	    AR_SREV_9287_10_OR_LATER(ah))
1442
		REG_WRITE_ARRAY(&ah->iniModesTxGain, modesIndex, regWrites);
1443

1444 1445 1446
	for (i = 0; i < ah->iniCommon.ia_rows; i++) {
		u32 reg = INI_RA(&ah->iniCommon, i, 0);
		u32 val = INI_RA(&ah->iniCommon, i, 1);
1447 1448 1449 1450

		REG_WRITE(ah, reg, val);

		if (reg >= 0x7800 && reg < 0x78a0
1451
		    && ah->config.analog_shiftreg) {
1452 1453 1454 1455 1456 1457 1458 1459 1460
			udelay(100);
		}

		DO_DELAY(regWrites);
	}

	ath9k_hw_write_regs(ah, modesIndex, freqIndex, regWrites);

	if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan)) {
1461
		REG_WRITE_ARRAY(&ah->iniModesAdditional, modesIndex,
1462 1463 1464 1465
				regWrites);
	}

	ath9k_hw_override_ini(ah, chan);
L
Luis R. Rodriguez 已提交
1466
	ath9k_hw_set_regs(ah, chan);
1467 1468
	ath9k_hw_init_chain_masks(ah);

1469 1470 1471
	if (OLC_FOR_AR9280_20_LATER)
		ath9k_olc_init(ah);

1472
	ah->eep_ops->set_txpower(ah, chan,
1473
				 ath9k_regd_get_ctl(regulatory, chan),
1474 1475 1476
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
1477
				 (u32) regulatory->power_limit));
1478 1479

	if (!ath9k_hw_set_rf_regs(ah, chan, freqIndex)) {
1480 1481
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "ar5416SetRfRegs failed\n");
1482 1483 1484 1485 1486 1487
		return -EIO;
	}

	return 0;
}

S
Sujith 已提交
1488 1489 1490 1491
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

1492
static void ath9k_hw_set_rfmode(struct ath_hw *ah, struct ath9k_channel *chan)
1493
{
S
Sujith 已提交
1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511
	u32 rfMode = 0;

	if (chan == NULL)
		return;

	rfMode |= (IS_CHAN_B(chan) || IS_CHAN_G(chan))
		? AR_PHY_MODE_DYNAMIC : AR_PHY_MODE_OFDM;

	if (!AR_SREV_9280_10_OR_LATER(ah))
		rfMode |= (IS_CHAN_5GHZ(chan)) ?
			AR_PHY_MODE_RF5GHZ : AR_PHY_MODE_RF2GHZ;

	if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan))
		rfMode |= (AR_PHY_MODE_DYNAMIC | AR_PHY_MODE_DYN_CCK_DISABLE);

	REG_WRITE(ah, AR_PHY_MODE, rfMode);
}

1512
static void ath9k_hw_mark_phy_inactive(struct ath_hw *ah)
S
Sujith 已提交
1513 1514 1515 1516
{
	REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_DIS);
}

1517
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
1518 1519 1520
{
	u32 regval;

1521 1522 1523
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
S
Sujith 已提交
1524 1525 1526
	regval = REG_READ(ah, AR_AHB_MODE);
	REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);

1527 1528 1529
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
S
Sujith 已提交
1530 1531 1532
	regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);

1533 1534 1535 1536 1537
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
1538
	REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
1539

1540 1541 1542
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
S
Sujith 已提交
1543 1544 1545
	regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);

1546 1547 1548
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
1549 1550
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

1551 1552 1553 1554
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
1555
	if (AR_SREV_9285(ah)) {
1556 1557 1558 1559
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
1560 1561
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
1562
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
1563 1564 1565 1566 1567
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
}

1568
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
1569 1570 1571 1572 1573 1574
{
	u32 val;

	val = REG_READ(ah, AR_STA_ID1);
	val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
	switch (opmode) {
1575
	case NL80211_IFTYPE_AP:
S
Sujith 已提交
1576 1577 1578
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
			  | AR_STA_ID1_KSRCH_MODE);
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1579
		break;
1580
	case NL80211_IFTYPE_ADHOC:
1581
	case NL80211_IFTYPE_MESH_POINT:
S
Sujith 已提交
1582 1583 1584
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
			  | AR_STA_ID1_KSRCH_MODE);
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1585
		break;
1586 1587
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
S
Sujith 已提交
1588
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
1589
		break;
S
Sujith 已提交
1590 1591 1592
	}
}

1593
static inline void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah,
S
Sujith 已提交
1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611
						 u32 coef_scaled,
						 u32 *coef_mantissa,
						 u32 *coef_exponent)
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

1612
static void ath9k_hw_set_delta_slope(struct ath_hw *ah,
S
Sujith 已提交
1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645
				     struct ath9k_channel *chan)
{
	u32 coef_scaled, ds_coef_exp, ds_coef_man;
	u32 clockMhzScaled = 0x64000000;
	struct chan_centers centers;

	if (IS_CHAN_HALF_RATE(chan))
		clockMhzScaled = clockMhzScaled >> 1;
	else if (IS_CHAN_QUARTER_RATE(chan))
		clockMhzScaled = clockMhzScaled >> 2;

	ath9k_hw_get_channel_centers(ah, chan, &centers);
	coef_scaled = clockMhzScaled / centers.synth_center;

	ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
				      &ds_coef_exp);

	REG_RMW_FIELD(ah, AR_PHY_TIMING3,
		      AR_PHY_TIMING3_DSC_MAN, ds_coef_man);
	REG_RMW_FIELD(ah, AR_PHY_TIMING3,
		      AR_PHY_TIMING3_DSC_EXP, ds_coef_exp);

	coef_scaled = (9 * coef_scaled) / 10;

	ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
				      &ds_coef_exp);

	REG_RMW_FIELD(ah, AR_PHY_HALFGI,
		      AR_PHY_HALFGI_DSC_MAN, ds_coef_man);
	REG_RMW_FIELD(ah, AR_PHY_HALFGI,
		      AR_PHY_HALFGI_DSC_EXP, ds_coef_exp);
}

1646
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
1647 1648 1649 1650
{
	u32 rst_flags;
	u32 tmpReg;

1651 1652 1653 1654 1655 1656 1657 1658
	if (AR_SREV_9100(ah)) {
		u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
		val &= ~AR_RTC_DERIVED_CLK_PERIOD;
		val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
		REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
		} else {
			REG_WRITE(ah, AR_RC, AR_RC_AHB);
		}

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1681
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1682 1683
	udelay(50);

1684
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1685
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
1686 1687
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC stuck in MAC reset\n");
S
Sujith 已提交
1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1700
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1701 1702 1703 1704
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1705 1706 1707
	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1708
	REG_WRITE(ah, AR_RTC_RESET, 0);
1709
	udelay(2);
1710 1711 1712 1713

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

1714
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1715 1716 1717 1718

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1719 1720
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
1721 1722
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC not waking up\n");
S
Sujith 已提交
1723
		return false;
1724 1725
	}

S
Sujith 已提交
1726 1727 1728 1729 1730
	ath9k_hw_read_revisions(ah);

	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1731
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
	default:
		return false;
	}
1745 1746
}

L
Luis R. Rodriguez 已提交
1747
static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan)
1748
{
S
Sujith 已提交
1749
	u32 phymode;
1750
	u32 enableDacFifo = 0;
1751

1752 1753 1754 1755
	if (AR_SREV_9285_10_OR_LATER(ah))
		enableDacFifo = (REG_READ(ah, AR_PHY_TURBO) &
					 AR_PHY_FC_ENABLE_DAC_FIFO);

S
Sujith 已提交
1756
	phymode = AR_PHY_FC_HT_EN | AR_PHY_FC_SHORT_GI_40
1757
		| AR_PHY_FC_SINGLE_HT_LTF1 | AR_PHY_FC_WALSH | enableDacFifo;
S
Sujith 已提交
1758 1759 1760

	if (IS_CHAN_HT40(chan)) {
		phymode |= AR_PHY_FC_DYN2040_EN;
1761

S
Sujith 已提交
1762 1763 1764
		if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
		    (chan->chanmode == CHANNEL_G_HT40PLUS))
			phymode |= AR_PHY_FC_DYN2040_PRI_CH;
1765 1766

	}
S
Sujith 已提交
1767 1768
	REG_WRITE(ah, AR_PHY_TURBO, phymode);

L
Luis R. Rodriguez 已提交
1769
	ath9k_hw_set11nmac2040(ah);
1770

S
Sujith 已提交
1771 1772
	REG_WRITE(ah, AR_GTXTO, 25 << AR_GTXTO_TIMEOUT_LIMIT_S);
	REG_WRITE(ah, AR_CST, 0xF << AR_CST_TIMEOUT_LIMIT_S);
1773 1774
}

1775
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1776
				struct ath9k_channel *chan)
1777
{
1778
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
1779 1780 1781
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1782
		return false;
1783

1784
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1785
		return false;
1786

1787
	ah->chip_fullsleep = false;
S
Sujith 已提交
1788 1789
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1790

S
Sujith 已提交
1791
	return true;
1792 1793
}

1794
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1795
				    struct ath9k_channel *chan)
1796
{
1797
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1798
	struct ath_common *common = ath9k_hw_common(ah);
1799
	struct ieee80211_channel *channel = chan->chan;
1800 1801 1802 1803
	u32 synthDelay, qnum;

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
1804 1805 1806
			ath_print(common, ATH_DBG_QUEUE,
				  "Transmit frames pending on "
				  "queue %d\n", qnum);
1807 1808 1809 1810 1811 1812
			return false;
		}
	}

	REG_WRITE(ah, AR_PHY_RFBUS_REQ, AR_PHY_RFBUS_REQ_EN);
	if (!ath9k_hw_wait(ah, AR_PHY_RFBUS_GRANT, AR_PHY_RFBUS_GRANT_EN,
S
Sujith 已提交
1813
			   AR_PHY_RFBUS_GRANT_EN, AH_WAIT_TIMEOUT)) {
1814 1815
		ath_print(common, ATH_DBG_FATAL,
			  "Could not kill baseband RX\n");
1816 1817 1818
		return false;
	}

L
Luis R. Rodriguez 已提交
1819
	ath9k_hw_set_regs(ah, chan);
1820 1821

	if (AR_SREV_9280_10_OR_LATER(ah)) {
1822
		ath9k_hw_ar9280_set_channel(ah, chan);
1823 1824
	} else {
		if (!(ath9k_hw_set_channel(ah, chan))) {
1825 1826
			ath_print(common, ATH_DBG_FATAL,
				  "Failed to set channel\n");
1827 1828 1829 1830
			return false;
		}
	}

1831
	ah->eep_ops->set_txpower(ah, chan,
1832
			     ath9k_regd_get_ctl(regulatory, chan),
S
Sujith 已提交
1833 1834 1835
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
1836
			     (u32) regulatory->power_limit));
1837 1838

	synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
1839
	if (IS_CHAN_B(chan))
1840 1841 1842 1843 1844 1845 1846 1847
		synthDelay = (4 * synthDelay) / 22;
	else
		synthDelay /= 10;

	udelay(synthDelay + BASE_ACTIVATE_DELAY);

	REG_WRITE(ah, AR_PHY_RFBUS_REQ, 0);

S
Sujith 已提交
1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

	if (AR_SREV_9280_10_OR_LATER(ah))
		ath9k_hw_9280_spur_mitigate(ah, chan);
	else
		ath9k_hw_spur_mitigate(ah, chan);

	if (!chan->oneTimeCalsDone)
		chan->oneTimeCalsDone = true;

	return true;
}

1862
static void ath9k_hw_9280_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan)
S
Sujith 已提交
1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895
{
	int bb_spur = AR_NO_SPUR;
	int freq;
	int bin, cur_bin;
	int bb_spur_off, spur_subchannel_sd;
	int spur_freq_sd;
	int spur_delta_phase;
	int denominator;
	int upper, lower, cur_vit_mask;
	int tmp, newVal;
	int i;
	int pilot_mask_reg[4] = { AR_PHY_TIMING7, AR_PHY_TIMING8,
			  AR_PHY_PILOT_MASK_01_30, AR_PHY_PILOT_MASK_31_60
	};
	int chan_mask_reg[4] = { AR_PHY_TIMING9, AR_PHY_TIMING10,
			 AR_PHY_CHANNEL_MASK_01_30, AR_PHY_CHANNEL_MASK_31_60
	};
	int inc[4] = { 0, 100, 0, 0 };
	struct chan_centers centers;

	int8_t mask_m[123];
	int8_t mask_p[123];
	int8_t mask_amt;
	int tmp_mask;
	int cur_bb_spur;
	bool is2GHz = IS_CHAN_2GHZ(chan);

	memset(&mask_m, 0, sizeof(int8_t) * 123);
	memset(&mask_p, 0, sizeof(int8_t) * 123);

	ath9k_hw_get_channel_centers(ah, chan, &centers);
	freq = centers.synth_center;

1896
	ah->config.spurmode = SPUR_ENABLE_EEPROM;
S
Sujith 已提交
1897
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
S
Sujith 已提交
1898
		cur_bb_spur = ah->eep_ops->get_spur_channel(ah, i, is2GHz);
S
Sujith 已提交
1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008

		if (is2GHz)
			cur_bb_spur = (cur_bb_spur / 10) + AR_BASE_FREQ_2GHZ;
		else
			cur_bb_spur = (cur_bb_spur / 10) + AR_BASE_FREQ_5GHZ;

		if (AR_NO_SPUR == cur_bb_spur)
			break;
		cur_bb_spur = cur_bb_spur - freq;

		if (IS_CHAN_HT40(chan)) {
			if ((cur_bb_spur > -AR_SPUR_FEEQ_BOUND_HT40) &&
			    (cur_bb_spur < AR_SPUR_FEEQ_BOUND_HT40)) {
				bb_spur = cur_bb_spur;
				break;
			}
		} else if ((cur_bb_spur > -AR_SPUR_FEEQ_BOUND_HT20) &&
			   (cur_bb_spur < AR_SPUR_FEEQ_BOUND_HT20)) {
			bb_spur = cur_bb_spur;
			break;
		}
	}

	if (AR_NO_SPUR == bb_spur) {
		REG_CLR_BIT(ah, AR_PHY_FORCE_CLKEN_CCK,
			    AR_PHY_FORCE_CLKEN_CCK_MRC_MUX);
		return;
	} else {
		REG_CLR_BIT(ah, AR_PHY_FORCE_CLKEN_CCK,
			    AR_PHY_FORCE_CLKEN_CCK_MRC_MUX);
	}

	bin = bb_spur * 320;

	tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0));

	newVal = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI |
			AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER |
			AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK |
			AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK);
	REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), newVal);

	newVal = (AR_PHY_SPUR_REG_MASK_RATE_CNTL |
		  AR_PHY_SPUR_REG_ENABLE_MASK_PPM |
		  AR_PHY_SPUR_REG_MASK_RATE_SELECT |
		  AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI |
		  SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH));
	REG_WRITE(ah, AR_PHY_SPUR_REG, newVal);

	if (IS_CHAN_HT40(chan)) {
		if (bb_spur < 0) {
			spur_subchannel_sd = 1;
			bb_spur_off = bb_spur + 10;
		} else {
			spur_subchannel_sd = 0;
			bb_spur_off = bb_spur - 10;
		}
	} else {
		spur_subchannel_sd = 0;
		bb_spur_off = bb_spur;
	}

	if (IS_CHAN_HT40(chan))
		spur_delta_phase =
			((bb_spur * 262144) /
			 10) & AR_PHY_TIMING11_SPUR_DELTA_PHASE;
	else
		spur_delta_phase =
			((bb_spur * 524288) /
			 10) & AR_PHY_TIMING11_SPUR_DELTA_PHASE;

	denominator = IS_CHAN_2GHZ(chan) ? 44 : 40;
	spur_freq_sd = ((bb_spur_off * 2048) / denominator) & 0x3ff;

	newVal = (AR_PHY_TIMING11_USE_SPUR_IN_AGC |
		  SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) |
		  SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE));
	REG_WRITE(ah, AR_PHY_TIMING11, newVal);

	newVal = spur_subchannel_sd << AR_PHY_SFCORR_SPUR_SUBCHNL_SD_S;
	REG_WRITE(ah, AR_PHY_SFCORR_EXT, newVal);

	cur_bin = -6000;
	upper = bin + 100;
	lower = bin - 100;

	for (i = 0; i < 4; i++) {
		int pilot_mask = 0;
		int chan_mask = 0;
		int bp = 0;
		for (bp = 0; bp < 30; bp++) {
			if ((cur_bin > lower) && (cur_bin < upper)) {
				pilot_mask = pilot_mask | 0x1 << bp;
				chan_mask = chan_mask | 0x1 << bp;
			}
			cur_bin += 100;
		}
		cur_bin += inc[i];
		REG_WRITE(ah, pilot_mask_reg[i], pilot_mask);
		REG_WRITE(ah, chan_mask_reg[i], chan_mask);
	}

	cur_vit_mask = 6100;
	upper = bin + 120;
	lower = bin - 120;

	for (i = 0; i < 123; i++) {
		if ((cur_vit_mask > lower) && (cur_vit_mask < upper)) {

			/* workaround for gcc bug #37014 */
L
Luis R. Rodriguez 已提交
2009
			volatile int tmp_v = abs(cur_vit_mask - bin);
S
Sujith 已提交
2010

L
Luis R. Rodriguez 已提交
2011
			if (tmp_v < 75)
S
Sujith 已提交
2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076
				mask_amt = 1;
			else
				mask_amt = 0;
			if (cur_vit_mask < 0)
				mask_m[abs(cur_vit_mask / 100)] = mask_amt;
			else
				mask_p[cur_vit_mask / 100] = mask_amt;
		}
		cur_vit_mask -= 100;
	}

	tmp_mask = (mask_m[46] << 30) | (mask_m[47] << 28)
		| (mask_m[48] << 26) | (mask_m[49] << 24)
		| (mask_m[50] << 22) | (mask_m[51] << 20)
		| (mask_m[52] << 18) | (mask_m[53] << 16)
		| (mask_m[54] << 14) | (mask_m[55] << 12)
		| (mask_m[56] << 10) | (mask_m[57] << 8)
		| (mask_m[58] << 6) | (mask_m[59] << 4)
		| (mask_m[60] << 2) | (mask_m[61] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_1, tmp_mask);
	REG_WRITE(ah, AR_PHY_VIT_MASK2_M_46_61, tmp_mask);

	tmp_mask = (mask_m[31] << 28)
		| (mask_m[32] << 26) | (mask_m[33] << 24)
		| (mask_m[34] << 22) | (mask_m[35] << 20)
		| (mask_m[36] << 18) | (mask_m[37] << 16)
		| (mask_m[48] << 14) | (mask_m[39] << 12)
		| (mask_m[40] << 10) | (mask_m[41] << 8)
		| (mask_m[42] << 6) | (mask_m[43] << 4)
		| (mask_m[44] << 2) | (mask_m[45] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_2, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_31_45, tmp_mask);

	tmp_mask = (mask_m[16] << 30) | (mask_m[16] << 28)
		| (mask_m[18] << 26) | (mask_m[18] << 24)
		| (mask_m[20] << 22) | (mask_m[20] << 20)
		| (mask_m[22] << 18) | (mask_m[22] << 16)
		| (mask_m[24] << 14) | (mask_m[24] << 12)
		| (mask_m[25] << 10) | (mask_m[26] << 8)
		| (mask_m[27] << 6) | (mask_m[28] << 4)
		| (mask_m[29] << 2) | (mask_m[30] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_3, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_16_30, tmp_mask);

	tmp_mask = (mask_m[0] << 30) | (mask_m[1] << 28)
		| (mask_m[2] << 26) | (mask_m[3] << 24)
		| (mask_m[4] << 22) | (mask_m[5] << 20)
		| (mask_m[6] << 18) | (mask_m[7] << 16)
		| (mask_m[8] << 14) | (mask_m[9] << 12)
		| (mask_m[10] << 10) | (mask_m[11] << 8)
		| (mask_m[12] << 6) | (mask_m[13] << 4)
		| (mask_m[14] << 2) | (mask_m[15] << 0);
	REG_WRITE(ah, AR_PHY_MASK_CTL, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_00_15, tmp_mask);

	tmp_mask = (mask_p[15] << 28)
		| (mask_p[14] << 26) | (mask_p[13] << 24)
		| (mask_p[12] << 22) | (mask_p[11] << 20)
		| (mask_p[10] << 18) | (mask_p[9] << 16)
		| (mask_p[8] << 14) | (mask_p[7] << 12)
		| (mask_p[6] << 10) | (mask_p[5] << 8)
		| (mask_p[4] << 6) | (mask_p[3] << 4)
		| (mask_p[2] << 2) | (mask_p[1] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_1, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_15_01, tmp_mask);
2077

S
Sujith 已提交
2078 2079 2080 2081 2082 2083 2084 2085 2086 2087
	tmp_mask = (mask_p[30] << 28)
		| (mask_p[29] << 26) | (mask_p[28] << 24)
		| (mask_p[27] << 22) | (mask_p[26] << 20)
		| (mask_p[25] << 18) | (mask_p[24] << 16)
		| (mask_p[23] << 14) | (mask_p[22] << 12)
		| (mask_p[21] << 10) | (mask_p[20] << 8)
		| (mask_p[19] << 6) | (mask_p[18] << 4)
		| (mask_p[17] << 2) | (mask_p[16] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_2, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_30_16, tmp_mask);
2088

S
Sujith 已提交
2089 2090 2091 2092 2093 2094 2095 2096 2097 2098
	tmp_mask = (mask_p[45] << 28)
		| (mask_p[44] << 26) | (mask_p[43] << 24)
		| (mask_p[42] << 22) | (mask_p[41] << 20)
		| (mask_p[40] << 18) | (mask_p[39] << 16)
		| (mask_p[38] << 14) | (mask_p[37] << 12)
		| (mask_p[36] << 10) | (mask_p[35] << 8)
		| (mask_p[34] << 6) | (mask_p[33] << 4)
		| (mask_p[32] << 2) | (mask_p[31] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_3, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_45_31, tmp_mask);
2099

S
Sujith 已提交
2100 2101 2102 2103 2104 2105 2106 2107 2108 2109
	tmp_mask = (mask_p[61] << 30) | (mask_p[60] << 28)
		| (mask_p[59] << 26) | (mask_p[58] << 24)
		| (mask_p[57] << 22) | (mask_p[56] << 20)
		| (mask_p[55] << 18) | (mask_p[54] << 16)
		| (mask_p[53] << 14) | (mask_p[52] << 12)
		| (mask_p[51] << 10) | (mask_p[50] << 8)
		| (mask_p[49] << 6) | (mask_p[48] << 4)
		| (mask_p[47] << 2) | (mask_p[46] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_4, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_61_45, tmp_mask);
2110 2111
}

2112
static void ath9k_hw_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan)
2113
{
S
Sujith 已提交
2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128
	int bb_spur = AR_NO_SPUR;
	int bin, cur_bin;
	int spur_freq_sd;
	int spur_delta_phase;
	int denominator;
	int upper, lower, cur_vit_mask;
	int tmp, new;
	int i;
	int pilot_mask_reg[4] = { AR_PHY_TIMING7, AR_PHY_TIMING8,
			  AR_PHY_PILOT_MASK_01_30, AR_PHY_PILOT_MASK_31_60
	};
	int chan_mask_reg[4] = { AR_PHY_TIMING9, AR_PHY_TIMING10,
			 AR_PHY_CHANNEL_MASK_01_30, AR_PHY_CHANNEL_MASK_31_60
	};
	int inc[4] = { 0, 100, 0, 0 };
2129

S
Sujith 已提交
2130 2131 2132 2133 2134 2135
	int8_t mask_m[123];
	int8_t mask_p[123];
	int8_t mask_amt;
	int tmp_mask;
	int cur_bb_spur;
	bool is2GHz = IS_CHAN_2GHZ(chan);
2136

S
Sujith 已提交
2137 2138
	memset(&mask_m, 0, sizeof(int8_t) * 123);
	memset(&mask_p, 0, sizeof(int8_t) * 123);
2139

S
Sujith 已提交
2140
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
S
Sujith 已提交
2141
		cur_bb_spur = ah->eep_ops->get_spur_channel(ah, i, is2GHz);
S
Sujith 已提交
2142 2143 2144 2145 2146 2147 2148 2149
		if (AR_NO_SPUR == cur_bb_spur)
			break;
		cur_bb_spur = cur_bb_spur - (chan->channel * 10);
		if ((cur_bb_spur > -95) && (cur_bb_spur < 95)) {
			bb_spur = cur_bb_spur;
			break;
		}
	}
2150

S
Sujith 已提交
2151 2152
	if (AR_NO_SPUR == bb_spur)
		return;
2153

S
Sujith 已提交
2154
	bin = bb_spur * 32;
2155

S
Sujith 已提交
2156 2157 2158 2159 2160
	tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0));
	new = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI |
		     AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER |
		     AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK |
		     AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK);
2161

S
Sujith 已提交
2162
	REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), new);
2163

S
Sujith 已提交
2164 2165 2166 2167 2168 2169
	new = (AR_PHY_SPUR_REG_MASK_RATE_CNTL |
	       AR_PHY_SPUR_REG_ENABLE_MASK_PPM |
	       AR_PHY_SPUR_REG_MASK_RATE_SELECT |
	       AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI |
	       SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH));
	REG_WRITE(ah, AR_PHY_SPUR_REG, new);
2170

S
Sujith 已提交
2171 2172
	spur_delta_phase = ((bb_spur * 524288) / 100) &
		AR_PHY_TIMING11_SPUR_DELTA_PHASE;
2173

S
Sujith 已提交
2174 2175
	denominator = IS_CHAN_2GHZ(chan) ? 440 : 400;
	spur_freq_sd = ((bb_spur * 2048) / denominator) & 0x3ff;
2176

S
Sujith 已提交
2177 2178 2179 2180
	new = (AR_PHY_TIMING11_USE_SPUR_IN_AGC |
	       SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) |
	       SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE));
	REG_WRITE(ah, AR_PHY_TIMING11, new);
2181

S
Sujith 已提交
2182 2183 2184
	cur_bin = -6000;
	upper = bin + 100;
	lower = bin - 100;
2185

S
Sujith 已提交
2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199
	for (i = 0; i < 4; i++) {
		int pilot_mask = 0;
		int chan_mask = 0;
		int bp = 0;
		for (bp = 0; bp < 30; bp++) {
			if ((cur_bin > lower) && (cur_bin < upper)) {
				pilot_mask = pilot_mask | 0x1 << bp;
				chan_mask = chan_mask | 0x1 << bp;
			}
			cur_bin += 100;
		}
		cur_bin += inc[i];
		REG_WRITE(ah, pilot_mask_reg[i], pilot_mask);
		REG_WRITE(ah, chan_mask_reg[i], chan_mask);
2200 2201
	}

S
Sujith 已提交
2202 2203 2204
	cur_vit_mask = 6100;
	upper = bin + 120;
	lower = bin - 120;
2205

S
Sujith 已提交
2206 2207
	for (i = 0; i < 123; i++) {
		if ((cur_vit_mask > lower) && (cur_vit_mask < upper)) {
2208

S
Sujith 已提交
2209
			/* workaround for gcc bug #37014 */
L
Luis R. Rodriguez 已提交
2210
			volatile int tmp_v = abs(cur_vit_mask - bin);
2211

L
Luis R. Rodriguez 已提交
2212
			if (tmp_v < 75)
S
Sujith 已提交
2213 2214 2215 2216 2217 2218 2219 2220 2221
				mask_amt = 1;
			else
				mask_amt = 0;
			if (cur_vit_mask < 0)
				mask_m[abs(cur_vit_mask / 100)] = mask_amt;
			else
				mask_p[cur_vit_mask / 100] = mask_amt;
		}
		cur_vit_mask -= 100;
2222 2223
	}

S
Sujith 已提交
2224 2225 2226 2227 2228 2229 2230 2231 2232 2233
	tmp_mask = (mask_m[46] << 30) | (mask_m[47] << 28)
		| (mask_m[48] << 26) | (mask_m[49] << 24)
		| (mask_m[50] << 22) | (mask_m[51] << 20)
		| (mask_m[52] << 18) | (mask_m[53] << 16)
		| (mask_m[54] << 14) | (mask_m[55] << 12)
		| (mask_m[56] << 10) | (mask_m[57] << 8)
		| (mask_m[58] << 6) | (mask_m[59] << 4)
		| (mask_m[60] << 2) | (mask_m[61] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_1, tmp_mask);
	REG_WRITE(ah, AR_PHY_VIT_MASK2_M_46_61, tmp_mask);
2234

S
Sujith 已提交
2235 2236 2237 2238 2239 2240 2241 2242 2243 2244
	tmp_mask = (mask_m[31] << 28)
		| (mask_m[32] << 26) | (mask_m[33] << 24)
		| (mask_m[34] << 22) | (mask_m[35] << 20)
		| (mask_m[36] << 18) | (mask_m[37] << 16)
		| (mask_m[48] << 14) | (mask_m[39] << 12)
		| (mask_m[40] << 10) | (mask_m[41] << 8)
		| (mask_m[42] << 6) | (mask_m[43] << 4)
		| (mask_m[44] << 2) | (mask_m[45] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_2, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_31_45, tmp_mask);
2245

S
Sujith 已提交
2246 2247 2248 2249 2250 2251 2252 2253 2254 2255
	tmp_mask = (mask_m[16] << 30) | (mask_m[16] << 28)
		| (mask_m[18] << 26) | (mask_m[18] << 24)
		| (mask_m[20] << 22) | (mask_m[20] << 20)
		| (mask_m[22] << 18) | (mask_m[22] << 16)
		| (mask_m[24] << 14) | (mask_m[24] << 12)
		| (mask_m[25] << 10) | (mask_m[26] << 8)
		| (mask_m[27] << 6) | (mask_m[28] << 4)
		| (mask_m[29] << 2) | (mask_m[30] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_3, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_16_30, tmp_mask);
2256

S
Sujith 已提交
2257 2258 2259 2260 2261 2262 2263 2264 2265 2266
	tmp_mask = (mask_m[0] << 30) | (mask_m[1] << 28)
		| (mask_m[2] << 26) | (mask_m[3] << 24)
		| (mask_m[4] << 22) | (mask_m[5] << 20)
		| (mask_m[6] << 18) | (mask_m[7] << 16)
		| (mask_m[8] << 14) | (mask_m[9] << 12)
		| (mask_m[10] << 10) | (mask_m[11] << 8)
		| (mask_m[12] << 6) | (mask_m[13] << 4)
		| (mask_m[14] << 2) | (mask_m[15] << 0);
	REG_WRITE(ah, AR_PHY_MASK_CTL, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_00_15, tmp_mask);
2267

S
Sujith 已提交
2268 2269 2270 2271 2272 2273 2274 2275 2276 2277
	tmp_mask = (mask_p[15] << 28)
		| (mask_p[14] << 26) | (mask_p[13] << 24)
		| (mask_p[12] << 22) | (mask_p[11] << 20)
		| (mask_p[10] << 18) | (mask_p[9] << 16)
		| (mask_p[8] << 14) | (mask_p[7] << 12)
		| (mask_p[6] << 10) | (mask_p[5] << 8)
		| (mask_p[4] << 6) | (mask_p[3] << 4)
		| (mask_p[2] << 2) | (mask_p[1] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_1, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_15_01, tmp_mask);
2278

S
Sujith 已提交
2279 2280 2281 2282 2283 2284 2285 2286 2287 2288
	tmp_mask = (mask_p[30] << 28)
		| (mask_p[29] << 26) | (mask_p[28] << 24)
		| (mask_p[27] << 22) | (mask_p[26] << 20)
		| (mask_p[25] << 18) | (mask_p[24] << 16)
		| (mask_p[23] << 14) | (mask_p[22] << 12)
		| (mask_p[21] << 10) | (mask_p[20] << 8)
		| (mask_p[19] << 6) | (mask_p[18] << 4)
		| (mask_p[17] << 2) | (mask_p[16] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_2, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_30_16, tmp_mask);
2289

S
Sujith 已提交
2290 2291 2292 2293 2294 2295 2296 2297 2298 2299
	tmp_mask = (mask_p[45] << 28)
		| (mask_p[44] << 26) | (mask_p[43] << 24)
		| (mask_p[42] << 22) | (mask_p[41] << 20)
		| (mask_p[40] << 18) | (mask_p[39] << 16)
		| (mask_p[38] << 14) | (mask_p[37] << 12)
		| (mask_p[36] << 10) | (mask_p[35] << 8)
		| (mask_p[34] << 6) | (mask_p[33] << 4)
		| (mask_p[32] << 2) | (mask_p[31] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_3, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_45_31, tmp_mask);
2300

S
Sujith 已提交
2301 2302 2303 2304 2305 2306 2307 2308 2309 2310
	tmp_mask = (mask_p[61] << 30) | (mask_p[60] << 28)
		| (mask_p[59] << 26) | (mask_p[58] << 24)
		| (mask_p[57] << 22) | (mask_p[56] << 20)
		| (mask_p[55] << 18) | (mask_p[54] << 16)
		| (mask_p[53] << 14) | (mask_p[52] << 12)
		| (mask_p[51] << 10) | (mask_p[50] << 8)
		| (mask_p[49] << 6) | (mask_p[48] << 4)
		| (mask_p[47] << 2) | (mask_p[46] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_4, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_61_45, tmp_mask);
2311 2312
}

J
Johannes Berg 已提交
2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324
static void ath9k_enable_rfkill(struct ath_hw *ah)
{
	REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
		    AR_GPIO_INPUT_EN_VAL_RFSILENT_BB);

	REG_CLR_BIT(ah, AR_GPIO_INPUT_MUX2,
		    AR_GPIO_INPUT_MUX2_RFSILENT);

	ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
	REG_SET_BIT(ah, AR_PHY_TEST, RFSILENT_BB);
}

2325
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
2326
		    bool bChannelChange)
2327
{
2328
	struct ath_common *common = ath9k_hw_common(ah);
2329
	u32 saveLedState;
2330
	struct ath9k_channel *curchan = ah->curchan;
2331 2332
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
2333
	u64 tsf = 0;
2334
	int i, rx_chainmask, r;
2335

2336 2337
	ah->txchainmask = common->tx_chainmask;
	ah->rxchainmask = common->rx_chainmask;
2338

2339
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
2340
		return -EIO;
2341

2342
	if (curchan && !ah->chip_fullsleep)
2343 2344 2345
		ath9k_hw_getnf(ah, curchan);

	if (bChannelChange &&
2346 2347 2348
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
2349
	    ((chan->channelFlags & CHANNEL_ALL) ==
2350
	     (ah->curchan->channelFlags & CHANNEL_ALL)) &&
2351 2352
	     !(AR_SREV_9280(ah) || IS_CHAN_A_5MHZ_SPACED(chan) ||
	     IS_CHAN_A_5MHZ_SPACED(ah->curchan))) {
2353

L
Luis R. Rodriguez 已提交
2354
		if (ath9k_hw_channel_change(ah, chan)) {
2355
			ath9k_hw_loadnf(ah, ah->curchan);
2356
			ath9k_hw_start_nfcal(ah);
2357
			return 0;
2358 2359 2360 2361 2362 2363 2364 2365 2366
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
2367 2368 2369 2370
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		tsf = ath9k_hw_gettsf64(ah);

2371 2372 2373 2374 2375 2376
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

2377 2378 2379 2380 2381 2382 2383
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

2384
	if (!ath9k_hw_chip_reset(ah, chan)) {
2385
		ath_print(common, ATH_DBG_FATAL, "Chip reset failed\n");
2386
		return -EINVAL;
2387 2388
	}

2389 2390 2391 2392 2393 2394 2395 2396
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
2397 2398 2399 2400
	/* Restore TSF */
	if (tsf && AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		ath9k_hw_settsf64(ah, tsf);

2401 2402
	if (AR_SREV_9280_10_OR_LATER(ah))
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
2403

2404
	if (AR_SREV_9287_12_OR_LATER(ah)) {
2405 2406 2407 2408 2409 2410 2411 2412 2413
		/* Enable ASYNC FIFO */
		REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
				AR_MAC_PCU_ASYNC_FIFO_REG3_DATAPATH_SEL);
		REG_SET_BIT(ah, AR_PHY_MODE, AR_PHY_MODE_ASYNCFIFO);
		REG_CLR_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
				AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
		REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
				AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
	}
L
Luis R. Rodriguez 已提交
2414
	r = ath9k_hw_process_ini(ah, chan);
2415 2416
	if (r)
		return r;
2417

2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

2435 2436 2437 2438 2439 2440 2441 2442
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

	if (AR_SREV_9280_10_OR_LATER(ah))
		ath9k_hw_9280_spur_mitigate(ah, chan);
	else
		ath9k_hw_spur_mitigate(ah, chan);

2443
	ah->eep_ops->set_board_values(ah, chan);
2444 2445 2446

	ath9k_hw_decrease_chain_power(ah, chan);

2447 2448
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
2449 2450
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
2451
		  | (ah->config.
2452
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
2453 2454
		  | ah->sta_id1_defaults);
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2455

2456
	ath_hw_setbssidmask(common);
2457 2458 2459

	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);

2460
	ath9k_hw_write_associd(ah);
2461 2462 2463 2464 2465

	REG_WRITE(ah, AR_ISR, ~0);

	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

2466 2467 2468
	if (AR_SREV_9280_10_OR_LATER(ah))
		ath9k_hw_ar9280_set_channel(ah, chan);
	else
2469 2470
		if (!(ath9k_hw_set_channel(ah, chan)))
			return -EIO;
2471 2472 2473 2474

	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

2475 2476
	ah->intr_txqs = 0;
	for (i = 0; i < ah->caps.total_queues; i++)
2477 2478
		ath9k_hw_resettxqueue(ah, i);

2479
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
2480 2481
	ath9k_hw_init_qos(ah);

2482
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
2483
		ath9k_enable_rfkill(ah);
J
Johannes Berg 已提交
2484

2485 2486
	ath9k_hw_init_user_settings(ah);

2487
	if (AR_SREV_9287_12_OR_LATER(ah)) {
2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502
		REG_WRITE(ah, AR_D_GBL_IFS_SIFS,
			  AR_D_GBL_IFS_SIFS_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_D_GBL_IFS_SLOT,
			  AR_D_GBL_IFS_SLOT_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_D_GBL_IFS_EIFS,
			  AR_D_GBL_IFS_EIFS_ASYNC_FIFO_DUR);

		REG_WRITE(ah, AR_TIME_OUT, AR_TIME_OUT_ACK_CTS_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_USEC, AR_USEC_ASYNC_FIFO_DUR);

		REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
			    AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
		REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
			      AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
	}
2503
	if (AR_SREV_9287_12_OR_LATER(ah)) {
2504 2505 2506 2507
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
				AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
	}

2508 2509 2510 2511 2512 2513 2514
	REG_WRITE(ah, AR_STA_ID1,
		  REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

2515
	if (ah->config.intr_mitigation) {
2516 2517 2518 2519 2520 2521
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

	ath9k_hw_init_bb(ah, chan);

2522
	if (!ath9k_hw_init_cal(ah, chan))
2523
		return -EIO;
2524

2525
	rx_chainmask = ah->rxchainmask;
2526 2527 2528 2529 2530 2531 2532
	if ((rx_chainmask == 0x5) || (rx_chainmask == 0x3)) {
		REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
		REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
	}

	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

2533 2534 2535
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
2536 2537 2538 2539
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
2540
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
2541
				"CFG Byte Swap Set 0x%x\n", mask);
2542 2543 2544 2545
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
2546
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
2547
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
2548 2549
		}
	} else {
2550 2551 2552
		/* Configure AR9271 target WLAN */
                if (AR_SREV_9271(ah))
			REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
2553
#ifdef __BIG_ENDIAN
2554 2555
                else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
2556 2557 2558
#endif
	}

2559
	if (ah->btcoex_hw.enabled)
2560 2561
		ath9k_hw_btcoex_enable(ah);

2562
	return 0;
2563 2564
}

S
Sujith 已提交
2565 2566 2567
/************************/
/* Key Cache Management */
/************************/
2568

2569
bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry)
2570
{
S
Sujith 已提交
2571
	u32 keyType;
2572

2573
	if (entry >= ah->caps.keycache_size) {
2574 2575
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
2576 2577 2578
		return false;
	}

S
Sujith 已提交
2579
	keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
2580

S
Sujith 已提交
2581 2582 2583 2584 2585 2586 2587 2588
	REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
2589

S
Sujith 已提交
2590 2591
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
2592

S
Sujith 已提交
2593 2594 2595 2596
		REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
2597 2598 2599 2600 2601 2602

	}

	return true;
}

2603
bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac)
2604
{
S
Sujith 已提交
2605
	u32 macHi, macLo;
2606

2607
	if (entry >= ah->caps.keycache_size) {
2608 2609
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
S
Sujith 已提交
2610
		return false;
2611 2612
	}

S
Sujith 已提交
2613 2614 2615 2616 2617 2618 2619 2620 2621
	if (mac != NULL) {
		macHi = (mac[5] << 8) | mac[4];
		macLo = (mac[3] << 24) |
			(mac[2] << 16) |
			(mac[1] << 8) |
			mac[0];
		macLo >>= 1;
		macLo |= (macHi & 1) << 31;
		macHi >>= 1;
2622
	} else {
S
Sujith 已提交
2623
		macLo = macHi = 0;
2624
	}
S
Sujith 已提交
2625 2626
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | AR_KEYTABLE_VALID);
2627

S
Sujith 已提交
2628
	return true;
2629 2630
}

2631
bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
S
Sujith 已提交
2632
				 const struct ath9k_keyval *k,
J
Jouni Malinen 已提交
2633
				 const u8 *mac)
2634
{
2635
	const struct ath9k_hw_capabilities *pCap = &ah->caps;
2636
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
2637 2638
	u32 key0, key1, key2, key3, key4;
	u32 keyType;
2639

S
Sujith 已提交
2640
	if (entry >= pCap->keycache_size) {
2641 2642
		ath_print(common, ATH_DBG_FATAL,
			  "keycache entry %u out of range\n", entry);
S
Sujith 已提交
2643
		return false;
2644 2645
	}

S
Sujith 已提交
2646 2647 2648 2649 2650 2651
	switch (k->kv_type) {
	case ATH9K_CIPHER_AES_OCB:
		keyType = AR_KEYTABLE_TYPE_AES;
		break;
	case ATH9K_CIPHER_AES_CCM:
		if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
2652 2653 2654
			ath_print(common, ATH_DBG_ANY,
				  "AES-CCM not supported by mac rev 0x%x\n",
				  ah->hw_version.macRev);
S
Sujith 已提交
2655 2656 2657 2658 2659 2660 2661 2662
			return false;
		}
		keyType = AR_KEYTABLE_TYPE_CCM;
		break;
	case ATH9K_CIPHER_TKIP:
		keyType = AR_KEYTABLE_TYPE_TKIP;
		if (ATH9K_IS_MIC_ENABLED(ah)
		    && entry + 64 >= pCap->keycache_size) {
2663 2664
			ath_print(common, ATH_DBG_ANY,
				  "entry %u inappropriate for TKIP\n", entry);
S
Sujith 已提交
2665 2666 2667 2668
			return false;
		}
		break;
	case ATH9K_CIPHER_WEP:
2669
		if (k->kv_len < WLAN_KEY_LEN_WEP40) {
2670 2671
			ath_print(common, ATH_DBG_ANY,
				  "WEP key length %u too small\n", k->kv_len);
S
Sujith 已提交
2672 2673
			return false;
		}
2674
		if (k->kv_len <= WLAN_KEY_LEN_WEP40)
S
Sujith 已提交
2675
			keyType = AR_KEYTABLE_TYPE_40;
2676
		else if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
2677 2678 2679 2680 2681 2682 2683 2684
			keyType = AR_KEYTABLE_TYPE_104;
		else
			keyType = AR_KEYTABLE_TYPE_128;
		break;
	case ATH9K_CIPHER_CLR:
		keyType = AR_KEYTABLE_TYPE_CLR;
		break;
	default:
2685 2686
		ath_print(common, ATH_DBG_FATAL,
			  "cipher %u not supported\n", k->kv_type);
S
Sujith 已提交
2687
		return false;
2688 2689
	}

J
Jouni Malinen 已提交
2690 2691 2692 2693 2694
	key0 = get_unaligned_le32(k->kv_val + 0);
	key1 = get_unaligned_le16(k->kv_val + 4);
	key2 = get_unaligned_le32(k->kv_val + 6);
	key3 = get_unaligned_le16(k->kv_val + 10);
	key4 = get_unaligned_le32(k->kv_val + 12);
2695
	if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
2696
		key4 &= 0xff;
2697

2698 2699 2700 2701 2702 2703 2704
	/*
	 * Note: Key cache registers access special memory area that requires
	 * two 32-bit writes to actually update the values in the internal
	 * memory. Consequently, the exact order and pairs used here must be
	 * maintained.
	 */

S
Sujith 已提交
2705 2706
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
2707

2708 2709 2710 2711 2712 2713
		/*
		 * Write inverted key[47:0] first to avoid Michael MIC errors
		 * on frames that could be sent or received at the same time.
		 * The correct key will be written in the end once everything
		 * else is ready.
		 */
S
Sujith 已提交
2714 2715
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
2716 2717

		/* Write key[95:48] */
S
Sujith 已提交
2718 2719
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
2720 2721

		/* Write key[127:96] and key type */
S
Sujith 已提交
2722 2723
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
2724 2725

		/* Write MAC address for the entry */
S
Sujith 已提交
2726
		(void) ath9k_hw_keysetmac(ah, entry, mac);
2727

2728
		if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) {
2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740
			/*
			 * TKIP uses two key cache entries:
			 * Michael MIC TX/RX keys in the same key cache entry
			 * (idx = main index + 64):
			 * key0 [31:0] = RX key [31:0]
			 * key1 [15:0] = TX key [31:16]
			 * key1 [31:16] = reserved
			 * key2 [31:0] = RX key [63:32]
			 * key3 [15:0] = TX key [15:0]
			 * key3 [31:16] = reserved
			 * key4 [31:0] = TX key [63:32]
			 */
S
Sujith 已提交
2741
			u32 mic0, mic1, mic2, mic3, mic4;
2742

S
Sujith 已提交
2743 2744 2745 2746 2747
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
			mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
			mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
			mic4 = get_unaligned_le32(k->kv_txmic + 4);
2748 2749

			/* Write RX[31:0] and TX[31:16] */
S
Sujith 已提交
2750 2751
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
2752 2753

			/* Write RX[63:32] and TX[15:0] */
S
Sujith 已提交
2754 2755
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
2756 2757

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
2758 2759 2760
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
2761

S
Sujith 已提交
2762
		} else {
2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778
			/*
			 * TKIP uses four key cache entries (two for group
			 * keys):
			 * Michael MIC TX/RX keys are in different key cache
			 * entries (idx = main index + 64 for TX and
			 * main index + 32 + 96 for RX):
			 * key0 [31:0] = TX/RX MIC key [31:0]
			 * key1 [31:0] = reserved
			 * key2 [31:0] = TX/RX MIC key [63:32]
			 * key3 [31:0] = reserved
			 * key4 [31:0] = reserved
			 *
			 * Upper layer code will call this function separately
			 * for TX and RX keys when these registers offsets are
			 * used.
			 */
S
Sujith 已提交
2779
			u32 mic0, mic2;
2780

S
Sujith 已提交
2781 2782
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
2783 2784

			/* Write MIC key[31:0] */
S
Sujith 已提交
2785 2786
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
2787 2788

			/* Write MIC key[63:32] */
S
Sujith 已提交
2789 2790
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
2791 2792

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
2793 2794 2795 2796
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
		}
2797 2798

		/* MAC address registers are reserved for the MIC entry */
S
Sujith 已提交
2799 2800
		REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
2801 2802 2803 2804 2805 2806

		/*
		 * Write the correct (un-inverted) key[47:0] last to enable
		 * TKIP now that all other registers are set with correct
		 * values.
		 */
S
Sujith 已提交
2807 2808 2809
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
	} else {
2810
		/* Write key[47:0] */
S
Sujith 已提交
2811 2812
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
2813 2814

		/* Write key[95:48] */
S
Sujith 已提交
2815 2816
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
2817 2818

		/* Write key[127:96] and key type */
S
Sujith 已提交
2819 2820
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
2821

2822
		/* Write MAC address for the entry */
S
Sujith 已提交
2823 2824
		(void) ath9k_hw_keysetmac(ah, entry, mac);
	}
2825 2826 2827 2828

	return true;
}

2829
bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry)
2830
{
2831
	if (entry < ah->caps.keycache_size) {
S
Sujith 已提交
2832 2833 2834 2835 2836
		u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
		if (val & AR_KEYTABLE_VALID)
			return true;
	}
	return false;
2837 2838
}

S
Sujith 已提交
2839 2840 2841 2842
/******************************/
/* Power Management (Chipset) */
/******************************/

2843
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
2844
{
S
Sujith 已提交
2845 2846 2847 2848 2849 2850
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		if (!AR_SREV_9100(ah))
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2851

S
Sujith 已提交
2852 2853 2854
		if(!AR_SREV_5416(ah))
			REG_CLR_BIT(ah, (AR_RTC_RESET),
				    AR_RTC_RESET_EN);
S
Sujith 已提交
2855
	}
2856 2857
}

2858
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
2859
{
S
Sujith 已提交
2860 2861
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
2862
		struct ath9k_hw_capabilities *pCap = &ah->caps;
2863

S
Sujith 已提交
2864 2865 2866 2867 2868 2869
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
2870 2871 2872 2873
		}
	}
}

2874
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
2875
{
S
Sujith 已提交
2876 2877
	u32 val;
	int i;
2878

S
Sujith 已提交
2879 2880 2881 2882 2883 2884 2885
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
2886
			ath9k_hw_init_pll(ah, NULL);
S
Sujith 已提交
2887 2888 2889 2890
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
2891

S
Sujith 已提交
2892 2893 2894
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
2895

S
Sujith 已提交
2896 2897 2898 2899 2900 2901 2902
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
2903
		}
S
Sujith 已提交
2904
		if (i == 0) {
2905 2906 2907
			ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
				  "Failed to wakeup in %uus\n",
				  POWER_UP_TIME / 20);
S
Sujith 已提交
2908
			return false;
2909 2910 2911
		}
	}

S
Sujith 已提交
2912
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2913

S
Sujith 已提交
2914
	return true;
2915 2916
}

2917
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
2918
{
2919
	struct ath_common *common = ath9k_hw_common(ah);
2920
	int status = true, setChip = true;
S
Sujith 已提交
2921 2922 2923 2924 2925 2926 2927
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

2928 2929 2930
	if (ah->power_mode == mode)
		return status;

2931 2932
	ath_print(common, ATH_DBG_RESET, "%s -> %s\n",
		  modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
2933 2934 2935 2936 2937 2938 2939

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
2940
		ah->chip_fullsleep = true;
S
Sujith 已提交
2941 2942 2943 2944
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
2945
	default:
2946 2947
		ath_print(common, ATH_DBG_FATAL,
			  "Unknown power mode %u\n", mode);
2948 2949
		return false;
	}
2950
	ah->power_mode = mode;
S
Sujith 已提交
2951 2952

	return status;
2953 2954
}

2955 2956 2957 2958 2959 2960 2961 2962 2963
/*
 * Helper for ASPM support.
 *
 * Disable PLL when in L0s as well as receiver clock when in L1.
 * This power saving option must be enabled through the SerDes.
 *
 * Programming the SerDes must go through the same 288 bit serial shift
 * register as the other analog registers.  Hence the 9 writes.
 */
V
Vivek Natarajan 已提交
2964
void ath9k_hw_configpcipowersave(struct ath_hw *ah, int restore, int power_off)
2965
{
S
Sujith 已提交
2966
	u8 i;
V
Vivek Natarajan 已提交
2967
	u32 val;
2968

2969
	if (ah->is_pciexpress != true)
S
Sujith 已提交
2970
		return;
2971

2972
	/* Do not touch SerDes registers */
2973
	if (ah->config.pcie_powersave_enable == 2)
S
Sujith 已提交
2974 2975
		return;

2976
	/* Nothing to do on restore for 11N */
V
Vivek Natarajan 已提交
2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002
	if (!restore) {
		if (AR_SREV_9280_20_OR_LATER(ah)) {
			/*
			 * AR9280 2.0 or later chips use SerDes values from the
			 * initvals.h initialized depending on chipset during
			 * ath9k_hw_init()
			 */
			for (i = 0; i < ah->iniPcieSerdes.ia_rows; i++) {
				REG_WRITE(ah, INI_RA(&ah->iniPcieSerdes, i, 0),
					  INI_RA(&ah->iniPcieSerdes, i, 1));
			}
		} else if (AR_SREV_9280(ah) &&
			   (ah->hw_version.macRev == AR_SREV_REVISION_9280_10)) {
			REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fd00);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);

			/* RX shut off when elecidle is asserted */
			REG_WRITE(ah, AR_PCIE_SERDES, 0xa8000019);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x13160820);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980560);

			/* Shut off CLKREQ active in L1 */
			if (ah->config.pcie_clock_req)
				REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffc);
			else
				REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffd);
S
Sujith 已提交
3003

V
Vivek Natarajan 已提交
3004 3005 3006
			REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x00043007);
S
Sujith 已提交
3007

V
Vivek Natarajan 已提交
3008 3009
			/* Load the new settings */
			REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
S
Sujith 已提交
3010

V
Vivek Natarajan 已提交
3011 3012 3013
		} else {
			REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
S
Sujith 已提交
3014

V
Vivek Natarajan 已提交
3015 3016 3017 3018
			/* RX shut off when elecidle is asserted */
			REG_WRITE(ah, AR_PCIE_SERDES, 0x28000039);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x53160824);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980579);
S
Sujith 已提交
3019

V
Vivek Natarajan 已提交
3020 3021 3022 3023 3024
			/*
			 * Ignore ah->ah_config.pcie_clock_req setting for
			 * pre-AR9280 11n
			 */
			REG_WRITE(ah, AR_PCIE_SERDES, 0x001defff);
3025

V
Vivek Natarajan 已提交
3026 3027 3028
			REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x000e3007);
3029

V
Vivek Natarajan 已提交
3030 3031 3032
			/* Load the new settings */
			REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
		}
3033

V
Vivek Natarajan 已提交
3034
		udelay(1000);
3035

V
Vivek Natarajan 已提交
3036 3037
		/* set bit 19 to allow forcing of pcie core into L1 state */
		REG_SET_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);
3038

V
Vivek Natarajan 已提交
3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060
		/* Several PCIe massages to ensure proper behaviour */
		if (ah->config.pcie_waen) {
			val = ah->config.pcie_waen;
			if (!power_off)
				val &= (~AR_WA_D3_L1_DISABLE);
		} else {
			if (AR_SREV_9285(ah) || AR_SREV_9271(ah) ||
			    AR_SREV_9287(ah)) {
				val = AR9285_WA_DEFAULT;
				if (!power_off)
					val &= (~AR_WA_D3_L1_DISABLE);
			} else if (AR_SREV_9280(ah)) {
				/*
				 * On AR9280 chips bit 22 of 0x4004 needs to be
				 * set otherwise card may disappear.
				 */
				val = AR9280_WA_DEFAULT;
				if (!power_off)
					val &= (~AR_WA_D3_L1_DISABLE);
			} else
				val = AR_WA_DEFAULT;
		}
3061

V
Vivek Natarajan 已提交
3062 3063
		REG_WRITE(ah, AR_WA, val);
	}
S
Sujith 已提交
3064

V
Vivek Natarajan 已提交
3065
	if (power_off) {
3066
		/*
V
Vivek Natarajan 已提交
3067 3068 3069 3070
		 * Set PCIe workaround bits
		 * bit 14 in WA register (disable L1) should only
		 * be set when device enters D3 and be cleared
		 * when device comes back to D0.
3071
		 */
V
Vivek Natarajan 已提交
3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083
		if (ah->config.pcie_waen) {
			if (ah->config.pcie_waen & AR_WA_D3_L1_DISABLE)
				REG_SET_BIT(ah, AR_WA, AR_WA_D3_L1_DISABLE);
		} else {
			if (((AR_SREV_9285(ah) || AR_SREV_9271(ah) ||
			      AR_SREV_9287(ah)) &&
			     (AR9285_WA_DEFAULT & AR_WA_D3_L1_DISABLE)) ||
			    (AR_SREV_9280(ah) &&
			     (AR9280_WA_DEFAULT & AR_WA_D3_L1_DISABLE))) {
				REG_SET_BIT(ah, AR_WA, AR_WA_D3_L1_DISABLE);
			}
		}
S
Sujith 已提交
3084
	}
3085 3086
}

S
Sujith 已提交
3087 3088 3089 3090
/**********************/
/* Interrupt Handling */
/**********************/

3091
bool ath9k_hw_intrpend(struct ath_hw *ah)
3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109
{
	u32 host_isr;

	if (AR_SREV_9100(ah))
		return true;

	host_isr = REG_READ(ah, AR_INTR_ASYNC_CAUSE);
	if ((host_isr & AR_INTR_MAC_IRQ) && (host_isr != AR_INTR_SPURIOUS))
		return true;

	host_isr = REG_READ(ah, AR_INTR_SYNC_CAUSE);
	if ((host_isr & AR_INTR_SYNC_DEFAULT)
	    && (host_isr != AR_INTR_SPURIOUS))
		return true;

	return false;
}

3110
bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked)
3111 3112 3113
{
	u32 isr = 0;
	u32 mask2 = 0;
3114
	struct ath9k_hw_capabilities *pCap = &ah->caps;
3115 3116
	u32 sync_cause = 0;
	bool fatal_int = false;
3117
	struct ath_common *common = ath9k_hw_common(ah);
3118 3119 3120 3121 3122 3123 3124 3125 3126

	if (!AR_SREV_9100(ah)) {
		if (REG_READ(ah, AR_INTR_ASYNC_CAUSE) & AR_INTR_MAC_IRQ) {
			if ((REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M)
			    == AR_RTC_STATUS_ON) {
				isr = REG_READ(ah, AR_ISR);
			}
		}

S
Sujith 已提交
3127 3128
		sync_cause = REG_READ(ah, AR_INTR_SYNC_CAUSE) &
			AR_INTR_SYNC_DEFAULT;
3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154

		*masked = 0;

		if (!isr && !sync_cause)
			return false;
	} else {
		*masked = 0;
		isr = REG_READ(ah, AR_ISR);
	}

	if (isr) {
		if (isr & AR_ISR_BCNMISC) {
			u32 isr2;
			isr2 = REG_READ(ah, AR_ISR_S2);
			if (isr2 & AR_ISR_S2_TIM)
				mask2 |= ATH9K_INT_TIM;
			if (isr2 & AR_ISR_S2_DTIM)
				mask2 |= ATH9K_INT_DTIM;
			if (isr2 & AR_ISR_S2_DTIMSYNC)
				mask2 |= ATH9K_INT_DTIMSYNC;
			if (isr2 & (AR_ISR_S2_CABEND))
				mask2 |= ATH9K_INT_CABEND;
			if (isr2 & AR_ISR_S2_GTT)
				mask2 |= ATH9K_INT_GTT;
			if (isr2 & AR_ISR_S2_CST)
				mask2 |= ATH9K_INT_CST;
3155 3156
			if (isr2 & AR_ISR_S2_TSFOOR)
				mask2 |= ATH9K_INT_TSFOOR;
3157 3158 3159 3160 3161 3162 3163 3164 3165 3166
		}

		isr = REG_READ(ah, AR_ISR_RAC);
		if (isr == 0xffffffff) {
			*masked = 0;
			return false;
		}

		*masked = isr & ATH9K_INT_COMMON;

3167
		if (ah->config.intr_mitigation) {
3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181
			if (isr & (AR_ISR_RXMINTR | AR_ISR_RXINTM))
				*masked |= ATH9K_INT_RX;
		}

		if (isr & (AR_ISR_RXOK | AR_ISR_RXERR))
			*masked |= ATH9K_INT_RX;
		if (isr &
		    (AR_ISR_TXOK | AR_ISR_TXDESC | AR_ISR_TXERR |
		     AR_ISR_TXEOL)) {
			u32 s0_s, s1_s;

			*masked |= ATH9K_INT_TX;

			s0_s = REG_READ(ah, AR_ISR_S0_S);
3182 3183
			ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXOK);
			ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXDESC);
3184 3185

			s1_s = REG_READ(ah, AR_ISR_S1_S);
3186 3187
			ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXERR);
			ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXEOL);
3188 3189 3190
		}

		if (isr & AR_ISR_RXORN) {
3191 3192
			ath_print(common, ATH_DBG_INTERRUPT,
				  "receive FIFO overrun interrupt\n");
3193 3194 3195
		}

		if (!AR_SREV_9100(ah)) {
3196
			if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
3197 3198 3199 3200 3201 3202 3203 3204
				u32 isr5 = REG_READ(ah, AR_ISR_S5_S);
				if (isr5 & AR_ISR_S5_TIM_TIMER)
					*masked |= ATH9K_INT_TIM_TIMER;
			}
		}

		*masked |= mask2;
	}
S
Sujith 已提交
3205

3206 3207
	if (AR_SREV_9100(ah))
		return true;
S
Sujith 已提交
3208

3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225
	if (isr & AR_ISR_GENTMR) {
		u32 s5_s;

		s5_s = REG_READ(ah, AR_ISR_S5_S);
		if (isr & AR_ISR_GENTMR) {
			ah->intr_gen_timer_trigger =
				MS(s5_s, AR_ISR_S5_GENTIMER_TRIG);

			ah->intr_gen_timer_thresh =
				MS(s5_s, AR_ISR_S5_GENTIMER_THRESH);

			if (ah->intr_gen_timer_trigger)
				*masked |= ATH9K_INT_GENTIMER;

		}
	}

3226 3227 3228 3229 3230 3231 3232 3233
	if (sync_cause) {
		fatal_int =
			(sync_cause &
			 (AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR))
			? true : false;

		if (fatal_int) {
			if (sync_cause & AR_INTR_SYNC_HOST1_FATAL) {
3234 3235
				ath_print(common, ATH_DBG_ANY,
					  "received PCI FATAL interrupt\n");
3236 3237
			}
			if (sync_cause & AR_INTR_SYNC_HOST1_PERR) {
3238 3239
				ath_print(common, ATH_DBG_ANY,
					  "received PCI PERR interrupt\n");
3240
			}
3241
			*masked |= ATH9K_INT_FATAL;
3242 3243
		}
		if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT) {
3244 3245
			ath_print(common, ATH_DBG_INTERRUPT,
				  "AR_INTR_SYNC_RADM_CPL_TIMEOUT\n");
3246 3247 3248 3249 3250
			REG_WRITE(ah, AR_RC, AR_RC_HOSTIF);
			REG_WRITE(ah, AR_RC, 0);
			*masked |= ATH9K_INT_FATAL;
		}
		if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT) {
3251 3252
			ath_print(common, ATH_DBG_INTERRUPT,
				  "AR_INTR_SYNC_LOCAL_TIMEOUT\n");
3253 3254 3255 3256 3257
		}

		REG_WRITE(ah, AR_INTR_SYNC_CAUSE_CLR, sync_cause);
		(void) REG_READ(ah, AR_INTR_SYNC_CAUSE_CLR);
	}
S
Sujith 已提交
3258

3259 3260 3261
	return true;
}

3262
enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints)
3263
{
3264
	u32 omask = ah->mask_reg;
3265
	u32 mask, mask2;
3266
	struct ath9k_hw_capabilities *pCap = &ah->caps;
3267
	struct ath_common *common = ath9k_hw_common(ah);
3268

3269
	ath_print(common, ATH_DBG_INTERRUPT, "0x%x => 0x%x\n", omask, ints);
3270 3271

	if (omask & ATH9K_INT_GLOBAL) {
3272
		ath_print(common, ATH_DBG_INTERRUPT, "disable IER\n");
3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287
		REG_WRITE(ah, AR_IER, AR_IER_DISABLE);
		(void) REG_READ(ah, AR_IER);
		if (!AR_SREV_9100(ah)) {
			REG_WRITE(ah, AR_INTR_ASYNC_ENABLE, 0);
			(void) REG_READ(ah, AR_INTR_ASYNC_ENABLE);

			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
			(void) REG_READ(ah, AR_INTR_SYNC_ENABLE);
		}
	}

	mask = ints & ATH9K_INT_COMMON;
	mask2 = 0;

	if (ints & ATH9K_INT_TX) {
3288
		if (ah->txok_interrupt_mask)
3289
			mask |= AR_IMR_TXOK;
3290
		if (ah->txdesc_interrupt_mask)
3291
			mask |= AR_IMR_TXDESC;
3292
		if (ah->txerr_interrupt_mask)
3293
			mask |= AR_IMR_TXERR;
3294
		if (ah->txeol_interrupt_mask)
3295 3296 3297 3298
			mask |= AR_IMR_TXEOL;
	}
	if (ints & ATH9K_INT_RX) {
		mask |= AR_IMR_RXERR;
3299
		if (ah->config.intr_mitigation)
3300 3301 3302
			mask |= AR_IMR_RXMINTR | AR_IMR_RXINTM;
		else
			mask |= AR_IMR_RXOK | AR_IMR_RXDESC;
3303
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315
			mask |= AR_IMR_GENTMR;
	}

	if (ints & (ATH9K_INT_BMISC)) {
		mask |= AR_IMR_BCNMISC;
		if (ints & ATH9K_INT_TIM)
			mask2 |= AR_IMR_S2_TIM;
		if (ints & ATH9K_INT_DTIM)
			mask2 |= AR_IMR_S2_DTIM;
		if (ints & ATH9K_INT_DTIMSYNC)
			mask2 |= AR_IMR_S2_DTIMSYNC;
		if (ints & ATH9K_INT_CABEND)
3316 3317 3318
			mask2 |= AR_IMR_S2_CABEND;
		if (ints & ATH9K_INT_TSFOOR)
			mask2 |= AR_IMR_S2_TSFOOR;
3319 3320 3321 3322 3323 3324 3325 3326 3327 3328
	}

	if (ints & (ATH9K_INT_GTT | ATH9K_INT_CST)) {
		mask |= AR_IMR_BCNMISC;
		if (ints & ATH9K_INT_GTT)
			mask2 |= AR_IMR_S2_GTT;
		if (ints & ATH9K_INT_CST)
			mask2 |= AR_IMR_S2_CST;
	}

3329
	ath_print(common, ATH_DBG_INTERRUPT, "new IMR 0x%x\n", mask);
3330 3331 3332 3333 3334 3335 3336 3337 3338
	REG_WRITE(ah, AR_IMR, mask);
	mask = REG_READ(ah, AR_IMR_S2) & ~(AR_IMR_S2_TIM |
					   AR_IMR_S2_DTIM |
					   AR_IMR_S2_DTIMSYNC |
					   AR_IMR_S2_CABEND |
					   AR_IMR_S2_CABTO |
					   AR_IMR_S2_TSFOOR |
					   AR_IMR_S2_GTT | AR_IMR_S2_CST);
	REG_WRITE(ah, AR_IMR_S2, mask | mask2);
3339
	ah->mask_reg = ints;
3340

3341
	if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
3342 3343 3344 3345 3346 3347 3348
		if (ints & ATH9K_INT_TIM_TIMER)
			REG_SET_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
		else
			REG_CLR_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
	}

	if (ints & ATH9K_INT_GLOBAL) {
3349
		ath_print(common, ATH_DBG_INTERRUPT, "enable IER\n");
3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361
		REG_WRITE(ah, AR_IER, AR_IER_ENABLE);
		if (!AR_SREV_9100(ah)) {
			REG_WRITE(ah, AR_INTR_ASYNC_ENABLE,
				  AR_INTR_MAC_IRQ);
			REG_WRITE(ah, AR_INTR_ASYNC_MASK, AR_INTR_MAC_IRQ);


			REG_WRITE(ah, AR_INTR_SYNC_ENABLE,
				  AR_INTR_SYNC_DEFAULT);
			REG_WRITE(ah, AR_INTR_SYNC_MASK,
				  AR_INTR_SYNC_DEFAULT);
		}
3362 3363
		ath_print(common, ATH_DBG_INTERRUPT, "AR_IMR 0x%x IER 0x%x\n",
			  REG_READ(ah, AR_IMR), REG_READ(ah, AR_IER));
3364 3365 3366 3367 3368
	}

	return omask;
}

S
Sujith 已提交
3369 3370 3371 3372
/*******************/
/* Beacon Handling */
/*******************/

3373
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
3374 3375 3376
{
	int flags = 0;

3377
	ah->beacon_interval = beacon_period;
3378

3379
	switch (ah->opmode) {
3380 3381
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
3382 3383 3384 3385 3386
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
		REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
		flags |= AR_TBTT_TIMER_EN;
		break;
3387
	case NL80211_IFTYPE_ADHOC:
3388
	case NL80211_IFTYPE_MESH_POINT:
3389 3390 3391 3392
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
		REG_WRITE(ah, AR_NEXT_NDP_TIMER,
			  TU_TO_USEC(next_beacon +
3393 3394
				     (ah->atim_window ? ah->
				      atim_window : 1)));
3395
		flags |= AR_NDP_TIMER_EN;
3396
	case NL80211_IFTYPE_AP:
3397 3398 3399
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
			  TU_TO_USEC(next_beacon -
3400
				     ah->config.
3401
				     dma_beacon_response_time));
3402 3403
		REG_WRITE(ah, AR_NEXT_SWBA,
			  TU_TO_USEC(next_beacon -
3404
				     ah->config.
3405
				     sw_beacon_response_time));
3406 3407 3408
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
3409
	default:
3410 3411 3412
		ath_print(ath9k_hw_common(ah), ATH_DBG_BEACON,
			  "%s: unsupported opmode: %d\n",
			  __func__, ah->opmode);
3413 3414
		return;
		break;
3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429
	}

	REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));

	beacon_period &= ~ATH9K_BEACON_ENA;
	if (beacon_period & ATH9K_BEACON_RESET_TSF) {
		ath9k_hw_reset_tsf(ah);
	}

	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}

3430
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
3431
				    const struct ath9k_beacon_state *bs)
3432 3433
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
3434
	struct ath9k_hw_capabilities *pCap = &ah->caps;
3435
	struct ath_common *common = ath9k_hw_common(ah);
3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460

	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));

	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

	beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

3461 3462 3463 3464
	ath_print(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_print(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	ath_print(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	ath_print(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
3465

S
Sujith 已提交
3466 3467 3468
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
3469

S
Sujith 已提交
3470 3471 3472
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
3473

S
Sujith 已提交
3474 3475 3476 3477
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
3478

S
Sujith 已提交
3479 3480
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
3481

S
Sujith 已提交
3482 3483
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
3484

S
Sujith 已提交
3485 3486 3487
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
3488

3489 3490
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
3491 3492
}

S
Sujith 已提交
3493 3494 3495 3496
/*******************/
/* HW Capabilities */
/*******************/

3497
void ath9k_hw_fill_cap_info(struct ath_hw *ah)
3498
{
3499
	struct ath9k_hw_capabilities *pCap = &ah->caps;
3500
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
3501
	struct ath_common *common = ath9k_hw_common(ah);
3502
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
3503

S
Sujith 已提交
3504
	u16 capField = 0, eeval;
3505

S
Sujith 已提交
3506
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
3507
	regulatory->current_rd = eeval;
3508

S
Sujith 已提交
3509
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
3510 3511
	if (AR_SREV_9285_10_OR_LATER(ah))
		eeval |= AR9285_RDEXT_DEFAULT;
3512
	regulatory->current_rd_ext = eeval;
3513

S
Sujith 已提交
3514
	capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
S
Sujith 已提交
3515

3516
	if (ah->opmode != NL80211_IFTYPE_AP &&
3517
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
3518 3519 3520 3521 3522
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
3523 3524
		ath_print(common, ATH_DBG_REGULATORY,
			  "regdomain mapped to 0x%x\n", regulatory->current_rd);
S
Sujith 已提交
3525
	}
3526

S
Sujith 已提交
3527
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
S
Sujith 已提交
3528
	bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
3529

S
Sujith 已提交
3530 3531
	if (eeval & AR5416_OPFLAGS_11A) {
		set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
3532
		if (ah->config.ht_enable) {
S
Sujith 已提交
3533 3534 3535 3536 3537 3538 3539 3540 3541
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
				set_bit(ATH9K_MODE_11NA_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
				set_bit(ATH9K_MODE_11NA_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NA_HT40MINUS,
					pCap->wireless_modes);
			}
3542 3543 3544
		}
	}

S
Sujith 已提交
3545 3546
	if (eeval & AR5416_OPFLAGS_11G) {
		set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
3547
		if (ah->config.ht_enable) {
S
Sujith 已提交
3548 3549 3550 3551 3552 3553 3554 3555 3556 3557
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
				set_bit(ATH9K_MODE_11NG_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
				set_bit(ATH9K_MODE_11NG_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NG_HT40MINUS,
					pCap->wireless_modes);
			}
		}
3558
	}
S
Sujith 已提交
3559

S
Sujith 已提交
3560
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
3561 3562 3563 3564
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
3565
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
3566 3567 3568
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
3569 3570
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
	else
3571
		/* Use rx_chainmask from EEPROM. */
3572
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
3573

3574
	if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0)))
3575
		ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
3576

S
Sujith 已提交
3577 3578
	pCap->low_2ghz_chan = 2312;
	pCap->high_2ghz_chan = 2732;
3579

S
Sujith 已提交
3580 3581
	pCap->low_5ghz_chan = 4920;
	pCap->high_5ghz_chan = 6100;
3582

S
Sujith 已提交
3583 3584 3585
	pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
3586

S
Sujith 已提交
3587 3588 3589
	pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
3590

3591
	if (ah->config.ht_enable)
S
Sujith 已提交
3592 3593 3594
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
3595

S
Sujith 已提交
3596 3597 3598 3599
	pCap->hw_caps |= ATH9K_HW_CAP_GTT;
	pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
	pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
	pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
3600

S
Sujith 已提交
3601 3602 3603 3604 3605
	if (capField & AR_EEPROM_EEPCAP_MAXQCU)
		pCap->total_queues =
			MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
	else
		pCap->total_queues = ATH9K_NUM_TX_QUEUES;
3606

S
Sujith 已提交
3607 3608 3609 3610 3611
	if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
		pCap->keycache_size =
			1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
	else
		pCap->keycache_size = AR_KEYTABLE_SIZE;
3612

S
Sujith 已提交
3613 3614
	pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
	pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
3615

3616 3617 3618
	if (AR_SREV_9285_10_OR_LATER(ah))
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
	else if (AR_SREV_9280_10_OR_LATER(ah))
S
Sujith 已提交
3619 3620 3621
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
3622

S
Sujith 已提交
3623 3624 3625 3626 3627
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
3628 3629
	}

S
Sujith 已提交
3630 3631
	pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;

3632
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
3633 3634 3635 3636 3637 3638
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
3639 3640

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
3641
	}
S
Sujith 已提交
3642
#endif
3643

3644
	pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
3645

3646
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
3647 3648 3649
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
3650

3651
	if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
S
Sujith 已提交
3652 3653 3654 3655 3656
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
			AR_EEPROM_EEREGCAP_EN_KK_U2 |
			AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
3657
	} else {
S
Sujith 已提交
3658 3659 3660
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
3661 3662
	}

S
Sujith 已提交
3663 3664 3665
	pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;

	pCap->num_antcfg_5ghz =
S
Sujith 已提交
3666
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
S
Sujith 已提交
3667
	pCap->num_antcfg_2ghz =
S
Sujith 已提交
3668
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
3669

3670
	if (AR_SREV_9280_10_OR_LATER(ah) &&
3671
	    ath9k_hw_btcoex_supported(ah)) {
3672 3673
		btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
		btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
3674

3675
		if (AR_SREV_9285(ah)) {
3676 3677
			btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
			btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
3678
		} else {
3679
			btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
3680
		}
3681
	} else {
3682
		btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
3683
	}
3684 3685
}

3686
bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
3687
			    u32 capability, u32 *result)
3688
{
3689
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
S
Sujith 已提交
3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707
	switch (type) {
	case ATH9K_CAP_CIPHER:
		switch (capability) {
		case ATH9K_CIPHER_AES_CCM:
		case ATH9K_CIPHER_AES_OCB:
		case ATH9K_CIPHER_TKIP:
		case ATH9K_CIPHER_WEP:
		case ATH9K_CIPHER_MIC:
		case ATH9K_CIPHER_CLR:
			return true;
		default:
			return false;
		}
	case ATH9K_CAP_TKIP_MIC:
		switch (capability) {
		case 0:
			return true;
		case 1:
3708
			return (ah->sta_id1_defaults &
S
Sujith 已提交
3709 3710 3711 3712
				AR_STA_ID1_CRPT_MIC_ENABLE) ? true :
			false;
		}
	case ATH9K_CAP_TKIP_SPLIT:
3713
		return (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) ?
S
Sujith 已提交
3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726
			false : true;
	case ATH9K_CAP_DIVERSITY:
		return (REG_READ(ah, AR_PHY_CCK_DETECT) &
			AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV) ?
			true : false;
	case ATH9K_CAP_MCAST_KEYSRCH:
		switch (capability) {
		case 0:
			return true;
		case 1:
			if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) {
				return false;
			} else {
3727
				return (ah->sta_id1_defaults &
S
Sujith 已提交
3728 3729 3730 3731 3732 3733 3734 3735 3736 3737
					AR_STA_ID1_MCAST_KSRCH) ? true :
					false;
			}
		}
		return false;
	case ATH9K_CAP_TXPOW:
		switch (capability) {
		case 0:
			return 0;
		case 1:
3738
			*result = regulatory->power_limit;
S
Sujith 已提交
3739 3740
			return 0;
		case 2:
3741
			*result = regulatory->max_power_level;
S
Sujith 已提交
3742 3743
			return 0;
		case 3:
3744
			*result = regulatory->tp_scale;
S
Sujith 已提交
3745 3746 3747
			return 0;
		}
		return false;
3748 3749 3750 3751
	case ATH9K_CAP_DS:
		return (AR_SREV_9280_20_OR_LATER(ah) &&
			(ah->eep_ops->get_eeprom(ah, EEP_RC_CHAIN_MASK) == 1))
			? false : true;
S
Sujith 已提交
3752 3753
	default:
		return false;
3754 3755 3756
	}
}

3757
bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
3758
			    u32 capability, u32 setting, int *status)
3759
{
S
Sujith 已提交
3760
	u32 v;
3761

S
Sujith 已提交
3762 3763 3764
	switch (type) {
	case ATH9K_CAP_TKIP_MIC:
		if (setting)
3765
			ah->sta_id1_defaults |=
S
Sujith 已提交
3766 3767
				AR_STA_ID1_CRPT_MIC_ENABLE;
		else
3768
			ah->sta_id1_defaults &=
S
Sujith 已提交
3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780
				~AR_STA_ID1_CRPT_MIC_ENABLE;
		return true;
	case ATH9K_CAP_DIVERSITY:
		v = REG_READ(ah, AR_PHY_CCK_DETECT);
		if (setting)
			v |= AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
		else
			v &= ~AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
		REG_WRITE(ah, AR_PHY_CCK_DETECT, v);
		return true;
	case ATH9K_CAP_MCAST_KEYSRCH:
		if (setting)
3781
			ah->sta_id1_defaults |= AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
3782
		else
3783
			ah->sta_id1_defaults &= ~AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
3784 3785 3786
		return true;
	default:
		return false;
3787 3788 3789
	}
}

S
Sujith 已提交
3790 3791 3792
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
3793

3794
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
3795 3796 3797 3798
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
3799

S
Sujith 已提交
3800 3801 3802 3803 3804 3805
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
3806

S
Sujith 已提交
3807
	gpio_shift = (gpio % 6) * 5;
3808

S
Sujith 已提交
3809 3810 3811 3812
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
3813
	} else {
S
Sujith 已提交
3814 3815 3816 3817 3818
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
3819 3820 3821
	}
}

3822
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
3823
{
S
Sujith 已提交
3824
	u32 gpio_shift;
3825

3826
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
3827

S
Sujith 已提交
3828
	gpio_shift = gpio << 1;
3829

S
Sujith 已提交
3830 3831 3832 3833
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
3834 3835
}

3836
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
3837
{
3838 3839 3840
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

3841
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
3842
		return 0xffffffff;
3843

3844 3845 3846
	if (AR_SREV_9287_10_OR_LATER(ah))
		return MS_REG_READ(AR9287, gpio) != 0;
	else if (AR_SREV_9285_10_OR_LATER(ah))
3847 3848 3849 3850 3851
		return MS_REG_READ(AR9285, gpio) != 0;
	else if (AR_SREV_9280_10_OR_LATER(ah))
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
3852 3853
}

3854
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
3855
			 u32 ah_signal_type)
3856
{
S
Sujith 已提交
3857
	u32 gpio_shift;
3858

S
Sujith 已提交
3859
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
3860

S
Sujith 已提交
3861
	gpio_shift = 2 * gpio;
3862

S
Sujith 已提交
3863 3864 3865 3866
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
3867 3868
}

3869
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
3870
{
S
Sujith 已提交
3871 3872
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
3873 3874
}

3875
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
3876
{
S
Sujith 已提交
3877
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
3878 3879
}

3880
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
3881
{
S
Sujith 已提交
3882
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
3883 3884
}

3885
bool ath9k_hw_setantennaswitch(struct ath_hw *ah,
S
Sujith 已提交
3886 3887 3888 3889 3890
			       enum ath9k_ant_setting settings,
			       struct ath9k_channel *chan,
			       u8 *tx_chainmask,
			       u8 *rx_chainmask,
			       u8 *antenna_cfgd)
3891
{
S
Sujith 已提交
3892
	static u8 tx_chainmask_cfg, rx_chainmask_cfg;
3893

S
Sujith 已提交
3894 3895
	if (AR_SREV_9280(ah)) {
		if (!tx_chainmask_cfg) {
3896

S
Sujith 已提交
3897 3898 3899
			tx_chainmask_cfg = *tx_chainmask;
			rx_chainmask_cfg = *rx_chainmask;
		}
3900

S
Sujith 已提交
3901 3902 3903 3904 3905 3906 3907
		switch (settings) {
		case ATH9K_ANT_FIXED_A:
			*tx_chainmask = ATH9K_ANTENNA0_CHAINMASK;
			*rx_chainmask = ATH9K_ANTENNA0_CHAINMASK;
			*antenna_cfgd = true;
			break;
		case ATH9K_ANT_FIXED_B:
3908
			if (ah->caps.tx_chainmask >
S
Sujith 已提交
3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923
			    ATH9K_ANTENNA1_CHAINMASK) {
				*tx_chainmask = ATH9K_ANTENNA1_CHAINMASK;
			}
			*rx_chainmask = ATH9K_ANTENNA1_CHAINMASK;
			*antenna_cfgd = true;
			break;
		case ATH9K_ANT_VARIABLE:
			*tx_chainmask = tx_chainmask_cfg;
			*rx_chainmask = rx_chainmask_cfg;
			*antenna_cfgd = true;
			break;
		default:
			break;
		}
	} else {
S
Sujith 已提交
3924
		ah->config.diversity_control = settings;
3925 3926
	}

S
Sujith 已提交
3927
	return true;
3928 3929
}

S
Sujith 已提交
3930 3931 3932 3933
/*********************/
/* General Operation */
/*********************/

3934
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
3935
{
S
Sujith 已提交
3936 3937
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
3938

S
Sujith 已提交
3939 3940 3941 3942
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
3943

S
Sujith 已提交
3944
	return bits;
3945 3946
}

3947
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
3948
{
S
Sujith 已提交
3949
	u32 phybits;
3950

S
Sujith 已提交
3951 3952
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
3953 3954 3955 3956 3957 3958
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
3959

S
Sujith 已提交
3960 3961 3962 3963 3964 3965 3966
	if (phybits)
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
	else
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
}
3967

3968
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
3969
{
3970 3971 3972 3973 3974
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
S
Sujith 已提交
3975
}
3976

3977
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
3978
{
3979
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
3980
		return false;
3981

3982 3983 3984 3985 3986
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
3987 3988
}

3989
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
3990
{
3991
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
3992
	struct ath9k_channel *chan = ah->curchan;
3993
	struct ieee80211_channel *channel = chan->chan;
3994

3995
	regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
3996

3997
	ah->eep_ops->set_txpower(ah, chan,
3998
				 ath9k_regd_get_ctl(regulatory, chan),
3999 4000 4001
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
4002
				 (u32) regulatory->power_limit));
4003 4004
}

4005
void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac)
4006
{
4007
	memcpy(ath9k_hw_common(ah)->macaddr, mac, ETH_ALEN);
4008 4009
}

4010
void ath9k_hw_setopmode(struct ath_hw *ah)
4011
{
4012
	ath9k_hw_set_operating_mode(ah, ah->opmode);
4013 4014
}

4015
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
4016
{
S
Sujith 已提交
4017 4018
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
4019 4020
}

4021
void ath9k_hw_write_associd(struct ath_hw *ah)
4022
{
4023 4024 4025 4026 4027
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
4028 4029
}

4030
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
4031
{
S
Sujith 已提交
4032
	u64 tsf;
4033

S
Sujith 已提交
4034 4035
	tsf = REG_READ(ah, AR_TSF_U32);
	tsf = (tsf << 32) | REG_READ(ah, AR_TSF_L32);
4036

S
Sujith 已提交
4037 4038
	return tsf;
}
4039

4040
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
4041 4042
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
4043
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
4044 4045
}

4046
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
4047
{
4048 4049
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
4050 4051
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
4052

S
Sujith 已提交
4053 4054
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
4055

S
Sujith 已提交
4056
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
4057 4058
{
	if (setting)
4059
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
4060
	else
4061
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
4062
}
4063

4064
bool ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
S
Sujith 已提交
4065 4066
{
	if (us < ATH9K_SLOT_TIME_9 || us > ath9k_hw_mac_to_usec(ah, 0xffff)) {
4067 4068
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "bad slot time %u\n", us);
4069
		ah->slottime = (u32) -1;
S
Sujith 已提交
4070 4071 4072
		return false;
	} else {
		REG_WRITE(ah, AR_D_GBL_IFS_SLOT, ath9k_hw_mac_to_clks(ah, us));
4073
		ah->slottime = us;
S
Sujith 已提交
4074
		return true;
4075
	}
S
Sujith 已提交
4076 4077
}

L
Luis R. Rodriguez 已提交
4078
void ath9k_hw_set11nmac2040(struct ath_hw *ah)
S
Sujith 已提交
4079
{
L
Luis R. Rodriguez 已提交
4080
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
S
Sujith 已提交
4081 4082
	u32 macmode;

L
Luis R. Rodriguez 已提交
4083
	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
4084 4085 4086
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
4087

S
Sujith 已提交
4088
	REG_WRITE(ah, AR_2040_MODE, macmode);
4089
}
4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

4136
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152
{
	return REG_READ(ah, AR_TSF_L32);
}

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
4153 4154 4155
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Failed to allocate memory"
			  "for hw timer[%d]\n", timer_index);
4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}

4169 4170 4171 4172
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
			      u32 timer_next,
			      u32 timer_period)
4173 4174 4175 4176 4177 4178 4179 4180 4181 4182
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	u32 tsf;

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

4183 4184 4185
	ath_print(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
		  "curent tsf %x period %x"
		  "timer_next %x\n", tsf, timer_period, timer_next);
4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209

	/*
	 * Pull timer_next forward if the current TSF already passed it
	 * because of software latency
	 */
	if (timer_next < tsf)
		timer_next = tsf + timer_period;

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}

4210
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
4247
	struct ath_common *common = ath9k_hw_common(ah);
4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
4262 4263
		ath_print(common, ATH_DBG_HWTIMER,
			  "TSF overflow for Gen timer %d\n", index);
4264 4265 4266 4267 4268 4269 4270
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
4271 4272
		ath_print(common, ATH_DBG_HWTIMER,
			  "Gen timer[%d] trigger\n", index);
4273 4274 4275
		timer->trigger(timer->arg);
	}
}