be_cmds.c 52.9 KB
Newer Older
S
Sathya Perla 已提交
1
/*
2
 * Copyright (C) 2005 - 2011 Emulex
S
Sathya Perla 已提交
3 4 5 6 7 8 9 10
 * All rights reserved.
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License version 2
 * as published by the Free Software Foundation.  The full GNU General
 * Public License is included in this distribution in the file called COPYING.
 *
 * Contact Information:
11
 * linux-drivers@emulex.com
S
Sathya Perla 已提交
12
 *
13 14 15
 * Emulex
 * 3333 Susan Street
 * Costa Mesa, CA 92626
S
Sathya Perla 已提交
16 17 18
 */

#include "be.h"
19
#include "be_cmds.h"
S
Sathya Perla 已提交
20

21 22 23
/* Must be a power of 2 or else MODULO will BUG_ON */
static int be_get_temp_freq = 32;

24
static void be_mcc_notify(struct be_adapter *adapter)
25
{
26
	struct be_queue_info *mccq = &adapter->mcc_obj.q;
27 28
	u32 val = 0;

29 30 31 32 33 34
	if (adapter->eeh_err) {
		dev_info(&adapter->pdev->dev,
			"Error in Card Detected! Cannot issue commands\n");
		return;
	}

35 36
	val |= mccq->id & DB_MCCQ_RING_ID_MASK;
	val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
37 38

	wmb();
39
	iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
40 41 42 43 44
}

/* To check if valid bit is set, check the entire word as we don't know
 * the endianness of the data (old entry is host endian while a new entry is
 * little endian) */
45
static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
46 47 48 49 50 51 52 53 54 55 56
{
	if (compl->flags != 0) {
		compl->flags = le32_to_cpu(compl->flags);
		BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
		return true;
	} else {
		return false;
	}
}

/* Need to reset the entire word that houses the valid bit */
57
static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
58 59 60 61
{
	compl->flags = 0;
}

62
static int be_mcc_compl_process(struct be_adapter *adapter,
63
	struct be_mcc_compl *compl)
64 65 66 67 68 69 70 71 72
{
	u16 compl_status, extd_status;

	/* Just swap the status to host endian; mcc tag is opaquely copied
	 * from mcc_wrb */
	be_dws_le_to_cpu(compl, 4);

	compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
				CQE_STATUS_COMPL_MASK;
73 74 75 76 77 78 79

	if ((compl->tag0 == OPCODE_COMMON_WRITE_FLASHROM) &&
		(compl->tag1 == CMD_SUBSYSTEM_COMMON)) {
		adapter->flash_status = compl_status;
		complete(&adapter->flash_compl);
	}

80
	if (compl_status == MCC_STATUS_SUCCESS) {
81 82
		if ((compl->tag0 == OPCODE_ETH_GET_STATISTICS) &&
			(compl->tag1 == CMD_SUBSYSTEM_ETH)) {
83
			struct be_cmd_resp_get_stats *resp =
84
						adapter->stats_cmd.va;
85 86 87
			be_dws_le_to_cpu(&resp->hw_stats,
						sizeof(resp->hw_stats));
			netdev_stats_update(adapter);
A
Ajit Khaparde 已提交
88
			adapter->stats_cmd_sent = false;
89
		}
90 91
	} else if ((compl_status != MCC_STATUS_NOT_SUPPORTED) &&
		   (compl->tag0 != OPCODE_COMMON_NTWK_MAC_QUERY)) {
92 93
		extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
				CQE_STATUS_EXTD_MASK;
94
		dev_warn(&adapter->pdev->dev,
95 96
		"Error in cmd completion - opcode %d, compl %d, extd %d\n",
			compl->tag0, compl_status, extd_status);
97
	}
98
	return compl_status;
99 100
}

101
/* Link state evt is a string of bytes; no need for endian swapping */
102
static void be_async_link_state_process(struct be_adapter *adapter,
103 104
		struct be_async_event_link_state *evt)
{
105 106
	be_link_status_update(adapter,
		evt->port_link_status == ASYNC_EVENT_LINK_UP);
107 108
}

109 110 111 112 113 114
/* Grp5 CoS Priority evt */
static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
		struct be_async_event_grp5_cos_priority *evt)
{
	if (evt->valid) {
		adapter->vlan_prio_bmap = evt->available_priority_bmap;
115
		adapter->recommended_prio &= ~VLAN_PRIO_MASK;
116 117 118 119 120 121 122 123 124 125 126 127 128 129 130
		adapter->recommended_prio =
			evt->reco_default_priority << VLAN_PRIO_SHIFT;
	}
}

/* Grp5 QOS Speed evt */
static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
		struct be_async_event_grp5_qos_link_speed *evt)
{
	if (evt->physical_port == adapter->port_num) {
		/* qos_link_speed is in units of 10 Mbps */
		adapter->link_speed = evt->qos_link_speed * 10;
	}
}

131 132 133 134 135
/*Grp5 PVID evt*/
static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
		struct be_async_event_grp5_pvid_state *evt)
{
	if (evt->enabled)
136
		adapter->pvid = le16_to_cpu(evt->tag);
137 138 139 140
	else
		adapter->pvid = 0;
}

141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157
static void be_async_grp5_evt_process(struct be_adapter *adapter,
		u32 trailer, struct be_mcc_compl *evt)
{
	u8 event_type = 0;

	event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
		ASYNC_TRAILER_EVENT_TYPE_MASK;

	switch (event_type) {
	case ASYNC_EVENT_COS_PRIORITY:
		be_async_grp5_cos_priority_process(adapter,
		(struct be_async_event_grp5_cos_priority *)evt);
	break;
	case ASYNC_EVENT_QOS_SPEED:
		be_async_grp5_qos_speed_process(adapter,
		(struct be_async_event_grp5_qos_link_speed *)evt);
	break;
158 159 160 161
	case ASYNC_EVENT_PVID_STATE:
		be_async_grp5_pvid_state_process(adapter,
		(struct be_async_event_grp5_pvid_state *)evt);
	break;
162 163 164 165 166 167
	default:
		dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
		break;
	}
}

168 169
static inline bool is_link_state_evt(u32 trailer)
{
170
	return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
171
		ASYNC_TRAILER_EVENT_CODE_MASK) ==
172
				ASYNC_EVENT_CODE_LINK_STATE;
173
}
174

175 176 177 178 179 180 181
static inline bool is_grp5_evt(u32 trailer)
{
	return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
		ASYNC_TRAILER_EVENT_CODE_MASK) ==
				ASYNC_EVENT_CODE_GRP_5);
}

182
static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
183
{
184
	struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
185
	struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
186 187 188 189 190 191 192 193

	if (be_mcc_compl_is_new(compl)) {
		queue_tail_inc(mcc_cq);
		return compl;
	}
	return NULL;
}

194 195 196 197 198 199 200 201 202 203 204 205 206 207 208
void be_async_mcc_enable(struct be_adapter *adapter)
{
	spin_lock_bh(&adapter->mcc_cq_lock);

	be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
	adapter->mcc_obj.rearm_cq = true;

	spin_unlock_bh(&adapter->mcc_cq_lock);
}

void be_async_mcc_disable(struct be_adapter *adapter)
{
	adapter->mcc_obj.rearm_cq = false;
}

S
Sathya Perla 已提交
209
int be_process_mcc(struct be_adapter *adapter, int *status)
210
{
211
	struct be_mcc_compl *compl;
S
Sathya Perla 已提交
212
	int num = 0;
213
	struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
214

215 216
	spin_lock_bh(&adapter->mcc_cq_lock);
	while ((compl = be_mcc_compl_get(adapter))) {
217 218
		if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
			/* Interpret flags as an async trailer */
219 220
			if (is_link_state_evt(compl->flags))
				be_async_link_state_process(adapter,
221
				(struct be_async_event_link_state *) compl);
222 223 224
			else if (is_grp5_evt(compl->flags))
				be_async_grp5_evt_process(adapter,
				compl->flags, compl);
225
		} else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
S
Sathya Perla 已提交
226
				*status = be_mcc_compl_process(adapter, compl);
227
				atomic_dec(&mcc_obj->q.used);
228 229 230 231
		}
		be_mcc_compl_use(compl);
		num++;
	}
232

233
	spin_unlock_bh(&adapter->mcc_cq_lock);
S
Sathya Perla 已提交
234
	return num;
235 236
}

237
/* Wait till no more pending mcc requests are present */
238
static int be_mcc_wait_compl(struct be_adapter *adapter)
239
{
240
#define mcc_timeout		120000 /* 12s timeout */
S
Sathya Perla 已提交
241 242 243
	int i, num, status = 0;
	struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;

244 245 246
	if (adapter->eeh_err)
		return -EIO;

247
	for (i = 0; i < mcc_timeout; i++) {
S
Sathya Perla 已提交
248 249 250 251
		num = be_process_mcc(adapter, &status);
		if (num)
			be_cq_notify(adapter, mcc_obj->cq.id,
				mcc_obj->rearm_cq, num);
252

S
Sathya Perla 已提交
253
		if (atomic_read(&mcc_obj->q.used) == 0)
254 255 256
			break;
		udelay(100);
	}
257
	if (i == mcc_timeout) {
258
		dev_err(&adapter->pdev->dev, "mccq poll timed out\n");
259 260
		return -1;
	}
S
Sathya Perla 已提交
261
	return status;
262 263 264
}

/* Notify MCC requests and wait for completion */
265
static int be_mcc_notify_wait(struct be_adapter *adapter)
266
{
267
	be_mcc_notify(adapter);
268
	return be_mcc_wait_compl(adapter);
269 270
}

271
static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
S
Sathya Perla 已提交
272
{
273
	int msecs = 0;
S
Sathya Perla 已提交
274 275
	u32 ready;

276 277 278 279 280 281
	if (adapter->eeh_err) {
		dev_err(&adapter->pdev->dev,
			"Error detected in card.Cannot issue commands\n");
		return -EIO;
	}

S
Sathya Perla 已提交
282
	do {
283 284 285 286 287 288 289 290
		ready = ioread32(db);
		if (ready == 0xffffffff) {
			dev_err(&adapter->pdev->dev,
				"pci slot disconnected\n");
			return -1;
		}

		ready &= MPU_MAILBOX_DB_RDY_MASK;
S
Sathya Perla 已提交
291 292 293
		if (ready)
			break;

294
		if (msecs > 4000) {
295
			dev_err(&adapter->pdev->dev, "mbox poll timed out\n");
296 297
			if (!lancer_chip(adapter))
				be_detect_dump_ue(adapter);
S
Sathya Perla 已提交
298 299 300
			return -1;
		}

301 302 303
		set_current_state(TASK_INTERRUPTIBLE);
		schedule_timeout(msecs_to_jiffies(1));
		msecs++;
S
Sathya Perla 已提交
304 305 306 307 308 309 310
	} while (true);

	return 0;
}

/*
 * Insert the mailbox address into the doorbell in two steps
311
 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
S
Sathya Perla 已提交
312
 */
313
static int be_mbox_notify_wait(struct be_adapter *adapter)
S
Sathya Perla 已提交
314 315 316
{
	int status;
	u32 val = 0;
317 318
	void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
	struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
S
Sathya Perla 已提交
319
	struct be_mcc_mailbox *mbox = mbox_mem->va;
320
	struct be_mcc_compl *compl = &mbox->compl;
S
Sathya Perla 已提交
321

322 323 324 325 326
	/* wait for ready to be set */
	status = be_mbox_db_ready_wait(adapter, db);
	if (status != 0)
		return status;

S
Sathya Perla 已提交
327 328 329 330 331 332
	val |= MPU_MAILBOX_DB_HI_MASK;
	/* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
	val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
	iowrite32(val, db);

	/* wait for ready to be set */
333
	status = be_mbox_db_ready_wait(adapter, db);
S
Sathya Perla 已提交
334 335 336 337 338 339 340 341
	if (status != 0)
		return status;

	val = 0;
	/* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
	val |= (u32)(mbox_mem->dma >> 4) << 2;
	iowrite32(val, db);

342
	status = be_mbox_db_ready_wait(adapter, db);
S
Sathya Perla 已提交
343 344 345
	if (status != 0)
		return status;

346
	/* A cq entry has been made now */
347 348 349
	if (be_mcc_compl_is_new(compl)) {
		status = be_mcc_compl_process(adapter, &mbox->compl);
		be_mcc_compl_use(compl);
350 351 352
		if (status)
			return status;
	} else {
353
		dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
S
Sathya Perla 已提交
354 355
		return -1;
	}
356
	return 0;
S
Sathya Perla 已提交
357 358
}

359
static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
S
Sathya Perla 已提交
360
{
361 362 363 364 365 366
	u32 sem;

	if (lancer_chip(adapter))
		sem  = ioread32(adapter->db + MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET);
	else
		sem  = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
S
Sathya Perla 已提交
367 368 369 370 371 372 373 374

	*stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
	if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
		return -1;
	else
		return 0;
}

375
int be_cmd_POST(struct be_adapter *adapter)
S
Sathya Perla 已提交
376
{
377 378
	u16 stage;
	int status, timeout = 0;
S
Sathya Perla 已提交
379

380 381 382 383 384 385 386 387 388 389 390 391 392
	do {
		status = be_POST_stage_get(adapter, &stage);
		if (status) {
			dev_err(&adapter->pdev->dev, "POST error; stage=0x%x\n",
				stage);
			return -1;
		} else if (stage != POST_STAGE_ARMFW_RDY) {
			set_current_state(TASK_INTERRUPTIBLE);
			schedule_timeout(2 * HZ);
			timeout += 2;
		} else {
			return 0;
		}
393
	} while (timeout < 40);
S
Sathya Perla 已提交
394

395 396
	dev_err(&adapter->pdev->dev, "POST timeout; stage=0x%x\n", stage);
	return -1;
S
Sathya Perla 已提交
397 398 399 400 401 402 403 404 405 406 407 408 409 410
}

static inline void *embedded_payload(struct be_mcc_wrb *wrb)
{
	return wrb->payload.embedded_payload;
}

static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
{
	return &wrb->payload.sgl[0];
}

/* Don't touch the hdr after it's prepared */
static void be_wrb_hdr_prepare(struct be_mcc_wrb *wrb, int payload_len,
411
				bool embedded, u8 sge_cnt, u32 opcode)
S
Sathya Perla 已提交
412 413 414 415 416 417 418
{
	if (embedded)
		wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
	else
		wrb->embedded |= (sge_cnt & MCC_WRB_SGE_CNT_MASK) <<
				MCC_WRB_SGE_CNT_SHIFT;
	wrb->payload_length = payload_len;
419
	wrb->tag0 = opcode;
420
	be_dws_cpu_to_le(wrb, 8);
S
Sathya Perla 已提交
421 422 423 424 425 426 427 428 429
}

/* Don't touch the hdr after it's prepared */
static void be_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
				u8 subsystem, u8 opcode, int cmd_len)
{
	req_hdr->opcode = opcode;
	req_hdr->subsystem = subsystem;
	req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
430
	req_hdr->version = 0;
S
Sathya Perla 已提交
431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470
}

static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
			struct be_dma_mem *mem)
{
	int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
	u64 dma = (u64)mem->dma;

	for (i = 0; i < buf_pages; i++) {
		pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
		pages[i].hi = cpu_to_le32(upper_32_bits(dma));
		dma += PAGE_SIZE_4K;
	}
}

/* Converts interrupt delay in microseconds to multiplier value */
static u32 eq_delay_to_mult(u32 usec_delay)
{
#define MAX_INTR_RATE			651042
	const u32 round = 10;
	u32 multiplier;

	if (usec_delay == 0)
		multiplier = 0;
	else {
		u32 interrupt_rate = 1000000 / usec_delay;
		/* Max delay, corresponding to the lowest interrupt rate */
		if (interrupt_rate == 0)
			multiplier = 1023;
		else {
			multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
			multiplier /= interrupt_rate;
			/* Round the multiplier to the closest value.*/
			multiplier = (multiplier + round/2) / round;
			multiplier = min(multiplier, (u32)1023);
		}
	}
	return multiplier;
}

471
static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
S
Sathya Perla 已提交
472
{
473 474 475 476 477
	struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
	struct be_mcc_wrb *wrb
		= &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
	memset(wrb, 0, sizeof(*wrb));
	return wrb;
S
Sathya Perla 已提交
478 479
}

480
static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
481
{
482 483 484
	struct be_queue_info *mccq = &adapter->mcc_obj.q;
	struct be_mcc_wrb *wrb;

485 486 487 488 489
	if (atomic_read(&mccq->used) >= mccq->len) {
		dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
		return NULL;
	}

490 491 492 493
	wrb = queue_head_node(mccq);
	queue_head_inc(mccq);
	atomic_inc(&mccq->used);
	memset(wrb, 0, sizeof(*wrb));
494 495 496
	return wrb;
}

497 498 499 500 501 502 503 504
/* Tell fw we're about to start firing cmds by writing a
 * special pattern across the wrb hdr; uses mbox
 */
int be_cmd_fw_init(struct be_adapter *adapter)
{
	u8 *wrb;
	int status;

505 506
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
507 508

	wrb = (u8 *)wrb_from_mbox(adapter);
S
Sathya Perla 已提交
509 510 511 512 513 514 515 516
	*wrb++ = 0xFF;
	*wrb++ = 0x12;
	*wrb++ = 0x34;
	*wrb++ = 0xFF;
	*wrb++ = 0xFF;
	*wrb++ = 0x56;
	*wrb++ = 0x78;
	*wrb = 0xFF;
517 518 519

	status = be_mbox_notify_wait(adapter);

520
	mutex_unlock(&adapter->mbox_lock);
521 522 523 524 525 526 527 528 529 530 531
	return status;
}

/* Tell fw we're done with firing cmds by writing a
 * special pattern across the wrb hdr; uses mbox
 */
int be_cmd_fw_clean(struct be_adapter *adapter)
{
	u8 *wrb;
	int status;

532 533 534
	if (adapter->eeh_err)
		return -EIO;

535 536
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
537 538 539 540 541 542 543 544 545 546 547 548 549

	wrb = (u8 *)wrb_from_mbox(adapter);
	*wrb++ = 0xFF;
	*wrb++ = 0xAA;
	*wrb++ = 0xBB;
	*wrb++ = 0xFF;
	*wrb++ = 0xFF;
	*wrb++ = 0xCC;
	*wrb++ = 0xDD;
	*wrb = 0xFF;

	status = be_mbox_notify_wait(adapter);

550
	mutex_unlock(&adapter->mbox_lock);
551 552
	return status;
}
553
int be_cmd_eq_create(struct be_adapter *adapter,
S
Sathya Perla 已提交
554 555
		struct be_queue_info *eq, int eq_delay)
{
556 557
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_eq_create *req;
S
Sathya Perla 已提交
558 559 560
	struct be_dma_mem *q_mem = &eq->dma_mem;
	int status;

561 562
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
563 564 565

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
566

567
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_COMMON_EQ_CREATE);
S
Sathya Perla 已提交
568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_EQ_CREATE, sizeof(*req));

	req->num_pages =  cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));

	AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
	/* 4byte eqe*/
	AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
	AMAP_SET_BITS(struct amap_eq_context, count, req->context,
			__ilog2_u32(eq->len/256));
	AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
			eq_delay_to_mult(eq_delay));
	be_dws_cpu_to_le(req->context, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

585
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
586
	if (!status) {
587
		struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
S
Sathya Perla 已提交
588 589 590
		eq->id = le16_to_cpu(resp->eq_id);
		eq->created = true;
	}
591

592
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
593 594 595
	return status;
}

596
/* Uses mbox */
597
int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
S
Sathya Perla 已提交
598 599
			u8 type, bool permanent, u32 if_handle)
{
600 601
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_mac_query *req;
S
Sathya Perla 已提交
602 603
	int status;

604 605
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
606 607 608

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
609

610 611
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_MAC_QUERY);
S
Sathya Perla 已提交
612 613 614 615 616 617 618 619

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req));

	req->type = type;
	if (permanent) {
		req->permanent = 1;
	} else {
620
		req->if_id = cpu_to_le16((u16) if_handle);
S
Sathya Perla 已提交
621 622 623
		req->permanent = 0;
	}

624 625 626
	status = be_mbox_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
S
Sathya Perla 已提交
627
		memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
628
	}
S
Sathya Perla 已提交
629

630
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
631 632 633
	return status;
}

634
/* Uses synchronous MCCQ */
635
int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
636
		u32 if_id, u32 *pmac_id, u32 domain)
S
Sathya Perla 已提交
637
{
638 639
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_pmac_add *req;
S
Sathya Perla 已提交
640 641
	int status;

642 643 644
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
645 646 647 648
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
649
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
650

651 652
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_PMAC_ADD);
S
Sathya Perla 已提交
653 654 655 656

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req));

657
	req->hdr.domain = domain;
S
Sathya Perla 已提交
658 659 660
	req->if_id = cpu_to_le32(if_id);
	memcpy(req->mac_address, mac_addr, ETH_ALEN);

661
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
662 663 664 665 666
	if (!status) {
		struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
		*pmac_id = le32_to_cpu(resp->pmac_id);
	}

667
err:
668
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
669 670 671
	return status;
}

672
/* Uses synchronous MCCQ */
673
int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, u32 pmac_id, u32 dom)
S
Sathya Perla 已提交
674
{
675 676
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_pmac_del *req;
S
Sathya Perla 已提交
677 678
	int status;

679 680 681
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
682 683 684 685
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
686
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
687

688 689
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_PMAC_DEL);
S
Sathya Perla 已提交
690 691 692 693

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req));

694
	req->hdr.domain = dom;
S
Sathya Perla 已提交
695 696 697
	req->if_id = cpu_to_le32(if_id);
	req->pmac_id = cpu_to_le32(pmac_id);

698 699
	status = be_mcc_notify_wait(adapter);

700
err:
701
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
702 703 704
	return status;
}

705
/* Uses Mbox */
706
int be_cmd_cq_create(struct be_adapter *adapter,
S
Sathya Perla 已提交
707 708 709
		struct be_queue_info *cq, struct be_queue_info *eq,
		bool sol_evts, bool no_delay, int coalesce_wm)
{
710 711
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_cq_create *req;
S
Sathya Perla 已提交
712
	struct be_dma_mem *q_mem = &cq->dma_mem;
713
	void *ctxt;
S
Sathya Perla 已提交
714 715
	int status;

716 717
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
718 719 720 721

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
	ctxt = &req->context;
S
Sathya Perla 已提交
722

723 724
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_CQ_CREATE);
S
Sathya Perla 已提交
725 726 727 728 729

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_CQ_CREATE, sizeof(*req));

	req->num_pages =  cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
730
	if (lancer_chip(adapter)) {
731
		req->hdr.version = 2;
732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756
		req->page_size = 1; /* 1 for 4K */
		AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
								no_delay);
		AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
						__ilog2_u32(cq->len/256));
		AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
		AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
								ctxt, 1);
		AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
								ctxt, eq->id);
		AMAP_SET_BITS(struct amap_cq_context_lancer, armed, ctxt, 1);
	} else {
		AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
								coalesce_wm);
		AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
								ctxt, no_delay);
		AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
						__ilog2_u32(cq->len/256));
		AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
		AMAP_SET_BITS(struct amap_cq_context_be, solevent,
								ctxt, sol_evts);
		AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
		AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
		AMAP_SET_BITS(struct amap_cq_context_be, armed, ctxt, 1);
	}
S
Sathya Perla 已提交
757 758 759 760 761

	be_dws_cpu_to_le(ctxt, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

762
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
763
	if (!status) {
764
		struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
S
Sathya Perla 已提交
765 766 767
		cq->id = le16_to_cpu(resp->cq_id);
		cq->created = true;
	}
768

769
	mutex_unlock(&adapter->mbox_lock);
770 771 772 773 774 775 776 777 778 779 780 781

	return status;
}

static u32 be_encoded_q_len(int q_len)
{
	u32 len_encoded = fls(q_len); /* log2(len) + 1 */
	if (len_encoded == 16)
		len_encoded = 0;
	return len_encoded;
}

782
int be_cmd_mccq_create(struct be_adapter *adapter,
783 784 785
			struct be_queue_info *mccq,
			struct be_queue_info *cq)
{
786 787
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_mcc_create *req;
788
	struct be_dma_mem *q_mem = &mccq->dma_mem;
789
	void *ctxt;
790 791
	int status;

792 793
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
794 795 796 797

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
	ctxt = &req->context;
798

799
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
800
			OPCODE_COMMON_MCC_CREATE_EXT);
801 802

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
803
			OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req));
804

805
	req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823
	if (lancer_chip(adapter)) {
		req->hdr.version = 1;
		req->cq_id = cpu_to_le16(cq->id);

		AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
						be_encoded_q_len(mccq->len));
		AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
		AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
								ctxt, cq->id);
		AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
								 ctxt, 1);

	} else {
		AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
		AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
						be_encoded_q_len(mccq->len));
		AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
	}
824

825
	/* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
826
	req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
827 828 829 830
	be_dws_cpu_to_le(ctxt, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

831
	status = be_mbox_notify_wait(adapter);
832 833 834 835 836
	if (!status) {
		struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
		mccq->id = le16_to_cpu(resp->id);
		mccq->created = true;
	}
837
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
838 839 840 841

	return status;
}

842
int be_cmd_txq_create(struct be_adapter *adapter,
S
Sathya Perla 已提交
843 844 845
			struct be_queue_info *txq,
			struct be_queue_info *cq)
{
846 847
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_eth_tx_create *req;
S
Sathya Perla 已提交
848
	struct be_dma_mem *q_mem = &txq->dma_mem;
849
	void *ctxt;
S
Sathya Perla 已提交
850 851
	int status;

852 853
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
854 855 856 857

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
	ctxt = &req->context;
S
Sathya Perla 已提交
858

859 860
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_ETH_TX_CREATE);
S
Sathya Perla 已提交
861 862 863 864

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_TX_CREATE,
		sizeof(*req));

865 866 867 868 869 870
	if (lancer_chip(adapter)) {
		req->hdr.version = 1;
		AMAP_SET_BITS(struct amap_tx_context, if_id, ctxt,
					adapter->if_handle);
	}

S
Sathya Perla 已提交
871 872 873 874
	req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
	req->ulp_num = BE_ULP1_NUM;
	req->type = BE_ETH_TX_RING_TYPE_STANDARD;

875 876
	AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
		be_encoded_q_len(txq->len));
S
Sathya Perla 已提交
877 878 879 880 881 882 883
	AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
	AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);

	be_dws_cpu_to_le(ctxt, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

884
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
885 886 887 888 889
	if (!status) {
		struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
		txq->id = le16_to_cpu(resp->cid);
		txq->created = true;
	}
890

891
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
892 893 894 895

	return status;
}

896
/* Uses mbox */
897
int be_cmd_rxq_create(struct be_adapter *adapter,
S
Sathya Perla 已提交
898
		struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
899
		u16 max_frame_size, u32 if_id, u32 rss, u8 *rss_id)
S
Sathya Perla 已提交
900
{
901 902
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_eth_rx_create *req;
S
Sathya Perla 已提交
903 904 905
	struct be_dma_mem *q_mem = &rxq->dma_mem;
	int status;

906 907
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
908 909 910

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
911

912 913
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_ETH_RX_CREATE);
S
Sathya Perla 已提交
914 915 916 917 918 919 920 921 922 923 924 925

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_RX_CREATE,
		sizeof(*req));

	req->cq_id = cpu_to_le16(cq_id);
	req->frag_size = fls(frag_size) - 1;
	req->num_pages = 2;
	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
	req->interface_id = cpu_to_le32(if_id);
	req->max_frame_size = cpu_to_le16(max_frame_size);
	req->rss_queue = cpu_to_le32(rss);

926
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
927 928 929 930
	if (!status) {
		struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
		rxq->id = le16_to_cpu(resp->id);
		rxq->created = true;
931
		*rss_id = resp->rss_id;
S
Sathya Perla 已提交
932
	}
933

934
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
935 936 937 938

	return status;
}

939 940 941
/* Generic destroyer function for all types of queues
 * Uses Mbox
 */
942
int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
S
Sathya Perla 已提交
943 944
		int queue_type)
{
945 946
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_q_destroy *req;
S
Sathya Perla 已提交
947 948 949
	u8 subsys = 0, opcode = 0;
	int status;

950 951 952
	if (adapter->eeh_err)
		return -EIO;

953 954
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
S
Sathya Perla 已提交
955

956 957 958
	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);

S
Sathya Perla 已提交
959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975
	switch (queue_type) {
	case QTYPE_EQ:
		subsys = CMD_SUBSYSTEM_COMMON;
		opcode = OPCODE_COMMON_EQ_DESTROY;
		break;
	case QTYPE_CQ:
		subsys = CMD_SUBSYSTEM_COMMON;
		opcode = OPCODE_COMMON_CQ_DESTROY;
		break;
	case QTYPE_TXQ:
		subsys = CMD_SUBSYSTEM_ETH;
		opcode = OPCODE_ETH_TX_DESTROY;
		break;
	case QTYPE_RXQ:
		subsys = CMD_SUBSYSTEM_ETH;
		opcode = OPCODE_ETH_RX_DESTROY;
		break;
976 977 978 979
	case QTYPE_MCCQ:
		subsys = CMD_SUBSYSTEM_COMMON;
		opcode = OPCODE_COMMON_MCC_DESTROY;
		break;
S
Sathya Perla 已提交
980
	default:
981
		BUG();
S
Sathya Perla 已提交
982
	}
983 984 985

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, opcode);

S
Sathya Perla 已提交
986 987 988
	be_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req));
	req->id = cpu_to_le16(q->id);

989
	status = be_mbox_notify_wait(adapter);
990

991
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
992 993 994 995

	return status;
}

996 997 998
/* Create an rx filtering policy configuration on an i/f
 * Uses mbox
 */
999
int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
1000 1001
		u8 *mac, bool pmac_invalid, u32 *if_handle, u32 *pmac_id,
		u32 domain)
S
Sathya Perla 已提交
1002
{
1003 1004
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_if_create *req;
S
Sathya Perla 已提交
1005 1006
	int status;

1007 1008
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
1009 1010 1011

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1012

1013 1014
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_INTERFACE_CREATE);
S
Sathya Perla 已提交
1015 1016 1017 1018

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req));

1019
	req->hdr.domain = domain;
1020 1021
	req->capability_flags = cpu_to_le32(cap_flags);
	req->enable_flags = cpu_to_le32(en_flags);
1022
	req->pmac_invalid = pmac_invalid;
S
Sathya Perla 已提交
1023 1024 1025
	if (!pmac_invalid)
		memcpy(req->mac_addr, mac, ETH_ALEN);

1026
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
1027 1028 1029 1030 1031 1032 1033
	if (!status) {
		struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
		*if_handle = le32_to_cpu(resp->interface_id);
		if (!pmac_invalid)
			*pmac_id = le32_to_cpu(resp->pmac_id);
	}

1034
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
1035 1036 1037
	return status;
}

1038
/* Uses mbox */
1039
int be_cmd_if_destroy(struct be_adapter *adapter, u32 interface_id, u32 domain)
S
Sathya Perla 已提交
1040
{
1041 1042
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_if_destroy *req;
S
Sathya Perla 已提交
1043 1044
	int status;

1045 1046 1047
	if (adapter->eeh_err)
		return -EIO;

1048 1049
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
1050 1051 1052

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1053

1054 1055
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_INTERFACE_DESTROY);
S
Sathya Perla 已提交
1056 1057 1058 1059

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req));

1060
	req->hdr.domain = domain;
S
Sathya Perla 已提交
1061
	req->interface_id = cpu_to_le32(interface_id);
1062 1063

	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
1064

1065
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
1066 1067 1068 1069 1070 1071

	return status;
}

/* Get stats is a non embedded command: the request is not embedded inside
 * WRB but is a separate dma memory block
1072
 * Uses asynchronous MCC
S
Sathya Perla 已提交
1073
 */
1074
int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
S
Sathya Perla 已提交
1075
{
1076 1077 1078
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_stats *req;
	struct be_sge *sge;
1079
	int status = 0;
S
Sathya Perla 已提交
1080

1081 1082 1083
	if (MODULO(adapter->work_counter, be_get_temp_freq) == 0)
		be_cmd_get_die_temperature(adapter);

1084
	spin_lock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1085

1086
	wrb = wrb_from_mccq(adapter);
1087 1088 1089 1090
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1091 1092
	req = nonemb_cmd->va;
	sge = nonembedded_sgl(wrb);
S
Sathya Perla 已提交
1093

1094 1095
	be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
			OPCODE_ETH_GET_STATISTICS);
S
Sathya Perla 已提交
1096 1097 1098

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
		OPCODE_ETH_GET_STATISTICS, sizeof(*req));
1099
	wrb->tag1 = CMD_SUBSYSTEM_ETH;
S
Sathya Perla 已提交
1100 1101 1102 1103
	sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
	sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(nonemb_cmd->size);

1104
	be_mcc_notify(adapter);
A
Ajit Khaparde 已提交
1105
	adapter->stats_cmd_sent = true;
S
Sathya Perla 已提交
1106

1107
err:
1108
	spin_unlock_bh(&adapter->mcc_lock);
1109
	return status;
S
Sathya Perla 已提交
1110 1111
}

1112
/* Uses synchronous mcc */
1113
int be_cmd_link_status_query(struct be_adapter *adapter,
1114
			bool *link_up, u8 *mac_speed, u16 *link_speed, u32 dom)
S
Sathya Perla 已提交
1115
{
1116 1117
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_link_status *req;
S
Sathya Perla 已提交
1118 1119
	int status;

1120 1121 1122
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1123 1124 1125 1126
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1127
	req = embedded_payload(wrb);
1128 1129

	*link_up = false;
S
Sathya Perla 已提交
1130

1131 1132
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_LINK_STATUS_QUERY);
S
Sathya Perla 已提交
1133 1134 1135 1136

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req));

1137
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1138 1139
	if (!status) {
		struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
1140
		if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
1141
			*link_up = true;
1142 1143 1144
			*link_speed = le16_to_cpu(resp->link_speed);
			*mac_speed = resp->mac_speed;
		}
S
Sathya Perla 已提交
1145 1146
	}

1147
err:
1148
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1149 1150 1151
	return status;
}

1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189
/* Uses synchronous mcc */
int be_cmd_get_die_temperature(struct be_adapter *adapter)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_cntl_addnl_attribs *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = embedded_payload(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req));

	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_cntl_addnl_attribs *resp =
						embedded_payload(wrb);
		adapter->drv_stats.be_on_die_temperature =
						resp->on_die_temperature;
	}
	/* If IOCTL fails once, do not bother issuing it again */
	else
		be_get_temp_freq = 0;

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215
/* Uses synchronous mcc */
int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_fat *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = embedded_payload(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_MANAGE_FAT);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_MANAGE_FAT, sizeof(*req));
	req->fat_operation = cpu_to_le32(QUERY_FAT);
	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
		if (log_size && resp->log_size)
1216 1217
			*log_size = le32_to_cpu(resp->log_size) -
					sizeof(u32);
1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229
	}
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
{
	struct be_dma_mem get_fat_cmd;
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_fat *req;
	struct be_sge *sge;
1230 1231
	u32 offset = 0, total_size, buf_size,
				log_offset = sizeof(u32), payload_len;
1232 1233 1234 1235 1236 1237 1238
	int status;

	if (buf_len == 0)
		return;

	total_size = buf_len;

1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249
	get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
	get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
			get_fat_cmd.size,
			&get_fat_cmd.dma);
	if (!get_fat_cmd.va) {
		status = -ENOMEM;
		dev_err(&adapter->pdev->dev,
		"Memory allocation failure while retrieving FAT data\n");
		return;
	}

1250 1251 1252 1253 1254 1255
	spin_lock_bh(&adapter->mcc_lock);

	while (total_size) {
		buf_size = min(total_size, (u32)60*1024);
		total_size -= buf_size;

1256 1257 1258
		wrb = wrb_from_mccq(adapter);
		if (!wrb) {
			status = -EBUSY;
1259 1260 1261 1262 1263
			goto err;
		}
		req = get_fat_cmd.va;
		sge = nonembedded_sgl(wrb);

1264 1265
		payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
		be_wrb_hdr_prepare(wrb, payload_len, false, 1,
1266 1267 1268
				OPCODE_COMMON_MANAGE_FAT);

		be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1269
				OPCODE_COMMON_MANAGE_FAT, payload_len);
1270

1271
		sge->pa_hi = cpu_to_le32(upper_32_bits(get_fat_cmd.dma));
1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285
		sge->pa_lo = cpu_to_le32(get_fat_cmd.dma & 0xFFFFFFFF);
		sge->len = cpu_to_le32(get_fat_cmd.size);

		req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
		req->read_log_offset = cpu_to_le32(log_offset);
		req->read_log_length = cpu_to_le32(buf_size);
		req->data_buffer_size = cpu_to_le32(buf_size);

		status = be_mcc_notify_wait(adapter);
		if (!status) {
			struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
			memcpy(buf + offset,
				resp->data_buffer,
				resp->read_log_length);
1286
		} else {
1287
			dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
1288 1289
			goto err;
		}
1290 1291 1292 1293
		offset += buf_size;
		log_offset += buf_size;
	}
err:
1294 1295 1296
	pci_free_consistent(adapter->pdev, get_fat_cmd.size,
			get_fat_cmd.va,
			get_fat_cmd.dma);
1297 1298 1299
	spin_unlock_bh(&adapter->mcc_lock);
}

1300
/* Uses Mbox */
1301
int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver)
S
Sathya Perla 已提交
1302
{
1303 1304
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_fw_version *req;
S
Sathya Perla 已提交
1305 1306
	int status;

1307 1308
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
1309 1310 1311

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1312

1313 1314
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_GET_FW_VERSION);
S
Sathya Perla 已提交
1315 1316 1317 1318

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_GET_FW_VERSION, sizeof(*req));

1319
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
1320 1321 1322 1323 1324
	if (!status) {
		struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
		strncpy(fw_ver, resp->firmware_version_string, FW_VER_LEN);
	}

1325
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
1326 1327 1328
	return status;
}

1329 1330 1331
/* set the EQ delay interval of an EQ to specified value
 * Uses async mcc
 */
1332
int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
S
Sathya Perla 已提交
1333
{
1334 1335
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_modify_eq_delay *req;
1336
	int status = 0;
S
Sathya Perla 已提交
1337

1338 1339 1340
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1341 1342 1343 1344
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1345
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1346

1347 1348
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_MODIFY_EQ_DELAY);
S
Sathya Perla 已提交
1349 1350 1351 1352 1353 1354 1355 1356 1357

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req));

	req->num_eq = cpu_to_le32(1);
	req->delay[0].eq_id = cpu_to_le32(eq_id);
	req->delay[0].phase = 0;
	req->delay[0].delay_multiplier = cpu_to_le32(eqd);

1358
	be_mcc_notify(adapter);
S
Sathya Perla 已提交
1359

1360
err:
1361
	spin_unlock_bh(&adapter->mcc_lock);
1362
	return status;
S
Sathya Perla 已提交
1363 1364
}

1365
/* Uses sycnhronous mcc */
1366
int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
S
Sathya Perla 已提交
1367 1368
			u32 num, bool untagged, bool promiscuous)
{
1369 1370
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_vlan_config *req;
S
Sathya Perla 已提交
1371 1372
	int status;

1373 1374 1375
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1376 1377 1378 1379
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1380
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1381

1382 1383
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_VLAN_CONFIG);
S
Sathya Perla 已提交
1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req));

	req->interface_id = if_id;
	req->promiscuous = promiscuous;
	req->untagged = untagged;
	req->num_vlan = num;
	if (!promiscuous) {
		memcpy(req->normal_vlan, vtag_array,
			req->num_vlan * sizeof(vtag_array[0]));
	}

1397
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1398

1399
err:
1400
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1401 1402 1403
	return status;
}

1404 1405 1406
/* Uses MCC for this command as it may be called in BH context
 * Uses synchronous mcc
 */
1407
int be_cmd_promiscuous_config(struct be_adapter *adapter, bool en)
S
Sathya Perla 已提交
1408
{
1409
	struct be_mcc_wrb *wrb;
1410 1411 1412
	struct be_cmd_req_rx_filter *req;
	struct be_dma_mem promiscous_cmd;
	struct be_sge *sge;
1413
	int status;
S
Sathya Perla 已提交
1414

1415 1416 1417 1418 1419 1420 1421 1422 1423 1424
	memset(&promiscous_cmd, 0, sizeof(struct be_dma_mem));
	promiscous_cmd.size = sizeof(struct be_cmd_req_rx_filter);
	promiscous_cmd.va = pci_alloc_consistent(adapter->pdev,
				promiscous_cmd.size, &promiscous_cmd.dma);
	if (!promiscous_cmd.va) {
		dev_err(&adapter->pdev->dev,
				"Memory allocation failure\n");
		return -ENOMEM;
	}

1425
	spin_lock_bh(&adapter->mcc_lock);
1426

1427
	wrb = wrb_from_mccq(adapter);
1428 1429 1430 1431
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
S
Sathya Perla 已提交
1432

1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444
	req = promiscous_cmd.va;
	sge = nonembedded_sgl(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
					OPCODE_COMMON_NTWK_RX_FILTER);
	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req));

	req->if_id = cpu_to_le32(adapter->if_handle);
	req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS);
	if (en)
		req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS);
S
Sathya Perla 已提交
1445

1446 1447 1448
	sge->pa_hi = cpu_to_le32(upper_32_bits(promiscous_cmd.dma));
	sge->pa_lo = cpu_to_le32(promiscous_cmd.dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(promiscous_cmd.size);
S
Sathya Perla 已提交
1449

1450
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1451

1452
err:
1453
	spin_unlock_bh(&adapter->mcc_lock);
1454 1455
	pci_free_consistent(adapter->pdev, promiscous_cmd.size,
			promiscous_cmd.va, promiscous_cmd.dma);
1456
	return status;
S
Sathya Perla 已提交
1457 1458
}

1459
/*
1460
 * Uses MCC for this command as it may be called in BH context
L
Lucas De Marchi 已提交
1461
 * (mc == NULL) => multicast promiscuous
1462
 */
1463
int be_cmd_multicast_set(struct be_adapter *adapter, u32 if_id,
1464
		struct net_device *netdev, struct be_dma_mem *mem)
S
Sathya Perla 已提交
1465
{
1466
	struct be_mcc_wrb *wrb;
1467 1468 1469
	struct be_cmd_req_mcast_mac_config *req = mem->va;
	struct be_sge *sge;
	int status;
S
Sathya Perla 已提交
1470

1471
	spin_lock_bh(&adapter->mcc_lock);
1472

1473
	wrb = wrb_from_mccq(adapter);
1474 1475 1476 1477
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1478 1479
	sge = nonembedded_sgl(wrb);
	memset(req, 0, sizeof(*req));
S
Sathya Perla 已提交
1480

1481 1482
	be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
			OPCODE_COMMON_NTWK_MULTICAST_SET);
1483 1484 1485
	sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
	sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(mem->size);
S
Sathya Perla 已提交
1486 1487 1488 1489 1490

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_MULTICAST_SET, sizeof(*req));

	req->interface_id = if_id;
1491
	if (netdev) {
1492
		int i;
1493
		struct netdev_hw_addr *ha;
1494

1495
		req->num_mac = cpu_to_le16(netdev_mc_count(netdev));
1496

1497
		i = 0;
1498
		netdev_for_each_mc_addr(ha, netdev)
1499
			memcpy(req->mac[i++].byte, ha->addr, ETH_ALEN);
1500 1501
	} else {
		req->promiscuous = 1;
S
Sathya Perla 已提交
1502 1503
	}

1504
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1505

1506
err:
1507
	spin_unlock_bh(&adapter->mcc_lock);
1508
	return status;
S
Sathya Perla 已提交
1509 1510
}

1511
/* Uses synchrounous mcc */
1512
int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
S
Sathya Perla 已提交
1513
{
1514 1515
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_flow_control *req;
S
Sathya Perla 已提交
1516 1517
	int status;

1518
	spin_lock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1519

1520
	wrb = wrb_from_mccq(adapter);
1521 1522 1523 1524
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1525
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1526

1527 1528
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_SET_FLOW_CONTROL);
S
Sathya Perla 已提交
1529 1530 1531 1532 1533 1534 1535

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req));

	req->tx_flow_control = cpu_to_le16((u16)tx_fc);
	req->rx_flow_control = cpu_to_le16((u16)rx_fc);

1536
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1537

1538
err:
1539
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1540 1541 1542
	return status;
}

1543
/* Uses sycn mcc */
1544
int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
S
Sathya Perla 已提交
1545
{
1546 1547
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_flow_control *req;
S
Sathya Perla 已提交
1548 1549
	int status;

1550
	spin_lock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1551

1552
	wrb = wrb_from_mccq(adapter);
1553 1554 1555 1556
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1557
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1558

1559 1560
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_GET_FLOW_CONTROL);
S
Sathya Perla 已提交
1561 1562 1563 1564

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req));

1565
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1566 1567 1568 1569 1570 1571 1572
	if (!status) {
		struct be_cmd_resp_get_flow_control *resp =
						embedded_payload(wrb);
		*tx_fc = le16_to_cpu(resp->tx_flow_control);
		*rx_fc = le16_to_cpu(resp->rx_flow_control);
	}

1573
err:
1574
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1575 1576 1577
	return status;
}

1578
/* Uses mbox */
1579 1580
int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
		u32 *mode, u32 *caps)
S
Sathya Perla 已提交
1581
{
1582 1583
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_query_fw_cfg *req;
S
Sathya Perla 已提交
1584 1585
	int status;

1586 1587
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
S
Sathya Perla 已提交
1588

1589 1590
	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1591

1592 1593
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_QUERY_FIRMWARE_CONFIG);
S
Sathya Perla 已提交
1594 1595 1596 1597

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req));

1598
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
1599 1600 1601
	if (!status) {
		struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
		*port_num = le32_to_cpu(resp->phys_port);
A
Ajit Khaparde 已提交
1602
		*mode = le32_to_cpu(resp->function_mode);
1603
		*caps = le32_to_cpu(resp->function_caps);
S
Sathya Perla 已提交
1604 1605
	}

1606
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
1607 1608
	return status;
}
1609

1610
/* Uses mbox */
1611 1612
int be_cmd_reset_function(struct be_adapter *adapter)
{
1613 1614
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_hdr *req;
1615 1616
	int status;

1617 1618
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
1619

1620 1621
	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
1622

1623 1624
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_FUNCTION_RESET);
1625 1626 1627 1628

	be_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_FUNCTION_RESET, sizeof(*req));

1629
	status = be_mbox_notify_wait(adapter);
1630

1631
	mutex_unlock(&adapter->mbox_lock);
1632 1633
	return status;
}
1634

1635 1636 1637 1638 1639 1640 1641
int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_rss_config *req;
	u32 myhash[10];
	int status;

1642 1643
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
		OPCODE_ETH_RSS_CONFIG);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
		OPCODE_ETH_RSS_CONFIG, sizeof(*req));

	req->if_id = cpu_to_le32(adapter->if_handle);
	req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4);
	req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
	memcpy(req->cpu_table, rsstable, table_size);
	memcpy(req->hash, myhash, sizeof(myhash));
	be_dws_cpu_to_le(req->hash, sizeof(req->hash));

	status = be_mbox_notify_wait(adapter);

1663
	mutex_unlock(&adapter->mbox_lock);
1664 1665 1666
	return status;
}

1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677
/* Uses sync mcc */
int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
			u8 bcn, u8 sts, u8 state)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_enable_disable_beacon *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1678 1679 1680 1681
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1682 1683
	req = embedded_payload(wrb);

1684 1685
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_ENABLE_DISABLE_BEACON);
1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req));

	req->port_num = port_num;
	req->beacon_state = state;
	req->beacon_duration = bcn;
	req->status_duration = sts;

	status = be_mcc_notify_wait(adapter);

1697
err:
1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

/* Uses sync mcc */
int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_beacon_state *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1712 1713 1714 1715
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1716 1717
	req = embedded_payload(wrb);

1718 1719
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_GET_BEACON_STATE);
1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req));

	req->port_num = port_num;

	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_beacon_state *resp =
						embedded_payload(wrb);
		*state = resp->beacon_state;
	}

1733
err:
1734 1735 1736 1737
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

1738 1739 1740
int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
			u32 flash_type, u32 flash_opcode, u32 buf_size)
{
1741
	struct be_mcc_wrb *wrb;
1742
	struct be_cmd_write_flashrom *req;
1743
	struct be_sge *sge;
1744 1745
	int status;

1746
	spin_lock_bh(&adapter->mcc_lock);
1747
	adapter->flash_status = 0;
1748 1749

	wrb = wrb_from_mccq(adapter);
1750 1751
	if (!wrb) {
		status = -EBUSY;
D
Dan Carpenter 已提交
1752
		goto err_unlock;
1753 1754
	}
	req = cmd->va;
1755 1756
	sge = nonembedded_sgl(wrb);

1757 1758
	be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
			OPCODE_COMMON_WRITE_FLASHROM);
1759
	wrb->tag1 = CMD_SUBSYSTEM_COMMON;
1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_WRITE_FLASHROM, cmd->size);
	sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
	sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(cmd->size);

	req->params.op_type = cpu_to_le32(flash_type);
	req->params.op_code = cpu_to_le32(flash_opcode);
	req->params.data_buf_size = cpu_to_le32(buf_size);

1771 1772 1773 1774 1775 1776 1777 1778
	be_mcc_notify(adapter);
	spin_unlock_bh(&adapter->mcc_lock);

	if (!wait_for_completion_timeout(&adapter->flash_compl,
			msecs_to_jiffies(12000)))
		status = -1;
	else
		status = adapter->flash_status;
1779

D
Dan Carpenter 已提交
1780 1781 1782 1783
	return status;

err_unlock:
	spin_unlock_bh(&adapter->mcc_lock);
1784 1785
	return status;
}
1786

1787 1788
int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
			 int offset)
1789 1790 1791 1792 1793 1794 1795 1796
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_write_flashrom *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1797 1798 1799 1800
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1801 1802
	req = embedded_payload(wrb);

1803 1804
	be_wrb_hdr_prepare(wrb, sizeof(*req)+4, true, 0,
			OPCODE_COMMON_READ_FLASHROM);
1805 1806 1807 1808

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4);

1809
	req->params.op_type = cpu_to_le32(IMG_TYPE_REDBOOT);
1810
	req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
1811 1812
	req->params.offset = cpu_to_le32(offset);
	req->params.data_buf_size = cpu_to_le32(0x4);
1813 1814 1815 1816 1817

	status = be_mcc_notify_wait(adapter);
	if (!status)
		memcpy(flashed_crc, req->params.data_buf, 4);

1818
err:
1819 1820 1821
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
1822

1823
int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857
				struct be_dma_mem *nonemb_cmd)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_acpi_wol_magic_config *req;
	struct be_sge *sge;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = nonemb_cmd->va;
	sge = nonembedded_sgl(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
			OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
		OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req));
	memcpy(req->magic_mac, mac, ETH_ALEN);

	sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
	sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(nonemb_cmd->size);

	status = be_mcc_notify_wait(adapter);

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
1858

1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893
int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
			u8 loopback_type, u8 enable)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_lmode *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
				OPCODE_LOWLEVEL_SET_LOOPBACK_MODE);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
			OPCODE_LOWLEVEL_SET_LOOPBACK_MODE,
			sizeof(*req));

	req->src_port = port_num;
	req->dest_port = port_num;
	req->loopback_type = loopback_type;
	req->loopback_state = enable;

	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915
int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
		u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_loopback_test *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
				OPCODE_LOWLEVEL_LOOPBACK_TEST);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
			OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req));
1916
	req->hdr.timeout = cpu_to_le32(4);
1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986

	req->pattern = cpu_to_le64(pattern);
	req->src_port = cpu_to_le32(port_num);
	req->dest_port = cpu_to_le32(port_num);
	req->pkt_size = cpu_to_le32(pkt_size);
	req->num_pkts = cpu_to_le32(num_pkts);
	req->loopback_type = cpu_to_le32(loopback_type);

	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
		status = le32_to_cpu(resp->status);
	}

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
				u32 byte_cnt, struct be_dma_mem *cmd)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_ddrdma_test *req;
	struct be_sge *sge;
	int status;
	int i, j = 0;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = cmd->va;
	sge = nonembedded_sgl(wrb);
	be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
				OPCODE_LOWLEVEL_HOST_DDR_DMA);
	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
			OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size);

	sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
	sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(cmd->size);

	req->pattern = cpu_to_le64(pattern);
	req->byte_count = cpu_to_le32(byte_cnt);
	for (i = 0; i < byte_cnt; i++) {
		req->snd_buff[i] = (u8)(pattern >> (j*8));
		j++;
		if (j > 7)
			j = 0;
	}

	status = be_mcc_notify_wait(adapter);

	if (!status) {
		struct be_cmd_resp_ddrdma_test *resp;
		resp = cmd->va;
		if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
				resp->snd_err) {
			status = -1;
		}
	}

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
1987

1988
int be_cmd_get_seeprom_data(struct be_adapter *adapter,
1989 1990 1991 1992 1993 1994 1995 1996 1997 1998
				struct be_dma_mem *nonemb_cmd)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_seeprom_read *req;
	struct be_sge *sge;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1999 2000 2001 2002
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017
	req = nonemb_cmd->va;
	sge = nonembedded_sgl(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
			OPCODE_COMMON_SEEPROM_READ);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			OPCODE_COMMON_SEEPROM_READ, sizeof(*req));

	sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
	sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(nonemb_cmd->size);

	status = be_mcc_notify_wait(adapter);

2018
err:
2019 2020 2021
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056

int be_cmd_get_phy_info(struct be_adapter *adapter, struct be_dma_mem *cmd)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_phy_info *req;
	struct be_sge *sge;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = cmd->va;
	sge = nonembedded_sgl(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
				OPCODE_COMMON_GET_PHY_DETAILS);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			OPCODE_COMMON_GET_PHY_DETAILS,
			sizeof(*req));

	sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
	sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(cmd->size);

	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080

int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_qos *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
				OPCODE_COMMON_SET_QOS);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			OPCODE_COMMON_SET_QOS, sizeof(*req));

	req->hdr.domain = domain;
2081 2082
	req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
	req->max_bps_nic = cpu_to_le32(bps);
2083 2084 2085 2086 2087 2088 2089

	status = be_mcc_notify_wait(adapter);

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143

int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_cntl_attribs *req;
	struct be_cmd_resp_cntl_attribs *resp;
	struct be_sge *sge;
	int status;
	int payload_len = max(sizeof(*req), sizeof(*resp));
	struct mgmt_controller_attrib *attribs;
	struct be_dma_mem attribs_cmd;

	memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
	attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
	attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
						&attribs_cmd.dma);
	if (!attribs_cmd.va) {
		dev_err(&adapter->pdev->dev,
				"Memory allocation failure\n");
		return -ENOMEM;
	}

	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;

	wrb = wrb_from_mbox(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = attribs_cmd.va;
	sge = nonembedded_sgl(wrb);

	be_wrb_hdr_prepare(wrb, payload_len, false, 1,
			OPCODE_COMMON_GET_CNTL_ATTRIBUTES);
	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			 OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len);
	sge->pa_hi = cpu_to_le32(upper_32_bits(attribs_cmd.dma));
	sge->pa_lo = cpu_to_le32(attribs_cmd.dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(attribs_cmd.size);

	status = be_mbox_notify_wait(adapter);
	if (!status) {
		attribs = (struct mgmt_controller_attrib *)( attribs_cmd.va +
					sizeof(struct be_cmd_resp_hdr));
		adapter->hba_port_num = attribs->hba_attribs.phy_port;
	}

err:
	mutex_unlock(&adapter->mbox_lock);
	pci_free_consistent(adapter->pdev, attribs_cmd.size, attribs_cmd.va,
					attribs_cmd.dma);
	return status;
}
2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182

/* Uses mbox */
int be_cmd_check_native_mode(struct be_adapter *adapter)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_func_cap *req;
	int status;

	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;

	wrb = wrb_from_mbox(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
		OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req));

	req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
				CAPABILITY_BE3_NATIVE_ERX_API);
	req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);

	status = be_mbox_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
		adapter->be3_native = le32_to_cpu(resp->cap_flags) &
					CAPABILITY_BE3_NATIVE_ERX_API;
	}
err:
	mutex_unlock(&adapter->mbox_lock);
	return status;
}