be_cmds.c 46.9 KB
Newer Older
S
Sathya Perla 已提交
1
/*
A
Ajit Khaparde 已提交
2
 * Copyright (C) 2005 - 2010 ServerEngines
S
Sathya Perla 已提交
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
 * All rights reserved.
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License version 2
 * as published by the Free Software Foundation.  The full GNU General
 * Public License is included in this distribution in the file called COPYING.
 *
 * Contact Information:
 * linux-drivers@serverengines.com
 *
 * ServerEngines
 * 209 N. Fair Oaks Ave
 * Sunnyvale, CA 94085
 */

#include "be.h"
19
#include "be_cmds.h"
S
Sathya Perla 已提交
20

21 22 23
/* Must be a power of 2 or else MODULO will BUG_ON */
static int be_get_temp_freq = 32;

24
static void be_mcc_notify(struct be_adapter *adapter)
25
{
26
	struct be_queue_info *mccq = &adapter->mcc_obj.q;
27 28
	u32 val = 0;

29 30 31 32 33 34
	if (adapter->eeh_err) {
		dev_info(&adapter->pdev->dev,
			"Error in Card Detected! Cannot issue commands\n");
		return;
	}

35 36
	val |= mccq->id & DB_MCCQ_RING_ID_MASK;
	val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
37 38

	wmb();
39
	iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
40 41 42 43 44
}

/* To check if valid bit is set, check the entire word as we don't know
 * the endianness of the data (old entry is host endian while a new entry is
 * little endian) */
45
static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
46 47 48 49 50 51 52 53 54 55 56
{
	if (compl->flags != 0) {
		compl->flags = le32_to_cpu(compl->flags);
		BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
		return true;
	} else {
		return false;
	}
}

/* Need to reset the entire word that houses the valid bit */
57
static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
58 59 60 61
{
	compl->flags = 0;
}

62
static int be_mcc_compl_process(struct be_adapter *adapter,
63
	struct be_mcc_compl *compl)
64 65 66 67 68 69 70 71 72
{
	u16 compl_status, extd_status;

	/* Just swap the status to host endian; mcc tag is opaquely copied
	 * from mcc_wrb */
	be_dws_le_to_cpu(compl, 4);

	compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
				CQE_STATUS_COMPL_MASK;
73 74 75 76 77 78 79

	if ((compl->tag0 == OPCODE_COMMON_WRITE_FLASHROM) &&
		(compl->tag1 == CMD_SUBSYSTEM_COMMON)) {
		adapter->flash_status = compl_status;
		complete(&adapter->flash_compl);
	}

80 81 82
	if (compl_status == MCC_STATUS_SUCCESS) {
		if (compl->tag0 == OPCODE_ETH_GET_STATISTICS) {
			struct be_cmd_resp_get_stats *resp =
83
						adapter->stats_cmd.va;
84 85 86
			be_dws_le_to_cpu(&resp->hw_stats,
						sizeof(resp->hw_stats));
			netdev_stats_update(adapter);
A
Ajit Khaparde 已提交
87
			adapter->stats_cmd_sent = false;
88
		}
89 90
	} else if ((compl_status != MCC_STATUS_NOT_SUPPORTED) &&
		   (compl->tag0 != OPCODE_COMMON_NTWK_MAC_QUERY)) {
91 92
		extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
				CQE_STATUS_EXTD_MASK;
93
		dev_warn(&adapter->pdev->dev,
94 95
		"Error in cmd completion - opcode %d, compl %d, extd %d\n",
			compl->tag0, compl_status, extd_status);
96
	}
97
	return compl_status;
98 99
}

100
/* Link state evt is a string of bytes; no need for endian swapping */
101
static void be_async_link_state_process(struct be_adapter *adapter,
102 103
		struct be_async_event_link_state *evt)
{
104 105
	be_link_status_update(adapter,
		evt->port_link_status == ASYNC_EVENT_LINK_UP);
106 107
}

108 109 110 111 112 113
/* Grp5 CoS Priority evt */
static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
		struct be_async_event_grp5_cos_priority *evt)
{
	if (evt->valid) {
		adapter->vlan_prio_bmap = evt->available_priority_bmap;
114
		adapter->recommended_prio &= ~VLAN_PRIO_MASK;
115 116 117 118 119 120 121 122 123 124 125 126 127 128 129
		adapter->recommended_prio =
			evt->reco_default_priority << VLAN_PRIO_SHIFT;
	}
}

/* Grp5 QOS Speed evt */
static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
		struct be_async_event_grp5_qos_link_speed *evt)
{
	if (evt->physical_port == adapter->port_num) {
		/* qos_link_speed is in units of 10 Mbps */
		adapter->link_speed = evt->qos_link_speed * 10;
	}
}

130 131 132 133 134 135 136 137 138 139
/*Grp5 PVID evt*/
static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
		struct be_async_event_grp5_pvid_state *evt)
{
	if (evt->enabled)
		adapter->pvid = evt->tag;
	else
		adapter->pvid = 0;
}

140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156
static void be_async_grp5_evt_process(struct be_adapter *adapter,
		u32 trailer, struct be_mcc_compl *evt)
{
	u8 event_type = 0;

	event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
		ASYNC_TRAILER_EVENT_TYPE_MASK;

	switch (event_type) {
	case ASYNC_EVENT_COS_PRIORITY:
		be_async_grp5_cos_priority_process(adapter,
		(struct be_async_event_grp5_cos_priority *)evt);
	break;
	case ASYNC_EVENT_QOS_SPEED:
		be_async_grp5_qos_speed_process(adapter,
		(struct be_async_event_grp5_qos_link_speed *)evt);
	break;
157 158 159 160
	case ASYNC_EVENT_PVID_STATE:
		be_async_grp5_pvid_state_process(adapter,
		(struct be_async_event_grp5_pvid_state *)evt);
	break;
161 162 163 164 165 166
	default:
		dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
		break;
	}
}

167 168
static inline bool is_link_state_evt(u32 trailer)
{
169
	return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
170
		ASYNC_TRAILER_EVENT_CODE_MASK) ==
171
				ASYNC_EVENT_CODE_LINK_STATE;
172
}
173

174 175 176 177 178 179 180
static inline bool is_grp5_evt(u32 trailer)
{
	return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
		ASYNC_TRAILER_EVENT_CODE_MASK) ==
				ASYNC_EVENT_CODE_GRP_5);
}

181
static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
182
{
183
	struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
184
	struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
185 186 187 188 189 190 191 192

	if (be_mcc_compl_is_new(compl)) {
		queue_tail_inc(mcc_cq);
		return compl;
	}
	return NULL;
}

193 194 195 196 197 198 199 200 201 202 203 204 205 206 207
void be_async_mcc_enable(struct be_adapter *adapter)
{
	spin_lock_bh(&adapter->mcc_cq_lock);

	be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
	adapter->mcc_obj.rearm_cq = true;

	spin_unlock_bh(&adapter->mcc_cq_lock);
}

void be_async_mcc_disable(struct be_adapter *adapter)
{
	adapter->mcc_obj.rearm_cq = false;
}

S
Sathya Perla 已提交
208
int be_process_mcc(struct be_adapter *adapter, int *status)
209
{
210
	struct be_mcc_compl *compl;
S
Sathya Perla 已提交
211
	int num = 0;
212
	struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
213

214 215
	spin_lock_bh(&adapter->mcc_cq_lock);
	while ((compl = be_mcc_compl_get(adapter))) {
216 217
		if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
			/* Interpret flags as an async trailer */
218 219
			if (is_link_state_evt(compl->flags))
				be_async_link_state_process(adapter,
220
				(struct be_async_event_link_state *) compl);
221 222 223
			else if (is_grp5_evt(compl->flags))
				be_async_grp5_evt_process(adapter,
				compl->flags, compl);
224
		} else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
S
Sathya Perla 已提交
225
				*status = be_mcc_compl_process(adapter, compl);
226
				atomic_dec(&mcc_obj->q.used);
227 228 229 230
		}
		be_mcc_compl_use(compl);
		num++;
	}
231

232
	spin_unlock_bh(&adapter->mcc_cq_lock);
S
Sathya Perla 已提交
233
	return num;
234 235
}

236
/* Wait till no more pending mcc requests are present */
237
static int be_mcc_wait_compl(struct be_adapter *adapter)
238
{
239
#define mcc_timeout		120000 /* 12s timeout */
S
Sathya Perla 已提交
240 241 242
	int i, num, status = 0;
	struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;

243 244 245
	if (adapter->eeh_err)
		return -EIO;

246
	for (i = 0; i < mcc_timeout; i++) {
S
Sathya Perla 已提交
247 248 249 250
		num = be_process_mcc(adapter, &status);
		if (num)
			be_cq_notify(adapter, mcc_obj->cq.id,
				mcc_obj->rearm_cq, num);
251

S
Sathya Perla 已提交
252
		if (atomic_read(&mcc_obj->q.used) == 0)
253 254 255
			break;
		udelay(100);
	}
256
	if (i == mcc_timeout) {
257
		dev_err(&adapter->pdev->dev, "mccq poll timed out\n");
258 259
		return -1;
	}
S
Sathya Perla 已提交
260
	return status;
261 262 263
}

/* Notify MCC requests and wait for completion */
264
static int be_mcc_notify_wait(struct be_adapter *adapter)
265
{
266
	be_mcc_notify(adapter);
267
	return be_mcc_wait_compl(adapter);
268 269
}

270
static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
S
Sathya Perla 已提交
271
{
272
	int msecs = 0;
S
Sathya Perla 已提交
273 274
	u32 ready;

275 276 277 278 279 280
	if (adapter->eeh_err) {
		dev_err(&adapter->pdev->dev,
			"Error detected in card.Cannot issue commands\n");
		return -EIO;
	}

S
Sathya Perla 已提交
281
	do {
282 283 284 285 286 287 288 289
		ready = ioread32(db);
		if (ready == 0xffffffff) {
			dev_err(&adapter->pdev->dev,
				"pci slot disconnected\n");
			return -1;
		}

		ready &= MPU_MAILBOX_DB_RDY_MASK;
S
Sathya Perla 已提交
290 291 292
		if (ready)
			break;

293
		if (msecs > 4000) {
294
			dev_err(&adapter->pdev->dev, "mbox poll timed out\n");
295
			be_detect_dump_ue(adapter);
S
Sathya Perla 已提交
296 297 298
			return -1;
		}

299 300 301
		set_current_state(TASK_INTERRUPTIBLE);
		schedule_timeout(msecs_to_jiffies(1));
		msecs++;
S
Sathya Perla 已提交
302 303 304 305 306 307 308
	} while (true);

	return 0;
}

/*
 * Insert the mailbox address into the doorbell in two steps
309
 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
S
Sathya Perla 已提交
310
 */
311
static int be_mbox_notify_wait(struct be_adapter *adapter)
S
Sathya Perla 已提交
312 313 314
{
	int status;
	u32 val = 0;
315 316
	void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
	struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
S
Sathya Perla 已提交
317
	struct be_mcc_mailbox *mbox = mbox_mem->va;
318
	struct be_mcc_compl *compl = &mbox->compl;
S
Sathya Perla 已提交
319

320 321 322 323 324
	/* wait for ready to be set */
	status = be_mbox_db_ready_wait(adapter, db);
	if (status != 0)
		return status;

S
Sathya Perla 已提交
325 326 327 328 329 330
	val |= MPU_MAILBOX_DB_HI_MASK;
	/* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
	val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
	iowrite32(val, db);

	/* wait for ready to be set */
331
	status = be_mbox_db_ready_wait(adapter, db);
S
Sathya Perla 已提交
332 333 334 335 336 337 338 339
	if (status != 0)
		return status;

	val = 0;
	/* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
	val |= (u32)(mbox_mem->dma >> 4) << 2;
	iowrite32(val, db);

340
	status = be_mbox_db_ready_wait(adapter, db);
S
Sathya Perla 已提交
341 342 343
	if (status != 0)
		return status;

344
	/* A cq entry has been made now */
345 346 347
	if (be_mcc_compl_is_new(compl)) {
		status = be_mcc_compl_process(adapter, &mbox->compl);
		be_mcc_compl_use(compl);
348 349 350
		if (status)
			return status;
	} else {
351
		dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
S
Sathya Perla 已提交
352 353
		return -1;
	}
354
	return 0;
S
Sathya Perla 已提交
355 356
}

357
static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
S
Sathya Perla 已提交
358
{
359 360 361 362 363 364
	u32 sem;

	if (lancer_chip(adapter))
		sem  = ioread32(adapter->db + MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET);
	else
		sem  = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
S
Sathya Perla 已提交
365 366 367 368 369 370 371 372

	*stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
	if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
		return -1;
	else
		return 0;
}

373
int be_cmd_POST(struct be_adapter *adapter)
S
Sathya Perla 已提交
374
{
375 376
	u16 stage;
	int status, timeout = 0;
S
Sathya Perla 已提交
377

378 379 380 381 382 383 384 385 386 387 388 389 390
	do {
		status = be_POST_stage_get(adapter, &stage);
		if (status) {
			dev_err(&adapter->pdev->dev, "POST error; stage=0x%x\n",
				stage);
			return -1;
		} else if (stage != POST_STAGE_ARMFW_RDY) {
			set_current_state(TASK_INTERRUPTIBLE);
			schedule_timeout(2 * HZ);
			timeout += 2;
		} else {
			return 0;
		}
391
	} while (timeout < 40);
S
Sathya Perla 已提交
392

393 394
	dev_err(&adapter->pdev->dev, "POST timeout; stage=0x%x\n", stage);
	return -1;
S
Sathya Perla 已提交
395 396 397 398 399 400 401 402 403 404 405 406 407 408
}

static inline void *embedded_payload(struct be_mcc_wrb *wrb)
{
	return wrb->payload.embedded_payload;
}

static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
{
	return &wrb->payload.sgl[0];
}

/* Don't touch the hdr after it's prepared */
static void be_wrb_hdr_prepare(struct be_mcc_wrb *wrb, int payload_len,
409
				bool embedded, u8 sge_cnt, u32 opcode)
S
Sathya Perla 已提交
410 411 412 413 414 415 416
{
	if (embedded)
		wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
	else
		wrb->embedded |= (sge_cnt & MCC_WRB_SGE_CNT_MASK) <<
				MCC_WRB_SGE_CNT_SHIFT;
	wrb->payload_length = payload_len;
417
	wrb->tag0 = opcode;
418
	be_dws_cpu_to_le(wrb, 8);
S
Sathya Perla 已提交
419 420 421 422 423 424 425 426 427
}

/* Don't touch the hdr after it's prepared */
static void be_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
				u8 subsystem, u8 opcode, int cmd_len)
{
	req_hdr->opcode = opcode;
	req_hdr->subsystem = subsystem;
	req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
428
	req_hdr->version = 0;
S
Sathya Perla 已提交
429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468
}

static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
			struct be_dma_mem *mem)
{
	int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
	u64 dma = (u64)mem->dma;

	for (i = 0; i < buf_pages; i++) {
		pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
		pages[i].hi = cpu_to_le32(upper_32_bits(dma));
		dma += PAGE_SIZE_4K;
	}
}

/* Converts interrupt delay in microseconds to multiplier value */
static u32 eq_delay_to_mult(u32 usec_delay)
{
#define MAX_INTR_RATE			651042
	const u32 round = 10;
	u32 multiplier;

	if (usec_delay == 0)
		multiplier = 0;
	else {
		u32 interrupt_rate = 1000000 / usec_delay;
		/* Max delay, corresponding to the lowest interrupt rate */
		if (interrupt_rate == 0)
			multiplier = 1023;
		else {
			multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
			multiplier /= interrupt_rate;
			/* Round the multiplier to the closest value.*/
			multiplier = (multiplier + round/2) / round;
			multiplier = min(multiplier, (u32)1023);
		}
	}
	return multiplier;
}

469
static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
S
Sathya Perla 已提交
470
{
471 472 473 474 475
	struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
	struct be_mcc_wrb *wrb
		= &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
	memset(wrb, 0, sizeof(*wrb));
	return wrb;
S
Sathya Perla 已提交
476 477
}

478
static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
479
{
480 481 482
	struct be_queue_info *mccq = &adapter->mcc_obj.q;
	struct be_mcc_wrb *wrb;

483 484 485 486 487
	if (atomic_read(&mccq->used) >= mccq->len) {
		dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
		return NULL;
	}

488 489 490 491
	wrb = queue_head_node(mccq);
	queue_head_inc(mccq);
	atomic_inc(&mccq->used);
	memset(wrb, 0, sizeof(*wrb));
492 493 494
	return wrb;
}

495 496 497 498 499 500 501 502
/* Tell fw we're about to start firing cmds by writing a
 * special pattern across the wrb hdr; uses mbox
 */
int be_cmd_fw_init(struct be_adapter *adapter)
{
	u8 *wrb;
	int status;

503 504
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
505 506

	wrb = (u8 *)wrb_from_mbox(adapter);
S
Sathya Perla 已提交
507 508 509 510 511 512 513 514
	*wrb++ = 0xFF;
	*wrb++ = 0x12;
	*wrb++ = 0x34;
	*wrb++ = 0xFF;
	*wrb++ = 0xFF;
	*wrb++ = 0x56;
	*wrb++ = 0x78;
	*wrb = 0xFF;
515 516 517

	status = be_mbox_notify_wait(adapter);

518
	mutex_unlock(&adapter->mbox_lock);
519 520 521 522 523 524 525 526 527 528 529
	return status;
}

/* Tell fw we're done with firing cmds by writing a
 * special pattern across the wrb hdr; uses mbox
 */
int be_cmd_fw_clean(struct be_adapter *adapter)
{
	u8 *wrb;
	int status;

530 531 532
	if (adapter->eeh_err)
		return -EIO;

533 534
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
535 536 537 538 539 540 541 542 543 544 545 546 547

	wrb = (u8 *)wrb_from_mbox(adapter);
	*wrb++ = 0xFF;
	*wrb++ = 0xAA;
	*wrb++ = 0xBB;
	*wrb++ = 0xFF;
	*wrb++ = 0xFF;
	*wrb++ = 0xCC;
	*wrb++ = 0xDD;
	*wrb = 0xFF;

	status = be_mbox_notify_wait(adapter);

548
	mutex_unlock(&adapter->mbox_lock);
549 550
	return status;
}
551
int be_cmd_eq_create(struct be_adapter *adapter,
S
Sathya Perla 已提交
552 553
		struct be_queue_info *eq, int eq_delay)
{
554 555
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_eq_create *req;
S
Sathya Perla 已提交
556 557 558
	struct be_dma_mem *q_mem = &eq->dma_mem;
	int status;

559 560
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
561 562 563

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
564

565
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_COMMON_EQ_CREATE);
S
Sathya Perla 已提交
566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_EQ_CREATE, sizeof(*req));

	req->num_pages =  cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));

	AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
	/* 4byte eqe*/
	AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
	AMAP_SET_BITS(struct amap_eq_context, count, req->context,
			__ilog2_u32(eq->len/256));
	AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
			eq_delay_to_mult(eq_delay));
	be_dws_cpu_to_le(req->context, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

583
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
584
	if (!status) {
585
		struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
S
Sathya Perla 已提交
586 587 588
		eq->id = le16_to_cpu(resp->eq_id);
		eq->created = true;
	}
589

590
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
591 592 593
	return status;
}

594
/* Uses mbox */
595
int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
S
Sathya Perla 已提交
596 597
			u8 type, bool permanent, u32 if_handle)
{
598 599
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_mac_query *req;
S
Sathya Perla 已提交
600 601
	int status;

602 603
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
604 605 606

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
607

608 609
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_MAC_QUERY);
S
Sathya Perla 已提交
610 611 612 613 614 615 616 617

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req));

	req->type = type;
	if (permanent) {
		req->permanent = 1;
	} else {
618
		req->if_id = cpu_to_le16((u16) if_handle);
S
Sathya Perla 已提交
619 620 621
		req->permanent = 0;
	}

622 623 624
	status = be_mbox_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
S
Sathya Perla 已提交
625
		memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
626
	}
S
Sathya Perla 已提交
627

628
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
629 630 631
	return status;
}

632
/* Uses synchronous MCCQ */
633
int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
634
		u32 if_id, u32 *pmac_id, u32 domain)
S
Sathya Perla 已提交
635
{
636 637
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_pmac_add *req;
S
Sathya Perla 已提交
638 639
	int status;

640 641 642
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
643 644 645 646
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
647
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
648

649 650
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_PMAC_ADD);
S
Sathya Perla 已提交
651 652 653 654

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req));

655
	req->hdr.domain = domain;
S
Sathya Perla 已提交
656 657 658
	req->if_id = cpu_to_le32(if_id);
	memcpy(req->mac_address, mac_addr, ETH_ALEN);

659
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
660 661 662 663 664
	if (!status) {
		struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
		*pmac_id = le32_to_cpu(resp->pmac_id);
	}

665
err:
666
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
667 668 669
	return status;
}

670
/* Uses synchronous MCCQ */
671
int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, u32 pmac_id, u32 dom)
S
Sathya Perla 已提交
672
{
673 674
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_pmac_del *req;
S
Sathya Perla 已提交
675 676
	int status;

677 678 679
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
680 681 682 683
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
684
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
685

686 687
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_PMAC_DEL);
S
Sathya Perla 已提交
688 689 690 691

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req));

692
	req->hdr.domain = dom;
S
Sathya Perla 已提交
693 694 695
	req->if_id = cpu_to_le32(if_id);
	req->pmac_id = cpu_to_le32(pmac_id);

696 697
	status = be_mcc_notify_wait(adapter);

698
err:
699
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
700 701 702
	return status;
}

703
/* Uses Mbox */
704
int be_cmd_cq_create(struct be_adapter *adapter,
S
Sathya Perla 已提交
705 706 707
		struct be_queue_info *cq, struct be_queue_info *eq,
		bool sol_evts, bool no_delay, int coalesce_wm)
{
708 709
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_cq_create *req;
S
Sathya Perla 已提交
710
	struct be_dma_mem *q_mem = &cq->dma_mem;
711
	void *ctxt;
S
Sathya Perla 已提交
712 713
	int status;

714 715
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
716 717 718 719

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
	ctxt = &req->context;
S
Sathya Perla 已提交
720

721 722
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_CQ_CREATE);
S
Sathya Perla 已提交
723 724 725 726 727

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_CQ_CREATE, sizeof(*req));

	req->num_pages =  cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756
	if (lancer_chip(adapter)) {
		req->hdr.version = 1;
		req->page_size = 1; /* 1 for 4K */
		AMAP_SET_BITS(struct amap_cq_context_lancer, coalescwm, ctxt,
								coalesce_wm);
		AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
								no_delay);
		AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
						__ilog2_u32(cq->len/256));
		AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
		AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
								ctxt, 1);
		AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
								ctxt, eq->id);
		AMAP_SET_BITS(struct amap_cq_context_lancer, armed, ctxt, 1);
	} else {
		AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
								coalesce_wm);
		AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
								ctxt, no_delay);
		AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
						__ilog2_u32(cq->len/256));
		AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
		AMAP_SET_BITS(struct amap_cq_context_be, solevent,
								ctxt, sol_evts);
		AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
		AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
		AMAP_SET_BITS(struct amap_cq_context_be, armed, ctxt, 1);
	}
S
Sathya Perla 已提交
757 758 759 760 761

	be_dws_cpu_to_le(ctxt, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

762
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
763
	if (!status) {
764
		struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
S
Sathya Perla 已提交
765 766 767
		cq->id = le16_to_cpu(resp->cq_id);
		cq->created = true;
	}
768

769
	mutex_unlock(&adapter->mbox_lock);
770 771 772 773 774 775 776 777 778 779 780 781

	return status;
}

static u32 be_encoded_q_len(int q_len)
{
	u32 len_encoded = fls(q_len); /* log2(len) + 1 */
	if (len_encoded == 16)
		len_encoded = 0;
	return len_encoded;
}

782
int be_cmd_mccq_create(struct be_adapter *adapter,
783 784 785
			struct be_queue_info *mccq,
			struct be_queue_info *cq)
{
786 787
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_mcc_create *req;
788
	struct be_dma_mem *q_mem = &mccq->dma_mem;
789
	void *ctxt;
790 791
	int status;

792 793
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
794 795 796 797

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
	ctxt = &req->context;
798

799
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
800
			OPCODE_COMMON_MCC_CREATE_EXT);
801 802

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
803
			OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req));
804

805
	req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823
	if (lancer_chip(adapter)) {
		req->hdr.version = 1;
		req->cq_id = cpu_to_le16(cq->id);

		AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
						be_encoded_q_len(mccq->len));
		AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
		AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
								ctxt, cq->id);
		AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
								 ctxt, 1);

	} else {
		AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
		AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
						be_encoded_q_len(mccq->len));
		AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
	}
824

825
	/* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
826
	req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
827 828 829 830
	be_dws_cpu_to_le(ctxt, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

831
	status = be_mbox_notify_wait(adapter);
832 833 834 835 836
	if (!status) {
		struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
		mccq->id = le16_to_cpu(resp->id);
		mccq->created = true;
	}
837
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
838 839 840 841

	return status;
}

842
int be_cmd_txq_create(struct be_adapter *adapter,
S
Sathya Perla 已提交
843 844 845
			struct be_queue_info *txq,
			struct be_queue_info *cq)
{
846 847
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_eth_tx_create *req;
S
Sathya Perla 已提交
848
	struct be_dma_mem *q_mem = &txq->dma_mem;
849
	void *ctxt;
S
Sathya Perla 已提交
850 851
	int status;

852 853
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
854 855 856 857

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
	ctxt = &req->context;
S
Sathya Perla 已提交
858

859 860
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_ETH_TX_CREATE);
S
Sathya Perla 已提交
861 862 863 864 865 866 867 868

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_TX_CREATE,
		sizeof(*req));

	req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
	req->ulp_num = BE_ULP1_NUM;
	req->type = BE_ETH_TX_RING_TYPE_STANDARD;

869 870
	AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
		be_encoded_q_len(txq->len));
S
Sathya Perla 已提交
871 872 873 874 875 876 877
	AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
	AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);

	be_dws_cpu_to_le(ctxt, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

878
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
879 880 881 882 883
	if (!status) {
		struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
		txq->id = le16_to_cpu(resp->cid);
		txq->created = true;
	}
884

885
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
886 887 888 889

	return status;
}

890
/* Uses mbox */
891
int be_cmd_rxq_create(struct be_adapter *adapter,
S
Sathya Perla 已提交
892
		struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
893
		u16 max_frame_size, u32 if_id, u32 rss, u8 *rss_id)
S
Sathya Perla 已提交
894
{
895 896
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_eth_rx_create *req;
S
Sathya Perla 已提交
897 898 899
	struct be_dma_mem *q_mem = &rxq->dma_mem;
	int status;

900 901
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
902 903 904

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
905

906 907
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_ETH_RX_CREATE);
S
Sathya Perla 已提交
908 909 910 911 912 913 914 915 916 917 918 919

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_RX_CREATE,
		sizeof(*req));

	req->cq_id = cpu_to_le16(cq_id);
	req->frag_size = fls(frag_size) - 1;
	req->num_pages = 2;
	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
	req->interface_id = cpu_to_le32(if_id);
	req->max_frame_size = cpu_to_le16(max_frame_size);
	req->rss_queue = cpu_to_le32(rss);

920
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
921 922 923 924
	if (!status) {
		struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
		rxq->id = le16_to_cpu(resp->id);
		rxq->created = true;
925
		*rss_id = resp->rss_id;
S
Sathya Perla 已提交
926
	}
927

928
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
929 930 931 932

	return status;
}

933 934 935
/* Generic destroyer function for all types of queues
 * Uses Mbox
 */
936
int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
S
Sathya Perla 已提交
937 938
		int queue_type)
{
939 940
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_q_destroy *req;
S
Sathya Perla 已提交
941 942 943
	u8 subsys = 0, opcode = 0;
	int status;

944 945 946
	if (adapter->eeh_err)
		return -EIO;

947 948
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
S
Sathya Perla 已提交
949

950 951 952
	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);

S
Sathya Perla 已提交
953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969
	switch (queue_type) {
	case QTYPE_EQ:
		subsys = CMD_SUBSYSTEM_COMMON;
		opcode = OPCODE_COMMON_EQ_DESTROY;
		break;
	case QTYPE_CQ:
		subsys = CMD_SUBSYSTEM_COMMON;
		opcode = OPCODE_COMMON_CQ_DESTROY;
		break;
	case QTYPE_TXQ:
		subsys = CMD_SUBSYSTEM_ETH;
		opcode = OPCODE_ETH_TX_DESTROY;
		break;
	case QTYPE_RXQ:
		subsys = CMD_SUBSYSTEM_ETH;
		opcode = OPCODE_ETH_RX_DESTROY;
		break;
970 971 972 973
	case QTYPE_MCCQ:
		subsys = CMD_SUBSYSTEM_COMMON;
		opcode = OPCODE_COMMON_MCC_DESTROY;
		break;
S
Sathya Perla 已提交
974
	default:
975
		BUG();
S
Sathya Perla 已提交
976
	}
977 978 979

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, opcode);

S
Sathya Perla 已提交
980 981 982
	be_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req));
	req->id = cpu_to_le16(q->id);

983
	status = be_mbox_notify_wait(adapter);
984

985
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
986 987 988 989

	return status;
}

990 991 992
/* Create an rx filtering policy configuration on an i/f
 * Uses mbox
 */
993
int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
994 995
		u8 *mac, bool pmac_invalid, u32 *if_handle, u32 *pmac_id,
		u32 domain)
S
Sathya Perla 已提交
996
{
997 998
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_if_create *req;
S
Sathya Perla 已提交
999 1000
	int status;

1001 1002
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
1003 1004 1005

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1006

1007 1008
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_INTERFACE_CREATE);
S
Sathya Perla 已提交
1009 1010 1011 1012

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req));

1013
	req->hdr.domain = domain;
1014 1015
	req->capability_flags = cpu_to_le32(cap_flags);
	req->enable_flags = cpu_to_le32(en_flags);
1016
	req->pmac_invalid = pmac_invalid;
S
Sathya Perla 已提交
1017 1018 1019
	if (!pmac_invalid)
		memcpy(req->mac_addr, mac, ETH_ALEN);

1020
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
1021 1022 1023 1024 1025 1026 1027
	if (!status) {
		struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
		*if_handle = le32_to_cpu(resp->interface_id);
		if (!pmac_invalid)
			*pmac_id = le32_to_cpu(resp->pmac_id);
	}

1028
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
1029 1030 1031
	return status;
}

1032
/* Uses mbox */
1033
int be_cmd_if_destroy(struct be_adapter *adapter, u32 interface_id, u32 domain)
S
Sathya Perla 已提交
1034
{
1035 1036
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_if_destroy *req;
S
Sathya Perla 已提交
1037 1038
	int status;

1039 1040 1041
	if (adapter->eeh_err)
		return -EIO;

1042 1043
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
1044 1045 1046

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1047

1048 1049
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_INTERFACE_DESTROY);
S
Sathya Perla 已提交
1050 1051 1052 1053

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req));

1054
	req->hdr.domain = domain;
S
Sathya Perla 已提交
1055
	req->interface_id = cpu_to_le32(interface_id);
1056 1057

	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
1058

1059
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
1060 1061 1062 1063 1064 1065

	return status;
}

/* Get stats is a non embedded command: the request is not embedded inside
 * WRB but is a separate dma memory block
1066
 * Uses asynchronous MCC
S
Sathya Perla 已提交
1067
 */
1068
int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
S
Sathya Perla 已提交
1069
{
1070 1071 1072
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_stats *req;
	struct be_sge *sge;
1073
	int status = 0;
S
Sathya Perla 已提交
1074

1075 1076 1077
	if (MODULO(adapter->work_counter, be_get_temp_freq) == 0)
		be_cmd_get_die_temperature(adapter);

1078
	spin_lock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1079

1080
	wrb = wrb_from_mccq(adapter);
1081 1082 1083 1084
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1085 1086
	req = nonemb_cmd->va;
	sge = nonembedded_sgl(wrb);
S
Sathya Perla 已提交
1087

1088 1089
	be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
			OPCODE_ETH_GET_STATISTICS);
S
Sathya Perla 已提交
1090 1091 1092 1093 1094 1095 1096

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
		OPCODE_ETH_GET_STATISTICS, sizeof(*req));
	sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
	sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(nonemb_cmd->size);

1097
	be_mcc_notify(adapter);
A
Ajit Khaparde 已提交
1098
	adapter->stats_cmd_sent = true;
S
Sathya Perla 已提交
1099

1100
err:
1101
	spin_unlock_bh(&adapter->mcc_lock);
1102
	return status;
S
Sathya Perla 已提交
1103 1104
}

1105
/* Uses synchronous mcc */
1106
int be_cmd_link_status_query(struct be_adapter *adapter,
1107
			bool *link_up, u8 *mac_speed, u16 *link_speed)
S
Sathya Perla 已提交
1108
{
1109 1110
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_link_status *req;
S
Sathya Perla 已提交
1111 1112
	int status;

1113 1114 1115
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1116 1117 1118 1119
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1120
	req = embedded_payload(wrb);
1121 1122

	*link_up = false;
S
Sathya Perla 已提交
1123

1124 1125
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_LINK_STATUS_QUERY);
S
Sathya Perla 已提交
1126 1127 1128 1129

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req));

1130
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1131 1132
	if (!status) {
		struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
1133
		if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
1134
			*link_up = true;
1135 1136 1137
			*link_speed = le16_to_cpu(resp->link_speed);
			*mac_speed = resp->mac_speed;
		}
S
Sathya Perla 已提交
1138 1139
	}

1140
err:
1141
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1142 1143 1144
	return status;
}

1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182
/* Uses synchronous mcc */
int be_cmd_get_die_temperature(struct be_adapter *adapter)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_cntl_addnl_attribs *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = embedded_payload(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req));

	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_cntl_addnl_attribs *resp =
						embedded_payload(wrb);
		adapter->drv_stats.be_on_die_temperature =
						resp->on_die_temperature;
	}
	/* If IOCTL fails once, do not bother issuing it again */
	else
		be_get_temp_freq = 0;

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

1183
/* Uses Mbox */
1184
int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver)
S
Sathya Perla 已提交
1185
{
1186 1187
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_fw_version *req;
S
Sathya Perla 已提交
1188 1189
	int status;

1190 1191
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
1192 1193 1194

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1195

1196 1197
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_GET_FW_VERSION);
S
Sathya Perla 已提交
1198 1199 1200 1201

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_GET_FW_VERSION, sizeof(*req));

1202
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
1203 1204 1205 1206 1207
	if (!status) {
		struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
		strncpy(fw_ver, resp->firmware_version_string, FW_VER_LEN);
	}

1208
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
1209 1210 1211
	return status;
}

1212 1213 1214
/* set the EQ delay interval of an EQ to specified value
 * Uses async mcc
 */
1215
int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
S
Sathya Perla 已提交
1216
{
1217 1218
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_modify_eq_delay *req;
1219
	int status = 0;
S
Sathya Perla 已提交
1220

1221 1222 1223
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1224 1225 1226 1227
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1228
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1229

1230 1231
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_MODIFY_EQ_DELAY);
S
Sathya Perla 已提交
1232 1233 1234 1235 1236 1237 1238 1239 1240

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req));

	req->num_eq = cpu_to_le32(1);
	req->delay[0].eq_id = cpu_to_le32(eq_id);
	req->delay[0].phase = 0;
	req->delay[0].delay_multiplier = cpu_to_le32(eqd);

1241
	be_mcc_notify(adapter);
S
Sathya Perla 已提交
1242

1243
err:
1244
	spin_unlock_bh(&adapter->mcc_lock);
1245
	return status;
S
Sathya Perla 已提交
1246 1247
}

1248
/* Uses sycnhronous mcc */
1249
int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
S
Sathya Perla 已提交
1250 1251
			u32 num, bool untagged, bool promiscuous)
{
1252 1253
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_vlan_config *req;
S
Sathya Perla 已提交
1254 1255
	int status;

1256 1257 1258
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1259 1260 1261 1262
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1263
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1264

1265 1266
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_VLAN_CONFIG);
S
Sathya Perla 已提交
1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req));

	req->interface_id = if_id;
	req->promiscuous = promiscuous;
	req->untagged = untagged;
	req->num_vlan = num;
	if (!promiscuous) {
		memcpy(req->normal_vlan, vtag_array,
			req->num_vlan * sizeof(vtag_array[0]));
	}

1280
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1281

1282
err:
1283
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1284 1285 1286
	return status;
}

1287 1288 1289
/* Uses MCC for this command as it may be called in BH context
 * Uses synchronous mcc
 */
1290
int be_cmd_promiscuous_config(struct be_adapter *adapter, u8 port_num, bool en)
S
Sathya Perla 已提交
1291
{
1292 1293
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_promiscuous_config *req;
1294
	int status;
S
Sathya Perla 已提交
1295

1296
	spin_lock_bh(&adapter->mcc_lock);
1297

1298
	wrb = wrb_from_mccq(adapter);
1299 1300 1301 1302
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1303
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1304

1305
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_ETH_PROMISCUOUS);
S
Sathya Perla 已提交
1306 1307 1308 1309

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
		OPCODE_ETH_PROMISCUOUS, sizeof(*req));

1310 1311 1312 1313
	/* In FW versions X.102.149/X.101.487 and later,
	 * the port setting associated only with the
	 * issuing pci function will take effect
	 */
S
Sathya Perla 已提交
1314 1315 1316 1317 1318
	if (port_num)
		req->port1_promiscuous = en;
	else
		req->port0_promiscuous = en;

1319
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1320

1321
err:
1322
	spin_unlock_bh(&adapter->mcc_lock);
1323
	return status;
S
Sathya Perla 已提交
1324 1325
}

1326
/*
1327
 * Uses MCC for this command as it may be called in BH context
1328 1329
 * (mc == NULL) => multicast promiscous
 */
1330
int be_cmd_multicast_set(struct be_adapter *adapter, u32 if_id,
1331
		struct net_device *netdev, struct be_dma_mem *mem)
S
Sathya Perla 已提交
1332
{
1333
	struct be_mcc_wrb *wrb;
1334 1335 1336
	struct be_cmd_req_mcast_mac_config *req = mem->va;
	struct be_sge *sge;
	int status;
S
Sathya Perla 已提交
1337

1338
	spin_lock_bh(&adapter->mcc_lock);
1339

1340
	wrb = wrb_from_mccq(adapter);
1341 1342 1343 1344
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1345 1346
	sge = nonembedded_sgl(wrb);
	memset(req, 0, sizeof(*req));
S
Sathya Perla 已提交
1347

1348 1349
	be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
			OPCODE_COMMON_NTWK_MULTICAST_SET);
1350 1351 1352
	sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
	sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(mem->size);
S
Sathya Perla 已提交
1353 1354 1355 1356 1357

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_MULTICAST_SET, sizeof(*req));

	req->interface_id = if_id;
1358
	if (netdev) {
1359
		int i;
1360
		struct netdev_hw_addr *ha;
1361

1362
		req->num_mac = cpu_to_le16(netdev_mc_count(netdev));
1363

1364
		i = 0;
1365
		netdev_for_each_mc_addr(ha, netdev)
1366
			memcpy(req->mac[i++].byte, ha->addr, ETH_ALEN);
1367 1368
	} else {
		req->promiscuous = 1;
S
Sathya Perla 已提交
1369 1370
	}

1371
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1372

1373
err:
1374
	spin_unlock_bh(&adapter->mcc_lock);
1375
	return status;
S
Sathya Perla 已提交
1376 1377
}

1378
/* Uses synchrounous mcc */
1379
int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
S
Sathya Perla 已提交
1380
{
1381 1382
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_flow_control *req;
S
Sathya Perla 已提交
1383 1384
	int status;

1385
	spin_lock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1386

1387
	wrb = wrb_from_mccq(adapter);
1388 1389 1390 1391
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1392
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1393

1394 1395
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_SET_FLOW_CONTROL);
S
Sathya Perla 已提交
1396 1397 1398 1399 1400 1401 1402

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req));

	req->tx_flow_control = cpu_to_le16((u16)tx_fc);
	req->rx_flow_control = cpu_to_le16((u16)rx_fc);

1403
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1404

1405
err:
1406
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1407 1408 1409
	return status;
}

1410
/* Uses sycn mcc */
1411
int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
S
Sathya Perla 已提交
1412
{
1413 1414
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_flow_control *req;
S
Sathya Perla 已提交
1415 1416
	int status;

1417
	spin_lock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1418

1419
	wrb = wrb_from_mccq(adapter);
1420 1421 1422 1423
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1424
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1425

1426 1427
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_GET_FLOW_CONTROL);
S
Sathya Perla 已提交
1428 1429 1430 1431

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req));

1432
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1433 1434 1435 1436 1437 1438 1439
	if (!status) {
		struct be_cmd_resp_get_flow_control *resp =
						embedded_payload(wrb);
		*tx_fc = le16_to_cpu(resp->tx_flow_control);
		*rx_fc = le16_to_cpu(resp->rx_flow_control);
	}

1440
err:
1441
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1442 1443 1444
	return status;
}

1445
/* Uses mbox */
1446 1447
int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
		u32 *mode, u32 *caps)
S
Sathya Perla 已提交
1448
{
1449 1450
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_query_fw_cfg *req;
S
Sathya Perla 已提交
1451 1452
	int status;

1453 1454
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
S
Sathya Perla 已提交
1455

1456 1457
	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1458

1459 1460
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_QUERY_FIRMWARE_CONFIG);
S
Sathya Perla 已提交
1461 1462 1463 1464

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req));

1465
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
1466 1467 1468
	if (!status) {
		struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
		*port_num = le32_to_cpu(resp->phys_port);
A
Ajit Khaparde 已提交
1469
		*mode = le32_to_cpu(resp->function_mode);
1470
		*caps = le32_to_cpu(resp->function_caps);
S
Sathya Perla 已提交
1471 1472
	}

1473
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
1474 1475
	return status;
}
1476

1477
/* Uses mbox */
1478 1479
int be_cmd_reset_function(struct be_adapter *adapter)
{
1480 1481
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_hdr *req;
1482 1483
	int status;

1484 1485
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
1486

1487 1488
	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
1489

1490 1491
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_FUNCTION_RESET);
1492 1493 1494 1495

	be_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_FUNCTION_RESET, sizeof(*req));

1496
	status = be_mbox_notify_wait(adapter);
1497

1498
	mutex_unlock(&adapter->mbox_lock);
1499 1500
	return status;
}
1501

1502 1503 1504 1505 1506 1507 1508
int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_rss_config *req;
	u32 myhash[10];
	int status;

1509 1510
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
		OPCODE_ETH_RSS_CONFIG);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
		OPCODE_ETH_RSS_CONFIG, sizeof(*req));

	req->if_id = cpu_to_le32(adapter->if_handle);
	req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4);
	req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
	memcpy(req->cpu_table, rsstable, table_size);
	memcpy(req->hash, myhash, sizeof(myhash));
	be_dws_cpu_to_le(req->hash, sizeof(req->hash));

	status = be_mbox_notify_wait(adapter);

1530
	mutex_unlock(&adapter->mbox_lock);
1531 1532 1533
	return status;
}

1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544
/* Uses sync mcc */
int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
			u8 bcn, u8 sts, u8 state)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_enable_disable_beacon *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1545 1546 1547 1548
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1549 1550
	req = embedded_payload(wrb);

1551 1552
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_ENABLE_DISABLE_BEACON);
1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req));

	req->port_num = port_num;
	req->beacon_state = state;
	req->beacon_duration = bcn;
	req->status_duration = sts;

	status = be_mcc_notify_wait(adapter);

1564
err:
1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

/* Uses sync mcc */
int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_beacon_state *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1579 1580 1581 1582
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1583 1584
	req = embedded_payload(wrb);

1585 1586
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_GET_BEACON_STATE);
1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req));

	req->port_num = port_num;

	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_beacon_state *resp =
						embedded_payload(wrb);
		*state = resp->beacon_state;
	}

1600
err:
1601 1602 1603 1604
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

1605 1606 1607
int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
			u32 flash_type, u32 flash_opcode, u32 buf_size)
{
1608
	struct be_mcc_wrb *wrb;
1609
	struct be_cmd_write_flashrom *req;
1610
	struct be_sge *sge;
1611 1612
	int status;

1613
	spin_lock_bh(&adapter->mcc_lock);
1614
	adapter->flash_status = 0;
1615 1616

	wrb = wrb_from_mccq(adapter);
1617 1618
	if (!wrb) {
		status = -EBUSY;
D
Dan Carpenter 已提交
1619
		goto err_unlock;
1620 1621
	}
	req = cmd->va;
1622 1623
	sge = nonembedded_sgl(wrb);

1624 1625
	be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
			OPCODE_COMMON_WRITE_FLASHROM);
1626
	wrb->tag1 = CMD_SUBSYSTEM_COMMON;
1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_WRITE_FLASHROM, cmd->size);
	sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
	sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(cmd->size);

	req->params.op_type = cpu_to_le32(flash_type);
	req->params.op_code = cpu_to_le32(flash_opcode);
	req->params.data_buf_size = cpu_to_le32(buf_size);

1638 1639 1640 1641 1642 1643 1644 1645
	be_mcc_notify(adapter);
	spin_unlock_bh(&adapter->mcc_lock);

	if (!wait_for_completion_timeout(&adapter->flash_compl,
			msecs_to_jiffies(12000)))
		status = -1;
	else
		status = adapter->flash_status;
1646

D
Dan Carpenter 已提交
1647 1648 1649 1650
	return status;

err_unlock:
	spin_unlock_bh(&adapter->mcc_lock);
1651 1652
	return status;
}
1653

1654 1655
int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
			 int offset)
1656 1657 1658 1659 1660 1661 1662 1663
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_write_flashrom *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1664 1665 1666 1667
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1668 1669
	req = embedded_payload(wrb);

1670 1671
	be_wrb_hdr_prepare(wrb, sizeof(*req)+4, true, 0,
			OPCODE_COMMON_READ_FLASHROM);
1672 1673 1674 1675

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4);

1676
	req->params.op_type = cpu_to_le32(IMG_TYPE_REDBOOT);
1677
	req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
1678 1679
	req->params.offset = cpu_to_le32(offset);
	req->params.data_buf_size = cpu_to_le32(0x4);
1680 1681 1682 1683 1684

	status = be_mcc_notify_wait(adapter);
	if (!status)
		memcpy(flashed_crc, req->params.data_buf, 4);

1685
err:
1686 1687 1688
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
1689

1690
int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724
				struct be_dma_mem *nonemb_cmd)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_acpi_wol_magic_config *req;
	struct be_sge *sge;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = nonemb_cmd->va;
	sge = nonembedded_sgl(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
			OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
		OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req));
	memcpy(req->magic_mac, mac, ETH_ALEN);

	sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
	sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(nonemb_cmd->size);

	status = be_mcc_notify_wait(adapter);

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
1725

1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760
int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
			u8 loopback_type, u8 enable)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_lmode *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
				OPCODE_LOWLEVEL_SET_LOOPBACK_MODE);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
			OPCODE_LOWLEVEL_SET_LOOPBACK_MODE,
			sizeof(*req));

	req->src_port = port_num;
	req->dest_port = port_num;
	req->loopback_type = loopback_type;
	req->loopback_state = enable;

	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782
int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
		u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_loopback_test *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
				OPCODE_LOWLEVEL_LOOPBACK_TEST);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
			OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req));
1783
	req->hdr.timeout = cpu_to_le32(4);
1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853

	req->pattern = cpu_to_le64(pattern);
	req->src_port = cpu_to_le32(port_num);
	req->dest_port = cpu_to_le32(port_num);
	req->pkt_size = cpu_to_le32(pkt_size);
	req->num_pkts = cpu_to_le32(num_pkts);
	req->loopback_type = cpu_to_le32(loopback_type);

	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
		status = le32_to_cpu(resp->status);
	}

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
				u32 byte_cnt, struct be_dma_mem *cmd)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_ddrdma_test *req;
	struct be_sge *sge;
	int status;
	int i, j = 0;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = cmd->va;
	sge = nonembedded_sgl(wrb);
	be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
				OPCODE_LOWLEVEL_HOST_DDR_DMA);
	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
			OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size);

	sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
	sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(cmd->size);

	req->pattern = cpu_to_le64(pattern);
	req->byte_count = cpu_to_le32(byte_cnt);
	for (i = 0; i < byte_cnt; i++) {
		req->snd_buff[i] = (u8)(pattern >> (j*8));
		j++;
		if (j > 7)
			j = 0;
	}

	status = be_mcc_notify_wait(adapter);

	if (!status) {
		struct be_cmd_resp_ddrdma_test *resp;
		resp = cmd->va;
		if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
				resp->snd_err) {
			status = -1;
		}
	}

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
1854

1855
int be_cmd_get_seeprom_data(struct be_adapter *adapter,
1856 1857 1858 1859 1860 1861 1862 1863 1864 1865
				struct be_dma_mem *nonemb_cmd)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_seeprom_read *req;
	struct be_sge *sge;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1866 1867 1868 1869
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884
	req = nonemb_cmd->va;
	sge = nonembedded_sgl(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
			OPCODE_COMMON_SEEPROM_READ);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			OPCODE_COMMON_SEEPROM_READ, sizeof(*req));

	sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
	sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(nonemb_cmd->size);

	status = be_mcc_notify_wait(adapter);

1885
err:
1886 1887 1888
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923

int be_cmd_get_phy_info(struct be_adapter *adapter, struct be_dma_mem *cmd)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_phy_info *req;
	struct be_sge *sge;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = cmd->va;
	sge = nonembedded_sgl(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
				OPCODE_COMMON_GET_PHY_DETAILS);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			OPCODE_COMMON_GET_PHY_DETAILS,
			sizeof(*req));

	sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
	sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(cmd->size);

	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947

int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_qos *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
				OPCODE_COMMON_SET_QOS);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			OPCODE_COMMON_SET_QOS, sizeof(*req));

	req->hdr.domain = domain;
1948 1949
	req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
	req->max_bps_nic = cpu_to_le32(bps);
1950 1951 1952 1953 1954 1955 1956

	status = be_mcc_notify_wait(adapter);

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}