be_cmds.c 45.1 KB
Newer Older
S
Sathya Perla 已提交
1
/*
A
Ajit Khaparde 已提交
2
 * Copyright (C) 2005 - 2010 ServerEngines
S
Sathya Perla 已提交
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
 * All rights reserved.
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License version 2
 * as published by the Free Software Foundation.  The full GNU General
 * Public License is included in this distribution in the file called COPYING.
 *
 * Contact Information:
 * linux-drivers@serverengines.com
 *
 * ServerEngines
 * 209 N. Fair Oaks Ave
 * Sunnyvale, CA 94085
 */

#include "be.h"
19
#include "be_cmds.h"
S
Sathya Perla 已提交
20

21
static void be_mcc_notify(struct be_adapter *adapter)
22
{
23
	struct be_queue_info *mccq = &adapter->mcc_obj.q;
24 25 26 27
	u32 val = 0;

	val |= mccq->id & DB_MCCQ_RING_ID_MASK;
	val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
28 29

	wmb();
30
	iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
31 32 33 34 35
}

/* To check if valid bit is set, check the entire word as we don't know
 * the endianness of the data (old entry is host endian while a new entry is
 * little endian) */
36
static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
37 38 39 40 41 42 43 44 45 46 47
{
	if (compl->flags != 0) {
		compl->flags = le32_to_cpu(compl->flags);
		BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
		return true;
	} else {
		return false;
	}
}

/* Need to reset the entire word that houses the valid bit */
48
static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
49 50 51 52
{
	compl->flags = 0;
}

53
static int be_mcc_compl_process(struct be_adapter *adapter,
54
	struct be_mcc_compl *compl)
55 56 57 58 59 60 61 62 63
{
	u16 compl_status, extd_status;

	/* Just swap the status to host endian; mcc tag is opaquely copied
	 * from mcc_wrb */
	be_dws_le_to_cpu(compl, 4);

	compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
				CQE_STATUS_COMPL_MASK;
64 65 66 67 68 69 70

	if ((compl->tag0 == OPCODE_COMMON_WRITE_FLASHROM) &&
		(compl->tag1 == CMD_SUBSYSTEM_COMMON)) {
		adapter->flash_status = compl_status;
		complete(&adapter->flash_compl);
	}

71 72 73
	if (compl_status == MCC_STATUS_SUCCESS) {
		if (compl->tag0 == OPCODE_ETH_GET_STATISTICS) {
			struct be_cmd_resp_get_stats *resp =
74
						adapter->stats_cmd.va;
75 76 77
			be_dws_le_to_cpu(&resp->hw_stats,
						sizeof(resp->hw_stats));
			netdev_stats_update(adapter);
78
			adapter->stats_ioctl_sent = false;
79
		}
80 81
	} else if ((compl_status != MCC_STATUS_NOT_SUPPORTED) &&
		   (compl->tag0 != OPCODE_COMMON_NTWK_MAC_QUERY)) {
82 83
		extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
				CQE_STATUS_EXTD_MASK;
84
		dev_warn(&adapter->pdev->dev,
85 86
		"Error in cmd completion - opcode %d, compl %d, extd %d\n",
			compl->tag0, compl_status, extd_status);
87
	}
88
	return compl_status;
89 90
}

91
/* Link state evt is a string of bytes; no need for endian swapping */
92
static void be_async_link_state_process(struct be_adapter *adapter,
93 94
		struct be_async_event_link_state *evt)
{
95 96
	be_link_status_update(adapter,
		evt->port_link_status == ASYNC_EVENT_LINK_UP);
97 98
}

99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142
/* Grp5 CoS Priority evt */
static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
		struct be_async_event_grp5_cos_priority *evt)
{
	if (evt->valid) {
		adapter->vlan_prio_bmap = evt->available_priority_bmap;
		adapter->recommended_prio =
			evt->reco_default_priority << VLAN_PRIO_SHIFT;
	}
}

/* Grp5 QOS Speed evt */
static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
		struct be_async_event_grp5_qos_link_speed *evt)
{
	if (evt->physical_port == adapter->port_num) {
		/* qos_link_speed is in units of 10 Mbps */
		adapter->link_speed = evt->qos_link_speed * 10;
	}
}

static void be_async_grp5_evt_process(struct be_adapter *adapter,
		u32 trailer, struct be_mcc_compl *evt)
{
	u8 event_type = 0;

	event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
		ASYNC_TRAILER_EVENT_TYPE_MASK;

	switch (event_type) {
	case ASYNC_EVENT_COS_PRIORITY:
		be_async_grp5_cos_priority_process(adapter,
		(struct be_async_event_grp5_cos_priority *)evt);
	break;
	case ASYNC_EVENT_QOS_SPEED:
		be_async_grp5_qos_speed_process(adapter,
		(struct be_async_event_grp5_qos_link_speed *)evt);
	break;
	default:
		dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
		break;
	}
}

143 144
static inline bool is_link_state_evt(u32 trailer)
{
145
	return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
146
		ASYNC_TRAILER_EVENT_CODE_MASK) ==
147
				ASYNC_EVENT_CODE_LINK_STATE;
148
}
149

150 151 152 153 154 155 156
static inline bool is_grp5_evt(u32 trailer)
{
	return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
		ASYNC_TRAILER_EVENT_CODE_MASK) ==
				ASYNC_EVENT_CODE_GRP_5);
}

157
static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
158
{
159
	struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
160
	struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
161 162 163 164 165 166 167 168

	if (be_mcc_compl_is_new(compl)) {
		queue_tail_inc(mcc_cq);
		return compl;
	}
	return NULL;
}

169 170 171 172 173 174 175 176 177 178 179 180 181 182 183
void be_async_mcc_enable(struct be_adapter *adapter)
{
	spin_lock_bh(&adapter->mcc_cq_lock);

	be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
	adapter->mcc_obj.rearm_cq = true;

	spin_unlock_bh(&adapter->mcc_cq_lock);
}

void be_async_mcc_disable(struct be_adapter *adapter)
{
	adapter->mcc_obj.rearm_cq = false;
}

S
Sathya Perla 已提交
184
int be_process_mcc(struct be_adapter *adapter, int *status)
185
{
186
	struct be_mcc_compl *compl;
S
Sathya Perla 已提交
187
	int num = 0;
188
	struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
189

190 191
	spin_lock_bh(&adapter->mcc_cq_lock);
	while ((compl = be_mcc_compl_get(adapter))) {
192 193
		if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
			/* Interpret flags as an async trailer */
194 195
			if (is_link_state_evt(compl->flags))
				be_async_link_state_process(adapter,
196
				(struct be_async_event_link_state *) compl);
197 198 199
			else if (is_grp5_evt(compl->flags))
				be_async_grp5_evt_process(adapter,
				compl->flags, compl);
200
		} else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
S
Sathya Perla 已提交
201
				*status = be_mcc_compl_process(adapter, compl);
202
				atomic_dec(&mcc_obj->q.used);
203 204 205 206
		}
		be_mcc_compl_use(compl);
		num++;
	}
207

208
	spin_unlock_bh(&adapter->mcc_cq_lock);
S
Sathya Perla 已提交
209
	return num;
210 211
}

212
/* Wait till no more pending mcc requests are present */
213
static int be_mcc_wait_compl(struct be_adapter *adapter)
214
{
215
#define mcc_timeout		120000 /* 12s timeout */
S
Sathya Perla 已提交
216 217 218
	int i, num, status = 0;
	struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;

219
	for (i = 0; i < mcc_timeout; i++) {
S
Sathya Perla 已提交
220 221 222 223
		num = be_process_mcc(adapter, &status);
		if (num)
			be_cq_notify(adapter, mcc_obj->cq.id,
				mcc_obj->rearm_cq, num);
224

S
Sathya Perla 已提交
225
		if (atomic_read(&mcc_obj->q.used) == 0)
226 227 228
			break;
		udelay(100);
	}
229
	if (i == mcc_timeout) {
230
		dev_err(&adapter->pdev->dev, "mccq poll timed out\n");
231 232
		return -1;
	}
S
Sathya Perla 已提交
233
	return status;
234 235 236
}

/* Notify MCC requests and wait for completion */
237
static int be_mcc_notify_wait(struct be_adapter *adapter)
238
{
239
	be_mcc_notify(adapter);
240
	return be_mcc_wait_compl(adapter);
241 242
}

243
static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
S
Sathya Perla 已提交
244
{
245
	int msecs = 0;
S
Sathya Perla 已提交
246 247 248
	u32 ready;

	do {
249 250 251 252 253 254 255 256
		ready = ioread32(db);
		if (ready == 0xffffffff) {
			dev_err(&adapter->pdev->dev,
				"pci slot disconnected\n");
			return -1;
		}

		ready &= MPU_MAILBOX_DB_RDY_MASK;
S
Sathya Perla 已提交
257 258 259
		if (ready)
			break;

260
		if (msecs > 4000) {
261
			dev_err(&adapter->pdev->dev, "mbox poll timed out\n");
262
			be_detect_dump_ue(adapter);
S
Sathya Perla 已提交
263 264 265
			return -1;
		}

266 267 268
		set_current_state(TASK_INTERRUPTIBLE);
		schedule_timeout(msecs_to_jiffies(1));
		msecs++;
S
Sathya Perla 已提交
269 270 271 272 273 274 275
	} while (true);

	return 0;
}

/*
 * Insert the mailbox address into the doorbell in two steps
276
 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
S
Sathya Perla 已提交
277
 */
278
static int be_mbox_notify_wait(struct be_adapter *adapter)
S
Sathya Perla 已提交
279 280 281
{
	int status;
	u32 val = 0;
282 283
	void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
	struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
S
Sathya Perla 已提交
284
	struct be_mcc_mailbox *mbox = mbox_mem->va;
285
	struct be_mcc_compl *compl = &mbox->compl;
S
Sathya Perla 已提交
286

287 288 289 290 291
	/* wait for ready to be set */
	status = be_mbox_db_ready_wait(adapter, db);
	if (status != 0)
		return status;

S
Sathya Perla 已提交
292 293 294 295 296 297
	val |= MPU_MAILBOX_DB_HI_MASK;
	/* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
	val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
	iowrite32(val, db);

	/* wait for ready to be set */
298
	status = be_mbox_db_ready_wait(adapter, db);
S
Sathya Perla 已提交
299 300 301 302 303 304 305 306
	if (status != 0)
		return status;

	val = 0;
	/* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
	val |= (u32)(mbox_mem->dma >> 4) << 2;
	iowrite32(val, db);

307
	status = be_mbox_db_ready_wait(adapter, db);
S
Sathya Perla 已提交
308 309 310
	if (status != 0)
		return status;

311
	/* A cq entry has been made now */
312 313 314
	if (be_mcc_compl_is_new(compl)) {
		status = be_mcc_compl_process(adapter, &mbox->compl);
		be_mcc_compl_use(compl);
315 316 317
		if (status)
			return status;
	} else {
318
		dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
S
Sathya Perla 已提交
319 320
		return -1;
	}
321
	return 0;
S
Sathya Perla 已提交
322 323
}

324
static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
S
Sathya Perla 已提交
325
{
326 327 328 329 330 331
	u32 sem;

	if (lancer_chip(adapter))
		sem  = ioread32(adapter->db + MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET);
	else
		sem  = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
S
Sathya Perla 已提交
332 333 334 335 336 337 338 339

	*stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
	if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
		return -1;
	else
		return 0;
}

340
int be_cmd_POST(struct be_adapter *adapter)
S
Sathya Perla 已提交
341
{
342 343
	u16 stage;
	int status, timeout = 0;
S
Sathya Perla 已提交
344

345 346 347 348 349 350 351 352 353 354 355 356 357
	do {
		status = be_POST_stage_get(adapter, &stage);
		if (status) {
			dev_err(&adapter->pdev->dev, "POST error; stage=0x%x\n",
				stage);
			return -1;
		} else if (stage != POST_STAGE_ARMFW_RDY) {
			set_current_state(TASK_INTERRUPTIBLE);
			schedule_timeout(2 * HZ);
			timeout += 2;
		} else {
			return 0;
		}
358
	} while (timeout < 40);
S
Sathya Perla 已提交
359

360 361
	dev_err(&adapter->pdev->dev, "POST timeout; stage=0x%x\n", stage);
	return -1;
S
Sathya Perla 已提交
362 363 364 365 366 367 368 369 370 371 372 373 374 375
}

static inline void *embedded_payload(struct be_mcc_wrb *wrb)
{
	return wrb->payload.embedded_payload;
}

static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
{
	return &wrb->payload.sgl[0];
}

/* Don't touch the hdr after it's prepared */
static void be_wrb_hdr_prepare(struct be_mcc_wrb *wrb, int payload_len,
376
				bool embedded, u8 sge_cnt, u32 opcode)
S
Sathya Perla 已提交
377 378 379 380 381 382 383
{
	if (embedded)
		wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
	else
		wrb->embedded |= (sge_cnt & MCC_WRB_SGE_CNT_MASK) <<
				MCC_WRB_SGE_CNT_SHIFT;
	wrb->payload_length = payload_len;
384
	wrb->tag0 = opcode;
385
	be_dws_cpu_to_le(wrb, 8);
S
Sathya Perla 已提交
386 387 388 389 390 391 392 393 394
}

/* Don't touch the hdr after it's prepared */
static void be_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
				u8 subsystem, u8 opcode, int cmd_len)
{
	req_hdr->opcode = opcode;
	req_hdr->subsystem = subsystem;
	req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
395
	req_hdr->version = 0;
S
Sathya Perla 已提交
396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435
}

static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
			struct be_dma_mem *mem)
{
	int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
	u64 dma = (u64)mem->dma;

	for (i = 0; i < buf_pages; i++) {
		pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
		pages[i].hi = cpu_to_le32(upper_32_bits(dma));
		dma += PAGE_SIZE_4K;
	}
}

/* Converts interrupt delay in microseconds to multiplier value */
static u32 eq_delay_to_mult(u32 usec_delay)
{
#define MAX_INTR_RATE			651042
	const u32 round = 10;
	u32 multiplier;

	if (usec_delay == 0)
		multiplier = 0;
	else {
		u32 interrupt_rate = 1000000 / usec_delay;
		/* Max delay, corresponding to the lowest interrupt rate */
		if (interrupt_rate == 0)
			multiplier = 1023;
		else {
			multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
			multiplier /= interrupt_rate;
			/* Round the multiplier to the closest value.*/
			multiplier = (multiplier + round/2) / round;
			multiplier = min(multiplier, (u32)1023);
		}
	}
	return multiplier;
}

436
static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
S
Sathya Perla 已提交
437
{
438 439 440 441 442
	struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
	struct be_mcc_wrb *wrb
		= &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
	memset(wrb, 0, sizeof(*wrb));
	return wrb;
S
Sathya Perla 已提交
443 444
}

445
static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
446
{
447 448 449
	struct be_queue_info *mccq = &adapter->mcc_obj.q;
	struct be_mcc_wrb *wrb;

450 451 452 453 454
	if (atomic_read(&mccq->used) >= mccq->len) {
		dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
		return NULL;
	}

455 456 457 458
	wrb = queue_head_node(mccq);
	queue_head_inc(mccq);
	atomic_inc(&mccq->used);
	memset(wrb, 0, sizeof(*wrb));
459 460 461
	return wrb;
}

462 463 464 465 466 467 468 469
/* Tell fw we're about to start firing cmds by writing a
 * special pattern across the wrb hdr; uses mbox
 */
int be_cmd_fw_init(struct be_adapter *adapter)
{
	u8 *wrb;
	int status;

470 471
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
472 473

	wrb = (u8 *)wrb_from_mbox(adapter);
S
Sathya Perla 已提交
474 475 476 477 478 479 480 481
	*wrb++ = 0xFF;
	*wrb++ = 0x12;
	*wrb++ = 0x34;
	*wrb++ = 0xFF;
	*wrb++ = 0xFF;
	*wrb++ = 0x56;
	*wrb++ = 0x78;
	*wrb = 0xFF;
482 483 484

	status = be_mbox_notify_wait(adapter);

485
	mutex_unlock(&adapter->mbox_lock);
486 487 488 489 490 491 492 493 494 495 496
	return status;
}

/* Tell fw we're done with firing cmds by writing a
 * special pattern across the wrb hdr; uses mbox
 */
int be_cmd_fw_clean(struct be_adapter *adapter)
{
	u8 *wrb;
	int status;

497 498 499
	if (adapter->eeh_err)
		return -EIO;

500 501
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
502 503 504 505 506 507 508 509 510 511 512 513 514

	wrb = (u8 *)wrb_from_mbox(adapter);
	*wrb++ = 0xFF;
	*wrb++ = 0xAA;
	*wrb++ = 0xBB;
	*wrb++ = 0xFF;
	*wrb++ = 0xFF;
	*wrb++ = 0xCC;
	*wrb++ = 0xDD;
	*wrb = 0xFF;

	status = be_mbox_notify_wait(adapter);

515
	mutex_unlock(&adapter->mbox_lock);
516 517
	return status;
}
518
int be_cmd_eq_create(struct be_adapter *adapter,
S
Sathya Perla 已提交
519 520
		struct be_queue_info *eq, int eq_delay)
{
521 522
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_eq_create *req;
S
Sathya Perla 已提交
523 524 525
	struct be_dma_mem *q_mem = &eq->dma_mem;
	int status;

526 527
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
528 529 530

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
531

532
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_COMMON_EQ_CREATE);
S
Sathya Perla 已提交
533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_EQ_CREATE, sizeof(*req));

	req->num_pages =  cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));

	AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
	/* 4byte eqe*/
	AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
	AMAP_SET_BITS(struct amap_eq_context, count, req->context,
			__ilog2_u32(eq->len/256));
	AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
			eq_delay_to_mult(eq_delay));
	be_dws_cpu_to_le(req->context, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

550
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
551
	if (!status) {
552
		struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
S
Sathya Perla 已提交
553 554 555
		eq->id = le16_to_cpu(resp->eq_id);
		eq->created = true;
	}
556

557
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
558 559 560
	return status;
}

561
/* Uses mbox */
562
int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
S
Sathya Perla 已提交
563 564
			u8 type, bool permanent, u32 if_handle)
{
565 566
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_mac_query *req;
S
Sathya Perla 已提交
567 568
	int status;

569 570
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
571 572 573

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
574

575 576
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_MAC_QUERY);
S
Sathya Perla 已提交
577 578 579 580 581 582 583 584

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req));

	req->type = type;
	if (permanent) {
		req->permanent = 1;
	} else {
585
		req->if_id = cpu_to_le16((u16) if_handle);
S
Sathya Perla 已提交
586 587 588
		req->permanent = 0;
	}

589 590 591
	status = be_mbox_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
S
Sathya Perla 已提交
592
		memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
593
	}
S
Sathya Perla 已提交
594

595
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
596 597 598
	return status;
}

599
/* Uses synchronous MCCQ */
600
int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
S
Sathya Perla 已提交
601 602
		u32 if_id, u32 *pmac_id)
{
603 604
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_pmac_add *req;
S
Sathya Perla 已提交
605 606
	int status;

607 608 609
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
610 611 612 613
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
614
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
615

616 617
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_PMAC_ADD);
S
Sathya Perla 已提交
618 619 620 621 622 623 624

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req));

	req->if_id = cpu_to_le32(if_id);
	memcpy(req->mac_address, mac_addr, ETH_ALEN);

625
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
626 627 628 629 630
	if (!status) {
		struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
		*pmac_id = le32_to_cpu(resp->pmac_id);
	}

631
err:
632
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
633 634 635
	return status;
}

636
/* Uses synchronous MCCQ */
637
int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, u32 pmac_id)
S
Sathya Perla 已提交
638
{
639 640
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_pmac_del *req;
S
Sathya Perla 已提交
641 642
	int status;

643 644 645
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
646 647 648 649
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
650
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
651

652 653
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_PMAC_DEL);
S
Sathya Perla 已提交
654 655 656 657 658 659 660

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req));

	req->if_id = cpu_to_le32(if_id);
	req->pmac_id = cpu_to_le32(pmac_id);

661 662
	status = be_mcc_notify_wait(adapter);

663
err:
664
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
665 666 667
	return status;
}

668
/* Uses Mbox */
669
int be_cmd_cq_create(struct be_adapter *adapter,
S
Sathya Perla 已提交
670 671 672
		struct be_queue_info *cq, struct be_queue_info *eq,
		bool sol_evts, bool no_delay, int coalesce_wm)
{
673 674
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_cq_create *req;
S
Sathya Perla 已提交
675
	struct be_dma_mem *q_mem = &cq->dma_mem;
676
	void *ctxt;
S
Sathya Perla 已提交
677 678
	int status;

679 680
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
681 682 683 684

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
	ctxt = &req->context;
S
Sathya Perla 已提交
685

686 687
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_CQ_CREATE);
S
Sathya Perla 已提交
688 689 690 691 692

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_CQ_CREATE, sizeof(*req));

	req->num_pages =  cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721
	if (lancer_chip(adapter)) {
		req->hdr.version = 1;
		req->page_size = 1; /* 1 for 4K */
		AMAP_SET_BITS(struct amap_cq_context_lancer, coalescwm, ctxt,
								coalesce_wm);
		AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
								no_delay);
		AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
						__ilog2_u32(cq->len/256));
		AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
		AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
								ctxt, 1);
		AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
								ctxt, eq->id);
		AMAP_SET_BITS(struct amap_cq_context_lancer, armed, ctxt, 1);
	} else {
		AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
								coalesce_wm);
		AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
								ctxt, no_delay);
		AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
						__ilog2_u32(cq->len/256));
		AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
		AMAP_SET_BITS(struct amap_cq_context_be, solevent,
								ctxt, sol_evts);
		AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
		AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
		AMAP_SET_BITS(struct amap_cq_context_be, armed, ctxt, 1);
	}
S
Sathya Perla 已提交
722 723 724 725 726

	be_dws_cpu_to_le(ctxt, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

727
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
728
	if (!status) {
729
		struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
S
Sathya Perla 已提交
730 731 732
		cq->id = le16_to_cpu(resp->cq_id);
		cq->created = true;
	}
733

734
	mutex_unlock(&adapter->mbox_lock);
735 736 737 738 739 740 741 742 743 744 745 746

	return status;
}

static u32 be_encoded_q_len(int q_len)
{
	u32 len_encoded = fls(q_len); /* log2(len) + 1 */
	if (len_encoded == 16)
		len_encoded = 0;
	return len_encoded;
}

747
int be_cmd_mccq_create(struct be_adapter *adapter,
748 749 750
			struct be_queue_info *mccq,
			struct be_queue_info *cq)
{
751 752
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_mcc_create *req;
753
	struct be_dma_mem *q_mem = &mccq->dma_mem;
754
	void *ctxt;
755 756
	int status;

757 758
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
759 760 761 762

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
	ctxt = &req->context;
763

764
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
765
			OPCODE_COMMON_MCC_CREATE_EXT);
766 767

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
768
			OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req));
769

770
	req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788
	if (lancer_chip(adapter)) {
		req->hdr.version = 1;
		req->cq_id = cpu_to_le16(cq->id);

		AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
						be_encoded_q_len(mccq->len));
		AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
		AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
								ctxt, cq->id);
		AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
								 ctxt, 1);

	} else {
		AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
		AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
						be_encoded_q_len(mccq->len));
		AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
	}
789

790
	/* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
791
	req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
792 793 794 795
	be_dws_cpu_to_le(ctxt, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

796
	status = be_mbox_notify_wait(adapter);
797 798 799 800 801
	if (!status) {
		struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
		mccq->id = le16_to_cpu(resp->id);
		mccq->created = true;
	}
802
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
803 804 805 806

	return status;
}

807
int be_cmd_txq_create(struct be_adapter *adapter,
S
Sathya Perla 已提交
808 809 810
			struct be_queue_info *txq,
			struct be_queue_info *cq)
{
811 812
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_eth_tx_create *req;
S
Sathya Perla 已提交
813
	struct be_dma_mem *q_mem = &txq->dma_mem;
814
	void *ctxt;
S
Sathya Perla 已提交
815 816
	int status;

817 818
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
819 820 821 822

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
	ctxt = &req->context;
S
Sathya Perla 已提交
823

824 825
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_ETH_TX_CREATE);
S
Sathya Perla 已提交
826 827 828 829 830 831 832 833

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_TX_CREATE,
		sizeof(*req));

	req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
	req->ulp_num = BE_ULP1_NUM;
	req->type = BE_ETH_TX_RING_TYPE_STANDARD;

834 835
	AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
		be_encoded_q_len(txq->len));
S
Sathya Perla 已提交
836 837 838 839 840 841 842
	AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
	AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);

	be_dws_cpu_to_le(ctxt, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

843
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
844 845 846 847 848
	if (!status) {
		struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
		txq->id = le16_to_cpu(resp->cid);
		txq->created = true;
	}
849

850
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
851 852 853 854

	return status;
}

855
/* Uses mbox */
856
int be_cmd_rxq_create(struct be_adapter *adapter,
S
Sathya Perla 已提交
857
		struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
858
		u16 max_frame_size, u32 if_id, u32 rss, u8 *rss_id)
S
Sathya Perla 已提交
859
{
860 861
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_eth_rx_create *req;
S
Sathya Perla 已提交
862 863 864
	struct be_dma_mem *q_mem = &rxq->dma_mem;
	int status;

865 866
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
867 868 869

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
870

871 872
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_ETH_RX_CREATE);
S
Sathya Perla 已提交
873 874 875 876 877 878 879 880 881 882 883 884

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_RX_CREATE,
		sizeof(*req));

	req->cq_id = cpu_to_le16(cq_id);
	req->frag_size = fls(frag_size) - 1;
	req->num_pages = 2;
	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
	req->interface_id = cpu_to_le32(if_id);
	req->max_frame_size = cpu_to_le16(max_frame_size);
	req->rss_queue = cpu_to_le32(rss);

885
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
886 887 888 889
	if (!status) {
		struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
		rxq->id = le16_to_cpu(resp->id);
		rxq->created = true;
890
		*rss_id = resp->rss_id;
S
Sathya Perla 已提交
891
	}
892

893
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
894 895 896 897

	return status;
}

898 899 900
/* Generic destroyer function for all types of queues
 * Uses Mbox
 */
901
int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
S
Sathya Perla 已提交
902 903
		int queue_type)
{
904 905
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_q_destroy *req;
S
Sathya Perla 已提交
906 907 908
	u8 subsys = 0, opcode = 0;
	int status;

909 910 911
	if (adapter->eeh_err)
		return -EIO;

912 913
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
S
Sathya Perla 已提交
914

915 916 917
	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);

S
Sathya Perla 已提交
918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934
	switch (queue_type) {
	case QTYPE_EQ:
		subsys = CMD_SUBSYSTEM_COMMON;
		opcode = OPCODE_COMMON_EQ_DESTROY;
		break;
	case QTYPE_CQ:
		subsys = CMD_SUBSYSTEM_COMMON;
		opcode = OPCODE_COMMON_CQ_DESTROY;
		break;
	case QTYPE_TXQ:
		subsys = CMD_SUBSYSTEM_ETH;
		opcode = OPCODE_ETH_TX_DESTROY;
		break;
	case QTYPE_RXQ:
		subsys = CMD_SUBSYSTEM_ETH;
		opcode = OPCODE_ETH_RX_DESTROY;
		break;
935 936 937 938
	case QTYPE_MCCQ:
		subsys = CMD_SUBSYSTEM_COMMON;
		opcode = OPCODE_COMMON_MCC_DESTROY;
		break;
S
Sathya Perla 已提交
939
	default:
940
		BUG();
S
Sathya Perla 已提交
941
	}
942 943 944

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, opcode);

S
Sathya Perla 已提交
945 946 947
	be_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req));
	req->id = cpu_to_le16(q->id);

948
	status = be_mbox_notify_wait(adapter);
949

950
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
951 952 953 954

	return status;
}

955 956 957
/* Create an rx filtering policy configuration on an i/f
 * Uses mbox
 */
958
int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
959 960
		u8 *mac, bool pmac_invalid, u32 *if_handle, u32 *pmac_id,
		u32 domain)
S
Sathya Perla 已提交
961
{
962 963
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_if_create *req;
S
Sathya Perla 已提交
964 965
	int status;

966 967
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
968 969 970

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
971

972 973
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_INTERFACE_CREATE);
S
Sathya Perla 已提交
974 975 976 977

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req));

978
	req->hdr.domain = domain;
979 980
	req->capability_flags = cpu_to_le32(cap_flags);
	req->enable_flags = cpu_to_le32(en_flags);
981
	req->pmac_invalid = pmac_invalid;
S
Sathya Perla 已提交
982 983 984
	if (!pmac_invalid)
		memcpy(req->mac_addr, mac, ETH_ALEN);

985
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
986 987 988 989 990 991 992
	if (!status) {
		struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
		*if_handle = le32_to_cpu(resp->interface_id);
		if (!pmac_invalid)
			*pmac_id = le32_to_cpu(resp->pmac_id);
	}

993
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
994 995 996
	return status;
}

997
/* Uses mbox */
998
int be_cmd_if_destroy(struct be_adapter *adapter, u32 interface_id, u32 domain)
S
Sathya Perla 已提交
999
{
1000 1001
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_if_destroy *req;
S
Sathya Perla 已提交
1002 1003
	int status;

1004 1005 1006
	if (adapter->eeh_err)
		return -EIO;

1007 1008
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
1009 1010 1011

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1012

1013 1014
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_INTERFACE_DESTROY);
S
Sathya Perla 已提交
1015 1016 1017 1018

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req));

1019
	req->hdr.domain = domain;
S
Sathya Perla 已提交
1020
	req->interface_id = cpu_to_le32(interface_id);
1021 1022

	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
1023

1024
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
1025 1026 1027 1028 1029 1030

	return status;
}

/* Get stats is a non embedded command: the request is not embedded inside
 * WRB but is a separate dma memory block
1031
 * Uses asynchronous MCC
S
Sathya Perla 已提交
1032
 */
1033
int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
S
Sathya Perla 已提交
1034
{
1035 1036 1037
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_stats *req;
	struct be_sge *sge;
1038
	int status = 0;
S
Sathya Perla 已提交
1039

1040
	spin_lock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1041

1042
	wrb = wrb_from_mccq(adapter);
1043 1044 1045 1046
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1047 1048
	req = nonemb_cmd->va;
	sge = nonembedded_sgl(wrb);
S
Sathya Perla 已提交
1049

1050 1051
	be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
			OPCODE_ETH_GET_STATISTICS);
S
Sathya Perla 已提交
1052 1053 1054 1055 1056 1057 1058

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
		OPCODE_ETH_GET_STATISTICS, sizeof(*req));
	sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
	sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(nonemb_cmd->size);

1059
	be_mcc_notify(adapter);
1060
	adapter->stats_ioctl_sent = true;
S
Sathya Perla 已提交
1061

1062
err:
1063
	spin_unlock_bh(&adapter->mcc_lock);
1064
	return status;
S
Sathya Perla 已提交
1065 1066
}

1067
/* Uses synchronous mcc */
1068
int be_cmd_link_status_query(struct be_adapter *adapter,
1069
			bool *link_up, u8 *mac_speed, u16 *link_speed)
S
Sathya Perla 已提交
1070
{
1071 1072
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_link_status *req;
S
Sathya Perla 已提交
1073 1074
	int status;

1075 1076 1077
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1078 1079 1080 1081
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1082
	req = embedded_payload(wrb);
1083 1084

	*link_up = false;
S
Sathya Perla 已提交
1085

1086 1087
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_LINK_STATUS_QUERY);
S
Sathya Perla 已提交
1088 1089 1090 1091

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req));

1092
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1093 1094
	if (!status) {
		struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
1095
		if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
1096
			*link_up = true;
1097 1098 1099
			*link_speed = le16_to_cpu(resp->link_speed);
			*mac_speed = resp->mac_speed;
		}
S
Sathya Perla 已提交
1100 1101
	}

1102
err:
1103
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1104 1105 1106
	return status;
}

1107
/* Uses Mbox */
1108
int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver)
S
Sathya Perla 已提交
1109
{
1110 1111
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_fw_version *req;
S
Sathya Perla 已提交
1112 1113
	int status;

1114 1115
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
1116 1117 1118

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1119

1120 1121
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_GET_FW_VERSION);
S
Sathya Perla 已提交
1122 1123 1124 1125

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_GET_FW_VERSION, sizeof(*req));

1126
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
1127 1128 1129 1130 1131
	if (!status) {
		struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
		strncpy(fw_ver, resp->firmware_version_string, FW_VER_LEN);
	}

1132
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
1133 1134 1135
	return status;
}

1136 1137 1138
/* set the EQ delay interval of an EQ to specified value
 * Uses async mcc
 */
1139
int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
S
Sathya Perla 已提交
1140
{
1141 1142
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_modify_eq_delay *req;
1143
	int status = 0;
S
Sathya Perla 已提交
1144

1145 1146 1147
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1148 1149 1150 1151
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1152
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1153

1154 1155
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_MODIFY_EQ_DELAY);
S
Sathya Perla 已提交
1156 1157 1158 1159 1160 1161 1162 1163 1164

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req));

	req->num_eq = cpu_to_le32(1);
	req->delay[0].eq_id = cpu_to_le32(eq_id);
	req->delay[0].phase = 0;
	req->delay[0].delay_multiplier = cpu_to_le32(eqd);

1165
	be_mcc_notify(adapter);
S
Sathya Perla 已提交
1166

1167
err:
1168
	spin_unlock_bh(&adapter->mcc_lock);
1169
	return status;
S
Sathya Perla 已提交
1170 1171
}

1172
/* Uses sycnhronous mcc */
1173
int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
S
Sathya Perla 已提交
1174 1175
			u32 num, bool untagged, bool promiscuous)
{
1176 1177
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_vlan_config *req;
S
Sathya Perla 已提交
1178 1179
	int status;

1180 1181 1182
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1183 1184 1185 1186
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1187
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1188

1189 1190
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_VLAN_CONFIG);
S
Sathya Perla 已提交
1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req));

	req->interface_id = if_id;
	req->promiscuous = promiscuous;
	req->untagged = untagged;
	req->num_vlan = num;
	if (!promiscuous) {
		memcpy(req->normal_vlan, vtag_array,
			req->num_vlan * sizeof(vtag_array[0]));
	}

1204
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1205

1206
err:
1207
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1208 1209 1210
	return status;
}

1211 1212 1213
/* Uses MCC for this command as it may be called in BH context
 * Uses synchronous mcc
 */
1214
int be_cmd_promiscuous_config(struct be_adapter *adapter, u8 port_num, bool en)
S
Sathya Perla 已提交
1215
{
1216 1217
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_promiscuous_config *req;
1218
	int status;
S
Sathya Perla 已提交
1219

1220
	spin_lock_bh(&adapter->mcc_lock);
1221

1222
	wrb = wrb_from_mccq(adapter);
1223 1224 1225 1226
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1227
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1228

1229
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_ETH_PROMISCUOUS);
S
Sathya Perla 已提交
1230 1231 1232 1233

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
		OPCODE_ETH_PROMISCUOUS, sizeof(*req));

1234 1235 1236 1237
	/* In FW versions X.102.149/X.101.487 and later,
	 * the port setting associated only with the
	 * issuing pci function will take effect
	 */
S
Sathya Perla 已提交
1238 1239 1240 1241 1242
	if (port_num)
		req->port1_promiscuous = en;
	else
		req->port0_promiscuous = en;

1243
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1244

1245
err:
1246
	spin_unlock_bh(&adapter->mcc_lock);
1247
	return status;
S
Sathya Perla 已提交
1248 1249
}

1250
/*
1251
 * Uses MCC for this command as it may be called in BH context
1252 1253
 * (mc == NULL) => multicast promiscous
 */
1254
int be_cmd_multicast_set(struct be_adapter *adapter, u32 if_id,
1255
		struct net_device *netdev, struct be_dma_mem *mem)
S
Sathya Perla 已提交
1256
{
1257
	struct be_mcc_wrb *wrb;
1258 1259 1260
	struct be_cmd_req_mcast_mac_config *req = mem->va;
	struct be_sge *sge;
	int status;
S
Sathya Perla 已提交
1261

1262
	spin_lock_bh(&adapter->mcc_lock);
1263

1264
	wrb = wrb_from_mccq(adapter);
1265 1266 1267 1268
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1269 1270
	sge = nonembedded_sgl(wrb);
	memset(req, 0, sizeof(*req));
S
Sathya Perla 已提交
1271

1272 1273
	be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
			OPCODE_COMMON_NTWK_MULTICAST_SET);
1274 1275 1276
	sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
	sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(mem->size);
S
Sathya Perla 已提交
1277 1278 1279 1280 1281

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_MULTICAST_SET, sizeof(*req));

	req->interface_id = if_id;
1282
	if (netdev) {
1283
		int i;
1284
		struct netdev_hw_addr *ha;
1285

1286
		req->num_mac = cpu_to_le16(netdev_mc_count(netdev));
1287

1288
		i = 0;
1289
		netdev_for_each_mc_addr(ha, netdev)
1290
			memcpy(req->mac[i++].byte, ha->addr, ETH_ALEN);
1291 1292
	} else {
		req->promiscuous = 1;
S
Sathya Perla 已提交
1293 1294
	}

1295
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1296

1297
err:
1298
	spin_unlock_bh(&adapter->mcc_lock);
1299
	return status;
S
Sathya Perla 已提交
1300 1301
}

1302
/* Uses synchrounous mcc */
1303
int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
S
Sathya Perla 已提交
1304
{
1305 1306
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_flow_control *req;
S
Sathya Perla 已提交
1307 1308
	int status;

1309
	spin_lock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1310

1311
	wrb = wrb_from_mccq(adapter);
1312 1313 1314 1315
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1316
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1317

1318 1319
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_SET_FLOW_CONTROL);
S
Sathya Perla 已提交
1320 1321 1322 1323 1324 1325 1326

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req));

	req->tx_flow_control = cpu_to_le16((u16)tx_fc);
	req->rx_flow_control = cpu_to_le16((u16)rx_fc);

1327
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1328

1329
err:
1330
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1331 1332 1333
	return status;
}

1334
/* Uses sycn mcc */
1335
int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
S
Sathya Perla 已提交
1336
{
1337 1338
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_flow_control *req;
S
Sathya Perla 已提交
1339 1340
	int status;

1341
	spin_lock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1342

1343
	wrb = wrb_from_mccq(adapter);
1344 1345 1346 1347
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1348
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1349

1350 1351
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_GET_FLOW_CONTROL);
S
Sathya Perla 已提交
1352 1353 1354 1355

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req));

1356
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1357 1358 1359 1360 1361 1362 1363
	if (!status) {
		struct be_cmd_resp_get_flow_control *resp =
						embedded_payload(wrb);
		*tx_fc = le16_to_cpu(resp->tx_flow_control);
		*rx_fc = le16_to_cpu(resp->rx_flow_control);
	}

1364
err:
1365
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1366 1367 1368
	return status;
}

1369
/* Uses mbox */
1370 1371
int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
		u32 *mode, u32 *caps)
S
Sathya Perla 已提交
1372
{
1373 1374
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_query_fw_cfg *req;
S
Sathya Perla 已提交
1375 1376
	int status;

1377 1378
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
S
Sathya Perla 已提交
1379

1380 1381
	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1382

1383 1384
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_QUERY_FIRMWARE_CONFIG);
S
Sathya Perla 已提交
1385 1386 1387 1388

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req));

1389
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
1390 1391 1392
	if (!status) {
		struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
		*port_num = le32_to_cpu(resp->phys_port);
A
Ajit Khaparde 已提交
1393
		*mode = le32_to_cpu(resp->function_mode);
1394
		*caps = le32_to_cpu(resp->function_caps);
S
Sathya Perla 已提交
1395 1396
	}

1397
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
1398 1399
	return status;
}
1400

1401
/* Uses mbox */
1402 1403
int be_cmd_reset_function(struct be_adapter *adapter)
{
1404 1405
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_hdr *req;
1406 1407
	int status;

1408 1409
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
1410

1411 1412
	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
1413

1414 1415
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_FUNCTION_RESET);
1416 1417 1418 1419

	be_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_FUNCTION_RESET, sizeof(*req));

1420
	status = be_mbox_notify_wait(adapter);
1421

1422
	mutex_unlock(&adapter->mbox_lock);
1423 1424
	return status;
}
1425

1426 1427 1428 1429 1430 1431 1432
int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_rss_config *req;
	u32 myhash[10];
	int status;

1433 1434
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
		OPCODE_ETH_RSS_CONFIG);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
		OPCODE_ETH_RSS_CONFIG, sizeof(*req));

	req->if_id = cpu_to_le32(adapter->if_handle);
	req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4);
	req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
	memcpy(req->cpu_table, rsstable, table_size);
	memcpy(req->hash, myhash, sizeof(myhash));
	be_dws_cpu_to_le(req->hash, sizeof(req->hash));

	status = be_mbox_notify_wait(adapter);

1454
	mutex_unlock(&adapter->mbox_lock);
1455 1456 1457
	return status;
}

1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468
/* Uses sync mcc */
int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
			u8 bcn, u8 sts, u8 state)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_enable_disable_beacon *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1469 1470 1471 1472
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1473 1474
	req = embedded_payload(wrb);

1475 1476
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_ENABLE_DISABLE_BEACON);
1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req));

	req->port_num = port_num;
	req->beacon_state = state;
	req->beacon_duration = bcn;
	req->status_duration = sts;

	status = be_mcc_notify_wait(adapter);

1488
err:
1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

/* Uses sync mcc */
int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_beacon_state *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1503 1504 1505 1506
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1507 1508
	req = embedded_payload(wrb);

1509 1510
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_GET_BEACON_STATE);
1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req));

	req->port_num = port_num;

	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_beacon_state *resp =
						embedded_payload(wrb);
		*state = resp->beacon_state;
	}

1524
err:
1525 1526 1527 1528
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

1529 1530 1531
int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
			u32 flash_type, u32 flash_opcode, u32 buf_size)
{
1532
	struct be_mcc_wrb *wrb;
1533
	struct be_cmd_write_flashrom *req;
1534
	struct be_sge *sge;
1535 1536
	int status;

1537
	spin_lock_bh(&adapter->mcc_lock);
1538
	adapter->flash_status = 0;
1539 1540

	wrb = wrb_from_mccq(adapter);
1541 1542
	if (!wrb) {
		status = -EBUSY;
D
Dan Carpenter 已提交
1543
		goto err_unlock;
1544 1545
	}
	req = cmd->va;
1546 1547
	sge = nonembedded_sgl(wrb);

1548 1549
	be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
			OPCODE_COMMON_WRITE_FLASHROM);
1550
	wrb->tag1 = CMD_SUBSYSTEM_COMMON;
1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_WRITE_FLASHROM, cmd->size);
	sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
	sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(cmd->size);

	req->params.op_type = cpu_to_le32(flash_type);
	req->params.op_code = cpu_to_le32(flash_opcode);
	req->params.data_buf_size = cpu_to_le32(buf_size);

1562 1563 1564 1565 1566 1567 1568 1569
	be_mcc_notify(adapter);
	spin_unlock_bh(&adapter->mcc_lock);

	if (!wait_for_completion_timeout(&adapter->flash_compl,
			msecs_to_jiffies(12000)))
		status = -1;
	else
		status = adapter->flash_status;
1570

D
Dan Carpenter 已提交
1571 1572 1573 1574
	return status;

err_unlock:
	spin_unlock_bh(&adapter->mcc_lock);
1575 1576
	return status;
}
1577

1578 1579
int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
			 int offset)
1580 1581 1582 1583 1584 1585 1586 1587
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_write_flashrom *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1588 1589 1590 1591
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1592 1593
	req = embedded_payload(wrb);

1594 1595
	be_wrb_hdr_prepare(wrb, sizeof(*req)+4, true, 0,
			OPCODE_COMMON_READ_FLASHROM);
1596 1597 1598 1599

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4);

1600
	req->params.op_type = cpu_to_le32(IMG_TYPE_REDBOOT);
1601
	req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
1602 1603
	req->params.offset = cpu_to_le32(offset);
	req->params.data_buf_size = cpu_to_le32(0x4);
1604 1605 1606 1607 1608

	status = be_mcc_notify_wait(adapter);
	if (!status)
		memcpy(flashed_crc, req->params.data_buf, 4);

1609
err:
1610 1611 1612
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
1613

1614
int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648
				struct be_dma_mem *nonemb_cmd)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_acpi_wol_magic_config *req;
	struct be_sge *sge;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = nonemb_cmd->va;
	sge = nonembedded_sgl(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
			OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
		OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req));
	memcpy(req->magic_mac, mac, ETH_ALEN);

	sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
	sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(nonemb_cmd->size);

	status = be_mcc_notify_wait(adapter);

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
1649

1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684
int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
			u8 loopback_type, u8 enable)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_lmode *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
				OPCODE_LOWLEVEL_SET_LOOPBACK_MODE);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
			OPCODE_LOWLEVEL_SET_LOOPBACK_MODE,
			sizeof(*req));

	req->src_port = port_num;
	req->dest_port = port_num;
	req->loopback_type = loopback_type;
	req->loopback_state = enable;

	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706
int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
		u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_loopback_test *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
				OPCODE_LOWLEVEL_LOOPBACK_TEST);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
			OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req));
1707
	req->hdr.timeout = cpu_to_le32(4);
1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777

	req->pattern = cpu_to_le64(pattern);
	req->src_port = cpu_to_le32(port_num);
	req->dest_port = cpu_to_le32(port_num);
	req->pkt_size = cpu_to_le32(pkt_size);
	req->num_pkts = cpu_to_le32(num_pkts);
	req->loopback_type = cpu_to_le32(loopback_type);

	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
		status = le32_to_cpu(resp->status);
	}

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
				u32 byte_cnt, struct be_dma_mem *cmd)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_ddrdma_test *req;
	struct be_sge *sge;
	int status;
	int i, j = 0;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = cmd->va;
	sge = nonembedded_sgl(wrb);
	be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
				OPCODE_LOWLEVEL_HOST_DDR_DMA);
	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
			OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size);

	sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
	sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(cmd->size);

	req->pattern = cpu_to_le64(pattern);
	req->byte_count = cpu_to_le32(byte_cnt);
	for (i = 0; i < byte_cnt; i++) {
		req->snd_buff[i] = (u8)(pattern >> (j*8));
		j++;
		if (j > 7)
			j = 0;
	}

	status = be_mcc_notify_wait(adapter);

	if (!status) {
		struct be_cmd_resp_ddrdma_test *resp;
		resp = cmd->va;
		if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
				resp->snd_err) {
			status = -1;
		}
	}

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
1778

1779
int be_cmd_get_seeprom_data(struct be_adapter *adapter,
1780 1781 1782 1783 1784 1785 1786 1787 1788 1789
				struct be_dma_mem *nonemb_cmd)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_seeprom_read *req;
	struct be_sge *sge;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1790 1791 1792 1793
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808
	req = nonemb_cmd->va;
	sge = nonembedded_sgl(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
			OPCODE_COMMON_SEEPROM_READ);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			OPCODE_COMMON_SEEPROM_READ, sizeof(*req));

	sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
	sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(nonemb_cmd->size);

	status = be_mcc_notify_wait(adapter);

1809
err:
1810 1811 1812
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847

int be_cmd_get_phy_info(struct be_adapter *adapter, struct be_dma_mem *cmd)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_phy_info *req;
	struct be_sge *sge;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = cmd->va;
	sge = nonembedded_sgl(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
				OPCODE_COMMON_GET_PHY_DETAILS);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			OPCODE_COMMON_GET_PHY_DETAILS,
			sizeof(*req));

	sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
	sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(cmd->size);

	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871

int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_qos *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
				OPCODE_COMMON_SET_QOS);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			OPCODE_COMMON_SET_QOS, sizeof(*req));

	req->hdr.domain = domain;
1872 1873
	req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
	req->max_bps_nic = cpu_to_le32(bps);
1874 1875 1876 1877 1878 1879 1880

	status = be_mcc_notify_wait(adapter);

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}