be_cmds.c 52.2 KB
Newer Older
S
Sathya Perla 已提交
1
/*
2
 * Copyright (C) 2005 - 2011 Emulex
S
Sathya Perla 已提交
3 4 5 6 7 8 9 10
 * All rights reserved.
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License version 2
 * as published by the Free Software Foundation.  The full GNU General
 * Public License is included in this distribution in the file called COPYING.
 *
 * Contact Information:
11
 * linux-drivers@emulex.com
S
Sathya Perla 已提交
12
 *
13 14 15
 * Emulex
 * 3333 Susan Street
 * Costa Mesa, CA 92626
S
Sathya Perla 已提交
16 17 18
 */

#include "be.h"
19
#include "be_cmds.h"
S
Sathya Perla 已提交
20

21 22 23
/* Must be a power of 2 or else MODULO will BUG_ON */
static int be_get_temp_freq = 32;

24
static void be_mcc_notify(struct be_adapter *adapter)
25
{
26
	struct be_queue_info *mccq = &adapter->mcc_obj.q;
27 28
	u32 val = 0;

29 30 31 32 33 34
	if (adapter->eeh_err) {
		dev_info(&adapter->pdev->dev,
			"Error in Card Detected! Cannot issue commands\n");
		return;
	}

35 36
	val |= mccq->id & DB_MCCQ_RING_ID_MASK;
	val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
37 38

	wmb();
39
	iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
40 41 42 43 44
}

/* To check if valid bit is set, check the entire word as we don't know
 * the endianness of the data (old entry is host endian while a new entry is
 * little endian) */
45
static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
46 47 48 49 50 51 52 53 54 55 56
{
	if (compl->flags != 0) {
		compl->flags = le32_to_cpu(compl->flags);
		BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
		return true;
	} else {
		return false;
	}
}

/* Need to reset the entire word that houses the valid bit */
57
static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
58 59 60 61
{
	compl->flags = 0;
}

62
static int be_mcc_compl_process(struct be_adapter *adapter,
63
	struct be_mcc_compl *compl)
64 65 66 67 68 69 70 71 72
{
	u16 compl_status, extd_status;

	/* Just swap the status to host endian; mcc tag is opaquely copied
	 * from mcc_wrb */
	be_dws_le_to_cpu(compl, 4);

	compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
				CQE_STATUS_COMPL_MASK;
73 74 75 76 77 78 79

	if ((compl->tag0 == OPCODE_COMMON_WRITE_FLASHROM) &&
		(compl->tag1 == CMD_SUBSYSTEM_COMMON)) {
		adapter->flash_status = compl_status;
		complete(&adapter->flash_compl);
	}

80
	if (compl_status == MCC_STATUS_SUCCESS) {
81 82
		if ((compl->tag0 == OPCODE_ETH_GET_STATISTICS) &&
			(compl->tag1 == CMD_SUBSYSTEM_ETH)) {
83
			struct be_cmd_resp_get_stats *resp =
84
						adapter->stats_cmd.va;
85 86 87
			be_dws_le_to_cpu(&resp->hw_stats,
						sizeof(resp->hw_stats));
			netdev_stats_update(adapter);
A
Ajit Khaparde 已提交
88
			adapter->stats_cmd_sent = false;
89
		}
90 91
	} else if ((compl_status != MCC_STATUS_NOT_SUPPORTED) &&
		   (compl->tag0 != OPCODE_COMMON_NTWK_MAC_QUERY)) {
92 93
		extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
				CQE_STATUS_EXTD_MASK;
94
		dev_warn(&adapter->pdev->dev,
95 96
		"Error in cmd completion - opcode %d, compl %d, extd %d\n",
			compl->tag0, compl_status, extd_status);
97
	}
98
	return compl_status;
99 100
}

101
/* Link state evt is a string of bytes; no need for endian swapping */
102
static void be_async_link_state_process(struct be_adapter *adapter,
103 104
		struct be_async_event_link_state *evt)
{
105 106
	be_link_status_update(adapter,
		evt->port_link_status == ASYNC_EVENT_LINK_UP);
107 108
}

109 110 111 112 113 114
/* Grp5 CoS Priority evt */
static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
		struct be_async_event_grp5_cos_priority *evt)
{
	if (evt->valid) {
		adapter->vlan_prio_bmap = evt->available_priority_bmap;
115
		adapter->recommended_prio &= ~VLAN_PRIO_MASK;
116 117 118 119 120 121 122 123 124 125 126 127 128 129 130
		adapter->recommended_prio =
			evt->reco_default_priority << VLAN_PRIO_SHIFT;
	}
}

/* Grp5 QOS Speed evt */
static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
		struct be_async_event_grp5_qos_link_speed *evt)
{
	if (evt->physical_port == adapter->port_num) {
		/* qos_link_speed is in units of 10 Mbps */
		adapter->link_speed = evt->qos_link_speed * 10;
	}
}

131 132 133 134 135 136 137 138 139 140
/*Grp5 PVID evt*/
static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
		struct be_async_event_grp5_pvid_state *evt)
{
	if (evt->enabled)
		adapter->pvid = evt->tag;
	else
		adapter->pvid = 0;
}

141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157
static void be_async_grp5_evt_process(struct be_adapter *adapter,
		u32 trailer, struct be_mcc_compl *evt)
{
	u8 event_type = 0;

	event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
		ASYNC_TRAILER_EVENT_TYPE_MASK;

	switch (event_type) {
	case ASYNC_EVENT_COS_PRIORITY:
		be_async_grp5_cos_priority_process(adapter,
		(struct be_async_event_grp5_cos_priority *)evt);
	break;
	case ASYNC_EVENT_QOS_SPEED:
		be_async_grp5_qos_speed_process(adapter,
		(struct be_async_event_grp5_qos_link_speed *)evt);
	break;
158 159 160 161
	case ASYNC_EVENT_PVID_STATE:
		be_async_grp5_pvid_state_process(adapter,
		(struct be_async_event_grp5_pvid_state *)evt);
	break;
162 163 164 165 166 167
	default:
		dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
		break;
	}
}

168 169
static inline bool is_link_state_evt(u32 trailer)
{
170
	return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
171
		ASYNC_TRAILER_EVENT_CODE_MASK) ==
172
				ASYNC_EVENT_CODE_LINK_STATE;
173
}
174

175 176 177 178 179 180 181
static inline bool is_grp5_evt(u32 trailer)
{
	return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
		ASYNC_TRAILER_EVENT_CODE_MASK) ==
				ASYNC_EVENT_CODE_GRP_5);
}

182
static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
183
{
184
	struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
185
	struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
186 187 188 189 190 191 192 193

	if (be_mcc_compl_is_new(compl)) {
		queue_tail_inc(mcc_cq);
		return compl;
	}
	return NULL;
}

194 195 196 197 198 199 200 201 202 203 204 205 206 207 208
void be_async_mcc_enable(struct be_adapter *adapter)
{
	spin_lock_bh(&adapter->mcc_cq_lock);

	be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
	adapter->mcc_obj.rearm_cq = true;

	spin_unlock_bh(&adapter->mcc_cq_lock);
}

void be_async_mcc_disable(struct be_adapter *adapter)
{
	adapter->mcc_obj.rearm_cq = false;
}

S
Sathya Perla 已提交
209
int be_process_mcc(struct be_adapter *adapter, int *status)
210
{
211
	struct be_mcc_compl *compl;
S
Sathya Perla 已提交
212
	int num = 0;
213
	struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
214

215 216
	spin_lock_bh(&adapter->mcc_cq_lock);
	while ((compl = be_mcc_compl_get(adapter))) {
217 218
		if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
			/* Interpret flags as an async trailer */
219 220
			if (is_link_state_evt(compl->flags))
				be_async_link_state_process(adapter,
221
				(struct be_async_event_link_state *) compl);
222 223 224
			else if (is_grp5_evt(compl->flags))
				be_async_grp5_evt_process(adapter,
				compl->flags, compl);
225
		} else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
S
Sathya Perla 已提交
226
				*status = be_mcc_compl_process(adapter, compl);
227
				atomic_dec(&mcc_obj->q.used);
228 229 230 231
		}
		be_mcc_compl_use(compl);
		num++;
	}
232

233
	spin_unlock_bh(&adapter->mcc_cq_lock);
S
Sathya Perla 已提交
234
	return num;
235 236
}

237
/* Wait till no more pending mcc requests are present */
238
static int be_mcc_wait_compl(struct be_adapter *adapter)
239
{
240
#define mcc_timeout		120000 /* 12s timeout */
S
Sathya Perla 已提交
241 242 243
	int i, num, status = 0;
	struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;

244 245 246
	if (adapter->eeh_err)
		return -EIO;

247
	for (i = 0; i < mcc_timeout; i++) {
S
Sathya Perla 已提交
248 249 250 251
		num = be_process_mcc(adapter, &status);
		if (num)
			be_cq_notify(adapter, mcc_obj->cq.id,
				mcc_obj->rearm_cq, num);
252

S
Sathya Perla 已提交
253
		if (atomic_read(&mcc_obj->q.used) == 0)
254 255 256
			break;
		udelay(100);
	}
257
	if (i == mcc_timeout) {
258
		dev_err(&adapter->pdev->dev, "mccq poll timed out\n");
259 260
		return -1;
	}
S
Sathya Perla 已提交
261
	return status;
262 263 264
}

/* Notify MCC requests and wait for completion */
265
static int be_mcc_notify_wait(struct be_adapter *adapter)
266
{
267
	be_mcc_notify(adapter);
268
	return be_mcc_wait_compl(adapter);
269 270
}

271
static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
S
Sathya Perla 已提交
272
{
273
	int msecs = 0;
S
Sathya Perla 已提交
274 275
	u32 ready;

276 277 278 279 280 281
	if (adapter->eeh_err) {
		dev_err(&adapter->pdev->dev,
			"Error detected in card.Cannot issue commands\n");
		return -EIO;
	}

S
Sathya Perla 已提交
282
	do {
283 284 285 286 287 288 289 290
		ready = ioread32(db);
		if (ready == 0xffffffff) {
			dev_err(&adapter->pdev->dev,
				"pci slot disconnected\n");
			return -1;
		}

		ready &= MPU_MAILBOX_DB_RDY_MASK;
S
Sathya Perla 已提交
291 292 293
		if (ready)
			break;

294
		if (msecs > 4000) {
295
			dev_err(&adapter->pdev->dev, "mbox poll timed out\n");
296
			be_detect_dump_ue(adapter);
S
Sathya Perla 已提交
297 298 299
			return -1;
		}

300 301 302
		set_current_state(TASK_INTERRUPTIBLE);
		schedule_timeout(msecs_to_jiffies(1));
		msecs++;
S
Sathya Perla 已提交
303 304 305 306 307 308 309
	} while (true);

	return 0;
}

/*
 * Insert the mailbox address into the doorbell in two steps
310
 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
S
Sathya Perla 已提交
311
 */
312
static int be_mbox_notify_wait(struct be_adapter *adapter)
S
Sathya Perla 已提交
313 314 315
{
	int status;
	u32 val = 0;
316 317
	void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
	struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
S
Sathya Perla 已提交
318
	struct be_mcc_mailbox *mbox = mbox_mem->va;
319
	struct be_mcc_compl *compl = &mbox->compl;
S
Sathya Perla 已提交
320

321 322 323 324 325
	/* wait for ready to be set */
	status = be_mbox_db_ready_wait(adapter, db);
	if (status != 0)
		return status;

S
Sathya Perla 已提交
326 327 328 329 330 331
	val |= MPU_MAILBOX_DB_HI_MASK;
	/* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
	val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
	iowrite32(val, db);

	/* wait for ready to be set */
332
	status = be_mbox_db_ready_wait(adapter, db);
S
Sathya Perla 已提交
333 334 335 336 337 338 339 340
	if (status != 0)
		return status;

	val = 0;
	/* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
	val |= (u32)(mbox_mem->dma >> 4) << 2;
	iowrite32(val, db);

341
	status = be_mbox_db_ready_wait(adapter, db);
S
Sathya Perla 已提交
342 343 344
	if (status != 0)
		return status;

345
	/* A cq entry has been made now */
346 347 348
	if (be_mcc_compl_is_new(compl)) {
		status = be_mcc_compl_process(adapter, &mbox->compl);
		be_mcc_compl_use(compl);
349 350 351
		if (status)
			return status;
	} else {
352
		dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
S
Sathya Perla 已提交
353 354
		return -1;
	}
355
	return 0;
S
Sathya Perla 已提交
356 357
}

358
static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
S
Sathya Perla 已提交
359
{
360 361 362 363 364 365
	u32 sem;

	if (lancer_chip(adapter))
		sem  = ioread32(adapter->db + MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET);
	else
		sem  = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
S
Sathya Perla 已提交
366 367 368 369 370 371 372 373

	*stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
	if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
		return -1;
	else
		return 0;
}

374
int be_cmd_POST(struct be_adapter *adapter)
S
Sathya Perla 已提交
375
{
376 377
	u16 stage;
	int status, timeout = 0;
S
Sathya Perla 已提交
378

379 380 381 382 383 384 385 386 387 388 389 390 391
	do {
		status = be_POST_stage_get(adapter, &stage);
		if (status) {
			dev_err(&adapter->pdev->dev, "POST error; stage=0x%x\n",
				stage);
			return -1;
		} else if (stage != POST_STAGE_ARMFW_RDY) {
			set_current_state(TASK_INTERRUPTIBLE);
			schedule_timeout(2 * HZ);
			timeout += 2;
		} else {
			return 0;
		}
392
	} while (timeout < 40);
S
Sathya Perla 已提交
393

394 395
	dev_err(&adapter->pdev->dev, "POST timeout; stage=0x%x\n", stage);
	return -1;
S
Sathya Perla 已提交
396 397 398 399 400 401 402 403 404 405 406 407 408 409
}

static inline void *embedded_payload(struct be_mcc_wrb *wrb)
{
	return wrb->payload.embedded_payload;
}

static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
{
	return &wrb->payload.sgl[0];
}

/* Don't touch the hdr after it's prepared */
static void be_wrb_hdr_prepare(struct be_mcc_wrb *wrb, int payload_len,
410
				bool embedded, u8 sge_cnt, u32 opcode)
S
Sathya Perla 已提交
411 412 413 414 415 416 417
{
	if (embedded)
		wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
	else
		wrb->embedded |= (sge_cnt & MCC_WRB_SGE_CNT_MASK) <<
				MCC_WRB_SGE_CNT_SHIFT;
	wrb->payload_length = payload_len;
418
	wrb->tag0 = opcode;
419
	be_dws_cpu_to_le(wrb, 8);
S
Sathya Perla 已提交
420 421 422 423 424 425 426 427 428
}

/* Don't touch the hdr after it's prepared */
static void be_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
				u8 subsystem, u8 opcode, int cmd_len)
{
	req_hdr->opcode = opcode;
	req_hdr->subsystem = subsystem;
	req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
429
	req_hdr->version = 0;
S
Sathya Perla 已提交
430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469
}

static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
			struct be_dma_mem *mem)
{
	int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
	u64 dma = (u64)mem->dma;

	for (i = 0; i < buf_pages; i++) {
		pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
		pages[i].hi = cpu_to_le32(upper_32_bits(dma));
		dma += PAGE_SIZE_4K;
	}
}

/* Converts interrupt delay in microseconds to multiplier value */
static u32 eq_delay_to_mult(u32 usec_delay)
{
#define MAX_INTR_RATE			651042
	const u32 round = 10;
	u32 multiplier;

	if (usec_delay == 0)
		multiplier = 0;
	else {
		u32 interrupt_rate = 1000000 / usec_delay;
		/* Max delay, corresponding to the lowest interrupt rate */
		if (interrupt_rate == 0)
			multiplier = 1023;
		else {
			multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
			multiplier /= interrupt_rate;
			/* Round the multiplier to the closest value.*/
			multiplier = (multiplier + round/2) / round;
			multiplier = min(multiplier, (u32)1023);
		}
	}
	return multiplier;
}

470
static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
S
Sathya Perla 已提交
471
{
472 473 474 475 476
	struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
	struct be_mcc_wrb *wrb
		= &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
	memset(wrb, 0, sizeof(*wrb));
	return wrb;
S
Sathya Perla 已提交
477 478
}

479
static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
480
{
481 482 483
	struct be_queue_info *mccq = &adapter->mcc_obj.q;
	struct be_mcc_wrb *wrb;

484 485 486 487 488
	if (atomic_read(&mccq->used) >= mccq->len) {
		dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
		return NULL;
	}

489 490 491 492
	wrb = queue_head_node(mccq);
	queue_head_inc(mccq);
	atomic_inc(&mccq->used);
	memset(wrb, 0, sizeof(*wrb));
493 494 495
	return wrb;
}

496 497 498 499 500 501 502 503
/* Tell fw we're about to start firing cmds by writing a
 * special pattern across the wrb hdr; uses mbox
 */
int be_cmd_fw_init(struct be_adapter *adapter)
{
	u8 *wrb;
	int status;

504 505
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
506 507

	wrb = (u8 *)wrb_from_mbox(adapter);
S
Sathya Perla 已提交
508 509 510 511 512 513 514 515
	*wrb++ = 0xFF;
	*wrb++ = 0x12;
	*wrb++ = 0x34;
	*wrb++ = 0xFF;
	*wrb++ = 0xFF;
	*wrb++ = 0x56;
	*wrb++ = 0x78;
	*wrb = 0xFF;
516 517 518

	status = be_mbox_notify_wait(adapter);

519
	mutex_unlock(&adapter->mbox_lock);
520 521 522 523 524 525 526 527 528 529 530
	return status;
}

/* Tell fw we're done with firing cmds by writing a
 * special pattern across the wrb hdr; uses mbox
 */
int be_cmd_fw_clean(struct be_adapter *adapter)
{
	u8 *wrb;
	int status;

531 532 533
	if (adapter->eeh_err)
		return -EIO;

534 535
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
536 537 538 539 540 541 542 543 544 545 546 547 548

	wrb = (u8 *)wrb_from_mbox(adapter);
	*wrb++ = 0xFF;
	*wrb++ = 0xAA;
	*wrb++ = 0xBB;
	*wrb++ = 0xFF;
	*wrb++ = 0xFF;
	*wrb++ = 0xCC;
	*wrb++ = 0xDD;
	*wrb = 0xFF;

	status = be_mbox_notify_wait(adapter);

549
	mutex_unlock(&adapter->mbox_lock);
550 551
	return status;
}
552
int be_cmd_eq_create(struct be_adapter *adapter,
S
Sathya Perla 已提交
553 554
		struct be_queue_info *eq, int eq_delay)
{
555 556
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_eq_create *req;
S
Sathya Perla 已提交
557 558 559
	struct be_dma_mem *q_mem = &eq->dma_mem;
	int status;

560 561
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
562 563 564

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
565

566
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_COMMON_EQ_CREATE);
S
Sathya Perla 已提交
567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_EQ_CREATE, sizeof(*req));

	req->num_pages =  cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));

	AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
	/* 4byte eqe*/
	AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
	AMAP_SET_BITS(struct amap_eq_context, count, req->context,
			__ilog2_u32(eq->len/256));
	AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
			eq_delay_to_mult(eq_delay));
	be_dws_cpu_to_le(req->context, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

584
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
585
	if (!status) {
586
		struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
S
Sathya Perla 已提交
587 588 589
		eq->id = le16_to_cpu(resp->eq_id);
		eq->created = true;
	}
590

591
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
592 593 594
	return status;
}

595
/* Uses mbox */
596
int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
S
Sathya Perla 已提交
597 598
			u8 type, bool permanent, u32 if_handle)
{
599 600
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_mac_query *req;
S
Sathya Perla 已提交
601 602
	int status;

603 604
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
605 606 607

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
608

609 610
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_MAC_QUERY);
S
Sathya Perla 已提交
611 612 613 614 615 616 617 618

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req));

	req->type = type;
	if (permanent) {
		req->permanent = 1;
	} else {
619
		req->if_id = cpu_to_le16((u16) if_handle);
S
Sathya Perla 已提交
620 621 622
		req->permanent = 0;
	}

623 624 625
	status = be_mbox_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
S
Sathya Perla 已提交
626
		memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
627
	}
S
Sathya Perla 已提交
628

629
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
630 631 632
	return status;
}

633
/* Uses synchronous MCCQ */
634
int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
635
		u32 if_id, u32 *pmac_id, u32 domain)
S
Sathya Perla 已提交
636
{
637 638
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_pmac_add *req;
S
Sathya Perla 已提交
639 640
	int status;

641 642 643
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
644 645 646 647
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
648
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
649

650 651
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_PMAC_ADD);
S
Sathya Perla 已提交
652 653 654 655

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req));

656
	req->hdr.domain = domain;
S
Sathya Perla 已提交
657 658 659
	req->if_id = cpu_to_le32(if_id);
	memcpy(req->mac_address, mac_addr, ETH_ALEN);

660
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
661 662 663 664 665
	if (!status) {
		struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
		*pmac_id = le32_to_cpu(resp->pmac_id);
	}

666
err:
667
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
668 669 670
	return status;
}

671
/* Uses synchronous MCCQ */
672
int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, u32 pmac_id, u32 dom)
S
Sathya Perla 已提交
673
{
674 675
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_pmac_del *req;
S
Sathya Perla 已提交
676 677
	int status;

678 679 680
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
681 682 683 684
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
685
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
686

687 688
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_PMAC_DEL);
S
Sathya Perla 已提交
689 690 691 692

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req));

693
	req->hdr.domain = dom;
S
Sathya Perla 已提交
694 695 696
	req->if_id = cpu_to_le32(if_id);
	req->pmac_id = cpu_to_le32(pmac_id);

697 698
	status = be_mcc_notify_wait(adapter);

699
err:
700
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
701 702 703
	return status;
}

704
/* Uses Mbox */
705
int be_cmd_cq_create(struct be_adapter *adapter,
S
Sathya Perla 已提交
706 707 708
		struct be_queue_info *cq, struct be_queue_info *eq,
		bool sol_evts, bool no_delay, int coalesce_wm)
{
709 710
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_cq_create *req;
S
Sathya Perla 已提交
711
	struct be_dma_mem *q_mem = &cq->dma_mem;
712
	void *ctxt;
S
Sathya Perla 已提交
713 714
	int status;

715 716
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
717 718 719 720

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
	ctxt = &req->context;
S
Sathya Perla 已提交
721

722 723
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_CQ_CREATE);
S
Sathya Perla 已提交
724 725 726 727 728

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_CQ_CREATE, sizeof(*req));

	req->num_pages =  cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
729
	if (lancer_chip(adapter)) {
730
		req->hdr.version = 2;
731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757
		req->page_size = 1; /* 1 for 4K */
		AMAP_SET_BITS(struct amap_cq_context_lancer, coalescwm, ctxt,
								coalesce_wm);
		AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
								no_delay);
		AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
						__ilog2_u32(cq->len/256));
		AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
		AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
								ctxt, 1);
		AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
								ctxt, eq->id);
		AMAP_SET_BITS(struct amap_cq_context_lancer, armed, ctxt, 1);
	} else {
		AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
								coalesce_wm);
		AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
								ctxt, no_delay);
		AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
						__ilog2_u32(cq->len/256));
		AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
		AMAP_SET_BITS(struct amap_cq_context_be, solevent,
								ctxt, sol_evts);
		AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
		AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
		AMAP_SET_BITS(struct amap_cq_context_be, armed, ctxt, 1);
	}
S
Sathya Perla 已提交
758 759 760 761 762

	be_dws_cpu_to_le(ctxt, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

763
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
764
	if (!status) {
765
		struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
S
Sathya Perla 已提交
766 767 768
		cq->id = le16_to_cpu(resp->cq_id);
		cq->created = true;
	}
769

770
	mutex_unlock(&adapter->mbox_lock);
771 772 773 774 775 776 777 778 779 780 781 782

	return status;
}

static u32 be_encoded_q_len(int q_len)
{
	u32 len_encoded = fls(q_len); /* log2(len) + 1 */
	if (len_encoded == 16)
		len_encoded = 0;
	return len_encoded;
}

783
int be_cmd_mccq_create(struct be_adapter *adapter,
784 785 786
			struct be_queue_info *mccq,
			struct be_queue_info *cq)
{
787 788
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_mcc_create *req;
789
	struct be_dma_mem *q_mem = &mccq->dma_mem;
790
	void *ctxt;
791 792
	int status;

793 794
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
795 796 797 798

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
	ctxt = &req->context;
799

800
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
801
			OPCODE_COMMON_MCC_CREATE_EXT);
802 803

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
804
			OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req));
805

806
	req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824
	if (lancer_chip(adapter)) {
		req->hdr.version = 1;
		req->cq_id = cpu_to_le16(cq->id);

		AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
						be_encoded_q_len(mccq->len));
		AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
		AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
								ctxt, cq->id);
		AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
								 ctxt, 1);

	} else {
		AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
		AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
						be_encoded_q_len(mccq->len));
		AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
	}
825

826
	/* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
827
	req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
828 829 830 831
	be_dws_cpu_to_le(ctxt, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

832
	status = be_mbox_notify_wait(adapter);
833 834 835 836 837
	if (!status) {
		struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
		mccq->id = le16_to_cpu(resp->id);
		mccq->created = true;
	}
838
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
839 840 841 842

	return status;
}

843
int be_cmd_txq_create(struct be_adapter *adapter,
S
Sathya Perla 已提交
844 845 846
			struct be_queue_info *txq,
			struct be_queue_info *cq)
{
847 848
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_eth_tx_create *req;
S
Sathya Perla 已提交
849
	struct be_dma_mem *q_mem = &txq->dma_mem;
850
	void *ctxt;
S
Sathya Perla 已提交
851 852
	int status;

853 854
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
855 856 857 858

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
	ctxt = &req->context;
S
Sathya Perla 已提交
859

860 861
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_ETH_TX_CREATE);
S
Sathya Perla 已提交
862 863 864 865

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_TX_CREATE,
		sizeof(*req));

866 867 868 869 870 871
	if (lancer_chip(adapter)) {
		req->hdr.version = 1;
		AMAP_SET_BITS(struct amap_tx_context, if_id, ctxt,
					adapter->if_handle);
	}

S
Sathya Perla 已提交
872 873 874 875
	req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
	req->ulp_num = BE_ULP1_NUM;
	req->type = BE_ETH_TX_RING_TYPE_STANDARD;

876 877
	AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
		be_encoded_q_len(txq->len));
S
Sathya Perla 已提交
878 879 880 881 882 883 884
	AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
	AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);

	be_dws_cpu_to_le(ctxt, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

885
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
886 887 888 889 890
	if (!status) {
		struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
		txq->id = le16_to_cpu(resp->cid);
		txq->created = true;
	}
891

892
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
893 894 895 896

	return status;
}

897
/* Uses mbox */
898
int be_cmd_rxq_create(struct be_adapter *adapter,
S
Sathya Perla 已提交
899
		struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
900
		u16 max_frame_size, u32 if_id, u32 rss, u8 *rss_id)
S
Sathya Perla 已提交
901
{
902 903
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_eth_rx_create *req;
S
Sathya Perla 已提交
904 905 906
	struct be_dma_mem *q_mem = &rxq->dma_mem;
	int status;

907 908
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
909 910 911

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
912

913 914
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_ETH_RX_CREATE);
S
Sathya Perla 已提交
915 916 917 918 919 920 921 922 923 924 925 926

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_RX_CREATE,
		sizeof(*req));

	req->cq_id = cpu_to_le16(cq_id);
	req->frag_size = fls(frag_size) - 1;
	req->num_pages = 2;
	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
	req->interface_id = cpu_to_le32(if_id);
	req->max_frame_size = cpu_to_le16(max_frame_size);
	req->rss_queue = cpu_to_le32(rss);

927
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
928 929 930 931
	if (!status) {
		struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
		rxq->id = le16_to_cpu(resp->id);
		rxq->created = true;
932
		*rss_id = resp->rss_id;
S
Sathya Perla 已提交
933
	}
934

935
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
936 937 938 939

	return status;
}

940 941 942
/* Generic destroyer function for all types of queues
 * Uses Mbox
 */
943
int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
S
Sathya Perla 已提交
944 945
		int queue_type)
{
946 947
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_q_destroy *req;
S
Sathya Perla 已提交
948 949 950
	u8 subsys = 0, opcode = 0;
	int status;

951 952 953
	if (adapter->eeh_err)
		return -EIO;

954 955
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
S
Sathya Perla 已提交
956

957 958 959
	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);

S
Sathya Perla 已提交
960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976
	switch (queue_type) {
	case QTYPE_EQ:
		subsys = CMD_SUBSYSTEM_COMMON;
		opcode = OPCODE_COMMON_EQ_DESTROY;
		break;
	case QTYPE_CQ:
		subsys = CMD_SUBSYSTEM_COMMON;
		opcode = OPCODE_COMMON_CQ_DESTROY;
		break;
	case QTYPE_TXQ:
		subsys = CMD_SUBSYSTEM_ETH;
		opcode = OPCODE_ETH_TX_DESTROY;
		break;
	case QTYPE_RXQ:
		subsys = CMD_SUBSYSTEM_ETH;
		opcode = OPCODE_ETH_RX_DESTROY;
		break;
977 978 979 980
	case QTYPE_MCCQ:
		subsys = CMD_SUBSYSTEM_COMMON;
		opcode = OPCODE_COMMON_MCC_DESTROY;
		break;
S
Sathya Perla 已提交
981
	default:
982
		BUG();
S
Sathya Perla 已提交
983
	}
984 985 986

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, opcode);

S
Sathya Perla 已提交
987 988 989
	be_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req));
	req->id = cpu_to_le16(q->id);

990
	status = be_mbox_notify_wait(adapter);
991

992
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
993 994 995 996

	return status;
}

997 998 999
/* Create an rx filtering policy configuration on an i/f
 * Uses mbox
 */
1000
int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
1001 1002
		u8 *mac, bool pmac_invalid, u32 *if_handle, u32 *pmac_id,
		u32 domain)
S
Sathya Perla 已提交
1003
{
1004 1005
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_if_create *req;
S
Sathya Perla 已提交
1006 1007
	int status;

1008 1009
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
1010 1011 1012

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1013

1014 1015
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_INTERFACE_CREATE);
S
Sathya Perla 已提交
1016 1017 1018 1019

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req));

1020
	req->hdr.domain = domain;
1021 1022
	req->capability_flags = cpu_to_le32(cap_flags);
	req->enable_flags = cpu_to_le32(en_flags);
1023
	req->pmac_invalid = pmac_invalid;
S
Sathya Perla 已提交
1024 1025 1026
	if (!pmac_invalid)
		memcpy(req->mac_addr, mac, ETH_ALEN);

1027
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
1028 1029 1030 1031 1032 1033 1034
	if (!status) {
		struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
		*if_handle = le32_to_cpu(resp->interface_id);
		if (!pmac_invalid)
			*pmac_id = le32_to_cpu(resp->pmac_id);
	}

1035
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
1036 1037 1038
	return status;
}

1039
/* Uses mbox */
1040
int be_cmd_if_destroy(struct be_adapter *adapter, u32 interface_id, u32 domain)
S
Sathya Perla 已提交
1041
{
1042 1043
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_if_destroy *req;
S
Sathya Perla 已提交
1044 1045
	int status;

1046 1047 1048
	if (adapter->eeh_err)
		return -EIO;

1049 1050
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
1051 1052 1053

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1054

1055 1056
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_INTERFACE_DESTROY);
S
Sathya Perla 已提交
1057 1058 1059 1060

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req));

1061
	req->hdr.domain = domain;
S
Sathya Perla 已提交
1062
	req->interface_id = cpu_to_le32(interface_id);
1063 1064

	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
1065

1066
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
1067 1068 1069 1070 1071 1072

	return status;
}

/* Get stats is a non embedded command: the request is not embedded inside
 * WRB but is a separate dma memory block
1073
 * Uses asynchronous MCC
S
Sathya Perla 已提交
1074
 */
1075
int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
S
Sathya Perla 已提交
1076
{
1077 1078 1079
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_stats *req;
	struct be_sge *sge;
1080
	int status = 0;
S
Sathya Perla 已提交
1081

1082 1083 1084
	if (MODULO(adapter->work_counter, be_get_temp_freq) == 0)
		be_cmd_get_die_temperature(adapter);

1085
	spin_lock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1086

1087
	wrb = wrb_from_mccq(adapter);
1088 1089 1090 1091
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1092 1093
	req = nonemb_cmd->va;
	sge = nonembedded_sgl(wrb);
S
Sathya Perla 已提交
1094

1095 1096
	be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
			OPCODE_ETH_GET_STATISTICS);
S
Sathya Perla 已提交
1097 1098 1099

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
		OPCODE_ETH_GET_STATISTICS, sizeof(*req));
1100
	wrb->tag1 = CMD_SUBSYSTEM_ETH;
S
Sathya Perla 已提交
1101 1102 1103 1104
	sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
	sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(nonemb_cmd->size);

1105
	be_mcc_notify(adapter);
A
Ajit Khaparde 已提交
1106
	adapter->stats_cmd_sent = true;
S
Sathya Perla 已提交
1107

1108
err:
1109
	spin_unlock_bh(&adapter->mcc_lock);
1110
	return status;
S
Sathya Perla 已提交
1111 1112
}

1113
/* Uses synchronous mcc */
1114
int be_cmd_link_status_query(struct be_adapter *adapter,
1115
			bool *link_up, u8 *mac_speed, u16 *link_speed, u32 dom)
S
Sathya Perla 已提交
1116
{
1117 1118
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_link_status *req;
S
Sathya Perla 已提交
1119 1120
	int status;

1121 1122 1123
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1124 1125 1126 1127
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1128
	req = embedded_payload(wrb);
1129 1130

	*link_up = false;
S
Sathya Perla 已提交
1131

1132 1133
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_LINK_STATUS_QUERY);
S
Sathya Perla 已提交
1134 1135 1136 1137

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req));

1138
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1139 1140
	if (!status) {
		struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
1141
		if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
1142
			*link_up = true;
1143 1144 1145
			*link_speed = le16_to_cpu(resp->link_speed);
			*mac_speed = resp->mac_speed;
		}
S
Sathya Perla 已提交
1146 1147
	}

1148
err:
1149
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1150 1151 1152
	return status;
}

1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190
/* Uses synchronous mcc */
int be_cmd_get_die_temperature(struct be_adapter *adapter)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_cntl_addnl_attribs *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = embedded_payload(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req));

	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_cntl_addnl_attribs *resp =
						embedded_payload(wrb);
		adapter->drv_stats.be_on_die_temperature =
						resp->on_die_temperature;
	}
	/* If IOCTL fails once, do not bother issuing it again */
	else
		be_get_temp_freq = 0;

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297
/* Uses synchronous mcc */
int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_fat *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = embedded_payload(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_MANAGE_FAT);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_MANAGE_FAT, sizeof(*req));
	req->fat_operation = cpu_to_le32(QUERY_FAT);
	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
		if (log_size && resp->log_size)
			*log_size = le32_to_cpu(resp->log_size -
					sizeof(u32));
	}
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
{
	struct be_dma_mem get_fat_cmd;
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_fat *req;
	struct be_sge *sge;
	u32 offset = 0, total_size, buf_size, log_offset = sizeof(u32);
	int status;

	if (buf_len == 0)
		return;

	total_size = buf_len;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	while (total_size) {
		buf_size = min(total_size, (u32)60*1024);
		total_size -= buf_size;

		get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + buf_size;
		get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
					get_fat_cmd.size,
					&get_fat_cmd.dma);
		if (!get_fat_cmd.va) {
			status = -ENOMEM;
			dev_err(&adapter->pdev->dev,
					"Memory allocation failure while retrieving FAT data\n");
			goto err;
		}
		req = get_fat_cmd.va;
		sge = nonembedded_sgl(wrb);

		be_wrb_hdr_prepare(wrb, get_fat_cmd.size, false, 1,
				OPCODE_COMMON_MANAGE_FAT);

		be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
				OPCODE_COMMON_MANAGE_FAT, get_fat_cmd.size);

		sge->pa_hi = cpu_to_le32(upper_32_bits(get_fat_cmd.size));
		sge->pa_lo = cpu_to_le32(get_fat_cmd.dma & 0xFFFFFFFF);
		sge->len = cpu_to_le32(get_fat_cmd.size);

		req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
		req->read_log_offset = cpu_to_le32(log_offset);
		req->read_log_length = cpu_to_le32(buf_size);
		req->data_buffer_size = cpu_to_le32(buf_size);

		status = be_mcc_notify_wait(adapter);
		if (!status) {
			struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
			memcpy(buf + offset,
				resp->data_buffer,
				resp->read_log_length);
		}
		pci_free_consistent(adapter->pdev, get_fat_cmd.size,
				get_fat_cmd.va,
				get_fat_cmd.dma);
		if (status)
			dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");

		offset += buf_size;
		log_offset += buf_size;
	}
err:
	spin_unlock_bh(&adapter->mcc_lock);
}

1298
/* Uses Mbox */
1299
int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver)
S
Sathya Perla 已提交
1300
{
1301 1302
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_fw_version *req;
S
Sathya Perla 已提交
1303 1304
	int status;

1305 1306
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
1307 1308 1309

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1310

1311 1312
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_GET_FW_VERSION);
S
Sathya Perla 已提交
1313 1314 1315 1316

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_GET_FW_VERSION, sizeof(*req));

1317
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
1318 1319 1320 1321 1322
	if (!status) {
		struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
		strncpy(fw_ver, resp->firmware_version_string, FW_VER_LEN);
	}

1323
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
1324 1325 1326
	return status;
}

1327 1328 1329
/* set the EQ delay interval of an EQ to specified value
 * Uses async mcc
 */
1330
int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
S
Sathya Perla 已提交
1331
{
1332 1333
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_modify_eq_delay *req;
1334
	int status = 0;
S
Sathya Perla 已提交
1335

1336 1337 1338
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1339 1340 1341 1342
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1343
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1344

1345 1346
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_MODIFY_EQ_DELAY);
S
Sathya Perla 已提交
1347 1348 1349 1350 1351 1352 1353 1354 1355

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req));

	req->num_eq = cpu_to_le32(1);
	req->delay[0].eq_id = cpu_to_le32(eq_id);
	req->delay[0].phase = 0;
	req->delay[0].delay_multiplier = cpu_to_le32(eqd);

1356
	be_mcc_notify(adapter);
S
Sathya Perla 已提交
1357

1358
err:
1359
	spin_unlock_bh(&adapter->mcc_lock);
1360
	return status;
S
Sathya Perla 已提交
1361 1362
}

1363
/* Uses sycnhronous mcc */
1364
int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
S
Sathya Perla 已提交
1365 1366
			u32 num, bool untagged, bool promiscuous)
{
1367 1368
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_vlan_config *req;
S
Sathya Perla 已提交
1369 1370
	int status;

1371 1372 1373
	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1374 1375 1376 1377
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1378
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1379

1380 1381
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_NTWK_VLAN_CONFIG);
S
Sathya Perla 已提交
1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req));

	req->interface_id = if_id;
	req->promiscuous = promiscuous;
	req->untagged = untagged;
	req->num_vlan = num;
	if (!promiscuous) {
		memcpy(req->normal_vlan, vtag_array,
			req->num_vlan * sizeof(vtag_array[0]));
	}

1395
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1396

1397
err:
1398
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1399 1400 1401
	return status;
}

1402 1403 1404
/* Uses MCC for this command as it may be called in BH context
 * Uses synchronous mcc
 */
1405
int be_cmd_promiscuous_config(struct be_adapter *adapter, u8 port_num, bool en)
S
Sathya Perla 已提交
1406
{
1407 1408
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_promiscuous_config *req;
1409
	int status;
S
Sathya Perla 已提交
1410

1411
	spin_lock_bh(&adapter->mcc_lock);
1412

1413
	wrb = wrb_from_mccq(adapter);
1414 1415 1416 1417
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1418
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1419

1420
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_ETH_PROMISCUOUS);
S
Sathya Perla 已提交
1421 1422 1423 1424

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
		OPCODE_ETH_PROMISCUOUS, sizeof(*req));

1425 1426 1427 1428
	/* In FW versions X.102.149/X.101.487 and later,
	 * the port setting associated only with the
	 * issuing pci function will take effect
	 */
S
Sathya Perla 已提交
1429 1430 1431 1432 1433
	if (port_num)
		req->port1_promiscuous = en;
	else
		req->port0_promiscuous = en;

1434
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1435

1436
err:
1437
	spin_unlock_bh(&adapter->mcc_lock);
1438
	return status;
S
Sathya Perla 已提交
1439 1440
}

1441
/*
1442
 * Uses MCC for this command as it may be called in BH context
L
Lucas De Marchi 已提交
1443
 * (mc == NULL) => multicast promiscuous
1444
 */
1445
int be_cmd_multicast_set(struct be_adapter *adapter, u32 if_id,
1446
		struct net_device *netdev, struct be_dma_mem *mem)
S
Sathya Perla 已提交
1447
{
1448
	struct be_mcc_wrb *wrb;
1449 1450 1451
	struct be_cmd_req_mcast_mac_config *req = mem->va;
	struct be_sge *sge;
	int status;
S
Sathya Perla 已提交
1452

1453
	spin_lock_bh(&adapter->mcc_lock);
1454

1455
	wrb = wrb_from_mccq(adapter);
1456 1457 1458 1459
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1460 1461
	sge = nonembedded_sgl(wrb);
	memset(req, 0, sizeof(*req));
S
Sathya Perla 已提交
1462

1463 1464
	be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
			OPCODE_COMMON_NTWK_MULTICAST_SET);
1465 1466 1467
	sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
	sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(mem->size);
S
Sathya Perla 已提交
1468 1469 1470 1471 1472

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_MULTICAST_SET, sizeof(*req));

	req->interface_id = if_id;
1473
	if (netdev) {
1474
		int i;
1475
		struct netdev_hw_addr *ha;
1476

1477
		req->num_mac = cpu_to_le16(netdev_mc_count(netdev));
1478

1479
		i = 0;
1480
		netdev_for_each_mc_addr(ha, netdev)
1481
			memcpy(req->mac[i++].byte, ha->addr, ETH_ALEN);
1482 1483
	} else {
		req->promiscuous = 1;
S
Sathya Perla 已提交
1484 1485
	}

1486
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1487

1488
err:
1489
	spin_unlock_bh(&adapter->mcc_lock);
1490
	return status;
S
Sathya Perla 已提交
1491 1492
}

1493
/* Uses synchrounous mcc */
1494
int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
S
Sathya Perla 已提交
1495
{
1496 1497
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_flow_control *req;
S
Sathya Perla 已提交
1498 1499
	int status;

1500
	spin_lock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1501

1502
	wrb = wrb_from_mccq(adapter);
1503 1504 1505 1506
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1507
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1508

1509 1510
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_SET_FLOW_CONTROL);
S
Sathya Perla 已提交
1511 1512 1513 1514 1515 1516 1517

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req));

	req->tx_flow_control = cpu_to_le16((u16)tx_fc);
	req->rx_flow_control = cpu_to_le16((u16)rx_fc);

1518
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1519

1520
err:
1521
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1522 1523 1524
	return status;
}

1525
/* Uses sycn mcc */
1526
int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
S
Sathya Perla 已提交
1527
{
1528 1529
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_flow_control *req;
S
Sathya Perla 已提交
1530 1531
	int status;

1532
	spin_lock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1533

1534
	wrb = wrb_from_mccq(adapter);
1535 1536 1537 1538
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1539
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1540

1541 1542
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_GET_FLOW_CONTROL);
S
Sathya Perla 已提交
1543 1544 1545 1546

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req));

1547
	status = be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
1548 1549 1550 1551 1552 1553 1554
	if (!status) {
		struct be_cmd_resp_get_flow_control *resp =
						embedded_payload(wrb);
		*tx_fc = le16_to_cpu(resp->tx_flow_control);
		*rx_fc = le16_to_cpu(resp->rx_flow_control);
	}

1555
err:
1556
	spin_unlock_bh(&adapter->mcc_lock);
S
Sathya Perla 已提交
1557 1558 1559
	return status;
}

1560
/* Uses mbox */
1561 1562
int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
		u32 *mode, u32 *caps)
S
Sathya Perla 已提交
1563
{
1564 1565
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_query_fw_cfg *req;
S
Sathya Perla 已提交
1566 1567
	int status;

1568 1569
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
S
Sathya Perla 已提交
1570

1571 1572
	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
S
Sathya Perla 已提交
1573

1574 1575
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_QUERY_FIRMWARE_CONFIG);
S
Sathya Perla 已提交
1576 1577 1578 1579

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req));

1580
	status = be_mbox_notify_wait(adapter);
S
Sathya Perla 已提交
1581 1582 1583
	if (!status) {
		struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
		*port_num = le32_to_cpu(resp->phys_port);
A
Ajit Khaparde 已提交
1584
		*mode = le32_to_cpu(resp->function_mode);
1585
		*caps = le32_to_cpu(resp->function_caps);
S
Sathya Perla 已提交
1586 1587
	}

1588
	mutex_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
1589 1590
	return status;
}
1591

1592
/* Uses mbox */
1593 1594
int be_cmd_reset_function(struct be_adapter *adapter)
{
1595 1596
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_hdr *req;
1597 1598
	int status;

1599 1600
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
1601

1602 1603
	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);
1604

1605 1606
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_FUNCTION_RESET);
1607 1608 1609 1610

	be_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_FUNCTION_RESET, sizeof(*req));

1611
	status = be_mbox_notify_wait(adapter);
1612

1613
	mutex_unlock(&adapter->mbox_lock);
1614 1615
	return status;
}
1616

1617 1618 1619 1620 1621 1622 1623
int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_rss_config *req;
	u32 myhash[10];
	int status;

1624 1625
	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;
1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644

	wrb = wrb_from_mbox(adapter);
	req = embedded_payload(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
		OPCODE_ETH_RSS_CONFIG);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
		OPCODE_ETH_RSS_CONFIG, sizeof(*req));

	req->if_id = cpu_to_le32(adapter->if_handle);
	req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4);
	req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
	memcpy(req->cpu_table, rsstable, table_size);
	memcpy(req->hash, myhash, sizeof(myhash));
	be_dws_cpu_to_le(req->hash, sizeof(req->hash));

	status = be_mbox_notify_wait(adapter);

1645
	mutex_unlock(&adapter->mbox_lock);
1646 1647 1648
	return status;
}

1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659
/* Uses sync mcc */
int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
			u8 bcn, u8 sts, u8 state)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_enable_disable_beacon *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1660 1661 1662 1663
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1664 1665
	req = embedded_payload(wrb);

1666 1667
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_ENABLE_DISABLE_BEACON);
1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req));

	req->port_num = port_num;
	req->beacon_state = state;
	req->beacon_duration = bcn;
	req->status_duration = sts;

	status = be_mcc_notify_wait(adapter);

1679
err:
1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

/* Uses sync mcc */
int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_beacon_state *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1694 1695 1696 1697
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1698 1699
	req = embedded_payload(wrb);

1700 1701
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
			OPCODE_COMMON_GET_BEACON_STATE);
1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req));

	req->port_num = port_num;

	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_get_beacon_state *resp =
						embedded_payload(wrb);
		*state = resp->beacon_state;
	}

1715
err:
1716 1717 1718 1719
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

1720 1721 1722
int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
			u32 flash_type, u32 flash_opcode, u32 buf_size)
{
1723
	struct be_mcc_wrb *wrb;
1724
	struct be_cmd_write_flashrom *req;
1725
	struct be_sge *sge;
1726 1727
	int status;

1728
	spin_lock_bh(&adapter->mcc_lock);
1729
	adapter->flash_status = 0;
1730 1731

	wrb = wrb_from_mccq(adapter);
1732 1733
	if (!wrb) {
		status = -EBUSY;
D
Dan Carpenter 已提交
1734
		goto err_unlock;
1735 1736
	}
	req = cmd->va;
1737 1738
	sge = nonembedded_sgl(wrb);

1739 1740
	be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
			OPCODE_COMMON_WRITE_FLASHROM);
1741
	wrb->tag1 = CMD_SUBSYSTEM_COMMON;
1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_WRITE_FLASHROM, cmd->size);
	sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
	sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(cmd->size);

	req->params.op_type = cpu_to_le32(flash_type);
	req->params.op_code = cpu_to_le32(flash_opcode);
	req->params.data_buf_size = cpu_to_le32(buf_size);

1753 1754 1755 1756 1757 1758 1759 1760
	be_mcc_notify(adapter);
	spin_unlock_bh(&adapter->mcc_lock);

	if (!wait_for_completion_timeout(&adapter->flash_compl,
			msecs_to_jiffies(12000)))
		status = -1;
	else
		status = adapter->flash_status;
1761

D
Dan Carpenter 已提交
1762 1763 1764 1765
	return status;

err_unlock:
	spin_unlock_bh(&adapter->mcc_lock);
1766 1767
	return status;
}
1768

1769 1770
int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
			 int offset)
1771 1772 1773 1774 1775 1776 1777 1778
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_write_flashrom *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1779 1780 1781 1782
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1783 1784
	req = embedded_payload(wrb);

1785 1786
	be_wrb_hdr_prepare(wrb, sizeof(*req)+4, true, 0,
			OPCODE_COMMON_READ_FLASHROM);
1787 1788 1789 1790

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4);

1791
	req->params.op_type = cpu_to_le32(IMG_TYPE_REDBOOT);
1792
	req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
1793 1794
	req->params.offset = cpu_to_le32(offset);
	req->params.data_buf_size = cpu_to_le32(0x4);
1795 1796 1797 1798 1799

	status = be_mcc_notify_wait(adapter);
	if (!status)
		memcpy(flashed_crc, req->params.data_buf, 4);

1800
err:
1801 1802 1803
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
1804

1805
int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839
				struct be_dma_mem *nonemb_cmd)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_acpi_wol_magic_config *req;
	struct be_sge *sge;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = nonemb_cmd->va;
	sge = nonembedded_sgl(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
			OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
		OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req));
	memcpy(req->magic_mac, mac, ETH_ALEN);

	sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
	sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(nonemb_cmd->size);

	status = be_mcc_notify_wait(adapter);

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
1840

1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875
int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
			u8 loopback_type, u8 enable)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_lmode *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
				OPCODE_LOWLEVEL_SET_LOOPBACK_MODE);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
			OPCODE_LOWLEVEL_SET_LOOPBACK_MODE,
			sizeof(*req));

	req->src_port = port_num;
	req->dest_port = port_num;
	req->loopback_type = loopback_type;
	req->loopback_state = enable;

	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897
int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
		u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_loopback_test *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
				OPCODE_LOWLEVEL_LOOPBACK_TEST);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
			OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req));
1898
	req->hdr.timeout = cpu_to_le32(4);
1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968

	req->pattern = cpu_to_le64(pattern);
	req->src_port = cpu_to_le32(port_num);
	req->dest_port = cpu_to_le32(port_num);
	req->pkt_size = cpu_to_le32(pkt_size);
	req->num_pkts = cpu_to_le32(num_pkts);
	req->loopback_type = cpu_to_le32(loopback_type);

	status = be_mcc_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
		status = le32_to_cpu(resp->status);
	}

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}

int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
				u32 byte_cnt, struct be_dma_mem *cmd)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_ddrdma_test *req;
	struct be_sge *sge;
	int status;
	int i, j = 0;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = cmd->va;
	sge = nonembedded_sgl(wrb);
	be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
				OPCODE_LOWLEVEL_HOST_DDR_DMA);
	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
			OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size);

	sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
	sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(cmd->size);

	req->pattern = cpu_to_le64(pattern);
	req->byte_count = cpu_to_le32(byte_cnt);
	for (i = 0; i < byte_cnt; i++) {
		req->snd_buff[i] = (u8)(pattern >> (j*8));
		j++;
		if (j > 7)
			j = 0;
	}

	status = be_mcc_notify_wait(adapter);

	if (!status) {
		struct be_cmd_resp_ddrdma_test *resp;
		resp = cmd->va;
		if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
				resp->snd_err) {
			status = -1;
		}
	}

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
1969

1970
int be_cmd_get_seeprom_data(struct be_adapter *adapter,
1971 1972 1973 1974 1975 1976 1977 1978 1979 1980
				struct be_dma_mem *nonemb_cmd)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_seeprom_read *req;
	struct be_sge *sge;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
1981 1982 1983 1984
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999
	req = nonemb_cmd->va;
	sge = nonembedded_sgl(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
			OPCODE_COMMON_SEEPROM_READ);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			OPCODE_COMMON_SEEPROM_READ, sizeof(*req));

	sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
	sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(nonemb_cmd->size);

	status = be_mcc_notify_wait(adapter);

2000
err:
2001 2002 2003
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038

int be_cmd_get_phy_info(struct be_adapter *adapter, struct be_dma_mem *cmd)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_get_phy_info *req;
	struct be_sge *sge;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = cmd->va;
	sge = nonembedded_sgl(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
				OPCODE_COMMON_GET_PHY_DETAILS);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			OPCODE_COMMON_GET_PHY_DETAILS,
			sizeof(*req));

	sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
	sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(cmd->size);

	status = be_mcc_notify_wait(adapter);
err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062

int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_qos *req;
	int status;

	spin_lock_bh(&adapter->mcc_lock);

	wrb = wrb_from_mccq(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
				OPCODE_COMMON_SET_QOS);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			OPCODE_COMMON_SET_QOS, sizeof(*req));

	req->hdr.domain = domain;
2063 2064
	req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
	req->max_bps_nic = cpu_to_le32(bps);
2065 2066 2067 2068 2069 2070 2071

	status = be_mcc_notify_wait(adapter);

err:
	spin_unlock_bh(&adapter->mcc_lock);
	return status;
}
2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125

int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_cntl_attribs *req;
	struct be_cmd_resp_cntl_attribs *resp;
	struct be_sge *sge;
	int status;
	int payload_len = max(sizeof(*req), sizeof(*resp));
	struct mgmt_controller_attrib *attribs;
	struct be_dma_mem attribs_cmd;

	memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
	attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
	attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
						&attribs_cmd.dma);
	if (!attribs_cmd.va) {
		dev_err(&adapter->pdev->dev,
				"Memory allocation failure\n");
		return -ENOMEM;
	}

	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;

	wrb = wrb_from_mbox(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}
	req = attribs_cmd.va;
	sge = nonembedded_sgl(wrb);

	be_wrb_hdr_prepare(wrb, payload_len, false, 1,
			OPCODE_COMMON_GET_CNTL_ATTRIBUTES);
	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			 OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len);
	sge->pa_hi = cpu_to_le32(upper_32_bits(attribs_cmd.dma));
	sge->pa_lo = cpu_to_le32(attribs_cmd.dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(attribs_cmd.size);

	status = be_mbox_notify_wait(adapter);
	if (!status) {
		attribs = (struct mgmt_controller_attrib *)( attribs_cmd.va +
					sizeof(struct be_cmd_resp_hdr));
		adapter->hba_port_num = attribs->hba_attribs.phy_port;
	}

err:
	mutex_unlock(&adapter->mbox_lock);
	pci_free_consistent(adapter->pdev, attribs_cmd.size, attribs_cmd.va,
					attribs_cmd.dma);
	return status;
}
2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164

/* Uses mbox */
int be_cmd_check_native_mode(struct be_adapter *adapter)
{
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_set_func_cap *req;
	int status;

	if (mutex_lock_interruptible(&adapter->mbox_lock))
		return -1;

	wrb = wrb_from_mbox(adapter);
	if (!wrb) {
		status = -EBUSY;
		goto err;
	}

	req = embedded_payload(wrb);

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
		OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req));

	req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
				CAPABILITY_BE3_NATIVE_ERX_API);
	req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);

	status = be_mbox_notify_wait(adapter);
	if (!status) {
		struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
		adapter->be3_native = le32_to_cpu(resp->cap_flags) &
					CAPABILITY_BE3_NATIVE_ERX_API;
	}
err:
	mutex_unlock(&adapter->mbox_lock);
	return status;
}