be_cmds.c 27.9 KB
Newer Older
S
Sathya Perla 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
/*
 * Copyright (C) 2005 - 2009 ServerEngines
 * All rights reserved.
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License version 2
 * as published by the Free Software Foundation.  The full GNU General
 * Public License is included in this distribution in the file called COPYING.
 *
 * Contact Information:
 * linux-drivers@serverengines.com
 *
 * ServerEngines
 * 209 N. Fair Oaks Ave
 * Sunnyvale, CA 94085
 */

#include "be.h"
19
#include "be_cmds.h"
S
Sathya Perla 已提交
20

21
static void be_mcc_notify(struct be_adapter *adapter)
22
{
23
	struct be_queue_info *mccq = &adapter->mcc_obj.q;
24 25 26 27
	u32 val = 0;

	val |= mccq->id & DB_MCCQ_RING_ID_MASK;
	val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
28
	iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50
}

/* To check if valid bit is set, check the entire word as we don't know
 * the endianness of the data (old entry is host endian while a new entry is
 * little endian) */
static inline bool be_mcc_compl_is_new(struct be_mcc_cq_entry *compl)
{
	if (compl->flags != 0) {
		compl->flags = le32_to_cpu(compl->flags);
		BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
		return true;
	} else {
		return false;
	}
}

/* Need to reset the entire word that houses the valid bit */
static inline void be_mcc_compl_use(struct be_mcc_cq_entry *compl)
{
	compl->flags = 0;
}

51
static int be_mcc_compl_process(struct be_adapter *adapter,
52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72
	struct be_mcc_cq_entry *compl)
{
	u16 compl_status, extd_status;

	/* Just swap the status to host endian; mcc tag is opaquely copied
	 * from mcc_wrb */
	be_dws_le_to_cpu(compl, 4);

	compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
				CQE_STATUS_COMPL_MASK;
	if (compl_status != MCC_STATUS_SUCCESS) {
		extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
				CQE_STATUS_EXTD_MASK;
		printk(KERN_WARNING DRV_NAME
			" error in cmd completion: status(compl/extd)=%d/%d\n",
			compl_status, extd_status);
		return -1;
	}
	return 0;
}

73
/* Link state evt is a string of bytes; no need for endian swapping */
74
static void be_async_link_state_process(struct be_adapter *adapter,
75 76
		struct be_async_event_link_state *evt)
{
77 78
	be_link_status_update(adapter,
		evt->port_link_status == ASYNC_EVENT_LINK_UP);
79 80 81 82 83 84 85 86
}

static inline bool is_link_state_evt(u32 trailer)
{
	return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
		ASYNC_TRAILER_EVENT_CODE_MASK) ==
				ASYNC_EVENT_CODE_LINK_STATE);
}
87

88
static struct be_mcc_cq_entry *be_mcc_compl_get(struct be_adapter *adapter)
89
{
90
	struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
91 92 93 94 95 96 97 98 99
	struct be_mcc_cq_entry *compl = queue_tail_node(mcc_cq);

	if (be_mcc_compl_is_new(compl)) {
		queue_tail_inc(mcc_cq);
		return compl;
	}
	return NULL;
}

100
void be_process_mcc(struct be_adapter *adapter)
101 102 103 104
{
	struct be_mcc_cq_entry *compl;
	int num = 0;

105 106
	spin_lock_bh(&adapter->mcc_cq_lock);
	while ((compl = be_mcc_compl_get(adapter))) {
107 108 109 110 111
		if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
			/* Interpret flags as an async trailer */
			BUG_ON(!is_link_state_evt(compl->flags));

			/* Interpret compl as a async link evt */
112
			be_async_link_state_process(adapter,
113 114
				(struct be_async_event_link_state *) compl);
		} else {
115 116
			be_mcc_compl_process(adapter, compl);
			atomic_dec(&adapter->mcc_obj.q.used);
117 118 119 120 121
		}
		be_mcc_compl_use(compl);
		num++;
	}
	if (num)
122 123
		be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, num);
	spin_unlock_bh(&adapter->mcc_cq_lock);
124 125
}

126
/* Wait till no more pending mcc requests are present */
127
static void be_mcc_wait_compl(struct be_adapter *adapter)
128 129 130 131
{
#define mcc_timeout		50000 /* 5s timeout */
	int i;
	for (i = 0; i < mcc_timeout; i++) {
132 133
		be_process_mcc(adapter);
		if (atomic_read(&adapter->mcc_obj.q.used) == 0)
134 135 136 137 138 139 140 141
			break;
		udelay(100);
	}
	if (i == mcc_timeout)
		printk(KERN_WARNING DRV_NAME "mcc poll timed out\n");
}

/* Notify MCC requests and wait for completion */
142
static void be_mcc_notify_wait(struct be_adapter *adapter)
143
{
144 145
	be_mcc_notify(adapter);
	be_mcc_wait_compl(adapter);
146 147
}

S
Sathya Perla 已提交
148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174
static int be_mbox_db_ready_wait(void __iomem *db)
{
	int cnt = 0, wait = 5;
	u32 ready;

	do {
		ready = ioread32(db) & MPU_MAILBOX_DB_RDY_MASK;
		if (ready)
			break;

		if (cnt > 200000) {
			printk(KERN_WARNING DRV_NAME
				": mbox_db poll timed out\n");
			return -1;
		}

		if (cnt > 50)
			wait = 200;
		cnt += wait;
		udelay(wait);
	} while (true);

	return 0;
}

/*
 * Insert the mailbox address into the doorbell in two steps
175
 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
S
Sathya Perla 已提交
176
 */
177
static int be_mbox_db_ring(struct be_adapter *adapter)
S
Sathya Perla 已提交
178 179 180
{
	int status;
	u32 val = 0;
181 182
	void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
	struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
S
Sathya Perla 已提交
183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209
	struct be_mcc_mailbox *mbox = mbox_mem->va;
	struct be_mcc_cq_entry *cqe = &mbox->cqe;

	memset(cqe, 0, sizeof(*cqe));

	val &= ~MPU_MAILBOX_DB_RDY_MASK;
	val |= MPU_MAILBOX_DB_HI_MASK;
	/* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
	val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
	iowrite32(val, db);

	/* wait for ready to be set */
	status = be_mbox_db_ready_wait(db);
	if (status != 0)
		return status;

	val = 0;
	val &= ~MPU_MAILBOX_DB_RDY_MASK;
	val &= ~MPU_MAILBOX_DB_HI_MASK;
	/* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
	val |= (u32)(mbox_mem->dma >> 4) << 2;
	iowrite32(val, db);

	status = be_mbox_db_ready_wait(db);
	if (status != 0)
		return status;

210 211
	/* A cq entry has been made now */
	if (be_mcc_compl_is_new(cqe)) {
212
		status = be_mcc_compl_process(adapter, &mbox->cqe);
213 214 215 216 217
		be_mcc_compl_use(cqe);
		if (status)
			return status;
	} else {
		printk(KERN_WARNING DRV_NAME "invalid mailbox completion\n");
S
Sathya Perla 已提交
218 219
		return -1;
	}
220
	return 0;
S
Sathya Perla 已提交
221 222
}

223
static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
S
Sathya Perla 已提交
224
{
225
	u32 sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
S
Sathya Perla 已提交
226 227 228 229 230 231 232 233

	*stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
	if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
		return -1;
	else
		return 0;
}

234
static int be_POST_stage_poll(struct be_adapter *adapter, u16 poll_stage)
S
Sathya Perla 已提交
235 236 237
{
	u16 stage, cnt, error;
	for (cnt = 0; cnt < 5000; cnt++) {
238
		error = be_POST_stage_get(adapter, &stage);
S
Sathya Perla 已提交
239 240 241 242 243 244 245 246 247 248 249 250 251
		if (error)
			return -1;

		if (stage == poll_stage)
			break;
		udelay(1000);
	}
	if (stage != poll_stage)
		return -1;
	return 0;
}


252
int be_cmd_POST(struct be_adapter *adapter)
S
Sathya Perla 已提交
253 254 255
{
	u16 stage, error;

256
	error = be_POST_stage_get(adapter, &stage);
S
Sathya Perla 已提交
257 258 259 260 261 262 263 264 265 266
	if (error)
		goto err;

	if (stage == POST_STAGE_ARMFW_RDY)
		return 0;

	if (stage != POST_STAGE_AWAITING_HOST_RDY)
		goto err;

	/* On awaiting host rdy, reset and again poll on awaiting host rdy */
267 268
	iowrite32(POST_STAGE_BE_RESET, adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
	error = be_POST_stage_poll(adapter, POST_STAGE_AWAITING_HOST_RDY);
S
Sathya Perla 已提交
269 270 271 272
	if (error)
		goto err;

	/* Now kickoff POST and poll on armfw ready */
273 274
	iowrite32(POST_STAGE_HOST_RDY, adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
	error = be_POST_stage_poll(adapter, POST_STAGE_ARMFW_RDY);
S
Sathya Perla 已提交
275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358
	if (error)
		goto err;

	return 0;
err:
	printk(KERN_WARNING DRV_NAME ": ERROR, stage=%d\n", stage);
	return -1;
}

static inline void *embedded_payload(struct be_mcc_wrb *wrb)
{
	return wrb->payload.embedded_payload;
}

static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
{
	return &wrb->payload.sgl[0];
}

/* Don't touch the hdr after it's prepared */
static void be_wrb_hdr_prepare(struct be_mcc_wrb *wrb, int payload_len,
				bool embedded, u8 sge_cnt)
{
	if (embedded)
		wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
	else
		wrb->embedded |= (sge_cnt & MCC_WRB_SGE_CNT_MASK) <<
				MCC_WRB_SGE_CNT_SHIFT;
	wrb->payload_length = payload_len;
	be_dws_cpu_to_le(wrb, 20);
}

/* Don't touch the hdr after it's prepared */
static void be_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
				u8 subsystem, u8 opcode, int cmd_len)
{
	req_hdr->opcode = opcode;
	req_hdr->subsystem = subsystem;
	req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
}

static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
			struct be_dma_mem *mem)
{
	int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
	u64 dma = (u64)mem->dma;

	for (i = 0; i < buf_pages; i++) {
		pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
		pages[i].hi = cpu_to_le32(upper_32_bits(dma));
		dma += PAGE_SIZE_4K;
	}
}

/* Converts interrupt delay in microseconds to multiplier value */
static u32 eq_delay_to_mult(u32 usec_delay)
{
#define MAX_INTR_RATE			651042
	const u32 round = 10;
	u32 multiplier;

	if (usec_delay == 0)
		multiplier = 0;
	else {
		u32 interrupt_rate = 1000000 / usec_delay;
		/* Max delay, corresponding to the lowest interrupt rate */
		if (interrupt_rate == 0)
			multiplier = 1023;
		else {
			multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
			multiplier /= interrupt_rate;
			/* Round the multiplier to the closest value.*/
			multiplier = (multiplier + round/2) / round;
			multiplier = min(multiplier, (u32)1023);
		}
	}
	return multiplier;
}

static inline struct be_mcc_wrb *wrb_from_mbox(struct be_dma_mem *mbox_mem)
{
	return &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
}

359 360 361 362 363 364 365 366 367 368 369 370
static inline struct be_mcc_wrb *wrb_from_mcc(struct be_queue_info *mccq)
{
	struct be_mcc_wrb *wrb = NULL;
	if (atomic_read(&mccq->used) < mccq->len) {
		wrb = queue_head_node(mccq);
		queue_head_inc(mccq);
		atomic_inc(&mccq->used);
		memset(wrb, 0, sizeof(*wrb));
	}
	return wrb;
}

371
int be_cmd_eq_create(struct be_adapter *adapter,
S
Sathya Perla 已提交
372 373
		struct be_queue_info *eq, int eq_delay)
{
374
	struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
S
Sathya Perla 已提交
375 376 377 378 379
	struct be_cmd_req_eq_create *req = embedded_payload(wrb);
	struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
	struct be_dma_mem *q_mem = &eq->dma_mem;
	int status;

380
	spin_lock(&adapter->mbox_lock);
S
Sathya Perla 已提交
381 382 383 384 385 386 387 388 389 390
	memset(wrb, 0, sizeof(*wrb));

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_EQ_CREATE, sizeof(*req));

	req->num_pages =  cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));

	AMAP_SET_BITS(struct amap_eq_context, func, req->context,
391
			be_pci_func(adapter));
S
Sathya Perla 已提交
392 393 394 395 396 397 398 399 400 401 402
	AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
	/* 4byte eqe*/
	AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
	AMAP_SET_BITS(struct amap_eq_context, count, req->context,
			__ilog2_u32(eq->len/256));
	AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
			eq_delay_to_mult(eq_delay));
	be_dws_cpu_to_le(req->context, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

403
	status = be_mbox_db_ring(adapter);
S
Sathya Perla 已提交
404 405 406 407
	if (!status) {
		eq->id = le16_to_cpu(resp->eq_id);
		eq->created = true;
	}
408
	spin_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
409 410 411
	return status;
}

412
int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
S
Sathya Perla 已提交
413 414
			u8 type, bool permanent, u32 if_handle)
{
415
	struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
S
Sathya Perla 已提交
416 417 418 419
	struct be_cmd_req_mac_query *req = embedded_payload(wrb);
	struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
	int status;

420
	spin_lock(&adapter->mbox_lock);
S
Sathya Perla 已提交
421 422 423 424 425 426 427 428 429 430 431 432 433 434 435
	memset(wrb, 0, sizeof(*wrb));

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req));

	req->type = type;
	if (permanent) {
		req->permanent = 1;
	} else {
		req->if_id = cpu_to_le16((u16)if_handle);
		req->permanent = 0;
	}

436
	status = be_mbox_db_ring(adapter);
S
Sathya Perla 已提交
437 438 439
	if (!status)
		memcpy(mac_addr, resp->mac.addr, ETH_ALEN);

440
	spin_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
441 442 443
	return status;
}

444
int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
S
Sathya Perla 已提交
445 446
		u32 if_id, u32 *pmac_id)
{
447
	struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
S
Sathya Perla 已提交
448 449 450
	struct be_cmd_req_pmac_add *req = embedded_payload(wrb);
	int status;

451
	spin_lock(&adapter->mbox_lock);
S
Sathya Perla 已提交
452 453 454 455 456 457 458 459 460 461
	memset(wrb, 0, sizeof(*wrb));

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req));

	req->if_id = cpu_to_le32(if_id);
	memcpy(req->mac_address, mac_addr, ETH_ALEN);

462
	status = be_mbox_db_ring(adapter);
S
Sathya Perla 已提交
463 464 465 466 467
	if (!status) {
		struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
		*pmac_id = le32_to_cpu(resp->pmac_id);
	}

468
	spin_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
469 470 471
	return status;
}

472
int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, u32 pmac_id)
S
Sathya Perla 已提交
473
{
474
	struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
S
Sathya Perla 已提交
475 476 477
	struct be_cmd_req_pmac_del *req = embedded_payload(wrb);
	int status;

478
	spin_lock(&adapter->mbox_lock);
S
Sathya Perla 已提交
479 480 481 482 483 484 485 486 487 488
	memset(wrb, 0, sizeof(*wrb));

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req));

	req->if_id = cpu_to_le32(if_id);
	req->pmac_id = cpu_to_le32(pmac_id);

489 490
	status = be_mbox_db_ring(adapter);
	spin_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
491 492 493 494

	return status;
}

495
int be_cmd_cq_create(struct be_adapter *adapter,
S
Sathya Perla 已提交
496 497 498
		struct be_queue_info *cq, struct be_queue_info *eq,
		bool sol_evts, bool no_delay, int coalesce_wm)
{
499
	struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
S
Sathya Perla 已提交
500 501 502 503 504 505
	struct be_cmd_req_cq_create *req = embedded_payload(wrb);
	struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
	struct be_dma_mem *q_mem = &cq->dma_mem;
	void *ctxt = &req->context;
	int status;

506
	spin_lock(&adapter->mbox_lock);
S
Sathya Perla 已提交
507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523
	memset(wrb, 0, sizeof(*wrb));

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_CQ_CREATE, sizeof(*req));

	req->num_pages =  cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));

	AMAP_SET_BITS(struct amap_cq_context, coalescwm, ctxt, coalesce_wm);
	AMAP_SET_BITS(struct amap_cq_context, nodelay, ctxt, no_delay);
	AMAP_SET_BITS(struct amap_cq_context, count, ctxt,
			__ilog2_u32(cq->len/256));
	AMAP_SET_BITS(struct amap_cq_context, valid, ctxt, 1);
	AMAP_SET_BITS(struct amap_cq_context, solevent, ctxt, sol_evts);
	AMAP_SET_BITS(struct amap_cq_context, eventable, ctxt, 1);
	AMAP_SET_BITS(struct amap_cq_context, eqid, ctxt, eq->id);
524
	AMAP_SET_BITS(struct amap_cq_context, armed, ctxt, 1);
525
	AMAP_SET_BITS(struct amap_cq_context, func, ctxt, be_pci_func(adapter));
S
Sathya Perla 已提交
526 527 528 529
	be_dws_cpu_to_le(ctxt, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

530
	status = be_mbox_db_ring(adapter);
S
Sathya Perla 已提交
531 532 533 534
	if (!status) {
		cq->id = le16_to_cpu(resp->cq_id);
		cq->created = true;
	}
535
	spin_unlock(&adapter->mbox_lock);
536 537 538 539 540 541 542 543 544 545 546 547

	return status;
}

static u32 be_encoded_q_len(int q_len)
{
	u32 len_encoded = fls(q_len); /* log2(len) + 1 */
	if (len_encoded == 16)
		len_encoded = 0;
	return len_encoded;
}

548
int be_cmd_mccq_create(struct be_adapter *adapter,
549 550 551
			struct be_queue_info *mccq,
			struct be_queue_info *cq)
{
552
	struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
553 554 555 556 557
	struct be_cmd_req_mcc_create *req = embedded_payload(wrb);
	struct be_dma_mem *q_mem = &mccq->dma_mem;
	void *ctxt = &req->context;
	int status;

558
	spin_lock(&adapter->mbox_lock);
559 560 561 562 563 564 565 566 567
	memset(wrb, 0, sizeof(*wrb));

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
			OPCODE_COMMON_MCC_CREATE, sizeof(*req));

	req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);

568
	AMAP_SET_BITS(struct amap_mcc_context, fid, ctxt, be_pci_func(adapter));
569 570 571 572 573 574 575 576 577
	AMAP_SET_BITS(struct amap_mcc_context, valid, ctxt, 1);
	AMAP_SET_BITS(struct amap_mcc_context, ring_size, ctxt,
		be_encoded_q_len(mccq->len));
	AMAP_SET_BITS(struct amap_mcc_context, cq_id, ctxt, cq->id);

	be_dws_cpu_to_le(ctxt, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

578
	status = be_mbox_db_ring(adapter);
579 580 581 582 583
	if (!status) {
		struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
		mccq->id = le16_to_cpu(resp->id);
		mccq->created = true;
	}
584
	spin_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
585 586 587 588

	return status;
}

589
int be_cmd_txq_create(struct be_adapter *adapter,
S
Sathya Perla 已提交
590 591 592
			struct be_queue_info *txq,
			struct be_queue_info *cq)
{
593
	struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
S
Sathya Perla 已提交
594 595 596 597 598 599
	struct be_cmd_req_eth_tx_create *req = embedded_payload(wrb);
	struct be_dma_mem *q_mem = &txq->dma_mem;
	void *ctxt = &req->context;
	int status;
	u32 len_encoded;

600
	spin_lock(&adapter->mbox_lock);
S
Sathya Perla 已提交
601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616
	memset(wrb, 0, sizeof(*wrb));

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_TX_CREATE,
		sizeof(*req));

	req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
	req->ulp_num = BE_ULP1_NUM;
	req->type = BE_ETH_TX_RING_TYPE_STANDARD;

	len_encoded = fls(txq->len); /* log2(len) + 1 */
	if (len_encoded == 16)
		len_encoded = 0;
	AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt, len_encoded);
	AMAP_SET_BITS(struct amap_tx_context, pci_func_id, ctxt,
617
			be_pci_func(adapter));
S
Sathya Perla 已提交
618 619 620 621 622 623 624
	AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
	AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);

	be_dws_cpu_to_le(ctxt, sizeof(req->context));

	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);

625
	status = be_mbox_db_ring(adapter);
S
Sathya Perla 已提交
626 627 628 629 630
	if (!status) {
		struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
		txq->id = le16_to_cpu(resp->cid);
		txq->created = true;
	}
631
	spin_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
632 633 634 635

	return status;
}

636
int be_cmd_rxq_create(struct be_adapter *adapter,
S
Sathya Perla 已提交
637 638 639
		struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
		u16 max_frame_size, u32 if_id, u32 rss)
{
640
	struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
S
Sathya Perla 已提交
641 642 643 644
	struct be_cmd_req_eth_rx_create *req = embedded_payload(wrb);
	struct be_dma_mem *q_mem = &rxq->dma_mem;
	int status;

645
	spin_lock(&adapter->mbox_lock);
S
Sathya Perla 已提交
646 647 648 649 650 651 652 653 654 655 656 657 658 659 660
	memset(wrb, 0, sizeof(*wrb));

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_RX_CREATE,
		sizeof(*req));

	req->cq_id = cpu_to_le16(cq_id);
	req->frag_size = fls(frag_size) - 1;
	req->num_pages = 2;
	be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
	req->interface_id = cpu_to_le32(if_id);
	req->max_frame_size = cpu_to_le16(max_frame_size);
	req->rss_queue = cpu_to_le32(rss);

661
	status = be_mbox_db_ring(adapter);
S
Sathya Perla 已提交
662 663 664 665 666
	if (!status) {
		struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
		rxq->id = le16_to_cpu(resp->id);
		rxq->created = true;
	}
667
	spin_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
668 669 670 671 672

	return status;
}

/* Generic destroyer function for all types of queues */
673
int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
S
Sathya Perla 已提交
674 675
		int queue_type)
{
676
	struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
S
Sathya Perla 已提交
677 678 679 680
	struct be_cmd_req_q_destroy *req = embedded_payload(wrb);
	u8 subsys = 0, opcode = 0;
	int status;

681
	spin_lock(&adapter->mbox_lock);
S
Sathya Perla 已提交
682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702

	memset(wrb, 0, sizeof(*wrb));
	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);

	switch (queue_type) {
	case QTYPE_EQ:
		subsys = CMD_SUBSYSTEM_COMMON;
		opcode = OPCODE_COMMON_EQ_DESTROY;
		break;
	case QTYPE_CQ:
		subsys = CMD_SUBSYSTEM_COMMON;
		opcode = OPCODE_COMMON_CQ_DESTROY;
		break;
	case QTYPE_TXQ:
		subsys = CMD_SUBSYSTEM_ETH;
		opcode = OPCODE_ETH_TX_DESTROY;
		break;
	case QTYPE_RXQ:
		subsys = CMD_SUBSYSTEM_ETH;
		opcode = OPCODE_ETH_RX_DESTROY;
		break;
703 704 705 706
	case QTYPE_MCCQ:
		subsys = CMD_SUBSYSTEM_COMMON;
		opcode = OPCODE_COMMON_MCC_DESTROY;
		break;
S
Sathya Perla 已提交
707 708 709 710 711 712 713 714
	default:
		printk(KERN_WARNING DRV_NAME ":bad Q type in Q destroy cmd\n");
		status = -1;
		goto err;
	}
	be_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req));
	req->id = cpu_to_le16(q->id);

715
	status = be_mbox_db_ring(adapter);
S
Sathya Perla 已提交
716
err:
717
	spin_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
718 719 720 721 722

	return status;
}

/* Create an rx filtering policy configuration on an i/f */
723
int be_cmd_if_create(struct be_adapter *adapter, u32 flags, u8 *mac,
S
Sathya Perla 已提交
724 725
		bool pmac_invalid, u32 *if_handle, u32 *pmac_id)
{
726
	struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
S
Sathya Perla 已提交
727 728 729
	struct be_cmd_req_if_create *req = embedded_payload(wrb);
	int status;

730
	spin_lock(&adapter->mbox_lock);
S
Sathya Perla 已提交
731 732 733 734 735 736 737 738 739 740 741 742
	memset(wrb, 0, sizeof(*wrb));

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req));

	req->capability_flags = cpu_to_le32(flags);
	req->enable_flags = cpu_to_le32(flags);
	if (!pmac_invalid)
		memcpy(req->mac_addr, mac, ETH_ALEN);

743
	status = be_mbox_db_ring(adapter);
S
Sathya Perla 已提交
744 745 746 747 748 749 750
	if (!status) {
		struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
		*if_handle = le32_to_cpu(resp->interface_id);
		if (!pmac_invalid)
			*pmac_id = le32_to_cpu(resp->pmac_id);
	}

751
	spin_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
752 753 754
	return status;
}

755
int be_cmd_if_destroy(struct be_adapter *adapter, u32 interface_id)
S
Sathya Perla 已提交
756
{
757
	struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
S
Sathya Perla 已提交
758 759 760
	struct be_cmd_req_if_destroy *req = embedded_payload(wrb);
	int status;

761
	spin_lock(&adapter->mbox_lock);
S
Sathya Perla 已提交
762 763 764 765 766 767 768 769
	memset(wrb, 0, sizeof(*wrb));

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req));

	req->interface_id = cpu_to_le32(interface_id);
770
	status = be_mbox_db_ring(adapter);
S
Sathya Perla 已提交
771

772
	spin_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
773 774 775 776 777 778 779

	return status;
}

/* Get stats is a non embedded command: the request is not embedded inside
 * WRB but is a separate dma memory block
 */
780
int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
S
Sathya Perla 已提交
781
{
782
	struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
S
Sathya Perla 已提交
783 784 785 786
	struct be_cmd_req_get_stats *req = nonemb_cmd->va;
	struct be_sge *sge = nonembedded_sgl(wrb);
	int status;

787
	spin_lock(&adapter->mbox_lock);
S
Sathya Perla 已提交
788 789 790 791 792 793 794 795 796 797 798 799
	memset(wrb, 0, sizeof(*wrb));

	memset(req, 0, sizeof(*req));

	be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
		OPCODE_ETH_GET_STATISTICS, sizeof(*req));
	sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
	sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
	sge->len = cpu_to_le32(nonemb_cmd->size);

800
	status = be_mbox_db_ring(adapter);
S
Sathya Perla 已提交
801 802 803 804 805
	if (!status) {
		struct be_cmd_resp_get_stats *resp = nonemb_cmd->va;
		be_dws_le_to_cpu(&resp->hw_stats, sizeof(resp->hw_stats));
	}

806
	spin_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
807 808 809
	return status;
}

810
int be_cmd_link_status_query(struct be_adapter *adapter,
811
			bool *link_up)
S
Sathya Perla 已提交
812
{
813
	struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
S
Sathya Perla 已提交
814 815 816
	struct be_cmd_req_link_status *req = embedded_payload(wrb);
	int status;

817
	spin_lock(&adapter->mbox_lock);
818 819

	*link_up = false;
S
Sathya Perla 已提交
820 821 822 823 824 825 826
	memset(wrb, 0, sizeof(*wrb));

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req));

827
	status = be_mbox_db_ring(adapter);
S
Sathya Perla 已提交
828 829
	if (!status) {
		struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
830 831
		if (resp->mac_speed != PHY_LINK_SPEED_ZERO)
			*link_up = true;
S
Sathya Perla 已提交
832 833
	}

834
	spin_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
835 836 837
	return status;
}

838
int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver)
S
Sathya Perla 已提交
839
{
840
	struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
S
Sathya Perla 已提交
841 842 843
	struct be_cmd_req_get_fw_version *req = embedded_payload(wrb);
	int status;

844
	spin_lock(&adapter->mbox_lock);
S
Sathya Perla 已提交
845 846 847 848 849 850 851
	memset(wrb, 0, sizeof(*wrb));

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_GET_FW_VERSION, sizeof(*req));

852
	status = be_mbox_db_ring(adapter);
S
Sathya Perla 已提交
853 854 855 856 857
	if (!status) {
		struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
		strncpy(fw_ver, resp->firmware_version_string, FW_VER_LEN);
	}

858
	spin_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
859 860 861 862
	return status;
}

/* set the EQ delay interval of an EQ to specified value */
863
int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
S
Sathya Perla 已提交
864
{
865
	struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
S
Sathya Perla 已提交
866 867 868
	struct be_cmd_req_modify_eq_delay *req = embedded_payload(wrb);
	int status;

869
	spin_lock(&adapter->mbox_lock);
S
Sathya Perla 已提交
870 871 872 873 874 875 876 877 878 879 880 881
	memset(wrb, 0, sizeof(*wrb));

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req));

	req->num_eq = cpu_to_le32(1);
	req->delay[0].eq_id = cpu_to_le32(eq_id);
	req->delay[0].phase = 0;
	req->delay[0].delay_multiplier = cpu_to_le32(eqd);

882
	status = be_mbox_db_ring(adapter);
S
Sathya Perla 已提交
883

884
	spin_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
885 886 887
	return status;
}

888
int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
S
Sathya Perla 已提交
889 890
			u32 num, bool untagged, bool promiscuous)
{
891
	struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
S
Sathya Perla 已提交
892 893 894
	struct be_cmd_req_vlan_config *req = embedded_payload(wrb);
	int status;

895
	spin_lock(&adapter->mbox_lock);
S
Sathya Perla 已提交
896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911
	memset(wrb, 0, sizeof(*wrb));

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req));

	req->interface_id = if_id;
	req->promiscuous = promiscuous;
	req->untagged = untagged;
	req->num_vlan = num;
	if (!promiscuous) {
		memcpy(req->normal_vlan, vtag_array,
			req->num_vlan * sizeof(vtag_array[0]));
	}

912
	status = be_mbox_db_ring(adapter);
S
Sathya Perla 已提交
913

914
	spin_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
915 916 917
	return status;
}

918
/* Use MCC for this command as it may be called in BH context */
919
int be_cmd_promiscuous_config(struct be_adapter *adapter, u8 port_num, bool en)
S
Sathya Perla 已提交
920
{
921 922
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_promiscuous_config *req;
S
Sathya Perla 已提交
923

924
	spin_lock_bh(&adapter->mcc_lock);
925

926
	wrb = wrb_from_mcc(&adapter->mcc_obj.q);
927 928 929
	BUG_ON(!wrb);

	req = embedded_payload(wrb);
S
Sathya Perla 已提交
930 931 932 933 934 935 936 937 938 939 940

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
		OPCODE_ETH_PROMISCUOUS, sizeof(*req));

	if (port_num)
		req->port1_promiscuous = en;
	else
		req->port0_promiscuous = en;

941
	be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
942

943
	spin_unlock_bh(&adapter->mcc_lock);
944
	return 0;
S
Sathya Perla 已提交
945 946
}

947 948 949 950
/*
 * Use MCC for this command as it may be called in BH context
 * (mc == NULL) => multicast promiscous
 */
951
int be_cmd_multicast_set(struct be_adapter *adapter, u32 if_id,
952
		struct dev_mc_list *mc_list, u32 mc_count)
S
Sathya Perla 已提交
953
{
954 955 956
#define BE_MAX_MC		32 /* set mcast promisc if > 32 */
	struct be_mcc_wrb *wrb;
	struct be_cmd_req_mcast_mac_config *req;
S
Sathya Perla 已提交
957

958
	spin_lock_bh(&adapter->mcc_lock);
959

960
	wrb = wrb_from_mcc(&adapter->mcc_obj.q);
961 962 963
	BUG_ON(!wrb);

	req = embedded_payload(wrb);
S
Sathya Perla 已提交
964 965 966 967 968 969 970

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_NTWK_MULTICAST_SET, sizeof(*req));

	req->interface_id = if_id;
971 972 973 974 975 976 977 978 979 980
	if (mc_list && mc_count <= BE_MAX_MC) {
		int i;
		struct dev_mc_list *mc;

		req->num_mac = cpu_to_le16(mc_count);

		for (mc = mc_list, i = 0; mc; mc = mc->next, i++)
			memcpy(req->mac[i].byte, mc->dmi_addr, ETH_ALEN);
	} else {
		req->promiscuous = 1;
S
Sathya Perla 已提交
981 982
	}

983
	be_mcc_notify_wait(adapter);
S
Sathya Perla 已提交
984

985
	spin_unlock_bh(&adapter->mcc_lock);
986 987

	return 0;
S
Sathya Perla 已提交
988 989
}

990
int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
S
Sathya Perla 已提交
991
{
992
	struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
S
Sathya Perla 已提交
993 994 995
	struct be_cmd_req_set_flow_control *req = embedded_payload(wrb);
	int status;

996
	spin_lock(&adapter->mbox_lock);
S
Sathya Perla 已提交
997 998 999 1000 1001 1002 1003 1004 1005 1006 1007

	memset(wrb, 0, sizeof(*wrb));

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req));

	req->tx_flow_control = cpu_to_le16((u16)tx_fc);
	req->rx_flow_control = cpu_to_le16((u16)rx_fc);

1008
	status = be_mbox_db_ring(adapter);
S
Sathya Perla 已提交
1009

1010
	spin_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
1011 1012 1013
	return status;
}

1014
int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
S
Sathya Perla 已提交
1015
{
1016
	struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
S
Sathya Perla 已提交
1017 1018 1019
	struct be_cmd_req_get_flow_control *req = embedded_payload(wrb);
	int status;

1020
	spin_lock(&adapter->mbox_lock);
S
Sathya Perla 已提交
1021 1022 1023 1024 1025 1026 1027 1028

	memset(wrb, 0, sizeof(*wrb));

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req));

1029
	status = be_mbox_db_ring(adapter);
S
Sathya Perla 已提交
1030 1031 1032 1033 1034 1035 1036
	if (!status) {
		struct be_cmd_resp_get_flow_control *resp =
						embedded_payload(wrb);
		*tx_fc = le16_to_cpu(resp->tx_flow_control);
		*rx_fc = le16_to_cpu(resp->rx_flow_control);
	}

1037
	spin_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
1038 1039 1040
	return status;
}

1041
int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num)
S
Sathya Perla 已提交
1042
{
1043
	struct be_mcc_wrb *wrb = wrb_from_mbox(&adapter->mbox_mem);
S
Sathya Perla 已提交
1044 1045 1046
	struct be_cmd_req_query_fw_cfg *req = embedded_payload(wrb);
	int status;

1047
	spin_lock(&adapter->mbox_lock);
S
Sathya Perla 已提交
1048 1049 1050 1051 1052 1053 1054 1055

	memset(wrb, 0, sizeof(*wrb));

	be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);

	be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
		OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req));

1056
	status = be_mbox_db_ring(adapter);
S
Sathya Perla 已提交
1057 1058 1059 1060 1061
	if (!status) {
		struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
		*port_num = le32_to_cpu(resp->phys_port);
	}

1062
	spin_unlock(&adapter->mbox_lock);
S
Sathya Perla 已提交
1063 1064
	return status;
}