intel-iommu.c 116.2 KB
Newer Older
1
/*
2
 * Copyright © 2006-2014 Intel Corporation.
3 4 5 6 7 8 9 10 11 12
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
13 14 15 16 17
 * Authors: David Woodhouse <dwmw2@infradead.org>,
 *          Ashok Raj <ashok.raj@intel.com>,
 *          Shaohua Li <shaohua.li@intel.com>,
 *          Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>,
 *          Fenghua Yu <fenghua.yu@intel.com>
18 19 20 21
 */

#include <linux/init.h>
#include <linux/bitmap.h>
M
mark gross 已提交
22
#include <linux/debugfs.h>
23
#include <linux/export.h>
24 25 26 27 28 29 30 31
#include <linux/slab.h>
#include <linux/irq.h>
#include <linux/interrupt.h>
#include <linux/spinlock.h>
#include <linux/pci.h>
#include <linux/dmar.h>
#include <linux/dma-mapping.h>
#include <linux/mempool.h>
32
#include <linux/memory.h>
M
mark gross 已提交
33
#include <linux/timer.h>
K
Kay, Allen M 已提交
34
#include <linux/iova.h>
35
#include <linux/iommu.h>
K
Kay, Allen M 已提交
36
#include <linux/intel-iommu.h>
37
#include <linux/syscore_ops.h>
38
#include <linux/tboot.h>
39
#include <linux/dmi.h>
40
#include <linux/pci-ats.h>
T
Tejun Heo 已提交
41
#include <linux/memblock.h>
A
Akinobu Mita 已提交
42
#include <linux/dma-contiguous.h>
43
#include <asm/irq_remapping.h>
44
#include <asm/cacheflush.h>
45
#include <asm/iommu.h>
46

47
#include "irq_remapping.h"
48
#include "pci.h"
49

F
Fenghua Yu 已提交
50 51 52
#define ROOT_SIZE		VTD_PAGE_SIZE
#define CONTEXT_SIZE		VTD_PAGE_SIZE

53 54
#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
55
#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
56 57 58 59 60 61 62

#define IOAPIC_RANGE_START	(0xfee00000)
#define IOAPIC_RANGE_END	(0xfeefffff)
#define IOVA_START_ADDR		(0x1000)

#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48

F
Fenghua Yu 已提交
63
#define MAX_AGAW_WIDTH 64
64
#define MAX_AGAW_PFN_WIDTH	(MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
F
Fenghua Yu 已提交
65

66 67 68 69 70 71 72 73
#define __DOMAIN_MAX_PFN(gaw)  ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)

/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
   to match. That way, we can use 'unsigned long' for PFNs with impunity. */
#define DOMAIN_MAX_PFN(gaw)	((unsigned long) min_t(uint64_t, \
				__DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
#define DOMAIN_MAX_ADDR(gaw)	(((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
74

75
#define IOVA_PFN(addr)		((addr) >> PAGE_SHIFT)
76
#define DMA_32BIT_PFN		IOVA_PFN(DMA_BIT_MASK(32))
77
#define DMA_64BIT_PFN		IOVA_PFN(DMA_BIT_MASK(64))
M
mark gross 已提交
78

79 80 81 82
/* page table handling */
#define LEVEL_STRIDE		(9)
#define LEVEL_MASK		(((u64)1 << LEVEL_STRIDE) - 1)

83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100
/*
 * This bitmap is used to advertise the page sizes our hardware support
 * to the IOMMU core, which will then use this information to split
 * physically contiguous memory regions it is mapping into page sizes
 * that we support.
 *
 * Traditionally the IOMMU core just handed us the mappings directly,
 * after making sure the size is an order of a 4KiB page and that the
 * mapping has natural alignment.
 *
 * To retain this behavior, we currently advertise that we support
 * all page sizes that are an order of 4KiB.
 *
 * If at some point we'd like to utilize the IOMMU core's new behavior,
 * we could change this to advertise the real page sizes we support.
 */
#define INTEL_IOMMU_PGSIZES	(~0xFFFUL)

101 102 103 104 105 106 107
static inline int agaw_to_level(int agaw)
{
	return agaw + 2;
}

static inline int agaw_to_width(int agaw)
{
108
	return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
109 110 111 112
}

static inline int width_to_agaw(int width)
{
113
	return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139
}

static inline unsigned int level_to_offset_bits(int level)
{
	return (level - 1) * LEVEL_STRIDE;
}

static inline int pfn_level_offset(unsigned long pfn, int level)
{
	return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
}

static inline unsigned long level_mask(int level)
{
	return -1UL << level_to_offset_bits(level);
}

static inline unsigned long level_size(int level)
{
	return 1UL << level_to_offset_bits(level);
}

static inline unsigned long align_to_level(unsigned long pfn, int level)
{
	return (pfn + level_size(level) - 1) & level_mask(level);
}
140

141 142
static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
{
143
	return  1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
144 145
}

146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165
/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
   are never going to work. */
static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
{
	return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
}

static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
{
	return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
}
static inline unsigned long page_to_dma_pfn(struct page *pg)
{
	return mm_to_dma_pfn(page_to_pfn(pg));
}
static inline unsigned long virt_to_dma_pfn(void *p)
{
	return page_to_dma_pfn(virt_to_page(p));
}

W
Weidong Han 已提交
166 167 168
/* global iommu list, set NULL for ignored DMAR units */
static struct intel_iommu **g_iommus;

169
static void __init check_tylersburg_isoch(void);
170 171
static int rwbf_quirk;

172 173 174 175 176 177
/*
 * set to 1 to panic kernel if can't successfully enable VT-d
 * (used when kernel is launched w/ TXT)
 */
static int force_on = 0;

178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210
/*
 * 0: Present
 * 1-11: Reserved
 * 12-63: Context Ptr (12 - (haw-1))
 * 64-127: Reserved
 */
struct root_entry {
	u64	val;
	u64	rsvd1;
};
#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
static inline bool root_present(struct root_entry *root)
{
	return (root->val & 1);
}
static inline void set_root_present(struct root_entry *root)
{
	root->val |= 1;
}
static inline void set_root_value(struct root_entry *root, unsigned long value)
{
	root->val |= value & VTD_PAGE_MASK;
}

static inline struct context_entry *
get_context_addr_from_root(struct root_entry *root)
{
	return (struct context_entry *)
		(root_present(root)?phys_to_virt(
		root->val & VTD_PAGE_MASK) :
		NULL);
}

211 212 213 214 215 216 217 218 219 220 221 222 223 224 225
/*
 * low 64 bits:
 * 0: present
 * 1: fault processing disable
 * 2-3: translation type
 * 12-63: address space root
 * high 64 bits:
 * 0-2: address width
 * 3-6: aval
 * 8-23: domain id
 */
struct context_entry {
	u64 lo;
	u64 hi;
};
226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270

static inline bool context_present(struct context_entry *context)
{
	return (context->lo & 1);
}
static inline void context_set_present(struct context_entry *context)
{
	context->lo |= 1;
}

static inline void context_set_fault_enable(struct context_entry *context)
{
	context->lo &= (((u64)-1) << 2) | 1;
}

static inline void context_set_translation_type(struct context_entry *context,
						unsigned long value)
{
	context->lo &= (((u64)-1) << 4) | 3;
	context->lo |= (value & 3) << 2;
}

static inline void context_set_address_root(struct context_entry *context,
					    unsigned long value)
{
	context->lo |= value & VTD_PAGE_MASK;
}

static inline void context_set_address_width(struct context_entry *context,
					     unsigned long value)
{
	context->hi |= value & 7;
}

static inline void context_set_domain_id(struct context_entry *context,
					 unsigned long value)
{
	context->hi |= (value & ((1 << 16) - 1)) << 8;
}

static inline void context_clear_entry(struct context_entry *context)
{
	context->lo = 0;
	context->hi = 0;
}
271

272 273 274 275 276
/*
 * 0: readable
 * 1: writable
 * 2-6: reserved
 * 7: super page
277 278
 * 8-10: available
 * 11: snoop behavior
279 280 281 282 283 284
 * 12-63: Host physcial address
 */
struct dma_pte {
	u64 val;
};

285 286 287 288 289 290 291
static inline void dma_clear_pte(struct dma_pte *pte)
{
	pte->val = 0;
}

static inline u64 dma_pte_addr(struct dma_pte *pte)
{
292 293 294 295
#ifdef CONFIG_64BIT
	return pte->val & VTD_PAGE_MASK;
#else
	/* Must have a full atomic 64-bit read */
296
	return  __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
297
#endif
298 299 300 301 302 303
}

static inline bool dma_pte_present(struct dma_pte *pte)
{
	return (pte->val & 3) != 0;
}
304

305 306 307 308 309
static inline bool dma_pte_superpage(struct dma_pte *pte)
{
	return (pte->val & (1 << 7));
}

310 311 312 313 314
static inline int first_pte_in_page(struct dma_pte *pte)
{
	return !((unsigned long)pte & ~VTD_PAGE_MASK);
}

315 316 317 318 319 320
/*
 * This domain is a statically identity mapping domain.
 *	1. This domain creats a static 1:1 mapping to all usable memory.
 * 	2. It maps to each iommu if successful.
 *	3. Each iommu mapps to this domain if successful.
 */
321 322
static struct dmar_domain *si_domain;
static int hw_pass_through = 1;
323

W
Weidong Han 已提交
324
/* devices under the same p2p bridge are owned in one domain */
325
#define DOMAIN_FLAG_P2P_MULTIPLE_DEVICES (1 << 0)
W
Weidong Han 已提交
326

327 328 329 330 331
/* domain represents a virtual machine, more than one devices
 * across iommus may be owned in one domain, e.g. kvm guest.
 */
#define DOMAIN_FLAG_VIRTUAL_MACHINE	(1 << 1)

332 333 334
/* si_domain contains mulitple devices */
#define DOMAIN_FLAG_STATIC_IDENTITY	(1 << 2)

335 336 337 338 339 340 341
/* define the limit of IOMMUs supported in each domain */
#ifdef	CONFIG_X86
# define	IOMMU_UNITS_SUPPORTED	MAX_IO_APICS
#else
# define	IOMMU_UNITS_SUPPORTED	64
#endif

342 343
struct dmar_domain {
	int	id;			/* domain id */
344
	int	nid;			/* node id */
345 346
	DECLARE_BITMAP(iommu_bmp, IOMMU_UNITS_SUPPORTED);
					/* bitmap of iommus this domain uses*/
347 348 349 350 351 352 353 354 355 356

	struct list_head devices; 	/* all devices' list */
	struct iova_domain iovad;	/* iova's that belong to this domain */

	struct dma_pte	*pgd;		/* virtual address */
	int		gaw;		/* max guest address width */

	/* adjusted guest address width, 0 is level 2 30-bit */
	int		agaw;

W
Weidong Han 已提交
357
	int		flags;		/* flags to find out type of domain */
W
Weidong Han 已提交
358 359

	int		iommu_coherency;/* indicate coherency of iommu access */
360
	int		iommu_snooping; /* indicate snooping control feature*/
361
	int		iommu_count;	/* reference count of iommu */
362 363 364
	int		iommu_superpage;/* Level of superpages supported:
					   0 == 4KiB (no superpages), 1 == 2MiB,
					   2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
365
	spinlock_t	iommu_lock;	/* protect iommu set in domain */
366
	u64		max_addr;	/* maximum mapped address */
367 368
};

369 370 371 372
/* PCI domain-device relationship */
struct device_domain_info {
	struct list_head link;	/* link to domain siblings */
	struct list_head global; /* link to global list */
373
	u8 bus;			/* PCI bus number */
374
	u8 devfn;		/* PCI devfn number */
375
	struct device *dev; /* it's NULL for PCIe-to-PCI bridge */
Y
Yu Zhao 已提交
376
	struct intel_iommu *iommu; /* IOMMU used by this device */
377 378 379
	struct dmar_domain *domain; /* pointer to domain */
};

380 381 382 383 384
struct dmar_rmrr_unit {
	struct list_head list;		/* list of rmrr units	*/
	struct acpi_dmar_header *hdr;	/* ACPI header		*/
	u64	base_address;		/* reserved base address*/
	u64	end_address;		/* reserved end address */
385
	struct dmar_dev_scope *devices;	/* target devices */
386 387 388 389 390 391
	int	devices_cnt;		/* target device count */
};

struct dmar_atsr_unit {
	struct list_head list;		/* list of ATSR units */
	struct acpi_dmar_header *hdr;	/* ACPI header */
392
	struct dmar_dev_scope *devices;	/* target devices */
393 394 395 396 397 398 399 400 401 402
	int devices_cnt;		/* target device count */
	u8 include_all:1;		/* include all ports */
};

static LIST_HEAD(dmar_atsr_units);
static LIST_HEAD(dmar_rmrr_units);

#define for_each_rmrr_units(rmrr) \
	list_for_each_entry(rmrr, &dmar_rmrr_units, list)

M
mark gross 已提交
403 404
static void flush_unmaps_timeout(unsigned long data);

405
static DEFINE_TIMER(unmap_timer,  flush_unmaps_timeout, 0, 0);
M
mark gross 已提交
406

407 408 409 410 411
#define HIGH_WATER_MARK 250
struct deferred_flush_tables {
	int next;
	struct iova *iova[HIGH_WATER_MARK];
	struct dmar_domain *domain[HIGH_WATER_MARK];
412
	struct page *freelist[HIGH_WATER_MARK];
413 414 415 416
};

static struct deferred_flush_tables *deferred_flush;

M
mark gross 已提交
417 418 419 420 421 422 423 424 425
/* bitmap for indexing intel_iommus */
static int g_num_of_iommus;

static DEFINE_SPINLOCK(async_umap_flush_lock);
static LIST_HEAD(unmaps_to_do);

static int timer_on;
static long list_size;

426
static void domain_exit(struct dmar_domain *domain);
427
static void domain_remove_dev_info(struct dmar_domain *domain);
428
static void domain_remove_one_dev_info(struct dmar_domain *domain,
429
				       struct device *dev);
430
static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
431
					   struct device *dev);
432

433
#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
434 435 436
int dmar_disabled = 0;
#else
int dmar_disabled = 1;
437
#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
438

439 440 441
int intel_iommu_enabled = 0;
EXPORT_SYMBOL_GPL(intel_iommu_enabled);

442
static int dmar_map_gfx = 1;
443
static int dmar_forcedac;
M
mark gross 已提交
444
static int intel_iommu_strict;
445
static int intel_iommu_superpage = 1;
446

447 448 449
int intel_iommu_gfx_mapped;
EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);

450 451 452 453
#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
static DEFINE_SPINLOCK(device_domain_lock);
static LIST_HEAD(device_domain_list);

454 455
static struct iommu_ops intel_iommu_ops;

456 457 458 459 460
static int __init intel_iommu_setup(char *str)
{
	if (!str)
		return -EINVAL;
	while (*str) {
461 462 463 464
		if (!strncmp(str, "on", 2)) {
			dmar_disabled = 0;
			printk(KERN_INFO "Intel-IOMMU: enabled\n");
		} else if (!strncmp(str, "off", 3)) {
465
			dmar_disabled = 1;
466
			printk(KERN_INFO "Intel-IOMMU: disabled\n");
467 468 469 470
		} else if (!strncmp(str, "igfx_off", 8)) {
			dmar_map_gfx = 0;
			printk(KERN_INFO
				"Intel-IOMMU: disable GFX device mapping\n");
471
		} else if (!strncmp(str, "forcedac", 8)) {
M
mark gross 已提交
472
			printk(KERN_INFO
473 474
				"Intel-IOMMU: Forcing DAC for PCI devices\n");
			dmar_forcedac = 1;
M
mark gross 已提交
475 476 477 478
		} else if (!strncmp(str, "strict", 6)) {
			printk(KERN_INFO
				"Intel-IOMMU: disable batched IOTLB flush\n");
			intel_iommu_strict = 1;
479 480 481 482
		} else if (!strncmp(str, "sp_off", 6)) {
			printk(KERN_INFO
				"Intel-IOMMU: disable supported super page\n");
			intel_iommu_superpage = 0;
483 484 485 486 487 488 489 490 491 492 493 494 495 496
		}

		str += strcspn(str, ",");
		while (*str == ',')
			str++;
	}
	return 0;
}
__setup("intel_iommu=", intel_iommu_setup);

static struct kmem_cache *iommu_domain_cache;
static struct kmem_cache *iommu_devinfo_cache;
static struct kmem_cache *iommu_iova_cache;

497
static inline void *alloc_pgtable_page(int node)
498
{
499 500
	struct page *page;
	void *vaddr = NULL;
501

502 503 504
	page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
	if (page)
		vaddr = page_address(page);
505
	return vaddr;
506 507 508 509 510 511 512 513 514
}

static inline void free_pgtable_page(void *vaddr)
{
	free_page((unsigned long)vaddr);
}

static inline void *alloc_domain_mem(void)
{
515
	return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
516 517
}

K
Kay, Allen M 已提交
518
static void free_domain_mem(void *vaddr)
519 520 521 522 523 524
{
	kmem_cache_free(iommu_domain_cache, vaddr);
}

static inline void * alloc_devinfo_mem(void)
{
525
	return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
526 527 528 529 530 531 532 533 534
}

static inline void free_devinfo_mem(void *vaddr)
{
	kmem_cache_free(iommu_devinfo_cache, vaddr);
}

struct iova *alloc_iova_mem(void)
{
535
	return kmem_cache_alloc(iommu_iova_cache, GFP_ATOMIC);
536 537 538 539 540 541 542
}

void free_iova_mem(struct iova *iova)
{
	kmem_cache_free(iommu_iova_cache, iova);
}

W
Weidong Han 已提交
543

F
Fenghua Yu 已提交
544
static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
W
Weidong Han 已提交
545 546 547 548 549
{
	unsigned long sagaw;
	int agaw = -1;

	sagaw = cap_sagaw(iommu->cap);
F
Fenghua Yu 已提交
550
	for (agaw = width_to_agaw(max_gaw);
W
Weidong Han 已提交
551 552 553 554 555 556 557 558
	     agaw >= 0; agaw--) {
		if (test_bit(agaw, &sagaw))
			break;
	}

	return agaw;
}

F
Fenghua Yu 已提交
559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576
/*
 * Calculate max SAGAW for each iommu.
 */
int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
{
	return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
}

/*
 * calculate agaw for each iommu.
 * "SAGAW" may be different across iommus, use a default agaw, and
 * get a supported less agaw for iommus that don't support the default agaw.
 */
int iommu_calculate_agaw(struct intel_iommu *iommu)
{
	return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
}

577
/* This functionin only returns single iommu in a domain */
578 579 580 581
static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
{
	int iommu_id;

582
	/* si_domain and vm domain should not get here. */
583
	BUG_ON(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE);
584
	BUG_ON(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY);
585

586
	iommu_id = find_first_bit(domain->iommu_bmp, g_num_of_iommus);
587 588 589 590 591 592
	if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
		return NULL;

	return g_iommus[iommu_id];
}

W
Weidong Han 已提交
593 594
static void domain_update_iommu_coherency(struct dmar_domain *domain)
{
595 596 597
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
	int i, found = 0;
598

599
	domain->iommu_coherency = 1;
W
Weidong Han 已提交
600

601
	for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus) {
602
		found = 1;
W
Weidong Han 已提交
603 604 605 606 607
		if (!ecap_coherent(g_iommus[i]->ecap)) {
			domain->iommu_coherency = 0;
			break;
		}
	}
608 609 610 611 612 613 614 615 616 617 618 619
	if (found)
		return;

	/* No hardware attached; use lowest common denominator */
	rcu_read_lock();
	for_each_active_iommu(iommu, drhd) {
		if (!ecap_coherent(iommu->ecap)) {
			domain->iommu_coherency = 0;
			break;
		}
	}
	rcu_read_unlock();
W
Weidong Han 已提交
620 621
}

622 623 624 625 626 627
static void domain_update_iommu_snooping(struct dmar_domain *domain)
{
	int i;

	domain->iommu_snooping = 1;

628
	for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus) {
629 630 631 632 633 634 635
		if (!ecap_sc_support(g_iommus[i]->ecap)) {
			domain->iommu_snooping = 0;
			break;
		}
	}
}

636 637
static void domain_update_iommu_superpage(struct dmar_domain *domain)
{
638 639 640
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	int mask = 0xf;
641 642 643 644 645 646

	if (!intel_iommu_superpage) {
		domain->iommu_superpage = 0;
		return;
	}

647
	/* set iommu_superpage to the smallest common denominator */
648
	rcu_read_lock();
649 650
	for_each_active_iommu(iommu, drhd) {
		mask &= cap_super_page_val(iommu->cap);
651 652 653 654
		if (!mask) {
			break;
		}
	}
655 656
	rcu_read_unlock();

657 658 659
	domain->iommu_superpage = fls(mask);
}

660 661 662 663 664
/* Some capabilities may be different across iommus */
static void domain_update_iommu_cap(struct dmar_domain *domain)
{
	domain_update_iommu_coherency(domain);
	domain_update_iommu_snooping(domain);
665
	domain_update_iommu_superpage(domain);
666 667
}

668
static struct intel_iommu *device_to_iommu(struct device *dev, u8 *bus, u8 *devfn)
669 670
{
	struct dmar_drhd_unit *drhd = NULL;
671
	struct intel_iommu *iommu;
672 673 674
	struct device *tmp;
	struct pci_dev *ptmp, *pdev = NULL;
	u16 segment;
675 676
	int i;

677 678 679 680 681 682
	if (dev_is_pci(dev)) {
		pdev = to_pci_dev(dev);
		segment = pci_domain_nr(pdev->bus);
	} else if (ACPI_COMPANION(dev))
		dev = &ACPI_COMPANION(dev)->dev;

683
	rcu_read_lock();
684
	for_each_active_iommu(iommu, drhd) {
685
		if (pdev && segment != drhd->segment)
686
			continue;
687

688
		for_each_active_dev_scope(drhd->devices,
689 690 691 692
					  drhd->devices_cnt, i, tmp) {
			if (tmp == dev) {
				*bus = drhd->devices[i].bus;
				*devfn = drhd->devices[i].devfn;
693
				goto out;
694 695 696 697 698 699 700 701 702 703
			}

			if (!pdev || !dev_is_pci(tmp))
				continue;

			ptmp = to_pci_dev(tmp);
			if (ptmp->subordinate &&
			    ptmp->subordinate->number <= pdev->bus->number &&
			    ptmp->subordinate->busn_res.end >= pdev->bus->number)
				goto got_pdev;
704
		}
705

706 707 708 709
		if (pdev && drhd->include_all) {
		got_pdev:
			*bus = pdev->bus->number;
			*devfn = pdev->devfn;
710
			goto out;
711
		}
712
	}
713
	iommu = NULL;
714
 out:
715
	rcu_read_unlock();
716

717
	return iommu;
718 719
}

W
Weidong Han 已提交
720 721 722 723 724 725 726
static void domain_flush_cache(struct dmar_domain *domain,
			       void *addr, int size)
{
	if (!domain->iommu_coherency)
		clflush_cache_range(addr, size);
}

727 728 729 730 731 732 733 734 735 736 737 738 739
/* Gets context entry for a given bus and devfn */
static struct context_entry * device_to_context_entry(struct intel_iommu *iommu,
		u8 bus, u8 devfn)
{
	struct root_entry *root;
	struct context_entry *context;
	unsigned long phy_addr;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
	root = &iommu->root_entry[bus];
	context = get_context_addr_from_root(root);
	if (!context) {
740 741
		context = (struct context_entry *)
				alloc_pgtable_page(iommu->node);
742 743 744 745
		if (!context) {
			spin_unlock_irqrestore(&iommu->lock, flags);
			return NULL;
		}
F
Fenghua Yu 已提交
746
		__iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769
		phy_addr = virt_to_phys((void *)context);
		set_root_value(root, phy_addr);
		set_root_present(root);
		__iommu_flush_cache(iommu, root, sizeof(*root));
	}
	spin_unlock_irqrestore(&iommu->lock, flags);
	return &context[devfn];
}

static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
{
	struct root_entry *root;
	struct context_entry *context;
	int ret;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
	root = &iommu->root_entry[bus];
	context = get_context_addr_from_root(root);
	if (!context) {
		ret = 0;
		goto out;
	}
770
	ret = context_present(&context[devfn]);
771 772 773 774 775 776 777 778 779 780 781 782 783 784 785
out:
	spin_unlock_irqrestore(&iommu->lock, flags);
	return ret;
}

static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
{
	struct root_entry *root;
	struct context_entry *context;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
	root = &iommu->root_entry[bus];
	context = get_context_addr_from_root(root);
	if (context) {
786
		context_clear_entry(&context[devfn]);
787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815
		__iommu_flush_cache(iommu, &context[devfn], \
			sizeof(*context));
	}
	spin_unlock_irqrestore(&iommu->lock, flags);
}

static void free_context_table(struct intel_iommu *iommu)
{
	struct root_entry *root;
	int i;
	unsigned long flags;
	struct context_entry *context;

	spin_lock_irqsave(&iommu->lock, flags);
	if (!iommu->root_entry) {
		goto out;
	}
	for (i = 0; i < ROOT_ENTRY_NR; i++) {
		root = &iommu->root_entry[i];
		context = get_context_addr_from_root(root);
		if (context)
			free_pgtable_page(context);
	}
	free_pgtable_page(iommu->root_entry);
	iommu->root_entry = NULL;
out:
	spin_unlock_irqrestore(&iommu->lock, flags);
}

816
static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
817
				      unsigned long pfn, int *target_level)
818
{
819
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
820 821
	struct dma_pte *parent, *pte = NULL;
	int level = agaw_to_level(domain->agaw);
822
	int offset;
823 824

	BUG_ON(!domain->pgd);
825 826 827 828 829

	if (addr_width < BITS_PER_LONG && pfn >> addr_width)
		/* Address beyond IOMMU's addressing capabilities. */
		return NULL;

830 831
	parent = domain->pgd;

832
	while (1) {
833 834
		void *tmp_page;

835
		offset = pfn_level_offset(pfn, level);
836
		pte = &parent[offset];
837
		if (!*target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
838
			break;
839
		if (level == *target_level)
840 841
			break;

842
		if (!dma_pte_present(pte)) {
843 844
			uint64_t pteval;

845
			tmp_page = alloc_pgtable_page(domain->nid);
846

847
			if (!tmp_page)
848
				return NULL;
849

850
			domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
851
			pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
852 853 854 855 856 857 858
			if (cmpxchg64(&pte->val, 0ULL, pteval)) {
				/* Someone else set it while we were thinking; use theirs. */
				free_pgtable_page(tmp_page);
			} else {
				dma_pte_addr(pte);
				domain_flush_cache(domain, pte, sizeof(*pte));
			}
859
		}
860 861 862
		if (level == 1)
			break;

863
		parent = phys_to_virt(dma_pte_addr(pte));
864 865 866
		level--;
	}

867 868 869
	if (!*target_level)
		*target_level = level;

870 871 872
	return pte;
}

873

874
/* return address's pte at specific level */
875 876
static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
					 unsigned long pfn,
877
					 int level, int *large_page)
878 879 880 881 882 883 884
{
	struct dma_pte *parent, *pte = NULL;
	int total = agaw_to_level(domain->agaw);
	int offset;

	parent = domain->pgd;
	while (level <= total) {
885
		offset = pfn_level_offset(pfn, total);
886 887 888 889
		pte = &parent[offset];
		if (level == total)
			return pte;

890 891
		if (!dma_pte_present(pte)) {
			*large_page = total;
892
			break;
893 894
		}

895
		if (dma_pte_superpage(pte)) {
896 897 898 899
			*large_page = total;
			return pte;
		}

900
		parent = phys_to_virt(dma_pte_addr(pte));
901 902 903 904 905 906
		total--;
	}
	return NULL;
}

/* clear last level pte, a tlb flush should be followed */
907
static void dma_pte_clear_range(struct dmar_domain *domain,
908 909
				unsigned long start_pfn,
				unsigned long last_pfn)
910
{
911
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
912
	unsigned int large_page = 1;
913
	struct dma_pte *first_pte, *pte;
914

915
	BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
916
	BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
917
	BUG_ON(start_pfn > last_pfn);
918

919
	/* we don't need lock here; nobody else touches the iova range */
920
	do {
921 922
		large_page = 1;
		first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
923
		if (!pte) {
924
			start_pfn = align_to_level(start_pfn + 1, large_page + 1);
925 926
			continue;
		}
927
		do {
928
			dma_clear_pte(pte);
929
			start_pfn += lvl_to_nr_pages(large_page);
930
			pte++;
931 932
		} while (start_pfn <= last_pfn && !first_pte_in_page(pte));

933 934
		domain_flush_cache(domain, first_pte,
				   (void *)pte - (void *)first_pte);
935 936

	} while (start_pfn && start_pfn <= last_pfn);
937 938
}

939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961
static void dma_pte_free_level(struct dmar_domain *domain, int level,
			       struct dma_pte *pte, unsigned long pfn,
			       unsigned long start_pfn, unsigned long last_pfn)
{
	pfn = max(start_pfn, pfn);
	pte = &pte[pfn_level_offset(pfn, level)];

	do {
		unsigned long level_pfn;
		struct dma_pte *level_pte;

		if (!dma_pte_present(pte) || dma_pte_superpage(pte))
			goto next;

		level_pfn = pfn & level_mask(level - 1);
		level_pte = phys_to_virt(dma_pte_addr(pte));

		if (level > 2)
			dma_pte_free_level(domain, level - 1, level_pte,
					   level_pfn, start_pfn, last_pfn);

		/* If range covers entire pagetable, free it */
		if (!(start_pfn > level_pfn ||
962
		      last_pfn < level_pfn + level_size(level) - 1)) {
963 964 965 966 967 968 969 970 971
			dma_clear_pte(pte);
			domain_flush_cache(domain, pte, sizeof(*pte));
			free_pgtable_page(level_pte);
		}
next:
		pfn += level_size(level);
	} while (!first_pte_in_page(++pte) && pfn <= last_pfn);
}

972 973
/* free page table pages. last level pte should already be cleared */
static void dma_pte_free_pagetable(struct dmar_domain *domain,
974 975
				   unsigned long start_pfn,
				   unsigned long last_pfn)
976
{
977
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
978

979 980
	BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
	BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
981
	BUG_ON(start_pfn > last_pfn);
982

983
	/* We don't need lock here; nobody else touches the iova range */
984 985
	dma_pte_free_level(domain, agaw_to_level(domain->agaw),
			   domain->pgd, 0, start_pfn, last_pfn);
986

987
	/* free pgd */
988
	if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
989 990 991 992 993
		free_pgtable_page(domain->pgd);
		domain->pgd = NULL;
	}
}

994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012
/* When a page at a given level is being unlinked from its parent, we don't
   need to *modify* it at all. All we need to do is make a list of all the
   pages which can be freed just as soon as we've flushed the IOTLB and we
   know the hardware page-walk will no longer touch them.
   The 'pte' argument is the *parent* PTE, pointing to the page that is to
   be freed. */
static struct page *dma_pte_list_pagetables(struct dmar_domain *domain,
					    int level, struct dma_pte *pte,
					    struct page *freelist)
{
	struct page *pg;

	pg = pfn_to_page(dma_pte_addr(pte) >> PAGE_SHIFT);
	pg->freelist = freelist;
	freelist = pg;

	if (level == 1)
		return freelist;

1013 1014
	pte = page_address(pg);
	do {
1015 1016 1017
		if (dma_pte_present(pte) && !dma_pte_superpage(pte))
			freelist = dma_pte_list_pagetables(domain, level - 1,
							   pte, freelist);
1018 1019
		pte++;
	} while (!first_pte_in_page(pte));
1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112

	return freelist;
}

static struct page *dma_pte_clear_level(struct dmar_domain *domain, int level,
					struct dma_pte *pte, unsigned long pfn,
					unsigned long start_pfn,
					unsigned long last_pfn,
					struct page *freelist)
{
	struct dma_pte *first_pte = NULL, *last_pte = NULL;

	pfn = max(start_pfn, pfn);
	pte = &pte[pfn_level_offset(pfn, level)];

	do {
		unsigned long level_pfn;

		if (!dma_pte_present(pte))
			goto next;

		level_pfn = pfn & level_mask(level);

		/* If range covers entire pagetable, free it */
		if (start_pfn <= level_pfn &&
		    last_pfn >= level_pfn + level_size(level) - 1) {
			/* These suborbinate page tables are going away entirely. Don't
			   bother to clear them; we're just going to *free* them. */
			if (level > 1 && !dma_pte_superpage(pte))
				freelist = dma_pte_list_pagetables(domain, level - 1, pte, freelist);

			dma_clear_pte(pte);
			if (!first_pte)
				first_pte = pte;
			last_pte = pte;
		} else if (level > 1) {
			/* Recurse down into a level that isn't *entirely* obsolete */
			freelist = dma_pte_clear_level(domain, level - 1,
						       phys_to_virt(dma_pte_addr(pte)),
						       level_pfn, start_pfn, last_pfn,
						       freelist);
		}
next:
		pfn += level_size(level);
	} while (!first_pte_in_page(++pte) && pfn <= last_pfn);

	if (first_pte)
		domain_flush_cache(domain, first_pte,
				   (void *)++last_pte - (void *)first_pte);

	return freelist;
}

/* We can't just free the pages because the IOMMU may still be walking
   the page tables, and may have cached the intermediate levels. The
   pages can only be freed after the IOTLB flush has been done. */
struct page *domain_unmap(struct dmar_domain *domain,
			  unsigned long start_pfn,
			  unsigned long last_pfn)
{
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
	struct page *freelist = NULL;

	BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
	BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
	BUG_ON(start_pfn > last_pfn);

	/* we don't need lock here; nobody else touches the iova range */
	freelist = dma_pte_clear_level(domain, agaw_to_level(domain->agaw),
				       domain->pgd, 0, start_pfn, last_pfn, NULL);

	/* free pgd */
	if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
		struct page *pgd_page = virt_to_page(domain->pgd);
		pgd_page->freelist = freelist;
		freelist = pgd_page;

		domain->pgd = NULL;
	}

	return freelist;
}

void dma_free_pagelist(struct page *freelist)
{
	struct page *pg;

	while ((pg = freelist)) {
		freelist = pg->freelist;
		free_pgtable_page(page_address(pg));
	}
}

1113 1114 1115 1116 1117 1118
/* iommu handling */
static int iommu_alloc_root_entry(struct intel_iommu *iommu)
{
	struct root_entry *root;
	unsigned long flags;

1119
	root = (struct root_entry *)alloc_pgtable_page(iommu->node);
1120 1121 1122
	if (!root)
		return -ENOMEM;

F
Fenghua Yu 已提交
1123
	__iommu_flush_cache(iommu, root, ROOT_SIZE);
1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134

	spin_lock_irqsave(&iommu->lock, flags);
	iommu->root_entry = root;
	spin_unlock_irqrestore(&iommu->lock, flags);

	return 0;
}

static void iommu_set_root_entry(struct intel_iommu *iommu)
{
	void *addr;
1135
	u32 sts;
1136 1137 1138 1139
	unsigned long flag;

	addr = iommu->root_entry;

1140
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1141 1142
	dmar_writeq(iommu->reg + DMAR_RTADDR_REG, virt_to_phys(addr));

1143
	writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
1144 1145 1146

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1147
		      readl, (sts & DMA_GSTS_RTPS), sts);
1148

1149
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1150 1151 1152 1153 1154 1155 1156
}

static void iommu_flush_write_buffer(struct intel_iommu *iommu)
{
	u32 val;
	unsigned long flag;

1157
	if (!rwbf_quirk && !cap_rwbf(iommu->cap))
1158 1159
		return;

1160
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1161
	writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
1162 1163 1164

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1165
		      readl, (!(val & DMA_GSTS_WBFS)), val);
1166

1167
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1168 1169 1170
}

/* return value determine if we need a write buffer flush */
1171 1172 1173
static void __iommu_flush_context(struct intel_iommu *iommu,
				  u16 did, u16 source_id, u8 function_mask,
				  u64 type)
1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193
{
	u64 val = 0;
	unsigned long flag;

	switch (type) {
	case DMA_CCMD_GLOBAL_INVL:
		val = DMA_CCMD_GLOBAL_INVL;
		break;
	case DMA_CCMD_DOMAIN_INVL:
		val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
		break;
	case DMA_CCMD_DEVICE_INVL:
		val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
			| DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
		break;
	default:
		BUG();
	}
	val |= DMA_CCMD_ICC;

1194
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1195 1196 1197 1198 1199 1200
	dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
		dmar_readq, (!(val & DMA_CCMD_ICC)), val);

1201
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1202 1203 1204
}

/* return value determine if we need a write buffer flush */
1205 1206
static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
				u64 addr, unsigned int size_order, u64 type)
1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221
{
	int tlb_offset = ecap_iotlb_offset(iommu->ecap);
	u64 val = 0, val_iva = 0;
	unsigned long flag;

	switch (type) {
	case DMA_TLB_GLOBAL_FLUSH:
		/* global flush doesn't need set IVA_REG */
		val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
		break;
	case DMA_TLB_DSI_FLUSH:
		val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
		break;
	case DMA_TLB_PSI_FLUSH:
		val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1222
		/* IH bit is passed in as part of address */
1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239
		val_iva = size_order | addr;
		break;
	default:
		BUG();
	}
	/* Note: set drain read/write */
#if 0
	/*
	 * This is probably to be super secure.. Looks like we can
	 * ignore it without any impact.
	 */
	if (cap_read_drain(iommu->cap))
		val |= DMA_TLB_READ_DRAIN;
#endif
	if (cap_write_drain(iommu->cap))
		val |= DMA_TLB_WRITE_DRAIN;

1240
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1241 1242 1243 1244 1245 1246 1247 1248 1249
	/* Note: Only uses first TLB reg currently */
	if (val_iva)
		dmar_writeq(iommu->reg + tlb_offset, val_iva);
	dmar_writeq(iommu->reg + tlb_offset + 8, val);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, tlb_offset + 8,
		dmar_readq, (!(val & DMA_TLB_IVT)), val);

1250
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1251 1252 1253 1254 1255 1256

	/* check IOTLB invalidation granularity */
	if (DMA_TLB_IAIG(val) == 0)
		printk(KERN_ERR"IOMMU: flush IOTLB failed\n");
	if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
		pr_debug("IOMMU: tlb flush request %Lx, actual %Lx\n",
F
Fenghua Yu 已提交
1257 1258
			(unsigned long long)DMA_TLB_IIRG(type),
			(unsigned long long)DMA_TLB_IAIG(val));
1259 1260
}

1261 1262 1263
static struct device_domain_info *
iommu_support_dev_iotlb (struct dmar_domain *domain, struct intel_iommu *iommu,
			 u8 bus, u8 devfn)
Y
Yu Zhao 已提交
1264 1265 1266 1267
{
	int found = 0;
	unsigned long flags;
	struct device_domain_info *info;
1268
	struct pci_dev *pdev;
Y
Yu Zhao 已提交
1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283

	if (!ecap_dev_iotlb_support(iommu->ecap))
		return NULL;

	if (!iommu->qi)
		return NULL;

	spin_lock_irqsave(&device_domain_lock, flags);
	list_for_each_entry(info, &domain->devices, link)
		if (info->bus == bus && info->devfn == devfn) {
			found = 1;
			break;
		}
	spin_unlock_irqrestore(&device_domain_lock, flags);

1284
	if (!found || !info->dev || !dev_is_pci(info->dev))
Y
Yu Zhao 已提交
1285 1286
		return NULL;

1287 1288 1289
	pdev = to_pci_dev(info->dev);

	if (!pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS))
Y
Yu Zhao 已提交
1290 1291
		return NULL;

1292
	if (!dmar_find_matched_atsr_unit(pdev))
Y
Yu Zhao 已提交
1293 1294 1295 1296 1297 1298
		return NULL;

	return info;
}

static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1299
{
1300
	if (!info || !dev_is_pci(info->dev))
Y
Yu Zhao 已提交
1301 1302
		return;

1303
	pci_enable_ats(to_pci_dev(info->dev), VTD_PAGE_SHIFT);
Y
Yu Zhao 已提交
1304 1305 1306 1307
}

static void iommu_disable_dev_iotlb(struct device_domain_info *info)
{
1308 1309
	if (!info->dev || !dev_is_pci(info->dev) ||
	    !pci_ats_enabled(to_pci_dev(info->dev)))
Y
Yu Zhao 已提交
1310 1311
		return;

1312
	pci_disable_ats(to_pci_dev(info->dev));
Y
Yu Zhao 已提交
1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323
}

static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
				  u64 addr, unsigned mask)
{
	u16 sid, qdep;
	unsigned long flags;
	struct device_domain_info *info;

	spin_lock_irqsave(&device_domain_lock, flags);
	list_for_each_entry(info, &domain->devices, link) {
1324 1325 1326 1327 1328 1329
		struct pci_dev *pdev;
		if (!info->dev || !dev_is_pci(info->dev))
			continue;

		pdev = to_pci_dev(info->dev);
		if (!pci_ats_enabled(pdev))
Y
Yu Zhao 已提交
1330 1331 1332
			continue;

		sid = info->bus << 8 | info->devfn;
1333
		qdep = pci_ats_queue_depth(pdev);
Y
Yu Zhao 已提交
1334 1335 1336 1337 1338
		qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
	}
	spin_unlock_irqrestore(&device_domain_lock, flags);
}

1339
static void iommu_flush_iotlb_psi(struct intel_iommu *iommu, u16 did,
1340
				  unsigned long pfn, unsigned int pages, int ih, int map)
1341
{
1342
	unsigned int mask = ilog2(__roundup_pow_of_two(pages));
1343
	uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
1344 1345 1346

	BUG_ON(pages == 0);

1347 1348
	if (ih)
		ih = 1 << 6;
1349
	/*
1350 1351
	 * Fallback to domain selective flush if no PSI support or the size is
	 * too big.
1352 1353 1354
	 * PSI requires page size to be 2 ^ x, and the base address is naturally
	 * aligned to the size
	 */
1355 1356
	if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
		iommu->flush.flush_iotlb(iommu, did, 0, 0,
1357
						DMA_TLB_DSI_FLUSH);
1358
	else
1359
		iommu->flush.flush_iotlb(iommu, did, addr | ih, mask,
1360
						DMA_TLB_PSI_FLUSH);
1361 1362

	/*
1363 1364
	 * In caching mode, changes of pages from non-present to present require
	 * flush. However, device IOTLB doesn't need to be flushed in this case.
1365
	 */
1366
	if (!cap_caching_mode(iommu->cap) || !map)
Y
Yu Zhao 已提交
1367
		iommu_flush_dev_iotlb(iommu->domains[did], addr, mask);
1368 1369
}

M
mark gross 已提交
1370 1371 1372 1373 1374
static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
{
	u32 pmen;
	unsigned long flags;

1375
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
M
mark gross 已提交
1376 1377 1378 1379 1380 1381 1382 1383
	pmen = readl(iommu->reg + DMAR_PMEN_REG);
	pmen &= ~DMA_PMEN_EPM;
	writel(pmen, iommu->reg + DMAR_PMEN_REG);

	/* wait for the protected region status bit to clear */
	IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
		readl, !(pmen & DMA_PMEN_PRS), pmen);

1384
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
M
mark gross 已提交
1385 1386
}

1387 1388 1389 1390 1391
static int iommu_enable_translation(struct intel_iommu *iommu)
{
	u32 sts;
	unsigned long flags;

1392
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
1393 1394
	iommu->gcmd |= DMA_GCMD_TE;
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1395 1396 1397

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1398
		      readl, (sts & DMA_GSTS_TES), sts);
1399

1400
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
1401 1402 1403 1404 1405 1406 1407 1408
	return 0;
}

static int iommu_disable_translation(struct intel_iommu *iommu)
{
	u32 sts;
	unsigned long flag;

1409
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1410 1411 1412 1413 1414
	iommu->gcmd &= ~DMA_GCMD_TE;
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1415
		      readl, (!(sts & DMA_GSTS_TES)), sts);
1416

1417
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1418 1419 1420
	return 0;
}

1421

1422 1423 1424 1425 1426 1427
static int iommu_init_domains(struct intel_iommu *iommu)
{
	unsigned long ndomains;
	unsigned long nlongs;

	ndomains = cap_ndoms(iommu->cap);
1428 1429
	pr_debug("IOMMU%d: Number of Domains supported <%ld>\n",
		 iommu->seq_id, ndomains);
1430 1431
	nlongs = BITS_TO_LONGS(ndomains);

1432 1433
	spin_lock_init(&iommu->lock);

1434 1435 1436 1437 1438
	/* TBD: there might be 64K domains,
	 * consider other allocation for future chip
	 */
	iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
	if (!iommu->domain_ids) {
1439 1440
		pr_err("IOMMU%d: allocating domain id array failed\n",
		       iommu->seq_id);
1441 1442 1443 1444 1445
		return -ENOMEM;
	}
	iommu->domains = kcalloc(ndomains, sizeof(struct dmar_domain *),
			GFP_KERNEL);
	if (!iommu->domains) {
1446 1447 1448 1449
		pr_err("IOMMU%d: allocating domain array failed\n",
		       iommu->seq_id);
		kfree(iommu->domain_ids);
		iommu->domain_ids = NULL;
1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461
		return -ENOMEM;
	}

	/*
	 * if Caching mode is set, then invalid translations are tagged
	 * with domainid 0. Hence we need to pre-allocate it.
	 */
	if (cap_caching_mode(iommu->cap))
		set_bit(0, iommu->domain_ids);
	return 0;
}

1462
static void free_dmar_iommu(struct intel_iommu *iommu)
1463 1464
{
	struct dmar_domain *domain;
1465
	int i, count;
1466
	unsigned long flags;
1467

1468
	if ((iommu->domains) && (iommu->domain_ids)) {
1469
		for_each_set_bit(i, iommu->domain_ids, cap_ndoms(iommu->cap)) {
1470 1471 1472 1473 1474 1475 1476
			/*
			 * Domain id 0 is reserved for invalid translation
			 * if hardware supports caching mode.
			 */
			if (cap_caching_mode(iommu->cap) && i == 0)
				continue;

1477 1478 1479 1480
			domain = iommu->domains[i];
			clear_bit(i, iommu->domain_ids);

			spin_lock_irqsave(&domain->iommu_lock, flags);
1481 1482
			count = --domain->iommu_count;
			spin_unlock_irqrestore(&domain->iommu_lock, flags);
1483 1484
			if (count == 0)
				domain_exit(domain);
1485
		}
1486 1487 1488 1489 1490 1491 1492
	}

	if (iommu->gcmd & DMA_GCMD_TE)
		iommu_disable_translation(iommu);

	kfree(iommu->domains);
	kfree(iommu->domain_ids);
1493 1494
	iommu->domains = NULL;
	iommu->domain_ids = NULL;
1495

W
Weidong Han 已提交
1496 1497
	g_iommus[iommu->seq_id] = NULL;

1498 1499 1500 1501
	/* free context mapping */
	free_context_table(iommu);
}

1502
static struct dmar_domain *alloc_domain(bool vm)
1503
{
1504 1505
	/* domain id for virtual machine, it won't be set in context */
	static atomic_t vm_domid = ATOMIC_INIT(0);
1506 1507 1508 1509 1510 1511
	struct dmar_domain *domain;

	domain = alloc_domain_mem();
	if (!domain)
		return NULL;

1512
	domain->nid = -1;
1513
	domain->iommu_count = 0;
1514
	memset(domain->iommu_bmp, 0, sizeof(domain->iommu_bmp));
1515
	domain->flags = 0;
1516 1517 1518 1519 1520 1521
	spin_lock_init(&domain->iommu_lock);
	INIT_LIST_HEAD(&domain->devices);
	if (vm) {
		domain->id = atomic_inc_return(&vm_domid);
		domain->flags = DOMAIN_FLAG_VIRTUAL_MACHINE;
	}
1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532

	return domain;
}

static int iommu_attach_domain(struct dmar_domain *domain,
			       struct intel_iommu *iommu)
{
	int num;
	unsigned long ndomains;
	unsigned long flags;

1533 1534 1535
	ndomains = cap_ndoms(iommu->cap);

	spin_lock_irqsave(&iommu->lock, flags);
1536

1537 1538 1539 1540
	num = find_first_zero_bit(iommu->domain_ids, ndomains);
	if (num >= ndomains) {
		spin_unlock_irqrestore(&iommu->lock, flags);
		printk(KERN_ERR "IOMMU: no free domain ids\n");
1541
		return -ENOMEM;
1542 1543 1544
	}

	domain->id = num;
1545
	domain->iommu_count++;
1546
	set_bit(num, iommu->domain_ids);
1547
	set_bit(iommu->seq_id, domain->iommu_bmp);
1548 1549 1550
	iommu->domains[num] = domain;
	spin_unlock_irqrestore(&iommu->lock, flags);

1551
	return 0;
1552 1553
}

1554 1555
static void iommu_detach_domain(struct dmar_domain *domain,
				struct intel_iommu *iommu)
1556 1557
{
	unsigned long flags;
1558
	int num, ndomains;
1559

1560
	spin_lock_irqsave(&iommu->lock, flags);
1561
	ndomains = cap_ndoms(iommu->cap);
1562
	for_each_set_bit(num, iommu->domain_ids, ndomains) {
1563
		if (iommu->domains[num] == domain) {
1564 1565
			clear_bit(num, iommu->domain_ids);
			iommu->domains[num] = NULL;
1566 1567 1568
			break;
		}
	}
1569
	spin_unlock_irqrestore(&iommu->lock, flags);
1570 1571 1572
}

static struct iova_domain reserved_iova_list;
M
Mark Gross 已提交
1573
static struct lock_class_key reserved_rbtree_key;
1574

1575
static int dmar_init_reserved_ranges(void)
1576 1577 1578 1579 1580
{
	struct pci_dev *pdev = NULL;
	struct iova *iova;
	int i;

D
David Miller 已提交
1581
	init_iova_domain(&reserved_iova_list, DMA_32BIT_PFN);
1582

M
Mark Gross 已提交
1583 1584 1585
	lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
		&reserved_rbtree_key);

1586 1587 1588
	/* IOAPIC ranges shouldn't be accessed by DMA */
	iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
		IOVA_PFN(IOAPIC_RANGE_END));
1589
	if (!iova) {
1590
		printk(KERN_ERR "Reserve IOAPIC range failed\n");
1591 1592
		return -ENODEV;
	}
1593 1594 1595 1596 1597 1598 1599 1600 1601

	/* Reserve all PCI MMIO to avoid peer-to-peer access */
	for_each_pci_dev(pdev) {
		struct resource *r;

		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
			r = &pdev->resource[i];
			if (!r->flags || !(r->flags & IORESOURCE_MEM))
				continue;
1602 1603 1604
			iova = reserve_iova(&reserved_iova_list,
					    IOVA_PFN(r->start),
					    IOVA_PFN(r->end));
1605
			if (!iova) {
1606
				printk(KERN_ERR "Reserve iova failed\n");
1607 1608
				return -ENODEV;
			}
1609 1610
		}
	}
1611
	return 0;
1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638
}

static void domain_reserve_special_ranges(struct dmar_domain *domain)
{
	copy_reserved_iova(&reserved_iova_list, &domain->iovad);
}

static inline int guestwidth_to_adjustwidth(int gaw)
{
	int agaw;
	int r = (gaw - 12) % 9;

	if (r == 0)
		agaw = gaw;
	else
		agaw = gaw + 9 - r;
	if (agaw > 64)
		agaw = 64;
	return agaw;
}

static int domain_init(struct dmar_domain *domain, int guest_width)
{
	struct intel_iommu *iommu;
	int adjust_width, agaw;
	unsigned long sagaw;

D
David Miller 已提交
1639
	init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
1640 1641 1642
	domain_reserve_special_ranges(domain);

	/* calculate AGAW */
1643
	iommu = domain_get_iommu(domain);
1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658
	if (guest_width > cap_mgaw(iommu->cap))
		guest_width = cap_mgaw(iommu->cap);
	domain->gaw = guest_width;
	adjust_width = guestwidth_to_adjustwidth(guest_width);
	agaw = width_to_agaw(adjust_width);
	sagaw = cap_sagaw(iommu->cap);
	if (!test_bit(agaw, &sagaw)) {
		/* hardware doesn't support it, choose a bigger one */
		pr_debug("IOMMU: hardware doesn't support agaw %d\n", agaw);
		agaw = find_next_bit(&sagaw, 5, agaw);
		if (agaw >= 5)
			return -ENODEV;
	}
	domain->agaw = agaw;

W
Weidong Han 已提交
1659 1660 1661 1662 1663
	if (ecap_coherent(iommu->ecap))
		domain->iommu_coherency = 1;
	else
		domain->iommu_coherency = 0;

1664 1665 1666 1667 1668
	if (ecap_sc_support(iommu->ecap))
		domain->iommu_snooping = 1;
	else
		domain->iommu_snooping = 0;

1669 1670 1671 1672 1673
	if (intel_iommu_superpage)
		domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
	else
		domain->iommu_superpage = 0;

1674
	domain->nid = iommu->node;
1675

1676
	/* always allocate the top pgd */
1677
	domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
1678 1679
	if (!domain->pgd)
		return -ENOMEM;
F
Fenghua Yu 已提交
1680
	__iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
1681 1682 1683 1684 1685
	return 0;
}

static void domain_exit(struct dmar_domain *domain)
{
1686 1687
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
1688
	struct page *freelist = NULL;
1689 1690 1691 1692 1693

	/* Domain 0 is reserved, so dont process it */
	if (!domain)
		return;

1694 1695 1696 1697
	/* Flush any lazy unmaps that may reference this domain */
	if (!intel_iommu_strict)
		flush_unmaps_timeout(0);

1698
	/* remove associated devices */
1699
	domain_remove_dev_info(domain);
1700

1701 1702 1703
	/* destroy iovas */
	put_iova_domain(&domain->iovad);

1704
	freelist = domain_unmap(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
1705

1706
	/* clear attached or cached domains */
1707
	rcu_read_lock();
1708
	for_each_active_iommu(iommu, drhd)
1709 1710
		if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
		    test_bit(iommu->seq_id, domain->iommu_bmp))
1711
			iommu_detach_domain(domain, iommu);
1712
	rcu_read_unlock();
1713

1714 1715
	dma_free_pagelist(freelist);

1716 1717 1718
	free_domain_mem(domain);
}

1719 1720 1721
static int domain_context_mapping_one(struct dmar_domain *domain,
				      struct intel_iommu *iommu,
				      u8 bus, u8 devfn, int translation)
1722 1723 1724
{
	struct context_entry *context;
	unsigned long flags;
1725 1726 1727 1728 1729
	struct dma_pte *pgd;
	unsigned long num;
	unsigned long ndomains;
	int id;
	int agaw;
Y
Yu Zhao 已提交
1730
	struct device_domain_info *info = NULL;
1731 1732 1733

	pr_debug("Set context mapping for %02x:%02x.%d\n",
		bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
F
Fenghua Yu 已提交
1734

1735
	BUG_ON(!domain->pgd);
F
Fenghua Yu 已提交
1736 1737
	BUG_ON(translation != CONTEXT_TT_PASS_THROUGH &&
	       translation != CONTEXT_TT_MULTI_LEVEL);
W
Weidong Han 已提交
1738

1739 1740 1741 1742
	context = device_to_context_entry(iommu, bus, devfn);
	if (!context)
		return -ENOMEM;
	spin_lock_irqsave(&iommu->lock, flags);
1743
	if (context_present(context)) {
1744 1745 1746 1747
		spin_unlock_irqrestore(&iommu->lock, flags);
		return 0;
	}

1748 1749 1750
	id = domain->id;
	pgd = domain->pgd;

1751 1752
	if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
	    domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) {
1753 1754 1755 1756
		int found = 0;

		/* find an available domain id for this device in iommu */
		ndomains = cap_ndoms(iommu->cap);
1757
		for_each_set_bit(num, iommu->domain_ids, ndomains) {
1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779
			if (iommu->domains[num] == domain) {
				id = num;
				found = 1;
				break;
			}
		}

		if (found == 0) {
			num = find_first_zero_bit(iommu->domain_ids, ndomains);
			if (num >= ndomains) {
				spin_unlock_irqrestore(&iommu->lock, flags);
				printk(KERN_ERR "IOMMU: no free domain ids\n");
				return -EFAULT;
			}

			set_bit(num, iommu->domain_ids);
			iommu->domains[num] = domain;
			id = num;
		}

		/* Skip top levels of page tables for
		 * iommu which has less agaw than default.
1780
		 * Unnecessary for PT mode.
1781
		 */
1782 1783 1784 1785 1786 1787 1788
		if (translation != CONTEXT_TT_PASS_THROUGH) {
			for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
				pgd = phys_to_virt(dma_pte_addr(pgd));
				if (!dma_pte_present(pgd)) {
					spin_unlock_irqrestore(&iommu->lock, flags);
					return -ENOMEM;
				}
1789 1790 1791 1792 1793
			}
		}
	}

	context_set_domain_id(context, id);
F
Fenghua Yu 已提交
1794

Y
Yu Zhao 已提交
1795
	if (translation != CONTEXT_TT_PASS_THROUGH) {
1796
		info = iommu_support_dev_iotlb(domain, iommu, bus, devfn);
Y
Yu Zhao 已提交
1797 1798 1799
		translation = info ? CONTEXT_TT_DEV_IOTLB :
				     CONTEXT_TT_MULTI_LEVEL;
	}
F
Fenghua Yu 已提交
1800 1801 1802 1803
	/*
	 * In pass through mode, AW must be programmed to indicate the largest
	 * AGAW value supported by hardware. And ASR is ignored by hardware.
	 */
Y
Yu Zhao 已提交
1804
	if (unlikely(translation == CONTEXT_TT_PASS_THROUGH))
F
Fenghua Yu 已提交
1805
		context_set_address_width(context, iommu->msagaw);
Y
Yu Zhao 已提交
1806 1807 1808 1809
	else {
		context_set_address_root(context, virt_to_phys(pgd));
		context_set_address_width(context, iommu->agaw);
	}
F
Fenghua Yu 已提交
1810 1811

	context_set_translation_type(context, translation);
1812 1813
	context_set_fault_enable(context);
	context_set_present(context);
W
Weidong Han 已提交
1814
	domain_flush_cache(domain, context, sizeof(*context));
1815

1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826
	/*
	 * It's a non-present to present mapping. If hardware doesn't cache
	 * non-present entry we only need to flush the write-buffer. If the
	 * _does_ cache non-present entries, then it does so in the special
	 * domain #0, which we have to flush:
	 */
	if (cap_caching_mode(iommu->cap)) {
		iommu->flush.flush_context(iommu, 0,
					   (((u16)bus) << 8) | devfn,
					   DMA_CCMD_MASK_NOBIT,
					   DMA_CCMD_DEVICE_INVL);
1827
		iommu->flush.flush_iotlb(iommu, domain->id, 0, 0, DMA_TLB_DSI_FLUSH);
1828
	} else {
1829
		iommu_flush_write_buffer(iommu);
1830
	}
Y
Yu Zhao 已提交
1831
	iommu_enable_dev_iotlb(info);
1832
	spin_unlock_irqrestore(&iommu->lock, flags);
1833 1834

	spin_lock_irqsave(&domain->iommu_lock, flags);
1835
	if (!test_and_set_bit(iommu->seq_id, domain->iommu_bmp)) {
1836
		domain->iommu_count++;
1837 1838
		if (domain->iommu_count == 1)
			domain->nid = iommu->node;
1839
		domain_update_iommu_cap(domain);
1840 1841
	}
	spin_unlock_irqrestore(&domain->iommu_lock, flags);
1842 1843 1844 1845
	return 0;
}

static int
1846 1847
domain_context_mapping(struct dmar_domain *domain, struct device *dev,
		       int translation)
1848 1849
{
	int ret;
1850
	struct pci_dev *pdev, *tmp, *parent;
1851
	struct intel_iommu *iommu;
1852
	u8 bus, devfn;
1853

1854
	iommu = device_to_iommu(dev, &bus, &devfn);
1855 1856
	if (!iommu)
		return -ENODEV;
1857

1858
	ret = domain_context_mapping_one(domain, iommu, bus, devfn,
F
Fenghua Yu 已提交
1859
					 translation);
1860
	if (ret || !dev_is_pci(dev))
1861 1862 1863
		return ret;

	/* dependent device mapping */
1864
	pdev = to_pci_dev(dev);
1865 1866 1867 1868 1869 1870
	tmp = pci_find_upstream_pcie_bridge(pdev);
	if (!tmp)
		return 0;
	/* Secondary interface's bus number and devfn 0 */
	parent = pdev->bus->self;
	while (parent != tmp) {
1871
		ret = domain_context_mapping_one(domain, iommu,
1872
						 parent->bus->number,
F
Fenghua Yu 已提交
1873
						 parent->devfn, translation);
1874 1875 1876 1877
		if (ret)
			return ret;
		parent = parent->bus->self;
	}
1878
	if (pci_is_pcie(tmp)) /* this is a PCIe-to-PCI bridge */
1879
		return domain_context_mapping_one(domain, iommu,
F
Fenghua Yu 已提交
1880 1881
					tmp->subordinate->number, 0,
					translation);
1882
	else /* this is a legacy PCI bridge */
1883
		return domain_context_mapping_one(domain, iommu,
1884
						  tmp->bus->number,
F
Fenghua Yu 已提交
1885 1886
						  tmp->devfn,
						  translation);
1887 1888
}

1889
static int domain_context_mapped(struct device *dev)
1890 1891
{
	int ret;
1892
	struct pci_dev *pdev, *tmp, *parent;
W
Weidong Han 已提交
1893
	struct intel_iommu *iommu;
1894
	u8 bus, devfn;
W
Weidong Han 已提交
1895

1896
	iommu = device_to_iommu(dev, &bus, &devfn);
W
Weidong Han 已提交
1897 1898
	if (!iommu)
		return -ENODEV;
1899

1900
	ret = device_context_mapped(iommu, bus, devfn);
1901
	if (!ret || !dev_is_pci(dev))
1902
		return ret;
1903

1904
	/* dependent device mapping */
1905
	pdev = to_pci_dev(dev);
1906 1907 1908 1909 1910 1911
	tmp = pci_find_upstream_pcie_bridge(pdev);
	if (!tmp)
		return ret;
	/* Secondary interface's bus number and devfn 0 */
	parent = pdev->bus->self;
	while (parent != tmp) {
1912
		ret = device_context_mapped(iommu, parent->bus->number,
1913
					    parent->devfn);
1914 1915 1916 1917
		if (!ret)
			return ret;
		parent = parent->bus->self;
	}
1918
	if (pci_is_pcie(tmp))
1919 1920
		return device_context_mapped(iommu, tmp->subordinate->number,
					     0);
1921
	else
1922 1923
		return device_context_mapped(iommu, tmp->bus->number,
					     tmp->devfn);
1924 1925
}

1926 1927 1928 1929 1930 1931 1932 1933
/* Returns a number of VTD pages, but aligned to MM page size */
static inline unsigned long aligned_nrpages(unsigned long host_addr,
					    size_t size)
{
	host_addr &= ~PAGE_MASK;
	return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
}

1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961
/* Return largest possible superpage level for a given mapping */
static inline int hardware_largepage_caps(struct dmar_domain *domain,
					  unsigned long iov_pfn,
					  unsigned long phy_pfn,
					  unsigned long pages)
{
	int support, level = 1;
	unsigned long pfnmerge;

	support = domain->iommu_superpage;

	/* To use a large page, the virtual *and* physical addresses
	   must be aligned to 2MiB/1GiB/etc. Lower bits set in either
	   of them will mean we have to use smaller pages. So just
	   merge them and check both at once. */
	pfnmerge = iov_pfn | phy_pfn;

	while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
		pages >>= VTD_STRIDE_SHIFT;
		if (!pages)
			break;
		pfnmerge >>= VTD_STRIDE_SHIFT;
		level++;
		support--;
	}
	return level;
}

1962 1963 1964
static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
			    struct scatterlist *sg, unsigned long phys_pfn,
			    unsigned long nr_pages, int prot)
1965 1966
{
	struct dma_pte *first_pte = NULL, *pte = NULL;
1967
	phys_addr_t uninitialized_var(pteval);
1968
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
1969
	unsigned long sg_res;
1970 1971
	unsigned int largepage_lvl = 0;
	unsigned long lvl_pages = 0;
1972 1973 1974 1975 1976 1977 1978 1979

	BUG_ON(addr_width < BITS_PER_LONG && (iov_pfn + nr_pages - 1) >> addr_width);

	if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
		return -EINVAL;

	prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;

1980 1981 1982 1983 1984 1985 1986
	if (sg)
		sg_res = 0;
	else {
		sg_res = nr_pages + 1;
		pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
	}

1987
	while (nr_pages > 0) {
1988 1989
		uint64_t tmp;

1990
		if (!sg_res) {
1991
			sg_res = aligned_nrpages(sg->offset, sg->length);
1992 1993 1994
			sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
			sg->dma_length = sg->length;
			pteval = page_to_phys(sg_page(sg)) | prot;
1995
			phys_pfn = pteval >> VTD_PAGE_SHIFT;
1996
		}
1997

1998
		if (!pte) {
1999 2000
			largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);

2001
			first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, &largepage_lvl);
2002 2003
			if (!pte)
				return -ENOMEM;
2004
			/* It is large page*/
2005
			if (largepage_lvl > 1) {
2006
				pteval |= DMA_PTE_LARGE_PAGE;
2007 2008 2009 2010 2011 2012 2013
				/* Ensure that old small page tables are removed to make room
				   for superpage, if they exist. */
				dma_pte_clear_range(domain, iov_pfn,
						    iov_pfn + lvl_to_nr_pages(largepage_lvl) - 1);
				dma_pte_free_pagetable(domain, iov_pfn,
						       iov_pfn + lvl_to_nr_pages(largepage_lvl) - 1);
			} else {
2014
				pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
2015
			}
2016

2017 2018 2019 2020
		}
		/* We don't need lock here, nobody else
		 * touches the iova range
		 */
2021
		tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
2022
		if (tmp) {
2023
			static int dumps = 5;
2024 2025
			printk(KERN_CRIT "ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
			       iov_pfn, tmp, (unsigned long long)pteval);
2026 2027 2028 2029 2030 2031
			if (dumps) {
				dumps--;
				debug_dma_dump_mappings(NULL);
			}
			WARN_ON(1);
		}
2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054

		lvl_pages = lvl_to_nr_pages(largepage_lvl);

		BUG_ON(nr_pages < lvl_pages);
		BUG_ON(sg_res < lvl_pages);

		nr_pages -= lvl_pages;
		iov_pfn += lvl_pages;
		phys_pfn += lvl_pages;
		pteval += lvl_pages * VTD_PAGE_SIZE;
		sg_res -= lvl_pages;

		/* If the next PTE would be the first in a new page, then we
		   need to flush the cache on the entries we've just written.
		   And then we'll need to recalculate 'pte', so clear it and
		   let it get set again in the if (!pte) block above.

		   If we're done (!nr_pages) we need to flush the cache too.

		   Also if we've been setting superpages, we may need to
		   recalculate 'pte' and switch back to smaller pages for the
		   end of the mapping, if the trailing size is not enough to
		   use another superpage (i.e. sg_res < lvl_pages). */
2055
		pte++;
2056 2057
		if (!nr_pages || first_pte_in_page(pte) ||
		    (largepage_lvl > 1 && sg_res < lvl_pages)) {
2058 2059 2060 2061
			domain_flush_cache(domain, first_pte,
					   (void *)pte - (void *)first_pte);
			pte = NULL;
		}
2062 2063

		if (!sg_res && nr_pages)
2064 2065 2066 2067 2068
			sg = sg_next(sg);
	}
	return 0;
}

2069 2070 2071
static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
				    struct scatterlist *sg, unsigned long nr_pages,
				    int prot)
2072
{
2073 2074
	return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
}
2075

2076 2077 2078 2079 2080
static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
				     unsigned long phys_pfn, unsigned long nr_pages,
				     int prot)
{
	return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
2081 2082
}

2083
static void iommu_detach_dev(struct intel_iommu *iommu, u8 bus, u8 devfn)
2084
{
2085 2086
	if (!iommu)
		return;
2087 2088 2089

	clear_context_table(iommu, bus, devfn);
	iommu->flush.flush_context(iommu, 0, 0, 0,
2090
					   DMA_CCMD_GLOBAL_INVL);
2091
	iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
2092 2093
}

2094 2095 2096 2097 2098 2099
static inline void unlink_domain_info(struct device_domain_info *info)
{
	assert_spin_locked(&device_domain_lock);
	list_del(&info->link);
	list_del(&info->global);
	if (info->dev)
2100
		info->dev->archdata.iommu = NULL;
2101 2102
}

2103 2104
static void domain_remove_dev_info(struct dmar_domain *domain)
{
2105
	struct device_domain_info *info, *tmp;
2106
	unsigned long flags, flags2;
2107 2108

	spin_lock_irqsave(&device_domain_lock, flags);
2109
	list_for_each_entry_safe(info, tmp, &domain->devices, link) {
2110
		unlink_domain_info(info);
2111 2112
		spin_unlock_irqrestore(&device_domain_lock, flags);

Y
Yu Zhao 已提交
2113
		iommu_disable_dev_iotlb(info);
2114
		iommu_detach_dev(info->iommu, info->bus, info->devfn);
2115

2116
		if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) {
2117
			iommu_detach_dependent_devices(info->iommu, info->dev);
2118 2119 2120 2121
			/* clear this iommu in iommu_bmp, update iommu count
			 * and capabilities
			 */
			spin_lock_irqsave(&domain->iommu_lock, flags2);
2122
			if (test_and_clear_bit(info->iommu->seq_id,
2123 2124 2125 2126 2127 2128 2129 2130
					       domain->iommu_bmp)) {
				domain->iommu_count--;
				domain_update_iommu_cap(domain);
			}
			spin_unlock_irqrestore(&domain->iommu_lock, flags2);
		}

		free_devinfo_mem(info);
2131 2132 2133 2134 2135 2136 2137
		spin_lock_irqsave(&device_domain_lock, flags);
	}
	spin_unlock_irqrestore(&device_domain_lock, flags);
}

/*
 * find_domain
2138
 * Note: we use struct device->archdata.iommu stores the info
2139
 */
2140
static struct dmar_domain *find_domain(struct device *dev)
2141 2142 2143 2144
{
	struct device_domain_info *info;

	/* No lock here, assumes no domain exit in normal case */
2145
	info = dev->archdata.iommu;
2146 2147 2148 2149 2150
	if (info)
		return info->domain;
	return NULL;
}

2151
static inline struct device_domain_info *
2152 2153 2154 2155 2156
dmar_search_domain_by_dev_info(int segment, int bus, int devfn)
{
	struct device_domain_info *info;

	list_for_each_entry(info, &device_domain_list, global)
2157
		if (info->iommu->segment == segment && info->bus == bus &&
2158
		    info->devfn == devfn)
2159
			return info;
2160 2161 2162 2163

	return NULL;
}

2164
static struct dmar_domain *dmar_insert_dev_info(struct intel_iommu *iommu,
2165
						int bus, int devfn,
2166 2167
						struct device *dev,
						struct dmar_domain *domain)
2168
{
2169
	struct dmar_domain *found = NULL;
2170 2171 2172 2173 2174
	struct device_domain_info *info;
	unsigned long flags;

	info = alloc_devinfo_mem();
	if (!info)
2175
		return NULL;
2176 2177 2178 2179 2180

	info->bus = bus;
	info->devfn = devfn;
	info->dev = dev;
	info->domain = domain;
2181
	info->iommu = iommu;
2182 2183 2184 2185 2186
	if (!dev)
		domain->flags |= DOMAIN_FLAG_P2P_MULTIPLE_DEVICES;

	spin_lock_irqsave(&device_domain_lock, flags);
	if (dev)
2187
		found = find_domain(dev);
2188 2189
	else {
		struct device_domain_info *info2;
2190
		info2 = dmar_search_domain_by_dev_info(iommu->segment, bus, devfn);
2191 2192 2193
		if (info2)
			found = info2->domain;
	}
2194 2195 2196
	if (found) {
		spin_unlock_irqrestore(&device_domain_lock, flags);
		free_devinfo_mem(info);
2197 2198
		/* Caller must free the original domain */
		return found;
2199 2200
	}

2201 2202 2203 2204 2205 2206 2207
	list_add(&info->link, &domain->devices);
	list_add(&info->global, &device_domain_list);
	if (dev)
		dev->archdata.iommu = info;
	spin_unlock_irqrestore(&device_domain_lock, flags);

	return domain;
2208 2209
}

2210
/* domain is initialized */
2211
static struct dmar_domain *get_domain_for_dev(struct device *dev, int gaw)
2212
{
2213
	struct dmar_domain *domain, *free = NULL;
2214 2215
	struct intel_iommu *iommu = NULL;
	struct device_domain_info *info;
2216
	struct pci_dev *dev_tmp = NULL;
2217
	unsigned long flags;
2218
	u8 bus, devfn, bridge_bus, bridge_devfn;
2219

2220
	domain = find_domain(dev);
2221 2222 2223
	if (domain)
		return domain;

2224 2225 2226
	if (dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(dev);
		u16 segment;
2227

2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238
		segment = pci_domain_nr(pdev->bus);
		dev_tmp = pci_find_upstream_pcie_bridge(pdev);
		if (dev_tmp) {
			if (pci_is_pcie(dev_tmp)) {
				bridge_bus = dev_tmp->subordinate->number;
				bridge_devfn = 0;
			} else {
				bridge_bus = dev_tmp->bus->number;
				bridge_devfn = dev_tmp->devfn;
			}
			spin_lock_irqsave(&device_domain_lock, flags);
2239 2240 2241
			info = dmar_search_domain_by_dev_info(segment,
							      bridge_bus,
							      bridge_devfn);
2242 2243 2244 2245 2246 2247 2248 2249
			if (info) {
				iommu = info->iommu;
				domain = info->domain;
			}
			spin_unlock_irqrestore(&device_domain_lock, flags);
			/* pcie-pci bridge already has a domain, uses it */
			if (info)
				goto found_domain;
2250
		}
2251 2252
	}

2253 2254 2255
	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
		goto error;
2256

2257
	/* Allocate and initialize new domain for the device */
2258
	domain = alloc_domain(false);
2259 2260 2261
	if (!domain)
		goto error;
	if (iommu_attach_domain(domain, iommu)) {
2262
		free_domain_mem(domain);
2263
		domain = NULL;
2264
		goto error;
2265
	}
2266 2267
	free = domain;
	if (domain_init(domain, gaw))
2268 2269 2270 2271
		goto error;

	/* register pcie-to-pci device */
	if (dev_tmp) {
2272 2273
		domain = dmar_insert_dev_info(iommu, bridge_bus, bridge_devfn,
					      NULL, domain);
2274
		if (!domain)
2275 2276 2277 2278
			goto error;
	}

found_domain:
2279
	domain = dmar_insert_dev_info(iommu, bus, devfn, dev, domain);
2280
error:
2281
	if (free != domain)
2282
		domain_exit(free);
2283 2284

	return domain;
2285 2286
}

2287
static int iommu_identity_mapping;
2288 2289 2290
#define IDENTMAP_ALL		1
#define IDENTMAP_GFX		2
#define IDENTMAP_AZALIA		4
2291

2292 2293 2294
static int iommu_domain_identity_map(struct dmar_domain *domain,
				     unsigned long long start,
				     unsigned long long end)
2295
{
2296 2297 2298 2299 2300
	unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
	unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;

	if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
			  dma_to_mm_pfn(last_vpfn))) {
2301
		printk(KERN_ERR "IOMMU: reserve iova failed\n");
2302
		return -ENOMEM;
2303 2304
	}

2305 2306
	pr_debug("Mapping reserved region %llx-%llx for domain %d\n",
		 start, end, domain->id);
2307 2308 2309 2310
	/*
	 * RMRR range might have overlap with physical memory range,
	 * clear it first
	 */
2311
	dma_pte_clear_range(domain, first_vpfn, last_vpfn);
2312

2313 2314
	return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
				  last_vpfn - first_vpfn + 1,
2315
				  DMA_PTE_READ|DMA_PTE_WRITE);
2316 2317
}

2318
static int iommu_prepare_identity_map(struct device *dev,
2319 2320 2321 2322 2323 2324
				      unsigned long long start,
				      unsigned long long end)
{
	struct dmar_domain *domain;
	int ret;

2325
	domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
2326 2327 2328
	if (!domain)
		return -ENOMEM;

2329 2330 2331 2332 2333 2334
	/* For _hardware_ passthrough, don't bother. But for software
	   passthrough, we do it anyway -- it may indicate a memory
	   range which is reserved in E820, so which didn't get set
	   up to start with in si_domain */
	if (domain == si_domain && hw_pass_through) {
		printk("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
2335
		       dev_name(dev), start, end);
2336 2337 2338 2339 2340
		return 0;
	}

	printk(KERN_INFO
	       "IOMMU: Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
2341
	       dev_name(dev), start, end);
2342
	
2343 2344 2345 2346 2347 2348 2349 2350 2351 2352
	if (end < start) {
		WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
			"BIOS vendor: %s; Ver: %s; Product Version: %s\n",
			dmi_get_system_info(DMI_BIOS_VENDOR),
			dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		ret = -EIO;
		goto error;
	}

2353 2354 2355 2356 2357 2358 2359 2360 2361 2362
	if (end >> agaw_to_width(domain->agaw)) {
		WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
		     "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
		     agaw_to_width(domain->agaw),
		     dmi_get_system_info(DMI_BIOS_VENDOR),
		     dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		ret = -EIO;
		goto error;
	}
2363

2364
	ret = iommu_domain_identity_map(domain, start, end);
2365 2366 2367 2368
	if (ret)
		goto error;

	/* context entry init */
2369
	ret = domain_context_mapping(domain, dev, CONTEXT_TT_MULTI_LEVEL);
2370 2371 2372 2373 2374 2375
	if (ret)
		goto error;

	return 0;

 error:
2376 2377 2378 2379 2380
	domain_exit(domain);
	return ret;
}

static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
2381
					 struct device *dev)
2382
{
2383
	if (dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
2384
		return 0;
2385 2386
	return iommu_prepare_identity_map(dev, rmrr->base_address,
					  rmrr->end_address);
2387 2388
}

2389
#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
2390 2391 2392 2393 2394 2395 2396 2397 2398
static inline void iommu_prepare_isa(void)
{
	struct pci_dev *pdev;
	int ret;

	pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
	if (!pdev)
		return;

2399
	printk(KERN_INFO "IOMMU: Prepare 0-16MiB unity mapping for LPC\n");
2400
	ret = iommu_prepare_identity_map(&pdev->dev, 0, 16*1024*1024 - 1);
2401 2402

	if (ret)
2403 2404
		printk(KERN_ERR "IOMMU: Failed to create 0-16MiB identity map; "
		       "floppy might not work\n");
2405 2406 2407 2408 2409 2410 2411

}
#else
static inline void iommu_prepare_isa(void)
{
	return;
}
2412
#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
2413

2414
static int md_domain_init(struct dmar_domain *domain, int guest_width);
2415

2416
static int __init si_domain_init(int hw)
2417 2418 2419
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
2420
	int nid, ret = 0;
2421

2422
	si_domain = alloc_domain(false);
2423 2424 2425
	if (!si_domain)
		return -EFAULT;

2426 2427
	si_domain->flags = DOMAIN_FLAG_STATIC_IDENTITY;

2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440
	for_each_active_iommu(iommu, drhd) {
		ret = iommu_attach_domain(si_domain, iommu);
		if (ret) {
			domain_exit(si_domain);
			return -EFAULT;
		}
	}

	if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
		domain_exit(si_domain);
		return -EFAULT;
	}

2441 2442
	pr_debug("IOMMU: identity mapping domain is domain %d\n",
		 si_domain->id);
2443

2444 2445 2446
	if (hw)
		return 0;

2447
	for_each_online_node(nid) {
2448 2449 2450 2451 2452 2453 2454 2455 2456
		unsigned long start_pfn, end_pfn;
		int i;

		for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
			ret = iommu_domain_identity_map(si_domain,
					PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
			if (ret)
				return ret;
		}
2457 2458
	}

2459 2460 2461
	return 0;
}

2462
static int identity_mapping(struct device *dev)
2463 2464 2465 2466 2467 2468
{
	struct device_domain_info *info;

	if (likely(!iommu_identity_mapping))
		return 0;

2469
	info = dev->archdata.iommu;
2470 2471
	if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
		return (info->domain == si_domain);
2472 2473 2474 2475 2476

	return 0;
}

static int domain_add_dev_info(struct dmar_domain *domain,
2477
			       struct device *dev, int translation)
2478
{
2479
	struct dmar_domain *ndomain;
2480
	struct intel_iommu *iommu;
2481
	u8 bus, devfn;
2482
	int ret;
2483

2484
	iommu = device_to_iommu(dev, &bus, &devfn);
2485 2486 2487
	if (!iommu)
		return -ENODEV;

2488
	ndomain = dmar_insert_dev_info(iommu, bus, devfn, dev, domain);
2489 2490
	if (ndomain != domain)
		return -EBUSY;
2491

2492
	ret = domain_context_mapping(domain, dev, translation);
2493
	if (ret) {
2494
		domain_remove_one_dev_info(domain, dev);
2495 2496 2497
		return ret;
	}

2498 2499 2500
	return 0;
}

2501
static bool device_has_rmrr(struct device *dev)
2502 2503
{
	struct dmar_rmrr_unit *rmrr;
2504
	struct device *tmp;
2505 2506
	int i;

2507
	rcu_read_lock();
2508
	for_each_rmrr_units(rmrr) {
2509 2510 2511 2512 2513 2514
		/*
		 * Return TRUE if this RMRR contains the device that
		 * is passed in.
		 */
		for_each_active_dev_scope(rmrr->devices,
					  rmrr->devices_cnt, i, tmp)
2515
			if (tmp == dev) {
2516
				rcu_read_unlock();
2517
				return true;
2518
			}
2519
	}
2520
	rcu_read_unlock();
2521 2522 2523
	return false;
}

2524
static int iommu_should_identity_map(struct device *dev, int startup)
2525
{
2526

2527 2528
	if (dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(dev);
2529

2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540
		/*
		 * We want to prevent any device associated with an RMRR from
		 * getting placed into the SI Domain. This is done because
		 * problems exist when devices are moved in and out of domains
		 * and their respective RMRR info is lost. We exempt USB devices
		 * from this process due to their usage of RMRRs that are known
		 * to not be needed after BIOS hand-off to OS.
		 */
		if (device_has_rmrr(dev) &&
		    (pdev->class >> 8) != PCI_CLASS_SERIAL_USB)
			return 0;
2541

2542 2543
		if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
			return 1;
2544

2545 2546
		if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
			return 1;
2547

2548
		if (!(iommu_identity_mapping & IDENTMAP_ALL))
2549
			return 0;
2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573

		/*
		 * We want to start off with all devices in the 1:1 domain, and
		 * take them out later if we find they can't access all of memory.
		 *
		 * However, we can't do this for PCI devices behind bridges,
		 * because all PCI devices behind the same bridge will end up
		 * with the same source-id on their transactions.
		 *
		 * Practically speaking, we can't change things around for these
		 * devices at run-time, because we can't be sure there'll be no
		 * DMA transactions in flight for any of their siblings.
		 *
		 * So PCI devices (unless they're on the root bus) as well as
		 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
		 * the 1:1 domain, just in _case_ one of their siblings turns out
		 * not to be able to map all of memory.
		 */
		if (!pci_is_pcie(pdev)) {
			if (!pci_is_root_bus(pdev->bus))
				return 0;
			if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
				return 0;
		} else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
2574
			return 0;
2575 2576 2577 2578
	} else {
		if (device_has_rmrr(dev))
			return 0;
	}
2579

2580
	/*
2581
	 * At boot time, we don't yet know if devices will be 64-bit capable.
2582
	 * Assume that they will — if they turn out not to be, then we can
2583 2584
	 * take them out of the 1:1 domain later.
	 */
2585 2586 2587 2588 2589
	if (!startup) {
		/*
		 * If the device's dma_mask is less than the system's memory
		 * size then this is not a candidate for identity mapping.
		 */
2590
		u64 dma_mask = *dev->dma_mask;
2591

2592 2593 2594
		if (dev->coherent_dma_mask &&
		    dev->coherent_dma_mask < dma_mask)
			dma_mask = dev->coherent_dma_mask;
2595

2596
		return dma_mask >= dma_get_required_mask(dev);
2597
	}
2598 2599 2600 2601

	return 1;
}

2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622
static int __init dev_prepare_static_identity_mapping(struct device *dev, int hw)
{
	int ret;

	if (!iommu_should_identity_map(dev, 1))
		return 0;

	ret = domain_add_dev_info(si_domain, dev,
				  hw ? CONTEXT_TT_PASS_THROUGH :
				       CONTEXT_TT_MULTI_LEVEL);
	if (!ret)
		pr_info("IOMMU: %s identity mapping for device %s\n",
			hw ? "hardware" : "software", dev_name(dev));
	else if (ret == -ENODEV)
		/* device not associated with an iommu */
		ret = 0;

	return ret;
}


2623
static int __init iommu_prepare_static_identity_mapping(int hw)
2624 2625
{
	struct pci_dev *pdev = NULL;
2626 2627 2628 2629 2630
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
	struct device *dev;
	int i;
	int ret = 0;
2631

2632
	ret = si_domain_init(hw);
2633 2634 2635 2636
	if (ret)
		return -EFAULT;

	for_each_pci_dev(pdev) {
2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655
		ret = dev_prepare_static_identity_mapping(&pdev->dev, hw);
		if (ret)
			return ret;
	}

	for_each_active_iommu(iommu, drhd)
		for_each_active_dev_scope(drhd->devices, drhd->devices_cnt, i, dev) {
			struct acpi_device_physical_node *pn;
			struct acpi_device *adev;

			if (dev->bus != &acpi_bus_type)
				continue;
				
			adev= to_acpi_device(dev);
			mutex_lock(&adev->physical_node_lock);
			list_for_each_entry(pn, &adev->physical_node_list, node) {
				ret = dev_prepare_static_identity_mapping(pn->dev, hw);
				if (ret)
					break;
2656
			}
2657 2658 2659
			mutex_unlock(&adev->physical_node_lock);
			if (ret)
				return ret;
2660
		}
2661 2662 2663 2664

	return 0;
}

2665
static int __init init_dmars(void)
2666 2667 2668
{
	struct dmar_drhd_unit *drhd;
	struct dmar_rmrr_unit *rmrr;
2669
	struct device *dev;
2670
	struct intel_iommu *iommu;
2671
	int i, ret;
2672

2673 2674 2675 2676 2677 2678 2679
	/*
	 * for each drhd
	 *    allocate root
	 *    initialize and program root entry to not present
	 * endfor
	 */
	for_each_drhd_unit(drhd) {
M
mark gross 已提交
2680 2681 2682 2683 2684
		/*
		 * lock not needed as this is only incremented in the single
		 * threaded kernel __init code path all other access are read
		 * only
		 */
2685 2686 2687 2688 2689 2690
		if (g_num_of_iommus < IOMMU_UNITS_SUPPORTED) {
			g_num_of_iommus++;
			continue;
		}
		printk_once(KERN_ERR "intel-iommu: exceeded %d IOMMUs\n",
			  IOMMU_UNITS_SUPPORTED);
M
mark gross 已提交
2691 2692
	}

W
Weidong Han 已提交
2693 2694 2695 2696 2697 2698 2699 2700
	g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
			GFP_KERNEL);
	if (!g_iommus) {
		printk(KERN_ERR "Allocating global iommu array failed\n");
		ret = -ENOMEM;
		goto error;
	}

2701 2702 2703
	deferred_flush = kzalloc(g_num_of_iommus *
		sizeof(struct deferred_flush_tables), GFP_KERNEL);
	if (!deferred_flush) {
M
mark gross 已提交
2704
		ret = -ENOMEM;
2705
		goto free_g_iommus;
M
mark gross 已提交
2706 2707
	}

2708
	for_each_active_iommu(iommu, drhd) {
W
Weidong Han 已提交
2709
		g_iommus[iommu->seq_id] = iommu;
2710

2711 2712
		ret = iommu_init_domains(iommu);
		if (ret)
2713
			goto free_iommu;
2714

2715 2716 2717
		/*
		 * TBD:
		 * we could share the same root & context tables
L
Lucas De Marchi 已提交
2718
		 * among all IOMMU's. Need to Split it later.
2719 2720 2721 2722
		 */
		ret = iommu_alloc_root_entry(iommu);
		if (ret) {
			printk(KERN_ERR "IOMMU: allocate root entry failed\n");
2723
			goto free_iommu;
2724
		}
F
Fenghua Yu 已提交
2725
		if (!ecap_pass_through(iommu->ecap))
2726
			hw_pass_through = 0;
2727 2728
	}

2729 2730 2731
	/*
	 * Start from the sane iommu hardware state.
	 */
2732
	for_each_active_iommu(iommu, drhd) {
2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751
		/*
		 * If the queued invalidation is already initialized by us
		 * (for example, while enabling interrupt-remapping) then
		 * we got the things already rolling from a sane state.
		 */
		if (iommu->qi)
			continue;

		/*
		 * Clear any previous faults.
		 */
		dmar_fault(-1, iommu);
		/*
		 * Disable queued invalidation if supported and already enabled
		 * before OS handover.
		 */
		dmar_disable_qi(iommu);
	}

2752
	for_each_active_iommu(iommu, drhd) {
2753 2754 2755 2756 2757 2758 2759
		if (dmar_enable_qi(iommu)) {
			/*
			 * Queued Invalidate not enabled, use Register Based
			 * Invalidate
			 */
			iommu->flush.flush_context = __iommu_flush_context;
			iommu->flush.flush_iotlb = __iommu_flush_iotlb;
Y
Yinghai Lu 已提交
2760
			printk(KERN_INFO "IOMMU %d 0x%Lx: using Register based "
2761
			       "invalidation\n",
Y
Yinghai Lu 已提交
2762
				iommu->seq_id,
2763
			       (unsigned long long)drhd->reg_base_addr);
2764 2765 2766
		} else {
			iommu->flush.flush_context = qi_flush_context;
			iommu->flush.flush_iotlb = qi_flush_iotlb;
Y
Yinghai Lu 已提交
2767
			printk(KERN_INFO "IOMMU %d 0x%Lx: using Queued "
2768
			       "invalidation\n",
Y
Yinghai Lu 已提交
2769
				iommu->seq_id,
2770
			       (unsigned long long)drhd->reg_base_addr);
2771 2772 2773
		}
	}

2774
	if (iommu_pass_through)
2775 2776
		iommu_identity_mapping |= IDENTMAP_ALL;

2777
#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
2778
	iommu_identity_mapping |= IDENTMAP_GFX;
2779
#endif
2780 2781 2782

	check_tylersburg_isoch();

2783
	/*
2784 2785 2786
	 * If pass through is not set or not enabled, setup context entries for
	 * identity mappings for rmrr, gfx, and isa and may fall back to static
	 * identity mapping if iommu_identity_mapping is set.
2787
	 */
2788 2789
	if (iommu_identity_mapping) {
		ret = iommu_prepare_static_identity_mapping(hw_pass_through);
F
Fenghua Yu 已提交
2790
		if (ret) {
2791
			printk(KERN_CRIT "Failed to setup IOMMU pass-through\n");
2792
			goto free_iommu;
2793 2794 2795
		}
	}
	/*
2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807
	 * For each rmrr
	 *   for each dev attached to rmrr
	 *   do
	 *     locate drhd for dev, alloc domain for dev
	 *     allocate free domain
	 *     allocate page table entries for rmrr
	 *     if context not allocated for bus
	 *           allocate and init context
	 *           set present in root table for this bus
	 *     init context with domain, translation etc
	 *    endfor
	 * endfor
2808
	 */
2809 2810
	printk(KERN_INFO "IOMMU: Setting RMRR:\n");
	for_each_rmrr_units(rmrr) {
2811 2812
		/* some BIOS lists non-exist devices in DMAR table. */
		for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
2813
					  i, dev) {
2814
			ret = iommu_prepare_rmrr_dev(rmrr, dev);
2815 2816 2817
			if (ret)
				printk(KERN_ERR
				       "IOMMU: mapping reserved region failed\n");
2818
		}
F
Fenghua Yu 已提交
2819
	}
2820

2821 2822
	iommu_prepare_isa();

2823 2824 2825 2826 2827 2828 2829
	/*
	 * for each drhd
	 *   enable fault log
	 *   global invalidate context cache
	 *   global invalidate iotlb
	 *   enable translation
	 */
2830
	for_each_iommu(iommu, drhd) {
2831 2832 2833 2834 2835 2836
		if (drhd->ignored) {
			/*
			 * we always have to disable PMRs or DMA may fail on
			 * this device
			 */
			if (force_on)
2837
				iommu_disable_protect_mem_regions(iommu);
2838
			continue;
2839
		}
2840 2841 2842

		iommu_flush_write_buffer(iommu);

2843 2844
		ret = dmar_set_interrupt(iommu);
		if (ret)
2845
			goto free_iommu;
2846

2847 2848
		iommu_set_root_entry(iommu);

2849
		iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
2850
		iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
M
mark gross 已提交
2851

2852 2853
		ret = iommu_enable_translation(iommu);
		if (ret)
2854
			goto free_iommu;
2855 2856

		iommu_disable_protect_mem_regions(iommu);
2857 2858 2859
	}

	return 0;
2860 2861

free_iommu:
2862
	for_each_active_iommu(iommu, drhd)
2863
		free_dmar_iommu(iommu);
2864
	kfree(deferred_flush);
2865
free_g_iommus:
W
Weidong Han 已提交
2866
	kfree(g_iommus);
2867
error:
2868 2869 2870
	return ret;
}

2871
/* This takes a number of _MM_ pages, not VTD pages */
2872 2873 2874
static struct iova *intel_alloc_iova(struct device *dev,
				     struct dmar_domain *domain,
				     unsigned long nrpages, uint64_t dma_mask)
2875 2876 2877
{
	struct iova *iova = NULL;

2878 2879 2880 2881
	/* Restrict dma_mask to the width that the iommu can handle */
	dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);

	if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
2882 2883
		/*
		 * First try to allocate an io virtual address in
2884
		 * DMA_BIT_MASK(32) and if that fails then try allocating
J
Joe Perches 已提交
2885
		 * from higher range
2886
		 */
2887 2888 2889 2890 2891 2892 2893 2894
		iova = alloc_iova(&domain->iovad, nrpages,
				  IOVA_PFN(DMA_BIT_MASK(32)), 1);
		if (iova)
			return iova;
	}
	iova = alloc_iova(&domain->iovad, nrpages, IOVA_PFN(dma_mask), 1);
	if (unlikely(!iova)) {
		printk(KERN_ERR "Allocating %ld-page iova for %s failed",
2895
		       nrpages, dev_name(dev));
2896 2897 2898 2899 2900 2901
		return NULL;
	}

	return iova;
}

2902
static struct dmar_domain *__get_valid_domain_for_dev(struct device *dev)
2903 2904 2905 2906
{
	struct dmar_domain *domain;
	int ret;

2907
	domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
2908
	if (!domain) {
2909 2910
		printk(KERN_ERR "Allocating domain for %s failed",
		       dev_name(dev));
A
Al Viro 已提交
2911
		return NULL;
2912 2913 2914
	}

	/* make sure context mapping is ok */
2915 2916
	if (unlikely(!domain_context_mapped(dev))) {
		ret = domain_context_mapping(domain, dev, CONTEXT_TT_MULTI_LEVEL);
2917
		if (ret) {
2918 2919
			printk(KERN_ERR "Domain context map for %s failed",
			       dev_name(dev));
A
Al Viro 已提交
2920
			return NULL;
2921
		}
2922 2923
	}

2924 2925 2926
	return domain;
}

2927
static inline struct dmar_domain *get_valid_domain_for_dev(struct device *dev)
2928 2929 2930 2931
{
	struct device_domain_info *info;

	/* No lock here, assumes no domain exit in normal case */
2932
	info = dev->archdata.iommu;
2933 2934 2935 2936 2937 2938
	if (likely(info))
		return info->domain;

	return __get_valid_domain_for_dev(dev);
}

2939
static int iommu_dummy(struct device *dev)
2940
{
2941
	return dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
2942 2943
}

2944
/* Check if the dev needs to go through non-identity map and unmap process.*/
2945
static int iommu_no_mapping(struct device *dev)
2946 2947 2948
{
	int found;

2949
	if (iommu_dummy(dev))
2950 2951
		return 1;

2952
	if (!iommu_identity_mapping)
2953
		return 0;
2954

2955
	found = identity_mapping(dev);
2956
	if (found) {
2957
		if (iommu_should_identity_map(dev, 0))
2958 2959 2960 2961 2962 2963
			return 1;
		else {
			/*
			 * 32 bit DMA is removed from si_domain and fall back
			 * to non-identity mapping.
			 */
2964
			domain_remove_one_dev_info(si_domain, dev);
2965
			printk(KERN_INFO "32bit %s uses non-identity mapping\n",
2966
			       dev_name(dev));
2967 2968 2969 2970 2971 2972 2973
			return 0;
		}
	} else {
		/*
		 * In case of a detached 64 bit DMA device from vm, the device
		 * is put into si_domain for identity mapping.
		 */
2974
		if (iommu_should_identity_map(dev, 0)) {
2975
			int ret;
2976
			ret = domain_add_dev_info(si_domain, dev,
2977 2978 2979
						  hw_pass_through ?
						  CONTEXT_TT_PASS_THROUGH :
						  CONTEXT_TT_MULTI_LEVEL);
2980 2981
			if (!ret) {
				printk(KERN_INFO "64bit %s uses identity mapping\n",
2982
				       dev_name(dev));
2983 2984 2985 2986 2987
				return 1;
			}
		}
	}

2988
	return 0;
2989 2990
}

2991
static dma_addr_t __intel_map_single(struct device *dev, phys_addr_t paddr,
2992
				     size_t size, int dir, u64 dma_mask)
2993 2994
{
	struct dmar_domain *domain;
F
Fenghua Yu 已提交
2995
	phys_addr_t start_paddr;
2996 2997
	struct iova *iova;
	int prot = 0;
I
Ingo Molnar 已提交
2998
	int ret;
2999
	struct intel_iommu *iommu;
3000
	unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
3001 3002

	BUG_ON(dir == DMA_NONE);
3003

3004
	if (iommu_no_mapping(dev))
I
Ingo Molnar 已提交
3005
		return paddr;
3006

3007
	domain = get_valid_domain_for_dev(dev);
3008 3009 3010
	if (!domain)
		return 0;

3011
	iommu = domain_get_iommu(domain);
3012
	size = aligned_nrpages(paddr, size);
3013

3014
	iova = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size), dma_mask);
3015 3016 3017
	if (!iova)
		goto error;

3018 3019 3020 3021 3022
	/*
	 * Check if DMAR supports zero-length reads on write only
	 * mappings..
	 */
	if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
3023
			!cap_zlr(iommu->cap))
3024 3025 3026 3027
		prot |= DMA_PTE_READ;
	if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
		prot |= DMA_PTE_WRITE;
	/*
I
Ingo Molnar 已提交
3028
	 * paddr - (paddr + size) might be partial page, we should map the whole
3029
	 * page.  Note: if two part of one page are separately mapped, we
I
Ingo Molnar 已提交
3030
	 * might have two guest_addr mapping to the same host paddr, but this
3031 3032
	 * is not a big problem
	 */
3033
	ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova->pfn_lo),
3034
				 mm_to_dma_pfn(paddr_pfn), size, prot);
3035 3036 3037
	if (ret)
		goto error;

3038 3039
	/* it's a non-present to present mapping. Only flush if caching mode */
	if (cap_caching_mode(iommu->cap))
3040
		iommu_flush_iotlb_psi(iommu, domain->id, mm_to_dma_pfn(iova->pfn_lo), size, 0, 1);
3041
	else
3042
		iommu_flush_write_buffer(iommu);
3043

3044 3045 3046
	start_paddr = (phys_addr_t)iova->pfn_lo << PAGE_SHIFT;
	start_paddr += paddr & ~PAGE_MASK;
	return start_paddr;
3047 3048

error:
3049 3050
	if (iova)
		__free_iova(&domain->iovad, iova);
3051
	printk(KERN_ERR"Device %s request: %zx@%llx dir %d --- failed\n",
3052
		dev_name(dev), size, (unsigned long long)paddr, dir);
3053 3054 3055
	return 0;
}

3056 3057 3058 3059
static dma_addr_t intel_map_page(struct device *dev, struct page *page,
				 unsigned long offset, size_t size,
				 enum dma_data_direction dir,
				 struct dma_attrs *attrs)
3060
{
3061
	return __intel_map_single(dev, page_to_phys(page) + offset, size,
3062
				  dir, *dev->dma_mask);
3063 3064
}

M
mark gross 已提交
3065 3066
static void flush_unmaps(void)
{
3067
	int i, j;
M
mark gross 已提交
3068 3069 3070 3071 3072

	timer_on = 0;

	/* just flush them all */
	for (i = 0; i < g_num_of_iommus; i++) {
3073 3074 3075
		struct intel_iommu *iommu = g_iommus[i];
		if (!iommu)
			continue;
3076

3077 3078 3079
		if (!deferred_flush[i].next)
			continue;

3080 3081 3082
		/* In caching mode, global flushes turn emulation expensive */
		if (!cap_caching_mode(iommu->cap))
			iommu->flush.flush_iotlb(iommu, 0, 0, 0,
Y
Yu Zhao 已提交
3083
					 DMA_TLB_GLOBAL_FLUSH);
3084
		for (j = 0; j < deferred_flush[i].next; j++) {
Y
Yu Zhao 已提交
3085 3086
			unsigned long mask;
			struct iova *iova = deferred_flush[i].iova[j];
3087 3088 3089 3090 3091
			struct dmar_domain *domain = deferred_flush[i].domain[j];

			/* On real hardware multiple invalidations are expensive */
			if (cap_caching_mode(iommu->cap))
				iommu_flush_iotlb_psi(iommu, domain->id,
3092 3093
					iova->pfn_lo, iova->pfn_hi - iova->pfn_lo + 1,
					!deferred_flush[i].freelist[j], 0);
3094 3095 3096 3097 3098
			else {
				mask = ilog2(mm_to_dma_pfn(iova->pfn_hi - iova->pfn_lo + 1));
				iommu_flush_dev_iotlb(deferred_flush[i].domain[j],
						(uint64_t)iova->pfn_lo << PAGE_SHIFT, mask);
			}
Y
Yu Zhao 已提交
3099
			__free_iova(&deferred_flush[i].domain[j]->iovad, iova);
3100 3101
			if (deferred_flush[i].freelist[j])
				dma_free_pagelist(deferred_flush[i].freelist[j]);
3102
		}
3103
		deferred_flush[i].next = 0;
M
mark gross 已提交
3104 3105 3106 3107 3108 3109 3110
	}

	list_size = 0;
}

static void flush_unmaps_timeout(unsigned long data)
{
3111 3112 3113
	unsigned long flags;

	spin_lock_irqsave(&async_umap_flush_lock, flags);
M
mark gross 已提交
3114
	flush_unmaps();
3115
	spin_unlock_irqrestore(&async_umap_flush_lock, flags);
M
mark gross 已提交
3116 3117
}

3118
static void add_unmap(struct dmar_domain *dom, struct iova *iova, struct page *freelist)
M
mark gross 已提交
3119 3120
{
	unsigned long flags;
3121
	int next, iommu_id;
3122
	struct intel_iommu *iommu;
M
mark gross 已提交
3123 3124

	spin_lock_irqsave(&async_umap_flush_lock, flags);
3125 3126 3127
	if (list_size == HIGH_WATER_MARK)
		flush_unmaps();

3128 3129
	iommu = domain_get_iommu(dom);
	iommu_id = iommu->seq_id;
3130

3131 3132 3133
	next = deferred_flush[iommu_id].next;
	deferred_flush[iommu_id].domain[next] = dom;
	deferred_flush[iommu_id].iova[next] = iova;
3134
	deferred_flush[iommu_id].freelist[next] = freelist;
3135
	deferred_flush[iommu_id].next++;
M
mark gross 已提交
3136 3137 3138 3139 3140 3141 3142 3143 3144

	if (!timer_on) {
		mod_timer(&unmap_timer, jiffies + msecs_to_jiffies(10));
		timer_on = 1;
	}
	list_size++;
	spin_unlock_irqrestore(&async_umap_flush_lock, flags);
}

3145 3146 3147
static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
			     size_t size, enum dma_data_direction dir,
			     struct dma_attrs *attrs)
3148
{
3149
	struct dmar_domain *domain;
3150
	unsigned long start_pfn, last_pfn;
3151
	struct iova *iova;
3152
	struct intel_iommu *iommu;
3153
	struct page *freelist;
3154

3155
	if (iommu_no_mapping(dev))
3156
		return;
3157

3158
	domain = find_domain(dev);
3159 3160
	BUG_ON(!domain);

3161 3162
	iommu = domain_get_iommu(domain);

3163
	iova = find_iova(&domain->iovad, IOVA_PFN(dev_addr));
3164 3165
	if (WARN_ONCE(!iova, "Driver unmaps unmatched page at PFN %llx\n",
		      (unsigned long long)dev_addr))
3166 3167
		return;

3168 3169
	start_pfn = mm_to_dma_pfn(iova->pfn_lo);
	last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
3170

3171
	pr_debug("Device %s unmapping: pfn %lx-%lx\n",
3172
		 dev_name(dev), start_pfn, last_pfn);
3173

3174
	freelist = domain_unmap(domain, start_pfn, last_pfn);
3175

M
mark gross 已提交
3176
	if (intel_iommu_strict) {
3177
		iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
3178
				      last_pfn - start_pfn + 1, !freelist, 0);
M
mark gross 已提交
3179 3180
		/* free iova */
		__free_iova(&domain->iovad, iova);
3181
		dma_free_pagelist(freelist);
M
mark gross 已提交
3182
	} else {
3183
		add_unmap(domain, iova, freelist);
M
mark gross 已提交
3184 3185 3186 3187 3188
		/*
		 * queue up the release of the unmap to save the 1/6th of the
		 * cpu used up by the iotlb flush operation...
		 */
	}
3189 3190
}

3191
static void *intel_alloc_coherent(struct device *dev, size_t size,
3192 3193
				  dma_addr_t *dma_handle, gfp_t flags,
				  struct dma_attrs *attrs)
3194
{
A
Akinobu Mita 已提交
3195
	struct page *page = NULL;
3196 3197
	int order;

F
Fenghua Yu 已提交
3198
	size = PAGE_ALIGN(size);
3199
	order = get_order(size);
3200

3201
	if (!iommu_no_mapping(dev))
3202
		flags &= ~(GFP_DMA | GFP_DMA32);
3203 3204
	else if (dev->coherent_dma_mask < dma_get_required_mask(dev)) {
		if (dev->coherent_dma_mask < DMA_BIT_MASK(32))
3205 3206 3207 3208
			flags |= GFP_DMA;
		else
			flags |= GFP_DMA32;
	}
3209

A
Akinobu Mita 已提交
3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223
	if (flags & __GFP_WAIT) {
		unsigned int count = size >> PAGE_SHIFT;

		page = dma_alloc_from_contiguous(dev, count, order);
		if (page && iommu_no_mapping(dev) &&
		    page_to_phys(page) + size > dev->coherent_dma_mask) {
			dma_release_from_contiguous(dev, page, count);
			page = NULL;
		}
	}

	if (!page)
		page = alloc_pages(flags, order);
	if (!page)
3224
		return NULL;
A
Akinobu Mita 已提交
3225
	memset(page_address(page), 0, size);
3226

A
Akinobu Mita 已提交
3227
	*dma_handle = __intel_map_single(dev, page_to_phys(page), size,
3228
					 DMA_BIDIRECTIONAL,
3229
					 dev->coherent_dma_mask);
3230
	if (*dma_handle)
A
Akinobu Mita 已提交
3231 3232 3233 3234
		return page_address(page);
	if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
		__free_pages(page, order);

3235 3236 3237
	return NULL;
}

3238
static void intel_free_coherent(struct device *dev, size_t size, void *vaddr,
3239
				dma_addr_t dma_handle, struct dma_attrs *attrs)
3240 3241
{
	int order;
A
Akinobu Mita 已提交
3242
	struct page *page = virt_to_page(vaddr);
3243

F
Fenghua Yu 已提交
3244
	size = PAGE_ALIGN(size);
3245 3246
	order = get_order(size);

3247
	intel_unmap_page(dev, dma_handle, size, DMA_BIDIRECTIONAL, NULL);
A
Akinobu Mita 已提交
3248 3249
	if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
		__free_pages(page, order);
3250 3251
}

3252
static void intel_unmap_sg(struct device *dev, struct scatterlist *sglist,
3253 3254
			   int nelems, enum dma_data_direction dir,
			   struct dma_attrs *attrs)
3255 3256
{
	struct dmar_domain *domain;
3257
	unsigned long start_pfn, last_pfn;
3258
	struct iova *iova;
3259
	struct intel_iommu *iommu;
3260
	struct page *freelist;
3261

3262
	if (iommu_no_mapping(dev))
3263 3264
		return;

3265
	domain = find_domain(dev);
3266 3267 3268
	BUG_ON(!domain);

	iommu = domain_get_iommu(domain);
3269

F
FUJITA Tomonori 已提交
3270
	iova = find_iova(&domain->iovad, IOVA_PFN(sglist[0].dma_address));
3271 3272
	if (WARN_ONCE(!iova, "Driver unmaps unmatched sglist at PFN %llx\n",
		      (unsigned long long)sglist[0].dma_address))
3273 3274
		return;

3275 3276
	start_pfn = mm_to_dma_pfn(iova->pfn_lo);
	last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
3277

3278
	freelist = domain_unmap(domain, start_pfn, last_pfn);
3279

3280 3281
	if (intel_iommu_strict) {
		iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
3282
				      last_pfn - start_pfn + 1, !freelist, 0);
3283 3284
		/* free iova */
		__free_iova(&domain->iovad, iova);
3285
		dma_free_pagelist(freelist);
3286
	} else {
3287
		add_unmap(domain, iova, freelist);
3288 3289 3290 3291 3292
		/*
		 * queue up the release of the unmap to save the 1/6th of the
		 * cpu used up by the iotlb flush operation...
		 */
	}
3293 3294 3295
}

static int intel_nontranslate_map_sg(struct device *hddev,
F
FUJITA Tomonori 已提交
3296
	struct scatterlist *sglist, int nelems, int dir)
3297 3298
{
	int i;
F
FUJITA Tomonori 已提交
3299
	struct scatterlist *sg;
3300

F
FUJITA Tomonori 已提交
3301
	for_each_sg(sglist, sg, nelems, i) {
F
FUJITA Tomonori 已提交
3302
		BUG_ON(!sg_page(sg));
3303
		sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
F
FUJITA Tomonori 已提交
3304
		sg->dma_length = sg->length;
3305 3306 3307 3308
	}
	return nelems;
}

3309
static int intel_map_sg(struct device *dev, struct scatterlist *sglist, int nelems,
3310
			enum dma_data_direction dir, struct dma_attrs *attrs)
3311 3312 3313
{
	int i;
	struct dmar_domain *domain;
3314 3315 3316 3317
	size_t size = 0;
	int prot = 0;
	struct iova *iova = NULL;
	int ret;
F
FUJITA Tomonori 已提交
3318
	struct scatterlist *sg;
3319
	unsigned long start_vpfn;
3320
	struct intel_iommu *iommu;
3321 3322

	BUG_ON(dir == DMA_NONE);
3323 3324
	if (iommu_no_mapping(dev))
		return intel_nontranslate_map_sg(dev, sglist, nelems, dir);
3325

3326
	domain = get_valid_domain_for_dev(dev);
3327 3328 3329
	if (!domain)
		return 0;

3330 3331
	iommu = domain_get_iommu(domain);

3332
	for_each_sg(sglist, sg, nelems, i)
3333
		size += aligned_nrpages(sg->offset, sg->length);
3334

3335 3336
	iova = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size),
				*dev->dma_mask);
3337
	if (!iova) {
F
FUJITA Tomonori 已提交
3338
		sglist->dma_length = 0;
3339 3340 3341 3342 3343 3344 3345 3346
		return 0;
	}

	/*
	 * Check if DMAR supports zero-length reads on write only
	 * mappings..
	 */
	if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
3347
			!cap_zlr(iommu->cap))
3348 3349 3350 3351
		prot |= DMA_PTE_READ;
	if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
		prot |= DMA_PTE_WRITE;

3352
	start_vpfn = mm_to_dma_pfn(iova->pfn_lo);
3353

3354
	ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
3355 3356 3357 3358 3359 3360 3361 3362 3363 3364
	if (unlikely(ret)) {
		/*  clear the page */
		dma_pte_clear_range(domain, start_vpfn,
				    start_vpfn + size - 1);
		/* free page tables */
		dma_pte_free_pagetable(domain, start_vpfn,
				       start_vpfn + size - 1);
		/* free iova */
		__free_iova(&domain->iovad, iova);
		return 0;
3365 3366
	}

3367 3368
	/* it's a non-present to present mapping. Only flush if caching mode */
	if (cap_caching_mode(iommu->cap))
3369
		iommu_flush_iotlb_psi(iommu, domain->id, start_vpfn, size, 0, 1);
3370
	else
3371
		iommu_flush_write_buffer(iommu);
3372

3373 3374 3375
	return nelems;
}

3376 3377 3378 3379 3380
static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
{
	return !dma_addr;
}

3381
struct dma_map_ops intel_dma_ops = {
3382 3383
	.alloc = intel_alloc_coherent,
	.free = intel_free_coherent,
3384 3385
	.map_sg = intel_map_sg,
	.unmap_sg = intel_unmap_sg,
3386 3387
	.map_page = intel_map_page,
	.unmap_page = intel_unmap_page,
3388
	.mapping_error = intel_mapping_error,
3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472
};

static inline int iommu_domain_cache_init(void)
{
	int ret = 0;

	iommu_domain_cache = kmem_cache_create("iommu_domain",
					 sizeof(struct dmar_domain),
					 0,
					 SLAB_HWCACHE_ALIGN,

					 NULL);
	if (!iommu_domain_cache) {
		printk(KERN_ERR "Couldn't create iommu_domain cache\n");
		ret = -ENOMEM;
	}

	return ret;
}

static inline int iommu_devinfo_cache_init(void)
{
	int ret = 0;

	iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
					 sizeof(struct device_domain_info),
					 0,
					 SLAB_HWCACHE_ALIGN,
					 NULL);
	if (!iommu_devinfo_cache) {
		printk(KERN_ERR "Couldn't create devinfo cache\n");
		ret = -ENOMEM;
	}

	return ret;
}

static inline int iommu_iova_cache_init(void)
{
	int ret = 0;

	iommu_iova_cache = kmem_cache_create("iommu_iova",
					 sizeof(struct iova),
					 0,
					 SLAB_HWCACHE_ALIGN,
					 NULL);
	if (!iommu_iova_cache) {
		printk(KERN_ERR "Couldn't create iova cache\n");
		ret = -ENOMEM;
	}

	return ret;
}

static int __init iommu_init_mempool(void)
{
	int ret;
	ret = iommu_iova_cache_init();
	if (ret)
		return ret;

	ret = iommu_domain_cache_init();
	if (ret)
		goto domain_error;

	ret = iommu_devinfo_cache_init();
	if (!ret)
		return ret;

	kmem_cache_destroy(iommu_domain_cache);
domain_error:
	kmem_cache_destroy(iommu_iova_cache);

	return -ENOMEM;
}

static void __init iommu_exit_mempool(void)
{
	kmem_cache_destroy(iommu_devinfo_cache);
	kmem_cache_destroy(iommu_domain_cache);
	kmem_cache_destroy(iommu_iova_cache);

}

3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500
static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
{
	struct dmar_drhd_unit *drhd;
	u32 vtbar;
	int rc;

	/* We know that this device on this chipset has its own IOMMU.
	 * If we find it under a different IOMMU, then the BIOS is lying
	 * to us. Hope that the IOMMU for this device is actually
	 * disabled, and it needs no translation...
	 */
	rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
	if (rc) {
		/* "can't" happen */
		dev_info(&pdev->dev, "failed to run vt-d quirk\n");
		return;
	}
	vtbar &= 0xffff0000;

	/* we know that the this iommu should be at offset 0xa000 from vtbar */
	drhd = dmar_find_matched_drhd_unit(pdev);
	if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
			    TAINT_FIRMWARE_WORKAROUND,
			    "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
		pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
}
DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);

3501 3502 3503
static void __init init_no_remapping_devices(void)
{
	struct dmar_drhd_unit *drhd;
3504
	struct device *dev;
3505
	int i;
3506 3507 3508

	for_each_drhd_unit(drhd) {
		if (!drhd->include_all) {
3509 3510 3511
			for_each_active_dev_scope(drhd->devices,
						  drhd->devices_cnt, i, dev)
				break;
3512
			/* ignore DMAR unit if no devices exist */
3513 3514 3515 3516 3517
			if (i == drhd->devices_cnt)
				drhd->ignored = 1;
		}
	}

3518 3519
	for_each_active_drhd_unit(drhd) {
		if (drhd->include_all)
3520 3521
			continue;

3522 3523
		for_each_active_dev_scope(drhd->devices,
					  drhd->devices_cnt, i, dev)
3524
			if (!dev_is_pci(dev) || !IS_GFX_DEVICE(to_pci_dev(dev)))
3525 3526 3527 3528
				break;
		if (i < drhd->devices_cnt)
			continue;

3529 3530 3531 3532 3533 3534
		/* This IOMMU has *only* gfx devices. Either bypass it or
		   set the gfx_mapped flag, as appropriate */
		if (dmar_map_gfx) {
			intel_iommu_gfx_mapped = 1;
		} else {
			drhd->ignored = 1;
3535 3536
			for_each_active_dev_scope(drhd->devices,
						  drhd->devices_cnt, i, dev)
3537
				dev->archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
3538 3539 3540 3541
		}
	}
}

3542 3543 3544 3545 3546 3547 3548 3549 3550 3551
#ifdef CONFIG_SUSPEND
static int init_iommu_hw(void)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;

	for_each_active_iommu(iommu, drhd)
		if (iommu->qi)
			dmar_reenable_qi(iommu);

3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562
	for_each_iommu(iommu, drhd) {
		if (drhd->ignored) {
			/*
			 * we always have to disable PMRs or DMA may fail on
			 * this device
			 */
			if (force_on)
				iommu_disable_protect_mem_regions(iommu);
			continue;
		}
	
3563 3564 3565 3566 3567
		iommu_flush_write_buffer(iommu);

		iommu_set_root_entry(iommu);

		iommu->flush.flush_context(iommu, 0, 0, 0,
3568
					   DMA_CCMD_GLOBAL_INVL);
3569
		iommu->flush.flush_iotlb(iommu, 0, 0, 0,
3570
					 DMA_TLB_GLOBAL_FLUSH);
3571 3572
		if (iommu_enable_translation(iommu))
			return 1;
3573
		iommu_disable_protect_mem_regions(iommu);
3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585
	}

	return 0;
}

static void iommu_flush_all(void)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;

	for_each_active_iommu(iommu, drhd) {
		iommu->flush.flush_context(iommu, 0, 0, 0,
3586
					   DMA_CCMD_GLOBAL_INVL);
3587
		iommu->flush.flush_iotlb(iommu, 0, 0, 0,
3588
					 DMA_TLB_GLOBAL_FLUSH);
3589 3590 3591
	}
}

3592
static int iommu_suspend(void)
3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	unsigned long flag;

	for_each_active_iommu(iommu, drhd) {
		iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
						 GFP_ATOMIC);
		if (!iommu->iommu_state)
			goto nomem;
	}

	iommu_flush_all();

	for_each_active_iommu(iommu, drhd) {
		iommu_disable_translation(iommu);

3610
		raw_spin_lock_irqsave(&iommu->register_lock, flag);
3611 3612 3613 3614 3615 3616 3617 3618 3619 3620

		iommu->iommu_state[SR_DMAR_FECTL_REG] =
			readl(iommu->reg + DMAR_FECTL_REG);
		iommu->iommu_state[SR_DMAR_FEDATA_REG] =
			readl(iommu->reg + DMAR_FEDATA_REG);
		iommu->iommu_state[SR_DMAR_FEADDR_REG] =
			readl(iommu->reg + DMAR_FEADDR_REG);
		iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
			readl(iommu->reg + DMAR_FEUADDR_REG);

3621
		raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
3622 3623 3624 3625 3626 3627 3628 3629 3630 3631
	}
	return 0;

nomem:
	for_each_active_iommu(iommu, drhd)
		kfree(iommu->iommu_state);

	return -ENOMEM;
}

3632
static void iommu_resume(void)
3633 3634 3635 3636 3637 3638
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	unsigned long flag;

	if (init_iommu_hw()) {
3639 3640 3641 3642
		if (force_on)
			panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
		else
			WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
3643
		return;
3644 3645 3646 3647
	}

	for_each_active_iommu(iommu, drhd) {

3648
		raw_spin_lock_irqsave(&iommu->register_lock, flag);
3649 3650 3651 3652 3653 3654 3655 3656 3657 3658

		writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
			iommu->reg + DMAR_FECTL_REG);
		writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
			iommu->reg + DMAR_FEDATA_REG);
		writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
			iommu->reg + DMAR_FEADDR_REG);
		writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
			iommu->reg + DMAR_FEUADDR_REG);

3659
		raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
3660 3661 3662 3663 3664 3665
	}

	for_each_active_iommu(iommu, drhd)
		kfree(iommu->iommu_state);
}

3666
static struct syscore_ops iommu_syscore_ops = {
3667 3668 3669 3670
	.resume		= iommu_resume,
	.suspend	= iommu_suspend,
};

3671
static void __init init_iommu_pm_ops(void)
3672
{
3673
	register_syscore_ops(&iommu_syscore_ops);
3674 3675 3676
}

#else
3677
static inline void init_iommu_pm_ops(void) {}
3678 3679
#endif	/* CONFIG_PM */

3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693

int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header)
{
	struct acpi_dmar_reserved_memory *rmrr;
	struct dmar_rmrr_unit *rmrru;

	rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
	if (!rmrru)
		return -ENOMEM;

	rmrru->hdr = header;
	rmrr = (struct acpi_dmar_reserved_memory *)header;
	rmrru->base_address = rmrr->base_address;
	rmrru->end_address = rmrr->end_address;
3694 3695 3696 3697 3698 3699 3700
	rmrru->devices = dmar_alloc_dev_scope((void *)(rmrr + 1),
				((void *)rmrr) + rmrr->header.length,
				&rmrru->devices_cnt);
	if (rmrru->devices_cnt && rmrru->devices == NULL) {
		kfree(rmrru);
		return -ENOMEM;
	}
3701

3702
	list_add(&rmrru->list, &dmar_rmrr_units);
3703

3704
	return 0;
3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718
}

int __init dmar_parse_one_atsr(struct acpi_dmar_header *hdr)
{
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	atsr = container_of(hdr, struct acpi_dmar_atsr, header);
	atsru = kzalloc(sizeof(*atsru), GFP_KERNEL);
	if (!atsru)
		return -ENOMEM;

	atsru->hdr = hdr;
	atsru->include_all = atsr->flags & 0x1;
3719 3720 3721 3722 3723 3724 3725 3726 3727
	if (!atsru->include_all) {
		atsru->devices = dmar_alloc_dev_scope((void *)(atsr + 1),
				(void *)atsr + atsr->header.length,
				&atsru->devices_cnt);
		if (atsru->devices_cnt && atsru->devices == NULL) {
			kfree(atsru);
			return -ENOMEM;
		}
	}
3728

3729
	list_add_rcu(&atsru->list, &dmar_atsr_units);
3730 3731 3732 3733

	return 0;
}

3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748
static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
{
	dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
	kfree(atsru);
}

static void intel_iommu_free_dmars(void)
{
	struct dmar_rmrr_unit *rmrru, *rmrr_n;
	struct dmar_atsr_unit *atsru, *atsr_n;

	list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
		list_del(&rmrru->list);
		dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
		kfree(rmrru);
3749 3750
	}

3751 3752 3753 3754
	list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
		list_del(&atsru->list);
		intel_iommu_free_atsr(atsru);
	}
3755 3756 3757 3758
}

int dmar_find_matched_atsr_unit(struct pci_dev *dev)
{
3759
	int i, ret = 1;
3760
	struct pci_bus *bus;
3761 3762
	struct pci_dev *bridge = NULL;
	struct device *tmp;
3763 3764 3765 3766 3767
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	dev = pci_physfn(dev);
	for (bus = dev->bus; bus; bus = bus->parent) {
3768
		bridge = bus->self;
3769
		if (!bridge || !pci_is_pcie(bridge) ||
3770
		    pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
3771
			return 0;
3772
		if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT)
3773 3774
			break;
	}
3775 3776
	if (!bridge)
		return 0;
3777

3778
	rcu_read_lock();
3779 3780 3781 3782 3783
	list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
		atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
		if (atsr->segment != pci_domain_nr(dev->bus))
			continue;

3784
		for_each_dev_scope(atsru->devices, atsru->devices_cnt, i, tmp)
3785
			if (tmp == &bridge->dev)
3786
				goto out;
3787 3788

		if (atsru->include_all)
3789
			goto out;
3790
	}
3791 3792
	ret = 0;
out:
3793
	rcu_read_unlock();
3794

3795
	return ret;
3796 3797
}

3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816
int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
{
	int ret = 0;
	struct dmar_rmrr_unit *rmrru;
	struct dmar_atsr_unit *atsru;
	struct acpi_dmar_atsr *atsr;
	struct acpi_dmar_reserved_memory *rmrr;

	if (!intel_iommu_enabled && system_state != SYSTEM_BOOTING)
		return 0;

	list_for_each_entry(rmrru, &dmar_rmrr_units, list) {
		rmrr = container_of(rmrru->hdr,
				    struct acpi_dmar_reserved_memory, header);
		if (info->event == BUS_NOTIFY_ADD_DEVICE) {
			ret = dmar_insert_dev_scope(info, (void *)(rmrr + 1),
				((void *)rmrr) + rmrr->header.length,
				rmrr->segment, rmrru->devices,
				rmrru->devices_cnt);
3817
			if(ret < 0)
3818 3819
				return ret;
		} else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
3820 3821
			dmar_remove_dev_scope(info, rmrr->segment,
				rmrru->devices, rmrru->devices_cnt);
3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848
		}
	}

	list_for_each_entry(atsru, &dmar_atsr_units, list) {
		if (atsru->include_all)
			continue;

		atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
		if (info->event == BUS_NOTIFY_ADD_DEVICE) {
			ret = dmar_insert_dev_scope(info, (void *)(atsr + 1),
					(void *)atsr + atsr->header.length,
					atsr->segment, atsru->devices,
					atsru->devices_cnt);
			if (ret > 0)
				break;
			else if(ret < 0)
				return ret;
		} else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
			if (dmar_remove_dev_scope(info, atsr->segment,
					atsru->devices, atsru->devices_cnt))
				break;
		}
	}

	return 0;
}

F
Fenghua Yu 已提交
3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860
/*
 * Here we only respond to action of unbound device from driver.
 *
 * Added device is not attached to its DMAR domain here yet. That will happen
 * when mapping the device to iova.
 */
static int device_notifier(struct notifier_block *nb,
				  unsigned long action, void *data)
{
	struct device *dev = data;
	struct dmar_domain *domain;

3861
	if (iommu_dummy(dev))
3862 3863
		return 0;

3864 3865 3866 3867
	if (action != BUS_NOTIFY_UNBOUND_DRIVER &&
	    action != BUS_NOTIFY_DEL_DEVICE)
		return 0;

3868
	domain = find_domain(dev);
F
Fenghua Yu 已提交
3869 3870 3871
	if (!domain)
		return 0;

3872
	down_read(&dmar_global_lock);
3873
	domain_remove_one_dev_info(domain, dev);
3874 3875 3876 3877
	if (!(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) &&
	    !(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) &&
	    list_empty(&domain->devices))
		domain_exit(domain);
3878
	up_read(&dmar_global_lock);
3879

F
Fenghua Yu 已提交
3880 3881 3882 3883 3884 3885 3886
	return 0;
}

static struct notifier_block device_nb = {
	.notifier_call = device_notifier,
};

3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912
static int intel_iommu_memory_notifier(struct notifier_block *nb,
				       unsigned long val, void *v)
{
	struct memory_notify *mhp = v;
	unsigned long long start, end;
	unsigned long start_vpfn, last_vpfn;

	switch (val) {
	case MEM_GOING_ONLINE:
		start = mhp->start_pfn << PAGE_SHIFT;
		end = ((mhp->start_pfn + mhp->nr_pages) << PAGE_SHIFT) - 1;
		if (iommu_domain_identity_map(si_domain, start, end)) {
			pr_warn("dmar: failed to build identity map for [%llx-%llx]\n",
				start, end);
			return NOTIFY_BAD;
		}
		break;

	case MEM_OFFLINE:
	case MEM_CANCEL_ONLINE:
		start_vpfn = mm_to_dma_pfn(mhp->start_pfn);
		last_vpfn = mm_to_dma_pfn(mhp->start_pfn + mhp->nr_pages - 1);
		while (start_vpfn <= last_vpfn) {
			struct iova *iova;
			struct dmar_drhd_unit *drhd;
			struct intel_iommu *iommu;
3913
			struct page *freelist;
3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929

			iova = find_iova(&si_domain->iovad, start_vpfn);
			if (iova == NULL) {
				pr_debug("dmar: failed get IOVA for PFN %lx\n",
					 start_vpfn);
				break;
			}

			iova = split_and_remove_iova(&si_domain->iovad, iova,
						     start_vpfn, last_vpfn);
			if (iova == NULL) {
				pr_warn("dmar: failed to split IOVA PFN [%lx-%lx]\n",
					start_vpfn, last_vpfn);
				return NOTIFY_BAD;
			}

3930 3931 3932
			freelist = domain_unmap(si_domain, iova->pfn_lo,
					       iova->pfn_hi);

3933 3934 3935 3936
			rcu_read_lock();
			for_each_active_iommu(iommu, drhd)
				iommu_flush_iotlb_psi(iommu, si_domain->id,
					iova->pfn_lo,
3937 3938
					iova->pfn_hi - iova->pfn_lo + 1,
					!freelist, 0);
3939
			rcu_read_unlock();
3940
			dma_free_pagelist(freelist);
3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955

			start_vpfn = iova->pfn_hi + 1;
			free_iova_mem(iova);
		}
		break;
	}

	return NOTIFY_OK;
}

static struct notifier_block intel_iommu_memory_nb = {
	.notifier_call = intel_iommu_memory_notifier,
	.priority = 0
};

3956 3957
int __init intel_iommu_init(void)
{
3958
	int ret = -ENODEV;
3959
	struct dmar_drhd_unit *drhd;
3960
	struct intel_iommu *iommu;
3961

3962 3963 3964
	/* VT-d is required for a TXT/tboot launch, so enforce that */
	force_on = tboot_force_iommu();

3965 3966 3967 3968 3969 3970 3971
	if (iommu_init_mempool()) {
		if (force_on)
			panic("tboot: Failed to initialize iommu memory\n");
		return -ENOMEM;
	}

	down_write(&dmar_global_lock);
3972 3973 3974
	if (dmar_table_init()) {
		if (force_on)
			panic("tboot: Failed to initialize DMAR table\n");
3975
		goto out_free_dmar;
3976
	}
3977

3978 3979 3980
	/*
	 * Disable translation if already enabled prior to OS handover.
	 */
3981
	for_each_active_iommu(iommu, drhd)
3982 3983 3984
		if (iommu->gcmd & DMA_GCMD_TE)
			iommu_disable_translation(iommu);

3985
	if (dmar_dev_scope_init() < 0) {
3986 3987
		if (force_on)
			panic("tboot: Failed to initialize DMAR device scope\n");
3988
		goto out_free_dmar;
3989
	}
3990

3991
	if (no_iommu || dmar_disabled)
3992
		goto out_free_dmar;
3993

3994 3995 3996 3997 3998 3999
	if (list_empty(&dmar_rmrr_units))
		printk(KERN_INFO "DMAR: No RMRR found\n");

	if (list_empty(&dmar_atsr_units))
		printk(KERN_INFO "DMAR: No ATSR found\n");

4000 4001 4002
	if (dmar_init_reserved_ranges()) {
		if (force_on)
			panic("tboot: Failed to reserve iommu ranges\n");
4003
		goto out_free_reserved_range;
4004
	}
4005 4006 4007

	init_no_remapping_devices();

4008
	ret = init_dmars();
4009
	if (ret) {
4010 4011
		if (force_on)
			panic("tboot: Failed to initialize DMARs\n");
4012
		printk(KERN_ERR "IOMMU: dmar init failed\n");
4013
		goto out_free_reserved_range;
4014
	}
4015
	up_write(&dmar_global_lock);
4016 4017 4018
	printk(KERN_INFO
	"PCI-DMA: Intel(R) Virtualization Technology for Directed I/O\n");

M
mark gross 已提交
4019
	init_timer(&unmap_timer);
4020 4021 4022
#ifdef CONFIG_SWIOTLB
	swiotlb = 0;
#endif
4023
	dma_ops = &intel_dma_ops;
F
Fenghua Yu 已提交
4024

4025
	init_iommu_pm_ops();
4026

4027
	bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
F
Fenghua Yu 已提交
4028
	bus_register_notifier(&pci_bus_type, &device_nb);
4029 4030
	if (si_domain && !hw_pass_through)
		register_memory_notifier(&intel_iommu_memory_nb);
F
Fenghua Yu 已提交
4031

4032 4033
	intel_iommu_enabled = 1;

4034
	return 0;
4035 4036 4037 4038 4039

out_free_reserved_range:
	put_iova_domain(&reserved_iova_list);
out_free_dmar:
	intel_iommu_free_dmars();
4040 4041
	up_write(&dmar_global_lock);
	iommu_exit_mempool();
4042
	return ret;
4043
}
4044

4045
static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
4046
					   struct device *dev)
4047
{
4048
	struct pci_dev *tmp, *parent, *pdev;
4049

4050
	if (!iommu || !dev || !dev_is_pci(dev))
4051 4052
		return;

4053 4054
	pdev = to_pci_dev(dev);

4055 4056 4057 4058 4059 4060 4061
	/* dependent device detach */
	tmp = pci_find_upstream_pcie_bridge(pdev);
	/* Secondary interface's bus number and devfn 0 */
	if (tmp) {
		parent = pdev->bus->self;
		while (parent != tmp) {
			iommu_detach_dev(iommu, parent->bus->number,
4062
					 parent->devfn);
4063 4064
			parent = parent->bus->self;
		}
4065
		if (pci_is_pcie(tmp)) /* this is a PCIe-to-PCI bridge */
4066 4067 4068
			iommu_detach_dev(iommu,
				tmp->subordinate->number, 0);
		else /* this is a legacy PCI bridge */
4069 4070
			iommu_detach_dev(iommu, tmp->bus->number,
					 tmp->devfn);
4071 4072 4073
	}
}

4074
static void domain_remove_one_dev_info(struct dmar_domain *domain,
4075
				       struct device *dev)
4076
{
4077
	struct device_domain_info *info, *tmp;
4078 4079 4080
	struct intel_iommu *iommu;
	unsigned long flags;
	int found = 0;
4081
	u8 bus, devfn;
4082

4083
	iommu = device_to_iommu(dev, &bus, &devfn);
4084 4085 4086 4087
	if (!iommu)
		return;

	spin_lock_irqsave(&device_domain_lock, flags);
4088
	list_for_each_entry_safe(info, tmp, &domain->devices, link) {
4089 4090
		if (info->iommu == iommu && info->bus == bus &&
		    info->devfn == devfn) {
4091
			unlink_domain_info(info);
4092 4093
			spin_unlock_irqrestore(&device_domain_lock, flags);

Y
Yu Zhao 已提交
4094
			iommu_disable_dev_iotlb(info);
4095
			iommu_detach_dev(iommu, info->bus, info->devfn);
4096
			iommu_detach_dependent_devices(iommu, dev);
4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110
			free_devinfo_mem(info);

			spin_lock_irqsave(&device_domain_lock, flags);

			if (found)
				break;
			else
				continue;
		}

		/* if there is no other devices under the same iommu
		 * owned by this domain, clear this iommu in iommu_bmp
		 * update iommu count and coherency
		 */
4111
		if (info->iommu == iommu)
4112 4113 4114
			found = 1;
	}

4115 4116
	spin_unlock_irqrestore(&device_domain_lock, flags);

4117 4118 4119
	if (found == 0) {
		unsigned long tmp_flags;
		spin_lock_irqsave(&domain->iommu_lock, tmp_flags);
4120
		clear_bit(iommu->seq_id, domain->iommu_bmp);
4121
		domain->iommu_count--;
4122
		domain_update_iommu_cap(domain);
4123
		spin_unlock_irqrestore(&domain->iommu_lock, tmp_flags);
4124

4125 4126 4127 4128 4129 4130 4131
		if (!(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) &&
		    !(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)) {
			spin_lock_irqsave(&iommu->lock, tmp_flags);
			clear_bit(domain->id, iommu->domain_ids);
			iommu->domains[domain->id] = NULL;
			spin_unlock_irqrestore(&iommu->lock, tmp_flags);
		}
4132 4133 4134
	}
}

4135
static int md_domain_init(struct dmar_domain *domain, int guest_width)
4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147
{
	int adjust_width;

	init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
	domain_reserve_special_ranges(domain);

	/* calculate AGAW */
	domain->gaw = guest_width;
	adjust_width = guestwidth_to_adjustwidth(guest_width);
	domain->agaw = width_to_agaw(adjust_width);

	domain->iommu_coherency = 0;
4148
	domain->iommu_snooping = 0;
4149
	domain->iommu_superpage = 0;
4150
	domain->max_addr = 0;
4151 4152

	/* always allocate the top pgd */
4153
	domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
4154 4155 4156 4157 4158 4159
	if (!domain->pgd)
		return -ENOMEM;
	domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
	return 0;
}

4160
static int intel_iommu_domain_init(struct iommu_domain *domain)
K
Kay, Allen M 已提交
4161
{
4162
	struct dmar_domain *dmar_domain;
K
Kay, Allen M 已提交
4163

4164
	dmar_domain = alloc_domain(true);
4165
	if (!dmar_domain) {
K
Kay, Allen M 已提交
4166
		printk(KERN_ERR
4167 4168
			"intel_iommu_domain_init: dmar_domain == NULL\n");
		return -ENOMEM;
K
Kay, Allen M 已提交
4169
	}
4170
	if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
K
Kay, Allen M 已提交
4171
		printk(KERN_ERR
4172
			"intel_iommu_domain_init() failed\n");
4173
		domain_exit(dmar_domain);
4174
		return -ENOMEM;
K
Kay, Allen M 已提交
4175
	}
4176
	domain_update_iommu_cap(dmar_domain);
4177
	domain->priv = dmar_domain;
4178

4179 4180 4181 4182
	domain->geometry.aperture_start = 0;
	domain->geometry.aperture_end   = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
	domain->geometry.force_aperture = true;

4183
	return 0;
K
Kay, Allen M 已提交
4184 4185
}

4186
static void intel_iommu_domain_destroy(struct iommu_domain *domain)
K
Kay, Allen M 已提交
4187
{
4188 4189 4190
	struct dmar_domain *dmar_domain = domain->priv;

	domain->priv = NULL;
4191
	domain_exit(dmar_domain);
K
Kay, Allen M 已提交
4192 4193
}

4194 4195
static int intel_iommu_attach_device(struct iommu_domain *domain,
				     struct device *dev)
K
Kay, Allen M 已提交
4196
{
4197
	struct dmar_domain *dmar_domain = domain->priv;
4198 4199
	struct intel_iommu *iommu;
	int addr_width;
4200
	u8 bus, devfn;
4201

4202 4203
	/* normally dev is not mapped */
	if (unlikely(domain_context_mapped(dev))) {
4204 4205
		struct dmar_domain *old_domain;

4206
		old_domain = find_domain(dev);
4207
		if (old_domain) {
4208 4209
			if (dmar_domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
			    dmar_domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)
4210
				domain_remove_one_dev_info(old_domain, dev);
4211 4212 4213 4214 4215
			else
				domain_remove_dev_info(old_domain);
		}
	}

4216
	iommu = device_to_iommu(dev, &bus, &devfn);
4217 4218 4219 4220 4221
	if (!iommu)
		return -ENODEV;

	/* check if this iommu agaw is sufficient for max mapped address */
	addr_width = agaw_to_width(iommu->agaw);
4222 4223 4224 4225 4226
	if (addr_width > cap_mgaw(iommu->cap))
		addr_width = cap_mgaw(iommu->cap);

	if (dmar_domain->max_addr > (1LL << addr_width)) {
		printk(KERN_ERR "%s: iommu width (%d) is not "
4227
		       "sufficient for the mapped address (%llx)\n",
4228
		       __func__, addr_width, dmar_domain->max_addr);
4229 4230
		return -EFAULT;
	}
4231 4232 4233 4234 4235 4236 4237 4238 4239 4240
	dmar_domain->gaw = addr_width;

	/*
	 * Knock out extra levels of page tables if necessary
	 */
	while (iommu->agaw < dmar_domain->agaw) {
		struct dma_pte *pte;

		pte = dmar_domain->pgd;
		if (dma_pte_present(pte)) {
4241 4242
			dmar_domain->pgd = (struct dma_pte *)
				phys_to_virt(dma_pte_addr(pte));
4243
			free_pgtable_page(pte);
4244 4245 4246
		}
		dmar_domain->agaw--;
	}
4247

4248
	return domain_add_dev_info(dmar_domain, dev, CONTEXT_TT_MULTI_LEVEL);
K
Kay, Allen M 已提交
4249 4250
}

4251 4252
static void intel_iommu_detach_device(struct iommu_domain *domain,
				      struct device *dev)
K
Kay, Allen M 已提交
4253
{
4254 4255
	struct dmar_domain *dmar_domain = domain->priv;

4256
	domain_remove_one_dev_info(dmar_domain, dev);
4257
}
4258

4259 4260
static int intel_iommu_map(struct iommu_domain *domain,
			   unsigned long iova, phys_addr_t hpa,
4261
			   size_t size, int iommu_prot)
4262
{
4263
	struct dmar_domain *dmar_domain = domain->priv;
4264
	u64 max_addr;
4265
	int prot = 0;
4266
	int ret;
4267

4268 4269 4270 4271
	if (iommu_prot & IOMMU_READ)
		prot |= DMA_PTE_READ;
	if (iommu_prot & IOMMU_WRITE)
		prot |= DMA_PTE_WRITE;
4272 4273
	if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
		prot |= DMA_PTE_SNP;
4274

4275
	max_addr = iova + size;
4276
	if (dmar_domain->max_addr < max_addr) {
4277 4278 4279
		u64 end;

		/* check if minimum agaw is sufficient for mapped address */
4280
		end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
4281
		if (end < max_addr) {
4282
			printk(KERN_ERR "%s: iommu width (%d) is not "
4283
			       "sufficient for the mapped address (%llx)\n",
4284
			       __func__, dmar_domain->gaw, max_addr);
4285 4286
			return -EFAULT;
		}
4287
		dmar_domain->max_addr = max_addr;
4288
	}
4289 4290
	/* Round up size to next multiple of PAGE_SIZE, if it and
	   the low bits of hpa would take us onto the next page */
4291
	size = aligned_nrpages(hpa, size);
4292 4293
	ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
				 hpa >> VTD_PAGE_SHIFT, size, prot);
4294
	return ret;
K
Kay, Allen M 已提交
4295 4296
}

4297
static size_t intel_iommu_unmap(struct iommu_domain *domain,
4298
				unsigned long iova, size_t size)
K
Kay, Allen M 已提交
4299
{
4300
	struct dmar_domain *dmar_domain = domain->priv;
4301 4302 4303 4304 4305
	struct page *freelist = NULL;
	struct intel_iommu *iommu;
	unsigned long start_pfn, last_pfn;
	unsigned int npages;
	int iommu_id, num, ndomains, level = 0;
4306 4307 4308 4309 4310 4311 4312 4313

	/* Cope with horrid API which requires us to unmap more than the
	   size argument if it happens to be a large-page mapping. */
	if (!pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level))
		BUG();

	if (size < VTD_PAGE_SIZE << level_to_offset_bits(level))
		size = VTD_PAGE_SIZE << level_to_offset_bits(level);
4314

4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336 4337
	start_pfn = iova >> VTD_PAGE_SHIFT;
	last_pfn = (iova + size - 1) >> VTD_PAGE_SHIFT;

	freelist = domain_unmap(dmar_domain, start_pfn, last_pfn);

	npages = last_pfn - start_pfn + 1;

	for_each_set_bit(iommu_id, dmar_domain->iommu_bmp, g_num_of_iommus) {
               iommu = g_iommus[iommu_id];

               /*
                * find bit position of dmar_domain
                */
               ndomains = cap_ndoms(iommu->cap);
               for_each_set_bit(num, iommu->domain_ids, ndomains) {
                       if (iommu->domains[num] == dmar_domain)
                               iommu_flush_iotlb_psi(iommu, num, start_pfn,
						     npages, !freelist, 0);
	       }

	}

	dma_free_pagelist(freelist);
4338

4339 4340
	if (dmar_domain->max_addr == iova + size)
		dmar_domain->max_addr = iova;
4341

4342
	return size;
K
Kay, Allen M 已提交
4343 4344
}

4345
static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
4346
					    dma_addr_t iova)
K
Kay, Allen M 已提交
4347
{
4348
	struct dmar_domain *dmar_domain = domain->priv;
K
Kay, Allen M 已提交
4349
	struct dma_pte *pte;
4350
	int level = 0;
4351
	u64 phys = 0;
K
Kay, Allen M 已提交
4352

4353
	pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level);
K
Kay, Allen M 已提交
4354
	if (pte)
4355
		phys = dma_pte_addr(pte);
K
Kay, Allen M 已提交
4356

4357
	return phys;
K
Kay, Allen M 已提交
4358
}
4359

S
Sheng Yang 已提交
4360 4361 4362 4363 4364 4365 4366
static int intel_iommu_domain_has_cap(struct iommu_domain *domain,
				      unsigned long cap)
{
	struct dmar_domain *dmar_domain = domain->priv;

	if (cap == IOMMU_CAP_CACHE_COHERENCY)
		return dmar_domain->iommu_snooping;
4367
	if (cap == IOMMU_CAP_INTR_REMAP)
4368
		return irq_remapping_enabled;
S
Sheng Yang 已提交
4369 4370 4371 4372

	return 0;
}

4373
#define REQ_ACS_FLAGS	(PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF)
4374

4375 4376 4377
static int intel_iommu_add_device(struct device *dev)
{
	struct pci_dev *pdev = to_pci_dev(dev);
4378
	struct pci_dev *bridge, *dma_pdev = NULL;
4379 4380
	struct iommu_group *group;
	int ret;
4381
	u8 bus, devfn;
4382

4383
	if (!device_to_iommu(dev, &bus, &devfn))
4384 4385 4386 4387
		return -ENODEV;

	bridge = pci_find_upstream_pcie_bridge(pdev);
	if (bridge) {
4388 4389 4390 4391
		if (pci_is_pcie(bridge))
			dma_pdev = pci_get_domain_bus_and_slot(
						pci_domain_nr(pdev->bus),
						bridge->subordinate->number, 0);
4392
		if (!dma_pdev)
4393 4394 4395 4396
			dma_pdev = pci_dev_get(bridge);
	} else
		dma_pdev = pci_dev_get(pdev);

4397
	/* Account for quirked devices */
4398 4399
	swap_pci_ref(&dma_pdev, pci_get_dma_source(dma_pdev));

4400 4401
	/*
	 * If it's a multifunction device that does not support our
4402 4403
	 * required ACS flags, add to the same group as lowest numbered
	 * function that also does not suport the required ACS flags.
4404
	 */
4405
	if (dma_pdev->multifunction &&
4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422
	    !pci_acs_enabled(dma_pdev, REQ_ACS_FLAGS)) {
		u8 i, slot = PCI_SLOT(dma_pdev->devfn);

		for (i = 0; i < 8; i++) {
			struct pci_dev *tmp;

			tmp = pci_get_slot(dma_pdev->bus, PCI_DEVFN(slot, i));
			if (!tmp)
				continue;

			if (!pci_acs_enabled(tmp, REQ_ACS_FLAGS)) {
				swap_pci_ref(&dma_pdev, tmp);
				break;
			}
			pci_dev_put(tmp);
		}
	}
4423

4424 4425 4426 4427 4428
	/*
	 * Devices on the root bus go through the iommu.  If that's not us,
	 * find the next upstream device and test ACS up to the root bus.
	 * Finding the next device may require skipping virtual buses.
	 */
4429
	while (!pci_is_root_bus(dma_pdev->bus)) {
4430 4431 4432 4433 4434 4435 4436 4437 4438 4439
		struct pci_bus *bus = dma_pdev->bus;

		while (!bus->self) {
			if (!pci_is_root_bus(bus))
				bus = bus->parent;
			else
				goto root_bus;
		}

		if (pci_acs_path_enabled(bus->self, NULL, REQ_ACS_FLAGS))
4440 4441
			break;

4442
		swap_pci_ref(&dma_pdev, pci_dev_get(bus->self));
4443 4444
	}

4445
root_bus:
4446 4447 4448 4449 4450 4451
	group = iommu_group_get(&dma_pdev->dev);
	pci_dev_put(dma_pdev);
	if (!group) {
		group = iommu_group_alloc();
		if (IS_ERR(group))
			return PTR_ERR(group);
4452 4453
	}

4454
	ret = iommu_group_add_device(group, dev);
4455

4456 4457 4458
	iommu_group_put(group);
	return ret;
}
4459

4460 4461 4462
static void intel_iommu_remove_device(struct device *dev)
{
	iommu_group_remove_device(dev);
4463 4464
}

4465 4466 4467 4468 4469
static struct iommu_ops intel_iommu_ops = {
	.domain_init	= intel_iommu_domain_init,
	.domain_destroy = intel_iommu_domain_destroy,
	.attach_dev	= intel_iommu_attach_device,
	.detach_dev	= intel_iommu_detach_device,
4470 4471
	.map		= intel_iommu_map,
	.unmap		= intel_iommu_unmap,
4472
	.iova_to_phys	= intel_iommu_iova_to_phys,
S
Sheng Yang 已提交
4473
	.domain_has_cap = intel_iommu_domain_has_cap,
4474 4475
	.add_device	= intel_iommu_add_device,
	.remove_device	= intel_iommu_remove_device,
4476
	.pgsize_bitmap	= INTEL_IOMMU_PGSIZES,
4477
};
4478

4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493
static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
{
	/* G4x/GM45 integrated gfx dmar support is totally busted. */
	printk(KERN_INFO "DMAR: Disabling IOMMU for graphics on this chipset\n");
	dmar_map_gfx = 0;
}

DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);

4494
static void quirk_iommu_rwbf(struct pci_dev *dev)
4495 4496 4497
{
	/*
	 * Mobile 4 Series Chipset neglects to set RWBF capability,
4498
	 * but needs it. Same seems to hold for the desktop versions.
4499 4500 4501 4502 4503 4504
	 */
	printk(KERN_INFO "DMAR: Forcing write-buffer flush capability\n");
	rwbf_quirk = 1;
}

DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
4505 4506 4507 4508 4509 4510
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
4511

4512 4513 4514 4515 4516 4517 4518 4519 4520 4521
#define GGC 0x52
#define GGC_MEMORY_SIZE_MASK	(0xf << 8)
#define GGC_MEMORY_SIZE_NONE	(0x0 << 8)
#define GGC_MEMORY_SIZE_1M	(0x1 << 8)
#define GGC_MEMORY_SIZE_2M	(0x3 << 8)
#define GGC_MEMORY_VT_ENABLED	(0x8 << 8)
#define GGC_MEMORY_SIZE_2M_VT	(0x9 << 8)
#define GGC_MEMORY_SIZE_3M_VT	(0xa << 8)
#define GGC_MEMORY_SIZE_4M_VT	(0xb << 8)

4522
static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
4523 4524 4525
{
	unsigned short ggc;

4526
	if (pci_read_config_word(dev, GGC, &ggc))
4527 4528
		return;

4529
	if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
4530 4531
		printk(KERN_INFO "DMAR: BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
		dmar_map_gfx = 0;
4532 4533 4534 4535 4536
	} else if (dmar_map_gfx) {
		/* we have to ensure the gfx device is idle before we flush */
		printk(KERN_INFO "DMAR: Disabling batched IOTLB flush on Ironlake\n");
		intel_iommu_strict = 1;
       }
4537 4538 4539 4540 4541 4542
}
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);

4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599
/* On Tylersburg chipsets, some BIOSes have been known to enable the
   ISOCH DMAR unit for the Azalia sound device, but not give it any
   TLB entries, which causes it to deadlock. Check for that.  We do
   this in a function called from init_dmars(), instead of in a PCI
   quirk, because we don't want to print the obnoxious "BIOS broken"
   message if VT-d is actually disabled.
*/
static void __init check_tylersburg_isoch(void)
{
	struct pci_dev *pdev;
	uint32_t vtisochctrl;

	/* If there's no Azalia in the system anyway, forget it. */
	pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
	if (!pdev)
		return;
	pci_dev_put(pdev);

	/* System Management Registers. Might be hidden, in which case
	   we can't do the sanity check. But that's OK, because the
	   known-broken BIOSes _don't_ actually hide it, so far. */
	pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
	if (!pdev)
		return;

	if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
		pci_dev_put(pdev);
		return;
	}

	pci_dev_put(pdev);

	/* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
	if (vtisochctrl & 1)
		return;

	/* Drop all bits other than the number of TLB entries */
	vtisochctrl &= 0x1c;

	/* If we have the recommended number of TLB entries (16), fine. */
	if (vtisochctrl == 0x10)
		return;

	/* Zero TLB entries? You get to ride the short bus to school. */
	if (!vtisochctrl) {
		WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
		     "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
		     dmi_get_system_info(DMI_BIOS_VENDOR),
		     dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		iommu_identity_mapping |= IDENTMAP_AZALIA;
		return;
	}
	
	printk(KERN_WARNING "DMAR: Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
	       vtisochctrl);
}