intel-iommu.c 105.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
/*
 * Copyright (c) 2006, Intel Corporation.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
 * Place - Suite 330, Boston, MA 02111-1307 USA.
 *
17 18 19 20
 * Copyright (C) 2006-2008 Intel Corporation
 * Author: Ashok Raj <ashok.raj@intel.com>
 * Author: Shaohua Li <shaohua.li@intel.com>
 * Author: Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>
F
Fenghua Yu 已提交
21
 * Author: Fenghua Yu <fenghua.yu@intel.com>
22 23 24 25
 */

#include <linux/init.h>
#include <linux/bitmap.h>
M
mark gross 已提交
26
#include <linux/debugfs.h>
27
#include <linux/export.h>
28 29 30 31 32 33 34 35
#include <linux/slab.h>
#include <linux/irq.h>
#include <linux/interrupt.h>
#include <linux/spinlock.h>
#include <linux/pci.h>
#include <linux/dmar.h>
#include <linux/dma-mapping.h>
#include <linux/mempool.h>
M
mark gross 已提交
36
#include <linux/timer.h>
K
Kay, Allen M 已提交
37
#include <linux/iova.h>
38
#include <linux/iommu.h>
K
Kay, Allen M 已提交
39
#include <linux/intel-iommu.h>
40
#include <linux/syscore_ops.h>
41
#include <linux/tboot.h>
42
#include <linux/dmi.h>
43
#include <linux/pci-ats.h>
T
Tejun Heo 已提交
44
#include <linux/memblock.h>
45
#include <asm/irq_remapping.h>
46
#include <asm/cacheflush.h>
47
#include <asm/iommu.h>
48

F
Fenghua Yu 已提交
49 50 51
#define ROOT_SIZE		VTD_PAGE_SIZE
#define CONTEXT_SIZE		VTD_PAGE_SIZE

52 53
#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
54
#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
55 56 57 58 59 60 61

#define IOAPIC_RANGE_START	(0xfee00000)
#define IOAPIC_RANGE_END	(0xfeefffff)
#define IOVA_START_ADDR		(0x1000)

#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48

F
Fenghua Yu 已提交
62 63
#define MAX_AGAW_WIDTH 64

64 65 66 67 68 69 70 71
#define __DOMAIN_MAX_PFN(gaw)  ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)

/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
   to match. That way, we can use 'unsigned long' for PFNs with impunity. */
#define DOMAIN_MAX_PFN(gaw)	((unsigned long) min_t(uint64_t, \
				__DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
#define DOMAIN_MAX_ADDR(gaw)	(((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
72

73
#define IOVA_PFN(addr)		((addr) >> PAGE_SHIFT)
74
#define DMA_32BIT_PFN		IOVA_PFN(DMA_BIT_MASK(32))
75
#define DMA_64BIT_PFN		IOVA_PFN(DMA_BIT_MASK(64))
M
mark gross 已提交
76

77 78 79 80
/* page table handling */
#define LEVEL_STRIDE		(9)
#define LEVEL_MASK		(((u64)1 << LEVEL_STRIDE) - 1)

81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98
/*
 * This bitmap is used to advertise the page sizes our hardware support
 * to the IOMMU core, which will then use this information to split
 * physically contiguous memory regions it is mapping into page sizes
 * that we support.
 *
 * Traditionally the IOMMU core just handed us the mappings directly,
 * after making sure the size is an order of a 4KiB page and that the
 * mapping has natural alignment.
 *
 * To retain this behavior, we currently advertise that we support
 * all page sizes that are an order of 4KiB.
 *
 * If at some point we'd like to utilize the IOMMU core's new behavior,
 * we could change this to advertise the real page sizes we support.
 */
#define INTEL_IOMMU_PGSIZES	(~0xFFFUL)

99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137
static inline int agaw_to_level(int agaw)
{
	return agaw + 2;
}

static inline int agaw_to_width(int agaw)
{
	return 30 + agaw * LEVEL_STRIDE;
}

static inline int width_to_agaw(int width)
{
	return (width - 30) / LEVEL_STRIDE;
}

static inline unsigned int level_to_offset_bits(int level)
{
	return (level - 1) * LEVEL_STRIDE;
}

static inline int pfn_level_offset(unsigned long pfn, int level)
{
	return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
}

static inline unsigned long level_mask(int level)
{
	return -1UL << level_to_offset_bits(level);
}

static inline unsigned long level_size(int level)
{
	return 1UL << level_to_offset_bits(level);
}

static inline unsigned long align_to_level(unsigned long pfn, int level)
{
	return (pfn + level_size(level) - 1) & level_mask(level);
}
138

139 140 141 142 143
static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
{
	return  1 << ((lvl - 1) * LEVEL_STRIDE);
}

144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163
/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
   are never going to work. */
static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
{
	return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
}

static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
{
	return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
}
static inline unsigned long page_to_dma_pfn(struct page *pg)
{
	return mm_to_dma_pfn(page_to_pfn(pg));
}
static inline unsigned long virt_to_dma_pfn(void *p)
{
	return page_to_dma_pfn(virt_to_page(p));
}

W
Weidong Han 已提交
164 165 166
/* global iommu list, set NULL for ignored DMAR units */
static struct intel_iommu **g_iommus;

167
static void __init check_tylersburg_isoch(void);
168 169
static int rwbf_quirk;

170 171 172 173 174 175
/*
 * set to 1 to panic kernel if can't successfully enable VT-d
 * (used when kernel is launched w/ TXT)
 */
static int force_on = 0;

176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208
/*
 * 0: Present
 * 1-11: Reserved
 * 12-63: Context Ptr (12 - (haw-1))
 * 64-127: Reserved
 */
struct root_entry {
	u64	val;
	u64	rsvd1;
};
#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
static inline bool root_present(struct root_entry *root)
{
	return (root->val & 1);
}
static inline void set_root_present(struct root_entry *root)
{
	root->val |= 1;
}
static inline void set_root_value(struct root_entry *root, unsigned long value)
{
	root->val |= value & VTD_PAGE_MASK;
}

static inline struct context_entry *
get_context_addr_from_root(struct root_entry *root)
{
	return (struct context_entry *)
		(root_present(root)?phys_to_virt(
		root->val & VTD_PAGE_MASK) :
		NULL);
}

209 210 211 212 213 214 215 216 217 218 219 220 221 222 223
/*
 * low 64 bits:
 * 0: present
 * 1: fault processing disable
 * 2-3: translation type
 * 12-63: address space root
 * high 64 bits:
 * 0-2: address width
 * 3-6: aval
 * 8-23: domain id
 */
struct context_entry {
	u64 lo;
	u64 hi;
};
224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268

static inline bool context_present(struct context_entry *context)
{
	return (context->lo & 1);
}
static inline void context_set_present(struct context_entry *context)
{
	context->lo |= 1;
}

static inline void context_set_fault_enable(struct context_entry *context)
{
	context->lo &= (((u64)-1) << 2) | 1;
}

static inline void context_set_translation_type(struct context_entry *context,
						unsigned long value)
{
	context->lo &= (((u64)-1) << 4) | 3;
	context->lo |= (value & 3) << 2;
}

static inline void context_set_address_root(struct context_entry *context,
					    unsigned long value)
{
	context->lo |= value & VTD_PAGE_MASK;
}

static inline void context_set_address_width(struct context_entry *context,
					     unsigned long value)
{
	context->hi |= value & 7;
}

static inline void context_set_domain_id(struct context_entry *context,
					 unsigned long value)
{
	context->hi |= (value & ((1 << 16) - 1)) << 8;
}

static inline void context_clear_entry(struct context_entry *context)
{
	context->lo = 0;
	context->hi = 0;
}
269

270 271 272 273 274
/*
 * 0: readable
 * 1: writable
 * 2-6: reserved
 * 7: super page
275 276
 * 8-10: available
 * 11: snoop behavior
277 278 279 280 281 282
 * 12-63: Host physcial address
 */
struct dma_pte {
	u64 val;
};

283 284 285 286 287 288 289 290 291 292 293 294 295 296 297
static inline void dma_clear_pte(struct dma_pte *pte)
{
	pte->val = 0;
}

static inline void dma_set_pte_readable(struct dma_pte *pte)
{
	pte->val |= DMA_PTE_READ;
}

static inline void dma_set_pte_writable(struct dma_pte *pte)
{
	pte->val |= DMA_PTE_WRITE;
}

298 299 300 301 302
static inline void dma_set_pte_snp(struct dma_pte *pte)
{
	pte->val |= DMA_PTE_SNP;
}

303 304 305 306 307 308 309
static inline void dma_set_pte_prot(struct dma_pte *pte, unsigned long prot)
{
	pte->val = (pte->val & ~3) | (prot & 3);
}

static inline u64 dma_pte_addr(struct dma_pte *pte)
{
310 311 312 313
#ifdef CONFIG_64BIT
	return pte->val & VTD_PAGE_MASK;
#else
	/* Must have a full atomic 64-bit read */
314
	return  __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
315
#endif
316 317
}

318
static inline void dma_set_pte_pfn(struct dma_pte *pte, unsigned long pfn)
319
{
320
	pte->val |= (uint64_t)pfn << VTD_PAGE_SHIFT;
321 322 323 324 325 326
}

static inline bool dma_pte_present(struct dma_pte *pte)
{
	return (pte->val & 3) != 0;
}
327

328 329 330 331 332
static inline bool dma_pte_superpage(struct dma_pte *pte)
{
	return (pte->val & (1 << 7));
}

333 334 335 336 337
static inline int first_pte_in_page(struct dma_pte *pte)
{
	return !((unsigned long)pte & ~VTD_PAGE_MASK);
}

338 339 340 341 342 343
/*
 * This domain is a statically identity mapping domain.
 *	1. This domain creats a static 1:1 mapping to all usable memory.
 * 	2. It maps to each iommu if successful.
 *	3. Each iommu mapps to this domain if successful.
 */
344 345
static struct dmar_domain *si_domain;
static int hw_pass_through = 1;
346

W
Weidong Han 已提交
347
/* devices under the same p2p bridge are owned in one domain */
348
#define DOMAIN_FLAG_P2P_MULTIPLE_DEVICES (1 << 0)
W
Weidong Han 已提交
349

350 351 352 353 354
/* domain represents a virtual machine, more than one devices
 * across iommus may be owned in one domain, e.g. kvm guest.
 */
#define DOMAIN_FLAG_VIRTUAL_MACHINE	(1 << 1)

355 356 357
/* si_domain contains mulitple devices */
#define DOMAIN_FLAG_STATIC_IDENTITY	(1 << 2)

358 359 360 361 362 363 364
/* define the limit of IOMMUs supported in each domain */
#ifdef	CONFIG_X86
# define	IOMMU_UNITS_SUPPORTED	MAX_IO_APICS
#else
# define	IOMMU_UNITS_SUPPORTED	64
#endif

365 366
struct dmar_domain {
	int	id;			/* domain id */
367
	int	nid;			/* node id */
368 369
	DECLARE_BITMAP(iommu_bmp, IOMMU_UNITS_SUPPORTED);
					/* bitmap of iommus this domain uses*/
370 371 372 373 374 375 376 377 378 379

	struct list_head devices; 	/* all devices' list */
	struct iova_domain iovad;	/* iova's that belong to this domain */

	struct dma_pte	*pgd;		/* virtual address */
	int		gaw;		/* max guest address width */

	/* adjusted guest address width, 0 is level 2 30-bit */
	int		agaw;

W
Weidong Han 已提交
380
	int		flags;		/* flags to find out type of domain */
W
Weidong Han 已提交
381 382

	int		iommu_coherency;/* indicate coherency of iommu access */
383
	int		iommu_snooping; /* indicate snooping control feature*/
384
	int		iommu_count;	/* reference count of iommu */
385 386 387
	int		iommu_superpage;/* Level of superpages supported:
					   0 == 4KiB (no superpages), 1 == 2MiB,
					   2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
388
	spinlock_t	iommu_lock;	/* protect iommu set in domain */
389
	u64		max_addr;	/* maximum mapped address */
390 391
};

392 393 394 395
/* PCI domain-device relationship */
struct device_domain_info {
	struct list_head link;	/* link to domain siblings */
	struct list_head global; /* link to global list */
396 397
	int segment;		/* PCI domain */
	u8 bus;			/* PCI bus number */
398
	u8 devfn;		/* PCI devfn number */
399
	struct pci_dev *dev; /* it's NULL for PCIe-to-PCI bridge */
Y
Yu Zhao 已提交
400
	struct intel_iommu *iommu; /* IOMMU used by this device */
401 402 403
	struct dmar_domain *domain; /* pointer to domain */
};

M
mark gross 已提交
404 405 406 407
static void flush_unmaps_timeout(unsigned long data);

DEFINE_TIMER(unmap_timer,  flush_unmaps_timeout, 0, 0);

408 409 410 411 412 413 414 415 416
#define HIGH_WATER_MARK 250
struct deferred_flush_tables {
	int next;
	struct iova *iova[HIGH_WATER_MARK];
	struct dmar_domain *domain[HIGH_WATER_MARK];
};

static struct deferred_flush_tables *deferred_flush;

M
mark gross 已提交
417 418 419 420 421 422 423 424 425
/* bitmap for indexing intel_iommus */
static int g_num_of_iommus;

static DEFINE_SPINLOCK(async_umap_flush_lock);
static LIST_HEAD(unmaps_to_do);

static int timer_on;
static long list_size;

426 427
static void domain_remove_dev_info(struct dmar_domain *domain);

428
#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
429 430 431
int dmar_disabled = 0;
#else
int dmar_disabled = 1;
432
#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
433

434 435 436
int intel_iommu_enabled = 0;
EXPORT_SYMBOL_GPL(intel_iommu_enabled);

437
static int dmar_map_gfx = 1;
438
static int dmar_forcedac;
M
mark gross 已提交
439
static int intel_iommu_strict;
440
static int intel_iommu_superpage = 1;
441

442 443 444
int intel_iommu_gfx_mapped;
EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);

445 446 447 448
#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
static DEFINE_SPINLOCK(device_domain_lock);
static LIST_HEAD(device_domain_list);

449 450
static struct iommu_ops intel_iommu_ops;

451 452 453 454 455
static int __init intel_iommu_setup(char *str)
{
	if (!str)
		return -EINVAL;
	while (*str) {
456 457 458 459
		if (!strncmp(str, "on", 2)) {
			dmar_disabled = 0;
			printk(KERN_INFO "Intel-IOMMU: enabled\n");
		} else if (!strncmp(str, "off", 3)) {
460
			dmar_disabled = 1;
461
			printk(KERN_INFO "Intel-IOMMU: disabled\n");
462 463 464 465
		} else if (!strncmp(str, "igfx_off", 8)) {
			dmar_map_gfx = 0;
			printk(KERN_INFO
				"Intel-IOMMU: disable GFX device mapping\n");
466
		} else if (!strncmp(str, "forcedac", 8)) {
M
mark gross 已提交
467
			printk(KERN_INFO
468 469
				"Intel-IOMMU: Forcing DAC for PCI devices\n");
			dmar_forcedac = 1;
M
mark gross 已提交
470 471 472 473
		} else if (!strncmp(str, "strict", 6)) {
			printk(KERN_INFO
				"Intel-IOMMU: disable batched IOTLB flush\n");
			intel_iommu_strict = 1;
474 475 476 477
		} else if (!strncmp(str, "sp_off", 6)) {
			printk(KERN_INFO
				"Intel-IOMMU: disable supported super page\n");
			intel_iommu_superpage = 0;
478 479 480 481 482 483 484 485 486 487 488 489 490 491
		}

		str += strcspn(str, ",");
		while (*str == ',')
			str++;
	}
	return 0;
}
__setup("intel_iommu=", intel_iommu_setup);

static struct kmem_cache *iommu_domain_cache;
static struct kmem_cache *iommu_devinfo_cache;
static struct kmem_cache *iommu_iova_cache;

492
static inline void *alloc_pgtable_page(int node)
493
{
494 495
	struct page *page;
	void *vaddr = NULL;
496

497 498 499
	page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
	if (page)
		vaddr = page_address(page);
500
	return vaddr;
501 502 503 504 505 506 507 508 509
}

static inline void free_pgtable_page(void *vaddr)
{
	free_page((unsigned long)vaddr);
}

static inline void *alloc_domain_mem(void)
{
510
	return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
511 512
}

K
Kay, Allen M 已提交
513
static void free_domain_mem(void *vaddr)
514 515 516 517 518 519
{
	kmem_cache_free(iommu_domain_cache, vaddr);
}

static inline void * alloc_devinfo_mem(void)
{
520
	return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
521 522 523 524 525 526 527 528 529
}

static inline void free_devinfo_mem(void *vaddr)
{
	kmem_cache_free(iommu_devinfo_cache, vaddr);
}

struct iova *alloc_iova_mem(void)
{
530
	return kmem_cache_alloc(iommu_iova_cache, GFP_ATOMIC);
531 532 533 534 535 536 537
}

void free_iova_mem(struct iova *iova)
{
	kmem_cache_free(iommu_iova_cache, iova);
}

W
Weidong Han 已提交
538

F
Fenghua Yu 已提交
539
static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
W
Weidong Han 已提交
540 541 542 543 544
{
	unsigned long sagaw;
	int agaw = -1;

	sagaw = cap_sagaw(iommu->cap);
F
Fenghua Yu 已提交
545
	for (agaw = width_to_agaw(max_gaw);
W
Weidong Han 已提交
546 547 548 549 550 551 552 553
	     agaw >= 0; agaw--) {
		if (test_bit(agaw, &sagaw))
			break;
	}

	return agaw;
}

F
Fenghua Yu 已提交
554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571
/*
 * Calculate max SAGAW for each iommu.
 */
int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
{
	return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
}

/*
 * calculate agaw for each iommu.
 * "SAGAW" may be different across iommus, use a default agaw, and
 * get a supported less agaw for iommus that don't support the default agaw.
 */
int iommu_calculate_agaw(struct intel_iommu *iommu)
{
	return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
}

572
/* This functionin only returns single iommu in a domain */
573 574 575 576
static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
{
	int iommu_id;

577
	/* si_domain and vm domain should not get here. */
578
	BUG_ON(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE);
579
	BUG_ON(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY);
580

581
	iommu_id = find_first_bit(domain->iommu_bmp, g_num_of_iommus);
582 583 584 585 586 587
	if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
		return NULL;

	return g_iommus[iommu_id];
}

W
Weidong Han 已提交
588 589 590 591 592 593
static void domain_update_iommu_coherency(struct dmar_domain *domain)
{
	int i;

	domain->iommu_coherency = 1;

594
	for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus) {
W
Weidong Han 已提交
595 596 597 598 599 600 601
		if (!ecap_coherent(g_iommus[i]->ecap)) {
			domain->iommu_coherency = 0;
			break;
		}
	}
}

602 603 604 605 606 607
static void domain_update_iommu_snooping(struct dmar_domain *domain)
{
	int i;

	domain->iommu_snooping = 1;

608
	for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus) {
609 610 611 612 613 614 615
		if (!ecap_sc_support(g_iommus[i]->ecap)) {
			domain->iommu_snooping = 0;
			break;
		}
	}
}

616 617
static void domain_update_iommu_superpage(struct dmar_domain *domain)
{
618 619 620
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	int mask = 0xf;
621 622 623 624 625 626

	if (!intel_iommu_superpage) {
		domain->iommu_superpage = 0;
		return;
	}

627 628 629
	/* set iommu_superpage to the smallest common denominator */
	for_each_active_iommu(iommu, drhd) {
		mask &= cap_super_page_val(iommu->cap);
630 631 632 633 634 635 636
		if (!mask) {
			break;
		}
	}
	domain->iommu_superpage = fls(mask);
}

637 638 639 640 641
/* Some capabilities may be different across iommus */
static void domain_update_iommu_cap(struct dmar_domain *domain)
{
	domain_update_iommu_coherency(domain);
	domain_update_iommu_snooping(domain);
642
	domain_update_iommu_superpage(domain);
643 644
}

645
static struct intel_iommu *device_to_iommu(int segment, u8 bus, u8 devfn)
646 647 648 649 650 651 652
{
	struct dmar_drhd_unit *drhd = NULL;
	int i;

	for_each_drhd_unit(drhd) {
		if (drhd->ignored)
			continue;
653 654
		if (segment != drhd->segment)
			continue;
655

656
		for (i = 0; i < drhd->devices_cnt; i++) {
D
Dirk Hohndel 已提交
657 658
			if (drhd->devices[i] &&
			    drhd->devices[i]->bus->number == bus &&
659 660
			    drhd->devices[i]->devfn == devfn)
				return drhd->iommu;
661 662
			if (drhd->devices[i] &&
			    drhd->devices[i]->subordinate &&
663 664 665 666
			    drhd->devices[i]->subordinate->number <= bus &&
			    drhd->devices[i]->subordinate->subordinate >= bus)
				return drhd->iommu;
		}
667 668 669 670 671 672 673 674

		if (drhd->include_all)
			return drhd->iommu;
	}

	return NULL;
}

W
Weidong Han 已提交
675 676 677 678 679 680 681
static void domain_flush_cache(struct dmar_domain *domain,
			       void *addr, int size)
{
	if (!domain->iommu_coherency)
		clflush_cache_range(addr, size);
}

682 683 684 685 686 687 688 689 690 691 692 693 694
/* Gets context entry for a given bus and devfn */
static struct context_entry * device_to_context_entry(struct intel_iommu *iommu,
		u8 bus, u8 devfn)
{
	struct root_entry *root;
	struct context_entry *context;
	unsigned long phy_addr;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
	root = &iommu->root_entry[bus];
	context = get_context_addr_from_root(root);
	if (!context) {
695 696
		context = (struct context_entry *)
				alloc_pgtable_page(iommu->node);
697 698 699 700
		if (!context) {
			spin_unlock_irqrestore(&iommu->lock, flags);
			return NULL;
		}
F
Fenghua Yu 已提交
701
		__iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724
		phy_addr = virt_to_phys((void *)context);
		set_root_value(root, phy_addr);
		set_root_present(root);
		__iommu_flush_cache(iommu, root, sizeof(*root));
	}
	spin_unlock_irqrestore(&iommu->lock, flags);
	return &context[devfn];
}

static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
{
	struct root_entry *root;
	struct context_entry *context;
	int ret;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
	root = &iommu->root_entry[bus];
	context = get_context_addr_from_root(root);
	if (!context) {
		ret = 0;
		goto out;
	}
725
	ret = context_present(&context[devfn]);
726 727 728 729 730 731 732 733 734 735 736 737 738 739 740
out:
	spin_unlock_irqrestore(&iommu->lock, flags);
	return ret;
}

static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
{
	struct root_entry *root;
	struct context_entry *context;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
	root = &iommu->root_entry[bus];
	context = get_context_addr_from_root(root);
	if (context) {
741
		context_clear_entry(&context[devfn]);
742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770
		__iommu_flush_cache(iommu, &context[devfn], \
			sizeof(*context));
	}
	spin_unlock_irqrestore(&iommu->lock, flags);
}

static void free_context_table(struct intel_iommu *iommu)
{
	struct root_entry *root;
	int i;
	unsigned long flags;
	struct context_entry *context;

	spin_lock_irqsave(&iommu->lock, flags);
	if (!iommu->root_entry) {
		goto out;
	}
	for (i = 0; i < ROOT_ENTRY_NR; i++) {
		root = &iommu->root_entry[i];
		context = get_context_addr_from_root(root);
		if (context)
			free_pgtable_page(context);
	}
	free_pgtable_page(iommu->root_entry);
	iommu->root_entry = NULL;
out:
	spin_unlock_irqrestore(&iommu->lock, flags);
}

771
static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
772
				      unsigned long pfn, int target_level)
773
{
774
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
775 776
	struct dma_pte *parent, *pte = NULL;
	int level = agaw_to_level(domain->agaw);
777
	int offset;
778 779

	BUG_ON(!domain->pgd);
780
	BUG_ON(addr_width < BITS_PER_LONG && pfn >> addr_width);
781 782 783 784 785
	parent = domain->pgd;

	while (level > 0) {
		void *tmp_page;

786
		offset = pfn_level_offset(pfn, level);
787
		pte = &parent[offset];
788
		if (!target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
789 790
			break;
		if (level == target_level)
791 792
			break;

793
		if (!dma_pte_present(pte)) {
794 795
			uint64_t pteval;

796
			tmp_page = alloc_pgtable_page(domain->nid);
797

798
			if (!tmp_page)
799
				return NULL;
800

801
			domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
802
			pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
803 804 805 806 807 808 809
			if (cmpxchg64(&pte->val, 0ULL, pteval)) {
				/* Someone else set it while we were thinking; use theirs. */
				free_pgtable_page(tmp_page);
			} else {
				dma_pte_addr(pte);
				domain_flush_cache(domain, pte, sizeof(*pte));
			}
810
		}
811
		parent = phys_to_virt(dma_pte_addr(pte));
812 813 814 815 816 817
		level--;
	}

	return pte;
}

818

819
/* return address's pte at specific level */
820 821
static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
					 unsigned long pfn,
822
					 int level, int *large_page)
823 824 825 826 827 828 829
{
	struct dma_pte *parent, *pte = NULL;
	int total = agaw_to_level(domain->agaw);
	int offset;

	parent = domain->pgd;
	while (level <= total) {
830
		offset = pfn_level_offset(pfn, total);
831 832 833 834
		pte = &parent[offset];
		if (level == total)
			return pte;

835 836
		if (!dma_pte_present(pte)) {
			*large_page = total;
837
			break;
838 839 840 841 842 843 844
		}

		if (pte->val & DMA_PTE_LARGE_PAGE) {
			*large_page = total;
			return pte;
		}

845
		parent = phys_to_virt(dma_pte_addr(pte));
846 847 848 849 850 851
		total--;
	}
	return NULL;
}

/* clear last level pte, a tlb flush should be followed */
852
static int dma_pte_clear_range(struct dmar_domain *domain,
853 854
				unsigned long start_pfn,
				unsigned long last_pfn)
855
{
856
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
857
	unsigned int large_page = 1;
858
	struct dma_pte *first_pte, *pte;
859
	int order;
860

861
	BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
862
	BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
863
	BUG_ON(start_pfn > last_pfn);
864

865
	/* we don't need lock here; nobody else touches the iova range */
866
	do {
867 868
		large_page = 1;
		first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
869
		if (!pte) {
870
			start_pfn = align_to_level(start_pfn + 1, large_page + 1);
871 872
			continue;
		}
873
		do {
874
			dma_clear_pte(pte);
875
			start_pfn += lvl_to_nr_pages(large_page);
876
			pte++;
877 878
		} while (start_pfn <= last_pfn && !first_pte_in_page(pte));

879 880
		domain_flush_cache(domain, first_pte,
				   (void *)pte - (void *)first_pte);
881 882

	} while (start_pfn && start_pfn <= last_pfn);
883 884 885

	order = (large_page - 1) * 9;
	return order;
886 887 888 889
}

/* free page table pages. last level pte should already be cleared */
static void dma_pte_free_pagetable(struct dmar_domain *domain,
890 891
				   unsigned long start_pfn,
				   unsigned long last_pfn)
892
{
893
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
894
	struct dma_pte *first_pte, *pte;
895 896
	int total = agaw_to_level(domain->agaw);
	int level;
897
	unsigned long tmp;
898
	int large_page = 2;
899

900 901
	BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
	BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
902
	BUG_ON(start_pfn > last_pfn);
903

904
	/* We don't need lock here; nobody else touches the iova range */
905 906
	level = 2;
	while (level <= total) {
907 908
		tmp = align_to_level(start_pfn, level);

909
		/* If we can't even clear one PTE at this level, we're done */
910
		if (tmp + level_size(level) - 1 > last_pfn)
911 912
			return;

913
		do {
914 915 916 917
			large_page = level;
			first_pte = pte = dma_pfn_level_pte(domain, tmp, level, &large_page);
			if (large_page > level)
				level = large_page + 1;
918 919 920 921
			if (!pte) {
				tmp = align_to_level(tmp + 1, level + 1);
				continue;
			}
922
			do {
923 924 925 926
				if (dma_pte_present(pte)) {
					free_pgtable_page(phys_to_virt(dma_pte_addr(pte)));
					dma_clear_pte(pte);
				}
927 928
				pte++;
				tmp += level_size(level);
929 930 931
			} while (!first_pte_in_page(pte) &&
				 tmp + level_size(level) - 1 <= last_pfn);

932 933 934
			domain_flush_cache(domain, first_pte,
					   (void *)pte - (void *)first_pte);
			
935
		} while (tmp && tmp + level_size(level) - 1 <= last_pfn);
936 937 938
		level++;
	}
	/* free pgd */
939
	if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
940 941 942 943 944 945 946 947 948 949 950
		free_pgtable_page(domain->pgd);
		domain->pgd = NULL;
	}
}

/* iommu handling */
static int iommu_alloc_root_entry(struct intel_iommu *iommu)
{
	struct root_entry *root;
	unsigned long flags;

951
	root = (struct root_entry *)alloc_pgtable_page(iommu->node);
952 953 954
	if (!root)
		return -ENOMEM;

F
Fenghua Yu 已提交
955
	__iommu_flush_cache(iommu, root, ROOT_SIZE);
956 957 958 959 960 961 962 963 964 965 966

	spin_lock_irqsave(&iommu->lock, flags);
	iommu->root_entry = root;
	spin_unlock_irqrestore(&iommu->lock, flags);

	return 0;
}

static void iommu_set_root_entry(struct intel_iommu *iommu)
{
	void *addr;
967
	u32 sts;
968 969 970 971
	unsigned long flag;

	addr = iommu->root_entry;

972
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
973 974
	dmar_writeq(iommu->reg + DMAR_RTADDR_REG, virt_to_phys(addr));

975
	writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
976 977 978

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
979
		      readl, (sts & DMA_GSTS_RTPS), sts);
980

981
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
982 983 984 985 986 987 988
}

static void iommu_flush_write_buffer(struct intel_iommu *iommu)
{
	u32 val;
	unsigned long flag;

989
	if (!rwbf_quirk && !cap_rwbf(iommu->cap))
990 991
		return;

992
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
993
	writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
994 995 996

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
997
		      readl, (!(val & DMA_GSTS_WBFS)), val);
998

999
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1000 1001 1002
}

/* return value determine if we need a write buffer flush */
1003 1004 1005
static void __iommu_flush_context(struct intel_iommu *iommu,
				  u16 did, u16 source_id, u8 function_mask,
				  u64 type)
1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025
{
	u64 val = 0;
	unsigned long flag;

	switch (type) {
	case DMA_CCMD_GLOBAL_INVL:
		val = DMA_CCMD_GLOBAL_INVL;
		break;
	case DMA_CCMD_DOMAIN_INVL:
		val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
		break;
	case DMA_CCMD_DEVICE_INVL:
		val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
			| DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
		break;
	default:
		BUG();
	}
	val |= DMA_CCMD_ICC;

1026
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1027 1028 1029 1030 1031 1032
	dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
		dmar_readq, (!(val & DMA_CCMD_ICC)), val);

1033
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1034 1035 1036
}

/* return value determine if we need a write buffer flush */
1037 1038
static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
				u64 addr, unsigned int size_order, u64 type)
1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071
{
	int tlb_offset = ecap_iotlb_offset(iommu->ecap);
	u64 val = 0, val_iva = 0;
	unsigned long flag;

	switch (type) {
	case DMA_TLB_GLOBAL_FLUSH:
		/* global flush doesn't need set IVA_REG */
		val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
		break;
	case DMA_TLB_DSI_FLUSH:
		val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
		break;
	case DMA_TLB_PSI_FLUSH:
		val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
		/* Note: always flush non-leaf currently */
		val_iva = size_order | addr;
		break;
	default:
		BUG();
	}
	/* Note: set drain read/write */
#if 0
	/*
	 * This is probably to be super secure.. Looks like we can
	 * ignore it without any impact.
	 */
	if (cap_read_drain(iommu->cap))
		val |= DMA_TLB_READ_DRAIN;
#endif
	if (cap_write_drain(iommu->cap))
		val |= DMA_TLB_WRITE_DRAIN;

1072
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1073 1074 1075 1076 1077 1078 1079 1080 1081
	/* Note: Only uses first TLB reg currently */
	if (val_iva)
		dmar_writeq(iommu->reg + tlb_offset, val_iva);
	dmar_writeq(iommu->reg + tlb_offset + 8, val);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, tlb_offset + 8,
		dmar_readq, (!(val & DMA_TLB_IVT)), val);

1082
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1083 1084 1085 1086 1087 1088

	/* check IOTLB invalidation granularity */
	if (DMA_TLB_IAIG(val) == 0)
		printk(KERN_ERR"IOMMU: flush IOTLB failed\n");
	if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
		pr_debug("IOMMU: tlb flush request %Lx, actual %Lx\n",
F
Fenghua Yu 已提交
1089 1090
			(unsigned long long)DMA_TLB_IIRG(type),
			(unsigned long long)DMA_TLB_IAIG(val));
1091 1092
}

Y
Yu Zhao 已提交
1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129
static struct device_domain_info *iommu_support_dev_iotlb(
	struct dmar_domain *domain, int segment, u8 bus, u8 devfn)
{
	int found = 0;
	unsigned long flags;
	struct device_domain_info *info;
	struct intel_iommu *iommu = device_to_iommu(segment, bus, devfn);

	if (!ecap_dev_iotlb_support(iommu->ecap))
		return NULL;

	if (!iommu->qi)
		return NULL;

	spin_lock_irqsave(&device_domain_lock, flags);
	list_for_each_entry(info, &domain->devices, link)
		if (info->bus == bus && info->devfn == devfn) {
			found = 1;
			break;
		}
	spin_unlock_irqrestore(&device_domain_lock, flags);

	if (!found || !info->dev)
		return NULL;

	if (!pci_find_ext_capability(info->dev, PCI_EXT_CAP_ID_ATS))
		return NULL;

	if (!dmar_find_matched_atsr_unit(info->dev))
		return NULL;

	info->iommu = iommu;

	return info;
}

static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1130
{
Y
Yu Zhao 已提交
1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163
	if (!info)
		return;

	pci_enable_ats(info->dev, VTD_PAGE_SHIFT);
}

static void iommu_disable_dev_iotlb(struct device_domain_info *info)
{
	if (!info->dev || !pci_ats_enabled(info->dev))
		return;

	pci_disable_ats(info->dev);
}

static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
				  u64 addr, unsigned mask)
{
	u16 sid, qdep;
	unsigned long flags;
	struct device_domain_info *info;

	spin_lock_irqsave(&device_domain_lock, flags);
	list_for_each_entry(info, &domain->devices, link) {
		if (!info->dev || !pci_ats_enabled(info->dev))
			continue;

		sid = info->bus << 8 | info->devfn;
		qdep = pci_ats_queue_depth(info->dev);
		qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
	}
	spin_unlock_irqrestore(&device_domain_lock, flags);
}

1164
static void iommu_flush_iotlb_psi(struct intel_iommu *iommu, u16 did,
1165
				  unsigned long pfn, unsigned int pages, int map)
1166
{
1167
	unsigned int mask = ilog2(__roundup_pow_of_two(pages));
1168
	uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
1169 1170 1171 1172

	BUG_ON(pages == 0);

	/*
1173 1174
	 * Fallback to domain selective flush if no PSI support or the size is
	 * too big.
1175 1176 1177
	 * PSI requires page size to be 2 ^ x, and the base address is naturally
	 * aligned to the size
	 */
1178 1179
	if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
		iommu->flush.flush_iotlb(iommu, did, 0, 0,
1180
						DMA_TLB_DSI_FLUSH);
1181 1182 1183
	else
		iommu->flush.flush_iotlb(iommu, did, addr, mask,
						DMA_TLB_PSI_FLUSH);
1184 1185

	/*
1186 1187
	 * In caching mode, changes of pages from non-present to present require
	 * flush. However, device IOTLB doesn't need to be flushed in this case.
1188
	 */
1189
	if (!cap_caching_mode(iommu->cap) || !map)
Y
Yu Zhao 已提交
1190
		iommu_flush_dev_iotlb(iommu->domains[did], addr, mask);
1191 1192
}

M
mark gross 已提交
1193 1194 1195 1196 1197
static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
{
	u32 pmen;
	unsigned long flags;

1198
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
M
mark gross 已提交
1199 1200 1201 1202 1203 1204 1205 1206
	pmen = readl(iommu->reg + DMAR_PMEN_REG);
	pmen &= ~DMA_PMEN_EPM;
	writel(pmen, iommu->reg + DMAR_PMEN_REG);

	/* wait for the protected region status bit to clear */
	IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
		readl, !(pmen & DMA_PMEN_PRS), pmen);

1207
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
M
mark gross 已提交
1208 1209
}

1210 1211 1212 1213 1214
static int iommu_enable_translation(struct intel_iommu *iommu)
{
	u32 sts;
	unsigned long flags;

1215
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
1216 1217
	iommu->gcmd |= DMA_GCMD_TE;
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1218 1219 1220

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1221
		      readl, (sts & DMA_GSTS_TES), sts);
1222

1223
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
1224 1225 1226 1227 1228 1229 1230 1231
	return 0;
}

static int iommu_disable_translation(struct intel_iommu *iommu)
{
	u32 sts;
	unsigned long flag;

1232
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1233 1234 1235 1236 1237
	iommu->gcmd &= ~DMA_GCMD_TE;
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1238
		      readl, (!(sts & DMA_GSTS_TES)), sts);
1239

1240
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1241 1242 1243
	return 0;
}

1244

1245 1246 1247 1248 1249 1250
static int iommu_init_domains(struct intel_iommu *iommu)
{
	unsigned long ndomains;
	unsigned long nlongs;

	ndomains = cap_ndoms(iommu->cap);
M
Masanari Iida 已提交
1251
	pr_debug("IOMMU %d: Number of Domains supported <%ld>\n", iommu->seq_id,
Y
Yinghai Lu 已提交
1252
			ndomains);
1253 1254
	nlongs = BITS_TO_LONGS(ndomains);

1255 1256
	spin_lock_init(&iommu->lock);

1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282
	/* TBD: there might be 64K domains,
	 * consider other allocation for future chip
	 */
	iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
	if (!iommu->domain_ids) {
		printk(KERN_ERR "Allocating domain id array failed\n");
		return -ENOMEM;
	}
	iommu->domains = kcalloc(ndomains, sizeof(struct dmar_domain *),
			GFP_KERNEL);
	if (!iommu->domains) {
		printk(KERN_ERR "Allocating domain array failed\n");
		return -ENOMEM;
	}

	/*
	 * if Caching mode is set, then invalid translations are tagged
	 * with domainid 0. Hence we need to pre-allocate it.
	 */
	if (cap_caching_mode(iommu->cap))
		set_bit(0, iommu->domain_ids);
	return 0;
}


static void domain_exit(struct dmar_domain *domain);
1283
static void vm_domain_exit(struct dmar_domain *domain);
1284 1285

void free_dmar_iommu(struct intel_iommu *iommu)
1286 1287 1288
{
	struct dmar_domain *domain;
	int i;
1289
	unsigned long flags;
1290

1291
	if ((iommu->domains) && (iommu->domain_ids)) {
1292
		for_each_set_bit(i, iommu->domain_ids, cap_ndoms(iommu->cap)) {
1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303
			domain = iommu->domains[i];
			clear_bit(i, iommu->domain_ids);

			spin_lock_irqsave(&domain->iommu_lock, flags);
			if (--domain->iommu_count == 0) {
				if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE)
					vm_domain_exit(domain);
				else
					domain_exit(domain);
			}
			spin_unlock_irqrestore(&domain->iommu_lock, flags);
1304
		}
1305 1306 1307 1308 1309 1310
	}

	if (iommu->gcmd & DMA_GCMD_TE)
		iommu_disable_translation(iommu);

	if (iommu->irq) {
1311
		irq_set_handler_data(iommu->irq, NULL);
1312 1313 1314 1315 1316 1317 1318 1319
		/* This will mask the irq */
		free_irq(iommu->irq, iommu);
		destroy_irq(iommu->irq);
	}

	kfree(iommu->domains);
	kfree(iommu->domain_ids);

W
Weidong Han 已提交
1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330
	g_iommus[iommu->seq_id] = NULL;

	/* if all iommus are freed, free g_iommus */
	for (i = 0; i < g_num_of_iommus; i++) {
		if (g_iommus[i])
			break;
	}

	if (i == g_num_of_iommus)
		kfree(g_iommus);

1331 1332 1333 1334
	/* free context mapping */
	free_context_table(iommu);
}

1335
static struct dmar_domain *alloc_domain(void)
1336 1337 1338 1339 1340 1341 1342
{
	struct dmar_domain *domain;

	domain = alloc_domain_mem();
	if (!domain)
		return NULL;

1343
	domain->nid = -1;
1344
	memset(domain->iommu_bmp, 0, sizeof(domain->iommu_bmp));
1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356
	domain->flags = 0;

	return domain;
}

static int iommu_attach_domain(struct dmar_domain *domain,
			       struct intel_iommu *iommu)
{
	int num;
	unsigned long ndomains;
	unsigned long flags;

1357 1358 1359
	ndomains = cap_ndoms(iommu->cap);

	spin_lock_irqsave(&iommu->lock, flags);
1360

1361 1362 1363 1364
	num = find_first_zero_bit(iommu->domain_ids, ndomains);
	if (num >= ndomains) {
		spin_unlock_irqrestore(&iommu->lock, flags);
		printk(KERN_ERR "IOMMU: no free domain ids\n");
1365
		return -ENOMEM;
1366 1367 1368
	}

	domain->id = num;
1369
	set_bit(num, iommu->domain_ids);
1370
	set_bit(iommu->seq_id, domain->iommu_bmp);
1371 1372 1373
	iommu->domains[num] = domain;
	spin_unlock_irqrestore(&iommu->lock, flags);

1374
	return 0;
1375 1376
}

1377 1378
static void iommu_detach_domain(struct dmar_domain *domain,
				struct intel_iommu *iommu)
1379 1380
{
	unsigned long flags;
1381 1382
	int num, ndomains;
	int found = 0;
1383

1384
	spin_lock_irqsave(&iommu->lock, flags);
1385
	ndomains = cap_ndoms(iommu->cap);
1386
	for_each_set_bit(num, iommu->domain_ids, ndomains) {
1387 1388 1389 1390 1391 1392 1393 1394
		if (iommu->domains[num] == domain) {
			found = 1;
			break;
		}
	}

	if (found) {
		clear_bit(num, iommu->domain_ids);
1395
		clear_bit(iommu->seq_id, domain->iommu_bmp);
1396 1397
		iommu->domains[num] = NULL;
	}
1398
	spin_unlock_irqrestore(&iommu->lock, flags);
1399 1400 1401
}

static struct iova_domain reserved_iova_list;
M
Mark Gross 已提交
1402
static struct lock_class_key reserved_rbtree_key;
1403

1404
static int dmar_init_reserved_ranges(void)
1405 1406 1407 1408 1409
{
	struct pci_dev *pdev = NULL;
	struct iova *iova;
	int i;

D
David Miller 已提交
1410
	init_iova_domain(&reserved_iova_list, DMA_32BIT_PFN);
1411

M
Mark Gross 已提交
1412 1413 1414
	lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
		&reserved_rbtree_key);

1415 1416 1417
	/* IOAPIC ranges shouldn't be accessed by DMA */
	iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
		IOVA_PFN(IOAPIC_RANGE_END));
1418
	if (!iova) {
1419
		printk(KERN_ERR "Reserve IOAPIC range failed\n");
1420 1421
		return -ENODEV;
	}
1422 1423 1424 1425 1426 1427 1428 1429 1430

	/* Reserve all PCI MMIO to avoid peer-to-peer access */
	for_each_pci_dev(pdev) {
		struct resource *r;

		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
			r = &pdev->resource[i];
			if (!r->flags || !(r->flags & IORESOURCE_MEM))
				continue;
1431 1432 1433
			iova = reserve_iova(&reserved_iova_list,
					    IOVA_PFN(r->start),
					    IOVA_PFN(r->end));
1434
			if (!iova) {
1435
				printk(KERN_ERR "Reserve iova failed\n");
1436 1437
				return -ENODEV;
			}
1438 1439
		}
	}
1440
	return 0;
1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467
}

static void domain_reserve_special_ranges(struct dmar_domain *domain)
{
	copy_reserved_iova(&reserved_iova_list, &domain->iovad);
}

static inline int guestwidth_to_adjustwidth(int gaw)
{
	int agaw;
	int r = (gaw - 12) % 9;

	if (r == 0)
		agaw = gaw;
	else
		agaw = gaw + 9 - r;
	if (agaw > 64)
		agaw = 64;
	return agaw;
}

static int domain_init(struct dmar_domain *domain, int guest_width)
{
	struct intel_iommu *iommu;
	int adjust_width, agaw;
	unsigned long sagaw;

D
David Miller 已提交
1468
	init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
1469
	spin_lock_init(&domain->iommu_lock);
1470 1471 1472 1473

	domain_reserve_special_ranges(domain);

	/* calculate AGAW */
1474
	iommu = domain_get_iommu(domain);
1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490
	if (guest_width > cap_mgaw(iommu->cap))
		guest_width = cap_mgaw(iommu->cap);
	domain->gaw = guest_width;
	adjust_width = guestwidth_to_adjustwidth(guest_width);
	agaw = width_to_agaw(adjust_width);
	sagaw = cap_sagaw(iommu->cap);
	if (!test_bit(agaw, &sagaw)) {
		/* hardware doesn't support it, choose a bigger one */
		pr_debug("IOMMU: hardware doesn't support agaw %d\n", agaw);
		agaw = find_next_bit(&sagaw, 5, agaw);
		if (agaw >= 5)
			return -ENODEV;
	}
	domain->agaw = agaw;
	INIT_LIST_HEAD(&domain->devices);

W
Weidong Han 已提交
1491 1492 1493 1494 1495
	if (ecap_coherent(iommu->ecap))
		domain->iommu_coherency = 1;
	else
		domain->iommu_coherency = 0;

1496 1497 1498 1499 1500
	if (ecap_sc_support(iommu->ecap))
		domain->iommu_snooping = 1;
	else
		domain->iommu_snooping = 0;

1501
	domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
1502
	domain->iommu_count = 1;
1503
	domain->nid = iommu->node;
1504

1505
	/* always allocate the top pgd */
1506
	domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
1507 1508
	if (!domain->pgd)
		return -ENOMEM;
F
Fenghua Yu 已提交
1509
	__iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
1510 1511 1512 1513 1514
	return 0;
}

static void domain_exit(struct dmar_domain *domain)
{
1515 1516
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
1517 1518 1519 1520 1521

	/* Domain 0 is reserved, so dont process it */
	if (!domain)
		return;

1522 1523 1524 1525
	/* Flush any lazy unmaps that may reference this domain */
	if (!intel_iommu_strict)
		flush_unmaps_timeout(0);

1526 1527 1528 1529 1530
	domain_remove_dev_info(domain);
	/* destroy iovas */
	put_iova_domain(&domain->iovad);

	/* clear ptes */
1531
	dma_pte_clear_range(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
1532 1533

	/* free page tables */
1534
	dma_pte_free_pagetable(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
1535

1536
	for_each_active_iommu(iommu, drhd)
1537
		if (test_bit(iommu->seq_id, domain->iommu_bmp))
1538 1539
			iommu_detach_domain(domain, iommu);

1540 1541 1542
	free_domain_mem(domain);
}

F
Fenghua Yu 已提交
1543 1544
static int domain_context_mapping_one(struct dmar_domain *domain, int segment,
				 u8 bus, u8 devfn, int translation)
1545 1546 1547
{
	struct context_entry *context;
	unsigned long flags;
W
Weidong Han 已提交
1548
	struct intel_iommu *iommu;
1549 1550 1551 1552 1553
	struct dma_pte *pgd;
	unsigned long num;
	unsigned long ndomains;
	int id;
	int agaw;
Y
Yu Zhao 已提交
1554
	struct device_domain_info *info = NULL;
1555 1556 1557

	pr_debug("Set context mapping for %02x:%02x.%d\n",
		bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
F
Fenghua Yu 已提交
1558

1559
	BUG_ON(!domain->pgd);
F
Fenghua Yu 已提交
1560 1561
	BUG_ON(translation != CONTEXT_TT_PASS_THROUGH &&
	       translation != CONTEXT_TT_MULTI_LEVEL);
W
Weidong Han 已提交
1562

1563
	iommu = device_to_iommu(segment, bus, devfn);
W
Weidong Han 已提交
1564 1565 1566
	if (!iommu)
		return -ENODEV;

1567 1568 1569 1570
	context = device_to_context_entry(iommu, bus, devfn);
	if (!context)
		return -ENOMEM;
	spin_lock_irqsave(&iommu->lock, flags);
1571
	if (context_present(context)) {
1572 1573 1574 1575
		spin_unlock_irqrestore(&iommu->lock, flags);
		return 0;
	}

1576 1577 1578
	id = domain->id;
	pgd = domain->pgd;

1579 1580
	if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
	    domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) {
1581 1582 1583 1584
		int found = 0;

		/* find an available domain id for this device in iommu */
		ndomains = cap_ndoms(iommu->cap);
1585
		for_each_set_bit(num, iommu->domain_ids, ndomains) {
1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607
			if (iommu->domains[num] == domain) {
				id = num;
				found = 1;
				break;
			}
		}

		if (found == 0) {
			num = find_first_zero_bit(iommu->domain_ids, ndomains);
			if (num >= ndomains) {
				spin_unlock_irqrestore(&iommu->lock, flags);
				printk(KERN_ERR "IOMMU: no free domain ids\n");
				return -EFAULT;
			}

			set_bit(num, iommu->domain_ids);
			iommu->domains[num] = domain;
			id = num;
		}

		/* Skip top levels of page tables for
		 * iommu which has less agaw than default.
1608
		 * Unnecessary for PT mode.
1609
		 */
1610 1611 1612 1613 1614 1615 1616
		if (translation != CONTEXT_TT_PASS_THROUGH) {
			for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
				pgd = phys_to_virt(dma_pte_addr(pgd));
				if (!dma_pte_present(pgd)) {
					spin_unlock_irqrestore(&iommu->lock, flags);
					return -ENOMEM;
				}
1617 1618 1619 1620 1621
			}
		}
	}

	context_set_domain_id(context, id);
F
Fenghua Yu 已提交
1622

Y
Yu Zhao 已提交
1623 1624 1625 1626 1627
	if (translation != CONTEXT_TT_PASS_THROUGH) {
		info = iommu_support_dev_iotlb(domain, segment, bus, devfn);
		translation = info ? CONTEXT_TT_DEV_IOTLB :
				     CONTEXT_TT_MULTI_LEVEL;
	}
F
Fenghua Yu 已提交
1628 1629 1630 1631
	/*
	 * In pass through mode, AW must be programmed to indicate the largest
	 * AGAW value supported by hardware. And ASR is ignored by hardware.
	 */
Y
Yu Zhao 已提交
1632
	if (unlikely(translation == CONTEXT_TT_PASS_THROUGH))
F
Fenghua Yu 已提交
1633
		context_set_address_width(context, iommu->msagaw);
Y
Yu Zhao 已提交
1634 1635 1636 1637
	else {
		context_set_address_root(context, virt_to_phys(pgd));
		context_set_address_width(context, iommu->agaw);
	}
F
Fenghua Yu 已提交
1638 1639

	context_set_translation_type(context, translation);
1640 1641
	context_set_fault_enable(context);
	context_set_present(context);
W
Weidong Han 已提交
1642
	domain_flush_cache(domain, context, sizeof(*context));
1643

1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654
	/*
	 * It's a non-present to present mapping. If hardware doesn't cache
	 * non-present entry we only need to flush the write-buffer. If the
	 * _does_ cache non-present entries, then it does so in the special
	 * domain #0, which we have to flush:
	 */
	if (cap_caching_mode(iommu->cap)) {
		iommu->flush.flush_context(iommu, 0,
					   (((u16)bus) << 8) | devfn,
					   DMA_CCMD_MASK_NOBIT,
					   DMA_CCMD_DEVICE_INVL);
1655
		iommu->flush.flush_iotlb(iommu, domain->id, 0, 0, DMA_TLB_DSI_FLUSH);
1656
	} else {
1657
		iommu_flush_write_buffer(iommu);
1658
	}
Y
Yu Zhao 已提交
1659
	iommu_enable_dev_iotlb(info);
1660
	spin_unlock_irqrestore(&iommu->lock, flags);
1661 1662

	spin_lock_irqsave(&domain->iommu_lock, flags);
1663
	if (!test_and_set_bit(iommu->seq_id, domain->iommu_bmp)) {
1664
		domain->iommu_count++;
1665 1666
		if (domain->iommu_count == 1)
			domain->nid = iommu->node;
1667
		domain_update_iommu_cap(domain);
1668 1669
	}
	spin_unlock_irqrestore(&domain->iommu_lock, flags);
1670 1671 1672 1673
	return 0;
}

static int
F
Fenghua Yu 已提交
1674 1675
domain_context_mapping(struct dmar_domain *domain, struct pci_dev *pdev,
			int translation)
1676 1677 1678 1679
{
	int ret;
	struct pci_dev *tmp, *parent;

1680
	ret = domain_context_mapping_one(domain, pci_domain_nr(pdev->bus),
F
Fenghua Yu 已提交
1681 1682
					 pdev->bus->number, pdev->devfn,
					 translation);
1683 1684 1685 1686 1687 1688 1689 1690 1691 1692
	if (ret)
		return ret;

	/* dependent device mapping */
	tmp = pci_find_upstream_pcie_bridge(pdev);
	if (!tmp)
		return 0;
	/* Secondary interface's bus number and devfn 0 */
	parent = pdev->bus->self;
	while (parent != tmp) {
1693 1694 1695
		ret = domain_context_mapping_one(domain,
						 pci_domain_nr(parent->bus),
						 parent->bus->number,
F
Fenghua Yu 已提交
1696
						 parent->devfn, translation);
1697 1698 1699 1700
		if (ret)
			return ret;
		parent = parent->bus->self;
	}
1701
	if (pci_is_pcie(tmp)) /* this is a PCIe-to-PCI bridge */
1702
		return domain_context_mapping_one(domain,
1703
					pci_domain_nr(tmp->subordinate),
F
Fenghua Yu 已提交
1704 1705
					tmp->subordinate->number, 0,
					translation);
1706 1707
	else /* this is a legacy PCI bridge */
		return domain_context_mapping_one(domain,
1708 1709
						  pci_domain_nr(tmp->bus),
						  tmp->bus->number,
F
Fenghua Yu 已提交
1710 1711
						  tmp->devfn,
						  translation);
1712 1713
}

W
Weidong Han 已提交
1714
static int domain_context_mapped(struct pci_dev *pdev)
1715 1716 1717
{
	int ret;
	struct pci_dev *tmp, *parent;
W
Weidong Han 已提交
1718 1719
	struct intel_iommu *iommu;

1720 1721
	iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
				pdev->devfn);
W
Weidong Han 已提交
1722 1723
	if (!iommu)
		return -ENODEV;
1724

1725
	ret = device_context_mapped(iommu, pdev->bus->number, pdev->devfn);
1726 1727 1728 1729 1730 1731 1732 1733 1734
	if (!ret)
		return ret;
	/* dependent device mapping */
	tmp = pci_find_upstream_pcie_bridge(pdev);
	if (!tmp)
		return ret;
	/* Secondary interface's bus number and devfn 0 */
	parent = pdev->bus->self;
	while (parent != tmp) {
1735
		ret = device_context_mapped(iommu, parent->bus->number,
1736
					    parent->devfn);
1737 1738 1739 1740
		if (!ret)
			return ret;
		parent = parent->bus->self;
	}
1741
	if (pci_is_pcie(tmp))
1742 1743
		return device_context_mapped(iommu, tmp->subordinate->number,
					     0);
1744
	else
1745 1746
		return device_context_mapped(iommu, tmp->bus->number,
					     tmp->devfn);
1747 1748
}

1749 1750 1751 1752 1753 1754 1755 1756
/* Returns a number of VTD pages, but aligned to MM page size */
static inline unsigned long aligned_nrpages(unsigned long host_addr,
					    size_t size)
{
	host_addr &= ~PAGE_MASK;
	return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
}

1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784
/* Return largest possible superpage level for a given mapping */
static inline int hardware_largepage_caps(struct dmar_domain *domain,
					  unsigned long iov_pfn,
					  unsigned long phy_pfn,
					  unsigned long pages)
{
	int support, level = 1;
	unsigned long pfnmerge;

	support = domain->iommu_superpage;

	/* To use a large page, the virtual *and* physical addresses
	   must be aligned to 2MiB/1GiB/etc. Lower bits set in either
	   of them will mean we have to use smaller pages. So just
	   merge them and check both at once. */
	pfnmerge = iov_pfn | phy_pfn;

	while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
		pages >>= VTD_STRIDE_SHIFT;
		if (!pages)
			break;
		pfnmerge >>= VTD_STRIDE_SHIFT;
		level++;
		support--;
	}
	return level;
}

1785 1786 1787
static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
			    struct scatterlist *sg, unsigned long phys_pfn,
			    unsigned long nr_pages, int prot)
1788 1789
{
	struct dma_pte *first_pte = NULL, *pte = NULL;
1790
	phys_addr_t uninitialized_var(pteval);
1791
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
1792
	unsigned long sg_res;
1793 1794
	unsigned int largepage_lvl = 0;
	unsigned long lvl_pages = 0;
1795 1796 1797 1798 1799 1800 1801 1802

	BUG_ON(addr_width < BITS_PER_LONG && (iov_pfn + nr_pages - 1) >> addr_width);

	if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
		return -EINVAL;

	prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;

1803 1804 1805 1806 1807 1808 1809
	if (sg)
		sg_res = 0;
	else {
		sg_res = nr_pages + 1;
		pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
	}

1810
	while (nr_pages > 0) {
1811 1812
		uint64_t tmp;

1813
		if (!sg_res) {
1814
			sg_res = aligned_nrpages(sg->offset, sg->length);
1815 1816 1817
			sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
			sg->dma_length = sg->length;
			pteval = page_to_phys(sg_page(sg)) | prot;
1818
			phys_pfn = pteval >> VTD_PAGE_SHIFT;
1819
		}
1820

1821
		if (!pte) {
1822 1823 1824
			largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);

			first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, largepage_lvl);
1825 1826
			if (!pte)
				return -ENOMEM;
1827 1828 1829 1830 1831 1832
			/* It is large page*/
			if (largepage_lvl > 1)
				pteval |= DMA_PTE_LARGE_PAGE;
			else
				pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;

1833 1834 1835 1836
		}
		/* We don't need lock here, nobody else
		 * touches the iova range
		 */
1837
		tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
1838
		if (tmp) {
1839
			static int dumps = 5;
1840 1841
			printk(KERN_CRIT "ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
			       iov_pfn, tmp, (unsigned long long)pteval);
1842 1843 1844 1845 1846 1847
			if (dumps) {
				dumps--;
				debug_dma_dump_mappings(NULL);
			}
			WARN_ON(1);
		}
1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870

		lvl_pages = lvl_to_nr_pages(largepage_lvl);

		BUG_ON(nr_pages < lvl_pages);
		BUG_ON(sg_res < lvl_pages);

		nr_pages -= lvl_pages;
		iov_pfn += lvl_pages;
		phys_pfn += lvl_pages;
		pteval += lvl_pages * VTD_PAGE_SIZE;
		sg_res -= lvl_pages;

		/* If the next PTE would be the first in a new page, then we
		   need to flush the cache on the entries we've just written.
		   And then we'll need to recalculate 'pte', so clear it and
		   let it get set again in the if (!pte) block above.

		   If we're done (!nr_pages) we need to flush the cache too.

		   Also if we've been setting superpages, we may need to
		   recalculate 'pte' and switch back to smaller pages for the
		   end of the mapping, if the trailing size is not enough to
		   use another superpage (i.e. sg_res < lvl_pages). */
1871
		pte++;
1872 1873
		if (!nr_pages || first_pte_in_page(pte) ||
		    (largepage_lvl > 1 && sg_res < lvl_pages)) {
1874 1875 1876 1877
			domain_flush_cache(domain, first_pte,
					   (void *)pte - (void *)first_pte);
			pte = NULL;
		}
1878 1879

		if (!sg_res && nr_pages)
1880 1881 1882 1883 1884
			sg = sg_next(sg);
	}
	return 0;
}

1885 1886 1887
static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
				    struct scatterlist *sg, unsigned long nr_pages,
				    int prot)
1888
{
1889 1890
	return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
}
1891

1892 1893 1894 1895 1896
static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
				     unsigned long phys_pfn, unsigned long nr_pages,
				     int prot)
{
	return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
1897 1898
}

1899
static void iommu_detach_dev(struct intel_iommu *iommu, u8 bus, u8 devfn)
1900
{
1901 1902
	if (!iommu)
		return;
1903 1904 1905

	clear_context_table(iommu, bus, devfn);
	iommu->flush.flush_context(iommu, 0, 0, 0,
1906
					   DMA_CCMD_GLOBAL_INVL);
1907
	iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
1908 1909 1910 1911 1912 1913
}

static void domain_remove_dev_info(struct dmar_domain *domain)
{
	struct device_domain_info *info;
	unsigned long flags;
1914
	struct intel_iommu *iommu;
1915 1916 1917 1918 1919 1920 1921 1922

	spin_lock_irqsave(&device_domain_lock, flags);
	while (!list_empty(&domain->devices)) {
		info = list_entry(domain->devices.next,
			struct device_domain_info, link);
		list_del(&info->link);
		list_del(&info->global);
		if (info->dev)
1923
			info->dev->dev.archdata.iommu = NULL;
1924 1925
		spin_unlock_irqrestore(&device_domain_lock, flags);

Y
Yu Zhao 已提交
1926
		iommu_disable_dev_iotlb(info);
1927
		iommu = device_to_iommu(info->segment, info->bus, info->devfn);
1928
		iommu_detach_dev(iommu, info->bus, info->devfn);
1929 1930 1931 1932 1933 1934 1935 1936 1937
		free_devinfo_mem(info);

		spin_lock_irqsave(&device_domain_lock, flags);
	}
	spin_unlock_irqrestore(&device_domain_lock, flags);
}

/*
 * find_domain
1938
 * Note: we use struct pci_dev->dev.archdata.iommu stores the info
1939
 */
K
Kay, Allen M 已提交
1940
static struct dmar_domain *
1941 1942 1943 1944 1945
find_domain(struct pci_dev *pdev)
{
	struct device_domain_info *info;

	/* No lock here, assumes no domain exit in normal case */
1946
	info = pdev->dev.archdata.iommu;
1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961
	if (info)
		return info->domain;
	return NULL;
}

/* domain is initialized */
static struct dmar_domain *get_domain_for_dev(struct pci_dev *pdev, int gaw)
{
	struct dmar_domain *domain, *found = NULL;
	struct intel_iommu *iommu;
	struct dmar_drhd_unit *drhd;
	struct device_domain_info *info, *tmp;
	struct pci_dev *dev_tmp;
	unsigned long flags;
	int bus = 0, devfn = 0;
1962
	int segment;
1963
	int ret;
1964 1965 1966 1967 1968

	domain = find_domain(pdev);
	if (domain)
		return domain;

1969 1970
	segment = pci_domain_nr(pdev->bus);

1971 1972
	dev_tmp = pci_find_upstream_pcie_bridge(pdev);
	if (dev_tmp) {
1973
		if (pci_is_pcie(dev_tmp)) {
1974 1975 1976 1977 1978 1979 1980 1981
			bus = dev_tmp->subordinate->number;
			devfn = 0;
		} else {
			bus = dev_tmp->bus->number;
			devfn = dev_tmp->devfn;
		}
		spin_lock_irqsave(&device_domain_lock, flags);
		list_for_each_entry(info, &device_domain_list, global) {
1982 1983
			if (info->segment == segment &&
			    info->bus == bus && info->devfn == devfn) {
1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995
				found = info->domain;
				break;
			}
		}
		spin_unlock_irqrestore(&device_domain_lock, flags);
		/* pcie-pci bridge already has a domain, uses it */
		if (found) {
			domain = found;
			goto found_domain;
		}
	}

1996 1997 1998 1999
	domain = alloc_domain();
	if (!domain)
		goto error;

2000 2001 2002 2003 2004 2005 2006 2007 2008
	/* Allocate new domain for the device */
	drhd = dmar_find_matched_drhd_unit(pdev);
	if (!drhd) {
		printk(KERN_ERR "IOMMU: can't find DMAR for device %s\n",
			pci_name(pdev));
		return NULL;
	}
	iommu = drhd->iommu;

2009 2010
	ret = iommu_attach_domain(domain, iommu);
	if (ret) {
2011
		free_domain_mem(domain);
2012
		goto error;
2013
	}
2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026

	if (domain_init(domain, gaw)) {
		domain_exit(domain);
		goto error;
	}

	/* register pcie-to-pci device */
	if (dev_tmp) {
		info = alloc_devinfo_mem();
		if (!info) {
			domain_exit(domain);
			goto error;
		}
2027
		info->segment = segment;
2028 2029 2030 2031 2032
		info->bus = bus;
		info->devfn = devfn;
		info->dev = NULL;
		info->domain = domain;
		/* This domain is shared by devices under p2p bridge */
W
Weidong Han 已提交
2033
		domain->flags |= DOMAIN_FLAG_P2P_MULTIPLE_DEVICES;
2034 2035 2036 2037 2038

		/* pcie-to-pci bridge already has a domain, uses it */
		found = NULL;
		spin_lock_irqsave(&device_domain_lock, flags);
		list_for_each_entry(tmp, &device_domain_list, global) {
2039 2040
			if (tmp->segment == segment &&
			    tmp->bus == bus && tmp->devfn == devfn) {
2041 2042 2043 2044 2045
				found = tmp->domain;
				break;
			}
		}
		if (found) {
2046
			spin_unlock_irqrestore(&device_domain_lock, flags);
2047 2048 2049 2050 2051 2052
			free_devinfo_mem(info);
			domain_exit(domain);
			domain = found;
		} else {
			list_add(&info->link, &domain->devices);
			list_add(&info->global, &device_domain_list);
2053
			spin_unlock_irqrestore(&device_domain_lock, flags);
2054 2055 2056 2057 2058 2059 2060
		}
	}

found_domain:
	info = alloc_devinfo_mem();
	if (!info)
		goto error;
2061
	info->segment = segment;
2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079
	info->bus = pdev->bus->number;
	info->devfn = pdev->devfn;
	info->dev = pdev;
	info->domain = domain;
	spin_lock_irqsave(&device_domain_lock, flags);
	/* somebody is fast */
	found = find_domain(pdev);
	if (found != NULL) {
		spin_unlock_irqrestore(&device_domain_lock, flags);
		if (found != domain) {
			domain_exit(domain);
			domain = found;
		}
		free_devinfo_mem(info);
		return domain;
	}
	list_add(&info->link, &domain->devices);
	list_add(&info->global, &device_domain_list);
2080
	pdev->dev.archdata.iommu = info;
2081 2082 2083 2084 2085 2086 2087
	spin_unlock_irqrestore(&device_domain_lock, flags);
	return domain;
error:
	/* recheck it here, maybe others set it */
	return find_domain(pdev);
}

2088
static int iommu_identity_mapping;
2089 2090 2091
#define IDENTMAP_ALL		1
#define IDENTMAP_GFX		2
#define IDENTMAP_AZALIA		4
2092

2093 2094 2095
static int iommu_domain_identity_map(struct dmar_domain *domain,
				     unsigned long long start,
				     unsigned long long end)
2096
{
2097 2098 2099 2100 2101
	unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
	unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;

	if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
			  dma_to_mm_pfn(last_vpfn))) {
2102
		printk(KERN_ERR "IOMMU: reserve iova failed\n");
2103
		return -ENOMEM;
2104 2105
	}

2106 2107
	pr_debug("Mapping reserved region %llx-%llx for domain %d\n",
		 start, end, domain->id);
2108 2109 2110 2111
	/*
	 * RMRR range might have overlap with physical memory range,
	 * clear it first
	 */
2112
	dma_pte_clear_range(domain, first_vpfn, last_vpfn);
2113

2114 2115
	return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
				  last_vpfn - first_vpfn + 1,
2116
				  DMA_PTE_READ|DMA_PTE_WRITE);
2117 2118 2119 2120 2121 2122 2123 2124 2125
}

static int iommu_prepare_identity_map(struct pci_dev *pdev,
				      unsigned long long start,
				      unsigned long long end)
{
	struct dmar_domain *domain;
	int ret;

2126
	domain = get_domain_for_dev(pdev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
2127 2128 2129
	if (!domain)
		return -ENOMEM;

2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142
	/* For _hardware_ passthrough, don't bother. But for software
	   passthrough, we do it anyway -- it may indicate a memory
	   range which is reserved in E820, so which didn't get set
	   up to start with in si_domain */
	if (domain == si_domain && hw_pass_through) {
		printk("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
		       pci_name(pdev), start, end);
		return 0;
	}

	printk(KERN_INFO
	       "IOMMU: Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
	       pci_name(pdev), start, end);
2143
	
2144 2145 2146 2147 2148 2149 2150 2151 2152 2153
	if (end < start) {
		WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
			"BIOS vendor: %s; Ver: %s; Product Version: %s\n",
			dmi_get_system_info(DMI_BIOS_VENDOR),
			dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		ret = -EIO;
		goto error;
	}

2154 2155 2156 2157 2158 2159 2160 2161 2162 2163
	if (end >> agaw_to_width(domain->agaw)) {
		WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
		     "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
		     agaw_to_width(domain->agaw),
		     dmi_get_system_info(DMI_BIOS_VENDOR),
		     dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		ret = -EIO;
		goto error;
	}
2164

2165
	ret = iommu_domain_identity_map(domain, start, end);
2166 2167 2168 2169
	if (ret)
		goto error;

	/* context entry init */
F
Fenghua Yu 已提交
2170
	ret = domain_context_mapping(domain, pdev, CONTEXT_TT_MULTI_LEVEL);
2171 2172 2173 2174 2175 2176
	if (ret)
		goto error;

	return 0;

 error:
2177 2178 2179 2180 2181 2182 2183
	domain_exit(domain);
	return ret;
}

static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
	struct pci_dev *pdev)
{
2184
	if (pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
2185 2186
		return 0;
	return iommu_prepare_identity_map(pdev, rmrr->base_address,
2187
		rmrr->end_address);
2188 2189
}

2190
#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
2191 2192 2193 2194 2195 2196 2197 2198 2199
static inline void iommu_prepare_isa(void)
{
	struct pci_dev *pdev;
	int ret;

	pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
	if (!pdev)
		return;

2200
	printk(KERN_INFO "IOMMU: Prepare 0-16MiB unity mapping for LPC\n");
2201
	ret = iommu_prepare_identity_map(pdev, 0, 16*1024*1024 - 1);
2202 2203

	if (ret)
2204 2205
		printk(KERN_ERR "IOMMU: Failed to create 0-16MiB identity map; "
		       "floppy might not work\n");
2206 2207 2208 2209 2210 2211 2212

}
#else
static inline void iommu_prepare_isa(void)
{
	return;
}
2213
#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
2214

2215
static int md_domain_init(struct dmar_domain *domain, int guest_width);
2216

2217
static int __init si_domain_init(int hw)
2218 2219 2220
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
2221
	int nid, ret = 0;
2222 2223 2224 2225 2226

	si_domain = alloc_domain();
	if (!si_domain)
		return -EFAULT;

2227
	pr_debug("Identity mapping domain is domain %d\n", si_domain->id);
2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243

	for_each_active_iommu(iommu, drhd) {
		ret = iommu_attach_domain(si_domain, iommu);
		if (ret) {
			domain_exit(si_domain);
			return -EFAULT;
		}
	}

	if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
		domain_exit(si_domain);
		return -EFAULT;
	}

	si_domain->flags = DOMAIN_FLAG_STATIC_IDENTITY;

2244 2245 2246
	if (hw)
		return 0;

2247
	for_each_online_node(nid) {
2248 2249 2250 2251 2252 2253 2254 2255 2256
		unsigned long start_pfn, end_pfn;
		int i;

		for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
			ret = iommu_domain_identity_map(si_domain,
					PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
			if (ret)
				return ret;
		}
2257 2258
	}

2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270
	return 0;
}

static void domain_remove_one_dev_info(struct dmar_domain *domain,
					  struct pci_dev *pdev);
static int identity_mapping(struct pci_dev *pdev)
{
	struct device_domain_info *info;

	if (likely(!iommu_identity_mapping))
		return 0;

2271 2272 2273
	info = pdev->dev.archdata.iommu;
	if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
		return (info->domain == si_domain);
2274 2275 2276 2277 2278

	return 0;
}

static int domain_add_dev_info(struct dmar_domain *domain,
2279 2280
			       struct pci_dev *pdev,
			       int translation)
2281 2282 2283
{
	struct device_domain_info *info;
	unsigned long flags;
2284
	int ret;
2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301

	info = alloc_devinfo_mem();
	if (!info)
		return -ENOMEM;

	info->segment = pci_domain_nr(pdev->bus);
	info->bus = pdev->bus->number;
	info->devfn = pdev->devfn;
	info->dev = pdev;
	info->domain = domain;

	spin_lock_irqsave(&device_domain_lock, flags);
	list_add(&info->link, &domain->devices);
	list_add(&info->global, &device_domain_list);
	pdev->dev.archdata.iommu = info;
	spin_unlock_irqrestore(&device_domain_lock, flags);

2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312
	ret = domain_context_mapping(domain, pdev, translation);
	if (ret) {
		spin_lock_irqsave(&device_domain_lock, flags);
		list_del(&info->link);
		list_del(&info->global);
		pdev->dev.archdata.iommu = NULL;
		spin_unlock_irqrestore(&device_domain_lock, flags);
		free_devinfo_mem(info);
		return ret;
	}

2313 2314 2315
	return 0;
}

2316 2317
static int iommu_should_identity_map(struct pci_dev *pdev, int startup)
{
2318 2319 2320 2321 2322 2323 2324 2325
	if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
		return 1;

	if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
		return 1;

	if (!(iommu_identity_mapping & IDENTMAP_ALL))
		return 0;
2326

2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343
	/*
	 * We want to start off with all devices in the 1:1 domain, and
	 * take them out later if we find they can't access all of memory.
	 *
	 * However, we can't do this for PCI devices behind bridges,
	 * because all PCI devices behind the same bridge will end up
	 * with the same source-id on their transactions.
	 *
	 * Practically speaking, we can't change things around for these
	 * devices at run-time, because we can't be sure there'll be no
	 * DMA transactions in flight for any of their siblings.
	 * 
	 * So PCI devices (unless they're on the root bus) as well as
	 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
	 * the 1:1 domain, just in _case_ one of their siblings turns out
	 * not to be able to map all of memory.
	 */
2344
	if (!pci_is_pcie(pdev)) {
2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356
		if (!pci_is_root_bus(pdev->bus))
			return 0;
		if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
			return 0;
	} else if (pdev->pcie_type == PCI_EXP_TYPE_PCI_BRIDGE)
		return 0;

	/* 
	 * At boot time, we don't yet know if devices will be 64-bit capable.
	 * Assume that they will -- if they turn out not to be, then we can 
	 * take them out of the 1:1 domain later.
	 */
2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369
	if (!startup) {
		/*
		 * If the device's dma_mask is less than the system's memory
		 * size then this is not a candidate for identity mapping.
		 */
		u64 dma_mask = pdev->dma_mask;

		if (pdev->dev.coherent_dma_mask &&
		    pdev->dev.coherent_dma_mask < dma_mask)
			dma_mask = pdev->dev.coherent_dma_mask;

		return dma_mask >= dma_get_required_mask(&pdev->dev);
	}
2370 2371 2372 2373

	return 1;
}

2374
static int __init iommu_prepare_static_identity_mapping(int hw)
2375 2376 2377 2378
{
	struct pci_dev *pdev = NULL;
	int ret;

2379
	ret = si_domain_init(hw);
2380 2381 2382 2383
	if (ret)
		return -EFAULT;

	for_each_pci_dev(pdev) {
2384
		if (iommu_should_identity_map(pdev, 1)) {
2385
			ret = domain_add_dev_info(si_domain, pdev,
2386 2387 2388 2389 2390 2391
					     hw ? CONTEXT_TT_PASS_THROUGH :
						  CONTEXT_TT_MULTI_LEVEL);
			if (ret) {
				/* device not associated with an iommu */
				if (ret == -ENODEV)
					continue;
2392
				return ret;
2393 2394 2395
			}
			pr_info("IOMMU: %s identity mapping for device %s\n",
				hw ? "hardware" : "software", pci_name(pdev));
2396
		}
2397 2398 2399 2400 2401
	}

	return 0;
}

2402
static int __init init_dmars(void)
2403 2404 2405 2406 2407
{
	struct dmar_drhd_unit *drhd;
	struct dmar_rmrr_unit *rmrr;
	struct pci_dev *pdev;
	struct intel_iommu *iommu;
2408
	int i, ret;
2409

2410 2411 2412 2413 2414 2415 2416
	/*
	 * for each drhd
	 *    allocate root
	 *    initialize and program root entry to not present
	 * endfor
	 */
	for_each_drhd_unit(drhd) {
M
mark gross 已提交
2417 2418 2419 2420 2421
		/*
		 * lock not needed as this is only incremented in the single
		 * threaded kernel __init code path all other access are read
		 * only
		 */
2422 2423 2424 2425 2426 2427
		if (g_num_of_iommus < IOMMU_UNITS_SUPPORTED) {
			g_num_of_iommus++;
			continue;
		}
		printk_once(KERN_ERR "intel-iommu: exceeded %d IOMMUs\n",
			  IOMMU_UNITS_SUPPORTED);
M
mark gross 已提交
2428 2429
	}

W
Weidong Han 已提交
2430 2431 2432 2433 2434 2435 2436 2437
	g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
			GFP_KERNEL);
	if (!g_iommus) {
		printk(KERN_ERR "Allocating global iommu array failed\n");
		ret = -ENOMEM;
		goto error;
	}

2438 2439 2440
	deferred_flush = kzalloc(g_num_of_iommus *
		sizeof(struct deferred_flush_tables), GFP_KERNEL);
	if (!deferred_flush) {
M
mark gross 已提交
2441 2442 2443 2444 2445 2446 2447
		ret = -ENOMEM;
		goto error;
	}

	for_each_drhd_unit(drhd) {
		if (drhd->ignored)
			continue;
2448 2449

		iommu = drhd->iommu;
W
Weidong Han 已提交
2450
		g_iommus[iommu->seq_id] = iommu;
2451

2452 2453 2454 2455
		ret = iommu_init_domains(iommu);
		if (ret)
			goto error;

2456 2457 2458
		/*
		 * TBD:
		 * we could share the same root & context tables
L
Lucas De Marchi 已提交
2459
		 * among all IOMMU's. Need to Split it later.
2460 2461 2462 2463 2464 2465
		 */
		ret = iommu_alloc_root_entry(iommu);
		if (ret) {
			printk(KERN_ERR "IOMMU: allocate root entry failed\n");
			goto error;
		}
F
Fenghua Yu 已提交
2466
		if (!ecap_pass_through(iommu->ecap))
2467
			hw_pass_through = 0;
2468 2469
	}

2470 2471 2472
	/*
	 * Start from the sane iommu hardware state.
	 */
2473 2474 2475 2476 2477
	for_each_drhd_unit(drhd) {
		if (drhd->ignored)
			continue;

		iommu = drhd->iommu;
2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503

		/*
		 * If the queued invalidation is already initialized by us
		 * (for example, while enabling interrupt-remapping) then
		 * we got the things already rolling from a sane state.
		 */
		if (iommu->qi)
			continue;

		/*
		 * Clear any previous faults.
		 */
		dmar_fault(-1, iommu);
		/*
		 * Disable queued invalidation if supported and already enabled
		 * before OS handover.
		 */
		dmar_disable_qi(iommu);
	}

	for_each_drhd_unit(drhd) {
		if (drhd->ignored)
			continue;

		iommu = drhd->iommu;

2504 2505 2506 2507 2508 2509 2510
		if (dmar_enable_qi(iommu)) {
			/*
			 * Queued Invalidate not enabled, use Register Based
			 * Invalidate
			 */
			iommu->flush.flush_context = __iommu_flush_context;
			iommu->flush.flush_iotlb = __iommu_flush_iotlb;
Y
Yinghai Lu 已提交
2511
			printk(KERN_INFO "IOMMU %d 0x%Lx: using Register based "
2512
			       "invalidation\n",
Y
Yinghai Lu 已提交
2513
				iommu->seq_id,
2514
			       (unsigned long long)drhd->reg_base_addr);
2515 2516 2517
		} else {
			iommu->flush.flush_context = qi_flush_context;
			iommu->flush.flush_iotlb = qi_flush_iotlb;
Y
Yinghai Lu 已提交
2518
			printk(KERN_INFO "IOMMU %d 0x%Lx: using Queued "
2519
			       "invalidation\n",
Y
Yinghai Lu 已提交
2520
				iommu->seq_id,
2521
			       (unsigned long long)drhd->reg_base_addr);
2522 2523 2524
		}
	}

2525
	if (iommu_pass_through)
2526 2527
		iommu_identity_mapping |= IDENTMAP_ALL;

2528
#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
2529
	iommu_identity_mapping |= IDENTMAP_GFX;
2530
#endif
2531 2532 2533

	check_tylersburg_isoch();

2534
	/*
2535 2536 2537
	 * If pass through is not set or not enabled, setup context entries for
	 * identity mappings for rmrr, gfx, and isa and may fall back to static
	 * identity mapping if iommu_identity_mapping is set.
2538
	 */
2539 2540
	if (iommu_identity_mapping) {
		ret = iommu_prepare_static_identity_mapping(hw_pass_through);
F
Fenghua Yu 已提交
2541
		if (ret) {
2542 2543
			printk(KERN_CRIT "Failed to setup IOMMU pass-through\n");
			goto error;
2544 2545 2546
		}
	}
	/*
2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558
	 * For each rmrr
	 *   for each dev attached to rmrr
	 *   do
	 *     locate drhd for dev, alloc domain for dev
	 *     allocate free domain
	 *     allocate page table entries for rmrr
	 *     if context not allocated for bus
	 *           allocate and init context
	 *           set present in root table for this bus
	 *     init context with domain, translation etc
	 *    endfor
	 * endfor
2559
	 */
2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573
	printk(KERN_INFO "IOMMU: Setting RMRR:\n");
	for_each_rmrr_units(rmrr) {
		for (i = 0; i < rmrr->devices_cnt; i++) {
			pdev = rmrr->devices[i];
			/*
			 * some BIOS lists non-exist devices in DMAR
			 * table.
			 */
			if (!pdev)
				continue;
			ret = iommu_prepare_rmrr_dev(rmrr, pdev);
			if (ret)
				printk(KERN_ERR
				       "IOMMU: mapping reserved region failed\n");
2574
		}
F
Fenghua Yu 已提交
2575
	}
2576

2577 2578
	iommu_prepare_isa();

2579 2580 2581 2582 2583 2584 2585 2586
	/*
	 * for each drhd
	 *   enable fault log
	 *   global invalidate context cache
	 *   global invalidate iotlb
	 *   enable translation
	 */
	for_each_drhd_unit(drhd) {
2587 2588 2589 2590 2591 2592 2593
		if (drhd->ignored) {
			/*
			 * we always have to disable PMRs or DMA may fail on
			 * this device
			 */
			if (force_on)
				iommu_disable_protect_mem_regions(drhd->iommu);
2594
			continue;
2595
		}
2596 2597 2598 2599
		iommu = drhd->iommu;

		iommu_flush_write_buffer(iommu);

2600 2601 2602 2603
		ret = dmar_set_interrupt(iommu);
		if (ret)
			goto error;

2604 2605
		iommu_set_root_entry(iommu);

2606
		iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
2607
		iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
M
mark gross 已提交
2608

2609 2610 2611
		ret = iommu_enable_translation(iommu);
		if (ret)
			goto error;
2612 2613

		iommu_disable_protect_mem_regions(iommu);
2614 2615 2616 2617 2618 2619 2620 2621 2622 2623
	}

	return 0;
error:
	for_each_drhd_unit(drhd) {
		if (drhd->ignored)
			continue;
		iommu = drhd->iommu;
		free_iommu(iommu);
	}
W
Weidong Han 已提交
2624
	kfree(g_iommus);
2625 2626 2627
	return ret;
}

2628
/* This takes a number of _MM_ pages, not VTD pages */
2629 2630 2631
static struct iova *intel_alloc_iova(struct device *dev,
				     struct dmar_domain *domain,
				     unsigned long nrpages, uint64_t dma_mask)
2632 2633 2634 2635
{
	struct pci_dev *pdev = to_pci_dev(dev);
	struct iova *iova = NULL;

2636 2637 2638 2639
	/* Restrict dma_mask to the width that the iommu can handle */
	dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);

	if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
2640 2641
		/*
		 * First try to allocate an io virtual address in
2642
		 * DMA_BIT_MASK(32) and if that fails then try allocating
J
Joe Perches 已提交
2643
		 * from higher range
2644
		 */
2645 2646 2647 2648 2649 2650 2651 2652 2653
		iova = alloc_iova(&domain->iovad, nrpages,
				  IOVA_PFN(DMA_BIT_MASK(32)), 1);
		if (iova)
			return iova;
	}
	iova = alloc_iova(&domain->iovad, nrpages, IOVA_PFN(dma_mask), 1);
	if (unlikely(!iova)) {
		printk(KERN_ERR "Allocating %ld-page iova for %s failed",
		       nrpages, pci_name(pdev));
2654 2655 2656 2657 2658 2659
		return NULL;
	}

	return iova;
}

2660
static struct dmar_domain *__get_valid_domain_for_dev(struct pci_dev *pdev)
2661 2662 2663 2664 2665 2666 2667 2668 2669
{
	struct dmar_domain *domain;
	int ret;

	domain = get_domain_for_dev(pdev,
			DEFAULT_DOMAIN_ADDRESS_WIDTH);
	if (!domain) {
		printk(KERN_ERR
			"Allocating domain for %s failed", pci_name(pdev));
A
Al Viro 已提交
2670
		return NULL;
2671 2672 2673
	}

	/* make sure context mapping is ok */
W
Weidong Han 已提交
2674
	if (unlikely(!domain_context_mapped(pdev))) {
F
Fenghua Yu 已提交
2675 2676
		ret = domain_context_mapping(domain, pdev,
					     CONTEXT_TT_MULTI_LEVEL);
2677 2678 2679 2680
		if (ret) {
			printk(KERN_ERR
				"Domain context map for %s failed",
				pci_name(pdev));
A
Al Viro 已提交
2681
			return NULL;
2682
		}
2683 2684
	}

2685 2686 2687
	return domain;
}

2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699
static inline struct dmar_domain *get_valid_domain_for_dev(struct pci_dev *dev)
{
	struct device_domain_info *info;

	/* No lock here, assumes no domain exit in normal case */
	info = dev->dev.archdata.iommu;
	if (likely(info))
		return info->domain;

	return __get_valid_domain_for_dev(dev);
}

2700 2701 2702 2703 2704 2705
static int iommu_dummy(struct pci_dev *pdev)
{
	return pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
}

/* Check if the pdev needs to go through non-identity map and unmap process.*/
2706
static int iommu_no_mapping(struct device *dev)
2707
{
2708
	struct pci_dev *pdev;
2709 2710
	int found;

2711 2712 2713 2714
	if (unlikely(dev->bus != &pci_bus_type))
		return 1;

	pdev = to_pci_dev(dev);
2715 2716 2717
	if (iommu_dummy(pdev))
		return 1;

2718
	if (!iommu_identity_mapping)
2719
		return 0;
2720 2721 2722

	found = identity_mapping(pdev);
	if (found) {
2723
		if (iommu_should_identity_map(pdev, 0))
2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739
			return 1;
		else {
			/*
			 * 32 bit DMA is removed from si_domain and fall back
			 * to non-identity mapping.
			 */
			domain_remove_one_dev_info(si_domain, pdev);
			printk(KERN_INFO "32bit %s uses non-identity mapping\n",
			       pci_name(pdev));
			return 0;
		}
	} else {
		/*
		 * In case of a detached 64 bit DMA device from vm, the device
		 * is put into si_domain for identity mapping.
		 */
2740
		if (iommu_should_identity_map(pdev, 0)) {
2741
			int ret;
2742 2743 2744 2745
			ret = domain_add_dev_info(si_domain, pdev,
						  hw_pass_through ?
						  CONTEXT_TT_PASS_THROUGH :
						  CONTEXT_TT_MULTI_LEVEL);
2746 2747 2748 2749 2750 2751 2752 2753
			if (!ret) {
				printk(KERN_INFO "64bit %s uses identity mapping\n",
				       pci_name(pdev));
				return 1;
			}
		}
	}

2754
	return 0;
2755 2756
}

2757 2758
static dma_addr_t __intel_map_single(struct device *hwdev, phys_addr_t paddr,
				     size_t size, int dir, u64 dma_mask)
2759 2760 2761
{
	struct pci_dev *pdev = to_pci_dev(hwdev);
	struct dmar_domain *domain;
F
Fenghua Yu 已提交
2762
	phys_addr_t start_paddr;
2763 2764
	struct iova *iova;
	int prot = 0;
I
Ingo Molnar 已提交
2765
	int ret;
2766
	struct intel_iommu *iommu;
2767
	unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
2768 2769

	BUG_ON(dir == DMA_NONE);
2770

2771
	if (iommu_no_mapping(hwdev))
I
Ingo Molnar 已提交
2772
		return paddr;
2773 2774 2775 2776 2777

	domain = get_valid_domain_for_dev(pdev);
	if (!domain)
		return 0;

2778
	iommu = domain_get_iommu(domain);
2779
	size = aligned_nrpages(paddr, size);
2780

2781
	iova = intel_alloc_iova(hwdev, domain, dma_to_mm_pfn(size), dma_mask);
2782 2783 2784
	if (!iova)
		goto error;

2785 2786 2787 2788 2789
	/*
	 * Check if DMAR supports zero-length reads on write only
	 * mappings..
	 */
	if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
2790
			!cap_zlr(iommu->cap))
2791 2792 2793 2794
		prot |= DMA_PTE_READ;
	if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
		prot |= DMA_PTE_WRITE;
	/*
I
Ingo Molnar 已提交
2795
	 * paddr - (paddr + size) might be partial page, we should map the whole
2796
	 * page.  Note: if two part of one page are separately mapped, we
I
Ingo Molnar 已提交
2797
	 * might have two guest_addr mapping to the same host paddr, but this
2798 2799
	 * is not a big problem
	 */
2800
	ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova->pfn_lo),
2801
				 mm_to_dma_pfn(paddr_pfn), size, prot);
2802 2803 2804
	if (ret)
		goto error;

2805 2806
	/* it's a non-present to present mapping. Only flush if caching mode */
	if (cap_caching_mode(iommu->cap))
2807
		iommu_flush_iotlb_psi(iommu, domain->id, mm_to_dma_pfn(iova->pfn_lo), size, 1);
2808
	else
2809
		iommu_flush_write_buffer(iommu);
2810

2811 2812 2813
	start_paddr = (phys_addr_t)iova->pfn_lo << PAGE_SHIFT;
	start_paddr += paddr & ~PAGE_MASK;
	return start_paddr;
2814 2815

error:
2816 2817
	if (iova)
		__free_iova(&domain->iovad, iova);
2818
	printk(KERN_ERR"Device %s request: %zx@%llx dir %d --- failed\n",
F
Fenghua Yu 已提交
2819
		pci_name(pdev), size, (unsigned long long)paddr, dir);
2820 2821 2822
	return 0;
}

2823 2824 2825 2826
static dma_addr_t intel_map_page(struct device *dev, struct page *page,
				 unsigned long offset, size_t size,
				 enum dma_data_direction dir,
				 struct dma_attrs *attrs)
2827
{
2828 2829
	return __intel_map_single(dev, page_to_phys(page) + offset, size,
				  dir, to_pci_dev(dev)->dma_mask);
2830 2831
}

M
mark gross 已提交
2832 2833
static void flush_unmaps(void)
{
2834
	int i, j;
M
mark gross 已提交
2835 2836 2837 2838 2839

	timer_on = 0;

	/* just flush them all */
	for (i = 0; i < g_num_of_iommus; i++) {
2840 2841 2842
		struct intel_iommu *iommu = g_iommus[i];
		if (!iommu)
			continue;
2843

2844 2845 2846
		if (!deferred_flush[i].next)
			continue;

2847 2848 2849
		/* In caching mode, global flushes turn emulation expensive */
		if (!cap_caching_mode(iommu->cap))
			iommu->flush.flush_iotlb(iommu, 0, 0, 0,
Y
Yu Zhao 已提交
2850
					 DMA_TLB_GLOBAL_FLUSH);
2851
		for (j = 0; j < deferred_flush[i].next; j++) {
Y
Yu Zhao 已提交
2852 2853
			unsigned long mask;
			struct iova *iova = deferred_flush[i].iova[j];
2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864
			struct dmar_domain *domain = deferred_flush[i].domain[j];

			/* On real hardware multiple invalidations are expensive */
			if (cap_caching_mode(iommu->cap))
				iommu_flush_iotlb_psi(iommu, domain->id,
				iova->pfn_lo, iova->pfn_hi - iova->pfn_lo + 1, 0);
			else {
				mask = ilog2(mm_to_dma_pfn(iova->pfn_hi - iova->pfn_lo + 1));
				iommu_flush_dev_iotlb(deferred_flush[i].domain[j],
						(uint64_t)iova->pfn_lo << PAGE_SHIFT, mask);
			}
Y
Yu Zhao 已提交
2865
			__free_iova(&deferred_flush[i].domain[j]->iovad, iova);
2866
		}
2867
		deferred_flush[i].next = 0;
M
mark gross 已提交
2868 2869 2870 2871 2872 2873 2874
	}

	list_size = 0;
}

static void flush_unmaps_timeout(unsigned long data)
{
2875 2876 2877
	unsigned long flags;

	spin_lock_irqsave(&async_umap_flush_lock, flags);
M
mark gross 已提交
2878
	flush_unmaps();
2879
	spin_unlock_irqrestore(&async_umap_flush_lock, flags);
M
mark gross 已提交
2880 2881 2882 2883 2884
}

static void add_unmap(struct dmar_domain *dom, struct iova *iova)
{
	unsigned long flags;
2885
	int next, iommu_id;
2886
	struct intel_iommu *iommu;
M
mark gross 已提交
2887 2888

	spin_lock_irqsave(&async_umap_flush_lock, flags);
2889 2890 2891
	if (list_size == HIGH_WATER_MARK)
		flush_unmaps();

2892 2893
	iommu = domain_get_iommu(dom);
	iommu_id = iommu->seq_id;
2894

2895 2896 2897 2898
	next = deferred_flush[iommu_id].next;
	deferred_flush[iommu_id].domain[next] = dom;
	deferred_flush[iommu_id].iova[next] = iova;
	deferred_flush[iommu_id].next++;
M
mark gross 已提交
2899 2900 2901 2902 2903 2904 2905 2906 2907

	if (!timer_on) {
		mod_timer(&unmap_timer, jiffies + msecs_to_jiffies(10));
		timer_on = 1;
	}
	list_size++;
	spin_unlock_irqrestore(&async_umap_flush_lock, flags);
}

2908 2909 2910
static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
			     size_t size, enum dma_data_direction dir,
			     struct dma_attrs *attrs)
2911 2912
{
	struct pci_dev *pdev = to_pci_dev(dev);
2913
	struct dmar_domain *domain;
2914
	unsigned long start_pfn, last_pfn;
2915
	struct iova *iova;
2916
	struct intel_iommu *iommu;
2917

2918
	if (iommu_no_mapping(dev))
2919
		return;
2920

2921 2922 2923
	domain = find_domain(pdev);
	BUG_ON(!domain);

2924 2925
	iommu = domain_get_iommu(domain);

2926
	iova = find_iova(&domain->iovad, IOVA_PFN(dev_addr));
2927 2928
	if (WARN_ONCE(!iova, "Driver unmaps unmatched page at PFN %llx\n",
		      (unsigned long long)dev_addr))
2929 2930
		return;

2931 2932
	start_pfn = mm_to_dma_pfn(iova->pfn_lo);
	last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
2933

2934 2935
	pr_debug("Device %s unmapping: pfn %lx-%lx\n",
		 pci_name(pdev), start_pfn, last_pfn);
2936

2937
	/*  clear the whole page */
2938 2939
	dma_pte_clear_range(domain, start_pfn, last_pfn);

2940
	/* free page tables */
2941 2942
	dma_pte_free_pagetable(domain, start_pfn, last_pfn);

M
mark gross 已提交
2943
	if (intel_iommu_strict) {
2944
		iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
2945
				      last_pfn - start_pfn + 1, 0);
M
mark gross 已提交
2946 2947 2948 2949 2950 2951 2952 2953 2954
		/* free iova */
		__free_iova(&domain->iovad, iova);
	} else {
		add_unmap(domain, iova);
		/*
		 * queue up the release of the unmap to save the 1/6th of the
		 * cpu used up by the iotlb flush operation...
		 */
	}
2955 2956
}

2957
static void *intel_alloc_coherent(struct device *hwdev, size_t size,
2958 2959
				  dma_addr_t *dma_handle, gfp_t flags,
				  struct dma_attrs *attrs)
2960 2961 2962 2963
{
	void *vaddr;
	int order;

F
Fenghua Yu 已提交
2964
	size = PAGE_ALIGN(size);
2965
	order = get_order(size);
2966 2967 2968 2969 2970 2971 2972 2973 2974

	if (!iommu_no_mapping(hwdev))
		flags &= ~(GFP_DMA | GFP_DMA32);
	else if (hwdev->coherent_dma_mask < dma_get_required_mask(hwdev)) {
		if (hwdev->coherent_dma_mask < DMA_BIT_MASK(32))
			flags |= GFP_DMA;
		else
			flags |= GFP_DMA32;
	}
2975 2976 2977 2978 2979 2980

	vaddr = (void *)__get_free_pages(flags, order);
	if (!vaddr)
		return NULL;
	memset(vaddr, 0, size);

2981 2982 2983
	*dma_handle = __intel_map_single(hwdev, virt_to_bus(vaddr), size,
					 DMA_BIDIRECTIONAL,
					 hwdev->coherent_dma_mask);
2984 2985 2986 2987 2988 2989
	if (*dma_handle)
		return vaddr;
	free_pages((unsigned long)vaddr, order);
	return NULL;
}

2990
static void intel_free_coherent(struct device *hwdev, size_t size, void *vaddr,
2991
				dma_addr_t dma_handle, struct dma_attrs *attrs)
2992 2993 2994
{
	int order;

F
Fenghua Yu 已提交
2995
	size = PAGE_ALIGN(size);
2996 2997
	order = get_order(size);

2998
	intel_unmap_page(hwdev, dma_handle, size, DMA_BIDIRECTIONAL, NULL);
2999 3000 3001
	free_pages((unsigned long)vaddr, order);
}

3002 3003 3004
static void intel_unmap_sg(struct device *hwdev, struct scatterlist *sglist,
			   int nelems, enum dma_data_direction dir,
			   struct dma_attrs *attrs)
3005 3006 3007
{
	struct pci_dev *pdev = to_pci_dev(hwdev);
	struct dmar_domain *domain;
3008
	unsigned long start_pfn, last_pfn;
3009
	struct iova *iova;
3010
	struct intel_iommu *iommu;
3011

3012
	if (iommu_no_mapping(hwdev))
3013 3014 3015
		return;

	domain = find_domain(pdev);
3016 3017 3018
	BUG_ON(!domain);

	iommu = domain_get_iommu(domain);
3019

F
FUJITA Tomonori 已提交
3020
	iova = find_iova(&domain->iovad, IOVA_PFN(sglist[0].dma_address));
3021 3022
	if (WARN_ONCE(!iova, "Driver unmaps unmatched sglist at PFN %llx\n",
		      (unsigned long long)sglist[0].dma_address))
3023 3024
		return;

3025 3026
	start_pfn = mm_to_dma_pfn(iova->pfn_lo);
	last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
3027 3028

	/*  clear the whole page */
3029 3030
	dma_pte_clear_range(domain, start_pfn, last_pfn);

3031
	/* free page tables */
3032
	dma_pte_free_pagetable(domain, start_pfn, last_pfn);
3033

3034 3035
	if (intel_iommu_strict) {
		iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
3036
				      last_pfn - start_pfn + 1, 0);
3037 3038 3039 3040 3041 3042 3043 3044 3045
		/* free iova */
		__free_iova(&domain->iovad, iova);
	} else {
		add_unmap(domain, iova);
		/*
		 * queue up the release of the unmap to save the 1/6th of the
		 * cpu used up by the iotlb flush operation...
		 */
	}
3046 3047 3048
}

static int intel_nontranslate_map_sg(struct device *hddev,
F
FUJITA Tomonori 已提交
3049
	struct scatterlist *sglist, int nelems, int dir)
3050 3051
{
	int i;
F
FUJITA Tomonori 已提交
3052
	struct scatterlist *sg;
3053

F
FUJITA Tomonori 已提交
3054
	for_each_sg(sglist, sg, nelems, i) {
F
FUJITA Tomonori 已提交
3055
		BUG_ON(!sg_page(sg));
3056
		sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
F
FUJITA Tomonori 已提交
3057
		sg->dma_length = sg->length;
3058 3059 3060 3061
	}
	return nelems;
}

3062 3063
static int intel_map_sg(struct device *hwdev, struct scatterlist *sglist, int nelems,
			enum dma_data_direction dir, struct dma_attrs *attrs)
3064 3065 3066 3067
{
	int i;
	struct pci_dev *pdev = to_pci_dev(hwdev);
	struct dmar_domain *domain;
3068 3069 3070 3071
	size_t size = 0;
	int prot = 0;
	struct iova *iova = NULL;
	int ret;
F
FUJITA Tomonori 已提交
3072
	struct scatterlist *sg;
3073
	unsigned long start_vpfn;
3074
	struct intel_iommu *iommu;
3075 3076

	BUG_ON(dir == DMA_NONE);
3077
	if (iommu_no_mapping(hwdev))
F
FUJITA Tomonori 已提交
3078
		return intel_nontranslate_map_sg(hwdev, sglist, nelems, dir);
3079

3080 3081 3082 3083
	domain = get_valid_domain_for_dev(pdev);
	if (!domain)
		return 0;

3084 3085
	iommu = domain_get_iommu(domain);

3086
	for_each_sg(sglist, sg, nelems, i)
3087
		size += aligned_nrpages(sg->offset, sg->length);
3088

3089 3090
	iova = intel_alloc_iova(hwdev, domain, dma_to_mm_pfn(size),
				pdev->dma_mask);
3091
	if (!iova) {
F
FUJITA Tomonori 已提交
3092
		sglist->dma_length = 0;
3093 3094 3095 3096 3097 3098 3099 3100
		return 0;
	}

	/*
	 * Check if DMAR supports zero-length reads on write only
	 * mappings..
	 */
	if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
3101
			!cap_zlr(iommu->cap))
3102 3103 3104 3105
		prot |= DMA_PTE_READ;
	if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
		prot |= DMA_PTE_WRITE;

3106
	start_vpfn = mm_to_dma_pfn(iova->pfn_lo);
3107

3108
	ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
3109 3110 3111 3112 3113 3114 3115 3116 3117 3118
	if (unlikely(ret)) {
		/*  clear the page */
		dma_pte_clear_range(domain, start_vpfn,
				    start_vpfn + size - 1);
		/* free page tables */
		dma_pte_free_pagetable(domain, start_vpfn,
				       start_vpfn + size - 1);
		/* free iova */
		__free_iova(&domain->iovad, iova);
		return 0;
3119 3120
	}

3121 3122
	/* it's a non-present to present mapping. Only flush if caching mode */
	if (cap_caching_mode(iommu->cap))
3123
		iommu_flush_iotlb_psi(iommu, domain->id, start_vpfn, size, 1);
3124
	else
3125
		iommu_flush_write_buffer(iommu);
3126

3127 3128 3129
	return nelems;
}

3130 3131 3132 3133 3134
static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
{
	return !dma_addr;
}

3135
struct dma_map_ops intel_dma_ops = {
3136 3137
	.alloc = intel_alloc_coherent,
	.free = intel_free_coherent,
3138 3139
	.map_sg = intel_map_sg,
	.unmap_sg = intel_unmap_sg,
3140 3141
	.map_page = intel_map_page,
	.unmap_page = intel_unmap_page,
3142
	.mapping_error = intel_mapping_error,
3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226
};

static inline int iommu_domain_cache_init(void)
{
	int ret = 0;

	iommu_domain_cache = kmem_cache_create("iommu_domain",
					 sizeof(struct dmar_domain),
					 0,
					 SLAB_HWCACHE_ALIGN,

					 NULL);
	if (!iommu_domain_cache) {
		printk(KERN_ERR "Couldn't create iommu_domain cache\n");
		ret = -ENOMEM;
	}

	return ret;
}

static inline int iommu_devinfo_cache_init(void)
{
	int ret = 0;

	iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
					 sizeof(struct device_domain_info),
					 0,
					 SLAB_HWCACHE_ALIGN,
					 NULL);
	if (!iommu_devinfo_cache) {
		printk(KERN_ERR "Couldn't create devinfo cache\n");
		ret = -ENOMEM;
	}

	return ret;
}

static inline int iommu_iova_cache_init(void)
{
	int ret = 0;

	iommu_iova_cache = kmem_cache_create("iommu_iova",
					 sizeof(struct iova),
					 0,
					 SLAB_HWCACHE_ALIGN,
					 NULL);
	if (!iommu_iova_cache) {
		printk(KERN_ERR "Couldn't create iova cache\n");
		ret = -ENOMEM;
	}

	return ret;
}

static int __init iommu_init_mempool(void)
{
	int ret;
	ret = iommu_iova_cache_init();
	if (ret)
		return ret;

	ret = iommu_domain_cache_init();
	if (ret)
		goto domain_error;

	ret = iommu_devinfo_cache_init();
	if (!ret)
		return ret;

	kmem_cache_destroy(iommu_domain_cache);
domain_error:
	kmem_cache_destroy(iommu_iova_cache);

	return -ENOMEM;
}

static void __init iommu_exit_mempool(void)
{
	kmem_cache_destroy(iommu_devinfo_cache);
	kmem_cache_destroy(iommu_domain_cache);
	kmem_cache_destroy(iommu_iova_cache);

}

3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254
static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
{
	struct dmar_drhd_unit *drhd;
	u32 vtbar;
	int rc;

	/* We know that this device on this chipset has its own IOMMU.
	 * If we find it under a different IOMMU, then the BIOS is lying
	 * to us. Hope that the IOMMU for this device is actually
	 * disabled, and it needs no translation...
	 */
	rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
	if (rc) {
		/* "can't" happen */
		dev_info(&pdev->dev, "failed to run vt-d quirk\n");
		return;
	}
	vtbar &= 0xffff0000;

	/* we know that the this iommu should be at offset 0xa000 from vtbar */
	drhd = dmar_find_matched_drhd_unit(pdev);
	if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
			    TAINT_FIRMWARE_WORKAROUND,
			    "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
		pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
}
DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);

3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277
static void __init init_no_remapping_devices(void)
{
	struct dmar_drhd_unit *drhd;

	for_each_drhd_unit(drhd) {
		if (!drhd->include_all) {
			int i;
			for (i = 0; i < drhd->devices_cnt; i++)
				if (drhd->devices[i] != NULL)
					break;
			/* ignore DMAR unit if no pci devices exist */
			if (i == drhd->devices_cnt)
				drhd->ignored = 1;
		}
	}

	for_each_drhd_unit(drhd) {
		int i;
		if (drhd->ignored || drhd->include_all)
			continue;

		for (i = 0; i < drhd->devices_cnt; i++)
			if (drhd->devices[i] &&
3278
			    !IS_GFX_DEVICE(drhd->devices[i]))
3279 3280 3281 3282 3283
				break;

		if (i < drhd->devices_cnt)
			continue;

3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294
		/* This IOMMU has *only* gfx devices. Either bypass it or
		   set the gfx_mapped flag, as appropriate */
		if (dmar_map_gfx) {
			intel_iommu_gfx_mapped = 1;
		} else {
			drhd->ignored = 1;
			for (i = 0; i < drhd->devices_cnt; i++) {
				if (!drhd->devices[i])
					continue;
				drhd->devices[i]->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
			}
3295 3296 3297 3298
		}
	}
}

3299 3300 3301 3302 3303 3304 3305 3306 3307 3308
#ifdef CONFIG_SUSPEND
static int init_iommu_hw(void)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;

	for_each_active_iommu(iommu, drhd)
		if (iommu->qi)
			dmar_reenable_qi(iommu);

3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319
	for_each_iommu(iommu, drhd) {
		if (drhd->ignored) {
			/*
			 * we always have to disable PMRs or DMA may fail on
			 * this device
			 */
			if (force_on)
				iommu_disable_protect_mem_regions(iommu);
			continue;
		}
	
3320 3321 3322 3323 3324
		iommu_flush_write_buffer(iommu);

		iommu_set_root_entry(iommu);

		iommu->flush.flush_context(iommu, 0, 0, 0,
3325
					   DMA_CCMD_GLOBAL_INVL);
3326
		iommu->flush.flush_iotlb(iommu, 0, 0, 0,
3327
					 DMA_TLB_GLOBAL_FLUSH);
3328 3329
		if (iommu_enable_translation(iommu))
			return 1;
3330
		iommu_disable_protect_mem_regions(iommu);
3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342
	}

	return 0;
}

static void iommu_flush_all(void)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;

	for_each_active_iommu(iommu, drhd) {
		iommu->flush.flush_context(iommu, 0, 0, 0,
3343
					   DMA_CCMD_GLOBAL_INVL);
3344
		iommu->flush.flush_iotlb(iommu, 0, 0, 0,
3345
					 DMA_TLB_GLOBAL_FLUSH);
3346 3347 3348
	}
}

3349
static int iommu_suspend(void)
3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	unsigned long flag;

	for_each_active_iommu(iommu, drhd) {
		iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
						 GFP_ATOMIC);
		if (!iommu->iommu_state)
			goto nomem;
	}

	iommu_flush_all();

	for_each_active_iommu(iommu, drhd) {
		iommu_disable_translation(iommu);

3367
		raw_spin_lock_irqsave(&iommu->register_lock, flag);
3368 3369 3370 3371 3372 3373 3374 3375 3376 3377

		iommu->iommu_state[SR_DMAR_FECTL_REG] =
			readl(iommu->reg + DMAR_FECTL_REG);
		iommu->iommu_state[SR_DMAR_FEDATA_REG] =
			readl(iommu->reg + DMAR_FEDATA_REG);
		iommu->iommu_state[SR_DMAR_FEADDR_REG] =
			readl(iommu->reg + DMAR_FEADDR_REG);
		iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
			readl(iommu->reg + DMAR_FEUADDR_REG);

3378
		raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
3379 3380 3381 3382 3383 3384 3385 3386 3387 3388
	}
	return 0;

nomem:
	for_each_active_iommu(iommu, drhd)
		kfree(iommu->iommu_state);

	return -ENOMEM;
}

3389
static void iommu_resume(void)
3390 3391 3392 3393 3394 3395
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	unsigned long flag;

	if (init_iommu_hw()) {
3396 3397 3398 3399
		if (force_on)
			panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
		else
			WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
3400
		return;
3401 3402 3403 3404
	}

	for_each_active_iommu(iommu, drhd) {

3405
		raw_spin_lock_irqsave(&iommu->register_lock, flag);
3406 3407 3408 3409 3410 3411 3412 3413 3414 3415

		writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
			iommu->reg + DMAR_FECTL_REG);
		writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
			iommu->reg + DMAR_FEDATA_REG);
		writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
			iommu->reg + DMAR_FEADDR_REG);
		writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
			iommu->reg + DMAR_FEUADDR_REG);

3416
		raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
3417 3418 3419 3420 3421 3422
	}

	for_each_active_iommu(iommu, drhd)
		kfree(iommu->iommu_state);
}

3423
static struct syscore_ops iommu_syscore_ops = {
3424 3425 3426 3427
	.resume		= iommu_resume,
	.suspend	= iommu_suspend,
};

3428
static void __init init_iommu_pm_ops(void)
3429
{
3430
	register_syscore_ops(&iommu_syscore_ops);
3431 3432 3433
}

#else
3434
static inline void init_iommu_pm_ops(void) {}
3435 3436
#endif	/* CONFIG_PM */

3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560
LIST_HEAD(dmar_rmrr_units);

static void __init dmar_register_rmrr_unit(struct dmar_rmrr_unit *rmrr)
{
	list_add(&rmrr->list, &dmar_rmrr_units);
}


int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header)
{
	struct acpi_dmar_reserved_memory *rmrr;
	struct dmar_rmrr_unit *rmrru;

	rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
	if (!rmrru)
		return -ENOMEM;

	rmrru->hdr = header;
	rmrr = (struct acpi_dmar_reserved_memory *)header;
	rmrru->base_address = rmrr->base_address;
	rmrru->end_address = rmrr->end_address;

	dmar_register_rmrr_unit(rmrru);
	return 0;
}

static int __init
rmrr_parse_dev(struct dmar_rmrr_unit *rmrru)
{
	struct acpi_dmar_reserved_memory *rmrr;
	int ret;

	rmrr = (struct acpi_dmar_reserved_memory *) rmrru->hdr;
	ret = dmar_parse_dev_scope((void *)(rmrr + 1),
		((void *)rmrr) + rmrr->header.length,
		&rmrru->devices_cnt, &rmrru->devices, rmrr->segment);

	if (ret || (rmrru->devices_cnt == 0)) {
		list_del(&rmrru->list);
		kfree(rmrru);
	}
	return ret;
}

static LIST_HEAD(dmar_atsr_units);

int __init dmar_parse_one_atsr(struct acpi_dmar_header *hdr)
{
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	atsr = container_of(hdr, struct acpi_dmar_atsr, header);
	atsru = kzalloc(sizeof(*atsru), GFP_KERNEL);
	if (!atsru)
		return -ENOMEM;

	atsru->hdr = hdr;
	atsru->include_all = atsr->flags & 0x1;

	list_add(&atsru->list, &dmar_atsr_units);

	return 0;
}

static int __init atsr_parse_dev(struct dmar_atsr_unit *atsru)
{
	int rc;
	struct acpi_dmar_atsr *atsr;

	if (atsru->include_all)
		return 0;

	atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
	rc = dmar_parse_dev_scope((void *)(atsr + 1),
				(void *)atsr + atsr->header.length,
				&atsru->devices_cnt, &atsru->devices,
				atsr->segment);
	if (rc || !atsru->devices_cnt) {
		list_del(&atsru->list);
		kfree(atsru);
	}

	return rc;
}

int dmar_find_matched_atsr_unit(struct pci_dev *dev)
{
	int i;
	struct pci_bus *bus;
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	dev = pci_physfn(dev);

	list_for_each_entry(atsru, &dmar_atsr_units, list) {
		atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
		if (atsr->segment == pci_domain_nr(dev->bus))
			goto found;
	}

	return 0;

found:
	for (bus = dev->bus; bus; bus = bus->parent) {
		struct pci_dev *bridge = bus->self;

		if (!bridge || !pci_is_pcie(bridge) ||
		    bridge->pcie_type == PCI_EXP_TYPE_PCI_BRIDGE)
			return 0;

		if (bridge->pcie_type == PCI_EXP_TYPE_ROOT_PORT) {
			for (i = 0; i < atsru->devices_cnt; i++)
				if (atsru->devices[i] == bridge)
					return 1;
			break;
		}
	}

	if (atsru->include_all)
		return 1;

	return 0;
}

3561
int __init dmar_parse_rmrr_atsr_dev(void)
3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581
{
	struct dmar_rmrr_unit *rmrr, *rmrr_n;
	struct dmar_atsr_unit *atsr, *atsr_n;
	int ret = 0;

	list_for_each_entry_safe(rmrr, rmrr_n, &dmar_rmrr_units, list) {
		ret = rmrr_parse_dev(rmrr);
		if (ret)
			return ret;
	}

	list_for_each_entry_safe(atsr, atsr_n, &dmar_atsr_units, list) {
		ret = atsr_parse_dev(atsr);
		if (ret)
			return ret;
	}

	return ret;
}

F
Fenghua Yu 已提交
3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594
/*
 * Here we only respond to action of unbound device from driver.
 *
 * Added device is not attached to its DMAR domain here yet. That will happen
 * when mapping the device to iova.
 */
static int device_notifier(struct notifier_block *nb,
				  unsigned long action, void *data)
{
	struct device *dev = data;
	struct pci_dev *pdev = to_pci_dev(dev);
	struct dmar_domain *domain;

3595 3596 3597
	if (iommu_no_mapping(dev))
		return 0;

F
Fenghua Yu 已提交
3598 3599 3600 3601
	domain = find_domain(pdev);
	if (!domain)
		return 0;

3602
	if (action == BUS_NOTIFY_UNBOUND_DRIVER && !iommu_pass_through) {
F
Fenghua Yu 已提交
3603 3604
		domain_remove_one_dev_info(domain, pdev);

3605 3606 3607 3608 3609 3610
		if (!(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) &&
		    !(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) &&
		    list_empty(&domain->devices))
			domain_exit(domain);
	}

F
Fenghua Yu 已提交
3611 3612 3613 3614 3615 3616 3617
	return 0;
}

static struct notifier_block device_nb = {
	.notifier_call = device_notifier,
};

3618 3619 3620 3621
int __init intel_iommu_init(void)
{
	int ret = 0;

3622 3623 3624 3625 3626 3627
	/* VT-d is required for a TXT/tboot launch, so enforce that */
	force_on = tboot_force_iommu();

	if (dmar_table_init()) {
		if (force_on)
			panic("tboot: Failed to initialize DMAR table\n");
3628
		return 	-ENODEV;
3629
	}
3630

3631
	if (dmar_dev_scope_init() < 0) {
3632 3633
		if (force_on)
			panic("tboot: Failed to initialize DMAR device scope\n");
3634
		return 	-ENODEV;
3635
	}
3636

3637
	if (no_iommu || dmar_disabled)
3638 3639
		return -ENODEV;

3640 3641 3642 3643 3644 3645
	if (iommu_init_mempool()) {
		if (force_on)
			panic("tboot: Failed to initialize iommu memory\n");
		return 	-ENODEV;
	}

3646 3647 3648 3649 3650 3651
	if (list_empty(&dmar_rmrr_units))
		printk(KERN_INFO "DMAR: No RMRR found\n");

	if (list_empty(&dmar_atsr_units))
		printk(KERN_INFO "DMAR: No ATSR found\n");

3652 3653 3654 3655 3656
	if (dmar_init_reserved_ranges()) {
		if (force_on)
			panic("tboot: Failed to reserve iommu ranges\n");
		return 	-ENODEV;
	}
3657 3658 3659

	init_no_remapping_devices();

3660
	ret = init_dmars();
3661
	if (ret) {
3662 3663
		if (force_on)
			panic("tboot: Failed to initialize DMARs\n");
3664 3665 3666 3667 3668 3669 3670 3671
		printk(KERN_ERR "IOMMU: dmar init failed\n");
		put_iova_domain(&reserved_iova_list);
		iommu_exit_mempool();
		return ret;
	}
	printk(KERN_INFO
	"PCI-DMA: Intel(R) Virtualization Technology for Directed I/O\n");

M
mark gross 已提交
3672
	init_timer(&unmap_timer);
3673 3674 3675
#ifdef CONFIG_SWIOTLB
	swiotlb = 0;
#endif
3676
	dma_ops = &intel_dma_ops;
F
Fenghua Yu 已提交
3677

3678
	init_iommu_pm_ops();
3679

3680
	bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
3681

F
Fenghua Yu 已提交
3682 3683
	bus_register_notifier(&pci_bus_type, &device_nb);

3684 3685
	intel_iommu_enabled = 1;

3686 3687
	return 0;
}
3688

3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703
static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
					   struct pci_dev *pdev)
{
	struct pci_dev *tmp, *parent;

	if (!iommu || !pdev)
		return;

	/* dependent device detach */
	tmp = pci_find_upstream_pcie_bridge(pdev);
	/* Secondary interface's bus number and devfn 0 */
	if (tmp) {
		parent = pdev->bus->self;
		while (parent != tmp) {
			iommu_detach_dev(iommu, parent->bus->number,
3704
					 parent->devfn);
3705 3706
			parent = parent->bus->self;
		}
3707
		if (pci_is_pcie(tmp)) /* this is a PCIe-to-PCI bridge */
3708 3709 3710
			iommu_detach_dev(iommu,
				tmp->subordinate->number, 0);
		else /* this is a legacy PCI bridge */
3711 3712
			iommu_detach_dev(iommu, tmp->bus->number,
					 tmp->devfn);
3713 3714 3715
	}
}

3716
static void domain_remove_one_dev_info(struct dmar_domain *domain,
3717 3718 3719 3720 3721 3722 3723 3724
					  struct pci_dev *pdev)
{
	struct device_domain_info *info;
	struct intel_iommu *iommu;
	unsigned long flags;
	int found = 0;
	struct list_head *entry, *tmp;

3725 3726
	iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
				pdev->devfn);
3727 3728 3729 3730 3731 3732
	if (!iommu)
		return;

	spin_lock_irqsave(&device_domain_lock, flags);
	list_for_each_safe(entry, tmp, &domain->devices) {
		info = list_entry(entry, struct device_domain_info, link);
3733 3734
		if (info->segment == pci_domain_nr(pdev->bus) &&
		    info->bus == pdev->bus->number &&
3735 3736 3737 3738 3739 3740 3741
		    info->devfn == pdev->devfn) {
			list_del(&info->link);
			list_del(&info->global);
			if (info->dev)
				info->dev->dev.archdata.iommu = NULL;
			spin_unlock_irqrestore(&device_domain_lock, flags);

Y
Yu Zhao 已提交
3742
			iommu_disable_dev_iotlb(info);
3743
			iommu_detach_dev(iommu, info->bus, info->devfn);
3744
			iommu_detach_dependent_devices(iommu, pdev);
3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758
			free_devinfo_mem(info);

			spin_lock_irqsave(&device_domain_lock, flags);

			if (found)
				break;
			else
				continue;
		}

		/* if there is no other devices under the same iommu
		 * owned by this domain, clear this iommu in iommu_bmp
		 * update iommu count and coherency
		 */
3759 3760
		if (iommu == device_to_iommu(info->segment, info->bus,
					    info->devfn))
3761 3762 3763
			found = 1;
	}

3764 3765
	spin_unlock_irqrestore(&device_domain_lock, flags);

3766 3767 3768
	if (found == 0) {
		unsigned long tmp_flags;
		spin_lock_irqsave(&domain->iommu_lock, tmp_flags);
3769
		clear_bit(iommu->seq_id, domain->iommu_bmp);
3770
		domain->iommu_count--;
3771
		domain_update_iommu_cap(domain);
3772
		spin_unlock_irqrestore(&domain->iommu_lock, tmp_flags);
3773

3774 3775 3776 3777 3778 3779 3780
		if (!(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) &&
		    !(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)) {
			spin_lock_irqsave(&iommu->lock, tmp_flags);
			clear_bit(domain->id, iommu->domain_ids);
			iommu->domains[domain->id] = NULL;
			spin_unlock_irqrestore(&iommu->lock, tmp_flags);
		}
3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800
	}
}

static void vm_domain_remove_all_dev_info(struct dmar_domain *domain)
{
	struct device_domain_info *info;
	struct intel_iommu *iommu;
	unsigned long flags1, flags2;

	spin_lock_irqsave(&device_domain_lock, flags1);
	while (!list_empty(&domain->devices)) {
		info = list_entry(domain->devices.next,
			struct device_domain_info, link);
		list_del(&info->link);
		list_del(&info->global);
		if (info->dev)
			info->dev->dev.archdata.iommu = NULL;

		spin_unlock_irqrestore(&device_domain_lock, flags1);

Y
Yu Zhao 已提交
3801
		iommu_disable_dev_iotlb(info);
3802
		iommu = device_to_iommu(info->segment, info->bus, info->devfn);
3803
		iommu_detach_dev(iommu, info->bus, info->devfn);
3804
		iommu_detach_dependent_devices(iommu, info->dev);
3805 3806

		/* clear this iommu in iommu_bmp, update iommu count
3807
		 * and capabilities
3808 3809 3810
		 */
		spin_lock_irqsave(&domain->iommu_lock, flags2);
		if (test_and_clear_bit(iommu->seq_id,
3811
				       domain->iommu_bmp)) {
3812
			domain->iommu_count--;
3813
			domain_update_iommu_cap(domain);
3814 3815 3816 3817 3818 3819 3820 3821 3822
		}
		spin_unlock_irqrestore(&domain->iommu_lock, flags2);

		free_devinfo_mem(info);
		spin_lock_irqsave(&device_domain_lock, flags1);
	}
	spin_unlock_irqrestore(&device_domain_lock, flags1);
}

3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834
/* domain id for virtual machine, it won't be set in context */
static unsigned long vm_domid;

static struct dmar_domain *iommu_alloc_vm_domain(void)
{
	struct dmar_domain *domain;

	domain = alloc_domain_mem();
	if (!domain)
		return NULL;

	domain->id = vm_domid++;
3835
	domain->nid = -1;
3836
	memset(domain->iommu_bmp, 0, sizeof(domain->iommu_bmp));
3837 3838 3839 3840 3841
	domain->flags = DOMAIN_FLAG_VIRTUAL_MACHINE;

	return domain;
}

3842
static int md_domain_init(struct dmar_domain *domain, int guest_width)
3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859
{
	int adjust_width;

	init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
	spin_lock_init(&domain->iommu_lock);

	domain_reserve_special_ranges(domain);

	/* calculate AGAW */
	domain->gaw = guest_width;
	adjust_width = guestwidth_to_adjustwidth(guest_width);
	domain->agaw = width_to_agaw(adjust_width);

	INIT_LIST_HEAD(&domain->devices);

	domain->iommu_count = 0;
	domain->iommu_coherency = 0;
3860
	domain->iommu_snooping = 0;
3861
	domain->iommu_superpage = 0;
3862
	domain->max_addr = 0;
3863
	domain->nid = -1;
3864 3865

	/* always allocate the top pgd */
3866
	domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886
	if (!domain->pgd)
		return -ENOMEM;
	domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
	return 0;
}

static void iommu_free_vm_domain(struct dmar_domain *domain)
{
	unsigned long flags;
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
	unsigned long i;
	unsigned long ndomains;

	for_each_drhd_unit(drhd) {
		if (drhd->ignored)
			continue;
		iommu = drhd->iommu;

		ndomains = cap_ndoms(iommu->cap);
3887
		for_each_set_bit(i, iommu->domain_ids, ndomains) {
3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909
			if (iommu->domains[i] == domain) {
				spin_lock_irqsave(&iommu->lock, flags);
				clear_bit(i, iommu->domain_ids);
				iommu->domains[i] = NULL;
				spin_unlock_irqrestore(&iommu->lock, flags);
				break;
			}
		}
	}
}

static void vm_domain_exit(struct dmar_domain *domain)
{
	/* Domain 0 is reserved, so dont process it */
	if (!domain)
		return;

	vm_domain_remove_all_dev_info(domain);
	/* destroy iovas */
	put_iova_domain(&domain->iovad);

	/* clear ptes */
3910
	dma_pte_clear_range(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
3911 3912

	/* free page tables */
3913
	dma_pte_free_pagetable(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
3914 3915 3916 3917 3918

	iommu_free_vm_domain(domain);
	free_domain_mem(domain);
}

3919
static int intel_iommu_domain_init(struct iommu_domain *domain)
K
Kay, Allen M 已提交
3920
{
3921
	struct dmar_domain *dmar_domain;
K
Kay, Allen M 已提交
3922

3923 3924
	dmar_domain = iommu_alloc_vm_domain();
	if (!dmar_domain) {
K
Kay, Allen M 已提交
3925
		printk(KERN_ERR
3926 3927
			"intel_iommu_domain_init: dmar_domain == NULL\n");
		return -ENOMEM;
K
Kay, Allen M 已提交
3928
	}
3929
	if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
K
Kay, Allen M 已提交
3930
		printk(KERN_ERR
3931 3932 3933
			"intel_iommu_domain_init() failed\n");
		vm_domain_exit(dmar_domain);
		return -ENOMEM;
K
Kay, Allen M 已提交
3934
	}
3935
	domain_update_iommu_cap(dmar_domain);
3936
	domain->priv = dmar_domain;
3937

3938
	return 0;
K
Kay, Allen M 已提交
3939 3940
}

3941
static void intel_iommu_domain_destroy(struct iommu_domain *domain)
K
Kay, Allen M 已提交
3942
{
3943 3944 3945 3946
	struct dmar_domain *dmar_domain = domain->priv;

	domain->priv = NULL;
	vm_domain_exit(dmar_domain);
K
Kay, Allen M 已提交
3947 3948
}

3949 3950
static int intel_iommu_attach_device(struct iommu_domain *domain,
				     struct device *dev)
K
Kay, Allen M 已提交
3951
{
3952 3953
	struct dmar_domain *dmar_domain = domain->priv;
	struct pci_dev *pdev = to_pci_dev(dev);
3954 3955
	struct intel_iommu *iommu;
	int addr_width;
3956 3957 3958 3959 3960 3961 3962

	/* normally pdev is not mapped */
	if (unlikely(domain_context_mapped(pdev))) {
		struct dmar_domain *old_domain;

		old_domain = find_domain(pdev);
		if (old_domain) {
3963 3964 3965
			if (dmar_domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
			    dmar_domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)
				domain_remove_one_dev_info(old_domain, pdev);
3966 3967 3968 3969 3970
			else
				domain_remove_dev_info(old_domain);
		}
	}

3971 3972
	iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
				pdev->devfn);
3973 3974 3975 3976 3977
	if (!iommu)
		return -ENODEV;

	/* check if this iommu agaw is sufficient for max mapped address */
	addr_width = agaw_to_width(iommu->agaw);
3978 3979 3980 3981 3982
	if (addr_width > cap_mgaw(iommu->cap))
		addr_width = cap_mgaw(iommu->cap);

	if (dmar_domain->max_addr > (1LL << addr_width)) {
		printk(KERN_ERR "%s: iommu width (%d) is not "
3983
		       "sufficient for the mapped address (%llx)\n",
3984
		       __func__, addr_width, dmar_domain->max_addr);
3985 3986
		return -EFAULT;
	}
3987 3988 3989 3990 3991 3992 3993 3994 3995 3996
	dmar_domain->gaw = addr_width;

	/*
	 * Knock out extra levels of page tables if necessary
	 */
	while (iommu->agaw < dmar_domain->agaw) {
		struct dma_pte *pte;

		pte = dmar_domain->pgd;
		if (dma_pte_present(pte)) {
3997 3998
			dmar_domain->pgd = (struct dma_pte *)
				phys_to_virt(dma_pte_addr(pte));
3999
			free_pgtable_page(pte);
4000 4001 4002
		}
		dmar_domain->agaw--;
	}
4003

4004
	return domain_add_dev_info(dmar_domain, pdev, CONTEXT_TT_MULTI_LEVEL);
K
Kay, Allen M 已提交
4005 4006
}

4007 4008
static void intel_iommu_detach_device(struct iommu_domain *domain,
				      struct device *dev)
K
Kay, Allen M 已提交
4009
{
4010 4011 4012
	struct dmar_domain *dmar_domain = domain->priv;
	struct pci_dev *pdev = to_pci_dev(dev);

4013
	domain_remove_one_dev_info(dmar_domain, pdev);
4014
}
4015

4016 4017
static int intel_iommu_map(struct iommu_domain *domain,
			   unsigned long iova, phys_addr_t hpa,
4018
			   size_t size, int iommu_prot)
4019
{
4020
	struct dmar_domain *dmar_domain = domain->priv;
4021
	u64 max_addr;
4022
	int prot = 0;
4023
	int ret;
4024

4025 4026 4027 4028
	if (iommu_prot & IOMMU_READ)
		prot |= DMA_PTE_READ;
	if (iommu_prot & IOMMU_WRITE)
		prot |= DMA_PTE_WRITE;
4029 4030
	if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
		prot |= DMA_PTE_SNP;
4031

4032
	max_addr = iova + size;
4033
	if (dmar_domain->max_addr < max_addr) {
4034 4035 4036
		u64 end;

		/* check if minimum agaw is sufficient for mapped address */
4037
		end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
4038
		if (end < max_addr) {
4039
			printk(KERN_ERR "%s: iommu width (%d) is not "
4040
			       "sufficient for the mapped address (%llx)\n",
4041
			       __func__, dmar_domain->gaw, max_addr);
4042 4043
			return -EFAULT;
		}
4044
		dmar_domain->max_addr = max_addr;
4045
	}
4046 4047
	/* Round up size to next multiple of PAGE_SIZE, if it and
	   the low bits of hpa would take us onto the next page */
4048
	size = aligned_nrpages(hpa, size);
4049 4050
	ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
				 hpa >> VTD_PAGE_SHIFT, size, prot);
4051
	return ret;
K
Kay, Allen M 已提交
4052 4053
}

4054 4055
static size_t intel_iommu_unmap(struct iommu_domain *domain,
			     unsigned long iova, size_t size)
K
Kay, Allen M 已提交
4056
{
4057
	struct dmar_domain *dmar_domain = domain->priv;
4058
	int order;
4059

4060
	order = dma_pte_clear_range(dmar_domain, iova >> VTD_PAGE_SHIFT,
4061
			    (iova + size - 1) >> VTD_PAGE_SHIFT);
4062

4063 4064
	if (dmar_domain->max_addr == iova + size)
		dmar_domain->max_addr = iova;
4065

4066
	return PAGE_SIZE << order;
K
Kay, Allen M 已提交
4067 4068
}

4069 4070
static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
					    unsigned long iova)
K
Kay, Allen M 已提交
4071
{
4072
	struct dmar_domain *dmar_domain = domain->priv;
K
Kay, Allen M 已提交
4073
	struct dma_pte *pte;
4074
	u64 phys = 0;
K
Kay, Allen M 已提交
4075

4076
	pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, 0);
K
Kay, Allen M 已提交
4077
	if (pte)
4078
		phys = dma_pte_addr(pte);
K
Kay, Allen M 已提交
4079

4080
	return phys;
K
Kay, Allen M 已提交
4081
}
4082

S
Sheng Yang 已提交
4083 4084 4085 4086 4087 4088 4089
static int intel_iommu_domain_has_cap(struct iommu_domain *domain,
				      unsigned long cap)
{
	struct dmar_domain *dmar_domain = domain->priv;

	if (cap == IOMMU_CAP_CACHE_COHERENCY)
		return dmar_domain->iommu_snooping;
4090
	if (cap == IOMMU_CAP_INTR_REMAP)
4091
		return irq_remapping_enabled;
S
Sheng Yang 已提交
4092 4093 4094 4095

	return 0;
}

4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135
/*
 * Group numbers are arbitrary.  Device with the same group number
 * indicate the iommu cannot differentiate between them.  To avoid
 * tracking used groups we just use the seg|bus|devfn of the lowest
 * level we're able to differentiate devices
 */
static int intel_iommu_device_group(struct device *dev, unsigned int *groupid)
{
	struct pci_dev *pdev = to_pci_dev(dev);
	struct pci_dev *bridge;
	union {
		struct {
			u8 devfn;
			u8 bus;
			u16 segment;
		} pci;
		u32 group;
	} id;

	if (iommu_no_mapping(dev))
		return -ENODEV;

	id.pci.segment = pci_domain_nr(pdev->bus);
	id.pci.bus = pdev->bus->number;
	id.pci.devfn = pdev->devfn;

	if (!device_to_iommu(id.pci.segment, id.pci.bus, id.pci.devfn))
		return -ENODEV;

	bridge = pci_find_upstream_pcie_bridge(pdev);
	if (bridge) {
		if (pci_is_pcie(bridge)) {
			id.pci.bus = bridge->subordinate->number;
			id.pci.devfn = 0;
		} else {
			id.pci.bus = bridge->bus->number;
			id.pci.devfn = bridge->devfn;
		}
	}

4136 4137 4138
	if (!pdev->is_virtfn && iommu_group_mf)
		id.pci.devfn = PCI_DEVFN(PCI_SLOT(id.pci.devfn), 0);

4139 4140 4141 4142 4143
	*groupid = id.group;

	return 0;
}

4144 4145 4146 4147 4148
static struct iommu_ops intel_iommu_ops = {
	.domain_init	= intel_iommu_domain_init,
	.domain_destroy = intel_iommu_domain_destroy,
	.attach_dev	= intel_iommu_attach_device,
	.detach_dev	= intel_iommu_detach_device,
4149 4150
	.map		= intel_iommu_map,
	.unmap		= intel_iommu_unmap,
4151
	.iova_to_phys	= intel_iommu_iova_to_phys,
S
Sheng Yang 已提交
4152
	.domain_has_cap = intel_iommu_domain_has_cap,
4153
	.device_group	= intel_iommu_device_group,
4154
	.pgsize_bitmap	= INTEL_IOMMU_PGSIZES,
4155
};
4156 4157 4158 4159 4160 4161 4162 4163 4164

static void __devinit quirk_iommu_rwbf(struct pci_dev *dev)
{
	/*
	 * Mobile 4 Series Chipset neglects to set RWBF capability,
	 * but needs it:
	 */
	printk(KERN_INFO "DMAR: Forcing write-buffer flush capability\n");
	rwbf_quirk = 1;
4165 4166 4167 4168 4169 4170

	/* https://bugzilla.redhat.com/show_bug.cgi?id=538163 */
	if (dev->revision == 0x07) {
		printk(KERN_INFO "DMAR: Disabling IOMMU for graphics on this chipset\n");
		dmar_map_gfx = 0;
	}
4171 4172 4173
}

DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
4174

4175 4176 4177 4178 4179 4180 4181 4182 4183 4184
#define GGC 0x52
#define GGC_MEMORY_SIZE_MASK	(0xf << 8)
#define GGC_MEMORY_SIZE_NONE	(0x0 << 8)
#define GGC_MEMORY_SIZE_1M	(0x1 << 8)
#define GGC_MEMORY_SIZE_2M	(0x3 << 8)
#define GGC_MEMORY_VT_ENABLED	(0x8 << 8)
#define GGC_MEMORY_SIZE_2M_VT	(0x9 << 8)
#define GGC_MEMORY_SIZE_3M_VT	(0xa << 8)
#define GGC_MEMORY_SIZE_4M_VT	(0xb << 8)

4185 4186 4187 4188
static void __devinit quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
{
	unsigned short ggc;

4189
	if (pci_read_config_word(dev, GGC, &ggc))
4190 4191
		return;

4192
	if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
4193 4194
		printk(KERN_INFO "DMAR: BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
		dmar_map_gfx = 0;
4195 4196 4197 4198 4199
	} else if (dmar_map_gfx) {
		/* we have to ensure the gfx device is idle before we flush */
		printk(KERN_INFO "DMAR: Disabling batched IOTLB flush on Ironlake\n");
		intel_iommu_strict = 1;
       }
4200 4201 4202 4203 4204 4205
}
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);

4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262
/* On Tylersburg chipsets, some BIOSes have been known to enable the
   ISOCH DMAR unit for the Azalia sound device, but not give it any
   TLB entries, which causes it to deadlock. Check for that.  We do
   this in a function called from init_dmars(), instead of in a PCI
   quirk, because we don't want to print the obnoxious "BIOS broken"
   message if VT-d is actually disabled.
*/
static void __init check_tylersburg_isoch(void)
{
	struct pci_dev *pdev;
	uint32_t vtisochctrl;

	/* If there's no Azalia in the system anyway, forget it. */
	pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
	if (!pdev)
		return;
	pci_dev_put(pdev);

	/* System Management Registers. Might be hidden, in which case
	   we can't do the sanity check. But that's OK, because the
	   known-broken BIOSes _don't_ actually hide it, so far. */
	pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
	if (!pdev)
		return;

	if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
		pci_dev_put(pdev);
		return;
	}

	pci_dev_put(pdev);

	/* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
	if (vtisochctrl & 1)
		return;

	/* Drop all bits other than the number of TLB entries */
	vtisochctrl &= 0x1c;

	/* If we have the recommended number of TLB entries (16), fine. */
	if (vtisochctrl == 0x10)
		return;

	/* Zero TLB entries? You get to ride the short bus to school. */
	if (!vtisochctrl) {
		WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
		     "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
		     dmi_get_system_info(DMI_BIOS_VENDOR),
		     dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		iommu_identity_mapping |= IDENTMAP_AZALIA;
		return;
	}
	
	printk(KERN_WARNING "DMAR: Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
	       vtisochctrl);
}