intel-iommu.c 109.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
/*
 * Copyright (c) 2006, Intel Corporation.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
 * Place - Suite 330, Boston, MA 02111-1307 USA.
 *
17 18 19 20
 * Copyright (C) 2006-2008 Intel Corporation
 * Author: Ashok Raj <ashok.raj@intel.com>
 * Author: Shaohua Li <shaohua.li@intel.com>
 * Author: Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>
F
Fenghua Yu 已提交
21
 * Author: Fenghua Yu <fenghua.yu@intel.com>
22 23 24 25
 */

#include <linux/init.h>
#include <linux/bitmap.h>
M
mark gross 已提交
26
#include <linux/debugfs.h>
27
#include <linux/export.h>
28 29 30 31 32 33 34 35
#include <linux/slab.h>
#include <linux/irq.h>
#include <linux/interrupt.h>
#include <linux/spinlock.h>
#include <linux/pci.h>
#include <linux/dmar.h>
#include <linux/dma-mapping.h>
#include <linux/mempool.h>
M
mark gross 已提交
36
#include <linux/timer.h>
K
Kay, Allen M 已提交
37
#include <linux/iova.h>
38
#include <linux/iommu.h>
K
Kay, Allen M 已提交
39
#include <linux/intel-iommu.h>
40
#include <linux/syscore_ops.h>
41
#include <linux/tboot.h>
42
#include <linux/dmi.h>
43
#include <linux/pci-ats.h>
T
Tejun Heo 已提交
44
#include <linux/memblock.h>
45
#include <asm/irq_remapping.h>
46
#include <asm/cacheflush.h>
47
#include <asm/iommu.h>
48

49
#include "irq_remapping.h"
50
#include "pci.h"
51

F
Fenghua Yu 已提交
52 53 54
#define ROOT_SIZE		VTD_PAGE_SIZE
#define CONTEXT_SIZE		VTD_PAGE_SIZE

55 56
#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
57
#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
58 59 60 61 62 63 64

#define IOAPIC_RANGE_START	(0xfee00000)
#define IOAPIC_RANGE_END	(0xfeefffff)
#define IOVA_START_ADDR		(0x1000)

#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48

F
Fenghua Yu 已提交
65
#define MAX_AGAW_WIDTH 64
66
#define MAX_AGAW_PFN_WIDTH	(MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
F
Fenghua Yu 已提交
67

68 69 70 71 72 73 74 75
#define __DOMAIN_MAX_PFN(gaw)  ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)

/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
   to match. That way, we can use 'unsigned long' for PFNs with impunity. */
#define DOMAIN_MAX_PFN(gaw)	((unsigned long) min_t(uint64_t, \
				__DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
#define DOMAIN_MAX_ADDR(gaw)	(((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
76

77
#define IOVA_PFN(addr)		((addr) >> PAGE_SHIFT)
78
#define DMA_32BIT_PFN		IOVA_PFN(DMA_BIT_MASK(32))
79
#define DMA_64BIT_PFN		IOVA_PFN(DMA_BIT_MASK(64))
M
mark gross 已提交
80

81 82 83 84
/* page table handling */
#define LEVEL_STRIDE		(9)
#define LEVEL_MASK		(((u64)1 << LEVEL_STRIDE) - 1)

85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102
/*
 * This bitmap is used to advertise the page sizes our hardware support
 * to the IOMMU core, which will then use this information to split
 * physically contiguous memory regions it is mapping into page sizes
 * that we support.
 *
 * Traditionally the IOMMU core just handed us the mappings directly,
 * after making sure the size is an order of a 4KiB page and that the
 * mapping has natural alignment.
 *
 * To retain this behavior, we currently advertise that we support
 * all page sizes that are an order of 4KiB.
 *
 * If at some point we'd like to utilize the IOMMU core's new behavior,
 * we could change this to advertise the real page sizes we support.
 */
#define INTEL_IOMMU_PGSIZES	(~0xFFFUL)

103 104 105 106 107 108 109
static inline int agaw_to_level(int agaw)
{
	return agaw + 2;
}

static inline int agaw_to_width(int agaw)
{
110
	return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
111 112 113 114
}

static inline int width_to_agaw(int width)
{
115
	return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141
}

static inline unsigned int level_to_offset_bits(int level)
{
	return (level - 1) * LEVEL_STRIDE;
}

static inline int pfn_level_offset(unsigned long pfn, int level)
{
	return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
}

static inline unsigned long level_mask(int level)
{
	return -1UL << level_to_offset_bits(level);
}

static inline unsigned long level_size(int level)
{
	return 1UL << level_to_offset_bits(level);
}

static inline unsigned long align_to_level(unsigned long pfn, int level)
{
	return (pfn + level_size(level) - 1) & level_mask(level);
}
142

143 144
static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
{
145
	return  1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
146 147
}

148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167
/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
   are never going to work. */
static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
{
	return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
}

static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
{
	return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
}
static inline unsigned long page_to_dma_pfn(struct page *pg)
{
	return mm_to_dma_pfn(page_to_pfn(pg));
}
static inline unsigned long virt_to_dma_pfn(void *p)
{
	return page_to_dma_pfn(virt_to_page(p));
}

W
Weidong Han 已提交
168 169 170
/* global iommu list, set NULL for ignored DMAR units */
static struct intel_iommu **g_iommus;

171
static void __init check_tylersburg_isoch(void);
172 173
static int rwbf_quirk;

174 175 176 177 178 179
/*
 * set to 1 to panic kernel if can't successfully enable VT-d
 * (used when kernel is launched w/ TXT)
 */
static int force_on = 0;

180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212
/*
 * 0: Present
 * 1-11: Reserved
 * 12-63: Context Ptr (12 - (haw-1))
 * 64-127: Reserved
 */
struct root_entry {
	u64	val;
	u64	rsvd1;
};
#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
static inline bool root_present(struct root_entry *root)
{
	return (root->val & 1);
}
static inline void set_root_present(struct root_entry *root)
{
	root->val |= 1;
}
static inline void set_root_value(struct root_entry *root, unsigned long value)
{
	root->val |= value & VTD_PAGE_MASK;
}

static inline struct context_entry *
get_context_addr_from_root(struct root_entry *root)
{
	return (struct context_entry *)
		(root_present(root)?phys_to_virt(
		root->val & VTD_PAGE_MASK) :
		NULL);
}

213 214 215 216 217 218 219 220 221 222 223 224 225 226 227
/*
 * low 64 bits:
 * 0: present
 * 1: fault processing disable
 * 2-3: translation type
 * 12-63: address space root
 * high 64 bits:
 * 0-2: address width
 * 3-6: aval
 * 8-23: domain id
 */
struct context_entry {
	u64 lo;
	u64 hi;
};
228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272

static inline bool context_present(struct context_entry *context)
{
	return (context->lo & 1);
}
static inline void context_set_present(struct context_entry *context)
{
	context->lo |= 1;
}

static inline void context_set_fault_enable(struct context_entry *context)
{
	context->lo &= (((u64)-1) << 2) | 1;
}

static inline void context_set_translation_type(struct context_entry *context,
						unsigned long value)
{
	context->lo &= (((u64)-1) << 4) | 3;
	context->lo |= (value & 3) << 2;
}

static inline void context_set_address_root(struct context_entry *context,
					    unsigned long value)
{
	context->lo |= value & VTD_PAGE_MASK;
}

static inline void context_set_address_width(struct context_entry *context,
					     unsigned long value)
{
	context->hi |= value & 7;
}

static inline void context_set_domain_id(struct context_entry *context,
					 unsigned long value)
{
	context->hi |= (value & ((1 << 16) - 1)) << 8;
}

static inline void context_clear_entry(struct context_entry *context)
{
	context->lo = 0;
	context->hi = 0;
}
273

274 275 276 277 278
/*
 * 0: readable
 * 1: writable
 * 2-6: reserved
 * 7: super page
279 280
 * 8-10: available
 * 11: snoop behavior
281 282 283 284 285 286
 * 12-63: Host physcial address
 */
struct dma_pte {
	u64 val;
};

287 288 289 290 291 292 293
static inline void dma_clear_pte(struct dma_pte *pte)
{
	pte->val = 0;
}

static inline u64 dma_pte_addr(struct dma_pte *pte)
{
294 295 296 297
#ifdef CONFIG_64BIT
	return pte->val & VTD_PAGE_MASK;
#else
	/* Must have a full atomic 64-bit read */
298
	return  __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
299
#endif
300 301 302 303 304 305
}

static inline bool dma_pte_present(struct dma_pte *pte)
{
	return (pte->val & 3) != 0;
}
306

307 308 309 310 311
static inline bool dma_pte_superpage(struct dma_pte *pte)
{
	return (pte->val & (1 << 7));
}

312 313 314 315 316
static inline int first_pte_in_page(struct dma_pte *pte)
{
	return !((unsigned long)pte & ~VTD_PAGE_MASK);
}

317 318 319 320 321 322
/*
 * This domain is a statically identity mapping domain.
 *	1. This domain creats a static 1:1 mapping to all usable memory.
 * 	2. It maps to each iommu if successful.
 *	3. Each iommu mapps to this domain if successful.
 */
323 324
static struct dmar_domain *si_domain;
static int hw_pass_through = 1;
325

W
Weidong Han 已提交
326
/* devices under the same p2p bridge are owned in one domain */
327
#define DOMAIN_FLAG_P2P_MULTIPLE_DEVICES (1 << 0)
W
Weidong Han 已提交
328

329 330 331 332 333
/* domain represents a virtual machine, more than one devices
 * across iommus may be owned in one domain, e.g. kvm guest.
 */
#define DOMAIN_FLAG_VIRTUAL_MACHINE	(1 << 1)

334 335 336
/* si_domain contains mulitple devices */
#define DOMAIN_FLAG_STATIC_IDENTITY	(1 << 2)

337 338 339 340 341 342 343
/* define the limit of IOMMUs supported in each domain */
#ifdef	CONFIG_X86
# define	IOMMU_UNITS_SUPPORTED	MAX_IO_APICS
#else
# define	IOMMU_UNITS_SUPPORTED	64
#endif

344 345
struct dmar_domain {
	int	id;			/* domain id */
346
	int	nid;			/* node id */
347 348
	DECLARE_BITMAP(iommu_bmp, IOMMU_UNITS_SUPPORTED);
					/* bitmap of iommus this domain uses*/
349 350 351 352 353 354 355 356 357 358

	struct list_head devices; 	/* all devices' list */
	struct iova_domain iovad;	/* iova's that belong to this domain */

	struct dma_pte	*pgd;		/* virtual address */
	int		gaw;		/* max guest address width */

	/* adjusted guest address width, 0 is level 2 30-bit */
	int		agaw;

W
Weidong Han 已提交
359
	int		flags;		/* flags to find out type of domain */
W
Weidong Han 已提交
360 361

	int		iommu_coherency;/* indicate coherency of iommu access */
362
	int		iommu_snooping; /* indicate snooping control feature*/
363
	int		iommu_count;	/* reference count of iommu */
364 365 366
	int		iommu_superpage;/* Level of superpages supported:
					   0 == 4KiB (no superpages), 1 == 2MiB,
					   2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
367
	spinlock_t	iommu_lock;	/* protect iommu set in domain */
368
	u64		max_addr;	/* maximum mapped address */
369 370
};

371 372 373 374
/* PCI domain-device relationship */
struct device_domain_info {
	struct list_head link;	/* link to domain siblings */
	struct list_head global; /* link to global list */
375 376
	int segment;		/* PCI domain */
	u8 bus;			/* PCI bus number */
377
	u8 devfn;		/* PCI devfn number */
378
	struct pci_dev *dev; /* it's NULL for PCIe-to-PCI bridge */
Y
Yu Zhao 已提交
379
	struct intel_iommu *iommu; /* IOMMU used by this device */
380 381 382
	struct dmar_domain *domain; /* pointer to domain */
};

383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405
struct dmar_rmrr_unit {
	struct list_head list;		/* list of rmrr units	*/
	struct acpi_dmar_header *hdr;	/* ACPI header		*/
	u64	base_address;		/* reserved base address*/
	u64	end_address;		/* reserved end address */
	struct pci_dev **devices;	/* target devices */
	int	devices_cnt;		/* target device count */
};

struct dmar_atsr_unit {
	struct list_head list;		/* list of ATSR units */
	struct acpi_dmar_header *hdr;	/* ACPI header */
	struct pci_dev **devices;	/* target devices */
	int devices_cnt;		/* target device count */
	u8 include_all:1;		/* include all ports */
};

static LIST_HEAD(dmar_atsr_units);
static LIST_HEAD(dmar_rmrr_units);

#define for_each_rmrr_units(rmrr) \
	list_for_each_entry(rmrr, &dmar_rmrr_units, list)

M
mark gross 已提交
406 407
static void flush_unmaps_timeout(unsigned long data);

408
static DEFINE_TIMER(unmap_timer,  flush_unmaps_timeout, 0, 0);
M
mark gross 已提交
409

410 411 412 413 414 415 416 417 418
#define HIGH_WATER_MARK 250
struct deferred_flush_tables {
	int next;
	struct iova *iova[HIGH_WATER_MARK];
	struct dmar_domain *domain[HIGH_WATER_MARK];
};

static struct deferred_flush_tables *deferred_flush;

M
mark gross 已提交
419 420 421 422 423 424 425 426 427
/* bitmap for indexing intel_iommus */
static int g_num_of_iommus;

static DEFINE_SPINLOCK(async_umap_flush_lock);
static LIST_HEAD(unmaps_to_do);

static int timer_on;
static long list_size;

428
static void domain_remove_dev_info(struct dmar_domain *domain);
429 430
static void domain_remove_one_dev_info(struct dmar_domain *domain,
				       struct pci_dev *pdev);
431

432
#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
433 434 435
int dmar_disabled = 0;
#else
int dmar_disabled = 1;
436
#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
437

438 439 440
int intel_iommu_enabled = 0;
EXPORT_SYMBOL_GPL(intel_iommu_enabled);

441
static int dmar_map_gfx = 1;
442
static int dmar_forcedac;
M
mark gross 已提交
443
static int intel_iommu_strict;
444
static int intel_iommu_superpage = 1;
445

446 447 448
int intel_iommu_gfx_mapped;
EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);

449 450 451 452
#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
static DEFINE_SPINLOCK(device_domain_lock);
static LIST_HEAD(device_domain_list);

453 454
static struct iommu_ops intel_iommu_ops;

455 456 457 458 459
static int __init intel_iommu_setup(char *str)
{
	if (!str)
		return -EINVAL;
	while (*str) {
460 461 462 463
		if (!strncmp(str, "on", 2)) {
			dmar_disabled = 0;
			printk(KERN_INFO "Intel-IOMMU: enabled\n");
		} else if (!strncmp(str, "off", 3)) {
464
			dmar_disabled = 1;
465
			printk(KERN_INFO "Intel-IOMMU: disabled\n");
466 467 468 469
		} else if (!strncmp(str, "igfx_off", 8)) {
			dmar_map_gfx = 0;
			printk(KERN_INFO
				"Intel-IOMMU: disable GFX device mapping\n");
470
		} else if (!strncmp(str, "forcedac", 8)) {
M
mark gross 已提交
471
			printk(KERN_INFO
472 473
				"Intel-IOMMU: Forcing DAC for PCI devices\n");
			dmar_forcedac = 1;
M
mark gross 已提交
474 475 476 477
		} else if (!strncmp(str, "strict", 6)) {
			printk(KERN_INFO
				"Intel-IOMMU: disable batched IOTLB flush\n");
			intel_iommu_strict = 1;
478 479 480 481
		} else if (!strncmp(str, "sp_off", 6)) {
			printk(KERN_INFO
				"Intel-IOMMU: disable supported super page\n");
			intel_iommu_superpage = 0;
482 483 484 485 486 487 488 489 490 491 492 493 494 495
		}

		str += strcspn(str, ",");
		while (*str == ',')
			str++;
	}
	return 0;
}
__setup("intel_iommu=", intel_iommu_setup);

static struct kmem_cache *iommu_domain_cache;
static struct kmem_cache *iommu_devinfo_cache;
static struct kmem_cache *iommu_iova_cache;

496
static inline void *alloc_pgtable_page(int node)
497
{
498 499
	struct page *page;
	void *vaddr = NULL;
500

501 502 503
	page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
	if (page)
		vaddr = page_address(page);
504
	return vaddr;
505 506 507 508 509 510 511 512 513
}

static inline void free_pgtable_page(void *vaddr)
{
	free_page((unsigned long)vaddr);
}

static inline void *alloc_domain_mem(void)
{
514
	return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
515 516
}

K
Kay, Allen M 已提交
517
static void free_domain_mem(void *vaddr)
518 519 520 521 522 523
{
	kmem_cache_free(iommu_domain_cache, vaddr);
}

static inline void * alloc_devinfo_mem(void)
{
524
	return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
525 526 527 528 529 530 531 532 533
}

static inline void free_devinfo_mem(void *vaddr)
{
	kmem_cache_free(iommu_devinfo_cache, vaddr);
}

struct iova *alloc_iova_mem(void)
{
534
	return kmem_cache_alloc(iommu_iova_cache, GFP_ATOMIC);
535 536 537 538 539 540 541
}

void free_iova_mem(struct iova *iova)
{
	kmem_cache_free(iommu_iova_cache, iova);
}

W
Weidong Han 已提交
542

F
Fenghua Yu 已提交
543
static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
W
Weidong Han 已提交
544 545 546 547 548
{
	unsigned long sagaw;
	int agaw = -1;

	sagaw = cap_sagaw(iommu->cap);
F
Fenghua Yu 已提交
549
	for (agaw = width_to_agaw(max_gaw);
W
Weidong Han 已提交
550 551 552 553 554 555 556 557
	     agaw >= 0; agaw--) {
		if (test_bit(agaw, &sagaw))
			break;
	}

	return agaw;
}

F
Fenghua Yu 已提交
558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575
/*
 * Calculate max SAGAW for each iommu.
 */
int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
{
	return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
}

/*
 * calculate agaw for each iommu.
 * "SAGAW" may be different across iommus, use a default agaw, and
 * get a supported less agaw for iommus that don't support the default agaw.
 */
int iommu_calculate_agaw(struct intel_iommu *iommu)
{
	return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
}

576
/* This functionin only returns single iommu in a domain */
577 578 579 580
static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
{
	int iommu_id;

581
	/* si_domain and vm domain should not get here. */
582
	BUG_ON(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE);
583
	BUG_ON(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY);
584

585
	iommu_id = find_first_bit(domain->iommu_bmp, g_num_of_iommus);
586 587 588 589 590 591
	if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
		return NULL;

	return g_iommus[iommu_id];
}

W
Weidong Han 已提交
592 593 594 595
static void domain_update_iommu_coherency(struct dmar_domain *domain)
{
	int i;

596 597 598
	i = find_first_bit(domain->iommu_bmp, g_num_of_iommus);

	domain->iommu_coherency = i < g_num_of_iommus ? 1 : 0;
W
Weidong Han 已提交
599

600
	for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus) {
W
Weidong Han 已提交
601 602 603 604 605 606 607
		if (!ecap_coherent(g_iommus[i]->ecap)) {
			domain->iommu_coherency = 0;
			break;
		}
	}
}

608 609 610 611 612 613
static void domain_update_iommu_snooping(struct dmar_domain *domain)
{
	int i;

	domain->iommu_snooping = 1;

614
	for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus) {
615 616 617 618 619 620 621
		if (!ecap_sc_support(g_iommus[i]->ecap)) {
			domain->iommu_snooping = 0;
			break;
		}
	}
}

622 623
static void domain_update_iommu_superpage(struct dmar_domain *domain)
{
624 625 626
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	int mask = 0xf;
627 628 629 630 631 632

	if (!intel_iommu_superpage) {
		domain->iommu_superpage = 0;
		return;
	}

633 634 635
	/* set iommu_superpage to the smallest common denominator */
	for_each_active_iommu(iommu, drhd) {
		mask &= cap_super_page_val(iommu->cap);
636 637 638 639 640 641 642
		if (!mask) {
			break;
		}
	}
	domain->iommu_superpage = fls(mask);
}

643 644 645 646 647
/* Some capabilities may be different across iommus */
static void domain_update_iommu_cap(struct dmar_domain *domain)
{
	domain_update_iommu_coherency(domain);
	domain_update_iommu_snooping(domain);
648
	domain_update_iommu_superpage(domain);
649 650
}

651
static struct intel_iommu *device_to_iommu(int segment, u8 bus, u8 devfn)
652 653 654 655
{
	struct dmar_drhd_unit *drhd = NULL;
	int i;

656
	for_each_active_drhd_unit(drhd) {
657 658
		if (segment != drhd->segment)
			continue;
659

660
		for (i = 0; i < drhd->devices_cnt; i++) {
D
Dirk Hohndel 已提交
661 662
			if (drhd->devices[i] &&
			    drhd->devices[i]->bus->number == bus &&
663 664
			    drhd->devices[i]->devfn == devfn)
				return drhd->iommu;
665 666
			if (drhd->devices[i] &&
			    drhd->devices[i]->subordinate &&
667
			    drhd->devices[i]->subordinate->number <= bus &&
668
			    drhd->devices[i]->subordinate->busn_res.end >= bus)
669 670
				return drhd->iommu;
		}
671 672 673 674 675 676 677 678

		if (drhd->include_all)
			return drhd->iommu;
	}

	return NULL;
}

W
Weidong Han 已提交
679 680 681 682 683 684 685
static void domain_flush_cache(struct dmar_domain *domain,
			       void *addr, int size)
{
	if (!domain->iommu_coherency)
		clflush_cache_range(addr, size);
}

686 687 688 689 690 691 692 693 694 695 696 697 698
/* Gets context entry for a given bus and devfn */
static struct context_entry * device_to_context_entry(struct intel_iommu *iommu,
		u8 bus, u8 devfn)
{
	struct root_entry *root;
	struct context_entry *context;
	unsigned long phy_addr;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
	root = &iommu->root_entry[bus];
	context = get_context_addr_from_root(root);
	if (!context) {
699 700
		context = (struct context_entry *)
				alloc_pgtable_page(iommu->node);
701 702 703 704
		if (!context) {
			spin_unlock_irqrestore(&iommu->lock, flags);
			return NULL;
		}
F
Fenghua Yu 已提交
705
		__iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728
		phy_addr = virt_to_phys((void *)context);
		set_root_value(root, phy_addr);
		set_root_present(root);
		__iommu_flush_cache(iommu, root, sizeof(*root));
	}
	spin_unlock_irqrestore(&iommu->lock, flags);
	return &context[devfn];
}

static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
{
	struct root_entry *root;
	struct context_entry *context;
	int ret;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
	root = &iommu->root_entry[bus];
	context = get_context_addr_from_root(root);
	if (!context) {
		ret = 0;
		goto out;
	}
729
	ret = context_present(&context[devfn]);
730 731 732 733 734 735 736 737 738 739 740 741 742 743 744
out:
	spin_unlock_irqrestore(&iommu->lock, flags);
	return ret;
}

static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
{
	struct root_entry *root;
	struct context_entry *context;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
	root = &iommu->root_entry[bus];
	context = get_context_addr_from_root(root);
	if (context) {
745
		context_clear_entry(&context[devfn]);
746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774
		__iommu_flush_cache(iommu, &context[devfn], \
			sizeof(*context));
	}
	spin_unlock_irqrestore(&iommu->lock, flags);
}

static void free_context_table(struct intel_iommu *iommu)
{
	struct root_entry *root;
	int i;
	unsigned long flags;
	struct context_entry *context;

	spin_lock_irqsave(&iommu->lock, flags);
	if (!iommu->root_entry) {
		goto out;
	}
	for (i = 0; i < ROOT_ENTRY_NR; i++) {
		root = &iommu->root_entry[i];
		context = get_context_addr_from_root(root);
		if (context)
			free_pgtable_page(context);
	}
	free_pgtable_page(iommu->root_entry);
	iommu->root_entry = NULL;
out:
	spin_unlock_irqrestore(&iommu->lock, flags);
}

775
static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
776
				      unsigned long pfn, int target_level)
777
{
778
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
779 780
	struct dma_pte *parent, *pte = NULL;
	int level = agaw_to_level(domain->agaw);
781
	int offset;
782 783

	BUG_ON(!domain->pgd);
784 785 786 787 788

	if (addr_width < BITS_PER_LONG && pfn >> addr_width)
		/* Address beyond IOMMU's addressing capabilities. */
		return NULL;

789 790 791 792 793
	parent = domain->pgd;

	while (level > 0) {
		void *tmp_page;

794
		offset = pfn_level_offset(pfn, level);
795
		pte = &parent[offset];
796
		if (!target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
797 798
			break;
		if (level == target_level)
799 800
			break;

801
		if (!dma_pte_present(pte)) {
802 803
			uint64_t pteval;

804
			tmp_page = alloc_pgtable_page(domain->nid);
805

806
			if (!tmp_page)
807
				return NULL;
808

809
			domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
810
			pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
811 812 813 814 815 816 817
			if (cmpxchg64(&pte->val, 0ULL, pteval)) {
				/* Someone else set it while we were thinking; use theirs. */
				free_pgtable_page(tmp_page);
			} else {
				dma_pte_addr(pte);
				domain_flush_cache(domain, pte, sizeof(*pte));
			}
818
		}
819
		parent = phys_to_virt(dma_pte_addr(pte));
820 821 822 823 824 825
		level--;
	}

	return pte;
}

826

827
/* return address's pte at specific level */
828 829
static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
					 unsigned long pfn,
830
					 int level, int *large_page)
831 832 833 834 835 836 837
{
	struct dma_pte *parent, *pte = NULL;
	int total = agaw_to_level(domain->agaw);
	int offset;

	parent = domain->pgd;
	while (level <= total) {
838
		offset = pfn_level_offset(pfn, total);
839 840 841 842
		pte = &parent[offset];
		if (level == total)
			return pte;

843 844
		if (!dma_pte_present(pte)) {
			*large_page = total;
845
			break;
846 847 848 849 850 851 852
		}

		if (pte->val & DMA_PTE_LARGE_PAGE) {
			*large_page = total;
			return pte;
		}

853
		parent = phys_to_virt(dma_pte_addr(pte));
854 855 856 857 858 859
		total--;
	}
	return NULL;
}

/* clear last level pte, a tlb flush should be followed */
860
static int dma_pte_clear_range(struct dmar_domain *domain,
861 862
				unsigned long start_pfn,
				unsigned long last_pfn)
863
{
864
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
865
	unsigned int large_page = 1;
866
	struct dma_pte *first_pte, *pte;
867

868
	BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
869
	BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
870
	BUG_ON(start_pfn > last_pfn);
871

872
	/* we don't need lock here; nobody else touches the iova range */
873
	do {
874 875
		large_page = 1;
		first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
876
		if (!pte) {
877
			start_pfn = align_to_level(start_pfn + 1, large_page + 1);
878 879
			continue;
		}
880
		do {
881
			dma_clear_pte(pte);
882
			start_pfn += lvl_to_nr_pages(large_page);
883
			pte++;
884 885
		} while (start_pfn <= last_pfn && !first_pte_in_page(pte));

886 887
		domain_flush_cache(domain, first_pte,
				   (void *)pte - (void *)first_pte);
888 889

	} while (start_pfn && start_pfn <= last_pfn);
890

891
	return min_t(int, (large_page - 1) * 9, MAX_AGAW_PFN_WIDTH);
892 893
}

894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916
static void dma_pte_free_level(struct dmar_domain *domain, int level,
			       struct dma_pte *pte, unsigned long pfn,
			       unsigned long start_pfn, unsigned long last_pfn)
{
	pfn = max(start_pfn, pfn);
	pte = &pte[pfn_level_offset(pfn, level)];

	do {
		unsigned long level_pfn;
		struct dma_pte *level_pte;

		if (!dma_pte_present(pte) || dma_pte_superpage(pte))
			goto next;

		level_pfn = pfn & level_mask(level - 1);
		level_pte = phys_to_virt(dma_pte_addr(pte));

		if (level > 2)
			dma_pte_free_level(domain, level - 1, level_pte,
					   level_pfn, start_pfn, last_pfn);

		/* If range covers entire pagetable, free it */
		if (!(start_pfn > level_pfn ||
917
		      last_pfn < level_pfn + level_size(level) - 1)) {
918 919 920 921 922 923 924 925 926
			dma_clear_pte(pte);
			domain_flush_cache(domain, pte, sizeof(*pte));
			free_pgtable_page(level_pte);
		}
next:
		pfn += level_size(level);
	} while (!first_pte_in_page(++pte) && pfn <= last_pfn);
}

927 928
/* free page table pages. last level pte should already be cleared */
static void dma_pte_free_pagetable(struct dmar_domain *domain,
929 930
				   unsigned long start_pfn,
				   unsigned long last_pfn)
931
{
932
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
933

934 935
	BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
	BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
936
	BUG_ON(start_pfn > last_pfn);
937

938
	/* We don't need lock here; nobody else touches the iova range */
939 940
	dma_pte_free_level(domain, agaw_to_level(domain->agaw),
			   domain->pgd, 0, start_pfn, last_pfn);
941

942
	/* free pgd */
943
	if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
944 945 946 947 948 949 950 951 952 953 954
		free_pgtable_page(domain->pgd);
		domain->pgd = NULL;
	}
}

/* iommu handling */
static int iommu_alloc_root_entry(struct intel_iommu *iommu)
{
	struct root_entry *root;
	unsigned long flags;

955
	root = (struct root_entry *)alloc_pgtable_page(iommu->node);
956 957 958
	if (!root)
		return -ENOMEM;

F
Fenghua Yu 已提交
959
	__iommu_flush_cache(iommu, root, ROOT_SIZE);
960 961 962 963 964 965 966 967 968 969 970

	spin_lock_irqsave(&iommu->lock, flags);
	iommu->root_entry = root;
	spin_unlock_irqrestore(&iommu->lock, flags);

	return 0;
}

static void iommu_set_root_entry(struct intel_iommu *iommu)
{
	void *addr;
971
	u32 sts;
972 973 974 975
	unsigned long flag;

	addr = iommu->root_entry;

976
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
977 978
	dmar_writeq(iommu->reg + DMAR_RTADDR_REG, virt_to_phys(addr));

979
	writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
980 981 982

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
983
		      readl, (sts & DMA_GSTS_RTPS), sts);
984

985
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
986 987 988 989 990 991 992
}

static void iommu_flush_write_buffer(struct intel_iommu *iommu)
{
	u32 val;
	unsigned long flag;

993
	if (!rwbf_quirk && !cap_rwbf(iommu->cap))
994 995
		return;

996
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
997
	writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
998 999 1000

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1001
		      readl, (!(val & DMA_GSTS_WBFS)), val);
1002

1003
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1004 1005 1006
}

/* return value determine if we need a write buffer flush */
1007 1008 1009
static void __iommu_flush_context(struct intel_iommu *iommu,
				  u16 did, u16 source_id, u8 function_mask,
				  u64 type)
1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029
{
	u64 val = 0;
	unsigned long flag;

	switch (type) {
	case DMA_CCMD_GLOBAL_INVL:
		val = DMA_CCMD_GLOBAL_INVL;
		break;
	case DMA_CCMD_DOMAIN_INVL:
		val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
		break;
	case DMA_CCMD_DEVICE_INVL:
		val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
			| DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
		break;
	default:
		BUG();
	}
	val |= DMA_CCMD_ICC;

1030
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1031 1032 1033 1034 1035 1036
	dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
		dmar_readq, (!(val & DMA_CCMD_ICC)), val);

1037
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1038 1039 1040
}

/* return value determine if we need a write buffer flush */
1041 1042
static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
				u64 addr, unsigned int size_order, u64 type)
1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075
{
	int tlb_offset = ecap_iotlb_offset(iommu->ecap);
	u64 val = 0, val_iva = 0;
	unsigned long flag;

	switch (type) {
	case DMA_TLB_GLOBAL_FLUSH:
		/* global flush doesn't need set IVA_REG */
		val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
		break;
	case DMA_TLB_DSI_FLUSH:
		val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
		break;
	case DMA_TLB_PSI_FLUSH:
		val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
		/* Note: always flush non-leaf currently */
		val_iva = size_order | addr;
		break;
	default:
		BUG();
	}
	/* Note: set drain read/write */
#if 0
	/*
	 * This is probably to be super secure.. Looks like we can
	 * ignore it without any impact.
	 */
	if (cap_read_drain(iommu->cap))
		val |= DMA_TLB_READ_DRAIN;
#endif
	if (cap_write_drain(iommu->cap))
		val |= DMA_TLB_WRITE_DRAIN;

1076
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1077 1078 1079 1080 1081 1082 1083 1084 1085
	/* Note: Only uses first TLB reg currently */
	if (val_iva)
		dmar_writeq(iommu->reg + tlb_offset, val_iva);
	dmar_writeq(iommu->reg + tlb_offset + 8, val);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, tlb_offset + 8,
		dmar_readq, (!(val & DMA_TLB_IVT)), val);

1086
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1087 1088 1089 1090 1091 1092

	/* check IOTLB invalidation granularity */
	if (DMA_TLB_IAIG(val) == 0)
		printk(KERN_ERR"IOMMU: flush IOTLB failed\n");
	if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
		pr_debug("IOMMU: tlb flush request %Lx, actual %Lx\n",
F
Fenghua Yu 已提交
1093 1094
			(unsigned long long)DMA_TLB_IIRG(type),
			(unsigned long long)DMA_TLB_IAIG(val));
1095 1096
}

Y
Yu Zhao 已提交
1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133
static struct device_domain_info *iommu_support_dev_iotlb(
	struct dmar_domain *domain, int segment, u8 bus, u8 devfn)
{
	int found = 0;
	unsigned long flags;
	struct device_domain_info *info;
	struct intel_iommu *iommu = device_to_iommu(segment, bus, devfn);

	if (!ecap_dev_iotlb_support(iommu->ecap))
		return NULL;

	if (!iommu->qi)
		return NULL;

	spin_lock_irqsave(&device_domain_lock, flags);
	list_for_each_entry(info, &domain->devices, link)
		if (info->bus == bus && info->devfn == devfn) {
			found = 1;
			break;
		}
	spin_unlock_irqrestore(&device_domain_lock, flags);

	if (!found || !info->dev)
		return NULL;

	if (!pci_find_ext_capability(info->dev, PCI_EXT_CAP_ID_ATS))
		return NULL;

	if (!dmar_find_matched_atsr_unit(info->dev))
		return NULL;

	info->iommu = iommu;

	return info;
}

static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1134
{
Y
Yu Zhao 已提交
1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167
	if (!info)
		return;

	pci_enable_ats(info->dev, VTD_PAGE_SHIFT);
}

static void iommu_disable_dev_iotlb(struct device_domain_info *info)
{
	if (!info->dev || !pci_ats_enabled(info->dev))
		return;

	pci_disable_ats(info->dev);
}

static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
				  u64 addr, unsigned mask)
{
	u16 sid, qdep;
	unsigned long flags;
	struct device_domain_info *info;

	spin_lock_irqsave(&device_domain_lock, flags);
	list_for_each_entry(info, &domain->devices, link) {
		if (!info->dev || !pci_ats_enabled(info->dev))
			continue;

		sid = info->bus << 8 | info->devfn;
		qdep = pci_ats_queue_depth(info->dev);
		qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
	}
	spin_unlock_irqrestore(&device_domain_lock, flags);
}

1168
static void iommu_flush_iotlb_psi(struct intel_iommu *iommu, u16 did,
1169
				  unsigned long pfn, unsigned int pages, int map)
1170
{
1171
	unsigned int mask = ilog2(__roundup_pow_of_two(pages));
1172
	uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
1173 1174 1175 1176

	BUG_ON(pages == 0);

	/*
1177 1178
	 * Fallback to domain selective flush if no PSI support or the size is
	 * too big.
1179 1180 1181
	 * PSI requires page size to be 2 ^ x, and the base address is naturally
	 * aligned to the size
	 */
1182 1183
	if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
		iommu->flush.flush_iotlb(iommu, did, 0, 0,
1184
						DMA_TLB_DSI_FLUSH);
1185 1186 1187
	else
		iommu->flush.flush_iotlb(iommu, did, addr, mask,
						DMA_TLB_PSI_FLUSH);
1188 1189

	/*
1190 1191
	 * In caching mode, changes of pages from non-present to present require
	 * flush. However, device IOTLB doesn't need to be flushed in this case.
1192
	 */
1193
	if (!cap_caching_mode(iommu->cap) || !map)
Y
Yu Zhao 已提交
1194
		iommu_flush_dev_iotlb(iommu->domains[did], addr, mask);
1195 1196
}

M
mark gross 已提交
1197 1198 1199 1200 1201
static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
{
	u32 pmen;
	unsigned long flags;

1202
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
M
mark gross 已提交
1203 1204 1205 1206 1207 1208 1209 1210
	pmen = readl(iommu->reg + DMAR_PMEN_REG);
	pmen &= ~DMA_PMEN_EPM;
	writel(pmen, iommu->reg + DMAR_PMEN_REG);

	/* wait for the protected region status bit to clear */
	IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
		readl, !(pmen & DMA_PMEN_PRS), pmen);

1211
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
M
mark gross 已提交
1212 1213
}

1214 1215 1216 1217 1218
static int iommu_enable_translation(struct intel_iommu *iommu)
{
	u32 sts;
	unsigned long flags;

1219
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
1220 1221
	iommu->gcmd |= DMA_GCMD_TE;
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1222 1223 1224

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1225
		      readl, (sts & DMA_GSTS_TES), sts);
1226

1227
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
1228 1229 1230 1231 1232 1233 1234 1235
	return 0;
}

static int iommu_disable_translation(struct intel_iommu *iommu)
{
	u32 sts;
	unsigned long flag;

1236
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1237 1238 1239 1240 1241
	iommu->gcmd &= ~DMA_GCMD_TE;
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1242
		      readl, (!(sts & DMA_GSTS_TES)), sts);
1243

1244
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1245 1246 1247
	return 0;
}

1248

1249 1250 1251 1252 1253 1254
static int iommu_init_domains(struct intel_iommu *iommu)
{
	unsigned long ndomains;
	unsigned long nlongs;

	ndomains = cap_ndoms(iommu->cap);
1255 1256
	pr_debug("IOMMU%d: Number of Domains supported <%ld>\n",
		 iommu->seq_id, ndomains);
1257 1258
	nlongs = BITS_TO_LONGS(ndomains);

1259 1260
	spin_lock_init(&iommu->lock);

1261 1262 1263 1264 1265
	/* TBD: there might be 64K domains,
	 * consider other allocation for future chip
	 */
	iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
	if (!iommu->domain_ids) {
1266 1267
		pr_err("IOMMU%d: allocating domain id array failed\n",
		       iommu->seq_id);
1268 1269 1270 1271 1272
		return -ENOMEM;
	}
	iommu->domains = kcalloc(ndomains, sizeof(struct dmar_domain *),
			GFP_KERNEL);
	if (!iommu->domains) {
1273 1274 1275 1276
		pr_err("IOMMU%d: allocating domain array failed\n",
		       iommu->seq_id);
		kfree(iommu->domain_ids);
		iommu->domain_ids = NULL;
1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290
		return -ENOMEM;
	}

	/*
	 * if Caching mode is set, then invalid translations are tagged
	 * with domainid 0. Hence we need to pre-allocate it.
	 */
	if (cap_caching_mode(iommu->cap))
		set_bit(0, iommu->domain_ids);
	return 0;
}


static void domain_exit(struct dmar_domain *domain);
1291
static void vm_domain_exit(struct dmar_domain *domain);
1292

1293
static void free_dmar_iommu(struct intel_iommu *iommu)
1294 1295
{
	struct dmar_domain *domain;
1296
	int i, count;
1297
	unsigned long flags;
1298

1299
	if ((iommu->domains) && (iommu->domain_ids)) {
1300
		for_each_set_bit(i, iommu->domain_ids, cap_ndoms(iommu->cap)) {
1301 1302 1303 1304
			domain = iommu->domains[i];
			clear_bit(i, iommu->domain_ids);

			spin_lock_irqsave(&domain->iommu_lock, flags);
1305 1306 1307
			count = --domain->iommu_count;
			spin_unlock_irqrestore(&domain->iommu_lock, flags);
			if (count == 0) {
1308 1309 1310 1311 1312
				if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE)
					vm_domain_exit(domain);
				else
					domain_exit(domain);
			}
1313
		}
1314 1315 1316 1317 1318 1319 1320
	}

	if (iommu->gcmd & DMA_GCMD_TE)
		iommu_disable_translation(iommu);

	kfree(iommu->domains);
	kfree(iommu->domain_ids);
1321 1322
	iommu->domains = NULL;
	iommu->domain_ids = NULL;
1323

W
Weidong Han 已提交
1324 1325
	g_iommus[iommu->seq_id] = NULL;

1326 1327 1328 1329
	/* free context mapping */
	free_context_table(iommu);
}

1330
static struct dmar_domain *alloc_domain(void)
1331 1332 1333 1334 1335 1336 1337
{
	struct dmar_domain *domain;

	domain = alloc_domain_mem();
	if (!domain)
		return NULL;

1338
	domain->nid = -1;
1339
	memset(domain->iommu_bmp, 0, sizeof(domain->iommu_bmp));
1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351
	domain->flags = 0;

	return domain;
}

static int iommu_attach_domain(struct dmar_domain *domain,
			       struct intel_iommu *iommu)
{
	int num;
	unsigned long ndomains;
	unsigned long flags;

1352 1353 1354
	ndomains = cap_ndoms(iommu->cap);

	spin_lock_irqsave(&iommu->lock, flags);
1355

1356 1357 1358 1359
	num = find_first_zero_bit(iommu->domain_ids, ndomains);
	if (num >= ndomains) {
		spin_unlock_irqrestore(&iommu->lock, flags);
		printk(KERN_ERR "IOMMU: no free domain ids\n");
1360
		return -ENOMEM;
1361 1362 1363
	}

	domain->id = num;
1364
	set_bit(num, iommu->domain_ids);
1365
	set_bit(iommu->seq_id, domain->iommu_bmp);
1366 1367 1368
	iommu->domains[num] = domain;
	spin_unlock_irqrestore(&iommu->lock, flags);

1369
	return 0;
1370 1371
}

1372 1373
static void iommu_detach_domain(struct dmar_domain *domain,
				struct intel_iommu *iommu)
1374 1375
{
	unsigned long flags;
1376 1377
	int num, ndomains;
	int found = 0;
1378

1379
	spin_lock_irqsave(&iommu->lock, flags);
1380
	ndomains = cap_ndoms(iommu->cap);
1381
	for_each_set_bit(num, iommu->domain_ids, ndomains) {
1382 1383 1384 1385 1386 1387 1388 1389
		if (iommu->domains[num] == domain) {
			found = 1;
			break;
		}
	}

	if (found) {
		clear_bit(num, iommu->domain_ids);
1390
		clear_bit(iommu->seq_id, domain->iommu_bmp);
1391 1392
		iommu->domains[num] = NULL;
	}
1393
	spin_unlock_irqrestore(&iommu->lock, flags);
1394 1395 1396
}

static struct iova_domain reserved_iova_list;
M
Mark Gross 已提交
1397
static struct lock_class_key reserved_rbtree_key;
1398

1399
static int dmar_init_reserved_ranges(void)
1400 1401 1402 1403 1404
{
	struct pci_dev *pdev = NULL;
	struct iova *iova;
	int i;

D
David Miller 已提交
1405
	init_iova_domain(&reserved_iova_list, DMA_32BIT_PFN);
1406

M
Mark Gross 已提交
1407 1408 1409
	lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
		&reserved_rbtree_key);

1410 1411 1412
	/* IOAPIC ranges shouldn't be accessed by DMA */
	iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
		IOVA_PFN(IOAPIC_RANGE_END));
1413
	if (!iova) {
1414
		printk(KERN_ERR "Reserve IOAPIC range failed\n");
1415 1416
		return -ENODEV;
	}
1417 1418 1419 1420 1421 1422 1423 1424 1425

	/* Reserve all PCI MMIO to avoid peer-to-peer access */
	for_each_pci_dev(pdev) {
		struct resource *r;

		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
			r = &pdev->resource[i];
			if (!r->flags || !(r->flags & IORESOURCE_MEM))
				continue;
1426 1427 1428
			iova = reserve_iova(&reserved_iova_list,
					    IOVA_PFN(r->start),
					    IOVA_PFN(r->end));
1429
			if (!iova) {
1430
				printk(KERN_ERR "Reserve iova failed\n");
1431 1432
				return -ENODEV;
			}
1433 1434
		}
	}
1435
	return 0;
1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462
}

static void domain_reserve_special_ranges(struct dmar_domain *domain)
{
	copy_reserved_iova(&reserved_iova_list, &domain->iovad);
}

static inline int guestwidth_to_adjustwidth(int gaw)
{
	int agaw;
	int r = (gaw - 12) % 9;

	if (r == 0)
		agaw = gaw;
	else
		agaw = gaw + 9 - r;
	if (agaw > 64)
		agaw = 64;
	return agaw;
}

static int domain_init(struct dmar_domain *domain, int guest_width)
{
	struct intel_iommu *iommu;
	int adjust_width, agaw;
	unsigned long sagaw;

D
David Miller 已提交
1463
	init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
1464
	spin_lock_init(&domain->iommu_lock);
1465 1466 1467 1468

	domain_reserve_special_ranges(domain);

	/* calculate AGAW */
1469
	iommu = domain_get_iommu(domain);
1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485
	if (guest_width > cap_mgaw(iommu->cap))
		guest_width = cap_mgaw(iommu->cap);
	domain->gaw = guest_width;
	adjust_width = guestwidth_to_adjustwidth(guest_width);
	agaw = width_to_agaw(adjust_width);
	sagaw = cap_sagaw(iommu->cap);
	if (!test_bit(agaw, &sagaw)) {
		/* hardware doesn't support it, choose a bigger one */
		pr_debug("IOMMU: hardware doesn't support agaw %d\n", agaw);
		agaw = find_next_bit(&sagaw, 5, agaw);
		if (agaw >= 5)
			return -ENODEV;
	}
	domain->agaw = agaw;
	INIT_LIST_HEAD(&domain->devices);

W
Weidong Han 已提交
1486 1487 1488 1489 1490
	if (ecap_coherent(iommu->ecap))
		domain->iommu_coherency = 1;
	else
		domain->iommu_coherency = 0;

1491 1492 1493 1494 1495
	if (ecap_sc_support(iommu->ecap))
		domain->iommu_snooping = 1;
	else
		domain->iommu_snooping = 0;

1496
	domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
1497
	domain->iommu_count = 1;
1498
	domain->nid = iommu->node;
1499

1500
	/* always allocate the top pgd */
1501
	domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
1502 1503
	if (!domain->pgd)
		return -ENOMEM;
F
Fenghua Yu 已提交
1504
	__iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
1505 1506 1507 1508 1509
	return 0;
}

static void domain_exit(struct dmar_domain *domain)
{
1510 1511
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
1512 1513 1514 1515 1516

	/* Domain 0 is reserved, so dont process it */
	if (!domain)
		return;

1517 1518 1519 1520
	/* Flush any lazy unmaps that may reference this domain */
	if (!intel_iommu_strict)
		flush_unmaps_timeout(0);

1521 1522 1523 1524 1525
	domain_remove_dev_info(domain);
	/* destroy iovas */
	put_iova_domain(&domain->iovad);

	/* clear ptes */
1526
	dma_pte_clear_range(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
1527 1528

	/* free page tables */
1529
	dma_pte_free_pagetable(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
1530

1531
	for_each_active_iommu(iommu, drhd)
1532
		if (test_bit(iommu->seq_id, domain->iommu_bmp))
1533 1534
			iommu_detach_domain(domain, iommu);

1535 1536 1537
	free_domain_mem(domain);
}

F
Fenghua Yu 已提交
1538 1539
static int domain_context_mapping_one(struct dmar_domain *domain, int segment,
				 u8 bus, u8 devfn, int translation)
1540 1541 1542
{
	struct context_entry *context;
	unsigned long flags;
W
Weidong Han 已提交
1543
	struct intel_iommu *iommu;
1544 1545 1546 1547 1548
	struct dma_pte *pgd;
	unsigned long num;
	unsigned long ndomains;
	int id;
	int agaw;
Y
Yu Zhao 已提交
1549
	struct device_domain_info *info = NULL;
1550 1551 1552

	pr_debug("Set context mapping for %02x:%02x.%d\n",
		bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
F
Fenghua Yu 已提交
1553

1554
	BUG_ON(!domain->pgd);
F
Fenghua Yu 已提交
1555 1556
	BUG_ON(translation != CONTEXT_TT_PASS_THROUGH &&
	       translation != CONTEXT_TT_MULTI_LEVEL);
W
Weidong Han 已提交
1557

1558
	iommu = device_to_iommu(segment, bus, devfn);
W
Weidong Han 已提交
1559 1560 1561
	if (!iommu)
		return -ENODEV;

1562 1563 1564 1565
	context = device_to_context_entry(iommu, bus, devfn);
	if (!context)
		return -ENOMEM;
	spin_lock_irqsave(&iommu->lock, flags);
1566
	if (context_present(context)) {
1567 1568 1569 1570
		spin_unlock_irqrestore(&iommu->lock, flags);
		return 0;
	}

1571 1572 1573
	id = domain->id;
	pgd = domain->pgd;

1574 1575
	if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
	    domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) {
1576 1577 1578 1579
		int found = 0;

		/* find an available domain id for this device in iommu */
		ndomains = cap_ndoms(iommu->cap);
1580
		for_each_set_bit(num, iommu->domain_ids, ndomains) {
1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602
			if (iommu->domains[num] == domain) {
				id = num;
				found = 1;
				break;
			}
		}

		if (found == 0) {
			num = find_first_zero_bit(iommu->domain_ids, ndomains);
			if (num >= ndomains) {
				spin_unlock_irqrestore(&iommu->lock, flags);
				printk(KERN_ERR "IOMMU: no free domain ids\n");
				return -EFAULT;
			}

			set_bit(num, iommu->domain_ids);
			iommu->domains[num] = domain;
			id = num;
		}

		/* Skip top levels of page tables for
		 * iommu which has less agaw than default.
1603
		 * Unnecessary for PT mode.
1604
		 */
1605 1606 1607 1608 1609 1610 1611
		if (translation != CONTEXT_TT_PASS_THROUGH) {
			for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
				pgd = phys_to_virt(dma_pte_addr(pgd));
				if (!dma_pte_present(pgd)) {
					spin_unlock_irqrestore(&iommu->lock, flags);
					return -ENOMEM;
				}
1612 1613 1614 1615 1616
			}
		}
	}

	context_set_domain_id(context, id);
F
Fenghua Yu 已提交
1617

Y
Yu Zhao 已提交
1618 1619 1620 1621 1622
	if (translation != CONTEXT_TT_PASS_THROUGH) {
		info = iommu_support_dev_iotlb(domain, segment, bus, devfn);
		translation = info ? CONTEXT_TT_DEV_IOTLB :
				     CONTEXT_TT_MULTI_LEVEL;
	}
F
Fenghua Yu 已提交
1623 1624 1625 1626
	/*
	 * In pass through mode, AW must be programmed to indicate the largest
	 * AGAW value supported by hardware. And ASR is ignored by hardware.
	 */
Y
Yu Zhao 已提交
1627
	if (unlikely(translation == CONTEXT_TT_PASS_THROUGH))
F
Fenghua Yu 已提交
1628
		context_set_address_width(context, iommu->msagaw);
Y
Yu Zhao 已提交
1629 1630 1631 1632
	else {
		context_set_address_root(context, virt_to_phys(pgd));
		context_set_address_width(context, iommu->agaw);
	}
F
Fenghua Yu 已提交
1633 1634

	context_set_translation_type(context, translation);
1635 1636
	context_set_fault_enable(context);
	context_set_present(context);
W
Weidong Han 已提交
1637
	domain_flush_cache(domain, context, sizeof(*context));
1638

1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649
	/*
	 * It's a non-present to present mapping. If hardware doesn't cache
	 * non-present entry we only need to flush the write-buffer. If the
	 * _does_ cache non-present entries, then it does so in the special
	 * domain #0, which we have to flush:
	 */
	if (cap_caching_mode(iommu->cap)) {
		iommu->flush.flush_context(iommu, 0,
					   (((u16)bus) << 8) | devfn,
					   DMA_CCMD_MASK_NOBIT,
					   DMA_CCMD_DEVICE_INVL);
1650
		iommu->flush.flush_iotlb(iommu, domain->id, 0, 0, DMA_TLB_DSI_FLUSH);
1651
	} else {
1652
		iommu_flush_write_buffer(iommu);
1653
	}
Y
Yu Zhao 已提交
1654
	iommu_enable_dev_iotlb(info);
1655
	spin_unlock_irqrestore(&iommu->lock, flags);
1656 1657

	spin_lock_irqsave(&domain->iommu_lock, flags);
1658
	if (!test_and_set_bit(iommu->seq_id, domain->iommu_bmp)) {
1659
		domain->iommu_count++;
1660 1661
		if (domain->iommu_count == 1)
			domain->nid = iommu->node;
1662
		domain_update_iommu_cap(domain);
1663 1664
	}
	spin_unlock_irqrestore(&domain->iommu_lock, flags);
1665 1666 1667 1668
	return 0;
}

static int
F
Fenghua Yu 已提交
1669 1670
domain_context_mapping(struct dmar_domain *domain, struct pci_dev *pdev,
			int translation)
1671 1672 1673 1674
{
	int ret;
	struct pci_dev *tmp, *parent;

1675
	ret = domain_context_mapping_one(domain, pci_domain_nr(pdev->bus),
F
Fenghua Yu 已提交
1676 1677
					 pdev->bus->number, pdev->devfn,
					 translation);
1678 1679 1680 1681 1682 1683 1684 1685 1686 1687
	if (ret)
		return ret;

	/* dependent device mapping */
	tmp = pci_find_upstream_pcie_bridge(pdev);
	if (!tmp)
		return 0;
	/* Secondary interface's bus number and devfn 0 */
	parent = pdev->bus->self;
	while (parent != tmp) {
1688 1689 1690
		ret = domain_context_mapping_one(domain,
						 pci_domain_nr(parent->bus),
						 parent->bus->number,
F
Fenghua Yu 已提交
1691
						 parent->devfn, translation);
1692 1693 1694 1695
		if (ret)
			return ret;
		parent = parent->bus->self;
	}
1696
	if (pci_is_pcie(tmp)) /* this is a PCIe-to-PCI bridge */
1697
		return domain_context_mapping_one(domain,
1698
					pci_domain_nr(tmp->subordinate),
F
Fenghua Yu 已提交
1699 1700
					tmp->subordinate->number, 0,
					translation);
1701 1702
	else /* this is a legacy PCI bridge */
		return domain_context_mapping_one(domain,
1703 1704
						  pci_domain_nr(tmp->bus),
						  tmp->bus->number,
F
Fenghua Yu 已提交
1705 1706
						  tmp->devfn,
						  translation);
1707 1708
}

W
Weidong Han 已提交
1709
static int domain_context_mapped(struct pci_dev *pdev)
1710 1711 1712
{
	int ret;
	struct pci_dev *tmp, *parent;
W
Weidong Han 已提交
1713 1714
	struct intel_iommu *iommu;

1715 1716
	iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
				pdev->devfn);
W
Weidong Han 已提交
1717 1718
	if (!iommu)
		return -ENODEV;
1719

1720
	ret = device_context_mapped(iommu, pdev->bus->number, pdev->devfn);
1721 1722 1723 1724 1725 1726 1727 1728 1729
	if (!ret)
		return ret;
	/* dependent device mapping */
	tmp = pci_find_upstream_pcie_bridge(pdev);
	if (!tmp)
		return ret;
	/* Secondary interface's bus number and devfn 0 */
	parent = pdev->bus->self;
	while (parent != tmp) {
1730
		ret = device_context_mapped(iommu, parent->bus->number,
1731
					    parent->devfn);
1732 1733 1734 1735
		if (!ret)
			return ret;
		parent = parent->bus->self;
	}
1736
	if (pci_is_pcie(tmp))
1737 1738
		return device_context_mapped(iommu, tmp->subordinate->number,
					     0);
1739
	else
1740 1741
		return device_context_mapped(iommu, tmp->bus->number,
					     tmp->devfn);
1742 1743
}

1744 1745 1746 1747 1748 1749 1750 1751
/* Returns a number of VTD pages, but aligned to MM page size */
static inline unsigned long aligned_nrpages(unsigned long host_addr,
					    size_t size)
{
	host_addr &= ~PAGE_MASK;
	return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
}

1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779
/* Return largest possible superpage level for a given mapping */
static inline int hardware_largepage_caps(struct dmar_domain *domain,
					  unsigned long iov_pfn,
					  unsigned long phy_pfn,
					  unsigned long pages)
{
	int support, level = 1;
	unsigned long pfnmerge;

	support = domain->iommu_superpage;

	/* To use a large page, the virtual *and* physical addresses
	   must be aligned to 2MiB/1GiB/etc. Lower bits set in either
	   of them will mean we have to use smaller pages. So just
	   merge them and check both at once. */
	pfnmerge = iov_pfn | phy_pfn;

	while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
		pages >>= VTD_STRIDE_SHIFT;
		if (!pages)
			break;
		pfnmerge >>= VTD_STRIDE_SHIFT;
		level++;
		support--;
	}
	return level;
}

1780 1781 1782
static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
			    struct scatterlist *sg, unsigned long phys_pfn,
			    unsigned long nr_pages, int prot)
1783 1784
{
	struct dma_pte *first_pte = NULL, *pte = NULL;
1785
	phys_addr_t uninitialized_var(pteval);
1786
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
1787
	unsigned long sg_res;
1788 1789
	unsigned int largepage_lvl = 0;
	unsigned long lvl_pages = 0;
1790 1791 1792 1793 1794 1795 1796 1797

	BUG_ON(addr_width < BITS_PER_LONG && (iov_pfn + nr_pages - 1) >> addr_width);

	if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
		return -EINVAL;

	prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;

1798 1799 1800 1801 1802 1803 1804
	if (sg)
		sg_res = 0;
	else {
		sg_res = nr_pages + 1;
		pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
	}

1805
	while (nr_pages > 0) {
1806 1807
		uint64_t tmp;

1808
		if (!sg_res) {
1809
			sg_res = aligned_nrpages(sg->offset, sg->length);
1810 1811 1812
			sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
			sg->dma_length = sg->length;
			pteval = page_to_phys(sg_page(sg)) | prot;
1813
			phys_pfn = pteval >> VTD_PAGE_SHIFT;
1814
		}
1815

1816
		if (!pte) {
1817 1818 1819
			largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);

			first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, largepage_lvl);
1820 1821
			if (!pte)
				return -ENOMEM;
1822
			/* It is large page*/
1823
			if (largepage_lvl > 1) {
1824
				pteval |= DMA_PTE_LARGE_PAGE;
1825 1826 1827 1828 1829 1830 1831
				/* Ensure that old small page tables are removed to make room
				   for superpage, if they exist. */
				dma_pte_clear_range(domain, iov_pfn,
						    iov_pfn + lvl_to_nr_pages(largepage_lvl) - 1);
				dma_pte_free_pagetable(domain, iov_pfn,
						       iov_pfn + lvl_to_nr_pages(largepage_lvl) - 1);
			} else {
1832
				pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
1833
			}
1834

1835 1836 1837 1838
		}
		/* We don't need lock here, nobody else
		 * touches the iova range
		 */
1839
		tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
1840
		if (tmp) {
1841
			static int dumps = 5;
1842 1843
			printk(KERN_CRIT "ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
			       iov_pfn, tmp, (unsigned long long)pteval);
1844 1845 1846 1847 1848 1849
			if (dumps) {
				dumps--;
				debug_dma_dump_mappings(NULL);
			}
			WARN_ON(1);
		}
1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872

		lvl_pages = lvl_to_nr_pages(largepage_lvl);

		BUG_ON(nr_pages < lvl_pages);
		BUG_ON(sg_res < lvl_pages);

		nr_pages -= lvl_pages;
		iov_pfn += lvl_pages;
		phys_pfn += lvl_pages;
		pteval += lvl_pages * VTD_PAGE_SIZE;
		sg_res -= lvl_pages;

		/* If the next PTE would be the first in a new page, then we
		   need to flush the cache on the entries we've just written.
		   And then we'll need to recalculate 'pte', so clear it and
		   let it get set again in the if (!pte) block above.

		   If we're done (!nr_pages) we need to flush the cache too.

		   Also if we've been setting superpages, we may need to
		   recalculate 'pte' and switch back to smaller pages for the
		   end of the mapping, if the trailing size is not enough to
		   use another superpage (i.e. sg_res < lvl_pages). */
1873
		pte++;
1874 1875
		if (!nr_pages || first_pte_in_page(pte) ||
		    (largepage_lvl > 1 && sg_res < lvl_pages)) {
1876 1877 1878 1879
			domain_flush_cache(domain, first_pte,
					   (void *)pte - (void *)first_pte);
			pte = NULL;
		}
1880 1881

		if (!sg_res && nr_pages)
1882 1883 1884 1885 1886
			sg = sg_next(sg);
	}
	return 0;
}

1887 1888 1889
static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
				    struct scatterlist *sg, unsigned long nr_pages,
				    int prot)
1890
{
1891 1892
	return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
}
1893

1894 1895 1896 1897 1898
static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
				     unsigned long phys_pfn, unsigned long nr_pages,
				     int prot)
{
	return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
1899 1900
}

1901
static void iommu_detach_dev(struct intel_iommu *iommu, u8 bus, u8 devfn)
1902
{
1903 1904
	if (!iommu)
		return;
1905 1906 1907

	clear_context_table(iommu, bus, devfn);
	iommu->flush.flush_context(iommu, 0, 0, 0,
1908
					   DMA_CCMD_GLOBAL_INVL);
1909
	iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
1910 1911
}

1912 1913 1914 1915 1916 1917 1918 1919 1920
static inline void unlink_domain_info(struct device_domain_info *info)
{
	assert_spin_locked(&device_domain_lock);
	list_del(&info->link);
	list_del(&info->global);
	if (info->dev)
		info->dev->dev.archdata.iommu = NULL;
}

1921 1922 1923 1924
static void domain_remove_dev_info(struct dmar_domain *domain)
{
	struct device_domain_info *info;
	unsigned long flags;
1925
	struct intel_iommu *iommu;
1926 1927 1928 1929 1930

	spin_lock_irqsave(&device_domain_lock, flags);
	while (!list_empty(&domain->devices)) {
		info = list_entry(domain->devices.next,
			struct device_domain_info, link);
1931
		unlink_domain_info(info);
1932 1933
		spin_unlock_irqrestore(&device_domain_lock, flags);

Y
Yu Zhao 已提交
1934
		iommu_disable_dev_iotlb(info);
1935
		iommu = device_to_iommu(info->segment, info->bus, info->devfn);
1936
		iommu_detach_dev(iommu, info->bus, info->devfn);
1937 1938 1939 1940 1941 1942 1943 1944 1945
		free_devinfo_mem(info);

		spin_lock_irqsave(&device_domain_lock, flags);
	}
	spin_unlock_irqrestore(&device_domain_lock, flags);
}

/*
 * find_domain
1946
 * Note: we use struct pci_dev->dev.archdata.iommu stores the info
1947
 */
K
Kay, Allen M 已提交
1948
static struct dmar_domain *
1949 1950 1951 1952 1953
find_domain(struct pci_dev *pdev)
{
	struct device_domain_info *info;

	/* No lock here, assumes no domain exit in normal case */
1954
	info = pdev->dev.archdata.iommu;
1955 1956 1957 1958 1959
	if (info)
		return info->domain;
	return NULL;
}

1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014
static inline struct dmar_domain *
dmar_search_domain_by_dev_info(int segment, int bus, int devfn)
{
	struct device_domain_info *info;

	list_for_each_entry(info, &device_domain_list, global)
		if (info->segment == segment && info->bus == bus &&
		    info->devfn == devfn)
			return info->domain;

	return NULL;
}

static int dmar_insert_dev_info(int segment, int bus, int devfn,
				struct pci_dev *dev, struct dmar_domain **domp)
{
	struct dmar_domain *found, *domain = *domp;
	struct device_domain_info *info;
	unsigned long flags;

	info = alloc_devinfo_mem();
	if (!info)
		return -ENOMEM;

	info->segment = segment;
	info->bus = bus;
	info->devfn = devfn;
	info->dev = dev;
	info->domain = domain;
	if (!dev)
		domain->flags |= DOMAIN_FLAG_P2P_MULTIPLE_DEVICES;

	spin_lock_irqsave(&device_domain_lock, flags);
	if (dev)
		found = find_domain(dev);
	else
		found = dmar_search_domain_by_dev_info(segment, bus, devfn);
	if (found) {
		spin_unlock_irqrestore(&device_domain_lock, flags);
		free_devinfo_mem(info);
		if (found != domain) {
			domain_exit(domain);
			*domp = found;
		}
	} else {
		list_add(&info->link, &domain->devices);
		list_add(&info->global, &device_domain_list);
		if (dev)
			dev->dev.archdata.iommu = info;
		spin_unlock_irqrestore(&device_domain_lock, flags);
	}

	return 0;
}

2015 2016 2017
/* domain is initialized */
static struct dmar_domain *get_domain_for_dev(struct pci_dev *pdev, int gaw)
{
2018
	struct dmar_domain *domain;
2019 2020 2021 2022 2023
	struct intel_iommu *iommu;
	struct dmar_drhd_unit *drhd;
	struct pci_dev *dev_tmp;
	unsigned long flags;
	int bus = 0, devfn = 0;
2024
	int segment;
2025 2026 2027 2028 2029

	domain = find_domain(pdev);
	if (domain)
		return domain;

2030 2031
	segment = pci_domain_nr(pdev->bus);

2032 2033
	dev_tmp = pci_find_upstream_pcie_bridge(pdev);
	if (dev_tmp) {
2034
		if (pci_is_pcie(dev_tmp)) {
2035 2036 2037 2038 2039 2040 2041
			bus = dev_tmp->subordinate->number;
			devfn = 0;
		} else {
			bus = dev_tmp->bus->number;
			devfn = dev_tmp->devfn;
		}
		spin_lock_irqsave(&device_domain_lock, flags);
2042
		domain = dmar_search_domain_by_dev_info(segment, bus, devfn);
2043 2044
		spin_unlock_irqrestore(&device_domain_lock, flags);
		/* pcie-pci bridge already has a domain, uses it */
2045
		if (domain)
2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056
			goto found_domain;
	}

	drhd = dmar_find_matched_drhd_unit(pdev);
	if (!drhd) {
		printk(KERN_ERR "IOMMU: can't find DMAR for device %s\n",
			pci_name(pdev));
		return NULL;
	}
	iommu = drhd->iommu;

2057 2058 2059 2060 2061
	/* Allocate and intialize new domain for the device */
	domain = alloc_domain();
	if (!domain)
		goto error;
	if (iommu_attach_domain(domain, iommu)) {
2062
		free_domain_mem(domain);
2063
		goto error;
2064
	}
2065 2066 2067 2068 2069 2070 2071
	if (domain_init(domain, gaw)) {
		domain_exit(domain);
		goto error;
	}

	/* register pcie-to-pci device */
	if (dev_tmp) {
2072
		if (dmar_insert_dev_info(segment, bus, devfn, NULL, &domain)) {
2073 2074 2075 2076 2077 2078
			domain_exit(domain);
			goto error;
		}
	}

found_domain:
2079 2080
	if (dmar_insert_dev_info(segment, pdev->bus->number, pdev->devfn,
				 pdev, &domain) == 0)
2081 2082 2083 2084 2085 2086
		return domain;
error:
	/* recheck it here, maybe others set it */
	return find_domain(pdev);
}

2087
static int iommu_identity_mapping;
2088 2089 2090
#define IDENTMAP_ALL		1
#define IDENTMAP_GFX		2
#define IDENTMAP_AZALIA		4
2091

2092 2093 2094
static int iommu_domain_identity_map(struct dmar_domain *domain,
				     unsigned long long start,
				     unsigned long long end)
2095
{
2096 2097 2098 2099 2100
	unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
	unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;

	if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
			  dma_to_mm_pfn(last_vpfn))) {
2101
		printk(KERN_ERR "IOMMU: reserve iova failed\n");
2102
		return -ENOMEM;
2103 2104
	}

2105 2106
	pr_debug("Mapping reserved region %llx-%llx for domain %d\n",
		 start, end, domain->id);
2107 2108 2109 2110
	/*
	 * RMRR range might have overlap with physical memory range,
	 * clear it first
	 */
2111
	dma_pte_clear_range(domain, first_vpfn, last_vpfn);
2112

2113 2114
	return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
				  last_vpfn - first_vpfn + 1,
2115
				  DMA_PTE_READ|DMA_PTE_WRITE);
2116 2117 2118 2119 2120 2121 2122 2123 2124
}

static int iommu_prepare_identity_map(struct pci_dev *pdev,
				      unsigned long long start,
				      unsigned long long end)
{
	struct dmar_domain *domain;
	int ret;

2125
	domain = get_domain_for_dev(pdev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
2126 2127 2128
	if (!domain)
		return -ENOMEM;

2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141
	/* For _hardware_ passthrough, don't bother. But for software
	   passthrough, we do it anyway -- it may indicate a memory
	   range which is reserved in E820, so which didn't get set
	   up to start with in si_domain */
	if (domain == si_domain && hw_pass_through) {
		printk("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
		       pci_name(pdev), start, end);
		return 0;
	}

	printk(KERN_INFO
	       "IOMMU: Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
	       pci_name(pdev), start, end);
2142
	
2143 2144 2145 2146 2147 2148 2149 2150 2151 2152
	if (end < start) {
		WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
			"BIOS vendor: %s; Ver: %s; Product Version: %s\n",
			dmi_get_system_info(DMI_BIOS_VENDOR),
			dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		ret = -EIO;
		goto error;
	}

2153 2154 2155 2156 2157 2158 2159 2160 2161 2162
	if (end >> agaw_to_width(domain->agaw)) {
		WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
		     "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
		     agaw_to_width(domain->agaw),
		     dmi_get_system_info(DMI_BIOS_VENDOR),
		     dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		ret = -EIO;
		goto error;
	}
2163

2164
	ret = iommu_domain_identity_map(domain, start, end);
2165 2166 2167 2168
	if (ret)
		goto error;

	/* context entry init */
F
Fenghua Yu 已提交
2169
	ret = domain_context_mapping(domain, pdev, CONTEXT_TT_MULTI_LEVEL);
2170 2171 2172 2173 2174 2175
	if (ret)
		goto error;

	return 0;

 error:
2176 2177 2178 2179 2180 2181 2182
	domain_exit(domain);
	return ret;
}

static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
	struct pci_dev *pdev)
{
2183
	if (pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
2184 2185
		return 0;
	return iommu_prepare_identity_map(pdev, rmrr->base_address,
2186
		rmrr->end_address);
2187 2188
}

2189
#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
2190 2191 2192 2193 2194 2195 2196 2197 2198
static inline void iommu_prepare_isa(void)
{
	struct pci_dev *pdev;
	int ret;

	pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
	if (!pdev)
		return;

2199
	printk(KERN_INFO "IOMMU: Prepare 0-16MiB unity mapping for LPC\n");
2200
	ret = iommu_prepare_identity_map(pdev, 0, 16*1024*1024 - 1);
2201 2202

	if (ret)
2203 2204
		printk(KERN_ERR "IOMMU: Failed to create 0-16MiB identity map; "
		       "floppy might not work\n");
2205 2206 2207 2208 2209 2210 2211

}
#else
static inline void iommu_prepare_isa(void)
{
	return;
}
2212
#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
2213

2214
static int md_domain_init(struct dmar_domain *domain, int guest_width);
2215

2216
static int __init si_domain_init(int hw)
2217 2218 2219
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
2220
	int nid, ret = 0;
2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239

	si_domain = alloc_domain();
	if (!si_domain)
		return -EFAULT;

	for_each_active_iommu(iommu, drhd) {
		ret = iommu_attach_domain(si_domain, iommu);
		if (ret) {
			domain_exit(si_domain);
			return -EFAULT;
		}
	}

	if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
		domain_exit(si_domain);
		return -EFAULT;
	}

	si_domain->flags = DOMAIN_FLAG_STATIC_IDENTITY;
2240 2241
	pr_debug("IOMMU: identity mapping domain is domain %d\n",
		 si_domain->id);
2242

2243 2244 2245
	if (hw)
		return 0;

2246
	for_each_online_node(nid) {
2247 2248 2249 2250 2251 2252 2253 2254 2255
		unsigned long start_pfn, end_pfn;
		int i;

		for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
			ret = iommu_domain_identity_map(si_domain,
					PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
			if (ret)
				return ret;
		}
2256 2257
	}

2258 2259 2260 2261 2262 2263 2264 2265 2266 2267
	return 0;
}

static int identity_mapping(struct pci_dev *pdev)
{
	struct device_domain_info *info;

	if (likely(!iommu_identity_mapping))
		return 0;

2268 2269 2270
	info = pdev->dev.archdata.iommu;
	if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
		return (info->domain == si_domain);
2271 2272 2273 2274 2275

	return 0;
}

static int domain_add_dev_info(struct dmar_domain *domain,
2276 2277
			       struct pci_dev *pdev,
			       int translation)
2278 2279 2280
{
	struct device_domain_info *info;
	unsigned long flags;
2281
	int ret;
2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298

	info = alloc_devinfo_mem();
	if (!info)
		return -ENOMEM;

	info->segment = pci_domain_nr(pdev->bus);
	info->bus = pdev->bus->number;
	info->devfn = pdev->devfn;
	info->dev = pdev;
	info->domain = domain;

	spin_lock_irqsave(&device_domain_lock, flags);
	list_add(&info->link, &domain->devices);
	list_add(&info->global, &device_domain_list);
	pdev->dev.archdata.iommu = info;
	spin_unlock_irqrestore(&device_domain_lock, flags);

2299 2300 2301
	ret = domain_context_mapping(domain, pdev, translation);
	if (ret) {
		spin_lock_irqsave(&device_domain_lock, flags);
2302
		unlink_domain_info(info);
2303 2304 2305 2306 2307
		spin_unlock_irqrestore(&device_domain_lock, flags);
		free_devinfo_mem(info);
		return ret;
	}

2308 2309 2310
	return 0;
}

2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328
static bool device_has_rmrr(struct pci_dev *dev)
{
	struct dmar_rmrr_unit *rmrr;
	int i;

	for_each_rmrr_units(rmrr) {
		for (i = 0; i < rmrr->devices_cnt; i++) {
			/*
			 * Return TRUE if this RMRR contains the device that
			 * is passed in.
			 */
			if (rmrr->devices[i] == dev)
				return true;
		}
	}
	return false;
}

2329 2330
static int iommu_should_identity_map(struct pci_dev *pdev, int startup)
{
2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343

	/*
	 * We want to prevent any device associated with an RMRR from
	 * getting placed into the SI Domain. This is done because
	 * problems exist when devices are moved in and out of domains
	 * and their respective RMRR info is lost. We exempt USB devices
	 * from this process due to their usage of RMRRs that are known
	 * to not be needed after BIOS hand-off to OS.
	 */
	if (device_has_rmrr(pdev) &&
	    (pdev->class >> 8) != PCI_CLASS_SERIAL_USB)
		return 0;

2344 2345 2346 2347 2348 2349 2350 2351
	if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
		return 1;

	if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
		return 1;

	if (!(iommu_identity_mapping & IDENTMAP_ALL))
		return 0;
2352

2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369
	/*
	 * We want to start off with all devices in the 1:1 domain, and
	 * take them out later if we find they can't access all of memory.
	 *
	 * However, we can't do this for PCI devices behind bridges,
	 * because all PCI devices behind the same bridge will end up
	 * with the same source-id on their transactions.
	 *
	 * Practically speaking, we can't change things around for these
	 * devices at run-time, because we can't be sure there'll be no
	 * DMA transactions in flight for any of their siblings.
	 * 
	 * So PCI devices (unless they're on the root bus) as well as
	 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
	 * the 1:1 domain, just in _case_ one of their siblings turns out
	 * not to be able to map all of memory.
	 */
2370
	if (!pci_is_pcie(pdev)) {
2371 2372 2373 2374
		if (!pci_is_root_bus(pdev->bus))
			return 0;
		if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
			return 0;
2375
	} else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
2376 2377 2378 2379 2380 2381 2382
		return 0;

	/* 
	 * At boot time, we don't yet know if devices will be 64-bit capable.
	 * Assume that they will -- if they turn out not to be, then we can 
	 * take them out of the 1:1 domain later.
	 */
2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395
	if (!startup) {
		/*
		 * If the device's dma_mask is less than the system's memory
		 * size then this is not a candidate for identity mapping.
		 */
		u64 dma_mask = pdev->dma_mask;

		if (pdev->dev.coherent_dma_mask &&
		    pdev->dev.coherent_dma_mask < dma_mask)
			dma_mask = pdev->dev.coherent_dma_mask;

		return dma_mask >= dma_get_required_mask(&pdev->dev);
	}
2396 2397 2398 2399

	return 1;
}

2400
static int __init iommu_prepare_static_identity_mapping(int hw)
2401 2402 2403 2404
{
	struct pci_dev *pdev = NULL;
	int ret;

2405
	ret = si_domain_init(hw);
2406 2407 2408 2409
	if (ret)
		return -EFAULT;

	for_each_pci_dev(pdev) {
2410
		if (iommu_should_identity_map(pdev, 1)) {
2411
			ret = domain_add_dev_info(si_domain, pdev,
2412 2413 2414 2415 2416 2417
					     hw ? CONTEXT_TT_PASS_THROUGH :
						  CONTEXT_TT_MULTI_LEVEL);
			if (ret) {
				/* device not associated with an iommu */
				if (ret == -ENODEV)
					continue;
2418
				return ret;
2419 2420 2421
			}
			pr_info("IOMMU: %s identity mapping for device %s\n",
				hw ? "hardware" : "software", pci_name(pdev));
2422
		}
2423 2424 2425 2426 2427
	}

	return 0;
}

2428
static int __init init_dmars(void)
2429 2430 2431 2432 2433
{
	struct dmar_drhd_unit *drhd;
	struct dmar_rmrr_unit *rmrr;
	struct pci_dev *pdev;
	struct intel_iommu *iommu;
2434
	int i, ret;
2435

2436 2437 2438 2439 2440 2441 2442
	/*
	 * for each drhd
	 *    allocate root
	 *    initialize and program root entry to not present
	 * endfor
	 */
	for_each_drhd_unit(drhd) {
M
mark gross 已提交
2443 2444 2445 2446 2447
		/*
		 * lock not needed as this is only incremented in the single
		 * threaded kernel __init code path all other access are read
		 * only
		 */
2448 2449 2450 2451 2452 2453
		if (g_num_of_iommus < IOMMU_UNITS_SUPPORTED) {
			g_num_of_iommus++;
			continue;
		}
		printk_once(KERN_ERR "intel-iommu: exceeded %d IOMMUs\n",
			  IOMMU_UNITS_SUPPORTED);
M
mark gross 已提交
2454 2455
	}

W
Weidong Han 已提交
2456 2457 2458 2459 2460 2461 2462 2463
	g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
			GFP_KERNEL);
	if (!g_iommus) {
		printk(KERN_ERR "Allocating global iommu array failed\n");
		ret = -ENOMEM;
		goto error;
	}

2464 2465 2466
	deferred_flush = kzalloc(g_num_of_iommus *
		sizeof(struct deferred_flush_tables), GFP_KERNEL);
	if (!deferred_flush) {
M
mark gross 已提交
2467
		ret = -ENOMEM;
2468
		goto free_g_iommus;
M
mark gross 已提交
2469 2470
	}

2471
	for_each_active_iommu(iommu, drhd) {
W
Weidong Han 已提交
2472
		g_iommus[iommu->seq_id] = iommu;
2473

2474 2475
		ret = iommu_init_domains(iommu);
		if (ret)
2476
			goto free_iommu;
2477

2478 2479 2480
		/*
		 * TBD:
		 * we could share the same root & context tables
L
Lucas De Marchi 已提交
2481
		 * among all IOMMU's. Need to Split it later.
2482 2483 2484 2485
		 */
		ret = iommu_alloc_root_entry(iommu);
		if (ret) {
			printk(KERN_ERR "IOMMU: allocate root entry failed\n");
2486
			goto free_iommu;
2487
		}
F
Fenghua Yu 已提交
2488
		if (!ecap_pass_through(iommu->ecap))
2489
			hw_pass_through = 0;
2490 2491
	}

2492 2493 2494
	/*
	 * Start from the sane iommu hardware state.
	 */
2495
	for_each_active_iommu(iommu, drhd) {
2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514
		/*
		 * If the queued invalidation is already initialized by us
		 * (for example, while enabling interrupt-remapping) then
		 * we got the things already rolling from a sane state.
		 */
		if (iommu->qi)
			continue;

		/*
		 * Clear any previous faults.
		 */
		dmar_fault(-1, iommu);
		/*
		 * Disable queued invalidation if supported and already enabled
		 * before OS handover.
		 */
		dmar_disable_qi(iommu);
	}

2515
	for_each_active_iommu(iommu, drhd) {
2516 2517 2518 2519 2520 2521 2522
		if (dmar_enable_qi(iommu)) {
			/*
			 * Queued Invalidate not enabled, use Register Based
			 * Invalidate
			 */
			iommu->flush.flush_context = __iommu_flush_context;
			iommu->flush.flush_iotlb = __iommu_flush_iotlb;
Y
Yinghai Lu 已提交
2523
			printk(KERN_INFO "IOMMU %d 0x%Lx: using Register based "
2524
			       "invalidation\n",
Y
Yinghai Lu 已提交
2525
				iommu->seq_id,
2526
			       (unsigned long long)drhd->reg_base_addr);
2527 2528 2529
		} else {
			iommu->flush.flush_context = qi_flush_context;
			iommu->flush.flush_iotlb = qi_flush_iotlb;
Y
Yinghai Lu 已提交
2530
			printk(KERN_INFO "IOMMU %d 0x%Lx: using Queued "
2531
			       "invalidation\n",
Y
Yinghai Lu 已提交
2532
				iommu->seq_id,
2533
			       (unsigned long long)drhd->reg_base_addr);
2534 2535 2536
		}
	}

2537
	if (iommu_pass_through)
2538 2539
		iommu_identity_mapping |= IDENTMAP_ALL;

2540
#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
2541
	iommu_identity_mapping |= IDENTMAP_GFX;
2542
#endif
2543 2544 2545

	check_tylersburg_isoch();

2546
	/*
2547 2548 2549
	 * If pass through is not set or not enabled, setup context entries for
	 * identity mappings for rmrr, gfx, and isa and may fall back to static
	 * identity mapping if iommu_identity_mapping is set.
2550
	 */
2551 2552
	if (iommu_identity_mapping) {
		ret = iommu_prepare_static_identity_mapping(hw_pass_through);
F
Fenghua Yu 已提交
2553
		if (ret) {
2554
			printk(KERN_CRIT "Failed to setup IOMMU pass-through\n");
2555
			goto free_iommu;
2556 2557 2558
		}
	}
	/*
2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570
	 * For each rmrr
	 *   for each dev attached to rmrr
	 *   do
	 *     locate drhd for dev, alloc domain for dev
	 *     allocate free domain
	 *     allocate page table entries for rmrr
	 *     if context not allocated for bus
	 *           allocate and init context
	 *           set present in root table for this bus
	 *     init context with domain, translation etc
	 *    endfor
	 * endfor
2571
	 */
2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585
	printk(KERN_INFO "IOMMU: Setting RMRR:\n");
	for_each_rmrr_units(rmrr) {
		for (i = 0; i < rmrr->devices_cnt; i++) {
			pdev = rmrr->devices[i];
			/*
			 * some BIOS lists non-exist devices in DMAR
			 * table.
			 */
			if (!pdev)
				continue;
			ret = iommu_prepare_rmrr_dev(rmrr, pdev);
			if (ret)
				printk(KERN_ERR
				       "IOMMU: mapping reserved region failed\n");
2586
		}
F
Fenghua Yu 已提交
2587
	}
2588

2589 2590
	iommu_prepare_isa();

2591 2592 2593 2594 2595 2596 2597
	/*
	 * for each drhd
	 *   enable fault log
	 *   global invalidate context cache
	 *   global invalidate iotlb
	 *   enable translation
	 */
2598
	for_each_iommu(iommu, drhd) {
2599 2600 2601 2602 2603 2604
		if (drhd->ignored) {
			/*
			 * we always have to disable PMRs or DMA may fail on
			 * this device
			 */
			if (force_on)
2605
				iommu_disable_protect_mem_regions(iommu);
2606
			continue;
2607
		}
2608 2609 2610

		iommu_flush_write_buffer(iommu);

2611 2612
		ret = dmar_set_interrupt(iommu);
		if (ret)
2613
			goto free_iommu;
2614

2615 2616
		iommu_set_root_entry(iommu);

2617
		iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
2618
		iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
M
mark gross 已提交
2619

2620 2621
		ret = iommu_enable_translation(iommu);
		if (ret)
2622
			goto free_iommu;
2623 2624

		iommu_disable_protect_mem_regions(iommu);
2625 2626 2627
	}

	return 0;
2628 2629

free_iommu:
2630
	for_each_active_iommu(iommu, drhd)
2631
		free_dmar_iommu(iommu);
2632
	kfree(deferred_flush);
2633
free_g_iommus:
W
Weidong Han 已提交
2634
	kfree(g_iommus);
2635
error:
2636 2637 2638
	return ret;
}

2639
/* This takes a number of _MM_ pages, not VTD pages */
2640 2641 2642
static struct iova *intel_alloc_iova(struct device *dev,
				     struct dmar_domain *domain,
				     unsigned long nrpages, uint64_t dma_mask)
2643 2644 2645 2646
{
	struct pci_dev *pdev = to_pci_dev(dev);
	struct iova *iova = NULL;

2647 2648 2649 2650
	/* Restrict dma_mask to the width that the iommu can handle */
	dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);

	if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
2651 2652
		/*
		 * First try to allocate an io virtual address in
2653
		 * DMA_BIT_MASK(32) and if that fails then try allocating
J
Joe Perches 已提交
2654
		 * from higher range
2655
		 */
2656 2657 2658 2659 2660 2661 2662 2663 2664
		iova = alloc_iova(&domain->iovad, nrpages,
				  IOVA_PFN(DMA_BIT_MASK(32)), 1);
		if (iova)
			return iova;
	}
	iova = alloc_iova(&domain->iovad, nrpages, IOVA_PFN(dma_mask), 1);
	if (unlikely(!iova)) {
		printk(KERN_ERR "Allocating %ld-page iova for %s failed",
		       nrpages, pci_name(pdev));
2665 2666 2667 2668 2669 2670
		return NULL;
	}

	return iova;
}

2671
static struct dmar_domain *__get_valid_domain_for_dev(struct pci_dev *pdev)
2672 2673 2674 2675 2676 2677 2678 2679 2680
{
	struct dmar_domain *domain;
	int ret;

	domain = get_domain_for_dev(pdev,
			DEFAULT_DOMAIN_ADDRESS_WIDTH);
	if (!domain) {
		printk(KERN_ERR
			"Allocating domain for %s failed", pci_name(pdev));
A
Al Viro 已提交
2681
		return NULL;
2682 2683 2684
	}

	/* make sure context mapping is ok */
W
Weidong Han 已提交
2685
	if (unlikely(!domain_context_mapped(pdev))) {
F
Fenghua Yu 已提交
2686 2687
		ret = domain_context_mapping(domain, pdev,
					     CONTEXT_TT_MULTI_LEVEL);
2688 2689 2690 2691
		if (ret) {
			printk(KERN_ERR
				"Domain context map for %s failed",
				pci_name(pdev));
A
Al Viro 已提交
2692
			return NULL;
2693
		}
2694 2695
	}

2696 2697 2698
	return domain;
}

2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710
static inline struct dmar_domain *get_valid_domain_for_dev(struct pci_dev *dev)
{
	struct device_domain_info *info;

	/* No lock here, assumes no domain exit in normal case */
	info = dev->dev.archdata.iommu;
	if (likely(info))
		return info->domain;

	return __get_valid_domain_for_dev(dev);
}

2711 2712 2713 2714 2715 2716
static int iommu_dummy(struct pci_dev *pdev)
{
	return pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
}

/* Check if the pdev needs to go through non-identity map and unmap process.*/
2717
static int iommu_no_mapping(struct device *dev)
2718
{
2719
	struct pci_dev *pdev;
2720 2721
	int found;

2722
	if (unlikely(!dev_is_pci(dev)))
2723 2724 2725
		return 1;

	pdev = to_pci_dev(dev);
2726 2727 2728
	if (iommu_dummy(pdev))
		return 1;

2729
	if (!iommu_identity_mapping)
2730
		return 0;
2731 2732 2733

	found = identity_mapping(pdev);
	if (found) {
2734
		if (iommu_should_identity_map(pdev, 0))
2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750
			return 1;
		else {
			/*
			 * 32 bit DMA is removed from si_domain and fall back
			 * to non-identity mapping.
			 */
			domain_remove_one_dev_info(si_domain, pdev);
			printk(KERN_INFO "32bit %s uses non-identity mapping\n",
			       pci_name(pdev));
			return 0;
		}
	} else {
		/*
		 * In case of a detached 64 bit DMA device from vm, the device
		 * is put into si_domain for identity mapping.
		 */
2751
		if (iommu_should_identity_map(pdev, 0)) {
2752
			int ret;
2753 2754 2755 2756
			ret = domain_add_dev_info(si_domain, pdev,
						  hw_pass_through ?
						  CONTEXT_TT_PASS_THROUGH :
						  CONTEXT_TT_MULTI_LEVEL);
2757 2758 2759 2760 2761 2762 2763 2764
			if (!ret) {
				printk(KERN_INFO "64bit %s uses identity mapping\n",
				       pci_name(pdev));
				return 1;
			}
		}
	}

2765
	return 0;
2766 2767
}

2768 2769
static dma_addr_t __intel_map_single(struct device *hwdev, phys_addr_t paddr,
				     size_t size, int dir, u64 dma_mask)
2770 2771 2772
{
	struct pci_dev *pdev = to_pci_dev(hwdev);
	struct dmar_domain *domain;
F
Fenghua Yu 已提交
2773
	phys_addr_t start_paddr;
2774 2775
	struct iova *iova;
	int prot = 0;
I
Ingo Molnar 已提交
2776
	int ret;
2777
	struct intel_iommu *iommu;
2778
	unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
2779 2780

	BUG_ON(dir == DMA_NONE);
2781

2782
	if (iommu_no_mapping(hwdev))
I
Ingo Molnar 已提交
2783
		return paddr;
2784 2785 2786 2787 2788

	domain = get_valid_domain_for_dev(pdev);
	if (!domain)
		return 0;

2789
	iommu = domain_get_iommu(domain);
2790
	size = aligned_nrpages(paddr, size);
2791

2792
	iova = intel_alloc_iova(hwdev, domain, dma_to_mm_pfn(size), dma_mask);
2793 2794 2795
	if (!iova)
		goto error;

2796 2797 2798 2799 2800
	/*
	 * Check if DMAR supports zero-length reads on write only
	 * mappings..
	 */
	if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
2801
			!cap_zlr(iommu->cap))
2802 2803 2804 2805
		prot |= DMA_PTE_READ;
	if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
		prot |= DMA_PTE_WRITE;
	/*
I
Ingo Molnar 已提交
2806
	 * paddr - (paddr + size) might be partial page, we should map the whole
2807
	 * page.  Note: if two part of one page are separately mapped, we
I
Ingo Molnar 已提交
2808
	 * might have two guest_addr mapping to the same host paddr, but this
2809 2810
	 * is not a big problem
	 */
2811
	ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova->pfn_lo),
2812
				 mm_to_dma_pfn(paddr_pfn), size, prot);
2813 2814 2815
	if (ret)
		goto error;

2816 2817
	/* it's a non-present to present mapping. Only flush if caching mode */
	if (cap_caching_mode(iommu->cap))
2818
		iommu_flush_iotlb_psi(iommu, domain->id, mm_to_dma_pfn(iova->pfn_lo), size, 1);
2819
	else
2820
		iommu_flush_write_buffer(iommu);
2821

2822 2823 2824
	start_paddr = (phys_addr_t)iova->pfn_lo << PAGE_SHIFT;
	start_paddr += paddr & ~PAGE_MASK;
	return start_paddr;
2825 2826

error:
2827 2828
	if (iova)
		__free_iova(&domain->iovad, iova);
2829
	printk(KERN_ERR"Device %s request: %zx@%llx dir %d --- failed\n",
F
Fenghua Yu 已提交
2830
		pci_name(pdev), size, (unsigned long long)paddr, dir);
2831 2832 2833
	return 0;
}

2834 2835 2836 2837
static dma_addr_t intel_map_page(struct device *dev, struct page *page,
				 unsigned long offset, size_t size,
				 enum dma_data_direction dir,
				 struct dma_attrs *attrs)
2838
{
2839 2840
	return __intel_map_single(dev, page_to_phys(page) + offset, size,
				  dir, to_pci_dev(dev)->dma_mask);
2841 2842
}

M
mark gross 已提交
2843 2844
static void flush_unmaps(void)
{
2845
	int i, j;
M
mark gross 已提交
2846 2847 2848 2849 2850

	timer_on = 0;

	/* just flush them all */
	for (i = 0; i < g_num_of_iommus; i++) {
2851 2852 2853
		struct intel_iommu *iommu = g_iommus[i];
		if (!iommu)
			continue;
2854

2855 2856 2857
		if (!deferred_flush[i].next)
			continue;

2858 2859 2860
		/* In caching mode, global flushes turn emulation expensive */
		if (!cap_caching_mode(iommu->cap))
			iommu->flush.flush_iotlb(iommu, 0, 0, 0,
Y
Yu Zhao 已提交
2861
					 DMA_TLB_GLOBAL_FLUSH);
2862
		for (j = 0; j < deferred_flush[i].next; j++) {
Y
Yu Zhao 已提交
2863 2864
			unsigned long mask;
			struct iova *iova = deferred_flush[i].iova[j];
2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875
			struct dmar_domain *domain = deferred_flush[i].domain[j];

			/* On real hardware multiple invalidations are expensive */
			if (cap_caching_mode(iommu->cap))
				iommu_flush_iotlb_psi(iommu, domain->id,
				iova->pfn_lo, iova->pfn_hi - iova->pfn_lo + 1, 0);
			else {
				mask = ilog2(mm_to_dma_pfn(iova->pfn_hi - iova->pfn_lo + 1));
				iommu_flush_dev_iotlb(deferred_flush[i].domain[j],
						(uint64_t)iova->pfn_lo << PAGE_SHIFT, mask);
			}
Y
Yu Zhao 已提交
2876
			__free_iova(&deferred_flush[i].domain[j]->iovad, iova);
2877
		}
2878
		deferred_flush[i].next = 0;
M
mark gross 已提交
2879 2880 2881 2882 2883 2884 2885
	}

	list_size = 0;
}

static void flush_unmaps_timeout(unsigned long data)
{
2886 2887 2888
	unsigned long flags;

	spin_lock_irqsave(&async_umap_flush_lock, flags);
M
mark gross 已提交
2889
	flush_unmaps();
2890
	spin_unlock_irqrestore(&async_umap_flush_lock, flags);
M
mark gross 已提交
2891 2892 2893 2894 2895
}

static void add_unmap(struct dmar_domain *dom, struct iova *iova)
{
	unsigned long flags;
2896
	int next, iommu_id;
2897
	struct intel_iommu *iommu;
M
mark gross 已提交
2898 2899

	spin_lock_irqsave(&async_umap_flush_lock, flags);
2900 2901 2902
	if (list_size == HIGH_WATER_MARK)
		flush_unmaps();

2903 2904
	iommu = domain_get_iommu(dom);
	iommu_id = iommu->seq_id;
2905

2906 2907 2908 2909
	next = deferred_flush[iommu_id].next;
	deferred_flush[iommu_id].domain[next] = dom;
	deferred_flush[iommu_id].iova[next] = iova;
	deferred_flush[iommu_id].next++;
M
mark gross 已提交
2910 2911 2912 2913 2914 2915 2916 2917 2918

	if (!timer_on) {
		mod_timer(&unmap_timer, jiffies + msecs_to_jiffies(10));
		timer_on = 1;
	}
	list_size++;
	spin_unlock_irqrestore(&async_umap_flush_lock, flags);
}

2919 2920 2921
static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
			     size_t size, enum dma_data_direction dir,
			     struct dma_attrs *attrs)
2922 2923
{
	struct pci_dev *pdev = to_pci_dev(dev);
2924
	struct dmar_domain *domain;
2925
	unsigned long start_pfn, last_pfn;
2926
	struct iova *iova;
2927
	struct intel_iommu *iommu;
2928

2929
	if (iommu_no_mapping(dev))
2930
		return;
2931

2932 2933 2934
	domain = find_domain(pdev);
	BUG_ON(!domain);

2935 2936
	iommu = domain_get_iommu(domain);

2937
	iova = find_iova(&domain->iovad, IOVA_PFN(dev_addr));
2938 2939
	if (WARN_ONCE(!iova, "Driver unmaps unmatched page at PFN %llx\n",
		      (unsigned long long)dev_addr))
2940 2941
		return;

2942 2943
	start_pfn = mm_to_dma_pfn(iova->pfn_lo);
	last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
2944

2945 2946
	pr_debug("Device %s unmapping: pfn %lx-%lx\n",
		 pci_name(pdev), start_pfn, last_pfn);
2947

2948
	/*  clear the whole page */
2949 2950
	dma_pte_clear_range(domain, start_pfn, last_pfn);

2951
	/* free page tables */
2952 2953
	dma_pte_free_pagetable(domain, start_pfn, last_pfn);

M
mark gross 已提交
2954
	if (intel_iommu_strict) {
2955
		iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
2956
				      last_pfn - start_pfn + 1, 0);
M
mark gross 已提交
2957 2958 2959 2960 2961 2962 2963 2964 2965
		/* free iova */
		__free_iova(&domain->iovad, iova);
	} else {
		add_unmap(domain, iova);
		/*
		 * queue up the release of the unmap to save the 1/6th of the
		 * cpu used up by the iotlb flush operation...
		 */
	}
2966 2967
}

2968
static void *intel_alloc_coherent(struct device *hwdev, size_t size,
2969 2970
				  dma_addr_t *dma_handle, gfp_t flags,
				  struct dma_attrs *attrs)
2971 2972 2973 2974
{
	void *vaddr;
	int order;

F
Fenghua Yu 已提交
2975
	size = PAGE_ALIGN(size);
2976
	order = get_order(size);
2977 2978 2979 2980 2981 2982 2983 2984 2985

	if (!iommu_no_mapping(hwdev))
		flags &= ~(GFP_DMA | GFP_DMA32);
	else if (hwdev->coherent_dma_mask < dma_get_required_mask(hwdev)) {
		if (hwdev->coherent_dma_mask < DMA_BIT_MASK(32))
			flags |= GFP_DMA;
		else
			flags |= GFP_DMA32;
	}
2986 2987 2988 2989 2990 2991

	vaddr = (void *)__get_free_pages(flags, order);
	if (!vaddr)
		return NULL;
	memset(vaddr, 0, size);

2992 2993 2994
	*dma_handle = __intel_map_single(hwdev, virt_to_bus(vaddr), size,
					 DMA_BIDIRECTIONAL,
					 hwdev->coherent_dma_mask);
2995 2996 2997 2998 2999 3000
	if (*dma_handle)
		return vaddr;
	free_pages((unsigned long)vaddr, order);
	return NULL;
}

3001
static void intel_free_coherent(struct device *hwdev, size_t size, void *vaddr,
3002
				dma_addr_t dma_handle, struct dma_attrs *attrs)
3003 3004 3005
{
	int order;

F
Fenghua Yu 已提交
3006
	size = PAGE_ALIGN(size);
3007 3008
	order = get_order(size);

3009
	intel_unmap_page(hwdev, dma_handle, size, DMA_BIDIRECTIONAL, NULL);
3010 3011 3012
	free_pages((unsigned long)vaddr, order);
}

3013 3014 3015
static void intel_unmap_sg(struct device *hwdev, struct scatterlist *sglist,
			   int nelems, enum dma_data_direction dir,
			   struct dma_attrs *attrs)
3016 3017 3018
{
	struct pci_dev *pdev = to_pci_dev(hwdev);
	struct dmar_domain *domain;
3019
	unsigned long start_pfn, last_pfn;
3020
	struct iova *iova;
3021
	struct intel_iommu *iommu;
3022

3023
	if (iommu_no_mapping(hwdev))
3024 3025 3026
		return;

	domain = find_domain(pdev);
3027 3028 3029
	BUG_ON(!domain);

	iommu = domain_get_iommu(domain);
3030

F
FUJITA Tomonori 已提交
3031
	iova = find_iova(&domain->iovad, IOVA_PFN(sglist[0].dma_address));
3032 3033
	if (WARN_ONCE(!iova, "Driver unmaps unmatched sglist at PFN %llx\n",
		      (unsigned long long)sglist[0].dma_address))
3034 3035
		return;

3036 3037
	start_pfn = mm_to_dma_pfn(iova->pfn_lo);
	last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
3038 3039

	/*  clear the whole page */
3040 3041
	dma_pte_clear_range(domain, start_pfn, last_pfn);

3042
	/* free page tables */
3043
	dma_pte_free_pagetable(domain, start_pfn, last_pfn);
3044

3045 3046
	if (intel_iommu_strict) {
		iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
3047
				      last_pfn - start_pfn + 1, 0);
3048 3049 3050 3051 3052 3053 3054 3055 3056
		/* free iova */
		__free_iova(&domain->iovad, iova);
	} else {
		add_unmap(domain, iova);
		/*
		 * queue up the release of the unmap to save the 1/6th of the
		 * cpu used up by the iotlb flush operation...
		 */
	}
3057 3058 3059
}

static int intel_nontranslate_map_sg(struct device *hddev,
F
FUJITA Tomonori 已提交
3060
	struct scatterlist *sglist, int nelems, int dir)
3061 3062
{
	int i;
F
FUJITA Tomonori 已提交
3063
	struct scatterlist *sg;
3064

F
FUJITA Tomonori 已提交
3065
	for_each_sg(sglist, sg, nelems, i) {
F
FUJITA Tomonori 已提交
3066
		BUG_ON(!sg_page(sg));
3067
		sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
F
FUJITA Tomonori 已提交
3068
		sg->dma_length = sg->length;
3069 3070 3071 3072
	}
	return nelems;
}

3073 3074
static int intel_map_sg(struct device *hwdev, struct scatterlist *sglist, int nelems,
			enum dma_data_direction dir, struct dma_attrs *attrs)
3075 3076 3077 3078
{
	int i;
	struct pci_dev *pdev = to_pci_dev(hwdev);
	struct dmar_domain *domain;
3079 3080 3081 3082
	size_t size = 0;
	int prot = 0;
	struct iova *iova = NULL;
	int ret;
F
FUJITA Tomonori 已提交
3083
	struct scatterlist *sg;
3084
	unsigned long start_vpfn;
3085
	struct intel_iommu *iommu;
3086 3087

	BUG_ON(dir == DMA_NONE);
3088
	if (iommu_no_mapping(hwdev))
F
FUJITA Tomonori 已提交
3089
		return intel_nontranslate_map_sg(hwdev, sglist, nelems, dir);
3090

3091 3092 3093 3094
	domain = get_valid_domain_for_dev(pdev);
	if (!domain)
		return 0;

3095 3096
	iommu = domain_get_iommu(domain);

3097
	for_each_sg(sglist, sg, nelems, i)
3098
		size += aligned_nrpages(sg->offset, sg->length);
3099

3100 3101
	iova = intel_alloc_iova(hwdev, domain, dma_to_mm_pfn(size),
				pdev->dma_mask);
3102
	if (!iova) {
F
FUJITA Tomonori 已提交
3103
		sglist->dma_length = 0;
3104 3105 3106 3107 3108 3109 3110 3111
		return 0;
	}

	/*
	 * Check if DMAR supports zero-length reads on write only
	 * mappings..
	 */
	if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
3112
			!cap_zlr(iommu->cap))
3113 3114 3115 3116
		prot |= DMA_PTE_READ;
	if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
		prot |= DMA_PTE_WRITE;

3117
	start_vpfn = mm_to_dma_pfn(iova->pfn_lo);
3118

3119
	ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
3120 3121 3122 3123 3124 3125 3126 3127 3128 3129
	if (unlikely(ret)) {
		/*  clear the page */
		dma_pte_clear_range(domain, start_vpfn,
				    start_vpfn + size - 1);
		/* free page tables */
		dma_pte_free_pagetable(domain, start_vpfn,
				       start_vpfn + size - 1);
		/* free iova */
		__free_iova(&domain->iovad, iova);
		return 0;
3130 3131
	}

3132 3133
	/* it's a non-present to present mapping. Only flush if caching mode */
	if (cap_caching_mode(iommu->cap))
3134
		iommu_flush_iotlb_psi(iommu, domain->id, start_vpfn, size, 1);
3135
	else
3136
		iommu_flush_write_buffer(iommu);
3137

3138 3139 3140
	return nelems;
}

3141 3142 3143 3144 3145
static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
{
	return !dma_addr;
}

3146
struct dma_map_ops intel_dma_ops = {
3147 3148
	.alloc = intel_alloc_coherent,
	.free = intel_free_coherent,
3149 3150
	.map_sg = intel_map_sg,
	.unmap_sg = intel_unmap_sg,
3151 3152
	.map_page = intel_map_page,
	.unmap_page = intel_unmap_page,
3153
	.mapping_error = intel_mapping_error,
3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237
};

static inline int iommu_domain_cache_init(void)
{
	int ret = 0;

	iommu_domain_cache = kmem_cache_create("iommu_domain",
					 sizeof(struct dmar_domain),
					 0,
					 SLAB_HWCACHE_ALIGN,

					 NULL);
	if (!iommu_domain_cache) {
		printk(KERN_ERR "Couldn't create iommu_domain cache\n");
		ret = -ENOMEM;
	}

	return ret;
}

static inline int iommu_devinfo_cache_init(void)
{
	int ret = 0;

	iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
					 sizeof(struct device_domain_info),
					 0,
					 SLAB_HWCACHE_ALIGN,
					 NULL);
	if (!iommu_devinfo_cache) {
		printk(KERN_ERR "Couldn't create devinfo cache\n");
		ret = -ENOMEM;
	}

	return ret;
}

static inline int iommu_iova_cache_init(void)
{
	int ret = 0;

	iommu_iova_cache = kmem_cache_create("iommu_iova",
					 sizeof(struct iova),
					 0,
					 SLAB_HWCACHE_ALIGN,
					 NULL);
	if (!iommu_iova_cache) {
		printk(KERN_ERR "Couldn't create iova cache\n");
		ret = -ENOMEM;
	}

	return ret;
}

static int __init iommu_init_mempool(void)
{
	int ret;
	ret = iommu_iova_cache_init();
	if (ret)
		return ret;

	ret = iommu_domain_cache_init();
	if (ret)
		goto domain_error;

	ret = iommu_devinfo_cache_init();
	if (!ret)
		return ret;

	kmem_cache_destroy(iommu_domain_cache);
domain_error:
	kmem_cache_destroy(iommu_iova_cache);

	return -ENOMEM;
}

static void __init iommu_exit_mempool(void)
{
	kmem_cache_destroy(iommu_devinfo_cache);
	kmem_cache_destroy(iommu_domain_cache);
	kmem_cache_destroy(iommu_iova_cache);

}

3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265
static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
{
	struct dmar_drhd_unit *drhd;
	u32 vtbar;
	int rc;

	/* We know that this device on this chipset has its own IOMMU.
	 * If we find it under a different IOMMU, then the BIOS is lying
	 * to us. Hope that the IOMMU for this device is actually
	 * disabled, and it needs no translation...
	 */
	rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
	if (rc) {
		/* "can't" happen */
		dev_info(&pdev->dev, "failed to run vt-d quirk\n");
		return;
	}
	vtbar &= 0xffff0000;

	/* we know that the this iommu should be at offset 0xa000 from vtbar */
	drhd = dmar_find_matched_drhd_unit(pdev);
	if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
			    TAINT_FIRMWARE_WORKAROUND,
			    "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
		pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
}
DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);

3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281
static void __init init_no_remapping_devices(void)
{
	struct dmar_drhd_unit *drhd;

	for_each_drhd_unit(drhd) {
		if (!drhd->include_all) {
			int i;
			for (i = 0; i < drhd->devices_cnt; i++)
				if (drhd->devices[i] != NULL)
					break;
			/* ignore DMAR unit if no pci devices exist */
			if (i == drhd->devices_cnt)
				drhd->ignored = 1;
		}
	}

3282
	for_each_active_drhd_unit(drhd) {
3283
		int i;
3284
		if (drhd->include_all)
3285 3286 3287 3288
			continue;

		for (i = 0; i < drhd->devices_cnt; i++)
			if (drhd->devices[i] &&
3289
			    !IS_GFX_DEVICE(drhd->devices[i]))
3290 3291 3292 3293 3294
				break;

		if (i < drhd->devices_cnt)
			continue;

3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305
		/* This IOMMU has *only* gfx devices. Either bypass it or
		   set the gfx_mapped flag, as appropriate */
		if (dmar_map_gfx) {
			intel_iommu_gfx_mapped = 1;
		} else {
			drhd->ignored = 1;
			for (i = 0; i < drhd->devices_cnt; i++) {
				if (!drhd->devices[i])
					continue;
				drhd->devices[i]->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
			}
3306 3307 3308 3309
		}
	}
}

3310 3311 3312 3313 3314 3315 3316 3317 3318 3319
#ifdef CONFIG_SUSPEND
static int init_iommu_hw(void)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;

	for_each_active_iommu(iommu, drhd)
		if (iommu->qi)
			dmar_reenable_qi(iommu);

3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330
	for_each_iommu(iommu, drhd) {
		if (drhd->ignored) {
			/*
			 * we always have to disable PMRs or DMA may fail on
			 * this device
			 */
			if (force_on)
				iommu_disable_protect_mem_regions(iommu);
			continue;
		}
	
3331 3332 3333 3334 3335
		iommu_flush_write_buffer(iommu);

		iommu_set_root_entry(iommu);

		iommu->flush.flush_context(iommu, 0, 0, 0,
3336
					   DMA_CCMD_GLOBAL_INVL);
3337
		iommu->flush.flush_iotlb(iommu, 0, 0, 0,
3338
					 DMA_TLB_GLOBAL_FLUSH);
3339 3340
		if (iommu_enable_translation(iommu))
			return 1;
3341
		iommu_disable_protect_mem_regions(iommu);
3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353
	}

	return 0;
}

static void iommu_flush_all(void)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;

	for_each_active_iommu(iommu, drhd) {
		iommu->flush.flush_context(iommu, 0, 0, 0,
3354
					   DMA_CCMD_GLOBAL_INVL);
3355
		iommu->flush.flush_iotlb(iommu, 0, 0, 0,
3356
					 DMA_TLB_GLOBAL_FLUSH);
3357 3358 3359
	}
}

3360
static int iommu_suspend(void)
3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	unsigned long flag;

	for_each_active_iommu(iommu, drhd) {
		iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
						 GFP_ATOMIC);
		if (!iommu->iommu_state)
			goto nomem;
	}

	iommu_flush_all();

	for_each_active_iommu(iommu, drhd) {
		iommu_disable_translation(iommu);

3378
		raw_spin_lock_irqsave(&iommu->register_lock, flag);
3379 3380 3381 3382 3383 3384 3385 3386 3387 3388

		iommu->iommu_state[SR_DMAR_FECTL_REG] =
			readl(iommu->reg + DMAR_FECTL_REG);
		iommu->iommu_state[SR_DMAR_FEDATA_REG] =
			readl(iommu->reg + DMAR_FEDATA_REG);
		iommu->iommu_state[SR_DMAR_FEADDR_REG] =
			readl(iommu->reg + DMAR_FEADDR_REG);
		iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
			readl(iommu->reg + DMAR_FEUADDR_REG);

3389
		raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
3390 3391 3392 3393 3394 3395 3396 3397 3398 3399
	}
	return 0;

nomem:
	for_each_active_iommu(iommu, drhd)
		kfree(iommu->iommu_state);

	return -ENOMEM;
}

3400
static void iommu_resume(void)
3401 3402 3403 3404 3405 3406
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	unsigned long flag;

	if (init_iommu_hw()) {
3407 3408 3409 3410
		if (force_on)
			panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
		else
			WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
3411
		return;
3412 3413 3414 3415
	}

	for_each_active_iommu(iommu, drhd) {

3416
		raw_spin_lock_irqsave(&iommu->register_lock, flag);
3417 3418 3419 3420 3421 3422 3423 3424 3425 3426

		writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
			iommu->reg + DMAR_FECTL_REG);
		writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
			iommu->reg + DMAR_FEDATA_REG);
		writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
			iommu->reg + DMAR_FEADDR_REG);
		writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
			iommu->reg + DMAR_FEUADDR_REG);

3427
		raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
3428 3429 3430 3431 3432 3433
	}

	for_each_active_iommu(iommu, drhd)
		kfree(iommu->iommu_state);
}

3434
static struct syscore_ops iommu_syscore_ops = {
3435 3436 3437 3438
	.resume		= iommu_resume,
	.suspend	= iommu_suspend,
};

3439
static void __init init_iommu_pm_ops(void)
3440
{
3441
	register_syscore_ops(&iommu_syscore_ops);
3442 3443 3444
}

#else
3445
static inline void init_iommu_pm_ops(void) {}
3446 3447
#endif	/* CONFIG_PM */

3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477
static void __init dmar_register_rmrr_unit(struct dmar_rmrr_unit *rmrr)
{
	list_add(&rmrr->list, &dmar_rmrr_units);
}


int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header)
{
	struct acpi_dmar_reserved_memory *rmrr;
	struct dmar_rmrr_unit *rmrru;

	rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
	if (!rmrru)
		return -ENOMEM;

	rmrru->hdr = header;
	rmrr = (struct acpi_dmar_reserved_memory *)header;
	rmrru->base_address = rmrr->base_address;
	rmrru->end_address = rmrr->end_address;

	dmar_register_rmrr_unit(rmrru);
	return 0;
}

static int __init
rmrr_parse_dev(struct dmar_rmrr_unit *rmrru)
{
	struct acpi_dmar_reserved_memory *rmrr;

	rmrr = (struct acpi_dmar_reserved_memory *) rmrru->hdr;
3478 3479 3480 3481
	return dmar_parse_dev_scope((void *)(rmrr + 1),
				    ((void *)rmrr) + rmrr->header.length,
				    &rmrru->devices_cnt, &rmrru->devices,
				    rmrr->segment);
3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509
}

int __init dmar_parse_one_atsr(struct acpi_dmar_header *hdr)
{
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	atsr = container_of(hdr, struct acpi_dmar_atsr, header);
	atsru = kzalloc(sizeof(*atsru), GFP_KERNEL);
	if (!atsru)
		return -ENOMEM;

	atsru->hdr = hdr;
	atsru->include_all = atsr->flags & 0x1;

	list_add(&atsru->list, &dmar_atsr_units);

	return 0;
}

static int __init atsr_parse_dev(struct dmar_atsr_unit *atsru)
{
	struct acpi_dmar_atsr *atsr;

	if (atsru->include_all)
		return 0;

	atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530
	return dmar_parse_dev_scope((void *)(atsr + 1),
				    (void *)atsr + atsr->header.length,
				    &atsru->devices_cnt, &atsru->devices,
				    atsr->segment);
}

static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
{
	dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
	kfree(atsru);
}

static void intel_iommu_free_dmars(void)
{
	struct dmar_rmrr_unit *rmrru, *rmrr_n;
	struct dmar_atsr_unit *atsru, *atsr_n;

	list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
		list_del(&rmrru->list);
		dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
		kfree(rmrru);
3531 3532
	}

3533 3534 3535 3536
	list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
		list_del(&atsru->list);
		intel_iommu_free_atsr(atsru);
	}
3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560
}

int dmar_find_matched_atsr_unit(struct pci_dev *dev)
{
	int i;
	struct pci_bus *bus;
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	dev = pci_physfn(dev);

	list_for_each_entry(atsru, &dmar_atsr_units, list) {
		atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
		if (atsr->segment == pci_domain_nr(dev->bus))
			goto found;
	}

	return 0;

found:
	for (bus = dev->bus; bus; bus = bus->parent) {
		struct pci_dev *bridge = bus->self;

		if (!bridge || !pci_is_pcie(bridge) ||
3561
		    pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
3562 3563
			return 0;

3564
		if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT) {
3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577
			for (i = 0; i < atsru->devices_cnt; i++)
				if (atsru->devices[i] == bridge)
					return 1;
			break;
		}
	}

	if (atsru->include_all)
		return 1;

	return 0;
}

3578
int __init dmar_parse_rmrr_atsr_dev(void)
3579
{
3580 3581
	struct dmar_rmrr_unit *rmrr;
	struct dmar_atsr_unit *atsr;
3582 3583
	int ret = 0;

3584
	list_for_each_entry(rmrr, &dmar_rmrr_units, list) {
3585 3586 3587 3588 3589
		ret = rmrr_parse_dev(rmrr);
		if (ret)
			return ret;
	}

3590
	list_for_each_entry(atsr, &dmar_atsr_units, list) {
3591 3592 3593 3594 3595 3596 3597 3598
		ret = atsr_parse_dev(atsr);
		if (ret)
			return ret;
	}

	return ret;
}

F
Fenghua Yu 已提交
3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611
/*
 * Here we only respond to action of unbound device from driver.
 *
 * Added device is not attached to its DMAR domain here yet. That will happen
 * when mapping the device to iova.
 */
static int device_notifier(struct notifier_block *nb,
				  unsigned long action, void *data)
{
	struct device *dev = data;
	struct pci_dev *pdev = to_pci_dev(dev);
	struct dmar_domain *domain;

3612
	if (iommu_dummy(pdev))
3613 3614
		return 0;

3615 3616 3617 3618
	if (action != BUS_NOTIFY_UNBOUND_DRIVER &&
	    action != BUS_NOTIFY_DEL_DEVICE)
		return 0;

F
Fenghua Yu 已提交
3619 3620 3621 3622
	domain = find_domain(pdev);
	if (!domain)
		return 0;

3623 3624 3625 3626 3627
	domain_remove_one_dev_info(domain, pdev);
	if (!(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) &&
	    !(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) &&
	    list_empty(&domain->devices))
		domain_exit(domain);
3628

F
Fenghua Yu 已提交
3629 3630 3631 3632 3633 3634 3635
	return 0;
}

static struct notifier_block device_nb = {
	.notifier_call = device_notifier,
};

3636 3637
int __init intel_iommu_init(void)
{
3638
	int ret = -ENODEV;
3639
	struct dmar_drhd_unit *drhd;
3640
	struct intel_iommu *iommu;
3641

3642 3643 3644 3645 3646 3647
	/* VT-d is required for a TXT/tboot launch, so enforce that */
	force_on = tboot_force_iommu();

	if (dmar_table_init()) {
		if (force_on)
			panic("tboot: Failed to initialize DMAR table\n");
3648
		goto out_free_dmar;
3649
	}
3650

3651 3652 3653
	/*
	 * Disable translation if already enabled prior to OS handover.
	 */
3654
	for_each_active_iommu(iommu, drhd)
3655 3656 3657
		if (iommu->gcmd & DMA_GCMD_TE)
			iommu_disable_translation(iommu);

3658
	if (dmar_dev_scope_init() < 0) {
3659 3660
		if (force_on)
			panic("tboot: Failed to initialize DMAR device scope\n");
3661
		goto out_free_dmar;
3662
	}
3663

3664
	if (no_iommu || dmar_disabled)
3665
		goto out_free_dmar;
3666

3667 3668 3669
	if (iommu_init_mempool()) {
		if (force_on)
			panic("tboot: Failed to initialize iommu memory\n");
3670
		goto out_free_dmar;
3671 3672
	}

3673 3674 3675 3676 3677 3678
	if (list_empty(&dmar_rmrr_units))
		printk(KERN_INFO "DMAR: No RMRR found\n");

	if (list_empty(&dmar_atsr_units))
		printk(KERN_INFO "DMAR: No ATSR found\n");

3679 3680 3681
	if (dmar_init_reserved_ranges()) {
		if (force_on)
			panic("tboot: Failed to reserve iommu ranges\n");
3682
		goto out_free_mempool;
3683
	}
3684 3685 3686

	init_no_remapping_devices();

3687
	ret = init_dmars();
3688
	if (ret) {
3689 3690
		if (force_on)
			panic("tboot: Failed to initialize DMARs\n");
3691
		printk(KERN_ERR "IOMMU: dmar init failed\n");
3692
		goto out_free_reserved_range;
3693 3694 3695 3696
	}
	printk(KERN_INFO
	"PCI-DMA: Intel(R) Virtualization Technology for Directed I/O\n");

M
mark gross 已提交
3697
	init_timer(&unmap_timer);
3698 3699 3700
#ifdef CONFIG_SWIOTLB
	swiotlb = 0;
#endif
3701
	dma_ops = &intel_dma_ops;
F
Fenghua Yu 已提交
3702

3703
	init_iommu_pm_ops();
3704

3705
	bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
3706

F
Fenghua Yu 已提交
3707 3708
	bus_register_notifier(&pci_bus_type, &device_nb);

3709 3710
	intel_iommu_enabled = 1;

3711
	return 0;
3712 3713 3714 3715 3716 3717 3718 3719

out_free_reserved_range:
	put_iova_domain(&reserved_iova_list);
out_free_mempool:
	iommu_exit_mempool();
out_free_dmar:
	intel_iommu_free_dmars();
	return ret;
3720
}
3721

3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736
static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
					   struct pci_dev *pdev)
{
	struct pci_dev *tmp, *parent;

	if (!iommu || !pdev)
		return;

	/* dependent device detach */
	tmp = pci_find_upstream_pcie_bridge(pdev);
	/* Secondary interface's bus number and devfn 0 */
	if (tmp) {
		parent = pdev->bus->self;
		while (parent != tmp) {
			iommu_detach_dev(iommu, parent->bus->number,
3737
					 parent->devfn);
3738 3739
			parent = parent->bus->self;
		}
3740
		if (pci_is_pcie(tmp)) /* this is a PCIe-to-PCI bridge */
3741 3742 3743
			iommu_detach_dev(iommu,
				tmp->subordinate->number, 0);
		else /* this is a legacy PCI bridge */
3744 3745
			iommu_detach_dev(iommu, tmp->bus->number,
					 tmp->devfn);
3746 3747 3748
	}
}

3749
static void domain_remove_one_dev_info(struct dmar_domain *domain,
3750 3751
					  struct pci_dev *pdev)
{
3752
	struct device_domain_info *info, *tmp;
3753 3754 3755 3756
	struct intel_iommu *iommu;
	unsigned long flags;
	int found = 0;

3757 3758
	iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
				pdev->devfn);
3759 3760 3761 3762
	if (!iommu)
		return;

	spin_lock_irqsave(&device_domain_lock, flags);
3763
	list_for_each_entry_safe(info, tmp, &domain->devices, link) {
3764 3765
		if (info->segment == pci_domain_nr(pdev->bus) &&
		    info->bus == pdev->bus->number &&
3766
		    info->devfn == pdev->devfn) {
3767
			unlink_domain_info(info);
3768 3769
			spin_unlock_irqrestore(&device_domain_lock, flags);

Y
Yu Zhao 已提交
3770
			iommu_disable_dev_iotlb(info);
3771
			iommu_detach_dev(iommu, info->bus, info->devfn);
3772
			iommu_detach_dependent_devices(iommu, pdev);
3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786
			free_devinfo_mem(info);

			spin_lock_irqsave(&device_domain_lock, flags);

			if (found)
				break;
			else
				continue;
		}

		/* if there is no other devices under the same iommu
		 * owned by this domain, clear this iommu in iommu_bmp
		 * update iommu count and coherency
		 */
3787 3788
		if (iommu == device_to_iommu(info->segment, info->bus,
					    info->devfn))
3789 3790 3791
			found = 1;
	}

3792 3793
	spin_unlock_irqrestore(&device_domain_lock, flags);

3794 3795 3796
	if (found == 0) {
		unsigned long tmp_flags;
		spin_lock_irqsave(&domain->iommu_lock, tmp_flags);
3797
		clear_bit(iommu->seq_id, domain->iommu_bmp);
3798
		domain->iommu_count--;
3799
		domain_update_iommu_cap(domain);
3800
		spin_unlock_irqrestore(&domain->iommu_lock, tmp_flags);
3801

3802 3803 3804 3805 3806 3807 3808
		if (!(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) &&
		    !(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)) {
			spin_lock_irqsave(&iommu->lock, tmp_flags);
			clear_bit(domain->id, iommu->domain_ids);
			iommu->domains[domain->id] = NULL;
			spin_unlock_irqrestore(&iommu->lock, tmp_flags);
		}
3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821
	}
}

static void vm_domain_remove_all_dev_info(struct dmar_domain *domain)
{
	struct device_domain_info *info;
	struct intel_iommu *iommu;
	unsigned long flags1, flags2;

	spin_lock_irqsave(&device_domain_lock, flags1);
	while (!list_empty(&domain->devices)) {
		info = list_entry(domain->devices.next,
			struct device_domain_info, link);
3822
		unlink_domain_info(info);
3823 3824
		spin_unlock_irqrestore(&device_domain_lock, flags1);

Y
Yu Zhao 已提交
3825
		iommu_disable_dev_iotlb(info);
3826
		iommu = device_to_iommu(info->segment, info->bus, info->devfn);
3827
		iommu_detach_dev(iommu, info->bus, info->devfn);
3828
		iommu_detach_dependent_devices(iommu, info->dev);
3829 3830

		/* clear this iommu in iommu_bmp, update iommu count
3831
		 * and capabilities
3832 3833 3834
		 */
		spin_lock_irqsave(&domain->iommu_lock, flags2);
		if (test_and_clear_bit(iommu->seq_id,
3835
				       domain->iommu_bmp)) {
3836
			domain->iommu_count--;
3837
			domain_update_iommu_cap(domain);
3838 3839 3840 3841 3842 3843 3844 3845 3846
		}
		spin_unlock_irqrestore(&domain->iommu_lock, flags2);

		free_devinfo_mem(info);
		spin_lock_irqsave(&device_domain_lock, flags1);
	}
	spin_unlock_irqrestore(&device_domain_lock, flags1);
}

3847
/* domain id for virtual machine, it won't be set in context */
3848
static atomic_t vm_domid = ATOMIC_INIT(0);
3849 3850 3851 3852 3853 3854 3855 3856 3857

static struct dmar_domain *iommu_alloc_vm_domain(void)
{
	struct dmar_domain *domain;

	domain = alloc_domain_mem();
	if (!domain)
		return NULL;

3858
	domain->id = atomic_inc_return(&vm_domid);
3859
	domain->nid = -1;
3860
	memset(domain->iommu_bmp, 0, sizeof(domain->iommu_bmp));
3861 3862 3863 3864 3865
	domain->flags = DOMAIN_FLAG_VIRTUAL_MACHINE;

	return domain;
}

3866
static int md_domain_init(struct dmar_domain *domain, int guest_width)
3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883
{
	int adjust_width;

	init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
	spin_lock_init(&domain->iommu_lock);

	domain_reserve_special_ranges(domain);

	/* calculate AGAW */
	domain->gaw = guest_width;
	adjust_width = guestwidth_to_adjustwidth(guest_width);
	domain->agaw = width_to_agaw(adjust_width);

	INIT_LIST_HEAD(&domain->devices);

	domain->iommu_count = 0;
	domain->iommu_coherency = 0;
3884
	domain->iommu_snooping = 0;
3885
	domain->iommu_superpage = 0;
3886
	domain->max_addr = 0;
3887
	domain->nid = -1;
3888 3889

	/* always allocate the top pgd */
3890
	domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904
	if (!domain->pgd)
		return -ENOMEM;
	domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
	return 0;
}

static void iommu_free_vm_domain(struct dmar_domain *domain)
{
	unsigned long flags;
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
	unsigned long i;
	unsigned long ndomains;

3905
	for_each_active_iommu(iommu, drhd) {
3906
		ndomains = cap_ndoms(iommu->cap);
3907
		for_each_set_bit(i, iommu->domain_ids, ndomains) {
3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929
			if (iommu->domains[i] == domain) {
				spin_lock_irqsave(&iommu->lock, flags);
				clear_bit(i, iommu->domain_ids);
				iommu->domains[i] = NULL;
				spin_unlock_irqrestore(&iommu->lock, flags);
				break;
			}
		}
	}
}

static void vm_domain_exit(struct dmar_domain *domain)
{
	/* Domain 0 is reserved, so dont process it */
	if (!domain)
		return;

	vm_domain_remove_all_dev_info(domain);
	/* destroy iovas */
	put_iova_domain(&domain->iovad);

	/* clear ptes */
3930
	dma_pte_clear_range(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
3931 3932

	/* free page tables */
3933
	dma_pte_free_pagetable(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
3934 3935 3936 3937 3938

	iommu_free_vm_domain(domain);
	free_domain_mem(domain);
}

3939
static int intel_iommu_domain_init(struct iommu_domain *domain)
K
Kay, Allen M 已提交
3940
{
3941
	struct dmar_domain *dmar_domain;
K
Kay, Allen M 已提交
3942

3943 3944
	dmar_domain = iommu_alloc_vm_domain();
	if (!dmar_domain) {
K
Kay, Allen M 已提交
3945
		printk(KERN_ERR
3946 3947
			"intel_iommu_domain_init: dmar_domain == NULL\n");
		return -ENOMEM;
K
Kay, Allen M 已提交
3948
	}
3949
	if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
K
Kay, Allen M 已提交
3950
		printk(KERN_ERR
3951 3952 3953
			"intel_iommu_domain_init() failed\n");
		vm_domain_exit(dmar_domain);
		return -ENOMEM;
K
Kay, Allen M 已提交
3954
	}
3955
	domain_update_iommu_cap(dmar_domain);
3956
	domain->priv = dmar_domain;
3957

3958 3959 3960 3961
	domain->geometry.aperture_start = 0;
	domain->geometry.aperture_end   = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
	domain->geometry.force_aperture = true;

3962
	return 0;
K
Kay, Allen M 已提交
3963 3964
}

3965
static void intel_iommu_domain_destroy(struct iommu_domain *domain)
K
Kay, Allen M 已提交
3966
{
3967 3968 3969 3970
	struct dmar_domain *dmar_domain = domain->priv;

	domain->priv = NULL;
	vm_domain_exit(dmar_domain);
K
Kay, Allen M 已提交
3971 3972
}

3973 3974
static int intel_iommu_attach_device(struct iommu_domain *domain,
				     struct device *dev)
K
Kay, Allen M 已提交
3975
{
3976 3977
	struct dmar_domain *dmar_domain = domain->priv;
	struct pci_dev *pdev = to_pci_dev(dev);
3978 3979
	struct intel_iommu *iommu;
	int addr_width;
3980 3981 3982 3983 3984 3985 3986

	/* normally pdev is not mapped */
	if (unlikely(domain_context_mapped(pdev))) {
		struct dmar_domain *old_domain;

		old_domain = find_domain(pdev);
		if (old_domain) {
3987 3988 3989
			if (dmar_domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
			    dmar_domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)
				domain_remove_one_dev_info(old_domain, pdev);
3990 3991 3992 3993 3994
			else
				domain_remove_dev_info(old_domain);
		}
	}

3995 3996
	iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
				pdev->devfn);
3997 3998 3999 4000 4001
	if (!iommu)
		return -ENODEV;

	/* check if this iommu agaw is sufficient for max mapped address */
	addr_width = agaw_to_width(iommu->agaw);
4002 4003 4004 4005 4006
	if (addr_width > cap_mgaw(iommu->cap))
		addr_width = cap_mgaw(iommu->cap);

	if (dmar_domain->max_addr > (1LL << addr_width)) {
		printk(KERN_ERR "%s: iommu width (%d) is not "
4007
		       "sufficient for the mapped address (%llx)\n",
4008
		       __func__, addr_width, dmar_domain->max_addr);
4009 4010
		return -EFAULT;
	}
4011 4012 4013 4014 4015 4016 4017 4018 4019 4020
	dmar_domain->gaw = addr_width;

	/*
	 * Knock out extra levels of page tables if necessary
	 */
	while (iommu->agaw < dmar_domain->agaw) {
		struct dma_pte *pte;

		pte = dmar_domain->pgd;
		if (dma_pte_present(pte)) {
4021 4022
			dmar_domain->pgd = (struct dma_pte *)
				phys_to_virt(dma_pte_addr(pte));
4023
			free_pgtable_page(pte);
4024 4025 4026
		}
		dmar_domain->agaw--;
	}
4027

4028
	return domain_add_dev_info(dmar_domain, pdev, CONTEXT_TT_MULTI_LEVEL);
K
Kay, Allen M 已提交
4029 4030
}

4031 4032
static void intel_iommu_detach_device(struct iommu_domain *domain,
				      struct device *dev)
K
Kay, Allen M 已提交
4033
{
4034 4035 4036
	struct dmar_domain *dmar_domain = domain->priv;
	struct pci_dev *pdev = to_pci_dev(dev);

4037
	domain_remove_one_dev_info(dmar_domain, pdev);
4038
}
4039

4040 4041
static int intel_iommu_map(struct iommu_domain *domain,
			   unsigned long iova, phys_addr_t hpa,
4042
			   size_t size, int iommu_prot)
4043
{
4044
	struct dmar_domain *dmar_domain = domain->priv;
4045
	u64 max_addr;
4046
	int prot = 0;
4047
	int ret;
4048

4049 4050 4051 4052
	if (iommu_prot & IOMMU_READ)
		prot |= DMA_PTE_READ;
	if (iommu_prot & IOMMU_WRITE)
		prot |= DMA_PTE_WRITE;
4053 4054
	if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
		prot |= DMA_PTE_SNP;
4055

4056
	max_addr = iova + size;
4057
	if (dmar_domain->max_addr < max_addr) {
4058 4059 4060
		u64 end;

		/* check if minimum agaw is sufficient for mapped address */
4061
		end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
4062
		if (end < max_addr) {
4063
			printk(KERN_ERR "%s: iommu width (%d) is not "
4064
			       "sufficient for the mapped address (%llx)\n",
4065
			       __func__, dmar_domain->gaw, max_addr);
4066 4067
			return -EFAULT;
		}
4068
		dmar_domain->max_addr = max_addr;
4069
	}
4070 4071
	/* Round up size to next multiple of PAGE_SIZE, if it and
	   the low bits of hpa would take us onto the next page */
4072
	size = aligned_nrpages(hpa, size);
4073 4074
	ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
				 hpa >> VTD_PAGE_SHIFT, size, prot);
4075
	return ret;
K
Kay, Allen M 已提交
4076 4077
}

4078 4079
static size_t intel_iommu_unmap(struct iommu_domain *domain,
			     unsigned long iova, size_t size)
K
Kay, Allen M 已提交
4080
{
4081
	struct dmar_domain *dmar_domain = domain->priv;
4082
	int order;
4083

4084
	order = dma_pte_clear_range(dmar_domain, iova >> VTD_PAGE_SHIFT,
4085
			    (iova + size - 1) >> VTD_PAGE_SHIFT);
4086

4087 4088
	if (dmar_domain->max_addr == iova + size)
		dmar_domain->max_addr = iova;
4089

4090
	return PAGE_SIZE << order;
K
Kay, Allen M 已提交
4091 4092
}

4093
static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
4094
					    dma_addr_t iova)
K
Kay, Allen M 已提交
4095
{
4096
	struct dmar_domain *dmar_domain = domain->priv;
K
Kay, Allen M 已提交
4097
	struct dma_pte *pte;
4098
	u64 phys = 0;
K
Kay, Allen M 已提交
4099

4100
	pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, 0);
K
Kay, Allen M 已提交
4101
	if (pte)
4102
		phys = dma_pte_addr(pte);
K
Kay, Allen M 已提交
4103

4104
	return phys;
K
Kay, Allen M 已提交
4105
}
4106

S
Sheng Yang 已提交
4107 4108 4109 4110 4111 4112 4113
static int intel_iommu_domain_has_cap(struct iommu_domain *domain,
				      unsigned long cap)
{
	struct dmar_domain *dmar_domain = domain->priv;

	if (cap == IOMMU_CAP_CACHE_COHERENCY)
		return dmar_domain->iommu_snooping;
4114
	if (cap == IOMMU_CAP_INTR_REMAP)
4115
		return irq_remapping_enabled;
S
Sheng Yang 已提交
4116 4117 4118 4119

	return 0;
}

4120
#define REQ_ACS_FLAGS	(PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF)
4121

4122 4123 4124
static int intel_iommu_add_device(struct device *dev)
{
	struct pci_dev *pdev = to_pci_dev(dev);
4125
	struct pci_dev *bridge, *dma_pdev = NULL;
4126 4127
	struct iommu_group *group;
	int ret;
4128

4129 4130
	if (!device_to_iommu(pci_domain_nr(pdev->bus),
			     pdev->bus->number, pdev->devfn))
4131 4132 4133 4134
		return -ENODEV;

	bridge = pci_find_upstream_pcie_bridge(pdev);
	if (bridge) {
4135 4136 4137 4138
		if (pci_is_pcie(bridge))
			dma_pdev = pci_get_domain_bus_and_slot(
						pci_domain_nr(pdev->bus),
						bridge->subordinate->number, 0);
4139
		if (!dma_pdev)
4140 4141 4142 4143
			dma_pdev = pci_dev_get(bridge);
	} else
		dma_pdev = pci_dev_get(pdev);

4144
	/* Account for quirked devices */
4145 4146
	swap_pci_ref(&dma_pdev, pci_get_dma_source(dma_pdev));

4147 4148
	/*
	 * If it's a multifunction device that does not support our
4149 4150
	 * required ACS flags, add to the same group as lowest numbered
	 * function that also does not suport the required ACS flags.
4151
	 */
4152
	if (dma_pdev->multifunction &&
4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169
	    !pci_acs_enabled(dma_pdev, REQ_ACS_FLAGS)) {
		u8 i, slot = PCI_SLOT(dma_pdev->devfn);

		for (i = 0; i < 8; i++) {
			struct pci_dev *tmp;

			tmp = pci_get_slot(dma_pdev->bus, PCI_DEVFN(slot, i));
			if (!tmp)
				continue;

			if (!pci_acs_enabled(tmp, REQ_ACS_FLAGS)) {
				swap_pci_ref(&dma_pdev, tmp);
				break;
			}
			pci_dev_put(tmp);
		}
	}
4170

4171 4172 4173 4174 4175
	/*
	 * Devices on the root bus go through the iommu.  If that's not us,
	 * find the next upstream device and test ACS up to the root bus.
	 * Finding the next device may require skipping virtual buses.
	 */
4176
	while (!pci_is_root_bus(dma_pdev->bus)) {
4177 4178 4179 4180 4181 4182 4183 4184 4185 4186
		struct pci_bus *bus = dma_pdev->bus;

		while (!bus->self) {
			if (!pci_is_root_bus(bus))
				bus = bus->parent;
			else
				goto root_bus;
		}

		if (pci_acs_path_enabled(bus->self, NULL, REQ_ACS_FLAGS))
4187 4188
			break;

4189
		swap_pci_ref(&dma_pdev, pci_dev_get(bus->self));
4190 4191
	}

4192
root_bus:
4193 4194 4195 4196 4197 4198
	group = iommu_group_get(&dma_pdev->dev);
	pci_dev_put(dma_pdev);
	if (!group) {
		group = iommu_group_alloc();
		if (IS_ERR(group))
			return PTR_ERR(group);
4199 4200
	}

4201
	ret = iommu_group_add_device(group, dev);
4202

4203 4204 4205
	iommu_group_put(group);
	return ret;
}
4206

4207 4208 4209
static void intel_iommu_remove_device(struct device *dev)
{
	iommu_group_remove_device(dev);
4210 4211
}

4212 4213 4214 4215 4216
static struct iommu_ops intel_iommu_ops = {
	.domain_init	= intel_iommu_domain_init,
	.domain_destroy = intel_iommu_domain_destroy,
	.attach_dev	= intel_iommu_attach_device,
	.detach_dev	= intel_iommu_detach_device,
4217 4218
	.map		= intel_iommu_map,
	.unmap		= intel_iommu_unmap,
4219
	.iova_to_phys	= intel_iommu_iova_to_phys,
S
Sheng Yang 已提交
4220
	.domain_has_cap = intel_iommu_domain_has_cap,
4221 4222
	.add_device	= intel_iommu_add_device,
	.remove_device	= intel_iommu_remove_device,
4223
	.pgsize_bitmap	= INTEL_IOMMU_PGSIZES,
4224
};
4225

4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240
static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
{
	/* G4x/GM45 integrated gfx dmar support is totally busted. */
	printk(KERN_INFO "DMAR: Disabling IOMMU for graphics on this chipset\n");
	dmar_map_gfx = 0;
}

DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);

4241
static void quirk_iommu_rwbf(struct pci_dev *dev)
4242 4243 4244
{
	/*
	 * Mobile 4 Series Chipset neglects to set RWBF capability,
4245
	 * but needs it. Same seems to hold for the desktop versions.
4246 4247 4248 4249 4250 4251
	 */
	printk(KERN_INFO "DMAR: Forcing write-buffer flush capability\n");
	rwbf_quirk = 1;
}

DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
4252 4253 4254 4255 4256 4257
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
4258

4259 4260 4261 4262 4263 4264 4265 4266 4267 4268
#define GGC 0x52
#define GGC_MEMORY_SIZE_MASK	(0xf << 8)
#define GGC_MEMORY_SIZE_NONE	(0x0 << 8)
#define GGC_MEMORY_SIZE_1M	(0x1 << 8)
#define GGC_MEMORY_SIZE_2M	(0x3 << 8)
#define GGC_MEMORY_VT_ENABLED	(0x8 << 8)
#define GGC_MEMORY_SIZE_2M_VT	(0x9 << 8)
#define GGC_MEMORY_SIZE_3M_VT	(0xa << 8)
#define GGC_MEMORY_SIZE_4M_VT	(0xb << 8)

4269
static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
4270 4271 4272
{
	unsigned short ggc;

4273
	if (pci_read_config_word(dev, GGC, &ggc))
4274 4275
		return;

4276
	if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
4277 4278
		printk(KERN_INFO "DMAR: BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
		dmar_map_gfx = 0;
4279 4280 4281 4282 4283
	} else if (dmar_map_gfx) {
		/* we have to ensure the gfx device is idle before we flush */
		printk(KERN_INFO "DMAR: Disabling batched IOTLB flush on Ironlake\n");
		intel_iommu_strict = 1;
       }
4284 4285 4286 4287 4288 4289
}
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);

4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346
/* On Tylersburg chipsets, some BIOSes have been known to enable the
   ISOCH DMAR unit for the Azalia sound device, but not give it any
   TLB entries, which causes it to deadlock. Check for that.  We do
   this in a function called from init_dmars(), instead of in a PCI
   quirk, because we don't want to print the obnoxious "BIOS broken"
   message if VT-d is actually disabled.
*/
static void __init check_tylersburg_isoch(void)
{
	struct pci_dev *pdev;
	uint32_t vtisochctrl;

	/* If there's no Azalia in the system anyway, forget it. */
	pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
	if (!pdev)
		return;
	pci_dev_put(pdev);

	/* System Management Registers. Might be hidden, in which case
	   we can't do the sanity check. But that's OK, because the
	   known-broken BIOSes _don't_ actually hide it, so far. */
	pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
	if (!pdev)
		return;

	if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
		pci_dev_put(pdev);
		return;
	}

	pci_dev_put(pdev);

	/* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
	if (vtisochctrl & 1)
		return;

	/* Drop all bits other than the number of TLB entries */
	vtisochctrl &= 0x1c;

	/* If we have the recommended number of TLB entries (16), fine. */
	if (vtisochctrl == 0x10)
		return;

	/* Zero TLB entries? You get to ride the short bus to school. */
	if (!vtisochctrl) {
		WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
		     "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
		     dmi_get_system_info(DMI_BIOS_VENDOR),
		     dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		iommu_identity_mapping |= IDENTMAP_AZALIA;
		return;
	}
	
	printk(KERN_WARNING "DMAR: Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
	       vtisochctrl);
}