intel-iommu.c 107.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
/*
 * Copyright (c) 2006, Intel Corporation.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
 * Place - Suite 330, Boston, MA 02111-1307 USA.
 *
17 18 19 20
 * Copyright (C) 2006-2008 Intel Corporation
 * Author: Ashok Raj <ashok.raj@intel.com>
 * Author: Shaohua Li <shaohua.li@intel.com>
 * Author: Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>
F
Fenghua Yu 已提交
21
 * Author: Fenghua Yu <fenghua.yu@intel.com>
22 23 24 25
 */

#include <linux/init.h>
#include <linux/bitmap.h>
M
mark gross 已提交
26
#include <linux/debugfs.h>
27
#include <linux/export.h>
28 29 30 31 32 33 34 35
#include <linux/slab.h>
#include <linux/irq.h>
#include <linux/interrupt.h>
#include <linux/spinlock.h>
#include <linux/pci.h>
#include <linux/dmar.h>
#include <linux/dma-mapping.h>
#include <linux/mempool.h>
M
mark gross 已提交
36
#include <linux/timer.h>
K
Kay, Allen M 已提交
37
#include <linux/iova.h>
38
#include <linux/iommu.h>
K
Kay, Allen M 已提交
39
#include <linux/intel-iommu.h>
40
#include <linux/syscore_ops.h>
41
#include <linux/tboot.h>
42
#include <linux/dmi.h>
43
#include <linux/pci-ats.h>
T
Tejun Heo 已提交
44
#include <linux/memblock.h>
45
#include <asm/irq_remapping.h>
46
#include <asm/cacheflush.h>
47
#include <asm/iommu.h>
48

49
#include "irq_remapping.h"
50
#include "pci.h"
51

F
Fenghua Yu 已提交
52 53 54
#define ROOT_SIZE		VTD_PAGE_SIZE
#define CONTEXT_SIZE		VTD_PAGE_SIZE

55 56
#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
57
#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
58 59 60 61 62 63 64

#define IOAPIC_RANGE_START	(0xfee00000)
#define IOAPIC_RANGE_END	(0xfeefffff)
#define IOVA_START_ADDR		(0x1000)

#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48

F
Fenghua Yu 已提交
65
#define MAX_AGAW_WIDTH 64
66
#define MAX_AGAW_PFN_WIDTH	(MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
F
Fenghua Yu 已提交
67

68 69 70 71 72 73 74 75
#define __DOMAIN_MAX_PFN(gaw)  ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)

/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
   to match. That way, we can use 'unsigned long' for PFNs with impunity. */
#define DOMAIN_MAX_PFN(gaw)	((unsigned long) min_t(uint64_t, \
				__DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
#define DOMAIN_MAX_ADDR(gaw)	(((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
76

77
#define IOVA_PFN(addr)		((addr) >> PAGE_SHIFT)
78
#define DMA_32BIT_PFN		IOVA_PFN(DMA_BIT_MASK(32))
79
#define DMA_64BIT_PFN		IOVA_PFN(DMA_BIT_MASK(64))
M
mark gross 已提交
80

81 82 83 84
/* page table handling */
#define LEVEL_STRIDE		(9)
#define LEVEL_MASK		(((u64)1 << LEVEL_STRIDE) - 1)

85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102
/*
 * This bitmap is used to advertise the page sizes our hardware support
 * to the IOMMU core, which will then use this information to split
 * physically contiguous memory regions it is mapping into page sizes
 * that we support.
 *
 * Traditionally the IOMMU core just handed us the mappings directly,
 * after making sure the size is an order of a 4KiB page and that the
 * mapping has natural alignment.
 *
 * To retain this behavior, we currently advertise that we support
 * all page sizes that are an order of 4KiB.
 *
 * If at some point we'd like to utilize the IOMMU core's new behavior,
 * we could change this to advertise the real page sizes we support.
 */
#define INTEL_IOMMU_PGSIZES	(~0xFFFUL)

103 104 105 106 107 108 109
static inline int agaw_to_level(int agaw)
{
	return agaw + 2;
}

static inline int agaw_to_width(int agaw)
{
110
	return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
111 112 113 114
}

static inline int width_to_agaw(int width)
{
115
	return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141
}

static inline unsigned int level_to_offset_bits(int level)
{
	return (level - 1) * LEVEL_STRIDE;
}

static inline int pfn_level_offset(unsigned long pfn, int level)
{
	return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
}

static inline unsigned long level_mask(int level)
{
	return -1UL << level_to_offset_bits(level);
}

static inline unsigned long level_size(int level)
{
	return 1UL << level_to_offset_bits(level);
}

static inline unsigned long align_to_level(unsigned long pfn, int level)
{
	return (pfn + level_size(level) - 1) & level_mask(level);
}
142

143 144
static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
{
145
	return  1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
146 147
}

148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167
/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
   are never going to work. */
static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
{
	return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
}

static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
{
	return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
}
static inline unsigned long page_to_dma_pfn(struct page *pg)
{
	return mm_to_dma_pfn(page_to_pfn(pg));
}
static inline unsigned long virt_to_dma_pfn(void *p)
{
	return page_to_dma_pfn(virt_to_page(p));
}

W
Weidong Han 已提交
168 169 170
/* global iommu list, set NULL for ignored DMAR units */
static struct intel_iommu **g_iommus;

171
static void __init check_tylersburg_isoch(void);
172 173
static int rwbf_quirk;

174 175 176 177 178 179
/*
 * set to 1 to panic kernel if can't successfully enable VT-d
 * (used when kernel is launched w/ TXT)
 */
static int force_on = 0;

180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212
/*
 * 0: Present
 * 1-11: Reserved
 * 12-63: Context Ptr (12 - (haw-1))
 * 64-127: Reserved
 */
struct root_entry {
	u64	val;
	u64	rsvd1;
};
#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
static inline bool root_present(struct root_entry *root)
{
	return (root->val & 1);
}
static inline void set_root_present(struct root_entry *root)
{
	root->val |= 1;
}
static inline void set_root_value(struct root_entry *root, unsigned long value)
{
	root->val |= value & VTD_PAGE_MASK;
}

static inline struct context_entry *
get_context_addr_from_root(struct root_entry *root)
{
	return (struct context_entry *)
		(root_present(root)?phys_to_virt(
		root->val & VTD_PAGE_MASK) :
		NULL);
}

213 214 215 216 217 218 219 220 221 222 223 224 225 226 227
/*
 * low 64 bits:
 * 0: present
 * 1: fault processing disable
 * 2-3: translation type
 * 12-63: address space root
 * high 64 bits:
 * 0-2: address width
 * 3-6: aval
 * 8-23: domain id
 */
struct context_entry {
	u64 lo;
	u64 hi;
};
228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272

static inline bool context_present(struct context_entry *context)
{
	return (context->lo & 1);
}
static inline void context_set_present(struct context_entry *context)
{
	context->lo |= 1;
}

static inline void context_set_fault_enable(struct context_entry *context)
{
	context->lo &= (((u64)-1) << 2) | 1;
}

static inline void context_set_translation_type(struct context_entry *context,
						unsigned long value)
{
	context->lo &= (((u64)-1) << 4) | 3;
	context->lo |= (value & 3) << 2;
}

static inline void context_set_address_root(struct context_entry *context,
					    unsigned long value)
{
	context->lo |= value & VTD_PAGE_MASK;
}

static inline void context_set_address_width(struct context_entry *context,
					     unsigned long value)
{
	context->hi |= value & 7;
}

static inline void context_set_domain_id(struct context_entry *context,
					 unsigned long value)
{
	context->hi |= (value & ((1 << 16) - 1)) << 8;
}

static inline void context_clear_entry(struct context_entry *context)
{
	context->lo = 0;
	context->hi = 0;
}
273

274 275 276 277 278
/*
 * 0: readable
 * 1: writable
 * 2-6: reserved
 * 7: super page
279 280
 * 8-10: available
 * 11: snoop behavior
281 282 283 284 285 286
 * 12-63: Host physcial address
 */
struct dma_pte {
	u64 val;
};

287 288 289 290 291 292 293
static inline void dma_clear_pte(struct dma_pte *pte)
{
	pte->val = 0;
}

static inline u64 dma_pte_addr(struct dma_pte *pte)
{
294 295 296 297
#ifdef CONFIG_64BIT
	return pte->val & VTD_PAGE_MASK;
#else
	/* Must have a full atomic 64-bit read */
298
	return  __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
299
#endif
300 301 302 303 304 305
}

static inline bool dma_pte_present(struct dma_pte *pte)
{
	return (pte->val & 3) != 0;
}
306

307 308 309 310 311
static inline bool dma_pte_superpage(struct dma_pte *pte)
{
	return (pte->val & (1 << 7));
}

312 313 314 315 316
static inline int first_pte_in_page(struct dma_pte *pte)
{
	return !((unsigned long)pte & ~VTD_PAGE_MASK);
}

317 318 319 320 321 322
/*
 * This domain is a statically identity mapping domain.
 *	1. This domain creats a static 1:1 mapping to all usable memory.
 * 	2. It maps to each iommu if successful.
 *	3. Each iommu mapps to this domain if successful.
 */
323 324
static struct dmar_domain *si_domain;
static int hw_pass_through = 1;
325

W
Weidong Han 已提交
326
/* devices under the same p2p bridge are owned in one domain */
327
#define DOMAIN_FLAG_P2P_MULTIPLE_DEVICES (1 << 0)
W
Weidong Han 已提交
328

329 330 331 332 333
/* domain represents a virtual machine, more than one devices
 * across iommus may be owned in one domain, e.g. kvm guest.
 */
#define DOMAIN_FLAG_VIRTUAL_MACHINE	(1 << 1)

334 335 336
/* si_domain contains mulitple devices */
#define DOMAIN_FLAG_STATIC_IDENTITY	(1 << 2)

337 338 339 340 341 342 343
/* define the limit of IOMMUs supported in each domain */
#ifdef	CONFIG_X86
# define	IOMMU_UNITS_SUPPORTED	MAX_IO_APICS
#else
# define	IOMMU_UNITS_SUPPORTED	64
#endif

344 345
struct dmar_domain {
	int	id;			/* domain id */
346
	int	nid;			/* node id */
347 348
	DECLARE_BITMAP(iommu_bmp, IOMMU_UNITS_SUPPORTED);
					/* bitmap of iommus this domain uses*/
349 350 351 352 353 354 355 356 357 358

	struct list_head devices; 	/* all devices' list */
	struct iova_domain iovad;	/* iova's that belong to this domain */

	struct dma_pte	*pgd;		/* virtual address */
	int		gaw;		/* max guest address width */

	/* adjusted guest address width, 0 is level 2 30-bit */
	int		agaw;

W
Weidong Han 已提交
359
	int		flags;		/* flags to find out type of domain */
W
Weidong Han 已提交
360 361

	int		iommu_coherency;/* indicate coherency of iommu access */
362
	int		iommu_snooping; /* indicate snooping control feature*/
363
	int		iommu_count;	/* reference count of iommu */
364 365 366
	int		iommu_superpage;/* Level of superpages supported:
					   0 == 4KiB (no superpages), 1 == 2MiB,
					   2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
367
	spinlock_t	iommu_lock;	/* protect iommu set in domain */
368
	u64		max_addr;	/* maximum mapped address */
369 370
};

371 372 373 374
/* PCI domain-device relationship */
struct device_domain_info {
	struct list_head link;	/* link to domain siblings */
	struct list_head global; /* link to global list */
375 376
	int segment;		/* PCI domain */
	u8 bus;			/* PCI bus number */
377
	u8 devfn;		/* PCI devfn number */
378
	struct pci_dev *dev; /* it's NULL for PCIe-to-PCI bridge */
Y
Yu Zhao 已提交
379
	struct intel_iommu *iommu; /* IOMMU used by this device */
380 381 382
	struct dmar_domain *domain; /* pointer to domain */
};

383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405
struct dmar_rmrr_unit {
	struct list_head list;		/* list of rmrr units	*/
	struct acpi_dmar_header *hdr;	/* ACPI header		*/
	u64	base_address;		/* reserved base address*/
	u64	end_address;		/* reserved end address */
	struct pci_dev **devices;	/* target devices */
	int	devices_cnt;		/* target device count */
};

struct dmar_atsr_unit {
	struct list_head list;		/* list of ATSR units */
	struct acpi_dmar_header *hdr;	/* ACPI header */
	struct pci_dev **devices;	/* target devices */
	int devices_cnt;		/* target device count */
	u8 include_all:1;		/* include all ports */
};

static LIST_HEAD(dmar_atsr_units);
static LIST_HEAD(dmar_rmrr_units);

#define for_each_rmrr_units(rmrr) \
	list_for_each_entry(rmrr, &dmar_rmrr_units, list)

M
mark gross 已提交
406 407
static void flush_unmaps_timeout(unsigned long data);

408
static DEFINE_TIMER(unmap_timer,  flush_unmaps_timeout, 0, 0);
M
mark gross 已提交
409

410 411 412 413 414 415 416 417 418
#define HIGH_WATER_MARK 250
struct deferred_flush_tables {
	int next;
	struct iova *iova[HIGH_WATER_MARK];
	struct dmar_domain *domain[HIGH_WATER_MARK];
};

static struct deferred_flush_tables *deferred_flush;

M
mark gross 已提交
419 420 421 422 423 424 425 426 427
/* bitmap for indexing intel_iommus */
static int g_num_of_iommus;

static DEFINE_SPINLOCK(async_umap_flush_lock);
static LIST_HEAD(unmaps_to_do);

static int timer_on;
static long list_size;

428
static void domain_exit(struct dmar_domain *domain);
429
static void domain_remove_dev_info(struct dmar_domain *domain);
430 431
static void domain_remove_one_dev_info(struct dmar_domain *domain,
				       struct pci_dev *pdev);
432 433
static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
					   struct pci_dev *pdev);
434

435
#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
436 437 438
int dmar_disabled = 0;
#else
int dmar_disabled = 1;
439
#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
440

441 442 443
int intel_iommu_enabled = 0;
EXPORT_SYMBOL_GPL(intel_iommu_enabled);

444
static int dmar_map_gfx = 1;
445
static int dmar_forcedac;
M
mark gross 已提交
446
static int intel_iommu_strict;
447
static int intel_iommu_superpage = 1;
448

449 450 451
int intel_iommu_gfx_mapped;
EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);

452 453 454 455
#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
static DEFINE_SPINLOCK(device_domain_lock);
static LIST_HEAD(device_domain_list);

456 457
static struct iommu_ops intel_iommu_ops;

458 459 460 461 462
static int __init intel_iommu_setup(char *str)
{
	if (!str)
		return -EINVAL;
	while (*str) {
463 464 465 466
		if (!strncmp(str, "on", 2)) {
			dmar_disabled = 0;
			printk(KERN_INFO "Intel-IOMMU: enabled\n");
		} else if (!strncmp(str, "off", 3)) {
467
			dmar_disabled = 1;
468
			printk(KERN_INFO "Intel-IOMMU: disabled\n");
469 470 471 472
		} else if (!strncmp(str, "igfx_off", 8)) {
			dmar_map_gfx = 0;
			printk(KERN_INFO
				"Intel-IOMMU: disable GFX device mapping\n");
473
		} else if (!strncmp(str, "forcedac", 8)) {
M
mark gross 已提交
474
			printk(KERN_INFO
475 476
				"Intel-IOMMU: Forcing DAC for PCI devices\n");
			dmar_forcedac = 1;
M
mark gross 已提交
477 478 479 480
		} else if (!strncmp(str, "strict", 6)) {
			printk(KERN_INFO
				"Intel-IOMMU: disable batched IOTLB flush\n");
			intel_iommu_strict = 1;
481 482 483 484
		} else if (!strncmp(str, "sp_off", 6)) {
			printk(KERN_INFO
				"Intel-IOMMU: disable supported super page\n");
			intel_iommu_superpage = 0;
485 486 487 488 489 490 491 492 493 494 495 496 497 498
		}

		str += strcspn(str, ",");
		while (*str == ',')
			str++;
	}
	return 0;
}
__setup("intel_iommu=", intel_iommu_setup);

static struct kmem_cache *iommu_domain_cache;
static struct kmem_cache *iommu_devinfo_cache;
static struct kmem_cache *iommu_iova_cache;

499
static inline void *alloc_pgtable_page(int node)
500
{
501 502
	struct page *page;
	void *vaddr = NULL;
503

504 505 506
	page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
	if (page)
		vaddr = page_address(page);
507
	return vaddr;
508 509 510 511 512 513 514 515 516
}

static inline void free_pgtable_page(void *vaddr)
{
	free_page((unsigned long)vaddr);
}

static inline void *alloc_domain_mem(void)
{
517
	return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
518 519
}

K
Kay, Allen M 已提交
520
static void free_domain_mem(void *vaddr)
521 522 523 524 525 526
{
	kmem_cache_free(iommu_domain_cache, vaddr);
}

static inline void * alloc_devinfo_mem(void)
{
527
	return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
528 529 530 531 532 533 534 535 536
}

static inline void free_devinfo_mem(void *vaddr)
{
	kmem_cache_free(iommu_devinfo_cache, vaddr);
}

struct iova *alloc_iova_mem(void)
{
537
	return kmem_cache_alloc(iommu_iova_cache, GFP_ATOMIC);
538 539 540 541 542 543 544
}

void free_iova_mem(struct iova *iova)
{
	kmem_cache_free(iommu_iova_cache, iova);
}

W
Weidong Han 已提交
545

F
Fenghua Yu 已提交
546
static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
W
Weidong Han 已提交
547 548 549 550 551
{
	unsigned long sagaw;
	int agaw = -1;

	sagaw = cap_sagaw(iommu->cap);
F
Fenghua Yu 已提交
552
	for (agaw = width_to_agaw(max_gaw);
W
Weidong Han 已提交
553 554 555 556 557 558 559 560
	     agaw >= 0; agaw--) {
		if (test_bit(agaw, &sagaw))
			break;
	}

	return agaw;
}

F
Fenghua Yu 已提交
561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578
/*
 * Calculate max SAGAW for each iommu.
 */
int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
{
	return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
}

/*
 * calculate agaw for each iommu.
 * "SAGAW" may be different across iommus, use a default agaw, and
 * get a supported less agaw for iommus that don't support the default agaw.
 */
int iommu_calculate_agaw(struct intel_iommu *iommu)
{
	return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
}

579
/* This functionin only returns single iommu in a domain */
580 581 582 583
static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
{
	int iommu_id;

584
	/* si_domain and vm domain should not get here. */
585
	BUG_ON(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE);
586
	BUG_ON(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY);
587

588
	iommu_id = find_first_bit(domain->iommu_bmp, g_num_of_iommus);
589 590 591 592 593 594
	if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
		return NULL;

	return g_iommus[iommu_id];
}

W
Weidong Han 已提交
595 596 597 598
static void domain_update_iommu_coherency(struct dmar_domain *domain)
{
	int i;

599 600 601
	i = find_first_bit(domain->iommu_bmp, g_num_of_iommus);

	domain->iommu_coherency = i < g_num_of_iommus ? 1 : 0;
W
Weidong Han 已提交
602

603
	for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus) {
W
Weidong Han 已提交
604 605 606 607 608 609 610
		if (!ecap_coherent(g_iommus[i]->ecap)) {
			domain->iommu_coherency = 0;
			break;
		}
	}
}

611 612 613 614 615 616
static void domain_update_iommu_snooping(struct dmar_domain *domain)
{
	int i;

	domain->iommu_snooping = 1;

617
	for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus) {
618 619 620 621 622 623 624
		if (!ecap_sc_support(g_iommus[i]->ecap)) {
			domain->iommu_snooping = 0;
			break;
		}
	}
}

625 626
static void domain_update_iommu_superpage(struct dmar_domain *domain)
{
627 628 629
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	int mask = 0xf;
630 631 632 633 634 635

	if (!intel_iommu_superpage) {
		domain->iommu_superpage = 0;
		return;
	}

636 637 638
	/* set iommu_superpage to the smallest common denominator */
	for_each_active_iommu(iommu, drhd) {
		mask &= cap_super_page_val(iommu->cap);
639 640 641 642 643 644 645
		if (!mask) {
			break;
		}
	}
	domain->iommu_superpage = fls(mask);
}

646 647 648 649 650
/* Some capabilities may be different across iommus */
static void domain_update_iommu_cap(struct dmar_domain *domain)
{
	domain_update_iommu_coherency(domain);
	domain_update_iommu_snooping(domain);
651
	domain_update_iommu_superpage(domain);
652 653
}

654
static struct intel_iommu *device_to_iommu(int segment, u8 bus, u8 devfn)
655 656
{
	struct dmar_drhd_unit *drhd = NULL;
657 658
	struct intel_iommu *iommu;
	struct pci_dev *dev;
659 660
	int i;

661
	for_each_active_iommu(iommu, drhd) {
662 663
		if (segment != drhd->segment)
			continue;
664

665 666 667 668 669 670 671 672
		for_each_active_dev_scope(drhd->devices,
					  drhd->devices_cnt, i, dev) {
			if (dev->bus->number == bus && dev->devfn == devfn)
				goto out;
			if (dev->subordinate &&
			    dev->subordinate->number <= bus &&
			    dev->subordinate->busn_res.end >= bus)
				goto out;
673
		}
674 675

		if (drhd->include_all)
676
			goto out;
677
	}
678 679
	iommu = NULL;
out:
680

681
	return iommu;
682 683
}

W
Weidong Han 已提交
684 685 686 687 688 689 690
static void domain_flush_cache(struct dmar_domain *domain,
			       void *addr, int size)
{
	if (!domain->iommu_coherency)
		clflush_cache_range(addr, size);
}

691 692 693 694 695 696 697 698 699 700 701 702 703
/* Gets context entry for a given bus and devfn */
static struct context_entry * device_to_context_entry(struct intel_iommu *iommu,
		u8 bus, u8 devfn)
{
	struct root_entry *root;
	struct context_entry *context;
	unsigned long phy_addr;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
	root = &iommu->root_entry[bus];
	context = get_context_addr_from_root(root);
	if (!context) {
704 705
		context = (struct context_entry *)
				alloc_pgtable_page(iommu->node);
706 707 708 709
		if (!context) {
			spin_unlock_irqrestore(&iommu->lock, flags);
			return NULL;
		}
F
Fenghua Yu 已提交
710
		__iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733
		phy_addr = virt_to_phys((void *)context);
		set_root_value(root, phy_addr);
		set_root_present(root);
		__iommu_flush_cache(iommu, root, sizeof(*root));
	}
	spin_unlock_irqrestore(&iommu->lock, flags);
	return &context[devfn];
}

static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
{
	struct root_entry *root;
	struct context_entry *context;
	int ret;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
	root = &iommu->root_entry[bus];
	context = get_context_addr_from_root(root);
	if (!context) {
		ret = 0;
		goto out;
	}
734
	ret = context_present(&context[devfn]);
735 736 737 738 739 740 741 742 743 744 745 746 747 748 749
out:
	spin_unlock_irqrestore(&iommu->lock, flags);
	return ret;
}

static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
{
	struct root_entry *root;
	struct context_entry *context;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
	root = &iommu->root_entry[bus];
	context = get_context_addr_from_root(root);
	if (context) {
750
		context_clear_entry(&context[devfn]);
751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779
		__iommu_flush_cache(iommu, &context[devfn], \
			sizeof(*context));
	}
	spin_unlock_irqrestore(&iommu->lock, flags);
}

static void free_context_table(struct intel_iommu *iommu)
{
	struct root_entry *root;
	int i;
	unsigned long flags;
	struct context_entry *context;

	spin_lock_irqsave(&iommu->lock, flags);
	if (!iommu->root_entry) {
		goto out;
	}
	for (i = 0; i < ROOT_ENTRY_NR; i++) {
		root = &iommu->root_entry[i];
		context = get_context_addr_from_root(root);
		if (context)
			free_pgtable_page(context);
	}
	free_pgtable_page(iommu->root_entry);
	iommu->root_entry = NULL;
out:
	spin_unlock_irqrestore(&iommu->lock, flags);
}

780
static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
781
				      unsigned long pfn, int target_level)
782
{
783
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
784 785
	struct dma_pte *parent, *pte = NULL;
	int level = agaw_to_level(domain->agaw);
786
	int offset;
787 788

	BUG_ON(!domain->pgd);
789 790 791 792 793

	if (addr_width < BITS_PER_LONG && pfn >> addr_width)
		/* Address beyond IOMMU's addressing capabilities. */
		return NULL;

794 795 796 797 798
	parent = domain->pgd;

	while (level > 0) {
		void *tmp_page;

799
		offset = pfn_level_offset(pfn, level);
800
		pte = &parent[offset];
801
		if (!target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
802 803
			break;
		if (level == target_level)
804 805
			break;

806
		if (!dma_pte_present(pte)) {
807 808
			uint64_t pteval;

809
			tmp_page = alloc_pgtable_page(domain->nid);
810

811
			if (!tmp_page)
812
				return NULL;
813

814
			domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
815
			pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
816 817 818 819 820 821 822
			if (cmpxchg64(&pte->val, 0ULL, pteval)) {
				/* Someone else set it while we were thinking; use theirs. */
				free_pgtable_page(tmp_page);
			} else {
				dma_pte_addr(pte);
				domain_flush_cache(domain, pte, sizeof(*pte));
			}
823
		}
824
		parent = phys_to_virt(dma_pte_addr(pte));
825 826 827 828 829 830
		level--;
	}

	return pte;
}

831

832
/* return address's pte at specific level */
833 834
static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
					 unsigned long pfn,
835
					 int level, int *large_page)
836 837 838 839 840 841 842
{
	struct dma_pte *parent, *pte = NULL;
	int total = agaw_to_level(domain->agaw);
	int offset;

	parent = domain->pgd;
	while (level <= total) {
843
		offset = pfn_level_offset(pfn, total);
844 845 846 847
		pte = &parent[offset];
		if (level == total)
			return pte;

848 849
		if (!dma_pte_present(pte)) {
			*large_page = total;
850
			break;
851 852 853 854 855 856 857
		}

		if (pte->val & DMA_PTE_LARGE_PAGE) {
			*large_page = total;
			return pte;
		}

858
		parent = phys_to_virt(dma_pte_addr(pte));
859 860 861 862 863 864
		total--;
	}
	return NULL;
}

/* clear last level pte, a tlb flush should be followed */
865
static int dma_pte_clear_range(struct dmar_domain *domain,
866 867
				unsigned long start_pfn,
				unsigned long last_pfn)
868
{
869
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
870
	unsigned int large_page = 1;
871
	struct dma_pte *first_pte, *pte;
872

873
	BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
874
	BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
875
	BUG_ON(start_pfn > last_pfn);
876

877
	/* we don't need lock here; nobody else touches the iova range */
878
	do {
879 880
		large_page = 1;
		first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
881
		if (!pte) {
882
			start_pfn = align_to_level(start_pfn + 1, large_page + 1);
883 884
			continue;
		}
885
		do {
886
			dma_clear_pte(pte);
887
			start_pfn += lvl_to_nr_pages(large_page);
888
			pte++;
889 890
		} while (start_pfn <= last_pfn && !first_pte_in_page(pte));

891 892
		domain_flush_cache(domain, first_pte,
				   (void *)pte - (void *)first_pte);
893 894

	} while (start_pfn && start_pfn <= last_pfn);
895

896
	return min_t(int, (large_page - 1) * 9, MAX_AGAW_PFN_WIDTH);
897 898
}

899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921
static void dma_pte_free_level(struct dmar_domain *domain, int level,
			       struct dma_pte *pte, unsigned long pfn,
			       unsigned long start_pfn, unsigned long last_pfn)
{
	pfn = max(start_pfn, pfn);
	pte = &pte[pfn_level_offset(pfn, level)];

	do {
		unsigned long level_pfn;
		struct dma_pte *level_pte;

		if (!dma_pte_present(pte) || dma_pte_superpage(pte))
			goto next;

		level_pfn = pfn & level_mask(level - 1);
		level_pte = phys_to_virt(dma_pte_addr(pte));

		if (level > 2)
			dma_pte_free_level(domain, level - 1, level_pte,
					   level_pfn, start_pfn, last_pfn);

		/* If range covers entire pagetable, free it */
		if (!(start_pfn > level_pfn ||
922
		      last_pfn < level_pfn + level_size(level) - 1)) {
923 924 925 926 927 928 929 930 931
			dma_clear_pte(pte);
			domain_flush_cache(domain, pte, sizeof(*pte));
			free_pgtable_page(level_pte);
		}
next:
		pfn += level_size(level);
	} while (!first_pte_in_page(++pte) && pfn <= last_pfn);
}

932 933
/* free page table pages. last level pte should already be cleared */
static void dma_pte_free_pagetable(struct dmar_domain *domain,
934 935
				   unsigned long start_pfn,
				   unsigned long last_pfn)
936
{
937
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
938

939 940
	BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
	BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
941
	BUG_ON(start_pfn > last_pfn);
942

943
	/* We don't need lock here; nobody else touches the iova range */
944 945
	dma_pte_free_level(domain, agaw_to_level(domain->agaw),
			   domain->pgd, 0, start_pfn, last_pfn);
946

947
	/* free pgd */
948
	if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
949 950 951 952 953 954 955 956 957 958 959
		free_pgtable_page(domain->pgd);
		domain->pgd = NULL;
	}
}

/* iommu handling */
static int iommu_alloc_root_entry(struct intel_iommu *iommu)
{
	struct root_entry *root;
	unsigned long flags;

960
	root = (struct root_entry *)alloc_pgtable_page(iommu->node);
961 962 963
	if (!root)
		return -ENOMEM;

F
Fenghua Yu 已提交
964
	__iommu_flush_cache(iommu, root, ROOT_SIZE);
965 966 967 968 969 970 971 972 973 974 975

	spin_lock_irqsave(&iommu->lock, flags);
	iommu->root_entry = root;
	spin_unlock_irqrestore(&iommu->lock, flags);

	return 0;
}

static void iommu_set_root_entry(struct intel_iommu *iommu)
{
	void *addr;
976
	u32 sts;
977 978 979 980
	unsigned long flag;

	addr = iommu->root_entry;

981
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
982 983
	dmar_writeq(iommu->reg + DMAR_RTADDR_REG, virt_to_phys(addr));

984
	writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
985 986 987

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
988
		      readl, (sts & DMA_GSTS_RTPS), sts);
989

990
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
991 992 993 994 995 996 997
}

static void iommu_flush_write_buffer(struct intel_iommu *iommu)
{
	u32 val;
	unsigned long flag;

998
	if (!rwbf_quirk && !cap_rwbf(iommu->cap))
999 1000
		return;

1001
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1002
	writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
1003 1004 1005

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1006
		      readl, (!(val & DMA_GSTS_WBFS)), val);
1007

1008
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1009 1010 1011
}

/* return value determine if we need a write buffer flush */
1012 1013 1014
static void __iommu_flush_context(struct intel_iommu *iommu,
				  u16 did, u16 source_id, u8 function_mask,
				  u64 type)
1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034
{
	u64 val = 0;
	unsigned long flag;

	switch (type) {
	case DMA_CCMD_GLOBAL_INVL:
		val = DMA_CCMD_GLOBAL_INVL;
		break;
	case DMA_CCMD_DOMAIN_INVL:
		val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
		break;
	case DMA_CCMD_DEVICE_INVL:
		val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
			| DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
		break;
	default:
		BUG();
	}
	val |= DMA_CCMD_ICC;

1035
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1036 1037 1038 1039 1040 1041
	dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
		dmar_readq, (!(val & DMA_CCMD_ICC)), val);

1042
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1043 1044 1045
}

/* return value determine if we need a write buffer flush */
1046 1047
static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
				u64 addr, unsigned int size_order, u64 type)
1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080
{
	int tlb_offset = ecap_iotlb_offset(iommu->ecap);
	u64 val = 0, val_iva = 0;
	unsigned long flag;

	switch (type) {
	case DMA_TLB_GLOBAL_FLUSH:
		/* global flush doesn't need set IVA_REG */
		val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
		break;
	case DMA_TLB_DSI_FLUSH:
		val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
		break;
	case DMA_TLB_PSI_FLUSH:
		val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
		/* Note: always flush non-leaf currently */
		val_iva = size_order | addr;
		break;
	default:
		BUG();
	}
	/* Note: set drain read/write */
#if 0
	/*
	 * This is probably to be super secure.. Looks like we can
	 * ignore it without any impact.
	 */
	if (cap_read_drain(iommu->cap))
		val |= DMA_TLB_READ_DRAIN;
#endif
	if (cap_write_drain(iommu->cap))
		val |= DMA_TLB_WRITE_DRAIN;

1081
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1082 1083 1084 1085 1086 1087 1088 1089 1090
	/* Note: Only uses first TLB reg currently */
	if (val_iva)
		dmar_writeq(iommu->reg + tlb_offset, val_iva);
	dmar_writeq(iommu->reg + tlb_offset + 8, val);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, tlb_offset + 8,
		dmar_readq, (!(val & DMA_TLB_IVT)), val);

1091
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1092 1093 1094 1095 1096 1097

	/* check IOTLB invalidation granularity */
	if (DMA_TLB_IAIG(val) == 0)
		printk(KERN_ERR"IOMMU: flush IOTLB failed\n");
	if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
		pr_debug("IOMMU: tlb flush request %Lx, actual %Lx\n",
F
Fenghua Yu 已提交
1098 1099
			(unsigned long long)DMA_TLB_IIRG(type),
			(unsigned long long)DMA_TLB_IAIG(val));
1100 1101
}

Y
Yu Zhao 已提交
1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138
static struct device_domain_info *iommu_support_dev_iotlb(
	struct dmar_domain *domain, int segment, u8 bus, u8 devfn)
{
	int found = 0;
	unsigned long flags;
	struct device_domain_info *info;
	struct intel_iommu *iommu = device_to_iommu(segment, bus, devfn);

	if (!ecap_dev_iotlb_support(iommu->ecap))
		return NULL;

	if (!iommu->qi)
		return NULL;

	spin_lock_irqsave(&device_domain_lock, flags);
	list_for_each_entry(info, &domain->devices, link)
		if (info->bus == bus && info->devfn == devfn) {
			found = 1;
			break;
		}
	spin_unlock_irqrestore(&device_domain_lock, flags);

	if (!found || !info->dev)
		return NULL;

	if (!pci_find_ext_capability(info->dev, PCI_EXT_CAP_ID_ATS))
		return NULL;

	if (!dmar_find_matched_atsr_unit(info->dev))
		return NULL;

	info->iommu = iommu;

	return info;
}

static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1139
{
Y
Yu Zhao 已提交
1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172
	if (!info)
		return;

	pci_enable_ats(info->dev, VTD_PAGE_SHIFT);
}

static void iommu_disable_dev_iotlb(struct device_domain_info *info)
{
	if (!info->dev || !pci_ats_enabled(info->dev))
		return;

	pci_disable_ats(info->dev);
}

static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
				  u64 addr, unsigned mask)
{
	u16 sid, qdep;
	unsigned long flags;
	struct device_domain_info *info;

	spin_lock_irqsave(&device_domain_lock, flags);
	list_for_each_entry(info, &domain->devices, link) {
		if (!info->dev || !pci_ats_enabled(info->dev))
			continue;

		sid = info->bus << 8 | info->devfn;
		qdep = pci_ats_queue_depth(info->dev);
		qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
	}
	spin_unlock_irqrestore(&device_domain_lock, flags);
}

1173
static void iommu_flush_iotlb_psi(struct intel_iommu *iommu, u16 did,
1174
				  unsigned long pfn, unsigned int pages, int map)
1175
{
1176
	unsigned int mask = ilog2(__roundup_pow_of_two(pages));
1177
	uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
1178 1179 1180 1181

	BUG_ON(pages == 0);

	/*
1182 1183
	 * Fallback to domain selective flush if no PSI support or the size is
	 * too big.
1184 1185 1186
	 * PSI requires page size to be 2 ^ x, and the base address is naturally
	 * aligned to the size
	 */
1187 1188
	if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
		iommu->flush.flush_iotlb(iommu, did, 0, 0,
1189
						DMA_TLB_DSI_FLUSH);
1190 1191 1192
	else
		iommu->flush.flush_iotlb(iommu, did, addr, mask,
						DMA_TLB_PSI_FLUSH);
1193 1194

	/*
1195 1196
	 * In caching mode, changes of pages from non-present to present require
	 * flush. However, device IOTLB doesn't need to be flushed in this case.
1197
	 */
1198
	if (!cap_caching_mode(iommu->cap) || !map)
Y
Yu Zhao 已提交
1199
		iommu_flush_dev_iotlb(iommu->domains[did], addr, mask);
1200 1201
}

M
mark gross 已提交
1202 1203 1204 1205 1206
static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
{
	u32 pmen;
	unsigned long flags;

1207
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
M
mark gross 已提交
1208 1209 1210 1211 1212 1213 1214 1215
	pmen = readl(iommu->reg + DMAR_PMEN_REG);
	pmen &= ~DMA_PMEN_EPM;
	writel(pmen, iommu->reg + DMAR_PMEN_REG);

	/* wait for the protected region status bit to clear */
	IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
		readl, !(pmen & DMA_PMEN_PRS), pmen);

1216
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
M
mark gross 已提交
1217 1218
}

1219 1220 1221 1222 1223
static int iommu_enable_translation(struct intel_iommu *iommu)
{
	u32 sts;
	unsigned long flags;

1224
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
1225 1226
	iommu->gcmd |= DMA_GCMD_TE;
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1227 1228 1229

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1230
		      readl, (sts & DMA_GSTS_TES), sts);
1231

1232
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
1233 1234 1235 1236 1237 1238 1239 1240
	return 0;
}

static int iommu_disable_translation(struct intel_iommu *iommu)
{
	u32 sts;
	unsigned long flag;

1241
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1242 1243 1244 1245 1246
	iommu->gcmd &= ~DMA_GCMD_TE;
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1247
		      readl, (!(sts & DMA_GSTS_TES)), sts);
1248

1249
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1250 1251 1252
	return 0;
}

1253

1254 1255 1256 1257 1258 1259
static int iommu_init_domains(struct intel_iommu *iommu)
{
	unsigned long ndomains;
	unsigned long nlongs;

	ndomains = cap_ndoms(iommu->cap);
1260 1261
	pr_debug("IOMMU%d: Number of Domains supported <%ld>\n",
		 iommu->seq_id, ndomains);
1262 1263
	nlongs = BITS_TO_LONGS(ndomains);

1264 1265
	spin_lock_init(&iommu->lock);

1266 1267 1268 1269 1270
	/* TBD: there might be 64K domains,
	 * consider other allocation for future chip
	 */
	iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
	if (!iommu->domain_ids) {
1271 1272
		pr_err("IOMMU%d: allocating domain id array failed\n",
		       iommu->seq_id);
1273 1274 1275 1276 1277
		return -ENOMEM;
	}
	iommu->domains = kcalloc(ndomains, sizeof(struct dmar_domain *),
			GFP_KERNEL);
	if (!iommu->domains) {
1278 1279 1280 1281
		pr_err("IOMMU%d: allocating domain array failed\n",
		       iommu->seq_id);
		kfree(iommu->domain_ids);
		iommu->domain_ids = NULL;
1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293
		return -ENOMEM;
	}

	/*
	 * if Caching mode is set, then invalid translations are tagged
	 * with domainid 0. Hence we need to pre-allocate it.
	 */
	if (cap_caching_mode(iommu->cap))
		set_bit(0, iommu->domain_ids);
	return 0;
}

1294
static void free_dmar_iommu(struct intel_iommu *iommu)
1295 1296
{
	struct dmar_domain *domain;
1297
	int i, count;
1298
	unsigned long flags;
1299

1300
	if ((iommu->domains) && (iommu->domain_ids)) {
1301
		for_each_set_bit(i, iommu->domain_ids, cap_ndoms(iommu->cap)) {
1302 1303 1304 1305 1306 1307 1308
			/*
			 * Domain id 0 is reserved for invalid translation
			 * if hardware supports caching mode.
			 */
			if (cap_caching_mode(iommu->cap) && i == 0)
				continue;

1309 1310 1311 1312
			domain = iommu->domains[i];
			clear_bit(i, iommu->domain_ids);

			spin_lock_irqsave(&domain->iommu_lock, flags);
1313 1314
			count = --domain->iommu_count;
			spin_unlock_irqrestore(&domain->iommu_lock, flags);
1315 1316
			if (count == 0)
				domain_exit(domain);
1317
		}
1318 1319 1320 1321 1322 1323 1324
	}

	if (iommu->gcmd & DMA_GCMD_TE)
		iommu_disable_translation(iommu);

	kfree(iommu->domains);
	kfree(iommu->domain_ids);
1325 1326
	iommu->domains = NULL;
	iommu->domain_ids = NULL;
1327

W
Weidong Han 已提交
1328 1329
	g_iommus[iommu->seq_id] = NULL;

1330 1331 1332 1333
	/* free context mapping */
	free_context_table(iommu);
}

1334
static struct dmar_domain *alloc_domain(bool vm)
1335
{
1336 1337
	/* domain id for virtual machine, it won't be set in context */
	static atomic_t vm_domid = ATOMIC_INIT(0);
1338 1339 1340 1341 1342 1343
	struct dmar_domain *domain;

	domain = alloc_domain_mem();
	if (!domain)
		return NULL;

1344
	domain->nid = -1;
1345
	domain->iommu_count = 0;
1346
	memset(domain->iommu_bmp, 0, sizeof(domain->iommu_bmp));
1347
	domain->flags = 0;
1348 1349 1350 1351 1352 1353
	spin_lock_init(&domain->iommu_lock);
	INIT_LIST_HEAD(&domain->devices);
	if (vm) {
		domain->id = atomic_inc_return(&vm_domid);
		domain->flags = DOMAIN_FLAG_VIRTUAL_MACHINE;
	}
1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364

	return domain;
}

static int iommu_attach_domain(struct dmar_domain *domain,
			       struct intel_iommu *iommu)
{
	int num;
	unsigned long ndomains;
	unsigned long flags;

1365 1366 1367
	ndomains = cap_ndoms(iommu->cap);

	spin_lock_irqsave(&iommu->lock, flags);
1368

1369 1370 1371 1372
	num = find_first_zero_bit(iommu->domain_ids, ndomains);
	if (num >= ndomains) {
		spin_unlock_irqrestore(&iommu->lock, flags);
		printk(KERN_ERR "IOMMU: no free domain ids\n");
1373
		return -ENOMEM;
1374 1375 1376
	}

	domain->id = num;
1377
	domain->iommu_count++;
1378
	set_bit(num, iommu->domain_ids);
1379
	set_bit(iommu->seq_id, domain->iommu_bmp);
1380 1381 1382
	iommu->domains[num] = domain;
	spin_unlock_irqrestore(&iommu->lock, flags);

1383
	return 0;
1384 1385
}

1386 1387
static void iommu_detach_domain(struct dmar_domain *domain,
				struct intel_iommu *iommu)
1388 1389
{
	unsigned long flags;
1390
	int num, ndomains;
1391

1392
	spin_lock_irqsave(&iommu->lock, flags);
1393
	ndomains = cap_ndoms(iommu->cap);
1394
	for_each_set_bit(num, iommu->domain_ids, ndomains) {
1395
		if (iommu->domains[num] == domain) {
1396 1397
			clear_bit(num, iommu->domain_ids);
			iommu->domains[num] = NULL;
1398 1399 1400
			break;
		}
	}
1401
	spin_unlock_irqrestore(&iommu->lock, flags);
1402 1403 1404
}

static struct iova_domain reserved_iova_list;
M
Mark Gross 已提交
1405
static struct lock_class_key reserved_rbtree_key;
1406

1407
static int dmar_init_reserved_ranges(void)
1408 1409 1410 1411 1412
{
	struct pci_dev *pdev = NULL;
	struct iova *iova;
	int i;

D
David Miller 已提交
1413
	init_iova_domain(&reserved_iova_list, DMA_32BIT_PFN);
1414

M
Mark Gross 已提交
1415 1416 1417
	lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
		&reserved_rbtree_key);

1418 1419 1420
	/* IOAPIC ranges shouldn't be accessed by DMA */
	iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
		IOVA_PFN(IOAPIC_RANGE_END));
1421
	if (!iova) {
1422
		printk(KERN_ERR "Reserve IOAPIC range failed\n");
1423 1424
		return -ENODEV;
	}
1425 1426 1427 1428 1429 1430 1431 1432 1433

	/* Reserve all PCI MMIO to avoid peer-to-peer access */
	for_each_pci_dev(pdev) {
		struct resource *r;

		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
			r = &pdev->resource[i];
			if (!r->flags || !(r->flags & IORESOURCE_MEM))
				continue;
1434 1435 1436
			iova = reserve_iova(&reserved_iova_list,
					    IOVA_PFN(r->start),
					    IOVA_PFN(r->end));
1437
			if (!iova) {
1438
				printk(KERN_ERR "Reserve iova failed\n");
1439 1440
				return -ENODEV;
			}
1441 1442
		}
	}
1443
	return 0;
1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470
}

static void domain_reserve_special_ranges(struct dmar_domain *domain)
{
	copy_reserved_iova(&reserved_iova_list, &domain->iovad);
}

static inline int guestwidth_to_adjustwidth(int gaw)
{
	int agaw;
	int r = (gaw - 12) % 9;

	if (r == 0)
		agaw = gaw;
	else
		agaw = gaw + 9 - r;
	if (agaw > 64)
		agaw = 64;
	return agaw;
}

static int domain_init(struct dmar_domain *domain, int guest_width)
{
	struct intel_iommu *iommu;
	int adjust_width, agaw;
	unsigned long sagaw;

D
David Miller 已提交
1471
	init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
1472 1473 1474
	domain_reserve_special_ranges(domain);

	/* calculate AGAW */
1475
	iommu = domain_get_iommu(domain);
1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490
	if (guest_width > cap_mgaw(iommu->cap))
		guest_width = cap_mgaw(iommu->cap);
	domain->gaw = guest_width;
	adjust_width = guestwidth_to_adjustwidth(guest_width);
	agaw = width_to_agaw(adjust_width);
	sagaw = cap_sagaw(iommu->cap);
	if (!test_bit(agaw, &sagaw)) {
		/* hardware doesn't support it, choose a bigger one */
		pr_debug("IOMMU: hardware doesn't support agaw %d\n", agaw);
		agaw = find_next_bit(&sagaw, 5, agaw);
		if (agaw >= 5)
			return -ENODEV;
	}
	domain->agaw = agaw;

W
Weidong Han 已提交
1491 1492 1493 1494 1495
	if (ecap_coherent(iommu->ecap))
		domain->iommu_coherency = 1;
	else
		domain->iommu_coherency = 0;

1496 1497 1498 1499 1500
	if (ecap_sc_support(iommu->ecap))
		domain->iommu_snooping = 1;
	else
		domain->iommu_snooping = 0;

1501
	domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
1502
	domain->nid = iommu->node;
1503

1504
	/* always allocate the top pgd */
1505
	domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
1506 1507
	if (!domain->pgd)
		return -ENOMEM;
F
Fenghua Yu 已提交
1508
	__iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
1509 1510 1511 1512 1513
	return 0;
}

static void domain_exit(struct dmar_domain *domain)
{
1514 1515
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
1516 1517 1518 1519 1520

	/* Domain 0 is reserved, so dont process it */
	if (!domain)
		return;

1521 1522 1523 1524
	/* Flush any lazy unmaps that may reference this domain */
	if (!intel_iommu_strict)
		flush_unmaps_timeout(0);

1525
	/* remove associated devices */
1526
	domain_remove_dev_info(domain);
1527

1528 1529 1530 1531
	/* destroy iovas */
	put_iova_domain(&domain->iovad);

	/* clear ptes */
1532
	dma_pte_clear_range(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
1533 1534

	/* free page tables */
1535
	dma_pte_free_pagetable(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
1536

1537
	/* clear attached or cached domains */
1538
	for_each_active_iommu(iommu, drhd)
1539 1540
		if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
		    test_bit(iommu->seq_id, domain->iommu_bmp))
1541 1542
			iommu_detach_domain(domain, iommu);

1543 1544 1545
	free_domain_mem(domain);
}

F
Fenghua Yu 已提交
1546 1547
static int domain_context_mapping_one(struct dmar_domain *domain, int segment,
				 u8 bus, u8 devfn, int translation)
1548 1549 1550
{
	struct context_entry *context;
	unsigned long flags;
W
Weidong Han 已提交
1551
	struct intel_iommu *iommu;
1552 1553 1554 1555 1556
	struct dma_pte *pgd;
	unsigned long num;
	unsigned long ndomains;
	int id;
	int agaw;
Y
Yu Zhao 已提交
1557
	struct device_domain_info *info = NULL;
1558 1559 1560

	pr_debug("Set context mapping for %02x:%02x.%d\n",
		bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
F
Fenghua Yu 已提交
1561

1562
	BUG_ON(!domain->pgd);
F
Fenghua Yu 已提交
1563 1564
	BUG_ON(translation != CONTEXT_TT_PASS_THROUGH &&
	       translation != CONTEXT_TT_MULTI_LEVEL);
W
Weidong Han 已提交
1565

1566
	iommu = device_to_iommu(segment, bus, devfn);
W
Weidong Han 已提交
1567 1568 1569
	if (!iommu)
		return -ENODEV;

1570 1571 1572 1573
	context = device_to_context_entry(iommu, bus, devfn);
	if (!context)
		return -ENOMEM;
	spin_lock_irqsave(&iommu->lock, flags);
1574
	if (context_present(context)) {
1575 1576 1577 1578
		spin_unlock_irqrestore(&iommu->lock, flags);
		return 0;
	}

1579 1580 1581
	id = domain->id;
	pgd = domain->pgd;

1582 1583
	if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
	    domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) {
1584 1585 1586 1587
		int found = 0;

		/* find an available domain id for this device in iommu */
		ndomains = cap_ndoms(iommu->cap);
1588
		for_each_set_bit(num, iommu->domain_ids, ndomains) {
1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610
			if (iommu->domains[num] == domain) {
				id = num;
				found = 1;
				break;
			}
		}

		if (found == 0) {
			num = find_first_zero_bit(iommu->domain_ids, ndomains);
			if (num >= ndomains) {
				spin_unlock_irqrestore(&iommu->lock, flags);
				printk(KERN_ERR "IOMMU: no free domain ids\n");
				return -EFAULT;
			}

			set_bit(num, iommu->domain_ids);
			iommu->domains[num] = domain;
			id = num;
		}

		/* Skip top levels of page tables for
		 * iommu which has less agaw than default.
1611
		 * Unnecessary for PT mode.
1612
		 */
1613 1614 1615 1616 1617 1618 1619
		if (translation != CONTEXT_TT_PASS_THROUGH) {
			for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
				pgd = phys_to_virt(dma_pte_addr(pgd));
				if (!dma_pte_present(pgd)) {
					spin_unlock_irqrestore(&iommu->lock, flags);
					return -ENOMEM;
				}
1620 1621 1622 1623 1624
			}
		}
	}

	context_set_domain_id(context, id);
F
Fenghua Yu 已提交
1625

Y
Yu Zhao 已提交
1626 1627 1628 1629 1630
	if (translation != CONTEXT_TT_PASS_THROUGH) {
		info = iommu_support_dev_iotlb(domain, segment, bus, devfn);
		translation = info ? CONTEXT_TT_DEV_IOTLB :
				     CONTEXT_TT_MULTI_LEVEL;
	}
F
Fenghua Yu 已提交
1631 1632 1633 1634
	/*
	 * In pass through mode, AW must be programmed to indicate the largest
	 * AGAW value supported by hardware. And ASR is ignored by hardware.
	 */
Y
Yu Zhao 已提交
1635
	if (unlikely(translation == CONTEXT_TT_PASS_THROUGH))
F
Fenghua Yu 已提交
1636
		context_set_address_width(context, iommu->msagaw);
Y
Yu Zhao 已提交
1637 1638 1639 1640
	else {
		context_set_address_root(context, virt_to_phys(pgd));
		context_set_address_width(context, iommu->agaw);
	}
F
Fenghua Yu 已提交
1641 1642

	context_set_translation_type(context, translation);
1643 1644
	context_set_fault_enable(context);
	context_set_present(context);
W
Weidong Han 已提交
1645
	domain_flush_cache(domain, context, sizeof(*context));
1646

1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657
	/*
	 * It's a non-present to present mapping. If hardware doesn't cache
	 * non-present entry we only need to flush the write-buffer. If the
	 * _does_ cache non-present entries, then it does so in the special
	 * domain #0, which we have to flush:
	 */
	if (cap_caching_mode(iommu->cap)) {
		iommu->flush.flush_context(iommu, 0,
					   (((u16)bus) << 8) | devfn,
					   DMA_CCMD_MASK_NOBIT,
					   DMA_CCMD_DEVICE_INVL);
1658
		iommu->flush.flush_iotlb(iommu, domain->id, 0, 0, DMA_TLB_DSI_FLUSH);
1659
	} else {
1660
		iommu_flush_write_buffer(iommu);
1661
	}
Y
Yu Zhao 已提交
1662
	iommu_enable_dev_iotlb(info);
1663
	spin_unlock_irqrestore(&iommu->lock, flags);
1664 1665

	spin_lock_irqsave(&domain->iommu_lock, flags);
1666
	if (!test_and_set_bit(iommu->seq_id, domain->iommu_bmp)) {
1667
		domain->iommu_count++;
1668 1669
		if (domain->iommu_count == 1)
			domain->nid = iommu->node;
1670
		domain_update_iommu_cap(domain);
1671 1672
	}
	spin_unlock_irqrestore(&domain->iommu_lock, flags);
1673 1674 1675 1676
	return 0;
}

static int
F
Fenghua Yu 已提交
1677 1678
domain_context_mapping(struct dmar_domain *domain, struct pci_dev *pdev,
			int translation)
1679 1680 1681 1682
{
	int ret;
	struct pci_dev *tmp, *parent;

1683
	ret = domain_context_mapping_one(domain, pci_domain_nr(pdev->bus),
F
Fenghua Yu 已提交
1684 1685
					 pdev->bus->number, pdev->devfn,
					 translation);
1686 1687 1688 1689 1690 1691 1692 1693 1694 1695
	if (ret)
		return ret;

	/* dependent device mapping */
	tmp = pci_find_upstream_pcie_bridge(pdev);
	if (!tmp)
		return 0;
	/* Secondary interface's bus number and devfn 0 */
	parent = pdev->bus->self;
	while (parent != tmp) {
1696 1697 1698
		ret = domain_context_mapping_one(domain,
						 pci_domain_nr(parent->bus),
						 parent->bus->number,
F
Fenghua Yu 已提交
1699
						 parent->devfn, translation);
1700 1701 1702 1703
		if (ret)
			return ret;
		parent = parent->bus->self;
	}
1704
	if (pci_is_pcie(tmp)) /* this is a PCIe-to-PCI bridge */
1705
		return domain_context_mapping_one(domain,
1706
					pci_domain_nr(tmp->subordinate),
F
Fenghua Yu 已提交
1707 1708
					tmp->subordinate->number, 0,
					translation);
1709 1710
	else /* this is a legacy PCI bridge */
		return domain_context_mapping_one(domain,
1711 1712
						  pci_domain_nr(tmp->bus),
						  tmp->bus->number,
F
Fenghua Yu 已提交
1713 1714
						  tmp->devfn,
						  translation);
1715 1716
}

W
Weidong Han 已提交
1717
static int domain_context_mapped(struct pci_dev *pdev)
1718 1719 1720
{
	int ret;
	struct pci_dev *tmp, *parent;
W
Weidong Han 已提交
1721 1722
	struct intel_iommu *iommu;

1723 1724
	iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
				pdev->devfn);
W
Weidong Han 已提交
1725 1726
	if (!iommu)
		return -ENODEV;
1727

1728
	ret = device_context_mapped(iommu, pdev->bus->number, pdev->devfn);
1729 1730 1731 1732 1733 1734 1735 1736 1737
	if (!ret)
		return ret;
	/* dependent device mapping */
	tmp = pci_find_upstream_pcie_bridge(pdev);
	if (!tmp)
		return ret;
	/* Secondary interface's bus number and devfn 0 */
	parent = pdev->bus->self;
	while (parent != tmp) {
1738
		ret = device_context_mapped(iommu, parent->bus->number,
1739
					    parent->devfn);
1740 1741 1742 1743
		if (!ret)
			return ret;
		parent = parent->bus->self;
	}
1744
	if (pci_is_pcie(tmp))
1745 1746
		return device_context_mapped(iommu, tmp->subordinate->number,
					     0);
1747
	else
1748 1749
		return device_context_mapped(iommu, tmp->bus->number,
					     tmp->devfn);
1750 1751
}

1752 1753 1754 1755 1756 1757 1758 1759
/* Returns a number of VTD pages, but aligned to MM page size */
static inline unsigned long aligned_nrpages(unsigned long host_addr,
					    size_t size)
{
	host_addr &= ~PAGE_MASK;
	return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
}

1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787
/* Return largest possible superpage level for a given mapping */
static inline int hardware_largepage_caps(struct dmar_domain *domain,
					  unsigned long iov_pfn,
					  unsigned long phy_pfn,
					  unsigned long pages)
{
	int support, level = 1;
	unsigned long pfnmerge;

	support = domain->iommu_superpage;

	/* To use a large page, the virtual *and* physical addresses
	   must be aligned to 2MiB/1GiB/etc. Lower bits set in either
	   of them will mean we have to use smaller pages. So just
	   merge them and check both at once. */
	pfnmerge = iov_pfn | phy_pfn;

	while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
		pages >>= VTD_STRIDE_SHIFT;
		if (!pages)
			break;
		pfnmerge >>= VTD_STRIDE_SHIFT;
		level++;
		support--;
	}
	return level;
}

1788 1789 1790
static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
			    struct scatterlist *sg, unsigned long phys_pfn,
			    unsigned long nr_pages, int prot)
1791 1792
{
	struct dma_pte *first_pte = NULL, *pte = NULL;
1793
	phys_addr_t uninitialized_var(pteval);
1794
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
1795
	unsigned long sg_res;
1796 1797
	unsigned int largepage_lvl = 0;
	unsigned long lvl_pages = 0;
1798 1799 1800 1801 1802 1803 1804 1805

	BUG_ON(addr_width < BITS_PER_LONG && (iov_pfn + nr_pages - 1) >> addr_width);

	if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
		return -EINVAL;

	prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;

1806 1807 1808 1809 1810 1811 1812
	if (sg)
		sg_res = 0;
	else {
		sg_res = nr_pages + 1;
		pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
	}

1813
	while (nr_pages > 0) {
1814 1815
		uint64_t tmp;

1816
		if (!sg_res) {
1817
			sg_res = aligned_nrpages(sg->offset, sg->length);
1818 1819 1820
			sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
			sg->dma_length = sg->length;
			pteval = page_to_phys(sg_page(sg)) | prot;
1821
			phys_pfn = pteval >> VTD_PAGE_SHIFT;
1822
		}
1823

1824
		if (!pte) {
1825 1826 1827
			largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);

			first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, largepage_lvl);
1828 1829
			if (!pte)
				return -ENOMEM;
1830
			/* It is large page*/
1831
			if (largepage_lvl > 1) {
1832
				pteval |= DMA_PTE_LARGE_PAGE;
1833 1834 1835 1836 1837 1838 1839
				/* Ensure that old small page tables are removed to make room
				   for superpage, if they exist. */
				dma_pte_clear_range(domain, iov_pfn,
						    iov_pfn + lvl_to_nr_pages(largepage_lvl) - 1);
				dma_pte_free_pagetable(domain, iov_pfn,
						       iov_pfn + lvl_to_nr_pages(largepage_lvl) - 1);
			} else {
1840
				pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
1841
			}
1842

1843 1844 1845 1846
		}
		/* We don't need lock here, nobody else
		 * touches the iova range
		 */
1847
		tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
1848
		if (tmp) {
1849
			static int dumps = 5;
1850 1851
			printk(KERN_CRIT "ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
			       iov_pfn, tmp, (unsigned long long)pteval);
1852 1853 1854 1855 1856 1857
			if (dumps) {
				dumps--;
				debug_dma_dump_mappings(NULL);
			}
			WARN_ON(1);
		}
1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880

		lvl_pages = lvl_to_nr_pages(largepage_lvl);

		BUG_ON(nr_pages < lvl_pages);
		BUG_ON(sg_res < lvl_pages);

		nr_pages -= lvl_pages;
		iov_pfn += lvl_pages;
		phys_pfn += lvl_pages;
		pteval += lvl_pages * VTD_PAGE_SIZE;
		sg_res -= lvl_pages;

		/* If the next PTE would be the first in a new page, then we
		   need to flush the cache on the entries we've just written.
		   And then we'll need to recalculate 'pte', so clear it and
		   let it get set again in the if (!pte) block above.

		   If we're done (!nr_pages) we need to flush the cache too.

		   Also if we've been setting superpages, we may need to
		   recalculate 'pte' and switch back to smaller pages for the
		   end of the mapping, if the trailing size is not enough to
		   use another superpage (i.e. sg_res < lvl_pages). */
1881
		pte++;
1882 1883
		if (!nr_pages || first_pte_in_page(pte) ||
		    (largepage_lvl > 1 && sg_res < lvl_pages)) {
1884 1885 1886 1887
			domain_flush_cache(domain, first_pte,
					   (void *)pte - (void *)first_pte);
			pte = NULL;
		}
1888 1889

		if (!sg_res && nr_pages)
1890 1891 1892 1893 1894
			sg = sg_next(sg);
	}
	return 0;
}

1895 1896 1897
static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
				    struct scatterlist *sg, unsigned long nr_pages,
				    int prot)
1898
{
1899 1900
	return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
}
1901

1902 1903 1904 1905 1906
static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
				     unsigned long phys_pfn, unsigned long nr_pages,
				     int prot)
{
	return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
1907 1908
}

1909
static void iommu_detach_dev(struct intel_iommu *iommu, u8 bus, u8 devfn)
1910
{
1911 1912
	if (!iommu)
		return;
1913 1914 1915

	clear_context_table(iommu, bus, devfn);
	iommu->flush.flush_context(iommu, 0, 0, 0,
1916
					   DMA_CCMD_GLOBAL_INVL);
1917
	iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
1918 1919
}

1920 1921 1922 1923 1924 1925 1926 1927 1928
static inline void unlink_domain_info(struct device_domain_info *info)
{
	assert_spin_locked(&device_domain_lock);
	list_del(&info->link);
	list_del(&info->global);
	if (info->dev)
		info->dev->dev.archdata.iommu = NULL;
}

1929 1930 1931
static void domain_remove_dev_info(struct dmar_domain *domain)
{
	struct device_domain_info *info;
1932
	unsigned long flags, flags2;
1933
	struct intel_iommu *iommu;
1934 1935 1936 1937 1938

	spin_lock_irqsave(&device_domain_lock, flags);
	while (!list_empty(&domain->devices)) {
		info = list_entry(domain->devices.next,
			struct device_domain_info, link);
1939
		unlink_domain_info(info);
1940 1941
		spin_unlock_irqrestore(&device_domain_lock, flags);

Y
Yu Zhao 已提交
1942
		iommu_disable_dev_iotlb(info);
1943
		iommu = device_to_iommu(info->segment, info->bus, info->devfn);
1944
		iommu_detach_dev(iommu, info->bus, info->devfn);
1945

1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960
		if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) {
			iommu_detach_dependent_devices(iommu, info->dev);
			/* clear this iommu in iommu_bmp, update iommu count
			 * and capabilities
			 */
			spin_lock_irqsave(&domain->iommu_lock, flags2);
			if (test_and_clear_bit(iommu->seq_id,
					       domain->iommu_bmp)) {
				domain->iommu_count--;
				domain_update_iommu_cap(domain);
			}
			spin_unlock_irqrestore(&domain->iommu_lock, flags2);
		}

		free_devinfo_mem(info);
1961 1962 1963 1964 1965 1966 1967
		spin_lock_irqsave(&device_domain_lock, flags);
	}
	spin_unlock_irqrestore(&device_domain_lock, flags);
}

/*
 * find_domain
1968
 * Note: we use struct pci_dev->dev.archdata.iommu stores the info
1969
 */
K
Kay, Allen M 已提交
1970
static struct dmar_domain *
1971 1972 1973 1974 1975
find_domain(struct pci_dev *pdev)
{
	struct device_domain_info *info;

	/* No lock here, assumes no domain exit in normal case */
1976
	info = pdev->dev.archdata.iommu;
1977 1978 1979 1980 1981
	if (info)
		return info->domain;
	return NULL;
}

1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036
static inline struct dmar_domain *
dmar_search_domain_by_dev_info(int segment, int bus, int devfn)
{
	struct device_domain_info *info;

	list_for_each_entry(info, &device_domain_list, global)
		if (info->segment == segment && info->bus == bus &&
		    info->devfn == devfn)
			return info->domain;

	return NULL;
}

static int dmar_insert_dev_info(int segment, int bus, int devfn,
				struct pci_dev *dev, struct dmar_domain **domp)
{
	struct dmar_domain *found, *domain = *domp;
	struct device_domain_info *info;
	unsigned long flags;

	info = alloc_devinfo_mem();
	if (!info)
		return -ENOMEM;

	info->segment = segment;
	info->bus = bus;
	info->devfn = devfn;
	info->dev = dev;
	info->domain = domain;
	if (!dev)
		domain->flags |= DOMAIN_FLAG_P2P_MULTIPLE_DEVICES;

	spin_lock_irqsave(&device_domain_lock, flags);
	if (dev)
		found = find_domain(dev);
	else
		found = dmar_search_domain_by_dev_info(segment, bus, devfn);
	if (found) {
		spin_unlock_irqrestore(&device_domain_lock, flags);
		free_devinfo_mem(info);
		if (found != domain) {
			domain_exit(domain);
			*domp = found;
		}
	} else {
		list_add(&info->link, &domain->devices);
		list_add(&info->global, &device_domain_list);
		if (dev)
			dev->dev.archdata.iommu = info;
		spin_unlock_irqrestore(&device_domain_lock, flags);
	}

	return 0;
}

2037 2038 2039
/* domain is initialized */
static struct dmar_domain *get_domain_for_dev(struct pci_dev *pdev, int gaw)
{
2040
	struct dmar_domain *domain, *free = NULL;
2041 2042 2043 2044 2045
	struct intel_iommu *iommu;
	struct dmar_drhd_unit *drhd;
	struct pci_dev *dev_tmp;
	unsigned long flags;
	int bus = 0, devfn = 0;
2046
	int segment;
2047 2048 2049 2050 2051

	domain = find_domain(pdev);
	if (domain)
		return domain;

2052 2053
	segment = pci_domain_nr(pdev->bus);

2054 2055
	dev_tmp = pci_find_upstream_pcie_bridge(pdev);
	if (dev_tmp) {
2056
		if (pci_is_pcie(dev_tmp)) {
2057 2058 2059 2060 2061 2062 2063
			bus = dev_tmp->subordinate->number;
			devfn = 0;
		} else {
			bus = dev_tmp->bus->number;
			devfn = dev_tmp->devfn;
		}
		spin_lock_irqsave(&device_domain_lock, flags);
2064
		domain = dmar_search_domain_by_dev_info(segment, bus, devfn);
2065 2066
		spin_unlock_irqrestore(&device_domain_lock, flags);
		/* pcie-pci bridge already has a domain, uses it */
2067
		if (domain)
2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078
			goto found_domain;
	}

	drhd = dmar_find_matched_drhd_unit(pdev);
	if (!drhd) {
		printk(KERN_ERR "IOMMU: can't find DMAR for device %s\n",
			pci_name(pdev));
		return NULL;
	}
	iommu = drhd->iommu;

2079
	/* Allocate and intialize new domain for the device */
2080
	domain = alloc_domain(false);
2081 2082 2083
	if (!domain)
		goto error;
	if (iommu_attach_domain(domain, iommu)) {
2084
		free_domain_mem(domain);
2085
		goto error;
2086
	}
2087 2088
	free = domain;
	if (domain_init(domain, gaw))
2089 2090 2091 2092
		goto error;

	/* register pcie-to-pci device */
	if (dev_tmp) {
2093
		if (dmar_insert_dev_info(segment, bus, devfn, NULL, &domain))
2094
			goto error;
2095 2096
		else
			free = NULL;
2097 2098 2099
	}

found_domain:
2100 2101
	if (dmar_insert_dev_info(segment, pdev->bus->number, pdev->devfn,
				 pdev, &domain) == 0)
2102 2103
		return domain;
error:
2104 2105
	if (free)
		domain_exit(free);
2106 2107 2108 2109
	/* recheck it here, maybe others set it */
	return find_domain(pdev);
}

2110
static int iommu_identity_mapping;
2111 2112 2113
#define IDENTMAP_ALL		1
#define IDENTMAP_GFX		2
#define IDENTMAP_AZALIA		4
2114

2115 2116 2117
static int iommu_domain_identity_map(struct dmar_domain *domain,
				     unsigned long long start,
				     unsigned long long end)
2118
{
2119 2120 2121 2122 2123
	unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
	unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;

	if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
			  dma_to_mm_pfn(last_vpfn))) {
2124
		printk(KERN_ERR "IOMMU: reserve iova failed\n");
2125
		return -ENOMEM;
2126 2127
	}

2128 2129
	pr_debug("Mapping reserved region %llx-%llx for domain %d\n",
		 start, end, domain->id);
2130 2131 2132 2133
	/*
	 * RMRR range might have overlap with physical memory range,
	 * clear it first
	 */
2134
	dma_pte_clear_range(domain, first_vpfn, last_vpfn);
2135

2136 2137
	return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
				  last_vpfn - first_vpfn + 1,
2138
				  DMA_PTE_READ|DMA_PTE_WRITE);
2139 2140 2141 2142 2143 2144 2145 2146 2147
}

static int iommu_prepare_identity_map(struct pci_dev *pdev,
				      unsigned long long start,
				      unsigned long long end)
{
	struct dmar_domain *domain;
	int ret;

2148
	domain = get_domain_for_dev(pdev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
2149 2150 2151
	if (!domain)
		return -ENOMEM;

2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164
	/* For _hardware_ passthrough, don't bother. But for software
	   passthrough, we do it anyway -- it may indicate a memory
	   range which is reserved in E820, so which didn't get set
	   up to start with in si_domain */
	if (domain == si_domain && hw_pass_through) {
		printk("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
		       pci_name(pdev), start, end);
		return 0;
	}

	printk(KERN_INFO
	       "IOMMU: Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
	       pci_name(pdev), start, end);
2165
	
2166 2167 2168 2169 2170 2171 2172 2173 2174 2175
	if (end < start) {
		WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
			"BIOS vendor: %s; Ver: %s; Product Version: %s\n",
			dmi_get_system_info(DMI_BIOS_VENDOR),
			dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		ret = -EIO;
		goto error;
	}

2176 2177 2178 2179 2180 2181 2182 2183 2184 2185
	if (end >> agaw_to_width(domain->agaw)) {
		WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
		     "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
		     agaw_to_width(domain->agaw),
		     dmi_get_system_info(DMI_BIOS_VENDOR),
		     dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		ret = -EIO;
		goto error;
	}
2186

2187
	ret = iommu_domain_identity_map(domain, start, end);
2188 2189 2190 2191
	if (ret)
		goto error;

	/* context entry init */
F
Fenghua Yu 已提交
2192
	ret = domain_context_mapping(domain, pdev, CONTEXT_TT_MULTI_LEVEL);
2193 2194 2195 2196 2197 2198
	if (ret)
		goto error;

	return 0;

 error:
2199 2200 2201 2202 2203 2204 2205
	domain_exit(domain);
	return ret;
}

static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
	struct pci_dev *pdev)
{
2206
	if (pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
2207 2208
		return 0;
	return iommu_prepare_identity_map(pdev, rmrr->base_address,
2209
		rmrr->end_address);
2210 2211
}

2212
#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
2213 2214 2215 2216 2217 2218 2219 2220 2221
static inline void iommu_prepare_isa(void)
{
	struct pci_dev *pdev;
	int ret;

	pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
	if (!pdev)
		return;

2222
	printk(KERN_INFO "IOMMU: Prepare 0-16MiB unity mapping for LPC\n");
2223
	ret = iommu_prepare_identity_map(pdev, 0, 16*1024*1024 - 1);
2224 2225

	if (ret)
2226 2227
		printk(KERN_ERR "IOMMU: Failed to create 0-16MiB identity map; "
		       "floppy might not work\n");
2228 2229 2230 2231 2232 2233 2234

}
#else
static inline void iommu_prepare_isa(void)
{
	return;
}
2235
#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
2236

2237
static int md_domain_init(struct dmar_domain *domain, int guest_width);
2238

2239
static int __init si_domain_init(int hw)
2240 2241 2242
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
2243
	int nid, ret = 0;
2244

2245
	si_domain = alloc_domain(false);
2246 2247 2248
	if (!si_domain)
		return -EFAULT;

2249 2250
	si_domain->flags = DOMAIN_FLAG_STATIC_IDENTITY;

2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263
	for_each_active_iommu(iommu, drhd) {
		ret = iommu_attach_domain(si_domain, iommu);
		if (ret) {
			domain_exit(si_domain);
			return -EFAULT;
		}
	}

	if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
		domain_exit(si_domain);
		return -EFAULT;
	}

2264 2265
	pr_debug("IOMMU: identity mapping domain is domain %d\n",
		 si_domain->id);
2266

2267 2268 2269
	if (hw)
		return 0;

2270
	for_each_online_node(nid) {
2271 2272 2273 2274 2275 2276 2277 2278 2279
		unsigned long start_pfn, end_pfn;
		int i;

		for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
			ret = iommu_domain_identity_map(si_domain,
					PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
			if (ret)
				return ret;
		}
2280 2281
	}

2282 2283 2284 2285 2286 2287 2288 2289 2290 2291
	return 0;
}

static int identity_mapping(struct pci_dev *pdev)
{
	struct device_domain_info *info;

	if (likely(!iommu_identity_mapping))
		return 0;

2292 2293 2294
	info = pdev->dev.archdata.iommu;
	if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
		return (info->domain == si_domain);
2295 2296 2297 2298 2299

	return 0;
}

static int domain_add_dev_info(struct dmar_domain *domain,
2300 2301
			       struct pci_dev *pdev,
			       int translation)
2302 2303 2304
{
	struct device_domain_info *info;
	unsigned long flags;
2305
	int ret;
2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322

	info = alloc_devinfo_mem();
	if (!info)
		return -ENOMEM;

	info->segment = pci_domain_nr(pdev->bus);
	info->bus = pdev->bus->number;
	info->devfn = pdev->devfn;
	info->dev = pdev;
	info->domain = domain;

	spin_lock_irqsave(&device_domain_lock, flags);
	list_add(&info->link, &domain->devices);
	list_add(&info->global, &device_domain_list);
	pdev->dev.archdata.iommu = info;
	spin_unlock_irqrestore(&device_domain_lock, flags);

2323 2324 2325
	ret = domain_context_mapping(domain, pdev, translation);
	if (ret) {
		spin_lock_irqsave(&device_domain_lock, flags);
2326
		unlink_domain_info(info);
2327 2328 2329 2330 2331
		spin_unlock_irqrestore(&device_domain_lock, flags);
		free_devinfo_mem(info);
		return ret;
	}

2332 2333 2334
	return 0;
}

2335 2336 2337
static bool device_has_rmrr(struct pci_dev *dev)
{
	struct dmar_rmrr_unit *rmrr;
2338
	struct pci_dev *tmp;
2339 2340 2341
	int i;

	for_each_rmrr_units(rmrr) {
2342 2343 2344 2345 2346 2347 2348
		/*
		 * Return TRUE if this RMRR contains the device that
		 * is passed in.
		 */
		for_each_active_dev_scope(rmrr->devices,
					  rmrr->devices_cnt, i, tmp)
			if (tmp == dev) {
2349
				return true;
2350
			}
2351 2352 2353 2354
	}
	return false;
}

2355 2356
static int iommu_should_identity_map(struct pci_dev *pdev, int startup)
{
2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369

	/*
	 * We want to prevent any device associated with an RMRR from
	 * getting placed into the SI Domain. This is done because
	 * problems exist when devices are moved in and out of domains
	 * and their respective RMRR info is lost. We exempt USB devices
	 * from this process due to their usage of RMRRs that are known
	 * to not be needed after BIOS hand-off to OS.
	 */
	if (device_has_rmrr(pdev) &&
	    (pdev->class >> 8) != PCI_CLASS_SERIAL_USB)
		return 0;

2370 2371 2372 2373 2374 2375 2376 2377
	if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
		return 1;

	if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
		return 1;

	if (!(iommu_identity_mapping & IDENTMAP_ALL))
		return 0;
2378

2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395
	/*
	 * We want to start off with all devices in the 1:1 domain, and
	 * take them out later if we find they can't access all of memory.
	 *
	 * However, we can't do this for PCI devices behind bridges,
	 * because all PCI devices behind the same bridge will end up
	 * with the same source-id on their transactions.
	 *
	 * Practically speaking, we can't change things around for these
	 * devices at run-time, because we can't be sure there'll be no
	 * DMA transactions in flight for any of their siblings.
	 * 
	 * So PCI devices (unless they're on the root bus) as well as
	 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
	 * the 1:1 domain, just in _case_ one of their siblings turns out
	 * not to be able to map all of memory.
	 */
2396
	if (!pci_is_pcie(pdev)) {
2397 2398 2399 2400
		if (!pci_is_root_bus(pdev->bus))
			return 0;
		if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
			return 0;
2401
	} else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
2402 2403 2404 2405 2406 2407 2408
		return 0;

	/* 
	 * At boot time, we don't yet know if devices will be 64-bit capable.
	 * Assume that they will -- if they turn out not to be, then we can 
	 * take them out of the 1:1 domain later.
	 */
2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421
	if (!startup) {
		/*
		 * If the device's dma_mask is less than the system's memory
		 * size then this is not a candidate for identity mapping.
		 */
		u64 dma_mask = pdev->dma_mask;

		if (pdev->dev.coherent_dma_mask &&
		    pdev->dev.coherent_dma_mask < dma_mask)
			dma_mask = pdev->dev.coherent_dma_mask;

		return dma_mask >= dma_get_required_mask(&pdev->dev);
	}
2422 2423 2424 2425

	return 1;
}

2426
static int __init iommu_prepare_static_identity_mapping(int hw)
2427 2428 2429 2430
{
	struct pci_dev *pdev = NULL;
	int ret;

2431
	ret = si_domain_init(hw);
2432 2433 2434 2435
	if (ret)
		return -EFAULT;

	for_each_pci_dev(pdev) {
2436
		if (iommu_should_identity_map(pdev, 1)) {
2437
			ret = domain_add_dev_info(si_domain, pdev,
2438 2439 2440 2441 2442 2443
					     hw ? CONTEXT_TT_PASS_THROUGH :
						  CONTEXT_TT_MULTI_LEVEL);
			if (ret) {
				/* device not associated with an iommu */
				if (ret == -ENODEV)
					continue;
2444
				return ret;
2445 2446 2447
			}
			pr_info("IOMMU: %s identity mapping for device %s\n",
				hw ? "hardware" : "software", pci_name(pdev));
2448
		}
2449 2450 2451 2452 2453
	}

	return 0;
}

2454
static int __init init_dmars(void)
2455 2456 2457 2458 2459
{
	struct dmar_drhd_unit *drhd;
	struct dmar_rmrr_unit *rmrr;
	struct pci_dev *pdev;
	struct intel_iommu *iommu;
2460
	int i, ret;
2461

2462 2463 2464 2465 2466 2467 2468
	/*
	 * for each drhd
	 *    allocate root
	 *    initialize and program root entry to not present
	 * endfor
	 */
	for_each_drhd_unit(drhd) {
M
mark gross 已提交
2469 2470 2471 2472 2473
		/*
		 * lock not needed as this is only incremented in the single
		 * threaded kernel __init code path all other access are read
		 * only
		 */
2474 2475 2476 2477 2478 2479
		if (g_num_of_iommus < IOMMU_UNITS_SUPPORTED) {
			g_num_of_iommus++;
			continue;
		}
		printk_once(KERN_ERR "intel-iommu: exceeded %d IOMMUs\n",
			  IOMMU_UNITS_SUPPORTED);
M
mark gross 已提交
2480 2481
	}

W
Weidong Han 已提交
2482 2483 2484 2485 2486 2487 2488 2489
	g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
			GFP_KERNEL);
	if (!g_iommus) {
		printk(KERN_ERR "Allocating global iommu array failed\n");
		ret = -ENOMEM;
		goto error;
	}

2490 2491 2492
	deferred_flush = kzalloc(g_num_of_iommus *
		sizeof(struct deferred_flush_tables), GFP_KERNEL);
	if (!deferred_flush) {
M
mark gross 已提交
2493
		ret = -ENOMEM;
2494
		goto free_g_iommus;
M
mark gross 已提交
2495 2496
	}

2497
	for_each_active_iommu(iommu, drhd) {
W
Weidong Han 已提交
2498
		g_iommus[iommu->seq_id] = iommu;
2499

2500 2501
		ret = iommu_init_domains(iommu);
		if (ret)
2502
			goto free_iommu;
2503

2504 2505 2506
		/*
		 * TBD:
		 * we could share the same root & context tables
L
Lucas De Marchi 已提交
2507
		 * among all IOMMU's. Need to Split it later.
2508 2509 2510 2511
		 */
		ret = iommu_alloc_root_entry(iommu);
		if (ret) {
			printk(KERN_ERR "IOMMU: allocate root entry failed\n");
2512
			goto free_iommu;
2513
		}
F
Fenghua Yu 已提交
2514
		if (!ecap_pass_through(iommu->ecap))
2515
			hw_pass_through = 0;
2516 2517
	}

2518 2519 2520
	/*
	 * Start from the sane iommu hardware state.
	 */
2521
	for_each_active_iommu(iommu, drhd) {
2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540
		/*
		 * If the queued invalidation is already initialized by us
		 * (for example, while enabling interrupt-remapping) then
		 * we got the things already rolling from a sane state.
		 */
		if (iommu->qi)
			continue;

		/*
		 * Clear any previous faults.
		 */
		dmar_fault(-1, iommu);
		/*
		 * Disable queued invalidation if supported and already enabled
		 * before OS handover.
		 */
		dmar_disable_qi(iommu);
	}

2541
	for_each_active_iommu(iommu, drhd) {
2542 2543 2544 2545 2546 2547 2548
		if (dmar_enable_qi(iommu)) {
			/*
			 * Queued Invalidate not enabled, use Register Based
			 * Invalidate
			 */
			iommu->flush.flush_context = __iommu_flush_context;
			iommu->flush.flush_iotlb = __iommu_flush_iotlb;
Y
Yinghai Lu 已提交
2549
			printk(KERN_INFO "IOMMU %d 0x%Lx: using Register based "
2550
			       "invalidation\n",
Y
Yinghai Lu 已提交
2551
				iommu->seq_id,
2552
			       (unsigned long long)drhd->reg_base_addr);
2553 2554 2555
		} else {
			iommu->flush.flush_context = qi_flush_context;
			iommu->flush.flush_iotlb = qi_flush_iotlb;
Y
Yinghai Lu 已提交
2556
			printk(KERN_INFO "IOMMU %d 0x%Lx: using Queued "
2557
			       "invalidation\n",
Y
Yinghai Lu 已提交
2558
				iommu->seq_id,
2559
			       (unsigned long long)drhd->reg_base_addr);
2560 2561 2562
		}
	}

2563
	if (iommu_pass_through)
2564 2565
		iommu_identity_mapping |= IDENTMAP_ALL;

2566
#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
2567
	iommu_identity_mapping |= IDENTMAP_GFX;
2568
#endif
2569 2570 2571

	check_tylersburg_isoch();

2572
	/*
2573 2574 2575
	 * If pass through is not set or not enabled, setup context entries for
	 * identity mappings for rmrr, gfx, and isa and may fall back to static
	 * identity mapping if iommu_identity_mapping is set.
2576
	 */
2577 2578
	if (iommu_identity_mapping) {
		ret = iommu_prepare_static_identity_mapping(hw_pass_through);
F
Fenghua Yu 已提交
2579
		if (ret) {
2580
			printk(KERN_CRIT "Failed to setup IOMMU pass-through\n");
2581
			goto free_iommu;
2582 2583 2584
		}
	}
	/*
2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596
	 * For each rmrr
	 *   for each dev attached to rmrr
	 *   do
	 *     locate drhd for dev, alloc domain for dev
	 *     allocate free domain
	 *     allocate page table entries for rmrr
	 *     if context not allocated for bus
	 *           allocate and init context
	 *           set present in root table for this bus
	 *     init context with domain, translation etc
	 *    endfor
	 * endfor
2597
	 */
2598 2599
	printk(KERN_INFO "IOMMU: Setting RMRR:\n");
	for_each_rmrr_units(rmrr) {
2600 2601 2602
		/* some BIOS lists non-exist devices in DMAR table. */
		for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
					  i, pdev) {
2603 2604 2605 2606
			ret = iommu_prepare_rmrr_dev(rmrr, pdev);
			if (ret)
				printk(KERN_ERR
				       "IOMMU: mapping reserved region failed\n");
2607
		}
F
Fenghua Yu 已提交
2608
	}
2609

2610 2611
	iommu_prepare_isa();

2612 2613 2614 2615 2616 2617 2618
	/*
	 * for each drhd
	 *   enable fault log
	 *   global invalidate context cache
	 *   global invalidate iotlb
	 *   enable translation
	 */
2619
	for_each_iommu(iommu, drhd) {
2620 2621 2622 2623 2624 2625
		if (drhd->ignored) {
			/*
			 * we always have to disable PMRs or DMA may fail on
			 * this device
			 */
			if (force_on)
2626
				iommu_disable_protect_mem_regions(iommu);
2627
			continue;
2628
		}
2629 2630 2631

		iommu_flush_write_buffer(iommu);

2632 2633
		ret = dmar_set_interrupt(iommu);
		if (ret)
2634
			goto free_iommu;
2635

2636 2637
		iommu_set_root_entry(iommu);

2638
		iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
2639
		iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
M
mark gross 已提交
2640

2641 2642
		ret = iommu_enable_translation(iommu);
		if (ret)
2643
			goto free_iommu;
2644 2645

		iommu_disable_protect_mem_regions(iommu);
2646 2647 2648
	}

	return 0;
2649 2650

free_iommu:
2651
	for_each_active_iommu(iommu, drhd)
2652
		free_dmar_iommu(iommu);
2653
	kfree(deferred_flush);
2654
free_g_iommus:
W
Weidong Han 已提交
2655
	kfree(g_iommus);
2656
error:
2657 2658 2659
	return ret;
}

2660
/* This takes a number of _MM_ pages, not VTD pages */
2661 2662 2663
static struct iova *intel_alloc_iova(struct device *dev,
				     struct dmar_domain *domain,
				     unsigned long nrpages, uint64_t dma_mask)
2664 2665 2666 2667
{
	struct pci_dev *pdev = to_pci_dev(dev);
	struct iova *iova = NULL;

2668 2669 2670 2671
	/* Restrict dma_mask to the width that the iommu can handle */
	dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);

	if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
2672 2673
		/*
		 * First try to allocate an io virtual address in
2674
		 * DMA_BIT_MASK(32) and if that fails then try allocating
J
Joe Perches 已提交
2675
		 * from higher range
2676
		 */
2677 2678 2679 2680 2681 2682 2683 2684 2685
		iova = alloc_iova(&domain->iovad, nrpages,
				  IOVA_PFN(DMA_BIT_MASK(32)), 1);
		if (iova)
			return iova;
	}
	iova = alloc_iova(&domain->iovad, nrpages, IOVA_PFN(dma_mask), 1);
	if (unlikely(!iova)) {
		printk(KERN_ERR "Allocating %ld-page iova for %s failed",
		       nrpages, pci_name(pdev));
2686 2687 2688 2689 2690 2691
		return NULL;
	}

	return iova;
}

2692
static struct dmar_domain *__get_valid_domain_for_dev(struct pci_dev *pdev)
2693 2694 2695 2696 2697 2698 2699 2700 2701
{
	struct dmar_domain *domain;
	int ret;

	domain = get_domain_for_dev(pdev,
			DEFAULT_DOMAIN_ADDRESS_WIDTH);
	if (!domain) {
		printk(KERN_ERR
			"Allocating domain for %s failed", pci_name(pdev));
A
Al Viro 已提交
2702
		return NULL;
2703 2704 2705
	}

	/* make sure context mapping is ok */
W
Weidong Han 已提交
2706
	if (unlikely(!domain_context_mapped(pdev))) {
F
Fenghua Yu 已提交
2707 2708
		ret = domain_context_mapping(domain, pdev,
					     CONTEXT_TT_MULTI_LEVEL);
2709 2710 2711 2712
		if (ret) {
			printk(KERN_ERR
				"Domain context map for %s failed",
				pci_name(pdev));
A
Al Viro 已提交
2713
			return NULL;
2714
		}
2715 2716
	}

2717 2718 2719
	return domain;
}

2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731
static inline struct dmar_domain *get_valid_domain_for_dev(struct pci_dev *dev)
{
	struct device_domain_info *info;

	/* No lock here, assumes no domain exit in normal case */
	info = dev->dev.archdata.iommu;
	if (likely(info))
		return info->domain;

	return __get_valid_domain_for_dev(dev);
}

2732 2733 2734 2735 2736 2737
static int iommu_dummy(struct pci_dev *pdev)
{
	return pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
}

/* Check if the pdev needs to go through non-identity map and unmap process.*/
2738
static int iommu_no_mapping(struct device *dev)
2739
{
2740
	struct pci_dev *pdev;
2741 2742
	int found;

2743
	if (unlikely(!dev_is_pci(dev)))
2744 2745 2746
		return 1;

	pdev = to_pci_dev(dev);
2747 2748 2749
	if (iommu_dummy(pdev))
		return 1;

2750
	if (!iommu_identity_mapping)
2751
		return 0;
2752 2753 2754

	found = identity_mapping(pdev);
	if (found) {
2755
		if (iommu_should_identity_map(pdev, 0))
2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771
			return 1;
		else {
			/*
			 * 32 bit DMA is removed from si_domain and fall back
			 * to non-identity mapping.
			 */
			domain_remove_one_dev_info(si_domain, pdev);
			printk(KERN_INFO "32bit %s uses non-identity mapping\n",
			       pci_name(pdev));
			return 0;
		}
	} else {
		/*
		 * In case of a detached 64 bit DMA device from vm, the device
		 * is put into si_domain for identity mapping.
		 */
2772
		if (iommu_should_identity_map(pdev, 0)) {
2773
			int ret;
2774 2775 2776 2777
			ret = domain_add_dev_info(si_domain, pdev,
						  hw_pass_through ?
						  CONTEXT_TT_PASS_THROUGH :
						  CONTEXT_TT_MULTI_LEVEL);
2778 2779 2780 2781 2782 2783 2784 2785
			if (!ret) {
				printk(KERN_INFO "64bit %s uses identity mapping\n",
				       pci_name(pdev));
				return 1;
			}
		}
	}

2786
	return 0;
2787 2788
}

2789 2790
static dma_addr_t __intel_map_single(struct device *hwdev, phys_addr_t paddr,
				     size_t size, int dir, u64 dma_mask)
2791 2792 2793
{
	struct pci_dev *pdev = to_pci_dev(hwdev);
	struct dmar_domain *domain;
F
Fenghua Yu 已提交
2794
	phys_addr_t start_paddr;
2795 2796
	struct iova *iova;
	int prot = 0;
I
Ingo Molnar 已提交
2797
	int ret;
2798
	struct intel_iommu *iommu;
2799
	unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
2800 2801

	BUG_ON(dir == DMA_NONE);
2802

2803
	if (iommu_no_mapping(hwdev))
I
Ingo Molnar 已提交
2804
		return paddr;
2805 2806 2807 2808 2809

	domain = get_valid_domain_for_dev(pdev);
	if (!domain)
		return 0;

2810
	iommu = domain_get_iommu(domain);
2811
	size = aligned_nrpages(paddr, size);
2812

2813
	iova = intel_alloc_iova(hwdev, domain, dma_to_mm_pfn(size), dma_mask);
2814 2815 2816
	if (!iova)
		goto error;

2817 2818 2819 2820 2821
	/*
	 * Check if DMAR supports zero-length reads on write only
	 * mappings..
	 */
	if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
2822
			!cap_zlr(iommu->cap))
2823 2824 2825 2826
		prot |= DMA_PTE_READ;
	if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
		prot |= DMA_PTE_WRITE;
	/*
I
Ingo Molnar 已提交
2827
	 * paddr - (paddr + size) might be partial page, we should map the whole
2828
	 * page.  Note: if two part of one page are separately mapped, we
I
Ingo Molnar 已提交
2829
	 * might have two guest_addr mapping to the same host paddr, but this
2830 2831
	 * is not a big problem
	 */
2832
	ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova->pfn_lo),
2833
				 mm_to_dma_pfn(paddr_pfn), size, prot);
2834 2835 2836
	if (ret)
		goto error;

2837 2838
	/* it's a non-present to present mapping. Only flush if caching mode */
	if (cap_caching_mode(iommu->cap))
2839
		iommu_flush_iotlb_psi(iommu, domain->id, mm_to_dma_pfn(iova->pfn_lo), size, 1);
2840
	else
2841
		iommu_flush_write_buffer(iommu);
2842

2843 2844 2845
	start_paddr = (phys_addr_t)iova->pfn_lo << PAGE_SHIFT;
	start_paddr += paddr & ~PAGE_MASK;
	return start_paddr;
2846 2847

error:
2848 2849
	if (iova)
		__free_iova(&domain->iovad, iova);
2850
	printk(KERN_ERR"Device %s request: %zx@%llx dir %d --- failed\n",
F
Fenghua Yu 已提交
2851
		pci_name(pdev), size, (unsigned long long)paddr, dir);
2852 2853 2854
	return 0;
}

2855 2856 2857 2858
static dma_addr_t intel_map_page(struct device *dev, struct page *page,
				 unsigned long offset, size_t size,
				 enum dma_data_direction dir,
				 struct dma_attrs *attrs)
2859
{
2860 2861
	return __intel_map_single(dev, page_to_phys(page) + offset, size,
				  dir, to_pci_dev(dev)->dma_mask);
2862 2863
}

M
mark gross 已提交
2864 2865
static void flush_unmaps(void)
{
2866
	int i, j;
M
mark gross 已提交
2867 2868 2869 2870 2871

	timer_on = 0;

	/* just flush them all */
	for (i = 0; i < g_num_of_iommus; i++) {
2872 2873 2874
		struct intel_iommu *iommu = g_iommus[i];
		if (!iommu)
			continue;
2875

2876 2877 2878
		if (!deferred_flush[i].next)
			continue;

2879 2880 2881
		/* In caching mode, global flushes turn emulation expensive */
		if (!cap_caching_mode(iommu->cap))
			iommu->flush.flush_iotlb(iommu, 0, 0, 0,
Y
Yu Zhao 已提交
2882
					 DMA_TLB_GLOBAL_FLUSH);
2883
		for (j = 0; j < deferred_flush[i].next; j++) {
Y
Yu Zhao 已提交
2884 2885
			unsigned long mask;
			struct iova *iova = deferred_flush[i].iova[j];
2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896
			struct dmar_domain *domain = deferred_flush[i].domain[j];

			/* On real hardware multiple invalidations are expensive */
			if (cap_caching_mode(iommu->cap))
				iommu_flush_iotlb_psi(iommu, domain->id,
				iova->pfn_lo, iova->pfn_hi - iova->pfn_lo + 1, 0);
			else {
				mask = ilog2(mm_to_dma_pfn(iova->pfn_hi - iova->pfn_lo + 1));
				iommu_flush_dev_iotlb(deferred_flush[i].domain[j],
						(uint64_t)iova->pfn_lo << PAGE_SHIFT, mask);
			}
Y
Yu Zhao 已提交
2897
			__free_iova(&deferred_flush[i].domain[j]->iovad, iova);
2898
		}
2899
		deferred_flush[i].next = 0;
M
mark gross 已提交
2900 2901 2902 2903 2904 2905 2906
	}

	list_size = 0;
}

static void flush_unmaps_timeout(unsigned long data)
{
2907 2908 2909
	unsigned long flags;

	spin_lock_irqsave(&async_umap_flush_lock, flags);
M
mark gross 已提交
2910
	flush_unmaps();
2911
	spin_unlock_irqrestore(&async_umap_flush_lock, flags);
M
mark gross 已提交
2912 2913 2914 2915 2916
}

static void add_unmap(struct dmar_domain *dom, struct iova *iova)
{
	unsigned long flags;
2917
	int next, iommu_id;
2918
	struct intel_iommu *iommu;
M
mark gross 已提交
2919 2920

	spin_lock_irqsave(&async_umap_flush_lock, flags);
2921 2922 2923
	if (list_size == HIGH_WATER_MARK)
		flush_unmaps();

2924 2925
	iommu = domain_get_iommu(dom);
	iommu_id = iommu->seq_id;
2926

2927 2928 2929 2930
	next = deferred_flush[iommu_id].next;
	deferred_flush[iommu_id].domain[next] = dom;
	deferred_flush[iommu_id].iova[next] = iova;
	deferred_flush[iommu_id].next++;
M
mark gross 已提交
2931 2932 2933 2934 2935 2936 2937 2938 2939

	if (!timer_on) {
		mod_timer(&unmap_timer, jiffies + msecs_to_jiffies(10));
		timer_on = 1;
	}
	list_size++;
	spin_unlock_irqrestore(&async_umap_flush_lock, flags);
}

2940 2941 2942
static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
			     size_t size, enum dma_data_direction dir,
			     struct dma_attrs *attrs)
2943 2944
{
	struct pci_dev *pdev = to_pci_dev(dev);
2945
	struct dmar_domain *domain;
2946
	unsigned long start_pfn, last_pfn;
2947
	struct iova *iova;
2948
	struct intel_iommu *iommu;
2949

2950
	if (iommu_no_mapping(dev))
2951
		return;
2952

2953 2954 2955
	domain = find_domain(pdev);
	BUG_ON(!domain);

2956 2957
	iommu = domain_get_iommu(domain);

2958
	iova = find_iova(&domain->iovad, IOVA_PFN(dev_addr));
2959 2960
	if (WARN_ONCE(!iova, "Driver unmaps unmatched page at PFN %llx\n",
		      (unsigned long long)dev_addr))
2961 2962
		return;

2963 2964
	start_pfn = mm_to_dma_pfn(iova->pfn_lo);
	last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
2965

2966 2967
	pr_debug("Device %s unmapping: pfn %lx-%lx\n",
		 pci_name(pdev), start_pfn, last_pfn);
2968

2969
	/*  clear the whole page */
2970 2971
	dma_pte_clear_range(domain, start_pfn, last_pfn);

2972
	/* free page tables */
2973 2974
	dma_pte_free_pagetable(domain, start_pfn, last_pfn);

M
mark gross 已提交
2975
	if (intel_iommu_strict) {
2976
		iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
2977
				      last_pfn - start_pfn + 1, 0);
M
mark gross 已提交
2978 2979 2980 2981 2982 2983 2984 2985 2986
		/* free iova */
		__free_iova(&domain->iovad, iova);
	} else {
		add_unmap(domain, iova);
		/*
		 * queue up the release of the unmap to save the 1/6th of the
		 * cpu used up by the iotlb flush operation...
		 */
	}
2987 2988
}

2989
static void *intel_alloc_coherent(struct device *hwdev, size_t size,
2990 2991
				  dma_addr_t *dma_handle, gfp_t flags,
				  struct dma_attrs *attrs)
2992 2993 2994 2995
{
	void *vaddr;
	int order;

F
Fenghua Yu 已提交
2996
	size = PAGE_ALIGN(size);
2997
	order = get_order(size);
2998 2999 3000 3001 3002 3003 3004 3005 3006

	if (!iommu_no_mapping(hwdev))
		flags &= ~(GFP_DMA | GFP_DMA32);
	else if (hwdev->coherent_dma_mask < dma_get_required_mask(hwdev)) {
		if (hwdev->coherent_dma_mask < DMA_BIT_MASK(32))
			flags |= GFP_DMA;
		else
			flags |= GFP_DMA32;
	}
3007 3008 3009 3010 3011 3012

	vaddr = (void *)__get_free_pages(flags, order);
	if (!vaddr)
		return NULL;
	memset(vaddr, 0, size);

3013 3014 3015
	*dma_handle = __intel_map_single(hwdev, virt_to_bus(vaddr), size,
					 DMA_BIDIRECTIONAL,
					 hwdev->coherent_dma_mask);
3016 3017 3018 3019 3020 3021
	if (*dma_handle)
		return vaddr;
	free_pages((unsigned long)vaddr, order);
	return NULL;
}

3022
static void intel_free_coherent(struct device *hwdev, size_t size, void *vaddr,
3023
				dma_addr_t dma_handle, struct dma_attrs *attrs)
3024 3025 3026
{
	int order;

F
Fenghua Yu 已提交
3027
	size = PAGE_ALIGN(size);
3028 3029
	order = get_order(size);

3030
	intel_unmap_page(hwdev, dma_handle, size, DMA_BIDIRECTIONAL, NULL);
3031 3032 3033
	free_pages((unsigned long)vaddr, order);
}

3034 3035 3036
static void intel_unmap_sg(struct device *hwdev, struct scatterlist *sglist,
			   int nelems, enum dma_data_direction dir,
			   struct dma_attrs *attrs)
3037 3038 3039
{
	struct pci_dev *pdev = to_pci_dev(hwdev);
	struct dmar_domain *domain;
3040
	unsigned long start_pfn, last_pfn;
3041
	struct iova *iova;
3042
	struct intel_iommu *iommu;
3043

3044
	if (iommu_no_mapping(hwdev))
3045 3046 3047
		return;

	domain = find_domain(pdev);
3048 3049 3050
	BUG_ON(!domain);

	iommu = domain_get_iommu(domain);
3051

F
FUJITA Tomonori 已提交
3052
	iova = find_iova(&domain->iovad, IOVA_PFN(sglist[0].dma_address));
3053 3054
	if (WARN_ONCE(!iova, "Driver unmaps unmatched sglist at PFN %llx\n",
		      (unsigned long long)sglist[0].dma_address))
3055 3056
		return;

3057 3058
	start_pfn = mm_to_dma_pfn(iova->pfn_lo);
	last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
3059 3060

	/*  clear the whole page */
3061 3062
	dma_pte_clear_range(domain, start_pfn, last_pfn);

3063
	/* free page tables */
3064
	dma_pte_free_pagetable(domain, start_pfn, last_pfn);
3065

3066 3067
	if (intel_iommu_strict) {
		iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
3068
				      last_pfn - start_pfn + 1, 0);
3069 3070 3071 3072 3073 3074 3075 3076 3077
		/* free iova */
		__free_iova(&domain->iovad, iova);
	} else {
		add_unmap(domain, iova);
		/*
		 * queue up the release of the unmap to save the 1/6th of the
		 * cpu used up by the iotlb flush operation...
		 */
	}
3078 3079 3080
}

static int intel_nontranslate_map_sg(struct device *hddev,
F
FUJITA Tomonori 已提交
3081
	struct scatterlist *sglist, int nelems, int dir)
3082 3083
{
	int i;
F
FUJITA Tomonori 已提交
3084
	struct scatterlist *sg;
3085

F
FUJITA Tomonori 已提交
3086
	for_each_sg(sglist, sg, nelems, i) {
F
FUJITA Tomonori 已提交
3087
		BUG_ON(!sg_page(sg));
3088
		sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
F
FUJITA Tomonori 已提交
3089
		sg->dma_length = sg->length;
3090 3091 3092 3093
	}
	return nelems;
}

3094 3095
static int intel_map_sg(struct device *hwdev, struct scatterlist *sglist, int nelems,
			enum dma_data_direction dir, struct dma_attrs *attrs)
3096 3097 3098 3099
{
	int i;
	struct pci_dev *pdev = to_pci_dev(hwdev);
	struct dmar_domain *domain;
3100 3101 3102 3103
	size_t size = 0;
	int prot = 0;
	struct iova *iova = NULL;
	int ret;
F
FUJITA Tomonori 已提交
3104
	struct scatterlist *sg;
3105
	unsigned long start_vpfn;
3106
	struct intel_iommu *iommu;
3107 3108

	BUG_ON(dir == DMA_NONE);
3109
	if (iommu_no_mapping(hwdev))
F
FUJITA Tomonori 已提交
3110
		return intel_nontranslate_map_sg(hwdev, sglist, nelems, dir);
3111

3112 3113 3114 3115
	domain = get_valid_domain_for_dev(pdev);
	if (!domain)
		return 0;

3116 3117
	iommu = domain_get_iommu(domain);

3118
	for_each_sg(sglist, sg, nelems, i)
3119
		size += aligned_nrpages(sg->offset, sg->length);
3120

3121 3122
	iova = intel_alloc_iova(hwdev, domain, dma_to_mm_pfn(size),
				pdev->dma_mask);
3123
	if (!iova) {
F
FUJITA Tomonori 已提交
3124
		sglist->dma_length = 0;
3125 3126 3127 3128 3129 3130 3131 3132
		return 0;
	}

	/*
	 * Check if DMAR supports zero-length reads on write only
	 * mappings..
	 */
	if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
3133
			!cap_zlr(iommu->cap))
3134 3135 3136 3137
		prot |= DMA_PTE_READ;
	if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
		prot |= DMA_PTE_WRITE;

3138
	start_vpfn = mm_to_dma_pfn(iova->pfn_lo);
3139

3140
	ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
3141 3142 3143 3144 3145 3146 3147 3148 3149 3150
	if (unlikely(ret)) {
		/*  clear the page */
		dma_pte_clear_range(domain, start_vpfn,
				    start_vpfn + size - 1);
		/* free page tables */
		dma_pte_free_pagetable(domain, start_vpfn,
				       start_vpfn + size - 1);
		/* free iova */
		__free_iova(&domain->iovad, iova);
		return 0;
3151 3152
	}

3153 3154
	/* it's a non-present to present mapping. Only flush if caching mode */
	if (cap_caching_mode(iommu->cap))
3155
		iommu_flush_iotlb_psi(iommu, domain->id, start_vpfn, size, 1);
3156
	else
3157
		iommu_flush_write_buffer(iommu);
3158

3159 3160 3161
	return nelems;
}

3162 3163 3164 3165 3166
static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
{
	return !dma_addr;
}

3167
struct dma_map_ops intel_dma_ops = {
3168 3169
	.alloc = intel_alloc_coherent,
	.free = intel_free_coherent,
3170 3171
	.map_sg = intel_map_sg,
	.unmap_sg = intel_unmap_sg,
3172 3173
	.map_page = intel_map_page,
	.unmap_page = intel_unmap_page,
3174
	.mapping_error = intel_mapping_error,
3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258
};

static inline int iommu_domain_cache_init(void)
{
	int ret = 0;

	iommu_domain_cache = kmem_cache_create("iommu_domain",
					 sizeof(struct dmar_domain),
					 0,
					 SLAB_HWCACHE_ALIGN,

					 NULL);
	if (!iommu_domain_cache) {
		printk(KERN_ERR "Couldn't create iommu_domain cache\n");
		ret = -ENOMEM;
	}

	return ret;
}

static inline int iommu_devinfo_cache_init(void)
{
	int ret = 0;

	iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
					 sizeof(struct device_domain_info),
					 0,
					 SLAB_HWCACHE_ALIGN,
					 NULL);
	if (!iommu_devinfo_cache) {
		printk(KERN_ERR "Couldn't create devinfo cache\n");
		ret = -ENOMEM;
	}

	return ret;
}

static inline int iommu_iova_cache_init(void)
{
	int ret = 0;

	iommu_iova_cache = kmem_cache_create("iommu_iova",
					 sizeof(struct iova),
					 0,
					 SLAB_HWCACHE_ALIGN,
					 NULL);
	if (!iommu_iova_cache) {
		printk(KERN_ERR "Couldn't create iova cache\n");
		ret = -ENOMEM;
	}

	return ret;
}

static int __init iommu_init_mempool(void)
{
	int ret;
	ret = iommu_iova_cache_init();
	if (ret)
		return ret;

	ret = iommu_domain_cache_init();
	if (ret)
		goto domain_error;

	ret = iommu_devinfo_cache_init();
	if (!ret)
		return ret;

	kmem_cache_destroy(iommu_domain_cache);
domain_error:
	kmem_cache_destroy(iommu_iova_cache);

	return -ENOMEM;
}

static void __init iommu_exit_mempool(void)
{
	kmem_cache_destroy(iommu_devinfo_cache);
	kmem_cache_destroy(iommu_domain_cache);
	kmem_cache_destroy(iommu_iova_cache);

}

3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286
static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
{
	struct dmar_drhd_unit *drhd;
	u32 vtbar;
	int rc;

	/* We know that this device on this chipset has its own IOMMU.
	 * If we find it under a different IOMMU, then the BIOS is lying
	 * to us. Hope that the IOMMU for this device is actually
	 * disabled, and it needs no translation...
	 */
	rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
	if (rc) {
		/* "can't" happen */
		dev_info(&pdev->dev, "failed to run vt-d quirk\n");
		return;
	}
	vtbar &= 0xffff0000;

	/* we know that the this iommu should be at offset 0xa000 from vtbar */
	drhd = dmar_find_matched_drhd_unit(pdev);
	if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
			    TAINT_FIRMWARE_WORKAROUND,
			    "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
		pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
}
DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);

3287 3288 3289
static void __init init_no_remapping_devices(void)
{
	struct dmar_drhd_unit *drhd;
3290 3291
	struct pci_dev *dev;
	int i;
3292 3293 3294

	for_each_drhd_unit(drhd) {
		if (!drhd->include_all) {
3295 3296 3297
			for_each_active_dev_scope(drhd->devices,
						  drhd->devices_cnt, i, dev)
				break;
3298 3299 3300 3301 3302 3303
			/* ignore DMAR unit if no pci devices exist */
			if (i == drhd->devices_cnt)
				drhd->ignored = 1;
		}
	}

3304 3305
	for_each_active_drhd_unit(drhd) {
		if (drhd->include_all)
3306 3307
			continue;

3308 3309 3310
		for_each_active_dev_scope(drhd->devices,
					  drhd->devices_cnt, i, dev)
			if (!IS_GFX_DEVICE(dev))
3311 3312 3313 3314
				break;
		if (i < drhd->devices_cnt)
			continue;

3315 3316 3317 3318 3319 3320
		/* This IOMMU has *only* gfx devices. Either bypass it or
		   set the gfx_mapped flag, as appropriate */
		if (dmar_map_gfx) {
			intel_iommu_gfx_mapped = 1;
		} else {
			drhd->ignored = 1;
3321 3322 3323
			for_each_active_dev_scope(drhd->devices,
						  drhd->devices_cnt, i, dev)
				dev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
3324 3325 3326 3327
		}
	}
}

3328 3329 3330 3331 3332 3333 3334 3335 3336 3337
#ifdef CONFIG_SUSPEND
static int init_iommu_hw(void)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;

	for_each_active_iommu(iommu, drhd)
		if (iommu->qi)
			dmar_reenable_qi(iommu);

3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348
	for_each_iommu(iommu, drhd) {
		if (drhd->ignored) {
			/*
			 * we always have to disable PMRs or DMA may fail on
			 * this device
			 */
			if (force_on)
				iommu_disable_protect_mem_regions(iommu);
			continue;
		}
	
3349 3350 3351 3352 3353
		iommu_flush_write_buffer(iommu);

		iommu_set_root_entry(iommu);

		iommu->flush.flush_context(iommu, 0, 0, 0,
3354
					   DMA_CCMD_GLOBAL_INVL);
3355
		iommu->flush.flush_iotlb(iommu, 0, 0, 0,
3356
					 DMA_TLB_GLOBAL_FLUSH);
3357 3358
		if (iommu_enable_translation(iommu))
			return 1;
3359
		iommu_disable_protect_mem_regions(iommu);
3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371
	}

	return 0;
}

static void iommu_flush_all(void)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;

	for_each_active_iommu(iommu, drhd) {
		iommu->flush.flush_context(iommu, 0, 0, 0,
3372
					   DMA_CCMD_GLOBAL_INVL);
3373
		iommu->flush.flush_iotlb(iommu, 0, 0, 0,
3374
					 DMA_TLB_GLOBAL_FLUSH);
3375 3376 3377
	}
}

3378
static int iommu_suspend(void)
3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	unsigned long flag;

	for_each_active_iommu(iommu, drhd) {
		iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
						 GFP_ATOMIC);
		if (!iommu->iommu_state)
			goto nomem;
	}

	iommu_flush_all();

	for_each_active_iommu(iommu, drhd) {
		iommu_disable_translation(iommu);

3396
		raw_spin_lock_irqsave(&iommu->register_lock, flag);
3397 3398 3399 3400 3401 3402 3403 3404 3405 3406

		iommu->iommu_state[SR_DMAR_FECTL_REG] =
			readl(iommu->reg + DMAR_FECTL_REG);
		iommu->iommu_state[SR_DMAR_FEDATA_REG] =
			readl(iommu->reg + DMAR_FEDATA_REG);
		iommu->iommu_state[SR_DMAR_FEADDR_REG] =
			readl(iommu->reg + DMAR_FEADDR_REG);
		iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
			readl(iommu->reg + DMAR_FEUADDR_REG);

3407
		raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
3408 3409 3410 3411 3412 3413 3414 3415 3416 3417
	}
	return 0;

nomem:
	for_each_active_iommu(iommu, drhd)
		kfree(iommu->iommu_state);

	return -ENOMEM;
}

3418
static void iommu_resume(void)
3419 3420 3421 3422 3423 3424
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	unsigned long flag;

	if (init_iommu_hw()) {
3425 3426 3427 3428
		if (force_on)
			panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
		else
			WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
3429
		return;
3430 3431 3432 3433
	}

	for_each_active_iommu(iommu, drhd) {

3434
		raw_spin_lock_irqsave(&iommu->register_lock, flag);
3435 3436 3437 3438 3439 3440 3441 3442 3443 3444

		writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
			iommu->reg + DMAR_FECTL_REG);
		writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
			iommu->reg + DMAR_FEDATA_REG);
		writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
			iommu->reg + DMAR_FEADDR_REG);
		writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
			iommu->reg + DMAR_FEUADDR_REG);

3445
		raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
3446 3447 3448 3449 3450 3451
	}

	for_each_active_iommu(iommu, drhd)
		kfree(iommu->iommu_state);
}

3452
static struct syscore_ops iommu_syscore_ops = {
3453 3454 3455 3456
	.resume		= iommu_resume,
	.suspend	= iommu_suspend,
};

3457
static void __init init_iommu_pm_ops(void)
3458
{
3459
	register_syscore_ops(&iommu_syscore_ops);
3460 3461 3462
}

#else
3463
static inline void init_iommu_pm_ops(void) {}
3464 3465
#endif	/* CONFIG_PM */

3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495
static void __init dmar_register_rmrr_unit(struct dmar_rmrr_unit *rmrr)
{
	list_add(&rmrr->list, &dmar_rmrr_units);
}


int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header)
{
	struct acpi_dmar_reserved_memory *rmrr;
	struct dmar_rmrr_unit *rmrru;

	rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
	if (!rmrru)
		return -ENOMEM;

	rmrru->hdr = header;
	rmrr = (struct acpi_dmar_reserved_memory *)header;
	rmrru->base_address = rmrr->base_address;
	rmrru->end_address = rmrr->end_address;

	dmar_register_rmrr_unit(rmrru);
	return 0;
}

static int __init
rmrr_parse_dev(struct dmar_rmrr_unit *rmrru)
{
	struct acpi_dmar_reserved_memory *rmrr;

	rmrr = (struct acpi_dmar_reserved_memory *) rmrru->hdr;
3496 3497 3498 3499
	return dmar_parse_dev_scope((void *)(rmrr + 1),
				    ((void *)rmrr) + rmrr->header.length,
				    &rmrru->devices_cnt, &rmrru->devices,
				    rmrr->segment);
3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527
}

int __init dmar_parse_one_atsr(struct acpi_dmar_header *hdr)
{
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	atsr = container_of(hdr, struct acpi_dmar_atsr, header);
	atsru = kzalloc(sizeof(*atsru), GFP_KERNEL);
	if (!atsru)
		return -ENOMEM;

	atsru->hdr = hdr;
	atsru->include_all = atsr->flags & 0x1;

	list_add(&atsru->list, &dmar_atsr_units);

	return 0;
}

static int __init atsr_parse_dev(struct dmar_atsr_unit *atsru)
{
	struct acpi_dmar_atsr *atsr;

	if (atsru->include_all)
		return 0;

	atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548
	return dmar_parse_dev_scope((void *)(atsr + 1),
				    (void *)atsr + atsr->header.length,
				    &atsru->devices_cnt, &atsru->devices,
				    atsr->segment);
}

static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
{
	dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
	kfree(atsru);
}

static void intel_iommu_free_dmars(void)
{
	struct dmar_rmrr_unit *rmrru, *rmrr_n;
	struct dmar_atsr_unit *atsru, *atsr_n;

	list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
		list_del(&rmrru->list);
		dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
		kfree(rmrru);
3549 3550
	}

3551 3552 3553 3554
	list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
		list_del(&atsru->list);
		intel_iommu_free_atsr(atsru);
	}
3555 3556 3557 3558
}

int dmar_find_matched_atsr_unit(struct pci_dev *dev)
{
3559
	int i, ret = 1;
3560
	struct pci_bus *bus;
3561
	struct pci_dev *bridge = NULL, *tmp;
3562 3563 3564 3565 3566
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	dev = pci_physfn(dev);
	for (bus = dev->bus; bus; bus = bus->parent) {
3567
		bridge = bus->self;
3568
		if (!bridge || !pci_is_pcie(bridge) ||
3569
		    pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
3570
			return 0;
3571
		if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT)
3572 3573
			break;
	}
3574 3575
	if (!bridge)
		return 0;
3576

3577 3578 3579 3580 3581
	list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
		atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
		if (atsr->segment != pci_domain_nr(dev->bus))
			continue;

3582 3583 3584
		for_each_dev_scope(atsru->devices, atsru->devices_cnt, i, tmp)
			if (tmp == bridge)
				goto out;
3585 3586

		if (atsru->include_all)
3587
			goto out;
3588
	}
3589 3590
	ret = 0;
out:
3591

3592
	return ret;
3593 3594
}

3595
int __init dmar_parse_rmrr_atsr_dev(void)
3596
{
3597 3598
	struct dmar_rmrr_unit *rmrr;
	struct dmar_atsr_unit *atsr;
3599
	int ret;
3600

3601
	list_for_each_entry(rmrr, &dmar_rmrr_units, list) {
3602 3603 3604 3605 3606
		ret = rmrr_parse_dev(rmrr);
		if (ret)
			return ret;
	}

3607
	list_for_each_entry(atsr, &dmar_atsr_units, list) {
3608 3609 3610 3611 3612
		ret = atsr_parse_dev(atsr);
		if (ret)
			return ret;
	}

3613
	return 0;
3614 3615
}

F
Fenghua Yu 已提交
3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628
/*
 * Here we only respond to action of unbound device from driver.
 *
 * Added device is not attached to its DMAR domain here yet. That will happen
 * when mapping the device to iova.
 */
static int device_notifier(struct notifier_block *nb,
				  unsigned long action, void *data)
{
	struct device *dev = data;
	struct pci_dev *pdev = to_pci_dev(dev);
	struct dmar_domain *domain;

3629
	if (iommu_dummy(pdev))
3630 3631
		return 0;

3632 3633 3634 3635
	if (action != BUS_NOTIFY_UNBOUND_DRIVER &&
	    action != BUS_NOTIFY_DEL_DEVICE)
		return 0;

F
Fenghua Yu 已提交
3636 3637 3638 3639
	domain = find_domain(pdev);
	if (!domain)
		return 0;

3640
	down_read(&dmar_global_lock);
3641 3642 3643 3644 3645
	domain_remove_one_dev_info(domain, pdev);
	if (!(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) &&
	    !(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) &&
	    list_empty(&domain->devices))
		domain_exit(domain);
3646
	up_read(&dmar_global_lock);
3647

F
Fenghua Yu 已提交
3648 3649 3650 3651 3652 3653 3654
	return 0;
}

static struct notifier_block device_nb = {
	.notifier_call = device_notifier,
};

3655 3656
int __init intel_iommu_init(void)
{
3657
	int ret = -ENODEV;
3658
	struct dmar_drhd_unit *drhd;
3659
	struct intel_iommu *iommu;
3660

3661 3662 3663
	/* VT-d is required for a TXT/tboot launch, so enforce that */
	force_on = tboot_force_iommu();

3664 3665 3666 3667 3668 3669 3670
	if (iommu_init_mempool()) {
		if (force_on)
			panic("tboot: Failed to initialize iommu memory\n");
		return -ENOMEM;
	}

	down_write(&dmar_global_lock);
3671 3672 3673
	if (dmar_table_init()) {
		if (force_on)
			panic("tboot: Failed to initialize DMAR table\n");
3674
		goto out_free_dmar;
3675
	}
3676

3677 3678 3679
	/*
	 * Disable translation if already enabled prior to OS handover.
	 */
3680
	for_each_active_iommu(iommu, drhd)
3681 3682 3683
		if (iommu->gcmd & DMA_GCMD_TE)
			iommu_disable_translation(iommu);

3684
	if (dmar_dev_scope_init() < 0) {
3685 3686
		if (force_on)
			panic("tboot: Failed to initialize DMAR device scope\n");
3687
		goto out_free_dmar;
3688
	}
3689

3690
	if (no_iommu || dmar_disabled)
3691
		goto out_free_dmar;
3692

3693 3694 3695 3696 3697 3698
	if (list_empty(&dmar_rmrr_units))
		printk(KERN_INFO "DMAR: No RMRR found\n");

	if (list_empty(&dmar_atsr_units))
		printk(KERN_INFO "DMAR: No ATSR found\n");

3699 3700 3701
	if (dmar_init_reserved_ranges()) {
		if (force_on)
			panic("tboot: Failed to reserve iommu ranges\n");
3702
		goto out_free_reserved_range;
3703
	}
3704 3705 3706

	init_no_remapping_devices();

3707
	ret = init_dmars();
3708
	if (ret) {
3709 3710
		if (force_on)
			panic("tboot: Failed to initialize DMARs\n");
3711
		printk(KERN_ERR "IOMMU: dmar init failed\n");
3712
		goto out_free_reserved_range;
3713
	}
3714
	up_write(&dmar_global_lock);
3715 3716 3717
	printk(KERN_INFO
	"PCI-DMA: Intel(R) Virtualization Technology for Directed I/O\n");

M
mark gross 已提交
3718
	init_timer(&unmap_timer);
3719 3720 3721
#ifdef CONFIG_SWIOTLB
	swiotlb = 0;
#endif
3722
	dma_ops = &intel_dma_ops;
F
Fenghua Yu 已提交
3723

3724
	init_iommu_pm_ops();
3725

3726
	bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
3727

F
Fenghua Yu 已提交
3728 3729
	bus_register_notifier(&pci_bus_type, &device_nb);

3730 3731
	intel_iommu_enabled = 1;

3732
	return 0;
3733 3734 3735 3736 3737

out_free_reserved_range:
	put_iova_domain(&reserved_iova_list);
out_free_dmar:
	intel_iommu_free_dmars();
3738 3739
	up_write(&dmar_global_lock);
	iommu_exit_mempool();
3740
	return ret;
3741
}
3742

3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757
static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
					   struct pci_dev *pdev)
{
	struct pci_dev *tmp, *parent;

	if (!iommu || !pdev)
		return;

	/* dependent device detach */
	tmp = pci_find_upstream_pcie_bridge(pdev);
	/* Secondary interface's bus number and devfn 0 */
	if (tmp) {
		parent = pdev->bus->self;
		while (parent != tmp) {
			iommu_detach_dev(iommu, parent->bus->number,
3758
					 parent->devfn);
3759 3760
			parent = parent->bus->self;
		}
3761
		if (pci_is_pcie(tmp)) /* this is a PCIe-to-PCI bridge */
3762 3763 3764
			iommu_detach_dev(iommu,
				tmp->subordinate->number, 0);
		else /* this is a legacy PCI bridge */
3765 3766
			iommu_detach_dev(iommu, tmp->bus->number,
					 tmp->devfn);
3767 3768 3769
	}
}

3770
static void domain_remove_one_dev_info(struct dmar_domain *domain,
3771 3772
					  struct pci_dev *pdev)
{
3773
	struct device_domain_info *info, *tmp;
3774 3775 3776 3777
	struct intel_iommu *iommu;
	unsigned long flags;
	int found = 0;

3778 3779
	iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
				pdev->devfn);
3780 3781 3782 3783
	if (!iommu)
		return;

	spin_lock_irqsave(&device_domain_lock, flags);
3784
	list_for_each_entry_safe(info, tmp, &domain->devices, link) {
3785 3786
		if (info->segment == pci_domain_nr(pdev->bus) &&
		    info->bus == pdev->bus->number &&
3787
		    info->devfn == pdev->devfn) {
3788
			unlink_domain_info(info);
3789 3790
			spin_unlock_irqrestore(&device_domain_lock, flags);

Y
Yu Zhao 已提交
3791
			iommu_disable_dev_iotlb(info);
3792
			iommu_detach_dev(iommu, info->bus, info->devfn);
3793
			iommu_detach_dependent_devices(iommu, pdev);
3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807
			free_devinfo_mem(info);

			spin_lock_irqsave(&device_domain_lock, flags);

			if (found)
				break;
			else
				continue;
		}

		/* if there is no other devices under the same iommu
		 * owned by this domain, clear this iommu in iommu_bmp
		 * update iommu count and coherency
		 */
3808 3809
		if (iommu == device_to_iommu(info->segment, info->bus,
					    info->devfn))
3810 3811 3812
			found = 1;
	}

3813 3814
	spin_unlock_irqrestore(&device_domain_lock, flags);

3815 3816 3817
	if (found == 0) {
		unsigned long tmp_flags;
		spin_lock_irqsave(&domain->iommu_lock, tmp_flags);
3818
		clear_bit(iommu->seq_id, domain->iommu_bmp);
3819
		domain->iommu_count--;
3820
		domain_update_iommu_cap(domain);
3821
		spin_unlock_irqrestore(&domain->iommu_lock, tmp_flags);
3822

3823 3824 3825 3826 3827 3828 3829
		if (!(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) &&
		    !(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)) {
			spin_lock_irqsave(&iommu->lock, tmp_flags);
			clear_bit(domain->id, iommu->domain_ids);
			iommu->domains[domain->id] = NULL;
			spin_unlock_irqrestore(&iommu->lock, tmp_flags);
		}
3830 3831 3832
	}
}

3833
static int md_domain_init(struct dmar_domain *domain, int guest_width)
3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845
{
	int adjust_width;

	init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
	domain_reserve_special_ranges(domain);

	/* calculate AGAW */
	domain->gaw = guest_width;
	adjust_width = guestwidth_to_adjustwidth(guest_width);
	domain->agaw = width_to_agaw(adjust_width);

	domain->iommu_coherency = 0;
3846
	domain->iommu_snooping = 0;
3847
	domain->iommu_superpage = 0;
3848
	domain->max_addr = 0;
3849
	domain->nid = -1;
3850 3851

	/* always allocate the top pgd */
3852
	domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
3853 3854 3855 3856 3857 3858
	if (!domain->pgd)
		return -ENOMEM;
	domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
	return 0;
}

3859
static int intel_iommu_domain_init(struct iommu_domain *domain)
K
Kay, Allen M 已提交
3860
{
3861
	struct dmar_domain *dmar_domain;
K
Kay, Allen M 已提交
3862

3863
	dmar_domain = alloc_domain(true);
3864
	if (!dmar_domain) {
K
Kay, Allen M 已提交
3865
		printk(KERN_ERR
3866 3867
			"intel_iommu_domain_init: dmar_domain == NULL\n");
		return -ENOMEM;
K
Kay, Allen M 已提交
3868
	}
3869
	if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
K
Kay, Allen M 已提交
3870
		printk(KERN_ERR
3871
			"intel_iommu_domain_init() failed\n");
3872
		domain_exit(dmar_domain);
3873
		return -ENOMEM;
K
Kay, Allen M 已提交
3874
	}
3875
	domain_update_iommu_cap(dmar_domain);
3876
	domain->priv = dmar_domain;
3877

3878 3879 3880 3881
	domain->geometry.aperture_start = 0;
	domain->geometry.aperture_end   = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
	domain->geometry.force_aperture = true;

3882
	return 0;
K
Kay, Allen M 已提交
3883 3884
}

3885
static void intel_iommu_domain_destroy(struct iommu_domain *domain)
K
Kay, Allen M 已提交
3886
{
3887 3888 3889
	struct dmar_domain *dmar_domain = domain->priv;

	domain->priv = NULL;
3890
	domain_exit(dmar_domain);
K
Kay, Allen M 已提交
3891 3892
}

3893 3894
static int intel_iommu_attach_device(struct iommu_domain *domain,
				     struct device *dev)
K
Kay, Allen M 已提交
3895
{
3896 3897
	struct dmar_domain *dmar_domain = domain->priv;
	struct pci_dev *pdev = to_pci_dev(dev);
3898 3899
	struct intel_iommu *iommu;
	int addr_width;
3900 3901 3902 3903 3904 3905 3906

	/* normally pdev is not mapped */
	if (unlikely(domain_context_mapped(pdev))) {
		struct dmar_domain *old_domain;

		old_domain = find_domain(pdev);
		if (old_domain) {
3907 3908 3909
			if (dmar_domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
			    dmar_domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)
				domain_remove_one_dev_info(old_domain, pdev);
3910 3911 3912 3913 3914
			else
				domain_remove_dev_info(old_domain);
		}
	}

3915 3916
	iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
				pdev->devfn);
3917 3918 3919 3920 3921
	if (!iommu)
		return -ENODEV;

	/* check if this iommu agaw is sufficient for max mapped address */
	addr_width = agaw_to_width(iommu->agaw);
3922 3923 3924 3925 3926
	if (addr_width > cap_mgaw(iommu->cap))
		addr_width = cap_mgaw(iommu->cap);

	if (dmar_domain->max_addr > (1LL << addr_width)) {
		printk(KERN_ERR "%s: iommu width (%d) is not "
3927
		       "sufficient for the mapped address (%llx)\n",
3928
		       __func__, addr_width, dmar_domain->max_addr);
3929 3930
		return -EFAULT;
	}
3931 3932 3933 3934 3935 3936 3937 3938 3939 3940
	dmar_domain->gaw = addr_width;

	/*
	 * Knock out extra levels of page tables if necessary
	 */
	while (iommu->agaw < dmar_domain->agaw) {
		struct dma_pte *pte;

		pte = dmar_domain->pgd;
		if (dma_pte_present(pte)) {
3941 3942
			dmar_domain->pgd = (struct dma_pte *)
				phys_to_virt(dma_pte_addr(pte));
3943
			free_pgtable_page(pte);
3944 3945 3946
		}
		dmar_domain->agaw--;
	}
3947

3948
	return domain_add_dev_info(dmar_domain, pdev, CONTEXT_TT_MULTI_LEVEL);
K
Kay, Allen M 已提交
3949 3950
}

3951 3952
static void intel_iommu_detach_device(struct iommu_domain *domain,
				      struct device *dev)
K
Kay, Allen M 已提交
3953
{
3954 3955 3956
	struct dmar_domain *dmar_domain = domain->priv;
	struct pci_dev *pdev = to_pci_dev(dev);

3957
	domain_remove_one_dev_info(dmar_domain, pdev);
3958
}
3959

3960 3961
static int intel_iommu_map(struct iommu_domain *domain,
			   unsigned long iova, phys_addr_t hpa,
3962
			   size_t size, int iommu_prot)
3963
{
3964
	struct dmar_domain *dmar_domain = domain->priv;
3965
	u64 max_addr;
3966
	int prot = 0;
3967
	int ret;
3968

3969 3970 3971 3972
	if (iommu_prot & IOMMU_READ)
		prot |= DMA_PTE_READ;
	if (iommu_prot & IOMMU_WRITE)
		prot |= DMA_PTE_WRITE;
3973 3974
	if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
		prot |= DMA_PTE_SNP;
3975

3976
	max_addr = iova + size;
3977
	if (dmar_domain->max_addr < max_addr) {
3978 3979 3980
		u64 end;

		/* check if minimum agaw is sufficient for mapped address */
3981
		end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
3982
		if (end < max_addr) {
3983
			printk(KERN_ERR "%s: iommu width (%d) is not "
3984
			       "sufficient for the mapped address (%llx)\n",
3985
			       __func__, dmar_domain->gaw, max_addr);
3986 3987
			return -EFAULT;
		}
3988
		dmar_domain->max_addr = max_addr;
3989
	}
3990 3991
	/* Round up size to next multiple of PAGE_SIZE, if it and
	   the low bits of hpa would take us onto the next page */
3992
	size = aligned_nrpages(hpa, size);
3993 3994
	ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
				 hpa >> VTD_PAGE_SHIFT, size, prot);
3995
	return ret;
K
Kay, Allen M 已提交
3996 3997
}

3998 3999
static size_t intel_iommu_unmap(struct iommu_domain *domain,
			     unsigned long iova, size_t size)
K
Kay, Allen M 已提交
4000
{
4001
	struct dmar_domain *dmar_domain = domain->priv;
4002
	int order;
4003

4004
	order = dma_pte_clear_range(dmar_domain, iova >> VTD_PAGE_SHIFT,
4005
			    (iova + size - 1) >> VTD_PAGE_SHIFT);
4006

4007 4008
	if (dmar_domain->max_addr == iova + size)
		dmar_domain->max_addr = iova;
4009

4010
	return PAGE_SIZE << order;
K
Kay, Allen M 已提交
4011 4012
}

4013
static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
4014
					    dma_addr_t iova)
K
Kay, Allen M 已提交
4015
{
4016
	struct dmar_domain *dmar_domain = domain->priv;
K
Kay, Allen M 已提交
4017
	struct dma_pte *pte;
4018
	u64 phys = 0;
K
Kay, Allen M 已提交
4019

4020
	pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, 0);
K
Kay, Allen M 已提交
4021
	if (pte)
4022
		phys = dma_pte_addr(pte);
K
Kay, Allen M 已提交
4023

4024
	return phys;
K
Kay, Allen M 已提交
4025
}
4026

S
Sheng Yang 已提交
4027 4028 4029 4030 4031 4032 4033
static int intel_iommu_domain_has_cap(struct iommu_domain *domain,
				      unsigned long cap)
{
	struct dmar_domain *dmar_domain = domain->priv;

	if (cap == IOMMU_CAP_CACHE_COHERENCY)
		return dmar_domain->iommu_snooping;
4034
	if (cap == IOMMU_CAP_INTR_REMAP)
4035
		return irq_remapping_enabled;
S
Sheng Yang 已提交
4036 4037 4038 4039

	return 0;
}

4040
#define REQ_ACS_FLAGS	(PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF)
4041

4042 4043 4044
static int intel_iommu_add_device(struct device *dev)
{
	struct pci_dev *pdev = to_pci_dev(dev);
4045
	struct pci_dev *bridge, *dma_pdev = NULL;
4046 4047
	struct iommu_group *group;
	int ret;
4048

4049 4050
	if (!device_to_iommu(pci_domain_nr(pdev->bus),
			     pdev->bus->number, pdev->devfn))
4051 4052 4053 4054
		return -ENODEV;

	bridge = pci_find_upstream_pcie_bridge(pdev);
	if (bridge) {
4055 4056 4057 4058
		if (pci_is_pcie(bridge))
			dma_pdev = pci_get_domain_bus_and_slot(
						pci_domain_nr(pdev->bus),
						bridge->subordinate->number, 0);
4059
		if (!dma_pdev)
4060 4061 4062 4063
			dma_pdev = pci_dev_get(bridge);
	} else
		dma_pdev = pci_dev_get(pdev);

4064
	/* Account for quirked devices */
4065 4066
	swap_pci_ref(&dma_pdev, pci_get_dma_source(dma_pdev));

4067 4068
	/*
	 * If it's a multifunction device that does not support our
4069 4070
	 * required ACS flags, add to the same group as lowest numbered
	 * function that also does not suport the required ACS flags.
4071
	 */
4072
	if (dma_pdev->multifunction &&
4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089
	    !pci_acs_enabled(dma_pdev, REQ_ACS_FLAGS)) {
		u8 i, slot = PCI_SLOT(dma_pdev->devfn);

		for (i = 0; i < 8; i++) {
			struct pci_dev *tmp;

			tmp = pci_get_slot(dma_pdev->bus, PCI_DEVFN(slot, i));
			if (!tmp)
				continue;

			if (!pci_acs_enabled(tmp, REQ_ACS_FLAGS)) {
				swap_pci_ref(&dma_pdev, tmp);
				break;
			}
			pci_dev_put(tmp);
		}
	}
4090

4091 4092 4093 4094 4095
	/*
	 * Devices on the root bus go through the iommu.  If that's not us,
	 * find the next upstream device and test ACS up to the root bus.
	 * Finding the next device may require skipping virtual buses.
	 */
4096
	while (!pci_is_root_bus(dma_pdev->bus)) {
4097 4098 4099 4100 4101 4102 4103 4104 4105 4106
		struct pci_bus *bus = dma_pdev->bus;

		while (!bus->self) {
			if (!pci_is_root_bus(bus))
				bus = bus->parent;
			else
				goto root_bus;
		}

		if (pci_acs_path_enabled(bus->self, NULL, REQ_ACS_FLAGS))
4107 4108
			break;

4109
		swap_pci_ref(&dma_pdev, pci_dev_get(bus->self));
4110 4111
	}

4112
root_bus:
4113 4114 4115 4116 4117 4118
	group = iommu_group_get(&dma_pdev->dev);
	pci_dev_put(dma_pdev);
	if (!group) {
		group = iommu_group_alloc();
		if (IS_ERR(group))
			return PTR_ERR(group);
4119 4120
	}

4121
	ret = iommu_group_add_device(group, dev);
4122

4123 4124 4125
	iommu_group_put(group);
	return ret;
}
4126

4127 4128 4129
static void intel_iommu_remove_device(struct device *dev)
{
	iommu_group_remove_device(dev);
4130 4131
}

4132 4133 4134 4135 4136
static struct iommu_ops intel_iommu_ops = {
	.domain_init	= intel_iommu_domain_init,
	.domain_destroy = intel_iommu_domain_destroy,
	.attach_dev	= intel_iommu_attach_device,
	.detach_dev	= intel_iommu_detach_device,
4137 4138
	.map		= intel_iommu_map,
	.unmap		= intel_iommu_unmap,
4139
	.iova_to_phys	= intel_iommu_iova_to_phys,
S
Sheng Yang 已提交
4140
	.domain_has_cap = intel_iommu_domain_has_cap,
4141 4142
	.add_device	= intel_iommu_add_device,
	.remove_device	= intel_iommu_remove_device,
4143
	.pgsize_bitmap	= INTEL_IOMMU_PGSIZES,
4144
};
4145

4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160
static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
{
	/* G4x/GM45 integrated gfx dmar support is totally busted. */
	printk(KERN_INFO "DMAR: Disabling IOMMU for graphics on this chipset\n");
	dmar_map_gfx = 0;
}

DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);

4161
static void quirk_iommu_rwbf(struct pci_dev *dev)
4162 4163 4164
{
	/*
	 * Mobile 4 Series Chipset neglects to set RWBF capability,
4165
	 * but needs it. Same seems to hold for the desktop versions.
4166 4167 4168 4169 4170 4171
	 */
	printk(KERN_INFO "DMAR: Forcing write-buffer flush capability\n");
	rwbf_quirk = 1;
}

DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
4172 4173 4174 4175 4176 4177
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
4178

4179 4180 4181 4182 4183 4184 4185 4186 4187 4188
#define GGC 0x52
#define GGC_MEMORY_SIZE_MASK	(0xf << 8)
#define GGC_MEMORY_SIZE_NONE	(0x0 << 8)
#define GGC_MEMORY_SIZE_1M	(0x1 << 8)
#define GGC_MEMORY_SIZE_2M	(0x3 << 8)
#define GGC_MEMORY_VT_ENABLED	(0x8 << 8)
#define GGC_MEMORY_SIZE_2M_VT	(0x9 << 8)
#define GGC_MEMORY_SIZE_3M_VT	(0xa << 8)
#define GGC_MEMORY_SIZE_4M_VT	(0xb << 8)

4189
static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
4190 4191 4192
{
	unsigned short ggc;

4193
	if (pci_read_config_word(dev, GGC, &ggc))
4194 4195
		return;

4196
	if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
4197 4198
		printk(KERN_INFO "DMAR: BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
		dmar_map_gfx = 0;
4199 4200 4201 4202 4203
	} else if (dmar_map_gfx) {
		/* we have to ensure the gfx device is idle before we flush */
		printk(KERN_INFO "DMAR: Disabling batched IOTLB flush on Ironlake\n");
		intel_iommu_strict = 1;
       }
4204 4205 4206 4207 4208 4209
}
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);

4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266
/* On Tylersburg chipsets, some BIOSes have been known to enable the
   ISOCH DMAR unit for the Azalia sound device, but not give it any
   TLB entries, which causes it to deadlock. Check for that.  We do
   this in a function called from init_dmars(), instead of in a PCI
   quirk, because we don't want to print the obnoxious "BIOS broken"
   message if VT-d is actually disabled.
*/
static void __init check_tylersburg_isoch(void)
{
	struct pci_dev *pdev;
	uint32_t vtisochctrl;

	/* If there's no Azalia in the system anyway, forget it. */
	pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
	if (!pdev)
		return;
	pci_dev_put(pdev);

	/* System Management Registers. Might be hidden, in which case
	   we can't do the sanity check. But that's OK, because the
	   known-broken BIOSes _don't_ actually hide it, so far. */
	pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
	if (!pdev)
		return;

	if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
		pci_dev_put(pdev);
		return;
	}

	pci_dev_put(pdev);

	/* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
	if (vtisochctrl & 1)
		return;

	/* Drop all bits other than the number of TLB entries */
	vtisochctrl &= 0x1c;

	/* If we have the recommended number of TLB entries (16), fine. */
	if (vtisochctrl == 0x10)
		return;

	/* Zero TLB entries? You get to ride the short bus to school. */
	if (!vtisochctrl) {
		WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
		     "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
		     dmi_get_system_info(DMI_BIOS_VENDOR),
		     dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		iommu_identity_mapping |= IDENTMAP_AZALIA;
		return;
	}
	
	printk(KERN_WARNING "DMAR: Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
	       vtisochctrl);
}