i915_drv.c 51.1 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29

30
#include <linux/device.h>
31
#include <linux/acpi.h>
32 33
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
34
#include "i915_drv.h"
35
#include "i915_trace.h"
36
#include "intel_drv.h"
L
Linus Torvalds 已提交
37

J
Jesse Barnes 已提交
38
#include <linux/console.h>
39
#include <linux/module.h>
40
#include <linux/pm_runtime.h>
41
#include <linux/vga_switcheroo.h>
42
#include <drm/drm_crtc_helper.h>
J
Jesse Barnes 已提交
43

44 45
static struct drm_driver driver;

46 47 48 49 50 51 52
#define GEN_DEFAULT_PIPEOFFSETS \
	.pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
			  PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
	.trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
			   TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
	.palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }

53 54 55 56 57 58 59
#define GEN_CHV_PIPEOFFSETS \
	.pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
			  CHV_PIPE_C_OFFSET }, \
	.trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
			   CHV_TRANSCODER_C_OFFSET, }, \
	.palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
			     CHV_PALETTE_C_OFFSET }
60

61 62 63 64 65 66
#define CURSOR_OFFSETS \
	.cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }

#define IVB_CURSOR_OFFSETS \
	.cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }

67 68
#define BDW_COLORS \
	.color = { .degamma_lut_size = 512, .gamma_lut_size = 512 }
69 70
#define CHV_COLORS \
	.color = { .degamma_lut_size = 65, .gamma_lut_size = 257 }
71

72
static const struct intel_device_info intel_i830_info = {
73
	.gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
74
	.has_overlay = 1, .overlay_needs_physical = 1,
75
	.ring_mask = RENDER_RING,
76
	GEN_DEFAULT_PIPEOFFSETS,
77
	CURSOR_OFFSETS,
78 79
};

80
static const struct intel_device_info intel_845g_info = {
81
	.gen = 2, .num_pipes = 1,
82
	.has_overlay = 1, .overlay_needs_physical = 1,
83
	.ring_mask = RENDER_RING,
84
	GEN_DEFAULT_PIPEOFFSETS,
85
	CURSOR_OFFSETS,
86 87
};

88
static const struct intel_device_info intel_i85x_info = {
89
	.gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
90
	.cursor_needs_physical = 1,
91
	.has_overlay = 1, .overlay_needs_physical = 1,
92
	.has_fbc = 1,
93
	.ring_mask = RENDER_RING,
94
	GEN_DEFAULT_PIPEOFFSETS,
95
	CURSOR_OFFSETS,
96 97
};

98
static const struct intel_device_info intel_i865g_info = {
99
	.gen = 2, .num_pipes = 1,
100
	.has_overlay = 1, .overlay_needs_physical = 1,
101
	.ring_mask = RENDER_RING,
102
	GEN_DEFAULT_PIPEOFFSETS,
103
	CURSOR_OFFSETS,
104 105
};

106
static const struct intel_device_info intel_i915g_info = {
107
	.gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
108
	.has_overlay = 1, .overlay_needs_physical = 1,
109
	.ring_mask = RENDER_RING,
110
	GEN_DEFAULT_PIPEOFFSETS,
111
	CURSOR_OFFSETS,
112
};
113
static const struct intel_device_info intel_i915gm_info = {
114
	.gen = 3, .is_mobile = 1, .num_pipes = 2,
115
	.cursor_needs_physical = 1,
116
	.has_overlay = 1, .overlay_needs_physical = 1,
117
	.supports_tv = 1,
118
	.has_fbc = 1,
119
	.ring_mask = RENDER_RING,
120
	GEN_DEFAULT_PIPEOFFSETS,
121
	CURSOR_OFFSETS,
122
};
123
static const struct intel_device_info intel_i945g_info = {
124
	.gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
125
	.has_overlay = 1, .overlay_needs_physical = 1,
126
	.ring_mask = RENDER_RING,
127
	GEN_DEFAULT_PIPEOFFSETS,
128
	CURSOR_OFFSETS,
129
};
130
static const struct intel_device_info intel_i945gm_info = {
131
	.gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
132
	.has_hotplug = 1, .cursor_needs_physical = 1,
133
	.has_overlay = 1, .overlay_needs_physical = 1,
134
	.supports_tv = 1,
135
	.has_fbc = 1,
136
	.ring_mask = RENDER_RING,
137
	GEN_DEFAULT_PIPEOFFSETS,
138
	CURSOR_OFFSETS,
139 140
};

141
static const struct intel_device_info intel_i965g_info = {
142
	.gen = 4, .is_broadwater = 1, .num_pipes = 2,
143
	.has_hotplug = 1,
144
	.has_overlay = 1,
145
	.ring_mask = RENDER_RING,
146
	GEN_DEFAULT_PIPEOFFSETS,
147
	CURSOR_OFFSETS,
148 149
};

150
static const struct intel_device_info intel_i965gm_info = {
151
	.gen = 4, .is_crestline = 1, .num_pipes = 2,
152
	.is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
153
	.has_overlay = 1,
154
	.supports_tv = 1,
155
	.ring_mask = RENDER_RING,
156
	GEN_DEFAULT_PIPEOFFSETS,
157
	CURSOR_OFFSETS,
158 159
};

160
static const struct intel_device_info intel_g33_info = {
161
	.gen = 3, .is_g33 = 1, .num_pipes = 2,
162
	.need_gfx_hws = 1, .has_hotplug = 1,
163
	.has_overlay = 1,
164
	.ring_mask = RENDER_RING,
165
	GEN_DEFAULT_PIPEOFFSETS,
166
	CURSOR_OFFSETS,
167 168
};

169
static const struct intel_device_info intel_g45_info = {
170
	.gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
171
	.has_pipe_cxsr = 1, .has_hotplug = 1,
172
	.ring_mask = RENDER_RING | BSD_RING,
173
	GEN_DEFAULT_PIPEOFFSETS,
174
	CURSOR_OFFSETS,
175 176
};

177
static const struct intel_device_info intel_gm45_info = {
178
	.gen = 4, .is_g4x = 1, .num_pipes = 2,
179
	.is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
180
	.has_pipe_cxsr = 1, .has_hotplug = 1,
181
	.supports_tv = 1,
182
	.ring_mask = RENDER_RING | BSD_RING,
183
	GEN_DEFAULT_PIPEOFFSETS,
184
	CURSOR_OFFSETS,
185 186
};

187
static const struct intel_device_info intel_pineview_info = {
188
	.gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
189
	.need_gfx_hws = 1, .has_hotplug = 1,
190
	.has_overlay = 1,
191
	GEN_DEFAULT_PIPEOFFSETS,
192
	CURSOR_OFFSETS,
193 194
};

195
static const struct intel_device_info intel_ironlake_d_info = {
196
	.gen = 5, .num_pipes = 2,
197
	.need_gfx_hws = 1, .has_hotplug = 1,
198
	.ring_mask = RENDER_RING | BSD_RING,
199
	GEN_DEFAULT_PIPEOFFSETS,
200
	CURSOR_OFFSETS,
201 202
};

203
static const struct intel_device_info intel_ironlake_m_info = {
204
	.gen = 5, .is_mobile = 1, .num_pipes = 2,
205
	.need_gfx_hws = 1, .has_hotplug = 1,
206
	.has_fbc = 1,
207
	.ring_mask = RENDER_RING | BSD_RING,
208
	GEN_DEFAULT_PIPEOFFSETS,
209
	CURSOR_OFFSETS,
210 211
};

212
static const struct intel_device_info intel_sandybridge_d_info = {
213
	.gen = 6, .num_pipes = 2,
214
	.need_gfx_hws = 1, .has_hotplug = 1,
215
	.has_fbc = 1,
216
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING,
217
	.has_llc = 1,
218
	GEN_DEFAULT_PIPEOFFSETS,
219
	CURSOR_OFFSETS,
220 221
};

222
static const struct intel_device_info intel_sandybridge_m_info = {
223
	.gen = 6, .is_mobile = 1, .num_pipes = 2,
224
	.need_gfx_hws = 1, .has_hotplug = 1,
225
	.has_fbc = 1,
226
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING,
227
	.has_llc = 1,
228
	GEN_DEFAULT_PIPEOFFSETS,
229
	CURSOR_OFFSETS,
230 231
};

232 233 234
#define GEN7_FEATURES  \
	.gen = 7, .num_pipes = 3, \
	.need_gfx_hws = 1, .has_hotplug = 1, \
235
	.has_fbc = 1, \
236
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
237 238 239
	.has_llc = 1, \
	GEN_DEFAULT_PIPEOFFSETS, \
	IVB_CURSOR_OFFSETS
240

241
static const struct intel_device_info intel_ivybridge_d_info = {
242 243
	GEN7_FEATURES,
	.is_ivybridge = 1,
244 245 246
};

static const struct intel_device_info intel_ivybridge_m_info = {
247 248 249
	GEN7_FEATURES,
	.is_ivybridge = 1,
	.is_mobile = 1,
250 251
};

252 253 254 255 256 257
static const struct intel_device_info intel_ivybridge_q_info = {
	GEN7_FEATURES,
	.is_ivybridge = 1,
	.num_pipes = 0, /* legal, last one wins */
};

258 259 260 261 262 263 264 265
#define VLV_FEATURES  \
	.gen = 7, .num_pipes = 2, \
	.need_gfx_hws = 1, .has_hotplug = 1, \
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
	.display_mmio_offset = VLV_DISPLAY_BASE, \
	GEN_DEFAULT_PIPEOFFSETS, \
	CURSOR_OFFSETS

266
static const struct intel_device_info intel_valleyview_m_info = {
267
	VLV_FEATURES,
268
	.is_valleyview = 1,
269
	.is_mobile = 1,
270 271 272
};

static const struct intel_device_info intel_valleyview_d_info = {
273
	VLV_FEATURES,
274 275 276
	.is_valleyview = 1,
};

277 278 279 280 281 282
#define HSW_FEATURES  \
	GEN7_FEATURES, \
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, \
	.has_ddi = 1, \
	.has_fpga_dbg = 1

283
static const struct intel_device_info intel_haswell_d_info = {
284
	HSW_FEATURES,
285
	.is_haswell = 1,
286 287 288
};

static const struct intel_device_info intel_haswell_m_info = {
289
	HSW_FEATURES,
290 291
	.is_haswell = 1,
	.is_mobile = 1,
292 293
};

294 295 296 297
#define BDW_FEATURES \
	HSW_FEATURES, \
	BDW_COLORS

B
Ben Widawsky 已提交
298
static const struct intel_device_info intel_broadwell_d_info = {
299
	BDW_FEATURES,
300
	.gen = 8,
301
	.is_broadwell = 1,
B
Ben Widawsky 已提交
302 303 304
};

static const struct intel_device_info intel_broadwell_m_info = {
305
	BDW_FEATURES,
306
	.gen = 8, .is_mobile = 1,
307
	.is_broadwell = 1,
B
Ben Widawsky 已提交
308 309
};

310
static const struct intel_device_info intel_broadwell_gt3d_info = {
311
	BDW_FEATURES,
312
	.gen = 8,
313
	.is_broadwell = 1,
314
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
315 316 317
};

static const struct intel_device_info intel_broadwell_gt3m_info = {
318
	BDW_FEATURES,
319
	.gen = 8, .is_mobile = 1,
320
	.is_broadwell = 1,
321
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
322 323
};

324
static const struct intel_device_info intel_cherryview_info = {
325
	.gen = 8, .num_pipes = 3,
326 327
	.need_gfx_hws = 1, .has_hotplug = 1,
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
328
	.is_cherryview = 1,
329
	.display_mmio_offset = VLV_DISPLAY_BASE,
330
	GEN_CHV_PIPEOFFSETS,
331
	CURSOR_OFFSETS,
332
	CHV_COLORS,
333 334
};

335
static const struct intel_device_info intel_skylake_info = {
336
	BDW_FEATURES,
337
	.is_skylake = 1,
338
	.gen = 9,
339 340
};

341
static const struct intel_device_info intel_skylake_gt3_info = {
342
	BDW_FEATURES,
343
	.is_skylake = 1,
344
	.gen = 9,
345 346 347
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
};

D
Damien Lespiau 已提交
348 349
static const struct intel_device_info intel_broxton_info = {
	.is_preliminary = 1,
350
	.is_broxton = 1,
D
Damien Lespiau 已提交
351 352 353 354 355
	.gen = 9,
	.need_gfx_hws = 1, .has_hotplug = 1,
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
	.num_pipes = 3,
	.has_ddi = 1,
356
	.has_fpga_dbg = 1,
D
Daisy Sun 已提交
357
	.has_fbc = 1,
358
	.has_pooled_eu = 0,
D
Damien Lespiau 已提交
359 360
	GEN_DEFAULT_PIPEOFFSETS,
	IVB_CURSOR_OFFSETS,
361
	BDW_COLORS,
D
Damien Lespiau 已提交
362 363
};

364
static const struct intel_device_info intel_kabylake_info = {
365
	BDW_FEATURES,
366 367 368 369 370
	.is_kabylake = 1,
	.gen = 9,
};

static const struct intel_device_info intel_kabylake_gt3_info = {
371
	BDW_FEATURES,
372 373 374 375 376
	.is_kabylake = 1,
	.gen = 9,
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
};

377 378 379 380 381 382
/*
 * Make sure any device matches here are from most specific to most
 * general.  For example, since the Quanta match is based on the subsystem
 * and subvendor IDs, we need it to come before the more general IVB
 * PCI ID matches, otherwise we'll use the wrong info struct above.
 */
383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416
static const struct pci_device_id pciidlist[] = {
	INTEL_I830_IDS(&intel_i830_info),
	INTEL_I845G_IDS(&intel_845g_info),
	INTEL_I85X_IDS(&intel_i85x_info),
	INTEL_I865G_IDS(&intel_i865g_info),
	INTEL_I915G_IDS(&intel_i915g_info),
	INTEL_I915GM_IDS(&intel_i915gm_info),
	INTEL_I945G_IDS(&intel_i945g_info),
	INTEL_I945GM_IDS(&intel_i945gm_info),
	INTEL_I965G_IDS(&intel_i965g_info),
	INTEL_G33_IDS(&intel_g33_info),
	INTEL_I965GM_IDS(&intel_i965gm_info),
	INTEL_GM45_IDS(&intel_gm45_info),
	INTEL_G45_IDS(&intel_g45_info),
	INTEL_PINEVIEW_IDS(&intel_pineview_info),
	INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info),
	INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info),
	INTEL_SNB_D_IDS(&intel_sandybridge_d_info),
	INTEL_SNB_M_IDS(&intel_sandybridge_m_info),
	INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */
	INTEL_IVB_M_IDS(&intel_ivybridge_m_info),
	INTEL_IVB_D_IDS(&intel_ivybridge_d_info),
	INTEL_HSW_D_IDS(&intel_haswell_d_info),
	INTEL_HSW_M_IDS(&intel_haswell_m_info),
	INTEL_VLV_M_IDS(&intel_valleyview_m_info),
	INTEL_VLV_D_IDS(&intel_valleyview_d_info),
	INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info),
	INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info),
	INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info),
	INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info),
	INTEL_CHV_IDS(&intel_cherryview_info),
	INTEL_SKL_GT1_IDS(&intel_skylake_info),
	INTEL_SKL_GT2_IDS(&intel_skylake_info),
	INTEL_SKL_GT3_IDS(&intel_skylake_gt3_info),
M
Mika Kuoppala 已提交
417
	INTEL_SKL_GT4_IDS(&intel_skylake_gt3_info),
418
	INTEL_BXT_IDS(&intel_broxton_info),
D
Deepak S 已提交
419 420 421
	INTEL_KBL_GT1_IDS(&intel_kabylake_info),
	INTEL_KBL_GT2_IDS(&intel_kabylake_info),
	INTEL_KBL_GT3_IDS(&intel_kabylake_gt3_info),
D
Deepak S 已提交
422
	INTEL_KBL_GT4_IDS(&intel_kabylake_gt3_info),
423
	{0, 0, 0}
L
Linus Torvalds 已提交
424 425
};

J
Jesse Barnes 已提交
426 427
MODULE_DEVICE_TABLE(pci, pciidlist);

428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447
static enum intel_pch intel_virt_detect_pch(struct drm_device *dev)
{
	enum intel_pch ret = PCH_NOP;

	/*
	 * In a virtualized passthrough environment we can be in a
	 * setup where the ISA bridge is not able to be passed through.
	 * In this case, a south bridge can be emulated and we have to
	 * make an educated guess as to which PCH is really there.
	 */

	if (IS_GEN5(dev)) {
		ret = PCH_IBX;
		DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
	} else if (IS_GEN6(dev) || IS_IVYBRIDGE(dev)) {
		ret = PCH_CPT;
		DRM_DEBUG_KMS("Assuming CouarPoint PCH\n");
	} else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
		ret = PCH_LPT;
		DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
448
	} else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
449 450 451 452 453 454 455
		ret = PCH_SPT;
		DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
	}

	return ret;
}

456
void intel_detect_pch(struct drm_device *dev)
457 458
{
	struct drm_i915_private *dev_priv = dev->dev_private;
459
	struct pci_dev *pch = NULL;
460

B
Ben Widawsky 已提交
461 462 463 464 465 466 467 468
	/* In all current cases, num_pipes is equivalent to the PCH_NOP setting
	 * (which really amounts to a PCH but no South Display).
	 */
	if (INTEL_INFO(dev)->num_pipes == 0) {
		dev_priv->pch_type = PCH_NOP;
		return;
	}

469 470 471 472 473
	/*
	 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
	 * make graphics device passthrough work easy for VMM, that only
	 * need to expose ISA bridge to let driver know the real hardware
	 * underneath. This is a requirement from virtualization team.
474 475 476 477 478
	 *
	 * In some virtualized environments (e.g. XEN), there is irrelevant
	 * ISA bridge in the system. To work reliably, we should scan trhough
	 * all the ISA bridge devices and check for the first match, instead
	 * of only checking the first one.
479
	 */
480
	while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
481
		if (pch->vendor == PCI_VENDOR_ID_INTEL) {
482
			unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
483
			dev_priv->pch_id = id;
484

485 486 487
			if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
				dev_priv->pch_type = PCH_IBX;
				DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
488
				WARN_ON(!IS_GEN5(dev));
489
			} else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
490 491
				dev_priv->pch_type = PCH_CPT;
				DRM_DEBUG_KMS("Found CougarPoint PCH\n");
492
				WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
J
Jesse Barnes 已提交
493 494 495
			} else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
				/* PantherPoint is CPT compatible */
				dev_priv->pch_type = PCH_CPT;
496
				DRM_DEBUG_KMS("Found PantherPoint PCH\n");
497
				WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
498 499 500
			} else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
				dev_priv->pch_type = PCH_LPT;
				DRM_DEBUG_KMS("Found LynxPoint PCH\n");
501 502
				WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
				WARN_ON(IS_HSW_ULT(dev) || IS_BDW_ULT(dev));
503 504 505
			} else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
				dev_priv->pch_type = PCH_LPT;
				DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
506 507
				WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
				WARN_ON(!IS_HSW_ULT(dev) && !IS_BDW_ULT(dev));
508 509 510
			} else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
				dev_priv->pch_type = PCH_SPT;
				DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
511 512
				WARN_ON(!IS_SKYLAKE(dev) &&
					!IS_KABYLAKE(dev));
513 514 515
			} else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
				dev_priv->pch_type = PCH_SPT;
				DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
516 517
				WARN_ON(!IS_SKYLAKE(dev) &&
					!IS_KABYLAKE(dev));
518
			} else if ((id == INTEL_PCH_P2X_DEVICE_ID_TYPE) ||
519
				   (id == INTEL_PCH_P3X_DEVICE_ID_TYPE) ||
520
				   ((id == INTEL_PCH_QEMU_DEVICE_ID_TYPE) &&
521 522 523 524
				    pch->subsystem_vendor ==
					    PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
				    pch->subsystem_device ==
					    PCI_SUBDEVICE_ID_QEMU)) {
525
				dev_priv->pch_type = intel_virt_detect_pch(dev);
526 527 528
			} else
				continue;

529
			break;
530 531
		}
	}
532
	if (!pch)
533 534 535
		DRM_DEBUG_KMS("No PCH found.\n");

	pci_dev_put(pch);
536 537
}

538
bool i915_semaphore_is_enabled(struct drm_i915_private *dev_priv)
539
{
540
	if (INTEL_GEN(dev_priv) < 6)
541
		return false;
542

543 544
	if (i915.semaphores >= 0)
		return i915.semaphores;
545

546 547 548 549
	/* TODO: make semaphores and Execlists play nicely together */
	if (i915.enable_execlists)
		return false;

550
#ifdef CONFIG_INTEL_IOMMU
551
	/* Enable semaphores on SNB when IO remapping is off */
552
	if (IS_GEN6(dev_priv) && intel_iommu_gfx_mapped)
553 554
		return false;
#endif
555

556
	return true;
557 558
}

559 560 561
static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
562
	struct intel_encoder *encoder;
563 564

	drm_modeset_lock_all(dev);
565 566 567
	for_each_intel_encoder(dev, encoder)
		if (encoder->suspend)
			encoder->suspend(encoder);
568 569 570
	drm_modeset_unlock_all(dev);
}

571 572
static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
			      bool rpm_resume);
573
static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
574

575 576 577 578 579 580 581 582
static bool suspend_to_idle(struct drm_i915_private *dev_priv)
{
#if IS_ENABLED(CONFIG_ACPI_SLEEP)
	if (acpi_target_system_state() < ACPI_STATE_S3)
		return true;
#endif
	return false;
}
583

584
static int i915_drm_suspend(struct drm_device *dev)
J
Jesse Barnes 已提交
585
{
586
	struct drm_i915_private *dev_priv = dev->dev_private;
587
	pci_power_t opregion_target_state;
588
	int error;
589

590 591 592 593 594
	/* ignore lid events during suspend */
	mutex_lock(&dev_priv->modeset_restore_lock);
	dev_priv->modeset_restore = MODESET_SUSPENDED;
	mutex_unlock(&dev_priv->modeset_restore_lock);

595 596
	disable_rpm_wakeref_asserts(dev_priv);

597 598
	/* We do a lot of poking in a lot of registers, make sure they work
	 * properly. */
599
	intel_display_set_init_power(dev_priv, true);
600

601 602
	drm_kms_helper_poll_disable(dev);

J
Jesse Barnes 已提交
603 604
	pci_save_state(dev->pdev);

605 606 607 608
	error = i915_gem_suspend(dev);
	if (error) {
		dev_err(&dev->pdev->dev,
			"GEM idle failed, resume might fail\n");
609
		goto out;
610
	}
611

612 613
	intel_guc_suspend(dev);

614
	intel_suspend_gt_powersave(dev_priv);
615

616
	intel_display_suspend(dev);
617

618
	intel_dp_mst_suspend(dev);
619

620 621
	intel_runtime_pm_disable_interrupts(dev_priv);
	intel_hpd_cancel_work(dev_priv);
622

623
	intel_suspend_encoders(dev_priv);
624

625
	intel_suspend_hw(dev);
626

627 628
	i915_gem_suspend_gtt_mappings(dev);

629 630
	i915_save_state(dev);

631
	opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
632
	intel_opregion_notify_adapter(dev_priv, opregion_target_state);
633

634
	intel_uncore_forcewake_reset(dev_priv, false);
635
	intel_opregion_unregister(dev_priv);
636

637
	intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
638

639 640
	dev_priv->suspend_count++;

641 642
	intel_display_set_init_power(dev_priv, false);

643
	intel_csr_ucode_suspend(dev_priv);
644

645 646 647 648
out:
	enable_rpm_wakeref_asserts(dev_priv);

	return error;
649 650
}

651
static int i915_drm_suspend_late(struct drm_device *drm_dev, bool hibernation)
652 653
{
	struct drm_i915_private *dev_priv = drm_dev->dev_private;
654
	bool fw_csr;
655 656
	int ret;

657 658
	disable_rpm_wakeref_asserts(dev_priv);

659 660
	fw_csr = !IS_BROXTON(dev_priv) &&
		suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
661 662 663 664 665 666 667 668 669
	/*
	 * In case of firmware assisted context save/restore don't manually
	 * deinit the power domains. This also means the CSR/DMC firmware will
	 * stay active, it will power down any HW resources as required and
	 * also enable deeper system power states that would be blocked if the
	 * firmware was inactive.
	 */
	if (!fw_csr)
		intel_power_domains_suspend(dev_priv);
670

671
	ret = 0;
672
	if (IS_BROXTON(dev_priv))
673
		bxt_enable_dc9(dev_priv);
674
	else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
675 676 677
		hsw_enable_pc8(dev_priv);
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		ret = vlv_suspend_complete(dev_priv);
678 679 680

	if (ret) {
		DRM_ERROR("Suspend complete failed: %d\n", ret);
681 682
		if (!fw_csr)
			intel_power_domains_init_hw(dev_priv, true);
683

684
		goto out;
685 686 687
	}

	pci_disable_device(drm_dev->pdev);
688
	/*
689
	 * During hibernation on some platforms the BIOS may try to access
690 691
	 * the device even though it's already in D3 and hang the machine. So
	 * leave the device in D0 on those platforms and hope the BIOS will
692 693 694 695 696 697 698
	 * power down the device properly. The issue was seen on multiple old
	 * GENs with different BIOS vendors, so having an explicit blacklist
	 * is inpractical; apply the workaround on everything pre GEN6. The
	 * platforms where the issue was seen:
	 * Lenovo Thinkpad X301, X61s, X60, T60, X41
	 * Fujitsu FSC S7110
	 * Acer Aspire 1830T
699
	 */
700
	if (!(hibernation && INTEL_INFO(dev_priv)->gen < 6))
701
		pci_set_power_state(drm_dev->pdev, PCI_D3hot);
702

703 704
	dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);

705 706 707 708
out:
	enable_rpm_wakeref_asserts(dev_priv);

	return ret;
709 710
}

711
int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
712 713 714 715 716 717 718 719 720
{
	int error;

	if (!dev || !dev->dev_private) {
		DRM_ERROR("dev: %p\n", dev);
		DRM_ERROR("DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}

721 722 723
	if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
			 state.event != PM_EVENT_FREEZE))
		return -EINVAL;
724 725 726

	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;
727

728
	error = i915_drm_suspend(dev);
729 730 731
	if (error)
		return error;

732
	return i915_drm_suspend_late(dev, false);
J
Jesse Barnes 已提交
733 734
}

735
static int i915_drm_resume(struct drm_device *dev)
736 737
{
	struct drm_i915_private *dev_priv = dev->dev_private;
738
	int ret;
739

740 741
	disable_rpm_wakeref_asserts(dev_priv);

742 743 744 745
	ret = i915_ggtt_enable_hw(dev);
	if (ret)
		DRM_ERROR("failed to re-enable GGTT\n");

746 747
	intel_csr_ucode_resume(dev_priv);

748 749 750
	mutex_lock(&dev->struct_mutex);
	i915_gem_restore_gtt_mappings(dev);
	mutex_unlock(&dev->struct_mutex);
751

752
	i915_restore_state(dev);
753
	intel_opregion_setup(dev_priv);
754

755 756
	intel_init_pch_refclk(dev);
	drm_mode_config_reset(dev);
757

758 759 760 761 762 763 764 765 766 767
	/*
	 * Interrupts have to be enabled before any batches are run. If not the
	 * GPU will hang. i915_gem_init_hw() will initiate batches to
	 * update/restore the context.
	 *
	 * Modeset enabling in intel_modeset_init_hw() also needs working
	 * interrupts.
	 */
	intel_runtime_pm_enable_interrupts(dev_priv);

768 769 770
	mutex_lock(&dev->struct_mutex);
	if (i915_gem_init_hw(dev)) {
		DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
771
			atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
772 773
	}
	mutex_unlock(&dev->struct_mutex);
774

775 776
	intel_guc_resume(dev);

777
	intel_modeset_init_hw(dev);
778

779 780
	spin_lock_irq(&dev_priv->irq_lock);
	if (dev_priv->display.hpd_irq_setup)
781
		dev_priv->display.hpd_irq_setup(dev_priv);
782
	spin_unlock_irq(&dev_priv->irq_lock);
783

784
	intel_dp_mst_resume(dev);
785

786 787
	intel_display_resume(dev);

788 789 790 791 792 793 794 795 796
	/*
	 * ... but also need to make sure that hotplug processing
	 * doesn't cause havoc. Like in the driver load code we don't
	 * bother with the tiny race here where we might loose hotplug
	 * notifications.
	 * */
	intel_hpd_init(dev_priv);
	/* Config may have changed between suspend and resume */
	drm_helper_hpd_irq_event(dev);
797

798
	intel_opregion_register(dev_priv);
799

800
	intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
801

802 803 804
	mutex_lock(&dev_priv->modeset_restore_lock);
	dev_priv->modeset_restore = MODESET_DONE;
	mutex_unlock(&dev_priv->modeset_restore_lock);
805

806
	intel_opregion_notify_adapter(dev_priv, PCI_D0);
807

808 809
	drm_kms_helper_poll_enable(dev);

810 811
	enable_rpm_wakeref_asserts(dev_priv);

812
	return 0;
813 814
}

815
static int i915_drm_resume_early(struct drm_device *dev)
816
{
817
	struct drm_i915_private *dev_priv = dev->dev_private;
818
	int ret;
819

820 821 822 823 824 825 826 827 828
	/*
	 * We have a resume ordering issue with the snd-hda driver also
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an early
	 * resume hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858

	/*
	 * Note that we need to set the power state explicitly, since we
	 * powered off the device during freeze and the PCI core won't power
	 * it back up for us during thaw. Powering off the device during
	 * freeze is not a hard requirement though, and during the
	 * suspend/resume phases the PCI core makes sure we get here with the
	 * device powered on. So in case we change our freeze logic and keep
	 * the device powered we can also remove the following set power state
	 * call.
	 */
	ret = pci_set_power_state(dev->pdev, PCI_D0);
	if (ret) {
		DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
		goto out;
	}

	/*
	 * Note that pci_enable_device() first enables any parent bridge
	 * device and only then sets the power state for this device. The
	 * bridge enabling is a nop though, since bridge devices are resumed
	 * first. The order of enabling power and enabling the device is
	 * imposed by the PCI core as described above, so here we preserve the
	 * same order for the freeze/thaw phases.
	 *
	 * TODO: eventually we should remove pci_disable_device() /
	 * pci_enable_enable_device() from suspend/resume. Due to how they
	 * depend on the device enable refcount we can't anyway depend on them
	 * disabling/enabling the device.
	 */
859 860 861 862
	if (pci_enable_device(dev->pdev)) {
		ret = -EIO;
		goto out;
	}
863 864 865

	pci_set_master(dev->pdev);

866 867
	disable_rpm_wakeref_asserts(dev_priv);

868
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
869
		ret = vlv_resume_prepare(dev_priv, false);
870
	if (ret)
871 872
		DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
			  ret);
873

874
	intel_uncore_early_sanitize(dev_priv, true);
875

876
	if (IS_BROXTON(dev_priv)) {
877 878
		if (!dev_priv->suspended_to_idle)
			gen9_sanitize_dc_state(dev_priv);
879
		bxt_disable_dc9(dev_priv);
880
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
881
		hsw_disable_pc8(dev_priv);
882
	}
883

884
	intel_uncore_sanitize(dev_priv);
885

886 887
	if (IS_BROXTON(dev_priv) ||
	    !(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
888 889
		intel_power_domains_init_hw(dev_priv, true);

890 891
	enable_rpm_wakeref_asserts(dev_priv);

892 893
out:
	dev_priv->suspended_to_idle = false;
894 895

	return ret;
896 897
}

898
int i915_resume_switcheroo(struct drm_device *dev)
899
{
900
	int ret;
901

902 903 904
	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

905
	ret = i915_drm_resume_early(dev);
906 907 908
	if (ret)
		return ret;

909 910 911
	return i915_drm_resume(dev);
}

912
/**
913
 * i915_reset - reset chip after a hang
914 915 916 917 918 919 920 921 922 923 924 925 926
 * @dev: drm device to reset
 *
 * Reset the chip.  Useful if a hang is detected. Returns zero on successful
 * reset or otherwise an error code.
 *
 * Procedure is fairly simple:
 *   - reset the chip using the reset reg
 *   - re-init context state
 *   - re-init hardware status page
 *   - re-init ring buffer
 *   - re-init interrupt state
 *   - re-init display
 */
927
int i915_reset(struct drm_i915_private *dev_priv)
928
{
929
	struct drm_device *dev = dev_priv->dev;
930 931
	struct i915_gpu_error *error = &dev_priv->gpu_error;
	unsigned reset_counter;
932
	int ret;
933

934
	intel_reset_gt_powersave(dev_priv);
935

936
	mutex_lock(&dev->struct_mutex);
937

938 939
	/* Clear any previous failed attempts at recovery. Time to try again. */
	atomic_andnot(I915_WEDGED, &error->reset_counter);
940

941 942 943 944 945 946 947 948
	/* Clear the reset-in-progress flag and increment the reset epoch. */
	reset_counter = atomic_inc_return(&error->reset_counter);
	if (WARN_ON(__i915_reset_in_progress(reset_counter))) {
		ret = -EIO;
		goto error;
	}

	i915_gem_reset(dev);
949

950
	ret = intel_gpu_reset(dev_priv, ALL_ENGINES);
951 952

	/* Also reset the gpu hangman. */
953
	if (error->stop_rings != 0) {
954
		DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
955
		error->stop_rings = 0;
956
		if (ret == -ENODEV) {
957 958
			DRM_INFO("Reset not implemented, but ignoring "
				 "error for simulated gpu hangs\n");
959 960
			ret = 0;
		}
961
	}
962

963 964 965
	if (i915_stop_ring_allow_warn(dev_priv))
		pr_notice("drm/i915: Resetting chip after gpu hang\n");

966
	if (ret) {
967 968 969 970
		if (ret != -ENODEV)
			DRM_ERROR("Failed to reset chip: %i\n", ret);
		else
			DRM_DEBUG_DRIVER("GPU reset disabled\n");
971
		goto error;
972 973
	}

974 975
	intel_overlay_reset(dev_priv);

976 977 978 979 980 981 982 983 984 985 986 987 988 989
	/* Ok, now get things going again... */

	/*
	 * Everything depends on having the GTT running, so we need to start
	 * there.  Fortunately we don't need to do this unless we reset the
	 * chip at a PCI level.
	 *
	 * Next we need to restore the context, but we don't use those
	 * yet either...
	 *
	 * Ring buffer needs to be re-initialized in the KMS case, or if X
	 * was running at the time of the reset (i.e. we weren't VT
	 * switched away).
	 */
990 991 992
	ret = i915_gem_init_hw(dev);
	if (ret) {
		DRM_ERROR("Failed hw init on reset %d\n", ret);
993
		goto error;
994 995
	}

996 997
	mutex_unlock(&dev->struct_mutex);

998 999 1000 1001 1002 1003 1004
	/*
	 * rps/rc6 re-init is necessary to restore state lost after the
	 * reset and the re-install of gt irqs. Skip for ironlake per
	 * previous concerns that it doesn't respond well to some forms
	 * of re-init after reset.
	 */
	if (INTEL_INFO(dev)->gen > 5)
1005
		intel_enable_gt_powersave(dev_priv);
1006

1007
	return 0;
1008 1009 1010 1011 1012

error:
	atomic_or(I915_WEDGED, &error->reset_counter);
	mutex_unlock(&dev->struct_mutex);
	return ret;
1013 1014
}

1015
static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
1016
{
1017 1018 1019
	struct intel_device_info *intel_info =
		(struct intel_device_info *) ent->driver_data;

1020
	if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
1021 1022 1023 1024 1025
		DRM_INFO("This hardware requires preliminary hardware support.\n"
			 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
		return -ENODEV;
	}

1026 1027 1028 1029 1030 1031 1032 1033
	/* Only bind to function 0 of the device. Early generations
	 * used function 1 as a placeholder for multi-head. This causes
	 * us confusion instead, especially on the systems where both
	 * functions have the same PCI-ID!
	 */
	if (PCI_FUNC(pdev->devfn))
		return -ENODEV;

1034
	if (vga_switcheroo_client_probe_defer(pdev))
1035 1036
		return -EPROBE_DEFER;

1037
	return drm_get_pci_dev(pdev, ent, &driver);
1038 1039 1040 1041 1042 1043 1044 1045 1046 1047
}

static void
i915_pci_remove(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);

	drm_put_dev(dev);
}

1048
static int i915_pm_suspend(struct device *dev)
1049
{
1050 1051
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);
1052

1053 1054 1055 1056
	if (!drm_dev || !drm_dev->dev_private) {
		dev_err(dev, "DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}
1057

1058 1059 1060
	if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

1061
	return i915_drm_suspend(drm_dev);
1062 1063 1064 1065
}

static int i915_pm_suspend_late(struct device *dev)
{
I
Imre Deak 已提交
1066
	struct drm_device *drm_dev = dev_to_i915(dev)->dev;
1067 1068

	/*
D
Damien Lespiau 已提交
1069
	 * We have a suspend ordering issue with the snd-hda driver also
1070 1071 1072 1073 1074 1075 1076 1077 1078
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an late
	 * suspend hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
	if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;
1079

1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090
	return i915_drm_suspend_late(drm_dev, false);
}

static int i915_pm_poweroff_late(struct device *dev)
{
	struct drm_device *drm_dev = dev_to_i915(dev)->dev;

	if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

	return i915_drm_suspend_late(drm_dev, true);
1091 1092
}

1093 1094
static int i915_pm_resume_early(struct device *dev)
{
I
Imre Deak 已提交
1095
	struct drm_device *drm_dev = dev_to_i915(dev)->dev;
1096

1097 1098 1099
	if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

1100
	return i915_drm_resume_early(drm_dev);
1101 1102
}

1103
static int i915_pm_resume(struct device *dev)
1104
{
I
Imre Deak 已提交
1105
	struct drm_device *drm_dev = dev_to_i915(dev)->dev;
1106

1107 1108 1109
	if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

1110
	return i915_drm_resume(drm_dev);
1111 1112
}

1113 1114 1115 1116 1117 1118 1119 1120
/* freeze: before creating the hibernation_image */
static int i915_pm_freeze(struct device *dev)
{
	return i915_pm_suspend(dev);
}

static int i915_pm_freeze_late(struct device *dev)
{
1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131
	int ret;

	ret = i915_pm_suspend_late(dev);
	if (ret)
		return ret;

	ret = i915_gem_freeze_late(dev_to_i915(dev));
	if (ret)
		return ret;

	return 0;
1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155
}

/* thaw: called after creating the hibernation image, but before turning off. */
static int i915_pm_thaw_early(struct device *dev)
{
	return i915_pm_resume_early(dev);
}

static int i915_pm_thaw(struct device *dev)
{
	return i915_pm_resume(dev);
}

/* restore: called after loading the hibernation image. */
static int i915_pm_restore_early(struct device *dev)
{
	return i915_pm_resume_early(dev);
}

static int i915_pm_restore(struct device *dev)
{
	return i915_pm_resume(dev);
}

1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194
/*
 * Save all Gunit registers that may be lost after a D3 and a subsequent
 * S0i[R123] transition. The list of registers needing a save/restore is
 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
 * registers in the following way:
 * - Driver: saved/restored by the driver
 * - Punit : saved/restored by the Punit firmware
 * - No, w/o marking: no need to save/restore, since the register is R/O or
 *                    used internally by the HW in a way that doesn't depend
 *                    keeping the content across a suspend/resume.
 * - Debug : used for debugging
 *
 * We save/restore all registers marked with 'Driver', with the following
 * exceptions:
 * - Registers out of use, including also registers marked with 'Debug'.
 *   These have no effect on the driver's operation, so we don't save/restore
 *   them to reduce the overhead.
 * - Registers that are fully setup by an initialization function called from
 *   the resume path. For example many clock gating and RPS/RC6 registers.
 * - Registers that provide the right functionality with their reset defaults.
 *
 * TODO: Except for registers that based on the above 3 criteria can be safely
 * ignored, we save/restore all others, practically treating the HW context as
 * a black-box for the driver. Further investigation is needed to reduce the
 * saved/restored registers even further, by following the same 3 criteria.
 */
static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
{
	struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
	int i;

	/* GAM 0x4000-0x4770 */
	s->wr_watermark		= I915_READ(GEN7_WR_WATERMARK);
	s->gfx_prio_ctrl	= I915_READ(GEN7_GFX_PRIO_CTRL);
	s->arb_mode		= I915_READ(ARB_MODE);
	s->gfx_pend_tlb0	= I915_READ(GEN7_GFX_PEND_TLB0);
	s->gfx_pend_tlb1	= I915_READ(GEN7_GFX_PEND_TLB1);

	for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1195
		s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
1196 1197

	s->media_max_req_count	= I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1198
	s->gfx_max_req_count	= I915_READ(GEN7_GFX_MAX_REQ_COUNT);
1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238

	s->render_hwsp		= I915_READ(RENDER_HWS_PGA_GEN7);
	s->ecochk		= I915_READ(GAM_ECOCHK);
	s->bsd_hwsp		= I915_READ(BSD_HWS_PGA_GEN7);
	s->blt_hwsp		= I915_READ(BLT_HWS_PGA_GEN7);

	s->tlb_rd_addr		= I915_READ(GEN7_TLB_RD_ADDR);

	/* MBC 0x9024-0x91D0, 0x8500 */
	s->g3dctl		= I915_READ(VLV_G3DCTL);
	s->gsckgctl		= I915_READ(VLV_GSCKGCTL);
	s->mbctl		= I915_READ(GEN6_MBCTL);

	/* GCP 0x9400-0x9424, 0x8100-0x810C */
	s->ucgctl1		= I915_READ(GEN6_UCGCTL1);
	s->ucgctl3		= I915_READ(GEN6_UCGCTL3);
	s->rcgctl1		= I915_READ(GEN6_RCGCTL1);
	s->rcgctl2		= I915_READ(GEN6_RCGCTL2);
	s->rstctl		= I915_READ(GEN6_RSTCTL);
	s->misccpctl		= I915_READ(GEN7_MISCCPCTL);

	/* GPM 0xA000-0xAA84, 0x8000-0x80FC */
	s->gfxpause		= I915_READ(GEN6_GFXPAUSE);
	s->rpdeuhwtc		= I915_READ(GEN6_RPDEUHWTC);
	s->rpdeuc		= I915_READ(GEN6_RPDEUC);
	s->ecobus		= I915_READ(ECOBUS);
	s->pwrdwnupctl		= I915_READ(VLV_PWRDWNUPCTL);
	s->rp_down_timeout	= I915_READ(GEN6_RP_DOWN_TIMEOUT);
	s->rp_deucsw		= I915_READ(GEN6_RPDEUCSW);
	s->rcubmabdtmr		= I915_READ(GEN6_RCUBMABDTMR);
	s->rcedata		= I915_READ(VLV_RCEDATA);
	s->spare2gh		= I915_READ(VLV_SPAREG2H);

	/* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
	s->gt_imr		= I915_READ(GTIMR);
	s->gt_ier		= I915_READ(GTIER);
	s->pm_imr		= I915_READ(GEN6_PMIMR);
	s->pm_ier		= I915_READ(GEN6_PMIER);

	for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1239
		s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250

	/* GT SA CZ domain, 0x100000-0x138124 */
	s->tilectl		= I915_READ(TILECTL);
	s->gt_fifoctl		= I915_READ(GTFIFOCTL);
	s->gtlc_wake_ctrl	= I915_READ(VLV_GTLC_WAKE_CTRL);
	s->gtlc_survive		= I915_READ(VLV_GTLC_SURVIVABILITY_REG);
	s->pmwgicz		= I915_READ(VLV_PMWGICZ);

	/* Gunit-Display CZ domain, 0x182028-0x1821CF */
	s->gu_ctl0		= I915_READ(VLV_GU_CTL0);
	s->gu_ctl1		= I915_READ(VLV_GU_CTL1);
1251
	s->pcbr			= I915_READ(VLV_PCBR);
1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276
	s->clock_gate_dis2	= I915_READ(VLV_GUNIT_CLOCK_GATE2);

	/*
	 * Not saving any of:
	 * DFT,		0x9800-0x9EC0
	 * SARB,	0xB000-0xB1FC
	 * GAC,		0x5208-0x524C, 0x14000-0x14C000
	 * PCI CFG
	 */
}

static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
{
	struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
	u32 val;
	int i;

	/* GAM 0x4000-0x4770 */
	I915_WRITE(GEN7_WR_WATERMARK,	s->wr_watermark);
	I915_WRITE(GEN7_GFX_PRIO_CTRL,	s->gfx_prio_ctrl);
	I915_WRITE(ARB_MODE,		s->arb_mode | (0xffff << 16));
	I915_WRITE(GEN7_GFX_PEND_TLB0,	s->gfx_pend_tlb0);
	I915_WRITE(GEN7_GFX_PEND_TLB1,	s->gfx_pend_tlb1);

	for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1277
		I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
1278 1279

	I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
1280
	I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320

	I915_WRITE(RENDER_HWS_PGA_GEN7,	s->render_hwsp);
	I915_WRITE(GAM_ECOCHK,		s->ecochk);
	I915_WRITE(BSD_HWS_PGA_GEN7,	s->bsd_hwsp);
	I915_WRITE(BLT_HWS_PGA_GEN7,	s->blt_hwsp);

	I915_WRITE(GEN7_TLB_RD_ADDR,	s->tlb_rd_addr);

	/* MBC 0x9024-0x91D0, 0x8500 */
	I915_WRITE(VLV_G3DCTL,		s->g3dctl);
	I915_WRITE(VLV_GSCKGCTL,	s->gsckgctl);
	I915_WRITE(GEN6_MBCTL,		s->mbctl);

	/* GCP 0x9400-0x9424, 0x8100-0x810C */
	I915_WRITE(GEN6_UCGCTL1,	s->ucgctl1);
	I915_WRITE(GEN6_UCGCTL3,	s->ucgctl3);
	I915_WRITE(GEN6_RCGCTL1,	s->rcgctl1);
	I915_WRITE(GEN6_RCGCTL2,	s->rcgctl2);
	I915_WRITE(GEN6_RSTCTL,		s->rstctl);
	I915_WRITE(GEN7_MISCCPCTL,	s->misccpctl);

	/* GPM 0xA000-0xAA84, 0x8000-0x80FC */
	I915_WRITE(GEN6_GFXPAUSE,	s->gfxpause);
	I915_WRITE(GEN6_RPDEUHWTC,	s->rpdeuhwtc);
	I915_WRITE(GEN6_RPDEUC,		s->rpdeuc);
	I915_WRITE(ECOBUS,		s->ecobus);
	I915_WRITE(VLV_PWRDWNUPCTL,	s->pwrdwnupctl);
	I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
	I915_WRITE(GEN6_RPDEUCSW,	s->rp_deucsw);
	I915_WRITE(GEN6_RCUBMABDTMR,	s->rcubmabdtmr);
	I915_WRITE(VLV_RCEDATA,		s->rcedata);
	I915_WRITE(VLV_SPAREG2H,	s->spare2gh);

	/* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
	I915_WRITE(GTIMR,		s->gt_imr);
	I915_WRITE(GTIER,		s->gt_ier);
	I915_WRITE(GEN6_PMIMR,		s->pm_imr);
	I915_WRITE(GEN6_PMIER,		s->pm_ier);

	for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1321
		I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345

	/* GT SA CZ domain, 0x100000-0x138124 */
	I915_WRITE(TILECTL,			s->tilectl);
	I915_WRITE(GTFIFOCTL,			s->gt_fifoctl);
	/*
	 * Preserve the GT allow wake and GFX force clock bit, they are not
	 * be restored, as they are used to control the s0ix suspend/resume
	 * sequence by the caller.
	 */
	val = I915_READ(VLV_GTLC_WAKE_CTRL);
	val &= VLV_GTLC_ALLOWWAKEREQ;
	val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
	I915_WRITE(VLV_GTLC_WAKE_CTRL, val);

	val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
	val &= VLV_GFX_CLK_FORCE_ON_BIT;
	val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
	I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);

	I915_WRITE(VLV_PMWGICZ,			s->pmwgicz);

	/* Gunit-Display CZ domain, 0x182028-0x1821CF */
	I915_WRITE(VLV_GU_CTL0,			s->gu_ctl0);
	I915_WRITE(VLV_GU_CTL1,			s->gu_ctl1);
1346
	I915_WRITE(VLV_PCBR,			s->pcbr);
1347 1348 1349
	I915_WRITE(VLV_GUNIT_CLOCK_GATE2,	s->clock_gate_dis2);
}

1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365
int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
{
	u32 val;
	int err;

#define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)

	val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
	val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
	if (force_on)
		val |= VLV_GFX_CLK_FORCE_ON_BIT;
	I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);

	if (!force_on)
		return 0;

1366
	err = wait_for(COND, 20);
1367 1368 1369 1370 1371 1372 1373 1374
	if (err)
		DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
			  I915_READ(VLV_GTLC_SURVIVABILITY_REG));

	return err;
#undef COND
}

1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409
static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
{
	u32 val;
	int err = 0;

	val = I915_READ(VLV_GTLC_WAKE_CTRL);
	val &= ~VLV_GTLC_ALLOWWAKEREQ;
	if (allow)
		val |= VLV_GTLC_ALLOWWAKEREQ;
	I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
	POSTING_READ(VLV_GTLC_WAKE_CTRL);

#define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
	      allow)
	err = wait_for(COND, 1);
	if (err)
		DRM_ERROR("timeout disabling GT waking\n");
	return err;
#undef COND
}

static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
				 bool wait_for_on)
{
	u32 mask;
	u32 val;
	int err;

	mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
	val = wait_for_on ? mask : 0;
#define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
	if (COND)
		return 0;

	DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
1410 1411
		      onoff(wait_for_on),
		      I915_READ(VLV_GTLC_PW_STATUS));
1412 1413 1414 1415 1416 1417 1418 1419

	/*
	 * RC6 transitioning can be delayed up to 2 msec (see
	 * valleyview_enable_rps), use 3 msec for safety.
	 */
	err = wait_for(COND, 3);
	if (err)
		DRM_ERROR("timeout waiting for GT wells to go %s\n",
1420
			  onoff(wait_for_on));
1421 1422 1423 1424 1425 1426 1427 1428 1429 1430

	return err;
#undef COND
}

static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
{
	if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
		return;

1431
	DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
1432 1433 1434
	I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
}

1435
static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457
{
	u32 mask;
	int err;

	/*
	 * Bspec defines the following GT well on flags as debug only, so
	 * don't treat them as hard failures.
	 */
	(void)vlv_wait_for_gt_wells(dev_priv, false);

	mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
	WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);

	vlv_check_no_gt_access(dev_priv);

	err = vlv_force_gfx_clock(dev_priv, true);
	if (err)
		goto err1;

	err = vlv_allow_gt_wake(dev_priv, false);
	if (err)
		goto err2;
1458

1459
	if (!IS_CHERRYVIEW(dev_priv))
1460
		vlv_save_gunit_s0ix_state(dev_priv);
1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476

	err = vlv_force_gfx_clock(dev_priv, false);
	if (err)
		goto err2;

	return 0;

err2:
	/* For safety always re-enable waking and disable gfx clock forcing */
	vlv_allow_gt_wake(dev_priv, true);
err1:
	vlv_force_gfx_clock(dev_priv, false);

	return err;
}

1477 1478
static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
				bool rpm_resume)
1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490
{
	struct drm_device *dev = dev_priv->dev;
	int err;
	int ret;

	/*
	 * If any of the steps fail just try to continue, that's the best we
	 * can do at this point. Return the first error code (which will also
	 * leave RPM permanently disabled).
	 */
	ret = vlv_force_gfx_clock(dev_priv, true);

1491
	if (!IS_CHERRYVIEW(dev_priv))
1492
		vlv_restore_gunit_s0ix_state(dev_priv);
1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503

	err = vlv_allow_gt_wake(dev_priv, true);
	if (!ret)
		ret = err;

	err = vlv_force_gfx_clock(dev_priv, false);
	if (!ret)
		ret = err;

	vlv_check_no_gt_access(dev_priv);

1504 1505 1506 1507
	if (rpm_resume) {
		intel_init_clock_gating(dev);
		i915_gem_restore_fences(dev);
	}
1508 1509 1510 1511

	return ret;
}

1512
static int intel_runtime_suspend(struct device *device)
1513 1514 1515 1516
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct drm_device *dev = pci_get_drvdata(pdev);
	struct drm_i915_private *dev_priv = dev->dev_private;
1517
	int ret;
1518

1519
	if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6())))
1520 1521
		return -ENODEV;

1522 1523 1524
	if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
		return -ENODEV;

1525 1526
	DRM_DEBUG_KMS("Suspending device\n");

1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543
	/*
	 * We could deadlock here in case another thread holding struct_mutex
	 * calls RPM suspend concurrently, since the RPM suspend will wait
	 * first for this RPM suspend to finish. In this case the concurrent
	 * RPM resume will be followed by its RPM suspend counterpart. Still
	 * for consistency return -EAGAIN, which will reschedule this suspend.
	 */
	if (!mutex_trylock(&dev->struct_mutex)) {
		DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
		/*
		 * Bump the expiration timestamp, otherwise the suspend won't
		 * be rescheduled.
		 */
		pm_runtime_mark_last_busy(device);

		return -EAGAIN;
	}
1544 1545 1546

	disable_rpm_wakeref_asserts(dev_priv);

1547 1548 1549 1550 1551 1552 1553
	/*
	 * We are safe here against re-faults, since the fault handler takes
	 * an RPM reference.
	 */
	i915_gem_release_all_mmaps(dev_priv);
	mutex_unlock(&dev->struct_mutex);

1554 1555
	cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);

1556 1557
	intel_guc_suspend(dev);

1558
	intel_suspend_gt_powersave(dev_priv);
1559
	intel_runtime_pm_disable_interrupts(dev_priv);
1560

1561 1562 1563 1564 1565 1566 1567 1568 1569 1570
	ret = 0;
	if (IS_BROXTON(dev_priv)) {
		bxt_display_core_uninit(dev_priv);
		bxt_enable_dc9(dev_priv);
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
		hsw_enable_pc8(dev_priv);
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
		ret = vlv_suspend_complete(dev_priv);
	}

1571 1572
	if (ret) {
		DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
1573
		intel_runtime_pm_enable_interrupts(dev_priv);
1574

1575 1576
		enable_rpm_wakeref_asserts(dev_priv);

1577 1578
		return ret;
	}
1579

1580
	intel_uncore_forcewake_reset(dev_priv, false);
1581 1582 1583

	enable_rpm_wakeref_asserts(dev_priv);
	WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
1584

1585
	if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
1586 1587
		DRM_ERROR("Unclaimed access detected prior to suspending\n");

1588
	dev_priv->pm.suspended = true;
1589 1590

	/*
1591 1592
	 * FIXME: We really should find a document that references the arguments
	 * used below!
1593
	 */
1594
	if (IS_BROADWELL(dev_priv)) {
1595 1596 1597 1598 1599 1600
		/*
		 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
		 * being detected, and the call we do at intel_runtime_resume()
		 * won't be able to restore them. Since PCI_D3hot matches the
		 * actual specification and appears to be working, use it.
		 */
1601
		intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
1602
	} else {
1603 1604 1605 1606 1607 1608 1609
		/*
		 * current versions of firmware which depend on this opregion
		 * notification have repurposed the D1 definition to mean
		 * "runtime suspended" vs. what you would normally expect (D3)
		 * to distinguish it from notifications that might be sent via
		 * the suspend path.
		 */
1610
		intel_opregion_notify_adapter(dev_priv, PCI_D1);
1611
	}
1612

1613
	assert_forcewakes_inactive(dev_priv);
1614

1615
	DRM_DEBUG_KMS("Device suspended\n");
1616 1617 1618
	return 0;
}

1619
static int intel_runtime_resume(struct device *device)
1620 1621 1622 1623
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct drm_device *dev = pci_get_drvdata(pdev);
	struct drm_i915_private *dev_priv = dev->dev_private;
1624
	int ret = 0;
1625

1626 1627
	if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
		return -ENODEV;
1628 1629 1630

	DRM_DEBUG_KMS("Resuming device\n");

1631 1632 1633
	WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
	disable_rpm_wakeref_asserts(dev_priv);

1634
	intel_opregion_notify_adapter(dev_priv, PCI_D0);
1635
	dev_priv->pm.suspended = false;
1636 1637
	if (intel_uncore_unclaimed_mmio(dev_priv))
		DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
1638

1639 1640
	intel_guc_resume(dev);

1641 1642
	if (IS_GEN6(dev_priv))
		intel_init_pch_refclk(dev);
1643

1644 1645 1646
	if (IS_BROXTON(dev)) {
		bxt_disable_dc9(dev_priv);
		bxt_display_core_init(dev_priv, true);
1647 1648 1649
		if (dev_priv->csr.dmc_payload &&
		    (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
			gen9_enable_dc5(dev_priv);
1650
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
1651
		hsw_disable_pc8(dev_priv);
1652
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1653
		ret = vlv_resume_prepare(dev_priv, true);
1654
	}
1655

1656 1657 1658 1659
	/*
	 * No point of rolling back things in case of an error, as the best
	 * we can do is to hope that things will still work (and disable RPM).
	 */
1660
	i915_gem_init_swizzling(dev);
1661
	gen6_update_ring_freq(dev_priv);
1662

1663
	intel_runtime_pm_enable_interrupts(dev_priv);
1664 1665 1666 1667 1668 1669

	/*
	 * On VLV/CHV display interrupts are part of the display
	 * power well, so hpd is reinitialized from there. For
	 * everyone else do it here.
	 */
1670
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
1671 1672
		intel_hpd_init(dev_priv);

1673
	intel_enable_gt_powersave(dev_priv);
1674

1675 1676
	enable_rpm_wakeref_asserts(dev_priv);

1677 1678 1679 1680 1681 1682
	if (ret)
		DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
	else
		DRM_DEBUG_KMS("Device resumed\n");

	return ret;
1683 1684
}

1685
static const struct dev_pm_ops i915_pm_ops = {
1686 1687 1688 1689
	/*
	 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
	 * PMSG_RESUME]
	 */
1690
	.suspend = i915_pm_suspend,
1691 1692
	.suspend_late = i915_pm_suspend_late,
	.resume_early = i915_pm_resume_early,
1693
	.resume = i915_pm_resume,
1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709

	/*
	 * S4 event handlers
	 * @freeze, @freeze_late    : called (1) before creating the
	 *                            hibernation image [PMSG_FREEZE] and
	 *                            (2) after rebooting, before restoring
	 *                            the image [PMSG_QUIESCE]
	 * @thaw, @thaw_early       : called (1) after creating the hibernation
	 *                            image, before writing it [PMSG_THAW]
	 *                            and (2) after failing to create or
	 *                            restore the image [PMSG_RECOVER]
	 * @poweroff, @poweroff_late: called after writing the hibernation
	 *                            image, before rebooting [PMSG_HIBERNATE]
	 * @restore, @restore_early : called after rebooting and restoring the
	 *                            hibernation image [PMSG_RESTORE]
	 */
1710 1711 1712 1713
	.freeze = i915_pm_freeze,
	.freeze_late = i915_pm_freeze_late,
	.thaw_early = i915_pm_thaw_early,
	.thaw = i915_pm_thaw,
1714
	.poweroff = i915_pm_suspend,
1715
	.poweroff_late = i915_pm_poweroff_late,
1716 1717
	.restore_early = i915_pm_restore_early,
	.restore = i915_pm_restore,
1718 1719

	/* S0ix (via runtime suspend) event handlers */
1720 1721
	.runtime_suspend = intel_runtime_suspend,
	.runtime_resume = intel_runtime_resume,
1722 1723
};

1724
static const struct vm_operations_struct i915_gem_vm_ops = {
1725
	.fault = i915_gem_fault,
1726 1727
	.open = drm_gem_vm_open,
	.close = drm_gem_vm_close,
1728 1729
};

1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743
static const struct file_operations i915_driver_fops = {
	.owner = THIS_MODULE,
	.open = drm_open,
	.release = drm_release,
	.unlocked_ioctl = drm_ioctl,
	.mmap = drm_gem_mmap,
	.poll = drm_poll,
	.read = drm_read,
#ifdef CONFIG_COMPAT
	.compat_ioctl = i915_compat_ioctl,
#endif
	.llseek = noop_llseek,
};

L
Linus Torvalds 已提交
1744
static struct drm_driver driver = {
1745 1746
	/* Don't use MTRRs here; the Xserver or userspace app should
	 * deal with them for Intel hardware.
D
Dave Airlie 已提交
1747
	 */
1748
	.driver_features =
1749
	    DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
1750
	    DRIVER_RENDER | DRIVER_MODESET,
1751
	.load = i915_driver_load,
J
Jesse Barnes 已提交
1752
	.unload = i915_driver_unload,
1753
	.open = i915_driver_open,
1754 1755
	.lastclose = i915_driver_lastclose,
	.preclose = i915_driver_preclose,
1756
	.postclose = i915_driver_postclose,
1757
	.set_busid = drm_pci_set_busid,
1758

1759
#if defined(CONFIG_DEBUG_FS)
1760 1761
	.debugfs_init = i915_debugfs_init,
	.debugfs_cleanup = i915_debugfs_cleanup,
1762
#endif
1763
	.gem_free_object = i915_gem_free_object,
1764
	.gem_vm_ops = &i915_gem_vm_ops,
1765 1766 1767 1768 1769 1770

	.prime_handle_to_fd = drm_gem_prime_handle_to_fd,
	.prime_fd_to_handle = drm_gem_prime_fd_to_handle,
	.gem_prime_export = i915_gem_prime_export,
	.gem_prime_import = i915_gem_prime_import,

1771
	.dumb_create = i915_gem_dumb_create,
1772
	.dumb_map_offset = i915_gem_mmap_gtt,
1773
	.dumb_destroy = drm_gem_dumb_destroy,
L
Linus Torvalds 已提交
1774
	.ioctls = i915_ioctls,
1775
	.fops = &i915_driver_fops,
1776 1777 1778 1779 1780 1781
	.name = DRIVER_NAME,
	.desc = DRIVER_DESC,
	.date = DRIVER_DATE,
	.major = DRIVER_MAJOR,
	.minor = DRIVER_MINOR,
	.patchlevel = DRIVER_PATCHLEVEL,
L
Linus Torvalds 已提交
1782 1783
};

1784 1785 1786 1787 1788 1789 1790 1791
static struct pci_driver i915_pci_driver = {
	.name = DRIVER_NAME,
	.id_table = pciidlist,
	.probe = i915_pci_probe,
	.remove = i915_pci_remove,
	.driver.pm = &i915_pm_ops,
};

L
Linus Torvalds 已提交
1792 1793 1794
static int __init i915_init(void)
{
	driver.num_ioctls = i915_max_ioctl;
J
Jesse Barnes 已提交
1795 1796

	/*
1797 1798 1799
	 * Enable KMS by default, unless explicitly overriden by
	 * either the i915.modeset prarameter or by the
	 * vga_text_mode_force boot option.
J
Jesse Barnes 已提交
1800
	 */
1801 1802 1803

	if (i915.modeset == 0)
		driver.driver_features &= ~DRIVER_MODESET;
J
Jesse Barnes 已提交
1804

1805
	if (vgacon_text_force() && i915.modeset == -1)
J
Jesse Barnes 已提交
1806 1807
		driver.driver_features &= ~DRIVER_MODESET;

D
Daniel Vetter 已提交
1808 1809
	if (!(driver.driver_features & DRIVER_MODESET)) {
		/* Silently fail loading to not upset userspace. */
1810
		DRM_DEBUG_DRIVER("KMS and UMS disabled.\n");
D
Daniel Vetter 已提交
1811 1812
		return 0;
	}
1813

1814
	if (i915.nuclear_pageflip)
1815 1816
		driver.driver_features |= DRIVER_ATOMIC;

1817
	return drm_pci_init(&driver, &i915_pci_driver);
L
Linus Torvalds 已提交
1818 1819 1820 1821
}

static void __exit i915_exit(void)
{
1822 1823 1824
	if (!(driver.driver_features & DRIVER_MODESET))
		return; /* Never loaded a driver. */

1825
	drm_pci_exit(&driver, &i915_pci_driver);
L
Linus Torvalds 已提交
1826 1827 1828 1829 1830
}

module_init(i915_init);
module_exit(i915_exit);

1831
MODULE_AUTHOR("Tungsten Graphics, Inc.");
1832
MODULE_AUTHOR("Intel Corporation");
1833

D
Dave Airlie 已提交
1834
MODULE_DESCRIPTION(DRIVER_DESC);
L
Linus Torvalds 已提交
1835
MODULE_LICENSE("GPL and additional rights");