i915_drv.c 51.3 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29

30
#include <linux/device.h>
31
#include <linux/acpi.h>
32 33
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
34
#include "i915_drv.h"
35
#include "i915_trace.h"
36
#include "intel_drv.h"
L
Linus Torvalds 已提交
37

38
#include <linux/apple-gmux.h>
J
Jesse Barnes 已提交
39
#include <linux/console.h>
40
#include <linux/module.h>
41
#include <linux/pm_runtime.h>
42 43
#include <linux/vgaarb.h>
#include <linux/vga_switcheroo.h>
44
#include <drm/drm_crtc_helper.h>
J
Jesse Barnes 已提交
45

46 47
static struct drm_driver driver;

48 49 50 51 52 53 54
#define GEN_DEFAULT_PIPEOFFSETS \
	.pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
			  PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
	.trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
			   TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
	.palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }

55 56 57 58 59 60 61
#define GEN_CHV_PIPEOFFSETS \
	.pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
			  CHV_PIPE_C_OFFSET }, \
	.trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
			   CHV_TRANSCODER_C_OFFSET, }, \
	.palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
			     CHV_PALETTE_C_OFFSET }
62

63 64 65 66 67 68
#define CURSOR_OFFSETS \
	.cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }

#define IVB_CURSOR_OFFSETS \
	.cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }

69 70
#define BDW_COLORS \
	.color = { .degamma_lut_size = 512, .gamma_lut_size = 512 }
71 72
#define CHV_COLORS \
	.color = { .degamma_lut_size = 65, .gamma_lut_size = 257 }
73

74
static const struct intel_device_info intel_i830_info = {
75
	.gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
76
	.has_overlay = 1, .overlay_needs_physical = 1,
77
	.ring_mask = RENDER_RING,
78
	GEN_DEFAULT_PIPEOFFSETS,
79
	CURSOR_OFFSETS,
80 81
};

82
static const struct intel_device_info intel_845g_info = {
83
	.gen = 2, .num_pipes = 1,
84
	.has_overlay = 1, .overlay_needs_physical = 1,
85
	.ring_mask = RENDER_RING,
86
	GEN_DEFAULT_PIPEOFFSETS,
87
	CURSOR_OFFSETS,
88 89
};

90
static const struct intel_device_info intel_i85x_info = {
91
	.gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
92
	.cursor_needs_physical = 1,
93
	.has_overlay = 1, .overlay_needs_physical = 1,
94
	.has_fbc = 1,
95
	.ring_mask = RENDER_RING,
96
	GEN_DEFAULT_PIPEOFFSETS,
97
	CURSOR_OFFSETS,
98 99
};

100
static const struct intel_device_info intel_i865g_info = {
101
	.gen = 2, .num_pipes = 1,
102
	.has_overlay = 1, .overlay_needs_physical = 1,
103
	.ring_mask = RENDER_RING,
104
	GEN_DEFAULT_PIPEOFFSETS,
105
	CURSOR_OFFSETS,
106 107
};

108
static const struct intel_device_info intel_i915g_info = {
109
	.gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
110
	.has_overlay = 1, .overlay_needs_physical = 1,
111
	.ring_mask = RENDER_RING,
112
	GEN_DEFAULT_PIPEOFFSETS,
113
	CURSOR_OFFSETS,
114
};
115
static const struct intel_device_info intel_i915gm_info = {
116
	.gen = 3, .is_mobile = 1, .num_pipes = 2,
117
	.cursor_needs_physical = 1,
118
	.has_overlay = 1, .overlay_needs_physical = 1,
119
	.supports_tv = 1,
120
	.has_fbc = 1,
121
	.ring_mask = RENDER_RING,
122
	GEN_DEFAULT_PIPEOFFSETS,
123
	CURSOR_OFFSETS,
124
};
125
static const struct intel_device_info intel_i945g_info = {
126
	.gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
127
	.has_overlay = 1, .overlay_needs_physical = 1,
128
	.ring_mask = RENDER_RING,
129
	GEN_DEFAULT_PIPEOFFSETS,
130
	CURSOR_OFFSETS,
131
};
132
static const struct intel_device_info intel_i945gm_info = {
133
	.gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
134
	.has_hotplug = 1, .cursor_needs_physical = 1,
135
	.has_overlay = 1, .overlay_needs_physical = 1,
136
	.supports_tv = 1,
137
	.has_fbc = 1,
138
	.ring_mask = RENDER_RING,
139
	GEN_DEFAULT_PIPEOFFSETS,
140
	CURSOR_OFFSETS,
141 142
};

143
static const struct intel_device_info intel_i965g_info = {
144
	.gen = 4, .is_broadwater = 1, .num_pipes = 2,
145
	.has_hotplug = 1,
146
	.has_overlay = 1,
147
	.ring_mask = RENDER_RING,
148
	GEN_DEFAULT_PIPEOFFSETS,
149
	CURSOR_OFFSETS,
150 151
};

152
static const struct intel_device_info intel_i965gm_info = {
153
	.gen = 4, .is_crestline = 1, .num_pipes = 2,
154
	.is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
155
	.has_overlay = 1,
156
	.supports_tv = 1,
157
	.ring_mask = RENDER_RING,
158
	GEN_DEFAULT_PIPEOFFSETS,
159
	CURSOR_OFFSETS,
160 161
};

162
static const struct intel_device_info intel_g33_info = {
163
	.gen = 3, .is_g33 = 1, .num_pipes = 2,
164
	.need_gfx_hws = 1, .has_hotplug = 1,
165
	.has_overlay = 1,
166
	.ring_mask = RENDER_RING,
167
	GEN_DEFAULT_PIPEOFFSETS,
168
	CURSOR_OFFSETS,
169 170
};

171
static const struct intel_device_info intel_g45_info = {
172
	.gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
173
	.has_pipe_cxsr = 1, .has_hotplug = 1,
174
	.ring_mask = RENDER_RING | BSD_RING,
175
	GEN_DEFAULT_PIPEOFFSETS,
176
	CURSOR_OFFSETS,
177 178
};

179
static const struct intel_device_info intel_gm45_info = {
180
	.gen = 4, .is_g4x = 1, .num_pipes = 2,
181
	.is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
182
	.has_pipe_cxsr = 1, .has_hotplug = 1,
183
	.supports_tv = 1,
184
	.ring_mask = RENDER_RING | BSD_RING,
185
	GEN_DEFAULT_PIPEOFFSETS,
186
	CURSOR_OFFSETS,
187 188
};

189
static const struct intel_device_info intel_pineview_info = {
190
	.gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
191
	.need_gfx_hws = 1, .has_hotplug = 1,
192
	.has_overlay = 1,
193
	GEN_DEFAULT_PIPEOFFSETS,
194
	CURSOR_OFFSETS,
195 196
};

197
static const struct intel_device_info intel_ironlake_d_info = {
198
	.gen = 5, .num_pipes = 2,
199
	.need_gfx_hws = 1, .has_hotplug = 1,
200
	.ring_mask = RENDER_RING | BSD_RING,
201
	GEN_DEFAULT_PIPEOFFSETS,
202
	CURSOR_OFFSETS,
203 204
};

205
static const struct intel_device_info intel_ironlake_m_info = {
206
	.gen = 5, .is_mobile = 1, .num_pipes = 2,
207
	.need_gfx_hws = 1, .has_hotplug = 1,
208
	.has_fbc = 1,
209
	.ring_mask = RENDER_RING | BSD_RING,
210
	GEN_DEFAULT_PIPEOFFSETS,
211
	CURSOR_OFFSETS,
212 213
};

214
static const struct intel_device_info intel_sandybridge_d_info = {
215
	.gen = 6, .num_pipes = 2,
216
	.need_gfx_hws = 1, .has_hotplug = 1,
217
	.has_fbc = 1,
218
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING,
219
	.has_llc = 1,
220
	GEN_DEFAULT_PIPEOFFSETS,
221
	CURSOR_OFFSETS,
222 223
};

224
static const struct intel_device_info intel_sandybridge_m_info = {
225
	.gen = 6, .is_mobile = 1, .num_pipes = 2,
226
	.need_gfx_hws = 1, .has_hotplug = 1,
227
	.has_fbc = 1,
228
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING,
229
	.has_llc = 1,
230
	GEN_DEFAULT_PIPEOFFSETS,
231
	CURSOR_OFFSETS,
232 233
};

234 235 236
#define GEN7_FEATURES  \
	.gen = 7, .num_pipes = 3, \
	.need_gfx_hws = 1, .has_hotplug = 1, \
237
	.has_fbc = 1, \
238
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
239 240 241
	.has_llc = 1, \
	GEN_DEFAULT_PIPEOFFSETS, \
	IVB_CURSOR_OFFSETS
242

243
static const struct intel_device_info intel_ivybridge_d_info = {
244 245
	GEN7_FEATURES,
	.is_ivybridge = 1,
246 247 248
};

static const struct intel_device_info intel_ivybridge_m_info = {
249 250 251
	GEN7_FEATURES,
	.is_ivybridge = 1,
	.is_mobile = 1,
252 253
};

254 255 256 257 258 259
static const struct intel_device_info intel_ivybridge_q_info = {
	GEN7_FEATURES,
	.is_ivybridge = 1,
	.num_pipes = 0, /* legal, last one wins */
};

260 261 262 263 264 265 266 267
#define VLV_FEATURES  \
	.gen = 7, .num_pipes = 2, \
	.need_gfx_hws = 1, .has_hotplug = 1, \
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
	.display_mmio_offset = VLV_DISPLAY_BASE, \
	GEN_DEFAULT_PIPEOFFSETS, \
	CURSOR_OFFSETS

268
static const struct intel_device_info intel_valleyview_m_info = {
269
	VLV_FEATURES,
270
	.is_valleyview = 1,
271
	.is_mobile = 1,
272 273 274
};

static const struct intel_device_info intel_valleyview_d_info = {
275
	VLV_FEATURES,
276 277 278
	.is_valleyview = 1,
};

279 280 281 282 283 284
#define HSW_FEATURES  \
	GEN7_FEATURES, \
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, \
	.has_ddi = 1, \
	.has_fpga_dbg = 1

285
static const struct intel_device_info intel_haswell_d_info = {
286
	HSW_FEATURES,
287
	.is_haswell = 1,
288 289 290
};

static const struct intel_device_info intel_haswell_m_info = {
291
	HSW_FEATURES,
292 293
	.is_haswell = 1,
	.is_mobile = 1,
294 295
};

296 297 298 299
#define BDW_FEATURES \
	HSW_FEATURES, \
	BDW_COLORS

B
Ben Widawsky 已提交
300
static const struct intel_device_info intel_broadwell_d_info = {
301
	BDW_FEATURES,
302
	.gen = 8,
303
	.is_broadwell = 1,
B
Ben Widawsky 已提交
304 305 306
};

static const struct intel_device_info intel_broadwell_m_info = {
307
	BDW_FEATURES,
308
	.gen = 8, .is_mobile = 1,
309
	.is_broadwell = 1,
B
Ben Widawsky 已提交
310 311
};

312
static const struct intel_device_info intel_broadwell_gt3d_info = {
313
	BDW_FEATURES,
314
	.gen = 8,
315
	.is_broadwell = 1,
316
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
317 318 319
};

static const struct intel_device_info intel_broadwell_gt3m_info = {
320
	BDW_FEATURES,
321
	.gen = 8, .is_mobile = 1,
322
	.is_broadwell = 1,
323
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
324 325
};

326
static const struct intel_device_info intel_cherryview_info = {
327
	.gen = 8, .num_pipes = 3,
328 329
	.need_gfx_hws = 1, .has_hotplug = 1,
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
330
	.is_cherryview = 1,
331
	.display_mmio_offset = VLV_DISPLAY_BASE,
332
	GEN_CHV_PIPEOFFSETS,
333
	CURSOR_OFFSETS,
334
	CHV_COLORS,
335 336
};

337
static const struct intel_device_info intel_skylake_info = {
338
	BDW_FEATURES,
339
	.is_skylake = 1,
340
	.gen = 9,
341 342
};

343
static const struct intel_device_info intel_skylake_gt3_info = {
344
	BDW_FEATURES,
345
	.is_skylake = 1,
346
	.gen = 9,
347 348 349
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
};

D
Damien Lespiau 已提交
350 351
static const struct intel_device_info intel_broxton_info = {
	.is_preliminary = 1,
352
	.is_broxton = 1,
D
Damien Lespiau 已提交
353 354 355 356 357
	.gen = 9,
	.need_gfx_hws = 1, .has_hotplug = 1,
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
	.num_pipes = 3,
	.has_ddi = 1,
358
	.has_fpga_dbg = 1,
D
Daisy Sun 已提交
359
	.has_fbc = 1,
D
Damien Lespiau 已提交
360 361
	GEN_DEFAULT_PIPEOFFSETS,
	IVB_CURSOR_OFFSETS,
362
	BDW_COLORS,
D
Damien Lespiau 已提交
363 364
};

365
static const struct intel_device_info intel_kabylake_info = {
366
	BDW_FEATURES,
367 368 369 370 371
	.is_kabylake = 1,
	.gen = 9,
};

static const struct intel_device_info intel_kabylake_gt3_info = {
372
	BDW_FEATURES,
373 374 375 376 377
	.is_kabylake = 1,
	.gen = 9,
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
};

378 379 380 381 382 383
/*
 * Make sure any device matches here are from most specific to most
 * general.  For example, since the Quanta match is based on the subsystem
 * and subvendor IDs, we need it to come before the more general IVB
 * PCI ID matches, otherwise we'll use the wrong info struct above.
 */
384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417
static const struct pci_device_id pciidlist[] = {
	INTEL_I830_IDS(&intel_i830_info),
	INTEL_I845G_IDS(&intel_845g_info),
	INTEL_I85X_IDS(&intel_i85x_info),
	INTEL_I865G_IDS(&intel_i865g_info),
	INTEL_I915G_IDS(&intel_i915g_info),
	INTEL_I915GM_IDS(&intel_i915gm_info),
	INTEL_I945G_IDS(&intel_i945g_info),
	INTEL_I945GM_IDS(&intel_i945gm_info),
	INTEL_I965G_IDS(&intel_i965g_info),
	INTEL_G33_IDS(&intel_g33_info),
	INTEL_I965GM_IDS(&intel_i965gm_info),
	INTEL_GM45_IDS(&intel_gm45_info),
	INTEL_G45_IDS(&intel_g45_info),
	INTEL_PINEVIEW_IDS(&intel_pineview_info),
	INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info),
	INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info),
	INTEL_SNB_D_IDS(&intel_sandybridge_d_info),
	INTEL_SNB_M_IDS(&intel_sandybridge_m_info),
	INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */
	INTEL_IVB_M_IDS(&intel_ivybridge_m_info),
	INTEL_IVB_D_IDS(&intel_ivybridge_d_info),
	INTEL_HSW_D_IDS(&intel_haswell_d_info),
	INTEL_HSW_M_IDS(&intel_haswell_m_info),
	INTEL_VLV_M_IDS(&intel_valleyview_m_info),
	INTEL_VLV_D_IDS(&intel_valleyview_d_info),
	INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info),
	INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info),
	INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info),
	INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info),
	INTEL_CHV_IDS(&intel_cherryview_info),
	INTEL_SKL_GT1_IDS(&intel_skylake_info),
	INTEL_SKL_GT2_IDS(&intel_skylake_info),
	INTEL_SKL_GT3_IDS(&intel_skylake_gt3_info),
M
Mika Kuoppala 已提交
418
	INTEL_SKL_GT4_IDS(&intel_skylake_gt3_info),
419
	INTEL_BXT_IDS(&intel_broxton_info),
D
Deepak S 已提交
420 421 422
	INTEL_KBL_GT1_IDS(&intel_kabylake_info),
	INTEL_KBL_GT2_IDS(&intel_kabylake_info),
	INTEL_KBL_GT3_IDS(&intel_kabylake_gt3_info),
D
Deepak S 已提交
423
	INTEL_KBL_GT4_IDS(&intel_kabylake_gt3_info),
424
	{0, 0, 0}
L
Linus Torvalds 已提交
425 426
};

J
Jesse Barnes 已提交
427 428
MODULE_DEVICE_TABLE(pci, pciidlist);

429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448
static enum intel_pch intel_virt_detect_pch(struct drm_device *dev)
{
	enum intel_pch ret = PCH_NOP;

	/*
	 * In a virtualized passthrough environment we can be in a
	 * setup where the ISA bridge is not able to be passed through.
	 * In this case, a south bridge can be emulated and we have to
	 * make an educated guess as to which PCH is really there.
	 */

	if (IS_GEN5(dev)) {
		ret = PCH_IBX;
		DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
	} else if (IS_GEN6(dev) || IS_IVYBRIDGE(dev)) {
		ret = PCH_CPT;
		DRM_DEBUG_KMS("Assuming CouarPoint PCH\n");
	} else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
		ret = PCH_LPT;
		DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
449
	} else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
450 451 452 453 454 455 456
		ret = PCH_SPT;
		DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
	}

	return ret;
}

457
void intel_detect_pch(struct drm_device *dev)
458 459
{
	struct drm_i915_private *dev_priv = dev->dev_private;
460
	struct pci_dev *pch = NULL;
461

B
Ben Widawsky 已提交
462 463 464 465 466 467 468 469
	/* In all current cases, num_pipes is equivalent to the PCH_NOP setting
	 * (which really amounts to a PCH but no South Display).
	 */
	if (INTEL_INFO(dev)->num_pipes == 0) {
		dev_priv->pch_type = PCH_NOP;
		return;
	}

470 471 472 473 474
	/*
	 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
	 * make graphics device passthrough work easy for VMM, that only
	 * need to expose ISA bridge to let driver know the real hardware
	 * underneath. This is a requirement from virtualization team.
475 476 477 478 479
	 *
	 * In some virtualized environments (e.g. XEN), there is irrelevant
	 * ISA bridge in the system. To work reliably, we should scan trhough
	 * all the ISA bridge devices and check for the first match, instead
	 * of only checking the first one.
480
	 */
481
	while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
482
		if (pch->vendor == PCI_VENDOR_ID_INTEL) {
483
			unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
484
			dev_priv->pch_id = id;
485

486 487 488
			if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
				dev_priv->pch_type = PCH_IBX;
				DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
489
				WARN_ON(!IS_GEN5(dev));
490
			} else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
491 492
				dev_priv->pch_type = PCH_CPT;
				DRM_DEBUG_KMS("Found CougarPoint PCH\n");
493
				WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
J
Jesse Barnes 已提交
494 495 496
			} else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
				/* PantherPoint is CPT compatible */
				dev_priv->pch_type = PCH_CPT;
497
				DRM_DEBUG_KMS("Found PantherPoint PCH\n");
498
				WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
499 500 501
			} else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
				dev_priv->pch_type = PCH_LPT;
				DRM_DEBUG_KMS("Found LynxPoint PCH\n");
502 503
				WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
				WARN_ON(IS_HSW_ULT(dev) || IS_BDW_ULT(dev));
504 505 506
			} else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
				dev_priv->pch_type = PCH_LPT;
				DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
507 508
				WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
				WARN_ON(!IS_HSW_ULT(dev) && !IS_BDW_ULT(dev));
509 510 511
			} else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
				dev_priv->pch_type = PCH_SPT;
				DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
512 513
				WARN_ON(!IS_SKYLAKE(dev) &&
					!IS_KABYLAKE(dev));
514 515 516
			} else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
				dev_priv->pch_type = PCH_SPT;
				DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
517 518
				WARN_ON(!IS_SKYLAKE(dev) &&
					!IS_KABYLAKE(dev));
519
			} else if ((id == INTEL_PCH_P2X_DEVICE_ID_TYPE) ||
520
				   (id == INTEL_PCH_P3X_DEVICE_ID_TYPE) ||
521 522 523
				   ((id == INTEL_PCH_QEMU_DEVICE_ID_TYPE) &&
				    pch->subsystem_vendor == 0x1af4 &&
				    pch->subsystem_device == 0x1100)) {
524
				dev_priv->pch_type = intel_virt_detect_pch(dev);
525 526 527
			} else
				continue;

528
			break;
529 530
		}
	}
531
	if (!pch)
532 533 534
		DRM_DEBUG_KMS("No PCH found.\n");

	pci_dev_put(pch);
535 536
}

537
bool i915_semaphore_is_enabled(struct drm_i915_private *dev_priv)
538
{
539
	if (INTEL_GEN(dev_priv) < 6)
540
		return false;
541

542 543
	if (i915.semaphores >= 0)
		return i915.semaphores;
544

545 546 547 548
	/* TODO: make semaphores and Execlists play nicely together */
	if (i915.enable_execlists)
		return false;

549
#ifdef CONFIG_INTEL_IOMMU
550
	/* Enable semaphores on SNB when IO remapping is off */
551
	if (IS_GEN6(dev_priv) && intel_iommu_gfx_mapped)
552 553
		return false;
#endif
554

555
	return true;
556 557
}

558 559 560
static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
561
	struct intel_encoder *encoder;
562 563

	drm_modeset_lock_all(dev);
564 565 566
	for_each_intel_encoder(dev, encoder)
		if (encoder->suspend)
			encoder->suspend(encoder);
567 568 569
	drm_modeset_unlock_all(dev);
}

570 571
static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
			      bool rpm_resume);
572
static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
573

574 575 576 577 578 579 580 581
static bool suspend_to_idle(struct drm_i915_private *dev_priv)
{
#if IS_ENABLED(CONFIG_ACPI_SLEEP)
	if (acpi_target_system_state() < ACPI_STATE_S3)
		return true;
#endif
	return false;
}
582

583
static int i915_drm_suspend(struct drm_device *dev)
J
Jesse Barnes 已提交
584
{
585
	struct drm_i915_private *dev_priv = dev->dev_private;
586
	pci_power_t opregion_target_state;
587
	int error;
588

589 590 591 592 593
	/* ignore lid events during suspend */
	mutex_lock(&dev_priv->modeset_restore_lock);
	dev_priv->modeset_restore = MODESET_SUSPENDED;
	mutex_unlock(&dev_priv->modeset_restore_lock);

594 595
	disable_rpm_wakeref_asserts(dev_priv);

596 597
	/* We do a lot of poking in a lot of registers, make sure they work
	 * properly. */
598
	intel_display_set_init_power(dev_priv, true);
599

600 601
	drm_kms_helper_poll_disable(dev);

J
Jesse Barnes 已提交
602 603
	pci_save_state(dev->pdev);

604 605 606 607
	error = i915_gem_suspend(dev);
	if (error) {
		dev_err(&dev->pdev->dev,
			"GEM idle failed, resume might fail\n");
608
		goto out;
609
	}
610

611 612
	intel_guc_suspend(dev);

613
	intel_suspend_gt_powersave(dev_priv);
614

615
	intel_display_suspend(dev);
616

617
	intel_dp_mst_suspend(dev);
618

619 620
	intel_runtime_pm_disable_interrupts(dev_priv);
	intel_hpd_cancel_work(dev_priv);
621

622
	intel_suspend_encoders(dev_priv);
623

624
	intel_suspend_hw(dev);
625

626 627
	i915_gem_suspend_gtt_mappings(dev);

628 629
	i915_save_state(dev);

630
	opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
631
	intel_opregion_notify_adapter(dev_priv, opregion_target_state);
632

633
	intel_uncore_forcewake_reset(dev_priv, false);
634
	intel_opregion_fini(dev_priv);
635

636
	intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
637

638 639
	dev_priv->suspend_count++;

640 641
	intel_display_set_init_power(dev_priv, false);

642
	intel_csr_ucode_suspend(dev_priv);
643

644 645 646 647
out:
	enable_rpm_wakeref_asserts(dev_priv);

	return error;
648 649
}

650
static int i915_drm_suspend_late(struct drm_device *drm_dev, bool hibernation)
651 652
{
	struct drm_i915_private *dev_priv = drm_dev->dev_private;
653
	bool fw_csr;
654 655
	int ret;

656 657
	disable_rpm_wakeref_asserts(dev_priv);

658 659
	fw_csr = !IS_BROXTON(dev_priv) &&
		suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
660 661 662 663 664 665 666 667 668
	/*
	 * In case of firmware assisted context save/restore don't manually
	 * deinit the power domains. This also means the CSR/DMC firmware will
	 * stay active, it will power down any HW resources as required and
	 * also enable deeper system power states that would be blocked if the
	 * firmware was inactive.
	 */
	if (!fw_csr)
		intel_power_domains_suspend(dev_priv);
669

670
	ret = 0;
671
	if (IS_BROXTON(dev_priv))
672
		bxt_enable_dc9(dev_priv);
673
	else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
674 675 676
		hsw_enable_pc8(dev_priv);
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		ret = vlv_suspend_complete(dev_priv);
677 678 679

	if (ret) {
		DRM_ERROR("Suspend complete failed: %d\n", ret);
680 681
		if (!fw_csr)
			intel_power_domains_init_hw(dev_priv, true);
682

683
		goto out;
684 685 686
	}

	pci_disable_device(drm_dev->pdev);
687
	/*
688
	 * During hibernation on some platforms the BIOS may try to access
689 690
	 * the device even though it's already in D3 and hang the machine. So
	 * leave the device in D0 on those platforms and hope the BIOS will
691 692 693 694 695 696 697
	 * power down the device properly. The issue was seen on multiple old
	 * GENs with different BIOS vendors, so having an explicit blacklist
	 * is inpractical; apply the workaround on everything pre GEN6. The
	 * platforms where the issue was seen:
	 * Lenovo Thinkpad X301, X61s, X60, T60, X41
	 * Fujitsu FSC S7110
	 * Acer Aspire 1830T
698
	 */
699
	if (!(hibernation && INTEL_INFO(dev_priv)->gen < 6))
700
		pci_set_power_state(drm_dev->pdev, PCI_D3hot);
701

702 703
	dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);

704 705 706 707
out:
	enable_rpm_wakeref_asserts(dev_priv);

	return ret;
708 709
}

710
int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
711 712 713 714 715 716 717 718 719
{
	int error;

	if (!dev || !dev->dev_private) {
		DRM_ERROR("dev: %p\n", dev);
		DRM_ERROR("DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}

720 721 722
	if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
			 state.event != PM_EVENT_FREEZE))
		return -EINVAL;
723 724 725

	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;
726

727
	error = i915_drm_suspend(dev);
728 729 730
	if (error)
		return error;

731
	return i915_drm_suspend_late(dev, false);
J
Jesse Barnes 已提交
732 733
}

734
static int i915_drm_resume(struct drm_device *dev)
735 736
{
	struct drm_i915_private *dev_priv = dev->dev_private;
737
	int ret;
738

739 740
	disable_rpm_wakeref_asserts(dev_priv);

741 742 743 744
	ret = i915_ggtt_enable_hw(dev);
	if (ret)
		DRM_ERROR("failed to re-enable GGTT\n");

745 746
	intel_csr_ucode_resume(dev_priv);

747 748 749
	mutex_lock(&dev->struct_mutex);
	i915_gem_restore_gtt_mappings(dev);
	mutex_unlock(&dev->struct_mutex);
750

751
	i915_restore_state(dev);
752
	intel_opregion_setup(dev_priv);
753

754 755
	intel_init_pch_refclk(dev);
	drm_mode_config_reset(dev);
756

757 758 759 760 761 762 763 764 765 766
	/*
	 * Interrupts have to be enabled before any batches are run. If not the
	 * GPU will hang. i915_gem_init_hw() will initiate batches to
	 * update/restore the context.
	 *
	 * Modeset enabling in intel_modeset_init_hw() also needs working
	 * interrupts.
	 */
	intel_runtime_pm_enable_interrupts(dev_priv);

767 768 769
	mutex_lock(&dev->struct_mutex);
	if (i915_gem_init_hw(dev)) {
		DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
770
			atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
771 772
	}
	mutex_unlock(&dev->struct_mutex);
773

774 775
	intel_guc_resume(dev);

776
	intel_modeset_init_hw(dev);
777

778 779
	spin_lock_irq(&dev_priv->irq_lock);
	if (dev_priv->display.hpd_irq_setup)
780
		dev_priv->display.hpd_irq_setup(dev_priv);
781
	spin_unlock_irq(&dev_priv->irq_lock);
782

783
	intel_dp_mst_resume(dev);
784

785 786
	intel_display_resume(dev);

787 788 789 790 791 792 793 794 795
	/*
	 * ... but also need to make sure that hotplug processing
	 * doesn't cause havoc. Like in the driver load code we don't
	 * bother with the tiny race here where we might loose hotplug
	 * notifications.
	 * */
	intel_hpd_init(dev_priv);
	/* Config may have changed between suspend and resume */
	drm_helper_hpd_irq_event(dev);
796

797
	intel_opregion_init(dev_priv);
798

799
	intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
800

801 802 803
	mutex_lock(&dev_priv->modeset_restore_lock);
	dev_priv->modeset_restore = MODESET_DONE;
	mutex_unlock(&dev_priv->modeset_restore_lock);
804

805
	intel_opregion_notify_adapter(dev_priv, PCI_D0);
806

807 808
	drm_kms_helper_poll_enable(dev);

809 810
	enable_rpm_wakeref_asserts(dev_priv);

811
	return 0;
812 813
}

814
static int i915_drm_resume_early(struct drm_device *dev)
815
{
816
	struct drm_i915_private *dev_priv = dev->dev_private;
817
	int ret;
818

819 820 821 822 823 824 825 826 827
	/*
	 * We have a resume ordering issue with the snd-hda driver also
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an early
	 * resume hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857

	/*
	 * Note that we need to set the power state explicitly, since we
	 * powered off the device during freeze and the PCI core won't power
	 * it back up for us during thaw. Powering off the device during
	 * freeze is not a hard requirement though, and during the
	 * suspend/resume phases the PCI core makes sure we get here with the
	 * device powered on. So in case we change our freeze logic and keep
	 * the device powered we can also remove the following set power state
	 * call.
	 */
	ret = pci_set_power_state(dev->pdev, PCI_D0);
	if (ret) {
		DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
		goto out;
	}

	/*
	 * Note that pci_enable_device() first enables any parent bridge
	 * device and only then sets the power state for this device. The
	 * bridge enabling is a nop though, since bridge devices are resumed
	 * first. The order of enabling power and enabling the device is
	 * imposed by the PCI core as described above, so here we preserve the
	 * same order for the freeze/thaw phases.
	 *
	 * TODO: eventually we should remove pci_disable_device() /
	 * pci_enable_enable_device() from suspend/resume. Due to how they
	 * depend on the device enable refcount we can't anyway depend on them
	 * disabling/enabling the device.
	 */
858 859 860 861
	if (pci_enable_device(dev->pdev)) {
		ret = -EIO;
		goto out;
	}
862 863 864

	pci_set_master(dev->pdev);

865 866
	disable_rpm_wakeref_asserts(dev_priv);

867
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
868
		ret = vlv_resume_prepare(dev_priv, false);
869
	if (ret)
870 871
		DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
			  ret);
872

873
	intel_uncore_early_sanitize(dev_priv, true);
874

875
	if (IS_BROXTON(dev_priv)) {
876 877
		if (!dev_priv->suspended_to_idle)
			gen9_sanitize_dc_state(dev_priv);
878
		bxt_disable_dc9(dev_priv);
879
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
880
		hsw_disable_pc8(dev_priv);
881
	}
882

883
	intel_uncore_sanitize(dev_priv);
884

885 886
	if (IS_BROXTON(dev_priv) ||
	    !(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
887 888
		intel_power_domains_init_hw(dev_priv, true);

889 890
	enable_rpm_wakeref_asserts(dev_priv);

891 892
out:
	dev_priv->suspended_to_idle = false;
893 894

	return ret;
895 896
}

897
int i915_resume_switcheroo(struct drm_device *dev)
898
{
899
	int ret;
900

901 902 903
	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

904
	ret = i915_drm_resume_early(dev);
905 906 907
	if (ret)
		return ret;

908 909 910
	return i915_drm_resume(dev);
}

911
/**
912
 * i915_reset - reset chip after a hang
913 914 915 916 917 918 919 920 921 922 923 924 925
 * @dev: drm device to reset
 *
 * Reset the chip.  Useful if a hang is detected. Returns zero on successful
 * reset or otherwise an error code.
 *
 * Procedure is fairly simple:
 *   - reset the chip using the reset reg
 *   - re-init context state
 *   - re-init hardware status page
 *   - re-init ring buffer
 *   - re-init interrupt state
 *   - re-init display
 */
926
int i915_reset(struct drm_i915_private *dev_priv)
927
{
928
	struct drm_device *dev = dev_priv->dev;
929 930
	struct i915_gpu_error *error = &dev_priv->gpu_error;
	unsigned reset_counter;
931
	int ret;
932

933
	intel_reset_gt_powersave(dev_priv);
934

935
	mutex_lock(&dev->struct_mutex);
936

937 938
	/* Clear any previous failed attempts at recovery. Time to try again. */
	atomic_andnot(I915_WEDGED, &error->reset_counter);
939

940 941 942 943 944 945 946 947
	/* Clear the reset-in-progress flag and increment the reset epoch. */
	reset_counter = atomic_inc_return(&error->reset_counter);
	if (WARN_ON(__i915_reset_in_progress(reset_counter))) {
		ret = -EIO;
		goto error;
	}

	i915_gem_reset(dev);
948

949
	ret = intel_gpu_reset(dev_priv, ALL_ENGINES);
950 951

	/* Also reset the gpu hangman. */
952
	if (error->stop_rings != 0) {
953
		DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
954
		error->stop_rings = 0;
955
		if (ret == -ENODEV) {
956 957
			DRM_INFO("Reset not implemented, but ignoring "
				 "error for simulated gpu hangs\n");
958 959
			ret = 0;
		}
960
	}
961

962 963 964
	if (i915_stop_ring_allow_warn(dev_priv))
		pr_notice("drm/i915: Resetting chip after gpu hang\n");

965
	if (ret) {
966 967 968 969
		if (ret != -ENODEV)
			DRM_ERROR("Failed to reset chip: %i\n", ret);
		else
			DRM_DEBUG_DRIVER("GPU reset disabled\n");
970
		goto error;
971 972
	}

973 974
	intel_overlay_reset(dev_priv);

975 976 977 978 979 980 981 982 983 984 985 986 987 988
	/* Ok, now get things going again... */

	/*
	 * Everything depends on having the GTT running, so we need to start
	 * there.  Fortunately we don't need to do this unless we reset the
	 * chip at a PCI level.
	 *
	 * Next we need to restore the context, but we don't use those
	 * yet either...
	 *
	 * Ring buffer needs to be re-initialized in the KMS case, or if X
	 * was running at the time of the reset (i.e. we weren't VT
	 * switched away).
	 */
989 990 991
	ret = i915_gem_init_hw(dev);
	if (ret) {
		DRM_ERROR("Failed hw init on reset %d\n", ret);
992
		goto error;
993 994
	}

995 996
	mutex_unlock(&dev->struct_mutex);

997 998 999 1000 1001 1002 1003
	/*
	 * rps/rc6 re-init is necessary to restore state lost after the
	 * reset and the re-install of gt irqs. Skip for ironlake per
	 * previous concerns that it doesn't respond well to some forms
	 * of re-init after reset.
	 */
	if (INTEL_INFO(dev)->gen > 5)
1004
		intel_enable_gt_powersave(dev_priv);
1005

1006
	return 0;
1007 1008 1009 1010 1011

error:
	atomic_or(I915_WEDGED, &error->reset_counter);
	mutex_unlock(&dev->struct_mutex);
	return ret;
1012 1013
}

1014
static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
1015
{
1016 1017 1018
	struct intel_device_info *intel_info =
		(struct intel_device_info *) ent->driver_data;

1019
	if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
1020 1021 1022 1023 1024
		DRM_INFO("This hardware requires preliminary hardware support.\n"
			 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
		return -ENODEV;
	}

1025 1026 1027 1028 1029 1030 1031 1032
	/* Only bind to function 0 of the device. Early generations
	 * used function 1 as a placeholder for multi-head. This causes
	 * us confusion instead, especially on the systems where both
	 * functions have the same PCI-ID!
	 */
	if (PCI_FUNC(pdev->devfn))
		return -ENODEV;

1033 1034 1035 1036 1037 1038 1039 1040 1041
	/*
	 * apple-gmux is needed on dual GPU MacBook Pro
	 * to probe the panel if we're the inactive GPU.
	 */
	if (IS_ENABLED(CONFIG_VGA_ARB) && IS_ENABLED(CONFIG_VGA_SWITCHEROO) &&
	    apple_gmux_present() && pdev != vga_default_device() &&
	    !vga_switcheroo_handler_flags())
		return -EPROBE_DEFER;

1042
	return drm_get_pci_dev(pdev, ent, &driver);
1043 1044 1045 1046 1047 1048 1049 1050 1051 1052
}

static void
i915_pci_remove(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);

	drm_put_dev(dev);
}

1053
static int i915_pm_suspend(struct device *dev)
1054
{
1055 1056
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);
1057

1058 1059 1060 1061
	if (!drm_dev || !drm_dev->dev_private) {
		dev_err(dev, "DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}
1062

1063 1064 1065
	if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

1066
	return i915_drm_suspend(drm_dev);
1067 1068 1069 1070
}

static int i915_pm_suspend_late(struct device *dev)
{
I
Imre Deak 已提交
1071
	struct drm_device *drm_dev = dev_to_i915(dev)->dev;
1072 1073

	/*
D
Damien Lespiau 已提交
1074
	 * We have a suspend ordering issue with the snd-hda driver also
1075 1076 1077 1078 1079 1080 1081 1082 1083
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an late
	 * suspend hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
	if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;
1084

1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095
	return i915_drm_suspend_late(drm_dev, false);
}

static int i915_pm_poweroff_late(struct device *dev)
{
	struct drm_device *drm_dev = dev_to_i915(dev)->dev;

	if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

	return i915_drm_suspend_late(drm_dev, true);
1096 1097
}

1098 1099
static int i915_pm_resume_early(struct device *dev)
{
I
Imre Deak 已提交
1100
	struct drm_device *drm_dev = dev_to_i915(dev)->dev;
1101

1102 1103 1104
	if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

1105
	return i915_drm_resume_early(drm_dev);
1106 1107
}

1108
static int i915_pm_resume(struct device *dev)
1109
{
I
Imre Deak 已提交
1110
	struct drm_device *drm_dev = dev_to_i915(dev)->dev;
1111

1112 1113 1114
	if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

1115
	return i915_drm_resume(drm_dev);
1116 1117
}

1118 1119 1120 1121 1122 1123 1124 1125
/* freeze: before creating the hibernation_image */
static int i915_pm_freeze(struct device *dev)
{
	return i915_pm_suspend(dev);
}

static int i915_pm_freeze_late(struct device *dev)
{
1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136
	int ret;

	ret = i915_pm_suspend_late(dev);
	if (ret)
		return ret;

	ret = i915_gem_freeze_late(dev_to_i915(dev));
	if (ret)
		return ret;

	return 0;
1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160
}

/* thaw: called after creating the hibernation image, but before turning off. */
static int i915_pm_thaw_early(struct device *dev)
{
	return i915_pm_resume_early(dev);
}

static int i915_pm_thaw(struct device *dev)
{
	return i915_pm_resume(dev);
}

/* restore: called after loading the hibernation image. */
static int i915_pm_restore_early(struct device *dev)
{
	return i915_pm_resume_early(dev);
}

static int i915_pm_restore(struct device *dev)
{
	return i915_pm_resume(dev);
}

1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199
/*
 * Save all Gunit registers that may be lost after a D3 and a subsequent
 * S0i[R123] transition. The list of registers needing a save/restore is
 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
 * registers in the following way:
 * - Driver: saved/restored by the driver
 * - Punit : saved/restored by the Punit firmware
 * - No, w/o marking: no need to save/restore, since the register is R/O or
 *                    used internally by the HW in a way that doesn't depend
 *                    keeping the content across a suspend/resume.
 * - Debug : used for debugging
 *
 * We save/restore all registers marked with 'Driver', with the following
 * exceptions:
 * - Registers out of use, including also registers marked with 'Debug'.
 *   These have no effect on the driver's operation, so we don't save/restore
 *   them to reduce the overhead.
 * - Registers that are fully setup by an initialization function called from
 *   the resume path. For example many clock gating and RPS/RC6 registers.
 * - Registers that provide the right functionality with their reset defaults.
 *
 * TODO: Except for registers that based on the above 3 criteria can be safely
 * ignored, we save/restore all others, practically treating the HW context as
 * a black-box for the driver. Further investigation is needed to reduce the
 * saved/restored registers even further, by following the same 3 criteria.
 */
static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
{
	struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
	int i;

	/* GAM 0x4000-0x4770 */
	s->wr_watermark		= I915_READ(GEN7_WR_WATERMARK);
	s->gfx_prio_ctrl	= I915_READ(GEN7_GFX_PRIO_CTRL);
	s->arb_mode		= I915_READ(ARB_MODE);
	s->gfx_pend_tlb0	= I915_READ(GEN7_GFX_PEND_TLB0);
	s->gfx_pend_tlb1	= I915_READ(GEN7_GFX_PEND_TLB1);

	for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1200
		s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
1201 1202

	s->media_max_req_count	= I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1203
	s->gfx_max_req_count	= I915_READ(GEN7_GFX_MAX_REQ_COUNT);
1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243

	s->render_hwsp		= I915_READ(RENDER_HWS_PGA_GEN7);
	s->ecochk		= I915_READ(GAM_ECOCHK);
	s->bsd_hwsp		= I915_READ(BSD_HWS_PGA_GEN7);
	s->blt_hwsp		= I915_READ(BLT_HWS_PGA_GEN7);

	s->tlb_rd_addr		= I915_READ(GEN7_TLB_RD_ADDR);

	/* MBC 0x9024-0x91D0, 0x8500 */
	s->g3dctl		= I915_READ(VLV_G3DCTL);
	s->gsckgctl		= I915_READ(VLV_GSCKGCTL);
	s->mbctl		= I915_READ(GEN6_MBCTL);

	/* GCP 0x9400-0x9424, 0x8100-0x810C */
	s->ucgctl1		= I915_READ(GEN6_UCGCTL1);
	s->ucgctl3		= I915_READ(GEN6_UCGCTL3);
	s->rcgctl1		= I915_READ(GEN6_RCGCTL1);
	s->rcgctl2		= I915_READ(GEN6_RCGCTL2);
	s->rstctl		= I915_READ(GEN6_RSTCTL);
	s->misccpctl		= I915_READ(GEN7_MISCCPCTL);

	/* GPM 0xA000-0xAA84, 0x8000-0x80FC */
	s->gfxpause		= I915_READ(GEN6_GFXPAUSE);
	s->rpdeuhwtc		= I915_READ(GEN6_RPDEUHWTC);
	s->rpdeuc		= I915_READ(GEN6_RPDEUC);
	s->ecobus		= I915_READ(ECOBUS);
	s->pwrdwnupctl		= I915_READ(VLV_PWRDWNUPCTL);
	s->rp_down_timeout	= I915_READ(GEN6_RP_DOWN_TIMEOUT);
	s->rp_deucsw		= I915_READ(GEN6_RPDEUCSW);
	s->rcubmabdtmr		= I915_READ(GEN6_RCUBMABDTMR);
	s->rcedata		= I915_READ(VLV_RCEDATA);
	s->spare2gh		= I915_READ(VLV_SPAREG2H);

	/* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
	s->gt_imr		= I915_READ(GTIMR);
	s->gt_ier		= I915_READ(GTIER);
	s->pm_imr		= I915_READ(GEN6_PMIMR);
	s->pm_ier		= I915_READ(GEN6_PMIER);

	for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1244
		s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255

	/* GT SA CZ domain, 0x100000-0x138124 */
	s->tilectl		= I915_READ(TILECTL);
	s->gt_fifoctl		= I915_READ(GTFIFOCTL);
	s->gtlc_wake_ctrl	= I915_READ(VLV_GTLC_WAKE_CTRL);
	s->gtlc_survive		= I915_READ(VLV_GTLC_SURVIVABILITY_REG);
	s->pmwgicz		= I915_READ(VLV_PMWGICZ);

	/* Gunit-Display CZ domain, 0x182028-0x1821CF */
	s->gu_ctl0		= I915_READ(VLV_GU_CTL0);
	s->gu_ctl1		= I915_READ(VLV_GU_CTL1);
1256
	s->pcbr			= I915_READ(VLV_PCBR);
1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281
	s->clock_gate_dis2	= I915_READ(VLV_GUNIT_CLOCK_GATE2);

	/*
	 * Not saving any of:
	 * DFT,		0x9800-0x9EC0
	 * SARB,	0xB000-0xB1FC
	 * GAC,		0x5208-0x524C, 0x14000-0x14C000
	 * PCI CFG
	 */
}

static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
{
	struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
	u32 val;
	int i;

	/* GAM 0x4000-0x4770 */
	I915_WRITE(GEN7_WR_WATERMARK,	s->wr_watermark);
	I915_WRITE(GEN7_GFX_PRIO_CTRL,	s->gfx_prio_ctrl);
	I915_WRITE(ARB_MODE,		s->arb_mode | (0xffff << 16));
	I915_WRITE(GEN7_GFX_PEND_TLB0,	s->gfx_pend_tlb0);
	I915_WRITE(GEN7_GFX_PEND_TLB1,	s->gfx_pend_tlb1);

	for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1282
		I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
1283 1284

	I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
1285
	I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325

	I915_WRITE(RENDER_HWS_PGA_GEN7,	s->render_hwsp);
	I915_WRITE(GAM_ECOCHK,		s->ecochk);
	I915_WRITE(BSD_HWS_PGA_GEN7,	s->bsd_hwsp);
	I915_WRITE(BLT_HWS_PGA_GEN7,	s->blt_hwsp);

	I915_WRITE(GEN7_TLB_RD_ADDR,	s->tlb_rd_addr);

	/* MBC 0x9024-0x91D0, 0x8500 */
	I915_WRITE(VLV_G3DCTL,		s->g3dctl);
	I915_WRITE(VLV_GSCKGCTL,	s->gsckgctl);
	I915_WRITE(GEN6_MBCTL,		s->mbctl);

	/* GCP 0x9400-0x9424, 0x8100-0x810C */
	I915_WRITE(GEN6_UCGCTL1,	s->ucgctl1);
	I915_WRITE(GEN6_UCGCTL3,	s->ucgctl3);
	I915_WRITE(GEN6_RCGCTL1,	s->rcgctl1);
	I915_WRITE(GEN6_RCGCTL2,	s->rcgctl2);
	I915_WRITE(GEN6_RSTCTL,		s->rstctl);
	I915_WRITE(GEN7_MISCCPCTL,	s->misccpctl);

	/* GPM 0xA000-0xAA84, 0x8000-0x80FC */
	I915_WRITE(GEN6_GFXPAUSE,	s->gfxpause);
	I915_WRITE(GEN6_RPDEUHWTC,	s->rpdeuhwtc);
	I915_WRITE(GEN6_RPDEUC,		s->rpdeuc);
	I915_WRITE(ECOBUS,		s->ecobus);
	I915_WRITE(VLV_PWRDWNUPCTL,	s->pwrdwnupctl);
	I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
	I915_WRITE(GEN6_RPDEUCSW,	s->rp_deucsw);
	I915_WRITE(GEN6_RCUBMABDTMR,	s->rcubmabdtmr);
	I915_WRITE(VLV_RCEDATA,		s->rcedata);
	I915_WRITE(VLV_SPAREG2H,	s->spare2gh);

	/* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
	I915_WRITE(GTIMR,		s->gt_imr);
	I915_WRITE(GTIER,		s->gt_ier);
	I915_WRITE(GEN6_PMIMR,		s->pm_imr);
	I915_WRITE(GEN6_PMIER,		s->pm_ier);

	for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1326
		I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350

	/* GT SA CZ domain, 0x100000-0x138124 */
	I915_WRITE(TILECTL,			s->tilectl);
	I915_WRITE(GTFIFOCTL,			s->gt_fifoctl);
	/*
	 * Preserve the GT allow wake and GFX force clock bit, they are not
	 * be restored, as they are used to control the s0ix suspend/resume
	 * sequence by the caller.
	 */
	val = I915_READ(VLV_GTLC_WAKE_CTRL);
	val &= VLV_GTLC_ALLOWWAKEREQ;
	val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
	I915_WRITE(VLV_GTLC_WAKE_CTRL, val);

	val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
	val &= VLV_GFX_CLK_FORCE_ON_BIT;
	val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
	I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);

	I915_WRITE(VLV_PMWGICZ,			s->pmwgicz);

	/* Gunit-Display CZ domain, 0x182028-0x1821CF */
	I915_WRITE(VLV_GU_CTL0,			s->gu_ctl0);
	I915_WRITE(VLV_GU_CTL1,			s->gu_ctl1);
1351
	I915_WRITE(VLV_PCBR,			s->pcbr);
1352 1353 1354
	I915_WRITE(VLV_GUNIT_CLOCK_GATE2,	s->clock_gate_dis2);
}

1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370
int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
{
	u32 val;
	int err;

#define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)

	val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
	val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
	if (force_on)
		val |= VLV_GFX_CLK_FORCE_ON_BIT;
	I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);

	if (!force_on)
		return 0;

1371
	err = wait_for(COND, 20);
1372 1373 1374 1375 1376 1377 1378 1379
	if (err)
		DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
			  I915_READ(VLV_GTLC_SURVIVABILITY_REG));

	return err;
#undef COND
}

1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414
static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
{
	u32 val;
	int err = 0;

	val = I915_READ(VLV_GTLC_WAKE_CTRL);
	val &= ~VLV_GTLC_ALLOWWAKEREQ;
	if (allow)
		val |= VLV_GTLC_ALLOWWAKEREQ;
	I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
	POSTING_READ(VLV_GTLC_WAKE_CTRL);

#define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
	      allow)
	err = wait_for(COND, 1);
	if (err)
		DRM_ERROR("timeout disabling GT waking\n");
	return err;
#undef COND
}

static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
				 bool wait_for_on)
{
	u32 mask;
	u32 val;
	int err;

	mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
	val = wait_for_on ? mask : 0;
#define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
	if (COND)
		return 0;

	DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
1415 1416
		      onoff(wait_for_on),
		      I915_READ(VLV_GTLC_PW_STATUS));
1417 1418 1419 1420 1421 1422 1423 1424

	/*
	 * RC6 transitioning can be delayed up to 2 msec (see
	 * valleyview_enable_rps), use 3 msec for safety.
	 */
	err = wait_for(COND, 3);
	if (err)
		DRM_ERROR("timeout waiting for GT wells to go %s\n",
1425
			  onoff(wait_for_on));
1426 1427 1428 1429 1430 1431 1432 1433 1434 1435

	return err;
#undef COND
}

static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
{
	if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
		return;

1436
	DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
1437 1438 1439
	I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
}

1440
static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462
{
	u32 mask;
	int err;

	/*
	 * Bspec defines the following GT well on flags as debug only, so
	 * don't treat them as hard failures.
	 */
	(void)vlv_wait_for_gt_wells(dev_priv, false);

	mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
	WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);

	vlv_check_no_gt_access(dev_priv);

	err = vlv_force_gfx_clock(dev_priv, true);
	if (err)
		goto err1;

	err = vlv_allow_gt_wake(dev_priv, false);
	if (err)
		goto err2;
1463

1464
	if (!IS_CHERRYVIEW(dev_priv))
1465
		vlv_save_gunit_s0ix_state(dev_priv);
1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481

	err = vlv_force_gfx_clock(dev_priv, false);
	if (err)
		goto err2;

	return 0;

err2:
	/* For safety always re-enable waking and disable gfx clock forcing */
	vlv_allow_gt_wake(dev_priv, true);
err1:
	vlv_force_gfx_clock(dev_priv, false);

	return err;
}

1482 1483
static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
				bool rpm_resume)
1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495
{
	struct drm_device *dev = dev_priv->dev;
	int err;
	int ret;

	/*
	 * If any of the steps fail just try to continue, that's the best we
	 * can do at this point. Return the first error code (which will also
	 * leave RPM permanently disabled).
	 */
	ret = vlv_force_gfx_clock(dev_priv, true);

1496
	if (!IS_CHERRYVIEW(dev_priv))
1497
		vlv_restore_gunit_s0ix_state(dev_priv);
1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508

	err = vlv_allow_gt_wake(dev_priv, true);
	if (!ret)
		ret = err;

	err = vlv_force_gfx_clock(dev_priv, false);
	if (!ret)
		ret = err;

	vlv_check_no_gt_access(dev_priv);

1509 1510 1511 1512
	if (rpm_resume) {
		intel_init_clock_gating(dev);
		i915_gem_restore_fences(dev);
	}
1513 1514 1515 1516

	return ret;
}

1517
static int intel_runtime_suspend(struct device *device)
1518 1519 1520 1521
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct drm_device *dev = pci_get_drvdata(pdev);
	struct drm_i915_private *dev_priv = dev->dev_private;
1522
	int ret;
1523

1524
	if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6())))
1525 1526
		return -ENODEV;

1527 1528 1529
	if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
		return -ENODEV;

1530 1531
	DRM_DEBUG_KMS("Suspending device\n");

1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548
	/*
	 * We could deadlock here in case another thread holding struct_mutex
	 * calls RPM suspend concurrently, since the RPM suspend will wait
	 * first for this RPM suspend to finish. In this case the concurrent
	 * RPM resume will be followed by its RPM suspend counterpart. Still
	 * for consistency return -EAGAIN, which will reschedule this suspend.
	 */
	if (!mutex_trylock(&dev->struct_mutex)) {
		DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
		/*
		 * Bump the expiration timestamp, otherwise the suspend won't
		 * be rescheduled.
		 */
		pm_runtime_mark_last_busy(device);

		return -EAGAIN;
	}
1549 1550 1551

	disable_rpm_wakeref_asserts(dev_priv);

1552 1553 1554 1555 1556 1557 1558
	/*
	 * We are safe here against re-faults, since the fault handler takes
	 * an RPM reference.
	 */
	i915_gem_release_all_mmaps(dev_priv);
	mutex_unlock(&dev->struct_mutex);

1559 1560
	cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);

1561 1562
	intel_guc_suspend(dev);

1563
	intel_suspend_gt_powersave(dev_priv);
1564
	intel_runtime_pm_disable_interrupts(dev_priv);
1565

1566 1567 1568 1569 1570 1571 1572 1573 1574 1575
	ret = 0;
	if (IS_BROXTON(dev_priv)) {
		bxt_display_core_uninit(dev_priv);
		bxt_enable_dc9(dev_priv);
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
		hsw_enable_pc8(dev_priv);
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
		ret = vlv_suspend_complete(dev_priv);
	}

1576 1577
	if (ret) {
		DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
1578
		intel_runtime_pm_enable_interrupts(dev_priv);
1579

1580 1581
		enable_rpm_wakeref_asserts(dev_priv);

1582 1583
		return ret;
	}
1584

1585
	intel_uncore_forcewake_reset(dev_priv, false);
1586 1587 1588

	enable_rpm_wakeref_asserts(dev_priv);
	WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
1589

1590
	if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
1591 1592
		DRM_ERROR("Unclaimed access detected prior to suspending\n");

1593
	dev_priv->pm.suspended = true;
1594 1595

	/*
1596 1597
	 * FIXME: We really should find a document that references the arguments
	 * used below!
1598
	 */
1599
	if (IS_BROADWELL(dev_priv)) {
1600 1601 1602 1603 1604 1605
		/*
		 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
		 * being detected, and the call we do at intel_runtime_resume()
		 * won't be able to restore them. Since PCI_D3hot matches the
		 * actual specification and appears to be working, use it.
		 */
1606
		intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
1607
	} else {
1608 1609 1610 1611 1612 1613 1614
		/*
		 * current versions of firmware which depend on this opregion
		 * notification have repurposed the D1 definition to mean
		 * "runtime suspended" vs. what you would normally expect (D3)
		 * to distinguish it from notifications that might be sent via
		 * the suspend path.
		 */
1615
		intel_opregion_notify_adapter(dev_priv, PCI_D1);
1616
	}
1617

1618
	assert_forcewakes_inactive(dev_priv);
1619

1620
	DRM_DEBUG_KMS("Device suspended\n");
1621 1622 1623
	return 0;
}

1624
static int intel_runtime_resume(struct device *device)
1625 1626 1627 1628
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct drm_device *dev = pci_get_drvdata(pdev);
	struct drm_i915_private *dev_priv = dev->dev_private;
1629
	int ret = 0;
1630

1631 1632
	if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
		return -ENODEV;
1633 1634 1635

	DRM_DEBUG_KMS("Resuming device\n");

1636 1637 1638
	WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
	disable_rpm_wakeref_asserts(dev_priv);

1639
	intel_opregion_notify_adapter(dev_priv, PCI_D0);
1640
	dev_priv->pm.suspended = false;
1641 1642
	if (intel_uncore_unclaimed_mmio(dev_priv))
		DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
1643

1644 1645
	intel_guc_resume(dev);

1646 1647
	if (IS_GEN6(dev_priv))
		intel_init_pch_refclk(dev);
1648

1649 1650 1651
	if (IS_BROXTON(dev)) {
		bxt_disable_dc9(dev_priv);
		bxt_display_core_init(dev_priv, true);
1652 1653 1654
		if (dev_priv->csr.dmc_payload &&
		    (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
			gen9_enable_dc5(dev_priv);
1655
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
1656
		hsw_disable_pc8(dev_priv);
1657
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1658
		ret = vlv_resume_prepare(dev_priv, true);
1659
	}
1660

1661 1662 1663 1664
	/*
	 * No point of rolling back things in case of an error, as the best
	 * we can do is to hope that things will still work (and disable RPM).
	 */
1665
	i915_gem_init_swizzling(dev);
1666
	gen6_update_ring_freq(dev_priv);
1667

1668
	intel_runtime_pm_enable_interrupts(dev_priv);
1669 1670 1671 1672 1673 1674

	/*
	 * On VLV/CHV display interrupts are part of the display
	 * power well, so hpd is reinitialized from there. For
	 * everyone else do it here.
	 */
1675
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
1676 1677
		intel_hpd_init(dev_priv);

1678
	intel_enable_gt_powersave(dev_priv);
1679

1680 1681
	enable_rpm_wakeref_asserts(dev_priv);

1682 1683 1684 1685 1686 1687
	if (ret)
		DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
	else
		DRM_DEBUG_KMS("Device resumed\n");

	return ret;
1688 1689
}

1690
static const struct dev_pm_ops i915_pm_ops = {
1691 1692 1693 1694
	/*
	 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
	 * PMSG_RESUME]
	 */
1695
	.suspend = i915_pm_suspend,
1696 1697
	.suspend_late = i915_pm_suspend_late,
	.resume_early = i915_pm_resume_early,
1698
	.resume = i915_pm_resume,
1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714

	/*
	 * S4 event handlers
	 * @freeze, @freeze_late    : called (1) before creating the
	 *                            hibernation image [PMSG_FREEZE] and
	 *                            (2) after rebooting, before restoring
	 *                            the image [PMSG_QUIESCE]
	 * @thaw, @thaw_early       : called (1) after creating the hibernation
	 *                            image, before writing it [PMSG_THAW]
	 *                            and (2) after failing to create or
	 *                            restore the image [PMSG_RECOVER]
	 * @poweroff, @poweroff_late: called after writing the hibernation
	 *                            image, before rebooting [PMSG_HIBERNATE]
	 * @restore, @restore_early : called after rebooting and restoring the
	 *                            hibernation image [PMSG_RESTORE]
	 */
1715 1716 1717 1718
	.freeze = i915_pm_freeze,
	.freeze_late = i915_pm_freeze_late,
	.thaw_early = i915_pm_thaw_early,
	.thaw = i915_pm_thaw,
1719
	.poweroff = i915_pm_suspend,
1720
	.poweroff_late = i915_pm_poweroff_late,
1721 1722
	.restore_early = i915_pm_restore_early,
	.restore = i915_pm_restore,
1723 1724

	/* S0ix (via runtime suspend) event handlers */
1725 1726
	.runtime_suspend = intel_runtime_suspend,
	.runtime_resume = intel_runtime_resume,
1727 1728
};

1729
static const struct vm_operations_struct i915_gem_vm_ops = {
1730
	.fault = i915_gem_fault,
1731 1732
	.open = drm_gem_vm_open,
	.close = drm_gem_vm_close,
1733 1734
};

1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748
static const struct file_operations i915_driver_fops = {
	.owner = THIS_MODULE,
	.open = drm_open,
	.release = drm_release,
	.unlocked_ioctl = drm_ioctl,
	.mmap = drm_gem_mmap,
	.poll = drm_poll,
	.read = drm_read,
#ifdef CONFIG_COMPAT
	.compat_ioctl = i915_compat_ioctl,
#endif
	.llseek = noop_llseek,
};

L
Linus Torvalds 已提交
1749
static struct drm_driver driver = {
1750 1751
	/* Don't use MTRRs here; the Xserver or userspace app should
	 * deal with them for Intel hardware.
D
Dave Airlie 已提交
1752
	 */
1753
	.driver_features =
1754
	    DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
1755
	    DRIVER_RENDER | DRIVER_MODESET,
1756
	.load = i915_driver_load,
J
Jesse Barnes 已提交
1757
	.unload = i915_driver_unload,
1758
	.open = i915_driver_open,
1759 1760
	.lastclose = i915_driver_lastclose,
	.preclose = i915_driver_preclose,
1761
	.postclose = i915_driver_postclose,
1762
	.set_busid = drm_pci_set_busid,
1763

1764
#if defined(CONFIG_DEBUG_FS)
1765 1766
	.debugfs_init = i915_debugfs_init,
	.debugfs_cleanup = i915_debugfs_cleanup,
1767
#endif
1768
	.gem_free_object = i915_gem_free_object,
1769
	.gem_vm_ops = &i915_gem_vm_ops,
1770 1771 1772 1773 1774 1775

	.prime_handle_to_fd = drm_gem_prime_handle_to_fd,
	.prime_fd_to_handle = drm_gem_prime_fd_to_handle,
	.gem_prime_export = i915_gem_prime_export,
	.gem_prime_import = i915_gem_prime_import,

1776
	.dumb_create = i915_gem_dumb_create,
1777
	.dumb_map_offset = i915_gem_mmap_gtt,
1778
	.dumb_destroy = drm_gem_dumb_destroy,
L
Linus Torvalds 已提交
1779
	.ioctls = i915_ioctls,
1780
	.fops = &i915_driver_fops,
1781 1782 1783 1784 1785 1786
	.name = DRIVER_NAME,
	.desc = DRIVER_DESC,
	.date = DRIVER_DATE,
	.major = DRIVER_MAJOR,
	.minor = DRIVER_MINOR,
	.patchlevel = DRIVER_PATCHLEVEL,
L
Linus Torvalds 已提交
1787 1788
};

1789 1790 1791 1792 1793 1794 1795 1796
static struct pci_driver i915_pci_driver = {
	.name = DRIVER_NAME,
	.id_table = pciidlist,
	.probe = i915_pci_probe,
	.remove = i915_pci_remove,
	.driver.pm = &i915_pm_ops,
};

L
Linus Torvalds 已提交
1797 1798 1799
static int __init i915_init(void)
{
	driver.num_ioctls = i915_max_ioctl;
J
Jesse Barnes 已提交
1800 1801

	/*
1802 1803 1804
	 * Enable KMS by default, unless explicitly overriden by
	 * either the i915.modeset prarameter or by the
	 * vga_text_mode_force boot option.
J
Jesse Barnes 已提交
1805
	 */
1806 1807 1808

	if (i915.modeset == 0)
		driver.driver_features &= ~DRIVER_MODESET;
J
Jesse Barnes 已提交
1809

1810
	if (vgacon_text_force() && i915.modeset == -1)
J
Jesse Barnes 已提交
1811 1812
		driver.driver_features &= ~DRIVER_MODESET;

D
Daniel Vetter 已提交
1813 1814
	if (!(driver.driver_features & DRIVER_MODESET)) {
		/* Silently fail loading to not upset userspace. */
1815
		DRM_DEBUG_DRIVER("KMS and UMS disabled.\n");
D
Daniel Vetter 已提交
1816 1817
		return 0;
	}
1818

1819
	if (i915.nuclear_pageflip)
1820 1821
		driver.driver_features |= DRIVER_ATOMIC;

1822
	return drm_pci_init(&driver, &i915_pci_driver);
L
Linus Torvalds 已提交
1823 1824 1825 1826
}

static void __exit i915_exit(void)
{
1827 1828 1829
	if (!(driver.driver_features & DRIVER_MODESET))
		return; /* Never loaded a driver. */

1830
	drm_pci_exit(&driver, &i915_pci_driver);
L
Linus Torvalds 已提交
1831 1832 1833 1834 1835
}

module_init(i915_init);
module_exit(i915_exit);

1836
MODULE_AUTHOR("Tungsten Graphics, Inc.");
1837
MODULE_AUTHOR("Intel Corporation");
1838

D
Dave Airlie 已提交
1839
MODULE_DESCRIPTION(DRIVER_DESC);
L
Linus Torvalds 已提交
1840
MODULE_LICENSE("GPL and additional rights");