i915_drv.c 42.9 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29

30
#include <linux/device.h>
31 32
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
33
#include "i915_drv.h"
34
#include "i915_trace.h"
35
#include "intel_drv.h"
L
Linus Torvalds 已提交
36

J
Jesse Barnes 已提交
37
#include <linux/console.h>
38
#include <linux/module.h>
39
#include <drm/drm_crtc_helper.h>
J
Jesse Barnes 已提交
40

41 42
static struct drm_driver driver;

43 44 45 46 47 48 49 50 51
#define GEN_DEFAULT_PIPEOFFSETS \
	.pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
			  PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
	.trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
			   TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
	.dpll_offsets = { DPLL_A_OFFSET, DPLL_B_OFFSET }, \
	.dpll_md_offsets = { DPLL_A_MD_OFFSET, DPLL_B_MD_OFFSET }, \
	.palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }

52 53 54 55 56 57 58 59 60 61 62
#define GEN_CHV_PIPEOFFSETS \
	.pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
			  CHV_PIPE_C_OFFSET }, \
	.trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
			   CHV_TRANSCODER_C_OFFSET, }, \
	.dpll_offsets = { DPLL_A_OFFSET, DPLL_B_OFFSET, \
			  CHV_DPLL_C_OFFSET }, \
	.dpll_md_offsets = { DPLL_A_MD_OFFSET, DPLL_B_MD_OFFSET, \
			     CHV_DPLL_C_MD_OFFSET }, \
	.palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
			     CHV_PALETTE_C_OFFSET }
63

64
static const struct intel_device_info intel_i830_info = {
65
	.gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
66
	.has_overlay = 1, .overlay_needs_physical = 1,
67
	.ring_mask = RENDER_RING,
68
	GEN_DEFAULT_PIPEOFFSETS,
69 70
};

71
static const struct intel_device_info intel_845g_info = {
72
	.gen = 2, .num_pipes = 1,
73
	.has_overlay = 1, .overlay_needs_physical = 1,
74
	.ring_mask = RENDER_RING,
75
	GEN_DEFAULT_PIPEOFFSETS,
76 77
};

78
static const struct intel_device_info intel_i85x_info = {
79
	.gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
80
	.cursor_needs_physical = 1,
81
	.has_overlay = 1, .overlay_needs_physical = 1,
82
	.has_fbc = 1,
83
	.ring_mask = RENDER_RING,
84
	GEN_DEFAULT_PIPEOFFSETS,
85 86
};

87
static const struct intel_device_info intel_i865g_info = {
88
	.gen = 2, .num_pipes = 1,
89
	.has_overlay = 1, .overlay_needs_physical = 1,
90
	.ring_mask = RENDER_RING,
91
	GEN_DEFAULT_PIPEOFFSETS,
92 93
};

94
static const struct intel_device_info intel_i915g_info = {
95
	.gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
96
	.has_overlay = 1, .overlay_needs_physical = 1,
97
	.ring_mask = RENDER_RING,
98
	GEN_DEFAULT_PIPEOFFSETS,
99
};
100
static const struct intel_device_info intel_i915gm_info = {
101
	.gen = 3, .is_mobile = 1, .num_pipes = 2,
102
	.cursor_needs_physical = 1,
103
	.has_overlay = 1, .overlay_needs_physical = 1,
104
	.supports_tv = 1,
105
	.has_fbc = 1,
106
	.ring_mask = RENDER_RING,
107
	GEN_DEFAULT_PIPEOFFSETS,
108
};
109
static const struct intel_device_info intel_i945g_info = {
110
	.gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
111
	.has_overlay = 1, .overlay_needs_physical = 1,
112
	.ring_mask = RENDER_RING,
113
	GEN_DEFAULT_PIPEOFFSETS,
114
};
115
static const struct intel_device_info intel_i945gm_info = {
116
	.gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
117
	.has_hotplug = 1, .cursor_needs_physical = 1,
118
	.has_overlay = 1, .overlay_needs_physical = 1,
119
	.supports_tv = 1,
120
	.has_fbc = 1,
121
	.ring_mask = RENDER_RING,
122
	GEN_DEFAULT_PIPEOFFSETS,
123 124
};

125
static const struct intel_device_info intel_i965g_info = {
126
	.gen = 4, .is_broadwater = 1, .num_pipes = 2,
127
	.has_hotplug = 1,
128
	.has_overlay = 1,
129
	.ring_mask = RENDER_RING,
130
	GEN_DEFAULT_PIPEOFFSETS,
131 132
};

133
static const struct intel_device_info intel_i965gm_info = {
134
	.gen = 4, .is_crestline = 1, .num_pipes = 2,
135
	.is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
136
	.has_overlay = 1,
137
	.supports_tv = 1,
138
	.ring_mask = RENDER_RING,
139
	GEN_DEFAULT_PIPEOFFSETS,
140 141
};

142
static const struct intel_device_info intel_g33_info = {
143
	.gen = 3, .is_g33 = 1, .num_pipes = 2,
144
	.need_gfx_hws = 1, .has_hotplug = 1,
145
	.has_overlay = 1,
146
	.ring_mask = RENDER_RING,
147
	GEN_DEFAULT_PIPEOFFSETS,
148 149
};

150
static const struct intel_device_info intel_g45_info = {
151
	.gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
152
	.has_pipe_cxsr = 1, .has_hotplug = 1,
153
	.ring_mask = RENDER_RING | BSD_RING,
154
	GEN_DEFAULT_PIPEOFFSETS,
155 156
};

157
static const struct intel_device_info intel_gm45_info = {
158
	.gen = 4, .is_g4x = 1, .num_pipes = 2,
159
	.is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
160
	.has_pipe_cxsr = 1, .has_hotplug = 1,
161
	.supports_tv = 1,
162
	.ring_mask = RENDER_RING | BSD_RING,
163
	GEN_DEFAULT_PIPEOFFSETS,
164 165
};

166
static const struct intel_device_info intel_pineview_info = {
167
	.gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
168
	.need_gfx_hws = 1, .has_hotplug = 1,
169
	.has_overlay = 1,
170
	GEN_DEFAULT_PIPEOFFSETS,
171 172
};

173
static const struct intel_device_info intel_ironlake_d_info = {
174
	.gen = 5, .num_pipes = 2,
175
	.need_gfx_hws = 1, .has_hotplug = 1,
176
	.ring_mask = RENDER_RING | BSD_RING,
177
	GEN_DEFAULT_PIPEOFFSETS,
178 179
};

180
static const struct intel_device_info intel_ironlake_m_info = {
181
	.gen = 5, .is_mobile = 1, .num_pipes = 2,
182
	.need_gfx_hws = 1, .has_hotplug = 1,
183
	.has_fbc = 1,
184
	.ring_mask = RENDER_RING | BSD_RING,
185
	GEN_DEFAULT_PIPEOFFSETS,
186 187
};

188
static const struct intel_device_info intel_sandybridge_d_info = {
189
	.gen = 6, .num_pipes = 2,
190
	.need_gfx_hws = 1, .has_hotplug = 1,
191
	.has_fbc = 1,
192
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING,
193
	.has_llc = 1,
194
	GEN_DEFAULT_PIPEOFFSETS,
195 196
};

197
static const struct intel_device_info intel_sandybridge_m_info = {
198
	.gen = 6, .is_mobile = 1, .num_pipes = 2,
199
	.need_gfx_hws = 1, .has_hotplug = 1,
200
	.has_fbc = 1,
201
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING,
202
	.has_llc = 1,
203
	GEN_DEFAULT_PIPEOFFSETS,
204 205
};

206 207 208
#define GEN7_FEATURES  \
	.gen = 7, .num_pipes = 3, \
	.need_gfx_hws = 1, .has_hotplug = 1, \
209
	.has_fbc = 1, \
210
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
211
	.has_llc = 1
212

213
static const struct intel_device_info intel_ivybridge_d_info = {
214 215
	GEN7_FEATURES,
	.is_ivybridge = 1,
216
	GEN_DEFAULT_PIPEOFFSETS,
217 218 219
};

static const struct intel_device_info intel_ivybridge_m_info = {
220 221 222
	GEN7_FEATURES,
	.is_ivybridge = 1,
	.is_mobile = 1,
223
	GEN_DEFAULT_PIPEOFFSETS,
224 225
};

226 227 228 229
static const struct intel_device_info intel_ivybridge_q_info = {
	GEN7_FEATURES,
	.is_ivybridge = 1,
	.num_pipes = 0, /* legal, last one wins */
230
	GEN_DEFAULT_PIPEOFFSETS,
231 232
};

233
static const struct intel_device_info intel_valleyview_m_info = {
234 235 236
	GEN7_FEATURES,
	.is_mobile = 1,
	.num_pipes = 2,
237
	.is_valleyview = 1,
238
	.display_mmio_offset = VLV_DISPLAY_BASE,
239
	.has_fbc = 0, /* legal, last one wins */
B
Ben Widawsky 已提交
240
	.has_llc = 0, /* legal, last one wins */
241
	GEN_DEFAULT_PIPEOFFSETS,
242 243 244
};

static const struct intel_device_info intel_valleyview_d_info = {
245 246
	GEN7_FEATURES,
	.num_pipes = 2,
247
	.is_valleyview = 1,
248
	.display_mmio_offset = VLV_DISPLAY_BASE,
249
	.has_fbc = 0, /* legal, last one wins */
B
Ben Widawsky 已提交
250
	.has_llc = 0, /* legal, last one wins */
251
	GEN_DEFAULT_PIPEOFFSETS,
252 253
};

254
static const struct intel_device_info intel_haswell_d_info = {
255 256
	GEN7_FEATURES,
	.is_haswell = 1,
257
	.has_ddi = 1,
258
	.has_fpga_dbg = 1,
259
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
260
	GEN_DEFAULT_PIPEOFFSETS,
261 262 263
};

static const struct intel_device_info intel_haswell_m_info = {
264 265 266
	GEN7_FEATURES,
	.is_haswell = 1,
	.is_mobile = 1,
267
	.has_ddi = 1,
268
	.has_fpga_dbg = 1,
269
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
270
	GEN_DEFAULT_PIPEOFFSETS,
271 272
};

B
Ben Widawsky 已提交
273
static const struct intel_device_info intel_broadwell_d_info = {
274
	.gen = 8, .num_pipes = 3,
B
Ben Widawsky 已提交
275 276 277 278
	.need_gfx_hws = 1, .has_hotplug = 1,
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
	.has_llc = 1,
	.has_ddi = 1,
B
Ben Widawsky 已提交
279
	.has_fbc = 1,
280
	GEN_DEFAULT_PIPEOFFSETS,
B
Ben Widawsky 已提交
281 282 283
};

static const struct intel_device_info intel_broadwell_m_info = {
284
	.gen = 8, .is_mobile = 1, .num_pipes = 3,
B
Ben Widawsky 已提交
285 286 287 288
	.need_gfx_hws = 1, .has_hotplug = 1,
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
	.has_llc = 1,
	.has_ddi = 1,
B
Ben Widawsky 已提交
289
	.has_fbc = 1,
290
	GEN_DEFAULT_PIPEOFFSETS,
B
Ben Widawsky 已提交
291 292
};

293 294 295
static const struct intel_device_info intel_broadwell_gt3d_info = {
	.gen = 8, .num_pipes = 3,
	.need_gfx_hws = 1, .has_hotplug = 1,
296
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
297 298 299 300 301 302 303 304 305
	.has_llc = 1,
	.has_ddi = 1,
	.has_fbc = 1,
	GEN_DEFAULT_PIPEOFFSETS,
};

static const struct intel_device_info intel_broadwell_gt3m_info = {
	.gen = 8, .is_mobile = 1, .num_pipes = 3,
	.need_gfx_hws = 1, .has_hotplug = 1,
306
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
307 308 309 310 311 312
	.has_llc = 1,
	.has_ddi = 1,
	.has_fbc = 1,
	GEN_DEFAULT_PIPEOFFSETS,
};

313 314 315 316 317 318 319
static const struct intel_device_info intel_cherryview_info = {
	.is_preliminary = 1,
	.gen = 8, .num_pipes = 2,
	.need_gfx_hws = 1, .has_hotplug = 1,
	.ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
	.is_valleyview = 1,
	.display_mmio_offset = VLV_DISPLAY_BASE,
320
	GEN_CHV_PIPEOFFSETS,
321 322
};

323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353
/*
 * Make sure any device matches here are from most specific to most
 * general.  For example, since the Quanta match is based on the subsystem
 * and subvendor IDs, we need it to come before the more general IVB
 * PCI ID matches, otherwise we'll use the wrong info struct above.
 */
#define INTEL_PCI_IDS \
	INTEL_I830_IDS(&intel_i830_info),	\
	INTEL_I845G_IDS(&intel_845g_info),	\
	INTEL_I85X_IDS(&intel_i85x_info),	\
	INTEL_I865G_IDS(&intel_i865g_info),	\
	INTEL_I915G_IDS(&intel_i915g_info),	\
	INTEL_I915GM_IDS(&intel_i915gm_info),	\
	INTEL_I945G_IDS(&intel_i945g_info),	\
	INTEL_I945GM_IDS(&intel_i945gm_info),	\
	INTEL_I965G_IDS(&intel_i965g_info),	\
	INTEL_G33_IDS(&intel_g33_info),		\
	INTEL_I965GM_IDS(&intel_i965gm_info),	\
	INTEL_GM45_IDS(&intel_gm45_info), 	\
	INTEL_G45_IDS(&intel_g45_info), 	\
	INTEL_PINEVIEW_IDS(&intel_pineview_info),	\
	INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info),	\
	INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info),	\
	INTEL_SNB_D_IDS(&intel_sandybridge_d_info),	\
	INTEL_SNB_M_IDS(&intel_sandybridge_m_info),	\
	INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */ \
	INTEL_IVB_M_IDS(&intel_ivybridge_m_info),	\
	INTEL_IVB_D_IDS(&intel_ivybridge_d_info),	\
	INTEL_HSW_D_IDS(&intel_haswell_d_info), \
	INTEL_HSW_M_IDS(&intel_haswell_m_info), \
	INTEL_VLV_M_IDS(&intel_valleyview_m_info),	\
B
Ben Widawsky 已提交
354
	INTEL_VLV_D_IDS(&intel_valleyview_d_info),	\
355 356 357
	INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info),	\
	INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info),	\
	INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info),	\
358 359
	INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info), \
	INTEL_CHV_IDS(&intel_cherryview_info)
360

361
static const struct pci_device_id pciidlist[] = {		/* aka */
362
	INTEL_PCI_IDS,
363
	{0, 0, 0}
L
Linus Torvalds 已提交
364 365
};

J
Jesse Barnes 已提交
366 367 368 369
#if defined(CONFIG_DRM_I915_KMS)
MODULE_DEVICE_TABLE(pci, pciidlist);
#endif

370
void intel_detect_pch(struct drm_device *dev)
371 372
{
	struct drm_i915_private *dev_priv = dev->dev_private;
373
	struct pci_dev *pch = NULL;
374

B
Ben Widawsky 已提交
375 376 377 378 379 380 381 382
	/* In all current cases, num_pipes is equivalent to the PCH_NOP setting
	 * (which really amounts to a PCH but no South Display).
	 */
	if (INTEL_INFO(dev)->num_pipes == 0) {
		dev_priv->pch_type = PCH_NOP;
		return;
	}

383 384 385 386 387
	/*
	 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
	 * make graphics device passthrough work easy for VMM, that only
	 * need to expose ISA bridge to let driver know the real hardware
	 * underneath. This is a requirement from virtualization team.
388 389 390 391 392
	 *
	 * In some virtualized environments (e.g. XEN), there is irrelevant
	 * ISA bridge in the system. To work reliably, we should scan trhough
	 * all the ISA bridge devices and check for the first match, instead
	 * of only checking the first one.
393
	 */
394
	while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
395
		if (pch->vendor == PCI_VENDOR_ID_INTEL) {
396
			unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
397
			dev_priv->pch_id = id;
398

399 400 401
			if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
				dev_priv->pch_type = PCH_IBX;
				DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
402
				WARN_ON(!IS_GEN5(dev));
403
			} else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
404 405
				dev_priv->pch_type = PCH_CPT;
				DRM_DEBUG_KMS("Found CougarPoint PCH\n");
406
				WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
J
Jesse Barnes 已提交
407 408 409
			} else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
				/* PantherPoint is CPT compatible */
				dev_priv->pch_type = PCH_CPT;
410
				DRM_DEBUG_KMS("Found PantherPoint PCH\n");
411
				WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
412 413 414
			} else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
				dev_priv->pch_type = PCH_LPT;
				DRM_DEBUG_KMS("Found LynxPoint PCH\n");
415
				WARN_ON(!IS_HASWELL(dev));
416
				WARN_ON(IS_ULT(dev));
417 418 419 420 421 422
			} else if (IS_BROADWELL(dev)) {
				dev_priv->pch_type = PCH_LPT;
				dev_priv->pch_id =
					INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
				DRM_DEBUG_KMS("This is Broadwell, assuming "
					      "LynxPoint LP PCH\n");
423 424 425 426 427
			} else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
				dev_priv->pch_type = PCH_LPT;
				DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
				WARN_ON(!IS_HASWELL(dev));
				WARN_ON(!IS_ULT(dev));
428 429 430
			} else
				continue;

431
			break;
432 433
		}
	}
434
	if (!pch)
435 436 437
		DRM_DEBUG_KMS("No PCH found.\n");

	pci_dev_put(pch);
438 439
}

440 441 442
bool i915_semaphore_is_enabled(struct drm_device *dev)
{
	if (INTEL_INFO(dev)->gen < 6)
443
		return false;
444

445 446
	if (i915.semaphores >= 0)
		return i915.semaphores;
447

448 449 450 451
	/* Until we get further testing... */
	if (IS_GEN8(dev))
		return false;

452
#ifdef CONFIG_INTEL_IOMMU
453
	/* Enable semaphores on SNB when IO remapping is off */
454 455 456
	if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
		return false;
#endif
457

458
	return true;
459 460
}

461
static int i915_drm_freeze(struct drm_device *dev)
J
Jesse Barnes 已提交
462
{
463
	struct drm_i915_private *dev_priv = dev->dev_private;
464
	struct drm_crtc *crtc;
465

466 467
	intel_runtime_pm_get(dev_priv);

468 469 470 471 472
	/* ignore lid events during suspend */
	mutex_lock(&dev_priv->modeset_restore_lock);
	dev_priv->modeset_restore = MODESET_SUSPENDED;
	mutex_unlock(&dev_priv->modeset_restore_lock);

473 474
	/* We do a lot of poking in a lot of registers, make sure they work
	 * properly. */
475
	intel_display_set_init_power(dev_priv, true);
476

477 478
	drm_kms_helper_poll_disable(dev);

J
Jesse Barnes 已提交
479 480
	pci_save_state(dev->pdev);

481
	/* If KMS is active, we do the leavevt stuff here */
482
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
483 484
		int error;

485
		error = i915_gem_suspend(dev);
486
		if (error) {
487
			dev_err(&dev->pdev->dev,
488 489 490
				"GEM idle failed, resume might fail\n");
			return error;
		}
491

492 493
		cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);

494
		drm_irq_uninstall(dev);
495
		dev_priv->enable_hotplug_processing = false;
496 497 498 499
		/*
		 * Disable CRTCs directly since we want to preserve sw state
		 * for _thaw.
		 */
500
		mutex_lock(&dev->mode_config.mutex);
501
		for_each_crtc(dev, crtc)
502
			dev_priv->display.crtc_disable(crtc);
503
		mutex_unlock(&dev->mode_config.mutex);
504 505

		intel_modeset_suspend_hw(dev);
506 507
	}

508 509
	i915_gem_suspend_gtt_mappings(dev);

510 511
	i915_save_state(dev);

512
	intel_opregion_fini(dev);
513
	intel_uncore_fini(dev);
514

515
	console_lock();
516
	intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED);
517 518
	console_unlock();

519 520
	dev_priv->suspend_count++;

521
	return 0;
522 523
}

524
int i915_suspend(struct drm_device *dev, pm_message_t state)
525 526 527 528 529 530 531 532 533 534 535 536
{
	int error;

	if (!dev || !dev->dev_private) {
		DRM_ERROR("dev: %p\n", dev);
		DRM_ERROR("DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}

	if (state.event == PM_EVENT_PRETHAW)
		return 0;

537 538 539

	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;
540

541 542 543 544
	error = i915_drm_freeze(dev);
	if (error)
		return error;

545 546 547 548 549
	if (state.event == PM_EVENT_SUSPEND) {
		/* Shut down the device */
		pci_disable_device(dev->pdev);
		pci_set_power_state(dev->pdev, PCI_D3hot);
	}
J
Jesse Barnes 已提交
550 551 552 553

	return 0;
}

554 555 556 557 558 559 560 561
void intel_console_resume(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private,
			     console_resume_work);
	struct drm_device *dev = dev_priv->dev;

	console_lock();
562
	intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
563 564 565
	console_unlock();
}

566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583
static void intel_resume_hotplug(struct drm_device *dev)
{
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;

	mutex_lock(&mode_config->mutex);
	DRM_DEBUG_KMS("running encoder hotplug functions\n");

	list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
		if (encoder->hot_plug)
			encoder->hot_plug(encoder);

	mutex_unlock(&mode_config->mutex);

	/* Just fire off a uevent and let userspace tell us what to do */
	drm_helper_hpd_irq_event(dev);
}

584
static int i915_drm_thaw_early(struct drm_device *dev)
J
Jesse Barnes 已提交
585
{
586
	struct drm_i915_private *dev_priv = dev->dev_private;
587

588
	intel_uncore_early_sanitize(dev);
589
	intel_uncore_sanitize(dev);
590 591 592 593 594 595 596 597
	intel_power_domains_init_hw(dev_priv);

	return 0;
}

static int __i915_drm_thaw(struct drm_device *dev, bool restore_gtt_mappings)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
598 599 600 601 602 603 604 605

	if (drm_core_check_feature(dev, DRIVER_MODESET) &&
	    restore_gtt_mappings) {
		mutex_lock(&dev->struct_mutex);
		i915_gem_restore_gtt_mappings(dev);
		mutex_unlock(&dev->struct_mutex);
	}

606
	i915_restore_state(dev);
607
	intel_opregion_setup(dev);
608

609 610
	/* KMS EnterVT equivalent */
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
P
Paulo Zanoni 已提交
611
		intel_init_pch_refclk(dev);
612
		drm_mode_config_reset(dev);
613

614
		mutex_lock(&dev->struct_mutex);
615 616 617 618
		if (i915_gem_init_hw(dev)) {
			DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
			atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
		}
619
		mutex_unlock(&dev->struct_mutex);
620

621
		/* We need working interrupts for modeset enabling ... */
622
		drm_irq_install(dev, dev->pdev->irq);
623

624
		intel_modeset_init_hw(dev);
625 626 627 628

		drm_modeset_lock_all(dev);
		intel_modeset_setup_hw_state(dev, true);
		drm_modeset_unlock_all(dev);
629 630 631 632 633 634 635

		/*
		 * ... but also need to make sure that hotplug processing
		 * doesn't cause havoc. Like in the driver load code we don't
		 * bother with the tiny race here where we might loose hotplug
		 * notifications.
		 * */
636
		intel_hpd_init(dev);
637
		dev_priv->enable_hotplug_processing = true;
638 639
		/* Config may have changed between suspend and resume */
		intel_resume_hotplug(dev);
J
Jesse Barnes 已提交
640
	}
641

642 643
	intel_opregion_init(dev);

644 645 646 647 648 649
	/*
	 * The console lock can be pretty contented on resume due
	 * to all the printk activity.  Try to keep it out of the hot
	 * path of resume if possible.
	 */
	if (console_trylock()) {
650
		intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
651 652 653 654 655
		console_unlock();
	} else {
		schedule_work(&dev_priv->console_resume_work);
	}

656 657 658
	mutex_lock(&dev_priv->modeset_restore_lock);
	dev_priv->modeset_restore = MODESET_DONE;
	mutex_unlock(&dev_priv->modeset_restore_lock);
659 660

	intel_runtime_pm_put(dev_priv);
661
	return 0;
662 663
}

664 665
static int i915_drm_thaw(struct drm_device *dev)
{
666
	if (drm_core_check_feature(dev, DRIVER_MODESET))
667
		i915_check_and_clear_faults(dev);
668

669
	return __i915_drm_thaw(dev, true);
670 671
}

672
static int i915_resume_early(struct drm_device *dev)
673
{
674 675 676
	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

677 678 679 680 681 682 683 684 685
	/*
	 * We have a resume ordering issue with the snd-hda driver also
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an early
	 * resume hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
686 687 688 689 690
	if (pci_enable_device(dev->pdev))
		return -EIO;

	pci_set_master(dev->pdev);

691 692 693 694 695 696 697 698
	return i915_drm_thaw_early(dev);
}

int i915_resume(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

699 700
	/*
	 * Platforms with opregion should have sane BIOS, older ones (gen3 and
701 702
	 * earlier) need to restore the GTT mappings since the BIOS might clear
	 * all our scratch PTEs.
703
	 */
704
	ret = __i915_drm_thaw(dev, !dev_priv->opregion.header);
705 706 707 708 709
	if (ret)
		return ret;

	drm_kms_helper_poll_enable(dev);
	return 0;
J
Jesse Barnes 已提交
710 711
}

712 713 714 715 716 717 718 719
static int i915_resume_legacy(struct drm_device *dev)
{
	i915_resume_early(dev);
	i915_resume(dev);

	return 0;
}

720
/**
721
 * i915_reset - reset chip after a hang
722 723 724 725 726 727 728 729 730 731 732 733 734
 * @dev: drm device to reset
 *
 * Reset the chip.  Useful if a hang is detected. Returns zero on successful
 * reset or otherwise an error code.
 *
 * Procedure is fairly simple:
 *   - reset the chip using the reset reg
 *   - re-init context state
 *   - re-init hardware status page
 *   - re-init ring buffer
 *   - re-init interrupt state
 *   - re-init display
 */
735
int i915_reset(struct drm_device *dev)
736
{
737
	struct drm_i915_private *dev_priv = dev->dev_private;
738
	bool simulated;
739
	int ret;
740

741
	if (!i915.reset)
C
Chris Wilson 已提交
742 743
		return 0;

744
	mutex_lock(&dev->struct_mutex);
745

746
	i915_gem_reset(dev);
747

748 749
	simulated = dev_priv->gpu_error.stop_rings != 0;

750 751 752 753 754 755 756
	ret = intel_gpu_reset(dev);

	/* Also reset the gpu hangman. */
	if (simulated) {
		DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
		dev_priv->gpu_error.stop_rings = 0;
		if (ret == -ENODEV) {
757 758
			DRM_INFO("Reset not implemented, but ignoring "
				 "error for simulated gpu hangs\n");
759 760
			ret = 0;
		}
761
	}
762

763
	if (ret) {
764
		DRM_ERROR("Failed to reset chip: %i\n", ret);
765
		mutex_unlock(&dev->struct_mutex);
766
		return ret;
767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783
	}

	/* Ok, now get things going again... */

	/*
	 * Everything depends on having the GTT running, so we need to start
	 * there.  Fortunately we don't need to do this unless we reset the
	 * chip at a PCI level.
	 *
	 * Next we need to restore the context, but we don't use those
	 * yet either...
	 *
	 * Ring buffer needs to be re-initialized in the KMS case, or if X
	 * was running at the time of the reset (i.e. we weren't VT
	 * switched away).
	 */
	if (drm_core_check_feature(dev, DRIVER_MODESET) ||
784 785
			!dev_priv->ums.mm_suspended) {
		dev_priv->ums.mm_suspended = 0;
786

787
		ret = i915_gem_init_hw(dev);
788
		mutex_unlock(&dev->struct_mutex);
789 790 791 792
		if (ret) {
			DRM_ERROR("Failed hw init on reset %d\n", ret);
			return ret;
		}
793

794 795 796 797 798
		/*
		 * FIXME: This is horribly race against concurrent pageflip and
		 * vblank wait ioctls since they can observe dev->irqs_disabled
		 * being false when they shouldn't be able to.
		 */
799
		drm_irq_uninstall(dev);
800
		drm_irq_install(dev, dev->pdev->irq);
J
Jeff McGee 已提交
801 802 803 804 805

		/* rps/rc6 re-init is necessary to restore state lost after the
		 * reset and the re-install of drm irq. Skip for ironlake per
		 * previous concerns that it doesn't respond well to some forms
		 * of re-init after reset. */
806
		if (INTEL_INFO(dev)->gen > 5)
807
			intel_reset_gt_powersave(dev);
J
Jeff McGee 已提交
808

809
		intel_hpd_init(dev);
810 811
	} else {
		mutex_unlock(&dev->struct_mutex);
812 813 814 815 816
	}

	return 0;
}

817
static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
818
{
819 820 821
	struct intel_device_info *intel_info =
		(struct intel_device_info *) ent->driver_data;

822
	if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
823 824 825 826 827
		DRM_INFO("This hardware requires preliminary hardware support.\n"
			 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
		return -ENODEV;
	}

828 829 830 831 832 833 834 835
	/* Only bind to function 0 of the device. Early generations
	 * used function 1 as a placeholder for multi-head. This causes
	 * us confusion instead, especially on the systems where both
	 * functions have the same PCI-ID!
	 */
	if (PCI_FUNC(pdev->devfn))
		return -ENODEV;

D
Daniel Vetter 已提交
836
	driver.driver_features &= ~(DRIVER_USE_AGP);
837

838
	return drm_get_pci_dev(pdev, ent, &driver);
839 840 841 842 843 844 845 846 847 848
}

static void
i915_pci_remove(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);

	drm_put_dev(dev);
}

849
static int i915_pm_suspend(struct device *dev)
850
{
851 852
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);
853

854 855 856 857
	if (!drm_dev || !drm_dev->dev_private) {
		dev_err(dev, "DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}
858

859 860 861
	if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880
	return i915_drm_freeze(drm_dev);
}

static int i915_pm_suspend_late(struct device *dev)
{
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

	/*
	 * We have a suspedn ordering issue with the snd-hda driver also
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an late
	 * suspend hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
	if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;
881

882 883
	pci_disable_device(pdev);
	pci_set_power_state(pdev, PCI_D3hot);
884

885
	return 0;
886 887
}

888 889 890 891 892 893 894 895
static int i915_pm_resume_early(struct device *dev)
{
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

	return i915_resume_early(drm_dev);
}

896
static int i915_pm_resume(struct device *dev)
897
{
898 899 900 901
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

	return i915_resume(drm_dev);
902 903
}

904
static int i915_pm_freeze(struct device *dev)
905
{
906 907 908 909 910 911 912 913 914
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

	if (!drm_dev || !drm_dev->dev_private) {
		dev_err(dev, "DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}

	return i915_drm_freeze(drm_dev);
915 916
}

917 918 919 920 921 922 923 924
static int i915_pm_thaw_early(struct device *dev)
{
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

	return i915_drm_thaw_early(drm_dev);
}

925
static int i915_pm_thaw(struct device *dev)
926
{
927 928 929 930
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

	return i915_drm_thaw(drm_dev);
931 932
}

933
static int i915_pm_poweroff(struct device *dev)
934
{
935 936 937
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

938
	return i915_drm_freeze(drm_dev);
939 940
}

941
static int hsw_runtime_suspend(struct drm_i915_private *dev_priv)
942
{
P
Paulo Zanoni 已提交
943
	hsw_enable_pc8(dev_priv);
944 945

	return 0;
946 947
}

948
static int snb_runtime_resume(struct drm_i915_private *dev_priv)
949 950 951 952
{
	struct drm_device *dev = dev_priv->dev;

	intel_init_pch_refclk(dev);
953 954

	return 0;
955 956
}

957
static int hsw_runtime_resume(struct drm_i915_private *dev_priv)
958
{
P
Paulo Zanoni 已提交
959
	hsw_disable_pc8(dev_priv);
960 961

	return 0;
962 963
}

964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155
/*
 * Save all Gunit registers that may be lost after a D3 and a subsequent
 * S0i[R123] transition. The list of registers needing a save/restore is
 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
 * registers in the following way:
 * - Driver: saved/restored by the driver
 * - Punit : saved/restored by the Punit firmware
 * - No, w/o marking: no need to save/restore, since the register is R/O or
 *                    used internally by the HW in a way that doesn't depend
 *                    keeping the content across a suspend/resume.
 * - Debug : used for debugging
 *
 * We save/restore all registers marked with 'Driver', with the following
 * exceptions:
 * - Registers out of use, including also registers marked with 'Debug'.
 *   These have no effect on the driver's operation, so we don't save/restore
 *   them to reduce the overhead.
 * - Registers that are fully setup by an initialization function called from
 *   the resume path. For example many clock gating and RPS/RC6 registers.
 * - Registers that provide the right functionality with their reset defaults.
 *
 * TODO: Except for registers that based on the above 3 criteria can be safely
 * ignored, we save/restore all others, practically treating the HW context as
 * a black-box for the driver. Further investigation is needed to reduce the
 * saved/restored registers even further, by following the same 3 criteria.
 */
static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
{
	struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
	int i;

	/* GAM 0x4000-0x4770 */
	s->wr_watermark		= I915_READ(GEN7_WR_WATERMARK);
	s->gfx_prio_ctrl	= I915_READ(GEN7_GFX_PRIO_CTRL);
	s->arb_mode		= I915_READ(ARB_MODE);
	s->gfx_pend_tlb0	= I915_READ(GEN7_GFX_PEND_TLB0);
	s->gfx_pend_tlb1	= I915_READ(GEN7_GFX_PEND_TLB1);

	for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
		s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS_BASE + i * 4);

	s->media_max_req_count	= I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
	s->gfx_max_req_count	= I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);

	s->render_hwsp		= I915_READ(RENDER_HWS_PGA_GEN7);
	s->ecochk		= I915_READ(GAM_ECOCHK);
	s->bsd_hwsp		= I915_READ(BSD_HWS_PGA_GEN7);
	s->blt_hwsp		= I915_READ(BLT_HWS_PGA_GEN7);

	s->tlb_rd_addr		= I915_READ(GEN7_TLB_RD_ADDR);

	/* MBC 0x9024-0x91D0, 0x8500 */
	s->g3dctl		= I915_READ(VLV_G3DCTL);
	s->gsckgctl		= I915_READ(VLV_GSCKGCTL);
	s->mbctl		= I915_READ(GEN6_MBCTL);

	/* GCP 0x9400-0x9424, 0x8100-0x810C */
	s->ucgctl1		= I915_READ(GEN6_UCGCTL1);
	s->ucgctl3		= I915_READ(GEN6_UCGCTL3);
	s->rcgctl1		= I915_READ(GEN6_RCGCTL1);
	s->rcgctl2		= I915_READ(GEN6_RCGCTL2);
	s->rstctl		= I915_READ(GEN6_RSTCTL);
	s->misccpctl		= I915_READ(GEN7_MISCCPCTL);

	/* GPM 0xA000-0xAA84, 0x8000-0x80FC */
	s->gfxpause		= I915_READ(GEN6_GFXPAUSE);
	s->rpdeuhwtc		= I915_READ(GEN6_RPDEUHWTC);
	s->rpdeuc		= I915_READ(GEN6_RPDEUC);
	s->ecobus		= I915_READ(ECOBUS);
	s->pwrdwnupctl		= I915_READ(VLV_PWRDWNUPCTL);
	s->rp_down_timeout	= I915_READ(GEN6_RP_DOWN_TIMEOUT);
	s->rp_deucsw		= I915_READ(GEN6_RPDEUCSW);
	s->rcubmabdtmr		= I915_READ(GEN6_RCUBMABDTMR);
	s->rcedata		= I915_READ(VLV_RCEDATA);
	s->spare2gh		= I915_READ(VLV_SPAREG2H);

	/* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
	s->gt_imr		= I915_READ(GTIMR);
	s->gt_ier		= I915_READ(GTIER);
	s->pm_imr		= I915_READ(GEN6_PMIMR);
	s->pm_ier		= I915_READ(GEN6_PMIER);

	for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
		s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH_BASE + i * 4);

	/* GT SA CZ domain, 0x100000-0x138124 */
	s->tilectl		= I915_READ(TILECTL);
	s->gt_fifoctl		= I915_READ(GTFIFOCTL);
	s->gtlc_wake_ctrl	= I915_READ(VLV_GTLC_WAKE_CTRL);
	s->gtlc_survive		= I915_READ(VLV_GTLC_SURVIVABILITY_REG);
	s->pmwgicz		= I915_READ(VLV_PMWGICZ);

	/* Gunit-Display CZ domain, 0x182028-0x1821CF */
	s->gu_ctl0		= I915_READ(VLV_GU_CTL0);
	s->gu_ctl1		= I915_READ(VLV_GU_CTL1);
	s->clock_gate_dis2	= I915_READ(VLV_GUNIT_CLOCK_GATE2);

	/*
	 * Not saving any of:
	 * DFT,		0x9800-0x9EC0
	 * SARB,	0xB000-0xB1FC
	 * GAC,		0x5208-0x524C, 0x14000-0x14C000
	 * PCI CFG
	 */
}

static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
{
	struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
	u32 val;
	int i;

	/* GAM 0x4000-0x4770 */
	I915_WRITE(GEN7_WR_WATERMARK,	s->wr_watermark);
	I915_WRITE(GEN7_GFX_PRIO_CTRL,	s->gfx_prio_ctrl);
	I915_WRITE(ARB_MODE,		s->arb_mode | (0xffff << 16));
	I915_WRITE(GEN7_GFX_PEND_TLB0,	s->gfx_pend_tlb0);
	I915_WRITE(GEN7_GFX_PEND_TLB1,	s->gfx_pend_tlb1);

	for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
		I915_WRITE(GEN7_LRA_LIMITS_BASE + i * 4, s->lra_limits[i]);

	I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
	I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->gfx_max_req_count);

	I915_WRITE(RENDER_HWS_PGA_GEN7,	s->render_hwsp);
	I915_WRITE(GAM_ECOCHK,		s->ecochk);
	I915_WRITE(BSD_HWS_PGA_GEN7,	s->bsd_hwsp);
	I915_WRITE(BLT_HWS_PGA_GEN7,	s->blt_hwsp);

	I915_WRITE(GEN7_TLB_RD_ADDR,	s->tlb_rd_addr);

	/* MBC 0x9024-0x91D0, 0x8500 */
	I915_WRITE(VLV_G3DCTL,		s->g3dctl);
	I915_WRITE(VLV_GSCKGCTL,	s->gsckgctl);
	I915_WRITE(GEN6_MBCTL,		s->mbctl);

	/* GCP 0x9400-0x9424, 0x8100-0x810C */
	I915_WRITE(GEN6_UCGCTL1,	s->ucgctl1);
	I915_WRITE(GEN6_UCGCTL3,	s->ucgctl3);
	I915_WRITE(GEN6_RCGCTL1,	s->rcgctl1);
	I915_WRITE(GEN6_RCGCTL2,	s->rcgctl2);
	I915_WRITE(GEN6_RSTCTL,		s->rstctl);
	I915_WRITE(GEN7_MISCCPCTL,	s->misccpctl);

	/* GPM 0xA000-0xAA84, 0x8000-0x80FC */
	I915_WRITE(GEN6_GFXPAUSE,	s->gfxpause);
	I915_WRITE(GEN6_RPDEUHWTC,	s->rpdeuhwtc);
	I915_WRITE(GEN6_RPDEUC,		s->rpdeuc);
	I915_WRITE(ECOBUS,		s->ecobus);
	I915_WRITE(VLV_PWRDWNUPCTL,	s->pwrdwnupctl);
	I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
	I915_WRITE(GEN6_RPDEUCSW,	s->rp_deucsw);
	I915_WRITE(GEN6_RCUBMABDTMR,	s->rcubmabdtmr);
	I915_WRITE(VLV_RCEDATA,		s->rcedata);
	I915_WRITE(VLV_SPAREG2H,	s->spare2gh);

	/* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
	I915_WRITE(GTIMR,		s->gt_imr);
	I915_WRITE(GTIER,		s->gt_ier);
	I915_WRITE(GEN6_PMIMR,		s->pm_imr);
	I915_WRITE(GEN6_PMIER,		s->pm_ier);

	for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
		I915_WRITE(GEN7_GT_SCRATCH_BASE + i * 4, s->gt_scratch[i]);

	/* GT SA CZ domain, 0x100000-0x138124 */
	I915_WRITE(TILECTL,			s->tilectl);
	I915_WRITE(GTFIFOCTL,			s->gt_fifoctl);
	/*
	 * Preserve the GT allow wake and GFX force clock bit, they are not
	 * be restored, as they are used to control the s0ix suspend/resume
	 * sequence by the caller.
	 */
	val = I915_READ(VLV_GTLC_WAKE_CTRL);
	val &= VLV_GTLC_ALLOWWAKEREQ;
	val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
	I915_WRITE(VLV_GTLC_WAKE_CTRL, val);

	val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
	val &= VLV_GFX_CLK_FORCE_ON_BIT;
	val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
	I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);

	I915_WRITE(VLV_PMWGICZ,			s->pmwgicz);

	/* Gunit-Display CZ domain, 0x182028-0x1821CF */
	I915_WRITE(VLV_GU_CTL0,			s->gu_ctl0);
	I915_WRITE(VLV_GU_CTL1,			s->gu_ctl1);
	I915_WRITE(VLV_GUNIT_CLOCK_GATE2,	s->clock_gate_dis2);
}

1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166
int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
{
	u32 val;
	int err;

	val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
	WARN_ON(!!(val & VLV_GFX_CLK_FORCE_ON_BIT) == force_on);

#define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)
	/* Wait for a previous force-off to settle */
	if (force_on) {
1167
		err = wait_for(!COND, 20);
1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183
		if (err) {
			DRM_ERROR("timeout waiting for GFX clock force-off (%08x)\n",
				  I915_READ(VLV_GTLC_SURVIVABILITY_REG));
			return err;
		}
	}

	val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
	val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
	if (force_on)
		val |= VLV_GFX_CLK_FORCE_ON_BIT;
	I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);

	if (!force_on)
		return 0;

1184
	err = wait_for(COND, 20);
1185 1186 1187 1188 1189 1190 1191 1192
	if (err)
		DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
			  I915_READ(VLV_GTLC_SURVIVABILITY_REG));

	return err;
#undef COND
}

1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323
static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
{
	u32 val;
	int err = 0;

	val = I915_READ(VLV_GTLC_WAKE_CTRL);
	val &= ~VLV_GTLC_ALLOWWAKEREQ;
	if (allow)
		val |= VLV_GTLC_ALLOWWAKEREQ;
	I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
	POSTING_READ(VLV_GTLC_WAKE_CTRL);

#define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
	      allow)
	err = wait_for(COND, 1);
	if (err)
		DRM_ERROR("timeout disabling GT waking\n");
	return err;
#undef COND
}

static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
				 bool wait_for_on)
{
	u32 mask;
	u32 val;
	int err;

	mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
	val = wait_for_on ? mask : 0;
#define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
	if (COND)
		return 0;

	DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
			wait_for_on ? "on" : "off",
			I915_READ(VLV_GTLC_PW_STATUS));

	/*
	 * RC6 transitioning can be delayed up to 2 msec (see
	 * valleyview_enable_rps), use 3 msec for safety.
	 */
	err = wait_for(COND, 3);
	if (err)
		DRM_ERROR("timeout waiting for GT wells to go %s\n",
			  wait_for_on ? "on" : "off");

	return err;
#undef COND
}

static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
{
	if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
		return;

	DRM_ERROR("GT register access while GT waking disabled\n");
	I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
}

static int vlv_runtime_suspend(struct drm_i915_private *dev_priv)
{
	u32 mask;
	int err;

	/*
	 * Bspec defines the following GT well on flags as debug only, so
	 * don't treat them as hard failures.
	 */
	(void)vlv_wait_for_gt_wells(dev_priv, false);

	mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
	WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);

	vlv_check_no_gt_access(dev_priv);

	err = vlv_force_gfx_clock(dev_priv, true);
	if (err)
		goto err1;

	err = vlv_allow_gt_wake(dev_priv, false);
	if (err)
		goto err2;
	vlv_save_gunit_s0ix_state(dev_priv);

	err = vlv_force_gfx_clock(dev_priv, false);
	if (err)
		goto err2;

	return 0;

err2:
	/* For safety always re-enable waking and disable gfx clock forcing */
	vlv_allow_gt_wake(dev_priv, true);
err1:
	vlv_force_gfx_clock(dev_priv, false);

	return err;
}

static int vlv_runtime_resume(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
	int err;
	int ret;

	/*
	 * If any of the steps fail just try to continue, that's the best we
	 * can do at this point. Return the first error code (which will also
	 * leave RPM permanently disabled).
	 */
	ret = vlv_force_gfx_clock(dev_priv, true);

	vlv_restore_gunit_s0ix_state(dev_priv);

	err = vlv_allow_gt_wake(dev_priv, true);
	if (!ret)
		ret = err;

	err = vlv_force_gfx_clock(dev_priv, false);
	if (!ret)
		ret = err;

	vlv_check_no_gt_access(dev_priv);

	intel_init_clock_gating(dev);
	i915_gem_restore_fences(dev);

	return ret;
}

1324
static int intel_runtime_suspend(struct device *device)
1325 1326 1327 1328
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct drm_device *dev = pci_get_drvdata(pdev);
	struct drm_i915_private *dev_priv = dev->dev_private;
1329
	int ret;
1330

1331
	if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev))))
1332 1333
		return -ENODEV;

1334
	WARN_ON(!HAS_RUNTIME_PM(dev));
1335
	assert_force_wake_inactive(dev_priv);
1336 1337 1338

	DRM_DEBUG_KMS("Suspending device\n");

1339 1340 1341 1342 1343 1344
	/*
	 * rps.work can't be rearmed here, since we get here only after making
	 * sure the GPU is idle and the RPS freq is set to the minimum. See
	 * intel_mark_idle().
	 */
	cancel_work_sync(&dev_priv->rps.work);
1345 1346
	intel_runtime_pm_disable_interrupts(dev);

1347 1348 1349 1350
	if (IS_GEN6(dev)) {
		ret = 0;
	} else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
		ret = hsw_runtime_suspend(dev_priv);
1351 1352
	} else if (IS_VALLEYVIEW(dev)) {
		ret = vlv_runtime_suspend(dev_priv);
1353 1354
	} else {
		ret = -ENODEV;
1355
		WARN_ON(1);
1356 1357 1358 1359 1360 1361 1362 1363
	}

	if (ret) {
		DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
		intel_runtime_pm_restore_interrupts(dev);

		return ret;
	}
1364

1365 1366
	i915_gem_release_all_mmaps(dev_priv);

1367
	del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
1368
	dev_priv->pm.suspended = true;
1369 1370 1371 1372 1373 1374 1375 1376 1377

	/*
	 * current versions of firmware which depend on this opregion
	 * notification have repurposed the D1 definition to mean
	 * "runtime suspended" vs. what you would normally expect (D3)
	 * to distinguish it from notifications that might be sent
	 * via the suspend path.
	 */
	intel_opregion_notify_adapter(dev, PCI_D1);
1378

1379
	DRM_DEBUG_KMS("Device suspended\n");
1380 1381 1382
	return 0;
}

1383
static int intel_runtime_resume(struct device *device)
1384 1385 1386 1387
{
	struct pci_dev *pdev = to_pci_dev(device);
	struct drm_device *dev = pci_get_drvdata(pdev);
	struct drm_i915_private *dev_priv = dev->dev_private;
1388
	int ret;
1389 1390 1391 1392 1393

	WARN_ON(!HAS_RUNTIME_PM(dev));

	DRM_DEBUG_KMS("Resuming device\n");

1394
	intel_opregion_notify_adapter(dev, PCI_D0);
1395 1396
	dev_priv->pm.suspended = false;

1397 1398 1399 1400
	if (IS_GEN6(dev)) {
		ret = snb_runtime_resume(dev_priv);
	} else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
		ret = hsw_runtime_resume(dev_priv);
1401 1402
	} else if (IS_VALLEYVIEW(dev)) {
		ret = vlv_runtime_resume(dev_priv);
1403
	} else {
1404
		WARN_ON(1);
1405 1406
		ret = -ENODEV;
	}
1407

1408 1409 1410 1411
	/*
	 * No point of rolling back things in case of an error, as the best
	 * we can do is to hope that things will still work (and disable RPM).
	 */
1412 1413 1414
	i915_gem_init_swizzling(dev);
	gen6_update_ring_freq(dev);

1415
	intel_runtime_pm_restore_interrupts(dev);
1416
	intel_reset_gt_powersave(dev);
1417

1418 1419 1420 1421 1422 1423
	if (ret)
		DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
	else
		DRM_DEBUG_KMS("Device resumed\n");

	return ret;
1424 1425
}

1426
static const struct dev_pm_ops i915_pm_ops = {
1427
	.suspend = i915_pm_suspend,
1428 1429
	.suspend_late = i915_pm_suspend_late,
	.resume_early = i915_pm_resume_early,
1430 1431
	.resume = i915_pm_resume,
	.freeze = i915_pm_freeze,
1432
	.thaw_early = i915_pm_thaw_early,
1433 1434
	.thaw = i915_pm_thaw,
	.poweroff = i915_pm_poweroff,
1435
	.restore_early = i915_pm_resume_early,
1436
	.restore = i915_pm_resume,
1437 1438
	.runtime_suspend = intel_runtime_suspend,
	.runtime_resume = intel_runtime_resume,
1439 1440
};

1441
static const struct vm_operations_struct i915_gem_vm_ops = {
1442
	.fault = i915_gem_fault,
1443 1444
	.open = drm_gem_vm_open,
	.close = drm_gem_vm_close,
1445 1446
};

1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460
static const struct file_operations i915_driver_fops = {
	.owner = THIS_MODULE,
	.open = drm_open,
	.release = drm_release,
	.unlocked_ioctl = drm_ioctl,
	.mmap = drm_gem_mmap,
	.poll = drm_poll,
	.read = drm_read,
#ifdef CONFIG_COMPAT
	.compat_ioctl = i915_compat_ioctl,
#endif
	.llseek = noop_llseek,
};

L
Linus Torvalds 已提交
1461
static struct drm_driver driver = {
1462 1463
	/* Don't use MTRRs here; the Xserver or userspace app should
	 * deal with them for Intel hardware.
D
Dave Airlie 已提交
1464
	 */
1465
	.driver_features =
D
Daniel Vetter 已提交
1466
	    DRIVER_USE_AGP |
1467 1468
	    DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
	    DRIVER_RENDER,
1469
	.load = i915_driver_load,
J
Jesse Barnes 已提交
1470
	.unload = i915_driver_unload,
1471
	.open = i915_driver_open,
1472 1473
	.lastclose = i915_driver_lastclose,
	.preclose = i915_driver_preclose,
1474
	.postclose = i915_driver_postclose,
1475 1476 1477

	/* Used in place of i915_pm_ops for non-DRIVER_MODESET */
	.suspend = i915_suspend,
1478
	.resume = i915_resume_legacy,
1479

1480
	.device_is_agp = i915_driver_device_is_agp,
1481 1482
	.master_create = i915_master_create,
	.master_destroy = i915_master_destroy,
1483
#if defined(CONFIG_DEBUG_FS)
1484 1485
	.debugfs_init = i915_debugfs_init,
	.debugfs_cleanup = i915_debugfs_cleanup,
1486
#endif
1487
	.gem_free_object = i915_gem_free_object,
1488
	.gem_vm_ops = &i915_gem_vm_ops,
1489 1490 1491 1492 1493 1494

	.prime_handle_to_fd = drm_gem_prime_handle_to_fd,
	.prime_fd_to_handle = drm_gem_prime_fd_to_handle,
	.gem_prime_export = i915_gem_prime_export,
	.gem_prime_import = i915_gem_prime_import,

1495 1496
	.dumb_create = i915_gem_dumb_create,
	.dumb_map_offset = i915_gem_mmap_gtt,
1497
	.dumb_destroy = drm_gem_dumb_destroy,
L
Linus Torvalds 已提交
1498
	.ioctls = i915_ioctls,
1499
	.fops = &i915_driver_fops,
1500 1501 1502 1503 1504 1505
	.name = DRIVER_NAME,
	.desc = DRIVER_DESC,
	.date = DRIVER_DATE,
	.major = DRIVER_MAJOR,
	.minor = DRIVER_MINOR,
	.patchlevel = DRIVER_PATCHLEVEL,
L
Linus Torvalds 已提交
1506 1507
};

1508 1509 1510 1511 1512 1513 1514 1515
static struct pci_driver i915_pci_driver = {
	.name = DRIVER_NAME,
	.id_table = pciidlist,
	.probe = i915_pci_probe,
	.remove = i915_pci_remove,
	.driver.pm = &i915_pm_ops,
};

L
Linus Torvalds 已提交
1516 1517 1518
static int __init i915_init(void)
{
	driver.num_ioctls = i915_max_ioctl;
J
Jesse Barnes 已提交
1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529

	/*
	 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
	 * explicitly disabled with the module pararmeter.
	 *
	 * Otherwise, just follow the parameter (defaulting to off).
	 *
	 * Allow optional vga_text_mode_force boot option to override
	 * the default behavior.
	 */
#if defined(CONFIG_DRM_I915_KMS)
1530
	if (i915.modeset != 0)
J
Jesse Barnes 已提交
1531 1532
		driver.driver_features |= DRIVER_MODESET;
#endif
1533
	if (i915.modeset == 1)
J
Jesse Barnes 已提交
1534 1535 1536
		driver.driver_features |= DRIVER_MODESET;

#ifdef CONFIG_VGA_CONSOLE
1537
	if (vgacon_text_force() && i915.modeset == -1)
J
Jesse Barnes 已提交
1538 1539 1540
		driver.driver_features &= ~DRIVER_MODESET;
#endif

D
Daniel Vetter 已提交
1541
	if (!(driver.driver_features & DRIVER_MODESET)) {
1542
		driver.get_vblank_timestamp = NULL;
D
Daniel Vetter 已提交
1543 1544 1545 1546 1547
#ifndef CONFIG_DRM_I915_UMS
		/* Silently fail loading to not upset userspace. */
		return 0;
#endif
	}
1548

1549
	return drm_pci_init(&driver, &i915_pci_driver);
L
Linus Torvalds 已提交
1550 1551 1552 1553
}

static void __exit i915_exit(void)
{
1554 1555 1556 1557 1558
#ifndef CONFIG_DRM_I915_UMS
	if (!(driver.driver_features & DRIVER_MODESET))
		return; /* Never loaded a driver. */
#endif

1559
	drm_pci_exit(&driver, &i915_pci_driver);
L
Linus Torvalds 已提交
1560 1561 1562 1563 1564
}

module_init(i915_init);
module_exit(i915_exit);

D
Dave Airlie 已提交
1565 1566
MODULE_AUTHOR(DRIVER_AUTHOR);
MODULE_DESCRIPTION(DRIVER_DESC);
L
Linus Torvalds 已提交
1567
MODULE_LICENSE("GPL and additional rights");