base.c 83.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42
/*-
 * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
 * Copyright (c) 2004-2005 Atheros Communications, Inc.
 * Copyright (c) 2006 Devicescape Software, Inc.
 * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
 * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
 *
 * All rights reserved.
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions
 * are met:
 * 1. Redistributions of source code must retain the above copyright
 *    notice, this list of conditions and the following disclaimer,
 *    without modification.
 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
 *    similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
 *    redistribution must be conditioned upon including a substantially
 *    similar Disclaimer requirement for further binary redistribution.
 * 3. Neither the names of the above-listed copyright holders nor the names
 *    of any contributors may be used to endorse or promote products derived
 *    from this software without specific prior written permission.
 *
 * Alternatively, this software may be distributed under the terms of the
 * GNU General Public License ("GPL") version 2 as published by the Free
 * Software Foundation.
 *
 * NO WARRANTY
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
 * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
 * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
 * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
 * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
 * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
 * THE POSSIBILITY OF SUCH DAMAGES.
 *
 */

43 44
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

45 46
#include <linux/module.h>
#include <linux/delay.h>
47
#include <linux/dma-mapping.h>
J
Jiri Slaby 已提交
48
#include <linux/hardirq.h>
49
#include <linux/if.h>
J
Jiri Slaby 已提交
50
#include <linux/io.h>
51 52 53 54
#include <linux/netdevice.h>
#include <linux/cache.h>
#include <linux/ethtool.h>
#include <linux/uaccess.h>
55
#include <linux/slab.h>
56
#include <linux/etherdevice.h>
57
#include <linux/nl80211.h>
58

59
#include <net/cfg80211.h>
60 61 62 63
#include <net/ieee80211_radiotap.h>

#include <asm/unaligned.h>

64
#include <net/mac80211.h>
65 66 67
#include "base.h"
#include "reg.h"
#include "debug.h"
68
#include "ani.h"
69 70
#include "ath5k.h"
#include "../regd.h"
71

72 73 74
#define CREATE_TRACE_POINTS
#include "trace.h"

75
bool ath5k_modparam_nohwcrypt;
76
module_param_named(nohwcrypt, ath5k_modparam_nohwcrypt, bool, S_IRUGO);
77
MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
78

79
static bool modparam_fastchanswitch;
80 81 82
module_param_named(fastchanswitch, modparam_fastchanswitch, bool, S_IRUGO);
MODULE_PARM_DESC(fastchanswitch, "Enable fast channel switching for AR2413/AR5413 radios.");

83
static bool ath5k_modparam_no_hw_rfkill_switch;
84 85 86 87
module_param_named(no_hw_rfkill_switch, ath5k_modparam_no_hw_rfkill_switch,
								bool, S_IRUGO);
MODULE_PARM_DESC(no_hw_rfkill_switch, "Ignore the GPIO RFKill switch state");

88

89 90 91 92 93 94 95
/* Module info */
MODULE_AUTHOR("Jiri Slaby");
MODULE_AUTHOR("Nick Kossifidis");
MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

96
static int ath5k_init(struct ieee80211_hw *hw);
97
static int ath5k_reset(struct ath5k_hw *ah, struct ieee80211_channel *chan,
98
								bool skip_pcu);
99 100

/* Known SREVs */
J
Jiri Slaby 已提交
101
static const struct ath5k_srev_name srev_names[] = {
F
Felix Fietkau 已提交
102 103 104 105 106 107 108 109 110
#ifdef CONFIG_ATHEROS_AR231X
	{ "5312",	AR5K_VERSION_MAC,	AR5K_SREV_AR5312_R2 },
	{ "5312",	AR5K_VERSION_MAC,	AR5K_SREV_AR5312_R7 },
	{ "2313",	AR5K_VERSION_MAC,	AR5K_SREV_AR2313_R8 },
	{ "2315",	AR5K_VERSION_MAC,	AR5K_SREV_AR2315_R6 },
	{ "2315",	AR5K_VERSION_MAC,	AR5K_SREV_AR2315_R7 },
	{ "2317",	AR5K_VERSION_MAC,	AR5K_SREV_AR2317_R1 },
	{ "2317",	AR5K_VERSION_MAC,	AR5K_SREV_AR2317_R2 },
#else
111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128
	{ "5210",	AR5K_VERSION_MAC,	AR5K_SREV_AR5210 },
	{ "5311",	AR5K_VERSION_MAC,	AR5K_SREV_AR5311 },
	{ "5311A",	AR5K_VERSION_MAC,	AR5K_SREV_AR5311A },
	{ "5311B",	AR5K_VERSION_MAC,	AR5K_SREV_AR5311B },
	{ "5211",	AR5K_VERSION_MAC,	AR5K_SREV_AR5211 },
	{ "5212",	AR5K_VERSION_MAC,	AR5K_SREV_AR5212 },
	{ "5213",	AR5K_VERSION_MAC,	AR5K_SREV_AR5213 },
	{ "5213A",	AR5K_VERSION_MAC,	AR5K_SREV_AR5213A },
	{ "2413",	AR5K_VERSION_MAC,	AR5K_SREV_AR2413 },
	{ "2414",	AR5K_VERSION_MAC,	AR5K_SREV_AR2414 },
	{ "5424",	AR5K_VERSION_MAC,	AR5K_SREV_AR5424 },
	{ "5413",	AR5K_VERSION_MAC,	AR5K_SREV_AR5413 },
	{ "5414",	AR5K_VERSION_MAC,	AR5K_SREV_AR5414 },
	{ "2415",	AR5K_VERSION_MAC,	AR5K_SREV_AR2415 },
	{ "5416",	AR5K_VERSION_MAC,	AR5K_SREV_AR5416 },
	{ "5418",	AR5K_VERSION_MAC,	AR5K_SREV_AR5418 },
	{ "2425",	AR5K_VERSION_MAC,	AR5K_SREV_AR2425 },
	{ "2417",	AR5K_VERSION_MAC,	AR5K_SREV_AR2417 },
F
Felix Fietkau 已提交
129
#endif
130
	{ "xxxxx",	AR5K_VERSION_MAC,	AR5K_SREV_UNKNOWN },
131 132
	{ "5110",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5110 },
	{ "5111",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5111 },
133
	{ "5111A",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5111A },
134 135 136
	{ "2111",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_2111 },
	{ "5112",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5112 },
	{ "5112A",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5112A },
137
	{ "5112B",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5112B },
138 139
	{ "2112",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_2112 },
	{ "2112A",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_2112A },
140 141 142 143
	{ "2112B",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_2112B },
	{ "2413",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_2413 },
	{ "5413",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5413 },
	{ "5424",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5424 },
144
	{ "5133",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5133 },
F
Felix Fietkau 已提交
145 146 147 148
#ifdef CONFIG_ATHEROS_AR231X
	{ "2316",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_2316 },
	{ "2317",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_2317 },
#endif
149 150 151
	{ "xxxxx",	AR5K_VERSION_RAD,	AR5K_SREV_UNKNOWN },
};

J
Jiri Slaby 已提交
152
static const struct ieee80211_rate ath5k_rates[] = {
B
Bruno Randolf 已提交
153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168
	{ .bitrate = 10,
	  .hw_value = ATH5K_RATE_CODE_1M, },
	{ .bitrate = 20,
	  .hw_value = ATH5K_RATE_CODE_2M,
	  .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
	  .flags = IEEE80211_RATE_SHORT_PREAMBLE },
	{ .bitrate = 55,
	  .hw_value = ATH5K_RATE_CODE_5_5M,
	  .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
	  .flags = IEEE80211_RATE_SHORT_PREAMBLE },
	{ .bitrate = 110,
	  .hw_value = ATH5K_RATE_CODE_11M,
	  .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
	  .flags = IEEE80211_RATE_SHORT_PREAMBLE },
	{ .bitrate = 60,
	  .hw_value = ATH5K_RATE_CODE_6M,
169 170
	  .flags = IEEE80211_RATE_SUPPORTS_5MHZ |
		   IEEE80211_RATE_SUPPORTS_10MHZ },
B
Bruno Randolf 已提交
171 172
	{ .bitrate = 90,
	  .hw_value = ATH5K_RATE_CODE_9M,
173 174
	  .flags = IEEE80211_RATE_SUPPORTS_5MHZ |
		   IEEE80211_RATE_SUPPORTS_10MHZ },
B
Bruno Randolf 已提交
175 176
	{ .bitrate = 120,
	  .hw_value = ATH5K_RATE_CODE_12M,
177 178
	  .flags = IEEE80211_RATE_SUPPORTS_5MHZ |
		   IEEE80211_RATE_SUPPORTS_10MHZ },
B
Bruno Randolf 已提交
179 180
	{ .bitrate = 180,
	  .hw_value = ATH5K_RATE_CODE_18M,
181 182
	  .flags = IEEE80211_RATE_SUPPORTS_5MHZ |
		   IEEE80211_RATE_SUPPORTS_10MHZ },
B
Bruno Randolf 已提交
183 184
	{ .bitrate = 240,
	  .hw_value = ATH5K_RATE_CODE_24M,
185 186
	  .flags = IEEE80211_RATE_SUPPORTS_5MHZ |
		   IEEE80211_RATE_SUPPORTS_10MHZ },
B
Bruno Randolf 已提交
187 188
	{ .bitrate = 360,
	  .hw_value = ATH5K_RATE_CODE_36M,
189 190
	  .flags = IEEE80211_RATE_SUPPORTS_5MHZ |
		   IEEE80211_RATE_SUPPORTS_10MHZ },
B
Bruno Randolf 已提交
191 192
	{ .bitrate = 480,
	  .hw_value = ATH5K_RATE_CODE_48M,
193 194
	  .flags = IEEE80211_RATE_SUPPORTS_5MHZ |
		   IEEE80211_RATE_SUPPORTS_10MHZ },
B
Bruno Randolf 已提交
195 196
	{ .bitrate = 540,
	  .hw_value = ATH5K_RATE_CODE_54M,
197 198
	  .flags = IEEE80211_RATE_SUPPORTS_5MHZ |
		   IEEE80211_RATE_SUPPORTS_10MHZ },
B
Bruno Randolf 已提交
199 200
};

201 202 203 204 205 206 207 208 209 210
static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
{
	u64 tsf = ath5k_hw_get_tsf64(ah);

	if ((tsf & 0x7fff) < rstamp)
		tsf -= 0x8000;

	return (tsf & ~0x7fff) | rstamp;
}

211
const char *
212 213 214 215 216 217 218 219
ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
{
	const char *name = "xxxxx";
	unsigned int i;

	for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
		if (srev_names[i].sr_type != type)
			continue;
220 221 222 223 224

		if ((val & 0xf0) == srev_names[i].sr_val)
			name = srev_names[i].sr_name;

		if ((val & 0xff) == srev_names[i].sr_val) {
225 226 227 228 229 230 231
			name = srev_names[i].sr_name;
			break;
		}
	}

	return name;
}
L
Luis R. Rodriguez 已提交
232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247
static unsigned int ath5k_ioread32(void *hw_priv, u32 reg_offset)
{
	struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
	return ath5k_hw_reg_read(ah, reg_offset);
}

static void ath5k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
{
	struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
	ath5k_hw_reg_write(ah, val, reg_offset);
}

static const struct ath_ops ath5k_common_ops = {
	.read = ath5k_ioread32,
	.write = ath5k_iowrite32,
};
248

249 250 251 252
/***********************\
* Driver Initialization *
\***********************/

253 254
static void ath5k_reg_notifier(struct wiphy *wiphy,
			       struct regulatory_request *request)
255
{
256
	struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
257 258
	struct ath5k_hw *ah = hw->priv;
	struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
259

260
	ath_reg_notifier_apply(wiphy, request, regulatory);
261
}
262

263 264 265
/********************\
* Channel/mode setup *
\********************/
266

267
/*
268
 * Returns true for the channel numbers used.
269
 */
270 271 272 273 274 275 276
#ifdef CONFIG_ATH5K_TEST_CHANNELS
static bool ath5k_is_standard_channel(short chan, enum ieee80211_band band)
{
	return true;
}

#else
277
static bool ath5k_is_standard_channel(short chan, enum ieee80211_band band)
278
{
279 280 281 282 283
	if (band == IEEE80211_BAND_2GHZ && chan <= 14)
		return true;

	return	/* UNII 1,2 */
		(((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
284 285 286
		/* midband */
		((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
		/* UNII-3 */
287 288 289 290 291
		((chan & 3) == 1 && chan >= 149 && chan <= 165) ||
		/* 802.11j 5.030-5.080 GHz (20MHz) */
		(chan == 8 || chan == 12 || chan == 16) ||
		/* 802.11j 4.9GHz (20MHz) */
		(chan == 184 || chan == 188 || chan == 192 || chan == 196));
292
}
293
#endif
294

295
static unsigned int
296 297
ath5k_setup_channels(struct ath5k_hw *ah, struct ieee80211_channel *channels,
		unsigned int mode, unsigned int max)
298
{
299
	unsigned int count, size, freq, ch;
300
	enum ieee80211_band band;
301

302 303 304
	switch (mode) {
	case AR5K_MODE_11A:
		/* 1..220, but 2GHz frequencies are filtered by check_channel */
305
		size = 220;
306
		band = IEEE80211_BAND_5GHZ;
307 308 309 310
		break;
	case AR5K_MODE_11B:
	case AR5K_MODE_11G:
		size = 26;
311
		band = IEEE80211_BAND_2GHZ;
312 313
		break;
	default:
314
		ATH5K_WARN(ah, "bad mode, not copying channels\n");
315
		return 0;
316 317
	}

318 319
	count = 0;
	for (ch = 1; ch <= size && count < max; ch++) {
320 321 322 323
		freq = ieee80211_channel_to_frequency(ch, band);

		if (freq == 0) /* mapping failed - not a standard channel */
			continue;
324

325 326 327 328 329
		/* Write channel info, needed for ath5k_channel_ok() */
		channels[count].center_freq = freq;
		channels[count].band = band;
		channels[count].hw_value = mode;

330
		/* Check if channel is supported by the chipset */
331
		if (!ath5k_channel_ok(ah, &channels[count]))
332
			continue;
333

334
		if (!ath5k_is_standard_channel(ch, band))
335
			continue;
336

337 338
		count++;
	}
339

340 341
	return count;
}
342

343
static void
344
ath5k_setup_rate_idx(struct ath5k_hw *ah, struct ieee80211_supported_band *b)
345 346
{
	u8 i;
347

348
	for (i = 0; i < AR5K_MAX_RATES; i++)
349
		ah->rate_idx[b->band][i] = -1;
350

351
	for (i = 0; i < b->n_bitrates; i++) {
352
		ah->rate_idx[b->band][b->bitrates[i].hw_value] = i;
353
		if (b->bitrates[i].hw_value_short)
354
			ah->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
355
	}
356
}
357

358 359 360
static int
ath5k_setup_bands(struct ieee80211_hw *hw)
{
361
	struct ath5k_hw *ah = hw->priv;
362 363 364
	struct ieee80211_supported_band *sband;
	int max_c, count_c = 0;
	int i;
365

366 367
	BUILD_BUG_ON(ARRAY_SIZE(ah->sbands) < IEEE80211_NUM_BANDS);
	max_c = ARRAY_SIZE(ah->channels);
368

369
	/* 2GHz band */
370
	sband = &ah->sbands[IEEE80211_BAND_2GHZ];
371
	sband->band = IEEE80211_BAND_2GHZ;
372
	sband->bitrates = &ah->rates[IEEE80211_BAND_2GHZ][0];
373

374
	if (test_bit(AR5K_MODE_11G, ah->ah_capabilities.cap_mode)) {
375 376 377 378
		/* G mode */
		memcpy(sband->bitrates, &ath5k_rates[0],
		       sizeof(struct ieee80211_rate) * 12);
		sband->n_bitrates = 12;
379

380
		sband->channels = ah->channels;
381
		sband->n_channels = ath5k_setup_channels(ah, sband->channels,
382
					AR5K_MODE_11G, max_c);
383

384 385 386
		hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
		count_c = sband->n_channels;
		max_c -= count_c;
387
	} else if (test_bit(AR5K_MODE_11B, ah->ah_capabilities.cap_mode)) {
388 389 390 391
		/* B mode */
		memcpy(sband->bitrates, &ath5k_rates[0],
		       sizeof(struct ieee80211_rate) * 4);
		sband->n_bitrates = 4;
392

393 394 395 396 397 398 399 400 401 402
		/* 5211 only supports B rates and uses 4bit rate codes
		 * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
		 * fix them up here:
		 */
		if (ah->ah_version == AR5K_AR5211) {
			for (i = 0; i < 4; i++) {
				sband->bitrates[i].hw_value =
					sband->bitrates[i].hw_value & 0xF;
				sband->bitrates[i].hw_value_short =
					sband->bitrates[i].hw_value_short & 0xF;
403 404 405
			}
		}

406
		sband->channels = ah->channels;
407
		sband->n_channels = ath5k_setup_channels(ah, sband->channels,
408
					AR5K_MODE_11B, max_c);
409

410 411 412 413
		hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
		count_c = sband->n_channels;
		max_c -= count_c;
	}
414
	ath5k_setup_rate_idx(ah, sband);
415

416
	/* 5GHz band, A mode */
417 418
	if (test_bit(AR5K_MODE_11A, ah->ah_capabilities.cap_mode)) {
		sband = &ah->sbands[IEEE80211_BAND_5GHZ];
419
		sband->band = IEEE80211_BAND_5GHZ;
420
		sband->bitrates = &ah->rates[IEEE80211_BAND_5GHZ][0];
421

422 423 424
		memcpy(sband->bitrates, &ath5k_rates[4],
		       sizeof(struct ieee80211_rate) * 8);
		sband->n_bitrates = 8;
425

426
		sband->channels = &ah->channels[count_c];
427
		sband->n_channels = ath5k_setup_channels(ah, sband->channels,
428
					AR5K_MODE_11A, max_c);
429

430 431
		hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
	}
432
	ath5k_setup_rate_idx(ah, sband);
433

434
	ath5k_debug_dump_bands(ah);
435 436 437 438

	return 0;
}

439 440 441 442 443
/*
 * Set/change channels. We always reset the chip.
 * To accomplish this we must first cleanup any pending DMA,
 * then restart stuff after a la  ath5k_init.
 *
444
 * Called with ah->lock.
445
 */
446
int
447
ath5k_chan_set(struct ath5k_hw *ah, struct cfg80211_chan_def *chandef)
448
{
449
	ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
450
		  "channel set, resetting (%u -> %u MHz)\n",
451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467
		  ah->curchan->center_freq, chandef->chan->center_freq);

	switch (chandef->width) {
	case NL80211_CHAN_WIDTH_20:
	case NL80211_CHAN_WIDTH_20_NOHT:
		ah->ah_bwmode = AR5K_BWMODE_DEFAULT;
		break;
	case NL80211_CHAN_WIDTH_5:
		ah->ah_bwmode = AR5K_BWMODE_5MHZ;
		break;
	case NL80211_CHAN_WIDTH_10:
		ah->ah_bwmode = AR5K_BWMODE_10MHZ;
		break;
	default:
		WARN_ON(1);
		return -EINVAL;
	}
468

469
	/*
470 471 472 473
	 * To switch channels clear any pending DMA operations;
	 * wait long enough for the RX fifo to drain, reset the
	 * hardware at the new frequency, and then re-enable
	 * the relevant bits of the h/w.
474
	 */
475
	return ath5k_reset(ah, chandef->chan, true);
476 477
}

478
void ath5k_vif_iter(void *data, u8 *mac, struct ieee80211_vif *vif)
479
{
480
	struct ath5k_vif_iter_data *iter_data = data;
481
	int i;
482
	struct ath5k_vif *avf = (void *)vif->drv_priv;
483 484 485 486 487 488 489 490 491 492 493 494

	if (iter_data->hw_macaddr)
		for (i = 0; i < ETH_ALEN; i++)
			iter_data->mask[i] &=
				~(iter_data->hw_macaddr[i] ^ mac[i]);

	if (!iter_data->found_active) {
		iter_data->found_active = true;
		memcpy(iter_data->active_mac, mac, ETH_ALEN);
	}

	if (iter_data->need_set_hw_addr && iter_data->hw_macaddr)
495
		if (ether_addr_equal(iter_data->hw_macaddr, mac))
496 497 498 499 500 501
			iter_data->need_set_hw_addr = false;

	if (!iter_data->any_assoc) {
		if (avf->assoc)
			iter_data->any_assoc = true;
	}
502 503 504 505

	/* Calculate combined mode - when APs are active, operate in AP mode.
	 * Otherwise use the mode of the new interface. This can currently
	 * only deal with combinations of APs and STAs. Only one ad-hoc
B
Ben Greear 已提交
506
	 * interfaces is allowed.
507 508 509
	 */
	if (avf->opmode == NL80211_IFTYPE_AP)
		iter_data->opmode = NL80211_IFTYPE_AP;
510 511 512
	else {
		if (avf->opmode == NL80211_IFTYPE_STATION)
			iter_data->n_stas++;
513 514
		if (iter_data->opmode == NL80211_IFTYPE_UNSPECIFIED)
			iter_data->opmode = avf->opmode;
515
	}
516 517
}

518
void
519
ath5k_update_bssid_mask_and_opmode(struct ath5k_hw *ah,
520
				   struct ieee80211_vif *vif)
521
{
522
	struct ath_common *common = ath5k_hw_common(ah);
523 524
	struct ath5k_vif_iter_data iter_data;
	u32 rfilt;
525 526 527 528 529 530 531 532 533

	/*
	 * Use the hardware MAC address as reference, the hardware uses it
	 * together with the BSSID mask when matching addresses.
	 */
	iter_data.hw_macaddr = common->macaddr;
	memset(&iter_data.mask, 0xff, ETH_ALEN);
	iter_data.found_active = false;
	iter_data.need_set_hw_addr = true;
534
	iter_data.opmode = NL80211_IFTYPE_UNSPECIFIED;
535
	iter_data.n_stas = 0;
536 537

	if (vif)
538
		ath5k_vif_iter(&iter_data, vif->addr, vif);
539 540

	/* Get list of all active MAC addresses */
541 542 543
	ieee80211_iterate_active_interfaces_atomic(
		ah->hw, IEEE80211_IFACE_ITER_RESUME_ALL,
		ath5k_vif_iter, &iter_data);
544
	memcpy(ah->bssidmask, iter_data.mask, ETH_ALEN);
545

546 547
	ah->opmode = iter_data.opmode;
	if (ah->opmode == NL80211_IFTYPE_UNSPECIFIED)
548
		/* Nothing active, default to station mode */
549
		ah->opmode = NL80211_IFTYPE_STATION;
550

551 552 553
	ath5k_hw_set_opmode(ah, ah->opmode);
	ATH5K_DBG(ah, ATH5K_DEBUG_MODE, "mode setup opmode %d (%s)\n",
		  ah->opmode, ath_opmode_to_string(ah->opmode));
554

555
	if (iter_data.need_set_hw_addr && iter_data.found_active)
556
		ath5k_hw_set_lladdr(ah, iter_data.active_mac);
557

558 559
	if (ath5k_hw_hasbssidmask(ah))
		ath5k_hw_set_bssid_mask(ah, ah->bssidmask);
560

561 562 563 564
	/* Set up RX Filter */
	if (iter_data.n_stas > 1) {
		/* If you have multiple STA interfaces connected to
		 * different APs, ARPs are not received (most of the time?)
565
		 * Enabling PROMISC appears to fix that problem.
566
		 */
567
		ah->filter_flags |= AR5K_RX_FILTER_PROM;
568
	}
569

570 571 572
	rfilt = ah->filter_flags;
	ath5k_hw_set_rx_filter(ah, rfilt);
	ATH5K_DBG(ah, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
573
}
574

575
static inline int
576
ath5k_hw_to_driver_rix(struct ath5k_hw *ah, int hw_rix)
577 578
{
	int rix;
579

580 581 582 583 584
	/* return base rate on errors */
	if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
			"hw_rix out of bounds: %x\n", hw_rix))
		return 0;

585
	rix = ah->rate_idx[ah->curchan->band][hw_rix];
586 587 588 589 590 591 592 593 594 595 596
	if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
		rix = 0;

	return rix;
}

/***************\
* Buffers setup *
\***************/

static
597
struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_hw *ah, dma_addr_t *skb_addr)
598
{
599
	struct ath_common *common = ath5k_hw_common(ah);
600
	struct sk_buff *skb;
601 602

	/*
603 604
	 * Allocate buffer with headroom_needed space for the
	 * fake physical layer header at the start.
605
	 */
606 607 608
	skb = ath_rxbuf_alloc(common,
			      common->rx_bufsize,
			      GFP_ATOMIC);
609

610
	if (!skb) {
611
		ATH5K_ERR(ah, "can't alloc skbuff of size %u\n",
612 613
				common->rx_bufsize);
		return NULL;
614 615
	}

616
	*skb_addr = dma_map_single(ah->dev,
617
				   skb->data, common->rx_bufsize,
618 619
				   DMA_FROM_DEVICE);

620 621
	if (unlikely(dma_mapping_error(ah->dev, *skb_addr))) {
		ATH5K_ERR(ah, "%s: DMA mapping failed\n", __func__);
622 623
		dev_kfree_skb(skb);
		return NULL;
624
	}
625 626
	return skb;
}
627

628
static int
629
ath5k_rxbuf_setup(struct ath5k_hw *ah, struct ath5k_buf *bf)
630 631 632 633
{
	struct sk_buff *skb = bf->skb;
	struct ath5k_desc *ds;
	int ret;
634

635
	if (!skb) {
636
		skb = ath5k_rx_skb_alloc(ah, &bf->skbaddr);
637 638 639
		if (!skb)
			return -ENOMEM;
		bf->skb = skb;
640 641
	}

642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660
	/*
	 * Setup descriptors.  For receive we always terminate
	 * the descriptor list with a self-linked entry so we'll
	 * not get overrun under high load (as can happen with a
	 * 5212 when ANI processing enables PHY error frames).
	 *
	 * To ensure the last descriptor is self-linked we create
	 * each descriptor as self-linked and add it to the end.  As
	 * each additional descriptor is added the previous self-linked
	 * entry is "fixed" naturally.  This should be safe even
	 * if DMA is happening.  When processing RX interrupts we
	 * never remove/process the last, self-linked, entry on the
	 * descriptor list.  This ensures the hardware always has
	 * someplace to write a new frame.
	 */
	ds = bf->desc;
	ds->ds_link = bf->daddr;	/* link to self */
	ds->ds_data = bf->skbaddr;
	ret = ath5k_hw_setup_rx_desc(ah, ds, ah->common.rx_bufsize, 0);
661
	if (ret) {
662
		ATH5K_ERR(ah, "%s: could not setup RX desc\n", __func__);
663
		return ret;
664 665
	}

666 667 668
	if (ah->rxlink != NULL)
		*ah->rxlink = bf->daddr;
	ah->rxlink = &ds->ds_link;
669 670 671
	return 0;
}

672
static enum ath5k_pkt_type get_hw_packet_type(struct sk_buff *skb)
673
{
674 675 676
	struct ieee80211_hdr *hdr;
	enum ath5k_pkt_type htype;
	__le16 fc;
677

678 679
	hdr = (struct ieee80211_hdr *)skb->data;
	fc = hdr->frame_control;
680

681 682 683 684 685 686 687 688
	if (ieee80211_is_beacon(fc))
		htype = AR5K_PKT_TYPE_BEACON;
	else if (ieee80211_is_probe_resp(fc))
		htype = AR5K_PKT_TYPE_PROBE_RESP;
	else if (ieee80211_is_atim(fc))
		htype = AR5K_PKT_TYPE_ATIM;
	else if (ieee80211_is_pspoll(fc))
		htype = AR5K_PKT_TYPE_PSPOLL;
689
	else
690
		htype = AR5K_PKT_TYPE_NORMAL;
691

692
	return htype;
693 694
}

695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730
static struct ieee80211_rate *
ath5k_get_rate(const struct ieee80211_hw *hw,
	       const struct ieee80211_tx_info *info,
	       struct ath5k_buf *bf, int idx)
{
	/*
	* convert a ieee80211_tx_rate RC-table entry to
	* the respective ieee80211_rate struct
	*/
	if (bf->rates[idx].idx < 0) {
		return NULL;
	}

	return &hw->wiphy->bands[info->band]->bitrates[ bf->rates[idx].idx ];
}

static u16
ath5k_get_rate_hw_value(const struct ieee80211_hw *hw,
			const struct ieee80211_tx_info *info,
			struct ath5k_buf *bf, int idx)
{
	struct ieee80211_rate *rate;
	u16 hw_rate;
	u8 rc_flags;

	rate = ath5k_get_rate(hw, info, bf, idx);
	if (!rate)
		return 0;

	rc_flags = bf->rates[idx].flags;
	hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
		   rate->hw_value_short : rate->hw_value;

	return hw_rate;
}

731
static int
732
ath5k_txbuf_setup(struct ath5k_hw *ah, struct ath5k_buf *bf,
733 734
		  struct ath5k_txq *txq, int padsize,
		  struct ieee80211_tx_control *control)
735
{
736 737 738 739 740 741 742 743 744 745 746
	struct ath5k_desc *ds = bf->desc;
	struct sk_buff *skb = bf->skb;
	struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
	unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
	struct ieee80211_rate *rate;
	unsigned int mrr_rate[3], mrr_tries[3];
	int i, ret;
	u16 hw_rate;
	u16 cts_rate = 0;
	u16 duration = 0;
	u8 rc_flags;
747

748
	flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
749

750
	/* XXX endianness */
751
	bf->skbaddr = dma_map_single(ah->dev, skb->data, skb->len,
752
			DMA_TO_DEVICE);
753

754 755 756
	if (dma_mapping_error(ah->dev, bf->skbaddr))
		return -ENOSPC;

757 758 759 760 761
	ieee80211_get_tx_rates(info->control.vif, (control) ? control->sta : NULL, skb, bf->rates,
			       ARRAY_SIZE(bf->rates));

	rate = ath5k_get_rate(ah->hw, info, bf, 0);

762 763 764 765
	if (!rate) {
		ret = -EINVAL;
		goto err_unmap;
	}
766

767 768
	if (info->flags & IEEE80211_TX_CTL_NO_ACK)
		flags |= AR5K_TXDESC_NOACK;
769

770
	rc_flags = info->control.rates[0].flags;
771 772

	hw_rate = ath5k_get_rate_hw_value(ah->hw, info, bf, 0);
773

774 775 776 777 778 779 780 781 782 783 784
	pktlen = skb->len;

	/* FIXME: If we are in g mode and rate is a CCK rate
	 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
	 * from tx power (value is in dB units already) */
	if (info->control.hw_key) {
		keyidx = info->control.hw_key->hw_key_idx;
		pktlen += info->control.hw_key->icv_len;
	}
	if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
		flags |= AR5K_TXDESC_RTSENA;
785 786
		cts_rate = ieee80211_get_rts_cts_rate(ah->hw, info)->hw_value;
		duration = le16_to_cpu(ieee80211_rts_duration(ah->hw,
787
			info->control.vif, pktlen, info));
788 789 790
	}
	if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
		flags |= AR5K_TXDESC_CTSENA;
791 792
		cts_rate = ieee80211_get_rts_cts_rate(ah->hw, info)->hw_value;
		duration = le16_to_cpu(ieee80211_ctstoself_duration(ah->hw,
793
			info->control.vif, pktlen, info));
794
	}
795

796 797 798
	ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
		ieee80211_get_hdrlen_from_skb(skb), padsize,
		get_hw_packet_type(skb),
799
		(ah->ah_txpower.txp_requested * 2),
800
		hw_rate,
801
		bf->rates[0].count, keyidx, ah->ah_tx_ant, flags,
802 803 804 805
		cts_rate, duration);
	if (ret)
		goto err_unmap;

806 807 808 809
	/* Set up MRR descriptor */
	if (ah->ah_capabilities.cap_has_mrr_support) {
		memset(mrr_rate, 0, sizeof(mrr_rate));
		memset(mrr_tries, 0, sizeof(mrr_tries));
810

811
		for (i = 0; i < 3; i++) {
812 813

			rate = ath5k_get_rate(ah->hw, info, bf, i);
814 815
			if (!rate)
				break;
816

817 818
			mrr_rate[i] = ath5k_get_rate_hw_value(ah->hw, info, bf, i);
			mrr_tries[i] = bf->rates[i].count;
819
		}
820

821 822 823 824 825
		ath5k_hw_setup_mrr_tx_desc(ah, ds,
			mrr_rate[0], mrr_tries[0],
			mrr_rate[1], mrr_tries[1],
			mrr_rate[2], mrr_tries[2]);
	}
826

827 828
	ds->ds_link = 0;
	ds->ds_data = bf->skbaddr;
B
Bruno Randolf 已提交
829

830 831
	spin_lock_bh(&txq->lock);
	list_add_tail(&bf->list, &txq->q);
B
Bruno Randolf 已提交
832
	txq->txq_len++;
833 834 835 836
	if (txq->link == NULL) /* is this first packet? */
		ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
	else /* no, so only link it */
		*txq->link = bf->daddr;
B
Bruno Randolf 已提交
837

838 839 840 841 842 843 844
	txq->link = &ds->ds_link;
	ath5k_hw_start_tx_dma(ah, txq->qnum);
	mmiowb();
	spin_unlock_bh(&txq->lock);

	return 0;
err_unmap:
845
	dma_unmap_single(ah->dev, bf->skbaddr, skb->len, DMA_TO_DEVICE);
846
	return ret;
B
Bruno Randolf 已提交
847 848
}

849 850 851 852
/*******************\
* Descriptors setup *
\*******************/

853
static int
854
ath5k_desc_alloc(struct ath5k_hw *ah)
855
{
856 857 858 859 860
	struct ath5k_desc *ds;
	struct ath5k_buf *bf;
	dma_addr_t da;
	unsigned int i;
	int ret;
861

862
	/* allocate descriptors */
863
	ah->desc_len = sizeof(struct ath5k_desc) *
864
			(ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
865

866 867 868 869
	ah->desc = dma_alloc_coherent(ah->dev, ah->desc_len,
				&ah->desc_daddr, GFP_KERNEL);
	if (ah->desc == NULL) {
		ATH5K_ERR(ah, "can't allocate descriptors\n");
870 871 872
		ret = -ENOMEM;
		goto err;
	}
873 874 875 876
	ds = ah->desc;
	da = ah->desc_daddr;
	ATH5K_DBG(ah, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
		ds, ah->desc_len, (unsigned long long)ah->desc_daddr);
877

878 879 880
	bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
			sizeof(struct ath5k_buf), GFP_KERNEL);
	if (bf == NULL) {
881
		ATH5K_ERR(ah, "can't allocate bufptr\n");
882 883 884
		ret = -ENOMEM;
		goto err_free;
	}
885
	ah->bufptr = bf;
886

887
	INIT_LIST_HEAD(&ah->rxbuf);
888 889 890
	for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
		bf->desc = ds;
		bf->daddr = da;
891
		list_add_tail(&bf->list, &ah->rxbuf);
892
	}
893

894 895
	INIT_LIST_HEAD(&ah->txbuf);
	ah->txbuf_len = ATH_TXBUF;
896
	for (i = 0; i < ATH_TXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
897 898
		bf->desc = ds;
		bf->daddr = da;
899
		list_add_tail(&bf->list, &ah->txbuf);
900 901
	}

902
	/* beacon buffers */
903
	INIT_LIST_HEAD(&ah->bcbuf);
904 905 906
	for (i = 0; i < ATH_BCBUF; i++, bf++, ds++, da += sizeof(*ds)) {
		bf->desc = ds;
		bf->daddr = da;
907
		list_add_tail(&bf->list, &ah->bcbuf);
908
	}
909

910 911
	return 0;
err_free:
912
	dma_free_coherent(ah->dev, ah->desc_len, ah->desc, ah->desc_daddr);
913
err:
914
	ah->desc = NULL;
915 916
	return ret;
}
917

918
void
919
ath5k_txbuf_free_skb(struct ath5k_hw *ah, struct ath5k_buf *bf)
920 921 922 923
{
	BUG_ON(!bf);
	if (!bf->skb)
		return;
924
	dma_unmap_single(ah->dev, bf->skbaddr, bf->skb->len,
925
			DMA_TO_DEVICE);
F
Felix Fietkau 已提交
926
	ieee80211_free_txskb(ah->hw, bf->skb);
927 928 929 930 931 932
	bf->skb = NULL;
	bf->skbaddr = 0;
	bf->desc->ds_data = 0;
}

void
933
ath5k_rxbuf_free_skb(struct ath5k_hw *ah, struct ath5k_buf *bf)
934 935 936 937 938 939
{
	struct ath_common *common = ath5k_hw_common(ah);

	BUG_ON(!bf);
	if (!bf->skb)
		return;
940
	dma_unmap_single(ah->dev, bf->skbaddr, common->rx_bufsize,
941 942 943 944 945 946 947
			DMA_FROM_DEVICE);
	dev_kfree_skb_any(bf->skb);
	bf->skb = NULL;
	bf->skbaddr = 0;
	bf->desc->ds_data = 0;
}

948
static void
949
ath5k_desc_free(struct ath5k_hw *ah)
950 951
{
	struct ath5k_buf *bf;
952

953 954 955 956 957 958
	list_for_each_entry(bf, &ah->txbuf, list)
		ath5k_txbuf_free_skb(ah, bf);
	list_for_each_entry(bf, &ah->rxbuf, list)
		ath5k_rxbuf_free_skb(ah, bf);
	list_for_each_entry(bf, &ah->bcbuf, list)
		ath5k_txbuf_free_skb(ah, bf);
959

960
	/* Free memory associated with all descriptors */
961 962 963
	dma_free_coherent(ah->dev, ah->desc_len, ah->desc, ah->desc_daddr);
	ah->desc = NULL;
	ah->desc_daddr = 0;
964

965 966
	kfree(ah->bufptr);
	ah->bufptr = NULL;
967 968
}

969 970 971 972 973 974

/**************\
* Queues setup *
\**************/

static struct ath5k_txq *
975
ath5k_txq_setup(struct ath5k_hw *ah,
976
		int qtype, int subtype)
977
{
978 979 980
	struct ath5k_txq *txq;
	struct ath5k_txq_info qi = {
		.tqi_subtype = subtype,
981 982 983 984 985
		/* XXX: default values not correct for B and XR channels,
		 * but who cares? */
		.tqi_aifs = AR5K_TUNE_AIFS,
		.tqi_cw_min = AR5K_TUNE_CWMIN,
		.tqi_cw_max = AR5K_TUNE_CWMAX
986 987
	};
	int qnum;
988

989
	/*
990 991 992 993 994 995 996 997 998 999
	 * Enable interrupts only for EOL and DESC conditions.
	 * We mark tx descriptors to receive a DESC interrupt
	 * when a tx queue gets deep; otherwise we wait for the
	 * EOL to reap descriptors.  Note that this is done to
	 * reduce interrupt load and this only defers reaping
	 * descriptors, never transmitting frames.  Aside from
	 * reducing interrupts this also permits more concurrency.
	 * The only potential downside is if the tx queue backs
	 * up in which case the top half of the kernel may backup
	 * due to a lack of tx descriptors.
1000
	 */
1001 1002 1003 1004 1005 1006 1007 1008 1009 1010
	qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
				AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
	qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
	if (qnum < 0) {
		/*
		 * NB: don't print a message, this happens
		 * normally on parts with too few tx queues
		 */
		return ERR_PTR(qnum);
	}
1011
	txq = &ah->txqs[qnum];
1012 1013 1014 1015 1016 1017
	if (!txq->setup) {
		txq->qnum = qnum;
		txq->link = NULL;
		INIT_LIST_HEAD(&txq->q);
		spin_lock_init(&txq->lock);
		txq->setup = true;
B
Bruno Randolf 已提交
1018
		txq->txq_len = 0;
1019
		txq->txq_max = ATH5K_TXQ_LEN_MAX;
1020
		txq->txq_poll_mark = false;
1021
		txq->txq_stuck = 0;
1022
	}
1023
	return &ah->txqs[qnum];
1024 1025
}

1026 1027
static int
ath5k_beaconq_setup(struct ath5k_hw *ah)
1028
{
1029
	struct ath5k_txq_info qi = {
1030 1031 1032 1033 1034
		/* XXX: default values not correct for B and XR channels,
		 * but who cares? */
		.tqi_aifs = AR5K_TUNE_AIFS,
		.tqi_cw_min = AR5K_TUNE_CWMIN,
		.tqi_cw_max = AR5K_TUNE_CWMAX,
1035 1036 1037
		/* NB: for dynamic turbo, don't enable any other interrupts */
		.tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
	};
1038

1039
	return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
1040 1041
}

1042
static int
1043
ath5k_beaconq_config(struct ath5k_hw *ah)
1044
{
1045 1046
	struct ath5k_txq_info qi;
	int ret;
1047

1048
	ret = ath5k_hw_get_tx_queueprops(ah, ah->bhalq, &qi);
1049 1050
	if (ret)
		goto err;
1051

1052 1053
	if (ah->opmode == NL80211_IFTYPE_AP ||
	    ah->opmode == NL80211_IFTYPE_MESH_POINT) {
1054 1055 1056 1057 1058 1059 1060
		/*
		 * Always burst out beacon and CAB traffic
		 * (aifs = cwmin = cwmax = 0)
		 */
		qi.tqi_aifs = 0;
		qi.tqi_cw_min = 0;
		qi.tqi_cw_max = 0;
1061
	} else if (ah->opmode == NL80211_IFTYPE_ADHOC) {
1062 1063 1064 1065 1066
		/*
		 * Adhoc mode; backoff between 0 and (2 * cw_min).
		 */
		qi.tqi_aifs = 0;
		qi.tqi_cw_min = 0;
1067
		qi.tqi_cw_max = 2 * AR5K_TUNE_CWMIN;
1068
	}
1069

1070
	ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
1071 1072
		"beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
		qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
1073

1074
	ret = ath5k_hw_set_tx_queueprops(ah, ah->bhalq, &qi);
1075
	if (ret) {
1076
		ATH5K_ERR(ah, "%s: unable to update parameters for beacon "
1077 1078 1079
			"hardware queue!\n", __func__);
		goto err;
	}
1080
	ret = ath5k_hw_reset_tx_queue(ah, ah->bhalq); /* push to h/w */
1081 1082
	if (ret)
		goto err;
1083

1084 1085 1086 1087
	/* reconfigure cabq with ready time to 80% of beacon_interval */
	ret = ath5k_hw_get_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
	if (ret)
		goto err;
1088

1089
	qi.tqi_ready_time = (ah->bintval * 80) / 100;
1090 1091 1092
	ret = ath5k_hw_set_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
	if (ret)
		goto err;
1093

1094 1095 1096
	ret = ath5k_hw_reset_tx_queue(ah, AR5K_TX_QUEUE_ID_CAB);
err:
	return ret;
1097 1098
}

1099 1100 1101
/**
 * ath5k_drain_tx_buffs - Empty tx buffers
 *
1102
 * @ah The &struct ath5k_hw
1103 1104 1105 1106 1107 1108 1109
 *
 * Empty tx buffers from all queues in preparation
 * of a reset or during shutdown.
 *
 * NB:	this assumes output has been stopped and
 *	we do not need to block ath5k_tx_tasklet
 */
1110
static void
1111
ath5k_drain_tx_buffs(struct ath5k_hw *ah)
1112
{
1113
	struct ath5k_txq *txq;
1114
	struct ath5k_buf *bf, *bf0;
1115
	int i;
1116

1117 1118 1119
	for (i = 0; i < ARRAY_SIZE(ah->txqs); i++) {
		if (ah->txqs[i].setup) {
			txq = &ah->txqs[i];
1120 1121
			spin_lock_bh(&txq->lock);
			list_for_each_entry_safe(bf, bf0, &txq->q, list) {
1122
				ath5k_debug_printtxbuf(ah, bf);
1123

1124
				ath5k_txbuf_free_skb(ah, bf);
1125

1126
				spin_lock(&ah->txbuflock);
1127 1128
				list_move_tail(&bf->list, &ah->txbuf);
				ah->txbuf_len++;
1129
				txq->txq_len--;
1130
				spin_unlock(&ah->txbuflock);
1131
			}
1132 1133 1134 1135
			txq->link = NULL;
			txq->txq_poll_mark = false;
			spin_unlock_bh(&txq->lock);
		}
1136
	}
1137 1138
}

1139
static void
1140
ath5k_txq_release(struct ath5k_hw *ah)
1141
{
1142
	struct ath5k_txq *txq = ah->txqs;
1143
	unsigned int i;
1144

1145
	for (i = 0; i < ARRAY_SIZE(ah->txqs); i++, txq++)
1146
		if (txq->setup) {
1147
			ath5k_hw_release_tx_queue(ah, txq->qnum);
1148 1149 1150
			txq->setup = false;
		}
}
1151 1152


1153 1154 1155
/*************\
* RX Handling *
\*************/
1156

1157 1158 1159
/*
 * Enable the receive h/w following a reset.
 */
1160
static int
1161
ath5k_rx_start(struct ath5k_hw *ah)
1162
{
1163 1164 1165
	struct ath_common *common = ath5k_hw_common(ah);
	struct ath5k_buf *bf;
	int ret;
1166

1167
	common->rx_bufsize = roundup(IEEE80211_MAX_FRAME_LEN, common->cachelsz);
1168

1169
	ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "cachelsz %u rx_bufsize %u\n",
1170
		  common->cachelsz, common->rx_bufsize);
1171

1172 1173 1174 1175
	spin_lock_bh(&ah->rxbuflock);
	ah->rxlink = NULL;
	list_for_each_entry(bf, &ah->rxbuf, list) {
		ret = ath5k_rxbuf_setup(ah, bf);
1176
		if (ret != 0) {
1177
			spin_unlock_bh(&ah->rxbuflock);
1178 1179
			goto err;
		}
1180
	}
1181
	bf = list_first_entry(&ah->rxbuf, struct ath5k_buf, list);
1182
	ath5k_hw_set_rxdp(ah, bf->daddr);
1183
	spin_unlock_bh(&ah->rxbuflock);
1184

1185
	ath5k_hw_start_rx_dma(ah);	/* enable recv descriptors */
1186
	ath5k_update_bssid_mask_and_opmode(ah, NULL); /* set filters, etc. */
1187
	ath5k_hw_start_rx_pcu(ah);	/* re-enable PCU/DMA engine */
1188 1189

	return 0;
1190
err:
1191 1192 1193
	return ret;
}

1194
/*
1195 1196 1197 1198 1199
 * Disable the receive logic on PCU (DRU)
 * In preparation for a shutdown.
 *
 * Note: Doesn't stop rx DMA, ath5k_hw_dma_stop
 * does.
1200 1201
 */
static void
1202
ath5k_rx_stop(struct ath5k_hw *ah)
1203 1204
{

1205
	ath5k_hw_set_rx_filter(ah, 0);	/* clear recv filter */
1206
	ath5k_hw_stop_rx_pcu(ah);	/* disable PCU */
1207

1208
	ath5k_debug_printrxbuffs(ah);
1209
}
1210

1211
static unsigned int
1212
ath5k_rx_decrypted(struct ath5k_hw *ah, struct sk_buff *skb,
1213 1214 1215 1216 1217
		   struct ath5k_rx_status *rs)
{
	struct ath_common *common = ath5k_hw_common(ah);
	struct ieee80211_hdr *hdr = (void *)skb->data;
	unsigned int keyix, hlen;
1218

1219 1220 1221
	if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
			rs->rs_keyix != AR5K_RXKEYIX_INVALID)
		return RX_FLAG_DECRYPTED;
1222

1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234
	/* Apparently when a default key is used to decrypt the packet
	   the hw does not set the index used to decrypt.  In such cases
	   get the index from the packet. */
	hlen = ieee80211_hdrlen(hdr->frame_control);
	if (ieee80211_has_protected(hdr->frame_control) &&
	    !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
	    skb->len >= hlen + 4) {
		keyix = skb->data[hlen + 3] >> 6;

		if (test_bit(keyix, common->keymap))
			return RX_FLAG_DECRYPTED;
	}
1235 1236 1237 1238

	return 0;
}

1239

1240
static void
1241
ath5k_check_ibss_tsf(struct ath5k_hw *ah, struct sk_buff *skb,
1242
		     struct ieee80211_rx_status *rxs)
1243
{
1244 1245 1246
	u64 tsf, bc_tstamp;
	u32 hw_tu;
	struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1247

O
Oleksij Rempel 已提交
1248
	if (le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS) {
1249 1250 1251 1252 1253
		/*
		 * Received an IBSS beacon with the same BSSID. Hardware *must*
		 * have updated the local TSF. We have to work around various
		 * hardware bugs, though...
		 */
1254
		tsf = ath5k_hw_get_tsf64(ah);
1255 1256
		bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
		hw_tu = TSF_TO_TU(tsf);
1257

1258
		ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
1259 1260 1261 1262 1263
			"beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
			(unsigned long long)bc_tstamp,
			(unsigned long long)rxs->mactime,
			(unsigned long long)(rxs->mactime - bc_tstamp),
			(unsigned long long)tsf);
1264

1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276
		/*
		 * Sometimes the HW will give us a wrong tstamp in the rx
		 * status, causing the timestamp extension to go wrong.
		 * (This seems to happen especially with beacon frames bigger
		 * than 78 byte (incl. FCS))
		 * But we know that the receive timestamp must be later than the
		 * timestamp of the beacon since HW must have synced to that.
		 *
		 * NOTE: here we assume mactime to be after the frame was
		 * received, not like mac80211 which defines it at the start.
		 */
		if (bc_tstamp > rxs->mactime) {
1277
			ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
1278 1279 1280 1281 1282
				"fixing mactime from %llx to %llx\n",
				(unsigned long long)rxs->mactime,
				(unsigned long long)tsf);
			rxs->mactime = tsf;
		}
1283

1284 1285 1286 1287 1288 1289
		/*
		 * Local TSF might have moved higher than our beacon timers,
		 * in that case we have to update them to continue sending
		 * beacons. This also takes care of synchronizing beacon sending
		 * times with other stations.
		 */
1290 1291
		if (hw_tu >= ah->nexttbtt)
			ath5k_beacon_update_timers(ah, bc_tstamp);
B
Bruno Randolf 已提交
1292 1293 1294 1295

		/* Check if the beacon timers are still correct, because a TSF
		 * update might have created a window between them - for a
		 * longer description see the comment of this function: */
1296 1297 1298
		if (!ath5k_hw_check_beacon_timers(ah, ah->bintval)) {
			ath5k_beacon_update_timers(ah, bc_tstamp);
			ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
B
Bruno Randolf 已提交
1299 1300
				"fixed beacon timers after beacon receive\n");
		}
1301 1302
	}
}
1303

1304 1305 1306 1307
/*
 * Compute padding position. skb must contain an IEEE 802.11 frame
 */
static int ath5k_common_padpos(struct sk_buff *skb)
1308
{
1309
	struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
1310 1311
	__le16 frame_control = hdr->frame_control;
	int padpos = 24;
1312

1313
	if (ieee80211_has_a4(frame_control))
1314
		padpos += ETH_ALEN;
1315 1316

	if (ieee80211_is_data_qos(frame_control))
1317 1318 1319
		padpos += IEEE80211_QOS_CTL_LEN;

	return padpos;
1320 1321
}

1322 1323 1324 1325 1326
/*
 * This function expects an 802.11 frame and returns the number of
 * bytes added, or -1 if we don't have enough header room.
 */
static int ath5k_add_padding(struct sk_buff *skb)
1327
{
1328 1329
	int padpos = ath5k_common_padpos(skb);
	int padsize = padpos & 3;
1330

1331
	if (padsize && skb->len > padpos) {
1332

1333 1334
		if (skb_headroom(skb) < padsize)
			return -1;
1335

1336
		skb_push(skb, padsize);
1337
		memmove(skb->data, skb->data + padsize, padpos);
1338 1339
		return padsize;
	}
B
Bob Copeland 已提交
1340

1341 1342
	return 0;
}
1343

1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360
/*
 * The MAC header is padded to have 32-bit boundary if the
 * packet payload is non-zero. The general calculation for
 * padsize would take into account odd header lengths:
 * padsize = 4 - (hdrlen & 3); however, since only
 * even-length headers are used, padding can only be 0 or 2
 * bytes and we can optimize this a bit.  We must not try to
 * remove padding from short control frames that do not have a
 * payload.
 *
 * This function expects an 802.11 frame and returns the number of
 * bytes removed.
 */
static int ath5k_remove_padding(struct sk_buff *skb)
{
	int padpos = ath5k_common_padpos(skb);
	int padsize = padpos & 3;
1361

1362
	if (padsize && skb->len >= padpos + padsize) {
1363 1364 1365
		memmove(skb->data + padsize, skb->data, padpos);
		skb_pull(skb, padsize);
		return padsize;
1366
	}
B
Bob Copeland 已提交
1367

1368
	return 0;
1369 1370 1371
}

static void
1372
ath5k_receive_frame(struct ath5k_hw *ah, struct sk_buff *skb,
1373
		    struct ath5k_rx_status *rs)
1374
{
1375
	struct ieee80211_rx_status *rxs;
O
Oleksij Rempel 已提交
1376
	struct ath_common *common = ath5k_hw_common(ah);
1377 1378 1379 1380 1381 1382 1383 1384

	ath5k_remove_padding(skb);

	rxs = IEEE80211_SKB_RXCB(skb);

	rxs->flag = 0;
	if (unlikely(rs->rs_status & AR5K_RXERR_MIC))
		rxs->flag |= RX_FLAG_MMIC_ERROR;
1385 1386 1387
	if (unlikely(rs->rs_status & AR5K_RXERR_CRC))
		rxs->flag |= RX_FLAG_FAILED_FCS_CRC;

1388 1389

	/*
1390 1391 1392 1393 1394 1395 1396
	 * always extend the mac timestamp, since this information is
	 * also needed for proper IBSS merging.
	 *
	 * XXX: it might be too late to do it here, since rs_tstamp is
	 * 15bit only. that means TSF extension has to be done within
	 * 32768usec (about 32ms). it might be necessary to move this to
	 * the interrupt handler, like it is done in madwifi.
1397
	 */
1398
	rxs->mactime = ath5k_extend_tsf(ah, rs->rs_tstamp);
1399
	rxs->flag |= RX_FLAG_MACTIME_END;
1400

1401 1402
	rxs->freq = ah->curchan->center_freq;
	rxs->band = ah->curchan->band;
1403

1404
	rxs->signal = ah->ah_noise_floor + rs->rs_rssi;
1405

1406
	rxs->antenna = rs->rs_antenna;
1407

1408
	if (rs->rs_antenna > 0 && rs->rs_antenna < 5)
1409
		ah->stats.antenna_rx[rs->rs_antenna]++;
1410
	else
1411
		ah->stats.antenna_rx[0]++; /* invalid */
1412

1413 1414
	rxs->rate_idx = ath5k_hw_to_driver_rix(ah, rs->rs_rate);
	rxs->flag |= ath5k_rx_decrypted(ah, skb, rs);
1415 1416 1417 1418 1419 1420 1421 1422 1423 1424
	switch (ah->ah_bwmode) {
	case AR5K_BWMODE_5MHZ:
		rxs->flag |= RX_FLAG_5MHZ;
		break;
	case AR5K_BWMODE_10MHZ:
		rxs->flag |= RX_FLAG_10MHZ;
		break;
	default:
		break;
	}
1425

1426
	if (rxs->rate_idx >= 0 && rs->rs_rate ==
1427
	    ah->sbands[ah->curchan->band].bitrates[rxs->rate_idx].hw_value_short)
1428
		rxs->flag |= RX_FLAG_SHORTPRE;
1429

1430
	trace_ath5k_rx(ah, skb);
1431

O
Oleksij Rempel 已提交
1432 1433
	if (ath_is_mybeacon(common, (struct ieee80211_hdr *)skb->data)) {
		ewma_add(&ah->ah_beacon_rssi_avg, rs->rs_rssi);
1434

O
Oleksij Rempel 已提交
1435 1436 1437 1438
		/* check beacons in IBSS mode */
		if (ah->opmode == NL80211_IFTYPE_ADHOC)
			ath5k_check_ibss_tsf(ah, skb, rxs);
	}
1439

1440
	ieee80211_rx(ah->hw, skb);
1441
}
1442

1443 1444 1445 1446
/** ath5k_frame_receive_ok() - Do we want to receive this frame or not?
 *
 * Check if we want to further process this frame or not. Also update
 * statistics. Return true if we want this frame, false if not.
1447
 */
1448
static bool
1449
ath5k_receive_frame_ok(struct ath5k_hw *ah, struct ath5k_rx_status *rs)
1450
{
1451 1452
	ah->stats.rx_all_count++;
	ah->stats.rx_bytes_count += rs->rs_datalen;
1453

1454
	if (unlikely(rs->rs_status)) {
1455 1456
		unsigned int filters;

1457
		if (rs->rs_status & AR5K_RXERR_CRC)
1458
			ah->stats.rxerr_crc++;
1459
		if (rs->rs_status & AR5K_RXERR_FIFO)
1460
			ah->stats.rxerr_fifo++;
1461
		if (rs->rs_status & AR5K_RXERR_PHY) {
1462
			ah->stats.rxerr_phy++;
1463
			if (rs->rs_phyerr > 0 && rs->rs_phyerr < 32)
1464
				ah->stats.rxerr_phy_code[rs->rs_phyerr]++;
1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478

			/*
			 * Treat packets that underwent a CCK or OFDM reset as having a bad CRC.
			 * These restarts happen when the radio resynchronizes to a stronger frame
			 * while receiving a weaker frame. Here we receive the prefix of the weak
			 * frame. Since these are incomplete packets, mark their CRC as invalid.
			 */
			if (rs->rs_phyerr == AR5K_RX_PHY_ERROR_OFDM_RESTART ||
			    rs->rs_phyerr == AR5K_RX_PHY_ERROR_CCK_RESTART) {
				rs->rs_status |= AR5K_RXERR_CRC;
				rs->rs_status &= ~AR5K_RXERR_PHY;
			} else {
				return false;
			}
1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490
		}
		if (rs->rs_status & AR5K_RXERR_DECRYPT) {
			/*
			 * Decrypt error.  If the error occurred
			 * because there was no hardware key, then
			 * let the frame through so the upper layers
			 * can process it.  This is necessary for 5210
			 * parts which have no way to setup a ``clear''
			 * key cache entry.
			 *
			 * XXX do key cache faulting
			 */
1491
			ah->stats.rxerr_decrypt++;
1492 1493 1494 1495 1496
			if (rs->rs_keyix == AR5K_RXKEYIX_INVALID &&
			    !(rs->rs_status & AR5K_RXERR_CRC))
				return true;
		}
		if (rs->rs_status & AR5K_RXERR_MIC) {
1497
			ah->stats.rxerr_mic++;
1498
			return true;
1499 1500
		}

1501 1502 1503 1504 1505 1506 1507 1508 1509
		/*
		 * Reject any frames with non-crypto errors, and take into account the
		 * current FIF_* filters.
		 */
		filters = AR5K_RXERR_DECRYPT;
		if (ah->fif_filter_flags & FIF_FCSFAIL)
			filters |= AR5K_RXERR_CRC;

		if (rs->rs_status & ~filters)
1510 1511
			return false;
	}
1512

1513
	if (unlikely(rs->rs_more)) {
1514
		ah->stats.rxerr_jumbo++;
1515 1516 1517
		return false;
	}
	return true;
1518 1519
}

1520
static void
1521
ath5k_set_current_imask(struct ath5k_hw *ah)
1522
{
1523
	enum ath5k_int imask;
1524 1525
	unsigned long flags;

1526 1527 1528
	spin_lock_irqsave(&ah->irqlock, flags);
	imask = ah->imask;
	if (ah->rx_pending)
1529
		imask &= ~AR5K_INT_RX_ALL;
1530
	if (ah->tx_pending)
1531
		imask &= ~AR5K_INT_TX_ALL;
1532 1533
	ath5k_hw_set_imr(ah, imask);
	spin_unlock_irqrestore(&ah->irqlock, flags);
1534 1535
}

1536
static void
1537
ath5k_tasklet_rx(unsigned long data)
1538
{
1539 1540 1541
	struct ath5k_rx_status rs = {};
	struct sk_buff *skb, *next_skb;
	dma_addr_t next_skb_addr;
1542
	struct ath5k_hw *ah = (void *)data;
L
Luis R. Rodriguez 已提交
1543
	struct ath_common *common = ath5k_hw_common(ah);
1544 1545 1546
	struct ath5k_buf *bf;
	struct ath5k_desc *ds;
	int ret;
1547

1548 1549 1550
	spin_lock(&ah->rxbuflock);
	if (list_empty(&ah->rxbuf)) {
		ATH5K_WARN(ah, "empty rx buf pool\n");
1551 1552 1553
		goto unlock;
	}
	do {
1554
		bf = list_first_entry(&ah->rxbuf, struct ath5k_buf, list);
1555 1556 1557
		BUG_ON(bf->skb == NULL);
		skb = bf->skb;
		ds = bf->desc;
1558

1559
		/* bail if HW is still using self-linked descriptor */
1560
		if (ath5k_hw_get_rxdp(ah) == bf->daddr)
1561
			break;
1562

1563
		ret = ah->ah_proc_rx_desc(ah, ds, &rs);
1564 1565 1566
		if (unlikely(ret == -EINPROGRESS))
			break;
		else if (unlikely(ret)) {
1567 1568
			ATH5K_ERR(ah, "error in processing rx descriptor\n");
			ah->stats.rxerr_proc++;
1569 1570
			break;
		}
1571

1572 1573
		if (ath5k_receive_frame_ok(ah, &rs)) {
			next_skb = ath5k_rx_skb_alloc(ah, &next_skb_addr);
1574

1575 1576 1577 1578 1579 1580
			/*
			 * If we can't replace bf->skb with a new skb under
			 * memory pressure, just skip this packet
			 */
			if (!next_skb)
				goto next;
1581

1582
			dma_unmap_single(ah->dev, bf->skbaddr,
1583
					 common->rx_bufsize,
1584
					 DMA_FROM_DEVICE);
1585

1586
			skb_put(skb, rs.rs_datalen);
1587

1588
			ath5k_receive_frame(ah, skb, &rs);
1589

1590 1591
			bf->skb = next_skb;
			bf->skbaddr = next_skb_addr;
1592
		}
1593
next:
1594 1595
		list_move_tail(&bf->list, &ah->rxbuf);
	} while (ath5k_rxbuf_setup(ah, bf) == 0);
1596
unlock:
1597 1598 1599
	spin_unlock(&ah->rxbuflock);
	ah->rx_pending = false;
	ath5k_set_current_imask(ah);
1600 1601
}

B
Bruno Randolf 已提交
1602

1603 1604 1605
/*************\
* TX Handling *
\*************/
B
Bruno Randolf 已提交
1606

1607
void
1608
ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
1609
	       struct ath5k_txq *txq, struct ieee80211_tx_control *control)
1610
{
1611
	struct ath5k_hw *ah = hw->priv;
1612 1613 1614
	struct ath5k_buf *bf;
	unsigned long flags;
	int padsize;
B
Bruno Randolf 已提交
1615

1616
	trace_ath5k_tx(ah, skb, txq);
B
Bruno Randolf 已提交
1617

1618 1619 1620 1621 1622 1623
	/*
	 * The hardware expects the header padded to 4 byte boundaries.
	 * If this is not the case, we add the padding after the header.
	 */
	padsize = ath5k_add_padding(skb);
	if (padsize < 0) {
1624
		ATH5K_ERR(ah, "tx hdrlen not %%4: not enough"
1625 1626 1627
			  " headroom to pad");
		goto drop_packet;
	}
1628

1629 1630
	if (txq->txq_len >= txq->txq_max &&
	    txq->qnum <= AR5K_TX_QUEUE_ID_DATA_MAX)
B
Bruno Randolf 已提交
1631 1632
		ieee80211_stop_queue(hw, txq->qnum);

1633 1634 1635 1636
	spin_lock_irqsave(&ah->txbuflock, flags);
	if (list_empty(&ah->txbuf)) {
		ATH5K_ERR(ah, "no further txbuf available, dropping packet\n");
		spin_unlock_irqrestore(&ah->txbuflock, flags);
B
Bruno Randolf 已提交
1637
		ieee80211_stop_queues(hw);
1638
		goto drop_packet;
1639
	}
1640
	bf = list_first_entry(&ah->txbuf, struct ath5k_buf, list);
1641
	list_del(&bf->list);
1642 1643
	ah->txbuf_len--;
	if (list_empty(&ah->txbuf))
1644
		ieee80211_stop_queues(hw);
1645
	spin_unlock_irqrestore(&ah->txbuflock, flags);
1646 1647 1648

	bf->skb = skb;

1649
	if (ath5k_txbuf_setup(ah, bf, txq, padsize, control)) {
1650
		bf->skb = NULL;
1651 1652 1653 1654
		spin_lock_irqsave(&ah->txbuflock, flags);
		list_add_tail(&bf->list, &ah->txbuf);
		ah->txbuf_len++;
		spin_unlock_irqrestore(&ah->txbuflock, flags);
1655
		goto drop_packet;
1656
	}
1657
	return;
1658

1659
drop_packet:
F
Felix Fietkau 已提交
1660
	ieee80211_free_txskb(hw, skb);
1661 1662
}

1663
static void
1664
ath5k_tx_frame_completed(struct ath5k_hw *ah, struct sk_buff *skb,
1665 1666
			 struct ath5k_txq *txq, struct ath5k_tx_status *ts,
			 struct ath5k_buf *bf)
1667 1668
{
	struct ieee80211_tx_info *info;
1669
	u8 tries[3];
1670
	int i;
1671
	int size = 0;
1672

1673 1674
	ah->stats.tx_all_count++;
	ah->stats.tx_bytes_count += skb->len;
1675 1676
	info = IEEE80211_SKB_CB(skb);

1677 1678 1679
	size = min_t(int, sizeof(info->status.rates), sizeof(bf->rates));
	memcpy(info->status.rates, bf->rates, size);

1680 1681 1682 1683
	tries[0] = info->status.rates[0].count;
	tries[1] = info->status.rates[1].count;
	tries[2] = info->status.rates[2].count;

1684
	ieee80211_tx_info_clear_status(info);
1685 1686

	for (i = 0; i < ts->ts_final_idx; i++) {
1687 1688 1689
		struct ieee80211_tx_rate *r =
			&info->status.rates[i];

1690
		r->count = tries[i];
1691 1692
	}

1693
	info->status.rates[ts->ts_final_idx].count = ts->ts_final_retry;
1694
	info->status.rates[ts->ts_final_idx + 1].idx = -1;
1695 1696

	if (unlikely(ts->ts_status)) {
1697
		ah->stats.ack_fail++;
1698 1699
		if (ts->ts_status & AR5K_TXERR_FILT) {
			info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
1700
			ah->stats.txerr_filt++;
1701 1702
		}
		if (ts->ts_status & AR5K_TXERR_XRETRY)
1703
			ah->stats.txerr_retry++;
1704
		if (ts->ts_status & AR5K_TXERR_FIFO)
1705
			ah->stats.txerr_fifo++;
1706 1707 1708
	} else {
		info->flags |= IEEE80211_TX_STAT_ACK;
		info->status.ack_signal = ts->ts_rssi;
1709 1710 1711

		/* count the successful attempt as well */
		info->status.rates[ts->ts_final_idx].count++;
1712 1713 1714 1715 1716 1717 1718 1719 1720
	}

	/*
	* Remove MAC header padding before giving the frame
	* back to mac80211.
	*/
	ath5k_remove_padding(skb);

	if (ts->ts_antenna > 0 && ts->ts_antenna < 5)
1721
		ah->stats.antenna_tx[ts->ts_antenna]++;
1722
	else
1723
		ah->stats.antenna_tx[0]++; /* invalid */
1724

1725 1726
	trace_ath5k_tx_complete(ah, skb, txq, ts);
	ieee80211_tx_status(ah->hw, skb);
1727
}
1728 1729

static void
1730
ath5k_tx_processq(struct ath5k_hw *ah, struct ath5k_txq *txq)
1731
{
1732 1733 1734 1735
	struct ath5k_tx_status ts = {};
	struct ath5k_buf *bf, *bf0;
	struct ath5k_desc *ds;
	struct sk_buff *skb;
1736
	int ret;
1737

1738 1739
	spin_lock(&txq->lock);
	list_for_each_entry_safe(bf, bf0, &txq->q, list) {
1740 1741 1742 1743 1744 1745 1746

		txq->txq_poll_mark = false;

		/* skb might already have been processed last time. */
		if (bf->skb != NULL) {
			ds = bf->desc;

1747
			ret = ah->ah_proc_tx_desc(ah, ds, &ts);
1748 1749 1750
			if (unlikely(ret == -EINPROGRESS))
				break;
			else if (unlikely(ret)) {
1751
				ATH5K_ERR(ah,
1752 1753 1754 1755 1756 1757 1758
					"error %d while processing "
					"queue %u\n", ret, txq->qnum);
				break;
			}

			skb = bf->skb;
			bf->skb = NULL;
1759

1760
			dma_unmap_single(ah->dev, bf->skbaddr, skb->len,
1761
					DMA_TO_DEVICE);
1762
			ath5k_tx_frame_completed(ah, skb, txq, &ts, bf);
1763
		}
1764

1765 1766 1767
		/*
		 * It's possible that the hardware can say the buffer is
		 * completed when it hasn't yet loaded the ds_link from
1768 1769
		 * host memory and moved on.
		 * Always keep the last descriptor to avoid HW races...
1770
		 */
1771 1772 1773 1774
		if (ath5k_hw_get_txdp(ah, txq->qnum) != bf->daddr) {
			spin_lock(&ah->txbuflock);
			list_move_tail(&bf->list, &ah->txbuf);
			ah->txbuf_len++;
1775
			txq->txq_len--;
1776
			spin_unlock(&ah->txbuflock);
1777
		}
1778 1779
	}
	spin_unlock(&txq->lock);
B
Bruno Randolf 已提交
1780
	if (txq->txq_len < ATH5K_TXQ_LEN_LOW && txq->qnum < 4)
1781
		ieee80211_wake_queue(ah->hw, txq->qnum);
1782 1783 1784 1785 1786
}

static void
ath5k_tasklet_tx(unsigned long data)
{
B
Bob Copeland 已提交
1787
	int i;
1788
	struct ath5k_hw *ah = (void *)data;
1789

1790
	for (i = 0; i < AR5K_NUM_TX_QUEUES; i++)
1791
		if (ah->txqs[i].setup && (ah->ah_txq_isr_txok_all & BIT(i)))
1792
			ath5k_tx_processq(ah, &ah->txqs[i]);
1793

1794 1795
	ah->tx_pending = false;
	ath5k_set_current_imask(ah);
1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806
}


/*****************\
* Beacon handling *
\*****************/

/*
 * Setup the beacon frame for transmit.
 */
static int
1807
ath5k_beacon_setup(struct ath5k_hw *ah, struct ath5k_buf *bf)
1808 1809
{
	struct sk_buff *skb = bf->skb;
J
Johannes Berg 已提交
1810
	struct	ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1811
	struct ath5k_desc *ds;
1812 1813
	int ret = 0;
	u8 antenna;
1814
	u32 flags;
1815
	const int padsize = 0;
1816

1817
	bf->skbaddr = dma_map_single(ah->dev, skb->data, skb->len,
1818
			DMA_TO_DEVICE);
1819
	ATH5K_DBG(ah, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
1820 1821
			"skbaddr %llx\n", skb, skb->data, skb->len,
			(unsigned long long)bf->skbaddr);
1822

1823 1824
	if (dma_mapping_error(ah->dev, bf->skbaddr)) {
		ATH5K_ERR(ah, "beacon DMA mapping failed\n");
1825 1826
		dev_kfree_skb_any(skb);
		bf->skb = NULL;
1827 1828 1829 1830
		return -EIO;
	}

	ds = bf->desc;
1831
	antenna = ah->ah_tx_ant;
1832 1833

	flags = AR5K_TXDESC_NOACK;
1834
	if (ah->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
1835 1836
		ds->ds_link = bf->daddr;	/* self-linked */
		flags |= AR5K_TXDESC_VEOL;
1837
	} else
1838
		ds->ds_link = 0;
1839 1840 1841 1842 1843 1844 1845

	/*
	 * If we use multiple antennas on AP and use
	 * the Sectored AP scenario, switch antenna every
	 * 4 beacons to make sure everybody hears our AP.
	 * When a client tries to associate, hw will keep
	 * track of the tx antenna to be used for this client
1846
	 * automatically, based on ACKed packets.
1847 1848 1849 1850 1851
	 *
	 * Note: AP still listens and transmits RTS on the
	 * default antenna which is supposed to be an omni.
	 *
	 * Note2: On sectored scenarios it's possible to have
B
Bob Copeland 已提交
1852 1853 1854 1855 1856
	 * multiple antennas (1 omni -- the default -- and 14
	 * sectors), so if we choose to actually support this
	 * mode, we need to allow the user to set how many antennas
	 * we have and tweak the code below to send beacons
	 * on all of them.
1857 1858
	 */
	if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
1859
		antenna = ah->bsent & 4 ? 2 : 1;
1860

1861

1862 1863 1864
	/* FIXME: If we are in g mode and rate is a CCK rate
	 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
	 * from tx power (value is in dB units already) */
1865
	ds->ds_data = bf->skbaddr;
1866
	ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
1867
			ieee80211_get_hdrlen_from_skb(skb), padsize,
1868 1869
			AR5K_PKT_TYPE_BEACON,
			(ah->ah_txpower.txp_requested * 2),
1870
			ieee80211_get_tx_rate(ah->hw, info)->hw_value,
1871
			1, AR5K_TXKEYIX_INVALID,
1872
			antenna, flags, 0, 0);
1873 1874 1875 1876 1877
	if (ret)
		goto err_unmap;

	return 0;
err_unmap:
1878
	dma_unmap_single(ah->dev, bf->skbaddr, skb->len, DMA_TO_DEVICE);
1879 1880 1881
	return ret;
}

1882 1883 1884 1885 1886 1887 1888
/*
 * Updates the beacon that is sent by ath5k_beacon_send.  For adhoc,
 * this is called only once at config_bss time, for AP we do it every
 * SWBA interrupt so that the TIM will reflect buffered frames.
 *
 * Called with the beacon lock.
 */
1889
int
1890 1891 1892
ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
{
	int ret;
1893
	struct ath5k_hw *ah = hw->priv;
1894
	struct ath5k_vif *avf;
1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908
	struct sk_buff *skb;

	if (WARN_ON(!vif)) {
		ret = -EINVAL;
		goto out;
	}

	skb = ieee80211_beacon_get(hw, vif);

	if (!skb) {
		ret = -ENOMEM;
		goto out;
	}

1909
	avf = (void *)vif->drv_priv;
1910
	ath5k_txbuf_free_skb(ah, avf->bbuf);
1911
	avf->bbuf->skb = skb;
1912
	ret = ath5k_beacon_setup(ah, avf->bbuf);
1913 1914 1915 1916
out:
	return ret;
}

1917 1918 1919 1920 1921
/*
 * Transmit a beacon frame at SWBA.  Dynamic updates to the
 * frame contents are done as needed and the slot time is
 * also adjusted based on current state.
 *
1922 1923
 * This is called from software irq context (beacontq tasklets)
 * or user context from ath5k_beacon_config.
1924 1925
 */
static void
1926
ath5k_beacon_send(struct ath5k_hw *ah)
1927
{
1928 1929 1930
	struct ieee80211_vif *vif;
	struct ath5k_vif *avf;
	struct ath5k_buf *bf;
1931
	struct sk_buff *skb;
1932
	int err;
1933

1934
	ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON, "in beacon_send\n");
1935 1936 1937

	/*
	 * Check if the previous beacon has gone out.  If
B
Bob Copeland 已提交
1938
	 * not, don't don't try to post another: skip this
1939 1940 1941 1942
	 * period and wait for the next.  Missed beacons
	 * indicate a problem and should not occur.  If we
	 * miss too many consecutive beacons reset the device.
	 */
1943 1944 1945 1946 1947 1948
	if (unlikely(ath5k_hw_num_tx_pending(ah, ah->bhalq) != 0)) {
		ah->bmisscount++;
		ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
			"missed %u consecutive beacons\n", ah->bmisscount);
		if (ah->bmisscount > 10) {	/* NB: 10 is a guess */
			ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
1949
				"stuck beacon time (%u missed)\n",
1950 1951
				ah->bmisscount);
			ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
1952
				  "stuck beacon, resetting\n");
1953
			ieee80211_queue_work(ah->hw, &ah->reset_work);
1954 1955 1956
		}
		return;
	}
1957 1958
	if (unlikely(ah->bmisscount != 0)) {
		ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
1959
			"resume beacon xmit after %u misses\n",
1960 1961
			ah->bmisscount);
		ah->bmisscount = 0;
1962 1963
	}

1964 1965
	if ((ah->opmode == NL80211_IFTYPE_AP && ah->num_ap_vifs +
			ah->num_mesh_vifs > 1) ||
1966
			ah->opmode == NL80211_IFTYPE_MESH_POINT) {
1967 1968
		u64 tsf = ath5k_hw_get_tsf64(ah);
		u32 tsftu = TSF_TO_TU(tsf);
1969 1970 1971
		int slot = ((tsftu % ah->bintval) * ATH_BCBUF) / ah->bintval;
		vif = ah->bslot[(slot + 1) % ATH_BCBUF];
		ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
1972
			"tsf %llx tsftu %x intval %u slot %u vif %p\n",
1973
			(unsigned long long)tsf, tsftu, ah->bintval, slot, vif);
1974
	} else /* only one interface */
1975
		vif = ah->bslot[0];
1976 1977 1978 1979 1980 1981 1982

	if (!vif)
		return;

	avf = (void *)vif->drv_priv;
	bf = avf->bbuf;

1983 1984 1985 1986 1987
	/*
	 * Stop any current dma and put the new frame on the queue.
	 * This should never fail since we check above that no frames
	 * are still pending on the queue.
	 */
1988 1989
	if (unlikely(ath5k_hw_stop_beacon_queue(ah, ah->bhalq))) {
		ATH5K_WARN(ah, "beacon queue %u didn't start/stop ?\n", ah->bhalq);
1990 1991 1992
		/* NB: hw still stops DMA, so proceed */
	}

J
Javier Cardona 已提交
1993
	/* refresh the beacon for AP or MESH mode */
1994
	if (ah->opmode == NL80211_IFTYPE_AP ||
1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005
	    ah->opmode == NL80211_IFTYPE_MESH_POINT) {
		err = ath5k_beacon_update(ah->hw, vif);
		if (err)
			return;
	}

	if (unlikely(bf->skb == NULL || ah->opmode == NL80211_IFTYPE_STATION ||
		     ah->opmode == NL80211_IFTYPE_MONITOR)) {
		ATH5K_WARN(ah, "bf=%p bf_skb=%p\n", bf, bf->skb);
		return;
	}
B
Bob Copeland 已提交
2006

2007
	trace_ath5k_tx(ah, bf->skb, &ah->txqs[ah->bhalq]);
2008

2009 2010 2011 2012
	ath5k_hw_set_txdp(ah, ah->bhalq, bf->daddr);
	ath5k_hw_start_tx_dma(ah, ah->bhalq);
	ATH5K_DBG(ah, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
		ah->bhalq, (unsigned long long)bf->daddr, bf->desc);
2013

2014
	skb = ieee80211_get_buffered_bc(ah->hw, vif);
2015
	while (skb) {
2016
		ath5k_tx_queue(ah->hw, skb, ah->cabq, NULL);
2017

2018
		if (ah->cabq->txq_len >= ah->cabq->txq_max)
2019 2020
			break;

2021
		skb = ieee80211_get_buffered_bc(ah->hw, vif);
2022 2023
	}

2024
	ah->bsent++;
2025 2026
}

2027 2028 2029
/**
 * ath5k_beacon_update_timers - update beacon timers
 *
2030
 * @ah: struct ath5k_hw pointer we are operating on
2031 2032 2033 2034 2035 2036 2037 2038
 * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
 *          beacon timer update based on the current HW TSF.
 *
 * Calculate the next target beacon transmit time (TBTT) based on the timestamp
 * of a received beacon or the current local hardware TSF and write it to the
 * beacon timer registers.
 *
 * This is called in a variety of situations, e.g. when a beacon is received,
2039
 * when a TSF update has been detected, but also when an new IBSS is created or
2040 2041 2042
 * when we otherwise know we have to update the timers, but we keep it in this
 * function to have it all together in one place.
 */
2043
void
2044
ath5k_beacon_update_timers(struct ath5k_hw *ah, u64 bc_tsf)
2045
{
2046 2047
	u32 nexttbtt, intval, hw_tu, bc_tu;
	u64 hw_tsf;
2048

2049
	intval = ah->bintval & AR5K_BEACON_PERIOD;
2050 2051
	if (ah->opmode == NL80211_IFTYPE_AP && ah->num_ap_vifs
		+ ah->num_mesh_vifs > 1) {
2052 2053
		intval /= ATH_BCBUF;	/* staggered multi-bss beacons */
		if (intval < 15)
2054
			ATH5K_WARN(ah, "intval %u is too low, min 15\n",
2055 2056
				   intval);
	}
2057 2058 2059
	if (WARN_ON(!intval))
		return;

2060 2061
	/* beacon TSF converted to TU */
	bc_tu = TSF_TO_TU(bc_tsf);
2062

2063 2064 2065
	/* current TSF converted to TU */
	hw_tsf = ath5k_hw_get_tsf64(ah);
	hw_tu = TSF_TO_TU(hw_tsf);
2066

2067
#define FUDGE (AR5K_TUNE_SW_BEACON_RESP + 3)
2068
	/* We use FUDGE to make sure the next TBTT is ahead of the current TU.
L
Lucas De Marchi 已提交
2069
	 * Since we later subtract AR5K_TUNE_SW_BEACON_RESP (10) in the timer
2070 2071
	 * configuration we need to make sure it is bigger than that. */

2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086
	if (bc_tsf == -1) {
		/*
		 * no beacons received, called internally.
		 * just need to refresh timers based on HW TSF.
		 */
		nexttbtt = roundup(hw_tu + FUDGE, intval);
	} else if (bc_tsf == 0) {
		/*
		 * no beacon received, probably called by ath5k_reset_tsf().
		 * reset TSF to start with 0.
		 */
		nexttbtt = intval;
		intval |= AR5K_BEACON_RESET_TSF;
	} else if (bc_tsf > hw_tsf) {
		/*
L
Lucas De Marchi 已提交
2087
		 * beacon received, SW merge happened but HW TSF not yet updated.
2088 2089 2090 2091 2092
		 * not possible to reconfigure timers yet, but next time we
		 * receive a beacon with the same BSSID, the hardware will
		 * automatically update the TSF and then we need to reconfigure
		 * the timers.
		 */
2093
		ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106
			"need to wait for HW TSF sync\n");
		return;
	} else {
		/*
		 * most important case for beacon synchronization between STA.
		 *
		 * beacon received and HW TSF has been already updated by HW.
		 * update next TBTT based on the TSF of the beacon, but make
		 * sure it is ahead of our local TSF timer.
		 */
		nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
	}
#undef FUDGE
2107

2108
	ah->nexttbtt = nexttbtt;
2109

2110
	intval |= AR5K_BEACON_ENA;
2111
	ath5k_hw_init_beacon_timers(ah, nexttbtt, intval);
2112 2113 2114 2115 2116 2117

	/*
	 * debugging output last in order to preserve the time critical aspect
	 * of this function
	 */
	if (bc_tsf == -1)
2118
		ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
2119 2120
			"reconfigured timers based on HW TSF\n");
	else if (bc_tsf == 0)
2121
		ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
2122 2123
			"reset HW TSF and timers\n");
	else
2124
		ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
2125 2126
			"updated timers based on beacon TSF\n");

2127
	ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
2128 2129 2130
			  "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
			  (unsigned long long) bc_tsf,
			  (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
2131
	ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
2132 2133 2134
		intval & AR5K_BEACON_PERIOD,
		intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
		intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
2135 2136
}

2137 2138 2139
/**
 * ath5k_beacon_config - Configure the beacon queues and interrupts
 *
2140
 * @ah: struct ath5k_hw pointer we are operating on
2141
 *
2142
 * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
2143
 * interrupts to detect TSF updates only.
2144
 */
2145
void
2146
ath5k_beacon_config(struct ath5k_hw *ah)
2147
{
2148
	spin_lock_bh(&ah->block);
2149 2150
	ah->bmisscount = 0;
	ah->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
2151

2152
	if (ah->enable_beacon) {
2153
		/*
2154 2155
		 * In IBSS mode we use a self-linked tx descriptor and let the
		 * hardware send the beacons automatically. We have to load it
2156
		 * only once here.
2157
		 * We use the SWBA interrupt only to keep track of the beacon
2158
		 * timers in order to detect automatic TSF updates.
2159
		 */
2160
		ath5k_beaconq_config(ah);
2161

2162
		ah->imask |= AR5K_INT_SWBA;
2163

2164
		if (ah->opmode == NL80211_IFTYPE_ADHOC) {
2165
			if (ath5k_hw_hasveol(ah))
2166
				ath5k_beacon_send(ah);
J
Jiri Slaby 已提交
2167
		} else
2168
			ath5k_beacon_update_timers(ah, -1);
2169
	} else {
2170
		ath5k_hw_stop_beacon_queue(ah, ah->bhalq);
2171 2172
	}

2173
	ath5k_hw_set_imr(ah, ah->imask);
2174
	mmiowb();
2175
	spin_unlock_bh(&ah->block);
2176 2177
}

N
Nick Kossifidis 已提交
2178 2179
static void ath5k_tasklet_beacon(unsigned long data)
{
2180
	struct ath5k_hw *ah = (struct ath5k_hw *) data;
N
Nick Kossifidis 已提交
2181 2182 2183 2184 2185 2186

	/*
	 * Software beacon alert--time to send a beacon.
	 *
	 * In IBSS mode we use this interrupt just to
	 * keep track of the next TBTT (target beacon
2187
	 * transmission time) in order to detect whether
N
Nick Kossifidis 已提交
2188 2189
	 * automatic TSF updates happened.
	 */
2190
	if (ah->opmode == NL80211_IFTYPE_ADHOC) {
2191
		/* XXX: only if VEOL supported */
2192 2193 2194
		u64 tsf = ath5k_hw_get_tsf64(ah);
		ah->nexttbtt += ah->bintval;
		ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
N
Nick Kossifidis 已提交
2195 2196
				"SWBA nexttbtt: %x hw_tu: %x "
				"TSF: %llx\n",
2197
				ah->nexttbtt,
N
Nick Kossifidis 已提交
2198 2199 2200
				TSF_TO_TU(tsf),
				(unsigned long long) tsf);
	} else {
2201 2202 2203
		spin_lock(&ah->block);
		ath5k_beacon_send(ah);
		spin_unlock(&ah->block);
N
Nick Kossifidis 已提交
2204 2205 2206
	}
}

2207 2208 2209 2210 2211

/********************\
* Interrupt handling *
\********************/

2212 2213 2214
static void
ath5k_intr_calibration_poll(struct ath5k_hw *ah)
{
2215
	if (time_is_before_eq_jiffies(ah->ah_cal_next_ani) &&
N
Nick Kossifidis 已提交
2216 2217 2218 2219 2220
	   !(ah->ah_cal_mask & AR5K_CALIBRATION_FULL) &&
	   !(ah->ah_cal_mask & AR5K_CALIBRATION_SHORT)) {

		/* Run ANI only when calibration is not active */

2221 2222
		ah->ah_cal_next_ani = jiffies +
			msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_ANI);
2223
		tasklet_schedule(&ah->ani_tasklet);
2224

N
Nick Kossifidis 已提交
2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238
	} else if (time_is_before_eq_jiffies(ah->ah_cal_next_short) &&
		!(ah->ah_cal_mask & AR5K_CALIBRATION_FULL) &&
		!(ah->ah_cal_mask & AR5K_CALIBRATION_SHORT)) {

		/* Run calibration only when another calibration
		 * is not running.
		 *
		 * Note: This is for both full/short calibration,
		 * if it's time for a full one, ath5k_calibrate_work will deal
		 * with it. */

		ah->ah_cal_next_short = jiffies +
			msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_SHORT);
		ieee80211_queue_work(ah->hw, &ah->calib_work);
2239 2240 2241 2242 2243 2244
	}
	/* we could use SWI to generate enough interrupts to meet our
	 * calibration interval requirements, if necessary:
	 * AR5K_REG_ENABLE_BITS(ah, AR5K_CR, AR5K_CR_SWI); */
}

2245
static void
2246
ath5k_schedule_rx(struct ath5k_hw *ah)
2247
{
2248 2249
	ah->rx_pending = true;
	tasklet_schedule(&ah->rxtq);
2250 2251 2252
}

static void
2253
ath5k_schedule_tx(struct ath5k_hw *ah)
2254
{
2255 2256
	ah->tx_pending = true;
	tasklet_schedule(&ah->txtq);
2257 2258
}

P
Pavel Roskin 已提交
2259
static irqreturn_t
2260 2261
ath5k_intr(int irq, void *dev_id)
{
2262
	struct ath5k_hw *ah = dev_id;
2263 2264 2265
	enum ath5k_int status;
	unsigned int counter = 1000;

N
Nick Kossifidis 已提交
2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276

	/*
	 * If hw is not ready (or detached) and we get an
	 * interrupt, or if we have no interrupts pending
	 * (that means it's not for us) skip it.
	 *
	 * NOTE: Group 0/1 PCI interface registers are not
	 * supported on WiSOCs, so we can't check for pending
	 * interrupts (ISR belongs to another register group
	 * so we are ok).
	 */
2277
	if (unlikely(test_bit(ATH_STAT_INVALID, ah->status) ||
N
Nick Kossifidis 已提交
2278 2279
			((ath5k_get_bus_type(ah) != ATH_AHB) &&
			!ath5k_hw_is_intr_pending(ah))))
2280 2281
		return IRQ_NONE;

N
Nick Kossifidis 已提交
2282
	/** Main loop **/
2283
	do {
N
Nick Kossifidis 已提交
2284 2285
		ath5k_hw_get_isr(ah, &status);	/* NB: clears IRQ too */

2286 2287
		ATH5K_DBG(ah, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
				status, ah->imask);
N
Nick Kossifidis 已提交
2288 2289 2290 2291 2292 2293 2294 2295

		/*
		 * Fatal hw error -> Log and reset
		 *
		 * Fatal errors are unrecoverable so we have to
		 * reset the card. These errors include bus and
		 * dma errors.
		 */
2296
		if (unlikely(status & AR5K_INT_FATAL)) {
N
Nick Kossifidis 已提交
2297

2298
			ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
2299
				  "fatal int, resetting\n");
2300
			ieee80211_queue_work(ah->hw, &ah->reset_work);
N
Nick Kossifidis 已提交
2301 2302 2303 2304 2305 2306 2307 2308

		/*
		 * RX Overrun -> Count and reset if needed
		 *
		 * Receive buffers are full. Either the bus is busy or
		 * the CPU is not fast enough to process all received
		 * frames.
		 */
2309
		} else if (unlikely(status & AR5K_INT_RXORN)) {
N
Nick Kossifidis 已提交
2310

B
Bruno Randolf 已提交
2311 2312 2313
			/*
			 * Older chipsets need a reset to come out of this
			 * condition, but we treat it as RX for newer chips.
N
Nick Kossifidis 已提交
2314
			 * We don't know exactly which versions need a reset
B
Bruno Randolf 已提交
2315 2316
			 * this guess is copied from the HAL.
			 */
2317
			ah->stats.rxorn_intr++;
N
Nick Kossifidis 已提交
2318

2319
			if (ah->ah_mac_srev < AR5K_SREV_AR5212) {
2320
				ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
2321
					  "rx overrun, resetting\n");
2322
				ieee80211_queue_work(ah->hw, &ah->reset_work);
2323
			} else
2324
				ath5k_schedule_rx(ah);
N
Nick Kossifidis 已提交
2325

2326
		} else {
N
Nick Kossifidis 已提交
2327 2328

			/* Software Beacon Alert -> Schedule beacon tasklet */
2329
			if (status & AR5K_INT_SWBA)
2330
				tasklet_hi_schedule(&ah->beacontq);
2331

N
Nick Kossifidis 已提交
2332 2333 2334 2335 2336 2337 2338 2339
			/*
			 * No more RX descriptors -> Just count
			 *
			 * NB: the hardware should re-read the link when
			 *     RXE bit is written, but it doesn't work at
			 *     least on older hardware revs.
			 */
			if (status & AR5K_INT_RXEOL)
2340
				ah->stats.rxeol_intr++;
N
Nick Kossifidis 已提交
2341 2342 2343 2344


			/* TX Underrun -> Bump tx trigger level */
			if (status & AR5K_INT_TXURN)
2345
				ath5k_hw_update_tx_triglevel(ah, true);
N
Nick Kossifidis 已提交
2346 2347

			/* RX -> Schedule rx tasklet */
2348
			if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
2349
				ath5k_schedule_rx(ah);
N
Nick Kossifidis 已提交
2350 2351 2352 2353 2354 2355

			/* TX -> Schedule tx tasklet */
			if (status & (AR5K_INT_TXOK
					| AR5K_INT_TXDESC
					| AR5K_INT_TXERR
					| AR5K_INT_TXEOL))
2356
				ath5k_schedule_tx(ah);
N
Nick Kossifidis 已提交
2357 2358 2359 2360 2361 2362

			/* Missed beacon -> TODO
			if (status & AR5K_INT_BMISS)
			*/

			/* MIB event -> Update counters and notify ANI */
2363
			if (status & AR5K_INT_MIB) {
2364
				ah->stats.mib_intr++;
B
Bruno Randolf 已提交
2365
				ath5k_hw_update_mib_counters(ah);
2366
				ath5k_ani_mib_intr(ah);
2367
			}
N
Nick Kossifidis 已提交
2368 2369

			/* GPIO -> Notify RFKill layer */
2370
			if (status & AR5K_INT_GPIO)
2371
				tasklet_schedule(&ah->rf_kill.toggleq);
B
Bob Copeland 已提交
2372

2373
		}
2374 2375 2376 2377

		if (ath5k_get_bus_type(ah) == ATH_AHB)
			break;

2378
	} while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
2379

N
Nick Kossifidis 已提交
2380 2381 2382 2383 2384 2385
	/*
	 * Until we handle rx/tx interrupts mask them on IMR
	 *
	 * NOTE: ah->(rx/tx)_pending are set when scheduling the tasklets
	 * and unset after we 've handled the interrupts.
	 */
2386 2387
	if (ah->rx_pending || ah->tx_pending)
		ath5k_set_current_imask(ah);
2388

2389
	if (unlikely(!counter))
2390
		ATH5K_WARN(ah, "too many interrupts, giving up for now\n");
2391

N
Nick Kossifidis 已提交
2392
	/* Fire up calibration poll */
2393
	ath5k_intr_calibration_poll(ah);
2394

2395 2396 2397 2398 2399 2400 2401 2402
	return IRQ_HANDLED;
}

/*
 * Periodically recalibrate the PHY to account
 * for temperature/environment changes.
 */
static void
N
Nick Kossifidis 已提交
2403
ath5k_calibrate_work(struct work_struct *work)
2404
{
N
Nick Kossifidis 已提交
2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428
	struct ath5k_hw *ah = container_of(work, struct ath5k_hw,
		calib_work);

	/* Should we run a full calibration ? */
	if (time_is_before_eq_jiffies(ah->ah_cal_next_full)) {

		ah->ah_cal_next_full = jiffies +
			msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_FULL);
		ah->ah_cal_mask |= AR5K_CALIBRATION_FULL;

		ATH5K_DBG(ah, ATH5K_DEBUG_CALIBRATE,
				"running full calibration\n");

		if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
			/*
			 * Rfgain is out of bounds, reset the chip
			 * to load new gain values.
			 */
			ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
					"got new rfgain, resetting\n");
			ieee80211_queue_work(ah->hw, &ah->reset_work);
		}
	} else
		ah->ah_cal_mask |= AR5K_CALIBRATION_SHORT;
2429

2430

2431 2432 2433
	ATH5K_DBG(ah, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
		ieee80211_frequency_to_channel(ah->curchan->center_freq),
		ah->curchan->hw_value);
2434

2435 2436
	if (ath5k_hw_phy_calibrate(ah, ah->curchan))
		ATH5K_ERR(ah, "calibration of channel %u failed\n",
2437
			ieee80211_frequency_to_channel(
2438
				ah->curchan->center_freq));
2439

N
Nick Kossifidis 已提交
2440
	/* Clear calibration flags */
2441
	if (ah->ah_cal_mask & AR5K_CALIBRATION_FULL)
N
Nick Kossifidis 已提交
2442
		ah->ah_cal_mask &= ~AR5K_CALIBRATION_FULL;
2443
	else if (ah->ah_cal_mask & AR5K_CALIBRATION_SHORT)
N
Nick Kossifidis 已提交
2444
		ah->ah_cal_mask &= ~AR5K_CALIBRATION_SHORT;
2445 2446 2447
}


2448 2449 2450
static void
ath5k_tasklet_ani(unsigned long data)
{
2451
	struct ath5k_hw *ah = (void *)data;
2452 2453 2454 2455

	ah->ah_cal_mask |= AR5K_CALIBRATION_ANI;
	ath5k_ani_calibration(ah);
	ah->ah_cal_mask &= ~AR5K_CALIBRATION_ANI;
2456 2457 2458
}


2459 2460 2461
static void
ath5k_tx_complete_poll_work(struct work_struct *work)
{
2462
	struct ath5k_hw *ah = container_of(work, struct ath5k_hw,
2463 2464 2465 2466 2467
			tx_complete_work.work);
	struct ath5k_txq *txq;
	int i;
	bool needreset = false;

2468 2469 2470
	if (!test_bit(ATH_STAT_STARTED, ah->status))
		return;

2471
	mutex_lock(&ah->lock);
2472

2473 2474 2475
	for (i = 0; i < ARRAY_SIZE(ah->txqs); i++) {
		if (ah->txqs[i].setup) {
			txq = &ah->txqs[i];
2476
			spin_lock_bh(&txq->lock);
2477
			if (txq->txq_len > 1) {
2478
				if (txq->txq_poll_mark) {
2479
					ATH5K_DBG(ah, ATH5K_DEBUG_XMIT,
2480 2481 2482
						  "TX queue stuck %d\n",
						  txq->qnum);
					needreset = true;
2483
					txq->txq_stuck++;
2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494
					spin_unlock_bh(&txq->lock);
					break;
				} else {
					txq->txq_poll_mark = true;
				}
			}
			spin_unlock_bh(&txq->lock);
		}
	}

	if (needreset) {
2495
		ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
2496
			  "TX queues stuck, resetting\n");
2497
		ath5k_reset(ah, NULL, true);
2498 2499
	}

2500
	mutex_unlock(&ah->lock);
2501

2502
	ieee80211_queue_delayed_work(ah->hw, &ah->tx_complete_work,
2503 2504 2505 2506
		msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));
}


2507 2508 2509
/*************************\
* Initialization routines *
\*************************/
2510

2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526
static const struct ieee80211_iface_limit if_limits[] = {
	{ .max = 2048,	.types = BIT(NL80211_IFTYPE_STATION) },
	{ .max = 4,	.types =
#ifdef CONFIG_MAC80211_MESH
				 BIT(NL80211_IFTYPE_MESH_POINT) |
#endif
				 BIT(NL80211_IFTYPE_AP) },
};

static const struct ieee80211_iface_combination if_comb = {
	.limits = if_limits,
	.n_limits = ARRAY_SIZE(if_limits),
	.max_interfaces = 2048,
	.num_different_channels = 1,
};

B
Bill Pemberton 已提交
2527
int
2528
ath5k_init_ah(struct ath5k_hw *ah, const struct ath_bus_ops *bus_ops)
2529
{
2530
	struct ieee80211_hw *hw = ah->hw;
2531 2532 2533 2534 2535
	struct ath_common *common;
	int ret;
	int csz;

	/* Initialize driver private data */
2536
	SET_IEEE80211_DEV(hw, ah->dev);
2537
	hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
2538 2539
			IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
			IEEE80211_HW_SIGNAL_DBM |
2540
			IEEE80211_HW_MFP_CAPABLE |
2541 2542
			IEEE80211_HW_REPORTS_TX_ACK_STATUS |
			IEEE80211_HW_SUPPORTS_RC_TABLE;
2543 2544 2545 2546 2547 2548 2549

	hw->wiphy->interface_modes =
		BIT(NL80211_IFTYPE_AP) |
		BIT(NL80211_IFTYPE_STATION) |
		BIT(NL80211_IFTYPE_ADHOC) |
		BIT(NL80211_IFTYPE_MESH_POINT);

2550 2551 2552
	hw->wiphy->iface_combinations = &if_comb;
	hw->wiphy->n_iface_combinations = 1;

2553 2554 2555
	/* SW support for IBSS_RSN is provided by mac80211 */
	hw->wiphy->flags |= WIPHY_FLAG_IBSS_RSN;

2556 2557
	hw->wiphy->flags |= WIPHY_FLAG_SUPPORTS_5_10_MHZ;

2558 2559 2560 2561
	/* both antennas can be configured as RX or TX */
	hw->wiphy->available_antennas_tx = 0x3;
	hw->wiphy->available_antennas_rx = 0x3;

2562 2563 2564 2565 2566 2567
	hw->extra_tx_headroom = 2;

	/*
	 * Mark the device as detached to avoid processing
	 * interrupts until setup is complete.
	 */
2568
	__set_bit(ATH_STAT_INVALID, ah->status);
2569

2570 2571 2572 2573 2574 2575 2576
	ah->opmode = NL80211_IFTYPE_STATION;
	ah->bintval = 1000;
	mutex_init(&ah->lock);
	spin_lock_init(&ah->rxbuflock);
	spin_lock_init(&ah->txbuflock);
	spin_lock_init(&ah->block);
	spin_lock_init(&ah->irqlock);
2577 2578

	/* Setup interrupt handler */
2579
	ret = request_irq(ah->irq, ath5k_intr, IRQF_SHARED, "ath", ah);
2580
	if (ret) {
2581
		ATH5K_ERR(ah, "request_irq failed\n");
2582 2583 2584
		goto err;
	}

2585
	common = ath5k_hw_common(ah);
2586 2587
	common->ops = &ath5k_common_ops;
	common->bus_ops = bus_ops;
2588
	common->ah = ah;
2589
	common->hw = hw;
2590
	common->priv = ah;
2591
	common->clockrate = 40;
2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602

	/*
	 * Cache line size is used to size and align various
	 * structures used to communicate with the hardware.
	 */
	ath5k_read_cachesize(common, &csz);
	common->cachelsz = csz << 2; /* convert to bytes */

	spin_lock_init(&common->cc_lock);

	/* Initialize device */
2603
	ret = ath5k_hw_init(ah);
2604
	if (ret)
2605
		goto err_irq;
2606

2607 2608
	/* Set up multi-rate retry capabilities */
	if (ah->ah_capabilities.cap_has_mrr_support) {
2609
		hw->max_rates = 4;
2610 2611
		hw->max_rate_tries = max(AR5K_INIT_RETRY_SHORT,
					 AR5K_INIT_RETRY_LONG);
2612 2613 2614 2615 2616 2617 2618 2619 2620
	}

	hw->vif_data_size = sizeof(struct ath5k_vif);

	/* Finish private driver data initialization */
	ret = ath5k_init(hw);
	if (ret)
		goto err_ah;

2621 2622 2623 2624
	ATH5K_INFO(ah, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
			ath5k_chip_name(AR5K_VERSION_MAC, ah->ah_mac_srev),
					ah->ah_mac_srev,
					ah->ah_phy_revision);
2625

2626
	if (!ah->ah_single_chip) {
2627
		/* Single chip radio (!RF5111) */
2628 2629
		if (ah->ah_radio_5ghz_revision &&
			!ah->ah_radio_2ghz_revision) {
2630 2631
			/* No 5GHz support -> report 2GHz radio */
			if (!test_bit(AR5K_MODE_11A,
2632 2633
				ah->ah_capabilities.cap_mode)) {
				ATH5K_INFO(ah, "RF%s 2GHz radio found (0x%x)\n",
2634
					ath5k_chip_name(AR5K_VERSION_RAD,
2635 2636
						ah->ah_radio_5ghz_revision),
						ah->ah_radio_5ghz_revision);
2637
			/* No 2GHz support (5110 and some
2638
			 * 5GHz only cards) -> report 5GHz radio */
2639
			} else if (!test_bit(AR5K_MODE_11B,
2640 2641
				ah->ah_capabilities.cap_mode)) {
				ATH5K_INFO(ah, "RF%s 5GHz radio found (0x%x)\n",
2642
					ath5k_chip_name(AR5K_VERSION_RAD,
2643 2644
						ah->ah_radio_5ghz_revision),
						ah->ah_radio_5ghz_revision);
2645 2646
			/* Multiband radio */
			} else {
2647
				ATH5K_INFO(ah, "RF%s multiband radio found"
2648 2649
					" (0x%x)\n",
					ath5k_chip_name(AR5K_VERSION_RAD,
2650 2651
						ah->ah_radio_5ghz_revision),
						ah->ah_radio_5ghz_revision);
2652 2653 2654 2655
			}
		}
		/* Multi chip radio (RF5111 - RF2111) ->
		 * report both 2GHz/5GHz radios */
2656 2657 2658
		else if (ah->ah_radio_5ghz_revision &&
				ah->ah_radio_2ghz_revision) {
			ATH5K_INFO(ah, "RF%s 5GHz radio found (0x%x)\n",
2659
				ath5k_chip_name(AR5K_VERSION_RAD,
2660 2661 2662
					ah->ah_radio_5ghz_revision),
					ah->ah_radio_5ghz_revision);
			ATH5K_INFO(ah, "RF%s 2GHz radio found (0x%x)\n",
2663
				ath5k_chip_name(AR5K_VERSION_RAD,
2664 2665
					ah->ah_radio_2ghz_revision),
					ah->ah_radio_2ghz_revision);
2666 2667 2668
		}
	}

2669
	ath5k_debug_init_device(ah);
2670 2671

	/* ready to process interrupts */
2672
	__clear_bit(ATH_STAT_INVALID, ah->status);
2673 2674 2675

	return 0;
err_ah:
2676
	ath5k_hw_deinit(ah);
2677
err_irq:
2678
	free_irq(ah->irq, ah);
2679 2680 2681 2682
err:
	return ret;
}

2683
static int
2684
ath5k_stop_locked(struct ath5k_hw *ah)
2685 2686
{

2687 2688
	ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "invalid %u\n",
			test_bit(ATH_STAT_INVALID, ah->status));
2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704

	/*
	 * Shutdown the hardware and driver:
	 *    stop output from above
	 *    disable interrupts
	 *    turn off timers
	 *    turn off the radio
	 *    clear transmit machinery
	 *    clear receive machinery
	 *    drain and release tx queues
	 *    reclaim beacon resources
	 *    power down hardware
	 *
	 * Note that some of this work is not possible if the
	 * hardware is gone (invalid).
	 */
2705
	ieee80211_stop_queues(ah->hw);
2706

2707 2708
	if (!test_bit(ATH_STAT_INVALID, ah->status)) {
		ath5k_led_off(ah);
2709
		ath5k_hw_set_imr(ah, 0);
2710 2711
		synchronize_irq(ah->irq);
		ath5k_rx_stop(ah);
2712
		ath5k_hw_dma_stop(ah);
2713
		ath5k_drain_tx_buffs(ah);
2714 2715 2716 2717
		ath5k_hw_phy_disable(ah);
	}

	return 0;
2718 2719
}

2720
int ath5k_start(struct ieee80211_hw *hw)
2721
{
2722
	struct ath5k_hw *ah = hw->priv;
2723 2724
	struct ath_common *common = ath5k_hw_common(ah);
	int ret, i;
2725

2726
	mutex_lock(&ah->lock);
2727

2728
	ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "mode %d\n", ah->opmode);
2729 2730

	/*
2731 2732
	 * Stop anything previously setup.  This is safe
	 * no matter this is the first time through or not.
2733
	 */
2734
	ath5k_stop_locked(ah);
2735

2736 2737 2738 2739 2740 2741 2742
	/*
	 * The basic interface to setting the hardware in a good
	 * state is ``reset''.  On return the hardware is known to
	 * be powered up and with interrupts disabled.  This must
	 * be followed by initialization of the appropriate bits
	 * and then setup of the interrupt mask.
	 */
2743
	ah->curchan = ah->hw->conf.chandef.chan;
N
Nick Kossifidis 已提交
2744 2745 2746 2747 2748 2749 2750 2751 2752
	ah->imask = AR5K_INT_RXOK
		| AR5K_INT_RXERR
		| AR5K_INT_RXEOL
		| AR5K_INT_RXORN
		| AR5K_INT_TXDESC
		| AR5K_INT_TXEOL
		| AR5K_INT_FATAL
		| AR5K_INT_GLOBAL
		| AR5K_INT_MIB;
2753

2754
	ret = ath5k_reset(ah, NULL, false);
2755 2756
	if (ret)
		goto done;
2757

2758 2759
	if (!ath5k_modparam_no_hw_rfkill_switch)
		ath5k_rfkill_hw_start(ah);
2760 2761 2762 2763 2764 2765 2766 2767

	/*
	 * Reset the key cache since some parts do not reset the
	 * contents on initial power up or resume from suspend.
	 */
	for (i = 0; i < common->keymax; i++)
		ath_hw_keyreset(common, (u16) i);

N
Nick Kossifidis 已提交
2768 2769 2770
	/* Use higher rates for acks instead of base
	 * rate */
	ah->ah_ack_bitrate_high = true;
2771

2772 2773
	for (i = 0; i < ARRAY_SIZE(ah->bslot); i++)
		ah->bslot[i] = NULL;
2774

2775 2776 2777
	ret = 0;
done:
	mmiowb();
2778
	mutex_unlock(&ah->lock);
2779

2780
	set_bit(ATH_STAT_STARTED, ah->status);
2781
	ieee80211_queue_delayed_work(ah->hw, &ah->tx_complete_work,
2782 2783
			msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));

2784 2785 2786
	return ret;
}

2787
static void ath5k_stop_tasklets(struct ath5k_hw *ah)
2788
{
2789 2790 2791 2792 2793 2794
	ah->rx_pending = false;
	ah->tx_pending = false;
	tasklet_kill(&ah->rxtq);
	tasklet_kill(&ah->txtq);
	tasklet_kill(&ah->beacontq);
	tasklet_kill(&ah->ani_tasklet);
2795 2796 2797 2798 2799 2800 2801 2802
}

/*
 * Stop the device, grabbing the top-level lock to protect
 * against concurrent entry through ath5k_init (which can happen
 * if another thread does a system call and the thread doing the
 * stop is preempted).
 */
2803
void ath5k_stop(struct ieee80211_hw *hw)
2804
{
2805
	struct ath5k_hw *ah = hw->priv;
2806 2807
	int ret;

2808 2809 2810
	mutex_lock(&ah->lock);
	ret = ath5k_stop_locked(ah);
	if (ret == 0 && !test_bit(ATH_STAT_INVALID, ah->status)) {
2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830
		/*
		 * Don't set the card in full sleep mode!
		 *
		 * a) When the device is in this state it must be carefully
		 * woken up or references to registers in the PCI clock
		 * domain may freeze the bus (and system).  This varies
		 * by chip and is mostly an issue with newer parts
		 * (madwifi sources mentioned srev >= 0x78) that go to
		 * sleep more quickly.
		 *
		 * b) On older chips full sleep results a weird behaviour
		 * during wakeup. I tested various cards with srev < 0x78
		 * and they don't wake up after module reload, a second
		 * module reload is needed to bring the card up again.
		 *
		 * Until we figure out what's going on don't enable
		 * full chip reset on any chip (this is what Legacy HAL
		 * and Sam's HAL do anyway). Instead Perform a full reset
		 * on the device (same as initial state after attach) and
		 * leave it idle (keep MAC/BB on warm reset) */
2831
		ret = ath5k_hw_on_hold(ah);
2832

2833
		ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
2834
				"putting device to sleep\n");
2835 2836
	}

2837
	mmiowb();
2838
	mutex_unlock(&ah->lock);
2839

2840
	ath5k_stop_tasklets(ah);
2841

2842
	clear_bit(ATH_STAT_STARTED, ah->status);
2843
	cancel_delayed_work_sync(&ah->tx_complete_work);
2844

2845 2846
	if (!ath5k_modparam_no_hw_rfkill_switch)
		ath5k_rfkill_hw_stop(ah);
2847 2848
}

2849 2850 2851
/*
 * Reset the hardware.  If chan is not NULL, then also pause rx/tx
 * and change to the given channel.
2852
 *
2853
 * This should be called with ah->lock.
2854
 */
2855
static int
2856
ath5k_reset(struct ath5k_hw *ah, struct ieee80211_channel *chan,
2857
							bool skip_pcu)
2858
{
B
Bruno Randolf 已提交
2859
	struct ath_common *common = ath5k_hw_common(ah);
N
Nick Kossifidis 已提交
2860
	int ret, ani_mode;
2861
	bool fast;
2862

2863
	ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "resetting\n");
2864

2865
	ath5k_hw_set_imr(ah, 0);
2866 2867
	synchronize_irq(ah->irq);
	ath5k_stop_tasklets(ah);
2868

L
Lucas De Marchi 已提交
2869
	/* Save ani mode and disable ANI during
N
Nick Kossifidis 已提交
2870 2871
	 * reset. If we don't we might get false
	 * PHY error interrupts. */
2872
	ani_mode = ah->ani_state.ani_mode;
N
Nick Kossifidis 已提交
2873 2874
	ath5k_ani_init(ah, ATH5K_ANI_MODE_OFF);

2875 2876 2877
	/* We are going to empty hw queues
	 * so we should also free any remaining
	 * tx buffers */
2878
	ath5k_drain_tx_buffs(ah);
2879
	if (chan)
2880
		ah->curchan = chan;
2881 2882 2883

	fast = ((chan != NULL) && modparam_fastchanswitch) ? 1 : 0;

2884
	ret = ath5k_hw_reset(ah, ah->opmode, ah->curchan, fast, skip_pcu);
J
Jiri Slaby 已提交
2885
	if (ret) {
2886
		ATH5K_ERR(ah, "can't reset hardware (%d)\n", ret);
2887 2888
		goto err;
	}
J
Jiri Slaby 已提交
2889

2890
	ret = ath5k_rx_start(ah);
J
Jiri Slaby 已提交
2891
	if (ret) {
2892
		ATH5K_ERR(ah, "can't start recv logic\n");
2893 2894
		goto err;
	}
J
Jiri Slaby 已提交
2895

N
Nick Kossifidis 已提交
2896
	ath5k_ani_init(ah, ani_mode);
2897

N
Nick Kossifidis 已提交
2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915
	/*
	 * Set calibration intervals
	 *
	 * Note: We don't need to run calibration imediately
	 * since some initial calibration is done on reset
	 * even for fast channel switching. Also on scanning
	 * this will get set again and again and it won't get
	 * executed unless we connect somewhere and spend some
	 * time on the channel (that's what calibration needs
	 * anyway to be accurate).
	 */
	ah->ah_cal_next_full = jiffies +
		msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_FULL);
	ah->ah_cal_next_ani = jiffies +
		msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_ANI);
	ah->ah_cal_next_short = jiffies +
		msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_SHORT);

2916
	ewma_init(&ah->ah_beacon_rssi_avg, 1024, 8);
2917

B
Bruno Randolf 已提交
2918
	/* clear survey data and cycle counters */
2919
	memset(&ah->survey, 0, sizeof(ah->survey));
2920
	spin_lock_bh(&common->cc_lock);
B
Bruno Randolf 已提交
2921 2922 2923
	ath_hw_cycle_counters_update(common);
	memset(&common->cc_survey, 0, sizeof(common->cc_survey));
	memset(&common->cc_ani, 0, sizeof(common->cc_ani));
2924
	spin_unlock_bh(&common->cc_lock);
B
Bruno Randolf 已提交
2925

2926
	/*
J
Jiri Slaby 已提交
2927 2928 2929 2930 2931
	 * Change channels and update the h/w rate map if we're switching;
	 * e.g. 11a to 11b/g.
	 *
	 * We may be doing a reset in response to an ioctl that changes the
	 * channel so update any state that might change as a result.
2932 2933 2934
	 *
	 * XXX needed?
	 */
2935
/*	ath5k_chan_change(ah, c); */
2936

2937
	ath5k_beacon_config(ah);
J
Jiri Slaby 已提交
2938
	/* intrs are enabled by ath5k_beacon_config */
2939

2940
	ieee80211_wake_queues(ah->hw);
B
Bruno Randolf 已提交
2941

2942 2943 2944 2945 2946
	return 0;
err:
	return ret;
}

2947 2948
static void ath5k_reset_work(struct work_struct *work)
{
2949
	struct ath5k_hw *ah = container_of(work, struct ath5k_hw,
2950 2951
		reset_work);

2952 2953 2954
	mutex_lock(&ah->lock);
	ath5k_reset(ah, NULL, true);
	mutex_unlock(&ah->lock);
2955 2956
}

B
Bill Pemberton 已提交
2957
static int
2958
ath5k_init(struct ieee80211_hw *hw)
2959
{
2960

2961
	struct ath5k_hw *ah = hw->priv;
2962
	struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
B
Bruno Randolf 已提交
2963
	struct ath5k_txq *txq;
2964
	u8 mac[ETH_ALEN] = {};
2965 2966 2967
	int ret;


2968 2969
	/*
	 * Collect the channel list.  The 802.11 layer
2970
	 * is responsible for filtering this list based
2971 2972 2973 2974 2975
	 * on settings like the phy mode and regulatory
	 * domain restrictions.
	 */
	ret = ath5k_setup_bands(hw);
	if (ret) {
2976
		ATH5K_ERR(ah, "can't get channels\n");
2977 2978
		goto err;
	}
J
Jiri Slaby 已提交
2979

2980 2981 2982
	/*
	 * Allocate tx+rx descriptors and populate the lists.
	 */
2983
	ret = ath5k_desc_alloc(ah);
2984
	if (ret) {
2985
		ATH5K_ERR(ah, "can't allocate descriptors\n");
2986 2987
		goto err;
	}
2988

2989 2990 2991 2992 2993 2994 2995 2996
	/*
	 * Allocate hardware transmit queues: one queue for
	 * beacon frames and one data queue for each QoS
	 * priority.  Note that hw functions handle resetting
	 * these queues at the needed time.
	 */
	ret = ath5k_beaconq_setup(ah);
	if (ret < 0) {
2997
		ATH5K_ERR(ah, "can't setup a beacon xmit queue\n");
2998 2999
		goto err_desc;
	}
3000 3001 3002 3003 3004
	ah->bhalq = ret;
	ah->cabq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_CAB, 0);
	if (IS_ERR(ah->cabq)) {
		ATH5K_ERR(ah, "can't setup cab queue\n");
		ret = PTR_ERR(ah->cabq);
3005 3006
		goto err_bhal;
	}
3007

3008 3009 3010 3011 3012
	/* 5211 and 5212 usually support 10 queues but we better rely on the
	 * capability information */
	if (ah->ah_capabilities.cap_queues.q_tx_num >= 6) {
		/* This order matches mac80211's queue priority, so we can
		* directly use the mac80211 queue number without any mapping */
3013
		txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VO);
3014
		if (IS_ERR(txq)) {
3015
			ATH5K_ERR(ah, "can't setup xmit queue\n");
3016 3017 3018
			ret = PTR_ERR(txq);
			goto err_queues;
		}
3019
		txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VI);
3020
		if (IS_ERR(txq)) {
3021
			ATH5K_ERR(ah, "can't setup xmit queue\n");
3022 3023 3024
			ret = PTR_ERR(txq);
			goto err_queues;
		}
3025
		txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BE);
3026
		if (IS_ERR(txq)) {
3027
			ATH5K_ERR(ah, "can't setup xmit queue\n");
3028 3029 3030
			ret = PTR_ERR(txq);
			goto err_queues;
		}
3031
		txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
3032
		if (IS_ERR(txq)) {
3033
			ATH5K_ERR(ah, "can't setup xmit queue\n");
3034 3035 3036 3037 3038 3039
			ret = PTR_ERR(txq);
			goto err_queues;
		}
		hw->queues = 4;
	} else {
		/* older hardware (5210) can only support one data queue */
3040
		txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BE);
3041
		if (IS_ERR(txq)) {
3042
			ATH5K_ERR(ah, "can't setup xmit queue\n");
3043 3044 3045 3046 3047
			ret = PTR_ERR(txq);
			goto err_queues;
		}
		hw->queues = 1;
	}
3048

3049 3050 3051 3052
	tasklet_init(&ah->rxtq, ath5k_tasklet_rx, (unsigned long)ah);
	tasklet_init(&ah->txtq, ath5k_tasklet_tx, (unsigned long)ah);
	tasklet_init(&ah->beacontq, ath5k_tasklet_beacon, (unsigned long)ah);
	tasklet_init(&ah->ani_tasklet, ath5k_tasklet_ani, (unsigned long)ah);
3053

3054
	INIT_WORK(&ah->reset_work, ath5k_reset_work);
N
Nick Kossifidis 已提交
3055
	INIT_WORK(&ah->calib_work, ath5k_calibrate_work);
3056
	INIT_DELAYED_WORK(&ah->tx_complete_work, ath5k_tx_complete_poll_work);
3057

3058
	ret = ath5k_hw_common(ah)->bus_ops->eeprom_read_mac(ah, mac);
3059
	if (ret) {
3060
		ATH5K_ERR(ah, "unable to read address from EEPROM\n");
3061
		goto err_queues;
3062
	}
3063

3064 3065
	SET_IEEE80211_PERM_ADDR(hw, mac);
	/* All MAC address bits matter for ACKs */
3066
	ath5k_update_bssid_mask_and_opmode(ah, NULL);
3067 3068 3069 3070

	regulatory->current_rd = ah->ah_capabilities.cap_eeprom.ee_regdomain;
	ret = ath_regd_init(regulatory, hw->wiphy, ath5k_reg_notifier);
	if (ret) {
3071
		ATH5K_ERR(ah, "can't initialize regulatory system\n");
3072 3073 3074 3075 3076
		goto err_queues;
	}

	ret = ieee80211_register_hw(hw);
	if (ret) {
3077
		ATH5K_ERR(ah, "can't register ieee80211 hw\n");
3078 3079 3080 3081 3082 3083
		goto err_queues;
	}

	if (!ath_is_world_regd(regulatory))
		regulatory_hint(hw->wiphy, regulatory->alpha2);

3084
	ath5k_init_leds(ah);
3085

3086
	ath5k_sysfs_register(ah);
3087 3088 3089

	return 0;
err_queues:
3090
	ath5k_txq_release(ah);
3091
err_bhal:
3092
	ath5k_hw_release_tx_queue(ah, ah->bhalq);
3093
err_desc:
3094
	ath5k_desc_free(ah);
3095 3096 3097 3098
err:
	return ret;
}

3099
void
3100
ath5k_deinit_ah(struct ath5k_hw *ah)
3101
{
3102
	struct ieee80211_hw *hw = ah->hw;
3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117

	/*
	 * NB: the order of these is important:
	 * o call the 802.11 layer before detaching ath5k_hw to
	 *   ensure callbacks into the driver to delete global
	 *   key cache entries can be handled
	 * o reclaim the tx queue data structures after calling
	 *   the 802.11 layer as we'll get called back to reclaim
	 *   node state and potentially want to use them
	 * o to cleanup the tx queues the hal is called, so detach
	 *   it last
	 * XXX: ??? detach ath5k_hw ???
	 * Other than that, it's straightforward...
	 */
	ieee80211_unregister_hw(hw);
3118 3119 3120 3121
	ath5k_desc_free(ah);
	ath5k_txq_release(ah);
	ath5k_hw_release_tx_queue(ah, ah->bhalq);
	ath5k_unregister_leds(ah);
3122

3123
	ath5k_sysfs_unregister(ah);
3124 3125 3126 3127 3128
	/*
	 * NB: can't reclaim these until after ieee80211_ifdetach
	 * returns because we'll get called back to reclaim node
	 * state and potentially want to use them.
	 */
3129 3130
	ath5k_hw_deinit(ah);
	free_irq(ah->irq, ah);
3131 3132
}

3133
bool
3134
ath5k_any_vif_assoc(struct ath5k_hw *ah)
3135
{
3136
	struct ath5k_vif_iter_data iter_data;
3137 3138 3139 3140 3141
	iter_data.hw_macaddr = NULL;
	iter_data.any_assoc = false;
	iter_data.need_set_hw_addr = false;
	iter_data.found_active = true;

3142 3143 3144
	ieee80211_iterate_active_interfaces_atomic(
		ah->hw, IEEE80211_IFACE_ITER_RESUME_ALL,
		ath5k_vif_iter, &iter_data);
3145 3146 3147
	return iter_data.any_assoc;
}

3148
void
P
Pavel Roskin 已提交
3149
ath5k_set_beacon_filter(struct ieee80211_hw *hw, bool enable)
3150
{
3151
	struct ath5k_hw *ah = hw->priv;
3152 3153 3154 3155 3156 3157 3158
	u32 rfilt;
	rfilt = ath5k_hw_get_rx_filter(ah);
	if (enable)
		rfilt |= AR5K_RX_FILTER_BEACON;
	else
		rfilt &= ~AR5K_RX_FILTER_BEACON;
	ath5k_hw_set_rx_filter(ah, rfilt);
3159
	ah->filter_flags = rfilt;
3160
}
3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180

void _ath5k_printk(const struct ath5k_hw *ah, const char *level,
		   const char *fmt, ...)
{
	struct va_format vaf;
	va_list args;

	va_start(args, fmt);

	vaf.fmt = fmt;
	vaf.va = &args;

	if (ah && ah->hw)
		printk("%s" pr_fmt("%s: %pV"),
		       level, wiphy_name(ah->hw->wiphy), &vaf);
	else
		printk("%s" pr_fmt("%pV"), level, &vaf);

	va_end(args);
}