base.c 81.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44
/*-
 * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
 * Copyright (c) 2004-2005 Atheros Communications, Inc.
 * Copyright (c) 2006 Devicescape Software, Inc.
 * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
 * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
 *
 * All rights reserved.
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions
 * are met:
 * 1. Redistributions of source code must retain the above copyright
 *    notice, this list of conditions and the following disclaimer,
 *    without modification.
 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
 *    similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
 *    redistribution must be conditioned upon including a substantially
 *    similar Disclaimer requirement for further binary redistribution.
 * 3. Neither the names of the above-listed copyright holders nor the names
 *    of any contributors may be used to endorse or promote products derived
 *    from this software without specific prior written permission.
 *
 * Alternatively, this software may be distributed under the terms of the
 * GNU General Public License ("GPL") version 2 as published by the Free
 * Software Foundation.
 *
 * NO WARRANTY
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
 * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
 * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
 * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
 * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
 * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
 * THE POSSIBILITY OF SUCH DAMAGES.
 *
 */

#include <linux/module.h>
#include <linux/delay.h>
45
#include <linux/dma-mapping.h>
J
Jiri Slaby 已提交
46
#include <linux/hardirq.h>
47
#include <linux/if.h>
J
Jiri Slaby 已提交
48
#include <linux/io.h>
49 50 51 52
#include <linux/netdevice.h>
#include <linux/cache.h>
#include <linux/ethtool.h>
#include <linux/uaccess.h>
53
#include <linux/slab.h>
54
#include <linux/etherdevice.h>
55
#include <linux/nl80211.h>
56 57 58 59 60 61 62 63

#include <net/ieee80211_radiotap.h>

#include <asm/unaligned.h>

#include "base.h"
#include "reg.h"
#include "debug.h"
64
#include "ani.h"
65 66
#include "ath5k.h"
#include "../regd.h"
67

68 69 70
#define CREATE_TRACE_POINTS
#include "trace.h"

71 72
int ath5k_modparam_nohwcrypt;
module_param_named(nohwcrypt, ath5k_modparam_nohwcrypt, bool, S_IRUGO);
73
MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
74

75
static int modparam_all_channels;
B
Bob Copeland 已提交
76
module_param_named(all_channels, modparam_all_channels, bool, S_IRUGO);
77 78
MODULE_PARM_DESC(all_channels, "Expose all channels the device can use.");

79 80 81 82
static int modparam_fastchanswitch;
module_param_named(fastchanswitch, modparam_fastchanswitch, bool, S_IRUGO);
MODULE_PARM_DESC(fastchanswitch, "Enable fast channel switching for AR2413/AR5413 radios.");

83 84 85 86 87
static int ath5k_modparam_no_hw_rfkill_switch;
module_param_named(no_hw_rfkill_switch, ath5k_modparam_no_hw_rfkill_switch,
								bool, S_IRUGO);
MODULE_PARM_DESC(no_hw_rfkill_switch, "Ignore the GPIO RFKill switch state");

88

89 90 91 92 93 94 95
/* Module info */
MODULE_AUTHOR("Jiri Slaby");
MODULE_AUTHOR("Nick Kossifidis");
MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

96
static int ath5k_init(struct ieee80211_hw *hw);
97
static int ath5k_reset(struct ath5k_hw *ah, struct ieee80211_channel *chan,
98
								bool skip_pcu);
99 100

/* Known SREVs */
J
Jiri Slaby 已提交
101
static const struct ath5k_srev_name srev_names[] = {
F
Felix Fietkau 已提交
102 103 104 105 106 107 108 109 110
#ifdef CONFIG_ATHEROS_AR231X
	{ "5312",	AR5K_VERSION_MAC,	AR5K_SREV_AR5312_R2 },
	{ "5312",	AR5K_VERSION_MAC,	AR5K_SREV_AR5312_R7 },
	{ "2313",	AR5K_VERSION_MAC,	AR5K_SREV_AR2313_R8 },
	{ "2315",	AR5K_VERSION_MAC,	AR5K_SREV_AR2315_R6 },
	{ "2315",	AR5K_VERSION_MAC,	AR5K_SREV_AR2315_R7 },
	{ "2317",	AR5K_VERSION_MAC,	AR5K_SREV_AR2317_R1 },
	{ "2317",	AR5K_VERSION_MAC,	AR5K_SREV_AR2317_R2 },
#else
111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128
	{ "5210",	AR5K_VERSION_MAC,	AR5K_SREV_AR5210 },
	{ "5311",	AR5K_VERSION_MAC,	AR5K_SREV_AR5311 },
	{ "5311A",	AR5K_VERSION_MAC,	AR5K_SREV_AR5311A },
	{ "5311B",	AR5K_VERSION_MAC,	AR5K_SREV_AR5311B },
	{ "5211",	AR5K_VERSION_MAC,	AR5K_SREV_AR5211 },
	{ "5212",	AR5K_VERSION_MAC,	AR5K_SREV_AR5212 },
	{ "5213",	AR5K_VERSION_MAC,	AR5K_SREV_AR5213 },
	{ "5213A",	AR5K_VERSION_MAC,	AR5K_SREV_AR5213A },
	{ "2413",	AR5K_VERSION_MAC,	AR5K_SREV_AR2413 },
	{ "2414",	AR5K_VERSION_MAC,	AR5K_SREV_AR2414 },
	{ "5424",	AR5K_VERSION_MAC,	AR5K_SREV_AR5424 },
	{ "5413",	AR5K_VERSION_MAC,	AR5K_SREV_AR5413 },
	{ "5414",	AR5K_VERSION_MAC,	AR5K_SREV_AR5414 },
	{ "2415",	AR5K_VERSION_MAC,	AR5K_SREV_AR2415 },
	{ "5416",	AR5K_VERSION_MAC,	AR5K_SREV_AR5416 },
	{ "5418",	AR5K_VERSION_MAC,	AR5K_SREV_AR5418 },
	{ "2425",	AR5K_VERSION_MAC,	AR5K_SREV_AR2425 },
	{ "2417",	AR5K_VERSION_MAC,	AR5K_SREV_AR2417 },
F
Felix Fietkau 已提交
129
#endif
130
	{ "xxxxx",	AR5K_VERSION_MAC,	AR5K_SREV_UNKNOWN },
131 132
	{ "5110",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5110 },
	{ "5111",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5111 },
133
	{ "5111A",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5111A },
134 135 136
	{ "2111",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_2111 },
	{ "5112",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5112 },
	{ "5112A",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5112A },
137
	{ "5112B",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5112B },
138 139
	{ "2112",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_2112 },
	{ "2112A",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_2112A },
140 141 142 143
	{ "2112B",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_2112B },
	{ "2413",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_2413 },
	{ "5413",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5413 },
	{ "5424",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5424 },
144
	{ "5133",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5133 },
F
Felix Fietkau 已提交
145 146 147 148
#ifdef CONFIG_ATHEROS_AR231X
	{ "2316",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_2316 },
	{ "2317",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_2317 },
#endif
149 150 151
	{ "xxxxx",	AR5K_VERSION_RAD,	AR5K_SREV_UNKNOWN },
};

J
Jiri Slaby 已提交
152
static const struct ieee80211_rate ath5k_rates[] = {
B
Bruno Randolf 已提交
153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192
	{ .bitrate = 10,
	  .hw_value = ATH5K_RATE_CODE_1M, },
	{ .bitrate = 20,
	  .hw_value = ATH5K_RATE_CODE_2M,
	  .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
	  .flags = IEEE80211_RATE_SHORT_PREAMBLE },
	{ .bitrate = 55,
	  .hw_value = ATH5K_RATE_CODE_5_5M,
	  .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
	  .flags = IEEE80211_RATE_SHORT_PREAMBLE },
	{ .bitrate = 110,
	  .hw_value = ATH5K_RATE_CODE_11M,
	  .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
	  .flags = IEEE80211_RATE_SHORT_PREAMBLE },
	{ .bitrate = 60,
	  .hw_value = ATH5K_RATE_CODE_6M,
	  .flags = 0 },
	{ .bitrate = 90,
	  .hw_value = ATH5K_RATE_CODE_9M,
	  .flags = 0 },
	{ .bitrate = 120,
	  .hw_value = ATH5K_RATE_CODE_12M,
	  .flags = 0 },
	{ .bitrate = 180,
	  .hw_value = ATH5K_RATE_CODE_18M,
	  .flags = 0 },
	{ .bitrate = 240,
	  .hw_value = ATH5K_RATE_CODE_24M,
	  .flags = 0 },
	{ .bitrate = 360,
	  .hw_value = ATH5K_RATE_CODE_36M,
	  .flags = 0 },
	{ .bitrate = 480,
	  .hw_value = ATH5K_RATE_CODE_48M,
	  .flags = 0 },
	{ .bitrate = 540,
	  .hw_value = ATH5K_RATE_CODE_54M,
	  .flags = 0 },
};

193 194 195 196 197 198 199 200 201 202
static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
{
	u64 tsf = ath5k_hw_get_tsf64(ah);

	if ((tsf & 0x7fff) < rstamp)
		tsf -= 0x8000;

	return (tsf & ~0x7fff) | rstamp;
}

203
const char *
204 205 206 207 208 209 210 211
ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
{
	const char *name = "xxxxx";
	unsigned int i;

	for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
		if (srev_names[i].sr_type != type)
			continue;
212 213 214 215 216

		if ((val & 0xf0) == srev_names[i].sr_val)
			name = srev_names[i].sr_name;

		if ((val & 0xff) == srev_names[i].sr_val) {
217 218 219 220 221 222 223
			name = srev_names[i].sr_name;
			break;
		}
	}

	return name;
}
L
Luis R. Rodriguez 已提交
224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239
static unsigned int ath5k_ioread32(void *hw_priv, u32 reg_offset)
{
	struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
	return ath5k_hw_reg_read(ah, reg_offset);
}

static void ath5k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
{
	struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
	ath5k_hw_reg_write(ah, val, reg_offset);
}

static const struct ath_ops ath5k_common_ops = {
	.read = ath5k_ioread32,
	.write = ath5k_iowrite32,
};
240

241 242 243 244 245
/***********************\
* Driver Initialization *
\***********************/

static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
246
{
247
	struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
248 249
	struct ath5k_hw *ah = hw->priv;
	struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
250

251 252
	return ath_reg_notifier_apply(wiphy, request, regulatory);
}
253

254 255 256
/********************\
* Channel/mode setup *
\********************/
257

258 259 260
/*
 * Returns true for the channel numbers used without all_channels modparam.
 */
261
static bool ath5k_is_standard_channel(short chan, enum ieee80211_band band)
262
{
263 264 265 266 267
	if (band == IEEE80211_BAND_2GHZ && chan <= 14)
		return true;

	return	/* UNII 1,2 */
		(((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
268 269 270
		/* midband */
		((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
		/* UNII-3 */
271 272 273 274 275
		((chan & 3) == 1 && chan >= 149 && chan <= 165) ||
		/* 802.11j 5.030-5.080 GHz (20MHz) */
		(chan == 8 || chan == 12 || chan == 16) ||
		/* 802.11j 4.9GHz (20MHz) */
		(chan == 184 || chan == 188 || chan == 192 || chan == 196));
276
}
277

278
static unsigned int
279 280
ath5k_setup_channels(struct ath5k_hw *ah, struct ieee80211_channel *channels,
		unsigned int mode, unsigned int max)
281
{
282
	unsigned int count, size, freq, ch;
283
	enum ieee80211_band band;
284

285 286 287
	switch (mode) {
	case AR5K_MODE_11A:
		/* 1..220, but 2GHz frequencies are filtered by check_channel */
288
		size = 220;
289
		band = IEEE80211_BAND_5GHZ;
290 291 292 293
		break;
	case AR5K_MODE_11B:
	case AR5K_MODE_11G:
		size = 26;
294
		band = IEEE80211_BAND_2GHZ;
295 296
		break;
	default:
297
		ATH5K_WARN(ah, "bad mode, not copying channels\n");
298
		return 0;
299 300
	}

301 302
	count = 0;
	for (ch = 1; ch <= size && count < max; ch++) {
303 304 305 306
		freq = ieee80211_channel_to_frequency(ch, band);

		if (freq == 0) /* mapping failed - not a standard channel */
			continue;
307

308 309 310 311 312
		/* Write channel info, needed for ath5k_channel_ok() */
		channels[count].center_freq = freq;
		channels[count].band = band;
		channels[count].hw_value = mode;

313
		/* Check if channel is supported by the chipset */
314
		if (!ath5k_channel_ok(ah, &channels[count]))
315
			continue;
316

317 318
		if (!modparam_all_channels &&
		    !ath5k_is_standard_channel(ch, band))
319
			continue;
320

321 322
		count++;
	}
323

324 325
	return count;
}
326

327
static void
328
ath5k_setup_rate_idx(struct ath5k_hw *ah, struct ieee80211_supported_band *b)
329 330
{
	u8 i;
331

332
	for (i = 0; i < AR5K_MAX_RATES; i++)
333
		ah->rate_idx[b->band][i] = -1;
334

335
	for (i = 0; i < b->n_bitrates; i++) {
336
		ah->rate_idx[b->band][b->bitrates[i].hw_value] = i;
337
		if (b->bitrates[i].hw_value_short)
338
			ah->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
339
	}
340
}
341

342 343 344
static int
ath5k_setup_bands(struct ieee80211_hw *hw)
{
345
	struct ath5k_hw *ah = hw->priv;
346 347 348
	struct ieee80211_supported_band *sband;
	int max_c, count_c = 0;
	int i;
349

350 351
	BUILD_BUG_ON(ARRAY_SIZE(ah->sbands) < IEEE80211_NUM_BANDS);
	max_c = ARRAY_SIZE(ah->channels);
352

353
	/* 2GHz band */
354
	sband = &ah->sbands[IEEE80211_BAND_2GHZ];
355
	sband->band = IEEE80211_BAND_2GHZ;
356
	sband->bitrates = &ah->rates[IEEE80211_BAND_2GHZ][0];
357

358
	if (test_bit(AR5K_MODE_11G, ah->ah_capabilities.cap_mode)) {
359 360 361 362
		/* G mode */
		memcpy(sband->bitrates, &ath5k_rates[0],
		       sizeof(struct ieee80211_rate) * 12);
		sband->n_bitrates = 12;
363

364
		sband->channels = ah->channels;
365
		sband->n_channels = ath5k_setup_channels(ah, sband->channels,
366
					AR5K_MODE_11G, max_c);
367

368 369 370
		hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
		count_c = sband->n_channels;
		max_c -= count_c;
371
	} else if (test_bit(AR5K_MODE_11B, ah->ah_capabilities.cap_mode)) {
372 373 374 375
		/* B mode */
		memcpy(sband->bitrates, &ath5k_rates[0],
		       sizeof(struct ieee80211_rate) * 4);
		sband->n_bitrates = 4;
376

377 378 379 380 381 382 383 384 385 386
		/* 5211 only supports B rates and uses 4bit rate codes
		 * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
		 * fix them up here:
		 */
		if (ah->ah_version == AR5K_AR5211) {
			for (i = 0; i < 4; i++) {
				sband->bitrates[i].hw_value =
					sband->bitrates[i].hw_value & 0xF;
				sband->bitrates[i].hw_value_short =
					sband->bitrates[i].hw_value_short & 0xF;
387 388 389
			}
		}

390
		sband->channels = ah->channels;
391
		sband->n_channels = ath5k_setup_channels(ah, sband->channels,
392
					AR5K_MODE_11B, max_c);
393

394 395 396 397
		hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
		count_c = sband->n_channels;
		max_c -= count_c;
	}
398
	ath5k_setup_rate_idx(ah, sband);
399

400
	/* 5GHz band, A mode */
401 402
	if (test_bit(AR5K_MODE_11A, ah->ah_capabilities.cap_mode)) {
		sband = &ah->sbands[IEEE80211_BAND_5GHZ];
403
		sband->band = IEEE80211_BAND_5GHZ;
404
		sband->bitrates = &ah->rates[IEEE80211_BAND_5GHZ][0];
405

406 407 408
		memcpy(sband->bitrates, &ath5k_rates[4],
		       sizeof(struct ieee80211_rate) * 8);
		sband->n_bitrates = 8;
409

410
		sband->channels = &ah->channels[count_c];
411
		sband->n_channels = ath5k_setup_channels(ah, sband->channels,
412
					AR5K_MODE_11A, max_c);
413

414 415
		hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
	}
416
	ath5k_setup_rate_idx(ah, sband);
417

418
	ath5k_debug_dump_bands(ah);
419 420 421 422

	return 0;
}

423 424 425 426 427
/*
 * Set/change channels. We always reset the chip.
 * To accomplish this we must first cleanup any pending DMA,
 * then restart stuff after a la  ath5k_init.
 *
428
 * Called with ah->lock.
429
 */
430
int
431
ath5k_chan_set(struct ath5k_hw *ah, struct ieee80211_channel *chan)
432
{
433
	ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
434
		  "channel set, resetting (%u -> %u MHz)\n",
435
		  ah->curchan->center_freq, chan->center_freq);
436

437
	/*
438 439 440 441
	 * To switch channels clear any pending DMA operations;
	 * wait long enough for the RX fifo to drain, reset the
	 * hardware at the new frequency, and then re-enable
	 * the relevant bits of the h/w.
442
	 */
443
	return ath5k_reset(ah, chan, true);
444 445
}

446
void ath5k_vif_iter(void *data, u8 *mac, struct ieee80211_vif *vif)
447
{
448
	struct ath5k_vif_iter_data *iter_data = data;
449
	int i;
450
	struct ath5k_vif *avf = (void *)vif->drv_priv;
451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469

	if (iter_data->hw_macaddr)
		for (i = 0; i < ETH_ALEN; i++)
			iter_data->mask[i] &=
				~(iter_data->hw_macaddr[i] ^ mac[i]);

	if (!iter_data->found_active) {
		iter_data->found_active = true;
		memcpy(iter_data->active_mac, mac, ETH_ALEN);
	}

	if (iter_data->need_set_hw_addr && iter_data->hw_macaddr)
		if (compare_ether_addr(iter_data->hw_macaddr, mac) == 0)
			iter_data->need_set_hw_addr = false;

	if (!iter_data->any_assoc) {
		if (avf->assoc)
			iter_data->any_assoc = true;
	}
470 471 472 473

	/* Calculate combined mode - when APs are active, operate in AP mode.
	 * Otherwise use the mode of the new interface. This can currently
	 * only deal with combinations of APs and STAs. Only one ad-hoc
B
Ben Greear 已提交
474
	 * interfaces is allowed.
475 476 477
	 */
	if (avf->opmode == NL80211_IFTYPE_AP)
		iter_data->opmode = NL80211_IFTYPE_AP;
478 479 480
	else {
		if (avf->opmode == NL80211_IFTYPE_STATION)
			iter_data->n_stas++;
481 482
		if (iter_data->opmode == NL80211_IFTYPE_UNSPECIFIED)
			iter_data->opmode = avf->opmode;
483
	}
484 485
}

486
void
487
ath5k_update_bssid_mask_and_opmode(struct ath5k_hw *ah,
488
				   struct ieee80211_vif *vif)
489
{
490
	struct ath_common *common = ath5k_hw_common(ah);
491 492
	struct ath5k_vif_iter_data iter_data;
	u32 rfilt;
493 494 495 496 497 498 499 500 501

	/*
	 * Use the hardware MAC address as reference, the hardware uses it
	 * together with the BSSID mask when matching addresses.
	 */
	iter_data.hw_macaddr = common->macaddr;
	memset(&iter_data.mask, 0xff, ETH_ALEN);
	iter_data.found_active = false;
	iter_data.need_set_hw_addr = true;
502
	iter_data.opmode = NL80211_IFTYPE_UNSPECIFIED;
503
	iter_data.n_stas = 0;
504 505

	if (vif)
506
		ath5k_vif_iter(&iter_data, vif->addr, vif);
507 508

	/* Get list of all active MAC addresses */
509
	ieee80211_iterate_active_interfaces_atomic(ah->hw, ath5k_vif_iter,
510
						   &iter_data);
511
	memcpy(ah->bssidmask, iter_data.mask, ETH_ALEN);
512

513 514
	ah->opmode = iter_data.opmode;
	if (ah->opmode == NL80211_IFTYPE_UNSPECIFIED)
515
		/* Nothing active, default to station mode */
516
		ah->opmode = NL80211_IFTYPE_STATION;
517

518 519 520
	ath5k_hw_set_opmode(ah, ah->opmode);
	ATH5K_DBG(ah, ATH5K_DEBUG_MODE, "mode setup opmode %d (%s)\n",
		  ah->opmode, ath_opmode_to_string(ah->opmode));
521

522
	if (iter_data.need_set_hw_addr && iter_data.found_active)
523
		ath5k_hw_set_lladdr(ah, iter_data.active_mac);
524

525 526
	if (ath5k_hw_hasbssidmask(ah))
		ath5k_hw_set_bssid_mask(ah, ah->bssidmask);
527

528 529 530 531
	/* Set up RX Filter */
	if (iter_data.n_stas > 1) {
		/* If you have multiple STA interfaces connected to
		 * different APs, ARPs are not received (most of the time?)
532
		 * Enabling PROMISC appears to fix that problem.
533
		 */
534
		ah->filter_flags |= AR5K_RX_FILTER_PROM;
535
	}
536

537 538 539
	rfilt = ah->filter_flags;
	ath5k_hw_set_rx_filter(ah, rfilt);
	ATH5K_DBG(ah, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
540
}
541

542
static inline int
543
ath5k_hw_to_driver_rix(struct ath5k_hw *ah, int hw_rix)
544 545
{
	int rix;
546

547 548 549 550 551
	/* return base rate on errors */
	if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
			"hw_rix out of bounds: %x\n", hw_rix))
		return 0;

552
	rix = ah->rate_idx[ah->curchan->band][hw_rix];
553 554 555 556 557 558 559 560 561 562 563
	if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
		rix = 0;

	return rix;
}

/***************\
* Buffers setup *
\***************/

static
564
struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_hw *ah, dma_addr_t *skb_addr)
565
{
566
	struct ath_common *common = ath5k_hw_common(ah);
567
	struct sk_buff *skb;
568 569

	/*
570 571
	 * Allocate buffer with headroom_needed space for the
	 * fake physical layer header at the start.
572
	 */
573 574 575
	skb = ath_rxbuf_alloc(common,
			      common->rx_bufsize,
			      GFP_ATOMIC);
576

577
	if (!skb) {
578
		ATH5K_ERR(ah, "can't alloc skbuff of size %u\n",
579 580
				common->rx_bufsize);
		return NULL;
581 582
	}

583
	*skb_addr = dma_map_single(ah->dev,
584
				   skb->data, common->rx_bufsize,
585 586
				   DMA_FROM_DEVICE);

587 588
	if (unlikely(dma_mapping_error(ah->dev, *skb_addr))) {
		ATH5K_ERR(ah, "%s: DMA mapping failed\n", __func__);
589 590
		dev_kfree_skb(skb);
		return NULL;
591
	}
592 593
	return skb;
}
594

595
static int
596
ath5k_rxbuf_setup(struct ath5k_hw *ah, struct ath5k_buf *bf)
597 598 599 600
{
	struct sk_buff *skb = bf->skb;
	struct ath5k_desc *ds;
	int ret;
601

602
	if (!skb) {
603
		skb = ath5k_rx_skb_alloc(ah, &bf->skbaddr);
604 605 606
		if (!skb)
			return -ENOMEM;
		bf->skb = skb;
607 608
	}

609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627
	/*
	 * Setup descriptors.  For receive we always terminate
	 * the descriptor list with a self-linked entry so we'll
	 * not get overrun under high load (as can happen with a
	 * 5212 when ANI processing enables PHY error frames).
	 *
	 * To ensure the last descriptor is self-linked we create
	 * each descriptor as self-linked and add it to the end.  As
	 * each additional descriptor is added the previous self-linked
	 * entry is "fixed" naturally.  This should be safe even
	 * if DMA is happening.  When processing RX interrupts we
	 * never remove/process the last, self-linked, entry on the
	 * descriptor list.  This ensures the hardware always has
	 * someplace to write a new frame.
	 */
	ds = bf->desc;
	ds->ds_link = bf->daddr;	/* link to self */
	ds->ds_data = bf->skbaddr;
	ret = ath5k_hw_setup_rx_desc(ah, ds, ah->common.rx_bufsize, 0);
628
	if (ret) {
629
		ATH5K_ERR(ah, "%s: could not setup RX desc\n", __func__);
630
		return ret;
631 632
	}

633 634 635
	if (ah->rxlink != NULL)
		*ah->rxlink = bf->daddr;
	ah->rxlink = &ds->ds_link;
636 637 638
	return 0;
}

639
static enum ath5k_pkt_type get_hw_packet_type(struct sk_buff *skb)
640
{
641 642 643
	struct ieee80211_hdr *hdr;
	enum ath5k_pkt_type htype;
	__le16 fc;
644

645 646
	hdr = (struct ieee80211_hdr *)skb->data;
	fc = hdr->frame_control;
647

648 649 650 651 652 653 654 655
	if (ieee80211_is_beacon(fc))
		htype = AR5K_PKT_TYPE_BEACON;
	else if (ieee80211_is_probe_resp(fc))
		htype = AR5K_PKT_TYPE_PROBE_RESP;
	else if (ieee80211_is_atim(fc))
		htype = AR5K_PKT_TYPE_ATIM;
	else if (ieee80211_is_pspoll(fc))
		htype = AR5K_PKT_TYPE_PSPOLL;
656
	else
657
		htype = AR5K_PKT_TYPE_NORMAL;
658

659
	return htype;
660 661
}

662
static int
663
ath5k_txbuf_setup(struct ath5k_hw *ah, struct ath5k_buf *bf,
664
		  struct ath5k_txq *txq, int padsize)
665
{
666 667 668 669 670 671 672 673 674 675 676
	struct ath5k_desc *ds = bf->desc;
	struct sk_buff *skb = bf->skb;
	struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
	unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
	struct ieee80211_rate *rate;
	unsigned int mrr_rate[3], mrr_tries[3];
	int i, ret;
	u16 hw_rate;
	u16 cts_rate = 0;
	u16 duration = 0;
	u8 rc_flags;
677

678
	flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
679

680
	/* XXX endianness */
681
	bf->skbaddr = dma_map_single(ah->dev, skb->data, skb->len,
682
			DMA_TO_DEVICE);
683

684
	rate = ieee80211_get_tx_rate(ah->hw, info);
685 686 687 688
	if (!rate) {
		ret = -EINVAL;
		goto err_unmap;
	}
689

690 691
	if (info->flags & IEEE80211_TX_CTL_NO_ACK)
		flags |= AR5K_TXDESC_NOACK;
692

693 694 695
	rc_flags = info->control.rates[0].flags;
	hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
		rate->hw_value_short : rate->hw_value;
696

697 698 699 700 701 702 703 704 705 706 707
	pktlen = skb->len;

	/* FIXME: If we are in g mode and rate is a CCK rate
	 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
	 * from tx power (value is in dB units already) */
	if (info->control.hw_key) {
		keyidx = info->control.hw_key->hw_key_idx;
		pktlen += info->control.hw_key->icv_len;
	}
	if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
		flags |= AR5K_TXDESC_RTSENA;
708 709
		cts_rate = ieee80211_get_rts_cts_rate(ah->hw, info)->hw_value;
		duration = le16_to_cpu(ieee80211_rts_duration(ah->hw,
710
			info->control.vif, pktlen, info));
711 712 713
	}
	if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
		flags |= AR5K_TXDESC_CTSENA;
714 715
		cts_rate = ieee80211_get_rts_cts_rate(ah->hw, info)->hw_value;
		duration = le16_to_cpu(ieee80211_ctstoself_duration(ah->hw,
716
			info->control.vif, pktlen, info));
717 718 719 720
	}
	ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
		ieee80211_get_hdrlen_from_skb(skb), padsize,
		get_hw_packet_type(skb),
721
		(ah->power_level * 2),
722 723 724 725 726 727 728 729 730
		hw_rate,
		info->control.rates[0].count, keyidx, ah->ah_tx_ant, flags,
		cts_rate, duration);
	if (ret)
		goto err_unmap;

	memset(mrr_rate, 0, sizeof(mrr_rate));
	memset(mrr_tries, 0, sizeof(mrr_tries));
	for (i = 0; i < 3; i++) {
731
		rate = ieee80211_get_alt_retry_rate(ah->hw, info, i);
732
		if (!rate)
733
			break;
734

735 736
		mrr_rate[i] = rate->hw_value;
		mrr_tries[i] = info->control.rates[i + 1].count;
737 738
	}

739 740 741 742
	ath5k_hw_setup_mrr_tx_desc(ah, ds,
		mrr_rate[0], mrr_tries[0],
		mrr_rate[1], mrr_tries[1],
		mrr_rate[2], mrr_tries[2]);
743

744 745
	ds->ds_link = 0;
	ds->ds_data = bf->skbaddr;
B
Bruno Randolf 已提交
746

747 748
	spin_lock_bh(&txq->lock);
	list_add_tail(&bf->list, &txq->q);
B
Bruno Randolf 已提交
749
	txq->txq_len++;
750 751 752 753
	if (txq->link == NULL) /* is this first packet? */
		ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
	else /* no, so only link it */
		*txq->link = bf->daddr;
B
Bruno Randolf 已提交
754

755 756 757 758 759 760 761
	txq->link = &ds->ds_link;
	ath5k_hw_start_tx_dma(ah, txq->qnum);
	mmiowb();
	spin_unlock_bh(&txq->lock);

	return 0;
err_unmap:
762
	dma_unmap_single(ah->dev, bf->skbaddr, skb->len, DMA_TO_DEVICE);
763
	return ret;
B
Bruno Randolf 已提交
764 765
}

766 767 768 769
/*******************\
* Descriptors setup *
\*******************/

770
static int
771
ath5k_desc_alloc(struct ath5k_hw *ah)
772
{
773 774 775 776 777
	struct ath5k_desc *ds;
	struct ath5k_buf *bf;
	dma_addr_t da;
	unsigned int i;
	int ret;
778

779
	/* allocate descriptors */
780
	ah->desc_len = sizeof(struct ath5k_desc) *
781
			(ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
782

783 784 785 786
	ah->desc = dma_alloc_coherent(ah->dev, ah->desc_len,
				&ah->desc_daddr, GFP_KERNEL);
	if (ah->desc == NULL) {
		ATH5K_ERR(ah, "can't allocate descriptors\n");
787 788 789
		ret = -ENOMEM;
		goto err;
	}
790 791 792 793
	ds = ah->desc;
	da = ah->desc_daddr;
	ATH5K_DBG(ah, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
		ds, ah->desc_len, (unsigned long long)ah->desc_daddr);
794

795 796 797
	bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
			sizeof(struct ath5k_buf), GFP_KERNEL);
	if (bf == NULL) {
798
		ATH5K_ERR(ah, "can't allocate bufptr\n");
799 800 801
		ret = -ENOMEM;
		goto err_free;
	}
802
	ah->bufptr = bf;
803

804
	INIT_LIST_HEAD(&ah->rxbuf);
805 806 807
	for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
		bf->desc = ds;
		bf->daddr = da;
808
		list_add_tail(&bf->list, &ah->rxbuf);
809
	}
810

811 812
	INIT_LIST_HEAD(&ah->txbuf);
	ah->txbuf_len = ATH_TXBUF;
813
	for (i = 0; i < ATH_TXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
814 815
		bf->desc = ds;
		bf->daddr = da;
816
		list_add_tail(&bf->list, &ah->txbuf);
817 818
	}

819
	/* beacon buffers */
820
	INIT_LIST_HEAD(&ah->bcbuf);
821 822 823
	for (i = 0; i < ATH_BCBUF; i++, bf++, ds++, da += sizeof(*ds)) {
		bf->desc = ds;
		bf->daddr = da;
824
		list_add_tail(&bf->list, &ah->bcbuf);
825
	}
826

827 828
	return 0;
err_free:
829
	dma_free_coherent(ah->dev, ah->desc_len, ah->desc, ah->desc_daddr);
830
err:
831
	ah->desc = NULL;
832 833
	return ret;
}
834

835
void
836
ath5k_txbuf_free_skb(struct ath5k_hw *ah, struct ath5k_buf *bf)
837 838 839 840
{
	BUG_ON(!bf);
	if (!bf->skb)
		return;
841
	dma_unmap_single(ah->dev, bf->skbaddr, bf->skb->len,
842 843 844 845 846 847 848 849
			DMA_TO_DEVICE);
	dev_kfree_skb_any(bf->skb);
	bf->skb = NULL;
	bf->skbaddr = 0;
	bf->desc->ds_data = 0;
}

void
850
ath5k_rxbuf_free_skb(struct ath5k_hw *ah, struct ath5k_buf *bf)
851 852 853 854 855 856
{
	struct ath_common *common = ath5k_hw_common(ah);

	BUG_ON(!bf);
	if (!bf->skb)
		return;
857
	dma_unmap_single(ah->dev, bf->skbaddr, common->rx_bufsize,
858 859 860 861 862 863 864
			DMA_FROM_DEVICE);
	dev_kfree_skb_any(bf->skb);
	bf->skb = NULL;
	bf->skbaddr = 0;
	bf->desc->ds_data = 0;
}

865
static void
866
ath5k_desc_free(struct ath5k_hw *ah)
867 868
{
	struct ath5k_buf *bf;
869

870 871 872 873 874 875
	list_for_each_entry(bf, &ah->txbuf, list)
		ath5k_txbuf_free_skb(ah, bf);
	list_for_each_entry(bf, &ah->rxbuf, list)
		ath5k_rxbuf_free_skb(ah, bf);
	list_for_each_entry(bf, &ah->bcbuf, list)
		ath5k_txbuf_free_skb(ah, bf);
876

877
	/* Free memory associated with all descriptors */
878 879 880
	dma_free_coherent(ah->dev, ah->desc_len, ah->desc, ah->desc_daddr);
	ah->desc = NULL;
	ah->desc_daddr = 0;
881

882 883
	kfree(ah->bufptr);
	ah->bufptr = NULL;
884 885
}

886 887 888 889 890 891

/**************\
* Queues setup *
\**************/

static struct ath5k_txq *
892
ath5k_txq_setup(struct ath5k_hw *ah,
893
		int qtype, int subtype)
894
{
895 896 897
	struct ath5k_txq *txq;
	struct ath5k_txq_info qi = {
		.tqi_subtype = subtype,
898 899 900 901 902
		/* XXX: default values not correct for B and XR channels,
		 * but who cares? */
		.tqi_aifs = AR5K_TUNE_AIFS,
		.tqi_cw_min = AR5K_TUNE_CWMIN,
		.tqi_cw_max = AR5K_TUNE_CWMAX
903 904
	};
	int qnum;
905

906
	/*
907 908 909 910 911 912 913 914 915 916
	 * Enable interrupts only for EOL and DESC conditions.
	 * We mark tx descriptors to receive a DESC interrupt
	 * when a tx queue gets deep; otherwise we wait for the
	 * EOL to reap descriptors.  Note that this is done to
	 * reduce interrupt load and this only defers reaping
	 * descriptors, never transmitting frames.  Aside from
	 * reducing interrupts this also permits more concurrency.
	 * The only potential downside is if the tx queue backs
	 * up in which case the top half of the kernel may backup
	 * due to a lack of tx descriptors.
917
	 */
918 919 920 921 922 923 924 925 926 927
	qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
				AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
	qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
	if (qnum < 0) {
		/*
		 * NB: don't print a message, this happens
		 * normally on parts with too few tx queues
		 */
		return ERR_PTR(qnum);
	}
928
	txq = &ah->txqs[qnum];
929 930 931 932 933 934
	if (!txq->setup) {
		txq->qnum = qnum;
		txq->link = NULL;
		INIT_LIST_HEAD(&txq->q);
		spin_lock_init(&txq->lock);
		txq->setup = true;
B
Bruno Randolf 已提交
935
		txq->txq_len = 0;
936
		txq->txq_max = ATH5K_TXQ_LEN_MAX;
937
		txq->txq_poll_mark = false;
938
		txq->txq_stuck = 0;
939
	}
940
	return &ah->txqs[qnum];
941 942
}

943 944
static int
ath5k_beaconq_setup(struct ath5k_hw *ah)
945
{
946
	struct ath5k_txq_info qi = {
947 948 949 950 951
		/* XXX: default values not correct for B and XR channels,
		 * but who cares? */
		.tqi_aifs = AR5K_TUNE_AIFS,
		.tqi_cw_min = AR5K_TUNE_CWMIN,
		.tqi_cw_max = AR5K_TUNE_CWMAX,
952 953 954
		/* NB: for dynamic turbo, don't enable any other interrupts */
		.tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
	};
955

956
	return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
957 958
}

959
static int
960
ath5k_beaconq_config(struct ath5k_hw *ah)
961
{
962 963
	struct ath5k_txq_info qi;
	int ret;
964

965
	ret = ath5k_hw_get_tx_queueprops(ah, ah->bhalq, &qi);
966 967
	if (ret)
		goto err;
968

969 970
	if (ah->opmode == NL80211_IFTYPE_AP ||
	    ah->opmode == NL80211_IFTYPE_MESH_POINT) {
971 972 973 974 975 976 977
		/*
		 * Always burst out beacon and CAB traffic
		 * (aifs = cwmin = cwmax = 0)
		 */
		qi.tqi_aifs = 0;
		qi.tqi_cw_min = 0;
		qi.tqi_cw_max = 0;
978
	} else if (ah->opmode == NL80211_IFTYPE_ADHOC) {
979 980 981 982 983
		/*
		 * Adhoc mode; backoff between 0 and (2 * cw_min).
		 */
		qi.tqi_aifs = 0;
		qi.tqi_cw_min = 0;
984
		qi.tqi_cw_max = 2 * AR5K_TUNE_CWMIN;
985
	}
986

987
	ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
988 989
		"beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
		qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
990

991
	ret = ath5k_hw_set_tx_queueprops(ah, ah->bhalq, &qi);
992
	if (ret) {
993
		ATH5K_ERR(ah, "%s: unable to update parameters for beacon "
994 995 996
			"hardware queue!\n", __func__);
		goto err;
	}
997
	ret = ath5k_hw_reset_tx_queue(ah, ah->bhalq); /* push to h/w */
998 999
	if (ret)
		goto err;
1000

1001 1002 1003 1004
	/* reconfigure cabq with ready time to 80% of beacon_interval */
	ret = ath5k_hw_get_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
	if (ret)
		goto err;
1005

1006
	qi.tqi_ready_time = (ah->bintval * 80) / 100;
1007 1008 1009
	ret = ath5k_hw_set_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
	if (ret)
		goto err;
1010

1011 1012 1013
	ret = ath5k_hw_reset_tx_queue(ah, AR5K_TX_QUEUE_ID_CAB);
err:
	return ret;
1014 1015
}

1016 1017 1018
/**
 * ath5k_drain_tx_buffs - Empty tx buffers
 *
1019
 * @ah The &struct ath5k_hw
1020 1021 1022 1023 1024 1025 1026
 *
 * Empty tx buffers from all queues in preparation
 * of a reset or during shutdown.
 *
 * NB:	this assumes output has been stopped and
 *	we do not need to block ath5k_tx_tasklet
 */
1027
static void
1028
ath5k_drain_tx_buffs(struct ath5k_hw *ah)
1029
{
1030
	struct ath5k_txq *txq;
1031
	struct ath5k_buf *bf, *bf0;
1032
	int i;
1033

1034 1035 1036
	for (i = 0; i < ARRAY_SIZE(ah->txqs); i++) {
		if (ah->txqs[i].setup) {
			txq = &ah->txqs[i];
1037 1038
			spin_lock_bh(&txq->lock);
			list_for_each_entry_safe(bf, bf0, &txq->q, list) {
1039
				ath5k_debug_printtxbuf(ah, bf);
1040

1041
				ath5k_txbuf_free_skb(ah, bf);
1042

1043 1044 1045
				spin_lock_bh(&ah->txbuflock);
				list_move_tail(&bf->list, &ah->txbuf);
				ah->txbuf_len++;
1046
				txq->txq_len--;
1047
				spin_unlock_bh(&ah->txbuflock);
1048
			}
1049 1050 1051 1052
			txq->link = NULL;
			txq->txq_poll_mark = false;
			spin_unlock_bh(&txq->lock);
		}
1053
	}
1054 1055
}

1056
static void
1057
ath5k_txq_release(struct ath5k_hw *ah)
1058
{
1059
	struct ath5k_txq *txq = ah->txqs;
1060
	unsigned int i;
1061

1062
	for (i = 0; i < ARRAY_SIZE(ah->txqs); i++, txq++)
1063
		if (txq->setup) {
1064
			ath5k_hw_release_tx_queue(ah, txq->qnum);
1065 1066 1067
			txq->setup = false;
		}
}
1068 1069


1070 1071 1072
/*************\
* RX Handling *
\*************/
1073

1074 1075 1076
/*
 * Enable the receive h/w following a reset.
 */
1077
static int
1078
ath5k_rx_start(struct ath5k_hw *ah)
1079
{
1080 1081 1082
	struct ath_common *common = ath5k_hw_common(ah);
	struct ath5k_buf *bf;
	int ret;
1083

1084
	common->rx_bufsize = roundup(IEEE80211_MAX_FRAME_LEN, common->cachelsz);
1085

1086
	ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "cachelsz %u rx_bufsize %u\n",
1087
		  common->cachelsz, common->rx_bufsize);
1088

1089 1090 1091 1092
	spin_lock_bh(&ah->rxbuflock);
	ah->rxlink = NULL;
	list_for_each_entry(bf, &ah->rxbuf, list) {
		ret = ath5k_rxbuf_setup(ah, bf);
1093
		if (ret != 0) {
1094
			spin_unlock_bh(&ah->rxbuflock);
1095 1096
			goto err;
		}
1097
	}
1098
	bf = list_first_entry(&ah->rxbuf, struct ath5k_buf, list);
1099
	ath5k_hw_set_rxdp(ah, bf->daddr);
1100
	spin_unlock_bh(&ah->rxbuflock);
1101

1102
	ath5k_hw_start_rx_dma(ah);	/* enable recv descriptors */
1103
	ath5k_update_bssid_mask_and_opmode(ah, NULL); /* set filters, etc. */
1104
	ath5k_hw_start_rx_pcu(ah);	/* re-enable PCU/DMA engine */
1105 1106

	return 0;
1107
err:
1108 1109 1110
	return ret;
}

1111
/*
1112 1113 1114 1115 1116
 * Disable the receive logic on PCU (DRU)
 * In preparation for a shutdown.
 *
 * Note: Doesn't stop rx DMA, ath5k_hw_dma_stop
 * does.
1117 1118
 */
static void
1119
ath5k_rx_stop(struct ath5k_hw *ah)
1120 1121
{

1122
	ath5k_hw_set_rx_filter(ah, 0);	/* clear recv filter */
1123
	ath5k_hw_stop_rx_pcu(ah);	/* disable PCU */
1124

1125
	ath5k_debug_printrxbuffs(ah);
1126
}
1127

1128
static unsigned int
1129
ath5k_rx_decrypted(struct ath5k_hw *ah, struct sk_buff *skb,
1130 1131 1132 1133 1134
		   struct ath5k_rx_status *rs)
{
	struct ath_common *common = ath5k_hw_common(ah);
	struct ieee80211_hdr *hdr = (void *)skb->data;
	unsigned int keyix, hlen;
1135

1136 1137 1138
	if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
			rs->rs_keyix != AR5K_RXKEYIX_INVALID)
		return RX_FLAG_DECRYPTED;
1139

1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151
	/* Apparently when a default key is used to decrypt the packet
	   the hw does not set the index used to decrypt.  In such cases
	   get the index from the packet. */
	hlen = ieee80211_hdrlen(hdr->frame_control);
	if (ieee80211_has_protected(hdr->frame_control) &&
	    !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
	    skb->len >= hlen + 4) {
		keyix = skb->data[hlen + 3] >> 6;

		if (test_bit(keyix, common->keymap))
			return RX_FLAG_DECRYPTED;
	}
1152 1153 1154 1155

	return 0;
}

1156

1157
static void
1158
ath5k_check_ibss_tsf(struct ath5k_hw *ah, struct sk_buff *skb,
1159
		     struct ieee80211_rx_status *rxs)
1160
{
1161
	struct ath_common *common = ath5k_hw_common(ah);
1162 1163 1164
	u64 tsf, bc_tstamp;
	u32 hw_tu;
	struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1165

1166 1167 1168 1169 1170 1171 1172 1173
	if (ieee80211_is_beacon(mgmt->frame_control) &&
	    le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
	    memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) == 0) {
		/*
		 * Received an IBSS beacon with the same BSSID. Hardware *must*
		 * have updated the local TSF. We have to work around various
		 * hardware bugs, though...
		 */
1174
		tsf = ath5k_hw_get_tsf64(ah);
1175 1176
		bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
		hw_tu = TSF_TO_TU(tsf);
1177

1178
		ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
1179 1180 1181 1182 1183
			"beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
			(unsigned long long)bc_tstamp,
			(unsigned long long)rxs->mactime,
			(unsigned long long)(rxs->mactime - bc_tstamp),
			(unsigned long long)tsf);
1184

1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196
		/*
		 * Sometimes the HW will give us a wrong tstamp in the rx
		 * status, causing the timestamp extension to go wrong.
		 * (This seems to happen especially with beacon frames bigger
		 * than 78 byte (incl. FCS))
		 * But we know that the receive timestamp must be later than the
		 * timestamp of the beacon since HW must have synced to that.
		 *
		 * NOTE: here we assume mactime to be after the frame was
		 * received, not like mac80211 which defines it at the start.
		 */
		if (bc_tstamp > rxs->mactime) {
1197
			ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
1198 1199 1200 1201 1202
				"fixing mactime from %llx to %llx\n",
				(unsigned long long)rxs->mactime,
				(unsigned long long)tsf);
			rxs->mactime = tsf;
		}
1203

1204 1205 1206 1207 1208 1209
		/*
		 * Local TSF might have moved higher than our beacon timers,
		 * in that case we have to update them to continue sending
		 * beacons. This also takes care of synchronizing beacon sending
		 * times with other stations.
		 */
1210 1211
		if (hw_tu >= ah->nexttbtt)
			ath5k_beacon_update_timers(ah, bc_tstamp);
B
Bruno Randolf 已提交
1212 1213 1214 1215

		/* Check if the beacon timers are still correct, because a TSF
		 * update might have created a window between them - for a
		 * longer description see the comment of this function: */
1216 1217 1218
		if (!ath5k_hw_check_beacon_timers(ah, ah->bintval)) {
			ath5k_beacon_update_timers(ah, bc_tstamp);
			ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
B
Bruno Randolf 已提交
1219 1220
				"fixed beacon timers after beacon receive\n");
		}
1221 1222
	}
}
1223

1224
static void
1225
ath5k_update_beacon_rssi(struct ath5k_hw *ah, struct sk_buff *skb, int rssi)
1226 1227 1228
{
	struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
	struct ath_common *common = ath5k_hw_common(ah);
1229

1230 1231 1232 1233
	/* only beacons from our BSSID */
	if (!ieee80211_is_beacon(mgmt->frame_control) ||
	    memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) != 0)
		return;
1234

B
Bruno Randolf 已提交
1235
	ewma_add(&ah->ah_beacon_rssi_avg, rssi);
1236

1237 1238 1239
	/* in IBSS mode we should keep RSSI statistics per neighbour */
	/* le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS */
}
1240

1241 1242 1243 1244
/*
 * Compute padding position. skb must contain an IEEE 802.11 frame
 */
static int ath5k_common_padpos(struct sk_buff *skb)
1245
{
1246
	struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
1247 1248
	__le16 frame_control = hdr->frame_control;
	int padpos = 24;
1249

1250
	if (ieee80211_has_a4(frame_control))
1251
		padpos += ETH_ALEN;
1252 1253

	if (ieee80211_is_data_qos(frame_control))
1254 1255 1256
		padpos += IEEE80211_QOS_CTL_LEN;

	return padpos;
1257 1258
}

1259 1260 1261 1262 1263
/*
 * This function expects an 802.11 frame and returns the number of
 * bytes added, or -1 if we don't have enough header room.
 */
static int ath5k_add_padding(struct sk_buff *skb)
1264
{
1265 1266
	int padpos = ath5k_common_padpos(skb);
	int padsize = padpos & 3;
1267

1268
	if (padsize && skb->len > padpos) {
1269

1270 1271
		if (skb_headroom(skb) < padsize)
			return -1;
1272

1273
		skb_push(skb, padsize);
1274
		memmove(skb->data, skb->data + padsize, padpos);
1275 1276
		return padsize;
	}
B
Bob Copeland 已提交
1277

1278 1279
	return 0;
}
1280

1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297
/*
 * The MAC header is padded to have 32-bit boundary if the
 * packet payload is non-zero. The general calculation for
 * padsize would take into account odd header lengths:
 * padsize = 4 - (hdrlen & 3); however, since only
 * even-length headers are used, padding can only be 0 or 2
 * bytes and we can optimize this a bit.  We must not try to
 * remove padding from short control frames that do not have a
 * payload.
 *
 * This function expects an 802.11 frame and returns the number of
 * bytes removed.
 */
static int ath5k_remove_padding(struct sk_buff *skb)
{
	int padpos = ath5k_common_padpos(skb);
	int padsize = padpos & 3;
1298

1299
	if (padsize && skb->len >= padpos + padsize) {
1300 1301 1302
		memmove(skb->data + padsize, skb->data, padpos);
		skb_pull(skb, padsize);
		return padsize;
1303
	}
B
Bob Copeland 已提交
1304

1305
	return 0;
1306 1307 1308
}

static void
1309
ath5k_receive_frame(struct ath5k_hw *ah, struct sk_buff *skb,
1310
		    struct ath5k_rx_status *rs)
1311
{
1312 1313 1314 1315 1316 1317 1318 1319 1320
	struct ieee80211_rx_status *rxs;

	ath5k_remove_padding(skb);

	rxs = IEEE80211_SKB_RXCB(skb);

	rxs->flag = 0;
	if (unlikely(rs->rs_status & AR5K_RXERR_MIC))
		rxs->flag |= RX_FLAG_MMIC_ERROR;
1321 1322

	/*
1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334
	 * always extend the mac timestamp, since this information is
	 * also needed for proper IBSS merging.
	 *
	 * XXX: it might be too late to do it here, since rs_tstamp is
	 * 15bit only. that means TSF extension has to be done within
	 * 32768usec (about 32ms). it might be necessary to move this to
	 * the interrupt handler, like it is done in madwifi.
	 *
	 * Unfortunately we don't know when the hardware takes the rx
	 * timestamp (beginning of phy frame, data frame, end of rx?).
	 * The only thing we know is that it is hardware specific...
	 * On AR5213 it seems the rx timestamp is at the end of the
1335
	 * frame, but I'm not sure.
1336 1337 1338 1339 1340
	 *
	 * NOTE: mac80211 defines mactime at the beginning of the first
	 * data symbol. Since we don't have any time references it's
	 * impossible to comply to that. This affects IBSS merge only
	 * right now, so it's not too bad...
1341
	 */
1342
	rxs->mactime = ath5k_extend_tsf(ah, rs->rs_tstamp);
J
Johannes Berg 已提交
1343
	rxs->flag |= RX_FLAG_MACTIME_MPDU;
1344

1345 1346
	rxs->freq = ah->curchan->center_freq;
	rxs->band = ah->curchan->band;
1347

1348
	rxs->signal = ah->ah_noise_floor + rs->rs_rssi;
1349

1350
	rxs->antenna = rs->rs_antenna;
1351

1352
	if (rs->rs_antenna > 0 && rs->rs_antenna < 5)
1353
		ah->stats.antenna_rx[rs->rs_antenna]++;
1354
	else
1355
		ah->stats.antenna_rx[0]++; /* invalid */
1356

1357 1358
	rxs->rate_idx = ath5k_hw_to_driver_rix(ah, rs->rs_rate);
	rxs->flag |= ath5k_rx_decrypted(ah, skb, rs);
1359

1360
	if (rxs->rate_idx >= 0 && rs->rs_rate ==
1361
	    ah->sbands[ah->curchan->band].bitrates[rxs->rate_idx].hw_value_short)
1362
		rxs->flag |= RX_FLAG_SHORTPRE;
1363

1364
	trace_ath5k_rx(ah, skb);
1365

1366
	ath5k_update_beacon_rssi(ah, skb, rs->rs_rssi);
1367

1368
	/* check beacons in IBSS mode */
1369 1370
	if (ah->opmode == NL80211_IFTYPE_ADHOC)
		ath5k_check_ibss_tsf(ah, skb, rxs);
1371

1372
	ieee80211_rx(ah->hw, skb);
1373
}
1374

1375 1376 1377 1378
/** ath5k_frame_receive_ok() - Do we want to receive this frame or not?
 *
 * Check if we want to further process this frame or not. Also update
 * statistics. Return true if we want this frame, false if not.
1379
 */
1380
static bool
1381
ath5k_receive_frame_ok(struct ath5k_hw *ah, struct ath5k_rx_status *rs)
1382
{
1383 1384
	ah->stats.rx_all_count++;
	ah->stats.rx_bytes_count += rs->rs_datalen;
1385

1386 1387
	if (unlikely(rs->rs_status)) {
		if (rs->rs_status & AR5K_RXERR_CRC)
1388
			ah->stats.rxerr_crc++;
1389
		if (rs->rs_status & AR5K_RXERR_FIFO)
1390
			ah->stats.rxerr_fifo++;
1391
		if (rs->rs_status & AR5K_RXERR_PHY) {
1392
			ah->stats.rxerr_phy++;
1393
			if (rs->rs_phyerr > 0 && rs->rs_phyerr < 32)
1394
				ah->stats.rxerr_phy_code[rs->rs_phyerr]++;
1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407
			return false;
		}
		if (rs->rs_status & AR5K_RXERR_DECRYPT) {
			/*
			 * Decrypt error.  If the error occurred
			 * because there was no hardware key, then
			 * let the frame through so the upper layers
			 * can process it.  This is necessary for 5210
			 * parts which have no way to setup a ``clear''
			 * key cache entry.
			 *
			 * XXX do key cache faulting
			 */
1408
			ah->stats.rxerr_decrypt++;
1409 1410 1411 1412 1413
			if (rs->rs_keyix == AR5K_RXKEYIX_INVALID &&
			    !(rs->rs_status & AR5K_RXERR_CRC))
				return true;
		}
		if (rs->rs_status & AR5K_RXERR_MIC) {
1414
			ah->stats.rxerr_mic++;
1415
			return true;
1416 1417
		}

1418 1419 1420 1421
		/* reject any frames with non-crypto errors */
		if (rs->rs_status & ~(AR5K_RXERR_DECRYPT))
			return false;
	}
1422

1423
	if (unlikely(rs->rs_more)) {
1424
		ah->stats.rxerr_jumbo++;
1425 1426 1427
		return false;
	}
	return true;
1428 1429
}

1430
static void
1431
ath5k_set_current_imask(struct ath5k_hw *ah)
1432
{
1433
	enum ath5k_int imask;
1434 1435
	unsigned long flags;

1436 1437 1438
	spin_lock_irqsave(&ah->irqlock, flags);
	imask = ah->imask;
	if (ah->rx_pending)
1439
		imask &= ~AR5K_INT_RX_ALL;
1440
	if (ah->tx_pending)
1441
		imask &= ~AR5K_INT_TX_ALL;
1442 1443
	ath5k_hw_set_imr(ah, imask);
	spin_unlock_irqrestore(&ah->irqlock, flags);
1444 1445
}

1446
static void
1447
ath5k_tasklet_rx(unsigned long data)
1448
{
1449 1450 1451
	struct ath5k_rx_status rs = {};
	struct sk_buff *skb, *next_skb;
	dma_addr_t next_skb_addr;
1452
	struct ath5k_hw *ah = (void *)data;
L
Luis R. Rodriguez 已提交
1453
	struct ath_common *common = ath5k_hw_common(ah);
1454 1455 1456
	struct ath5k_buf *bf;
	struct ath5k_desc *ds;
	int ret;
1457

1458 1459 1460
	spin_lock(&ah->rxbuflock);
	if (list_empty(&ah->rxbuf)) {
		ATH5K_WARN(ah, "empty rx buf pool\n");
1461 1462 1463
		goto unlock;
	}
	do {
1464
		bf = list_first_entry(&ah->rxbuf, struct ath5k_buf, list);
1465 1466 1467
		BUG_ON(bf->skb == NULL);
		skb = bf->skb;
		ds = bf->desc;
1468

1469
		/* bail if HW is still using self-linked descriptor */
1470
		if (ath5k_hw_get_rxdp(ah) == bf->daddr)
1471
			break;
1472

1473
		ret = ah->ah_proc_rx_desc(ah, ds, &rs);
1474 1475 1476
		if (unlikely(ret == -EINPROGRESS))
			break;
		else if (unlikely(ret)) {
1477 1478
			ATH5K_ERR(ah, "error in processing rx descriptor\n");
			ah->stats.rxerr_proc++;
1479 1480
			break;
		}
1481

1482 1483
		if (ath5k_receive_frame_ok(ah, &rs)) {
			next_skb = ath5k_rx_skb_alloc(ah, &next_skb_addr);
1484

1485 1486 1487 1488 1489 1490
			/*
			 * If we can't replace bf->skb with a new skb under
			 * memory pressure, just skip this packet
			 */
			if (!next_skb)
				goto next;
1491

1492
			dma_unmap_single(ah->dev, bf->skbaddr,
1493
					 common->rx_bufsize,
1494
					 DMA_FROM_DEVICE);
1495

1496
			skb_put(skb, rs.rs_datalen);
1497

1498
			ath5k_receive_frame(ah, skb, &rs);
1499

1500 1501
			bf->skb = next_skb;
			bf->skbaddr = next_skb_addr;
1502
		}
1503
next:
1504 1505
		list_move_tail(&bf->list, &ah->rxbuf);
	} while (ath5k_rxbuf_setup(ah, bf) == 0);
1506
unlock:
1507 1508 1509
	spin_unlock(&ah->rxbuflock);
	ah->rx_pending = false;
	ath5k_set_current_imask(ah);
1510 1511
}

B
Bruno Randolf 已提交
1512

1513 1514 1515
/*************\
* TX Handling *
\*************/
B
Bruno Randolf 已提交
1516

1517
void
1518 1519
ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
	       struct ath5k_txq *txq)
1520
{
1521
	struct ath5k_hw *ah = hw->priv;
1522 1523 1524
	struct ath5k_buf *bf;
	unsigned long flags;
	int padsize;
B
Bruno Randolf 已提交
1525

1526
	trace_ath5k_tx(ah, skb, txq);
B
Bruno Randolf 已提交
1527

1528 1529 1530 1531 1532 1533
	/*
	 * The hardware expects the header padded to 4 byte boundaries.
	 * If this is not the case, we add the padding after the header.
	 */
	padsize = ath5k_add_padding(skb);
	if (padsize < 0) {
1534
		ATH5K_ERR(ah, "tx hdrlen not %%4: not enough"
1535 1536 1537
			  " headroom to pad");
		goto drop_packet;
	}
1538

1539 1540
	if (txq->txq_len >= txq->txq_max &&
	    txq->qnum <= AR5K_TX_QUEUE_ID_DATA_MAX)
B
Bruno Randolf 已提交
1541 1542
		ieee80211_stop_queue(hw, txq->qnum);

1543 1544 1545 1546
	spin_lock_irqsave(&ah->txbuflock, flags);
	if (list_empty(&ah->txbuf)) {
		ATH5K_ERR(ah, "no further txbuf available, dropping packet\n");
		spin_unlock_irqrestore(&ah->txbuflock, flags);
B
Bruno Randolf 已提交
1547
		ieee80211_stop_queues(hw);
1548
		goto drop_packet;
1549
	}
1550
	bf = list_first_entry(&ah->txbuf, struct ath5k_buf, list);
1551
	list_del(&bf->list);
1552 1553
	ah->txbuf_len--;
	if (list_empty(&ah->txbuf))
1554
		ieee80211_stop_queues(hw);
1555
	spin_unlock_irqrestore(&ah->txbuflock, flags);
1556 1557 1558

	bf->skb = skb;

1559
	if (ath5k_txbuf_setup(ah, bf, txq, padsize)) {
1560
		bf->skb = NULL;
1561 1562 1563 1564
		spin_lock_irqsave(&ah->txbuflock, flags);
		list_add_tail(&bf->list, &ah->txbuf);
		ah->txbuf_len++;
		spin_unlock_irqrestore(&ah->txbuflock, flags);
1565
		goto drop_packet;
1566
	}
1567
	return;
1568

1569 1570
drop_packet:
	dev_kfree_skb_any(skb);
1571 1572
}

1573
static void
1574
ath5k_tx_frame_completed(struct ath5k_hw *ah, struct sk_buff *skb,
1575
			 struct ath5k_txq *txq, struct ath5k_tx_status *ts)
1576 1577
{
	struct ieee80211_tx_info *info;
1578
	u8 tries[3];
1579 1580
	int i;

1581 1582
	ah->stats.tx_all_count++;
	ah->stats.tx_bytes_count += skb->len;
1583 1584
	info = IEEE80211_SKB_CB(skb);

1585 1586 1587 1588
	tries[0] = info->status.rates[0].count;
	tries[1] = info->status.rates[1].count;
	tries[2] = info->status.rates[2].count;

1589
	ieee80211_tx_info_clear_status(info);
1590 1591

	for (i = 0; i < ts->ts_final_idx; i++) {
1592 1593 1594
		struct ieee80211_tx_rate *r =
			&info->status.rates[i];

1595
		r->count = tries[i];
1596 1597
	}

1598
	info->status.rates[ts->ts_final_idx].count = ts->ts_final_retry;
1599
	info->status.rates[ts->ts_final_idx + 1].idx = -1;
1600 1601

	if (unlikely(ts->ts_status)) {
1602
		ah->stats.ack_fail++;
1603 1604
		if (ts->ts_status & AR5K_TXERR_FILT) {
			info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
1605
			ah->stats.txerr_filt++;
1606 1607
		}
		if (ts->ts_status & AR5K_TXERR_XRETRY)
1608
			ah->stats.txerr_retry++;
1609
		if (ts->ts_status & AR5K_TXERR_FIFO)
1610
			ah->stats.txerr_fifo++;
1611 1612 1613
	} else {
		info->flags |= IEEE80211_TX_STAT_ACK;
		info->status.ack_signal = ts->ts_rssi;
1614 1615 1616

		/* count the successful attempt as well */
		info->status.rates[ts->ts_final_idx].count++;
1617 1618 1619 1620 1621 1622 1623 1624 1625
	}

	/*
	* Remove MAC header padding before giving the frame
	* back to mac80211.
	*/
	ath5k_remove_padding(skb);

	if (ts->ts_antenna > 0 && ts->ts_antenna < 5)
1626
		ah->stats.antenna_tx[ts->ts_antenna]++;
1627
	else
1628
		ah->stats.antenna_tx[0]++; /* invalid */
1629

1630 1631
	trace_ath5k_tx_complete(ah, skb, txq, ts);
	ieee80211_tx_status(ah->hw, skb);
1632
}
1633 1634

static void
1635
ath5k_tx_processq(struct ath5k_hw *ah, struct ath5k_txq *txq)
1636
{
1637 1638 1639 1640
	struct ath5k_tx_status ts = {};
	struct ath5k_buf *bf, *bf0;
	struct ath5k_desc *ds;
	struct sk_buff *skb;
1641
	int ret;
1642

1643 1644
	spin_lock(&txq->lock);
	list_for_each_entry_safe(bf, bf0, &txq->q, list) {
1645 1646 1647 1648 1649 1650 1651

		txq->txq_poll_mark = false;

		/* skb might already have been processed last time. */
		if (bf->skb != NULL) {
			ds = bf->desc;

1652
			ret = ah->ah_proc_tx_desc(ah, ds, &ts);
1653 1654 1655
			if (unlikely(ret == -EINPROGRESS))
				break;
			else if (unlikely(ret)) {
1656
				ATH5K_ERR(ah,
1657 1658 1659 1660 1661 1662 1663
					"error %d while processing "
					"queue %u\n", ret, txq->qnum);
				break;
			}

			skb = bf->skb;
			bf->skb = NULL;
1664

1665
			dma_unmap_single(ah->dev, bf->skbaddr, skb->len,
1666
					DMA_TO_DEVICE);
1667
			ath5k_tx_frame_completed(ah, skb, txq, &ts);
1668
		}
1669

1670 1671 1672
		/*
		 * It's possible that the hardware can say the buffer is
		 * completed when it hasn't yet loaded the ds_link from
1673 1674
		 * host memory and moved on.
		 * Always keep the last descriptor to avoid HW races...
1675
		 */
1676 1677 1678 1679
		if (ath5k_hw_get_txdp(ah, txq->qnum) != bf->daddr) {
			spin_lock(&ah->txbuflock);
			list_move_tail(&bf->list, &ah->txbuf);
			ah->txbuf_len++;
1680
			txq->txq_len--;
1681
			spin_unlock(&ah->txbuflock);
1682
		}
1683 1684
	}
	spin_unlock(&txq->lock);
B
Bruno Randolf 已提交
1685
	if (txq->txq_len < ATH5K_TXQ_LEN_LOW && txq->qnum < 4)
1686
		ieee80211_wake_queue(ah->hw, txq->qnum);
1687 1688 1689 1690 1691
}

static void
ath5k_tasklet_tx(unsigned long data)
{
B
Bob Copeland 已提交
1692
	int i;
1693
	struct ath5k_hw *ah = (void *)data;
1694

1695
	for (i = 0; i < AR5K_NUM_TX_QUEUES; i++)
1696
		if (ah->txqs[i].setup && (ah->ah_txq_isr_txok_all & BIT(i)))
1697
			ath5k_tx_processq(ah, &ah->txqs[i]);
1698

1699 1700
	ah->tx_pending = false;
	ath5k_set_current_imask(ah);
1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711
}


/*****************\
* Beacon handling *
\*****************/

/*
 * Setup the beacon frame for transmit.
 */
static int
1712
ath5k_beacon_setup(struct ath5k_hw *ah, struct ath5k_buf *bf)
1713 1714
{
	struct sk_buff *skb = bf->skb;
J
Johannes Berg 已提交
1715
	struct	ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1716
	struct ath5k_desc *ds;
1717 1718
	int ret = 0;
	u8 antenna;
1719
	u32 flags;
1720
	const int padsize = 0;
1721

1722
	bf->skbaddr = dma_map_single(ah->dev, skb->data, skb->len,
1723
			DMA_TO_DEVICE);
1724
	ATH5K_DBG(ah, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
1725 1726
			"skbaddr %llx\n", skb, skb->data, skb->len,
			(unsigned long long)bf->skbaddr);
1727

1728 1729
	if (dma_mapping_error(ah->dev, bf->skbaddr)) {
		ATH5K_ERR(ah, "beacon DMA mapping failed\n");
1730 1731
		dev_kfree_skb_any(skb);
		bf->skb = NULL;
1732 1733 1734 1735
		return -EIO;
	}

	ds = bf->desc;
1736
	antenna = ah->ah_tx_ant;
1737 1738

	flags = AR5K_TXDESC_NOACK;
1739
	if (ah->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
1740 1741
		ds->ds_link = bf->daddr;	/* self-linked */
		flags |= AR5K_TXDESC_VEOL;
1742
	} else
1743
		ds->ds_link = 0;
1744 1745 1746 1747 1748 1749 1750

	/*
	 * If we use multiple antennas on AP and use
	 * the Sectored AP scenario, switch antenna every
	 * 4 beacons to make sure everybody hears our AP.
	 * When a client tries to associate, hw will keep
	 * track of the tx antenna to be used for this client
1751
	 * automatically, based on ACKed packets.
1752 1753 1754 1755 1756
	 *
	 * Note: AP still listens and transmits RTS on the
	 * default antenna which is supposed to be an omni.
	 *
	 * Note2: On sectored scenarios it's possible to have
B
Bob Copeland 已提交
1757 1758 1759 1760 1761
	 * multiple antennas (1 omni -- the default -- and 14
	 * sectors), so if we choose to actually support this
	 * mode, we need to allow the user to set how many antennas
	 * we have and tweak the code below to send beacons
	 * on all of them.
1762 1763
	 */
	if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
1764
		antenna = ah->bsent & 4 ? 2 : 1;
1765

1766

1767 1768 1769
	/* FIXME: If we are in g mode and rate is a CCK rate
	 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
	 * from tx power (value is in dB units already) */
1770
	ds->ds_data = bf->skbaddr;
1771
	ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
1772
			ieee80211_get_hdrlen_from_skb(skb), padsize,
1773 1774
			AR5K_PKT_TYPE_BEACON, (ah->power_level * 2),
			ieee80211_get_tx_rate(ah->hw, info)->hw_value,
1775
			1, AR5K_TXKEYIX_INVALID,
1776
			antenna, flags, 0, 0);
1777 1778 1779 1780 1781
	if (ret)
		goto err_unmap;

	return 0;
err_unmap:
1782
	dma_unmap_single(ah->dev, bf->skbaddr, skb->len, DMA_TO_DEVICE);
1783 1784 1785
	return ret;
}

1786 1787 1788 1789 1790 1791 1792
/*
 * Updates the beacon that is sent by ath5k_beacon_send.  For adhoc,
 * this is called only once at config_bss time, for AP we do it every
 * SWBA interrupt so that the TIM will reflect buffered frames.
 *
 * Called with the beacon lock.
 */
1793
int
1794 1795 1796
ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
{
	int ret;
1797
	struct ath5k_hw *ah = hw->priv;
1798
	struct ath5k_vif *avf = (void *)vif->drv_priv;
1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812
	struct sk_buff *skb;

	if (WARN_ON(!vif)) {
		ret = -EINVAL;
		goto out;
	}

	skb = ieee80211_beacon_get(hw, vif);

	if (!skb) {
		ret = -ENOMEM;
		goto out;
	}

1813
	ath5k_txbuf_free_skb(ah, avf->bbuf);
1814
	avf->bbuf->skb = skb;
1815
	ret = ath5k_beacon_setup(ah, avf->bbuf);
1816 1817 1818 1819
out:
	return ret;
}

1820 1821 1822 1823 1824
/*
 * Transmit a beacon frame at SWBA.  Dynamic updates to the
 * frame contents are done as needed and the slot time is
 * also adjusted based on current state.
 *
1825 1826
 * This is called from software irq context (beacontq tasklets)
 * or user context from ath5k_beacon_config.
1827 1828
 */
static void
1829
ath5k_beacon_send(struct ath5k_hw *ah)
1830
{
1831 1832 1833
	struct ieee80211_vif *vif;
	struct ath5k_vif *avf;
	struct ath5k_buf *bf;
1834
	struct sk_buff *skb;
1835
	int err;
1836

1837
	ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON, "in beacon_send\n");
1838 1839 1840

	/*
	 * Check if the previous beacon has gone out.  If
B
Bob Copeland 已提交
1841
	 * not, don't don't try to post another: skip this
1842 1843 1844 1845
	 * period and wait for the next.  Missed beacons
	 * indicate a problem and should not occur.  If we
	 * miss too many consecutive beacons reset the device.
	 */
1846 1847 1848 1849 1850 1851
	if (unlikely(ath5k_hw_num_tx_pending(ah, ah->bhalq) != 0)) {
		ah->bmisscount++;
		ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
			"missed %u consecutive beacons\n", ah->bmisscount);
		if (ah->bmisscount > 10) {	/* NB: 10 is a guess */
			ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
1852
				"stuck beacon time (%u missed)\n",
1853 1854
				ah->bmisscount);
			ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
1855
				  "stuck beacon, resetting\n");
1856
			ieee80211_queue_work(ah->hw, &ah->reset_work);
1857 1858 1859
		}
		return;
	}
1860 1861
	if (unlikely(ah->bmisscount != 0)) {
		ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
1862
			"resume beacon xmit after %u misses\n",
1863 1864
			ah->bmisscount);
		ah->bmisscount = 0;
1865 1866
	}

1867 1868
	if ((ah->opmode == NL80211_IFTYPE_AP && ah->num_ap_vifs > 1) ||
			ah->opmode == NL80211_IFTYPE_MESH_POINT) {
1869 1870
		u64 tsf = ath5k_hw_get_tsf64(ah);
		u32 tsftu = TSF_TO_TU(tsf);
1871 1872 1873
		int slot = ((tsftu % ah->bintval) * ATH_BCBUF) / ah->bintval;
		vif = ah->bslot[(slot + 1) % ATH_BCBUF];
		ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
1874
			"tsf %llx tsftu %x intval %u slot %u vif %p\n",
1875
			(unsigned long long)tsf, tsftu, ah->bintval, slot, vif);
1876
	} else /* only one interface */
1877
		vif = ah->bslot[0];
1878 1879 1880 1881 1882 1883 1884

	if (!vif)
		return;

	avf = (void *)vif->drv_priv;
	bf = avf->bbuf;

1885 1886 1887 1888 1889
	/*
	 * Stop any current dma and put the new frame on the queue.
	 * This should never fail since we check above that no frames
	 * are still pending on the queue.
	 */
1890 1891
	if (unlikely(ath5k_hw_stop_beacon_queue(ah, ah->bhalq))) {
		ATH5K_WARN(ah, "beacon queue %u didn't start/stop ?\n", ah->bhalq);
1892 1893 1894
		/* NB: hw still stops DMA, so proceed */
	}

J
Javier Cardona 已提交
1895
	/* refresh the beacon for AP or MESH mode */
1896
	if (ah->opmode == NL80211_IFTYPE_AP ||
1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907
	    ah->opmode == NL80211_IFTYPE_MESH_POINT) {
		err = ath5k_beacon_update(ah->hw, vif);
		if (err)
			return;
	}

	if (unlikely(bf->skb == NULL || ah->opmode == NL80211_IFTYPE_STATION ||
		     ah->opmode == NL80211_IFTYPE_MONITOR)) {
		ATH5K_WARN(ah, "bf=%p bf_skb=%p\n", bf, bf->skb);
		return;
	}
B
Bob Copeland 已提交
1908

1909
	trace_ath5k_tx(ah, bf->skb, &ah->txqs[ah->bhalq]);
1910

1911 1912 1913 1914
	ath5k_hw_set_txdp(ah, ah->bhalq, bf->daddr);
	ath5k_hw_start_tx_dma(ah, ah->bhalq);
	ATH5K_DBG(ah, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
		ah->bhalq, (unsigned long long)bf->daddr, bf->desc);
1915

1916
	skb = ieee80211_get_buffered_bc(ah->hw, vif);
1917
	while (skb) {
1918
		ath5k_tx_queue(ah->hw, skb, ah->cabq);
1919

1920
		if (ah->cabq->txq_len >= ah->cabq->txq_max)
1921 1922
			break;

1923
		skb = ieee80211_get_buffered_bc(ah->hw, vif);
1924 1925
	}

1926
	ah->bsent++;
1927 1928
}

1929 1930 1931
/**
 * ath5k_beacon_update_timers - update beacon timers
 *
1932
 * @ah: struct ath5k_hw pointer we are operating on
1933 1934 1935 1936 1937 1938 1939 1940
 * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
 *          beacon timer update based on the current HW TSF.
 *
 * Calculate the next target beacon transmit time (TBTT) based on the timestamp
 * of a received beacon or the current local hardware TSF and write it to the
 * beacon timer registers.
 *
 * This is called in a variety of situations, e.g. when a beacon is received,
1941
 * when a TSF update has been detected, but also when an new IBSS is created or
1942 1943 1944
 * when we otherwise know we have to update the timers, but we keep it in this
 * function to have it all together in one place.
 */
1945
void
1946
ath5k_beacon_update_timers(struct ath5k_hw *ah, u64 bc_tsf)
1947
{
1948 1949
	u32 nexttbtt, intval, hw_tu, bc_tu;
	u64 hw_tsf;
1950

1951 1952
	intval = ah->bintval & AR5K_BEACON_PERIOD;
	if (ah->opmode == NL80211_IFTYPE_AP && ah->num_ap_vifs > 1) {
1953 1954
		intval /= ATH_BCBUF;	/* staggered multi-bss beacons */
		if (intval < 15)
1955
			ATH5K_WARN(ah, "intval %u is too low, min 15\n",
1956 1957
				   intval);
	}
1958 1959 1960
	if (WARN_ON(!intval))
		return;

1961 1962
	/* beacon TSF converted to TU */
	bc_tu = TSF_TO_TU(bc_tsf);
1963

1964 1965 1966
	/* current TSF converted to TU */
	hw_tsf = ath5k_hw_get_tsf64(ah);
	hw_tu = TSF_TO_TU(hw_tsf);
1967

1968
#define FUDGE (AR5K_TUNE_SW_BEACON_RESP + 3)
1969
	/* We use FUDGE to make sure the next TBTT is ahead of the current TU.
L
Lucas De Marchi 已提交
1970
	 * Since we later subtract AR5K_TUNE_SW_BEACON_RESP (10) in the timer
1971 1972
	 * configuration we need to make sure it is bigger than that. */

1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987
	if (bc_tsf == -1) {
		/*
		 * no beacons received, called internally.
		 * just need to refresh timers based on HW TSF.
		 */
		nexttbtt = roundup(hw_tu + FUDGE, intval);
	} else if (bc_tsf == 0) {
		/*
		 * no beacon received, probably called by ath5k_reset_tsf().
		 * reset TSF to start with 0.
		 */
		nexttbtt = intval;
		intval |= AR5K_BEACON_RESET_TSF;
	} else if (bc_tsf > hw_tsf) {
		/*
L
Lucas De Marchi 已提交
1988
		 * beacon received, SW merge happened but HW TSF not yet updated.
1989 1990 1991 1992 1993
		 * not possible to reconfigure timers yet, but next time we
		 * receive a beacon with the same BSSID, the hardware will
		 * automatically update the TSF and then we need to reconfigure
		 * the timers.
		 */
1994
		ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007
			"need to wait for HW TSF sync\n");
		return;
	} else {
		/*
		 * most important case for beacon synchronization between STA.
		 *
		 * beacon received and HW TSF has been already updated by HW.
		 * update next TBTT based on the TSF of the beacon, but make
		 * sure it is ahead of our local TSF timer.
		 */
		nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
	}
#undef FUDGE
2008

2009
	ah->nexttbtt = nexttbtt;
2010

2011
	intval |= AR5K_BEACON_ENA;
2012
	ath5k_hw_init_beacon_timers(ah, nexttbtt, intval);
2013 2014 2015 2016 2017 2018

	/*
	 * debugging output last in order to preserve the time critical aspect
	 * of this function
	 */
	if (bc_tsf == -1)
2019
		ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
2020 2021
			"reconfigured timers based on HW TSF\n");
	else if (bc_tsf == 0)
2022
		ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
2023 2024
			"reset HW TSF and timers\n");
	else
2025
		ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
2026 2027
			"updated timers based on beacon TSF\n");

2028
	ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
2029 2030 2031
			  "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
			  (unsigned long long) bc_tsf,
			  (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
2032
	ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
2033 2034 2035
		intval & AR5K_BEACON_PERIOD,
		intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
		intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
2036 2037
}

2038 2039 2040
/**
 * ath5k_beacon_config - Configure the beacon queues and interrupts
 *
2041
 * @ah: struct ath5k_hw pointer we are operating on
2042
 *
2043
 * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
2044
 * interrupts to detect TSF updates only.
2045
 */
2046
void
2047
ath5k_beacon_config(struct ath5k_hw *ah)
2048
{
2049
	unsigned long flags;
2050

2051 2052 2053
	spin_lock_irqsave(&ah->block, flags);
	ah->bmisscount = 0;
	ah->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
2054

2055
	if (ah->enable_beacon) {
2056
		/*
2057 2058
		 * In IBSS mode we use a self-linked tx descriptor and let the
		 * hardware send the beacons automatically. We have to load it
2059
		 * only once here.
2060
		 * We use the SWBA interrupt only to keep track of the beacon
2061
		 * timers in order to detect automatic TSF updates.
2062
		 */
2063
		ath5k_beaconq_config(ah);
2064

2065
		ah->imask |= AR5K_INT_SWBA;
2066

2067
		if (ah->opmode == NL80211_IFTYPE_ADHOC) {
2068
			if (ath5k_hw_hasveol(ah))
2069
				ath5k_beacon_send(ah);
J
Jiri Slaby 已提交
2070
		} else
2071
			ath5k_beacon_update_timers(ah, -1);
2072
	} else {
2073
		ath5k_hw_stop_beacon_queue(ah, ah->bhalq);
2074 2075
	}

2076
	ath5k_hw_set_imr(ah, ah->imask);
2077
	mmiowb();
2078
	spin_unlock_irqrestore(&ah->block, flags);
2079 2080
}

N
Nick Kossifidis 已提交
2081 2082
static void ath5k_tasklet_beacon(unsigned long data)
{
2083
	struct ath5k_hw *ah = (struct ath5k_hw *) data;
N
Nick Kossifidis 已提交
2084 2085 2086 2087 2088 2089

	/*
	 * Software beacon alert--time to send a beacon.
	 *
	 * In IBSS mode we use this interrupt just to
	 * keep track of the next TBTT (target beacon
2090
	 * transmission time) in order to detect whether
N
Nick Kossifidis 已提交
2091 2092
	 * automatic TSF updates happened.
	 */
2093
	if (ah->opmode == NL80211_IFTYPE_ADHOC) {
2094
		/* XXX: only if VEOL supported */
2095 2096 2097
		u64 tsf = ath5k_hw_get_tsf64(ah);
		ah->nexttbtt += ah->bintval;
		ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
N
Nick Kossifidis 已提交
2098 2099
				"SWBA nexttbtt: %x hw_tu: %x "
				"TSF: %llx\n",
2100
				ah->nexttbtt,
N
Nick Kossifidis 已提交
2101 2102 2103
				TSF_TO_TU(tsf),
				(unsigned long long) tsf);
	} else {
2104 2105 2106
		spin_lock(&ah->block);
		ath5k_beacon_send(ah);
		spin_unlock(&ah->block);
N
Nick Kossifidis 已提交
2107 2108 2109
	}
}

2110 2111 2112 2113 2114

/********************\
* Interrupt handling *
\********************/

2115 2116 2117
static void
ath5k_intr_calibration_poll(struct ath5k_hw *ah)
{
2118
	if (time_is_before_eq_jiffies(ah->ah_cal_next_ani) &&
N
Nick Kossifidis 已提交
2119 2120 2121 2122 2123
	   !(ah->ah_cal_mask & AR5K_CALIBRATION_FULL) &&
	   !(ah->ah_cal_mask & AR5K_CALIBRATION_SHORT)) {

		/* Run ANI only when calibration is not active */

2124 2125
		ah->ah_cal_next_ani = jiffies +
			msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_ANI);
2126
		tasklet_schedule(&ah->ani_tasklet);
2127

N
Nick Kossifidis 已提交
2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141
	} else if (time_is_before_eq_jiffies(ah->ah_cal_next_short) &&
		!(ah->ah_cal_mask & AR5K_CALIBRATION_FULL) &&
		!(ah->ah_cal_mask & AR5K_CALIBRATION_SHORT)) {

		/* Run calibration only when another calibration
		 * is not running.
		 *
		 * Note: This is for both full/short calibration,
		 * if it's time for a full one, ath5k_calibrate_work will deal
		 * with it. */

		ah->ah_cal_next_short = jiffies +
			msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_SHORT);
		ieee80211_queue_work(ah->hw, &ah->calib_work);
2142 2143 2144 2145 2146 2147
	}
	/* we could use SWI to generate enough interrupts to meet our
	 * calibration interval requirements, if necessary:
	 * AR5K_REG_ENABLE_BITS(ah, AR5K_CR, AR5K_CR_SWI); */
}

2148
static void
2149
ath5k_schedule_rx(struct ath5k_hw *ah)
2150
{
2151 2152
	ah->rx_pending = true;
	tasklet_schedule(&ah->rxtq);
2153 2154 2155
}

static void
2156
ath5k_schedule_tx(struct ath5k_hw *ah)
2157
{
2158 2159
	ah->tx_pending = true;
	tasklet_schedule(&ah->txtq);
2160 2161
}

P
Pavel Roskin 已提交
2162
static irqreturn_t
2163 2164
ath5k_intr(int irq, void *dev_id)
{
2165
	struct ath5k_hw *ah = dev_id;
2166 2167 2168
	enum ath5k_int status;
	unsigned int counter = 1000;

N
Nick Kossifidis 已提交
2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179

	/*
	 * If hw is not ready (or detached) and we get an
	 * interrupt, or if we have no interrupts pending
	 * (that means it's not for us) skip it.
	 *
	 * NOTE: Group 0/1 PCI interface registers are not
	 * supported on WiSOCs, so we can't check for pending
	 * interrupts (ISR belongs to another register group
	 * so we are ok).
	 */
2180
	if (unlikely(test_bit(ATH_STAT_INVALID, ah->status) ||
N
Nick Kossifidis 已提交
2181 2182
			((ath5k_get_bus_type(ah) != ATH_AHB) &&
			!ath5k_hw_is_intr_pending(ah))))
2183 2184
		return IRQ_NONE;

N
Nick Kossifidis 已提交
2185
	/** Main loop **/
2186
	do {
N
Nick Kossifidis 已提交
2187 2188
		ath5k_hw_get_isr(ah, &status);	/* NB: clears IRQ too */

2189 2190
		ATH5K_DBG(ah, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
				status, ah->imask);
N
Nick Kossifidis 已提交
2191 2192 2193 2194 2195 2196 2197 2198

		/*
		 * Fatal hw error -> Log and reset
		 *
		 * Fatal errors are unrecoverable so we have to
		 * reset the card. These errors include bus and
		 * dma errors.
		 */
2199
		if (unlikely(status & AR5K_INT_FATAL)) {
N
Nick Kossifidis 已提交
2200

2201
			ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
2202
				  "fatal int, resetting\n");
2203
			ieee80211_queue_work(ah->hw, &ah->reset_work);
N
Nick Kossifidis 已提交
2204 2205 2206 2207 2208 2209 2210 2211

		/*
		 * RX Overrun -> Count and reset if needed
		 *
		 * Receive buffers are full. Either the bus is busy or
		 * the CPU is not fast enough to process all received
		 * frames.
		 */
2212
		} else if (unlikely(status & AR5K_INT_RXORN)) {
N
Nick Kossifidis 已提交
2213

B
Bruno Randolf 已提交
2214 2215 2216
			/*
			 * Older chipsets need a reset to come out of this
			 * condition, but we treat it as RX for newer chips.
N
Nick Kossifidis 已提交
2217
			 * We don't know exactly which versions need a reset
B
Bruno Randolf 已提交
2218 2219
			 * this guess is copied from the HAL.
			 */
2220
			ah->stats.rxorn_intr++;
N
Nick Kossifidis 已提交
2221

2222
			if (ah->ah_mac_srev < AR5K_SREV_AR5212) {
2223
				ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
2224
					  "rx overrun, resetting\n");
2225
				ieee80211_queue_work(ah->hw, &ah->reset_work);
2226
			} else
2227
				ath5k_schedule_rx(ah);
N
Nick Kossifidis 已提交
2228

2229
		} else {
N
Nick Kossifidis 已提交
2230 2231

			/* Software Beacon Alert -> Schedule beacon tasklet */
2232
			if (status & AR5K_INT_SWBA)
2233
				tasklet_hi_schedule(&ah->beacontq);
2234

N
Nick Kossifidis 已提交
2235 2236 2237 2238 2239 2240 2241 2242
			/*
			 * No more RX descriptors -> Just count
			 *
			 * NB: the hardware should re-read the link when
			 *     RXE bit is written, but it doesn't work at
			 *     least on older hardware revs.
			 */
			if (status & AR5K_INT_RXEOL)
2243
				ah->stats.rxeol_intr++;
N
Nick Kossifidis 已提交
2244 2245 2246 2247


			/* TX Underrun -> Bump tx trigger level */
			if (status & AR5K_INT_TXURN)
2248
				ath5k_hw_update_tx_triglevel(ah, true);
N
Nick Kossifidis 已提交
2249 2250

			/* RX -> Schedule rx tasklet */
2251
			if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
2252
				ath5k_schedule_rx(ah);
N
Nick Kossifidis 已提交
2253 2254 2255 2256 2257 2258

			/* TX -> Schedule tx tasklet */
			if (status & (AR5K_INT_TXOK
					| AR5K_INT_TXDESC
					| AR5K_INT_TXERR
					| AR5K_INT_TXEOL))
2259
				ath5k_schedule_tx(ah);
N
Nick Kossifidis 已提交
2260 2261 2262 2263 2264 2265

			/* Missed beacon -> TODO
			if (status & AR5K_INT_BMISS)
			*/

			/* MIB event -> Update counters and notify ANI */
2266
			if (status & AR5K_INT_MIB) {
2267
				ah->stats.mib_intr++;
B
Bruno Randolf 已提交
2268
				ath5k_hw_update_mib_counters(ah);
2269
				ath5k_ani_mib_intr(ah);
2270
			}
N
Nick Kossifidis 已提交
2271 2272

			/* GPIO -> Notify RFKill layer */
2273
			if (status & AR5K_INT_GPIO)
2274
				tasklet_schedule(&ah->rf_kill.toggleq);
B
Bob Copeland 已提交
2275

2276
		}
2277 2278 2279 2280

		if (ath5k_get_bus_type(ah) == ATH_AHB)
			break;

2281
	} while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
2282

N
Nick Kossifidis 已提交
2283 2284 2285 2286 2287 2288
	/*
	 * Until we handle rx/tx interrupts mask them on IMR
	 *
	 * NOTE: ah->(rx/tx)_pending are set when scheduling the tasklets
	 * and unset after we 've handled the interrupts.
	 */
2289 2290
	if (ah->rx_pending || ah->tx_pending)
		ath5k_set_current_imask(ah);
2291

2292
	if (unlikely(!counter))
2293
		ATH5K_WARN(ah, "too many interrupts, giving up for now\n");
2294

N
Nick Kossifidis 已提交
2295
	/* Fire up calibration poll */
2296
	ath5k_intr_calibration_poll(ah);
2297

2298 2299 2300 2301 2302 2303 2304 2305
	return IRQ_HANDLED;
}

/*
 * Periodically recalibrate the PHY to account
 * for temperature/environment changes.
 */
static void
N
Nick Kossifidis 已提交
2306
ath5k_calibrate_work(struct work_struct *work)
2307
{
N
Nick Kossifidis 已提交
2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340
	struct ath5k_hw *ah = container_of(work, struct ath5k_hw,
		calib_work);

	/* Should we run a full calibration ? */
	if (time_is_before_eq_jiffies(ah->ah_cal_next_full)) {

		ah->ah_cal_next_full = jiffies +
			msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_FULL);
		ah->ah_cal_mask |= AR5K_CALIBRATION_FULL;

		ATH5K_DBG(ah, ATH5K_DEBUG_CALIBRATE,
				"running full calibration\n");

		if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
			/*
			 * Rfgain is out of bounds, reset the chip
			 * to load new gain values.
			 */
			ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
					"got new rfgain, resetting\n");
			ieee80211_queue_work(ah->hw, &ah->reset_work);
		}

		/* TODO: On full calibration we should stop TX here,
		 * so that it doesn't interfere (mostly due to gain_f
		 * calibration that messes with tx packets -see phy.c).
		 *
		 * NOTE: Stopping the queues from above is not enough
		 * to stop TX but saves us from disconecting (at least
		 * we don't lose packets). */
		ieee80211_stop_queues(ah->hw);
	} else
		ah->ah_cal_mask |= AR5K_CALIBRATION_SHORT;
2341

2342

2343 2344 2345
	ATH5K_DBG(ah, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
		ieee80211_frequency_to_channel(ah->curchan->center_freq),
		ah->curchan->hw_value);
2346

2347 2348
	if (ath5k_hw_phy_calibrate(ah, ah->curchan))
		ATH5K_ERR(ah, "calibration of channel %u failed\n",
2349
			ieee80211_frequency_to_channel(
2350
				ah->curchan->center_freq));
2351

N
Nick Kossifidis 已提交
2352 2353 2354 2355 2356 2357
	/* Clear calibration flags */
	if (ah->ah_cal_mask & AR5K_CALIBRATION_FULL) {
		ieee80211_wake_queues(ah->hw);
		ah->ah_cal_mask &= ~AR5K_CALIBRATION_FULL;
	} else if (ah->ah_cal_mask & AR5K_CALIBRATION_SHORT)
		ah->ah_cal_mask &= ~AR5K_CALIBRATION_SHORT;
2358 2359 2360
}


2361 2362 2363
static void
ath5k_tasklet_ani(unsigned long data)
{
2364
	struct ath5k_hw *ah = (void *)data;
2365 2366 2367 2368

	ah->ah_cal_mask |= AR5K_CALIBRATION_ANI;
	ath5k_ani_calibration(ah);
	ah->ah_cal_mask &= ~AR5K_CALIBRATION_ANI;
2369 2370 2371
}


2372 2373 2374
static void
ath5k_tx_complete_poll_work(struct work_struct *work)
{
2375
	struct ath5k_hw *ah = container_of(work, struct ath5k_hw,
2376 2377 2378 2379 2380
			tx_complete_work.work);
	struct ath5k_txq *txq;
	int i;
	bool needreset = false;

2381
	mutex_lock(&ah->lock);
2382

2383 2384 2385
	for (i = 0; i < ARRAY_SIZE(ah->txqs); i++) {
		if (ah->txqs[i].setup) {
			txq = &ah->txqs[i];
2386
			spin_lock_bh(&txq->lock);
2387
			if (txq->txq_len > 1) {
2388
				if (txq->txq_poll_mark) {
2389
					ATH5K_DBG(ah, ATH5K_DEBUG_XMIT,
2390 2391 2392
						  "TX queue stuck %d\n",
						  txq->qnum);
					needreset = true;
2393
					txq->txq_stuck++;
2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404
					spin_unlock_bh(&txq->lock);
					break;
				} else {
					txq->txq_poll_mark = true;
				}
			}
			spin_unlock_bh(&txq->lock);
		}
	}

	if (needreset) {
2405
		ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
2406
			  "TX queues stuck, resetting\n");
2407
		ath5k_reset(ah, NULL, true);
2408 2409
	}

2410
	mutex_unlock(&ah->lock);
2411

2412
	ieee80211_queue_delayed_work(ah->hw, &ah->tx_complete_work,
2413 2414 2415 2416
		msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));
}


2417 2418 2419
/*************************\
* Initialization routines *
\*************************/
2420

2421
int __devinit
2422
ath5k_init_ah(struct ath5k_hw *ah, const struct ath_bus_ops *bus_ops)
2423
{
2424
	struct ieee80211_hw *hw = ah->hw;
2425 2426 2427 2428 2429
	struct ath_common *common;
	int ret;
	int csz;

	/* Initialize driver private data */
2430
	SET_IEEE80211_DEV(hw, ah->dev);
2431
	hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
2432 2433 2434
			IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
			IEEE80211_HW_SIGNAL_DBM |
			IEEE80211_HW_REPORTS_TX_ACK_STATUS;
2435 2436 2437 2438 2439 2440 2441

	hw->wiphy->interface_modes =
		BIT(NL80211_IFTYPE_AP) |
		BIT(NL80211_IFTYPE_STATION) |
		BIT(NL80211_IFTYPE_ADHOC) |
		BIT(NL80211_IFTYPE_MESH_POINT);

2442 2443 2444 2445
	/* both antennas can be configured as RX or TX */
	hw->wiphy->available_antennas_tx = 0x3;
	hw->wiphy->available_antennas_rx = 0x3;

2446 2447 2448 2449 2450 2451 2452
	hw->extra_tx_headroom = 2;
	hw->channel_change_time = 5000;

	/*
	 * Mark the device as detached to avoid processing
	 * interrupts until setup is complete.
	 */
2453
	__set_bit(ATH_STAT_INVALID, ah->status);
2454

2455 2456 2457 2458 2459 2460 2461
	ah->opmode = NL80211_IFTYPE_STATION;
	ah->bintval = 1000;
	mutex_init(&ah->lock);
	spin_lock_init(&ah->rxbuflock);
	spin_lock_init(&ah->txbuflock);
	spin_lock_init(&ah->block);
	spin_lock_init(&ah->irqlock);
2462 2463

	/* Setup interrupt handler */
2464
	ret = request_irq(ah->irq, ath5k_intr, IRQF_SHARED, "ath", ah);
2465
	if (ret) {
2466
		ATH5K_ERR(ah, "request_irq failed\n");
2467 2468 2469
		goto err;
	}

2470
	common = ath5k_hw_common(ah);
2471 2472
	common->ops = &ath5k_common_ops;
	common->bus_ops = bus_ops;
2473
	common->ah = ah;
2474
	common->hw = hw;
2475
	common->priv = ah;
2476
	common->clockrate = 40;
2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487

	/*
	 * Cache line size is used to size and align various
	 * structures used to communicate with the hardware.
	 */
	ath5k_read_cachesize(common, &csz);
	common->cachelsz = csz << 2; /* convert to bytes */

	spin_lock_init(&common->cc_lock);

	/* Initialize device */
2488
	ret = ath5k_hw_init(ah);
2489
	if (ret)
2490
		goto err_irq;
2491 2492

	/* set up multi-rate retry capabilities */
2493
	if (ah->ah_version == AR5K_AR5212) {
2494
		hw->max_rates = 4;
2495 2496
		hw->max_rate_tries = max(AR5K_INIT_RETRY_SHORT,
					 AR5K_INIT_RETRY_LONG);
2497 2498 2499 2500 2501 2502 2503 2504 2505
	}

	hw->vif_data_size = sizeof(struct ath5k_vif);

	/* Finish private driver data initialization */
	ret = ath5k_init(hw);
	if (ret)
		goto err_ah;

2506 2507 2508 2509
	ATH5K_INFO(ah, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
			ath5k_chip_name(AR5K_VERSION_MAC, ah->ah_mac_srev),
					ah->ah_mac_srev,
					ah->ah_phy_revision);
2510

2511
	if (!ah->ah_single_chip) {
2512
		/* Single chip radio (!RF5111) */
2513 2514
		if (ah->ah_radio_5ghz_revision &&
			!ah->ah_radio_2ghz_revision) {
2515 2516
			/* No 5GHz support -> report 2GHz radio */
			if (!test_bit(AR5K_MODE_11A,
2517 2518
				ah->ah_capabilities.cap_mode)) {
				ATH5K_INFO(ah, "RF%s 2GHz radio found (0x%x)\n",
2519
					ath5k_chip_name(AR5K_VERSION_RAD,
2520 2521
						ah->ah_radio_5ghz_revision),
						ah->ah_radio_5ghz_revision);
2522
			/* No 2GHz support (5110 and some
2523
			 * 5GHz only cards) -> report 5GHz radio */
2524
			} else if (!test_bit(AR5K_MODE_11B,
2525 2526
				ah->ah_capabilities.cap_mode)) {
				ATH5K_INFO(ah, "RF%s 5GHz radio found (0x%x)\n",
2527
					ath5k_chip_name(AR5K_VERSION_RAD,
2528 2529
						ah->ah_radio_5ghz_revision),
						ah->ah_radio_5ghz_revision);
2530 2531
			/* Multiband radio */
			} else {
2532
				ATH5K_INFO(ah, "RF%s multiband radio found"
2533 2534
					" (0x%x)\n",
					ath5k_chip_name(AR5K_VERSION_RAD,
2535 2536
						ah->ah_radio_5ghz_revision),
						ah->ah_radio_5ghz_revision);
2537 2538 2539 2540
			}
		}
		/* Multi chip radio (RF5111 - RF2111) ->
		 * report both 2GHz/5GHz radios */
2541 2542 2543
		else if (ah->ah_radio_5ghz_revision &&
				ah->ah_radio_2ghz_revision) {
			ATH5K_INFO(ah, "RF%s 5GHz radio found (0x%x)\n",
2544
				ath5k_chip_name(AR5K_VERSION_RAD,
2545 2546 2547
					ah->ah_radio_5ghz_revision),
					ah->ah_radio_5ghz_revision);
			ATH5K_INFO(ah, "RF%s 2GHz radio found (0x%x)\n",
2548
				ath5k_chip_name(AR5K_VERSION_RAD,
2549 2550
					ah->ah_radio_2ghz_revision),
					ah->ah_radio_2ghz_revision);
2551 2552 2553
		}
	}

2554
	ath5k_debug_init_device(ah);
2555 2556

	/* ready to process interrupts */
2557
	__clear_bit(ATH_STAT_INVALID, ah->status);
2558 2559 2560

	return 0;
err_ah:
2561
	ath5k_hw_deinit(ah);
2562
err_irq:
2563
	free_irq(ah->irq, ah);
2564 2565 2566 2567
err:
	return ret;
}

2568
static int
2569
ath5k_stop_locked(struct ath5k_hw *ah)
2570 2571
{

2572 2573
	ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "invalid %u\n",
			test_bit(ATH_STAT_INVALID, ah->status));
2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589

	/*
	 * Shutdown the hardware and driver:
	 *    stop output from above
	 *    disable interrupts
	 *    turn off timers
	 *    turn off the radio
	 *    clear transmit machinery
	 *    clear receive machinery
	 *    drain and release tx queues
	 *    reclaim beacon resources
	 *    power down hardware
	 *
	 * Note that some of this work is not possible if the
	 * hardware is gone (invalid).
	 */
2590
	ieee80211_stop_queues(ah->hw);
2591

2592 2593
	if (!test_bit(ATH_STAT_INVALID, ah->status)) {
		ath5k_led_off(ah);
2594
		ath5k_hw_set_imr(ah, 0);
2595 2596
		synchronize_irq(ah->irq);
		ath5k_rx_stop(ah);
2597
		ath5k_hw_dma_stop(ah);
2598
		ath5k_drain_tx_buffs(ah);
2599 2600 2601 2602
		ath5k_hw_phy_disable(ah);
	}

	return 0;
2603 2604
}

2605
int ath5k_start(struct ieee80211_hw *hw)
2606
{
2607
	struct ath5k_hw *ah = hw->priv;
2608 2609
	struct ath_common *common = ath5k_hw_common(ah);
	int ret, i;
2610

2611
	mutex_lock(&ah->lock);
2612

2613
	ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "mode %d\n", ah->opmode);
2614 2615

	/*
2616 2617
	 * Stop anything previously setup.  This is safe
	 * no matter this is the first time through or not.
2618
	 */
2619
	ath5k_stop_locked(ah);
2620

2621 2622 2623 2624 2625 2626 2627
	/*
	 * The basic interface to setting the hardware in a good
	 * state is ``reset''.  On return the hardware is known to
	 * be powered up and with interrupts disabled.  This must
	 * be followed by initialization of the appropriate bits
	 * and then setup of the interrupt mask.
	 */
2628
	ah->curchan = ah->hw->conf.channel;
N
Nick Kossifidis 已提交
2629 2630 2631 2632 2633 2634 2635 2636 2637
	ah->imask = AR5K_INT_RXOK
		| AR5K_INT_RXERR
		| AR5K_INT_RXEOL
		| AR5K_INT_RXORN
		| AR5K_INT_TXDESC
		| AR5K_INT_TXEOL
		| AR5K_INT_FATAL
		| AR5K_INT_GLOBAL
		| AR5K_INT_MIB;
2638

2639
	ret = ath5k_reset(ah, NULL, false);
2640 2641
	if (ret)
		goto done;
2642

2643 2644
	if (!ath5k_modparam_no_hw_rfkill_switch)
		ath5k_rfkill_hw_start(ah);
2645 2646 2647 2648 2649 2650 2651 2652

	/*
	 * Reset the key cache since some parts do not reset the
	 * contents on initial power up or resume from suspend.
	 */
	for (i = 0; i < common->keymax; i++)
		ath_hw_keyreset(common, (u16) i);

N
Nick Kossifidis 已提交
2653 2654 2655
	/* Use higher rates for acks instead of base
	 * rate */
	ah->ah_ack_bitrate_high = true;
2656

2657 2658
	for (i = 0; i < ARRAY_SIZE(ah->bslot); i++)
		ah->bslot[i] = NULL;
2659

2660 2661 2662
	ret = 0;
done:
	mmiowb();
2663
	mutex_unlock(&ah->lock);
2664

2665
	ieee80211_queue_delayed_work(ah->hw, &ah->tx_complete_work,
2666 2667
			msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));

2668 2669 2670
	return ret;
}

2671
static void ath5k_stop_tasklets(struct ath5k_hw *ah)
2672
{
2673 2674 2675 2676 2677 2678
	ah->rx_pending = false;
	ah->tx_pending = false;
	tasklet_kill(&ah->rxtq);
	tasklet_kill(&ah->txtq);
	tasklet_kill(&ah->beacontq);
	tasklet_kill(&ah->ani_tasklet);
2679 2680 2681 2682 2683 2684 2685 2686
}

/*
 * Stop the device, grabbing the top-level lock to protect
 * against concurrent entry through ath5k_init (which can happen
 * if another thread does a system call and the thread doing the
 * stop is preempted).
 */
2687
void ath5k_stop(struct ieee80211_hw *hw)
2688
{
2689
	struct ath5k_hw *ah = hw->priv;
2690 2691
	int ret;

2692 2693 2694
	mutex_lock(&ah->lock);
	ret = ath5k_stop_locked(ah);
	if (ret == 0 && !test_bit(ATH_STAT_INVALID, ah->status)) {
2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714
		/*
		 * Don't set the card in full sleep mode!
		 *
		 * a) When the device is in this state it must be carefully
		 * woken up or references to registers in the PCI clock
		 * domain may freeze the bus (and system).  This varies
		 * by chip and is mostly an issue with newer parts
		 * (madwifi sources mentioned srev >= 0x78) that go to
		 * sleep more quickly.
		 *
		 * b) On older chips full sleep results a weird behaviour
		 * during wakeup. I tested various cards with srev < 0x78
		 * and they don't wake up after module reload, a second
		 * module reload is needed to bring the card up again.
		 *
		 * Until we figure out what's going on don't enable
		 * full chip reset on any chip (this is what Legacy HAL
		 * and Sam's HAL do anyway). Instead Perform a full reset
		 * on the device (same as initial state after attach) and
		 * leave it idle (keep MAC/BB on warm reset) */
2715
		ret = ath5k_hw_on_hold(ah);
2716

2717
		ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
2718
				"putting device to sleep\n");
2719 2720
	}

2721
	mmiowb();
2722
	mutex_unlock(&ah->lock);
2723

2724
	ath5k_stop_tasklets(ah);
2725

2726
	cancel_delayed_work_sync(&ah->tx_complete_work);
2727

2728 2729
	if (!ath5k_modparam_no_hw_rfkill_switch)
		ath5k_rfkill_hw_stop(ah);
2730 2731
}

2732 2733 2734
/*
 * Reset the hardware.  If chan is not NULL, then also pause rx/tx
 * and change to the given channel.
2735
 *
2736
 * This should be called with ah->lock.
2737
 */
2738
static int
2739
ath5k_reset(struct ath5k_hw *ah, struct ieee80211_channel *chan,
2740
							bool skip_pcu)
2741
{
B
Bruno Randolf 已提交
2742
	struct ath_common *common = ath5k_hw_common(ah);
N
Nick Kossifidis 已提交
2743
	int ret, ani_mode;
2744
	bool fast;
2745

2746
	ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "resetting\n");
2747

2748
	ath5k_hw_set_imr(ah, 0);
2749 2750
	synchronize_irq(ah->irq);
	ath5k_stop_tasklets(ah);
2751

L
Lucas De Marchi 已提交
2752
	/* Save ani mode and disable ANI during
N
Nick Kossifidis 已提交
2753 2754
	 * reset. If we don't we might get false
	 * PHY error interrupts. */
2755
	ani_mode = ah->ani_state.ani_mode;
N
Nick Kossifidis 已提交
2756 2757
	ath5k_ani_init(ah, ATH5K_ANI_MODE_OFF);

2758 2759 2760
	/* We are going to empty hw queues
	 * so we should also free any remaining
	 * tx buffers */
2761
	ath5k_drain_tx_buffs(ah);
2762
	if (chan)
2763
		ah->curchan = chan;
2764 2765 2766

	fast = ((chan != NULL) && modparam_fastchanswitch) ? 1 : 0;

2767
	ret = ath5k_hw_reset(ah, ah->opmode, ah->curchan, fast, skip_pcu);
J
Jiri Slaby 已提交
2768
	if (ret) {
2769
		ATH5K_ERR(ah, "can't reset hardware (%d)\n", ret);
2770 2771
		goto err;
	}
J
Jiri Slaby 已提交
2772

2773
	ret = ath5k_rx_start(ah);
J
Jiri Slaby 已提交
2774
	if (ret) {
2775
		ATH5K_ERR(ah, "can't start recv logic\n");
2776 2777
		goto err;
	}
J
Jiri Slaby 已提交
2778

N
Nick Kossifidis 已提交
2779
	ath5k_ani_init(ah, ani_mode);
2780

N
Nick Kossifidis 已提交
2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798
	/*
	 * Set calibration intervals
	 *
	 * Note: We don't need to run calibration imediately
	 * since some initial calibration is done on reset
	 * even for fast channel switching. Also on scanning
	 * this will get set again and again and it won't get
	 * executed unless we connect somewhere and spend some
	 * time on the channel (that's what calibration needs
	 * anyway to be accurate).
	 */
	ah->ah_cal_next_full = jiffies +
		msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_FULL);
	ah->ah_cal_next_ani = jiffies +
		msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_ANI);
	ah->ah_cal_next_short = jiffies +
		msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_SHORT);

2799
	ewma_init(&ah->ah_beacon_rssi_avg, 1024, 8);
2800

B
Bruno Randolf 已提交
2801
	/* clear survey data and cycle counters */
2802
	memset(&ah->survey, 0, sizeof(ah->survey));
2803
	spin_lock_bh(&common->cc_lock);
B
Bruno Randolf 已提交
2804 2805 2806
	ath_hw_cycle_counters_update(common);
	memset(&common->cc_survey, 0, sizeof(common->cc_survey));
	memset(&common->cc_ani, 0, sizeof(common->cc_ani));
2807
	spin_unlock_bh(&common->cc_lock);
B
Bruno Randolf 已提交
2808

2809
	/*
J
Jiri Slaby 已提交
2810 2811 2812 2813 2814
	 * Change channels and update the h/w rate map if we're switching;
	 * e.g. 11a to 11b/g.
	 *
	 * We may be doing a reset in response to an ioctl that changes the
	 * channel so update any state that might change as a result.
2815 2816 2817
	 *
	 * XXX needed?
	 */
2818
/*	ath5k_chan_change(ah, c); */
2819

2820
	ath5k_beacon_config(ah);
J
Jiri Slaby 已提交
2821
	/* intrs are enabled by ath5k_beacon_config */
2822

2823
	ieee80211_wake_queues(ah->hw);
B
Bruno Randolf 已提交
2824

2825 2826 2827 2828 2829
	return 0;
err:
	return ret;
}

2830 2831
static void ath5k_reset_work(struct work_struct *work)
{
2832
	struct ath5k_hw *ah = container_of(work, struct ath5k_hw,
2833 2834
		reset_work);

2835 2836 2837
	mutex_lock(&ah->lock);
	ath5k_reset(ah, NULL, true);
	mutex_unlock(&ah->lock);
2838 2839
}

2840
static int __devinit
2841
ath5k_init(struct ieee80211_hw *hw)
2842
{
2843

2844
	struct ath5k_hw *ah = hw->priv;
2845
	struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
B
Bruno Randolf 已提交
2846
	struct ath5k_txq *txq;
2847
	u8 mac[ETH_ALEN] = {};
2848 2849 2850
	int ret;


2851 2852 2853 2854 2855 2856 2857 2858
	/*
	 * Check if the MAC has multi-rate retry support.
	 * We do this by trying to setup a fake extended
	 * descriptor.  MACs that don't have support will
	 * return false w/o doing anything.  MACs that do
	 * support it will return true w/o doing anything.
	 */
	ret = ath5k_hw_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
J
Jiri Slaby 已提交
2859

2860 2861 2862
	if (ret < 0)
		goto err;
	if (ret > 0)
2863
		__set_bit(ATH_STAT_MRRETRY, ah->status);
2864

2865 2866
	/*
	 * Collect the channel list.  The 802.11 layer
2867
	 * is responsible for filtering this list based
2868 2869 2870 2871 2872
	 * on settings like the phy mode and regulatory
	 * domain restrictions.
	 */
	ret = ath5k_setup_bands(hw);
	if (ret) {
2873
		ATH5K_ERR(ah, "can't get channels\n");
2874 2875
		goto err;
	}
J
Jiri Slaby 已提交
2876

2877 2878 2879
	/*
	 * Allocate tx+rx descriptors and populate the lists.
	 */
2880
	ret = ath5k_desc_alloc(ah);
2881
	if (ret) {
2882
		ATH5K_ERR(ah, "can't allocate descriptors\n");
2883 2884
		goto err;
	}
2885

2886 2887 2888 2889 2890 2891 2892 2893
	/*
	 * Allocate hardware transmit queues: one queue for
	 * beacon frames and one data queue for each QoS
	 * priority.  Note that hw functions handle resetting
	 * these queues at the needed time.
	 */
	ret = ath5k_beaconq_setup(ah);
	if (ret < 0) {
2894
		ATH5K_ERR(ah, "can't setup a beacon xmit queue\n");
2895 2896
		goto err_desc;
	}
2897 2898 2899 2900 2901
	ah->bhalq = ret;
	ah->cabq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_CAB, 0);
	if (IS_ERR(ah->cabq)) {
		ATH5K_ERR(ah, "can't setup cab queue\n");
		ret = PTR_ERR(ah->cabq);
2902 2903
		goto err_bhal;
	}
2904

2905 2906 2907 2908 2909
	/* 5211 and 5212 usually support 10 queues but we better rely on the
	 * capability information */
	if (ah->ah_capabilities.cap_queues.q_tx_num >= 6) {
		/* This order matches mac80211's queue priority, so we can
		* directly use the mac80211 queue number without any mapping */
2910
		txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VO);
2911
		if (IS_ERR(txq)) {
2912
			ATH5K_ERR(ah, "can't setup xmit queue\n");
2913 2914 2915
			ret = PTR_ERR(txq);
			goto err_queues;
		}
2916
		txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VI);
2917
		if (IS_ERR(txq)) {
2918
			ATH5K_ERR(ah, "can't setup xmit queue\n");
2919 2920 2921
			ret = PTR_ERR(txq);
			goto err_queues;
		}
2922
		txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BE);
2923
		if (IS_ERR(txq)) {
2924
			ATH5K_ERR(ah, "can't setup xmit queue\n");
2925 2926 2927
			ret = PTR_ERR(txq);
			goto err_queues;
		}
2928
		txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
2929
		if (IS_ERR(txq)) {
2930
			ATH5K_ERR(ah, "can't setup xmit queue\n");
2931 2932 2933 2934 2935 2936
			ret = PTR_ERR(txq);
			goto err_queues;
		}
		hw->queues = 4;
	} else {
		/* older hardware (5210) can only support one data queue */
2937
		txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BE);
2938
		if (IS_ERR(txq)) {
2939
			ATH5K_ERR(ah, "can't setup xmit queue\n");
2940 2941 2942 2943 2944
			ret = PTR_ERR(txq);
			goto err_queues;
		}
		hw->queues = 1;
	}
2945

2946 2947 2948 2949
	tasklet_init(&ah->rxtq, ath5k_tasklet_rx, (unsigned long)ah);
	tasklet_init(&ah->txtq, ath5k_tasklet_tx, (unsigned long)ah);
	tasklet_init(&ah->beacontq, ath5k_tasklet_beacon, (unsigned long)ah);
	tasklet_init(&ah->ani_tasklet, ath5k_tasklet_ani, (unsigned long)ah);
2950

2951
	INIT_WORK(&ah->reset_work, ath5k_reset_work);
N
Nick Kossifidis 已提交
2952
	INIT_WORK(&ah->calib_work, ath5k_calibrate_work);
2953
	INIT_DELAYED_WORK(&ah->tx_complete_work, ath5k_tx_complete_poll_work);
2954

2955
	ret = ath5k_hw_common(ah)->bus_ops->eeprom_read_mac(ah, mac);
2956
	if (ret) {
2957
		ATH5K_ERR(ah, "unable to read address from EEPROM\n");
2958
		goto err_queues;
2959
	}
2960

2961 2962
	SET_IEEE80211_PERM_ADDR(hw, mac);
	/* All MAC address bits matter for ACKs */
2963
	ath5k_update_bssid_mask_and_opmode(ah, NULL);
2964 2965 2966 2967

	regulatory->current_rd = ah->ah_capabilities.cap_eeprom.ee_regdomain;
	ret = ath_regd_init(regulatory, hw->wiphy, ath5k_reg_notifier);
	if (ret) {
2968
		ATH5K_ERR(ah, "can't initialize regulatory system\n");
2969 2970 2971 2972 2973
		goto err_queues;
	}

	ret = ieee80211_register_hw(hw);
	if (ret) {
2974
		ATH5K_ERR(ah, "can't register ieee80211 hw\n");
2975 2976 2977 2978 2979 2980
		goto err_queues;
	}

	if (!ath_is_world_regd(regulatory))
		regulatory_hint(hw->wiphy, regulatory->alpha2);

2981
	ath5k_init_leds(ah);
2982

2983
	ath5k_sysfs_register(ah);
2984 2985 2986

	return 0;
err_queues:
2987
	ath5k_txq_release(ah);
2988
err_bhal:
2989
	ath5k_hw_release_tx_queue(ah, ah->bhalq);
2990
err_desc:
2991
	ath5k_desc_free(ah);
2992 2993 2994 2995
err:
	return ret;
}

2996
void
2997
ath5k_deinit_ah(struct ath5k_hw *ah)
2998
{
2999
	struct ieee80211_hw *hw = ah->hw;
3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014

	/*
	 * NB: the order of these is important:
	 * o call the 802.11 layer before detaching ath5k_hw to
	 *   ensure callbacks into the driver to delete global
	 *   key cache entries can be handled
	 * o reclaim the tx queue data structures after calling
	 *   the 802.11 layer as we'll get called back to reclaim
	 *   node state and potentially want to use them
	 * o to cleanup the tx queues the hal is called, so detach
	 *   it last
	 * XXX: ??? detach ath5k_hw ???
	 * Other than that, it's straightforward...
	 */
	ieee80211_unregister_hw(hw);
3015 3016 3017 3018
	ath5k_desc_free(ah);
	ath5k_txq_release(ah);
	ath5k_hw_release_tx_queue(ah, ah->bhalq);
	ath5k_unregister_leds(ah);
3019

3020
	ath5k_sysfs_unregister(ah);
3021 3022 3023 3024 3025
	/*
	 * NB: can't reclaim these until after ieee80211_ifdetach
	 * returns because we'll get called back to reclaim node
	 * state and potentially want to use them.
	 */
3026 3027
	ath5k_hw_deinit(ah);
	free_irq(ah->irq, ah);
3028 3029
}

3030
bool
3031
ath5k_any_vif_assoc(struct ath5k_hw *ah)
3032
{
3033
	struct ath5k_vif_iter_data iter_data;
3034 3035 3036 3037 3038
	iter_data.hw_macaddr = NULL;
	iter_data.any_assoc = false;
	iter_data.need_set_hw_addr = false;
	iter_data.found_active = true;

3039
	ieee80211_iterate_active_interfaces_atomic(ah->hw, ath5k_vif_iter,
3040 3041 3042 3043
						   &iter_data);
	return iter_data.any_assoc;
}

3044
void
P
Pavel Roskin 已提交
3045
ath5k_set_beacon_filter(struct ieee80211_hw *hw, bool enable)
3046
{
3047
	struct ath5k_hw *ah = hw->priv;
3048 3049 3050 3051 3052 3053 3054
	u32 rfilt;
	rfilt = ath5k_hw_get_rx_filter(ah);
	if (enable)
		rfilt |= AR5K_RX_FILTER_BEACON;
	else
		rfilt &= ~AR5K_RX_FILTER_BEACON;
	ath5k_hw_set_rx_filter(ah, rfilt);
3055
	ah->filter_flags = rfilt;
3056
}