base.c 94.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44
/*-
 * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
 * Copyright (c) 2004-2005 Atheros Communications, Inc.
 * Copyright (c) 2006 Devicescape Software, Inc.
 * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
 * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
 *
 * All rights reserved.
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions
 * are met:
 * 1. Redistributions of source code must retain the above copyright
 *    notice, this list of conditions and the following disclaimer,
 *    without modification.
 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
 *    similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
 *    redistribution must be conditioned upon including a substantially
 *    similar Disclaimer requirement for further binary redistribution.
 * 3. Neither the names of the above-listed copyright holders nor the names
 *    of any contributors may be used to endorse or promote products derived
 *    from this software without specific prior written permission.
 *
 * Alternatively, this software may be distributed under the terms of the
 * GNU General Public License ("GPL") version 2 as published by the Free
 * Software Foundation.
 *
 * NO WARRANTY
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
 * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
 * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
 * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
 * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
 * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
 * THE POSSIBILITY OF SUCH DAMAGES.
 *
 */

#include <linux/module.h>
#include <linux/delay.h>
J
Jiri Slaby 已提交
45
#include <linux/hardirq.h>
46
#include <linux/if.h>
J
Jiri Slaby 已提交
47
#include <linux/io.h>
48 49 50
#include <linux/netdevice.h>
#include <linux/cache.h>
#include <linux/pci.h>
51
#include <linux/pci-aspm.h>
52 53
#include <linux/ethtool.h>
#include <linux/uaccess.h>
54
#include <linux/slab.h>
55 56 57 58 59 60 61 62

#include <net/ieee80211_radiotap.h>

#include <asm/unaligned.h>

#include "base.h"
#include "reg.h"
#include "debug.h"
63
#include "ani.h"
64

65
static int modparam_nohwcrypt;
B
Bob Copeland 已提交
66
module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
67
MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
68

69
static int modparam_all_channels;
B
Bob Copeland 已提交
70
module_param_named(all_channels, modparam_all_channels, bool, S_IRUGO);
71 72
MODULE_PARM_DESC(all_channels, "Expose all channels the device can use.");

73 74 75 76 77 78 79 80 81 82 83

/******************\
* Internal defines *
\******************/

/* Module info */
MODULE_AUTHOR("Jiri Slaby");
MODULE_AUTHOR("Nick Kossifidis");
MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");
84
MODULE_VERSION("0.6.0 (EXPERIMENTAL)");
85 86 87


/* Known PCI ids */
88
static DEFINE_PCI_DEVICE_TABLE(ath5k_pci_id_table) = {
89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106
	{ PCI_VDEVICE(ATHEROS, 0x0207) }, /* 5210 early */
	{ PCI_VDEVICE(ATHEROS, 0x0007) }, /* 5210 */
	{ PCI_VDEVICE(ATHEROS, 0x0011) }, /* 5311 - this is on AHB bus !*/
	{ PCI_VDEVICE(ATHEROS, 0x0012) }, /* 5211 */
	{ PCI_VDEVICE(ATHEROS, 0x0013) }, /* 5212 */
	{ PCI_VDEVICE(3COM_2,  0x0013) }, /* 3com 5212 */
	{ PCI_VDEVICE(3COM,    0x0013) }, /* 3com 3CRDAG675 5212 */
	{ PCI_VDEVICE(ATHEROS, 0x1014) }, /* IBM minipci 5212 */
	{ PCI_VDEVICE(ATHEROS, 0x0014) }, /* 5212 combatible */
	{ PCI_VDEVICE(ATHEROS, 0x0015) }, /* 5212 combatible */
	{ PCI_VDEVICE(ATHEROS, 0x0016) }, /* 5212 combatible */
	{ PCI_VDEVICE(ATHEROS, 0x0017) }, /* 5212 combatible */
	{ PCI_VDEVICE(ATHEROS, 0x0018) }, /* 5212 combatible */
	{ PCI_VDEVICE(ATHEROS, 0x0019) }, /* 5212 combatible */
	{ PCI_VDEVICE(ATHEROS, 0x001a) }, /* 2413 Griffin-lite */
	{ PCI_VDEVICE(ATHEROS, 0x001b) }, /* 5413 Eagle */
	{ PCI_VDEVICE(ATHEROS, 0x001c) }, /* PCI-E cards */
	{ PCI_VDEVICE(ATHEROS, 0x001d) }, /* 2417 Nala */
107 108 109 110 111
	{ 0 }
};
MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);

/* Known SREVs */
J
Jiri Slaby 已提交
112
static const struct ath5k_srev_name srev_names[] = {
113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131
	{ "5210",	AR5K_VERSION_MAC,	AR5K_SREV_AR5210 },
	{ "5311",	AR5K_VERSION_MAC,	AR5K_SREV_AR5311 },
	{ "5311A",	AR5K_VERSION_MAC,	AR5K_SREV_AR5311A },
	{ "5311B",	AR5K_VERSION_MAC,	AR5K_SREV_AR5311B },
	{ "5211",	AR5K_VERSION_MAC,	AR5K_SREV_AR5211 },
	{ "5212",	AR5K_VERSION_MAC,	AR5K_SREV_AR5212 },
	{ "5213",	AR5K_VERSION_MAC,	AR5K_SREV_AR5213 },
	{ "5213A",	AR5K_VERSION_MAC,	AR5K_SREV_AR5213A },
	{ "2413",	AR5K_VERSION_MAC,	AR5K_SREV_AR2413 },
	{ "2414",	AR5K_VERSION_MAC,	AR5K_SREV_AR2414 },
	{ "5424",	AR5K_VERSION_MAC,	AR5K_SREV_AR5424 },
	{ "5413",	AR5K_VERSION_MAC,	AR5K_SREV_AR5413 },
	{ "5414",	AR5K_VERSION_MAC,	AR5K_SREV_AR5414 },
	{ "2415",	AR5K_VERSION_MAC,	AR5K_SREV_AR2415 },
	{ "5416",	AR5K_VERSION_MAC,	AR5K_SREV_AR5416 },
	{ "5418",	AR5K_VERSION_MAC,	AR5K_SREV_AR5418 },
	{ "2425",	AR5K_VERSION_MAC,	AR5K_SREV_AR2425 },
	{ "2417",	AR5K_VERSION_MAC,	AR5K_SREV_AR2417 },
	{ "xxxxx",	AR5K_VERSION_MAC,	AR5K_SREV_UNKNOWN },
132 133
	{ "5110",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5110 },
	{ "5111",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5111 },
134
	{ "5111A",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5111A },
135 136 137
	{ "2111",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_2111 },
	{ "5112",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5112 },
	{ "5112A",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5112A },
138
	{ "5112B",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5112B },
139 140
	{ "2112",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_2112 },
	{ "2112A",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_2112A },
141 142 143 144 145 146
	{ "2112B",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_2112B },
	{ "2413",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_2413 },
	{ "5413",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5413 },
	{ "2316",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_2316 },
	{ "2317",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_2317 },
	{ "5424",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5424 },
147 148 149 150
	{ "5133",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5133 },
	{ "xxxxx",	AR5K_VERSION_RAD,	AR5K_SREV_UNKNOWN },
};

J
Jiri Slaby 已提交
151
static const struct ieee80211_rate ath5k_rates[] = {
B
Bruno Randolf 已提交
152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192
	{ .bitrate = 10,
	  .hw_value = ATH5K_RATE_CODE_1M, },
	{ .bitrate = 20,
	  .hw_value = ATH5K_RATE_CODE_2M,
	  .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
	  .flags = IEEE80211_RATE_SHORT_PREAMBLE },
	{ .bitrate = 55,
	  .hw_value = ATH5K_RATE_CODE_5_5M,
	  .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
	  .flags = IEEE80211_RATE_SHORT_PREAMBLE },
	{ .bitrate = 110,
	  .hw_value = ATH5K_RATE_CODE_11M,
	  .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
	  .flags = IEEE80211_RATE_SHORT_PREAMBLE },
	{ .bitrate = 60,
	  .hw_value = ATH5K_RATE_CODE_6M,
	  .flags = 0 },
	{ .bitrate = 90,
	  .hw_value = ATH5K_RATE_CODE_9M,
	  .flags = 0 },
	{ .bitrate = 120,
	  .hw_value = ATH5K_RATE_CODE_12M,
	  .flags = 0 },
	{ .bitrate = 180,
	  .hw_value = ATH5K_RATE_CODE_18M,
	  .flags = 0 },
	{ .bitrate = 240,
	  .hw_value = ATH5K_RATE_CODE_24M,
	  .flags = 0 },
	{ .bitrate = 360,
	  .hw_value = ATH5K_RATE_CODE_36M,
	  .flags = 0 },
	{ .bitrate = 480,
	  .hw_value = ATH5K_RATE_CODE_48M,
	  .flags = 0 },
	{ .bitrate = 540,
	  .hw_value = ATH5K_RATE_CODE_54M,
	  .flags = 0 },
	/* XR missing */
};

193 194 195 196 197 198
/*
 * Prototypes - PCI stack related functions
 */
static int __devinit	ath5k_pci_probe(struct pci_dev *pdev,
				const struct pci_device_id *id);
static void __devexit	ath5k_pci_remove(struct pci_dev *pdev);
199
#ifdef CONFIG_PM_SLEEP
200 201 202
static int		ath5k_pci_suspend(struct device *dev);
static int		ath5k_pci_resume(struct device *dev);

203
static SIMPLE_DEV_PM_OPS(ath5k_pm_ops, ath5k_pci_suspend, ath5k_pci_resume);
204
#define ATH5K_PM_OPS	(&ath5k_pm_ops)
205
#else
206
#define ATH5K_PM_OPS	NULL
207
#endif /* CONFIG_PM_SLEEP */
208

209
static struct pci_driver ath5k_pci_driver = {
J
Johannes Berg 已提交
210
	.name		= KBUILD_MODNAME,
211 212 213
	.id_table	= ath5k_pci_id_table,
	.probe		= ath5k_pci_probe,
	.remove		= __devexit_p(ath5k_pci_remove),
214
	.driver.pm	= ATH5K_PM_OPS,
215 216 217 218 219 220 221
};



/*
 * Prototypes - MAC 802.11 stack related functions
 */
222
static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
223 224
static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
		struct ath5k_txq *txq);
225
static int ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan);
226 227 228
static int ath5k_start(struct ieee80211_hw *hw);
static void ath5k_stop(struct ieee80211_hw *hw);
static int ath5k_add_interface(struct ieee80211_hw *hw,
229
		struct ieee80211_vif *vif);
230
static void ath5k_remove_interface(struct ieee80211_hw *hw,
231
		struct ieee80211_vif *vif);
232
static int ath5k_config(struct ieee80211_hw *hw, u32 changed);
233
static u64 ath5k_prepare_multicast(struct ieee80211_hw *hw,
234
				   struct netdev_hw_addr_list *mc_list);
235 236 237
static void ath5k_configure_filter(struct ieee80211_hw *hw,
		unsigned int changed_flags,
		unsigned int *new_flags,
238
		u64 multicast);
239 240
static int ath5k_set_key(struct ieee80211_hw *hw,
		enum set_key_cmd cmd,
241
		struct ieee80211_vif *vif, struct ieee80211_sta *sta,
242 243 244
		struct ieee80211_key_conf *key);
static int ath5k_get_stats(struct ieee80211_hw *hw,
		struct ieee80211_low_level_stats *stats);
H
Holger Schurig 已提交
245 246
static int ath5k_get_survey(struct ieee80211_hw *hw,
		int idx, struct survey_info *survey);
247
static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
248
static void ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf);
249
static void ath5k_reset_tsf(struct ieee80211_hw *hw);
B
Bob Copeland 已提交
250 251
static int ath5k_beacon_update(struct ieee80211_hw *hw,
		struct ieee80211_vif *vif);
252 253 254 255
static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
		struct ieee80211_vif *vif,
		struct ieee80211_bss_conf *bss_conf,
		u32 changes);
B
Bob Copeland 已提交
256 257
static void ath5k_sw_scan_start(struct ieee80211_hw *hw);
static void ath5k_sw_scan_complete(struct ieee80211_hw *hw);
258 259
static void ath5k_set_coverage_class(struct ieee80211_hw *hw,
		u8 coverage_class);
260

J
Jiri Slaby 已提交
261
static const struct ieee80211_ops ath5k_hw_ops = {
262 263 264 265 266 267
	.tx 		= ath5k_tx,
	.start 		= ath5k_start,
	.stop 		= ath5k_stop,
	.add_interface 	= ath5k_add_interface,
	.remove_interface = ath5k_remove_interface,
	.config 	= ath5k_config,
268
	.prepare_multicast = ath5k_prepare_multicast,
269 270 271
	.configure_filter = ath5k_configure_filter,
	.set_key 	= ath5k_set_key,
	.get_stats 	= ath5k_get_stats,
H
Holger Schurig 已提交
272
	.get_survey	= ath5k_get_survey,
273 274
	.conf_tx 	= NULL,
	.get_tsf 	= ath5k_get_tsf,
275
	.set_tsf 	= ath5k_set_tsf,
276
	.reset_tsf 	= ath5k_reset_tsf,
277
	.bss_info_changed = ath5k_bss_info_changed,
B
Bob Copeland 已提交
278 279
	.sw_scan_start	= ath5k_sw_scan_start,
	.sw_scan_complete = ath5k_sw_scan_complete,
280
	.set_coverage_class = ath5k_set_coverage_class,
281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296
};

/*
 * Prototypes - Internal functions
 */
/* Attach detach */
static int 	ath5k_attach(struct pci_dev *pdev,
			struct ieee80211_hw *hw);
static void 	ath5k_detach(struct pci_dev *pdev,
			struct ieee80211_hw *hw);
/* Channel/mode setup */
static inline short ath5k_ieee2mhz(short chan);
static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
				struct ieee80211_channel *channels,
				unsigned int mode,
				unsigned int max);
B
Bruno Randolf 已提交
297
static int 	ath5k_setup_bands(struct ieee80211_hw *hw);
298 299 300 301 302
static int 	ath5k_chan_set(struct ath5k_softc *sc,
				struct ieee80211_channel *chan);
static void	ath5k_setcurmode(struct ath5k_softc *sc,
				unsigned int mode);
static void	ath5k_mode_setup(struct ath5k_softc *sc);
303

304 305 306 307 308 309 310 311 312
/* Descriptor setup */
static int	ath5k_desc_alloc(struct ath5k_softc *sc,
				struct pci_dev *pdev);
static void	ath5k_desc_free(struct ath5k_softc *sc,
				struct pci_dev *pdev);
/* Buffers setup */
static int 	ath5k_rxbuf_setup(struct ath5k_softc *sc,
				struct ath5k_buf *bf);
static int 	ath5k_txbuf_setup(struct ath5k_softc *sc,
313
				struct ath5k_buf *bf,
314
				struct ath5k_txq *txq, int padsize);
315 316

static inline void ath5k_txbuf_free_skb(struct ath5k_softc *sc,
317 318 319 320 321 322 323
				struct ath5k_buf *bf)
{
	BUG_ON(!bf);
	if (!bf->skb)
		return;
	pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
			PCI_DMA_TODEVICE);
J
Jiri Slaby 已提交
324
	dev_kfree_skb_any(bf->skb);
325
	bf->skb = NULL;
326 327
	bf->skbaddr = 0;
	bf->desc->ds_data = 0;
328 329
}

330
static inline void ath5k_rxbuf_free_skb(struct ath5k_softc *sc,
331 332
				struct ath5k_buf *bf)
{
333 334 335
	struct ath5k_hw *ah = sc->ah;
	struct ath_common *common = ath5k_hw_common(ah);

336 337 338
	BUG_ON(!bf);
	if (!bf->skb)
		return;
339
	pci_unmap_single(sc->pdev, bf->skbaddr, common->rx_bufsize,
340 341 342
			PCI_DMA_FROMDEVICE);
	dev_kfree_skb_any(bf->skb);
	bf->skb = NULL;
343 344
	bf->skbaddr = 0;
	bf->desc->ds_data = 0;
345 346 347
}


348 349 350 351 352 353 354 355 356 357 358 359 360
/* Queues setup */
static struct 	ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
				int qtype, int subtype);
static int 	ath5k_beaconq_setup(struct ath5k_hw *ah);
static int 	ath5k_beaconq_config(struct ath5k_softc *sc);
static void 	ath5k_txq_drainq(struct ath5k_softc *sc,
				struct ath5k_txq *txq);
static void 	ath5k_txq_cleanup(struct ath5k_softc *sc);
static void 	ath5k_txq_release(struct ath5k_softc *sc);
/* Rx handling */
static int 	ath5k_rx_start(struct ath5k_softc *sc);
static void 	ath5k_rx_stop(struct ath5k_softc *sc);
static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
361 362
					struct sk_buff *skb,
					struct ath5k_rx_status *rs);
363 364 365 366 367 368 369
static void 	ath5k_tasklet_rx(unsigned long data);
/* Tx handling */
static void 	ath5k_tx_processq(struct ath5k_softc *sc,
				struct ath5k_txq *txq);
static void 	ath5k_tasklet_tx(unsigned long data);
/* Beacon handling */
static int 	ath5k_beacon_setup(struct ath5k_softc *sc,
370
					struct ath5k_buf *bf);
371 372
static void 	ath5k_beacon_send(struct ath5k_softc *sc);
static void 	ath5k_beacon_config(struct ath5k_softc *sc);
373
static void	ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
374
static void	ath5k_tasklet_beacon(unsigned long data);
375
static void	ath5k_tasklet_ani(unsigned long data);
376 377 378 379 380 381 382 383 384 385 386 387

static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
{
	u64 tsf = ath5k_hw_get_tsf64(ah);

	if ((tsf & 0x7fff) < rstamp)
		tsf -= 0x8000;

	return (tsf & ~0x7fff) | rstamp;
}

/* Interrupt handling */
388
static int 	ath5k_init(struct ath5k_softc *sc);
389
static int 	ath5k_stop_locked(struct ath5k_softc *sc);
390
static int 	ath5k_stop_hw(struct ath5k_softc *sc);
391
static irqreturn_t ath5k_intr(int irq, void *dev_id);
392
static void ath5k_reset_work(struct work_struct *work);
393

394
static void 	ath5k_tasklet_calibrate(unsigned long data);
395 396 397 398 399 400 401 402 403 404 405

/*
 * Module init/exit functions
 */
static int __init
init_ath5k_pci(void)
{
	int ret;

	ath5k_debug_init();

406
	ret = pci_register_driver(&ath5k_pci_driver);
407 408 409 410 411 412 413 414 415 416 417
	if (ret) {
		printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
		return ret;
	}

	return 0;
}

static void __exit
exit_ath5k_pci(void)
{
418
	pci_unregister_driver(&ath5k_pci_driver);
419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439

	ath5k_debug_finish();
}

module_init(init_ath5k_pci);
module_exit(exit_ath5k_pci);


/********************\
* PCI Initialization *
\********************/

static const char *
ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
{
	const char *name = "xxxxx";
	unsigned int i;

	for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
		if (srev_names[i].sr_type != type)
			continue;
440 441 442 443 444

		if ((val & 0xf0) == srev_names[i].sr_val)
			name = srev_names[i].sr_name;

		if ((val & 0xff) == srev_names[i].sr_val) {
445 446 447 448 449 450 451
			name = srev_names[i].sr_name;
			break;
		}
	}

	return name;
}
L
Luis R. Rodriguez 已提交
452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467
static unsigned int ath5k_ioread32(void *hw_priv, u32 reg_offset)
{
	struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
	return ath5k_hw_reg_read(ah, reg_offset);
}

static void ath5k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
{
	struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
	ath5k_hw_reg_write(ah, val, reg_offset);
}

static const struct ath_ops ath5k_common_ops = {
	.read = ath5k_ioread32,
	.write = ath5k_iowrite32,
};
468 469 470 471 472 473 474

static int __devinit
ath5k_pci_probe(struct pci_dev *pdev,
		const struct pci_device_id *id)
{
	void __iomem *mem;
	struct ath5k_softc *sc;
475
	struct ath_common *common;
476 477 478 479
	struct ieee80211_hw *hw;
	int ret;
	u8 csz;

480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499
	/*
	 * L0s needs to be disabled on all ath5k cards.
	 *
	 * For distributions shipping with CONFIG_PCIEASPM (this will be enabled
	 * by default in the future in 2.6.36) this will also mean both L1 and
	 * L0s will be disabled when a pre 1.1 PCIe device is detected. We do
	 * know L1 works correctly even for all ath5k pre 1.1 PCIe devices
	 * though but cannot currently undue the effect of a blacklist, for
	 * details you can read pcie_aspm_sanity_check() and see how it adjusts
	 * the device link capability.
	 *
	 * It may be possible in the future to implement some PCI API to allow
	 * drivers to override blacklists for pre 1.1 PCIe but for now it is
	 * best to accept that both L0s and L1 will be disabled completely for
	 * distributions shipping with CONFIG_PCIEASPM rather than having this
	 * issue present. Motivation for adding this new API will be to help
	 * with power consumption for some of these devices.
	 */
	pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S);

500 501 502 503 504 505 506
	ret = pci_enable_device(pdev);
	if (ret) {
		dev_err(&pdev->dev, "can't enable device\n");
		goto err;
	}

	/* XXX 32-bit addressing only */
507
	ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525
	if (ret) {
		dev_err(&pdev->dev, "32-bit DMA not available\n");
		goto err_dis;
	}

	/*
	 * Cache line size is used to size and align various
	 * structures used to communicate with the hardware.
	 */
	pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
	if (csz == 0) {
		/*
		 * Linux 2.4.18 (at least) writes the cache line size
		 * register as a 16-bit wide register which is wrong.
		 * We must have this setup properly for rx buffer
		 * DMA to work so force a reasonable value here if it
		 * comes up zero.
		 */
526
		csz = L1_CACHE_BYTES >> 2;
527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572
		pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
	}
	/*
	 * The default setting of latency timer yields poor results,
	 * set it to the value used by other systems.  It may be worth
	 * tweaking this setting more.
	 */
	pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);

	/* Enable bus mastering */
	pci_set_master(pdev);

	/*
	 * Disable the RETRY_TIMEOUT register (0x41) to keep
	 * PCI Tx retries from interfering with C3 CPU state.
	 */
	pci_write_config_byte(pdev, 0x41, 0);

	ret = pci_request_region(pdev, 0, "ath5k");
	if (ret) {
		dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
		goto err_dis;
	}

	mem = pci_iomap(pdev, 0, 0);
	if (!mem) {
		dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
		ret = -EIO;
		goto err_reg;
	}

	/*
	 * Allocate hw (mac80211 main struct)
	 * and hw->priv (driver private data)
	 */
	hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
	if (hw == NULL) {
		dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
		ret = -ENOMEM;
		goto err_map;
	}

	dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));

	/* Initialize driver private data */
	SET_IEEE80211_DEV(hw, &pdev->dev);
573
	hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
574
		    IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
575
		    IEEE80211_HW_SIGNAL_DBM;
576 577

	hw->wiphy->interface_modes =
J
Jiri Slaby 已提交
578
		BIT(NL80211_IFTYPE_AP) |
579 580 581 582
		BIT(NL80211_IFTYPE_STATION) |
		BIT(NL80211_IFTYPE_ADHOC) |
		BIT(NL80211_IFTYPE_MESH_POINT);

583 584 585 586 587 588 589 590 591 592 593 594 595 596 597
	hw->extra_tx_headroom = 2;
	hw->channel_change_time = 5000;
	sc = hw->priv;
	sc->hw = hw;
	sc->pdev = pdev;

	ath5k_debug_init_device(sc);

	/*
	 * Mark the device as detached to avoid processing
	 * interrupts until setup is complete.
	 */
	__set_bit(ATH_STAT_INVALID, sc->status);

	sc->iobase = mem; /* So we can unmap it on detach */
598
	sc->opmode = NL80211_IFTYPE_STATION;
J
Jiri Slaby 已提交
599
	sc->bintval = 1000;
600 601 602
	mutex_init(&sc->lock);
	spin_lock_init(&sc->rxbuflock);
	spin_lock_init(&sc->txbuflock);
J
Jiri Slaby 已提交
603
	spin_lock_init(&sc->block);
604 605

	/* Set private data */
606
	pci_set_drvdata(pdev, sc);
607 608 609 610 611 612 613 614

	/* Setup interrupt handler */
	ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
	if (ret) {
		ATH5K_ERR(sc, "request_irq failed\n");
		goto err_free;
	}

B
Bob Copeland 已提交
615
	/* If we passed the test, malloc an ath5k_hw struct */
616 617 618 619
	sc->ah = kzalloc(sizeof(struct ath5k_hw), GFP_KERNEL);
	if (!sc->ah) {
		ret = -ENOMEM;
		ATH5K_ERR(sc, "out of memory\n");
620 621 622
		goto err_irq;
	}

623 624
	sc->ah->ah_sc = sc;
	sc->ah->ah_iobase = sc->iobase;
625
	common = ath5k_hw_common(sc->ah);
L
Luis R. Rodriguez 已提交
626
	common->ops = &ath5k_common_ops;
627
	common->ah = sc->ah;
628
	common->hw = hw;
629 630
	common->cachelsz = csz << 2; /* convert to bytes */

631 632 633 634 635 636
	/* Initialize device */
	ret = ath5k_hw_attach(sc);
	if (ret) {
		goto err_free_ah;
	}

637 638
	/* set up multi-rate retry capabilities */
	if (sc->ah->ah_version == AR5K_AR5212) {
639 640
		hw->max_rates = 4;
		hw->max_rate_tries = 11;
641 642
	}

643 644 645 646 647 648
	/* Finish private driver data initialization */
	ret = ath5k_attach(pdev, hw);
	if (ret)
		goto err_ah;

	ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
649
			ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
650 651 652
					sc->ah->ah_mac_srev,
					sc->ah->ah_phy_revision);

653
	if (!sc->ah->ah_single_chip) {
654
		/* Single chip radio (!RF5111) */
655 656
		if (sc->ah->ah_radio_5ghz_revision &&
			!sc->ah->ah_radio_2ghz_revision) {
657
			/* No 5GHz support -> report 2GHz radio */
658 659
			if (!test_bit(AR5K_MODE_11A,
				sc->ah->ah_capabilities.cap_mode)) {
660
				ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
661 662 663 664 665 666 667
					ath5k_chip_name(AR5K_VERSION_RAD,
						sc->ah->ah_radio_5ghz_revision),
						sc->ah->ah_radio_5ghz_revision);
			/* No 2GHz support (5110 and some
			 * 5Ghz only cards) -> report 5Ghz radio */
			} else if (!test_bit(AR5K_MODE_11B,
				sc->ah->ah_capabilities.cap_mode)) {
668
				ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
669 670 671
					ath5k_chip_name(AR5K_VERSION_RAD,
						sc->ah->ah_radio_5ghz_revision),
						sc->ah->ah_radio_5ghz_revision);
672 673 674 675
			/* Multiband radio */
			} else {
				ATH5K_INFO(sc, "RF%s multiband radio found"
					" (0x%x)\n",
676 677 678
					ath5k_chip_name(AR5K_VERSION_RAD,
						sc->ah->ah_radio_5ghz_revision),
						sc->ah->ah_radio_5ghz_revision);
679 680
			}
		}
681 682 683 684
		/* Multi chip radio (RF5111 - RF2111) ->
		 * report both 2GHz/5GHz radios */
		else if (sc->ah->ah_radio_5ghz_revision &&
				sc->ah->ah_radio_2ghz_revision){
685
			ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
686 687 688
				ath5k_chip_name(AR5K_VERSION_RAD,
					sc->ah->ah_radio_5ghz_revision),
					sc->ah->ah_radio_5ghz_revision);
689
			ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
690 691 692
				ath5k_chip_name(AR5K_VERSION_RAD,
					sc->ah->ah_radio_2ghz_revision),
					sc->ah->ah_radio_2ghz_revision);
693 694 695 696 697 698 699 700 701 702
		}
	}


	/* ready to process interrupts */
	__clear_bit(ATH_STAT_INVALID, sc->status);

	return 0;
err_ah:
	ath5k_hw_detach(sc->ah);
703 704
err_free_ah:
	kfree(sc->ah);
705 706
err_irq:
	free_irq(pdev->irq, sc);
707 708 709 710 711 712 713 714 715 716 717 718 719 720 721
err_free:
	ieee80211_free_hw(hw);
err_map:
	pci_iounmap(pdev, mem);
err_reg:
	pci_release_region(pdev, 0);
err_dis:
	pci_disable_device(pdev);
err:
	return ret;
}

static void __devexit
ath5k_pci_remove(struct pci_dev *pdev)
{
722
	struct ath5k_softc *sc = pci_get_drvdata(pdev);
723 724

	ath5k_debug_finish_device(sc);
725
	ath5k_detach(pdev, sc->hw);
726
	ath5k_hw_detach(sc->ah);
727
	kfree(sc->ah);
728 729 730 731
	free_irq(pdev->irq, sc);
	pci_iounmap(pdev, sc->iobase);
	pci_release_region(pdev, 0);
	pci_disable_device(pdev);
732
	ieee80211_free_hw(sc->hw);
733 734
}

735
#ifdef CONFIG_PM_SLEEP
736
static int ath5k_pci_suspend(struct device *dev)
737
{
738
	struct ath5k_softc *sc = pci_get_drvdata(to_pci_dev(dev));
739

740
	ath5k_led_off(sc);
741 742 743
	return 0;
}

744
static int ath5k_pci_resume(struct device *dev)
745
{
746
	struct pci_dev *pdev = to_pci_dev(dev);
747
	struct ath5k_softc *sc = pci_get_drvdata(pdev);
748

749 750 751 752 753 754 755
	/*
	 * Suspend/Resume resets the PCI configuration space, so we have to
	 * re-disable the RETRY_TIMEOUT register (0x41) to keep
	 * PCI Tx retries from interfering with C3 CPU state
	 */
	pci_write_config_byte(pdev, 0x41, 0);

756
	ath5k_led_enable(sc);
757 758
	return 0;
}
759
#endif /* CONFIG_PM_SLEEP */
760 761 762 763 764 765


/***********************\
* Driver Initialization *
\***********************/

766 767 768 769
static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
{
	struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
	struct ath5k_softc *sc = hw->priv;
770
	struct ath_regulatory *regulatory = ath5k_hw_regulatory(sc->ah);
771

772
	return ath_reg_notifier_apply(wiphy, request, regulatory);
773 774
}

775 776 777 778 779
static int
ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
{
	struct ath5k_softc *sc = hw->priv;
	struct ath5k_hw *ah = sc->ah;
780
	struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
781
	u8 mac[ETH_ALEN] = {};
782 783 784 785 786 787 788
	int ret;

	ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);

	/*
	 * Check if the MAC has multi-rate retry support.
	 * We do this by trying to setup a fake extended
B
Bob Copeland 已提交
789 790
	 * descriptor.  MACs that don't have support will
	 * return false w/o doing anything.  MACs that do
791 792
	 * support it will return true w/o doing anything.
	 */
793 794
	ret = ath5k_hw_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);

795 796 797
	if (ret < 0)
		goto err;
	if (ret > 0)
798 799 800 801 802 803 804 805
		__set_bit(ATH_STAT_MRRETRY, sc->status);

	/*
	 * Collect the channel list.  The 802.11 layer
	 * is resposible for filtering this list based
	 * on settings like the phy mode and regulatory
	 * domain restrictions.
	 */
B
Bruno Randolf 已提交
806
	ret = ath5k_setup_bands(hw);
807 808 809 810 811 812
	if (ret) {
		ATH5K_ERR(sc, "can't get channels\n");
		goto err;
	}

	/* NB: setup here so ath5k_rate_update is happy */
813 814
	if (test_bit(AR5K_MODE_11A, ah->ah_modes))
		ath5k_setcurmode(sc, AR5K_MODE_11A);
815
	else
816
		ath5k_setcurmode(sc, AR5K_MODE_11B);
817 818 819 820 821 822 823 824 825 826 827 828 829

	/*
	 * Allocate tx+rx descriptors and populate the lists.
	 */
	ret = ath5k_desc_alloc(sc, pdev);
	if (ret) {
		ATH5K_ERR(sc, "can't allocate descriptors\n");
		goto err;
	}

	/*
	 * Allocate hardware transmit queues: one queue for
	 * beacon frames and one data queue for each QoS
B
Bob Copeland 已提交
830
	 * priority.  Note that hw functions handle resetting
831 832 833 834 835 836 837 838
	 * these queues at the needed time.
	 */
	ret = ath5k_beaconq_setup(ah);
	if (ret < 0) {
		ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
		goto err_desc;
	}
	sc->bhalq = ret;
839 840 841 842 843 844
	sc->cabq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_CAB, 0);
	if (IS_ERR(sc->cabq)) {
		ATH5K_ERR(sc, "can't setup cab queue\n");
		ret = PTR_ERR(sc->cabq);
		goto err_bhal;
	}
845 846 847 848 849

	sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
	if (IS_ERR(sc->txq)) {
		ATH5K_ERR(sc, "can't setup xmit queue\n");
		ret = PTR_ERR(sc->txq);
850
		goto err_queues;
851 852 853 854
	}

	tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
	tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
855
	tasklet_init(&sc->calib, ath5k_tasklet_calibrate, (unsigned long)sc);
856
	tasklet_init(&sc->beacontq, ath5k_tasklet_beacon, (unsigned long)sc);
857
	tasklet_init(&sc->ani_tasklet, ath5k_tasklet_ani, (unsigned long)sc);
858

859 860
	INIT_WORK(&sc->reset_work, ath5k_reset_work);

861 862 863 864 865 866 867
	ret = ath5k_eeprom_read_mac(ah, mac);
	if (ret) {
		ATH5K_ERR(sc, "unable to read address from EEPROM: 0x%04x\n",
			sc->pdev->device);
		goto err_queues;
	}

868 869
	SET_IEEE80211_PERM_ADDR(hw, mac);
	/* All MAC address bits matter for ACKs */
870
	memcpy(sc->bssidmask, ath_bcast_mac, ETH_ALEN);
871 872
	ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);

873 874
	regulatory->current_rd = ah->ah_capabilities.cap_eeprom.ee_regdomain;
	ret = ath_regd_init(regulatory, hw->wiphy, ath5k_reg_notifier);
875 876 877 878 879
	if (ret) {
		ATH5K_ERR(sc, "can't initialize regulatory system\n");
		goto err_queues;
	}

880 881 882 883 884 885
	ret = ieee80211_register_hw(hw);
	if (ret) {
		ATH5K_ERR(sc, "can't register ieee80211 hw\n");
		goto err_queues;
	}

886 887
	if (!ath_is_world_regd(regulatory))
		regulatory_hint(hw->wiphy, regulatory->alpha2);
888

889 890
	ath5k_init_leds(sc);

891 892
	ath5k_sysfs_register(sc);

893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911
	return 0;
err_queues:
	ath5k_txq_release(sc);
err_bhal:
	ath5k_hw_release_tx_queue(ah, sc->bhalq);
err_desc:
	ath5k_desc_free(sc, pdev);
err:
	return ret;
}

static void
ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
{
	struct ath5k_softc *sc = hw->priv;

	/*
	 * NB: the order of these is important:
	 * o call the 802.11 layer before detaching ath5k_hw to
B
Bob Copeland 已提交
912
	 *   ensure callbacks into the driver to delete global
913 914 915 916 917 918 919 920 921 922 923 924 925
	 *   key cache entries can be handled
	 * o reclaim the tx queue data structures after calling
	 *   the 802.11 layer as we'll get called back to reclaim
	 *   node state and potentially want to use them
	 * o to cleanup the tx queues the hal is called, so detach
	 *   it last
	 * XXX: ??? detach ath5k_hw ???
	 * Other than that, it's straightforward...
	 */
	ieee80211_unregister_hw(hw);
	ath5k_desc_free(sc, pdev);
	ath5k_txq_release(sc);
	ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
926
	ath5k_unregister_leds(sc);
927

928
	ath5k_sysfs_unregister(sc);
929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954
	/*
	 * NB: can't reclaim these until after ieee80211_ifdetach
	 * returns because we'll get called back to reclaim node
	 * state and potentially want to use them.
	 */
}




/********************\
* Channel/mode setup *
\********************/

/*
 * Convert IEEE channel number to MHz frequency.
 */
static inline short
ath5k_ieee2mhz(short chan)
{
	if (chan <= 14 || chan >= 27)
		return ieee80211chan2mhz(chan);
	else
		return 2212 + chan * 20;
}

955 956 957 958 959 960 961 962 963 964 965 966 967 968
/*
 * Returns true for the channel numbers used without all_channels modparam.
 */
static bool ath5k_is_standard_channel(short chan)
{
	return ((chan <= 14) ||
		/* UNII 1,2 */
		((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
		/* midband */
		((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
		/* UNII-3 */
		((chan & 3) == 1 && chan >= 149 && chan <= 165));
}

969 970 971 972 973 974
static unsigned int
ath5k_copy_channels(struct ath5k_hw *ah,
		struct ieee80211_channel *channels,
		unsigned int mode,
		unsigned int max)
{
975
	unsigned int i, count, size, chfreq, freq, ch;
976 977 978 979 980

	if (!test_bit(mode, ah->ah_modes))
		return 0;

	switch (mode) {
981 982
	case AR5K_MODE_11A:
	case AR5K_MODE_11A_TURBO:
983
		/* 1..220, but 2GHz frequencies are filtered by check_channel */
984
		size = 220 ;
985 986
		chfreq = CHANNEL_5GHZ;
		break;
987 988 989 990
	case AR5K_MODE_11B:
	case AR5K_MODE_11G:
	case AR5K_MODE_11G_TURBO:
		size = 26;
991 992 993 994 995 996 997 998
		chfreq = CHANNEL_2GHZ;
		break;
	default:
		ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
		return 0;
	}

	for (i = 0, count = 0; i < size && max > 0; i++) {
999 1000
		ch = i + 1 ;
		freq = ath5k_ieee2mhz(ch);
1001

1002 1003
		/* Check if channel is supported by the chipset */
		if (!ath5k_channel_ok(ah, freq, chfreq))
1004 1005
			continue;

1006 1007 1008
		if (!modparam_all_channels && !ath5k_is_standard_channel(ch))
			continue;

1009 1010
		/* Write channel info and increment counter */
		channels[count].center_freq = freq;
1011 1012
		channels[count].band = (chfreq == CHANNEL_2GHZ) ?
			IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023
		switch (mode) {
		case AR5K_MODE_11A:
		case AR5K_MODE_11G:
			channels[count].hw_value = chfreq | CHANNEL_OFDM;
			break;
		case AR5K_MODE_11A_TURBO:
		case AR5K_MODE_11G_TURBO:
			channels[count].hw_value = chfreq |
				CHANNEL_OFDM | CHANNEL_TURBO;
			break;
		case AR5K_MODE_11B:
1024 1025
			channels[count].hw_value = CHANNEL_B;
		}
1026 1027 1028 1029 1030 1031 1032 1033

		count++;
		max--;
	}

	return count;
}

B
Bruno Randolf 已提交
1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048
static void
ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
{
	u8 i;

	for (i = 0; i < AR5K_MAX_RATES; i++)
		sc->rate_idx[b->band][i] = -1;

	for (i = 0; i < b->n_bitrates; i++) {
		sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
		if (b->bitrates[i].hw_value_short)
			sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
	}
}

1049
static int
B
Bruno Randolf 已提交
1050
ath5k_setup_bands(struct ieee80211_hw *hw)
1051 1052
{
	struct ath5k_softc *sc = hw->priv;
1053
	struct ath5k_hw *ah = sc->ah;
B
Bruno Randolf 已提交
1054 1055 1056
	struct ieee80211_supported_band *sband;
	int max_c, count_c = 0;
	int i;
1057

1058 1059 1060 1061
	BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
	max_c = ARRAY_SIZE(sc->channels);

	/* 2GHz band */
B
Bruno Randolf 已提交
1062 1063 1064
	sband = &sc->sbands[IEEE80211_BAND_2GHZ];
	sband->band = IEEE80211_BAND_2GHZ;
	sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
1065

B
Bruno Randolf 已提交
1066 1067 1068 1069 1070
	if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
		/* G mode */
		memcpy(sband->bitrates, &ath5k_rates[0],
		       sizeof(struct ieee80211_rate) * 12);
		sband->n_bitrates = 12;
1071

1072 1073
		sband->channels = sc->channels;
		sband->n_channels = ath5k_copy_channels(ah, sband->channels,
B
Bruno Randolf 已提交
1074
					AR5K_MODE_11G, max_c);
1075

B
Bruno Randolf 已提交
1076
		hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
1077
		count_c = sband->n_channels;
B
Bruno Randolf 已提交
1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096
		max_c -= count_c;
	} else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
		/* B mode */
		memcpy(sband->bitrates, &ath5k_rates[0],
		       sizeof(struct ieee80211_rate) * 4);
		sband->n_bitrates = 4;

		/* 5211 only supports B rates and uses 4bit rate codes
		 * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
		 * fix them up here:
		 */
		if (ah->ah_version == AR5K_AR5211) {
			for (i = 0; i < 4; i++) {
				sband->bitrates[i].hw_value =
					sband->bitrates[i].hw_value & 0xF;
				sband->bitrates[i].hw_value_short =
					sband->bitrates[i].hw_value_short & 0xF;
			}
		}
1097

B
Bruno Randolf 已提交
1098 1099 1100
		sband->channels = sc->channels;
		sband->n_channels = ath5k_copy_channels(ah, sband->channels,
					AR5K_MODE_11B, max_c);
1101

B
Bruno Randolf 已提交
1102 1103
		hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
		count_c = sband->n_channels;
1104
		max_c -= count_c;
1105
	}
B
Bruno Randolf 已提交
1106
	ath5k_setup_rate_idx(sc, sband);
1107

B
Bruno Randolf 已提交
1108
	/* 5GHz band, A mode */
1109
	if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
B
Bruno Randolf 已提交
1110 1111 1112
		sband = &sc->sbands[IEEE80211_BAND_5GHZ];
		sband->band = IEEE80211_BAND_5GHZ;
		sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
1113

B
Bruno Randolf 已提交
1114 1115 1116
		memcpy(sband->bitrates, &ath5k_rates[4],
		       sizeof(struct ieee80211_rate) * 8);
		sband->n_bitrates = 8;
1117

B
Bruno Randolf 已提交
1118
		sband->channels = &sc->channels[count_c];
1119 1120 1121 1122 1123
		sband->n_channels = ath5k_copy_channels(ah, sband->channels,
					AR5K_MODE_11A, max_c);

		hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
	}
B
Bruno Randolf 已提交
1124
	ath5k_setup_rate_idx(sc, sband);
1125

1126
	ath5k_debug_dump_bands(sc);
1127 1128

	return 0;
1129 1130 1131
}

/*
1132 1133 1134
 * Set/change channels. We always reset the chip.
 * To accomplish this we must first cleanup any pending DMA,
 * then restart stuff after a la  ath5k_init.
1135 1136
 *
 * Called with sc->lock.
1137 1138 1139 1140
 */
static int
ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
{
1141 1142 1143
	ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
		  "channel set, resetting (%u -> %u MHz)\n",
		  sc->curchan->center_freq, chan->center_freq);
1144

1145 1146 1147 1148 1149 1150 1151
	/*
	 * To switch channels clear any pending DMA operations;
	 * wait long enough for the RX fifo to drain, reset the
	 * hardware at the new frequency, and then re-enable
	 * the relevant bits of the h/w.
	 */
	return ath5k_reset(sc, chan);
1152 1153 1154 1155 1156 1157
}

static void
ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
{
	sc->curmode = mode;
1158

1159
	if (mode == AR5K_MODE_11A) {
1160 1161 1162 1163
		sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
	} else {
		sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
	}
1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179
}

static void
ath5k_mode_setup(struct ath5k_softc *sc)
{
	struct ath5k_hw *ah = sc->ah;
	u32 rfilt;

	/* configure rx filter */
	rfilt = sc->filter_flags;
	ath5k_hw_set_rx_filter(ah, rfilt);

	if (ath5k_hw_hasbssidmask(ah))
		ath5k_hw_set_bssid_mask(ah, sc->bssidmask);

	/* configure operational mode */
1180
	ath5k_hw_set_opmode(ah, sc->opmode);
1181

1182
	ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "mode setup opmode %d\n", sc->opmode);
1183 1184 1185
	ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
}

1186
static inline int
B
Bruno Randolf 已提交
1187 1188
ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
{
1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200
	int rix;

	/* return base rate on errors */
	if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
			"hw_rix out of bounds: %x\n", hw_rix))
		return 0;

	rix = sc->rate_idx[sc->curband->band][hw_rix];
	if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
		rix = 0;

	return rix;
1201 1202
}

1203 1204 1205 1206
/***************\
* Buffers setup *
\***************/

1207 1208 1209
static
struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
{
1210
	struct ath_common *common = ath5k_hw_common(sc->ah);
1211 1212 1213 1214 1215 1216
	struct sk_buff *skb;

	/*
	 * Allocate buffer with headroom_needed space for the
	 * fake physical layer header at the start.
	 */
1217
	skb = ath_rxbuf_alloc(common,
1218
			      common->rx_bufsize,
1219
			      GFP_ATOMIC);
1220 1221 1222

	if (!skb) {
		ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
1223
				common->rx_bufsize);
1224 1225 1226 1227
		return NULL;
	}

	*skb_addr = pci_map_single(sc->pdev,
1228 1229
				   skb->data, common->rx_bufsize,
				   PCI_DMA_FROMDEVICE);
1230 1231 1232 1233 1234 1235 1236 1237
	if (unlikely(pci_dma_mapping_error(sc->pdev, *skb_addr))) {
		ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
		dev_kfree_skb(skb);
		return NULL;
	}
	return skb;
}

1238 1239 1240 1241 1242 1243
static int
ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
{
	struct ath5k_hw *ah = sc->ah;
	struct sk_buff *skb = bf->skb;
	struct ath5k_desc *ds;
1244
	int ret;
1245

1246 1247 1248
	if (!skb) {
		skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
		if (!skb)
1249 1250 1251 1252 1253 1254 1255 1256 1257 1258
			return -ENOMEM;
		bf->skb = skb;
	}

	/*
	 * Setup descriptors.  For receive we always terminate
	 * the descriptor list with a self-linked entry so we'll
	 * not get overrun under high load (as can happen with a
	 * 5212 when ANI processing enables PHY error frames).
	 *
B
Bruno Randolf 已提交
1259
	 * To ensure the last descriptor is self-linked we create
1260 1261
	 * each descriptor as self-linked and add it to the end.  As
	 * each additional descriptor is added the previous self-linked
B
Bruno Randolf 已提交
1262
	 * entry is "fixed" naturally.  This should be safe even
1263 1264
	 * if DMA is happening.  When processing RX interrupts we
	 * never remove/process the last, self-linked, entry on the
B
Bruno Randolf 已提交
1265
	 * descriptor list.  This ensures the hardware always has
1266 1267 1268 1269 1270
	 * someplace to write a new frame.
	 */
	ds = bf->desc;
	ds->ds_link = bf->daddr;	/* link to self */
	ds->ds_data = bf->skbaddr;
1271
	ret = ath5k_hw_setup_rx_desc(ah, ds, ah->common.rx_bufsize, 0);
1272 1273
	if (ret) {
		ATH5K_ERR(sc, "%s: could not setup RX desc\n", __func__);
1274
		return ret;
1275
	}
1276 1277 1278 1279 1280 1281 1282

	if (sc->rxlink != NULL)
		*sc->rxlink = bf->daddr;
	sc->rxlink = &ds->ds_link;
	return 0;
}

1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305
static enum ath5k_pkt_type get_hw_packet_type(struct sk_buff *skb)
{
	struct ieee80211_hdr *hdr;
	enum ath5k_pkt_type htype;
	__le16 fc;

	hdr = (struct ieee80211_hdr *)skb->data;
	fc = hdr->frame_control;

	if (ieee80211_is_beacon(fc))
		htype = AR5K_PKT_TYPE_BEACON;
	else if (ieee80211_is_probe_resp(fc))
		htype = AR5K_PKT_TYPE_PROBE_RESP;
	else if (ieee80211_is_atim(fc))
		htype = AR5K_PKT_TYPE_ATIM;
	else if (ieee80211_is_pspoll(fc))
		htype = AR5K_PKT_TYPE_PSPOLL;
	else
		htype = AR5K_PKT_TYPE_NORMAL;

	return htype;
}

1306
static int
1307
ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf,
1308
		  struct ath5k_txq *txq, int padsize)
1309 1310 1311 1312
{
	struct ath5k_hw *ah = sc->ah;
	struct ath5k_desc *ds = bf->desc;
	struct sk_buff *skb = bf->skb;
J
Johannes Berg 已提交
1313
	struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1314
	unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
1315 1316 1317
	struct ieee80211_rate *rate;
	unsigned int mrr_rate[3], mrr_tries[3];
	int i, ret;
1318
	u16 hw_rate;
B
Bob Copeland 已提交
1319 1320
	u16 cts_rate = 0;
	u16 duration = 0;
1321
	u8 rc_flags;
1322 1323

	flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
1324

1325 1326 1327 1328
	/* XXX endianness */
	bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
			PCI_DMA_TODEVICE);

1329 1330
	rate = ieee80211_get_tx_rate(sc->hw, info);

1331
	if (info->flags & IEEE80211_TX_CTL_NO_ACK)
1332 1333
		flags |= AR5K_TXDESC_NOACK;

1334 1335 1336 1337
	rc_flags = info->control.rates[0].flags;
	hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
		rate->hw_value_short : rate->hw_value;

1338
	pktlen = skb->len;
1339

1340 1341 1342
	/* FIXME: If we are in g mode and rate is a CCK rate
	 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
	 * from tx power (value is in dB units already) */
1343 1344 1345 1346
	if (info->control.hw_key) {
		keyidx = info->control.hw_key->hw_key_idx;
		pktlen += info->control.hw_key->icv_len;
	}
B
Bob Copeland 已提交
1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358
	if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
		flags |= AR5K_TXDESC_RTSENA;
		cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
		duration = le16_to_cpu(ieee80211_rts_duration(sc->hw,
			sc->vif, pktlen, info));
	}
	if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
		flags |= AR5K_TXDESC_CTSENA;
		cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
		duration = le16_to_cpu(ieee80211_ctstoself_duration(sc->hw,
			sc->vif, pktlen, info));
	}
1359
	ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
1360
		ieee80211_get_hdrlen_from_skb(skb), padsize,
1361
		get_hw_packet_type(skb),
1362
		(sc->power_level * 2),
1363
		hw_rate,
1364
		info->control.rates[0].count, keyidx, ah->ah_tx_ant, flags,
B
Bob Copeland 已提交
1365
		cts_rate, duration);
1366 1367 1368
	if (ret)
		goto err_unmap;

1369 1370 1371 1372 1373 1374 1375 1376
	memset(mrr_rate, 0, sizeof(mrr_rate));
	memset(mrr_tries, 0, sizeof(mrr_tries));
	for (i = 0; i < 3; i++) {
		rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
		if (!rate)
			break;

		mrr_rate[i] = rate->hw_value;
1377
		mrr_tries[i] = info->control.rates[i + 1].count;
1378 1379
	}

1380
	ath5k_hw_setup_mrr_tx_desc(ah, ds,
1381 1382 1383 1384
		mrr_rate[0], mrr_tries[0],
		mrr_rate[1], mrr_tries[1],
		mrr_rate[2], mrr_tries[2]);

1385 1386 1387 1388 1389 1390
	ds->ds_link = 0;
	ds->ds_data = bf->skbaddr;

	spin_lock_bh(&txq->lock);
	list_add_tail(&bf->list, &txq->q);
	if (txq->link == NULL) /* is this first packet? */
N
Nick Kossifidis 已提交
1391
		ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
1392 1393 1394 1395
	else /* no, so only link it */
		*txq->link = bf->daddr;

	txq->link = &ds->ds_link;
N
Nick Kossifidis 已提交
1396
	ath5k_hw_start_tx_dma(ah, txq->qnum);
J
Jiri Slaby 已提交
1397
	mmiowb();
1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475
	spin_unlock_bh(&txq->lock);

	return 0;
err_unmap:
	pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
	return ret;
}

/*******************\
* Descriptors setup *
\*******************/

static int
ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
{
	struct ath5k_desc *ds;
	struct ath5k_buf *bf;
	dma_addr_t da;
	unsigned int i;
	int ret;

	/* allocate descriptors */
	sc->desc_len = sizeof(struct ath5k_desc) *
			(ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
	sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
	if (sc->desc == NULL) {
		ATH5K_ERR(sc, "can't allocate descriptors\n");
		ret = -ENOMEM;
		goto err;
	}
	ds = sc->desc;
	da = sc->desc_daddr;
	ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
		ds, sc->desc_len, (unsigned long long)sc->desc_daddr);

	bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
			sizeof(struct ath5k_buf), GFP_KERNEL);
	if (bf == NULL) {
		ATH5K_ERR(sc, "can't allocate bufptr\n");
		ret = -ENOMEM;
		goto err_free;
	}
	sc->bufptr = bf;

	INIT_LIST_HEAD(&sc->rxbuf);
	for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
		bf->desc = ds;
		bf->daddr = da;
		list_add_tail(&bf->list, &sc->rxbuf);
	}

	INIT_LIST_HEAD(&sc->txbuf);
	sc->txbuf_len = ATH_TXBUF;
	for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
			da += sizeof(*ds)) {
		bf->desc = ds;
		bf->daddr = da;
		list_add_tail(&bf->list, &sc->txbuf);
	}

	/* beacon buffer */
	bf->desc = ds;
	bf->daddr = da;
	sc->bbuf = bf;

	return 0;
err_free:
	pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
err:
	sc->desc = NULL;
	return ret;
}

static void
ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
{
	struct ath5k_buf *bf;

1476
	ath5k_txbuf_free_skb(sc, sc->bbuf);
1477
	list_for_each_entry(bf, &sc->txbuf, list)
1478
		ath5k_txbuf_free_skb(sc, bf);
1479
	list_for_each_entry(bf, &sc->rxbuf, list)
1480
		ath5k_rxbuf_free_skb(sc, bf);
1481 1482 1483

	/* Free memory associated with all descriptors */
	pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
1484 1485
	sc->desc = NULL;
	sc->desc_daddr = 0;
1486 1487 1488

	kfree(sc->bufptr);
	sc->bufptr = NULL;
1489
	sc->bbuf = NULL;
1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516
}





/**************\
* Queues setup *
\**************/

static struct ath5k_txq *
ath5k_txq_setup(struct ath5k_softc *sc,
		int qtype, int subtype)
{
	struct ath5k_hw *ah = sc->ah;
	struct ath5k_txq *txq;
	struct ath5k_txq_info qi = {
		.tqi_subtype = subtype,
		.tqi_aifs = AR5K_TXQ_USEDEFAULT,
		.tqi_cw_min = AR5K_TXQ_USEDEFAULT,
		.tqi_cw_max = AR5K_TXQ_USEDEFAULT
	};
	int qnum;

	/*
	 * Enable interrupts only for EOL and DESC conditions.
	 * We mark tx descriptors to receive a DESC interrupt
B
Bob Copeland 已提交
1517
	 * when a tx queue gets deep; otherwise we wait for the
1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575
	 * EOL to reap descriptors.  Note that this is done to
	 * reduce interrupt load and this only defers reaping
	 * descriptors, never transmitting frames.  Aside from
	 * reducing interrupts this also permits more concurrency.
	 * The only potential downside is if the tx queue backs
	 * up in which case the top half of the kernel may backup
	 * due to a lack of tx descriptors.
	 */
	qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
				AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
	qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
	if (qnum < 0) {
		/*
		 * NB: don't print a message, this happens
		 * normally on parts with too few tx queues
		 */
		return ERR_PTR(qnum);
	}
	if (qnum >= ARRAY_SIZE(sc->txqs)) {
		ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
			qnum, ARRAY_SIZE(sc->txqs));
		ath5k_hw_release_tx_queue(ah, qnum);
		return ERR_PTR(-EINVAL);
	}
	txq = &sc->txqs[qnum];
	if (!txq->setup) {
		txq->qnum = qnum;
		txq->link = NULL;
		INIT_LIST_HEAD(&txq->q);
		spin_lock_init(&txq->lock);
		txq->setup = true;
	}
	return &sc->txqs[qnum];
}

static int
ath5k_beaconq_setup(struct ath5k_hw *ah)
{
	struct ath5k_txq_info qi = {
		.tqi_aifs = AR5K_TXQ_USEDEFAULT,
		.tqi_cw_min = AR5K_TXQ_USEDEFAULT,
		.tqi_cw_max = AR5K_TXQ_USEDEFAULT,
		/* NB: for dynamic turbo, don't enable any other interrupts */
		.tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
	};

	return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
}

static int
ath5k_beaconq_config(struct ath5k_softc *sc)
{
	struct ath5k_hw *ah = sc->ah;
	struct ath5k_txq_info qi;
	int ret;

	ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
	if (ret)
B
Bob Copeland 已提交
1576 1577
		goto err;

1578 1579
	if (sc->opmode == NL80211_IFTYPE_AP ||
		sc->opmode == NL80211_IFTYPE_MESH_POINT) {
1580 1581 1582 1583 1584 1585 1586
		/*
		 * Always burst out beacon and CAB traffic
		 * (aifs = cwmin = cwmax = 0)
		 */
		qi.tqi_aifs = 0;
		qi.tqi_cw_min = 0;
		qi.tqi_cw_max = 0;
1587
	} else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
1588 1589 1590 1591 1592 1593
		/*
		 * Adhoc mode; backoff between 0 and (2 * cw_min).
		 */
		qi.tqi_aifs = 0;
		qi.tqi_cw_min = 0;
		qi.tqi_cw_max = 2 * ah->ah_cw_min;
1594 1595
	}

1596 1597 1598 1599
	ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
		"beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
		qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);

N
Nick Kossifidis 已提交
1600
	ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
1601 1602 1603
	if (ret) {
		ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
			"hardware queue!\n", __func__);
B
Bob Copeland 已提交
1604
		goto err;
1605
	}
B
Bob Copeland 已提交
1606 1607 1608
	ret = ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */
	if (ret)
		goto err;
1609

B
Bob Copeland 已提交
1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622
	/* reconfigure cabq with ready time to 80% of beacon_interval */
	ret = ath5k_hw_get_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
	if (ret)
		goto err;

	qi.tqi_ready_time = (sc->bintval * 80) / 100;
	ret = ath5k_hw_set_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
	if (ret)
		goto err;

	ret = ath5k_hw_reset_tx_queue(ah, AR5K_TX_QUEUE_ID_CAB);
err:
	return ret;
1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635
}

static void
ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
{
	struct ath5k_buf *bf, *bf0;

	/*
	 * NB: this assumes output has been stopped and
	 *     we do not need to block ath5k_tx_tasklet
	 */
	spin_lock_bh(&txq->lock);
	list_for_each_entry_safe(bf, bf0, &txq->q, list) {
1636
		ath5k_debug_printtxbuf(sc, bf);
1637

1638
		ath5k_txbuf_free_skb(sc, bf);
1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662

		spin_lock_bh(&sc->txbuflock);
		list_move_tail(&bf->list, &sc->txbuf);
		sc->txbuf_len++;
		spin_unlock_bh(&sc->txbuflock);
	}
	txq->link = NULL;
	spin_unlock_bh(&txq->lock);
}

/*
 * Drain the transmit queues and reclaim resources.
 */
static void
ath5k_txq_cleanup(struct ath5k_softc *sc)
{
	struct ath5k_hw *ah = sc->ah;
	unsigned int i;

	/* XXX return value */
	if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
		/* don't touch the hardware if marked invalid */
		ath5k_hw_stop_tx_dma(ah, sc->bhalq);
		ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
N
Nick Kossifidis 已提交
1663
			ath5k_hw_get_txdp(ah, sc->bhalq));
1664 1665 1666 1667 1668 1669
		for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
			if (sc->txqs[i].setup) {
				ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
				ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
					"link %p\n",
					sc->txqs[i].qnum,
N
Nick Kossifidis 已提交
1670
					ath5k_hw_get_txdp(ah,
1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707
							sc->txqs[i].qnum),
					sc->txqs[i].link);
			}
	}

	for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
		if (sc->txqs[i].setup)
			ath5k_txq_drainq(sc, &sc->txqs[i]);
}

static void
ath5k_txq_release(struct ath5k_softc *sc)
{
	struct ath5k_txq *txq = sc->txqs;
	unsigned int i;

	for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
		if (txq->setup) {
			ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
			txq->setup = false;
		}
}




/*************\
* RX Handling *
\*************/

/*
 * Enable the receive h/w following a reset.
 */
static int
ath5k_rx_start(struct ath5k_softc *sc)
{
	struct ath5k_hw *ah = sc->ah;
1708
	struct ath_common *common = ath5k_hw_common(ah);
1709 1710 1711
	struct ath5k_buf *bf;
	int ret;

1712
	common->rx_bufsize = roundup(IEEE80211_MAX_FRAME_LEN, common->cachelsz);
1713

1714 1715
	ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rx_bufsize %u\n",
		  common->cachelsz, common->rx_bufsize);
1716 1717

	spin_lock_bh(&sc->rxbuflock);
1718
	sc->rxlink = NULL;
1719 1720 1721 1722 1723 1724 1725 1726
	list_for_each_entry(bf, &sc->rxbuf, list) {
		ret = ath5k_rxbuf_setup(sc, bf);
		if (ret != 0) {
			spin_unlock_bh(&sc->rxbuflock);
			goto err;
		}
	}
	bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
1727
	ath5k_hw_set_rxdp(ah, bf->daddr);
1728 1729
	spin_unlock_bh(&sc->rxbuflock);

N
Nick Kossifidis 已提交
1730
	ath5k_hw_start_rx_dma(ah);	/* enable recv descriptors */
1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746
	ath5k_mode_setup(sc);		/* set filters, etc. */
	ath5k_hw_start_rx_pcu(ah);	/* re-enable PCU/DMA engine */

	return 0;
err:
	return ret;
}

/*
 * Disable the receive h/w in preparation for a reset.
 */
static void
ath5k_rx_stop(struct ath5k_softc *sc)
{
	struct ath5k_hw *ah = sc->ah;

N
Nick Kossifidis 已提交
1747
	ath5k_hw_stop_rx_pcu(ah);	/* disable PCU */
1748 1749 1750 1751 1752 1753 1754
	ath5k_hw_set_rx_filter(ah, 0);	/* clear recv filter */
	ath5k_hw_stop_rx_dma(ah);	/* disable DMA engine */

	ath5k_debug_printrxbuffs(sc, ah);
}

static unsigned int
1755 1756
ath5k_rx_decrypted(struct ath5k_softc *sc, struct sk_buff *skb,
		   struct ath5k_rx_status *rs)
1757
{
L
Luis R. Rodriguez 已提交
1758 1759
	struct ath5k_hw *ah = sc->ah;
	struct ath_common *common = ath5k_hw_common(ah);
1760
	struct ieee80211_hdr *hdr = (void *)skb->data;
1761
	unsigned int keyix, hlen;
1762

1763 1764
	if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
			rs->rs_keyix != AR5K_RXKEYIX_INVALID)
1765 1766 1767 1768 1769
		return RX_FLAG_DECRYPTED;

	/* Apparently when a default key is used to decrypt the packet
	   the hw does not set the index used to decrypt.  In such cases
	   get the index from the packet. */
1770
	hlen = ieee80211_hdrlen(hdr->frame_control);
1771 1772 1773
	if (ieee80211_has_protected(hdr->frame_control) &&
	    !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
	    skb->len >= hlen + 4) {
1774 1775
		keyix = skb->data[hlen + 3] >> 6;

L
Luis R. Rodriguez 已提交
1776
		if (test_bit(keyix, common->keymap))
1777 1778 1779 1780 1781 1782
			return RX_FLAG_DECRYPTED;
	}

	return 0;
}

1783 1784

static void
1785 1786
ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
		     struct ieee80211_rx_status *rxs)
1787
{
1788
	struct ath_common *common = ath5k_hw_common(sc->ah);
1789
	u64 tsf, bc_tstamp;
1790 1791 1792
	u32 hw_tu;
	struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;

1793
	if (ieee80211_is_beacon(mgmt->frame_control) &&
1794
	    le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
1795
	    memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) == 0) {
1796
		/*
1797 1798 1799
		 * Received an IBSS beacon with the same BSSID. Hardware *must*
		 * have updated the local TSF. We have to work around various
		 * hardware bugs, though...
1800
		 */
1801 1802 1803 1804 1805 1806
		tsf = ath5k_hw_get_tsf64(sc->ah);
		bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
		hw_tu = TSF_TO_TU(tsf);

		ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
			"beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
1807 1808 1809 1810
			(unsigned long long)bc_tstamp,
			(unsigned long long)rxs->mactime,
			(unsigned long long)(rxs->mactime - bc_tstamp),
			(unsigned long long)tsf);
1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823

		/*
		 * Sometimes the HW will give us a wrong tstamp in the rx
		 * status, causing the timestamp extension to go wrong.
		 * (This seems to happen especially with beacon frames bigger
		 * than 78 byte (incl. FCS))
		 * But we know that the receive timestamp must be later than the
		 * timestamp of the beacon since HW must have synced to that.
		 *
		 * NOTE: here we assume mactime to be after the frame was
		 * received, not like mac80211 which defines it at the start.
		 */
		if (bc_tstamp > rxs->mactime) {
1824
			ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
1825
				"fixing mactime from %llx to %llx\n",
1826 1827
				(unsigned long long)rxs->mactime,
				(unsigned long long)tsf);
1828
			rxs->mactime = tsf;
1829
		}
1830 1831 1832 1833 1834 1835 1836 1837 1838

		/*
		 * Local TSF might have moved higher than our beacon timers,
		 * in that case we have to update them to continue sending
		 * beacons. This also takes care of synchronizing beacon sending
		 * times with other stations.
		 */
		if (hw_tu >= sc->nexttbtt)
			ath5k_beacon_update_timers(sc, bc_tstamp);
1839 1840 1841
	}
}

B
Bruno Randolf 已提交
1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860
static void
ath5k_update_beacon_rssi(struct ath5k_softc *sc, struct sk_buff *skb, int rssi)
{
	struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
	struct ath5k_hw *ah = sc->ah;
	struct ath_common *common = ath5k_hw_common(ah);

	/* only beacons from our BSSID */
	if (!ieee80211_is_beacon(mgmt->frame_control) ||
	    memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) != 0)
		return;

	ah->ah_beacon_rssi_avg = ath5k_moving_average(ah->ah_beacon_rssi_avg,
						      rssi);

	/* in IBSS mode we should keep RSSI statistics per neighbour */
	/* le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS */
}

1861
/*
B
Bob Copeland 已提交
1862
 * Compute padding position. skb must contain an IEEE 802.11 frame
1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880
 */
static int ath5k_common_padpos(struct sk_buff *skb)
{
	struct ieee80211_hdr * hdr = (struct ieee80211_hdr *)skb->data;
	__le16 frame_control = hdr->frame_control;
	int padpos = 24;

	if (ieee80211_has_a4(frame_control)) {
		padpos += ETH_ALEN;
	}
	if (ieee80211_is_data_qos(frame_control)) {
		padpos += IEEE80211_QOS_CTL_LEN;
	}

	return padpos;
}

/*
B
Bob Copeland 已提交
1881 1882
 * This function expects an 802.11 frame and returns the number of
 * bytes added, or -1 if we don't have enough header room.
1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902
 */
static int ath5k_add_padding(struct sk_buff *skb)
{
	int padpos = ath5k_common_padpos(skb);
	int padsize = padpos & 3;

	if (padsize && skb->len>padpos) {

		if (skb_headroom(skb) < padsize)
			return -1;

		skb_push(skb, padsize);
		memmove(skb->data, skb->data+padsize, padpos);
		return padsize;
	}

	return 0;
}

/*
B
Bob Copeland 已提交
1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913
 * The MAC header is padded to have 32-bit boundary if the
 * packet payload is non-zero. The general calculation for
 * padsize would take into account odd header lengths:
 * padsize = 4 - (hdrlen & 3); however, since only
 * even-length headers are used, padding can only be 0 or 2
 * bytes and we can optimize this a bit.  We must not try to
 * remove padding from short control frames that do not have a
 * payload.
 *
 * This function expects an 802.11 frame and returns the number of
 * bytes removed.
1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928
 */
static int ath5k_remove_padding(struct sk_buff *skb)
{
	int padpos = ath5k_common_padpos(skb);
	int padsize = padpos & 3;

	if (padsize && skb->len>=padpos+padsize) {
		memmove(skb->data + padsize, skb->data, padpos);
		skb_pull(skb, padsize);
		return padsize;
	}

	return 0;
}

1929
static void
1930 1931
ath5k_receive_frame(struct ath5k_softc *sc, struct sk_buff *skb,
		    struct ath5k_rx_status *rs)
1932
{
1933
	struct ieee80211_rx_status *rxs;
1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995

	ath5k_remove_padding(skb);

	rxs = IEEE80211_SKB_RXCB(skb);

	rxs->flag = 0;
	if (unlikely(rs->rs_status & AR5K_RXERR_MIC))
		rxs->flag |= RX_FLAG_MMIC_ERROR;

	/*
	 * always extend the mac timestamp, since this information is
	 * also needed for proper IBSS merging.
	 *
	 * XXX: it might be too late to do it here, since rs_tstamp is
	 * 15bit only. that means TSF extension has to be done within
	 * 32768usec (about 32ms). it might be necessary to move this to
	 * the interrupt handler, like it is done in madwifi.
	 *
	 * Unfortunately we don't know when the hardware takes the rx
	 * timestamp (beginning of phy frame, data frame, end of rx?).
	 * The only thing we know is that it is hardware specific...
	 * On AR5213 it seems the rx timestamp is at the end of the
	 * frame, but i'm not sure.
	 *
	 * NOTE: mac80211 defines mactime at the beginning of the first
	 * data symbol. Since we don't have any time references it's
	 * impossible to comply to that. This affects IBSS merge only
	 * right now, so it's not too bad...
	 */
	rxs->mactime = ath5k_extend_tsf(sc->ah, rs->rs_tstamp);
	rxs->flag |= RX_FLAG_TSFT;

	rxs->freq = sc->curchan->center_freq;
	rxs->band = sc->curband->band;

	rxs->signal = sc->ah->ah_noise_floor + rs->rs_rssi;

	rxs->antenna = rs->rs_antenna;

	if (rs->rs_antenna > 0 && rs->rs_antenna < 5)
		sc->stats.antenna_rx[rs->rs_antenna]++;
	else
		sc->stats.antenna_rx[0]++; /* invalid */

	rxs->rate_idx = ath5k_hw_to_driver_rix(sc, rs->rs_rate);
	rxs->flag |= ath5k_rx_decrypted(sc, skb, rs);

	if (rxs->rate_idx >= 0 && rs->rs_rate ==
	    sc->curband->bitrates[rxs->rate_idx].hw_value_short)
		rxs->flag |= RX_FLAG_SHORTPRE;

	ath5k_debug_dump_skb(sc, skb, "RX  ", 0);

	ath5k_update_beacon_rssi(sc, skb, rs->rs_rssi);

	/* check beacons in IBSS mode */
	if (sc->opmode == NL80211_IFTYPE_ADHOC)
		ath5k_check_ibss_tsf(sc, skb, rxs);

	ieee80211_rx(sc->hw, skb);
}

1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037
/** ath5k_frame_receive_ok() - Do we want to receive this frame or not?
 *
 * Check if we want to further process this frame or not. Also update
 * statistics. Return true if we want this frame, false if not.
 */
static bool
ath5k_receive_frame_ok(struct ath5k_softc *sc, struct ath5k_rx_status *rs)
{
	sc->stats.rx_all_count++;

	if (unlikely(rs->rs_status)) {
		if (rs->rs_status & AR5K_RXERR_CRC)
			sc->stats.rxerr_crc++;
		if (rs->rs_status & AR5K_RXERR_FIFO)
			sc->stats.rxerr_fifo++;
		if (rs->rs_status & AR5K_RXERR_PHY) {
			sc->stats.rxerr_phy++;
			if (rs->rs_phyerr > 0 && rs->rs_phyerr < 32)
				sc->stats.rxerr_phy_code[rs->rs_phyerr]++;
			return false;
		}
		if (rs->rs_status & AR5K_RXERR_DECRYPT) {
			/*
			 * Decrypt error.  If the error occurred
			 * because there was no hardware key, then
			 * let the frame through so the upper layers
			 * can process it.  This is necessary for 5210
			 * parts which have no way to setup a ``clear''
			 * key cache entry.
			 *
			 * XXX do key cache faulting
			 */
			sc->stats.rxerr_decrypt++;
			if (rs->rs_keyix == AR5K_RXKEYIX_INVALID &&
			    !(rs->rs_status & AR5K_RXERR_CRC))
				return true;
		}
		if (rs->rs_status & AR5K_RXERR_MIC) {
			sc->stats.rxerr_mic++;
			return true;
		}

2038 2039
		/* reject any frames with non-crypto errors */
		if (rs->rs_status & ~(AR5K_RXERR_DECRYPT))
2040 2041 2042 2043 2044 2045 2046 2047 2048 2049
			return false;
	}

	if (unlikely(rs->rs_more)) {
		sc->stats.rxerr_jumbo++;
		return false;
	}
	return true;
}

2050 2051 2052
static void
ath5k_tasklet_rx(unsigned long data)
{
2053
	struct ath5k_rx_status rs = {};
2054 2055
	struct sk_buff *skb, *next_skb;
	dma_addr_t next_skb_addr;
2056
	struct ath5k_softc *sc = (void *)data;
2057 2058
	struct ath5k_hw *ah = sc->ah;
	struct ath_common *common = ath5k_hw_common(ah);
2059
	struct ath5k_buf *bf;
2060 2061 2062 2063
	struct ath5k_desc *ds;
	int ret;

	spin_lock(&sc->rxbuflock);
J
Jiri Slaby 已提交
2064 2065 2066 2067
	if (list_empty(&sc->rxbuf)) {
		ATH5K_WARN(sc, "empty rx buf pool\n");
		goto unlock;
	}
2068 2069 2070 2071 2072 2073
	do {
		bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
		BUG_ON(bf->skb == NULL);
		skb = bf->skb;
		ds = bf->desc;

2074 2075 2076
		/* bail if HW is still using self-linked descriptor */
		if (ath5k_hw_get_rxdp(sc->ah) == bf->daddr)
			break;
2077

2078
		ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
2079 2080 2081 2082
		if (unlikely(ret == -EINPROGRESS))
			break;
		else if (unlikely(ret)) {
			ATH5K_ERR(sc, "error in processing rx descriptor\n");
2083
			sc->stats.rxerr_proc++;
2084
			break;
2085 2086
		}

2087 2088
		if (ath5k_receive_frame_ok(sc, &rs)) {
			next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
2089

2090 2091 2092 2093 2094
			/*
			 * If we can't replace bf->skb with a new skb under
			 * memory pressure, just skip this packet
			 */
			if (!next_skb)
2095
				goto next;
2096

2097 2098 2099
			pci_unmap_single(sc->pdev, bf->skbaddr,
					 common->rx_bufsize,
					 PCI_DMA_FROMDEVICE);
2100

2101
			skb_put(skb, rs.rs_datalen);
2102

2103
			ath5k_receive_frame(sc, skb, &rs);
2104

2105 2106 2107
			bf->skb = next_skb;
			bf->skbaddr = next_skb_addr;
		}
2108 2109 2110
next:
		list_move_tail(&bf->list, &sc->rxbuf);
	} while (ath5k_rxbuf_setup(sc, bf) == 0);
J
Jiri Slaby 已提交
2111
unlock:
2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122
	spin_unlock(&sc->rxbuflock);
}


/*************\
* TX Handling *
\*************/

static void
ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
{
2123
	struct ath5k_tx_status ts = {};
2124 2125 2126
	struct ath5k_buf *bf, *bf0;
	struct ath5k_desc *ds;
	struct sk_buff *skb;
2127
	struct ieee80211_tx_info *info;
2128
	int i, ret;
2129 2130 2131 2132 2133

	spin_lock(&txq->lock);
	list_for_each_entry_safe(bf, bf0, &txq->q, list) {
		ds = bf->desc;

2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144
		/*
		 * It's possible that the hardware can say the buffer is
		 * completed when it hasn't yet loaded the ds_link from
		 * host memory and moved on.  If there are more TX
		 * descriptors in the queue, wait for TXDP to change
		 * before processing this one.
		 */
		if (ath5k_hw_get_txdp(sc->ah, txq->qnum) == bf->daddr &&
		    !list_is_last(&bf->list, &txq->q))
			break;

2145
		ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
2146 2147 2148 2149 2150 2151 2152 2153
		if (unlikely(ret == -EINPROGRESS))
			break;
		else if (unlikely(ret)) {
			ATH5K_ERR(sc, "error %d while processing queue %u\n",
				ret, txq->qnum);
			break;
		}

2154
		sc->stats.tx_all_count++;
2155
		skb = bf->skb;
J
Johannes Berg 已提交
2156
		info = IEEE80211_SKB_CB(skb);
2157
		bf->skb = NULL;
2158

2159 2160 2161
		pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
				PCI_DMA_TODEVICE);

2162
		ieee80211_tx_info_clear_status(info);
2163
		for (i = 0; i < 4; i++) {
2164 2165
			struct ieee80211_tx_rate *r =
				&info->status.rates[i];
2166 2167

			if (ts.ts_rate[i]) {
2168 2169
				r->idx = ath5k_hw_to_driver_rix(sc, ts.ts_rate[i]);
				r->count = ts.ts_retry[i];
2170
			} else {
2171 2172
				r->idx = -1;
				r->count = 0;
2173 2174 2175
			}
		}

2176 2177 2178
		/* count the successful attempt as well */
		info->status.rates[ts.ts_final_idx].count++;

2179
		if (unlikely(ts.ts_status)) {
B
Bruno Randolf 已提交
2180
			sc->stats.ack_fail++;
2181
			if (ts.ts_status & AR5K_TXERR_FILT) {
2182
				info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
2183 2184 2185 2186 2187 2188
				sc->stats.txerr_filt++;
			}
			if (ts.ts_status & AR5K_TXERR_XRETRY)
				sc->stats.txerr_retry++;
			if (ts.ts_status & AR5K_TXERR_FIFO)
				sc->stats.txerr_fifo++;
2189
		} else {
2190 2191
			info->flags |= IEEE80211_TX_STAT_ACK;
			info->status.ack_signal = ts.ts_rssi;
2192 2193
		}

2194 2195 2196 2197 2198 2199
		/*
		 * Remove MAC header padding before giving the frame
		 * back to mac80211.
		 */
		ath5k_remove_padding(skb);

2200 2201 2202 2203 2204
		if (ts.ts_antenna > 0 && ts.ts_antenna < 5)
			sc->stats.antenna_tx[ts.ts_antenna]++;
		else
			sc->stats.antenna_tx[0]++; /* invalid */

2205
		ieee80211_tx_status(sc->hw, skb);
2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221

		spin_lock(&sc->txbuflock);
		list_move_tail(&bf->list, &sc->txbuf);
		sc->txbuf_len++;
		spin_unlock(&sc->txbuflock);
	}
	if (likely(list_empty(&txq->q)))
		txq->link = NULL;
	spin_unlock(&txq->lock);
	if (sc->txbuf_len > ATH_TXBUF / 5)
		ieee80211_wake_queues(sc->hw);
}

static void
ath5k_tasklet_tx(unsigned long data)
{
B
Bob Copeland 已提交
2222
	int i;
2223 2224
	struct ath5k_softc *sc = (void *)data;

B
Bob Copeland 已提交
2225 2226 2227
	for (i=0; i < AR5K_NUM_TX_QUEUES; i++)
		if (sc->txqs[i].setup && (sc->ah->ah_txq_isr & BIT(i)))
			ath5k_tx_processq(sc, &sc->txqs[i]);
2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238
}


/*****************\
* Beacon handling *
\*****************/

/*
 * Setup the beacon frame for transmit.
 */
static int
2239
ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
2240 2241
{
	struct sk_buff *skb = bf->skb;
J
Johannes Berg 已提交
2242
	struct	ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
2243 2244
	struct ath5k_hw *ah = sc->ah;
	struct ath5k_desc *ds;
2245 2246
	int ret = 0;
	u8 antenna;
2247
	u32 flags;
2248
	const int padsize = 0;
2249 2250 2251 2252 2253 2254

	bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
			PCI_DMA_TODEVICE);
	ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
			"skbaddr %llx\n", skb, skb->data, skb->len,
			(unsigned long long)bf->skbaddr);
2255
	if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
2256 2257 2258 2259 2260
		ATH5K_ERR(sc, "beacon DMA mapping failed\n");
		return -EIO;
	}

	ds = bf->desc;
2261
	antenna = ah->ah_tx_ant;
2262 2263

	flags = AR5K_TXDESC_NOACK;
2264
	if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
2265 2266
		ds->ds_link = bf->daddr;	/* self-linked */
		flags |= AR5K_TXDESC_VEOL;
2267
	} else
2268
		ds->ds_link = 0;
2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281

	/*
	 * If we use multiple antennas on AP and use
	 * the Sectored AP scenario, switch antenna every
	 * 4 beacons to make sure everybody hears our AP.
	 * When a client tries to associate, hw will keep
	 * track of the tx antenna to be used for this client
	 * automaticaly, based on ACKed packets.
	 *
	 * Note: AP still listens and transmits RTS on the
	 * default antenna which is supposed to be an omni.
	 *
	 * Note2: On sectored scenarios it's possible to have
B
Bob Copeland 已提交
2282 2283 2284 2285 2286
	 * multiple antennas (1 omni -- the default -- and 14
	 * sectors), so if we choose to actually support this
	 * mode, we need to allow the user to set how many antennas
	 * we have and tweak the code below to send beacons
	 * on all of them.
2287 2288 2289 2290
	 */
	if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
		antenna = sc->bsent & 4 ? 2 : 1;

2291

2292 2293 2294
	/* FIXME: If we are in g mode and rate is a CCK rate
	 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
	 * from tx power (value is in dB units already) */
2295
	ds->ds_data = bf->skbaddr;
2296
	ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
2297
			ieee80211_get_hdrlen_from_skb(skb), padsize,
2298
			AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
2299
			ieee80211_get_tx_rate(sc->hw, info)->hw_value,
2300
			1, AR5K_TXKEYIX_INVALID,
2301
			antenna, flags, 0, 0);
2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315
	if (ret)
		goto err_unmap;

	return 0;
err_unmap:
	pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
	return ret;
}

/*
 * Transmit a beacon frame at SWBA.  Dynamic updates to the
 * frame contents are done as needed and the slot time is
 * also adjusted based on current state.
 *
2316 2317
 * This is called from software irq context (beacontq tasklets)
 * or user context from ath5k_beacon_config.
2318 2319 2320 2321 2322 2323
 */
static void
ath5k_beacon_send(struct ath5k_softc *sc)
{
	struct ath5k_buf *bf = sc->bbuf;
	struct ath5k_hw *ah = sc->ah;
2324
	struct sk_buff *skb;
2325

B
Bruno Randolf 已提交
2326
	ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
2327

2328
	if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION)) {
2329 2330 2331 2332 2333
		ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
		return;
	}
	/*
	 * Check if the previous beacon has gone out.  If
B
Bob Copeland 已提交
2334
	 * not, don't don't try to post another: skip this
2335 2336 2337 2338 2339 2340
	 * period and wait for the next.  Missed beacons
	 * indicate a problem and should not occur.  If we
	 * miss too many consecutive beacons reset the device.
	 */
	if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
		sc->bmisscount++;
B
Bruno Randolf 已提交
2341
		ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
2342
			"missed %u consecutive beacons\n", sc->bmisscount);
N
Nick Kossifidis 已提交
2343
		if (sc->bmisscount > 10) {	/* NB: 10 is a guess */
B
Bruno Randolf 已提交
2344
			ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
2345 2346
				"stuck beacon time (%u missed)\n",
				sc->bmisscount);
2347 2348
			ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
				  "stuck beacon, resetting\n");
2349
			ieee80211_queue_work(sc->hw, &sc->reset_work);
2350 2351 2352 2353
		}
		return;
	}
	if (unlikely(sc->bmisscount != 0)) {
B
Bruno Randolf 已提交
2354
		ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365
			"resume beacon xmit after %u misses\n",
			sc->bmisscount);
		sc->bmisscount = 0;
	}

	/*
	 * Stop any current dma and put the new frame on the queue.
	 * This should never fail since we check above that no frames
	 * are still pending on the queue.
	 */
	if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
N
Nick Kossifidis 已提交
2366
		ATH5K_WARN(sc, "beacon queue %u didn't start/stop ?\n", sc->bhalq);
2367 2368 2369
		/* NB: hw still stops DMA, so proceed */
	}

B
Bob Copeland 已提交
2370 2371 2372 2373
	/* refresh the beacon for AP mode */
	if (sc->opmode == NL80211_IFTYPE_AP)
		ath5k_beacon_update(sc->hw, sc->vif);

N
Nick Kossifidis 已提交
2374 2375
	ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
	ath5k_hw_start_tx_dma(ah, sc->bhalq);
B
Bruno Randolf 已提交
2376
	ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
2377 2378
		sc->bhalq, (unsigned long long)bf->daddr, bf->desc);

2379 2380 2381 2382 2383 2384
	skb = ieee80211_get_buffered_bc(sc->hw, sc->vif);
	while (skb) {
		ath5k_tx_queue(sc->hw, skb, sc->cabq);
		skb = ieee80211_get_buffered_bc(sc->hw, sc->vif);
	}

2385 2386 2387 2388
	sc->bsent++;
}


2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400
/**
 * ath5k_beacon_update_timers - update beacon timers
 *
 * @sc: struct ath5k_softc pointer we are operating on
 * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
 *          beacon timer update based on the current HW TSF.
 *
 * Calculate the next target beacon transmit time (TBTT) based on the timestamp
 * of a received beacon or the current local hardware TSF and write it to the
 * beacon timer registers.
 *
 * This is called in a variety of situations, e.g. when a beacon is received,
2401
 * when a TSF update has been detected, but also when an new IBSS is created or
2402 2403 2404
 * when we otherwise know we have to update the timers, but we keep it in this
 * function to have it all together in one place.
 */
2405
static void
2406
ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
2407 2408
{
	struct ath5k_hw *ah = sc->ah;
2409 2410
	u32 nexttbtt, intval, hw_tu, bc_tu;
	u64 hw_tsf;
2411 2412 2413 2414 2415

	intval = sc->bintval & AR5K_BEACON_PERIOD;
	if (WARN_ON(!intval))
		return;

2416 2417
	/* beacon TSF converted to TU */
	bc_tu = TSF_TO_TU(bc_tsf);
2418

2419 2420 2421
	/* current TSF converted to TU */
	hw_tsf = ath5k_hw_get_tsf64(ah);
	hw_tu = TSF_TO_TU(hw_tsf);
2422

2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459
#define FUDGE 3
	/* we use FUDGE to make sure the next TBTT is ahead of the current TU */
	if (bc_tsf == -1) {
		/*
		 * no beacons received, called internally.
		 * just need to refresh timers based on HW TSF.
		 */
		nexttbtt = roundup(hw_tu + FUDGE, intval);
	} else if (bc_tsf == 0) {
		/*
		 * no beacon received, probably called by ath5k_reset_tsf().
		 * reset TSF to start with 0.
		 */
		nexttbtt = intval;
		intval |= AR5K_BEACON_RESET_TSF;
	} else if (bc_tsf > hw_tsf) {
		/*
		 * beacon received, SW merge happend but HW TSF not yet updated.
		 * not possible to reconfigure timers yet, but next time we
		 * receive a beacon with the same BSSID, the hardware will
		 * automatically update the TSF and then we need to reconfigure
		 * the timers.
		 */
		ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
			"need to wait for HW TSF sync\n");
		return;
	} else {
		/*
		 * most important case for beacon synchronization between STA.
		 *
		 * beacon received and HW TSF has been already updated by HW.
		 * update next TBTT based on the TSF of the beacon, but make
		 * sure it is ahead of our local TSF timer.
		 */
		nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
	}
#undef FUDGE
2460

2461 2462
	sc->nexttbtt = nexttbtt;

2463 2464
	intval |= AR5K_BEACON_ENA;
	ath5k_hw_init_beacon(ah, nexttbtt, intval);
2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480

	/*
	 * debugging output last in order to preserve the time critical aspect
	 * of this function
	 */
	if (bc_tsf == -1)
		ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
			"reconfigured timers based on HW TSF\n");
	else if (bc_tsf == 0)
		ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
			"reset HW TSF and timers\n");
	else
		ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
			"updated timers based on beacon TSF\n");

	ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2481 2482 2483
			  "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
			  (unsigned long long) bc_tsf,
			  (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
2484 2485 2486 2487
	ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
		intval & AR5K_BEACON_PERIOD,
		intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
		intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
2488 2489 2490
}


2491 2492 2493 2494
/**
 * ath5k_beacon_config - Configure the beacon queues and interrupts
 *
 * @sc: struct ath5k_softc pointer we are operating on
2495
 *
2496
 * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
2497
 * interrupts to detect TSF updates only.
2498 2499 2500 2501 2502
 */
static void
ath5k_beacon_config(struct ath5k_softc *sc)
{
	struct ath5k_hw *ah = sc->ah;
2503
	unsigned long flags;
2504

2505
	spin_lock_irqsave(&sc->block, flags);
2506
	sc->bmisscount = 0;
J
Jiri Slaby 已提交
2507
	sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
2508

2509
	if (sc->enable_beacon) {
2510
		/*
2511 2512
		 * In IBSS mode we use a self-linked tx descriptor and let the
		 * hardware send the beacons automatically. We have to load it
2513
		 * only once here.
2514
		 * We use the SWBA interrupt only to keep track of the beacon
2515
		 * timers in order to detect automatic TSF updates.
2516 2517 2518
		 */
		ath5k_beaconq_config(sc);

2519 2520
		sc->imask |= AR5K_INT_SWBA;

J
Jiri Slaby 已提交
2521
		if (sc->opmode == NL80211_IFTYPE_ADHOC) {
2522
			if (ath5k_hw_hasveol(ah))
J
Jiri Slaby 已提交
2523 2524 2525
				ath5k_beacon_send(sc);
		} else
			ath5k_beacon_update_timers(sc, -1);
2526 2527
	} else {
		ath5k_hw_stop_tx_dma(sc->ah, sc->bhalq);
2528 2529
	}

N
Nick Kossifidis 已提交
2530
	ath5k_hw_set_imr(ah, sc->imask);
2531 2532
	mmiowb();
	spin_unlock_irqrestore(&sc->block, flags);
2533 2534
}

N
Nick Kossifidis 已提交
2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563
static void ath5k_tasklet_beacon(unsigned long data)
{
	struct ath5k_softc *sc = (struct ath5k_softc *) data;

	/*
	 * Software beacon alert--time to send a beacon.
	 *
	 * In IBSS mode we use this interrupt just to
	 * keep track of the next TBTT (target beacon
	 * transmission time) in order to detect wether
	 * automatic TSF updates happened.
	 */
	if (sc->opmode == NL80211_IFTYPE_ADHOC) {
		/* XXX: only if VEOL suppported */
		u64 tsf = ath5k_hw_get_tsf64(sc->ah);
		sc->nexttbtt += sc->bintval;
		ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
				"SWBA nexttbtt: %x hw_tu: %x "
				"TSF: %llx\n",
				sc->nexttbtt,
				TSF_TO_TU(tsf),
				(unsigned long long) tsf);
	} else {
		spin_lock(&sc->block);
		ath5k_beacon_send(sc);
		spin_unlock(&sc->block);
	}
}

2564 2565 2566 2567 2568 2569

/********************\
* Interrupt handling *
\********************/

static int
2570
ath5k_init(struct ath5k_softc *sc)
2571
{
2572
	struct ath5k_hw *ah = sc->ah;
2573
	struct ath_common *common = ath5k_hw_common(ah);
2574
	int ret, i;
2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592

	mutex_lock(&sc->lock);

	ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);

	/*
	 * Stop anything previously setup.  This is safe
	 * no matter this is the first time through or not.
	 */
	ath5k_stop_locked(sc);

	/*
	 * The basic interface to setting the hardware in a good
	 * state is ``reset''.  On return the hardware is known to
	 * be powered up and with interrupts disabled.  This must
	 * be followed by initialization of the appropriate bits
	 * and then setup of the interrupt mask.
	 */
2593 2594
	sc->curchan = sc->hw->conf.channel;
	sc->curband = &sc->sbands[sc->curchan->band];
N
Nick Kossifidis 已提交
2595 2596
	sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
		AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
2597 2598
		AR5K_INT_FATAL | AR5K_INT_GLOBAL | AR5K_INT_MIB;

2599
	ret = ath5k_reset(sc, NULL);
J
Jiri Slaby 已提交
2600 2601
	if (ret)
		goto done;
2602

2603 2604
	ath5k_rfkill_hw_start(ah);

2605 2606 2607 2608
	/*
	 * Reset the key cache since some parts do not reset the
	 * contents on initial power up or resume from suspend.
	 */
2609 2610
	for (i = 0; i < common->keymax; i++)
		ath_hw_keyreset(common, (u16)i);
2611

2612
	ath5k_hw_set_ack_bitrate_high(ah, true);
2613 2614
	ret = 0;
done:
J
Jiri Slaby 已提交
2615
	mmiowb();
2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645
	mutex_unlock(&sc->lock);
	return ret;
}

static int
ath5k_stop_locked(struct ath5k_softc *sc)
{
	struct ath5k_hw *ah = sc->ah;

	ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
			test_bit(ATH_STAT_INVALID, sc->status));

	/*
	 * Shutdown the hardware and driver:
	 *    stop output from above
	 *    disable interrupts
	 *    turn off timers
	 *    turn off the radio
	 *    clear transmit machinery
	 *    clear receive machinery
	 *    drain and release tx queues
	 *    reclaim beacon resources
	 *    power down hardware
	 *
	 * Note that some of this work is not possible if the
	 * hardware is gone (invalid).
	 */
	ieee80211_stop_queues(sc->hw);

	if (!test_bit(ATH_STAT_INVALID, sc->status)) {
2646
		ath5k_led_off(sc);
N
Nick Kossifidis 已提交
2647
		ath5k_hw_set_imr(ah, 0);
J
Jiri Slaby 已提交
2648
		synchronize_irq(sc->pdev->irq);
2649 2650 2651 2652 2653
	}
	ath5k_txq_cleanup(sc);
	if (!test_bit(ATH_STAT_INVALID, sc->status)) {
		ath5k_rx_stop(sc);
		ath5k_hw_phy_disable(ah);
B
Bruno Randolf 已提交
2654
	}
2655 2656 2657 2658

	return 0;
}

2659 2660 2661 2662 2663 2664 2665 2666 2667
static void stop_tasklets(struct ath5k_softc *sc)
{
	tasklet_kill(&sc->rxtq);
	tasklet_kill(&sc->txtq);
	tasklet_kill(&sc->calib);
	tasklet_kill(&sc->beacontq);
	tasklet_kill(&sc->ani_tasklet);
}

2668 2669 2670 2671 2672 2673 2674
/*
 * Stop the device, grabbing the top-level lock to protect
 * against concurrent entry through ath5k_init (which can happen
 * if another thread does a system call and the thread doing the
 * stop is preempted).
 */
static int
2675
ath5k_stop_hw(struct ath5k_softc *sc)
2676 2677 2678 2679 2680 2681 2682
{
	int ret;

	mutex_lock(&sc->lock);
	ret = ath5k_stop_locked(sc);
	if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
		/*
N
Nick Kossifidis 已提交
2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705
		 * Don't set the card in full sleep mode!
		 *
		 * a) When the device is in this state it must be carefully
		 * woken up or references to registers in the PCI clock
		 * domain may freeze the bus (and system).  This varies
		 * by chip and is mostly an issue with newer parts
		 * (madwifi sources mentioned srev >= 0x78) that go to
		 * sleep more quickly.
		 *
		 * b) On older chips full sleep results a weird behaviour
		 * during wakeup. I tested various cards with srev < 0x78
		 * and they don't wake up after module reload, a second
		 * module reload is needed to bring the card up again.
		 *
		 * Until we figure out what's going on don't enable
		 * full chip reset on any chip (this is what Legacy HAL
		 * and Sam's HAL do anyway). Instead Perform a full reset
		 * on the device (same as initial state after attach) and
		 * leave it idle (keep MAC/BB on warm reset) */
		ret = ath5k_hw_on_hold(sc->ah);

		ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
				"putting device to sleep\n");
2706
	}
2707
	ath5k_txbuf_free_skb(sc, sc->bbuf);
2708

J
Jiri Slaby 已提交
2709
	mmiowb();
2710 2711
	mutex_unlock(&sc->lock);

2712
	stop_tasklets(sc);
2713

2714 2715
	ath5k_rfkill_hw_stop(sc->ah);

2716 2717 2718
	return ret;
}

2719 2720 2721
static void
ath5k_intr_calibration_poll(struct ath5k_hw *ah)
{
2722 2723 2724 2725 2726 2727 2728 2729
	if (time_is_before_eq_jiffies(ah->ah_cal_next_ani) &&
	    !(ah->ah_cal_mask & AR5K_CALIBRATION_FULL)) {
		/* run ANI only when full calibration is not active */
		ah->ah_cal_next_ani = jiffies +
			msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_ANI);
		tasklet_schedule(&ah->ah_sc->ani_tasklet);

	} else if (time_is_before_eq_jiffies(ah->ah_cal_next_full)) {
2730 2731 2732 2733 2734 2735 2736 2737 2738
		ah->ah_cal_next_full = jiffies +
			msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_FULL);
		tasklet_schedule(&ah->ah_sc->calib);
	}
	/* we could use SWI to generate enough interrupts to meet our
	 * calibration interval requirements, if necessary:
	 * AR5K_REG_ENABLE_BITS(ah, AR5K_CR, AR5K_CR_SWI); */
}

2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759
static irqreturn_t
ath5k_intr(int irq, void *dev_id)
{
	struct ath5k_softc *sc = dev_id;
	struct ath5k_hw *ah = sc->ah;
	enum ath5k_int status;
	unsigned int counter = 1000;

	if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
				!ath5k_hw_is_intr_pending(ah)))
		return IRQ_NONE;

	do {
		ath5k_hw_get_isr(ah, &status);		/* NB: clears IRQ too */
		ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
				status, sc->imask);
		if (unlikely(status & AR5K_INT_FATAL)) {
			/*
			 * Fatal errors are unrecoverable.
			 * Typically these are caused by DMA errors.
			 */
2760 2761
			ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
				  "fatal int, resetting\n");
2762
			ieee80211_queue_work(sc->hw, &sc->reset_work);
2763
		} else if (unlikely(status & AR5K_INT_RXORN)) {
B
Bruno Randolf 已提交
2764 2765 2766 2767 2768 2769 2770 2771 2772 2773
			/*
			 * Receive buffers are full. Either the bus is busy or
			 * the CPU is not fast enough to process all received
			 * frames.
			 * Older chipsets need a reset to come out of this
			 * condition, but we treat it as RX for newer chips.
			 * We don't know exactly which versions need a reset -
			 * this guess is copied from the HAL.
			 */
			sc->stats.rxorn_intr++;
2774 2775 2776
			if (ah->ah_mac_srev < AR5K_SREV_AR5212) {
				ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
					  "rx overrun, resetting\n");
2777
				ieee80211_queue_work(sc->hw, &sc->reset_work);
2778
			}
B
Bruno Randolf 已提交
2779 2780
			else
				tasklet_schedule(&sc->rxtq);
2781 2782
		} else {
			if (status & AR5K_INT_SWBA) {
2783
				tasklet_hi_schedule(&sc->beacontq);
2784 2785 2786 2787 2788 2789 2790
			}
			if (status & AR5K_INT_RXEOL) {
				/*
				* NB: the hardware should re-read the link when
				*     RXE bit is written, but it doesn't work at
				*     least on older hardware revs.
				*/
B
Bruno Randolf 已提交
2791
				sc->stats.rxeol_intr++;
2792 2793 2794 2795 2796
			}
			if (status & AR5K_INT_TXURN) {
				/* bump tx trigger level */
				ath5k_hw_update_tx_triglevel(ah, true);
			}
2797
			if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
2798
				tasklet_schedule(&sc->rxtq);
2799 2800
			if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
					| AR5K_INT_TXERR | AR5K_INT_TXEOL))
2801 2802
				tasklet_schedule(&sc->txtq);
			if (status & AR5K_INT_BMISS) {
2803
				/* TODO */
2804 2805
			}
			if (status & AR5K_INT_MIB) {
2806
				sc->stats.mib_intr++;
B
Bruno Randolf 已提交
2807
				ath5k_hw_update_mib_counters(ah);
2808
				ath5k_ani_mib_intr(ah);
2809
			}
2810 2811
			if (status & AR5K_INT_GPIO)
				tasklet_schedule(&sc->rf_kill.toggleq);
B
Bob Copeland 已提交
2812

2813
		}
2814
	} while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
2815 2816 2817 2818

	if (unlikely(!counter))
		ATH5K_WARN(sc, "too many interrupts, giving up for now\n");

2819
	ath5k_intr_calibration_poll(ah);
2820

2821 2822 2823 2824 2825 2826 2827 2828
	return IRQ_HANDLED;
}

/*
 * Periodically recalibrate the PHY to account
 * for temperature/environment changes.
 */
static void
2829
ath5k_tasklet_calibrate(unsigned long data)
2830 2831 2832 2833
{
	struct ath5k_softc *sc = (void *)data;
	struct ath5k_hw *ah = sc->ah;

2834
	/* Only full calibration for now */
2835
	ah->ah_cal_mask |= AR5K_CALIBRATION_FULL;
2836

2837
	ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
2838 2839
		ieee80211_frequency_to_channel(sc->curchan->center_freq),
		sc->curchan->hw_value);
2840

2841
	if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
2842 2843 2844 2845 2846
		/*
		 * Rfgain is out of bounds, reset the chip
		 * to load new gain values.
		 */
		ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
2847
		ieee80211_queue_work(sc->hw, &sc->reset_work);
2848 2849 2850
	}
	if (ath5k_hw_phy_calibrate(ah, sc->curchan))
		ATH5K_ERR(sc, "calibration of channel %u failed\n",
2851 2852
			ieee80211_frequency_to_channel(
				sc->curchan->center_freq));
2853

2854
	/* Noise floor calibration interrupts rx/tx path while I/Q calibration
2855 2856 2857 2858 2859 2860 2861 2862 2863
	 * doesn't. We stop the queues so that calibration doesn't interfere
	 * with TX and don't run it as often */
	if (time_is_before_eq_jiffies(ah->ah_cal_next_nf)) {
		ah->ah_cal_next_nf = jiffies +
			msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_NF);
		ieee80211_stop_queues(sc->hw);
		ath5k_hw_update_noise_floor(ah);
		ieee80211_wake_queues(sc->hw);
	}
2864

2865
	ah->ah_cal_mask &= ~AR5K_CALIBRATION_FULL;
2866 2867 2868
}


2869 2870 2871 2872 2873 2874 2875 2876 2877
static void
ath5k_tasklet_ani(unsigned long data)
{
	struct ath5k_softc *sc = (void *)data;
	struct ath5k_hw *ah = sc->ah;

	ah->ah_cal_mask |= AR5K_CALIBRATION_ANI;
	ath5k_ani_calibration(ah);
	ah->ah_cal_mask &= ~AR5K_CALIBRATION_ANI;
2878 2879 2880 2881 2882 2883 2884 2885
}


/********************\
* Mac80211 functions *
\********************/

static int
2886
ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
2887 2888 2889 2890 2891 2892 2893 2894
{
	struct ath5k_softc *sc = hw->priv;

	return ath5k_tx_queue(hw, skb, sc->txq);
}

static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
			  struct ath5k_txq *txq)
2895 2896 2897 2898
{
	struct ath5k_softc *sc = hw->priv;
	struct ath5k_buf *bf;
	unsigned long flags;
2899
	int padsize;
2900 2901 2902 2903

	ath5k_debug_dump_skb(sc, skb, "TX  ", 1);

	/*
B
Bob Copeland 已提交
2904 2905
	 * The hardware expects the header padded to 4 byte boundaries.
	 * If this is not the case, we add the padding after the header.
2906
	 */
2907 2908 2909 2910 2911
	padsize = ath5k_add_padding(skb);
	if (padsize < 0) {
		ATH5K_ERR(sc, "tx hdrlen not %%4: not enough"
			  " headroom to pad");
		goto drop_packet;
2912 2913 2914 2915 2916 2917
	}

	spin_lock_irqsave(&sc->txbuflock, flags);
	if (list_empty(&sc->txbuf)) {
		ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
		spin_unlock_irqrestore(&sc->txbuflock, flags);
2918
		ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
2919
		goto drop_packet;
2920 2921 2922 2923 2924 2925 2926 2927 2928 2929
	}
	bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
	list_del(&bf->list);
	sc->txbuf_len--;
	if (list_empty(&sc->txbuf))
		ieee80211_stop_queues(hw);
	spin_unlock_irqrestore(&sc->txbuflock, flags);

	bf->skb = skb;

2930
	if (ath5k_txbuf_setup(sc, bf, txq, padsize)) {
2931 2932 2933 2934 2935
		bf->skb = NULL;
		spin_lock_irqsave(&sc->txbuflock, flags);
		list_add_tail(&bf->list, &sc->txbuf);
		sc->txbuf_len++;
		spin_unlock_irqrestore(&sc->txbuflock, flags);
2936
		goto drop_packet;
2937
	}
2938
	return NETDEV_TX_OK;
2939

2940 2941
drop_packet:
	dev_kfree_skb_any(skb);
2942
	return NETDEV_TX_OK;
2943 2944
}

2945 2946 2947
/*
 * Reset the hardware.  If chan is not NULL, then also pause rx/tx
 * and change to the given channel.
2948 2949
 *
 * This should be called with sc->lock.
2950
 */
2951
static int
2952
ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan)
2953 2954 2955 2956 2957 2958
{
	struct ath5k_hw *ah = sc->ah;
	int ret;

	ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");

2959 2960 2961 2962
	ath5k_hw_set_imr(ah, 0);
	synchronize_irq(sc->pdev->irq);
	stop_tasklets(sc);

2963
	if (chan) {
J
Jiri Slaby 已提交
2964 2965
		ath5k_txq_cleanup(sc);
		ath5k_rx_stop(sc);
2966 2967 2968

		sc->curchan = chan;
		sc->curband = &sc->sbands[chan->band];
J
Jiri Slaby 已提交
2969
	}
2970
	ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, chan != NULL);
J
Jiri Slaby 已提交
2971
	if (ret) {
2972 2973 2974
		ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
		goto err;
	}
J
Jiri Slaby 已提交
2975

2976
	ret = ath5k_rx_start(sc);
J
Jiri Slaby 已提交
2977
	if (ret) {
2978 2979 2980
		ATH5K_ERR(sc, "can't start recv logic\n");
		goto err;
	}
J
Jiri Slaby 已提交
2981

2982 2983
	ath5k_ani_init(ah, ah->ah_sc->ani_state.ani_mode);

2984 2985
	ah->ah_cal_next_full = jiffies;
	ah->ah_cal_next_ani = jiffies;
2986 2987
	ah->ah_cal_next_nf = jiffies;

2988
	/*
J
Jiri Slaby 已提交
2989 2990 2991 2992 2993
	 * Change channels and update the h/w rate map if we're switching;
	 * e.g. 11a to 11b/g.
	 *
	 * We may be doing a reset in response to an ioctl that changes the
	 * channel so update any state that might change as a result.
2994 2995 2996 2997 2998
	 *
	 * XXX needed?
	 */
/*	ath5k_chan_change(sc, c); */

J
Jiri Slaby 已提交
2999 3000
	ath5k_beacon_config(sc);
	/* intrs are enabled by ath5k_beacon_config */
3001

B
Bruno Randolf 已提交
3002 3003
	ieee80211_wake_queues(sc->hw);

3004 3005 3006 3007 3008
	return 0;
err:
	return ret;
}

3009 3010 3011 3012 3013 3014 3015 3016 3017 3018
static void ath5k_reset_work(struct work_struct *work)
{
	struct ath5k_softc *sc = container_of(work, struct ath5k_softc,
		reset_work);

	mutex_lock(&sc->lock);
	ath5k_reset(sc, sc->curchan);
	mutex_unlock(&sc->lock);
}

3019 3020
static int ath5k_start(struct ieee80211_hw *hw)
{
3021
	return ath5k_init(hw->priv);
3022 3023 3024 3025
}

static void ath5k_stop(struct ieee80211_hw *hw)
{
3026
	ath5k_stop_hw(hw->priv);
3027 3028 3029
}

static int ath5k_add_interface(struct ieee80211_hw *hw,
3030
		struct ieee80211_vif *vif)
3031 3032 3033 3034 3035
{
	struct ath5k_softc *sc = hw->priv;
	int ret;

	mutex_lock(&sc->lock);
3036
	if (sc->vif) {
3037 3038 3039 3040
		ret = 0;
		goto end;
	}

3041
	sc->vif = vif;
3042

3043
	switch (vif->type) {
J
Jiri Slaby 已提交
3044
	case NL80211_IFTYPE_AP:
3045 3046
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_ADHOC:
A
Andrey Yurovsky 已提交
3047
	case NL80211_IFTYPE_MESH_POINT:
3048
		sc->opmode = vif->type;
3049 3050 3051 3052 3053
		break;
	default:
		ret = -EOPNOTSUPP;
		goto end;
	}
J
Jiri Slaby 已提交
3054

3055 3056
	ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "add interface mode %d\n", sc->opmode);

3057
	ath5k_hw_set_lladdr(sc->ah, vif->addr);
3058
	ath5k_mode_setup(sc);
J
Jiri Slaby 已提交
3059

3060 3061 3062 3063 3064 3065 3066 3067
	ret = 0;
end:
	mutex_unlock(&sc->lock);
	return ret;
}

static void
ath5k_remove_interface(struct ieee80211_hw *hw,
3068
			struct ieee80211_vif *vif)
3069 3070
{
	struct ath5k_softc *sc = hw->priv;
3071
	u8 mac[ETH_ALEN] = {};
3072 3073

	mutex_lock(&sc->lock);
3074
	if (sc->vif != vif)
3075 3076
		goto end;

3077
	ath5k_hw_set_lladdr(sc->ah, mac);
3078
	sc->vif = NULL;
3079 3080 3081 3082
end:
	mutex_unlock(&sc->lock);
}

3083 3084 3085
/*
 * TODO: Phy disable/diversity etc
 */
3086
static int
3087
ath5k_config(struct ieee80211_hw *hw, u32 changed)
3088 3089
{
	struct ath5k_softc *sc = hw->priv;
3090
	struct ath5k_hw *ah = sc->ah;
3091
	struct ieee80211_conf *conf = &hw->conf;
3092
	int ret = 0;
3093 3094

	mutex_lock(&sc->lock);
3095

3096 3097 3098 3099 3100
	if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
		ret = ath5k_chan_set(sc, conf->channel);
		if (ret < 0)
			goto unlock;
	}
3101

3102 3103 3104 3105 3106 3107 3108
	if ((changed & IEEE80211_CONF_CHANGE_POWER) &&
	(sc->power_level != conf->power_level)) {
		sc->power_level = conf->power_level;

		/* Half dB steps */
		ath5k_hw_set_txpower_limit(ah, (conf->power_level * 2));
	}
3109

3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126
	/* TODO:
	 * 1) Move this on config_interface and handle each case
	 * separately eg. when we have only one STA vif, use
	 * AR5K_ANTMODE_SINGLE_AP
	 *
	 * 2) Allow the user to change antenna mode eg. when only
	 * one antenna is present
	 *
	 * 3) Allow the user to set default/tx antenna when possible
	 *
	 * 4) Default mode should handle 90% of the cases, together
	 * with fixed a/b and single AP modes we should be able to
	 * handle 99%. Sectored modes are extreme cases and i still
	 * haven't found a usage for them. If we decide to support them,
	 * then we must allow the user to set how many tx antennas we
	 * have available
	 */
B
Bruno Randolf 已提交
3127
	ath5k_hw_set_antenna_mode(ah, ah->ah_ant_mode);
3128

3129
unlock:
3130
	mutex_unlock(&sc->lock);
3131
	return ret;
3132 3133
}

3134
static u64 ath5k_prepare_multicast(struct ieee80211_hw *hw,
3135
				   struct netdev_hw_addr_list *mc_list)
3136 3137 3138
{
	u32 mfilt[2], val;
	u8 pos;
3139
	struct netdev_hw_addr *ha;
3140 3141 3142 3143

	mfilt[0] = 0;
	mfilt[1] = 1;

3144
	netdev_hw_addr_list_for_each(ha, mc_list) {
3145
		/* calculate XOR of eight 6-bit values */
3146
		val = get_unaligned_le32(ha->addr + 0);
3147
		pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
3148
		val = get_unaligned_le32(ha->addr + 3);
3149 3150 3151 3152 3153 3154 3155
		pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
		pos &= 0x3f;
		mfilt[pos / 32] |= (1 << (pos % 32));
		/* XXX: we might be able to just do this instead,
		* but not sure, needs testing, if we do use this we'd
		* neet to inform below to not reset the mcast */
		/* ath5k_hw_set_mcast_filterindex(ah,
3156
		 *      ha->addr[5]); */
3157 3158 3159 3160 3161
	}

	return ((u64)(mfilt[1]) << 32) | mfilt[0];
}

3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186
#define SUPPORTED_FIF_FLAGS \
	FIF_PROMISC_IN_BSS |  FIF_ALLMULTI | FIF_FCSFAIL | \
	FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
	FIF_BCN_PRBRESP_PROMISC
/*
 * o always accept unicast, broadcast, and multicast traffic
 * o multicast traffic for all BSSIDs will be enabled if mac80211
 *   says it should be
 * o maintain current state of phy ofdm or phy cck error reception.
 *   If the hardware detects any of these type of errors then
 *   ath5k_hw_get_rx_filter() will pass to us the respective
 *   hardware filters to be able to receive these type of frames.
 * o probe request frames are accepted only when operating in
 *   hostap, adhoc, or monitor modes
 * o enable promiscuous mode according to the interface state
 * o accept beacons:
 *   - when operating in adhoc mode so the 802.11 layer creates
 *     node table entries for peers,
 *   - when operating in station mode for collecting rssi data when
 *     the station is otherwise quiet, or
 *   - when scanning
 */
static void ath5k_configure_filter(struct ieee80211_hw *hw,
		unsigned int changed_flags,
		unsigned int *new_flags,
3187
		u64 multicast)
3188 3189 3190
{
	struct ath5k_softc *sc = hw->priv;
	struct ath5k_hw *ah = sc->ah;
3191
	u32 mfilt[2], rfilt;
3192

3193 3194
	mutex_lock(&sc->lock);

3195 3196
	mfilt[0] = multicast;
	mfilt[1] = multicast >> 32;
3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211

	/* Only deal with supported flags */
	changed_flags &= SUPPORTED_FIF_FLAGS;
	*new_flags &= SUPPORTED_FIF_FLAGS;

	/* If HW detects any phy or radar errors, leave those filters on.
	 * Also, always enable Unicast, Broadcasts and Multicast
	 * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
	rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
		(AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
		AR5K_RX_FILTER_MCAST);

	if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
		if (*new_flags & FIF_PROMISC_IN_BSS) {
			__set_bit(ATH_STAT_PROMISC, sc->status);
J
John Daiker 已提交
3212
		} else {
3213
			__clear_bit(ATH_STAT_PROMISC, sc->status);
J
John Daiker 已提交
3214
		}
3215 3216
	}

B
Bob Copeland 已提交
3217 3218 3219
	if (test_bit(ATH_STAT_PROMISC, sc->status))
		rfilt |= AR5K_RX_FILTER_PROM;

3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230
	/* Note, AR5K_RX_FILTER_MCAST is already enabled */
	if (*new_flags & FIF_ALLMULTI) {
		mfilt[0] =  ~0;
		mfilt[1] =  ~0;
	}

	/* This is the best we can do */
	if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
		rfilt |= AR5K_RX_FILTER_PHYERR;

	/* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
3231
	* and probes for any BSSID */
3232
	if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
3233
		rfilt |= AR5K_RX_FILTER_BEACON;
3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246

	/* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
	 * set we should only pass on control frames for this
	 * station. This needs testing. I believe right now this
	 * enables *all* control frames, which is OK.. but
	 * but we should see if we can improve on granularity */
	if (*new_flags & FIF_CONTROL)
		rfilt |= AR5K_RX_FILTER_CONTROL;

	/* Additional settings per mode -- this is per ath5k */

	/* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */

3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264
	switch (sc->opmode) {
	case NL80211_IFTYPE_MESH_POINT:
		rfilt |= AR5K_RX_FILTER_CONTROL |
			 AR5K_RX_FILTER_BEACON |
			 AR5K_RX_FILTER_PROBEREQ |
			 AR5K_RX_FILTER_PROM;
		break;
	case NL80211_IFTYPE_AP:
	case NL80211_IFTYPE_ADHOC:
		rfilt |= AR5K_RX_FILTER_PROBEREQ |
			 AR5K_RX_FILTER_BEACON;
		break;
	case NL80211_IFTYPE_STATION:
		if (sc->assoc)
			rfilt |= AR5K_RX_FILTER_BEACON;
	default:
		break;
	}
3265 3266

	/* Set filters */
J
John Daiker 已提交
3267
	ath5k_hw_set_rx_filter(ah, rfilt);
3268 3269 3270

	/* Set multicast bits */
	ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
B
Bob Copeland 已提交
3271
	/* Set the cached hw filter flags, this will later actually
3272 3273
	 * be set in HW */
	sc->filter_flags = rfilt;
3274 3275

	mutex_unlock(&sc->lock);
3276 3277 3278 3279
}

static int
ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
3280 3281
	      struct ieee80211_vif *vif, struct ieee80211_sta *sta,
	      struct ieee80211_key_conf *key)
3282 3283
{
	struct ath5k_softc *sc = hw->priv;
L
Luis R. Rodriguez 已提交
3284 3285
	struct ath5k_hw *ah = sc->ah;
	struct ath_common *common = ath5k_hw_common(ah);
3286 3287
	int ret = 0;

3288 3289 3290
	if (modparam_nohwcrypt)
		return -EOPNOTSUPP;

3291 3292 3293 3294
	switch (key->cipher) {
	case WLAN_CIPHER_SUITE_WEP40:
	case WLAN_CIPHER_SUITE_WEP104:
	case WLAN_CIPHER_SUITE_TKIP:
3295
		break;
3296
	case WLAN_CIPHER_SUITE_CCMP:
3297
		if (common->crypt_caps & ATH_CRYPT_CAP_CIPHER_AESCCM)
3298
			break;
3299 3300 3301 3302 3303 3304 3305 3306 3307 3308
		return -EOPNOTSUPP;
	default:
		WARN_ON(1);
		return -EINVAL;
	}

	mutex_lock(&sc->lock);

	switch (cmd) {
	case SET_KEY:
3309 3310 3311 3312 3313 3314 3315 3316 3317 3318
		ret = ath_key_config(common, vif, sta, key);
		if (ret >= 0) {
			key->hw_key_idx = ret;
			/* push IV and Michael MIC generation to stack */
			key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
			if (key->cipher == WLAN_CIPHER_SUITE_TKIP)
				key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
			if (key->cipher == WLAN_CIPHER_SUITE_CCMP)
				key->flags |= IEEE80211_KEY_FLAG_SW_MGMT;
			ret = 0;
3319 3320 3321
		}
		break;
	case DISABLE_KEY:
3322
		ath_key_delete(common, key);
3323 3324 3325 3326 3327
		break;
	default:
		ret = -EINVAL;
	}

J
Jiri Slaby 已提交
3328
	mmiowb();
3329 3330 3331 3332 3333 3334 3335 3336 3337
	mutex_unlock(&sc->lock);
	return ret;
}

static int
ath5k_get_stats(struct ieee80211_hw *hw,
		struct ieee80211_low_level_stats *stats)
{
	struct ath5k_softc *sc = hw->priv;
N
Nick Kossifidis 已提交
3338 3339

	/* Force update */
B
Bruno Randolf 已提交
3340
	ath5k_hw_update_mib_counters(sc->ah);
3341

B
Bruno Randolf 已提交
3342 3343 3344 3345
	stats->dot11ACKFailureCount = sc->stats.ack_fail;
	stats->dot11RTSFailureCount = sc->stats.rts_fail;
	stats->dot11RTSSuccessCount = sc->stats.rts_ok;
	stats->dot11FCSErrorCount = sc->stats.fcs_error;
3346 3347 3348 3349

	return 0;
}

H
Holger Schurig 已提交
3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365
static int ath5k_get_survey(struct ieee80211_hw *hw, int idx,
		struct survey_info *survey)
{
	struct ath5k_softc *sc = hw->priv;
	struct ieee80211_conf *conf = &hw->conf;

	 if (idx != 0)
		return -ENOENT;

	survey->channel = conf->channel;
	survey->filled = SURVEY_INFO_NOISE_DBM;
	survey->noise = sc->ah->ah_noise_floor;

	return 0;
}

3366 3367 3368 3369 3370 3371 3372 3373
static u64
ath5k_get_tsf(struct ieee80211_hw *hw)
{
	struct ath5k_softc *sc = hw->priv;

	return ath5k_hw_get_tsf64(sc->ah);
}

3374 3375 3376 3377 3378 3379 3380 3381
static void
ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
{
	struct ath5k_softc *sc = hw->priv;

	ath5k_hw_set_tsf64(sc->ah, tsf);
}

3382 3383 3384 3385 3386
static void
ath5k_reset_tsf(struct ieee80211_hw *hw)
{
	struct ath5k_softc *sc = hw->priv;

3387 3388 3389 3390
	/*
	 * in IBSS mode we need to update the beacon timers too.
	 * this will also reset the TSF if we call it with 0
	 */
3391
	if (sc->opmode == NL80211_IFTYPE_ADHOC)
3392 3393 3394
		ath5k_beacon_update_timers(sc, 0);
	else
		ath5k_hw_reset_tsf(sc->ah);
3395 3396
}

B
Bob Copeland 已提交
3397 3398 3399 3400 3401 3402 3403
/*
 * Updates the beacon that is sent by ath5k_beacon_send.  For adhoc,
 * this is called only once at config_bss time, for AP we do it every
 * SWBA interrupt so that the TIM will reflect buffered frames.
 *
 * Called with the beacon lock.
 */
3404
static int
B
Bob Copeland 已提交
3405
ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
3406 3407
{
	int ret;
B
Bob Copeland 已提交
3408
	struct ath5k_softc *sc = hw->priv;
3409 3410 3411 3412 3413 3414 3415 3416
	struct sk_buff *skb;

	if (WARN_ON(!vif)) {
		ret = -EINVAL;
		goto out;
	}

	skb = ieee80211_beacon_get(hw, vif);
B
Bob Copeland 已提交
3417 3418 3419 3420 3421

	if (!skb) {
		ret = -ENOMEM;
		goto out;
	}
3422 3423 3424

	ath5k_debug_dump_skb(sc, skb, "BC  ", 1);

3425
	ath5k_txbuf_free_skb(sc, sc->bbuf);
3426
	sc->bbuf->skb = skb;
3427
	ret = ath5k_beacon_setup(sc, sc->bbuf);
3428 3429
	if (ret)
		sc->bbuf->skb = NULL;
B
Bob Copeland 已提交
3430 3431 3432 3433
out:
	return ret;
}

3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447
static void
set_beacon_filter(struct ieee80211_hw *hw, bool enable)
{
	struct ath5k_softc *sc = hw->priv;
	struct ath5k_hw *ah = sc->ah;
	u32 rfilt;
	rfilt = ath5k_hw_get_rx_filter(ah);
	if (enable)
		rfilt |= AR5K_RX_FILTER_BEACON;
	else
		rfilt &= ~AR5K_RX_FILTER_BEACON;
	ath5k_hw_set_rx_filter(ah, rfilt);
	sc->filter_flags = rfilt;
}
3448

3449 3450 3451 3452 3453 3454
static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
				    struct ieee80211_vif *vif,
				    struct ieee80211_bss_conf *bss_conf,
				    u32 changes)
{
	struct ath5k_softc *sc = hw->priv;
3455
	struct ath5k_hw *ah = sc->ah;
3456
	struct ath_common *common = ath5k_hw_common(ah);
3457
	unsigned long flags;
3458 3459 3460 3461 3462 3463 3464

	mutex_lock(&sc->lock);
	if (WARN_ON(sc->vif != vif))
		goto unlock;

	if (changes & BSS_CHANGED_BSSID) {
		/* Cache for later use during resets */
3465
		memcpy(common->curbssid, bss_conf->bssid, ETH_ALEN);
3466
		common->curaid = 0;
3467
		ath5k_hw_set_bssid(ah);
3468 3469
		mmiowb();
	}
3470 3471 3472 3473

	if (changes & BSS_CHANGED_BEACON_INT)
		sc->bintval = bss_conf->beacon_int;

3474 3475 3476 3477
	if (changes & BSS_CHANGED_ASSOC) {
		sc->assoc = bss_conf->assoc;
		if (sc->opmode == NL80211_IFTYPE_STATION)
			set_beacon_filter(hw, sc->assoc);
B
Bob Copeland 已提交
3478 3479
		ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
			AR5K_LED_ASSOC : AR5K_LED_INIT);
3480 3481 3482 3483 3484
		if (bss_conf->assoc) {
			ATH5K_DBG(sc, ATH5K_DEBUG_ANY,
				  "Bss Info ASSOC %d, bssid: %pM\n",
				  bss_conf->aid, common->curbssid);
			common->curaid = bss_conf->aid;
3485
			ath5k_hw_set_bssid(ah);
3486 3487
			/* Once ANI is available you would start it here */
		}
3488
	}
3489

3490 3491 3492 3493
	if (changes & BSS_CHANGED_BEACON) {
		spin_lock_irqsave(&sc->block, flags);
		ath5k_beacon_update(hw, vif);
		spin_unlock_irqrestore(&sc->block, flags);
3494 3495
	}

3496 3497 3498 3499 3500 3501 3502
	if (changes & BSS_CHANGED_BEACON_ENABLED)
		sc->enable_beacon = bss_conf->enable_beacon;

	if (changes & (BSS_CHANGED_BEACON | BSS_CHANGED_BEACON_ENABLED |
		       BSS_CHANGED_BEACON_INT))
		ath5k_beacon_config(sc);

3503 3504
 unlock:
	mutex_unlock(&sc->lock);
3505
}
B
Bob Copeland 已提交
3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519

static void ath5k_sw_scan_start(struct ieee80211_hw *hw)
{
	struct ath5k_softc *sc = hw->priv;
	if (!sc->assoc)
		ath5k_hw_set_ledstate(sc->ah, AR5K_LED_SCAN);
}

static void ath5k_sw_scan_complete(struct ieee80211_hw *hw)
{
	struct ath5k_softc *sc = hw->priv;
	ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
		AR5K_LED_ASSOC : AR5K_LED_INIT);
}
3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538

/**
 * ath5k_set_coverage_class - Set IEEE 802.11 coverage class
 *
 * @hw: struct ieee80211_hw pointer
 * @coverage_class: IEEE 802.11 coverage class number
 *
 * Mac80211 callback. Sets slot time, ACK timeout and CTS timeout for given
 * coverage class. The values are persistent, they are restored after device
 * reset.
 */
static void ath5k_set_coverage_class(struct ieee80211_hw *hw, u8 coverage_class)
{
	struct ath5k_softc *sc = hw->priv;

	mutex_lock(&sc->lock);
	ath5k_hw_set_coverage_class(sc->ah, coverage_class);
	mutex_unlock(&sc->lock);
}