base.c 81.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42
/*-
 * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
 * Copyright (c) 2004-2005 Atheros Communications, Inc.
 * Copyright (c) 2006 Devicescape Software, Inc.
 * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
 * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
 *
 * All rights reserved.
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions
 * are met:
 * 1. Redistributions of source code must retain the above copyright
 *    notice, this list of conditions and the following disclaimer,
 *    without modification.
 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
 *    similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
 *    redistribution must be conditioned upon including a substantially
 *    similar Disclaimer requirement for further binary redistribution.
 * 3. Neither the names of the above-listed copyright holders nor the names
 *    of any contributors may be used to endorse or promote products derived
 *    from this software without specific prior written permission.
 *
 * Alternatively, this software may be distributed under the terms of the
 * GNU General Public License ("GPL") version 2 as published by the Free
 * Software Foundation.
 *
 * NO WARRANTY
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
 * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
 * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
 * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
 * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
 * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
 * THE POSSIBILITY OF SUCH DAMAGES.
 *
 */

43 44
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

45 46
#include <linux/module.h>
#include <linux/delay.h>
47
#include <linux/dma-mapping.h>
J
Jiri Slaby 已提交
48
#include <linux/hardirq.h>
49
#include <linux/if.h>
J
Jiri Slaby 已提交
50
#include <linux/io.h>
51 52 53 54
#include <linux/netdevice.h>
#include <linux/cache.h>
#include <linux/ethtool.h>
#include <linux/uaccess.h>
55
#include <linux/slab.h>
56
#include <linux/etherdevice.h>
57
#include <linux/nl80211.h>
58 59 60 61 62 63 64 65

#include <net/ieee80211_radiotap.h>

#include <asm/unaligned.h>

#include "base.h"
#include "reg.h"
#include "debug.h"
66
#include "ani.h"
67 68
#include "ath5k.h"
#include "../regd.h"
69

70 71 72
#define CREATE_TRACE_POINTS
#include "trace.h"

73
bool ath5k_modparam_nohwcrypt;
74
module_param_named(nohwcrypt, ath5k_modparam_nohwcrypt, bool, S_IRUGO);
75
MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
76

77
static bool modparam_fastchanswitch;
78 79 80
module_param_named(fastchanswitch, modparam_fastchanswitch, bool, S_IRUGO);
MODULE_PARM_DESC(fastchanswitch, "Enable fast channel switching for AR2413/AR5413 radios.");

81
static bool ath5k_modparam_no_hw_rfkill_switch;
82 83 84 85
module_param_named(no_hw_rfkill_switch, ath5k_modparam_no_hw_rfkill_switch,
								bool, S_IRUGO);
MODULE_PARM_DESC(no_hw_rfkill_switch, "Ignore the GPIO RFKill switch state");

86

87 88 89 90 91 92 93
/* Module info */
MODULE_AUTHOR("Jiri Slaby");
MODULE_AUTHOR("Nick Kossifidis");
MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

94
static int ath5k_init(struct ieee80211_hw *hw);
95
static int ath5k_reset(struct ath5k_hw *ah, struct ieee80211_channel *chan,
96
								bool skip_pcu);
97 98

/* Known SREVs */
J
Jiri Slaby 已提交
99
static const struct ath5k_srev_name srev_names[] = {
F
Felix Fietkau 已提交
100 101 102 103 104 105 106 107 108
#ifdef CONFIG_ATHEROS_AR231X
	{ "5312",	AR5K_VERSION_MAC,	AR5K_SREV_AR5312_R2 },
	{ "5312",	AR5K_VERSION_MAC,	AR5K_SREV_AR5312_R7 },
	{ "2313",	AR5K_VERSION_MAC,	AR5K_SREV_AR2313_R8 },
	{ "2315",	AR5K_VERSION_MAC,	AR5K_SREV_AR2315_R6 },
	{ "2315",	AR5K_VERSION_MAC,	AR5K_SREV_AR2315_R7 },
	{ "2317",	AR5K_VERSION_MAC,	AR5K_SREV_AR2317_R1 },
	{ "2317",	AR5K_VERSION_MAC,	AR5K_SREV_AR2317_R2 },
#else
109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126
	{ "5210",	AR5K_VERSION_MAC,	AR5K_SREV_AR5210 },
	{ "5311",	AR5K_VERSION_MAC,	AR5K_SREV_AR5311 },
	{ "5311A",	AR5K_VERSION_MAC,	AR5K_SREV_AR5311A },
	{ "5311B",	AR5K_VERSION_MAC,	AR5K_SREV_AR5311B },
	{ "5211",	AR5K_VERSION_MAC,	AR5K_SREV_AR5211 },
	{ "5212",	AR5K_VERSION_MAC,	AR5K_SREV_AR5212 },
	{ "5213",	AR5K_VERSION_MAC,	AR5K_SREV_AR5213 },
	{ "5213A",	AR5K_VERSION_MAC,	AR5K_SREV_AR5213A },
	{ "2413",	AR5K_VERSION_MAC,	AR5K_SREV_AR2413 },
	{ "2414",	AR5K_VERSION_MAC,	AR5K_SREV_AR2414 },
	{ "5424",	AR5K_VERSION_MAC,	AR5K_SREV_AR5424 },
	{ "5413",	AR5K_VERSION_MAC,	AR5K_SREV_AR5413 },
	{ "5414",	AR5K_VERSION_MAC,	AR5K_SREV_AR5414 },
	{ "2415",	AR5K_VERSION_MAC,	AR5K_SREV_AR2415 },
	{ "5416",	AR5K_VERSION_MAC,	AR5K_SREV_AR5416 },
	{ "5418",	AR5K_VERSION_MAC,	AR5K_SREV_AR5418 },
	{ "2425",	AR5K_VERSION_MAC,	AR5K_SREV_AR2425 },
	{ "2417",	AR5K_VERSION_MAC,	AR5K_SREV_AR2417 },
F
Felix Fietkau 已提交
127
#endif
128
	{ "xxxxx",	AR5K_VERSION_MAC,	AR5K_SREV_UNKNOWN },
129 130
	{ "5110",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5110 },
	{ "5111",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5111 },
131
	{ "5111A",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5111A },
132 133 134
	{ "2111",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_2111 },
	{ "5112",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5112 },
	{ "5112A",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5112A },
135
	{ "5112B",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5112B },
136 137
	{ "2112",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_2112 },
	{ "2112A",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_2112A },
138 139 140 141
	{ "2112B",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_2112B },
	{ "2413",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_2413 },
	{ "5413",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5413 },
	{ "5424",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5424 },
142
	{ "5133",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_5133 },
F
Felix Fietkau 已提交
143 144 145 146
#ifdef CONFIG_ATHEROS_AR231X
	{ "2316",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_2316 },
	{ "2317",	AR5K_VERSION_RAD,	AR5K_SREV_RAD_2317 },
#endif
147 148 149
	{ "xxxxx",	AR5K_VERSION_RAD,	AR5K_SREV_UNKNOWN },
};

J
Jiri Slaby 已提交
150
static const struct ieee80211_rate ath5k_rates[] = {
B
Bruno Randolf 已提交
151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190
	{ .bitrate = 10,
	  .hw_value = ATH5K_RATE_CODE_1M, },
	{ .bitrate = 20,
	  .hw_value = ATH5K_RATE_CODE_2M,
	  .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
	  .flags = IEEE80211_RATE_SHORT_PREAMBLE },
	{ .bitrate = 55,
	  .hw_value = ATH5K_RATE_CODE_5_5M,
	  .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
	  .flags = IEEE80211_RATE_SHORT_PREAMBLE },
	{ .bitrate = 110,
	  .hw_value = ATH5K_RATE_CODE_11M,
	  .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
	  .flags = IEEE80211_RATE_SHORT_PREAMBLE },
	{ .bitrate = 60,
	  .hw_value = ATH5K_RATE_CODE_6M,
	  .flags = 0 },
	{ .bitrate = 90,
	  .hw_value = ATH5K_RATE_CODE_9M,
	  .flags = 0 },
	{ .bitrate = 120,
	  .hw_value = ATH5K_RATE_CODE_12M,
	  .flags = 0 },
	{ .bitrate = 180,
	  .hw_value = ATH5K_RATE_CODE_18M,
	  .flags = 0 },
	{ .bitrate = 240,
	  .hw_value = ATH5K_RATE_CODE_24M,
	  .flags = 0 },
	{ .bitrate = 360,
	  .hw_value = ATH5K_RATE_CODE_36M,
	  .flags = 0 },
	{ .bitrate = 480,
	  .hw_value = ATH5K_RATE_CODE_48M,
	  .flags = 0 },
	{ .bitrate = 540,
	  .hw_value = ATH5K_RATE_CODE_54M,
	  .flags = 0 },
};

191 192 193 194 195 196 197 198 199 200
static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
{
	u64 tsf = ath5k_hw_get_tsf64(ah);

	if ((tsf & 0x7fff) < rstamp)
		tsf -= 0x8000;

	return (tsf & ~0x7fff) | rstamp;
}

201
const char *
202 203 204 205 206 207 208 209
ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
{
	const char *name = "xxxxx";
	unsigned int i;

	for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
		if (srev_names[i].sr_type != type)
			continue;
210 211 212 213 214

		if ((val & 0xf0) == srev_names[i].sr_val)
			name = srev_names[i].sr_name;

		if ((val & 0xff) == srev_names[i].sr_val) {
215 216 217 218 219 220 221
			name = srev_names[i].sr_name;
			break;
		}
	}

	return name;
}
L
Luis R. Rodriguez 已提交
222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237
static unsigned int ath5k_ioread32(void *hw_priv, u32 reg_offset)
{
	struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
	return ath5k_hw_reg_read(ah, reg_offset);
}

static void ath5k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
{
	struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
	ath5k_hw_reg_write(ah, val, reg_offset);
}

static const struct ath_ops ath5k_common_ops = {
	.read = ath5k_ioread32,
	.write = ath5k_iowrite32,
};
238

239 240 241 242 243
/***********************\
* Driver Initialization *
\***********************/

static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
244
{
245
	struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
246 247
	struct ath5k_hw *ah = hw->priv;
	struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
248

249 250
	return ath_reg_notifier_apply(wiphy, request, regulatory);
}
251

252 253 254
/********************\
* Channel/mode setup *
\********************/
255

256
/*
257
 * Returns true for the channel numbers used.
258
 */
259 260 261 262 263 264 265
#ifdef CONFIG_ATH5K_TEST_CHANNELS
static bool ath5k_is_standard_channel(short chan, enum ieee80211_band band)
{
	return true;
}

#else
266
static bool ath5k_is_standard_channel(short chan, enum ieee80211_band band)
267
{
268 269 270 271 272
	if (band == IEEE80211_BAND_2GHZ && chan <= 14)
		return true;

	return	/* UNII 1,2 */
		(((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
273 274 275
		/* midband */
		((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
		/* UNII-3 */
276 277 278 279 280
		((chan & 3) == 1 && chan >= 149 && chan <= 165) ||
		/* 802.11j 5.030-5.080 GHz (20MHz) */
		(chan == 8 || chan == 12 || chan == 16) ||
		/* 802.11j 4.9GHz (20MHz) */
		(chan == 184 || chan == 188 || chan == 192 || chan == 196));
281
}
282
#endif
283

284
static unsigned int
285 286
ath5k_setup_channels(struct ath5k_hw *ah, struct ieee80211_channel *channels,
		unsigned int mode, unsigned int max)
287
{
288
	unsigned int count, size, freq, ch;
289
	enum ieee80211_band band;
290

291 292 293
	switch (mode) {
	case AR5K_MODE_11A:
		/* 1..220, but 2GHz frequencies are filtered by check_channel */
294
		size = 220;
295
		band = IEEE80211_BAND_5GHZ;
296 297 298 299
		break;
	case AR5K_MODE_11B:
	case AR5K_MODE_11G:
		size = 26;
300
		band = IEEE80211_BAND_2GHZ;
301 302
		break;
	default:
303
		ATH5K_WARN(ah, "bad mode, not copying channels\n");
304
		return 0;
305 306
	}

307 308
	count = 0;
	for (ch = 1; ch <= size && count < max; ch++) {
309 310 311 312
		freq = ieee80211_channel_to_frequency(ch, band);

		if (freq == 0) /* mapping failed - not a standard channel */
			continue;
313

314 315 316 317 318
		/* Write channel info, needed for ath5k_channel_ok() */
		channels[count].center_freq = freq;
		channels[count].band = band;
		channels[count].hw_value = mode;

319
		/* Check if channel is supported by the chipset */
320
		if (!ath5k_channel_ok(ah, &channels[count]))
321
			continue;
322

323
		if (!ath5k_is_standard_channel(ch, band))
324
			continue;
325

326 327
		count++;
	}
328

329 330
	return count;
}
331

332
static void
333
ath5k_setup_rate_idx(struct ath5k_hw *ah, struct ieee80211_supported_band *b)
334 335
{
	u8 i;
336

337
	for (i = 0; i < AR5K_MAX_RATES; i++)
338
		ah->rate_idx[b->band][i] = -1;
339

340
	for (i = 0; i < b->n_bitrates; i++) {
341
		ah->rate_idx[b->band][b->bitrates[i].hw_value] = i;
342
		if (b->bitrates[i].hw_value_short)
343
			ah->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
344
	}
345
}
346

347 348 349
static int
ath5k_setup_bands(struct ieee80211_hw *hw)
{
350
	struct ath5k_hw *ah = hw->priv;
351 352 353
	struct ieee80211_supported_band *sband;
	int max_c, count_c = 0;
	int i;
354

355 356
	BUILD_BUG_ON(ARRAY_SIZE(ah->sbands) < IEEE80211_NUM_BANDS);
	max_c = ARRAY_SIZE(ah->channels);
357

358
	/* 2GHz band */
359
	sband = &ah->sbands[IEEE80211_BAND_2GHZ];
360
	sband->band = IEEE80211_BAND_2GHZ;
361
	sband->bitrates = &ah->rates[IEEE80211_BAND_2GHZ][0];
362

363
	if (test_bit(AR5K_MODE_11G, ah->ah_capabilities.cap_mode)) {
364 365 366 367
		/* G mode */
		memcpy(sband->bitrates, &ath5k_rates[0],
		       sizeof(struct ieee80211_rate) * 12);
		sband->n_bitrates = 12;
368

369
		sband->channels = ah->channels;
370
		sband->n_channels = ath5k_setup_channels(ah, sband->channels,
371
					AR5K_MODE_11G, max_c);
372

373 374 375
		hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
		count_c = sband->n_channels;
		max_c -= count_c;
376
	} else if (test_bit(AR5K_MODE_11B, ah->ah_capabilities.cap_mode)) {
377 378 379 380
		/* B mode */
		memcpy(sband->bitrates, &ath5k_rates[0],
		       sizeof(struct ieee80211_rate) * 4);
		sband->n_bitrates = 4;
381

382 383 384 385 386 387 388 389 390 391
		/* 5211 only supports B rates and uses 4bit rate codes
		 * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
		 * fix them up here:
		 */
		if (ah->ah_version == AR5K_AR5211) {
			for (i = 0; i < 4; i++) {
				sband->bitrates[i].hw_value =
					sband->bitrates[i].hw_value & 0xF;
				sband->bitrates[i].hw_value_short =
					sband->bitrates[i].hw_value_short & 0xF;
392 393 394
			}
		}

395
		sband->channels = ah->channels;
396
		sband->n_channels = ath5k_setup_channels(ah, sband->channels,
397
					AR5K_MODE_11B, max_c);
398

399 400 401 402
		hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
		count_c = sband->n_channels;
		max_c -= count_c;
	}
403
	ath5k_setup_rate_idx(ah, sband);
404

405
	/* 5GHz band, A mode */
406 407
	if (test_bit(AR5K_MODE_11A, ah->ah_capabilities.cap_mode)) {
		sband = &ah->sbands[IEEE80211_BAND_5GHZ];
408
		sband->band = IEEE80211_BAND_5GHZ;
409
		sband->bitrates = &ah->rates[IEEE80211_BAND_5GHZ][0];
410

411 412 413
		memcpy(sband->bitrates, &ath5k_rates[4],
		       sizeof(struct ieee80211_rate) * 8);
		sband->n_bitrates = 8;
414

415
		sband->channels = &ah->channels[count_c];
416
		sband->n_channels = ath5k_setup_channels(ah, sband->channels,
417
					AR5K_MODE_11A, max_c);
418

419 420
		hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
	}
421
	ath5k_setup_rate_idx(ah, sband);
422

423
	ath5k_debug_dump_bands(ah);
424 425 426 427

	return 0;
}

428 429 430 431 432
/*
 * Set/change channels. We always reset the chip.
 * To accomplish this we must first cleanup any pending DMA,
 * then restart stuff after a la  ath5k_init.
 *
433
 * Called with ah->lock.
434
 */
435
int
436
ath5k_chan_set(struct ath5k_hw *ah, struct ieee80211_channel *chan)
437
{
438
	ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
439
		  "channel set, resetting (%u -> %u MHz)\n",
440
		  ah->curchan->center_freq, chan->center_freq);
441

442
	/*
443 444 445 446
	 * To switch channels clear any pending DMA operations;
	 * wait long enough for the RX fifo to drain, reset the
	 * hardware at the new frequency, and then re-enable
	 * the relevant bits of the h/w.
447
	 */
448
	return ath5k_reset(ah, chan, true);
449 450
}

451
void ath5k_vif_iter(void *data, u8 *mac, struct ieee80211_vif *vif)
452
{
453
	struct ath5k_vif_iter_data *iter_data = data;
454
	int i;
455
	struct ath5k_vif *avf = (void *)vif->drv_priv;
456 457 458 459 460 461 462 463 464 465 466 467

	if (iter_data->hw_macaddr)
		for (i = 0; i < ETH_ALEN; i++)
			iter_data->mask[i] &=
				~(iter_data->hw_macaddr[i] ^ mac[i]);

	if (!iter_data->found_active) {
		iter_data->found_active = true;
		memcpy(iter_data->active_mac, mac, ETH_ALEN);
	}

	if (iter_data->need_set_hw_addr && iter_data->hw_macaddr)
468
		if (ether_addr_equal(iter_data->hw_macaddr, mac))
469 470 471 472 473 474
			iter_data->need_set_hw_addr = false;

	if (!iter_data->any_assoc) {
		if (avf->assoc)
			iter_data->any_assoc = true;
	}
475 476 477 478

	/* Calculate combined mode - when APs are active, operate in AP mode.
	 * Otherwise use the mode of the new interface. This can currently
	 * only deal with combinations of APs and STAs. Only one ad-hoc
B
Ben Greear 已提交
479
	 * interfaces is allowed.
480 481 482
	 */
	if (avf->opmode == NL80211_IFTYPE_AP)
		iter_data->opmode = NL80211_IFTYPE_AP;
483 484 485
	else {
		if (avf->opmode == NL80211_IFTYPE_STATION)
			iter_data->n_stas++;
486 487
		if (iter_data->opmode == NL80211_IFTYPE_UNSPECIFIED)
			iter_data->opmode = avf->opmode;
488
	}
489 490
}

491
void
492
ath5k_update_bssid_mask_and_opmode(struct ath5k_hw *ah,
493
				   struct ieee80211_vif *vif)
494
{
495
	struct ath_common *common = ath5k_hw_common(ah);
496 497
	struct ath5k_vif_iter_data iter_data;
	u32 rfilt;
498 499 500 501 502 503 504 505 506

	/*
	 * Use the hardware MAC address as reference, the hardware uses it
	 * together with the BSSID mask when matching addresses.
	 */
	iter_data.hw_macaddr = common->macaddr;
	memset(&iter_data.mask, 0xff, ETH_ALEN);
	iter_data.found_active = false;
	iter_data.need_set_hw_addr = true;
507
	iter_data.opmode = NL80211_IFTYPE_UNSPECIFIED;
508
	iter_data.n_stas = 0;
509 510

	if (vif)
511
		ath5k_vif_iter(&iter_data, vif->addr, vif);
512 513

	/* Get list of all active MAC addresses */
514
	ieee80211_iterate_active_interfaces_atomic(ah->hw, ath5k_vif_iter,
515
						   &iter_data);
516
	memcpy(ah->bssidmask, iter_data.mask, ETH_ALEN);
517

518 519
	ah->opmode = iter_data.opmode;
	if (ah->opmode == NL80211_IFTYPE_UNSPECIFIED)
520
		/* Nothing active, default to station mode */
521
		ah->opmode = NL80211_IFTYPE_STATION;
522

523 524 525
	ath5k_hw_set_opmode(ah, ah->opmode);
	ATH5K_DBG(ah, ATH5K_DEBUG_MODE, "mode setup opmode %d (%s)\n",
		  ah->opmode, ath_opmode_to_string(ah->opmode));
526

527
	if (iter_data.need_set_hw_addr && iter_data.found_active)
528
		ath5k_hw_set_lladdr(ah, iter_data.active_mac);
529

530 531
	if (ath5k_hw_hasbssidmask(ah))
		ath5k_hw_set_bssid_mask(ah, ah->bssidmask);
532

533 534 535 536
	/* Set up RX Filter */
	if (iter_data.n_stas > 1) {
		/* If you have multiple STA interfaces connected to
		 * different APs, ARPs are not received (most of the time?)
537
		 * Enabling PROMISC appears to fix that problem.
538
		 */
539
		ah->filter_flags |= AR5K_RX_FILTER_PROM;
540
	}
541

542 543 544
	rfilt = ah->filter_flags;
	ath5k_hw_set_rx_filter(ah, rfilt);
	ATH5K_DBG(ah, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
545
}
546

547
static inline int
548
ath5k_hw_to_driver_rix(struct ath5k_hw *ah, int hw_rix)
549 550
{
	int rix;
551

552 553 554 555 556
	/* return base rate on errors */
	if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
			"hw_rix out of bounds: %x\n", hw_rix))
		return 0;

557
	rix = ah->rate_idx[ah->curchan->band][hw_rix];
558 559 560 561 562 563 564 565 566 567 568
	if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
		rix = 0;

	return rix;
}

/***************\
* Buffers setup *
\***************/

static
569
struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_hw *ah, dma_addr_t *skb_addr)
570
{
571
	struct ath_common *common = ath5k_hw_common(ah);
572
	struct sk_buff *skb;
573 574

	/*
575 576
	 * Allocate buffer with headroom_needed space for the
	 * fake physical layer header at the start.
577
	 */
578 579 580
	skb = ath_rxbuf_alloc(common,
			      common->rx_bufsize,
			      GFP_ATOMIC);
581

582
	if (!skb) {
583
		ATH5K_ERR(ah, "can't alloc skbuff of size %u\n",
584 585
				common->rx_bufsize);
		return NULL;
586 587
	}

588
	*skb_addr = dma_map_single(ah->dev,
589
				   skb->data, common->rx_bufsize,
590 591
				   DMA_FROM_DEVICE);

592 593
	if (unlikely(dma_mapping_error(ah->dev, *skb_addr))) {
		ATH5K_ERR(ah, "%s: DMA mapping failed\n", __func__);
594 595
		dev_kfree_skb(skb);
		return NULL;
596
	}
597 598
	return skb;
}
599

600
static int
601
ath5k_rxbuf_setup(struct ath5k_hw *ah, struct ath5k_buf *bf)
602 603 604 605
{
	struct sk_buff *skb = bf->skb;
	struct ath5k_desc *ds;
	int ret;
606

607
	if (!skb) {
608
		skb = ath5k_rx_skb_alloc(ah, &bf->skbaddr);
609 610 611
		if (!skb)
			return -ENOMEM;
		bf->skb = skb;
612 613
	}

614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632
	/*
	 * Setup descriptors.  For receive we always terminate
	 * the descriptor list with a self-linked entry so we'll
	 * not get overrun under high load (as can happen with a
	 * 5212 when ANI processing enables PHY error frames).
	 *
	 * To ensure the last descriptor is self-linked we create
	 * each descriptor as self-linked and add it to the end.  As
	 * each additional descriptor is added the previous self-linked
	 * entry is "fixed" naturally.  This should be safe even
	 * if DMA is happening.  When processing RX interrupts we
	 * never remove/process the last, self-linked, entry on the
	 * descriptor list.  This ensures the hardware always has
	 * someplace to write a new frame.
	 */
	ds = bf->desc;
	ds->ds_link = bf->daddr;	/* link to self */
	ds->ds_data = bf->skbaddr;
	ret = ath5k_hw_setup_rx_desc(ah, ds, ah->common.rx_bufsize, 0);
633
	if (ret) {
634
		ATH5K_ERR(ah, "%s: could not setup RX desc\n", __func__);
635
		return ret;
636 637
	}

638 639 640
	if (ah->rxlink != NULL)
		*ah->rxlink = bf->daddr;
	ah->rxlink = &ds->ds_link;
641 642 643
	return 0;
}

644
static enum ath5k_pkt_type get_hw_packet_type(struct sk_buff *skb)
645
{
646 647 648
	struct ieee80211_hdr *hdr;
	enum ath5k_pkt_type htype;
	__le16 fc;
649

650 651
	hdr = (struct ieee80211_hdr *)skb->data;
	fc = hdr->frame_control;
652

653 654 655 656 657 658 659 660
	if (ieee80211_is_beacon(fc))
		htype = AR5K_PKT_TYPE_BEACON;
	else if (ieee80211_is_probe_resp(fc))
		htype = AR5K_PKT_TYPE_PROBE_RESP;
	else if (ieee80211_is_atim(fc))
		htype = AR5K_PKT_TYPE_ATIM;
	else if (ieee80211_is_pspoll(fc))
		htype = AR5K_PKT_TYPE_PSPOLL;
661
	else
662
		htype = AR5K_PKT_TYPE_NORMAL;
663

664
	return htype;
665 666
}

667
static int
668
ath5k_txbuf_setup(struct ath5k_hw *ah, struct ath5k_buf *bf,
669
		  struct ath5k_txq *txq, int padsize)
670
{
671 672 673 674 675 676 677 678 679 680 681
	struct ath5k_desc *ds = bf->desc;
	struct sk_buff *skb = bf->skb;
	struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
	unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
	struct ieee80211_rate *rate;
	unsigned int mrr_rate[3], mrr_tries[3];
	int i, ret;
	u16 hw_rate;
	u16 cts_rate = 0;
	u16 duration = 0;
	u8 rc_flags;
682

683
	flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
684

685
	/* XXX endianness */
686
	bf->skbaddr = dma_map_single(ah->dev, skb->data, skb->len,
687
			DMA_TO_DEVICE);
688

689
	rate = ieee80211_get_tx_rate(ah->hw, info);
690 691 692 693
	if (!rate) {
		ret = -EINVAL;
		goto err_unmap;
	}
694

695 696
	if (info->flags & IEEE80211_TX_CTL_NO_ACK)
		flags |= AR5K_TXDESC_NOACK;
697

698 699 700
	rc_flags = info->control.rates[0].flags;
	hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
		rate->hw_value_short : rate->hw_value;
701

702 703 704 705 706 707 708 709 710 711 712
	pktlen = skb->len;

	/* FIXME: If we are in g mode and rate is a CCK rate
	 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
	 * from tx power (value is in dB units already) */
	if (info->control.hw_key) {
		keyidx = info->control.hw_key->hw_key_idx;
		pktlen += info->control.hw_key->icv_len;
	}
	if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
		flags |= AR5K_TXDESC_RTSENA;
713 714
		cts_rate = ieee80211_get_rts_cts_rate(ah->hw, info)->hw_value;
		duration = le16_to_cpu(ieee80211_rts_duration(ah->hw,
715
			info->control.vif, pktlen, info));
716 717 718
	}
	if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
		flags |= AR5K_TXDESC_CTSENA;
719 720
		cts_rate = ieee80211_get_rts_cts_rate(ah->hw, info)->hw_value;
		duration = le16_to_cpu(ieee80211_ctstoself_duration(ah->hw,
721
			info->control.vif, pktlen, info));
722 723 724 725
	}
	ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
		ieee80211_get_hdrlen_from_skb(skb), padsize,
		get_hw_packet_type(skb),
726
		(ah->ah_txpower.txp_requested * 2),
727 728 729 730 731 732
		hw_rate,
		info->control.rates[0].count, keyidx, ah->ah_tx_ant, flags,
		cts_rate, duration);
	if (ret)
		goto err_unmap;

733 734 735 736 737 738 739 740
	/* Set up MRR descriptor */
	if (ah->ah_capabilities.cap_has_mrr_support) {
		memset(mrr_rate, 0, sizeof(mrr_rate));
		memset(mrr_tries, 0, sizeof(mrr_tries));
		for (i = 0; i < 3; i++) {
			rate = ieee80211_get_alt_retry_rate(ah->hw, info, i);
			if (!rate)
				break;
741

742 743 744
			mrr_rate[i] = rate->hw_value;
			mrr_tries[i] = info->control.rates[i + 1].count;
		}
745

746 747 748 749 750
		ath5k_hw_setup_mrr_tx_desc(ah, ds,
			mrr_rate[0], mrr_tries[0],
			mrr_rate[1], mrr_tries[1],
			mrr_rate[2], mrr_tries[2]);
	}
751

752 753
	ds->ds_link = 0;
	ds->ds_data = bf->skbaddr;
B
Bruno Randolf 已提交
754

755 756
	spin_lock_bh(&txq->lock);
	list_add_tail(&bf->list, &txq->q);
B
Bruno Randolf 已提交
757
	txq->txq_len++;
758 759 760 761
	if (txq->link == NULL) /* is this first packet? */
		ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
	else /* no, so only link it */
		*txq->link = bf->daddr;
B
Bruno Randolf 已提交
762

763 764 765 766 767 768 769
	txq->link = &ds->ds_link;
	ath5k_hw_start_tx_dma(ah, txq->qnum);
	mmiowb();
	spin_unlock_bh(&txq->lock);

	return 0;
err_unmap:
770
	dma_unmap_single(ah->dev, bf->skbaddr, skb->len, DMA_TO_DEVICE);
771
	return ret;
B
Bruno Randolf 已提交
772 773
}

774 775 776 777
/*******************\
* Descriptors setup *
\*******************/

778
static int
779
ath5k_desc_alloc(struct ath5k_hw *ah)
780
{
781 782 783 784 785
	struct ath5k_desc *ds;
	struct ath5k_buf *bf;
	dma_addr_t da;
	unsigned int i;
	int ret;
786

787
	/* allocate descriptors */
788
	ah->desc_len = sizeof(struct ath5k_desc) *
789
			(ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
790

791 792 793 794
	ah->desc = dma_alloc_coherent(ah->dev, ah->desc_len,
				&ah->desc_daddr, GFP_KERNEL);
	if (ah->desc == NULL) {
		ATH5K_ERR(ah, "can't allocate descriptors\n");
795 796 797
		ret = -ENOMEM;
		goto err;
	}
798 799 800 801
	ds = ah->desc;
	da = ah->desc_daddr;
	ATH5K_DBG(ah, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
		ds, ah->desc_len, (unsigned long long)ah->desc_daddr);
802

803 804 805
	bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
			sizeof(struct ath5k_buf), GFP_KERNEL);
	if (bf == NULL) {
806
		ATH5K_ERR(ah, "can't allocate bufptr\n");
807 808 809
		ret = -ENOMEM;
		goto err_free;
	}
810
	ah->bufptr = bf;
811

812
	INIT_LIST_HEAD(&ah->rxbuf);
813 814 815
	for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
		bf->desc = ds;
		bf->daddr = da;
816
		list_add_tail(&bf->list, &ah->rxbuf);
817
	}
818

819 820
	INIT_LIST_HEAD(&ah->txbuf);
	ah->txbuf_len = ATH_TXBUF;
821
	for (i = 0; i < ATH_TXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
822 823
		bf->desc = ds;
		bf->daddr = da;
824
		list_add_tail(&bf->list, &ah->txbuf);
825 826
	}

827
	/* beacon buffers */
828
	INIT_LIST_HEAD(&ah->bcbuf);
829 830 831
	for (i = 0; i < ATH_BCBUF; i++, bf++, ds++, da += sizeof(*ds)) {
		bf->desc = ds;
		bf->daddr = da;
832
		list_add_tail(&bf->list, &ah->bcbuf);
833
	}
834

835 836
	return 0;
err_free:
837
	dma_free_coherent(ah->dev, ah->desc_len, ah->desc, ah->desc_daddr);
838
err:
839
	ah->desc = NULL;
840 841
	return ret;
}
842

843
void
844
ath5k_txbuf_free_skb(struct ath5k_hw *ah, struct ath5k_buf *bf)
845 846 847 848
{
	BUG_ON(!bf);
	if (!bf->skb)
		return;
849
	dma_unmap_single(ah->dev, bf->skbaddr, bf->skb->len,
850 851 852 853 854 855 856 857
			DMA_TO_DEVICE);
	dev_kfree_skb_any(bf->skb);
	bf->skb = NULL;
	bf->skbaddr = 0;
	bf->desc->ds_data = 0;
}

void
858
ath5k_rxbuf_free_skb(struct ath5k_hw *ah, struct ath5k_buf *bf)
859 860 861 862 863 864
{
	struct ath_common *common = ath5k_hw_common(ah);

	BUG_ON(!bf);
	if (!bf->skb)
		return;
865
	dma_unmap_single(ah->dev, bf->skbaddr, common->rx_bufsize,
866 867 868 869 870 871 872
			DMA_FROM_DEVICE);
	dev_kfree_skb_any(bf->skb);
	bf->skb = NULL;
	bf->skbaddr = 0;
	bf->desc->ds_data = 0;
}

873
static void
874
ath5k_desc_free(struct ath5k_hw *ah)
875 876
{
	struct ath5k_buf *bf;
877

878 879 880 881 882 883
	list_for_each_entry(bf, &ah->txbuf, list)
		ath5k_txbuf_free_skb(ah, bf);
	list_for_each_entry(bf, &ah->rxbuf, list)
		ath5k_rxbuf_free_skb(ah, bf);
	list_for_each_entry(bf, &ah->bcbuf, list)
		ath5k_txbuf_free_skb(ah, bf);
884

885
	/* Free memory associated with all descriptors */
886 887 888
	dma_free_coherent(ah->dev, ah->desc_len, ah->desc, ah->desc_daddr);
	ah->desc = NULL;
	ah->desc_daddr = 0;
889

890 891
	kfree(ah->bufptr);
	ah->bufptr = NULL;
892 893
}

894 895 896 897 898 899

/**************\
* Queues setup *
\**************/

static struct ath5k_txq *
900
ath5k_txq_setup(struct ath5k_hw *ah,
901
		int qtype, int subtype)
902
{
903 904 905
	struct ath5k_txq *txq;
	struct ath5k_txq_info qi = {
		.tqi_subtype = subtype,
906 907 908 909 910
		/* XXX: default values not correct for B and XR channels,
		 * but who cares? */
		.tqi_aifs = AR5K_TUNE_AIFS,
		.tqi_cw_min = AR5K_TUNE_CWMIN,
		.tqi_cw_max = AR5K_TUNE_CWMAX
911 912
	};
	int qnum;
913

914
	/*
915 916 917 918 919 920 921 922 923 924
	 * Enable interrupts only for EOL and DESC conditions.
	 * We mark tx descriptors to receive a DESC interrupt
	 * when a tx queue gets deep; otherwise we wait for the
	 * EOL to reap descriptors.  Note that this is done to
	 * reduce interrupt load and this only defers reaping
	 * descriptors, never transmitting frames.  Aside from
	 * reducing interrupts this also permits more concurrency.
	 * The only potential downside is if the tx queue backs
	 * up in which case the top half of the kernel may backup
	 * due to a lack of tx descriptors.
925
	 */
926 927 928 929 930 931 932 933 934 935
	qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
				AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
	qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
	if (qnum < 0) {
		/*
		 * NB: don't print a message, this happens
		 * normally on parts with too few tx queues
		 */
		return ERR_PTR(qnum);
	}
936
	txq = &ah->txqs[qnum];
937 938 939 940 941 942
	if (!txq->setup) {
		txq->qnum = qnum;
		txq->link = NULL;
		INIT_LIST_HEAD(&txq->q);
		spin_lock_init(&txq->lock);
		txq->setup = true;
B
Bruno Randolf 已提交
943
		txq->txq_len = 0;
944
		txq->txq_max = ATH5K_TXQ_LEN_MAX;
945
		txq->txq_poll_mark = false;
946
		txq->txq_stuck = 0;
947
	}
948
	return &ah->txqs[qnum];
949 950
}

951 952
static int
ath5k_beaconq_setup(struct ath5k_hw *ah)
953
{
954
	struct ath5k_txq_info qi = {
955 956 957 958 959
		/* XXX: default values not correct for B and XR channels,
		 * but who cares? */
		.tqi_aifs = AR5K_TUNE_AIFS,
		.tqi_cw_min = AR5K_TUNE_CWMIN,
		.tqi_cw_max = AR5K_TUNE_CWMAX,
960 961 962
		/* NB: for dynamic turbo, don't enable any other interrupts */
		.tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
	};
963

964
	return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
965 966
}

967
static int
968
ath5k_beaconq_config(struct ath5k_hw *ah)
969
{
970 971
	struct ath5k_txq_info qi;
	int ret;
972

973
	ret = ath5k_hw_get_tx_queueprops(ah, ah->bhalq, &qi);
974 975
	if (ret)
		goto err;
976

977 978
	if (ah->opmode == NL80211_IFTYPE_AP ||
	    ah->opmode == NL80211_IFTYPE_MESH_POINT) {
979 980 981 982 983 984 985
		/*
		 * Always burst out beacon and CAB traffic
		 * (aifs = cwmin = cwmax = 0)
		 */
		qi.tqi_aifs = 0;
		qi.tqi_cw_min = 0;
		qi.tqi_cw_max = 0;
986
	} else if (ah->opmode == NL80211_IFTYPE_ADHOC) {
987 988 989 990 991
		/*
		 * Adhoc mode; backoff between 0 and (2 * cw_min).
		 */
		qi.tqi_aifs = 0;
		qi.tqi_cw_min = 0;
992
		qi.tqi_cw_max = 2 * AR5K_TUNE_CWMIN;
993
	}
994

995
	ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
996 997
		"beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
		qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
998

999
	ret = ath5k_hw_set_tx_queueprops(ah, ah->bhalq, &qi);
1000
	if (ret) {
1001
		ATH5K_ERR(ah, "%s: unable to update parameters for beacon "
1002 1003 1004
			"hardware queue!\n", __func__);
		goto err;
	}
1005
	ret = ath5k_hw_reset_tx_queue(ah, ah->bhalq); /* push to h/w */
1006 1007
	if (ret)
		goto err;
1008

1009 1010 1011 1012
	/* reconfigure cabq with ready time to 80% of beacon_interval */
	ret = ath5k_hw_get_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
	if (ret)
		goto err;
1013

1014
	qi.tqi_ready_time = (ah->bintval * 80) / 100;
1015 1016 1017
	ret = ath5k_hw_set_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
	if (ret)
		goto err;
1018

1019 1020 1021
	ret = ath5k_hw_reset_tx_queue(ah, AR5K_TX_QUEUE_ID_CAB);
err:
	return ret;
1022 1023
}

1024 1025 1026
/**
 * ath5k_drain_tx_buffs - Empty tx buffers
 *
1027
 * @ah The &struct ath5k_hw
1028 1029 1030 1031 1032 1033 1034
 *
 * Empty tx buffers from all queues in preparation
 * of a reset or during shutdown.
 *
 * NB:	this assumes output has been stopped and
 *	we do not need to block ath5k_tx_tasklet
 */
1035
static void
1036
ath5k_drain_tx_buffs(struct ath5k_hw *ah)
1037
{
1038
	struct ath5k_txq *txq;
1039
	struct ath5k_buf *bf, *bf0;
1040
	int i;
1041

1042 1043 1044
	for (i = 0; i < ARRAY_SIZE(ah->txqs); i++) {
		if (ah->txqs[i].setup) {
			txq = &ah->txqs[i];
1045 1046
			spin_lock_bh(&txq->lock);
			list_for_each_entry_safe(bf, bf0, &txq->q, list) {
1047
				ath5k_debug_printtxbuf(ah, bf);
1048

1049
				ath5k_txbuf_free_skb(ah, bf);
1050

1051
				spin_lock(&ah->txbuflock);
1052 1053
				list_move_tail(&bf->list, &ah->txbuf);
				ah->txbuf_len++;
1054
				txq->txq_len--;
1055
				spin_unlock(&ah->txbuflock);
1056
			}
1057 1058 1059 1060
			txq->link = NULL;
			txq->txq_poll_mark = false;
			spin_unlock_bh(&txq->lock);
		}
1061
	}
1062 1063
}

1064
static void
1065
ath5k_txq_release(struct ath5k_hw *ah)
1066
{
1067
	struct ath5k_txq *txq = ah->txqs;
1068
	unsigned int i;
1069

1070
	for (i = 0; i < ARRAY_SIZE(ah->txqs); i++, txq++)
1071
		if (txq->setup) {
1072
			ath5k_hw_release_tx_queue(ah, txq->qnum);
1073 1074 1075
			txq->setup = false;
		}
}
1076 1077


1078 1079 1080
/*************\
* RX Handling *
\*************/
1081

1082 1083 1084
/*
 * Enable the receive h/w following a reset.
 */
1085
static int
1086
ath5k_rx_start(struct ath5k_hw *ah)
1087
{
1088 1089 1090
	struct ath_common *common = ath5k_hw_common(ah);
	struct ath5k_buf *bf;
	int ret;
1091

1092
	common->rx_bufsize = roundup(IEEE80211_MAX_FRAME_LEN, common->cachelsz);
1093

1094
	ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "cachelsz %u rx_bufsize %u\n",
1095
		  common->cachelsz, common->rx_bufsize);
1096

1097 1098 1099 1100
	spin_lock_bh(&ah->rxbuflock);
	ah->rxlink = NULL;
	list_for_each_entry(bf, &ah->rxbuf, list) {
		ret = ath5k_rxbuf_setup(ah, bf);
1101
		if (ret != 0) {
1102
			spin_unlock_bh(&ah->rxbuflock);
1103 1104
			goto err;
		}
1105
	}
1106
	bf = list_first_entry(&ah->rxbuf, struct ath5k_buf, list);
1107
	ath5k_hw_set_rxdp(ah, bf->daddr);
1108
	spin_unlock_bh(&ah->rxbuflock);
1109

1110
	ath5k_hw_start_rx_dma(ah);	/* enable recv descriptors */
1111
	ath5k_update_bssid_mask_and_opmode(ah, NULL); /* set filters, etc. */
1112
	ath5k_hw_start_rx_pcu(ah);	/* re-enable PCU/DMA engine */
1113 1114

	return 0;
1115
err:
1116 1117 1118
	return ret;
}

1119
/*
1120 1121 1122 1123 1124
 * Disable the receive logic on PCU (DRU)
 * In preparation for a shutdown.
 *
 * Note: Doesn't stop rx DMA, ath5k_hw_dma_stop
 * does.
1125 1126
 */
static void
1127
ath5k_rx_stop(struct ath5k_hw *ah)
1128 1129
{

1130
	ath5k_hw_set_rx_filter(ah, 0);	/* clear recv filter */
1131
	ath5k_hw_stop_rx_pcu(ah);	/* disable PCU */
1132

1133
	ath5k_debug_printrxbuffs(ah);
1134
}
1135

1136
static unsigned int
1137
ath5k_rx_decrypted(struct ath5k_hw *ah, struct sk_buff *skb,
1138 1139 1140 1141 1142
		   struct ath5k_rx_status *rs)
{
	struct ath_common *common = ath5k_hw_common(ah);
	struct ieee80211_hdr *hdr = (void *)skb->data;
	unsigned int keyix, hlen;
1143

1144 1145 1146
	if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
			rs->rs_keyix != AR5K_RXKEYIX_INVALID)
		return RX_FLAG_DECRYPTED;
1147

1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159
	/* Apparently when a default key is used to decrypt the packet
	   the hw does not set the index used to decrypt.  In such cases
	   get the index from the packet. */
	hlen = ieee80211_hdrlen(hdr->frame_control);
	if (ieee80211_has_protected(hdr->frame_control) &&
	    !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
	    skb->len >= hlen + 4) {
		keyix = skb->data[hlen + 3] >> 6;

		if (test_bit(keyix, common->keymap))
			return RX_FLAG_DECRYPTED;
	}
1160 1161 1162 1163

	return 0;
}

1164

1165
static void
1166
ath5k_check_ibss_tsf(struct ath5k_hw *ah, struct sk_buff *skb,
1167
		     struct ieee80211_rx_status *rxs)
1168
{
1169
	struct ath_common *common = ath5k_hw_common(ah);
1170 1171 1172
	u64 tsf, bc_tstamp;
	u32 hw_tu;
	struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1173

1174 1175
	if (ieee80211_is_beacon(mgmt->frame_control) &&
	    le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
1176
	    ether_addr_equal(mgmt->bssid, common->curbssid)) {
1177 1178 1179 1180 1181
		/*
		 * Received an IBSS beacon with the same BSSID. Hardware *must*
		 * have updated the local TSF. We have to work around various
		 * hardware bugs, though...
		 */
1182
		tsf = ath5k_hw_get_tsf64(ah);
1183 1184
		bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
		hw_tu = TSF_TO_TU(tsf);
1185

1186
		ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
1187 1188 1189 1190 1191
			"beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
			(unsigned long long)bc_tstamp,
			(unsigned long long)rxs->mactime,
			(unsigned long long)(rxs->mactime - bc_tstamp),
			(unsigned long long)tsf);
1192

1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204
		/*
		 * Sometimes the HW will give us a wrong tstamp in the rx
		 * status, causing the timestamp extension to go wrong.
		 * (This seems to happen especially with beacon frames bigger
		 * than 78 byte (incl. FCS))
		 * But we know that the receive timestamp must be later than the
		 * timestamp of the beacon since HW must have synced to that.
		 *
		 * NOTE: here we assume mactime to be after the frame was
		 * received, not like mac80211 which defines it at the start.
		 */
		if (bc_tstamp > rxs->mactime) {
1205
			ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
1206 1207 1208 1209 1210
				"fixing mactime from %llx to %llx\n",
				(unsigned long long)rxs->mactime,
				(unsigned long long)tsf);
			rxs->mactime = tsf;
		}
1211

1212 1213 1214 1215 1216 1217
		/*
		 * Local TSF might have moved higher than our beacon timers,
		 * in that case we have to update them to continue sending
		 * beacons. This also takes care of synchronizing beacon sending
		 * times with other stations.
		 */
1218 1219
		if (hw_tu >= ah->nexttbtt)
			ath5k_beacon_update_timers(ah, bc_tstamp);
B
Bruno Randolf 已提交
1220 1221 1222 1223

		/* Check if the beacon timers are still correct, because a TSF
		 * update might have created a window between them - for a
		 * longer description see the comment of this function: */
1224 1225 1226
		if (!ath5k_hw_check_beacon_timers(ah, ah->bintval)) {
			ath5k_beacon_update_timers(ah, bc_tstamp);
			ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
B
Bruno Randolf 已提交
1227 1228
				"fixed beacon timers after beacon receive\n");
		}
1229 1230
	}
}
1231

1232
static void
1233
ath5k_update_beacon_rssi(struct ath5k_hw *ah, struct sk_buff *skb, int rssi)
1234 1235 1236
{
	struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
	struct ath_common *common = ath5k_hw_common(ah);
1237

1238 1239
	/* only beacons from our BSSID */
	if (!ieee80211_is_beacon(mgmt->frame_control) ||
1240
	    !ether_addr_equal(mgmt->bssid, common->curbssid))
1241
		return;
1242

B
Bruno Randolf 已提交
1243
	ewma_add(&ah->ah_beacon_rssi_avg, rssi);
1244

1245 1246 1247
	/* in IBSS mode we should keep RSSI statistics per neighbour */
	/* le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS */
}
1248

1249 1250 1251 1252
/*
 * Compute padding position. skb must contain an IEEE 802.11 frame
 */
static int ath5k_common_padpos(struct sk_buff *skb)
1253
{
1254
	struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
1255 1256
	__le16 frame_control = hdr->frame_control;
	int padpos = 24;
1257

1258
	if (ieee80211_has_a4(frame_control))
1259
		padpos += ETH_ALEN;
1260 1261

	if (ieee80211_is_data_qos(frame_control))
1262 1263 1264
		padpos += IEEE80211_QOS_CTL_LEN;

	return padpos;
1265 1266
}

1267 1268 1269 1270 1271
/*
 * This function expects an 802.11 frame and returns the number of
 * bytes added, or -1 if we don't have enough header room.
 */
static int ath5k_add_padding(struct sk_buff *skb)
1272
{
1273 1274
	int padpos = ath5k_common_padpos(skb);
	int padsize = padpos & 3;
1275

1276
	if (padsize && skb->len > padpos) {
1277

1278 1279
		if (skb_headroom(skb) < padsize)
			return -1;
1280

1281
		skb_push(skb, padsize);
1282
		memmove(skb->data, skb->data + padsize, padpos);
1283 1284
		return padsize;
	}
B
Bob Copeland 已提交
1285

1286 1287
	return 0;
}
1288

1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305
/*
 * The MAC header is padded to have 32-bit boundary if the
 * packet payload is non-zero. The general calculation for
 * padsize would take into account odd header lengths:
 * padsize = 4 - (hdrlen & 3); however, since only
 * even-length headers are used, padding can only be 0 or 2
 * bytes and we can optimize this a bit.  We must not try to
 * remove padding from short control frames that do not have a
 * payload.
 *
 * This function expects an 802.11 frame and returns the number of
 * bytes removed.
 */
static int ath5k_remove_padding(struct sk_buff *skb)
{
	int padpos = ath5k_common_padpos(skb);
	int padsize = padpos & 3;
1306

1307
	if (padsize && skb->len >= padpos + padsize) {
1308 1309 1310
		memmove(skb->data + padsize, skb->data, padpos);
		skb_pull(skb, padsize);
		return padsize;
1311
	}
B
Bob Copeland 已提交
1312

1313
	return 0;
1314 1315 1316
}

static void
1317
ath5k_receive_frame(struct ath5k_hw *ah, struct sk_buff *skb,
1318
		    struct ath5k_rx_status *rs)
1319
{
1320 1321 1322 1323 1324 1325 1326 1327 1328
	struct ieee80211_rx_status *rxs;

	ath5k_remove_padding(skb);

	rxs = IEEE80211_SKB_RXCB(skb);

	rxs->flag = 0;
	if (unlikely(rs->rs_status & AR5K_RXERR_MIC))
		rxs->flag |= RX_FLAG_MMIC_ERROR;
1329 1330

	/*
1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342
	 * always extend the mac timestamp, since this information is
	 * also needed for proper IBSS merging.
	 *
	 * XXX: it might be too late to do it here, since rs_tstamp is
	 * 15bit only. that means TSF extension has to be done within
	 * 32768usec (about 32ms). it might be necessary to move this to
	 * the interrupt handler, like it is done in madwifi.
	 *
	 * Unfortunately we don't know when the hardware takes the rx
	 * timestamp (beginning of phy frame, data frame, end of rx?).
	 * The only thing we know is that it is hardware specific...
	 * On AR5213 it seems the rx timestamp is at the end of the
1343
	 * frame, but I'm not sure.
1344 1345 1346 1347 1348
	 *
	 * NOTE: mac80211 defines mactime at the beginning of the first
	 * data symbol. Since we don't have any time references it's
	 * impossible to comply to that. This affects IBSS merge only
	 * right now, so it's not too bad...
1349
	 */
1350
	rxs->mactime = ath5k_extend_tsf(ah, rs->rs_tstamp);
J
Johannes Berg 已提交
1351
	rxs->flag |= RX_FLAG_MACTIME_MPDU;
1352

1353 1354
	rxs->freq = ah->curchan->center_freq;
	rxs->band = ah->curchan->band;
1355

1356
	rxs->signal = ah->ah_noise_floor + rs->rs_rssi;
1357

1358
	rxs->antenna = rs->rs_antenna;
1359

1360
	if (rs->rs_antenna > 0 && rs->rs_antenna < 5)
1361
		ah->stats.antenna_rx[rs->rs_antenna]++;
1362
	else
1363
		ah->stats.antenna_rx[0]++; /* invalid */
1364

1365 1366
	rxs->rate_idx = ath5k_hw_to_driver_rix(ah, rs->rs_rate);
	rxs->flag |= ath5k_rx_decrypted(ah, skb, rs);
1367

1368
	if (rxs->rate_idx >= 0 && rs->rs_rate ==
1369
	    ah->sbands[ah->curchan->band].bitrates[rxs->rate_idx].hw_value_short)
1370
		rxs->flag |= RX_FLAG_SHORTPRE;
1371

1372
	trace_ath5k_rx(ah, skb);
1373

1374
	ath5k_update_beacon_rssi(ah, skb, rs->rs_rssi);
1375

1376
	/* check beacons in IBSS mode */
1377 1378
	if (ah->opmode == NL80211_IFTYPE_ADHOC)
		ath5k_check_ibss_tsf(ah, skb, rxs);
1379

1380
	ieee80211_rx(ah->hw, skb);
1381
}
1382

1383 1384 1385 1386
/** ath5k_frame_receive_ok() - Do we want to receive this frame or not?
 *
 * Check if we want to further process this frame or not. Also update
 * statistics. Return true if we want this frame, false if not.
1387
 */
1388
static bool
1389
ath5k_receive_frame_ok(struct ath5k_hw *ah, struct ath5k_rx_status *rs)
1390
{
1391 1392
	ah->stats.rx_all_count++;
	ah->stats.rx_bytes_count += rs->rs_datalen;
1393

1394 1395
	if (unlikely(rs->rs_status)) {
		if (rs->rs_status & AR5K_RXERR_CRC)
1396
			ah->stats.rxerr_crc++;
1397
		if (rs->rs_status & AR5K_RXERR_FIFO)
1398
			ah->stats.rxerr_fifo++;
1399
		if (rs->rs_status & AR5K_RXERR_PHY) {
1400
			ah->stats.rxerr_phy++;
1401
			if (rs->rs_phyerr > 0 && rs->rs_phyerr < 32)
1402
				ah->stats.rxerr_phy_code[rs->rs_phyerr]++;
1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415
			return false;
		}
		if (rs->rs_status & AR5K_RXERR_DECRYPT) {
			/*
			 * Decrypt error.  If the error occurred
			 * because there was no hardware key, then
			 * let the frame through so the upper layers
			 * can process it.  This is necessary for 5210
			 * parts which have no way to setup a ``clear''
			 * key cache entry.
			 *
			 * XXX do key cache faulting
			 */
1416
			ah->stats.rxerr_decrypt++;
1417 1418 1419 1420 1421
			if (rs->rs_keyix == AR5K_RXKEYIX_INVALID &&
			    !(rs->rs_status & AR5K_RXERR_CRC))
				return true;
		}
		if (rs->rs_status & AR5K_RXERR_MIC) {
1422
			ah->stats.rxerr_mic++;
1423
			return true;
1424 1425
		}

1426 1427 1428 1429
		/* reject any frames with non-crypto errors */
		if (rs->rs_status & ~(AR5K_RXERR_DECRYPT))
			return false;
	}
1430

1431
	if (unlikely(rs->rs_more)) {
1432
		ah->stats.rxerr_jumbo++;
1433 1434 1435
		return false;
	}
	return true;
1436 1437
}

1438
static void
1439
ath5k_set_current_imask(struct ath5k_hw *ah)
1440
{
1441
	enum ath5k_int imask;
1442 1443
	unsigned long flags;

1444 1445 1446
	spin_lock_irqsave(&ah->irqlock, flags);
	imask = ah->imask;
	if (ah->rx_pending)
1447
		imask &= ~AR5K_INT_RX_ALL;
1448
	if (ah->tx_pending)
1449
		imask &= ~AR5K_INT_TX_ALL;
1450 1451
	ath5k_hw_set_imr(ah, imask);
	spin_unlock_irqrestore(&ah->irqlock, flags);
1452 1453
}

1454
static void
1455
ath5k_tasklet_rx(unsigned long data)
1456
{
1457 1458 1459
	struct ath5k_rx_status rs = {};
	struct sk_buff *skb, *next_skb;
	dma_addr_t next_skb_addr;
1460
	struct ath5k_hw *ah = (void *)data;
L
Luis R. Rodriguez 已提交
1461
	struct ath_common *common = ath5k_hw_common(ah);
1462 1463 1464
	struct ath5k_buf *bf;
	struct ath5k_desc *ds;
	int ret;
1465

1466 1467 1468
	spin_lock(&ah->rxbuflock);
	if (list_empty(&ah->rxbuf)) {
		ATH5K_WARN(ah, "empty rx buf pool\n");
1469 1470 1471
		goto unlock;
	}
	do {
1472
		bf = list_first_entry(&ah->rxbuf, struct ath5k_buf, list);
1473 1474 1475
		BUG_ON(bf->skb == NULL);
		skb = bf->skb;
		ds = bf->desc;
1476

1477
		/* bail if HW is still using self-linked descriptor */
1478
		if (ath5k_hw_get_rxdp(ah) == bf->daddr)
1479
			break;
1480

1481
		ret = ah->ah_proc_rx_desc(ah, ds, &rs);
1482 1483 1484
		if (unlikely(ret == -EINPROGRESS))
			break;
		else if (unlikely(ret)) {
1485 1486
			ATH5K_ERR(ah, "error in processing rx descriptor\n");
			ah->stats.rxerr_proc++;
1487 1488
			break;
		}
1489

1490 1491
		if (ath5k_receive_frame_ok(ah, &rs)) {
			next_skb = ath5k_rx_skb_alloc(ah, &next_skb_addr);
1492

1493 1494 1495 1496 1497 1498
			/*
			 * If we can't replace bf->skb with a new skb under
			 * memory pressure, just skip this packet
			 */
			if (!next_skb)
				goto next;
1499

1500
			dma_unmap_single(ah->dev, bf->skbaddr,
1501
					 common->rx_bufsize,
1502
					 DMA_FROM_DEVICE);
1503

1504
			skb_put(skb, rs.rs_datalen);
1505

1506
			ath5k_receive_frame(ah, skb, &rs);
1507

1508 1509
			bf->skb = next_skb;
			bf->skbaddr = next_skb_addr;
1510
		}
1511
next:
1512 1513
		list_move_tail(&bf->list, &ah->rxbuf);
	} while (ath5k_rxbuf_setup(ah, bf) == 0);
1514
unlock:
1515 1516 1517
	spin_unlock(&ah->rxbuflock);
	ah->rx_pending = false;
	ath5k_set_current_imask(ah);
1518 1519
}

B
Bruno Randolf 已提交
1520

1521 1522 1523
/*************\
* TX Handling *
\*************/
B
Bruno Randolf 已提交
1524

1525
void
1526 1527
ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
	       struct ath5k_txq *txq)
1528
{
1529
	struct ath5k_hw *ah = hw->priv;
1530 1531 1532
	struct ath5k_buf *bf;
	unsigned long flags;
	int padsize;
B
Bruno Randolf 已提交
1533

1534
	trace_ath5k_tx(ah, skb, txq);
B
Bruno Randolf 已提交
1535

1536 1537 1538 1539 1540 1541
	/*
	 * The hardware expects the header padded to 4 byte boundaries.
	 * If this is not the case, we add the padding after the header.
	 */
	padsize = ath5k_add_padding(skb);
	if (padsize < 0) {
1542
		ATH5K_ERR(ah, "tx hdrlen not %%4: not enough"
1543 1544 1545
			  " headroom to pad");
		goto drop_packet;
	}
1546

1547 1548
	if (txq->txq_len >= txq->txq_max &&
	    txq->qnum <= AR5K_TX_QUEUE_ID_DATA_MAX)
B
Bruno Randolf 已提交
1549 1550
		ieee80211_stop_queue(hw, txq->qnum);

1551 1552 1553 1554
	spin_lock_irqsave(&ah->txbuflock, flags);
	if (list_empty(&ah->txbuf)) {
		ATH5K_ERR(ah, "no further txbuf available, dropping packet\n");
		spin_unlock_irqrestore(&ah->txbuflock, flags);
B
Bruno Randolf 已提交
1555
		ieee80211_stop_queues(hw);
1556
		goto drop_packet;
1557
	}
1558
	bf = list_first_entry(&ah->txbuf, struct ath5k_buf, list);
1559
	list_del(&bf->list);
1560 1561
	ah->txbuf_len--;
	if (list_empty(&ah->txbuf))
1562
		ieee80211_stop_queues(hw);
1563
	spin_unlock_irqrestore(&ah->txbuflock, flags);
1564 1565 1566

	bf->skb = skb;

1567
	if (ath5k_txbuf_setup(ah, bf, txq, padsize)) {
1568
		bf->skb = NULL;
1569 1570 1571 1572
		spin_lock_irqsave(&ah->txbuflock, flags);
		list_add_tail(&bf->list, &ah->txbuf);
		ah->txbuf_len++;
		spin_unlock_irqrestore(&ah->txbuflock, flags);
1573
		goto drop_packet;
1574
	}
1575
	return;
1576

1577 1578
drop_packet:
	dev_kfree_skb_any(skb);
1579 1580
}

1581
static void
1582
ath5k_tx_frame_completed(struct ath5k_hw *ah, struct sk_buff *skb,
1583
			 struct ath5k_txq *txq, struct ath5k_tx_status *ts)
1584 1585
{
	struct ieee80211_tx_info *info;
1586
	u8 tries[3];
1587 1588
	int i;

1589 1590
	ah->stats.tx_all_count++;
	ah->stats.tx_bytes_count += skb->len;
1591 1592
	info = IEEE80211_SKB_CB(skb);

1593 1594 1595 1596
	tries[0] = info->status.rates[0].count;
	tries[1] = info->status.rates[1].count;
	tries[2] = info->status.rates[2].count;

1597
	ieee80211_tx_info_clear_status(info);
1598 1599

	for (i = 0; i < ts->ts_final_idx; i++) {
1600 1601 1602
		struct ieee80211_tx_rate *r =
			&info->status.rates[i];

1603
		r->count = tries[i];
1604 1605
	}

1606
	info->status.rates[ts->ts_final_idx].count = ts->ts_final_retry;
1607
	info->status.rates[ts->ts_final_idx + 1].idx = -1;
1608 1609

	if (unlikely(ts->ts_status)) {
1610
		ah->stats.ack_fail++;
1611 1612
		if (ts->ts_status & AR5K_TXERR_FILT) {
			info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
1613
			ah->stats.txerr_filt++;
1614 1615
		}
		if (ts->ts_status & AR5K_TXERR_XRETRY)
1616
			ah->stats.txerr_retry++;
1617
		if (ts->ts_status & AR5K_TXERR_FIFO)
1618
			ah->stats.txerr_fifo++;
1619 1620 1621
	} else {
		info->flags |= IEEE80211_TX_STAT_ACK;
		info->status.ack_signal = ts->ts_rssi;
1622 1623 1624

		/* count the successful attempt as well */
		info->status.rates[ts->ts_final_idx].count++;
1625 1626 1627 1628 1629 1630 1631 1632 1633
	}

	/*
	* Remove MAC header padding before giving the frame
	* back to mac80211.
	*/
	ath5k_remove_padding(skb);

	if (ts->ts_antenna > 0 && ts->ts_antenna < 5)
1634
		ah->stats.antenna_tx[ts->ts_antenna]++;
1635
	else
1636
		ah->stats.antenna_tx[0]++; /* invalid */
1637

1638 1639
	trace_ath5k_tx_complete(ah, skb, txq, ts);
	ieee80211_tx_status(ah->hw, skb);
1640
}
1641 1642

static void
1643
ath5k_tx_processq(struct ath5k_hw *ah, struct ath5k_txq *txq)
1644
{
1645 1646 1647 1648
	struct ath5k_tx_status ts = {};
	struct ath5k_buf *bf, *bf0;
	struct ath5k_desc *ds;
	struct sk_buff *skb;
1649
	int ret;
1650

1651 1652
	spin_lock(&txq->lock);
	list_for_each_entry_safe(bf, bf0, &txq->q, list) {
1653 1654 1655 1656 1657 1658 1659

		txq->txq_poll_mark = false;

		/* skb might already have been processed last time. */
		if (bf->skb != NULL) {
			ds = bf->desc;

1660
			ret = ah->ah_proc_tx_desc(ah, ds, &ts);
1661 1662 1663
			if (unlikely(ret == -EINPROGRESS))
				break;
			else if (unlikely(ret)) {
1664
				ATH5K_ERR(ah,
1665 1666 1667 1668 1669 1670 1671
					"error %d while processing "
					"queue %u\n", ret, txq->qnum);
				break;
			}

			skb = bf->skb;
			bf->skb = NULL;
1672

1673
			dma_unmap_single(ah->dev, bf->skbaddr, skb->len,
1674
					DMA_TO_DEVICE);
1675
			ath5k_tx_frame_completed(ah, skb, txq, &ts);
1676
		}
1677

1678 1679 1680
		/*
		 * It's possible that the hardware can say the buffer is
		 * completed when it hasn't yet loaded the ds_link from
1681 1682
		 * host memory and moved on.
		 * Always keep the last descriptor to avoid HW races...
1683
		 */
1684 1685 1686 1687
		if (ath5k_hw_get_txdp(ah, txq->qnum) != bf->daddr) {
			spin_lock(&ah->txbuflock);
			list_move_tail(&bf->list, &ah->txbuf);
			ah->txbuf_len++;
1688
			txq->txq_len--;
1689
			spin_unlock(&ah->txbuflock);
1690
		}
1691 1692
	}
	spin_unlock(&txq->lock);
B
Bruno Randolf 已提交
1693
	if (txq->txq_len < ATH5K_TXQ_LEN_LOW && txq->qnum < 4)
1694
		ieee80211_wake_queue(ah->hw, txq->qnum);
1695 1696 1697 1698 1699
}

static void
ath5k_tasklet_tx(unsigned long data)
{
B
Bob Copeland 已提交
1700
	int i;
1701
	struct ath5k_hw *ah = (void *)data;
1702

1703
	for (i = 0; i < AR5K_NUM_TX_QUEUES; i++)
1704
		if (ah->txqs[i].setup && (ah->ah_txq_isr_txok_all & BIT(i)))
1705
			ath5k_tx_processq(ah, &ah->txqs[i]);
1706

1707 1708
	ah->tx_pending = false;
	ath5k_set_current_imask(ah);
1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719
}


/*****************\
* Beacon handling *
\*****************/

/*
 * Setup the beacon frame for transmit.
 */
static int
1720
ath5k_beacon_setup(struct ath5k_hw *ah, struct ath5k_buf *bf)
1721 1722
{
	struct sk_buff *skb = bf->skb;
J
Johannes Berg 已提交
1723
	struct	ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1724
	struct ath5k_desc *ds;
1725 1726
	int ret = 0;
	u8 antenna;
1727
	u32 flags;
1728
	const int padsize = 0;
1729

1730
	bf->skbaddr = dma_map_single(ah->dev, skb->data, skb->len,
1731
			DMA_TO_DEVICE);
1732
	ATH5K_DBG(ah, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
1733 1734
			"skbaddr %llx\n", skb, skb->data, skb->len,
			(unsigned long long)bf->skbaddr);
1735

1736 1737
	if (dma_mapping_error(ah->dev, bf->skbaddr)) {
		ATH5K_ERR(ah, "beacon DMA mapping failed\n");
1738 1739
		dev_kfree_skb_any(skb);
		bf->skb = NULL;
1740 1741 1742 1743
		return -EIO;
	}

	ds = bf->desc;
1744
	antenna = ah->ah_tx_ant;
1745 1746

	flags = AR5K_TXDESC_NOACK;
1747
	if (ah->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
1748 1749
		ds->ds_link = bf->daddr;	/* self-linked */
		flags |= AR5K_TXDESC_VEOL;
1750
	} else
1751
		ds->ds_link = 0;
1752 1753 1754 1755 1756 1757 1758

	/*
	 * If we use multiple antennas on AP and use
	 * the Sectored AP scenario, switch antenna every
	 * 4 beacons to make sure everybody hears our AP.
	 * When a client tries to associate, hw will keep
	 * track of the tx antenna to be used for this client
1759
	 * automatically, based on ACKed packets.
1760 1761 1762 1763 1764
	 *
	 * Note: AP still listens and transmits RTS on the
	 * default antenna which is supposed to be an omni.
	 *
	 * Note2: On sectored scenarios it's possible to have
B
Bob Copeland 已提交
1765 1766 1767 1768 1769
	 * multiple antennas (1 omni -- the default -- and 14
	 * sectors), so if we choose to actually support this
	 * mode, we need to allow the user to set how many antennas
	 * we have and tweak the code below to send beacons
	 * on all of them.
1770 1771
	 */
	if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
1772
		antenna = ah->bsent & 4 ? 2 : 1;
1773

1774

1775 1776 1777
	/* FIXME: If we are in g mode and rate is a CCK rate
	 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
	 * from tx power (value is in dB units already) */
1778
	ds->ds_data = bf->skbaddr;
1779
	ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
1780
			ieee80211_get_hdrlen_from_skb(skb), padsize,
1781 1782
			AR5K_PKT_TYPE_BEACON,
			(ah->ah_txpower.txp_requested * 2),
1783
			ieee80211_get_tx_rate(ah->hw, info)->hw_value,
1784
			1, AR5K_TXKEYIX_INVALID,
1785
			antenna, flags, 0, 0);
1786 1787 1788 1789 1790
	if (ret)
		goto err_unmap;

	return 0;
err_unmap:
1791
	dma_unmap_single(ah->dev, bf->skbaddr, skb->len, DMA_TO_DEVICE);
1792 1793 1794
	return ret;
}

1795 1796 1797 1798 1799 1800 1801
/*
 * Updates the beacon that is sent by ath5k_beacon_send.  For adhoc,
 * this is called only once at config_bss time, for AP we do it every
 * SWBA interrupt so that the TIM will reflect buffered frames.
 *
 * Called with the beacon lock.
 */
1802
int
1803 1804 1805
ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
{
	int ret;
1806
	struct ath5k_hw *ah = hw->priv;
1807
	struct ath5k_vif *avf;
1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821
	struct sk_buff *skb;

	if (WARN_ON(!vif)) {
		ret = -EINVAL;
		goto out;
	}

	skb = ieee80211_beacon_get(hw, vif);

	if (!skb) {
		ret = -ENOMEM;
		goto out;
	}

1822
	avf = (void *)vif->drv_priv;
1823
	ath5k_txbuf_free_skb(ah, avf->bbuf);
1824
	avf->bbuf->skb = skb;
1825
	ret = ath5k_beacon_setup(ah, avf->bbuf);
1826 1827 1828 1829
out:
	return ret;
}

1830 1831 1832 1833 1834
/*
 * Transmit a beacon frame at SWBA.  Dynamic updates to the
 * frame contents are done as needed and the slot time is
 * also adjusted based on current state.
 *
1835 1836
 * This is called from software irq context (beacontq tasklets)
 * or user context from ath5k_beacon_config.
1837 1838
 */
static void
1839
ath5k_beacon_send(struct ath5k_hw *ah)
1840
{
1841 1842 1843
	struct ieee80211_vif *vif;
	struct ath5k_vif *avf;
	struct ath5k_buf *bf;
1844
	struct sk_buff *skb;
1845
	int err;
1846

1847
	ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON, "in beacon_send\n");
1848 1849 1850

	/*
	 * Check if the previous beacon has gone out.  If
B
Bob Copeland 已提交
1851
	 * not, don't don't try to post another: skip this
1852 1853 1854 1855
	 * period and wait for the next.  Missed beacons
	 * indicate a problem and should not occur.  If we
	 * miss too many consecutive beacons reset the device.
	 */
1856 1857 1858 1859 1860 1861
	if (unlikely(ath5k_hw_num_tx_pending(ah, ah->bhalq) != 0)) {
		ah->bmisscount++;
		ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
			"missed %u consecutive beacons\n", ah->bmisscount);
		if (ah->bmisscount > 10) {	/* NB: 10 is a guess */
			ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
1862
				"stuck beacon time (%u missed)\n",
1863 1864
				ah->bmisscount);
			ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
1865
				  "stuck beacon, resetting\n");
1866
			ieee80211_queue_work(ah->hw, &ah->reset_work);
1867 1868 1869
		}
		return;
	}
1870 1871
	if (unlikely(ah->bmisscount != 0)) {
		ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
1872
			"resume beacon xmit after %u misses\n",
1873 1874
			ah->bmisscount);
		ah->bmisscount = 0;
1875 1876
	}

1877 1878
	if ((ah->opmode == NL80211_IFTYPE_AP && ah->num_ap_vifs +
			ah->num_mesh_vifs > 1) ||
1879
			ah->opmode == NL80211_IFTYPE_MESH_POINT) {
1880 1881
		u64 tsf = ath5k_hw_get_tsf64(ah);
		u32 tsftu = TSF_TO_TU(tsf);
1882 1883 1884
		int slot = ((tsftu % ah->bintval) * ATH_BCBUF) / ah->bintval;
		vif = ah->bslot[(slot + 1) % ATH_BCBUF];
		ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
1885
			"tsf %llx tsftu %x intval %u slot %u vif %p\n",
1886
			(unsigned long long)tsf, tsftu, ah->bintval, slot, vif);
1887
	} else /* only one interface */
1888
		vif = ah->bslot[0];
1889 1890 1891 1892 1893 1894 1895

	if (!vif)
		return;

	avf = (void *)vif->drv_priv;
	bf = avf->bbuf;

1896 1897 1898 1899 1900
	/*
	 * Stop any current dma and put the new frame on the queue.
	 * This should never fail since we check above that no frames
	 * are still pending on the queue.
	 */
1901 1902
	if (unlikely(ath5k_hw_stop_beacon_queue(ah, ah->bhalq))) {
		ATH5K_WARN(ah, "beacon queue %u didn't start/stop ?\n", ah->bhalq);
1903 1904 1905
		/* NB: hw still stops DMA, so proceed */
	}

J
Javier Cardona 已提交
1906
	/* refresh the beacon for AP or MESH mode */
1907
	if (ah->opmode == NL80211_IFTYPE_AP ||
1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918
	    ah->opmode == NL80211_IFTYPE_MESH_POINT) {
		err = ath5k_beacon_update(ah->hw, vif);
		if (err)
			return;
	}

	if (unlikely(bf->skb == NULL || ah->opmode == NL80211_IFTYPE_STATION ||
		     ah->opmode == NL80211_IFTYPE_MONITOR)) {
		ATH5K_WARN(ah, "bf=%p bf_skb=%p\n", bf, bf->skb);
		return;
	}
B
Bob Copeland 已提交
1919

1920
	trace_ath5k_tx(ah, bf->skb, &ah->txqs[ah->bhalq]);
1921

1922 1923 1924 1925
	ath5k_hw_set_txdp(ah, ah->bhalq, bf->daddr);
	ath5k_hw_start_tx_dma(ah, ah->bhalq);
	ATH5K_DBG(ah, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
		ah->bhalq, (unsigned long long)bf->daddr, bf->desc);
1926

1927
	skb = ieee80211_get_buffered_bc(ah->hw, vif);
1928
	while (skb) {
1929
		ath5k_tx_queue(ah->hw, skb, ah->cabq);
1930

1931
		if (ah->cabq->txq_len >= ah->cabq->txq_max)
1932 1933
			break;

1934
		skb = ieee80211_get_buffered_bc(ah->hw, vif);
1935 1936
	}

1937
	ah->bsent++;
1938 1939
}

1940 1941 1942
/**
 * ath5k_beacon_update_timers - update beacon timers
 *
1943
 * @ah: struct ath5k_hw pointer we are operating on
1944 1945 1946 1947 1948 1949 1950 1951
 * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
 *          beacon timer update based on the current HW TSF.
 *
 * Calculate the next target beacon transmit time (TBTT) based on the timestamp
 * of a received beacon or the current local hardware TSF and write it to the
 * beacon timer registers.
 *
 * This is called in a variety of situations, e.g. when a beacon is received,
1952
 * when a TSF update has been detected, but also when an new IBSS is created or
1953 1954 1955
 * when we otherwise know we have to update the timers, but we keep it in this
 * function to have it all together in one place.
 */
1956
void
1957
ath5k_beacon_update_timers(struct ath5k_hw *ah, u64 bc_tsf)
1958
{
1959 1960
	u32 nexttbtt, intval, hw_tu, bc_tu;
	u64 hw_tsf;
1961

1962
	intval = ah->bintval & AR5K_BEACON_PERIOD;
1963 1964
	if (ah->opmode == NL80211_IFTYPE_AP && ah->num_ap_vifs
		+ ah->num_mesh_vifs > 1) {
1965 1966
		intval /= ATH_BCBUF;	/* staggered multi-bss beacons */
		if (intval < 15)
1967
			ATH5K_WARN(ah, "intval %u is too low, min 15\n",
1968 1969
				   intval);
	}
1970 1971 1972
	if (WARN_ON(!intval))
		return;

1973 1974
	/* beacon TSF converted to TU */
	bc_tu = TSF_TO_TU(bc_tsf);
1975

1976 1977 1978
	/* current TSF converted to TU */
	hw_tsf = ath5k_hw_get_tsf64(ah);
	hw_tu = TSF_TO_TU(hw_tsf);
1979

1980
#define FUDGE (AR5K_TUNE_SW_BEACON_RESP + 3)
1981
	/* We use FUDGE to make sure the next TBTT is ahead of the current TU.
L
Lucas De Marchi 已提交
1982
	 * Since we later subtract AR5K_TUNE_SW_BEACON_RESP (10) in the timer
1983 1984
	 * configuration we need to make sure it is bigger than that. */

1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999
	if (bc_tsf == -1) {
		/*
		 * no beacons received, called internally.
		 * just need to refresh timers based on HW TSF.
		 */
		nexttbtt = roundup(hw_tu + FUDGE, intval);
	} else if (bc_tsf == 0) {
		/*
		 * no beacon received, probably called by ath5k_reset_tsf().
		 * reset TSF to start with 0.
		 */
		nexttbtt = intval;
		intval |= AR5K_BEACON_RESET_TSF;
	} else if (bc_tsf > hw_tsf) {
		/*
L
Lucas De Marchi 已提交
2000
		 * beacon received, SW merge happened but HW TSF not yet updated.
2001 2002 2003 2004 2005
		 * not possible to reconfigure timers yet, but next time we
		 * receive a beacon with the same BSSID, the hardware will
		 * automatically update the TSF and then we need to reconfigure
		 * the timers.
		 */
2006
		ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019
			"need to wait for HW TSF sync\n");
		return;
	} else {
		/*
		 * most important case for beacon synchronization between STA.
		 *
		 * beacon received and HW TSF has been already updated by HW.
		 * update next TBTT based on the TSF of the beacon, but make
		 * sure it is ahead of our local TSF timer.
		 */
		nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
	}
#undef FUDGE
2020

2021
	ah->nexttbtt = nexttbtt;
2022

2023
	intval |= AR5K_BEACON_ENA;
2024
	ath5k_hw_init_beacon_timers(ah, nexttbtt, intval);
2025 2026 2027 2028 2029 2030

	/*
	 * debugging output last in order to preserve the time critical aspect
	 * of this function
	 */
	if (bc_tsf == -1)
2031
		ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
2032 2033
			"reconfigured timers based on HW TSF\n");
	else if (bc_tsf == 0)
2034
		ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
2035 2036
			"reset HW TSF and timers\n");
	else
2037
		ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
2038 2039
			"updated timers based on beacon TSF\n");

2040
	ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
2041 2042 2043
			  "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
			  (unsigned long long) bc_tsf,
			  (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
2044
	ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
2045 2046 2047
		intval & AR5K_BEACON_PERIOD,
		intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
		intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
2048 2049
}

2050 2051 2052
/**
 * ath5k_beacon_config - Configure the beacon queues and interrupts
 *
2053
 * @ah: struct ath5k_hw pointer we are operating on
2054
 *
2055
 * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
2056
 * interrupts to detect TSF updates only.
2057
 */
2058
void
2059
ath5k_beacon_config(struct ath5k_hw *ah)
2060
{
2061
	spin_lock_bh(&ah->block);
2062 2063
	ah->bmisscount = 0;
	ah->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
2064

2065
	if (ah->enable_beacon) {
2066
		/*
2067 2068
		 * In IBSS mode we use a self-linked tx descriptor and let the
		 * hardware send the beacons automatically. We have to load it
2069
		 * only once here.
2070
		 * We use the SWBA interrupt only to keep track of the beacon
2071
		 * timers in order to detect automatic TSF updates.
2072
		 */
2073
		ath5k_beaconq_config(ah);
2074

2075
		ah->imask |= AR5K_INT_SWBA;
2076

2077
		if (ah->opmode == NL80211_IFTYPE_ADHOC) {
2078
			if (ath5k_hw_hasveol(ah))
2079
				ath5k_beacon_send(ah);
J
Jiri Slaby 已提交
2080
		} else
2081
			ath5k_beacon_update_timers(ah, -1);
2082
	} else {
2083
		ath5k_hw_stop_beacon_queue(ah, ah->bhalq);
2084 2085
	}

2086
	ath5k_hw_set_imr(ah, ah->imask);
2087
	mmiowb();
2088
	spin_unlock_bh(&ah->block);
2089 2090
}

N
Nick Kossifidis 已提交
2091 2092
static void ath5k_tasklet_beacon(unsigned long data)
{
2093
	struct ath5k_hw *ah = (struct ath5k_hw *) data;
N
Nick Kossifidis 已提交
2094 2095 2096 2097 2098 2099

	/*
	 * Software beacon alert--time to send a beacon.
	 *
	 * In IBSS mode we use this interrupt just to
	 * keep track of the next TBTT (target beacon
2100
	 * transmission time) in order to detect whether
N
Nick Kossifidis 已提交
2101 2102
	 * automatic TSF updates happened.
	 */
2103
	if (ah->opmode == NL80211_IFTYPE_ADHOC) {
2104
		/* XXX: only if VEOL supported */
2105 2106 2107
		u64 tsf = ath5k_hw_get_tsf64(ah);
		ah->nexttbtt += ah->bintval;
		ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
N
Nick Kossifidis 已提交
2108 2109
				"SWBA nexttbtt: %x hw_tu: %x "
				"TSF: %llx\n",
2110
				ah->nexttbtt,
N
Nick Kossifidis 已提交
2111 2112 2113
				TSF_TO_TU(tsf),
				(unsigned long long) tsf);
	} else {
2114 2115 2116
		spin_lock(&ah->block);
		ath5k_beacon_send(ah);
		spin_unlock(&ah->block);
N
Nick Kossifidis 已提交
2117 2118 2119
	}
}

2120 2121 2122 2123 2124

/********************\
* Interrupt handling *
\********************/

2125 2126 2127
static void
ath5k_intr_calibration_poll(struct ath5k_hw *ah)
{
2128
	if (time_is_before_eq_jiffies(ah->ah_cal_next_ani) &&
N
Nick Kossifidis 已提交
2129 2130 2131 2132 2133
	   !(ah->ah_cal_mask & AR5K_CALIBRATION_FULL) &&
	   !(ah->ah_cal_mask & AR5K_CALIBRATION_SHORT)) {

		/* Run ANI only when calibration is not active */

2134 2135
		ah->ah_cal_next_ani = jiffies +
			msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_ANI);
2136
		tasklet_schedule(&ah->ani_tasklet);
2137

N
Nick Kossifidis 已提交
2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151
	} else if (time_is_before_eq_jiffies(ah->ah_cal_next_short) &&
		!(ah->ah_cal_mask & AR5K_CALIBRATION_FULL) &&
		!(ah->ah_cal_mask & AR5K_CALIBRATION_SHORT)) {

		/* Run calibration only when another calibration
		 * is not running.
		 *
		 * Note: This is for both full/short calibration,
		 * if it's time for a full one, ath5k_calibrate_work will deal
		 * with it. */

		ah->ah_cal_next_short = jiffies +
			msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_SHORT);
		ieee80211_queue_work(ah->hw, &ah->calib_work);
2152 2153 2154 2155 2156 2157
	}
	/* we could use SWI to generate enough interrupts to meet our
	 * calibration interval requirements, if necessary:
	 * AR5K_REG_ENABLE_BITS(ah, AR5K_CR, AR5K_CR_SWI); */
}

2158
static void
2159
ath5k_schedule_rx(struct ath5k_hw *ah)
2160
{
2161 2162
	ah->rx_pending = true;
	tasklet_schedule(&ah->rxtq);
2163 2164 2165
}

static void
2166
ath5k_schedule_tx(struct ath5k_hw *ah)
2167
{
2168 2169
	ah->tx_pending = true;
	tasklet_schedule(&ah->txtq);
2170 2171
}

P
Pavel Roskin 已提交
2172
static irqreturn_t
2173 2174
ath5k_intr(int irq, void *dev_id)
{
2175
	struct ath5k_hw *ah = dev_id;
2176 2177 2178
	enum ath5k_int status;
	unsigned int counter = 1000;

N
Nick Kossifidis 已提交
2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189

	/*
	 * If hw is not ready (or detached) and we get an
	 * interrupt, or if we have no interrupts pending
	 * (that means it's not for us) skip it.
	 *
	 * NOTE: Group 0/1 PCI interface registers are not
	 * supported on WiSOCs, so we can't check for pending
	 * interrupts (ISR belongs to another register group
	 * so we are ok).
	 */
2190
	if (unlikely(test_bit(ATH_STAT_INVALID, ah->status) ||
N
Nick Kossifidis 已提交
2191 2192
			((ath5k_get_bus_type(ah) != ATH_AHB) &&
			!ath5k_hw_is_intr_pending(ah))))
2193 2194
		return IRQ_NONE;

N
Nick Kossifidis 已提交
2195
	/** Main loop **/
2196
	do {
N
Nick Kossifidis 已提交
2197 2198
		ath5k_hw_get_isr(ah, &status);	/* NB: clears IRQ too */

2199 2200
		ATH5K_DBG(ah, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
				status, ah->imask);
N
Nick Kossifidis 已提交
2201 2202 2203 2204 2205 2206 2207 2208

		/*
		 * Fatal hw error -> Log and reset
		 *
		 * Fatal errors are unrecoverable so we have to
		 * reset the card. These errors include bus and
		 * dma errors.
		 */
2209
		if (unlikely(status & AR5K_INT_FATAL)) {
N
Nick Kossifidis 已提交
2210

2211
			ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
2212
				  "fatal int, resetting\n");
2213
			ieee80211_queue_work(ah->hw, &ah->reset_work);
N
Nick Kossifidis 已提交
2214 2215 2216 2217 2218 2219 2220 2221

		/*
		 * RX Overrun -> Count and reset if needed
		 *
		 * Receive buffers are full. Either the bus is busy or
		 * the CPU is not fast enough to process all received
		 * frames.
		 */
2222
		} else if (unlikely(status & AR5K_INT_RXORN)) {
N
Nick Kossifidis 已提交
2223

B
Bruno Randolf 已提交
2224 2225 2226
			/*
			 * Older chipsets need a reset to come out of this
			 * condition, but we treat it as RX for newer chips.
N
Nick Kossifidis 已提交
2227
			 * We don't know exactly which versions need a reset
B
Bruno Randolf 已提交
2228 2229
			 * this guess is copied from the HAL.
			 */
2230
			ah->stats.rxorn_intr++;
N
Nick Kossifidis 已提交
2231

2232
			if (ah->ah_mac_srev < AR5K_SREV_AR5212) {
2233
				ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
2234
					  "rx overrun, resetting\n");
2235
				ieee80211_queue_work(ah->hw, &ah->reset_work);
2236
			} else
2237
				ath5k_schedule_rx(ah);
N
Nick Kossifidis 已提交
2238

2239
		} else {
N
Nick Kossifidis 已提交
2240 2241

			/* Software Beacon Alert -> Schedule beacon tasklet */
2242
			if (status & AR5K_INT_SWBA)
2243
				tasklet_hi_schedule(&ah->beacontq);
2244

N
Nick Kossifidis 已提交
2245 2246 2247 2248 2249 2250 2251 2252
			/*
			 * No more RX descriptors -> Just count
			 *
			 * NB: the hardware should re-read the link when
			 *     RXE bit is written, but it doesn't work at
			 *     least on older hardware revs.
			 */
			if (status & AR5K_INT_RXEOL)
2253
				ah->stats.rxeol_intr++;
N
Nick Kossifidis 已提交
2254 2255 2256 2257


			/* TX Underrun -> Bump tx trigger level */
			if (status & AR5K_INT_TXURN)
2258
				ath5k_hw_update_tx_triglevel(ah, true);
N
Nick Kossifidis 已提交
2259 2260

			/* RX -> Schedule rx tasklet */
2261
			if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
2262
				ath5k_schedule_rx(ah);
N
Nick Kossifidis 已提交
2263 2264 2265 2266 2267 2268

			/* TX -> Schedule tx tasklet */
			if (status & (AR5K_INT_TXOK
					| AR5K_INT_TXDESC
					| AR5K_INT_TXERR
					| AR5K_INT_TXEOL))
2269
				ath5k_schedule_tx(ah);
N
Nick Kossifidis 已提交
2270 2271 2272 2273 2274 2275

			/* Missed beacon -> TODO
			if (status & AR5K_INT_BMISS)
			*/

			/* MIB event -> Update counters and notify ANI */
2276
			if (status & AR5K_INT_MIB) {
2277
				ah->stats.mib_intr++;
B
Bruno Randolf 已提交
2278
				ath5k_hw_update_mib_counters(ah);
2279
				ath5k_ani_mib_intr(ah);
2280
			}
N
Nick Kossifidis 已提交
2281 2282

			/* GPIO -> Notify RFKill layer */
2283
			if (status & AR5K_INT_GPIO)
2284
				tasklet_schedule(&ah->rf_kill.toggleq);
B
Bob Copeland 已提交
2285

2286
		}
2287 2288 2289 2290

		if (ath5k_get_bus_type(ah) == ATH_AHB)
			break;

2291
	} while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
2292

N
Nick Kossifidis 已提交
2293 2294 2295 2296 2297 2298
	/*
	 * Until we handle rx/tx interrupts mask them on IMR
	 *
	 * NOTE: ah->(rx/tx)_pending are set when scheduling the tasklets
	 * and unset after we 've handled the interrupts.
	 */
2299 2300
	if (ah->rx_pending || ah->tx_pending)
		ath5k_set_current_imask(ah);
2301

2302
	if (unlikely(!counter))
2303
		ATH5K_WARN(ah, "too many interrupts, giving up for now\n");
2304

N
Nick Kossifidis 已提交
2305
	/* Fire up calibration poll */
2306
	ath5k_intr_calibration_poll(ah);
2307

2308 2309 2310 2311 2312 2313 2314 2315
	return IRQ_HANDLED;
}

/*
 * Periodically recalibrate the PHY to account
 * for temperature/environment changes.
 */
static void
N
Nick Kossifidis 已提交
2316
ath5k_calibrate_work(struct work_struct *work)
2317
{
N
Nick Kossifidis 已提交
2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341
	struct ath5k_hw *ah = container_of(work, struct ath5k_hw,
		calib_work);

	/* Should we run a full calibration ? */
	if (time_is_before_eq_jiffies(ah->ah_cal_next_full)) {

		ah->ah_cal_next_full = jiffies +
			msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_FULL);
		ah->ah_cal_mask |= AR5K_CALIBRATION_FULL;

		ATH5K_DBG(ah, ATH5K_DEBUG_CALIBRATE,
				"running full calibration\n");

		if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
			/*
			 * Rfgain is out of bounds, reset the chip
			 * to load new gain values.
			 */
			ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
					"got new rfgain, resetting\n");
			ieee80211_queue_work(ah->hw, &ah->reset_work);
		}
	} else
		ah->ah_cal_mask |= AR5K_CALIBRATION_SHORT;
2342

2343

2344 2345 2346
	ATH5K_DBG(ah, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
		ieee80211_frequency_to_channel(ah->curchan->center_freq),
		ah->curchan->hw_value);
2347

2348 2349
	if (ath5k_hw_phy_calibrate(ah, ah->curchan))
		ATH5K_ERR(ah, "calibration of channel %u failed\n",
2350
			ieee80211_frequency_to_channel(
2351
				ah->curchan->center_freq));
2352

N
Nick Kossifidis 已提交
2353
	/* Clear calibration flags */
2354
	if (ah->ah_cal_mask & AR5K_CALIBRATION_FULL)
N
Nick Kossifidis 已提交
2355
		ah->ah_cal_mask &= ~AR5K_CALIBRATION_FULL;
2356
	else if (ah->ah_cal_mask & AR5K_CALIBRATION_SHORT)
N
Nick Kossifidis 已提交
2357
		ah->ah_cal_mask &= ~AR5K_CALIBRATION_SHORT;
2358 2359 2360
}


2361 2362 2363
static void
ath5k_tasklet_ani(unsigned long data)
{
2364
	struct ath5k_hw *ah = (void *)data;
2365 2366 2367 2368

	ah->ah_cal_mask |= AR5K_CALIBRATION_ANI;
	ath5k_ani_calibration(ah);
	ah->ah_cal_mask &= ~AR5K_CALIBRATION_ANI;
2369 2370 2371
}


2372 2373 2374
static void
ath5k_tx_complete_poll_work(struct work_struct *work)
{
2375
	struct ath5k_hw *ah = container_of(work, struct ath5k_hw,
2376 2377 2378 2379 2380
			tx_complete_work.work);
	struct ath5k_txq *txq;
	int i;
	bool needreset = false;

2381
	mutex_lock(&ah->lock);
2382

2383 2384 2385
	for (i = 0; i < ARRAY_SIZE(ah->txqs); i++) {
		if (ah->txqs[i].setup) {
			txq = &ah->txqs[i];
2386
			spin_lock_bh(&txq->lock);
2387
			if (txq->txq_len > 1) {
2388
				if (txq->txq_poll_mark) {
2389
					ATH5K_DBG(ah, ATH5K_DEBUG_XMIT,
2390 2391 2392
						  "TX queue stuck %d\n",
						  txq->qnum);
					needreset = true;
2393
					txq->txq_stuck++;
2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404
					spin_unlock_bh(&txq->lock);
					break;
				} else {
					txq->txq_poll_mark = true;
				}
			}
			spin_unlock_bh(&txq->lock);
		}
	}

	if (needreset) {
2405
		ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
2406
			  "TX queues stuck, resetting\n");
2407
		ath5k_reset(ah, NULL, true);
2408 2409
	}

2410
	mutex_unlock(&ah->lock);
2411

2412
	ieee80211_queue_delayed_work(ah->hw, &ah->tx_complete_work,
2413 2414 2415 2416
		msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));
}


2417 2418 2419
/*************************\
* Initialization routines *
\*************************/
2420

2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436
static const struct ieee80211_iface_limit if_limits[] = {
	{ .max = 2048,	.types = BIT(NL80211_IFTYPE_STATION) },
	{ .max = 4,	.types =
#ifdef CONFIG_MAC80211_MESH
				 BIT(NL80211_IFTYPE_MESH_POINT) |
#endif
				 BIT(NL80211_IFTYPE_AP) },
};

static const struct ieee80211_iface_combination if_comb = {
	.limits = if_limits,
	.n_limits = ARRAY_SIZE(if_limits),
	.max_interfaces = 2048,
	.num_different_channels = 1,
};

2437
int __devinit
2438
ath5k_init_ah(struct ath5k_hw *ah, const struct ath_bus_ops *bus_ops)
2439
{
2440
	struct ieee80211_hw *hw = ah->hw;
2441 2442 2443 2444 2445
	struct ath_common *common;
	int ret;
	int csz;

	/* Initialize driver private data */
2446
	SET_IEEE80211_DEV(hw, ah->dev);
2447
	hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
2448 2449
			IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
			IEEE80211_HW_SIGNAL_DBM |
2450
			IEEE80211_HW_MFP_CAPABLE |
2451
			IEEE80211_HW_REPORTS_TX_ACK_STATUS;
2452 2453 2454 2455 2456 2457 2458

	hw->wiphy->interface_modes =
		BIT(NL80211_IFTYPE_AP) |
		BIT(NL80211_IFTYPE_STATION) |
		BIT(NL80211_IFTYPE_ADHOC) |
		BIT(NL80211_IFTYPE_MESH_POINT);

2459 2460 2461
	hw->wiphy->iface_combinations = &if_comb;
	hw->wiphy->n_iface_combinations = 1;

2462 2463 2464
	/* SW support for IBSS_RSN is provided by mac80211 */
	hw->wiphy->flags |= WIPHY_FLAG_IBSS_RSN;

2465 2466 2467 2468
	/* both antennas can be configured as RX or TX */
	hw->wiphy->available_antennas_tx = 0x3;
	hw->wiphy->available_antennas_rx = 0x3;

2469 2470 2471 2472 2473 2474 2475
	hw->extra_tx_headroom = 2;
	hw->channel_change_time = 5000;

	/*
	 * Mark the device as detached to avoid processing
	 * interrupts until setup is complete.
	 */
2476
	__set_bit(ATH_STAT_INVALID, ah->status);
2477

2478 2479 2480 2481 2482 2483 2484
	ah->opmode = NL80211_IFTYPE_STATION;
	ah->bintval = 1000;
	mutex_init(&ah->lock);
	spin_lock_init(&ah->rxbuflock);
	spin_lock_init(&ah->txbuflock);
	spin_lock_init(&ah->block);
	spin_lock_init(&ah->irqlock);
2485 2486

	/* Setup interrupt handler */
2487
	ret = request_irq(ah->irq, ath5k_intr, IRQF_SHARED, "ath", ah);
2488
	if (ret) {
2489
		ATH5K_ERR(ah, "request_irq failed\n");
2490 2491 2492
		goto err;
	}

2493
	common = ath5k_hw_common(ah);
2494 2495
	common->ops = &ath5k_common_ops;
	common->bus_ops = bus_ops;
2496
	common->ah = ah;
2497
	common->hw = hw;
2498
	common->priv = ah;
2499
	common->clockrate = 40;
2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510

	/*
	 * Cache line size is used to size and align various
	 * structures used to communicate with the hardware.
	 */
	ath5k_read_cachesize(common, &csz);
	common->cachelsz = csz << 2; /* convert to bytes */

	spin_lock_init(&common->cc_lock);

	/* Initialize device */
2511
	ret = ath5k_hw_init(ah);
2512
	if (ret)
2513
		goto err_irq;
2514

2515 2516
	/* Set up multi-rate retry capabilities */
	if (ah->ah_capabilities.cap_has_mrr_support) {
2517
		hw->max_rates = 4;
2518 2519
		hw->max_rate_tries = max(AR5K_INIT_RETRY_SHORT,
					 AR5K_INIT_RETRY_LONG);
2520 2521 2522 2523 2524 2525 2526 2527 2528
	}

	hw->vif_data_size = sizeof(struct ath5k_vif);

	/* Finish private driver data initialization */
	ret = ath5k_init(hw);
	if (ret)
		goto err_ah;

2529 2530 2531 2532
	ATH5K_INFO(ah, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
			ath5k_chip_name(AR5K_VERSION_MAC, ah->ah_mac_srev),
					ah->ah_mac_srev,
					ah->ah_phy_revision);
2533

2534
	if (!ah->ah_single_chip) {
2535
		/* Single chip radio (!RF5111) */
2536 2537
		if (ah->ah_radio_5ghz_revision &&
			!ah->ah_radio_2ghz_revision) {
2538 2539
			/* No 5GHz support -> report 2GHz radio */
			if (!test_bit(AR5K_MODE_11A,
2540 2541
				ah->ah_capabilities.cap_mode)) {
				ATH5K_INFO(ah, "RF%s 2GHz radio found (0x%x)\n",
2542
					ath5k_chip_name(AR5K_VERSION_RAD,
2543 2544
						ah->ah_radio_5ghz_revision),
						ah->ah_radio_5ghz_revision);
2545
			/* No 2GHz support (5110 and some
2546
			 * 5GHz only cards) -> report 5GHz radio */
2547
			} else if (!test_bit(AR5K_MODE_11B,
2548 2549
				ah->ah_capabilities.cap_mode)) {
				ATH5K_INFO(ah, "RF%s 5GHz radio found (0x%x)\n",
2550
					ath5k_chip_name(AR5K_VERSION_RAD,
2551 2552
						ah->ah_radio_5ghz_revision),
						ah->ah_radio_5ghz_revision);
2553 2554
			/* Multiband radio */
			} else {
2555
				ATH5K_INFO(ah, "RF%s multiband radio found"
2556 2557
					" (0x%x)\n",
					ath5k_chip_name(AR5K_VERSION_RAD,
2558 2559
						ah->ah_radio_5ghz_revision),
						ah->ah_radio_5ghz_revision);
2560 2561 2562 2563
			}
		}
		/* Multi chip radio (RF5111 - RF2111) ->
		 * report both 2GHz/5GHz radios */
2564 2565 2566
		else if (ah->ah_radio_5ghz_revision &&
				ah->ah_radio_2ghz_revision) {
			ATH5K_INFO(ah, "RF%s 5GHz radio found (0x%x)\n",
2567
				ath5k_chip_name(AR5K_VERSION_RAD,
2568 2569 2570
					ah->ah_radio_5ghz_revision),
					ah->ah_radio_5ghz_revision);
			ATH5K_INFO(ah, "RF%s 2GHz radio found (0x%x)\n",
2571
				ath5k_chip_name(AR5K_VERSION_RAD,
2572 2573
					ah->ah_radio_2ghz_revision),
					ah->ah_radio_2ghz_revision);
2574 2575 2576
		}
	}

2577
	ath5k_debug_init_device(ah);
2578 2579

	/* ready to process interrupts */
2580
	__clear_bit(ATH_STAT_INVALID, ah->status);
2581 2582 2583

	return 0;
err_ah:
2584
	ath5k_hw_deinit(ah);
2585
err_irq:
2586
	free_irq(ah->irq, ah);
2587 2588 2589 2590
err:
	return ret;
}

2591
static int
2592
ath5k_stop_locked(struct ath5k_hw *ah)
2593 2594
{

2595 2596
	ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "invalid %u\n",
			test_bit(ATH_STAT_INVALID, ah->status));
2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612

	/*
	 * Shutdown the hardware and driver:
	 *    stop output from above
	 *    disable interrupts
	 *    turn off timers
	 *    turn off the radio
	 *    clear transmit machinery
	 *    clear receive machinery
	 *    drain and release tx queues
	 *    reclaim beacon resources
	 *    power down hardware
	 *
	 * Note that some of this work is not possible if the
	 * hardware is gone (invalid).
	 */
2613
	ieee80211_stop_queues(ah->hw);
2614

2615 2616
	if (!test_bit(ATH_STAT_INVALID, ah->status)) {
		ath5k_led_off(ah);
2617
		ath5k_hw_set_imr(ah, 0);
2618 2619
		synchronize_irq(ah->irq);
		ath5k_rx_stop(ah);
2620
		ath5k_hw_dma_stop(ah);
2621
		ath5k_drain_tx_buffs(ah);
2622 2623 2624 2625
		ath5k_hw_phy_disable(ah);
	}

	return 0;
2626 2627
}

2628
int ath5k_start(struct ieee80211_hw *hw)
2629
{
2630
	struct ath5k_hw *ah = hw->priv;
2631 2632
	struct ath_common *common = ath5k_hw_common(ah);
	int ret, i;
2633

2634
	mutex_lock(&ah->lock);
2635

2636
	ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "mode %d\n", ah->opmode);
2637 2638

	/*
2639 2640
	 * Stop anything previously setup.  This is safe
	 * no matter this is the first time through or not.
2641
	 */
2642
	ath5k_stop_locked(ah);
2643

2644 2645 2646 2647 2648 2649 2650
	/*
	 * The basic interface to setting the hardware in a good
	 * state is ``reset''.  On return the hardware is known to
	 * be powered up and with interrupts disabled.  This must
	 * be followed by initialization of the appropriate bits
	 * and then setup of the interrupt mask.
	 */
2651
	ah->curchan = ah->hw->conf.channel;
N
Nick Kossifidis 已提交
2652 2653 2654 2655 2656 2657 2658 2659 2660
	ah->imask = AR5K_INT_RXOK
		| AR5K_INT_RXERR
		| AR5K_INT_RXEOL
		| AR5K_INT_RXORN
		| AR5K_INT_TXDESC
		| AR5K_INT_TXEOL
		| AR5K_INT_FATAL
		| AR5K_INT_GLOBAL
		| AR5K_INT_MIB;
2661

2662
	ret = ath5k_reset(ah, NULL, false);
2663 2664
	if (ret)
		goto done;
2665

2666 2667
	if (!ath5k_modparam_no_hw_rfkill_switch)
		ath5k_rfkill_hw_start(ah);
2668 2669 2670 2671 2672 2673 2674 2675

	/*
	 * Reset the key cache since some parts do not reset the
	 * contents on initial power up or resume from suspend.
	 */
	for (i = 0; i < common->keymax; i++)
		ath_hw_keyreset(common, (u16) i);

N
Nick Kossifidis 已提交
2676 2677 2678
	/* Use higher rates for acks instead of base
	 * rate */
	ah->ah_ack_bitrate_high = true;
2679

2680 2681
	for (i = 0; i < ARRAY_SIZE(ah->bslot); i++)
		ah->bslot[i] = NULL;
2682

2683 2684 2685
	ret = 0;
done:
	mmiowb();
2686
	mutex_unlock(&ah->lock);
2687

2688
	ieee80211_queue_delayed_work(ah->hw, &ah->tx_complete_work,
2689 2690
			msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));

2691 2692 2693
	return ret;
}

2694
static void ath5k_stop_tasklets(struct ath5k_hw *ah)
2695
{
2696 2697 2698 2699 2700 2701
	ah->rx_pending = false;
	ah->tx_pending = false;
	tasklet_kill(&ah->rxtq);
	tasklet_kill(&ah->txtq);
	tasklet_kill(&ah->beacontq);
	tasklet_kill(&ah->ani_tasklet);
2702 2703 2704 2705 2706 2707 2708 2709
}

/*
 * Stop the device, grabbing the top-level lock to protect
 * against concurrent entry through ath5k_init (which can happen
 * if another thread does a system call and the thread doing the
 * stop is preempted).
 */
2710
void ath5k_stop(struct ieee80211_hw *hw)
2711
{
2712
	struct ath5k_hw *ah = hw->priv;
2713 2714
	int ret;

2715 2716 2717
	mutex_lock(&ah->lock);
	ret = ath5k_stop_locked(ah);
	if (ret == 0 && !test_bit(ATH_STAT_INVALID, ah->status)) {
2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737
		/*
		 * Don't set the card in full sleep mode!
		 *
		 * a) When the device is in this state it must be carefully
		 * woken up or references to registers in the PCI clock
		 * domain may freeze the bus (and system).  This varies
		 * by chip and is mostly an issue with newer parts
		 * (madwifi sources mentioned srev >= 0x78) that go to
		 * sleep more quickly.
		 *
		 * b) On older chips full sleep results a weird behaviour
		 * during wakeup. I tested various cards with srev < 0x78
		 * and they don't wake up after module reload, a second
		 * module reload is needed to bring the card up again.
		 *
		 * Until we figure out what's going on don't enable
		 * full chip reset on any chip (this is what Legacy HAL
		 * and Sam's HAL do anyway). Instead Perform a full reset
		 * on the device (same as initial state after attach) and
		 * leave it idle (keep MAC/BB on warm reset) */
2738
		ret = ath5k_hw_on_hold(ah);
2739

2740
		ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
2741
				"putting device to sleep\n");
2742 2743
	}

2744
	mmiowb();
2745
	mutex_unlock(&ah->lock);
2746

2747
	ath5k_stop_tasklets(ah);
2748

2749
	cancel_delayed_work_sync(&ah->tx_complete_work);
2750

2751 2752
	if (!ath5k_modparam_no_hw_rfkill_switch)
		ath5k_rfkill_hw_stop(ah);
2753 2754
}

2755 2756 2757
/*
 * Reset the hardware.  If chan is not NULL, then also pause rx/tx
 * and change to the given channel.
2758
 *
2759
 * This should be called with ah->lock.
2760
 */
2761
static int
2762
ath5k_reset(struct ath5k_hw *ah, struct ieee80211_channel *chan,
2763
							bool skip_pcu)
2764
{
B
Bruno Randolf 已提交
2765
	struct ath_common *common = ath5k_hw_common(ah);
N
Nick Kossifidis 已提交
2766
	int ret, ani_mode;
2767
	bool fast;
2768

2769
	ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "resetting\n");
2770

2771
	ath5k_hw_set_imr(ah, 0);
2772 2773
	synchronize_irq(ah->irq);
	ath5k_stop_tasklets(ah);
2774

L
Lucas De Marchi 已提交
2775
	/* Save ani mode and disable ANI during
N
Nick Kossifidis 已提交
2776 2777
	 * reset. If we don't we might get false
	 * PHY error interrupts. */
2778
	ani_mode = ah->ani_state.ani_mode;
N
Nick Kossifidis 已提交
2779 2780
	ath5k_ani_init(ah, ATH5K_ANI_MODE_OFF);

2781 2782 2783
	/* We are going to empty hw queues
	 * so we should also free any remaining
	 * tx buffers */
2784
	ath5k_drain_tx_buffs(ah);
2785
	if (chan)
2786
		ah->curchan = chan;
2787 2788 2789

	fast = ((chan != NULL) && modparam_fastchanswitch) ? 1 : 0;

2790
	ret = ath5k_hw_reset(ah, ah->opmode, ah->curchan, fast, skip_pcu);
J
Jiri Slaby 已提交
2791
	if (ret) {
2792
		ATH5K_ERR(ah, "can't reset hardware (%d)\n", ret);
2793 2794
		goto err;
	}
J
Jiri Slaby 已提交
2795

2796
	ret = ath5k_rx_start(ah);
J
Jiri Slaby 已提交
2797
	if (ret) {
2798
		ATH5K_ERR(ah, "can't start recv logic\n");
2799 2800
		goto err;
	}
J
Jiri Slaby 已提交
2801

N
Nick Kossifidis 已提交
2802
	ath5k_ani_init(ah, ani_mode);
2803

N
Nick Kossifidis 已提交
2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821
	/*
	 * Set calibration intervals
	 *
	 * Note: We don't need to run calibration imediately
	 * since some initial calibration is done on reset
	 * even for fast channel switching. Also on scanning
	 * this will get set again and again and it won't get
	 * executed unless we connect somewhere and spend some
	 * time on the channel (that's what calibration needs
	 * anyway to be accurate).
	 */
	ah->ah_cal_next_full = jiffies +
		msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_FULL);
	ah->ah_cal_next_ani = jiffies +
		msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_ANI);
	ah->ah_cal_next_short = jiffies +
		msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_SHORT);

2822
	ewma_init(&ah->ah_beacon_rssi_avg, 1024, 8);
2823

B
Bruno Randolf 已提交
2824
	/* clear survey data and cycle counters */
2825
	memset(&ah->survey, 0, sizeof(ah->survey));
2826
	spin_lock_bh(&common->cc_lock);
B
Bruno Randolf 已提交
2827 2828 2829
	ath_hw_cycle_counters_update(common);
	memset(&common->cc_survey, 0, sizeof(common->cc_survey));
	memset(&common->cc_ani, 0, sizeof(common->cc_ani));
2830
	spin_unlock_bh(&common->cc_lock);
B
Bruno Randolf 已提交
2831

2832
	/*
J
Jiri Slaby 已提交
2833 2834 2835 2836 2837
	 * Change channels and update the h/w rate map if we're switching;
	 * e.g. 11a to 11b/g.
	 *
	 * We may be doing a reset in response to an ioctl that changes the
	 * channel so update any state that might change as a result.
2838 2839 2840
	 *
	 * XXX needed?
	 */
2841
/*	ath5k_chan_change(ah, c); */
2842

2843
	ath5k_beacon_config(ah);
J
Jiri Slaby 已提交
2844
	/* intrs are enabled by ath5k_beacon_config */
2845

2846
	ieee80211_wake_queues(ah->hw);
B
Bruno Randolf 已提交
2847

2848 2849 2850 2851 2852
	return 0;
err:
	return ret;
}

2853 2854
static void ath5k_reset_work(struct work_struct *work)
{
2855
	struct ath5k_hw *ah = container_of(work, struct ath5k_hw,
2856 2857
		reset_work);

2858 2859 2860
	mutex_lock(&ah->lock);
	ath5k_reset(ah, NULL, true);
	mutex_unlock(&ah->lock);
2861 2862
}

2863
static int __devinit
2864
ath5k_init(struct ieee80211_hw *hw)
2865
{
2866

2867
	struct ath5k_hw *ah = hw->priv;
2868
	struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
B
Bruno Randolf 已提交
2869
	struct ath5k_txq *txq;
2870
	u8 mac[ETH_ALEN] = {};
2871 2872 2873
	int ret;


2874 2875
	/*
	 * Collect the channel list.  The 802.11 layer
2876
	 * is responsible for filtering this list based
2877 2878 2879 2880 2881
	 * on settings like the phy mode and regulatory
	 * domain restrictions.
	 */
	ret = ath5k_setup_bands(hw);
	if (ret) {
2882
		ATH5K_ERR(ah, "can't get channels\n");
2883 2884
		goto err;
	}
J
Jiri Slaby 已提交
2885

2886 2887 2888
	/*
	 * Allocate tx+rx descriptors and populate the lists.
	 */
2889
	ret = ath5k_desc_alloc(ah);
2890
	if (ret) {
2891
		ATH5K_ERR(ah, "can't allocate descriptors\n");
2892 2893
		goto err;
	}
2894

2895 2896 2897 2898 2899 2900 2901 2902
	/*
	 * Allocate hardware transmit queues: one queue for
	 * beacon frames and one data queue for each QoS
	 * priority.  Note that hw functions handle resetting
	 * these queues at the needed time.
	 */
	ret = ath5k_beaconq_setup(ah);
	if (ret < 0) {
2903
		ATH5K_ERR(ah, "can't setup a beacon xmit queue\n");
2904 2905
		goto err_desc;
	}
2906 2907 2908 2909 2910
	ah->bhalq = ret;
	ah->cabq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_CAB, 0);
	if (IS_ERR(ah->cabq)) {
		ATH5K_ERR(ah, "can't setup cab queue\n");
		ret = PTR_ERR(ah->cabq);
2911 2912
		goto err_bhal;
	}
2913

2914 2915 2916 2917 2918
	/* 5211 and 5212 usually support 10 queues but we better rely on the
	 * capability information */
	if (ah->ah_capabilities.cap_queues.q_tx_num >= 6) {
		/* This order matches mac80211's queue priority, so we can
		* directly use the mac80211 queue number without any mapping */
2919
		txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VO);
2920
		if (IS_ERR(txq)) {
2921
			ATH5K_ERR(ah, "can't setup xmit queue\n");
2922 2923 2924
			ret = PTR_ERR(txq);
			goto err_queues;
		}
2925
		txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VI);
2926
		if (IS_ERR(txq)) {
2927
			ATH5K_ERR(ah, "can't setup xmit queue\n");
2928 2929 2930
			ret = PTR_ERR(txq);
			goto err_queues;
		}
2931
		txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BE);
2932
		if (IS_ERR(txq)) {
2933
			ATH5K_ERR(ah, "can't setup xmit queue\n");
2934 2935 2936
			ret = PTR_ERR(txq);
			goto err_queues;
		}
2937
		txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
2938
		if (IS_ERR(txq)) {
2939
			ATH5K_ERR(ah, "can't setup xmit queue\n");
2940 2941 2942 2943 2944 2945
			ret = PTR_ERR(txq);
			goto err_queues;
		}
		hw->queues = 4;
	} else {
		/* older hardware (5210) can only support one data queue */
2946
		txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BE);
2947
		if (IS_ERR(txq)) {
2948
			ATH5K_ERR(ah, "can't setup xmit queue\n");
2949 2950 2951 2952 2953
			ret = PTR_ERR(txq);
			goto err_queues;
		}
		hw->queues = 1;
	}
2954

2955 2956 2957 2958
	tasklet_init(&ah->rxtq, ath5k_tasklet_rx, (unsigned long)ah);
	tasklet_init(&ah->txtq, ath5k_tasklet_tx, (unsigned long)ah);
	tasklet_init(&ah->beacontq, ath5k_tasklet_beacon, (unsigned long)ah);
	tasklet_init(&ah->ani_tasklet, ath5k_tasklet_ani, (unsigned long)ah);
2959

2960
	INIT_WORK(&ah->reset_work, ath5k_reset_work);
N
Nick Kossifidis 已提交
2961
	INIT_WORK(&ah->calib_work, ath5k_calibrate_work);
2962
	INIT_DELAYED_WORK(&ah->tx_complete_work, ath5k_tx_complete_poll_work);
2963

2964
	ret = ath5k_hw_common(ah)->bus_ops->eeprom_read_mac(ah, mac);
2965
	if (ret) {
2966
		ATH5K_ERR(ah, "unable to read address from EEPROM\n");
2967
		goto err_queues;
2968
	}
2969

2970 2971
	SET_IEEE80211_PERM_ADDR(hw, mac);
	/* All MAC address bits matter for ACKs */
2972
	ath5k_update_bssid_mask_and_opmode(ah, NULL);
2973 2974 2975 2976

	regulatory->current_rd = ah->ah_capabilities.cap_eeprom.ee_regdomain;
	ret = ath_regd_init(regulatory, hw->wiphy, ath5k_reg_notifier);
	if (ret) {
2977
		ATH5K_ERR(ah, "can't initialize regulatory system\n");
2978 2979 2980 2981 2982
		goto err_queues;
	}

	ret = ieee80211_register_hw(hw);
	if (ret) {
2983
		ATH5K_ERR(ah, "can't register ieee80211 hw\n");
2984 2985 2986 2987 2988 2989
		goto err_queues;
	}

	if (!ath_is_world_regd(regulatory))
		regulatory_hint(hw->wiphy, regulatory->alpha2);

2990
	ath5k_init_leds(ah);
2991

2992
	ath5k_sysfs_register(ah);
2993 2994 2995

	return 0;
err_queues:
2996
	ath5k_txq_release(ah);
2997
err_bhal:
2998
	ath5k_hw_release_tx_queue(ah, ah->bhalq);
2999
err_desc:
3000
	ath5k_desc_free(ah);
3001 3002 3003 3004
err:
	return ret;
}

3005
void
3006
ath5k_deinit_ah(struct ath5k_hw *ah)
3007
{
3008
	struct ieee80211_hw *hw = ah->hw;
3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023

	/*
	 * NB: the order of these is important:
	 * o call the 802.11 layer before detaching ath5k_hw to
	 *   ensure callbacks into the driver to delete global
	 *   key cache entries can be handled
	 * o reclaim the tx queue data structures after calling
	 *   the 802.11 layer as we'll get called back to reclaim
	 *   node state and potentially want to use them
	 * o to cleanup the tx queues the hal is called, so detach
	 *   it last
	 * XXX: ??? detach ath5k_hw ???
	 * Other than that, it's straightforward...
	 */
	ieee80211_unregister_hw(hw);
3024 3025 3026 3027
	ath5k_desc_free(ah);
	ath5k_txq_release(ah);
	ath5k_hw_release_tx_queue(ah, ah->bhalq);
	ath5k_unregister_leds(ah);
3028

3029
	ath5k_sysfs_unregister(ah);
3030 3031 3032 3033 3034
	/*
	 * NB: can't reclaim these until after ieee80211_ifdetach
	 * returns because we'll get called back to reclaim node
	 * state and potentially want to use them.
	 */
3035 3036
	ath5k_hw_deinit(ah);
	free_irq(ah->irq, ah);
3037 3038
}

3039
bool
3040
ath5k_any_vif_assoc(struct ath5k_hw *ah)
3041
{
3042
	struct ath5k_vif_iter_data iter_data;
3043 3044 3045 3046 3047
	iter_data.hw_macaddr = NULL;
	iter_data.any_assoc = false;
	iter_data.need_set_hw_addr = false;
	iter_data.found_active = true;

3048
	ieee80211_iterate_active_interfaces_atomic(ah->hw, ath5k_vif_iter,
3049 3050 3051 3052
						   &iter_data);
	return iter_data.any_assoc;
}

3053
void
P
Pavel Roskin 已提交
3054
ath5k_set_beacon_filter(struct ieee80211_hw *hw, bool enable)
3055
{
3056
	struct ath5k_hw *ah = hw->priv;
3057 3058 3059 3060 3061 3062 3063
	u32 rfilt;
	rfilt = ath5k_hw_get_rx_filter(ah);
	if (enable)
		rfilt |= AR5K_RX_FILTER_BEACON;
	else
		rfilt &= ~AR5K_RX_FILTER_BEACON;
	ath5k_hw_set_rx_filter(ah, rfilt);
3064
	ah->filter_flags = rfilt;
3065
}
3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085

void _ath5k_printk(const struct ath5k_hw *ah, const char *level,
		   const char *fmt, ...)
{
	struct va_format vaf;
	va_list args;

	va_start(args, fmt);

	vaf.fmt = fmt;
	vaf.va = &args;

	if (ah && ah->hw)
		printk("%s" pr_fmt("%s: %pV"),
		       level, wiphy_name(ah->hw->wiphy), &vaf);
	else
		printk("%s" pr_fmt("%pV"), level, &vaf);

	va_end(args);
}