hdmi.c 22.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
/*
 * hdmi.c
 *
 * HDMI interface DSS driver setting for TI's OMAP4 family of processor.
 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com/
 * Authors: Yong Zhi
 *	Mythri pk <mythripk@ti.com>
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#define DSS_SUBSYS_NAME "HDMI"

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/err.h>
#include <linux/io.h>
#include <linux/interrupt.h>
#include <linux/mutex.h>
#include <linux/delay.h>
#include <linux/string.h>
32
#include <linux/platform_device.h>
33 34
#include <linux/pm_runtime.h>
#include <linux/clk.h>
35
#include <linux/gpio.h>
36
#include <linux/regulator/consumer.h>
37
#include <video/omapdss.h>
38

39
#include "ti_hdmi.h"
40
#include "dss.h"
41
#include "dss_features.h"
42

43 44 45 46
#define HDMI_CORE_SYS		0x400
#define HDMI_CORE_AV		0x900
#define HDMI_PHY		0x300

47 48 49 50 51 52 53 54
/* HDMI EDID Length move this */
#define HDMI_EDID_MAX_LENGTH			256
#define EDID_TIMING_DESCRIPTOR_SIZE		0x12
#define EDID_DESCRIPTOR_BLOCK0_ADDRESS		0x36
#define EDID_DESCRIPTOR_BLOCK1_ADDRESS		0x80
#define EDID_SIZE_BLOCK0_TIMING_DESCRIPTOR	4
#define EDID_SIZE_BLOCK1_TIMING_DESCRIPTOR	4

55 56 57
static struct {
	struct mutex lock;
	struct platform_device *pdev;
58

59
	struct hdmi_ip_data ip_data;
60 61

	struct clk *sys_clk;
62
	struct regulator *vdda_hdmi_dac_reg;
63

T
Tomi Valkeinen 已提交
64 65
	bool core_enabled;

66
	struct omap_dss_device output;
67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82
} hdmi;

/*
 * Logic for the below structure :
 * user enters the CEA or VESA timings by specifying the HDMI/DVI code.
 * There is a correspondence between CEA/VESA timing and code, please
 * refer to section 6.3 in HDMI 1.3 specification for timing code.
 *
 * In the below structure, cea_vesa_timings corresponds to all OMAP4
 * supported CEA and VESA timing values.code_cea corresponds to the CEA
 * code, It is used to get the timing from cea_vesa_timing array.Similarly
 * with code_vesa. Code_index is used for back mapping, that is once EDID
 * is read from the TV, EDID is parsed to find the timing values and then
 * map it to corresponding CEA or VESA index.
 */

83
static const struct hdmi_config cea_timings[] = {
84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173
	{
		{ 640, 480, 25200, 96, 16, 48, 2, 10, 33,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 1, HDMI_HDMI },
	},
	{
		{ 720, 480, 27027, 62, 16, 60, 6, 9, 30,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 2, HDMI_HDMI },
	},
	{
		{ 1280, 720, 74250, 40, 110, 220, 5, 5, 20,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 4, HDMI_HDMI },
	},
	{
		{ 1920, 540, 74250, 44, 88, 148, 5, 2, 15,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			true, },
		{ 5, HDMI_HDMI },
	},
	{
		{ 1440, 240, 27027, 124, 38, 114, 3, 4, 15,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			true, },
		{ 6, HDMI_HDMI },
	},
	{
		{ 1920, 1080, 148500, 44, 88, 148, 5, 4, 36,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 16, HDMI_HDMI },
	},
	{
		{ 720, 576, 27000, 64, 12, 68, 5, 5, 39,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 17, HDMI_HDMI },
	},
	{
		{ 1280, 720, 74250, 40, 440, 220, 5, 5, 20,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 19, HDMI_HDMI },
	},
	{
		{ 1920, 540, 74250, 44, 528, 148, 5, 2, 15,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			true, },
		{ 20, HDMI_HDMI },
	},
	{
		{ 1440, 288, 27000, 126, 24, 138, 3, 2, 19,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			true, },
		{ 21, HDMI_HDMI },
	},
	{
		{ 1440, 576, 54000, 128, 24, 136, 5, 5, 39,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 29, HDMI_HDMI },
	},
	{
		{ 1920, 1080, 148500, 44, 528, 148, 5, 4, 36,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 31, HDMI_HDMI },
	},
	{
		{ 1920, 1080, 74250, 44, 638, 148, 5, 4, 36,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 32, HDMI_HDMI },
	},
	{
		{ 2880, 480, 108108, 248, 64, 240, 6, 9, 30,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 35, HDMI_HDMI },
	},
	{
		{ 2880, 576, 108000, 256, 48, 272, 5, 5, 39,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 37, HDMI_HDMI },
	},
174
};
175

176
static const struct hdmi_config vesa_timings[] = {
177
/* VESA From Here */
178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291
	{
		{ 640, 480, 25175, 96, 16, 48, 2, 11, 31,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 4, HDMI_DVI },
	},
	{
		{ 800, 600, 40000, 128, 40, 88, 4, 1, 23,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 9, HDMI_DVI },
	},
	{
		{ 848, 480, 33750, 112, 16, 112, 8, 6, 23,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0xE, HDMI_DVI },
	},
	{
		{ 1280, 768, 79500, 128, 64, 192, 7, 3, 20,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 0x17, HDMI_DVI },
	},
	{
		{ 1280, 800, 83500, 128, 72, 200, 6, 3, 22,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 0x1C, HDMI_DVI },
	},
	{
		{ 1360, 768, 85500, 112, 64, 256, 6, 3, 18,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x27, HDMI_DVI },
	},
	{
		{ 1280, 960, 108000, 112, 96, 312, 3, 1, 36,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x20, HDMI_DVI },
	},
	{
		{ 1280, 1024, 108000, 112, 48, 248, 3, 1, 38,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x23, HDMI_DVI },
	},
	{
		{ 1024, 768, 65000, 136, 24, 160, 6, 3, 29,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 0x10, HDMI_DVI },
	},
	{
		{ 1400, 1050, 121750, 144, 88, 232, 4, 3, 32,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 0x2A, HDMI_DVI },
	},
	{
		{ 1440, 900, 106500, 152, 80, 232, 6, 3, 25,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 0x2F, HDMI_DVI },
	},
	{
		{ 1680, 1050, 146250, 176 , 104, 280, 6, 3, 30,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 0x3A, HDMI_DVI },
	},
	{
		{ 1366, 768, 85500, 143, 70, 213, 3, 3, 24,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x51, HDMI_DVI },
	},
	{
		{ 1920, 1080, 148500, 44, 148, 80, 5, 4, 36,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x52, HDMI_DVI },
	},
	{
		{ 1280, 768, 68250, 32, 48, 80, 7, 3, 12,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x16, HDMI_DVI },
	},
	{
		{ 1400, 1050, 101000, 32, 48, 80, 4, 3, 23,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x29, HDMI_DVI },
	},
	{
		{ 1680, 1050, 119000, 32, 48, 80, 6, 3, 21,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x39, HDMI_DVI },
	},
	{
		{ 1280, 800, 79500, 32, 48, 80, 6, 3, 14,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x1B, HDMI_DVI },
	},
	{
		{ 1280, 720, 74250, 40, 110, 220, 5, 5, 20,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x55, HDMI_DVI },
	},
292 293 294 295 296 297
	{
		{ 1920, 1200, 154000, 32, 48, 80, 6, 3, 26,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x44, HDMI_DVI },
	},
298 299
};

300 301 302 303 304 305 306 307
static int hdmi_runtime_get(void)
{
	int r;

	DSSDBG("hdmi_runtime_get\n");

	r = pm_runtime_get_sync(&hdmi.pdev->dev);
	WARN_ON(r < 0);
308
	if (r < 0)
309
		return r;
310 311

	return 0;
312 313 314 315 316 317 318 319
}

static void hdmi_runtime_put(void)
{
	int r;

	DSSDBG("hdmi_runtime_put\n");

320
	r = pm_runtime_put_sync(&hdmi.pdev->dev);
321
	WARN_ON(r < 0 && r != -ENOSYS);
322 323
}

324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346
static int hdmi_init_regulator(void)
{
	struct regulator *reg;

	if (hdmi.vdda_hdmi_dac_reg != NULL)
		return 0;

	reg = devm_regulator_get(&hdmi.pdev->dev, "vdda_hdmi_dac");

	/* DT HACK: try VDAC to make omapdss work for o4 sdp/panda */
	if (IS_ERR(reg))
		reg = devm_regulator_get(&hdmi.pdev->dev, "VDAC");

	if (IS_ERR(reg)) {
		DSSERR("can't get VDDA_HDMI_DAC regulator\n");
		return PTR_ERR(reg);
	}

	hdmi.vdda_hdmi_dac_reg = reg;

	return 0;
}

347 348 349
static const struct hdmi_config *hdmi_find_timing(
					const struct hdmi_config *timings_arr,
					int len)
350
{
351
	int i;
352

353
	for (i = 0; i < len; i++) {
354
		if (timings_arr[i].cm.code == hdmi.ip_data.cfg.cm.code)
355 356 357 358
			return &timings_arr[i];
	}
	return NULL;
}
359

360 361 362 363 364
static const struct hdmi_config *hdmi_get_timings(void)
{
       const struct hdmi_config *arr;
       int len;

365
       if (hdmi.ip_data.cfg.cm.mode == HDMI_DVI) {
366 367 368 369 370 371 372 373 374 375 376
               arr = vesa_timings;
               len = ARRAY_SIZE(vesa_timings);
       } else {
               arr = cea_timings;
               len = ARRAY_SIZE(cea_timings);
       }

       return hdmi_find_timing(arr, len);
}

static bool hdmi_timings_compare(struct omap_video_timings *timing1,
377
				const struct omap_video_timings *timing2)
378 379 380
{
	int timing1_vsync, timing1_hsync, timing2_vsync, timing2_hsync;

381 382
	if ((DIV_ROUND_CLOSEST(timing2->pixel_clock, 1000) ==
			DIV_ROUND_CLOSEST(timing1->pixel_clock, 1000)) &&
383 384
		(timing2->x_res == timing1->x_res) &&
		(timing2->y_res == timing1->y_res)) {
385

386 387 388 389 390 391 392 393 394 395 396 397 398 399
		timing2_hsync = timing2->hfp + timing2->hsw + timing2->hbp;
		timing1_hsync = timing1->hfp + timing1->hsw + timing1->hbp;
		timing2_vsync = timing2->vfp + timing2->vsw + timing2->vbp;
		timing1_vsync = timing2->vfp + timing2->vsw + timing2->vbp;

		DSSDBG("timing1_hsync = %d timing1_vsync = %d"\
			"timing2_hsync = %d timing2_vsync = %d\n",
			timing1_hsync, timing1_vsync,
			timing2_hsync, timing2_vsync);

		if ((timing1_hsync == timing2_hsync) &&
			(timing1_vsync == timing2_vsync)) {
			return true;
		}
400
	}
401
	return false;
402 403 404 405
}

static struct hdmi_cm hdmi_get_code(struct omap_video_timings *timing)
{
406
	int i;
407 408 409
	struct hdmi_cm cm = {-1};
	DSSDBG("hdmi_get_code\n");

410 411 412 413 414 415 416 417 418 419
	for (i = 0; i < ARRAY_SIZE(cea_timings); i++) {
		if (hdmi_timings_compare(timing, &cea_timings[i].timings)) {
			cm = cea_timings[i].cm;
			goto end;
		}
	}
	for (i = 0; i < ARRAY_SIZE(vesa_timings); i++) {
		if (hdmi_timings_compare(timing, &vesa_timings[i].timings)) {
			cm = vesa_timings[i].cm;
			goto end;
420 421 422
		}
	}

423
end:	return cm;
424 425 426

}

427
static int hdmi_power_on_core(struct omap_dss_device *dssdev)
428
{
429
	int r;
430

431 432
	r = regulator_enable(hdmi.vdda_hdmi_dac_reg);
	if (r)
433
		return r;
434

435 436
	r = hdmi_runtime_get();
	if (r)
437
		goto err_runtime_get;
438

439 440 441
	/* Make selection of HDMI in DSS */
	dss_select_hdmi_venc_clk_source(DSS_HDMI_M_PCLK);

T
Tomi Valkeinen 已提交
442 443
	hdmi.core_enabled = true;

444 445 446 447
	return 0;

err_runtime_get:
	regulator_disable(hdmi.vdda_hdmi_dac_reg);
448

449 450 451 452 453
	return r;
}

static void hdmi_power_off_core(struct omap_dss_device *dssdev)
{
T
Tomi Valkeinen 已提交
454 455
	hdmi.core_enabled = false;

456 457 458 459 460 461 462 463
	hdmi_runtime_put();
	regulator_disable(hdmi.vdda_hdmi_dac_reg);
}

static int hdmi_power_on_full(struct omap_dss_device *dssdev)
{
	int r;
	struct omap_video_timings *p;
464
	struct omap_overlay_manager *mgr = hdmi.output.manager;
465 466 467 468 469 470
	unsigned long phy;

	r = hdmi_power_on_core(dssdev);
	if (r)
		return r;

471
	dss_mgr_disable(mgr);
472

473
	p = &hdmi.ip_data.cfg.timings;
474

475
	DSSDBG("hdmi_power_on x_res= %d y_res = %d\n", p->x_res, p->y_res);
476 477 478

	phy = p->pixel_clock;

479
	hdmi_pll_compute(&hdmi.ip_data.pll, clk_get_rate(hdmi.sys_clk), phy);
480

481
	hdmi_wp_video_stop(&hdmi.ip_data.wp);
482

483
	/* config the PLL and PHY hdmi_set_pll_pwrfirst */
484
	r = hdmi_pll_enable(&hdmi.ip_data.pll, &hdmi.ip_data.wp);
485 486
	if (r) {
		DSSDBG("Failed to lock PLL\n");
487
		goto err_pll_enable;
488 489
	}

490
	r = hdmi.ip_data.ops->phy_enable(&hdmi.ip_data);
491 492
	if (r) {
		DSSDBG("Failed to start PHY\n");
493
		goto err_phy_enable;
494 495
	}

496
	hdmi.ip_data.ops->video_configure(&hdmi.ip_data);
497 498 499 500 501

	/* bypass TV gamma table */
	dispc_enable_gamma_table(0);

	/* tv size */
502
	dss_mgr_set_timings(mgr, p);
503

504
	r = hdmi_wp_video_start(&hdmi.ip_data.wp);
505 506
	if (r)
		goto err_vid_enable;
507

508
	r = dss_mgr_enable(mgr);
509 510
	if (r)
		goto err_mgr_enable;
511

512
	return 0;
513 514

err_mgr_enable:
515
	hdmi_wp_video_stop(&hdmi.ip_data.wp);
516
err_vid_enable:
517
	hdmi.ip_data.ops->phy_disable(&hdmi.ip_data);
518
err_phy_enable:
519
	hdmi_pll_disable(&hdmi.ip_data.pll, &hdmi.ip_data.wp);
520
err_pll_enable:
521
	hdmi_power_off_core(dssdev);
522 523 524
	return -EIO;
}

525
static void hdmi_power_off_full(struct omap_dss_device *dssdev)
526
{
527
	struct omap_overlay_manager *mgr = hdmi.output.manager;
528 529

	dss_mgr_disable(mgr);
530

531
	hdmi_wp_video_stop(&hdmi.ip_data.wp);
532
	hdmi.ip_data.ops->phy_disable(&hdmi.ip_data);
533
	hdmi_pll_disable(&hdmi.ip_data.pll, &hdmi.ip_data.wp);
534

535
	hdmi_power_off_core(dssdev);
536 537
}

538
static int hdmi_display_check_timing(struct omap_dss_device *dssdev,
539 540 541 542 543 544 545 546 547 548 549 550 551
					struct omap_video_timings *timings)
{
	struct hdmi_cm cm;

	cm = hdmi_get_code(timings);
	if (cm.code == -1) {
		return -EINVAL;
	}

	return 0;

}

552
static void hdmi_display_set_timing(struct omap_dss_device *dssdev,
553
		struct omap_video_timings *timings)
554 555
{
	struct hdmi_cm cm;
556
	const struct hdmi_config *t;
557

558 559
	mutex_lock(&hdmi.lock);

560 561 562 563
	cm = hdmi_get_code(timings);
	hdmi.ip_data.cfg.cm = cm;

	t = hdmi_get_timings();
564
	if (t != NULL) {
565
		hdmi.ip_data.cfg = *t;
566

567 568
		dispc_set_tv_pclk(t->timings.pixel_clock * 1000);
	}
569

570
	mutex_unlock(&hdmi.lock);
571 572
}

573
static void hdmi_display_get_timings(struct omap_dss_device *dssdev,
T
Tomi Valkeinen 已提交
574 575 576 577 578 579 580 581 582 583 584
		struct omap_video_timings *timings)
{
	const struct hdmi_config *cfg;

	cfg = hdmi_get_timings();
	if (cfg == NULL)
		cfg = &vesa_timings[0];

	memcpy(timings, &cfg->timings, sizeof(cfg->timings));
}

585
static void hdmi_dump_regs(struct seq_file *s)
586 587 588
{
	mutex_lock(&hdmi.lock);

589 590
	if (hdmi_runtime_get()) {
		mutex_unlock(&hdmi.lock);
591
		return;
592
	}
593

594
	hdmi_wp_dump(&hdmi.ip_data.wp, s);
595
	hdmi_pll_dump(&hdmi.ip_data.pll, s);
596 597 598 599 600 601 602
	hdmi.ip_data.ops->dump_phy(&hdmi.ip_data, s);
	hdmi.ip_data.ops->dump_core(&hdmi.ip_data, s);

	hdmi_runtime_put();
	mutex_unlock(&hdmi.lock);
}

603
static int read_edid(u8 *buf, int len)
604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619
{
	int r;

	mutex_lock(&hdmi.lock);

	r = hdmi_runtime_get();
	BUG_ON(r);

	r = hdmi.ip_data.ops->read_edid(&hdmi.ip_data, buf, len);

	hdmi_runtime_put();
	mutex_unlock(&hdmi.lock);

	return r;
}

620
static int hdmi_display_enable(struct omap_dss_device *dssdev)
621
{
622
	struct omap_dss_device *out = &hdmi.output;
623 624 625 626 627 628
	int r = 0;

	DSSDBG("ENTER hdmi_display_enable\n");

	mutex_lock(&hdmi.lock);

629 630
	if (out == NULL || out->manager == NULL) {
		DSSERR("failed to enable display: no output/manager\n");
631 632 633 634
		r = -ENODEV;
		goto err0;
	}

635
	r = hdmi_power_on_full(dssdev);
636 637
	if (r) {
		DSSERR("failed to power on device\n");
638
		goto err0;
639 640 641 642 643 644 645 646 647 648
	}

	mutex_unlock(&hdmi.lock);
	return 0;

err0:
	mutex_unlock(&hdmi.lock);
	return r;
}

649
static void hdmi_display_disable(struct omap_dss_device *dssdev)
650 651 652 653 654
{
	DSSDBG("Enter hdmi_display_disable\n");

	mutex_lock(&hdmi.lock);

655
	hdmi_power_off_full(dssdev);
656 657 658 659

	mutex_unlock(&hdmi.lock);
}

660
static int hdmi_core_enable(struct omap_dss_device *dssdev)
661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681
{
	int r = 0;

	DSSDBG("ENTER omapdss_hdmi_core_enable\n");

	mutex_lock(&hdmi.lock);

	r = hdmi_power_on_core(dssdev);
	if (r) {
		DSSERR("failed to power on device\n");
		goto err0;
	}

	mutex_unlock(&hdmi.lock);
	return 0;

err0:
	mutex_unlock(&hdmi.lock);
	return r;
}

682
static void hdmi_core_disable(struct omap_dss_device *dssdev)
683 684 685 686 687 688 689 690 691 692
{
	DSSDBG("Enter omapdss_hdmi_core_disable\n");

	mutex_lock(&hdmi.lock);

	hdmi_power_off_core(dssdev);

	mutex_unlock(&hdmi.lock);
}

693 694 695 696
static int hdmi_get_clocks(struct platform_device *pdev)
{
	struct clk *clk;

A
Archit Taneja 已提交
697
	clk = devm_clk_get(&pdev->dev, "sys_clk");
698 699 700 701 702 703 704 705 706 707
	if (IS_ERR(clk)) {
		DSSERR("can't get sys_clk\n");
		return PTR_ERR(clk);
	}

	hdmi.sys_clk = clk;

	return 0;
}

708 709 710 711
#if defined(CONFIG_OMAP4_DSS_HDMI_AUDIO)
int hdmi_compute_acr(u32 sample_freq, u32 *n, u32 *cts)
{
	u32 deep_color;
712
	bool deep_color_correct = false;
713 714 715 716 717 718 719 720
	u32 pclk = hdmi.ip_data.cfg.timings.pixel_clock;

	if (n == NULL || cts == NULL)
		return -EINVAL;

	/* TODO: When implemented, query deep color mode here. */
	deep_color = 100;

721 722 723 724 725 726
	/*
	 * When using deep color, the default N value (as in the HDMI
	 * specification) yields to an non-integer CTS. Hence, we
	 * modify it while keeping the restrictions described in
	 * section 7.2.1 of the HDMI 1.4a specification.
	 */
727 728
	switch (sample_freq) {
	case 32000:
729 730 731 732 733 734 735 736 737
	case 48000:
	case 96000:
	case 192000:
		if (deep_color == 125)
			if (pclk == 27027 || pclk == 74250)
				deep_color_correct = true;
		if (deep_color == 150)
			if (pclk == 27027)
				deep_color_correct = true;
738 739
		break;
	case 44100:
740 741 742 743 744
	case 88200:
	case 176400:
		if (deep_color == 125)
			if (pclk == 27027)
				deep_color_correct = true;
745 746 747 748 749
		break;
	default:
		return -EINVAL;
	}

750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802
	if (deep_color_correct) {
		switch (sample_freq) {
		case 32000:
			*n = 8192;
			break;
		case 44100:
			*n = 12544;
			break;
		case 48000:
			*n = 8192;
			break;
		case 88200:
			*n = 25088;
			break;
		case 96000:
			*n = 16384;
			break;
		case 176400:
			*n = 50176;
			break;
		case 192000:
			*n = 32768;
			break;
		default:
			return -EINVAL;
		}
	} else {
		switch (sample_freq) {
		case 32000:
			*n = 4096;
			break;
		case 44100:
			*n = 6272;
			break;
		case 48000:
			*n = 6144;
			break;
		case 88200:
			*n = 12544;
			break;
		case 96000:
			*n = 12288;
			break;
		case 176400:
			*n = 25088;
			break;
		case 192000:
			*n = 24576;
			break;
		default:
			return -EINVAL;
		}
	}
803 804 805 806 807
	/* Calculate CTS. See HDMI 1.3a or 1.4a specifications */
	*cts = pclk * (*n / 128) * deep_color / (sample_freq / 10);

	return 0;
}
808

809
static bool hdmi_mode_has_audio(void)
810 811 812 813 814 815 816
{
	if (hdmi.ip_data.cfg.cm.mode == HDMI_HDMI)
		return true;
	else
		return false;
}

817 818
#endif

T
Tomi Valkeinen 已提交
819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852
static int hdmi_connect(struct omap_dss_device *dssdev,
		struct omap_dss_device *dst)
{
	struct omap_overlay_manager *mgr;
	int r;

	dss_init_hdmi_ip_ops(&hdmi.ip_data, omapdss_get_version());

	r = hdmi_init_regulator();
	if (r)
		return r;

	mgr = omap_dss_get_overlay_manager(dssdev->dispc_channel);
	if (!mgr)
		return -ENODEV;

	r = dss_mgr_connect(mgr, dssdev);
	if (r)
		return r;

	r = omapdss_output_set_device(dssdev, dst);
	if (r) {
		DSSERR("failed to connect output to new device: %s\n",
				dst->name);
		dss_mgr_disconnect(mgr, dssdev);
		return r;
	}

	return 0;
}

static void hdmi_disconnect(struct omap_dss_device *dssdev,
		struct omap_dss_device *dst)
{
853
	WARN_ON(dst != dssdev->dst);
T
Tomi Valkeinen 已提交
854

855
	if (dst != dssdev->dst)
T
Tomi Valkeinen 已提交
856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872
		return;

	omapdss_output_unset_device(dssdev);

	if (dssdev->manager)
		dss_mgr_disconnect(dssdev->manager, dssdev);
}

static int hdmi_read_edid(struct omap_dss_device *dssdev,
		u8 *edid, int len)
{
	bool need_enable;
	int r;

	need_enable = hdmi.core_enabled == false;

	if (need_enable) {
873
		r = hdmi_core_enable(dssdev);
T
Tomi Valkeinen 已提交
874 875 876 877
		if (r)
			return r;
	}

878
	r = read_edid(edid, len);
T
Tomi Valkeinen 已提交
879 880

	if (need_enable)
881
		hdmi_core_disable(dssdev);
T
Tomi Valkeinen 已提交
882 883 884 885 886

	return r;
}

#if defined(CONFIG_OMAP4_DSS_HDMI_AUDIO)
887
static int hdmi_audio_enable(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
888 889 890 891 892 893 894 895 896 897
{
	int r;

	mutex_lock(&hdmi.lock);

	if (!hdmi_mode_has_audio()) {
		r = -EPERM;
		goto err;
	}

898
	r = hdmi_wp_audio_enable(&hdmi.ip_data.wp, true);
T
Tomi Valkeinen 已提交
899 900 901 902 903 904 905 906 907 908 909
	if (r)
		goto err;

	mutex_unlock(&hdmi.lock);
	return 0;

err:
	mutex_unlock(&hdmi.lock);
	return r;
}

910
static void hdmi_audio_disable(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
911
{
912
	hdmi_wp_audio_enable(&hdmi.ip_data.wp, false);
T
Tomi Valkeinen 已提交
913 914
}

915
static int hdmi_audio_start(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
916
{
917
	return hdmi.ip_data.ops->audio_start(&hdmi.ip_data);
T
Tomi Valkeinen 已提交
918 919
}

920
static void hdmi_audio_stop(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
921
{
922
	hdmi.ip_data.ops->audio_stop(&hdmi.ip_data);
T
Tomi Valkeinen 已提交
923 924
}

925
static bool hdmi_audio_supported(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
926 927 928 929 930 931 932 933 934 935 936
{
	bool r;

	mutex_lock(&hdmi.lock);

	r = hdmi_mode_has_audio();

	mutex_unlock(&hdmi.lock);
	return r;
}

937
static int hdmi_audio_config(struct omap_dss_device *dssdev,
T
Tomi Valkeinen 已提交
938 939 940 941 942 943 944 945 946 947 948
		struct omap_dss_audio *audio)
{
	int r;

	mutex_lock(&hdmi.lock);

	if (!hdmi_mode_has_audio()) {
		r = -EPERM;
		goto err;
	}

949
	r = hdmi.ip_data.ops->audio_config(&hdmi.ip_data, audio);
T
Tomi Valkeinen 已提交
950 951 952 953 954 955 956 957 958 959 960
	if (r)
		goto err;

	mutex_unlock(&hdmi.lock);
	return 0;

err:
	mutex_unlock(&hdmi.lock);
	return r;
}
#else
961
static int hdmi_audio_enable(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
962 963 964 965
{
	return -EPERM;
}

966
static void hdmi_audio_disable(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
967 968 969
{
}

970
static int hdmi_audio_start(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
971 972 973 974
{
	return -EPERM;
}

975
static void hdmi_audio_stop(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
976 977 978
{
}

979
static bool hdmi_audio_supported(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
980 981 982 983
{
	return false;
}

984
static int hdmi_audio_config(struct omap_dss_device *dssdev,
T
Tomi Valkeinen 已提交
985 986 987 988 989 990 991 992 993 994
		struct omap_dss_audio *audio)
{
	return -EPERM;
}
#endif

static const struct omapdss_hdmi_ops hdmi_ops = {
	.connect		= hdmi_connect,
	.disconnect		= hdmi_disconnect,

995 996
	.enable			= hdmi_display_enable,
	.disable		= hdmi_display_disable,
T
Tomi Valkeinen 已提交
997

998 999 1000
	.check_timings		= hdmi_display_check_timing,
	.set_timings		= hdmi_display_set_timing,
	.get_timings		= hdmi_display_get_timings,
T
Tomi Valkeinen 已提交
1001 1002 1003

	.read_edid		= hdmi_read_edid,

1004 1005 1006 1007 1008 1009
	.audio_enable		= hdmi_audio_enable,
	.audio_disable		= hdmi_audio_disable,
	.audio_start		= hdmi_audio_start,
	.audio_stop		= hdmi_audio_stop,
	.audio_supported	= hdmi_audio_supported,
	.audio_config		= hdmi_audio_config,
T
Tomi Valkeinen 已提交
1010 1011
};

1012
static void hdmi_init_output(struct platform_device *pdev)
1013
{
1014
	struct omap_dss_device *out = &hdmi.output;
1015

1016
	out->dev = &pdev->dev;
1017
	out->id = OMAP_DSS_OUTPUT_HDMI;
1018
	out->output_type = OMAP_DISPLAY_TYPE_HDMI;
T
Tomi Valkeinen 已提交
1019
	out->name = "hdmi.0";
1020
	out->dispc_channel = OMAP_DSS_CHANNEL_DIGIT;
T
Tomi Valkeinen 已提交
1021
	out->ops.hdmi = &hdmi_ops;
1022
	out->owner = THIS_MODULE;
1023

1024
	omapdss_register_output(out);
1025 1026 1027 1028
}

static void __exit hdmi_uninit_output(struct platform_device *pdev)
{
1029
	struct omap_dss_device *out = &hdmi.output;
1030

1031
	omapdss_unregister_output(out);
1032 1033
}

1034
/* HDMI HW IP initialisation */
1035
static int omapdss_hdmihw_probe(struct platform_device *pdev)
1036
{
1037
	int r;
1038 1039 1040 1041

	hdmi.pdev = pdev;

	mutex_init(&hdmi.lock);
1042
	mutex_init(&hdmi.ip_data.lock);
1043

1044 1045 1046
	r = hdmi_wp_init(pdev, &hdmi.ip_data.wp);
	if (r)
		return r;
1047

1048 1049 1050 1051
	r = hdmi_pll_init(pdev, &hdmi.ip_data.pll);
	if (r)
		return r;

1052 1053 1054 1055 1056 1057
	hdmi.ip_data.irq = platform_get_irq(pdev, 0);
	if (hdmi.ip_data.irq < 0) {
		DSSERR("platform_get_irq failed\n");
		return -ENODEV;
	}

1058 1059
	r = hdmi_get_clocks(pdev);
	if (r) {
1060
		DSSERR("can't get clocks\n");
1061 1062 1063 1064 1065
		return r;
	}

	pm_runtime_enable(&pdev->dev);

1066 1067 1068
	hdmi.ip_data.core_sys_offset = HDMI_CORE_SYS;
	hdmi.ip_data.core_av_offset = HDMI_CORE_AV;
	hdmi.ip_data.phy_offset = HDMI_PHY;
1069

1070 1071
	hdmi_init_output(pdev);

1072 1073
	dss_debugfs_create_file("hdmi", hdmi_dump_regs);

1074 1075 1076
	return 0;
}

T
Tomi Valkeinen 已提交
1077
static int __exit omapdss_hdmihw_remove(struct platform_device *pdev)
1078
{
1079 1080
	hdmi_uninit_output(pdev);

1081 1082
	pm_runtime_disable(&pdev->dev);

1083 1084 1085
	return 0;
}

1086 1087
static int hdmi_runtime_suspend(struct device *dev)
{
1088
	clk_disable_unprepare(hdmi.sys_clk);
1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100

	dispc_runtime_put();

	return 0;
}

static int hdmi_runtime_resume(struct device *dev)
{
	int r;

	r = dispc_runtime_get();
	if (r < 0)
1101
		return r;
1102

1103
	clk_prepare_enable(hdmi.sys_clk);
1104 1105 1106 1107 1108 1109 1110 1111 1112

	return 0;
}

static const struct dev_pm_ops hdmi_pm_ops = {
	.runtime_suspend = hdmi_runtime_suspend,
	.runtime_resume = hdmi_runtime_resume,
};

1113
static struct platform_driver omapdss_hdmihw_driver = {
1114
	.probe		= omapdss_hdmihw_probe,
T
Tomi Valkeinen 已提交
1115
	.remove         = __exit_p(omapdss_hdmihw_remove),
1116 1117 1118
	.driver         = {
		.name   = "omapdss_hdmi",
		.owner  = THIS_MODULE,
1119
		.pm	= &hdmi_pm_ops,
1120 1121 1122
	},
};

T
Tomi Valkeinen 已提交
1123
int __init hdmi_init_platform_driver(void)
1124
{
1125
	return platform_driver_register(&omapdss_hdmihw_driver);
1126 1127
}

T
Tomi Valkeinen 已提交
1128
void __exit hdmi_uninit_platform_driver(void)
1129
{
1130
	platform_driver_unregister(&omapdss_hdmihw_driver);
1131
}