hdmi.c 24.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
/*
 * hdmi.c
 *
 * HDMI interface DSS driver setting for TI's OMAP4 family of processor.
 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com/
 * Authors: Yong Zhi
 *	Mythri pk <mythripk@ti.com>
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#define DSS_SUBSYS_NAME "HDMI"

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/err.h>
#include <linux/io.h>
#include <linux/interrupt.h>
#include <linux/mutex.h>
#include <linux/delay.h>
#include <linux/string.h>
32
#include <linux/platform_device.h>
33 34
#include <linux/pm_runtime.h>
#include <linux/clk.h>
35
#include <linux/gpio.h>
36
#include <linux/regulator/consumer.h>
37
#include <video/omapdss.h>
38

39
#include "ti_hdmi.h"
40
#include "dss.h"
41
#include "dss_features.h"
42

43 44 45 46 47 48
#define HDMI_WP			0x0
#define HDMI_CORE_SYS		0x400
#define HDMI_CORE_AV		0x900
#define HDMI_PLLCTRL		0x200
#define HDMI_PHY		0x300

49 50 51 52 53 54 55 56
/* HDMI EDID Length move this */
#define HDMI_EDID_MAX_LENGTH			256
#define EDID_TIMING_DESCRIPTOR_SIZE		0x12
#define EDID_DESCRIPTOR_BLOCK0_ADDRESS		0x36
#define EDID_DESCRIPTOR_BLOCK1_ADDRESS		0x80
#define EDID_SIZE_BLOCK0_TIMING_DESCRIPTOR	4
#define EDID_SIZE_BLOCK1_TIMING_DESCRIPTOR	4

57
#define HDMI_DEFAULT_REGN 16
58 59
#define HDMI_DEFAULT_REGM2 1

60 61 62
static struct {
	struct mutex lock;
	struct platform_device *pdev;
63

64
	struct hdmi_ip_data ip_data;
65 66

	struct clk *sys_clk;
67
	struct regulator *vdda_hdmi_dac_reg;
68 69 70 71

	int ct_cp_hpd_gpio;
	int ls_oe_gpio;
	int hpd_gpio;
72 73

	struct omap_dss_output output;
74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89
} hdmi;

/*
 * Logic for the below structure :
 * user enters the CEA or VESA timings by specifying the HDMI/DVI code.
 * There is a correspondence between CEA/VESA timing and code, please
 * refer to section 6.3 in HDMI 1.3 specification for timing code.
 *
 * In the below structure, cea_vesa_timings corresponds to all OMAP4
 * supported CEA and VESA timing values.code_cea corresponds to the CEA
 * code, It is used to get the timing from cea_vesa_timing array.Similarly
 * with code_vesa. Code_index is used for back mapping, that is once EDID
 * is read from the TV, EDID is parsed to find the timing values and then
 * map it to corresponding CEA or VESA index.
 */

90
static const struct hdmi_config cea_timings[] = {
91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180
	{
		{ 640, 480, 25200, 96, 16, 48, 2, 10, 33,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 1, HDMI_HDMI },
	},
	{
		{ 720, 480, 27027, 62, 16, 60, 6, 9, 30,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 2, HDMI_HDMI },
	},
	{
		{ 1280, 720, 74250, 40, 110, 220, 5, 5, 20,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 4, HDMI_HDMI },
	},
	{
		{ 1920, 540, 74250, 44, 88, 148, 5, 2, 15,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			true, },
		{ 5, HDMI_HDMI },
	},
	{
		{ 1440, 240, 27027, 124, 38, 114, 3, 4, 15,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			true, },
		{ 6, HDMI_HDMI },
	},
	{
		{ 1920, 1080, 148500, 44, 88, 148, 5, 4, 36,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 16, HDMI_HDMI },
	},
	{
		{ 720, 576, 27000, 64, 12, 68, 5, 5, 39,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 17, HDMI_HDMI },
	},
	{
		{ 1280, 720, 74250, 40, 440, 220, 5, 5, 20,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 19, HDMI_HDMI },
	},
	{
		{ 1920, 540, 74250, 44, 528, 148, 5, 2, 15,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			true, },
		{ 20, HDMI_HDMI },
	},
	{
		{ 1440, 288, 27000, 126, 24, 138, 3, 2, 19,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			true, },
		{ 21, HDMI_HDMI },
	},
	{
		{ 1440, 576, 54000, 128, 24, 136, 5, 5, 39,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 29, HDMI_HDMI },
	},
	{
		{ 1920, 1080, 148500, 44, 528, 148, 5, 4, 36,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 31, HDMI_HDMI },
	},
	{
		{ 1920, 1080, 74250, 44, 638, 148, 5, 4, 36,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 32, HDMI_HDMI },
	},
	{
		{ 2880, 480, 108108, 248, 64, 240, 6, 9, 30,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 35, HDMI_HDMI },
	},
	{
		{ 2880, 576, 108000, 256, 48, 272, 5, 5, 39,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 37, HDMI_HDMI },
	},
181
};
182

183
static const struct hdmi_config vesa_timings[] = {
184
/* VESA From Here */
185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298
	{
		{ 640, 480, 25175, 96, 16, 48, 2, 11, 31,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 4, HDMI_DVI },
	},
	{
		{ 800, 600, 40000, 128, 40, 88, 4, 1, 23,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 9, HDMI_DVI },
	},
	{
		{ 848, 480, 33750, 112, 16, 112, 8, 6, 23,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0xE, HDMI_DVI },
	},
	{
		{ 1280, 768, 79500, 128, 64, 192, 7, 3, 20,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 0x17, HDMI_DVI },
	},
	{
		{ 1280, 800, 83500, 128, 72, 200, 6, 3, 22,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 0x1C, HDMI_DVI },
	},
	{
		{ 1360, 768, 85500, 112, 64, 256, 6, 3, 18,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x27, HDMI_DVI },
	},
	{
		{ 1280, 960, 108000, 112, 96, 312, 3, 1, 36,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x20, HDMI_DVI },
	},
	{
		{ 1280, 1024, 108000, 112, 48, 248, 3, 1, 38,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x23, HDMI_DVI },
	},
	{
		{ 1024, 768, 65000, 136, 24, 160, 6, 3, 29,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 0x10, HDMI_DVI },
	},
	{
		{ 1400, 1050, 121750, 144, 88, 232, 4, 3, 32,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 0x2A, HDMI_DVI },
	},
	{
		{ 1440, 900, 106500, 152, 80, 232, 6, 3, 25,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 0x2F, HDMI_DVI },
	},
	{
		{ 1680, 1050, 146250, 176 , 104, 280, 6, 3, 30,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 0x3A, HDMI_DVI },
	},
	{
		{ 1366, 768, 85500, 143, 70, 213, 3, 3, 24,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x51, HDMI_DVI },
	},
	{
		{ 1920, 1080, 148500, 44, 148, 80, 5, 4, 36,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x52, HDMI_DVI },
	},
	{
		{ 1280, 768, 68250, 32, 48, 80, 7, 3, 12,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x16, HDMI_DVI },
	},
	{
		{ 1400, 1050, 101000, 32, 48, 80, 4, 3, 23,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x29, HDMI_DVI },
	},
	{
		{ 1680, 1050, 119000, 32, 48, 80, 6, 3, 21,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x39, HDMI_DVI },
	},
	{
		{ 1280, 800, 79500, 32, 48, 80, 6, 3, 14,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x1B, HDMI_DVI },
	},
	{
		{ 1280, 720, 74250, 40, 110, 220, 5, 5, 20,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x55, HDMI_DVI },
	},
299 300 301 302 303 304
	{
		{ 1920, 1200, 154000, 32, 48, 80, 6, 3, 26,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x44, HDMI_DVI },
	},
305 306
};

307 308 309 310 311 312 313 314
static int hdmi_runtime_get(void)
{
	int r;

	DSSDBG("hdmi_runtime_get\n");

	r = pm_runtime_get_sync(&hdmi.pdev->dev);
	WARN_ON(r < 0);
315
	if (r < 0)
316
		return r;
317 318

	return 0;
319 320 321 322 323 324 325 326
}

static void hdmi_runtime_put(void)
{
	int r;

	DSSDBG("hdmi_runtime_put\n");

327
	r = pm_runtime_put_sync(&hdmi.pdev->dev);
328
	WARN_ON(r < 0 && r != -ENOSYS);
329 330
}

331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353
static int hdmi_init_regulator(void)
{
	struct regulator *reg;

	if (hdmi.vdda_hdmi_dac_reg != NULL)
		return 0;

	reg = devm_regulator_get(&hdmi.pdev->dev, "vdda_hdmi_dac");

	/* DT HACK: try VDAC to make omapdss work for o4 sdp/panda */
	if (IS_ERR(reg))
		reg = devm_regulator_get(&hdmi.pdev->dev, "VDAC");

	if (IS_ERR(reg)) {
		DSSERR("can't get VDDA_HDMI_DAC regulator\n");
		return PTR_ERR(reg);
	}

	hdmi.vdda_hdmi_dac_reg = reg;

	return 0;
}

354
static int hdmi_init_display(struct omap_dss_device *dssdev)
355
{
356 357 358 359 360 361 362 363
	int r;

	struct gpio gpios[] = {
		{ hdmi.ct_cp_hpd_gpio, GPIOF_OUT_INIT_LOW, "hdmi_ct_cp_hpd" },
		{ hdmi.ls_oe_gpio, GPIOF_OUT_INIT_LOW, "hdmi_ls_oe" },
		{ hdmi.hpd_gpio, GPIOF_DIR_IN, "hdmi_hpd" },
	};

364 365
	DSSDBG("init_display\n");

366
	dss_init_hdmi_ip_ops(&hdmi.ip_data, omapdss_get_version());
367

368 369 370
	r = hdmi_init_regulator();
	if (r)
		return r;
371

372 373 374 375
	r = gpio_request_array(gpios, ARRAY_SIZE(gpios));
	if (r)
		return r;

376 377 378
	return 0;
}

379
static void hdmi_uninit_display(struct omap_dss_device *dssdev)
380 381 382 383 384 385 386 387
{
	DSSDBG("uninit_display\n");

	gpio_free(hdmi.ct_cp_hpd_gpio);
	gpio_free(hdmi.ls_oe_gpio);
	gpio_free(hdmi.hpd_gpio);
}

388 389 390
static const struct hdmi_config *hdmi_find_timing(
					const struct hdmi_config *timings_arr,
					int len)
391
{
392
	int i;
393

394
	for (i = 0; i < len; i++) {
395
		if (timings_arr[i].cm.code == hdmi.ip_data.cfg.cm.code)
396 397 398 399
			return &timings_arr[i];
	}
	return NULL;
}
400

401 402 403 404 405
static const struct hdmi_config *hdmi_get_timings(void)
{
       const struct hdmi_config *arr;
       int len;

406
       if (hdmi.ip_data.cfg.cm.mode == HDMI_DVI) {
407 408 409 410 411 412 413 414 415 416 417
               arr = vesa_timings;
               len = ARRAY_SIZE(vesa_timings);
       } else {
               arr = cea_timings;
               len = ARRAY_SIZE(cea_timings);
       }

       return hdmi_find_timing(arr, len);
}

static bool hdmi_timings_compare(struct omap_video_timings *timing1,
418
				const struct omap_video_timings *timing2)
419 420 421
{
	int timing1_vsync, timing1_hsync, timing2_vsync, timing2_hsync;

422 423
	if ((DIV_ROUND_CLOSEST(timing2->pixel_clock, 1000) ==
			DIV_ROUND_CLOSEST(timing1->pixel_clock, 1000)) &&
424 425
		(timing2->x_res == timing1->x_res) &&
		(timing2->y_res == timing1->y_res)) {
426

427 428 429 430 431 432 433 434 435 436 437 438 439 440
		timing2_hsync = timing2->hfp + timing2->hsw + timing2->hbp;
		timing1_hsync = timing1->hfp + timing1->hsw + timing1->hbp;
		timing2_vsync = timing2->vfp + timing2->vsw + timing2->vbp;
		timing1_vsync = timing2->vfp + timing2->vsw + timing2->vbp;

		DSSDBG("timing1_hsync = %d timing1_vsync = %d"\
			"timing2_hsync = %d timing2_vsync = %d\n",
			timing1_hsync, timing1_vsync,
			timing2_hsync, timing2_vsync);

		if ((timing1_hsync == timing2_hsync) &&
			(timing1_vsync == timing2_vsync)) {
			return true;
		}
441
	}
442
	return false;
443 444 445 446
}

static struct hdmi_cm hdmi_get_code(struct omap_video_timings *timing)
{
447
	int i;
448 449 450
	struct hdmi_cm cm = {-1};
	DSSDBG("hdmi_get_code\n");

451 452 453 454 455 456 457 458 459 460
	for (i = 0; i < ARRAY_SIZE(cea_timings); i++) {
		if (hdmi_timings_compare(timing, &cea_timings[i].timings)) {
			cm = cea_timings[i].cm;
			goto end;
		}
	}
	for (i = 0; i < ARRAY_SIZE(vesa_timings); i++) {
		if (hdmi_timings_compare(timing, &vesa_timings[i].timings)) {
			cm = vesa_timings[i].cm;
			goto end;
461 462 463
		}
	}

464
end:	return cm;
465 466 467

}

468 469 470
unsigned long hdmi_get_pixel_clock(void)
{
	/* HDMI Pixel Clock in Mhz */
471
	return hdmi.ip_data.cfg.timings.pixel_clock * 1000;
472 473
}

474 475
static void hdmi_compute_pll(struct omap_dss_device *dssdev, int phy,
		struct hdmi_pll_info *pi)
476
{
477
	unsigned long clkin, refclk;
478 479
	u32 mf;

480
	clkin = clk_get_rate(hdmi.sys_clk) / 10000;
481 482 483 484
	/*
	 * Input clock is predivided by N + 1
	 * out put of which is reference clk
	 */
485 486

	pi->regn = HDMI_DEFAULT_REGN;
487

488
	refclk = clkin / pi->regn;
489

490
	pi->regm2 = HDMI_DEFAULT_REGM2;
491

492 493 494 495 496 497
	/*
	 * multiplier is pixel_clk/ref_clk
	 * Multiplying by 100 to avoid fractional part removal
	 */
	pi->regm = phy * pi->regm2 / refclk;

498 499 500 501 502
	/*
	 * fractional multiplier is remainder of the difference between
	 * multiplier and actual phy(required pixel clock thus should be
	 * multiplied by 2^18(262144) divided by the reference clock
	 */
503 504
	mf = (phy - pi->regm / pi->regm2 * refclk) * 262144;
	pi->regmf = pi->regm2 * mf / refclk;
505 506 507 508 509 510

	/*
	 * Dcofreq should be set to 1 if required pixel clock
	 * is greater than 1000MHz
	 */
	pi->dcofreq = phy > 1000 * 100;
511
	pi->regsd = ((pi->regm * clkin / 10) / (pi->regn * 250) + 5) / 10;
512

513 514 515
	/* Set the reference clock to sysclk reference */
	pi->refsel = HDMI_REFSEL_SYSCLK;

516 517 518 519
	DSSDBG("M = %d Mf = %d\n", pi->regm, pi->regmf);
	DSSDBG("range = %d sd = %d\n", pi->dcofreq, pi->regsd);
}

520
static int hdmi_power_on_core(struct omap_dss_device *dssdev)
521
{
522
	int r;
523

524 525 526
	gpio_set_value(hdmi.ct_cp_hpd_gpio, 1);
	gpio_set_value(hdmi.ls_oe_gpio, 1);

527 528 529
	/* wait 300us after CT_CP_HPD for the 5V power output to reach 90% */
	udelay(300);

530 531 532 533
	r = regulator_enable(hdmi.vdda_hdmi_dac_reg);
	if (r)
		goto err_vdac_enable;

534 535
	r = hdmi_runtime_get();
	if (r)
536
		goto err_runtime_get;
537

538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562
	/* Make selection of HDMI in DSS */
	dss_select_hdmi_venc_clk_source(DSS_HDMI_M_PCLK);

	return 0;

err_runtime_get:
	regulator_disable(hdmi.vdda_hdmi_dac_reg);
err_vdac_enable:
	gpio_set_value(hdmi.ct_cp_hpd_gpio, 0);
	gpio_set_value(hdmi.ls_oe_gpio, 0);
	return r;
}

static void hdmi_power_off_core(struct omap_dss_device *dssdev)
{
	hdmi_runtime_put();
	regulator_disable(hdmi.vdda_hdmi_dac_reg);
	gpio_set_value(hdmi.ct_cp_hpd_gpio, 0);
	gpio_set_value(hdmi.ls_oe_gpio, 0);
}

static int hdmi_power_on_full(struct omap_dss_device *dssdev)
{
	int r;
	struct omap_video_timings *p;
563
	struct omap_overlay_manager *mgr = hdmi.output.manager;
564 565 566 567 568 569
	unsigned long phy;

	r = hdmi_power_on_core(dssdev);
	if (r)
		return r;

570
	dss_mgr_disable(mgr);
571

572
	p = &hdmi.ip_data.cfg.timings;
573

574
	DSSDBG("hdmi_power_on x_res= %d y_res = %d\n", p->x_res, p->y_res);
575 576 577

	phy = p->pixel_clock;

578
	hdmi_compute_pll(dssdev, phy, &hdmi.ip_data.pll_data);
579

580
	hdmi.ip_data.ops->video_disable(&hdmi.ip_data);
581

582
	/* config the PLL and PHY hdmi_set_pll_pwrfirst */
583
	r = hdmi.ip_data.ops->pll_enable(&hdmi.ip_data);
584 585
	if (r) {
		DSSDBG("Failed to lock PLL\n");
586
		goto err_pll_enable;
587 588
	}

589
	r = hdmi.ip_data.ops->phy_enable(&hdmi.ip_data);
590 591
	if (r) {
		DSSDBG("Failed to start PHY\n");
592
		goto err_phy_enable;
593 594
	}

595
	hdmi.ip_data.ops->video_configure(&hdmi.ip_data);
596 597 598 599 600

	/* bypass TV gamma table */
	dispc_enable_gamma_table(0);

	/* tv size */
601
	dss_mgr_set_timings(mgr, p);
602

603 604 605
	r = hdmi.ip_data.ops->video_enable(&hdmi.ip_data);
	if (r)
		goto err_vid_enable;
606

607
	r = dss_mgr_enable(mgr);
608 609
	if (r)
		goto err_mgr_enable;
610

611
	return 0;
612 613

err_mgr_enable:
614 615
	hdmi.ip_data.ops->video_disable(&hdmi.ip_data);
err_vid_enable:
616
	hdmi.ip_data.ops->phy_disable(&hdmi.ip_data);
617
err_phy_enable:
618
	hdmi.ip_data.ops->pll_disable(&hdmi.ip_data);
619
err_pll_enable:
620
	hdmi_power_off_core(dssdev);
621 622 623
	return -EIO;
}

624
static void hdmi_power_off_full(struct omap_dss_device *dssdev)
625
{
626
	struct omap_overlay_manager *mgr = hdmi.output.manager;
627 628

	dss_mgr_disable(mgr);
629

630
	hdmi.ip_data.ops->video_disable(&hdmi.ip_data);
631 632
	hdmi.ip_data.ops->phy_disable(&hdmi.ip_data);
	hdmi.ip_data.ops->pll_disable(&hdmi.ip_data);
633

634
	hdmi_power_off_core(dssdev);
635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650
}

int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev,
					struct omap_video_timings *timings)
{
	struct hdmi_cm cm;

	cm = hdmi_get_code(timings);
	if (cm.code == -1) {
		return -EINVAL;
	}

	return 0;

}

651 652
void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev,
		struct omap_video_timings *timings)
653 654
{
	struct hdmi_cm cm;
655
	const struct hdmi_config *t;
656

657 658
	mutex_lock(&hdmi.lock);

659 660 661 662 663 664
	cm = hdmi_get_code(timings);
	hdmi.ip_data.cfg.cm = cm;

	t = hdmi_get_timings();
	if (t != NULL)
		hdmi.ip_data.cfg = *t;
665

666
	mutex_unlock(&hdmi.lock);
667 668
}

669
static void hdmi_dump_regs(struct seq_file *s)
670 671 672
{
	mutex_lock(&hdmi.lock);

673 674
	if (hdmi_runtime_get()) {
		mutex_unlock(&hdmi.lock);
675
		return;
676
	}
677 678 679 680 681 682 683 684 685 686

	hdmi.ip_data.ops->dump_wrapper(&hdmi.ip_data, s);
	hdmi.ip_data.ops->dump_pll(&hdmi.ip_data, s);
	hdmi.ip_data.ops->dump_phy(&hdmi.ip_data, s);
	hdmi.ip_data.ops->dump_core(&hdmi.ip_data, s);

	hdmi_runtime_put();
	mutex_unlock(&hdmi.lock);
}

687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703
int omapdss_hdmi_read_edid(u8 *buf, int len)
{
	int r;

	mutex_lock(&hdmi.lock);

	r = hdmi_runtime_get();
	BUG_ON(r);

	r = hdmi.ip_data.ops->read_edid(&hdmi.ip_data, buf, len);

	hdmi_runtime_put();
	mutex_unlock(&hdmi.lock);

	return r;
}

704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720
bool omapdss_hdmi_detect(void)
{
	int r;

	mutex_lock(&hdmi.lock);

	r = hdmi_runtime_get();
	BUG_ON(r);

	r = hdmi.ip_data.ops->detect(&hdmi.ip_data);

	hdmi_runtime_put();
	mutex_unlock(&hdmi.lock);

	return r == 1;
}

721 722
int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev)
{
723
	struct omap_dss_output *out = &hdmi.output;
724 725 726 727 728 729
	int r = 0;

	DSSDBG("ENTER hdmi_display_enable\n");

	mutex_lock(&hdmi.lock);

730 731
	if (out == NULL || out->manager == NULL) {
		DSSERR("failed to enable display: no output/manager\n");
732 733 734 735
		r = -ENODEV;
		goto err0;
	}

736
	hdmi.ip_data.hpd_gpio = hdmi.hpd_gpio;
T
Tomi Valkeinen 已提交
737

738
	r = hdmi_power_on_full(dssdev);
739 740
	if (r) {
		DSSERR("failed to power on device\n");
741
		goto err0;
742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757
	}

	mutex_unlock(&hdmi.lock);
	return 0;

err0:
	mutex_unlock(&hdmi.lock);
	return r;
}

void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev)
{
	DSSDBG("Enter hdmi_display_disable\n");

	mutex_lock(&hdmi.lock);

758
	hdmi_power_off_full(dssdev);
759 760 761 762

	mutex_unlock(&hdmi.lock);
}

763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797
int omapdss_hdmi_core_enable(struct omap_dss_device *dssdev)
{
	int r = 0;

	DSSDBG("ENTER omapdss_hdmi_core_enable\n");

	mutex_lock(&hdmi.lock);

	hdmi.ip_data.hpd_gpio = hdmi.hpd_gpio;

	r = hdmi_power_on_core(dssdev);
	if (r) {
		DSSERR("failed to power on device\n");
		goto err0;
	}

	mutex_unlock(&hdmi.lock);
	return 0;

err0:
	mutex_unlock(&hdmi.lock);
	return r;
}

void omapdss_hdmi_core_disable(struct omap_dss_device *dssdev)
{
	DSSDBG("Enter omapdss_hdmi_core_disable\n");

	mutex_lock(&hdmi.lock);

	hdmi_power_off_core(dssdev);

	mutex_unlock(&hdmi.lock);
}

798 799 800 801
static int hdmi_get_clocks(struct platform_device *pdev)
{
	struct clk *clk;

A
Archit Taneja 已提交
802
	clk = devm_clk_get(&pdev->dev, "sys_clk");
803 804 805 806 807 808 809 810 811 812
	if (IS_ERR(clk)) {
		DSSERR("can't get sys_clk\n");
		return PTR_ERR(clk);
	}

	hdmi.sys_clk = clk;

	return 0;
}

813 814 815 816
#if defined(CONFIG_OMAP4_DSS_HDMI_AUDIO)
int hdmi_compute_acr(u32 sample_freq, u32 *n, u32 *cts)
{
	u32 deep_color;
817
	bool deep_color_correct = false;
818 819 820 821 822 823 824 825
	u32 pclk = hdmi.ip_data.cfg.timings.pixel_clock;

	if (n == NULL || cts == NULL)
		return -EINVAL;

	/* TODO: When implemented, query deep color mode here. */
	deep_color = 100;

826 827 828 829 830 831
	/*
	 * When using deep color, the default N value (as in the HDMI
	 * specification) yields to an non-integer CTS. Hence, we
	 * modify it while keeping the restrictions described in
	 * section 7.2.1 of the HDMI 1.4a specification.
	 */
832 833
	switch (sample_freq) {
	case 32000:
834 835 836 837 838 839 840 841 842
	case 48000:
	case 96000:
	case 192000:
		if (deep_color == 125)
			if (pclk == 27027 || pclk == 74250)
				deep_color_correct = true;
		if (deep_color == 150)
			if (pclk == 27027)
				deep_color_correct = true;
843 844
		break;
	case 44100:
845 846 847 848 849
	case 88200:
	case 176400:
		if (deep_color == 125)
			if (pclk == 27027)
				deep_color_correct = true;
850 851 852 853 854
		break;
	default:
		return -EINVAL;
	}

855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907
	if (deep_color_correct) {
		switch (sample_freq) {
		case 32000:
			*n = 8192;
			break;
		case 44100:
			*n = 12544;
			break;
		case 48000:
			*n = 8192;
			break;
		case 88200:
			*n = 25088;
			break;
		case 96000:
			*n = 16384;
			break;
		case 176400:
			*n = 50176;
			break;
		case 192000:
			*n = 32768;
			break;
		default:
			return -EINVAL;
		}
	} else {
		switch (sample_freq) {
		case 32000:
			*n = 4096;
			break;
		case 44100:
			*n = 6272;
			break;
		case 48000:
			*n = 6144;
			break;
		case 88200:
			*n = 12544;
			break;
		case 96000:
			*n = 12288;
			break;
		case 176400:
			*n = 25088;
			break;
		case 192000:
			*n = 24576;
			break;
		default:
			return -EINVAL;
		}
	}
908 909 910 911 912
	/* Calculate CTS. See HDMI 1.3a or 1.4a specifications */
	*cts = pclk * (*n / 128) * deep_color / (sample_freq / 10);

	return 0;
}
913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954

int hdmi_audio_enable(void)
{
	DSSDBG("audio_enable\n");

	return hdmi.ip_data.ops->audio_enable(&hdmi.ip_data);
}

void hdmi_audio_disable(void)
{
	DSSDBG("audio_disable\n");

	hdmi.ip_data.ops->audio_disable(&hdmi.ip_data);
}

int hdmi_audio_start(void)
{
	DSSDBG("audio_start\n");

	return hdmi.ip_data.ops->audio_start(&hdmi.ip_data);
}

void hdmi_audio_stop(void)
{
	DSSDBG("audio_stop\n");

	hdmi.ip_data.ops->audio_stop(&hdmi.ip_data);
}

bool hdmi_mode_has_audio(void)
{
	if (hdmi.ip_data.cfg.cm.mode == HDMI_HDMI)
		return true;
	else
		return false;
}

int hdmi_audio_config(struct omap_dss_audio *audio)
{
	return hdmi.ip_data.ops->audio_config(&hdmi.ip_data, audio);
}

955 956
#endif

957
static struct omap_dss_device *hdmi_find_dssdev(struct platform_device *pdev)
958 959
{
	struct omap_dss_board_info *pdata = pdev->dev.platform_data;
960
	const char *def_disp_name = omapdss_get_default_display_name();
961 962 963 964
	struct omap_dss_device *def_dssdev;
	int i;

	def_dssdev = NULL;
965 966 967 968 969 970 971

	for (i = 0; i < pdata->num_devices; ++i) {
		struct omap_dss_device *dssdev = pdata->devices[i];

		if (dssdev->type != OMAP_DISPLAY_TYPE_HDMI)
			continue;

972 973
		if (def_dssdev == NULL)
			def_dssdev = dssdev;
974

975 976 977 978
		if (def_disp_name != NULL &&
				strcmp(dssdev->name, def_disp_name) == 0) {
			def_dssdev = dssdev;
			break;
979
		}
980 981 982 983 984
	}

	return def_dssdev;
}

985
static int hdmi_probe_pdata(struct platform_device *pdev)
986
{
987
	struct omap_dss_device *plat_dssdev;
988 989 990
	struct omap_dss_device *dssdev;
	struct omap_dss_hdmi_data *priv;
	int r;
991

992
	plat_dssdev = hdmi_find_dssdev(pdev);
993

994
	if (!plat_dssdev)
995
		return 0;
996 997

	dssdev = dss_alloc_and_init_device(&pdev->dev);
998
	if (!dssdev)
999
		return -ENOMEM;
1000

1001 1002
	dss_copy_device_pdata(dssdev, plat_dssdev);

1003 1004 1005 1006 1007 1008 1009 1010 1011
	priv = dssdev->data;

	hdmi.ct_cp_hpd_gpio = priv->ct_cp_hpd_gpio;
	hdmi.ls_oe_gpio = priv->ls_oe_gpio;
	hdmi.hpd_gpio = priv->hpd_gpio;

	r = hdmi_init_display(dssdev);
	if (r) {
		DSSERR("device %s init failed: %d\n", dssdev->name, r);
1012
		dss_put_device(dssdev);
1013
		return r;
1014 1015
	}

1016 1017 1018 1019 1020
	r = omapdss_output_set_device(&hdmi.output, dssdev);
	if (r) {
		DSSERR("failed to connect output to new device: %s\n",
				dssdev->name);
		dss_put_device(dssdev);
1021
		return r;
1022 1023
	}

1024
	r = dss_add_device(dssdev);
1025 1026
	if (r) {
		DSSERR("device %s register failed: %d\n", dssdev->name, r);
1027
		omapdss_output_unset_device(&hdmi.output);
1028
		hdmi_uninit_display(dssdev);
1029
		dss_put_device(dssdev);
1030
		return r;
1031
	}
1032 1033

	return 0;
1034 1035
}

1036
static void hdmi_init_output(struct platform_device *pdev)
1037 1038 1039 1040 1041 1042
{
	struct omap_dss_output *out = &hdmi.output;

	out->pdev = pdev;
	out->id = OMAP_DSS_OUTPUT_HDMI;
	out->type = OMAP_DISPLAY_TYPE_HDMI;
T
Tomi Valkeinen 已提交
1043
	out->name = "hdmi.0";
1044
	out->dispc_channel = OMAP_DSS_CHANNEL_DIGIT;
1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055

	dss_register_output(out);
}

static void __exit hdmi_uninit_output(struct platform_device *pdev)
{
	struct omap_dss_output *out = &hdmi.output;

	dss_unregister_output(out);
}

1056
/* HDMI HW IP initialisation */
1057
static int omapdss_hdmihw_probe(struct platform_device *pdev)
1058
{
1059
	struct resource *res;
1060
	int r;
1061 1062 1063 1064

	hdmi.pdev = pdev;

	mutex_init(&hdmi.lock);
1065
	mutex_init(&hdmi.ip_data.lock);
1066

1067
	res = platform_get_resource(hdmi.pdev, IORESOURCE_MEM, 0);
1068 1069

	/* Base address taken from platform */
1070 1071 1072
	hdmi.ip_data.base_wp = devm_ioremap_resource(&pdev->dev, res);
	if (IS_ERR(hdmi.ip_data.base_wp))
		return PTR_ERR(hdmi.ip_data.base_wp);
1073

1074 1075
	r = hdmi_get_clocks(pdev);
	if (r) {
1076
		DSSERR("can't get clocks\n");
1077 1078 1079 1080 1081
		return r;
	}

	pm_runtime_enable(&pdev->dev);

1082 1083 1084 1085
	hdmi.ip_data.core_sys_offset = HDMI_CORE_SYS;
	hdmi.ip_data.core_av_offset = HDMI_CORE_AV;
	hdmi.ip_data.pll_offset = HDMI_PLLCTRL;
	hdmi.ip_data.phy_offset = HDMI_PHY;
1086

1087 1088
	hdmi_init_output(pdev);

1089 1090 1091
	r = hdmi_panel_init();
	if (r) {
		DSSERR("can't init panel\n");
A
Archit Taneja 已提交
1092
		return r;
1093
	}
1094

1095 1096
	dss_debugfs_create_file("hdmi", hdmi_dump_regs);

1097 1098 1099 1100
	if (pdev->dev.platform_data) {
		r = hdmi_probe_pdata(pdev);
		if (r)
			goto err_probe;
1101
	}
1102

1103
	return 0;
1104 1105 1106 1107 1108 1109

err_probe:
	hdmi_panel_exit();
	hdmi_uninit_output(pdev);
	pm_runtime_disable(&pdev->dev);
	return r;
1110 1111
}

1112 1113 1114 1115 1116 1117 1118
static int __exit hdmi_remove_child(struct device *dev, void *data)
{
	struct omap_dss_device *dssdev = to_dss_device(dev);
	hdmi_uninit_display(dssdev);
	return 0;
}

T
Tomi Valkeinen 已提交
1119
static int __exit omapdss_hdmihw_remove(struct platform_device *pdev)
1120
{
1121 1122
	device_for_each_child(&pdev->dev, NULL, hdmi_remove_child);

1123
	dss_unregister_child_devices(&pdev->dev);
1124

1125 1126
	hdmi_panel_exit();

1127 1128
	hdmi_uninit_output(pdev);

1129 1130
	pm_runtime_disable(&pdev->dev);

1131 1132 1133
	return 0;
}

1134 1135
static int hdmi_runtime_suspend(struct device *dev)
{
1136
	clk_disable_unprepare(hdmi.sys_clk);
1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148

	dispc_runtime_put();

	return 0;
}

static int hdmi_runtime_resume(struct device *dev)
{
	int r;

	r = dispc_runtime_get();
	if (r < 0)
1149
		return r;
1150

1151
	clk_prepare_enable(hdmi.sys_clk);
1152 1153 1154 1155 1156 1157 1158 1159 1160

	return 0;
}

static const struct dev_pm_ops hdmi_pm_ops = {
	.runtime_suspend = hdmi_runtime_suspend,
	.runtime_resume = hdmi_runtime_resume,
};

1161
static struct platform_driver omapdss_hdmihw_driver = {
1162
	.probe		= omapdss_hdmihw_probe,
T
Tomi Valkeinen 已提交
1163
	.remove         = __exit_p(omapdss_hdmihw_remove),
1164 1165 1166
	.driver         = {
		.name   = "omapdss_hdmi",
		.owner  = THIS_MODULE,
1167
		.pm	= &hdmi_pm_ops,
1168 1169 1170
	},
};

T
Tomi Valkeinen 已提交
1171
int __init hdmi_init_platform_driver(void)
1172
{
1173
	return platform_driver_register(&omapdss_hdmihw_driver);
1174 1175
}

T
Tomi Valkeinen 已提交
1176
void __exit hdmi_uninit_platform_driver(void)
1177
{
1178
	platform_driver_unregister(&omapdss_hdmihw_driver);
1179
}