hdmi.c 28.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
/*
 * hdmi.c
 *
 * HDMI interface DSS driver setting for TI's OMAP4 family of processor.
 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com/
 * Authors: Yong Zhi
 *	Mythri pk <mythripk@ti.com>
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#define DSS_SUBSYS_NAME "HDMI"

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/err.h>
#include <linux/io.h>
#include <linux/interrupt.h>
#include <linux/mutex.h>
#include <linux/delay.h>
#include <linux/string.h>
32
#include <linux/platform_device.h>
33 34
#include <linux/pm_runtime.h>
#include <linux/clk.h>
35
#include <linux/gpio.h>
36
#include <linux/regulator/consumer.h>
37
#include <video/omapdss.h>
38

39
#include "ti_hdmi.h"
40
#include "dss.h"
41
#include "dss_features.h"
42

43 44 45 46 47 48
#define HDMI_WP			0x0
#define HDMI_CORE_SYS		0x400
#define HDMI_CORE_AV		0x900
#define HDMI_PLLCTRL		0x200
#define HDMI_PHY		0x300

49 50 51 52 53 54 55 56
/* HDMI EDID Length move this */
#define HDMI_EDID_MAX_LENGTH			256
#define EDID_TIMING_DESCRIPTOR_SIZE		0x12
#define EDID_DESCRIPTOR_BLOCK0_ADDRESS		0x36
#define EDID_DESCRIPTOR_BLOCK1_ADDRESS		0x80
#define EDID_SIZE_BLOCK0_TIMING_DESCRIPTOR	4
#define EDID_SIZE_BLOCK1_TIMING_DESCRIPTOR	4

57
#define HDMI_DEFAULT_REGN 16
58 59
#define HDMI_DEFAULT_REGM2 1

60 61 62
static struct {
	struct mutex lock;
	struct platform_device *pdev;
63

64
	struct hdmi_ip_data ip_data;
65 66

	struct clk *sys_clk;
67
	struct regulator *vdda_hdmi_dac_reg;
68 69 70 71

	int ct_cp_hpd_gpio;
	int ls_oe_gpio;
	int hpd_gpio;
72

T
Tomi Valkeinen 已提交
73 74
	bool core_enabled;

75
	struct omap_dss_device output;
76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91
} hdmi;

/*
 * Logic for the below structure :
 * user enters the CEA or VESA timings by specifying the HDMI/DVI code.
 * There is a correspondence between CEA/VESA timing and code, please
 * refer to section 6.3 in HDMI 1.3 specification for timing code.
 *
 * In the below structure, cea_vesa_timings corresponds to all OMAP4
 * supported CEA and VESA timing values.code_cea corresponds to the CEA
 * code, It is used to get the timing from cea_vesa_timing array.Similarly
 * with code_vesa. Code_index is used for back mapping, that is once EDID
 * is read from the TV, EDID is parsed to find the timing values and then
 * map it to corresponding CEA or VESA index.
 */

92
static const struct hdmi_config cea_timings[] = {
93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182
	{
		{ 640, 480, 25200, 96, 16, 48, 2, 10, 33,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 1, HDMI_HDMI },
	},
	{
		{ 720, 480, 27027, 62, 16, 60, 6, 9, 30,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 2, HDMI_HDMI },
	},
	{
		{ 1280, 720, 74250, 40, 110, 220, 5, 5, 20,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 4, HDMI_HDMI },
	},
	{
		{ 1920, 540, 74250, 44, 88, 148, 5, 2, 15,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			true, },
		{ 5, HDMI_HDMI },
	},
	{
		{ 1440, 240, 27027, 124, 38, 114, 3, 4, 15,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			true, },
		{ 6, HDMI_HDMI },
	},
	{
		{ 1920, 1080, 148500, 44, 88, 148, 5, 4, 36,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 16, HDMI_HDMI },
	},
	{
		{ 720, 576, 27000, 64, 12, 68, 5, 5, 39,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 17, HDMI_HDMI },
	},
	{
		{ 1280, 720, 74250, 40, 440, 220, 5, 5, 20,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 19, HDMI_HDMI },
	},
	{
		{ 1920, 540, 74250, 44, 528, 148, 5, 2, 15,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			true, },
		{ 20, HDMI_HDMI },
	},
	{
		{ 1440, 288, 27000, 126, 24, 138, 3, 2, 19,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			true, },
		{ 21, HDMI_HDMI },
	},
	{
		{ 1440, 576, 54000, 128, 24, 136, 5, 5, 39,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 29, HDMI_HDMI },
	},
	{
		{ 1920, 1080, 148500, 44, 528, 148, 5, 4, 36,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 31, HDMI_HDMI },
	},
	{
		{ 1920, 1080, 74250, 44, 638, 148, 5, 4, 36,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 32, HDMI_HDMI },
	},
	{
		{ 2880, 480, 108108, 248, 64, 240, 6, 9, 30,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 35, HDMI_HDMI },
	},
	{
		{ 2880, 576, 108000, 256, 48, 272, 5, 5, 39,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 37, HDMI_HDMI },
	},
183
};
184

185
static const struct hdmi_config vesa_timings[] = {
186
/* VESA From Here */
187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300
	{
		{ 640, 480, 25175, 96, 16, 48, 2, 11, 31,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 4, HDMI_DVI },
	},
	{
		{ 800, 600, 40000, 128, 40, 88, 4, 1, 23,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 9, HDMI_DVI },
	},
	{
		{ 848, 480, 33750, 112, 16, 112, 8, 6, 23,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0xE, HDMI_DVI },
	},
	{
		{ 1280, 768, 79500, 128, 64, 192, 7, 3, 20,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 0x17, HDMI_DVI },
	},
	{
		{ 1280, 800, 83500, 128, 72, 200, 6, 3, 22,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 0x1C, HDMI_DVI },
	},
	{
		{ 1360, 768, 85500, 112, 64, 256, 6, 3, 18,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x27, HDMI_DVI },
	},
	{
		{ 1280, 960, 108000, 112, 96, 312, 3, 1, 36,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x20, HDMI_DVI },
	},
	{
		{ 1280, 1024, 108000, 112, 48, 248, 3, 1, 38,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x23, HDMI_DVI },
	},
	{
		{ 1024, 768, 65000, 136, 24, 160, 6, 3, 29,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 0x10, HDMI_DVI },
	},
	{
		{ 1400, 1050, 121750, 144, 88, 232, 4, 3, 32,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 0x2A, HDMI_DVI },
	},
	{
		{ 1440, 900, 106500, 152, 80, 232, 6, 3, 25,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 0x2F, HDMI_DVI },
	},
	{
		{ 1680, 1050, 146250, 176 , 104, 280, 6, 3, 30,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
			false, },
		{ 0x3A, HDMI_DVI },
	},
	{
		{ 1366, 768, 85500, 143, 70, 213, 3, 3, 24,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x51, HDMI_DVI },
	},
	{
		{ 1920, 1080, 148500, 44, 148, 80, 5, 4, 36,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x52, HDMI_DVI },
	},
	{
		{ 1280, 768, 68250, 32, 48, 80, 7, 3, 12,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x16, HDMI_DVI },
	},
	{
		{ 1400, 1050, 101000, 32, 48, 80, 4, 3, 23,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x29, HDMI_DVI },
	},
	{
		{ 1680, 1050, 119000, 32, 48, 80, 6, 3, 21,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x39, HDMI_DVI },
	},
	{
		{ 1280, 800, 79500, 32, 48, 80, 6, 3, 14,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x1B, HDMI_DVI },
	},
	{
		{ 1280, 720, 74250, 40, 110, 220, 5, 5, 20,
			OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x55, HDMI_DVI },
	},
301 302 303 304 305 306
	{
		{ 1920, 1200, 154000, 32, 48, 80, 6, 3, 26,
			OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
			false, },
		{ 0x44, HDMI_DVI },
	},
307 308
};

309 310 311 312 313 314 315 316
static int hdmi_runtime_get(void)
{
	int r;

	DSSDBG("hdmi_runtime_get\n");

	r = pm_runtime_get_sync(&hdmi.pdev->dev);
	WARN_ON(r < 0);
317
	if (r < 0)
318
		return r;
319 320

	return 0;
321 322 323 324 325 326 327 328
}

static void hdmi_runtime_put(void)
{
	int r;

	DSSDBG("hdmi_runtime_put\n");

329
	r = pm_runtime_put_sync(&hdmi.pdev->dev);
330
	WARN_ON(r < 0 && r != -ENOSYS);
331 332
}

333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355
static int hdmi_init_regulator(void)
{
	struct regulator *reg;

	if (hdmi.vdda_hdmi_dac_reg != NULL)
		return 0;

	reg = devm_regulator_get(&hdmi.pdev->dev, "vdda_hdmi_dac");

	/* DT HACK: try VDAC to make omapdss work for o4 sdp/panda */
	if (IS_ERR(reg))
		reg = devm_regulator_get(&hdmi.pdev->dev, "VDAC");

	if (IS_ERR(reg)) {
		DSSERR("can't get VDDA_HDMI_DAC regulator\n");
		return PTR_ERR(reg);
	}

	hdmi.vdda_hdmi_dac_reg = reg;

	return 0;
}

356
static int hdmi_init_display(struct omap_dss_device *dssdev)
357
{
358 359 360 361 362 363 364 365
	int r;

	struct gpio gpios[] = {
		{ hdmi.ct_cp_hpd_gpio, GPIOF_OUT_INIT_LOW, "hdmi_ct_cp_hpd" },
		{ hdmi.ls_oe_gpio, GPIOF_OUT_INIT_LOW, "hdmi_ls_oe" },
		{ hdmi.hpd_gpio, GPIOF_DIR_IN, "hdmi_hpd" },
	};

366 367
	DSSDBG("init_display\n");

368
	dss_init_hdmi_ip_ops(&hdmi.ip_data, omapdss_get_version());
369

370 371 372
	r = hdmi_init_regulator();
	if (r)
		return r;
373

374 375 376 377
	r = gpio_request_array(gpios, ARRAY_SIZE(gpios));
	if (r)
		return r;

378 379 380
	return 0;
}

381
static void hdmi_uninit_display(struct omap_dss_device *dssdev)
382 383 384 385 386 387 388 389
{
	DSSDBG("uninit_display\n");

	gpio_free(hdmi.ct_cp_hpd_gpio);
	gpio_free(hdmi.ls_oe_gpio);
	gpio_free(hdmi.hpd_gpio);
}

390 391 392
static const struct hdmi_config *hdmi_find_timing(
					const struct hdmi_config *timings_arr,
					int len)
393
{
394
	int i;
395

396
	for (i = 0; i < len; i++) {
397
		if (timings_arr[i].cm.code == hdmi.ip_data.cfg.cm.code)
398 399 400 401
			return &timings_arr[i];
	}
	return NULL;
}
402

403 404 405 406 407
static const struct hdmi_config *hdmi_get_timings(void)
{
       const struct hdmi_config *arr;
       int len;

408
       if (hdmi.ip_data.cfg.cm.mode == HDMI_DVI) {
409 410 411 412 413 414 415 416 417 418 419
               arr = vesa_timings;
               len = ARRAY_SIZE(vesa_timings);
       } else {
               arr = cea_timings;
               len = ARRAY_SIZE(cea_timings);
       }

       return hdmi_find_timing(arr, len);
}

static bool hdmi_timings_compare(struct omap_video_timings *timing1,
420
				const struct omap_video_timings *timing2)
421 422 423
{
	int timing1_vsync, timing1_hsync, timing2_vsync, timing2_hsync;

424 425
	if ((DIV_ROUND_CLOSEST(timing2->pixel_clock, 1000) ==
			DIV_ROUND_CLOSEST(timing1->pixel_clock, 1000)) &&
426 427
		(timing2->x_res == timing1->x_res) &&
		(timing2->y_res == timing1->y_res)) {
428

429 430 431 432 433 434 435 436 437 438 439 440 441 442
		timing2_hsync = timing2->hfp + timing2->hsw + timing2->hbp;
		timing1_hsync = timing1->hfp + timing1->hsw + timing1->hbp;
		timing2_vsync = timing2->vfp + timing2->vsw + timing2->vbp;
		timing1_vsync = timing2->vfp + timing2->vsw + timing2->vbp;

		DSSDBG("timing1_hsync = %d timing1_vsync = %d"\
			"timing2_hsync = %d timing2_vsync = %d\n",
			timing1_hsync, timing1_vsync,
			timing2_hsync, timing2_vsync);

		if ((timing1_hsync == timing2_hsync) &&
			(timing1_vsync == timing2_vsync)) {
			return true;
		}
443
	}
444
	return false;
445 446 447 448
}

static struct hdmi_cm hdmi_get_code(struct omap_video_timings *timing)
{
449
	int i;
450 451 452
	struct hdmi_cm cm = {-1};
	DSSDBG("hdmi_get_code\n");

453 454 455 456 457 458 459 460 461 462
	for (i = 0; i < ARRAY_SIZE(cea_timings); i++) {
		if (hdmi_timings_compare(timing, &cea_timings[i].timings)) {
			cm = cea_timings[i].cm;
			goto end;
		}
	}
	for (i = 0; i < ARRAY_SIZE(vesa_timings); i++) {
		if (hdmi_timings_compare(timing, &vesa_timings[i].timings)) {
			cm = vesa_timings[i].cm;
			goto end;
463 464 465
		}
	}

466
end:	return cm;
467 468 469

}

470 471
static void hdmi_compute_pll(struct omap_dss_device *dssdev, int phy,
		struct hdmi_pll_info *pi)
472
{
473
	unsigned long clkin, refclk;
474 475
	u32 mf;

476
	clkin = clk_get_rate(hdmi.sys_clk) / 10000;
477 478 479 480
	/*
	 * Input clock is predivided by N + 1
	 * out put of which is reference clk
	 */
481 482

	pi->regn = HDMI_DEFAULT_REGN;
483

484
	refclk = clkin / pi->regn;
485

486
	pi->regm2 = HDMI_DEFAULT_REGM2;
487

488 489 490 491 492 493
	/*
	 * multiplier is pixel_clk/ref_clk
	 * Multiplying by 100 to avoid fractional part removal
	 */
	pi->regm = phy * pi->regm2 / refclk;

494 495 496 497 498
	/*
	 * fractional multiplier is remainder of the difference between
	 * multiplier and actual phy(required pixel clock thus should be
	 * multiplied by 2^18(262144) divided by the reference clock
	 */
499 500
	mf = (phy - pi->regm / pi->regm2 * refclk) * 262144;
	pi->regmf = pi->regm2 * mf / refclk;
501 502 503 504 505 506

	/*
	 * Dcofreq should be set to 1 if required pixel clock
	 * is greater than 1000MHz
	 */
	pi->dcofreq = phy > 1000 * 100;
507
	pi->regsd = ((pi->regm * clkin / 10) / (pi->regn * 250) + 5) / 10;
508

509 510 511
	/* Set the reference clock to sysclk reference */
	pi->refsel = HDMI_REFSEL_SYSCLK;

512 513 514 515
	DSSDBG("M = %d Mf = %d\n", pi->regm, pi->regmf);
	DSSDBG("range = %d sd = %d\n", pi->dcofreq, pi->regsd);
}

516
static int hdmi_power_on_core(struct omap_dss_device *dssdev)
517
{
518
	int r;
519

T
Tomi Valkeinen 已提交
520 521 522 523
	if (gpio_is_valid(hdmi.ct_cp_hpd_gpio))
		gpio_set_value(hdmi.ct_cp_hpd_gpio, 1);
	if (gpio_is_valid(hdmi.ls_oe_gpio))
		gpio_set_value(hdmi.ls_oe_gpio, 1);
524

525 526 527
	/* wait 300us after CT_CP_HPD for the 5V power output to reach 90% */
	udelay(300);

528 529 530 531
	r = regulator_enable(hdmi.vdda_hdmi_dac_reg);
	if (r)
		goto err_vdac_enable;

532 533
	r = hdmi_runtime_get();
	if (r)
534
		goto err_runtime_get;
535

536 537 538
	/* Make selection of HDMI in DSS */
	dss_select_hdmi_venc_clk_source(DSS_HDMI_M_PCLK);

T
Tomi Valkeinen 已提交
539 540
	hdmi.core_enabled = true;

541 542 543 544 545
	return 0;

err_runtime_get:
	regulator_disable(hdmi.vdda_hdmi_dac_reg);
err_vdac_enable:
T
Tomi Valkeinen 已提交
546 547 548 549
	if (gpio_is_valid(hdmi.ct_cp_hpd_gpio))
		gpio_set_value(hdmi.ct_cp_hpd_gpio, 0);
	if (gpio_is_valid(hdmi.ls_oe_gpio))
		gpio_set_value(hdmi.ls_oe_gpio, 0);
550 551 552 553 554
	return r;
}

static void hdmi_power_off_core(struct omap_dss_device *dssdev)
{
T
Tomi Valkeinen 已提交
555 556
	hdmi.core_enabled = false;

557 558
	hdmi_runtime_put();
	regulator_disable(hdmi.vdda_hdmi_dac_reg);
T
Tomi Valkeinen 已提交
559 560 561 562
	if (gpio_is_valid(hdmi.ct_cp_hpd_gpio))
		gpio_set_value(hdmi.ct_cp_hpd_gpio, 0);
	if (gpio_is_valid(hdmi.ls_oe_gpio))
		gpio_set_value(hdmi.ls_oe_gpio, 0);
563 564 565 566 567 568
}

static int hdmi_power_on_full(struct omap_dss_device *dssdev)
{
	int r;
	struct omap_video_timings *p;
569
	struct omap_overlay_manager *mgr = hdmi.output.manager;
570 571 572 573 574 575
	unsigned long phy;

	r = hdmi_power_on_core(dssdev);
	if (r)
		return r;

576
	dss_mgr_disable(mgr);
577

578
	p = &hdmi.ip_data.cfg.timings;
579

580
	DSSDBG("hdmi_power_on x_res= %d y_res = %d\n", p->x_res, p->y_res);
581 582 583

	phy = p->pixel_clock;

584
	hdmi_compute_pll(dssdev, phy, &hdmi.ip_data.pll_data);
585

586
	hdmi.ip_data.ops->video_disable(&hdmi.ip_data);
587

588
	/* config the PLL and PHY hdmi_set_pll_pwrfirst */
589
	r = hdmi.ip_data.ops->pll_enable(&hdmi.ip_data);
590 591
	if (r) {
		DSSDBG("Failed to lock PLL\n");
592
		goto err_pll_enable;
593 594
	}

595
	r = hdmi.ip_data.ops->phy_enable(&hdmi.ip_data);
596 597
	if (r) {
		DSSDBG("Failed to start PHY\n");
598
		goto err_phy_enable;
599 600
	}

601
	hdmi.ip_data.ops->video_configure(&hdmi.ip_data);
602 603 604 605 606

	/* bypass TV gamma table */
	dispc_enable_gamma_table(0);

	/* tv size */
607
	dss_mgr_set_timings(mgr, p);
608

609 610 611
	r = hdmi.ip_data.ops->video_enable(&hdmi.ip_data);
	if (r)
		goto err_vid_enable;
612

613
	r = dss_mgr_enable(mgr);
614 615
	if (r)
		goto err_mgr_enable;
616

617
	return 0;
618 619

err_mgr_enable:
620 621
	hdmi.ip_data.ops->video_disable(&hdmi.ip_data);
err_vid_enable:
622
	hdmi.ip_data.ops->phy_disable(&hdmi.ip_data);
623
err_phy_enable:
624
	hdmi.ip_data.ops->pll_disable(&hdmi.ip_data);
625
err_pll_enable:
626
	hdmi_power_off_core(dssdev);
627 628 629
	return -EIO;
}

630
static void hdmi_power_off_full(struct omap_dss_device *dssdev)
631
{
632
	struct omap_overlay_manager *mgr = hdmi.output.manager;
633 634

	dss_mgr_disable(mgr);
635

636
	hdmi.ip_data.ops->video_disable(&hdmi.ip_data);
637 638
	hdmi.ip_data.ops->phy_disable(&hdmi.ip_data);
	hdmi.ip_data.ops->pll_disable(&hdmi.ip_data);
639

640
	hdmi_power_off_core(dssdev);
641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656
}

int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev,
					struct omap_video_timings *timings)
{
	struct hdmi_cm cm;

	cm = hdmi_get_code(timings);
	if (cm.code == -1) {
		return -EINVAL;
	}

	return 0;

}

657 658
void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev,
		struct omap_video_timings *timings)
659 660
{
	struct hdmi_cm cm;
661
	const struct hdmi_config *t;
662

663 664
	mutex_lock(&hdmi.lock);

665 666 667 668 669 670
	cm = hdmi_get_code(timings);
	hdmi.ip_data.cfg.cm = cm;

	t = hdmi_get_timings();
	if (t != NULL)
		hdmi.ip_data.cfg = *t;
671

672 673
	dispc_set_tv_pclk(t->timings.pixel_clock * 1000);

674
	mutex_unlock(&hdmi.lock);
675 676
}

T
Tomi Valkeinen 已提交
677 678 679 680 681 682 683 684 685 686 687 688
static void omapdss_hdmi_display_get_timings(struct omap_dss_device *dssdev,
		struct omap_video_timings *timings)
{
	const struct hdmi_config *cfg;

	cfg = hdmi_get_timings();
	if (cfg == NULL)
		cfg = &vesa_timings[0];

	memcpy(timings, &cfg->timings, sizeof(cfg->timings));
}

689
static void hdmi_dump_regs(struct seq_file *s)
690 691 692
{
	mutex_lock(&hdmi.lock);

693 694
	if (hdmi_runtime_get()) {
		mutex_unlock(&hdmi.lock);
695
		return;
696
	}
697 698 699 700 701 702 703 704 705 706

	hdmi.ip_data.ops->dump_wrapper(&hdmi.ip_data, s);
	hdmi.ip_data.ops->dump_pll(&hdmi.ip_data, s);
	hdmi.ip_data.ops->dump_phy(&hdmi.ip_data, s);
	hdmi.ip_data.ops->dump_core(&hdmi.ip_data, s);

	hdmi_runtime_put();
	mutex_unlock(&hdmi.lock);
}

707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723
int omapdss_hdmi_read_edid(u8 *buf, int len)
{
	int r;

	mutex_lock(&hdmi.lock);

	r = hdmi_runtime_get();
	BUG_ON(r);

	r = hdmi.ip_data.ops->read_edid(&hdmi.ip_data, buf, len);

	hdmi_runtime_put();
	mutex_unlock(&hdmi.lock);

	return r;
}

724 725 726 727 728 729 730 731 732
bool omapdss_hdmi_detect(void)
{
	int r;

	mutex_lock(&hdmi.lock);

	r = hdmi_runtime_get();
	BUG_ON(r);

T
Tomi Valkeinen 已提交
733
	r = gpio_get_value(hdmi.hpd_gpio);
734 735 736 737 738 739 740

	hdmi_runtime_put();
	mutex_unlock(&hdmi.lock);

	return r == 1;
}

741 742
int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev)
{
743
	struct omap_dss_device *out = &hdmi.output;
744 745 746 747 748 749
	int r = 0;

	DSSDBG("ENTER hdmi_display_enable\n");

	mutex_lock(&hdmi.lock);

750 751
	if (out == NULL || out->manager == NULL) {
		DSSERR("failed to enable display: no output/manager\n");
752 753 754 755
		r = -ENODEV;
		goto err0;
	}

756
	r = hdmi_power_on_full(dssdev);
757 758
	if (r) {
		DSSERR("failed to power on device\n");
759
		goto err0;
760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775
	}

	mutex_unlock(&hdmi.lock);
	return 0;

err0:
	mutex_unlock(&hdmi.lock);
	return r;
}

void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev)
{
	DSSDBG("Enter hdmi_display_disable\n");

	mutex_lock(&hdmi.lock);

776
	hdmi_power_off_full(dssdev);
777 778 779 780

	mutex_unlock(&hdmi.lock);
}

781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813
int omapdss_hdmi_core_enable(struct omap_dss_device *dssdev)
{
	int r = 0;

	DSSDBG("ENTER omapdss_hdmi_core_enable\n");

	mutex_lock(&hdmi.lock);

	r = hdmi_power_on_core(dssdev);
	if (r) {
		DSSERR("failed to power on device\n");
		goto err0;
	}

	mutex_unlock(&hdmi.lock);
	return 0;

err0:
	mutex_unlock(&hdmi.lock);
	return r;
}

void omapdss_hdmi_core_disable(struct omap_dss_device *dssdev)
{
	DSSDBG("Enter omapdss_hdmi_core_disable\n");

	mutex_lock(&hdmi.lock);

	hdmi_power_off_core(dssdev);

	mutex_unlock(&hdmi.lock);
}

814 815 816 817
static int hdmi_get_clocks(struct platform_device *pdev)
{
	struct clk *clk;

A
Archit Taneja 已提交
818
	clk = devm_clk_get(&pdev->dev, "sys_clk");
819 820 821 822 823 824 825 826 827 828
	if (IS_ERR(clk)) {
		DSSERR("can't get sys_clk\n");
		return PTR_ERR(clk);
	}

	hdmi.sys_clk = clk;

	return 0;
}

829 830 831 832
#if defined(CONFIG_OMAP4_DSS_HDMI_AUDIO)
int hdmi_compute_acr(u32 sample_freq, u32 *n, u32 *cts)
{
	u32 deep_color;
833
	bool deep_color_correct = false;
834 835 836 837 838 839 840 841
	u32 pclk = hdmi.ip_data.cfg.timings.pixel_clock;

	if (n == NULL || cts == NULL)
		return -EINVAL;

	/* TODO: When implemented, query deep color mode here. */
	deep_color = 100;

842 843 844 845 846 847
	/*
	 * When using deep color, the default N value (as in the HDMI
	 * specification) yields to an non-integer CTS. Hence, we
	 * modify it while keeping the restrictions described in
	 * section 7.2.1 of the HDMI 1.4a specification.
	 */
848 849
	switch (sample_freq) {
	case 32000:
850 851 852 853 854 855 856 857 858
	case 48000:
	case 96000:
	case 192000:
		if (deep_color == 125)
			if (pclk == 27027 || pclk == 74250)
				deep_color_correct = true;
		if (deep_color == 150)
			if (pclk == 27027)
				deep_color_correct = true;
859 860
		break;
	case 44100:
861 862 863 864 865
	case 88200:
	case 176400:
		if (deep_color == 125)
			if (pclk == 27027)
				deep_color_correct = true;
866 867 868 869 870
		break;
	default:
		return -EINVAL;
	}

871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923
	if (deep_color_correct) {
		switch (sample_freq) {
		case 32000:
			*n = 8192;
			break;
		case 44100:
			*n = 12544;
			break;
		case 48000:
			*n = 8192;
			break;
		case 88200:
			*n = 25088;
			break;
		case 96000:
			*n = 16384;
			break;
		case 176400:
			*n = 50176;
			break;
		case 192000:
			*n = 32768;
			break;
		default:
			return -EINVAL;
		}
	} else {
		switch (sample_freq) {
		case 32000:
			*n = 4096;
			break;
		case 44100:
			*n = 6272;
			break;
		case 48000:
			*n = 6144;
			break;
		case 88200:
			*n = 12544;
			break;
		case 96000:
			*n = 12288;
			break;
		case 176400:
			*n = 25088;
			break;
		case 192000:
			*n = 24576;
			break;
		default:
			return -EINVAL;
		}
	}
924 925 926 927 928
	/* Calculate CTS. See HDMI 1.3a or 1.4a specifications */
	*cts = pclk * (*n / 128) * deep_color / (sample_freq / 10);

	return 0;
}
929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970

int hdmi_audio_enable(void)
{
	DSSDBG("audio_enable\n");

	return hdmi.ip_data.ops->audio_enable(&hdmi.ip_data);
}

void hdmi_audio_disable(void)
{
	DSSDBG("audio_disable\n");

	hdmi.ip_data.ops->audio_disable(&hdmi.ip_data);
}

int hdmi_audio_start(void)
{
	DSSDBG("audio_start\n");

	return hdmi.ip_data.ops->audio_start(&hdmi.ip_data);
}

void hdmi_audio_stop(void)
{
	DSSDBG("audio_stop\n");

	hdmi.ip_data.ops->audio_stop(&hdmi.ip_data);
}

bool hdmi_mode_has_audio(void)
{
	if (hdmi.ip_data.cfg.cm.mode == HDMI_HDMI)
		return true;
	else
		return false;
}

int hdmi_audio_config(struct omap_dss_audio *audio)
{
	return hdmi.ip_data.ops->audio_config(&hdmi.ip_data, audio);
}

971 972
#endif

973
static struct omap_dss_device *hdmi_find_dssdev(struct platform_device *pdev)
974 975
{
	struct omap_dss_board_info *pdata = pdev->dev.platform_data;
976
	const char *def_disp_name = omapdss_get_default_display_name();
977 978 979 980
	struct omap_dss_device *def_dssdev;
	int i;

	def_dssdev = NULL;
981 982 983 984 985 986 987

	for (i = 0; i < pdata->num_devices; ++i) {
		struct omap_dss_device *dssdev = pdata->devices[i];

		if (dssdev->type != OMAP_DISPLAY_TYPE_HDMI)
			continue;

988 989
		if (def_dssdev == NULL)
			def_dssdev = dssdev;
990

991 992 993 994
		if (def_disp_name != NULL &&
				strcmp(dssdev->name, def_disp_name) == 0) {
			def_dssdev = dssdev;
			break;
995
		}
996 997 998 999 1000
	}

	return def_dssdev;
}

1001
static int hdmi_probe_pdata(struct platform_device *pdev)
1002
{
1003
	struct omap_dss_device *plat_dssdev;
1004 1005 1006
	struct omap_dss_device *dssdev;
	struct omap_dss_hdmi_data *priv;
	int r;
1007

1008
	plat_dssdev = hdmi_find_dssdev(pdev);
1009

1010
	if (!plat_dssdev)
1011
		return 0;
1012 1013

	dssdev = dss_alloc_and_init_device(&pdev->dev);
1014
	if (!dssdev)
1015
		return -ENOMEM;
1016

1017 1018
	dss_copy_device_pdata(dssdev, plat_dssdev);

1019 1020 1021 1022 1023 1024 1025 1026 1027
	priv = dssdev->data;

	hdmi.ct_cp_hpd_gpio = priv->ct_cp_hpd_gpio;
	hdmi.ls_oe_gpio = priv->ls_oe_gpio;
	hdmi.hpd_gpio = priv->hpd_gpio;

	r = hdmi_init_display(dssdev);
	if (r) {
		DSSERR("device %s init failed: %d\n", dssdev->name, r);
1028
		dss_put_device(dssdev);
1029
		return r;
1030 1031
	}

1032 1033 1034 1035 1036
	r = omapdss_output_set_device(&hdmi.output, dssdev);
	if (r) {
		DSSERR("failed to connect output to new device: %s\n",
				dssdev->name);
		dss_put_device(dssdev);
1037
		return r;
1038 1039
	}

1040
	r = dss_add_device(dssdev);
1041 1042
	if (r) {
		DSSERR("device %s register failed: %d\n", dssdev->name, r);
1043
		omapdss_output_unset_device(&hdmi.output);
1044
		hdmi_uninit_display(dssdev);
1045
		dss_put_device(dssdev);
1046
		return r;
1047
	}
1048 1049

	return 0;
1050 1051
}

T
Tomi Valkeinen 已提交
1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244
static int hdmi_connect(struct omap_dss_device *dssdev,
		struct omap_dss_device *dst)
{
	struct omap_overlay_manager *mgr;
	int r;

	dss_init_hdmi_ip_ops(&hdmi.ip_data, omapdss_get_version());

	r = hdmi_init_regulator();
	if (r)
		return r;

	mgr = omap_dss_get_overlay_manager(dssdev->dispc_channel);
	if (!mgr)
		return -ENODEV;

	r = dss_mgr_connect(mgr, dssdev);
	if (r)
		return r;

	r = omapdss_output_set_device(dssdev, dst);
	if (r) {
		DSSERR("failed to connect output to new device: %s\n",
				dst->name);
		dss_mgr_disconnect(mgr, dssdev);
		return r;
	}

	return 0;
}

static void hdmi_disconnect(struct omap_dss_device *dssdev,
		struct omap_dss_device *dst)
{
	WARN_ON(dst != dssdev->device);

	if (dst != dssdev->device)
		return;

	omapdss_output_unset_device(dssdev);

	if (dssdev->manager)
		dss_mgr_disconnect(dssdev->manager, dssdev);
}

static int hdmi_read_edid(struct omap_dss_device *dssdev,
		u8 *edid, int len)
{
	bool need_enable;
	int r;

	need_enable = hdmi.core_enabled == false;

	if (need_enable) {
		r = omapdss_hdmi_core_enable(dssdev);
		if (r)
			return r;
	}

	r = omapdss_hdmi_read_edid(edid, len);

	if (need_enable)
		omapdss_hdmi_core_disable(dssdev);

	return r;
}

#if defined(CONFIG_OMAP4_DSS_HDMI_AUDIO)
static int omapdss_hdmi_audio_enable(struct omap_dss_device *dssdev)
{
	int r;

	mutex_lock(&hdmi.lock);

	if (!hdmi_mode_has_audio()) {
		r = -EPERM;
		goto err;
	}

	r = hdmi_audio_enable();
	if (r)
		goto err;

	mutex_unlock(&hdmi.lock);
	return 0;

err:
	mutex_unlock(&hdmi.lock);
	return r;
}

static void omapdss_hdmi_audio_disable(struct omap_dss_device *dssdev)
{
	hdmi_audio_disable();
}

static int omapdss_hdmi_audio_start(struct omap_dss_device *dssdev)
{
	return hdmi_audio_start();
}

static void omapdss_hdmi_audio_stop(struct omap_dss_device *dssdev)
{
	hdmi_audio_stop();
}

static bool omapdss_hdmi_audio_supported(struct omap_dss_device *dssdev)
{
	bool r;

	mutex_lock(&hdmi.lock);

	r = hdmi_mode_has_audio();

	mutex_unlock(&hdmi.lock);
	return r;
}

static int omapdss_hdmi_audio_config(struct omap_dss_device *dssdev,
		struct omap_dss_audio *audio)
{
	int r;

	mutex_lock(&hdmi.lock);

	if (!hdmi_mode_has_audio()) {
		r = -EPERM;
		goto err;
	}

	r = hdmi_audio_config(audio);
	if (r)
		goto err;

	mutex_unlock(&hdmi.lock);
	return 0;

err:
	mutex_unlock(&hdmi.lock);
	return r;
}
#else
static int omapdss_hdmi_audio_enable(struct omap_dss_device *dssdev)
{
	return -EPERM;
}

static void omapdss_hdmi_audio_disable(struct omap_dss_device *dssdev)
{
}

static int omapdss_hdmi_audio_start(struct omap_dss_device *dssdev)
{
	return -EPERM;
}

static void omapdss_hdmi_audio_stop(struct omap_dss_device *dssdev)
{
}

static bool omapdss_hdmi_audio_supported(struct omap_dss_device *dssdev)
{
	return false;
}

static int omapdss_hdmi_audio_config(struct omap_dss_device *dssdev,
		struct omap_dss_audio *audio)
{
	return -EPERM;
}
#endif

static const struct omapdss_hdmi_ops hdmi_ops = {
	.connect		= hdmi_connect,
	.disconnect		= hdmi_disconnect,

	.enable			= omapdss_hdmi_display_enable,
	.disable		= omapdss_hdmi_display_disable,

	.check_timings		= omapdss_hdmi_display_check_timing,
	.set_timings		= omapdss_hdmi_display_set_timing,
	.get_timings		= omapdss_hdmi_display_get_timings,

	.read_edid		= hdmi_read_edid,

	.audio_enable		= omapdss_hdmi_audio_enable,
	.audio_disable		= omapdss_hdmi_audio_disable,
	.audio_start		= omapdss_hdmi_audio_start,
	.audio_stop		= omapdss_hdmi_audio_stop,
	.audio_supported	= omapdss_hdmi_audio_supported,
	.audio_config		= omapdss_hdmi_audio_config,
};

1245
static void hdmi_init_output(struct platform_device *pdev)
1246
{
1247
	struct omap_dss_device *out = &hdmi.output;
1248

1249
	out->dev = &pdev->dev;
1250
	out->id = OMAP_DSS_OUTPUT_HDMI;
1251
	out->output_type = OMAP_DISPLAY_TYPE_HDMI;
T
Tomi Valkeinen 已提交
1252
	out->name = "hdmi.0";
1253
	out->dispc_channel = OMAP_DSS_CHANNEL_DIGIT;
T
Tomi Valkeinen 已提交
1254
	out->ops.hdmi = &hdmi_ops;
1255
	out->owner = THIS_MODULE;
1256

1257
	omapdss_register_output(out);
1258 1259 1260 1261
}

static void __exit hdmi_uninit_output(struct platform_device *pdev)
{
1262
	struct omap_dss_device *out = &hdmi.output;
1263

1264
	omapdss_unregister_output(out);
1265 1266
}

1267
/* HDMI HW IP initialisation */
1268
static int omapdss_hdmihw_probe(struct platform_device *pdev)
1269
{
1270
	struct resource *res;
1271
	int r;
1272 1273 1274 1275

	hdmi.pdev = pdev;

	mutex_init(&hdmi.lock);
1276
	mutex_init(&hdmi.ip_data.lock);
1277

1278
	res = platform_get_resource(hdmi.pdev, IORESOURCE_MEM, 0);
1279 1280

	/* Base address taken from platform */
1281 1282 1283
	hdmi.ip_data.base_wp = devm_ioremap_resource(&pdev->dev, res);
	if (IS_ERR(hdmi.ip_data.base_wp))
		return PTR_ERR(hdmi.ip_data.base_wp);
1284

1285 1286 1287 1288 1289 1290
	hdmi.ip_data.irq = platform_get_irq(pdev, 0);
	if (hdmi.ip_data.irq < 0) {
		DSSERR("platform_get_irq failed\n");
		return -ENODEV;
	}

1291 1292
	r = hdmi_get_clocks(pdev);
	if (r) {
1293
		DSSERR("can't get clocks\n");
1294 1295 1296 1297 1298
		return r;
	}

	pm_runtime_enable(&pdev->dev);

1299 1300 1301 1302
	hdmi.ip_data.core_sys_offset = HDMI_CORE_SYS;
	hdmi.ip_data.core_av_offset = HDMI_CORE_AV;
	hdmi.ip_data.pll_offset = HDMI_PLLCTRL;
	hdmi.ip_data.phy_offset = HDMI_PHY;
1303

T
Tomi Valkeinen 已提交
1304 1305 1306 1307
	hdmi.ct_cp_hpd_gpio = -1;
	hdmi.ls_oe_gpio = -1;
	hdmi.hpd_gpio = -1;

1308 1309
	hdmi_init_output(pdev);

1310 1311 1312
	r = hdmi_panel_init();
	if (r) {
		DSSERR("can't init panel\n");
A
Archit Taneja 已提交
1313
		return r;
1314
	}
1315

1316 1317
	dss_debugfs_create_file("hdmi", hdmi_dump_regs);

1318 1319 1320 1321
	if (pdev->dev.platform_data) {
		r = hdmi_probe_pdata(pdev);
		if (r)
			goto err_probe;
1322
	}
1323

1324
	return 0;
1325 1326 1327 1328 1329 1330

err_probe:
	hdmi_panel_exit();
	hdmi_uninit_output(pdev);
	pm_runtime_disable(&pdev->dev);
	return r;
1331 1332
}

1333 1334 1335 1336 1337 1338 1339
static int __exit hdmi_remove_child(struct device *dev, void *data)
{
	struct omap_dss_device *dssdev = to_dss_device(dev);
	hdmi_uninit_display(dssdev);
	return 0;
}

T
Tomi Valkeinen 已提交
1340
static int __exit omapdss_hdmihw_remove(struct platform_device *pdev)
1341
{
1342 1343
	device_for_each_child(&pdev->dev, NULL, hdmi_remove_child);

1344
	dss_unregister_child_devices(&pdev->dev);
1345

1346 1347
	hdmi_panel_exit();

1348 1349
	hdmi_uninit_output(pdev);

1350 1351
	pm_runtime_disable(&pdev->dev);

1352 1353 1354
	return 0;
}

1355 1356
static int hdmi_runtime_suspend(struct device *dev)
{
1357
	clk_disable_unprepare(hdmi.sys_clk);
1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369

	dispc_runtime_put();

	return 0;
}

static int hdmi_runtime_resume(struct device *dev)
{
	int r;

	r = dispc_runtime_get();
	if (r < 0)
1370
		return r;
1371

1372
	clk_prepare_enable(hdmi.sys_clk);
1373 1374 1375 1376 1377 1378 1379 1380 1381

	return 0;
}

static const struct dev_pm_ops hdmi_pm_ops = {
	.runtime_suspend = hdmi_runtime_suspend,
	.runtime_resume = hdmi_runtime_resume,
};

1382
static struct platform_driver omapdss_hdmihw_driver = {
1383
	.probe		= omapdss_hdmihw_probe,
T
Tomi Valkeinen 已提交
1384
	.remove         = __exit_p(omapdss_hdmihw_remove),
1385 1386 1387
	.driver         = {
		.name   = "omapdss_hdmi",
		.owner  = THIS_MODULE,
1388
		.pm	= &hdmi_pm_ops,
1389 1390 1391
	},
};

T
Tomi Valkeinen 已提交
1392
int __init hdmi_init_platform_driver(void)
1393
{
1394
	return platform_driver_register(&omapdss_hdmihw_driver);
1395 1396
}

T
Tomi Valkeinen 已提交
1397
void __exit hdmi_uninit_platform_driver(void)
1398
{
1399
	platform_driver_unregister(&omapdss_hdmihw_driver);
1400
}